blob: fe28b631bf829493de79c045ec80e217bfd3aed0 [file] [log] [blame]
Scott Michel266bc8f2007-12-04 22:23:35 +00001//
Scott Michel7ea02ff2009-03-17 01:15:45 +00002//===-- SPUISelLowering.cpp - Cell SPU DAG Lowering Implementation --------===//
Scott Michel266bc8f2007-12-04 22:23:35 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Scott Michel266bc8f2007-12-04 22:23:35 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the SPUTargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "SPURegisterNames.h"
15#include "SPUISelLowering.h"
16#include "SPUTargetMachine.h"
Scott Michel203b2d62008-04-30 00:30:08 +000017#include "SPUFrameInfo.h"
Scott Michelf0569be2008-12-27 04:51:36 +000018#include "llvm/ADT/APInt.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000019#include "llvm/ADT/VectorExtras.h"
Scott Michelc9c8b2a2009-01-26 03:31:40 +000020#include "llvm/CallingConv.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000021#include "llvm/CodeGen/CallingConvLower.h"
22#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
24#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000026#include "llvm/CodeGen/SelectionDAG.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000027#include "llvm/Constants.h"
28#include "llvm/Function.h"
29#include "llvm/Intrinsics.h"
30#include "llvm/Support/Debug.h"
Torok Edwindac237e2009-07-08 20:53:28 +000031#include "llvm/Support/ErrorHandling.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000032#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/raw_ostream.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000034#include "llvm/Target/TargetOptions.h"
35
36#include <map>
37
38using namespace llvm;
39
40// Used in getTargetNodeName() below
41namespace {
42 std::map<unsigned, const char *> node_names;
43
Duncan Sands83ec4b62008-06-06 12:08:01 +000044 //! MVT mapping to useful data for Cell SPU
Scott Michel266bc8f2007-12-04 22:23:35 +000045 struct valtype_map_s {
Scott Michel7a1c9e92008-11-22 23:50:42 +000046 const MVT valtype;
47 const int prefslot_byte;
Scott Michel266bc8f2007-12-04 22:23:35 +000048 };
Scott Michel5af8f0e2008-07-16 17:17:29 +000049
Scott Michel266bc8f2007-12-04 22:23:35 +000050 const valtype_map_s valtype_map[] = {
51 { MVT::i1, 3 },
52 { MVT::i8, 3 },
53 { MVT::i16, 2 },
54 { MVT::i32, 0 },
55 { MVT::f32, 0 },
56 { MVT::i64, 0 },
57 { MVT::f64, 0 },
58 { MVT::i128, 0 }
59 };
60
61 const size_t n_valtype_map = sizeof(valtype_map) / sizeof(valtype_map[0]);
62
Duncan Sands83ec4b62008-06-06 12:08:01 +000063 const valtype_map_s *getValueTypeMapEntry(MVT VT) {
Scott Michel266bc8f2007-12-04 22:23:35 +000064 const valtype_map_s *retval = 0;
65
66 for (size_t i = 0; i < n_valtype_map; ++i) {
67 if (valtype_map[i].valtype == VT) {
Scott Michel7f9ba9b2008-01-30 02:55:46 +000068 retval = valtype_map + i;
69 break;
Scott Michel266bc8f2007-12-04 22:23:35 +000070 }
71 }
72
73#ifndef NDEBUG
74 if (retval == 0) {
Torok Edwindac237e2009-07-08 20:53:28 +000075 std::string msg;
76 raw_string_ostream Msg(msg);
77 Msg << "getValueTypeMapEntry returns NULL for "
78 << VT.getMVTString();
79 llvm_report_error(Msg.str());
Scott Michel266bc8f2007-12-04 22:23:35 +000080 }
81#endif
82
83 return retval;
84 }
Scott Michel94bd57e2009-01-15 04:41:47 +000085
Scott Michelc9c8b2a2009-01-26 03:31:40 +000086 //! Expand a library call into an actual call DAG node
87 /*!
88 \note
89 This code is taken from SelectionDAGLegalize, since it is not exposed as
90 part of the LLVM SelectionDAG API.
91 */
92
93 SDValue
94 ExpandLibCall(RTLIB::Libcall LC, SDValue Op, SelectionDAG &DAG,
95 bool isSigned, SDValue &Hi, SPUTargetLowering &TLI) {
96 // The input chain to this libcall is the entry node of the function.
97 // Legalizing the call will automatically add the previous call to the
98 // dependence.
99 SDValue InChain = DAG.getEntryNode();
100
101 TargetLowering::ArgListTy Args;
102 TargetLowering::ArgListEntry Entry;
103 for (unsigned i = 0, e = Op.getNumOperands(); i != e; ++i) {
104 MVT ArgVT = Op.getOperand(i).getValueType();
Owen Andersond1474d02009-07-09 17:57:24 +0000105 const Type *ArgTy = ArgVT.getTypeForMVT(*DAG.getContext());
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000106 Entry.Node = Op.getOperand(i);
107 Entry.Ty = ArgTy;
108 Entry.isSExt = isSigned;
109 Entry.isZExt = !isSigned;
110 Args.push_back(Entry);
111 }
112 SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC),
113 TLI.getPointerTy());
114
115 // Splice the libcall in wherever FindInputOutputChains tells us to.
Owen Andersond1474d02009-07-09 17:57:24 +0000116 const Type *RetTy =
117 Op.getNode()->getValueType(0).getTypeForMVT(*DAG.getContext());
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000118 std::pair<SDValue, SDValue> CallInfo =
119 TLI.LowerCallTo(InChain, RetTy, isSigned, !isSigned, false, false,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +0000120 0, CallingConv::C, false, Callee, Args, DAG,
Dale Johannesen6f38cb62009-02-07 19:59:05 +0000121 Op.getDebugLoc());
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000122
123 return CallInfo.first;
124 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000125}
126
127SPUTargetLowering::SPUTargetLowering(SPUTargetMachine &TM)
128 : TargetLowering(TM),
129 SPUTM(TM)
130{
131 // Fold away setcc operations if possible.
132 setPow2DivIsCheap();
133
134 // Use _setjmp/_longjmp instead of setjmp/longjmp.
135 setUseUnderscoreSetJmp(true);
136 setUseUnderscoreLongJmp(true);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000137
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000138 // Set RTLIB libcall names as used by SPU:
139 setLibcallName(RTLIB::DIV_F64, "__fast_divdf3");
140
Scott Michel266bc8f2007-12-04 22:23:35 +0000141 // Set up the SPU's register classes:
Scott Michel504c3692007-12-17 22:32:34 +0000142 addRegisterClass(MVT::i8, SPU::R8CRegisterClass);
143 addRegisterClass(MVT::i16, SPU::R16CRegisterClass);
144 addRegisterClass(MVT::i32, SPU::R32CRegisterClass);
145 addRegisterClass(MVT::i64, SPU::R64CRegisterClass);
146 addRegisterClass(MVT::f32, SPU::R32FPRegisterClass);
147 addRegisterClass(MVT::f64, SPU::R64FPRegisterClass);
Scott Michel266bc8f2007-12-04 22:23:35 +0000148 addRegisterClass(MVT::i128, SPU::GPRCRegisterClass);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000149
Scott Michel266bc8f2007-12-04 22:23:35 +0000150 // SPU has no sign or zero extended loads for i1, i8, i16:
Evan Cheng03294662008-10-14 21:26:46 +0000151 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
152 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
153 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +0000154
Scott Michelf0569be2008-12-27 04:51:36 +0000155 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
156 setLoadExtAction(ISD::EXTLOAD, MVT::f64, Expand);
Scott Michelb30e8f62008-12-02 19:53:53 +0000157
Scott Michel266bc8f2007-12-04 22:23:35 +0000158 // SPU constant load actions are custom lowered:
Nate Begemanccef5802008-02-14 18:43:04 +0000159 setOperationAction(ISD::ConstantFP, MVT::f32, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000160 setOperationAction(ISD::ConstantFP, MVT::f64, Custom);
161
162 // SPU's loads and stores have to be custom lowered:
Scott Micheldd950092009-01-06 03:36:14 +0000163 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::i128;
Scott Michel266bc8f2007-12-04 22:23:35 +0000164 ++sctype) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000165 MVT VT = (MVT::SimpleValueType)sctype;
166
Scott Michelf0569be2008-12-27 04:51:36 +0000167 setOperationAction(ISD::LOAD, VT, Custom);
168 setOperationAction(ISD::STORE, VT, Custom);
169 setLoadExtAction(ISD::EXTLOAD, VT, Custom);
170 setLoadExtAction(ISD::ZEXTLOAD, VT, Custom);
171 setLoadExtAction(ISD::SEXTLOAD, VT, Custom);
172
173 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::i8; --stype) {
174 MVT StoreVT = (MVT::SimpleValueType) stype;
175 setTruncStoreAction(VT, StoreVT, Expand);
176 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000177 }
178
Scott Michelf0569be2008-12-27 04:51:36 +0000179 for (unsigned sctype = (unsigned) MVT::f32; sctype < (unsigned) MVT::f64;
180 ++sctype) {
181 MVT VT = (MVT::SimpleValueType) sctype;
182
183 setOperationAction(ISD::LOAD, VT, Custom);
184 setOperationAction(ISD::STORE, VT, Custom);
185
186 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::f32; --stype) {
187 MVT StoreVT = (MVT::SimpleValueType) stype;
188 setTruncStoreAction(VT, StoreVT, Expand);
189 }
190 }
191
Scott Michel266bc8f2007-12-04 22:23:35 +0000192 // Expand the jumptable branches
193 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
194 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
Scott Michel7a1c9e92008-11-22 23:50:42 +0000195
196 // Custom lower SELECT_CC for most cases, but expand by default
Scott Michel5af8f0e2008-07-16 17:17:29 +0000197 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
Scott Michel7a1c9e92008-11-22 23:50:42 +0000198 setOperationAction(ISD::SELECT_CC, MVT::i8, Custom);
199 setOperationAction(ISD::SELECT_CC, MVT::i16, Custom);
200 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
201 setOperationAction(ISD::SELECT_CC, MVT::i64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000202
203 // SPU has no intrinsics for these particular operations:
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000204 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
205
Scott Michelf0569be2008-12-27 04:51:36 +0000206 // SPU has no SREM/UREM instructions
Scott Michel266bc8f2007-12-04 22:23:35 +0000207 setOperationAction(ISD::SREM, MVT::i32, Expand);
208 setOperationAction(ISD::UREM, MVT::i32, Expand);
209 setOperationAction(ISD::SREM, MVT::i64, Expand);
210 setOperationAction(ISD::UREM, MVT::i64, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000211
Scott Michel266bc8f2007-12-04 22:23:35 +0000212 // We don't support sin/cos/sqrt/fmod
213 setOperationAction(ISD::FSIN , MVT::f64, Expand);
214 setOperationAction(ISD::FCOS , MVT::f64, Expand);
215 setOperationAction(ISD::FREM , MVT::f64, Expand);
216 setOperationAction(ISD::FSIN , MVT::f32, Expand);
217 setOperationAction(ISD::FCOS , MVT::f32, Expand);
218 setOperationAction(ISD::FREM , MVT::f32, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000219
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000220 // Expand fsqrt to the appropriate libcall (NOTE: should use h/w fsqrt
221 // for f32!)
Scott Michel266bc8f2007-12-04 22:23:35 +0000222 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
223 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000224
Scott Michel266bc8f2007-12-04 22:23:35 +0000225 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
226 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
227
228 // SPU can do rotate right and left, so legalize it... but customize for i8
229 // because instructions don't exist.
Bill Wendling9440e352008-08-31 02:59:23 +0000230
231 // FIXME: Change from "expand" to appropriate type once ROTR is supported in
232 // .td files.
233 setOperationAction(ISD::ROTR, MVT::i32, Expand /*Legal*/);
234 setOperationAction(ISD::ROTR, MVT::i16, Expand /*Legal*/);
235 setOperationAction(ISD::ROTR, MVT::i8, Expand /*Custom*/);
236
Scott Michel266bc8f2007-12-04 22:23:35 +0000237 setOperationAction(ISD::ROTL, MVT::i32, Legal);
238 setOperationAction(ISD::ROTL, MVT::i16, Legal);
239 setOperationAction(ISD::ROTL, MVT::i8, Custom);
Scott Micheldc91bea2008-11-20 16:36:33 +0000240
Scott Michel266bc8f2007-12-04 22:23:35 +0000241 // SPU has no native version of shift left/right for i8
242 setOperationAction(ISD::SHL, MVT::i8, Custom);
243 setOperationAction(ISD::SRL, MVT::i8, Custom);
244 setOperationAction(ISD::SRA, MVT::i8, Custom);
Scott Michel9c0c6b22008-11-21 02:56:16 +0000245
Scott Michel02d711b2008-12-30 23:28:25 +0000246 // Make these operations legal and handle them during instruction selection:
247 setOperationAction(ISD::SHL, MVT::i64, Legal);
248 setOperationAction(ISD::SRL, MVT::i64, Legal);
249 setOperationAction(ISD::SRA, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000250
Scott Michel5af8f0e2008-07-16 17:17:29 +0000251 // Custom lower i8, i32 and i64 multiplications
252 setOperationAction(ISD::MUL, MVT::i8, Custom);
Scott Michel1df30c42008-12-29 03:23:36 +0000253 setOperationAction(ISD::MUL, MVT::i32, Legal);
Scott Michel94bd57e2009-01-15 04:41:47 +0000254 setOperationAction(ISD::MUL, MVT::i64, Legal);
Scott Michel9c0c6b22008-11-21 02:56:16 +0000255
Eli Friedman6314ac22009-06-16 06:40:59 +0000256 // Expand double-width multiplication
257 // FIXME: It would probably be reasonable to support some of these operations
258 setOperationAction(ISD::UMUL_LOHI, MVT::i8, Expand);
259 setOperationAction(ISD::SMUL_LOHI, MVT::i8, Expand);
260 setOperationAction(ISD::MULHU, MVT::i8, Expand);
261 setOperationAction(ISD::MULHS, MVT::i8, Expand);
262 setOperationAction(ISD::UMUL_LOHI, MVT::i16, Expand);
263 setOperationAction(ISD::SMUL_LOHI, MVT::i16, Expand);
264 setOperationAction(ISD::MULHU, MVT::i16, Expand);
265 setOperationAction(ISD::MULHS, MVT::i16, Expand);
266 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
267 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
268 setOperationAction(ISD::MULHU, MVT::i32, Expand);
269 setOperationAction(ISD::MULHS, MVT::i32, Expand);
270 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
271 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
272 setOperationAction(ISD::MULHU, MVT::i64, Expand);
273 setOperationAction(ISD::MULHS, MVT::i64, Expand);
274
Scott Michel8bf61e82008-06-02 22:18:03 +0000275 // Need to custom handle (some) common i8, i64 math ops
Scott Michel02d711b2008-12-30 23:28:25 +0000276 setOperationAction(ISD::ADD, MVT::i8, Custom);
Scott Michel94bd57e2009-01-15 04:41:47 +0000277 setOperationAction(ISD::ADD, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000278 setOperationAction(ISD::SUB, MVT::i8, Custom);
Scott Michel94bd57e2009-01-15 04:41:47 +0000279 setOperationAction(ISD::SUB, MVT::i64, Legal);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000280
Scott Michel266bc8f2007-12-04 22:23:35 +0000281 // SPU does not have BSWAP. It does have i32 support CTLZ.
282 // CTPOP has to be custom lowered.
283 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
284 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
285
286 setOperationAction(ISD::CTPOP, MVT::i8, Custom);
287 setOperationAction(ISD::CTPOP, MVT::i16, Custom);
288 setOperationAction(ISD::CTPOP, MVT::i32, Custom);
289 setOperationAction(ISD::CTPOP, MVT::i64, Custom);
290
291 setOperationAction(ISD::CTTZ , MVT::i32, Expand);
292 setOperationAction(ISD::CTTZ , MVT::i64, Expand);
293
294 setOperationAction(ISD::CTLZ , MVT::i32, Legal);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000295
Scott Michel8bf61e82008-06-02 22:18:03 +0000296 // SPU has a version of select that implements (a&~c)|(b&c), just like
Scott Michel405fba12008-03-10 23:49:09 +0000297 // select ought to work:
Scott Michel78c47fa2008-03-10 16:58:52 +0000298 setOperationAction(ISD::SELECT, MVT::i8, Legal);
Scott Michelad2715e2008-03-05 23:02:02 +0000299 setOperationAction(ISD::SELECT, MVT::i16, Legal);
300 setOperationAction(ISD::SELECT, MVT::i32, Legal);
Scott Michelf0569be2008-12-27 04:51:36 +0000301 setOperationAction(ISD::SELECT, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000302
Scott Michel78c47fa2008-03-10 16:58:52 +0000303 setOperationAction(ISD::SETCC, MVT::i8, Legal);
304 setOperationAction(ISD::SETCC, MVT::i16, Legal);
Scott Michel1df30c42008-12-29 03:23:36 +0000305 setOperationAction(ISD::SETCC, MVT::i32, Legal);
306 setOperationAction(ISD::SETCC, MVT::i64, Legal);
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000307 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Scott Michelad2715e2008-03-05 23:02:02 +0000308
Scott Michelf0569be2008-12-27 04:51:36 +0000309 // Custom lower i128 -> i64 truncates
Scott Michelb30e8f62008-12-02 19:53:53 +0000310 setOperationAction(ISD::TRUNCATE, MVT::i64, Custom);
311
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000312 // SPU has a legal FP -> signed INT instruction for f32, but for f64, need
313 // to expand to a libcall, hence the custom lowering:
314 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
315 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000316
317 // FDIV on SPU requires custom lowering
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000318 setOperationAction(ISD::FDIV, MVT::f64, Expand); // to libcall
Scott Michel266bc8f2007-12-04 22:23:35 +0000319
Scott Michel9de57a92009-01-26 22:33:37 +0000320 // SPU has [U|S]INT_TO_FP for f32->i32, but not for f64->i32, f64->i64:
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000321 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000322 setOperationAction(ISD::SINT_TO_FP, MVT::i16, Promote);
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000323 setOperationAction(ISD::SINT_TO_FP, MVT::i8, Promote);
324 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000325 setOperationAction(ISD::UINT_TO_FP, MVT::i16, Promote);
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000326 setOperationAction(ISD::UINT_TO_FP, MVT::i8, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +0000327 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
328 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
329
Scott Michel86c041f2007-12-20 00:44:13 +0000330 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Legal);
331 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Legal);
332 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Legal);
333 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000334
335 // We cannot sextinreg(i1). Expand to shifts.
336 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000337
Scott Michel266bc8f2007-12-04 22:23:35 +0000338 // Support label based line numbers.
Dan Gohman7f460202008-06-30 20:59:49 +0000339 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000340 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000341
342 // We want to legalize GlobalAddress and ConstantPool nodes into the
Scott Michel266bc8f2007-12-04 22:23:35 +0000343 // appropriate instructions to materialize the address.
Scott Michel9c0c6b22008-11-21 02:56:16 +0000344 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::f128;
Scott Michel053c1da2008-01-29 02:16:57 +0000345 ++sctype) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000346 MVT VT = (MVT::SimpleValueType)sctype;
347
Scott Michel1df30c42008-12-29 03:23:36 +0000348 setOperationAction(ISD::GlobalAddress, VT, Custom);
349 setOperationAction(ISD::ConstantPool, VT, Custom);
350 setOperationAction(ISD::JumpTable, VT, Custom);
Scott Michel053c1da2008-01-29 02:16:57 +0000351 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000352
353 // RET must be custom lowered, to meet ABI requirements
354 setOperationAction(ISD::RET, MVT::Other, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000355
Scott Michel266bc8f2007-12-04 22:23:35 +0000356 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
357 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000358
Scott Michel266bc8f2007-12-04 22:23:35 +0000359 // Use the default implementation.
360 setOperationAction(ISD::VAARG , MVT::Other, Expand);
361 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
362 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000363 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000364 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
365 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
366 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Expand);
367
368 // Cell SPU has instructions for converting between i64 and fp.
369 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
370 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000371
Scott Michel266bc8f2007-12-04 22:23:35 +0000372 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
373 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
374
375 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
376 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
377
378 // First set operation action for all vector types to expand. Then we
379 // will selectively turn on ones that can be effectively codegen'd.
380 addRegisterClass(MVT::v16i8, SPU::VECREGRegisterClass);
381 addRegisterClass(MVT::v8i16, SPU::VECREGRegisterClass);
382 addRegisterClass(MVT::v4i32, SPU::VECREGRegisterClass);
383 addRegisterClass(MVT::v2i64, SPU::VECREGRegisterClass);
384 addRegisterClass(MVT::v4f32, SPU::VECREGRegisterClass);
385 addRegisterClass(MVT::v2f64, SPU::VECREGRegisterClass);
386
Scott Michel21213e72009-01-06 23:10:38 +0000387 // "Odd size" vector classes that we're willing to support:
388 addRegisterClass(MVT::v2i32, SPU::VECREGRegisterClass);
389
Duncan Sands83ec4b62008-06-06 12:08:01 +0000390 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
391 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
392 MVT VT = (MVT::SimpleValueType)i;
Scott Michel266bc8f2007-12-04 22:23:35 +0000393
Duncan Sands83ec4b62008-06-06 12:08:01 +0000394 // add/sub are legal for all supported vector VT's.
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000395 setOperationAction(ISD::ADD, VT, Legal);
396 setOperationAction(ISD::SUB, VT, Legal);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000397 // mul has to be custom lowered.
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000398 setOperationAction(ISD::MUL, VT, Legal);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000399
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000400 setOperationAction(ISD::AND, VT, Legal);
401 setOperationAction(ISD::OR, VT, Legal);
402 setOperationAction(ISD::XOR, VT, Legal);
403 setOperationAction(ISD::LOAD, VT, Legal);
404 setOperationAction(ISD::SELECT, VT, Legal);
405 setOperationAction(ISD::STORE, VT, Legal);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000406
Scott Michel266bc8f2007-12-04 22:23:35 +0000407 // These operations need to be expanded:
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000408 setOperationAction(ISD::SDIV, VT, Expand);
409 setOperationAction(ISD::SREM, VT, Expand);
410 setOperationAction(ISD::UDIV, VT, Expand);
411 setOperationAction(ISD::UREM, VT, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000412
413 // Custom lower build_vector, constant pool spills, insert and
414 // extract vector elements:
Duncan Sands83ec4b62008-06-06 12:08:01 +0000415 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
416 setOperationAction(ISD::ConstantPool, VT, Custom);
417 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Custom);
418 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
419 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
420 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000421 }
422
Scott Michel266bc8f2007-12-04 22:23:35 +0000423 setOperationAction(ISD::AND, MVT::v16i8, Custom);
424 setOperationAction(ISD::OR, MVT::v16i8, Custom);
425 setOperationAction(ISD::XOR, MVT::v16i8, Custom);
426 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000427
Scott Michel02d711b2008-12-30 23:28:25 +0000428 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Scott Michel1df30c42008-12-29 03:23:36 +0000429
Scott Michel266bc8f2007-12-04 22:23:35 +0000430 setShiftAmountType(MVT::i32);
Scott Michelf0569be2008-12-27 04:51:36 +0000431 setBooleanContents(ZeroOrNegativeOneBooleanContent);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000432
Scott Michel266bc8f2007-12-04 22:23:35 +0000433 setStackPointerRegisterToSaveRestore(SPU::R1);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000434
Scott Michel266bc8f2007-12-04 22:23:35 +0000435 // We have target-specific dag combine patterns for the following nodes:
Scott Michel053c1da2008-01-29 02:16:57 +0000436 setTargetDAGCombine(ISD::ADD);
Scott Michela59d4692008-02-23 18:41:37 +0000437 setTargetDAGCombine(ISD::ZERO_EXTEND);
438 setTargetDAGCombine(ISD::SIGN_EXTEND);
439 setTargetDAGCombine(ISD::ANY_EXTEND);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000440
Scott Michel266bc8f2007-12-04 22:23:35 +0000441 computeRegisterProperties();
Scott Michel7a1c9e92008-11-22 23:50:42 +0000442
Scott Michele07d3de2008-12-09 03:37:19 +0000443 // Set pre-RA register scheduler default to BURR, which produces slightly
444 // better code than the default (could also be TDRR, but TargetLowering.h
445 // needs a mod to support that model):
446 setSchedulingPreference(SchedulingForRegPressure);
Scott Michel266bc8f2007-12-04 22:23:35 +0000447}
448
449const char *
450SPUTargetLowering::getTargetNodeName(unsigned Opcode) const
451{
452 if (node_names.empty()) {
453 node_names[(unsigned) SPUISD::RET_FLAG] = "SPUISD::RET_FLAG";
454 node_names[(unsigned) SPUISD::Hi] = "SPUISD::Hi";
455 node_names[(unsigned) SPUISD::Lo] = "SPUISD::Lo";
456 node_names[(unsigned) SPUISD::PCRelAddr] = "SPUISD::PCRelAddr";
Scott Michel9de5d0d2008-01-11 02:53:15 +0000457 node_names[(unsigned) SPUISD::AFormAddr] = "SPUISD::AFormAddr";
Scott Michel053c1da2008-01-29 02:16:57 +0000458 node_names[(unsigned) SPUISD::IndirectAddr] = "SPUISD::IndirectAddr";
Scott Michel266bc8f2007-12-04 22:23:35 +0000459 node_names[(unsigned) SPUISD::LDRESULT] = "SPUISD::LDRESULT";
460 node_names[(unsigned) SPUISD::CALL] = "SPUISD::CALL";
461 node_names[(unsigned) SPUISD::SHUFB] = "SPUISD::SHUFB";
Scott Michel7a1c9e92008-11-22 23:50:42 +0000462 node_names[(unsigned) SPUISD::SHUFFLE_MASK] = "SPUISD::SHUFFLE_MASK";
Scott Michel266bc8f2007-12-04 22:23:35 +0000463 node_names[(unsigned) SPUISD::CNTB] = "SPUISD::CNTB";
Scott Michel1df30c42008-12-29 03:23:36 +0000464 node_names[(unsigned) SPUISD::PREFSLOT2VEC] = "SPUISD::PREFSLOT2VEC";
Scott Michel104de432008-11-24 17:11:17 +0000465 node_names[(unsigned) SPUISD::VEC2PREFSLOT] = "SPUISD::VEC2PREFSLOT";
Scott Michela59d4692008-02-23 18:41:37 +0000466 node_names[(unsigned) SPUISD::SHLQUAD_L_BITS] = "SPUISD::SHLQUAD_L_BITS";
467 node_names[(unsigned) SPUISD::SHLQUAD_L_BYTES] = "SPUISD::SHLQUAD_L_BYTES";
Scott Michel266bc8f2007-12-04 22:23:35 +0000468 node_names[(unsigned) SPUISD::VEC_SHL] = "SPUISD::VEC_SHL";
469 node_names[(unsigned) SPUISD::VEC_SRL] = "SPUISD::VEC_SRL";
470 node_names[(unsigned) SPUISD::VEC_SRA] = "SPUISD::VEC_SRA";
471 node_names[(unsigned) SPUISD::VEC_ROTL] = "SPUISD::VEC_ROTL";
472 node_names[(unsigned) SPUISD::VEC_ROTR] = "SPUISD::VEC_ROTR";
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000473 node_names[(unsigned) SPUISD::ROTBYTES_LEFT] = "SPUISD::ROTBYTES_LEFT";
474 node_names[(unsigned) SPUISD::ROTBYTES_LEFT_BITS] =
475 "SPUISD::ROTBYTES_LEFT_BITS";
Scott Michel8bf61e82008-06-02 22:18:03 +0000476 node_names[(unsigned) SPUISD::SELECT_MASK] = "SPUISD::SELECT_MASK";
Scott Michel266bc8f2007-12-04 22:23:35 +0000477 node_names[(unsigned) SPUISD::SELB] = "SPUISD::SELB";
Scott Michel94bd57e2009-01-15 04:41:47 +0000478 node_names[(unsigned) SPUISD::ADD64_MARKER] = "SPUISD::ADD64_MARKER";
479 node_names[(unsigned) SPUISD::SUB64_MARKER] = "SPUISD::SUB64_MARKER";
480 node_names[(unsigned) SPUISD::MUL64_MARKER] = "SPUISD::MUL64_MARKER";
Scott Michel266bc8f2007-12-04 22:23:35 +0000481 }
482
483 std::map<unsigned, const char *>::iterator i = node_names.find(Opcode);
484
485 return ((i != node_names.end()) ? i->second : 0);
486}
487
Bill Wendlingb4202b82009-07-01 18:50:55 +0000488/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000489unsigned SPUTargetLowering::getFunctionAlignment(const Function *) const {
490 return 3;
491}
492
Scott Michelf0569be2008-12-27 04:51:36 +0000493//===----------------------------------------------------------------------===//
494// Return the Cell SPU's SETCC result type
495//===----------------------------------------------------------------------===//
496
Duncan Sands5480c042009-01-01 15:52:00 +0000497MVT SPUTargetLowering::getSetCCResultType(MVT VT) const {
Scott Michelf0569be2008-12-27 04:51:36 +0000498 // i16 and i32 are valid SETCC result types
499 return ((VT == MVT::i8 || VT == MVT::i16 || VT == MVT::i32) ? VT : MVT::i32);
Scott Michel78c47fa2008-03-10 16:58:52 +0000500}
501
Scott Michel266bc8f2007-12-04 22:23:35 +0000502//===----------------------------------------------------------------------===//
503// Calling convention code:
504//===----------------------------------------------------------------------===//
505
506#include "SPUGenCallingConv.inc"
507
508//===----------------------------------------------------------------------===//
509// LowerOperation implementation
510//===----------------------------------------------------------------------===//
511
512/// Custom lower loads for CellSPU
513/*!
514 All CellSPU loads and stores are aligned to 16-byte boundaries, so for elements
515 within a 16-byte block, we have to rotate to extract the requested element.
Scott Michel30ee7df2008-12-04 03:02:42 +0000516
517 For extending loads, we also want to ensure that the following sequence is
518 emitted, e.g. for MVT::f32 extending load to MVT::f64:
519
520\verbatim
Scott Michel1df30c42008-12-29 03:23:36 +0000521%1 v16i8,ch = load
Scott Michel30ee7df2008-12-04 03:02:42 +0000522%2 v16i8,ch = rotate %1
Scott Michel1df30c42008-12-29 03:23:36 +0000523%3 v4f8, ch = bitconvert %2
Scott Michel30ee7df2008-12-04 03:02:42 +0000524%4 f32 = vec2perfslot %3
525%5 f64 = fp_extend %4
526\endverbatim
527*/
Dan Gohman475871a2008-07-27 21:46:04 +0000528static SDValue
529LowerLOAD(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000530 LoadSDNode *LN = cast<LoadSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000531 SDValue the_chain = LN->getChain();
Scott Michelf0569be2008-12-27 04:51:36 +0000532 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel30ee7df2008-12-04 03:02:42 +0000533 MVT InVT = LN->getMemoryVT();
534 MVT OutVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000535 ISD::LoadExtType ExtType = LN->getExtensionType();
536 unsigned alignment = LN->getAlignment();
Scott Michelf0569be2008-12-27 04:51:36 +0000537 const valtype_map_s *vtm = getValueTypeMapEntry(InVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000538 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000539
Scott Michel266bc8f2007-12-04 22:23:35 +0000540 switch (LN->getAddressingMode()) {
541 case ISD::UNINDEXED: {
Scott Michelf0569be2008-12-27 04:51:36 +0000542 SDValue result;
543 SDValue basePtr = LN->getBasePtr();
544 SDValue rotate;
Scott Michel266bc8f2007-12-04 22:23:35 +0000545
Scott Michelf0569be2008-12-27 04:51:36 +0000546 if (alignment == 16) {
547 ConstantSDNode *CN;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000548
Scott Michelf0569be2008-12-27 04:51:36 +0000549 // Special cases for a known aligned load to simplify the base pointer
550 // and the rotation amount:
551 if (basePtr.getOpcode() == ISD::ADD
552 && (CN = dyn_cast<ConstantSDNode > (basePtr.getOperand(1))) != 0) {
553 // Known offset into basePtr
554 int64_t offset = CN->getSExtValue();
555 int64_t rotamt = int64_t((offset & 0xf) - vtm->prefslot_byte);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000556
Scott Michelf0569be2008-12-27 04:51:36 +0000557 if (rotamt < 0)
558 rotamt += 16;
559
560 rotate = DAG.getConstant(rotamt, MVT::i16);
561
562 // Simplify the base pointer for this case:
563 basePtr = basePtr.getOperand(0);
564 if ((offset & ~0xf) > 0) {
Dale Johannesende064702009-02-06 21:50:26 +0000565 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000566 basePtr,
567 DAG.getConstant((offset & ~0xf), PtrVT));
568 }
569 } else if ((basePtr.getOpcode() == SPUISD::AFormAddr)
570 || (basePtr.getOpcode() == SPUISD::IndirectAddr
571 && basePtr.getOperand(0).getOpcode() == SPUISD::Hi
572 && basePtr.getOperand(1).getOpcode() == SPUISD::Lo)) {
573 // Plain aligned a-form address: rotate into preferred slot
574 // Same for (SPUindirect (SPUhi ...), (SPUlo ...))
575 int64_t rotamt = -vtm->prefslot_byte;
576 if (rotamt < 0)
577 rotamt += 16;
578 rotate = DAG.getConstant(rotamt, MVT::i16);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000579 } else {
Scott Michelf0569be2008-12-27 04:51:36 +0000580 // Offset the rotate amount by the basePtr and the preferred slot
581 // byte offset
582 int64_t rotamt = -vtm->prefslot_byte;
583 if (rotamt < 0)
584 rotamt += 16;
Dale Johannesen33c960f2009-02-04 20:06:27 +0000585 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000586 basePtr,
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000587 DAG.getConstant(rotamt, PtrVT));
Scott Michel9de5d0d2008-01-11 02:53:15 +0000588 }
Scott Michelf0569be2008-12-27 04:51:36 +0000589 } else {
590 // Unaligned load: must be more pessimistic about addressing modes:
591 if (basePtr.getOpcode() == ISD::ADD) {
592 MachineFunction &MF = DAG.getMachineFunction();
593 MachineRegisterInfo &RegInfo = MF.getRegInfo();
594 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
595 SDValue Flag;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000596
Scott Michelf0569be2008-12-27 04:51:36 +0000597 SDValue Op0 = basePtr.getOperand(0);
598 SDValue Op1 = basePtr.getOperand(1);
599
600 if (isa<ConstantSDNode>(Op1)) {
601 // Convert the (add <ptr>, <const>) to an indirect address contained
602 // in a register. Note that this is done because we need to avoid
603 // creating a 0(reg) d-form address due to the SPU's block loads.
Dale Johannesende064702009-02-06 21:50:26 +0000604 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000605 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
606 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
Scott Michelf0569be2008-12-27 04:51:36 +0000607 } else {
608 // Convert the (add <arg1>, <arg2>) to an indirect address, which
609 // will likely be lowered as a reg(reg) x-form address.
Dale Johannesende064702009-02-06 21:50:26 +0000610 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Scott Michelf0569be2008-12-27 04:51:36 +0000611 }
612 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000613 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000614 basePtr,
615 DAG.getConstant(0, PtrVT));
616 }
617
618 // Offset the rotate amount by the basePtr and the preferred slot
619 // byte offset
Dale Johannesen33c960f2009-02-04 20:06:27 +0000620 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000621 basePtr,
622 DAG.getConstant(-vtm->prefslot_byte, PtrVT));
Scott Michel266bc8f2007-12-04 22:23:35 +0000623 }
Scott Michel9de5d0d2008-01-11 02:53:15 +0000624
Scott Michelf0569be2008-12-27 04:51:36 +0000625 // Re-emit as a v16i8 vector load
Dale Johannesen33c960f2009-02-04 20:06:27 +0000626 result = DAG.getLoad(MVT::v16i8, dl, the_chain, basePtr,
Scott Michelf0569be2008-12-27 04:51:36 +0000627 LN->getSrcValue(), LN->getSrcValueOffset(),
628 LN->isVolatile(), 16);
629
630 // Update the chain
631 the_chain = result.getValue(1);
632
633 // Rotate into the preferred slot:
Dale Johannesen33c960f2009-02-04 20:06:27 +0000634 result = DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, MVT::v16i8,
Scott Michelf0569be2008-12-27 04:51:36 +0000635 result.getValue(0), rotate);
636
Scott Michel30ee7df2008-12-04 03:02:42 +0000637 // Convert the loaded v16i8 vector to the appropriate vector type
638 // specified by the operand:
639 MVT vecVT = MVT::getVectorVT(InVT, (128 / InVT.getSizeInBits()));
Dale Johannesen33c960f2009-02-04 20:06:27 +0000640 result = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, InVT,
641 DAG.getNode(ISD::BIT_CONVERT, dl, vecVT, result));
Scott Michel5af8f0e2008-07-16 17:17:29 +0000642
Scott Michel30ee7df2008-12-04 03:02:42 +0000643 // Handle extending loads by extending the scalar result:
644 if (ExtType == ISD::SEXTLOAD) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000645 result = DAG.getNode(ISD::SIGN_EXTEND, dl, OutVT, result);
Scott Michel30ee7df2008-12-04 03:02:42 +0000646 } else if (ExtType == ISD::ZEXTLOAD) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000647 result = DAG.getNode(ISD::ZERO_EXTEND, dl, OutVT, result);
Scott Michel30ee7df2008-12-04 03:02:42 +0000648 } else if (ExtType == ISD::EXTLOAD) {
649 unsigned NewOpc = ISD::ANY_EXTEND;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000650
Scott Michel30ee7df2008-12-04 03:02:42 +0000651 if (OutVT.isFloatingPoint())
Scott Michel19c10e62009-01-26 03:37:41 +0000652 NewOpc = ISD::FP_EXTEND;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000653
Dale Johannesen33c960f2009-02-04 20:06:27 +0000654 result = DAG.getNode(NewOpc, dl, OutVT, result);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000655 }
656
Scott Michel30ee7df2008-12-04 03:02:42 +0000657 SDVTList retvts = DAG.getVTList(OutVT, MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +0000658 SDValue retops[2] = {
Scott Michel58c58182008-01-17 20:38:41 +0000659 result,
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000660 the_chain
Scott Michel58c58182008-01-17 20:38:41 +0000661 };
Scott Michel9de5d0d2008-01-11 02:53:15 +0000662
Dale Johannesen33c960f2009-02-04 20:06:27 +0000663 result = DAG.getNode(SPUISD::LDRESULT, dl, retvts,
Scott Michel58c58182008-01-17 20:38:41 +0000664 retops, sizeof(retops) / sizeof(retops[0]));
Scott Michel9de5d0d2008-01-11 02:53:15 +0000665 return result;
Scott Michel266bc8f2007-12-04 22:23:35 +0000666 }
667 case ISD::PRE_INC:
668 case ISD::PRE_DEC:
669 case ISD::POST_INC:
670 case ISD::POST_DEC:
671 case ISD::LAST_INDEXED_MODE:
Torok Edwindac237e2009-07-08 20:53:28 +0000672 {
673 std::string msg;
674 raw_string_ostream Msg(msg);
675 Msg << "LowerLOAD: Got a LoadSDNode with an addr mode other than "
Scott Michel266bc8f2007-12-04 22:23:35 +0000676 "UNINDEXED\n";
Torok Edwindac237e2009-07-08 20:53:28 +0000677 Msg << (unsigned) LN->getAddressingMode();
678 llvm_report_error(Msg.str());
679 /*NOTREACHED*/
680 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000681 }
682
Dan Gohman475871a2008-07-27 21:46:04 +0000683 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000684}
685
686/// Custom lower stores for CellSPU
687/*!
688 All CellSPU stores are aligned to 16-byte boundaries, so for elements
689 within a 16-byte block, we have to generate a shuffle to insert the
690 requested element into its place, then store the resulting block.
691 */
Dan Gohman475871a2008-07-27 21:46:04 +0000692static SDValue
693LowerSTORE(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000694 StoreSDNode *SN = cast<StoreSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000695 SDValue Value = SN->getValue();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000696 MVT VT = Value.getValueType();
697 MVT StVT = (!SN->isTruncatingStore() ? VT : SN->getMemoryVT());
698 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +0000699 DebugLoc dl = Op.getDebugLoc();
Scott Michel9de5d0d2008-01-11 02:53:15 +0000700 unsigned alignment = SN->getAlignment();
Scott Michel266bc8f2007-12-04 22:23:35 +0000701
702 switch (SN->getAddressingMode()) {
703 case ISD::UNINDEXED: {
Scott Michel9c0c6b22008-11-21 02:56:16 +0000704 // The vector type we really want to load from the 16-byte chunk.
Scott Michel719b0e12008-11-19 17:45:08 +0000705 MVT vecVT = MVT::getVectorVT(VT, (128 / VT.getSizeInBits())),
706 stVecVT = MVT::getVectorVT(StVT, (128 / StVT.getSizeInBits()));
Scott Michel266bc8f2007-12-04 22:23:35 +0000707
Scott Michelf0569be2008-12-27 04:51:36 +0000708 SDValue alignLoadVec;
709 SDValue basePtr = SN->getBasePtr();
710 SDValue the_chain = SN->getChain();
711 SDValue insertEltOffs;
Scott Michel266bc8f2007-12-04 22:23:35 +0000712
Scott Michelf0569be2008-12-27 04:51:36 +0000713 if (alignment == 16) {
714 ConstantSDNode *CN;
715
716 // Special cases for a known aligned load to simplify the base pointer
717 // and insertion byte:
718 if (basePtr.getOpcode() == ISD::ADD
719 && (CN = dyn_cast<ConstantSDNode>(basePtr.getOperand(1))) != 0) {
720 // Known offset into basePtr
721 int64_t offset = CN->getSExtValue();
722
723 // Simplify the base pointer for this case:
724 basePtr = basePtr.getOperand(0);
Dale Johannesende064702009-02-06 21:50:26 +0000725 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000726 basePtr,
727 DAG.getConstant((offset & 0xf), PtrVT));
728
729 if ((offset & ~0xf) > 0) {
Dale Johannesende064702009-02-06 21:50:26 +0000730 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000731 basePtr,
732 DAG.getConstant((offset & ~0xf), PtrVT));
733 }
734 } else {
735 // Otherwise, assume it's at byte 0 of basePtr
Dale Johannesende064702009-02-06 21:50:26 +0000736 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000737 basePtr,
738 DAG.getConstant(0, PtrVT));
739 }
740 } else {
741 // Unaligned load: must be more pessimistic about addressing modes:
742 if (basePtr.getOpcode() == ISD::ADD) {
743 MachineFunction &MF = DAG.getMachineFunction();
744 MachineRegisterInfo &RegInfo = MF.getRegInfo();
745 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
746 SDValue Flag;
747
748 SDValue Op0 = basePtr.getOperand(0);
749 SDValue Op1 = basePtr.getOperand(1);
750
751 if (isa<ConstantSDNode>(Op1)) {
752 // Convert the (add <ptr>, <const>) to an indirect address contained
753 // in a register. Note that this is done because we need to avoid
754 // creating a 0(reg) d-form address due to the SPU's block loads.
Dale Johannesende064702009-02-06 21:50:26 +0000755 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000756 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
757 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
Scott Michelf0569be2008-12-27 04:51:36 +0000758 } else {
759 // Convert the (add <arg1>, <arg2>) to an indirect address, which
760 // will likely be lowered as a reg(reg) x-form address.
Dale Johannesende064702009-02-06 21:50:26 +0000761 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Scott Michelf0569be2008-12-27 04:51:36 +0000762 }
763 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000764 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000765 basePtr,
766 DAG.getConstant(0, PtrVT));
767 }
768
769 // Insertion point is solely determined by basePtr's contents
Dale Johannesen33c960f2009-02-04 20:06:27 +0000770 insertEltOffs = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000771 basePtr,
772 DAG.getConstant(0, PtrVT));
773 }
774
775 // Re-emit as a v16i8 vector load
Dale Johannesen33c960f2009-02-04 20:06:27 +0000776 alignLoadVec = DAG.getLoad(MVT::v16i8, dl, the_chain, basePtr,
Scott Michelf0569be2008-12-27 04:51:36 +0000777 SN->getSrcValue(), SN->getSrcValueOffset(),
778 SN->isVolatile(), 16);
779
780 // Update the chain
781 the_chain = alignLoadVec.getValue(1);
Scott Michel266bc8f2007-12-04 22:23:35 +0000782
Scott Michel9de5d0d2008-01-11 02:53:15 +0000783 LoadSDNode *LN = cast<LoadSDNode>(alignLoadVec);
Dan Gohman475871a2008-07-27 21:46:04 +0000784 SDValue theValue = SN->getValue();
785 SDValue result;
Scott Michel266bc8f2007-12-04 22:23:35 +0000786
787 if (StVT != VT
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000788 && (theValue.getOpcode() == ISD::AssertZext
789 || theValue.getOpcode() == ISD::AssertSext)) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000790 // Drill down and get the value for zero- and sign-extended
791 // quantities
Scott Michel5af8f0e2008-07-16 17:17:29 +0000792 theValue = theValue.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +0000793 }
794
Scott Michel9de5d0d2008-01-11 02:53:15 +0000795 // If the base pointer is already a D-form address, then just create
796 // a new D-form address with a slot offset and the orignal base pointer.
797 // Otherwise generate a D-form address with the slot offset relative
798 // to the stack pointer, which is always aligned.
Scott Michelf0569be2008-12-27 04:51:36 +0000799#if !defined(NDEBUG)
800 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
801 cerr << "CellSPU LowerSTORE: basePtr = ";
802 basePtr.getNode()->dump(&DAG);
803 cerr << "\n";
804 }
805#endif
Scott Michel9de5d0d2008-01-11 02:53:15 +0000806
Scott Michel430a5552008-11-19 15:24:16 +0000807 SDValue insertEltOp =
Dale Johannesen33c960f2009-02-04 20:06:27 +0000808 DAG.getNode(SPUISD::SHUFFLE_MASK, dl, vecVT, insertEltOffs);
Scott Michel719b0e12008-11-19 17:45:08 +0000809 SDValue vectorizeOp =
Dale Johannesen33c960f2009-02-04 20:06:27 +0000810 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, vecVT, theValue);
Scott Michel430a5552008-11-19 15:24:16 +0000811
Dale Johannesen33c960f2009-02-04 20:06:27 +0000812 result = DAG.getNode(SPUISD::SHUFB, dl, vecVT,
Scott Michel19c10e62009-01-26 03:37:41 +0000813 vectorizeOp, alignLoadVec,
Scott Michel6e1d1472009-03-16 18:47:25 +0000814 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +0000815 MVT::v4i32, insertEltOp));
Scott Michel266bc8f2007-12-04 22:23:35 +0000816
Dale Johannesen33c960f2009-02-04 20:06:27 +0000817 result = DAG.getStore(the_chain, dl, result, basePtr,
Scott Michel266bc8f2007-12-04 22:23:35 +0000818 LN->getSrcValue(), LN->getSrcValueOffset(),
819 LN->isVolatile(), LN->getAlignment());
820
Scott Michel23f2ff72008-12-04 17:16:59 +0000821#if 0 && !defined(NDEBUG)
Scott Michel430a5552008-11-19 15:24:16 +0000822 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
823 const SDValue &currentRoot = DAG.getRoot();
824
825 DAG.setRoot(result);
826 cerr << "------- CellSPU:LowerStore result:\n";
827 DAG.dump();
828 cerr << "-------\n";
829 DAG.setRoot(currentRoot);
830 }
831#endif
Scott Michelb30e8f62008-12-02 19:53:53 +0000832
Scott Michel266bc8f2007-12-04 22:23:35 +0000833 return result;
834 /*UNREACHED*/
835 }
836 case ISD::PRE_INC:
837 case ISD::PRE_DEC:
838 case ISD::POST_INC:
839 case ISD::POST_DEC:
840 case ISD::LAST_INDEXED_MODE:
Torok Edwindac237e2009-07-08 20:53:28 +0000841 {
842 std::string msg;
843 raw_string_ostream Msg(msg);
844 Msg << "LowerLOAD: Got a LoadSDNode with an addr mode other than "
Scott Michel266bc8f2007-12-04 22:23:35 +0000845 "UNINDEXED\n";
Torok Edwindac237e2009-07-08 20:53:28 +0000846 Msg << (unsigned) SN->getAddressingMode();
847 llvm_report_error(Msg.str());
848 /*NOTREACHED*/
849 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000850 }
851
Dan Gohman475871a2008-07-27 21:46:04 +0000852 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000853}
854
Scott Michel94bd57e2009-01-15 04:41:47 +0000855//! Generate the address of a constant pool entry.
856SDValue
Dan Gohman475871a2008-07-27 21:46:04 +0000857LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000858 MVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000859 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
860 Constant *C = CP->getConstVal();
Dan Gohman475871a2008-07-27 21:46:04 +0000861 SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
862 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000863 const TargetMachine &TM = DAG.getTarget();
Dale Johannesende064702009-02-06 21:50:26 +0000864 // FIXME there is no actual debug info here
865 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000866
867 if (TM.getRelocationModel() == Reloc::Static) {
868 if (!ST->usingLargeMem()) {
Dan Gohman475871a2008-07-27 21:46:04 +0000869 // Just return the SDValue with the constant pool address in it.
Dale Johannesende064702009-02-06 21:50:26 +0000870 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, CPI, Zero);
Scott Michel266bc8f2007-12-04 22:23:35 +0000871 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000872 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, CPI, Zero);
873 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, CPI, Zero);
874 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel266bc8f2007-12-04 22:23:35 +0000875 }
876 }
877
878 assert(0 &&
Gabor Greif93c53e52008-08-31 15:37:04 +0000879 "LowerConstantPool: Relocation model other than static"
880 " not supported.");
Dan Gohman475871a2008-07-27 21:46:04 +0000881 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000882}
883
Scott Michel94bd57e2009-01-15 04:41:47 +0000884//! Alternate entry point for generating the address of a constant pool entry
885SDValue
886SPU::LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUTargetMachine &TM) {
887 return ::LowerConstantPool(Op, DAG, TM.getSubtargetImpl());
888}
889
Dan Gohman475871a2008-07-27 21:46:04 +0000890static SDValue
891LowerJumpTable(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000892 MVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000893 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000894 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
895 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel266bc8f2007-12-04 22:23:35 +0000896 const TargetMachine &TM = DAG.getTarget();
Dale Johannesende064702009-02-06 21:50:26 +0000897 // FIXME there is no actual debug info here
898 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000899
900 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michela59d4692008-02-23 18:41:37 +0000901 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +0000902 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, JTI, Zero);
Scott Michela59d4692008-02-23 18:41:37 +0000903 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000904 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, JTI, Zero);
905 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, JTI, Zero);
906 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michela59d4692008-02-23 18:41:37 +0000907 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000908 }
909
910 assert(0 &&
911 "LowerJumpTable: Relocation model other than static not supported.");
Dan Gohman475871a2008-07-27 21:46:04 +0000912 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000913}
914
Dan Gohman475871a2008-07-27 21:46:04 +0000915static SDValue
916LowerGlobalAddress(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000917 MVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000918 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
919 GlobalValue *GV = GSDN->getGlobal();
Dan Gohman475871a2008-07-27 21:46:04 +0000920 SDValue GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
Scott Michel266bc8f2007-12-04 22:23:35 +0000921 const TargetMachine &TM = DAG.getTarget();
Dan Gohman475871a2008-07-27 21:46:04 +0000922 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +0000923 // FIXME there is no actual debug info here
924 DebugLoc dl = Op.getDebugLoc();
Scott Michel5af8f0e2008-07-16 17:17:29 +0000925
Scott Michel266bc8f2007-12-04 22:23:35 +0000926 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michel053c1da2008-01-29 02:16:57 +0000927 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +0000928 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, GA, Zero);
Scott Michel053c1da2008-01-29 02:16:57 +0000929 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000930 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, GA, Zero);
931 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, GA, Zero);
932 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel053c1da2008-01-29 02:16:57 +0000933 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000934 } else {
Torok Edwindac237e2009-07-08 20:53:28 +0000935 llvm_report_error("LowerGlobalAddress: Relocation model other than static"
936 "not supported.");
Scott Michel266bc8f2007-12-04 22:23:35 +0000937 /*NOTREACHED*/
938 }
939
Dan Gohman475871a2008-07-27 21:46:04 +0000940 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000941}
942
Nate Begemanccef5802008-02-14 18:43:04 +0000943//! Custom lower double precision floating point constants
Dan Gohman475871a2008-07-27 21:46:04 +0000944static SDValue
945LowerConstantFP(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000946 MVT VT = Op.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +0000947 // FIXME there is no actual debug info here
948 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000949
Nate Begemanccef5802008-02-14 18:43:04 +0000950 if (VT == MVT::f64) {
Scott Michel1a6cdb62008-12-01 17:56:02 +0000951 ConstantFPSDNode *FP = cast<ConstantFPSDNode>(Op.getNode());
952
953 assert((FP != 0) &&
954 "LowerConstantFP: Node is not ConstantFPSDNode");
Scott Michel1df30c42008-12-29 03:23:36 +0000955
Scott Michel170783a2007-12-19 20:15:47 +0000956 uint64_t dbits = DoubleToBits(FP->getValueAPF().convertToDouble());
Scott Michel1a6cdb62008-12-01 17:56:02 +0000957 SDValue T = DAG.getConstant(dbits, MVT::i64);
Evan Chenga87008d2009-02-25 22:49:59 +0000958 SDValue Tvec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T);
Dale Johannesende064702009-02-06 21:50:26 +0000959 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000960 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Tvec));
Scott Michel266bc8f2007-12-04 22:23:35 +0000961 }
962
Dan Gohman475871a2008-07-27 21:46:04 +0000963 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000964}
965
Dan Gohman475871a2008-07-27 21:46:04 +0000966static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +0000967LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG, int &VarArgsFrameIndex)
Scott Michel266bc8f2007-12-04 22:23:35 +0000968{
969 MachineFunction &MF = DAG.getMachineFunction();
970 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattner84bc5422007-12-31 04:13:23 +0000971 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Micheld976c212008-10-30 01:51:48 +0000972 SmallVector<SDValue, 48> ArgValues;
Dan Gohman475871a2008-07-27 21:46:04 +0000973 SDValue Root = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000974 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
Dale Johannesen33c960f2009-02-04 20:06:27 +0000975 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000976
977 const unsigned *ArgRegs = SPURegisterInfo::getArgRegs();
978 const unsigned NumArgRegs = SPURegisterInfo::getNumArgRegs();
Scott Michel5af8f0e2008-07-16 17:17:29 +0000979
Scott Michel266bc8f2007-12-04 22:23:35 +0000980 unsigned ArgOffset = SPUFrameInfo::minStackSize();
981 unsigned ArgRegIdx = 0;
982 unsigned StackSlotSize = SPUFrameInfo::stackSlotSize();
Scott Michel5af8f0e2008-07-16 17:17:29 +0000983
Duncan Sands83ec4b62008-06-06 12:08:01 +0000984 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel5af8f0e2008-07-16 17:17:29 +0000985
Scott Michel266bc8f2007-12-04 22:23:35 +0000986 // Add DAG nodes to load the arguments or copy them out of registers.
Gabor Greif93c53e52008-08-31 15:37:04 +0000987 for (unsigned ArgNo = 0, e = Op.getNode()->getNumValues() - 1;
988 ArgNo != e; ++ArgNo) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000989 MVT ObjectVT = Op.getValue(ArgNo).getValueType();
990 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Scott Micheld976c212008-10-30 01:51:48 +0000991 SDValue ArgVal;
Scott Michel266bc8f2007-12-04 22:23:35 +0000992
Scott Micheld976c212008-10-30 01:51:48 +0000993 if (ArgRegIdx < NumArgRegs) {
994 const TargetRegisterClass *ArgRegClass;
Scott Michel5af8f0e2008-07-16 17:17:29 +0000995
Scott Micheld976c212008-10-30 01:51:48 +0000996 switch (ObjectVT.getSimpleVT()) {
997 default: {
Torok Edwindac237e2009-07-08 20:53:28 +0000998 std::string msg;
999 raw_string_ostream Msg(msg);
1000 Msg << "LowerFORMAL_ARGUMENTS Unhandled argument type: "
1001 << ObjectVT.getMVTString();
1002 llvm_report_error(Msg.str());
Scott Micheld976c212008-10-30 01:51:48 +00001003 }
1004 case MVT::i8:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001005 ArgRegClass = &SPU::R8CRegClass;
1006 break;
Scott Micheld976c212008-10-30 01:51:48 +00001007 case MVT::i16:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001008 ArgRegClass = &SPU::R16CRegClass;
1009 break;
Scott Micheld976c212008-10-30 01:51:48 +00001010 case MVT::i32:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001011 ArgRegClass = &SPU::R32CRegClass;
1012 break;
Scott Micheld976c212008-10-30 01:51:48 +00001013 case MVT::i64:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001014 ArgRegClass = &SPU::R64CRegClass;
1015 break;
Scott Micheldd950092009-01-06 03:36:14 +00001016 case MVT::i128:
1017 ArgRegClass = &SPU::GPRCRegClass;
1018 break;
Scott Micheld976c212008-10-30 01:51:48 +00001019 case MVT::f32:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001020 ArgRegClass = &SPU::R32FPRegClass;
1021 break;
Scott Micheld976c212008-10-30 01:51:48 +00001022 case MVT::f64:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001023 ArgRegClass = &SPU::R64FPRegClass;
1024 break;
Scott Micheld976c212008-10-30 01:51:48 +00001025 case MVT::v2f64:
1026 case MVT::v4f32:
1027 case MVT::v2i64:
1028 case MVT::v4i32:
1029 case MVT::v8i16:
1030 case MVT::v16i8:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001031 ArgRegClass = &SPU::VECREGRegClass;
1032 break;
Scott Micheld976c212008-10-30 01:51:48 +00001033 }
1034
1035 unsigned VReg = RegInfo.createVirtualRegister(ArgRegClass);
1036 RegInfo.addLiveIn(ArgRegs[ArgRegIdx], VReg);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001037 ArgVal = DAG.getCopyFromReg(Root, dl, VReg, ObjectVT);
Scott Micheld976c212008-10-30 01:51:48 +00001038 ++ArgRegIdx;
1039 } else {
1040 // We need to load the argument to a virtual register if we determined
1041 // above that we ran out of physical registers of the appropriate type
1042 // or we're forced to do vararg
Chris Lattner9f72d1a2008-02-13 07:35:30 +00001043 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
Dan Gohman475871a2008-07-27 21:46:04 +00001044 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001045 ArgVal = DAG.getLoad(ObjectVT, dl, Root, FIN, NULL, 0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001046 ArgOffset += StackSlotSize;
1047 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001048
Scott Michel266bc8f2007-12-04 22:23:35 +00001049 ArgValues.push_back(ArgVal);
Scott Micheld976c212008-10-30 01:51:48 +00001050 // Update the chain
1051 Root = ArgVal.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001052 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001053
Scott Micheld976c212008-10-30 01:51:48 +00001054 // vararg handling:
Scott Michel266bc8f2007-12-04 22:23:35 +00001055 if (isVarArg) {
Scott Micheld976c212008-10-30 01:51:48 +00001056 // unsigned int ptr_size = PtrVT.getSizeInBits() / 8;
1057 // We will spill (79-3)+1 registers to the stack
1058 SmallVector<SDValue, 79-3+1> MemOps;
1059
1060 // Create the frame slot
1061
Scott Michel266bc8f2007-12-04 22:23:35 +00001062 for (; ArgRegIdx != NumArgRegs; ++ArgRegIdx) {
Scott Micheld976c212008-10-30 01:51:48 +00001063 VarArgsFrameIndex = MFI->CreateFixedObject(StackSlotSize, ArgOffset);
1064 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
1065 SDValue ArgVal = DAG.getRegister(ArgRegs[ArgRegIdx], MVT::v16i8);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001066 SDValue Store = DAG.getStore(Root, dl, ArgVal, FIN, NULL, 0);
Scott Micheld976c212008-10-30 01:51:48 +00001067 Root = Store.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001068 MemOps.push_back(Store);
Scott Micheld976c212008-10-30 01:51:48 +00001069
1070 // Increment address by stack slot size for the next stored argument
1071 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001072 }
1073 if (!MemOps.empty())
Scott Michel6e1d1472009-03-16 18:47:25 +00001074 Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001075 &MemOps[0], MemOps.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001076 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001077
Scott Michel266bc8f2007-12-04 22:23:35 +00001078 ArgValues.push_back(Root);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001079
Scott Michel266bc8f2007-12-04 22:23:35 +00001080 // Return the new list of results.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001081 return DAG.getNode(ISD::MERGE_VALUES, dl, Op.getNode()->getVTList(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00001082 &ArgValues[0], ArgValues.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001083}
1084
1085/// isLSAAddress - Return the immediate to use if the specified
1086/// value is representable as a LSA address.
Dan Gohman475871a2008-07-27 21:46:04 +00001087static SDNode *isLSAAddress(SDValue Op, SelectionDAG &DAG) {
Scott Michel19fd42a2008-11-11 03:06:06 +00001088 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
Scott Michel266bc8f2007-12-04 22:23:35 +00001089 if (!C) return 0;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001090
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001091 int Addr = C->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001092 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1093 (Addr << 14 >> 14) != Addr)
1094 return 0; // Top 14 bits have to be sext of immediate.
Scott Michel5af8f0e2008-07-16 17:17:29 +00001095
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001096 return DAG.getConstant((int)C->getZExtValue() >> 2, MVT::i32).getNode();
Scott Michel266bc8f2007-12-04 22:23:35 +00001097}
1098
Scott Michel21213e72009-01-06 23:10:38 +00001099static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001100LowerCALL(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Dan Gohman095cc292008-09-13 01:54:27 +00001101 CallSDNode *TheCall = cast<CallSDNode>(Op.getNode());
1102 SDValue Chain = TheCall->getChain();
Dan Gohman095cc292008-09-13 01:54:27 +00001103 SDValue Callee = TheCall->getCallee();
1104 unsigned NumOps = TheCall->getNumArgs();
Scott Michel266bc8f2007-12-04 22:23:35 +00001105 unsigned StackSlotSize = SPUFrameInfo::stackSlotSize();
1106 const unsigned *ArgRegs = SPURegisterInfo::getArgRegs();
1107 const unsigned NumArgRegs = SPURegisterInfo::getNumArgRegs();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001108 DebugLoc dl = TheCall->getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001109
1110 // Handy pointer type
Duncan Sands83ec4b62008-06-06 12:08:01 +00001111 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001112
Scott Michel266bc8f2007-12-04 22:23:35 +00001113 // Accumulate how many bytes are to be pushed on the stack, including the
1114 // linkage area, and parameter passing area. According to the SPU ABI,
1115 // we minimally need space for [LR] and [SP]
1116 unsigned NumStackBytes = SPUFrameInfo::minStackSize();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001117
Scott Michel266bc8f2007-12-04 22:23:35 +00001118 // Set up a copy of the stack pointer for use loading and storing any
1119 // arguments that may not fit in the registers available for argument
1120 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00001121 SDValue StackPtr = DAG.getRegister(SPU::R1, MVT::i32);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001122
Scott Michel266bc8f2007-12-04 22:23:35 +00001123 // Figure out which arguments are going to go in registers, and which in
1124 // memory.
1125 unsigned ArgOffset = SPUFrameInfo::minStackSize(); // Just below [LR]
1126 unsigned ArgRegIdx = 0;
1127
1128 // Keep track of registers passing arguments
Dan Gohman475871a2008-07-27 21:46:04 +00001129 std::vector<std::pair<unsigned, SDValue> > RegsToPass;
Scott Michel266bc8f2007-12-04 22:23:35 +00001130 // And the arguments passed on the stack
Dan Gohman475871a2008-07-27 21:46:04 +00001131 SmallVector<SDValue, 8> MemOpChains;
Scott Michel266bc8f2007-12-04 22:23:35 +00001132
1133 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman095cc292008-09-13 01:54:27 +00001134 SDValue Arg = TheCall->getArg(i);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001135
Scott Michel266bc8f2007-12-04 22:23:35 +00001136 // PtrOff will be used to store the current argument to the stack if a
1137 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00001138 SDValue PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Dale Johannesen33c960f2009-02-04 20:06:27 +00001139 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Scott Michel266bc8f2007-12-04 22:23:35 +00001140
Duncan Sands83ec4b62008-06-06 12:08:01 +00001141 switch (Arg.getValueType().getSimpleVT()) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001142 default: assert(0 && "Unexpected ValueType for argument!");
Scott Micheldd950092009-01-06 03:36:14 +00001143 case MVT::i8:
1144 case MVT::i16:
Scott Michel266bc8f2007-12-04 22:23:35 +00001145 case MVT::i32:
1146 case MVT::i64:
1147 case MVT::i128:
1148 if (ArgRegIdx != NumArgRegs) {
1149 RegsToPass.push_back(std::make_pair(ArgRegs[ArgRegIdx++], Arg));
1150 } else {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001151 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0));
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001152 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001153 }
1154 break;
1155 case MVT::f32:
1156 case MVT::f64:
1157 if (ArgRegIdx != NumArgRegs) {
1158 RegsToPass.push_back(std::make_pair(ArgRegs[ArgRegIdx++], Arg));
1159 } else {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001160 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0));
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001161 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001162 }
1163 break;
Scott Michelcc188272008-12-04 21:01:44 +00001164 case MVT::v2i64:
1165 case MVT::v2f64:
Scott Michel266bc8f2007-12-04 22:23:35 +00001166 case MVT::v4f32:
1167 case MVT::v4i32:
1168 case MVT::v8i16:
1169 case MVT::v16i8:
1170 if (ArgRegIdx != NumArgRegs) {
1171 RegsToPass.push_back(std::make_pair(ArgRegs[ArgRegIdx++], Arg));
1172 } else {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001173 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0));
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001174 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001175 }
1176 break;
1177 }
1178 }
1179
1180 // Update number of stack bytes actually used, insert a call sequence start
1181 NumStackBytes = (ArgOffset - SPUFrameInfo::minStackSize());
Chris Lattnere563bbc2008-10-11 22:08:30 +00001182 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumStackBytes,
1183 true));
Scott Michel266bc8f2007-12-04 22:23:35 +00001184
1185 if (!MemOpChains.empty()) {
1186 // Adjust the stack pointer for the stack arguments.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001187 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Scott Michel266bc8f2007-12-04 22:23:35 +00001188 &MemOpChains[0], MemOpChains.size());
1189 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001190
Scott Michel266bc8f2007-12-04 22:23:35 +00001191 // Build a sequence of copy-to-reg nodes chained together with token chain
1192 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001193 SDValue InFlag;
Scott Michel266bc8f2007-12-04 22:23:35 +00001194 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michel6e1d1472009-03-16 18:47:25 +00001195 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001196 RegsToPass[i].second, InFlag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001197 InFlag = Chain.getValue(1);
1198 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001199
Dan Gohman475871a2008-07-27 21:46:04 +00001200 SmallVector<SDValue, 8> Ops;
Scott Michel266bc8f2007-12-04 22:23:35 +00001201 unsigned CallOpc = SPUISD::CALL;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001202
Bill Wendling056292f2008-09-16 21:48:12 +00001203 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1204 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1205 // node so that legalize doesn't hack it.
Scott Michel19fd42a2008-11-11 03:06:06 +00001206 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001207 GlobalValue *GV = G->getGlobal();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001208 MVT CalleeVT = Callee.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001209 SDValue Zero = DAG.getConstant(0, PtrVT);
1210 SDValue GA = DAG.getTargetGlobalAddress(GV, CalleeVT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001211
Scott Michel9de5d0d2008-01-11 02:53:15 +00001212 if (!ST->usingLargeMem()) {
1213 // Turn calls to targets that are defined (i.e., have bodies) into BRSL
1214 // style calls, otherwise, external symbols are BRASL calls. This assumes
1215 // that declared/defined symbols are in the same compilation unit and can
1216 // be reached through PC-relative jumps.
1217 //
1218 // NOTE:
1219 // This may be an unsafe assumption for JIT and really large compilation
1220 // units.
1221 if (GV->isDeclaration()) {
Dale Johannesende064702009-02-06 21:50:26 +00001222 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, GA, Zero);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001223 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001224 Callee = DAG.getNode(SPUISD::PCRelAddr, dl, CalleeVT, GA, Zero);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001225 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001226 } else {
Scott Michel9de5d0d2008-01-11 02:53:15 +00001227 // "Large memory" mode: Turn all calls into indirect calls with a X-form
1228 // address pairs:
Dale Johannesende064702009-02-06 21:50:26 +00001229 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, GA, Zero);
Scott Michel266bc8f2007-12-04 22:23:35 +00001230 }
Scott Michel1df30c42008-12-29 03:23:36 +00001231 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
1232 MVT CalleeVT = Callee.getValueType();
1233 SDValue Zero = DAG.getConstant(0, PtrVT);
1234 SDValue ExtSym = DAG.getTargetExternalSymbol(S->getSymbol(),
1235 Callee.getValueType());
1236
1237 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +00001238 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, ExtSym, Zero);
Scott Michel1df30c42008-12-29 03:23:36 +00001239 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001240 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, ExtSym, Zero);
Scott Michel1df30c42008-12-29 03:23:36 +00001241 }
1242 } else if (SDNode *Dest = isLSAAddress(Callee, DAG)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001243 // If this is an absolute destination address that appears to be a legal
1244 // local store address, use the munged value.
Dan Gohman475871a2008-07-27 21:46:04 +00001245 Callee = SDValue(Dest, 0);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001246 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001247
1248 Ops.push_back(Chain);
1249 Ops.push_back(Callee);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001250
Scott Michel266bc8f2007-12-04 22:23:35 +00001251 // Add argument registers to the end of the list so that they are known live
1252 // into the call.
1253 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Scott Michel5af8f0e2008-07-16 17:17:29 +00001254 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Scott Michel266bc8f2007-12-04 22:23:35 +00001255 RegsToPass[i].second.getValueType()));
Scott Michel5af8f0e2008-07-16 17:17:29 +00001256
Gabor Greifba36cb52008-08-28 21:40:38 +00001257 if (InFlag.getNode())
Scott Michel266bc8f2007-12-04 22:23:35 +00001258 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +00001259 // Returns a chain and a flag for retval copy to use.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001260 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Flag),
Duncan Sands4bdcb612008-07-02 17:40:58 +00001261 &Ops[0], Ops.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001262 InFlag = Chain.getValue(1);
1263
Chris Lattnere563bbc2008-10-11 22:08:30 +00001264 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumStackBytes, true),
1265 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman095cc292008-09-13 01:54:27 +00001266 if (TheCall->getValueType(0) != MVT::Other)
Evan Chengebaaa912008-02-05 22:44:06 +00001267 InFlag = Chain.getValue(1);
1268
Dan Gohman475871a2008-07-27 21:46:04 +00001269 SDValue ResultVals[3];
Scott Michel266bc8f2007-12-04 22:23:35 +00001270 unsigned NumResults = 0;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001271
Scott Michel266bc8f2007-12-04 22:23:35 +00001272 // If the call has results, copy the values out of the ret val registers.
Dan Gohman095cc292008-09-13 01:54:27 +00001273 switch (TheCall->getValueType(0).getSimpleVT()) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001274 default: assert(0 && "Unexpected ret value!");
1275 case MVT::Other: break;
1276 case MVT::i32:
Dan Gohman095cc292008-09-13 01:54:27 +00001277 if (TheCall->getValueType(1) == MVT::i32) {
Scott Michel6e1d1472009-03-16 18:47:25 +00001278 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R4,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001279 MVT::i32, InFlag).getValue(1);
Scott Michel266bc8f2007-12-04 22:23:35 +00001280 ResultVals[0] = Chain.getValue(0);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001281 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i32,
Scott Michel266bc8f2007-12-04 22:23:35 +00001282 Chain.getValue(2)).getValue(1);
1283 ResultVals[1] = Chain.getValue(0);
1284 NumResults = 2;
Scott Michel266bc8f2007-12-04 22:23:35 +00001285 } else {
Scott Michel6e1d1472009-03-16 18:47:25 +00001286 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i32,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001287 InFlag).getValue(1);
Scott Michel266bc8f2007-12-04 22:23:35 +00001288 ResultVals[0] = Chain.getValue(0);
1289 NumResults = 1;
1290 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001291 break;
1292 case MVT::i64:
Scott Michel6e1d1472009-03-16 18:47:25 +00001293 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i64,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001294 InFlag).getValue(1);
Scott Michel266bc8f2007-12-04 22:23:35 +00001295 ResultVals[0] = Chain.getValue(0);
1296 NumResults = 1;
Scott Michel266bc8f2007-12-04 22:23:35 +00001297 break;
Scott Micheldd950092009-01-06 03:36:14 +00001298 case MVT::i128:
Scott Michel6e1d1472009-03-16 18:47:25 +00001299 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i128,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001300 InFlag).getValue(1);
Scott Micheldd950092009-01-06 03:36:14 +00001301 ResultVals[0] = Chain.getValue(0);
1302 NumResults = 1;
1303 break;
Scott Michel266bc8f2007-12-04 22:23:35 +00001304 case MVT::f32:
1305 case MVT::f64:
Dale Johannesen33c960f2009-02-04 20:06:27 +00001306 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, TheCall->getValueType(0),
Scott Michel266bc8f2007-12-04 22:23:35 +00001307 InFlag).getValue(1);
1308 ResultVals[0] = Chain.getValue(0);
1309 NumResults = 1;
Scott Michel266bc8f2007-12-04 22:23:35 +00001310 break;
1311 case MVT::v2f64:
Scott Michelcc188272008-12-04 21:01:44 +00001312 case MVT::v2i64:
Scott Michel266bc8f2007-12-04 22:23:35 +00001313 case MVT::v4f32:
1314 case MVT::v4i32:
1315 case MVT::v8i16:
1316 case MVT::v16i8:
Dale Johannesen33c960f2009-02-04 20:06:27 +00001317 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, TheCall->getValueType(0),
Scott Michel266bc8f2007-12-04 22:23:35 +00001318 InFlag).getValue(1);
1319 ResultVals[0] = Chain.getValue(0);
1320 NumResults = 1;
Scott Michel266bc8f2007-12-04 22:23:35 +00001321 break;
1322 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001323
Scott Michel266bc8f2007-12-04 22:23:35 +00001324 // If the function returns void, just return the chain.
1325 if (NumResults == 0)
1326 return Chain;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001327
Scott Michel266bc8f2007-12-04 22:23:35 +00001328 // Otherwise, merge everything together with a MERGE_VALUES node.
1329 ResultVals[NumResults++] = Chain;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001330 SDValue Res = DAG.getMergeValues(ResultVals, NumResults, dl);
Gabor Greif99a6cb92008-08-26 22:36:50 +00001331 return Res.getValue(Op.getResNo());
Scott Michel266bc8f2007-12-04 22:23:35 +00001332}
1333
Dan Gohman475871a2008-07-27 21:46:04 +00001334static SDValue
1335LowerRET(SDValue Op, SelectionDAG &DAG, TargetMachine &TM) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001336 SmallVector<CCValAssign, 16> RVLocs;
1337 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
1338 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Dale Johannesena05dca42009-02-04 23:02:30 +00001339 DebugLoc dl = Op.getDebugLoc();
Owen Andersond1474d02009-07-09 17:57:24 +00001340 CCState CCInfo(CC, isVarArg, TM, RVLocs, DAG.getContext());
Gabor Greifba36cb52008-08-28 21:40:38 +00001341 CCInfo.AnalyzeReturn(Op.getNode(), RetCC_SPU);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001342
Scott Michel266bc8f2007-12-04 22:23:35 +00001343 // If this is the first return lowered for this function, add the regs to the
1344 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001345 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001346 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00001347 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Scott Michel266bc8f2007-12-04 22:23:35 +00001348 }
1349
Dan Gohman475871a2008-07-27 21:46:04 +00001350 SDValue Chain = Op.getOperand(0);
1351 SDValue Flag;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001352
Scott Michel266bc8f2007-12-04 22:23:35 +00001353 // Copy the result values into the output registers.
1354 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1355 CCValAssign &VA = RVLocs[i];
1356 assert(VA.isRegLoc() && "Can only return in registers!");
Dale Johannesena05dca42009-02-04 23:02:30 +00001357 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1358 Op.getOperand(i*2+1), Flag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001359 Flag = Chain.getValue(1);
1360 }
1361
Gabor Greifba36cb52008-08-28 21:40:38 +00001362 if (Flag.getNode())
Dale Johannesena05dca42009-02-04 23:02:30 +00001363 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001364 else
Dale Johannesena05dca42009-02-04 23:02:30 +00001365 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain);
Scott Michel266bc8f2007-12-04 22:23:35 +00001366}
1367
1368
1369//===----------------------------------------------------------------------===//
1370// Vector related lowering:
1371//===----------------------------------------------------------------------===//
1372
1373static ConstantSDNode *
1374getVecImm(SDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00001375 SDValue OpVal(0, 0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001376
Scott Michel266bc8f2007-12-04 22:23:35 +00001377 // Check to see if this buildvec has a single non-undef value in its elements.
1378 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1379 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +00001380 if (OpVal.getNode() == 0)
Scott Michel266bc8f2007-12-04 22:23:35 +00001381 OpVal = N->getOperand(i);
1382 else if (OpVal != N->getOperand(i))
1383 return 0;
1384 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001385
Gabor Greifba36cb52008-08-28 21:40:38 +00001386 if (OpVal.getNode() != 0) {
Scott Michel19fd42a2008-11-11 03:06:06 +00001387 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001388 return CN;
1389 }
1390 }
1391
Scott Michel7ea02ff2009-03-17 01:15:45 +00001392 return 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001393}
1394
1395/// get_vec_i18imm - Test if this vector is a vector filled with the same value
1396/// and the value fits into an unsigned 18-bit constant, and if so, return the
1397/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001398SDValue SPU::get_vec_u18imm(SDNode *N, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001399 MVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001400 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001401 uint64_t Value = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001402 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001403 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001404 uint32_t upper = uint32_t(UValue >> 32);
1405 uint32_t lower = uint32_t(UValue);
1406 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001407 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001408 Value = Value >> 32;
1409 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001410 if (Value <= 0x3ffff)
Dan Gohmanfa210d82008-11-05 02:06:09 +00001411 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001412 }
1413
Dan Gohman475871a2008-07-27 21:46:04 +00001414 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001415}
1416
1417/// get_vec_i16imm - Test if this vector is a vector filled with the same value
1418/// and the value fits into a signed 16-bit constant, and if so, return the
1419/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001420SDValue SPU::get_vec_i16imm(SDNode *N, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001421 MVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001422 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001423 int64_t Value = CN->getSExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001424 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001425 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001426 uint32_t upper = uint32_t(UValue >> 32);
1427 uint32_t lower = uint32_t(UValue);
1428 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001429 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001430 Value = Value >> 32;
1431 }
Scott Michelad2715e2008-03-05 23:02:02 +00001432 if (Value >= -(1 << 15) && Value <= ((1 << 15) - 1)) {
Dan Gohmanfa210d82008-11-05 02:06:09 +00001433 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001434 }
1435 }
1436
Dan Gohman475871a2008-07-27 21:46:04 +00001437 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001438}
1439
1440/// get_vec_i10imm - Test if this vector is a vector filled with the same value
1441/// and the value fits into a signed 10-bit constant, and if so, return the
1442/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001443SDValue SPU::get_vec_i10imm(SDNode *N, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001444 MVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001445 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001446 int64_t Value = CN->getSExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001447 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001448 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001449 uint32_t upper = uint32_t(UValue >> 32);
1450 uint32_t lower = uint32_t(UValue);
1451 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001452 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001453 Value = Value >> 32;
1454 }
Scott Michelad2715e2008-03-05 23:02:02 +00001455 if (isS10Constant(Value))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001456 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001457 }
1458
Dan Gohman475871a2008-07-27 21:46:04 +00001459 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001460}
1461
1462/// get_vec_i8imm - Test if this vector is a vector filled with the same value
1463/// and the value fits into a signed 8-bit constant, and if so, return the
1464/// constant.
1465///
1466/// @note: The incoming vector is v16i8 because that's the only way we can load
1467/// constant vectors. Thus, we test to see if the upper and lower bytes are the
1468/// same value.
Dan Gohman475871a2008-07-27 21:46:04 +00001469SDValue SPU::get_vec_i8imm(SDNode *N, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001470 MVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001471 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001472 int Value = (int) CN->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001473 if (ValueType == MVT::i16
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001474 && Value <= 0xffff /* truncated from uint64_t */
1475 && ((short) Value >> 8) == ((short) Value & 0xff))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001476 return DAG.getTargetConstant(Value & 0xff, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001477 else if (ValueType == MVT::i8
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001478 && (Value & 0xff) == Value)
Dan Gohmanfa210d82008-11-05 02:06:09 +00001479 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001480 }
1481
Dan Gohman475871a2008-07-27 21:46:04 +00001482 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001483}
1484
1485/// get_ILHUvec_imm - Test if this vector is a vector filled with the same value
1486/// and the value fits into a signed 16-bit constant, and if so, return the
1487/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001488SDValue SPU::get_ILHUvec_imm(SDNode *N, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001489 MVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001490 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001491 uint64_t Value = CN->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001492 if ((ValueType == MVT::i32
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001493 && ((unsigned) Value & 0xffff0000) == (unsigned) Value)
1494 || (ValueType == MVT::i64 && (Value & 0xffff0000) == Value))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001495 return DAG.getTargetConstant(Value >> 16, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001496 }
1497
Dan Gohman475871a2008-07-27 21:46:04 +00001498 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001499}
1500
1501/// get_v4i32_imm - Catch-all for general 32-bit constant vectors
Dan Gohman475871a2008-07-27 21:46:04 +00001502SDValue SPU::get_v4i32_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001503 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanfa210d82008-11-05 02:06:09 +00001504 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00001505 }
1506
Dan Gohman475871a2008-07-27 21:46:04 +00001507 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001508}
1509
1510/// get_v4i32_imm - Catch-all for general 64-bit constant vectors
Dan Gohman475871a2008-07-27 21:46:04 +00001511SDValue SPU::get_v2i64_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001512 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanfa210d82008-11-05 02:06:09 +00001513 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i64);
Scott Michel266bc8f2007-12-04 22:23:35 +00001514 }
1515
Dan Gohman475871a2008-07-27 21:46:04 +00001516 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001517}
1518
Scott Micheld1e8d9c2009-01-21 04:58:48 +00001519//! Lower a BUILD_VECTOR instruction creatively:
1520SDValue
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001521LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001522 MVT VT = Op.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00001523 MVT EltVT = VT.getVectorElementType();
Dale Johannesened2eee62009-02-06 01:31:28 +00001524 DebugLoc dl = Op.getDebugLoc();
Scott Michel7ea02ff2009-03-17 01:15:45 +00001525 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(Op.getNode());
1526 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerBUILD_VECTOR");
1527 unsigned minSplatBits = EltVT.getSizeInBits();
1528
1529 if (minSplatBits < 16)
1530 minSplatBits = 16;
1531
1532 APInt APSplatBits, APSplatUndef;
1533 unsigned SplatBitSize;
1534 bool HasAnyUndefs;
1535
1536 if (!BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
1537 HasAnyUndefs, minSplatBits)
1538 || minSplatBits < SplatBitSize)
1539 return SDValue(); // Wasn't a constant vector or splat exceeded min
1540
1541 uint64_t SplatBits = APSplatBits.getZExtValue();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001542
Duncan Sands83ec4b62008-06-06 12:08:01 +00001543 switch (VT.getSimpleVT()) {
Torok Edwindac237e2009-07-08 20:53:28 +00001544 default: {
1545 std::string msg;
1546 raw_string_ostream Msg(msg);
1547 Msg << "CellSPU: Unhandled VT in LowerBUILD_VECTOR, VT = "
1548 << VT.getMVTString();
1549 llvm_report_error(Msg.str());
Scott Micheld1e8d9c2009-01-21 04:58:48 +00001550 /*NOTREACHED*/
Torok Edwindac237e2009-07-08 20:53:28 +00001551 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001552 case MVT::v4f32: {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001553 uint32_t Value32 = uint32_t(SplatBits);
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001554 assert(SplatBitSize == 32
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001555 && "LowerBUILD_VECTOR: Unexpected floating point vector element.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001556 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Dan Gohman475871a2008-07-27 21:46:04 +00001557 SDValue T = DAG.getConstant(Value32, MVT::i32);
Dale Johannesened2eee62009-02-06 01:31:28 +00001558 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32,
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001559 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, T,T,T,T));
Scott Michel266bc8f2007-12-04 22:23:35 +00001560 break;
1561 }
1562 case MVT::v2f64: {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001563 uint64_t f64val = uint64_t(SplatBits);
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001564 assert(SplatBitSize == 64
Scott Michel104de432008-11-24 17:11:17 +00001565 && "LowerBUILD_VECTOR: 64-bit float vector size > 8 bytes.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001566 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Dan Gohman475871a2008-07-27 21:46:04 +00001567 SDValue T = DAG.getConstant(f64val, MVT::i64);
Dale Johannesened2eee62009-02-06 01:31:28 +00001568 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64,
Evan Chenga87008d2009-02-25 22:49:59 +00001569 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T));
Scott Michel266bc8f2007-12-04 22:23:35 +00001570 break;
1571 }
1572 case MVT::v16i8: {
1573 // 8-bit constants have to be expanded to 16-bits
Scott Michel7ea02ff2009-03-17 01:15:45 +00001574 unsigned short Value16 = SplatBits /* | (SplatBits << 8) */;
1575 SmallVector<SDValue, 8> Ops;
1576
1577 Ops.assign(8, DAG.getConstant(Value16, MVT::i16));
Dale Johannesened2eee62009-02-06 01:31:28 +00001578 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001579 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i16, &Ops[0], Ops.size()));
Scott Michel266bc8f2007-12-04 22:23:35 +00001580 }
1581 case MVT::v8i16: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001582 unsigned short Value16 = SplatBits;
1583 SDValue T = DAG.getConstant(Value16, EltVT);
1584 SmallVector<SDValue, 8> Ops;
1585
1586 Ops.assign(8, T);
1587 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &Ops[0], Ops.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001588 }
1589 case MVT::v4i32: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001590 SDValue T = DAG.getConstant(unsigned(SplatBits), VT.getVectorElementType());
Evan Chenga87008d2009-02-25 22:49:59 +00001591 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, T, T, T, T);
Scott Michel266bc8f2007-12-04 22:23:35 +00001592 }
Scott Michel21213e72009-01-06 23:10:38 +00001593 case MVT::v2i32: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001594 SDValue T = DAG.getConstant(unsigned(SplatBits), VT.getVectorElementType());
Evan Chenga87008d2009-02-25 22:49:59 +00001595 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, T, T);
Scott Michel21213e72009-01-06 23:10:38 +00001596 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001597 case MVT::v2i64: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001598 return SPU::LowerV2I64Splat(VT, DAG, SplatBits, dl);
Scott Michel266bc8f2007-12-04 22:23:35 +00001599 }
1600 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001601
Dan Gohman475871a2008-07-27 21:46:04 +00001602 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001603}
1604
Scott Michel7ea02ff2009-03-17 01:15:45 +00001605/*!
1606 */
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001607SDValue
Scott Michel7ea02ff2009-03-17 01:15:45 +00001608SPU::LowerV2I64Splat(MVT OpVT, SelectionDAG& DAG, uint64_t SplatVal,
1609 DebugLoc dl) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001610 uint32_t upper = uint32_t(SplatVal >> 32);
1611 uint32_t lower = uint32_t(SplatVal);
1612
1613 if (upper == lower) {
1614 // Magic constant that can be matched by IL, ILA, et. al.
1615 SDValue Val = DAG.getTargetConstant(upper, MVT::i32);
Dale Johannesened2eee62009-02-06 01:31:28 +00001616 return DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Evan Chenga87008d2009-02-25 22:49:59 +00001617 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
1618 Val, Val, Val, Val));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001619 } else {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001620 bool upper_special, lower_special;
1621
1622 // NOTE: This code creates common-case shuffle masks that can be easily
1623 // detected as common expressions. It is not attempting to create highly
1624 // specialized masks to replace any and all 0's, 0xff's and 0x80's.
1625
1626 // Detect if the upper or lower half is a special shuffle mask pattern:
1627 upper_special = (upper == 0 || upper == 0xffffffff || upper == 0x80000000);
1628 lower_special = (lower == 0 || lower == 0xffffffff || lower == 0x80000000);
1629
Scott Michel7ea02ff2009-03-17 01:15:45 +00001630 // Both upper and lower are special, lower to a constant pool load:
1631 if (lower_special && upper_special) {
1632 SDValue SplatValCN = DAG.getConstant(SplatVal, MVT::i64);
1633 return DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64,
1634 SplatValCN, SplatValCN);
1635 }
1636
1637 SDValue LO32;
1638 SDValue HI32;
1639 SmallVector<SDValue, 16> ShufBytes;
1640 SDValue Result;
1641
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001642 // Create lower vector if not a special pattern
1643 if (!lower_special) {
1644 SDValue LO32C = DAG.getConstant(lower, MVT::i32);
Dale Johannesened2eee62009-02-06 01:31:28 +00001645 LO32 = DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Evan Chenga87008d2009-02-25 22:49:59 +00001646 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
1647 LO32C, LO32C, LO32C, LO32C));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001648 }
1649
1650 // Create upper vector if not a special pattern
1651 if (!upper_special) {
1652 SDValue HI32C = DAG.getConstant(upper, MVT::i32);
Dale Johannesened2eee62009-02-06 01:31:28 +00001653 HI32 = DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Evan Chenga87008d2009-02-25 22:49:59 +00001654 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
1655 HI32C, HI32C, HI32C, HI32C));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001656 }
1657
1658 // If either upper or lower are special, then the two input operands are
1659 // the same (basically, one of them is a "don't care")
1660 if (lower_special)
1661 LO32 = HI32;
1662 if (upper_special)
1663 HI32 = LO32;
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001664
1665 for (int i = 0; i < 4; ++i) {
1666 uint64_t val = 0;
1667 for (int j = 0; j < 4; ++j) {
1668 SDValue V;
1669 bool process_upper, process_lower;
1670 val <<= 8;
1671 process_upper = (upper_special && (i & 1) == 0);
1672 process_lower = (lower_special && (i & 1) == 1);
1673
1674 if (process_upper || process_lower) {
1675 if ((process_upper && upper == 0)
1676 || (process_lower && lower == 0))
1677 val |= 0x80;
1678 else if ((process_upper && upper == 0xffffffff)
1679 || (process_lower && lower == 0xffffffff))
1680 val |= 0xc0;
1681 else if ((process_upper && upper == 0x80000000)
1682 || (process_lower && lower == 0x80000000))
1683 val |= (j == 0 ? 0xe0 : 0x80);
1684 } else
1685 val |= i * 4 + j + ((i & 1) * 16);
1686 }
1687
1688 ShufBytes.push_back(DAG.getConstant(val, MVT::i32));
1689 }
1690
Dale Johannesened2eee62009-02-06 01:31:28 +00001691 return DAG.getNode(SPUISD::SHUFB, dl, OpVT, HI32, LO32,
Evan Chenga87008d2009-02-25 22:49:59 +00001692 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
1693 &ShufBytes[0], ShufBytes.size()));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001694 }
1695}
1696
Scott Michel266bc8f2007-12-04 22:23:35 +00001697/// LowerVECTOR_SHUFFLE - Lower a vector shuffle (V1, V2, V3) to something on
1698/// which the Cell can operate. The code inspects V3 to ascertain whether the
1699/// permutation vector, V3, is monotonically increasing with one "exception"
1700/// element, e.g., (0, 1, _, 3). If this is the case, then generate a
Scott Michel7a1c9e92008-11-22 23:50:42 +00001701/// SHUFFLE_MASK synthetic instruction. Otherwise, spill V3 to the constant pool.
Scott Michel266bc8f2007-12-04 22:23:35 +00001702/// In either case, the net result is going to eventually invoke SHUFB to
1703/// permute/shuffle the bytes from V1 and V2.
1704/// \note
Scott Michel7a1c9e92008-11-22 23:50:42 +00001705/// SHUFFLE_MASK is eventually selected as one of the C*D instructions, generate
Scott Michel266bc8f2007-12-04 22:23:35 +00001706/// control word for byte/halfword/word insertion. This takes care of a single
1707/// element move from V2 into V1.
1708/// \note
1709/// SPUISD::SHUFB is eventually selected as Cell's <i>shufb</i> instructions.
Dan Gohman475871a2008-07-27 21:46:04 +00001710static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00001711 const ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001712 SDValue V1 = Op.getOperand(0);
1713 SDValue V2 = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +00001714 DebugLoc dl = Op.getDebugLoc();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001715
Scott Michel266bc8f2007-12-04 22:23:35 +00001716 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001717
Scott Michel266bc8f2007-12-04 22:23:35 +00001718 // If we have a single element being moved from V1 to V2, this can be handled
1719 // using the C*[DX] compute mask instructions, but the vector elements have
1720 // to be monotonically increasing with one exception element.
Scott Michelcc188272008-12-04 21:01:44 +00001721 MVT VecVT = V1.getValueType();
1722 MVT EltVT = VecVT.getVectorElementType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001723 unsigned EltsFromV2 = 0;
1724 unsigned V2Elt = 0;
1725 unsigned V2EltIdx0 = 0;
1726 unsigned CurrElt = 0;
Scott Michelcc188272008-12-04 21:01:44 +00001727 unsigned MaxElts = VecVT.getVectorNumElements();
1728 unsigned PrevElt = 0;
1729 unsigned V0Elt = 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001730 bool monotonic = true;
Scott Michelcc188272008-12-04 21:01:44 +00001731 bool rotate = true;
1732
1733 if (EltVT == MVT::i8) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001734 V2EltIdx0 = 16;
Scott Michelcc188272008-12-04 21:01:44 +00001735 } else if (EltVT == MVT::i16) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001736 V2EltIdx0 = 8;
Scott Michelcc188272008-12-04 21:01:44 +00001737 } else if (EltVT == MVT::i32 || EltVT == MVT::f32) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001738 V2EltIdx0 = 4;
Scott Michelcc188272008-12-04 21:01:44 +00001739 } else if (EltVT == MVT::i64 || EltVT == MVT::f64) {
1740 V2EltIdx0 = 2;
1741 } else
Scott Michel266bc8f2007-12-04 22:23:35 +00001742 assert(0 && "Unhandled vector type in LowerVECTOR_SHUFFLE");
1743
Nate Begeman9008ca62009-04-27 18:41:29 +00001744 for (unsigned i = 0; i != MaxElts; ++i) {
1745 if (SVN->getMaskElt(i) < 0)
1746 continue;
1747
1748 unsigned SrcElt = SVN->getMaskElt(i);
Scott Michel266bc8f2007-12-04 22:23:35 +00001749
Nate Begeman9008ca62009-04-27 18:41:29 +00001750 if (monotonic) {
1751 if (SrcElt >= V2EltIdx0) {
1752 if (1 >= (++EltsFromV2)) {
1753 V2Elt = (V2EltIdx0 - SrcElt) << 2;
Scott Michelcc188272008-12-04 21:01:44 +00001754 }
Nate Begeman9008ca62009-04-27 18:41:29 +00001755 } else if (CurrElt != SrcElt) {
1756 monotonic = false;
Scott Michelcc188272008-12-04 21:01:44 +00001757 }
1758
Nate Begeman9008ca62009-04-27 18:41:29 +00001759 ++CurrElt;
1760 }
1761
1762 if (rotate) {
1763 if (PrevElt > 0 && SrcElt < MaxElts) {
1764 if ((PrevElt == SrcElt - 1)
1765 || (PrevElt == MaxElts - 1 && SrcElt == 0)) {
Scott Michelcc188272008-12-04 21:01:44 +00001766 PrevElt = SrcElt;
Nate Begeman9008ca62009-04-27 18:41:29 +00001767 if (SrcElt == 0)
1768 V0Elt = i;
Scott Michelcc188272008-12-04 21:01:44 +00001769 } else {
Scott Michelcc188272008-12-04 21:01:44 +00001770 rotate = false;
1771 }
Nate Begeman9008ca62009-04-27 18:41:29 +00001772 } else if (PrevElt == 0) {
1773 // First time through, need to keep track of previous element
1774 PrevElt = SrcElt;
1775 } else {
1776 // This isn't a rotation, takes elements from vector 2
1777 rotate = false;
Scott Michelcc188272008-12-04 21:01:44 +00001778 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001779 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001780 }
1781
1782 if (EltsFromV2 == 1 && monotonic) {
1783 // Compute mask and shuffle
1784 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00001785 MachineRegisterInfo &RegInfo = MF.getRegInfo();
1786 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001787 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel266bc8f2007-12-04 22:23:35 +00001788 // Initialize temporary register to 0
Dan Gohman475871a2008-07-27 21:46:04 +00001789 SDValue InitTempReg =
Dale Johannesena05dca42009-02-04 23:02:30 +00001790 DAG.getCopyToReg(DAG.getEntryNode(), dl, VReg, DAG.getConstant(0, PtrVT));
Scott Michel7a1c9e92008-11-22 23:50:42 +00001791 // Copy register's contents as index in SHUFFLE_MASK:
Dan Gohman475871a2008-07-27 21:46:04 +00001792 SDValue ShufMaskOp =
Dale Johannesena05dca42009-02-04 23:02:30 +00001793 DAG.getNode(SPUISD::SHUFFLE_MASK, dl, MVT::v4i32,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001794 DAG.getTargetConstant(V2Elt, MVT::i32),
Dale Johannesena05dca42009-02-04 23:02:30 +00001795 DAG.getCopyFromReg(InitTempReg, dl, VReg, PtrVT));
Scott Michel266bc8f2007-12-04 22:23:35 +00001796 // Use shuffle mask in SHUFB synthetic instruction:
Scott Michel6e1d1472009-03-16 18:47:25 +00001797 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V2, V1,
Dale Johannesena05dca42009-02-04 23:02:30 +00001798 ShufMaskOp);
Scott Michelcc188272008-12-04 21:01:44 +00001799 } else if (rotate) {
1800 int rotamt = (MaxElts - V0Elt) * EltVT.getSizeInBits()/8;
Scott Michel1df30c42008-12-29 03:23:36 +00001801
Dale Johannesena05dca42009-02-04 23:02:30 +00001802 return DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, V1.getValueType(),
Scott Michelcc188272008-12-04 21:01:44 +00001803 V1, DAG.getConstant(rotamt, MVT::i16));
Scott Michel266bc8f2007-12-04 22:23:35 +00001804 } else {
Gabor Greif93c53e52008-08-31 15:37:04 +00001805 // Convert the SHUFFLE_VECTOR mask's input element units to the
1806 // actual bytes.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001807 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001808
Dan Gohman475871a2008-07-27 21:46:04 +00001809 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00001810 for (unsigned i = 0, e = MaxElts; i != e; ++i) {
1811 unsigned SrcElt = SVN->getMaskElt(i) < 0 ? 0 : SVN->getMaskElt(i);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001812
Nate Begeman9008ca62009-04-27 18:41:29 +00001813 for (unsigned j = 0; j < BytesPerElement; ++j)
1814 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,MVT::i8));
Scott Michel266bc8f2007-12-04 22:23:35 +00001815 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001816
Evan Chenga87008d2009-02-25 22:49:59 +00001817 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
1818 &ResultMask[0], ResultMask.size());
Dale Johannesena05dca42009-02-04 23:02:30 +00001819 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V1, V2, VPermMask);
Scott Michel266bc8f2007-12-04 22:23:35 +00001820 }
1821}
1822
Dan Gohman475871a2008-07-27 21:46:04 +00001823static SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
1824 SDValue Op0 = Op.getOperand(0); // Op0 = the scalar
Dale Johannesened2eee62009-02-06 01:31:28 +00001825 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001826
Gabor Greifba36cb52008-08-28 21:40:38 +00001827 if (Op0.getNode()->getOpcode() == ISD::Constant) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001828 // For a constant, build the appropriate constant vector, which will
1829 // eventually simplify to a vector register load.
1830
Gabor Greifba36cb52008-08-28 21:40:38 +00001831 ConstantSDNode *CN = cast<ConstantSDNode>(Op0.getNode());
Dan Gohman475871a2008-07-27 21:46:04 +00001832 SmallVector<SDValue, 16> ConstVecValues;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001833 MVT VT;
Scott Michel266bc8f2007-12-04 22:23:35 +00001834 size_t n_copies;
1835
1836 // Create a constant vector:
Duncan Sands83ec4b62008-06-06 12:08:01 +00001837 switch (Op.getValueType().getSimpleVT()) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001838 default: assert(0 && "Unexpected constant value type in "
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001839 "LowerSCALAR_TO_VECTOR");
Scott Michel266bc8f2007-12-04 22:23:35 +00001840 case MVT::v16i8: n_copies = 16; VT = MVT::i8; break;
1841 case MVT::v8i16: n_copies = 8; VT = MVT::i16; break;
1842 case MVT::v4i32: n_copies = 4; VT = MVT::i32; break;
1843 case MVT::v4f32: n_copies = 4; VT = MVT::f32; break;
1844 case MVT::v2i64: n_copies = 2; VT = MVT::i64; break;
1845 case MVT::v2f64: n_copies = 2; VT = MVT::f64; break;
1846 }
1847
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001848 SDValue CValue = DAG.getConstant(CN->getZExtValue(), VT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001849 for (size_t j = 0; j < n_copies; ++j)
1850 ConstVecValues.push_back(CValue);
1851
Evan Chenga87008d2009-02-25 22:49:59 +00001852 return DAG.getNode(ISD::BUILD_VECTOR, dl, Op.getValueType(),
1853 &ConstVecValues[0], ConstVecValues.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001854 } else {
1855 // Otherwise, copy the value from one register to another:
Duncan Sands83ec4b62008-06-06 12:08:01 +00001856 switch (Op0.getValueType().getSimpleVT()) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001857 default: assert(0 && "Unexpected value type in LowerSCALAR_TO_VECTOR");
1858 case MVT::i8:
1859 case MVT::i16:
1860 case MVT::i32:
1861 case MVT::i64:
1862 case MVT::f32:
1863 case MVT::f64:
Dale Johannesened2eee62009-02-06 01:31:28 +00001864 return DAG.getNode(SPUISD::PREFSLOT2VEC, dl, Op.getValueType(), Op0, Op0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001865 }
1866 }
1867
Dan Gohman475871a2008-07-27 21:46:04 +00001868 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001869}
1870
Dan Gohman475871a2008-07-27 21:46:04 +00001871static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001872 MVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001873 SDValue N = Op.getOperand(0);
1874 SDValue Elt = Op.getOperand(1);
Dale Johannesened2eee62009-02-06 01:31:28 +00001875 DebugLoc dl = Op.getDebugLoc();
Scott Michel7a1c9e92008-11-22 23:50:42 +00001876 SDValue retval;
Scott Michel266bc8f2007-12-04 22:23:35 +00001877
Scott Michel7a1c9e92008-11-22 23:50:42 +00001878 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
1879 // Constant argument:
1880 int EltNo = (int) C->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001881
Scott Michel7a1c9e92008-11-22 23:50:42 +00001882 // sanity checks:
1883 if (VT == MVT::i8 && EltNo >= 16)
1884 assert(0 && "SPU LowerEXTRACT_VECTOR_ELT: i8 extraction slot > 15");
1885 else if (VT == MVT::i16 && EltNo >= 8)
1886 assert(0 && "SPU LowerEXTRACT_VECTOR_ELT: i16 extraction slot > 7");
1887 else if (VT == MVT::i32 && EltNo >= 4)
1888 assert(0 && "SPU LowerEXTRACT_VECTOR_ELT: i32 extraction slot > 4");
1889 else if (VT == MVT::i64 && EltNo >= 2)
1890 assert(0 && "SPU LowerEXTRACT_VECTOR_ELT: i64 extraction slot > 2");
Scott Michel266bc8f2007-12-04 22:23:35 +00001891
Scott Michel7a1c9e92008-11-22 23:50:42 +00001892 if (EltNo == 0 && (VT == MVT::i32 || VT == MVT::i64)) {
1893 // i32 and i64: Element 0 is the preferred slot
Dale Johannesened2eee62009-02-06 01:31:28 +00001894 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, N);
Scott Michel7a1c9e92008-11-22 23:50:42 +00001895 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001896
Scott Michel7a1c9e92008-11-22 23:50:42 +00001897 // Need to generate shuffle mask and extract:
1898 int prefslot_begin = -1, prefslot_end = -1;
1899 int elt_byte = EltNo * VT.getSizeInBits() / 8;
1900
1901 switch (VT.getSimpleVT()) {
1902 default:
1903 assert(false && "Invalid value type!");
1904 case MVT::i8: {
1905 prefslot_begin = prefslot_end = 3;
1906 break;
1907 }
1908 case MVT::i16: {
1909 prefslot_begin = 2; prefslot_end = 3;
1910 break;
1911 }
1912 case MVT::i32:
1913 case MVT::f32: {
1914 prefslot_begin = 0; prefslot_end = 3;
1915 break;
1916 }
1917 case MVT::i64:
1918 case MVT::f64: {
1919 prefslot_begin = 0; prefslot_end = 7;
1920 break;
1921 }
1922 }
1923
1924 assert(prefslot_begin != -1 && prefslot_end != -1 &&
1925 "LowerEXTRACT_VECTOR_ELT: preferred slots uninitialized");
1926
1927 unsigned int ShufBytes[16];
1928 for (int i = 0; i < 16; ++i) {
1929 // zero fill uppper part of preferred slot, don't care about the
1930 // other slots:
1931 unsigned int mask_val;
1932 if (i <= prefslot_end) {
1933 mask_val =
1934 ((i < prefslot_begin)
1935 ? 0x80
1936 : elt_byte + (i - prefslot_begin));
1937
1938 ShufBytes[i] = mask_val;
1939 } else
1940 ShufBytes[i] = ShufBytes[i % (prefslot_end + 1)];
1941 }
1942
1943 SDValue ShufMask[4];
1944 for (unsigned i = 0; i < sizeof(ShufMask)/sizeof(ShufMask[0]); ++i) {
Scott Michelcc188272008-12-04 21:01:44 +00001945 unsigned bidx = i * 4;
Scott Michel7a1c9e92008-11-22 23:50:42 +00001946 unsigned int bits = ((ShufBytes[bidx] << 24) |
1947 (ShufBytes[bidx+1] << 16) |
1948 (ShufBytes[bidx+2] << 8) |
1949 ShufBytes[bidx+3]);
1950 ShufMask[i] = DAG.getConstant(bits, MVT::i32);
1951 }
1952
Scott Michel7ea02ff2009-03-17 01:15:45 +00001953 SDValue ShufMaskVec =
1954 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
1955 &ShufMask[0], sizeof(ShufMask)/sizeof(ShufMask[0]));
Scott Michel7a1c9e92008-11-22 23:50:42 +00001956
Dale Johannesened2eee62009-02-06 01:31:28 +00001957 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
1958 DAG.getNode(SPUISD::SHUFB, dl, N.getValueType(),
Scott Michel7a1c9e92008-11-22 23:50:42 +00001959 N, N, ShufMaskVec));
1960 } else {
1961 // Variable index: Rotate the requested element into slot 0, then replicate
1962 // slot 0 across the vector
1963 MVT VecVT = N.getValueType();
1964 if (!VecVT.isSimple() || !VecVT.isVector() || !VecVT.is128BitVector()) {
Torok Edwindac237e2009-07-08 20:53:28 +00001965 llvm_report_error("LowerEXTRACT_VECTOR_ELT: Must have a simple, 128-bit"
1966 "vector type!");
Scott Michel7a1c9e92008-11-22 23:50:42 +00001967 }
1968
1969 // Make life easier by making sure the index is zero-extended to i32
1970 if (Elt.getValueType() != MVT::i32)
Dale Johannesened2eee62009-02-06 01:31:28 +00001971 Elt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Elt);
Scott Michel7a1c9e92008-11-22 23:50:42 +00001972
1973 // Scale the index to a bit/byte shift quantity
1974 APInt scaleFactor =
Scott Michel104de432008-11-24 17:11:17 +00001975 APInt(32, uint64_t(16 / N.getValueType().getVectorNumElements()), false);
1976 unsigned scaleShift = scaleFactor.logBase2();
Scott Michel7a1c9e92008-11-22 23:50:42 +00001977 SDValue vecShift;
Scott Michel7a1c9e92008-11-22 23:50:42 +00001978
Scott Michel104de432008-11-24 17:11:17 +00001979 if (scaleShift > 0) {
1980 // Scale the shift factor:
Dale Johannesened2eee62009-02-06 01:31:28 +00001981 Elt = DAG.getNode(ISD::SHL, dl, MVT::i32, Elt,
Scott Michel1a6cdb62008-12-01 17:56:02 +00001982 DAG.getConstant(scaleShift, MVT::i32));
Scott Michel7a1c9e92008-11-22 23:50:42 +00001983 }
1984
Dale Johannesened2eee62009-02-06 01:31:28 +00001985 vecShift = DAG.getNode(SPUISD::SHLQUAD_L_BYTES, dl, VecVT, N, Elt);
Scott Michel104de432008-11-24 17:11:17 +00001986
1987 // Replicate the bytes starting at byte 0 across the entire vector (for
1988 // consistency with the notion of a unified register set)
Scott Michel7a1c9e92008-11-22 23:50:42 +00001989 SDValue replicate;
1990
1991 switch (VT.getSimpleVT()) {
1992 default:
Torok Edwindac237e2009-07-08 20:53:28 +00001993 llvm_report_error("LowerEXTRACT_VECTOR_ELT(varable): Unhandled vector"
1994 "type");
Scott Michel7a1c9e92008-11-22 23:50:42 +00001995 /*NOTREACHED*/
1996 case MVT::i8: {
Scott Michel104de432008-11-24 17:11:17 +00001997 SDValue factor = DAG.getConstant(0x00000000, MVT::i32);
Scott Michel7ea02ff2009-03-17 01:15:45 +00001998 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
1999 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002000 break;
2001 }
2002 case MVT::i16: {
Scott Michel104de432008-11-24 17:11:17 +00002003 SDValue factor = DAG.getConstant(0x00010001, MVT::i32);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002004 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2005 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002006 break;
2007 }
2008 case MVT::i32:
2009 case MVT::f32: {
2010 SDValue factor = DAG.getConstant(0x00010203, MVT::i32);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002011 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2012 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002013 break;
2014 }
2015 case MVT::i64:
2016 case MVT::f64: {
2017 SDValue loFactor = DAG.getConstant(0x00010203, MVT::i32);
2018 SDValue hiFactor = DAG.getConstant(0x04050607, MVT::i32);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002019 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00002020 loFactor, hiFactor, loFactor, hiFactor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002021 break;
2022 }
2023 }
2024
Dale Johannesened2eee62009-02-06 01:31:28 +00002025 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
2026 DAG.getNode(SPUISD::SHUFB, dl, VecVT,
Scott Michel1a6cdb62008-12-01 17:56:02 +00002027 vecShift, vecShift, replicate));
Scott Michel266bc8f2007-12-04 22:23:35 +00002028 }
2029
Scott Michel7a1c9e92008-11-22 23:50:42 +00002030 return retval;
Scott Michel266bc8f2007-12-04 22:23:35 +00002031}
2032
Dan Gohman475871a2008-07-27 21:46:04 +00002033static SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
2034 SDValue VecOp = Op.getOperand(0);
2035 SDValue ValOp = Op.getOperand(1);
2036 SDValue IdxOp = Op.getOperand(2);
Dale Johannesened2eee62009-02-06 01:31:28 +00002037 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00002038 MVT VT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00002039
2040 ConstantSDNode *CN = cast<ConstantSDNode>(IdxOp);
2041 assert(CN != 0 && "LowerINSERT_VECTOR_ELT: Index is not constant!");
2042
Duncan Sands83ec4b62008-06-06 12:08:01 +00002043 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel1a6cdb62008-12-01 17:56:02 +00002044 // Use $sp ($1) because it's always 16-byte aligned and it's available:
Dale Johannesened2eee62009-02-06 01:31:28 +00002045 SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel1a6cdb62008-12-01 17:56:02 +00002046 DAG.getRegister(SPU::R1, PtrVT),
2047 DAG.getConstant(CN->getSExtValue(), PtrVT));
Dale Johannesened2eee62009-02-06 01:31:28 +00002048 SDValue ShufMask = DAG.getNode(SPUISD::SHUFFLE_MASK, dl, VT, Pointer);
Scott Michel266bc8f2007-12-04 22:23:35 +00002049
Dan Gohman475871a2008-07-27 21:46:04 +00002050 SDValue result =
Dale Johannesened2eee62009-02-06 01:31:28 +00002051 DAG.getNode(SPUISD::SHUFB, dl, VT,
2052 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, ValOp),
Scott Michel1df30c42008-12-29 03:23:36 +00002053 VecOp,
Dale Johannesened2eee62009-02-06 01:31:28 +00002054 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, ShufMask));
Scott Michel266bc8f2007-12-04 22:23:35 +00002055
2056 return result;
2057}
2058
Scott Michelf0569be2008-12-27 04:51:36 +00002059static SDValue LowerI8Math(SDValue Op, SelectionDAG &DAG, unsigned Opc,
2060 const TargetLowering &TLI)
Scott Michela59d4692008-02-23 18:41:37 +00002061{
Dan Gohman475871a2008-07-27 21:46:04 +00002062 SDValue N0 = Op.getOperand(0); // Everything has at least one operand
Dale Johannesened2eee62009-02-06 01:31:28 +00002063 DebugLoc dl = Op.getDebugLoc();
Scott Michelf0569be2008-12-27 04:51:36 +00002064 MVT ShiftVT = TLI.getShiftAmountTy();
Scott Michel266bc8f2007-12-04 22:23:35 +00002065
2066 assert(Op.getValueType() == MVT::i8);
2067 switch (Opc) {
2068 default:
2069 assert(0 && "Unhandled i8 math operator");
2070 /*NOTREACHED*/
2071 break;
Scott Michel02d711b2008-12-30 23:28:25 +00002072 case ISD::ADD: {
2073 // 8-bit addition: Promote the arguments up to 16-bits and truncate
2074 // the result:
2075 SDValue N1 = Op.getOperand(1);
Dale Johannesened2eee62009-02-06 01:31:28 +00002076 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2077 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2078 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2079 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel02d711b2008-12-30 23:28:25 +00002080
2081 }
2082
Scott Michel266bc8f2007-12-04 22:23:35 +00002083 case ISD::SUB: {
2084 // 8-bit subtraction: Promote the arguments up to 16-bits and truncate
2085 // the result:
Dan Gohman475871a2008-07-27 21:46:04 +00002086 SDValue N1 = Op.getOperand(1);
Dale Johannesened2eee62009-02-06 01:31:28 +00002087 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2088 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2089 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2090 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel5af8f0e2008-07-16 17:17:29 +00002091 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002092 case ISD::ROTR:
2093 case ISD::ROTL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002094 SDValue N1 = Op.getOperand(1);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002095 MVT N1VT = N1.getValueType();
2096
2097 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
2098 if (!N1VT.bitsEq(ShiftVT)) {
2099 unsigned N1Opc = N1.getValueType().bitsLT(ShiftVT)
2100 ? ISD::ZERO_EXTEND
2101 : ISD::TRUNCATE;
2102 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2103 }
2104
2105 // Replicate lower 8-bits into upper 8:
Dan Gohman475871a2008-07-27 21:46:04 +00002106 SDValue ExpandArg =
Dale Johannesened2eee62009-02-06 01:31:28 +00002107 DAG.getNode(ISD::OR, dl, MVT::i16, N0,
2108 DAG.getNode(ISD::SHL, dl, MVT::i16,
Duncan Sandsfa7935f2008-10-30 19:24:28 +00002109 N0, DAG.getConstant(8, MVT::i32)));
Scott Michel7ea02ff2009-03-17 01:15:45 +00002110
2111 // Truncate back down to i8
Dale Johannesened2eee62009-02-06 01:31:28 +00002112 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2113 DAG.getNode(Opc, dl, MVT::i16, ExpandArg, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002114 }
2115 case ISD::SRL:
2116 case ISD::SHL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002117 SDValue N1 = Op.getOperand(1);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002118 MVT N1VT = N1.getValueType();
2119
2120 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
2121 if (!N1VT.bitsEq(ShiftVT)) {
2122 unsigned N1Opc = ISD::ZERO_EXTEND;
2123
2124 if (N1.getValueType().bitsGT(ShiftVT))
2125 N1Opc = ISD::TRUNCATE;
2126
2127 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2128 }
2129
Dale Johannesened2eee62009-02-06 01:31:28 +00002130 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2131 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002132 }
2133 case ISD::SRA: {
Dan Gohman475871a2008-07-27 21:46:04 +00002134 SDValue N1 = Op.getOperand(1);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002135 MVT N1VT = N1.getValueType();
2136
2137 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2138 if (!N1VT.bitsEq(ShiftVT)) {
2139 unsigned N1Opc = ISD::SIGN_EXTEND;
2140
2141 if (N1VT.bitsGT(ShiftVT))
2142 N1Opc = ISD::TRUNCATE;
2143 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2144 }
2145
Dale Johannesened2eee62009-02-06 01:31:28 +00002146 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2147 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002148 }
2149 case ISD::MUL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002150 SDValue N1 = Op.getOperand(1);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002151
2152 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2153 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
Dale Johannesened2eee62009-02-06 01:31:28 +00002154 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2155 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002156 break;
2157 }
2158 }
2159
Dan Gohman475871a2008-07-27 21:46:04 +00002160 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002161}
2162
2163//! Lower byte immediate operations for v16i8 vectors:
Dan Gohman475871a2008-07-27 21:46:04 +00002164static SDValue
2165LowerByteImmed(SDValue Op, SelectionDAG &DAG) {
2166 SDValue ConstVec;
2167 SDValue Arg;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002168 MVT VT = Op.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00002169 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002170
2171 ConstVec = Op.getOperand(0);
2172 Arg = Op.getOperand(1);
Gabor Greifba36cb52008-08-28 21:40:38 +00002173 if (ConstVec.getNode()->getOpcode() != ISD::BUILD_VECTOR) {
2174 if (ConstVec.getNode()->getOpcode() == ISD::BIT_CONVERT) {
Scott Michel266bc8f2007-12-04 22:23:35 +00002175 ConstVec = ConstVec.getOperand(0);
2176 } else {
2177 ConstVec = Op.getOperand(1);
2178 Arg = Op.getOperand(0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002179 if (ConstVec.getNode()->getOpcode() == ISD::BIT_CONVERT) {
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002180 ConstVec = ConstVec.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002181 }
2182 }
2183 }
2184
Gabor Greifba36cb52008-08-28 21:40:38 +00002185 if (ConstVec.getNode()->getOpcode() == ISD::BUILD_VECTOR) {
Scott Michel7ea02ff2009-03-17 01:15:45 +00002186 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(ConstVec.getNode());
2187 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerByteImmed");
Scott Michel266bc8f2007-12-04 22:23:35 +00002188
Scott Michel7ea02ff2009-03-17 01:15:45 +00002189 APInt APSplatBits, APSplatUndef;
2190 unsigned SplatBitSize;
2191 bool HasAnyUndefs;
2192 unsigned minSplatBits = VT.getVectorElementType().getSizeInBits();
2193
2194 if (BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
2195 HasAnyUndefs, minSplatBits)
2196 && minSplatBits <= SplatBitSize) {
2197 uint64_t SplatBits = APSplatBits.getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00002198 SDValue tc = DAG.getTargetConstant(SplatBits & 0xff, MVT::i8);
Scott Michel266bc8f2007-12-04 22:23:35 +00002199
Scott Michel7ea02ff2009-03-17 01:15:45 +00002200 SmallVector<SDValue, 16> tcVec;
2201 tcVec.assign(16, tc);
Dale Johannesened2eee62009-02-06 01:31:28 +00002202 return DAG.getNode(Op.getNode()->getOpcode(), dl, VT, Arg,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002203 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &tcVec[0], tcVec.size()));
Scott Michel266bc8f2007-12-04 22:23:35 +00002204 }
2205 }
Scott Michel9de57a92009-01-26 22:33:37 +00002206
Nate Begeman24dc3462008-07-29 19:07:27 +00002207 // These operations (AND, OR, XOR) are legal, they just couldn't be custom
2208 // lowered. Return the operation, rather than a null SDValue.
2209 return Op;
Scott Michel266bc8f2007-12-04 22:23:35 +00002210}
2211
Scott Michel266bc8f2007-12-04 22:23:35 +00002212//! Custom lowering for CTPOP (count population)
2213/*!
2214 Custom lowering code that counts the number ones in the input
2215 operand. SPU has such an instruction, but it counts the number of
2216 ones per byte, which then have to be accumulated.
2217*/
Dan Gohman475871a2008-07-27 21:46:04 +00002218static SDValue LowerCTPOP(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002219 MVT VT = Op.getValueType();
2220 MVT vecVT = MVT::getVectorVT(VT, (128 / VT.getSizeInBits()));
Dale Johannesena05dca42009-02-04 23:02:30 +00002221 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002222
Duncan Sands83ec4b62008-06-06 12:08:01 +00002223 switch (VT.getSimpleVT()) {
2224 default:
2225 assert(false && "Invalid value type!");
Scott Michel266bc8f2007-12-04 22:23:35 +00002226 case MVT::i8: {
Dan Gohman475871a2008-07-27 21:46:04 +00002227 SDValue N = Op.getOperand(0);
2228 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002229
Dale Johannesena05dca42009-02-04 23:02:30 +00002230 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2231 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002232
Dale Johannesena05dca42009-02-04 23:02:30 +00002233 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i8, CNTB, Elt0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002234 }
2235
2236 case MVT::i16: {
2237 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00002238 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00002239
Chris Lattner84bc5422007-12-31 04:13:23 +00002240 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R16CRegClass);
Scott Michel266bc8f2007-12-04 22:23:35 +00002241
Dan Gohman475871a2008-07-27 21:46:04 +00002242 SDValue N = Op.getOperand(0);
2243 SDValue Elt0 = DAG.getConstant(0, MVT::i16);
2244 SDValue Mask0 = DAG.getConstant(0x0f, MVT::i16);
Duncan Sandsfa7935f2008-10-30 19:24:28 +00002245 SDValue Shift1 = DAG.getConstant(8, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002246
Dale Johannesena05dca42009-02-04 23:02:30 +00002247 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2248 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002249
2250 // CNTB_result becomes the chain to which all of the virtual registers
2251 // CNTB_reg, SUM1_reg become associated:
Dan Gohman475871a2008-07-27 21:46:04 +00002252 SDValue CNTB_result =
Dale Johannesena05dca42009-02-04 23:02:30 +00002253 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, CNTB, Elt0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00002254
Dan Gohman475871a2008-07-27 21:46:04 +00002255 SDValue CNTB_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002256 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel266bc8f2007-12-04 22:23:35 +00002257
Dale Johannesena05dca42009-02-04 23:02:30 +00002258 SDValue Tmp1 = DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i16);
Scott Michel266bc8f2007-12-04 22:23:35 +00002259
Dale Johannesena05dca42009-02-04 23:02:30 +00002260 return DAG.getNode(ISD::AND, dl, MVT::i16,
2261 DAG.getNode(ISD::ADD, dl, MVT::i16,
2262 DAG.getNode(ISD::SRL, dl, MVT::i16,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002263 Tmp1, Shift1),
2264 Tmp1),
2265 Mask0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002266 }
2267
2268 case MVT::i32: {
2269 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00002270 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00002271
Chris Lattner84bc5422007-12-31 04:13:23 +00002272 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
2273 unsigned SUM1_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
Scott Michel266bc8f2007-12-04 22:23:35 +00002274
Dan Gohman475871a2008-07-27 21:46:04 +00002275 SDValue N = Op.getOperand(0);
2276 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
2277 SDValue Mask0 = DAG.getConstant(0xff, MVT::i32);
2278 SDValue Shift1 = DAG.getConstant(16, MVT::i32);
2279 SDValue Shift2 = DAG.getConstant(8, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002280
Dale Johannesena05dca42009-02-04 23:02:30 +00002281 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2282 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002283
2284 // CNTB_result becomes the chain to which all of the virtual registers
2285 // CNTB_reg, SUM1_reg become associated:
Dan Gohman475871a2008-07-27 21:46:04 +00002286 SDValue CNTB_result =
Dale Johannesena05dca42009-02-04 23:02:30 +00002287 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32, CNTB, Elt0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00002288
Dan Gohman475871a2008-07-27 21:46:04 +00002289 SDValue CNTB_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002290 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel266bc8f2007-12-04 22:23:35 +00002291
Dan Gohman475871a2008-07-27 21:46:04 +00002292 SDValue Comp1 =
Dale Johannesena05dca42009-02-04 23:02:30 +00002293 DAG.getNode(ISD::SRL, dl, MVT::i32,
Scott Michel6e1d1472009-03-16 18:47:25 +00002294 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32),
Dale Johannesena05dca42009-02-04 23:02:30 +00002295 Shift1);
Scott Michel266bc8f2007-12-04 22:23:35 +00002296
Dan Gohman475871a2008-07-27 21:46:04 +00002297 SDValue Sum1 =
Dale Johannesena05dca42009-02-04 23:02:30 +00002298 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp1,
2299 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32));
Scott Michel266bc8f2007-12-04 22:23:35 +00002300
Dan Gohman475871a2008-07-27 21:46:04 +00002301 SDValue Sum1_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002302 DAG.getCopyToReg(CNTB_result, dl, SUM1_reg, Sum1);
Scott Michel266bc8f2007-12-04 22:23:35 +00002303
Dan Gohman475871a2008-07-27 21:46:04 +00002304 SDValue Comp2 =
Dale Johannesena05dca42009-02-04 23:02:30 +00002305 DAG.getNode(ISD::SRL, dl, MVT::i32,
2306 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32),
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002307 Shift2);
Dan Gohman475871a2008-07-27 21:46:04 +00002308 SDValue Sum2 =
Dale Johannesena05dca42009-02-04 23:02:30 +00002309 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp2,
2310 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32));
Scott Michel266bc8f2007-12-04 22:23:35 +00002311
Dale Johannesena05dca42009-02-04 23:02:30 +00002312 return DAG.getNode(ISD::AND, dl, MVT::i32, Sum2, Mask0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002313 }
2314
2315 case MVT::i64:
2316 break;
2317 }
2318
Dan Gohman475871a2008-07-27 21:46:04 +00002319 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002320}
2321
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002322//! Lower ISD::FP_TO_SINT, ISD::FP_TO_UINT for i32
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002323/*!
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002324 f32->i32 passes through unchanged, whereas f64->i32 expands to a libcall.
2325 All conversions to i64 are expanded to a libcall.
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002326 */
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002327static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
2328 SPUTargetLowering &TLI) {
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002329 MVT OpVT = Op.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002330 SDValue Op0 = Op.getOperand(0);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002331 MVT Op0VT = Op0.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002332
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002333 if ((OpVT == MVT::i32 && Op0VT == MVT::f64)
2334 || OpVT == MVT::i64) {
2335 // Convert f32 / f64 to i32 / i64 via libcall.
2336 RTLIB::Libcall LC =
2337 (Op.getOpcode() == ISD::FP_TO_SINT)
2338 ? RTLIB::getFPTOSINT(Op0VT, OpVT)
2339 : RTLIB::getFPTOUINT(Op0VT, OpVT);
2340 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd fp-to-int conversion!");
2341 SDValue Dummy;
2342 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2343 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002344
Eli Friedman36df4992009-05-27 00:47:34 +00002345 return Op;
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002346}
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002347
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002348//! Lower ISD::SINT_TO_FP, ISD::UINT_TO_FP for i32
2349/*!
2350 i32->f32 passes through unchanged, whereas i32->f64 is expanded to a libcall.
2351 All conversions from i64 are expanded to a libcall.
2352 */
2353static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG,
2354 SPUTargetLowering &TLI) {
2355 MVT OpVT = Op.getValueType();
2356 SDValue Op0 = Op.getOperand(0);
2357 MVT Op0VT = Op0.getValueType();
2358
2359 if ((OpVT == MVT::f64 && Op0VT == MVT::i32)
2360 || Op0VT == MVT::i64) {
2361 // Convert i32, i64 to f64 via libcall:
2362 RTLIB::Libcall LC =
2363 (Op.getOpcode() == ISD::SINT_TO_FP)
2364 ? RTLIB::getSINTTOFP(Op0VT, OpVT)
2365 : RTLIB::getUINTTOFP(Op0VT, OpVT);
2366 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd int-to-fp conversion!");
2367 SDValue Dummy;
2368 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2369 }
2370
Eli Friedman36df4992009-05-27 00:47:34 +00002371 return Op;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002372}
2373
2374//! Lower ISD::SETCC
2375/*!
2376 This handles MVT::f64 (double floating point) condition lowering
2377 */
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002378static SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG,
2379 const TargetLowering &TLI) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002380 CondCodeSDNode *CC = dyn_cast<CondCodeSDNode>(Op.getOperand(2));
Dale Johannesen6f38cb62009-02-07 19:59:05 +00002381 DebugLoc dl = Op.getDebugLoc();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002382 assert(CC != 0 && "LowerSETCC: CondCodeSDNode should not be null here!\n");
2383
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002384 SDValue lhs = Op.getOperand(0);
2385 SDValue rhs = Op.getOperand(1);
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002386 MVT lhsVT = lhs.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002387 assert(lhsVT == MVT::f64 && "LowerSETCC: type other than MVT::64\n");
2388
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002389 MVT ccResultVT = TLI.getSetCCResultType(lhs.getValueType());
2390 APInt ccResultOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
2391 MVT IntVT(MVT::i64);
2392
2393 // Take advantage of the fact that (truncate (sra arg, 32)) is efficiently
2394 // selected to a NOP:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002395 SDValue i64lhs = DAG.getNode(ISD::BIT_CONVERT, dl, IntVT, lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002396 SDValue lhsHi32 =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002397 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
2398 DAG.getNode(ISD::SRL, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002399 i64lhs, DAG.getConstant(32, MVT::i32)));
2400 SDValue lhsHi32abs =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002401 DAG.getNode(ISD::AND, dl, MVT::i32,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002402 lhsHi32, DAG.getConstant(0x7fffffff, MVT::i32));
2403 SDValue lhsLo32 =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002404 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, i64lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002405
2406 // SETO and SETUO only use the lhs operand:
2407 if (CC->get() == ISD::SETO) {
2408 // Evaluates to true if Op0 is not [SQ]NaN - lowers to the inverse of
2409 // SETUO
2410 APInt ccResultAllOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00002411 return DAG.getNode(ISD::XOR, dl, ccResultVT,
2412 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002413 lhs, DAG.getConstantFP(0.0, lhsVT),
2414 ISD::SETUO),
2415 DAG.getConstant(ccResultAllOnes, ccResultVT));
2416 } else if (CC->get() == ISD::SETUO) {
2417 // Evaluates to true if Op0 is [SQ]NaN
Dale Johannesenf5d97892009-02-04 01:48:28 +00002418 return DAG.getNode(ISD::AND, dl, ccResultVT,
2419 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002420 lhsHi32abs,
2421 DAG.getConstant(0x7ff00000, MVT::i32),
2422 ISD::SETGE),
Dale Johannesenf5d97892009-02-04 01:48:28 +00002423 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002424 lhsLo32,
2425 DAG.getConstant(0, MVT::i32),
2426 ISD::SETGT));
2427 }
2428
Dale Johannesenb300d2a2009-02-07 00:55:49 +00002429 SDValue i64rhs = DAG.getNode(ISD::BIT_CONVERT, dl, IntVT, rhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002430 SDValue rhsHi32 =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002431 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
2432 DAG.getNode(ISD::SRL, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002433 i64rhs, DAG.getConstant(32, MVT::i32)));
2434
2435 // If a value is negative, subtract from the sign magnitude constant:
2436 SDValue signMag2TC = DAG.getConstant(0x8000000000000000ULL, IntVT);
2437
2438 // Convert the sign-magnitude representation into 2's complement:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002439 SDValue lhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002440 lhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00002441 SDValue lhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002442 SDValue lhsSelect =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002443 DAG.getNode(ISD::SELECT, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002444 lhsSelectMask, lhsSignMag2TC, i64lhs);
2445
Dale Johannesenf5d97892009-02-04 01:48:28 +00002446 SDValue rhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002447 rhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00002448 SDValue rhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64rhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002449 SDValue rhsSelect =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002450 DAG.getNode(ISD::SELECT, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002451 rhsSelectMask, rhsSignMag2TC, i64rhs);
2452
2453 unsigned compareOp;
2454
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002455 switch (CC->get()) {
2456 case ISD::SETOEQ:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002457 case ISD::SETUEQ:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002458 compareOp = ISD::SETEQ; break;
2459 case ISD::SETOGT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002460 case ISD::SETUGT:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002461 compareOp = ISD::SETGT; break;
2462 case ISD::SETOGE:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002463 case ISD::SETUGE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002464 compareOp = ISD::SETGE; break;
2465 case ISD::SETOLT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002466 case ISD::SETULT:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002467 compareOp = ISD::SETLT; break;
2468 case ISD::SETOLE:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002469 case ISD::SETULE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002470 compareOp = ISD::SETLE; break;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002471 case ISD::SETUNE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002472 case ISD::SETONE:
2473 compareOp = ISD::SETNE; break;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002474 default:
Torok Edwindac237e2009-07-08 20:53:28 +00002475 llvm_report_error("CellSPU ISel Select: unimplemented f64 condition");
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002476 }
2477
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002478 SDValue result =
Scott Michel6e1d1472009-03-16 18:47:25 +00002479 DAG.getSetCC(dl, ccResultVT, lhsSelect, rhsSelect,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002480 (ISD::CondCode) compareOp);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002481
2482 if ((CC->get() & 0x8) == 0) {
2483 // Ordered comparison:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002484 SDValue lhsNaN = DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002485 lhs, DAG.getConstantFP(0.0, MVT::f64),
2486 ISD::SETO);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002487 SDValue rhsNaN = DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002488 rhs, DAG.getConstantFP(0.0, MVT::f64),
2489 ISD::SETO);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002490 SDValue ordered = DAG.getNode(ISD::AND, dl, ccResultVT, lhsNaN, rhsNaN);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002491
Dale Johannesenf5d97892009-02-04 01:48:28 +00002492 result = DAG.getNode(ISD::AND, dl, ccResultVT, ordered, result);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002493 }
2494
2495 return result;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002496}
2497
Scott Michel7a1c9e92008-11-22 23:50:42 +00002498//! Lower ISD::SELECT_CC
2499/*!
2500 ISD::SELECT_CC can (generally) be implemented directly on the SPU using the
2501 SELB instruction.
2502
2503 \note Need to revisit this in the future: if the code path through the true
2504 and false value computations is longer than the latency of a branch (6
2505 cycles), then it would be more advantageous to branch and insert a new basic
2506 block and branch on the condition. However, this code does not make that
2507 assumption, given the simplisitc uses so far.
2508 */
2509
Scott Michelf0569be2008-12-27 04:51:36 +00002510static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
2511 const TargetLowering &TLI) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002512 MVT VT = Op.getValueType();
2513 SDValue lhs = Op.getOperand(0);
2514 SDValue rhs = Op.getOperand(1);
2515 SDValue trueval = Op.getOperand(2);
2516 SDValue falseval = Op.getOperand(3);
2517 SDValue condition = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002518 DebugLoc dl = Op.getDebugLoc();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002519
Scott Michelf0569be2008-12-27 04:51:36 +00002520 // NOTE: SELB's arguments: $rA, $rB, $mask
2521 //
2522 // SELB selects bits from $rA where bits in $mask are 0, bits from $rB
2523 // where bits in $mask are 1. CCond will be inverted, having 1s where the
2524 // condition was true and 0s where the condition was false. Hence, the
2525 // arguments to SELB get reversed.
2526
Scott Michel7a1c9e92008-11-22 23:50:42 +00002527 // Note: Really should be ISD::SELECT instead of SPUISD::SELB, but LLVM's
2528 // legalizer insists on combining SETCC/SELECT into SELECT_CC, so we end up
2529 // with another "cannot select select_cc" assert:
2530
Dale Johannesende064702009-02-06 21:50:26 +00002531 SDValue compare = DAG.getNode(ISD::SETCC, dl,
Duncan Sands5480c042009-01-01 15:52:00 +00002532 TLI.getSetCCResultType(Op.getValueType()),
Scott Michelf0569be2008-12-27 04:51:36 +00002533 lhs, rhs, condition);
Dale Johannesende064702009-02-06 21:50:26 +00002534 return DAG.getNode(SPUISD::SELB, dl, VT, falseval, trueval, compare);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002535}
2536
Scott Michelb30e8f62008-12-02 19:53:53 +00002537//! Custom lower ISD::TRUNCATE
2538static SDValue LowerTRUNCATE(SDValue Op, SelectionDAG &DAG)
2539{
Scott Michel6e1d1472009-03-16 18:47:25 +00002540 // Type to truncate to
Scott Michelb30e8f62008-12-02 19:53:53 +00002541 MVT VT = Op.getValueType();
2542 MVT::SimpleValueType simpleVT = VT.getSimpleVT();
2543 MVT VecVT = MVT::getVectorVT(VT, (128 / VT.getSizeInBits()));
Dale Johannesende064702009-02-06 21:50:26 +00002544 DebugLoc dl = Op.getDebugLoc();
Scott Michelb30e8f62008-12-02 19:53:53 +00002545
Scott Michel6e1d1472009-03-16 18:47:25 +00002546 // Type to truncate from
Scott Michelb30e8f62008-12-02 19:53:53 +00002547 SDValue Op0 = Op.getOperand(0);
2548 MVT Op0VT = Op0.getValueType();
Scott Michelb30e8f62008-12-02 19:53:53 +00002549
Scott Michelf0569be2008-12-27 04:51:36 +00002550 if (Op0VT.getSimpleVT() == MVT::i128 && simpleVT == MVT::i64) {
Scott Michel52d00012009-01-03 00:27:53 +00002551 // Create shuffle mask, least significant doubleword of quadword
Scott Michelf0569be2008-12-27 04:51:36 +00002552 unsigned maskHigh = 0x08090a0b;
2553 unsigned maskLow = 0x0c0d0e0f;
2554 // Use a shuffle to perform the truncation
Evan Chenga87008d2009-02-25 22:49:59 +00002555 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2556 DAG.getConstant(maskHigh, MVT::i32),
2557 DAG.getConstant(maskLow, MVT::i32),
2558 DAG.getConstant(maskHigh, MVT::i32),
2559 DAG.getConstant(maskLow, MVT::i32));
Scott Michelf0569be2008-12-27 04:51:36 +00002560
Scott Michel6e1d1472009-03-16 18:47:25 +00002561 SDValue truncShuffle = DAG.getNode(SPUISD::SHUFB, dl, VecVT,
2562 Op0, Op0, shufMask);
Scott Michelf0569be2008-12-27 04:51:36 +00002563
Scott Michel6e1d1472009-03-16 18:47:25 +00002564 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, truncShuffle);
Scott Michelb30e8f62008-12-02 19:53:53 +00002565 }
2566
Scott Michelf0569be2008-12-27 04:51:36 +00002567 return SDValue(); // Leave the truncate unmolested
Scott Michelb30e8f62008-12-02 19:53:53 +00002568}
2569
Scott Michel7a1c9e92008-11-22 23:50:42 +00002570//! Custom (target-specific) lowering entry point
2571/*!
2572 This is where LLVM's DAG selection process calls to do target-specific
2573 lowering of nodes.
2574 */
Dan Gohman475871a2008-07-27 21:46:04 +00002575SDValue
2576SPUTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG)
Scott Michel266bc8f2007-12-04 22:23:35 +00002577{
Scott Michela59d4692008-02-23 18:41:37 +00002578 unsigned Opc = (unsigned) Op.getOpcode();
Duncan Sands83ec4b62008-06-06 12:08:01 +00002579 MVT VT = Op.getValueType();
Scott Michela59d4692008-02-23 18:41:37 +00002580
2581 switch (Opc) {
Scott Michel266bc8f2007-12-04 22:23:35 +00002582 default: {
Torok Edwindac237e2009-07-08 20:53:28 +00002583#ifndef NDEBUG
Scott Michel266bc8f2007-12-04 22:23:35 +00002584 cerr << "SPUTargetLowering::LowerOperation(): need to lower this!\n";
Scott Michela59d4692008-02-23 18:41:37 +00002585 cerr << "Op.getOpcode() = " << Opc << "\n";
Gabor Greifba36cb52008-08-28 21:40:38 +00002586 cerr << "*Op.getNode():\n";
2587 Op.getNode()->dump();
Torok Edwindac237e2009-07-08 20:53:28 +00002588#endif
2589 llvm_unreachable();
Scott Michel266bc8f2007-12-04 22:23:35 +00002590 }
2591 case ISD::LOAD:
Scott Michelb30e8f62008-12-02 19:53:53 +00002592 case ISD::EXTLOAD:
Scott Michel266bc8f2007-12-04 22:23:35 +00002593 case ISD::SEXTLOAD:
2594 case ISD::ZEXTLOAD:
2595 return LowerLOAD(Op, DAG, SPUTM.getSubtargetImpl());
2596 case ISD::STORE:
2597 return LowerSTORE(Op, DAG, SPUTM.getSubtargetImpl());
2598 case ISD::ConstantPool:
2599 return LowerConstantPool(Op, DAG, SPUTM.getSubtargetImpl());
2600 case ISD::GlobalAddress:
2601 return LowerGlobalAddress(Op, DAG, SPUTM.getSubtargetImpl());
2602 case ISD::JumpTable:
2603 return LowerJumpTable(Op, DAG, SPUTM.getSubtargetImpl());
Scott Michel266bc8f2007-12-04 22:23:35 +00002604 case ISD::ConstantFP:
2605 return LowerConstantFP(Op, DAG);
2606 case ISD::FORMAL_ARGUMENTS:
Scott Michel58c58182008-01-17 20:38:41 +00002607 return LowerFORMAL_ARGUMENTS(Op, DAG, VarArgsFrameIndex);
Scott Michel266bc8f2007-12-04 22:23:35 +00002608 case ISD::CALL:
Scott Michel9de5d0d2008-01-11 02:53:15 +00002609 return LowerCALL(Op, DAG, SPUTM.getSubtargetImpl());
Scott Michel266bc8f2007-12-04 22:23:35 +00002610 case ISD::RET:
2611 return LowerRET(Op, DAG, getTargetMachine());
2612
Scott Michel02d711b2008-12-30 23:28:25 +00002613 // i8, i64 math ops:
Scott Michel8bf61e82008-06-02 22:18:03 +00002614 case ISD::ADD:
Scott Michel266bc8f2007-12-04 22:23:35 +00002615 case ISD::SUB:
2616 case ISD::ROTR:
2617 case ISD::ROTL:
2618 case ISD::SRL:
2619 case ISD::SHL:
Scott Michel8bf61e82008-06-02 22:18:03 +00002620 case ISD::SRA: {
Scott Michela59d4692008-02-23 18:41:37 +00002621 if (VT == MVT::i8)
Scott Michelf0569be2008-12-27 04:51:36 +00002622 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michela59d4692008-02-23 18:41:37 +00002623 break;
Scott Michel8bf61e82008-06-02 22:18:03 +00002624 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002625
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002626 case ISD::FP_TO_SINT:
2627 case ISD::FP_TO_UINT:
2628 return LowerFP_TO_INT(Op, DAG, *this);
2629
2630 case ISD::SINT_TO_FP:
2631 case ISD::UINT_TO_FP:
2632 return LowerINT_TO_FP(Op, DAG, *this);
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002633
Scott Michel266bc8f2007-12-04 22:23:35 +00002634 // Vector-related lowering.
2635 case ISD::BUILD_VECTOR:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002636 return LowerBUILD_VECTOR(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002637 case ISD::SCALAR_TO_VECTOR:
2638 return LowerSCALAR_TO_VECTOR(Op, DAG);
2639 case ISD::VECTOR_SHUFFLE:
2640 return LowerVECTOR_SHUFFLE(Op, DAG);
2641 case ISD::EXTRACT_VECTOR_ELT:
2642 return LowerEXTRACT_VECTOR_ELT(Op, DAG);
2643 case ISD::INSERT_VECTOR_ELT:
2644 return LowerINSERT_VECTOR_ELT(Op, DAG);
2645
2646 // Look for ANDBI, ORBI and XORBI opportunities and lower appropriately:
2647 case ISD::AND:
2648 case ISD::OR:
2649 case ISD::XOR:
2650 return LowerByteImmed(Op, DAG);
2651
2652 // Vector and i8 multiply:
2653 case ISD::MUL:
Scott Michel02d711b2008-12-30 23:28:25 +00002654 if (VT == MVT::i8)
Scott Michelf0569be2008-12-27 04:51:36 +00002655 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michel266bc8f2007-12-04 22:23:35 +00002656
Scott Michel266bc8f2007-12-04 22:23:35 +00002657 case ISD::CTPOP:
2658 return LowerCTPOP(Op, DAG);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002659
2660 case ISD::SELECT_CC:
Scott Michelf0569be2008-12-27 04:51:36 +00002661 return LowerSELECT_CC(Op, DAG, *this);
Scott Michelb30e8f62008-12-02 19:53:53 +00002662
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002663 case ISD::SETCC:
2664 return LowerSETCC(Op, DAG, *this);
2665
Scott Michelb30e8f62008-12-02 19:53:53 +00002666 case ISD::TRUNCATE:
2667 return LowerTRUNCATE(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002668 }
2669
Dan Gohman475871a2008-07-27 21:46:04 +00002670 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002671}
2672
Duncan Sands1607f052008-12-01 11:39:25 +00002673void SPUTargetLowering::ReplaceNodeResults(SDNode *N,
2674 SmallVectorImpl<SDValue>&Results,
2675 SelectionDAG &DAG)
Scott Michel73ce1c52008-11-10 23:43:06 +00002676{
2677#if 0
2678 unsigned Opc = (unsigned) N->getOpcode();
2679 MVT OpVT = N->getValueType(0);
2680
2681 switch (Opc) {
2682 default: {
2683 cerr << "SPUTargetLowering::ReplaceNodeResults(): need to fix this!\n";
2684 cerr << "Op.getOpcode() = " << Opc << "\n";
2685 cerr << "*Op.getNode():\n";
2686 N->dump();
2687 abort();
2688 /*NOTREACHED*/
2689 }
2690 }
2691#endif
2692
2693 /* Otherwise, return unchanged */
Scott Michel73ce1c52008-11-10 23:43:06 +00002694}
2695
Scott Michel266bc8f2007-12-04 22:23:35 +00002696//===----------------------------------------------------------------------===//
Scott Michel266bc8f2007-12-04 22:23:35 +00002697// Target Optimization Hooks
2698//===----------------------------------------------------------------------===//
2699
Dan Gohman475871a2008-07-27 21:46:04 +00002700SDValue
Scott Michel266bc8f2007-12-04 22:23:35 +00002701SPUTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const
2702{
2703#if 0
2704 TargetMachine &TM = getTargetMachine();
Scott Michel053c1da2008-01-29 02:16:57 +00002705#endif
2706 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
Scott Michel266bc8f2007-12-04 22:23:35 +00002707 SelectionDAG &DAG = DCI.DAG;
Scott Michel1a6cdb62008-12-01 17:56:02 +00002708 SDValue Op0 = N->getOperand(0); // everything has at least one operand
2709 MVT NodeVT = N->getValueType(0); // The node's value type
Scott Michelf0569be2008-12-27 04:51:36 +00002710 MVT Op0VT = Op0.getValueType(); // The first operand's result
Scott Michel1a6cdb62008-12-01 17:56:02 +00002711 SDValue Result; // Initially, empty result
Dale Johannesende064702009-02-06 21:50:26 +00002712 DebugLoc dl = N->getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002713
2714 switch (N->getOpcode()) {
2715 default: break;
Scott Michel053c1da2008-01-29 02:16:57 +00002716 case ISD::ADD: {
Dan Gohman475871a2008-07-27 21:46:04 +00002717 SDValue Op1 = N->getOperand(1);
Scott Michel053c1da2008-01-29 02:16:57 +00002718
Scott Michelf0569be2008-12-27 04:51:36 +00002719 if (Op0.getOpcode() == SPUISD::IndirectAddr
2720 || Op1.getOpcode() == SPUISD::IndirectAddr) {
2721 // Normalize the operands to reduce repeated code
2722 SDValue IndirectArg = Op0, AddArg = Op1;
Scott Michel1df30c42008-12-29 03:23:36 +00002723
Scott Michelf0569be2008-12-27 04:51:36 +00002724 if (Op1.getOpcode() == SPUISD::IndirectAddr) {
2725 IndirectArg = Op1;
2726 AddArg = Op0;
2727 }
2728
2729 if (isa<ConstantSDNode>(AddArg)) {
2730 ConstantSDNode *CN0 = cast<ConstantSDNode > (AddArg);
2731 SDValue IndOp1 = IndirectArg.getOperand(1);
2732
2733 if (CN0->isNullValue()) {
2734 // (add (SPUindirect <arg>, <arg>), 0) ->
2735 // (SPUindirect <arg>, <arg>)
Scott Michel053c1da2008-01-29 02:16:57 +00002736
Scott Michel23f2ff72008-12-04 17:16:59 +00002737#if !defined(NDEBUG)
Scott Michelf0569be2008-12-27 04:51:36 +00002738 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Scott Michel30ee7df2008-12-04 03:02:42 +00002739 cerr << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002740 << "Replace: (add (SPUindirect <arg>, <arg>), 0)\n"
2741 << "With: (SPUindirect <arg>, <arg>)\n";
2742 }
Scott Michel30ee7df2008-12-04 03:02:42 +00002743#endif
2744
Scott Michelf0569be2008-12-27 04:51:36 +00002745 return IndirectArg;
2746 } else if (isa<ConstantSDNode>(IndOp1)) {
2747 // (add (SPUindirect <arg>, <const>), <const>) ->
2748 // (SPUindirect <arg>, <const + const>)
2749 ConstantSDNode *CN1 = cast<ConstantSDNode > (IndOp1);
2750 int64_t combinedConst = CN0->getSExtValue() + CN1->getSExtValue();
2751 SDValue combinedValue = DAG.getConstant(combinedConst, Op0VT);
Scott Michel053c1da2008-01-29 02:16:57 +00002752
Scott Michelf0569be2008-12-27 04:51:36 +00002753#if !defined(NDEBUG)
2754 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
2755 cerr << "\n"
2756 << "Replace: (add (SPUindirect <arg>, " << CN1->getSExtValue()
2757 << "), " << CN0->getSExtValue() << ")\n"
2758 << "With: (SPUindirect <arg>, "
2759 << combinedConst << ")\n";
2760 }
2761#endif
Scott Michel053c1da2008-01-29 02:16:57 +00002762
Dale Johannesende064702009-02-06 21:50:26 +00002763 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michelf0569be2008-12-27 04:51:36 +00002764 IndirectArg, combinedValue);
2765 }
Scott Michel053c1da2008-01-29 02:16:57 +00002766 }
2767 }
Scott Michela59d4692008-02-23 18:41:37 +00002768 break;
2769 }
2770 case ISD::SIGN_EXTEND:
2771 case ISD::ZERO_EXTEND:
2772 case ISD::ANY_EXTEND: {
Scott Michel1a6cdb62008-12-01 17:56:02 +00002773 if (Op0.getOpcode() == SPUISD::VEC2PREFSLOT && NodeVT == Op0VT) {
Scott Michela59d4692008-02-23 18:41:37 +00002774 // (any_extend (SPUextract_elt0 <arg>)) ->
2775 // (SPUextract_elt0 <arg>)
2776 // Types must match, however...
Scott Michel23f2ff72008-12-04 17:16:59 +00002777#if !defined(NDEBUG)
2778 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Scott Michel30ee7df2008-12-04 03:02:42 +00002779 cerr << "\nReplace: ";
2780 N->dump(&DAG);
2781 cerr << "\nWith: ";
2782 Op0.getNode()->dump(&DAG);
2783 cerr << "\n";
Scott Michel23f2ff72008-12-04 17:16:59 +00002784 }
Scott Michel30ee7df2008-12-04 03:02:42 +00002785#endif
Scott Michela59d4692008-02-23 18:41:37 +00002786
2787 return Op0;
2788 }
2789 break;
2790 }
2791 case SPUISD::IndirectAddr: {
2792 if (!ST->usingLargeMem() && Op0.getOpcode() == SPUISD::AFormAddr) {
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002793 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N->getOperand(1));
2794 if (CN != 0 && CN->getZExtValue() == 0) {
Scott Michela59d4692008-02-23 18:41:37 +00002795 // (SPUindirect (SPUaform <addr>, 0), 0) ->
2796 // (SPUaform <addr>, 0)
2797
2798 DEBUG(cerr << "Replace: ");
2799 DEBUG(N->dump(&DAG));
2800 DEBUG(cerr << "\nWith: ");
Gabor Greifba36cb52008-08-28 21:40:38 +00002801 DEBUG(Op0.getNode()->dump(&DAG));
Scott Michela59d4692008-02-23 18:41:37 +00002802 DEBUG(cerr << "\n");
2803
2804 return Op0;
2805 }
Scott Michelf0569be2008-12-27 04:51:36 +00002806 } else if (Op0.getOpcode() == ISD::ADD) {
2807 SDValue Op1 = N->getOperand(1);
2808 if (ConstantSDNode *CN1 = dyn_cast<ConstantSDNode>(Op1)) {
2809 // (SPUindirect (add <arg>, <arg>), 0) ->
2810 // (SPUindirect <arg>, <arg>)
2811 if (CN1->isNullValue()) {
2812
2813#if !defined(NDEBUG)
2814 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
2815 cerr << "\n"
2816 << "Replace: (SPUindirect (add <arg>, <arg>), 0)\n"
2817 << "With: (SPUindirect <arg>, <arg>)\n";
2818 }
2819#endif
2820
Dale Johannesende064702009-02-06 21:50:26 +00002821 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michelf0569be2008-12-27 04:51:36 +00002822 Op0.getOperand(0), Op0.getOperand(1));
2823 }
2824 }
Scott Michela59d4692008-02-23 18:41:37 +00002825 }
2826 break;
2827 }
2828 case SPUISD::SHLQUAD_L_BITS:
2829 case SPUISD::SHLQUAD_L_BYTES:
2830 case SPUISD::VEC_SHL:
2831 case SPUISD::VEC_SRL:
2832 case SPUISD::VEC_SRA:
Scott Michelf0569be2008-12-27 04:51:36 +00002833 case SPUISD::ROTBYTES_LEFT: {
Dan Gohman475871a2008-07-27 21:46:04 +00002834 SDValue Op1 = N->getOperand(1);
Scott Michela59d4692008-02-23 18:41:37 +00002835
Scott Michelf0569be2008-12-27 04:51:36 +00002836 // Kill degenerate vector shifts:
2837 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Op1)) {
2838 if (CN->isNullValue()) {
Scott Michela59d4692008-02-23 18:41:37 +00002839 Result = Op0;
2840 }
2841 }
2842 break;
2843 }
Scott Michelf0569be2008-12-27 04:51:36 +00002844 case SPUISD::PREFSLOT2VEC: {
Scott Michela59d4692008-02-23 18:41:37 +00002845 switch (Op0.getOpcode()) {
2846 default:
2847 break;
2848 case ISD::ANY_EXTEND:
2849 case ISD::ZERO_EXTEND:
2850 case ISD::SIGN_EXTEND: {
Scott Michel1df30c42008-12-29 03:23:36 +00002851 // (SPUprefslot2vec (any|zero|sign_extend (SPUvec2prefslot <arg>))) ->
Scott Michela59d4692008-02-23 18:41:37 +00002852 // <arg>
Scott Michel1df30c42008-12-29 03:23:36 +00002853 // but only if the SPUprefslot2vec and <arg> types match.
Dan Gohman475871a2008-07-27 21:46:04 +00002854 SDValue Op00 = Op0.getOperand(0);
Scott Michel104de432008-11-24 17:11:17 +00002855 if (Op00.getOpcode() == SPUISD::VEC2PREFSLOT) {
Dan Gohman475871a2008-07-27 21:46:04 +00002856 SDValue Op000 = Op00.getOperand(0);
Scott Michel1a6cdb62008-12-01 17:56:02 +00002857 if (Op000.getValueType() == NodeVT) {
Scott Michela59d4692008-02-23 18:41:37 +00002858 Result = Op000;
2859 }
2860 }
2861 break;
2862 }
Scott Michel104de432008-11-24 17:11:17 +00002863 case SPUISD::VEC2PREFSLOT: {
Scott Michel1df30c42008-12-29 03:23:36 +00002864 // (SPUprefslot2vec (SPUvec2prefslot <arg>)) ->
Scott Michela59d4692008-02-23 18:41:37 +00002865 // <arg>
2866 Result = Op0.getOperand(0);
2867 break;
Scott Michel5af8f0e2008-07-16 17:17:29 +00002868 }
Scott Michela59d4692008-02-23 18:41:37 +00002869 }
2870 break;
Scott Michel053c1da2008-01-29 02:16:57 +00002871 }
2872 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002873
Scott Michel58c58182008-01-17 20:38:41 +00002874 // Otherwise, return unchanged.
Scott Michel1a6cdb62008-12-01 17:56:02 +00002875#ifndef NDEBUG
Gabor Greifba36cb52008-08-28 21:40:38 +00002876 if (Result.getNode()) {
Scott Michela59d4692008-02-23 18:41:37 +00002877 DEBUG(cerr << "\nReplace.SPU: ");
2878 DEBUG(N->dump(&DAG));
2879 DEBUG(cerr << "\nWith: ");
Gabor Greifba36cb52008-08-28 21:40:38 +00002880 DEBUG(Result.getNode()->dump(&DAG));
Scott Michela59d4692008-02-23 18:41:37 +00002881 DEBUG(cerr << "\n");
2882 }
2883#endif
2884
2885 return Result;
Scott Michel266bc8f2007-12-04 22:23:35 +00002886}
2887
2888//===----------------------------------------------------------------------===//
2889// Inline Assembly Support
2890//===----------------------------------------------------------------------===//
2891
2892/// getConstraintType - Given a constraint letter, return the type of
2893/// constraint it is for this target.
Scott Michel5af8f0e2008-07-16 17:17:29 +00002894SPUTargetLowering::ConstraintType
Scott Michel266bc8f2007-12-04 22:23:35 +00002895SPUTargetLowering::getConstraintType(const std::string &ConstraintLetter) const {
2896 if (ConstraintLetter.size() == 1) {
2897 switch (ConstraintLetter[0]) {
2898 default: break;
2899 case 'b':
2900 case 'r':
2901 case 'f':
2902 case 'v':
2903 case 'y':
2904 return C_RegisterClass;
Scott Michel5af8f0e2008-07-16 17:17:29 +00002905 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002906 }
2907 return TargetLowering::getConstraintType(ConstraintLetter);
2908}
2909
Scott Michel5af8f0e2008-07-16 17:17:29 +00002910std::pair<unsigned, const TargetRegisterClass*>
Scott Michel266bc8f2007-12-04 22:23:35 +00002911SPUTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00002912 MVT VT) const
Scott Michel266bc8f2007-12-04 22:23:35 +00002913{
2914 if (Constraint.size() == 1) {
2915 // GCC RS6000 Constraint Letters
2916 switch (Constraint[0]) {
2917 case 'b': // R1-R31
2918 case 'r': // R0-R31
2919 if (VT == MVT::i64)
2920 return std::make_pair(0U, SPU::R64CRegisterClass);
2921 return std::make_pair(0U, SPU::R32CRegisterClass);
2922 case 'f':
2923 if (VT == MVT::f32)
2924 return std::make_pair(0U, SPU::R32FPRegisterClass);
2925 else if (VT == MVT::f64)
2926 return std::make_pair(0U, SPU::R64FPRegisterClass);
2927 break;
Scott Michel5af8f0e2008-07-16 17:17:29 +00002928 case 'v':
Scott Michel266bc8f2007-12-04 22:23:35 +00002929 return std::make_pair(0U, SPU::GPRCRegisterClass);
2930 }
2931 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00002932
Scott Michel266bc8f2007-12-04 22:23:35 +00002933 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
2934}
2935
Scott Michela59d4692008-02-23 18:41:37 +00002936//! Compute used/known bits for a SPU operand
Scott Michel266bc8f2007-12-04 22:23:35 +00002937void
Dan Gohman475871a2008-07-27 21:46:04 +00002938SPUTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00002939 const APInt &Mask,
Scott Michel5af8f0e2008-07-16 17:17:29 +00002940 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00002941 APInt &KnownOne,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002942 const SelectionDAG &DAG,
2943 unsigned Depth ) const {
Scott Michel203b2d62008-04-30 00:30:08 +00002944#if 0
Dan Gohmande551f92009-04-01 18:45:54 +00002945 const uint64_t uint64_sizebits = sizeof(uint64_t) * CHAR_BIT;
Scott Michela59d4692008-02-23 18:41:37 +00002946
2947 switch (Op.getOpcode()) {
2948 default:
2949 // KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
2950 break;
Scott Michela59d4692008-02-23 18:41:37 +00002951 case CALL:
2952 case SHUFB:
Scott Michel7a1c9e92008-11-22 23:50:42 +00002953 case SHUFFLE_MASK:
Scott Michela59d4692008-02-23 18:41:37 +00002954 case CNTB:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002955 case SPUISD::PREFSLOT2VEC:
Scott Michela59d4692008-02-23 18:41:37 +00002956 case SPUISD::LDRESULT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002957 case SPUISD::VEC2PREFSLOT:
Scott Michel203b2d62008-04-30 00:30:08 +00002958 case SPUISD::SHLQUAD_L_BITS:
2959 case SPUISD::SHLQUAD_L_BYTES:
2960 case SPUISD::VEC_SHL:
2961 case SPUISD::VEC_SRL:
2962 case SPUISD::VEC_SRA:
2963 case SPUISD::VEC_ROTL:
2964 case SPUISD::VEC_ROTR:
Scott Michel203b2d62008-04-30 00:30:08 +00002965 case SPUISD::ROTBYTES_LEFT:
Scott Michel8bf61e82008-06-02 22:18:03 +00002966 case SPUISD::SELECT_MASK:
2967 case SPUISD::SELB:
Scott Michela59d4692008-02-23 18:41:37 +00002968 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002969#endif
Scott Michel266bc8f2007-12-04 22:23:35 +00002970}
Scott Michel02d711b2008-12-30 23:28:25 +00002971
Scott Michelf0569be2008-12-27 04:51:36 +00002972unsigned
2973SPUTargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
2974 unsigned Depth) const {
2975 switch (Op.getOpcode()) {
2976 default:
2977 return 1;
Scott Michel266bc8f2007-12-04 22:23:35 +00002978
Scott Michelf0569be2008-12-27 04:51:36 +00002979 case ISD::SETCC: {
2980 MVT VT = Op.getValueType();
2981
2982 if (VT != MVT::i8 && VT != MVT::i16 && VT != MVT::i32) {
2983 VT = MVT::i32;
2984 }
2985 return VT.getSizeInBits();
2986 }
2987 }
2988}
Scott Michel1df30c42008-12-29 03:23:36 +00002989
Scott Michel203b2d62008-04-30 00:30:08 +00002990// LowerAsmOperandForConstraint
2991void
Dan Gohman475871a2008-07-27 21:46:04 +00002992SPUTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Scott Michel203b2d62008-04-30 00:30:08 +00002993 char ConstraintLetter,
Evan Chengda43bcf2008-09-24 00:05:32 +00002994 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00002995 std::vector<SDValue> &Ops,
Scott Michel203b2d62008-04-30 00:30:08 +00002996 SelectionDAG &DAG) const {
2997 // Default, for the time being, to the base class handler
Evan Chengda43bcf2008-09-24 00:05:32 +00002998 TargetLowering::LowerAsmOperandForConstraint(Op, ConstraintLetter, hasMemory,
2999 Ops, DAG);
Scott Michel203b2d62008-04-30 00:30:08 +00003000}
3001
Scott Michel266bc8f2007-12-04 22:23:35 +00003002/// isLegalAddressImmediate - Return true if the integer value can be used
3003/// as the offset of the target addressing mode.
Gabor Greif93c53e52008-08-31 15:37:04 +00003004bool SPUTargetLowering::isLegalAddressImmediate(int64_t V,
3005 const Type *Ty) const {
Scott Michel266bc8f2007-12-04 22:23:35 +00003006 // SPU's addresses are 256K:
3007 return (V > -(1 << 18) && V < (1 << 18) - 1);
3008}
3009
3010bool SPUTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michel5af8f0e2008-07-16 17:17:29 +00003011 return false;
Scott Michel266bc8f2007-12-04 22:23:35 +00003012}
Dan Gohman6520e202008-10-18 02:06:02 +00003013
3014bool
3015SPUTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3016 // The SPU target isn't yet aware of offsets.
3017 return false;
3018}