blob: d4af01cfe169998010c0f471d9da36f53f368329 [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
19
20def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
21def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
22def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
23def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
24def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
25def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
26
27// Types for vector shift by immediates. The "SHX" version is for long and
28// narrow operations where the source and destination vectors have different
29// types. The "SHINS" version is for shift and insert operations.
30def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
31 SDTCisVT<2, i32>]>;
32def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
33 SDTCisVT<2, i32>]>;
34def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
36
37def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
38def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
39def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
40def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
41def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
42def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
43def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
44
45def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
46def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
47def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
48
49def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
50def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
51def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
52def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
53def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
54def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
55
56def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
57def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
58def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
59
60def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
61def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
62
63def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
64 SDTCisVT<2, i32>]>;
65def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
66def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
67
Bob Wilson7e3f0d22010-07-14 06:31:50 +000068def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
69def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
70def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
71
Bob Wilsonc1d287b2009-08-14 05:13:08 +000072def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
73
Bob Wilson0ce37102009-08-14 05:08:32 +000074// VDUPLANE can produce a quad-register result from a double-register source,
75// so the result is not constrained to match the source.
76def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
77 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
78 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +000079
Bob Wilsonde95c1b82009-08-19 17:03:43 +000080def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
81 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
82def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
83
Bob Wilsond8e17572009-08-12 22:31:50 +000084def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
85def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
86def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
87def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
88
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000089def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +000090 SDTCisSameAs<0, 2>,
91 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +000092def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
93def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
94def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000095
Bob Wilsond0b69cf2010-09-01 23:50:19 +000096def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
97 SDTCisSameAs<1, 2>]>;
98def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
99def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
100
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000101def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
102 SDTCisSameAs<0, 2>]>;
103def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
104def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
105
Bob Wilsoncba270d2010-07-13 21:16:48 +0000106def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
107 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000108 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000109 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
110 return (EltBits == 32 && EltVal == 0);
111}]>;
112
113def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
114 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000115 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000116 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
117 return (EltBits == 8 && EltVal == 0xff);
118}]>;
119
Bob Wilson5bafff32009-06-22 23:27:02 +0000120//===----------------------------------------------------------------------===//
121// NEON operand definitions
122//===----------------------------------------------------------------------===//
123
Bob Wilson1a913ed2010-06-11 21:34:50 +0000124def nModImm : Operand<i32> {
125 let PrintMethod = "printNEONModImmOperand";
Bob Wilson54c78ef2009-11-06 23:33:28 +0000126}
127
Bob Wilson5bafff32009-06-22 23:27:02 +0000128//===----------------------------------------------------------------------===//
129// NEON load / store instructions
130//===----------------------------------------------------------------------===//
131
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000132// Use VLDM to load a Q register as a D register pair.
133// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000134def VLDMQ
Jim Grosbache6913602010-11-03 01:01:43 +0000135 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn, ldstm_mode:$mode),
136 IIC_fpLoad_m, "",
137 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000138
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000139// Use VSTM to store a Q register as a D register pair.
140// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000141def VSTMQ
Jim Grosbache6913602010-11-03 01:01:43 +0000142 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn, ldstm_mode:$mode),
143 IIC_fpStore_m, "",
144 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000145
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000146let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson621f1952010-03-23 05:25:43 +0000147
Bob Wilsonffde0802010-09-02 16:00:54 +0000148// Classes for VLD* pseudo-instructions with multi-register operands.
149// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000150class VLDQPseudo<InstrItinClass itin>
151 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
152class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000153 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000154 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000155 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000156class VLDQQPseudo<InstrItinClass itin>
157 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
158class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000159 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000160 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000161 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000162class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000163 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000164 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000165 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000166
Bob Wilson205a5ca2009-07-08 18:11:30 +0000167// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000168class VLD1D<bits<4> op7_4, string Dt>
Owen Andersond9aa7d32010-11-02 00:05:05 +0000169 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000170 (ins addrmode6:$Rn), IIC_VLD1,
171 "vld1", Dt, "\\{$Vd\\}, $Rn", "", []> {
172 let Rm = 0b1111;
173 let Inst{4} = Rn{4};
Owen Andersond9aa7d32010-11-02 00:05:05 +0000174}
Bob Wilson621f1952010-03-23 05:25:43 +0000175class VLD1Q<bits<4> op7_4, string Dt>
Owen Andersond9aa7d32010-11-02 00:05:05 +0000176 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000177 (ins addrmode6:$Rn), IIC_VLD1x2,
178 "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> {
179 let Rm = 0b1111;
180 let Inst{5-4} = Rn{5-4};
Owen Andersond9aa7d32010-11-02 00:05:05 +0000181}
Bob Wilson205a5ca2009-07-08 18:11:30 +0000182
Owen Andersond9aa7d32010-11-02 00:05:05 +0000183def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
184def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
185def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
186def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000187
Owen Andersond9aa7d32010-11-02 00:05:05 +0000188def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
189def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
190def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
191def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000192
Evan Chengd2ca8132010-10-09 01:03:04 +0000193def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>;
194def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>;
195def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>;
196def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000197
Bob Wilson99493b22010-03-20 17:59:03 +0000198// ...with address register writeback:
199class VLD1DWB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000200 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000201 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1u,
202 "vld1", Dt, "\\{$Vd\\}, $Rn$Rm",
203 "$Rn.addr = $wb", []> {
204 let Inst{4} = Rn{4};
Owen Andersone85bd772010-11-02 00:24:52 +0000205}
Bob Wilson99493b22010-03-20 17:59:03 +0000206class VLD1QWB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000207 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000208 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x2u,
209 "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm",
210 "$Rn.addr = $wb", []> {
211 let Inst{5-4} = Rn{5-4};
Owen Andersone85bd772010-11-02 00:24:52 +0000212}
Bob Wilson99493b22010-03-20 17:59:03 +0000213
Owen Andersone85bd772010-11-02 00:24:52 +0000214def VLD1d8_UPD : VLD1DWB<{0,0,0,?}, "8">;
215def VLD1d16_UPD : VLD1DWB<{0,1,0,?}, "16">;
216def VLD1d32_UPD : VLD1DWB<{1,0,0,?}, "32">;
217def VLD1d64_UPD : VLD1DWB<{1,1,0,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000218
Owen Andersone85bd772010-11-02 00:24:52 +0000219def VLD1q8_UPD : VLD1QWB<{0,0,?,?}, "8">;
220def VLD1q16_UPD : VLD1QWB<{0,1,?,?}, "16">;
221def VLD1q32_UPD : VLD1QWB<{1,0,?,?}, "32">;
222def VLD1q64_UPD : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000223
Evan Chengd2ca8132010-10-09 01:03:04 +0000224def VLD1q8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
225def VLD1q16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
226def VLD1q32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
227def VLD1q64Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000228
Bob Wilson052ba452010-03-22 18:22:06 +0000229// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000230class VLD1D3<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000231 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000232 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
233 "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
234 let Rm = 0b1111;
235 let Inst{4} = Rn{4};
Owen Andersone85bd772010-11-02 00:24:52 +0000236}
Bob Wilson99493b22010-03-20 17:59:03 +0000237class VLD1D3WB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000238 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000239 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x3u, "vld1", Dt,
240 "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
241 let Inst{4} = Rn{4};
Owen Andersone85bd772010-11-02 00:24:52 +0000242}
Bob Wilson052ba452010-03-22 18:22:06 +0000243
Owen Andersone85bd772010-11-02 00:24:52 +0000244def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
245def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
246def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
247def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000248
Owen Andersone85bd772010-11-02 00:24:52 +0000249def VLD1d8T_UPD : VLD1D3WB<{0,0,0,?}, "8">;
250def VLD1d16T_UPD : VLD1D3WB<{0,1,0,?}, "16">;
251def VLD1d32T_UPD : VLD1D3WB<{1,0,0,?}, "32">;
252def VLD1d64T_UPD : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000253
Evan Chengd2ca8132010-10-09 01:03:04 +0000254def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
255def VLD1d64TPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x3u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000256
Bob Wilson052ba452010-03-22 18:22:06 +0000257// ...with 4 registers (some of these are only for the disassembler):
258class VLD1D4<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000259 : NLdSt<0,0b10,0b0010,op7_4,(outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000260 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
261 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
262 let Rm = 0b1111;
263 let Inst{5-4} = Rn{5-4};
Owen Andersone85bd772010-11-02 00:24:52 +0000264}
Bob Wilson99493b22010-03-20 17:59:03 +0000265class VLD1D4WB<bits<4> op7_4, string Dt>
266 : NLdSt<0,0b10,0b0010,op7_4,
Owen Andersone85bd772010-11-02 00:24:52 +0000267 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000268 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4, "vld1", Dt,
269 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm", "$Rn.addr = $wb",
Owen Andersone85bd772010-11-02 00:24:52 +0000270 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000271 let Inst{5-4} = Rn{5-4};
Owen Andersone85bd772010-11-02 00:24:52 +0000272}
Johnny Chend7283d92010-02-23 20:51:23 +0000273
Owen Andersone85bd772010-11-02 00:24:52 +0000274def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
275def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
276def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
277def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000278
Owen Andersone85bd772010-11-02 00:24:52 +0000279def VLD1d8Q_UPD : VLD1D4WB<{0,0,?,?}, "8">;
280def VLD1d16Q_UPD : VLD1D4WB<{0,1,?,?}, "16">;
281def VLD1d32Q_UPD : VLD1D4WB<{1,0,?,?}, "32">;
282def VLD1d64Q_UPD : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000283
Evan Chengd2ca8132010-10-09 01:03:04 +0000284def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
285def VLD1d64QPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x4u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000286
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000287// VLD2 : Vector Load (multiple 2-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000288class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000289 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000290 (ins addrmode6:$Rn), IIC_VLD2,
291 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> {
292 let Rm = 0b1111;
293 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000294}
Bob Wilson95808322010-03-18 20:18:39 +0000295class VLD2Q<bits<4> op7_4, string Dt>
Bob Wilson00bf1d92010-03-20 18:14:26 +0000296 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000297 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000298 (ins addrmode6:$Rn), IIC_VLD2x2,
299 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
300 let Rm = 0b1111;
301 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000302}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000303
Owen Andersoncf667be2010-11-02 01:24:55 +0000304def VLD2d8 : VLD2D<0b1000, {0,0,?,?}, "8">;
305def VLD2d16 : VLD2D<0b1000, {0,1,?,?}, "16">;
306def VLD2d32 : VLD2D<0b1000, {1,0,?,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000307
Owen Andersoncf667be2010-11-02 01:24:55 +0000308def VLD2q8 : VLD2Q<{0,0,?,?}, "8">;
309def VLD2q16 : VLD2Q<{0,1,?,?}, "16">;
310def VLD2q32 : VLD2Q<{1,0,?,?}, "32">;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000311
Bob Wilson9d84fb32010-09-14 20:59:49 +0000312def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
313def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
314def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000315
Evan Chengd2ca8132010-10-09 01:03:04 +0000316def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
317def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
318def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000319
Bob Wilson92cb9322010-03-20 20:10:51 +0000320// ...with address register writeback:
321class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000322 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000323 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2u,
324 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm",
325 "$Rn.addr = $wb", []> {
326 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000327}
Bob Wilson92cb9322010-03-20 20:10:51 +0000328class VLD2QWB<bits<4> op7_4, string Dt>
329 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000330 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000331 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2x2u,
332 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
333 "$Rn.addr = $wb", []> {
334 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000335}
Bob Wilson92cb9322010-03-20 20:10:51 +0000336
Owen Andersoncf667be2010-11-02 01:24:55 +0000337def VLD2d8_UPD : VLD2DWB<0b1000, {0,0,?,?}, "8">;
338def VLD2d16_UPD : VLD2DWB<0b1000, {0,1,?,?}, "16">;
339def VLD2d32_UPD : VLD2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000340
Owen Andersoncf667be2010-11-02 01:24:55 +0000341def VLD2q8_UPD : VLD2QWB<{0,0,?,?}, "8">;
342def VLD2q16_UPD : VLD2QWB<{0,1,?,?}, "16">;
343def VLD2q32_UPD : VLD2QWB<{1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000344
Evan Chengd2ca8132010-10-09 01:03:04 +0000345def VLD2d8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
346def VLD2d16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
347def VLD2d32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000348
Evan Chengd2ca8132010-10-09 01:03:04 +0000349def VLD2q8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
350def VLD2q16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
351def VLD2q32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000352
Bob Wilson00bf1d92010-03-20 18:14:26 +0000353// ...with double-spaced registers (for disassembly only):
Owen Andersoncf667be2010-11-02 01:24:55 +0000354def VLD2b8 : VLD2D<0b1001, {0,0,?,?}, "8">;
355def VLD2b16 : VLD2D<0b1001, {0,1,?,?}, "16">;
356def VLD2b32 : VLD2D<0b1001, {1,0,?,?}, "32">;
357def VLD2b8_UPD : VLD2DWB<0b1001, {0,0,?,?}, "8">;
358def VLD2b16_UPD : VLD2DWB<0b1001, {0,1,?,?}, "16">;
359def VLD2b32_UPD : VLD2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chend7283d92010-02-23 20:51:23 +0000360
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000361// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000362class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000363 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000364 (ins addrmode6:$Rn), IIC_VLD3,
365 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
366 let Rm = 0b1111;
367 let Inst{4} = Rn{4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000368}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000369
Owen Andersoncf667be2010-11-02 01:24:55 +0000370def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">;
371def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">;
372def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000373
Bob Wilson9d84fb32010-09-14 20:59:49 +0000374def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
375def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
376def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000377
Bob Wilson92cb9322010-03-20 20:10:51 +0000378// ...with address register writeback:
379class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
380 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000381 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000382 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u,
383 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm",
384 "$Rn.addr = $wb", []> {
385 let Inst{4} = Rn{4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000386}
Bob Wilson92cb9322010-03-20 20:10:51 +0000387
Owen Andersoncf667be2010-11-02 01:24:55 +0000388def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">;
389def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">;
390def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000391
Evan Cheng84f69e82010-10-09 01:45:34 +0000392def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
393def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
394def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000395
Bob Wilson92cb9322010-03-20 20:10:51 +0000396// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Andersoncf667be2010-11-02 01:24:55 +0000397def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">;
398def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">;
399def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">;
400def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">;
401def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">;
402def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000403
Evan Cheng84f69e82010-10-09 01:45:34 +0000404def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
405def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
406def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000407
Bob Wilson92cb9322010-03-20 20:10:51 +0000408// ...alternate versions to be allocated odd register numbers:
Evan Cheng84f69e82010-10-09 01:45:34 +0000409def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
410def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
411def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000412
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000413// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000414class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
415 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000416 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000417 (ins addrmode6:$Rn), IIC_VLD4,
418 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
419 let Rm = 0b1111;
420 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000421}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000422
Owen Andersoncf667be2010-11-02 01:24:55 +0000423def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">;
424def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">;
425def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000426
Bob Wilson9d84fb32010-09-14 20:59:49 +0000427def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
428def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
429def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000430
Bob Wilson92cb9322010-03-20 20:10:51 +0000431// ...with address register writeback:
432class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
433 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000434 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000435 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4,
436 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
437 "$Rn.addr = $wb", []> {
438 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000439}
Bob Wilson92cb9322010-03-20 20:10:51 +0000440
Owen Andersoncf667be2010-11-02 01:24:55 +0000441def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">;
442def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">;
443def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000444
Bob Wilson9d84fb32010-09-14 20:59:49 +0000445def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
446def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
447def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000448
Bob Wilson92cb9322010-03-20 20:10:51 +0000449// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Andersoncf667be2010-11-02 01:24:55 +0000450def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">;
451def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">;
452def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">;
453def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">;
454def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">;
455def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000456
Bob Wilson9d84fb32010-09-14 20:59:49 +0000457def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
458def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
459def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000460
Bob Wilson92cb9322010-03-20 20:10:51 +0000461// ...alternate versions to be allocated odd register numbers:
Bob Wilson9d84fb32010-09-14 20:59:49 +0000462def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
463def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
464def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000465
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000466} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
467
Bob Wilson8466fa12010-09-13 23:01:35 +0000468// Classes for VLD*LN pseudo-instructions with multi-register operands.
469// These are expanded to real instructions after register allocation.
470class VLDQLNPseudo<InstrItinClass itin>
471 : PseudoNLdSt<(outs QPR:$dst),
472 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
473 itin, "$src = $dst">;
474class VLDQLNWBPseudo<InstrItinClass itin>
475 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
476 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
477 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
478class VLDQQLNPseudo<InstrItinClass itin>
479 : PseudoNLdSt<(outs QQPR:$dst),
480 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
481 itin, "$src = $dst">;
482class VLDQQLNWBPseudo<InstrItinClass itin>
483 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
484 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
485 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
486class VLDQQQQLNPseudo<InstrItinClass itin>
487 : PseudoNLdSt<(outs QQQQPR:$dst),
488 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
489 itin, "$src = $dst">;
490class VLDQQQQLNWBPseudo<InstrItinClass itin>
491 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
492 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
493 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
494
Bob Wilsonb07c1712009-10-07 21:53:04 +0000495// VLD1LN : Vector Load (single element to one lane)
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000496class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
497 PatFrag LoadOp>
Owen Andersond138d702010-11-02 20:47:39 +0000498 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000499 (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane),
500 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000501 "$src = $Vd",
502 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
Owen Andersonf431eda2010-11-02 23:47:29 +0000503 (i32 (LoadOp addrmode6:$Rn)),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000504 imm:$lane))]> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000505 let Rm = 0b1111;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000506}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000507class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
508 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
509 (i32 (LoadOp addrmode6:$addr)),
510 imm:$lane))];
511}
512
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000513def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> {
514 let Inst{7-5} = lane{2-0};
515}
516def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> {
517 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000518 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000519}
520def VLD1LNd32 : VLD1LN<0b1000, {?,0,?,?}, "32", v2i32, load> {
521 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000522 let Inst{5} = Rn{4};
523 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000524}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000525
526def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
527def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
528def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
529
530let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
531
532// ...with address register writeback:
533class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000534 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000535 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000536 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000537 "\\{$Vd[$lane]\\}, $Rn$Rm",
538 "$src = $Vd, $Rn.addr = $wb", []>;
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000539
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000540def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> {
541 let Inst{7-5} = lane{2-0};
542}
543def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> {
544 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000545 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000546}
547def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> {
548 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000549 let Inst{5} = Rn{4};
550 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000551}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000552
553def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
554def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
555def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilson7708c222009-10-07 18:09:32 +0000556
Bob Wilson243fcc52009-09-01 04:26:28 +0000557// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000558class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000559 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000560 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane),
561 IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000562 "$src1 = $Vd, $src2 = $dst2", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000563 let Rm = 0b1111;
564 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000565}
Bob Wilson243fcc52009-09-01 04:26:28 +0000566
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000567def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> {
568 let Inst{7-5} = lane{2-0};
569}
570def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> {
571 let Inst{7-6} = lane{1-0};
572}
573def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> {
574 let Inst{7} = lane{0};
575}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000576
Evan Chengd2ca8132010-10-09 01:03:04 +0000577def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
578def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
579def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000580
Bob Wilson41315282010-03-20 20:39:53 +0000581// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000582def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> {
583 let Inst{7-6} = lane{1-0};
584}
585def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> {
586 let Inst{7} = lane{0};
587}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000588
Evan Chengd2ca8132010-10-09 01:03:04 +0000589def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
590def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000591
Bob Wilsona1023642010-03-20 20:47:18 +0000592// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000593class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000594 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000595 (ins addrmode6:$Rn, am6offset:$Rm,
Evan Chengd2ca8132010-10-09 01:03:04 +0000596 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000597 "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm",
598 "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> {
599 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000600}
Bob Wilsona1023642010-03-20 20:47:18 +0000601
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000602def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> {
603 let Inst{7-5} = lane{2-0};
604}
605def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> {
606 let Inst{7-6} = lane{1-0};
607}
608def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> {
609 let Inst{7} = lane{0};
610}
Bob Wilsona1023642010-03-20 20:47:18 +0000611
Evan Chengd2ca8132010-10-09 01:03:04 +0000612def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
613def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
614def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000615
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000616def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> {
617 let Inst{7-6} = lane{1-0};
618}
619def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> {
620 let Inst{7} = lane{0};
621}
Bob Wilsona1023642010-03-20 20:47:18 +0000622
Evan Chengd2ca8132010-10-09 01:03:04 +0000623def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
624def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000625
Bob Wilson243fcc52009-09-01 04:26:28 +0000626// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000627class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000628 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000629 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +0000630 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000631 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000632 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000633 let Rm = 0b1111;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000634}
Bob Wilson243fcc52009-09-01 04:26:28 +0000635
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000636def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> {
637 let Inst{7-5} = lane{2-0};
638}
639def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> {
640 let Inst{7-6} = lane{1-0};
641}
642def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> {
643 let Inst{7} = lane{0};
644}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000645
Evan Cheng84f69e82010-10-09 01:45:34 +0000646def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
647def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
648def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000649
Bob Wilson41315282010-03-20 20:39:53 +0000650// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000651def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> {
652 let Inst{7-6} = lane{1-0};
653}
654def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> {
655 let Inst{7} = lane{0};
656}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000657
Evan Cheng84f69e82010-10-09 01:45:34 +0000658def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
659def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000660
Bob Wilsona1023642010-03-20 20:47:18 +0000661// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000662class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000663 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000664 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000665 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000666 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +0000667 IIC_VLD3lnu, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000668 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm",
669 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb",
Owen Andersond138d702010-11-02 20:47:39 +0000670 []>;
Bob Wilsona1023642010-03-20 20:47:18 +0000671
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000672def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> {
673 let Inst{7-5} = lane{2-0};
674}
675def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> {
676 let Inst{7-6} = lane{1-0};
677}
678def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> {
679 let Inst{7} = lane{0};
680}
Bob Wilsona1023642010-03-20 20:47:18 +0000681
Evan Cheng84f69e82010-10-09 01:45:34 +0000682def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
683def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
684def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000685
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000686def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> {
687 let Inst{7-6} = lane{1-0};
688}
689def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> {
690 let Inst{7} = lane{0};
691}
Bob Wilsona1023642010-03-20 20:47:18 +0000692
Evan Cheng84f69e82010-10-09 01:45:34 +0000693def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
694def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000695
Bob Wilson243fcc52009-09-01 04:26:28 +0000696// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000697class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000698 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000699 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000700 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +0000701 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000702 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000703 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000704 let Rm = 0b1111;
705 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000706}
Bob Wilson243fcc52009-09-01 04:26:28 +0000707
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000708def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> {
709 let Inst{7-5} = lane{2-0};
710}
711def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> {
712 let Inst{7-6} = lane{1-0};
713}
714def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> {
715 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000716 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000717}
Bob Wilson62e053e2009-10-08 22:53:57 +0000718
Evan Cheng10dc63f2010-10-09 04:07:58 +0000719def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
720def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
721def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000722
Bob Wilson41315282010-03-20 20:39:53 +0000723// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000724def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> {
725 let Inst{7-6} = lane{1-0};
726}
727def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> {
728 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000729 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000730}
Bob Wilson62e053e2009-10-08 22:53:57 +0000731
Evan Cheng10dc63f2010-10-09 04:07:58 +0000732def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
733def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000734
Bob Wilsona1023642010-03-20 20:47:18 +0000735// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000736class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000737 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000738 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000739 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000740 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng10dc63f2010-10-09 04:07:58 +0000741 IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000742"\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm",
743"$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000744 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000745 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000746}
Bob Wilsona1023642010-03-20 20:47:18 +0000747
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000748def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> {
749 let Inst{7-5} = lane{2-0};
750}
751def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> {
752 let Inst{7-6} = lane{1-0};
753}
754def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> {
755 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000756 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000757}
Bob Wilsona1023642010-03-20 20:47:18 +0000758
Evan Cheng10dc63f2010-10-09 04:07:58 +0000759def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
760def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
761def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000762
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000763def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> {
764 let Inst{7-6} = lane{1-0};
765}
766def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> {
767 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000768 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000769}
Bob Wilsona1023642010-03-20 20:47:18 +0000770
Evan Cheng10dc63f2010-10-09 04:07:58 +0000771def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
772def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000773
Bob Wilsonb07c1712009-10-07 21:53:04 +0000774// VLD1DUP : Vector Load (single element to all lanes)
775// VLD2DUP : Vector Load (single 2-element structure to all lanes)
776// VLD3DUP : Vector Load (single 3-element structure to all lanes)
777// VLD4DUP : Vector Load (single 4-element structure to all lanes)
778// FIXME: Not yet implemented.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000779} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +0000780
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000781let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +0000782
Bob Wilson709d5922010-08-25 23:27:42 +0000783// Classes for VST* pseudo-instructions with multi-register operands.
784// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000785class VSTQPseudo<InstrItinClass itin>
786 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
787class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000788 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000789 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000790 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000791class VSTQQPseudo<InstrItinClass itin>
792 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
793class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +0000794 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000795 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +0000796 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000797class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +0000798 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +0000799 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +0000800 "$addr.addr = $wb">;
801
Bob Wilson11d98992010-03-23 06:20:33 +0000802// VST1 : Vector Store (multiple single elements)
803class VST1D<bits<4> op7_4, string Dt>
Owen Andersonf431eda2010-11-02 23:47:29 +0000804 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, DPR:$Vd),
805 IIC_VST1, "vst1", Dt, "\\{$Vd\\}, $Rn", "", []> {
806 let Rm = 0b1111;
807 let Inst{4} = Rn{4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000808}
Bob Wilson11d98992010-03-23 06:20:33 +0000809class VST1Q<bits<4> op7_4, string Dt>
810 : NLdSt<0,0b00,0b1010,op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +0000811 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2), IIC_VST1x2,
812 "vst1", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
813 let Rm = 0b1111;
814 let Inst{5-4} = Rn{5-4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000815}
Bob Wilson11d98992010-03-23 06:20:33 +0000816
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000817def VST1d8 : VST1D<{0,0,0,?}, "8">;
818def VST1d16 : VST1D<{0,1,0,?}, "16">;
819def VST1d32 : VST1D<{1,0,0,?}, "32">;
820def VST1d64 : VST1D<{1,1,0,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +0000821
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000822def VST1q8 : VST1Q<{0,0,?,?}, "8">;
823def VST1q16 : VST1Q<{0,1,?,?}, "16">;
824def VST1q32 : VST1Q<{1,0,?,?}, "32">;
825def VST1q64 : VST1Q<{1,1,?,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +0000826
Evan Cheng60ff8792010-10-11 22:03:18 +0000827def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>;
828def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>;
829def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>;
830def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000831
Bob Wilson25eb5012010-03-20 20:54:36 +0000832// ...with address register writeback:
833class VST1DWB<bits<4> op7_4, string Dt>
834 : NLdSt<0, 0b00, 0b0111, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000835 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd), IIC_VST1u,
836 "vst1", Dt, "\\{$Vd\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
837 let Inst{4} = Rn{4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000838}
Bob Wilson25eb5012010-03-20 20:54:36 +0000839class VST1QWB<bits<4> op7_4, string Dt>
840 : NLdSt<0, 0b00, 0b1010, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000841 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
842 IIC_VST1x2u, "vst1", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
843 "$Rn.addr = $wb", []> {
844 let Inst{5-4} = Rn{5-4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000845}
Bob Wilson25eb5012010-03-20 20:54:36 +0000846
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000847def VST1d8_UPD : VST1DWB<{0,0,0,?}, "8">;
848def VST1d16_UPD : VST1DWB<{0,1,0,?}, "16">;
849def VST1d32_UPD : VST1DWB<{1,0,0,?}, "32">;
850def VST1d64_UPD : VST1DWB<{1,1,0,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +0000851
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000852def VST1q8_UPD : VST1QWB<{0,0,?,?}, "8">;
853def VST1q16_UPD : VST1QWB<{0,1,?,?}, "16">;
854def VST1q32_UPD : VST1QWB<{1,0,?,?}, "32">;
855def VST1q64_UPD : VST1QWB<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +0000856
Evan Cheng60ff8792010-10-11 22:03:18 +0000857def VST1q8Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
858def VST1q16Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
859def VST1q32Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
860def VST1q64Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000861
Bob Wilson052ba452010-03-22 18:22:06 +0000862// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000863class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +0000864 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +0000865 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3),
866 IIC_VST1x3, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
867 let Rm = 0b1111;
868 let Inst{4} = Rn{4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000869}
Bob Wilson25eb5012010-03-20 20:54:36 +0000870class VST1D3WB<bits<4> op7_4, string Dt>
871 : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000872 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000873 DPR:$Vd, DPR:$src2, DPR:$src3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000874 IIC_VST1x3u, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
875 "$Rn.addr = $wb", []> {
876 let Inst{4} = Rn{4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000877}
Bob Wilson052ba452010-03-22 18:22:06 +0000878
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000879def VST1d8T : VST1D3<{0,0,0,?}, "8">;
880def VST1d16T : VST1D3<{0,1,0,?}, "16">;
881def VST1d32T : VST1D3<{1,0,0,?}, "32">;
882def VST1d64T : VST1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000883
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000884def VST1d8T_UPD : VST1D3WB<{0,0,0,?}, "8">;
885def VST1d16T_UPD : VST1D3WB<{0,1,0,?}, "16">;
886def VST1d32T_UPD : VST1D3WB<{1,0,0,?}, "32">;
887def VST1d64T_UPD : VST1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000888
Evan Cheng60ff8792010-10-11 22:03:18 +0000889def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
890def VST1d64TPseudo_UPD : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +0000891
Bob Wilson052ba452010-03-22 18:22:06 +0000892// ...with 4 registers (some of these are only for the disassembler):
893class VST1D4<bits<4> op7_4, string Dt>
894 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +0000895 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
896 IIC_VST1x4, "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn", "",
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000897 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000898 let Rm = 0b1111;
899 let Inst{5-4} = Rn{5-4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000900}
Bob Wilson25eb5012010-03-20 20:54:36 +0000901class VST1D4WB<bits<4> op7_4, string Dt>
902 : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000903 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000904 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST1x4u,
Owen Andersonf431eda2010-11-02 23:47:29 +0000905 "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
906 "$Rn.addr = $wb", []> {
907 let Inst{5-4} = Rn{5-4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000908}
Bob Wilson25eb5012010-03-20 20:54:36 +0000909
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000910def VST1d8Q : VST1D4<{0,0,?,?}, "8">;
911def VST1d16Q : VST1D4<{0,1,?,?}, "16">;
912def VST1d32Q : VST1D4<{1,0,?,?}, "32">;
913def VST1d64Q : VST1D4<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +0000914
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000915def VST1d8Q_UPD : VST1D4WB<{0,0,?,?}, "8">;
916def VST1d16Q_UPD : VST1D4WB<{0,1,?,?}, "16">;
917def VST1d32Q_UPD : VST1D4WB<{1,0,?,?}, "32">;
918def VST1d64Q_UPD : VST1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000919
Evan Cheng60ff8792010-10-11 22:03:18 +0000920def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
921def VST1d64QPseudo_UPD : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +0000922
Bob Wilsonb36ec862009-08-06 18:47:44 +0000923// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000924class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
925 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +0000926 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2),
927 IIC_VST2, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
928 let Rm = 0b1111;
929 let Inst{5-4} = Rn{5-4};
Owen Andersond2f37942010-11-02 21:16:58 +0000930}
Bob Wilson95808322010-03-18 20:18:39 +0000931class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +0000932 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +0000933 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
934 IIC_VST2x2, "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersond2f37942010-11-02 21:16:58 +0000935 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000936 let Rm = 0b1111;
937 let Inst{5-4} = Rn{5-4};
Owen Andersond2f37942010-11-02 21:16:58 +0000938}
Bob Wilsonb36ec862009-08-06 18:47:44 +0000939
Owen Andersond2f37942010-11-02 21:16:58 +0000940def VST2d8 : VST2D<0b1000, {0,0,?,?}, "8">;
941def VST2d16 : VST2D<0b1000, {0,1,?,?}, "16">;
942def VST2d32 : VST2D<0b1000, {1,0,?,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000943
Owen Andersond2f37942010-11-02 21:16:58 +0000944def VST2q8 : VST2Q<{0,0,?,?}, "8">;
945def VST2q16 : VST2Q<{0,1,?,?}, "16">;
946def VST2q32 : VST2Q<{1,0,?,?}, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +0000947
Evan Cheng60ff8792010-10-11 22:03:18 +0000948def VST2d8Pseudo : VSTQPseudo<IIC_VST2>;
949def VST2d16Pseudo : VSTQPseudo<IIC_VST2>;
950def VST2d32Pseudo : VSTQPseudo<IIC_VST2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000951
Evan Cheng60ff8792010-10-11 22:03:18 +0000952def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
953def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
954def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000955
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000956// ...with address register writeback:
957class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
958 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000959 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
960 IIC_VST2u, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
961 "$Rn.addr = $wb", []> {
962 let Inst{5-4} = Rn{5-4};
Owen Andersond2f37942010-11-02 21:16:58 +0000963}
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000964class VST2QWB<bits<4> op7_4, string Dt>
965 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000966 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersond2f37942010-11-02 21:16:58 +0000967 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST2x2u,
Owen Andersonf431eda2010-11-02 23:47:29 +0000968 "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
969 "$Rn.addr = $wb", []> {
970 let Inst{5-4} = Rn{5-4};
Owen Andersond2f37942010-11-02 21:16:58 +0000971}
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000972
Owen Andersond2f37942010-11-02 21:16:58 +0000973def VST2d8_UPD : VST2DWB<0b1000, {0,0,?,?}, "8">;
974def VST2d16_UPD : VST2DWB<0b1000, {0,1,?,?}, "16">;
975def VST2d32_UPD : VST2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000976
Owen Andersond2f37942010-11-02 21:16:58 +0000977def VST2q8_UPD : VST2QWB<{0,0,?,?}, "8">;
978def VST2q16_UPD : VST2QWB<{0,1,?,?}, "16">;
979def VST2q32_UPD : VST2QWB<{1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000980
Evan Cheng60ff8792010-10-11 22:03:18 +0000981def VST2d8Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
982def VST2d16Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
983def VST2d32Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000984
Evan Cheng60ff8792010-10-11 22:03:18 +0000985def VST2q8Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
986def VST2q16Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
987def VST2q32Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000988
Bob Wilson068b18b2010-03-20 21:15:48 +0000989// ...with double-spaced registers (for disassembly only):
Owen Andersond2f37942010-11-02 21:16:58 +0000990def VST2b8 : VST2D<0b1001, {0,0,?,?}, "8">;
991def VST2b16 : VST2D<0b1001, {0,1,?,?}, "16">;
992def VST2b32 : VST2D<0b1001, {1,0,?,?}, "32">;
993def VST2b8_UPD : VST2DWB<0b1001, {0,0,?,?}, "8">;
994def VST2b16_UPD : VST2DWB<0b1001, {0,1,?,?}, "16">;
995def VST2b32_UPD : VST2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +0000996
Bob Wilsonb36ec862009-08-06 18:47:44 +0000997// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000998class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
999 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001000 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3,
1001 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1002 let Rm = 0b1111;
1003 let Inst{4} = Rn{4};
Owen Andersona1a45fd2010-11-02 21:47:03 +00001004}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001005
Owen Andersona1a45fd2010-11-02 21:47:03 +00001006def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">;
1007def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">;
1008def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001009
Evan Cheng60ff8792010-10-11 22:03:18 +00001010def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
1011def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
1012def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001013
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001014// ...with address register writeback:
1015class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1016 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001017 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001018 DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001019 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1020 "$Rn.addr = $wb", []> {
1021 let Inst{4} = Rn{4};
Owen Andersona1a45fd2010-11-02 21:47:03 +00001022}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001023
Owen Andersona1a45fd2010-11-02 21:47:03 +00001024def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">;
1025def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">;
1026def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001027
Evan Cheng60ff8792010-10-11 22:03:18 +00001028def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1029def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1030def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001031
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001032// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Andersona1a45fd2010-11-02 21:47:03 +00001033def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">;
1034def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">;
1035def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">;
1036def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">;
1037def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">;
1038def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001039
Evan Cheng60ff8792010-10-11 22:03:18 +00001040def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1041def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1042def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001043
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001044// ...alternate versions to be allocated odd register numbers:
Evan Cheng60ff8792010-10-11 22:03:18 +00001045def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1046def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1047def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +00001048
Bob Wilsonb36ec862009-08-06 18:47:44 +00001049// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001050class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
1051 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001052 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1053 IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersona1a45fd2010-11-02 21:47:03 +00001054 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001055 let Rm = 0b1111;
1056 let Inst{5-4} = Rn{5-4};
Owen Andersona1a45fd2010-11-02 21:47:03 +00001057}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001058
Owen Andersona1a45fd2010-11-02 21:47:03 +00001059def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">;
1060def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">;
1061def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001062
Evan Cheng60ff8792010-10-11 22:03:18 +00001063def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
1064def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
1065def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +00001066
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001067// ...with address register writeback:
1068class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1069 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001070 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001071 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001072 "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1073 "$Rn.addr = $wb", []> {
1074 let Inst{5-4} = Rn{5-4};
Owen Andersona1a45fd2010-11-02 21:47:03 +00001075}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001076
Owen Andersona1a45fd2010-11-02 21:47:03 +00001077def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">;
1078def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">;
1079def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001080
Evan Cheng60ff8792010-10-11 22:03:18 +00001081def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1082def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1083def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001084
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001085// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Andersona1a45fd2010-11-02 21:47:03 +00001086def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">;
1087def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">;
1088def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">;
1089def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">;
1090def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">;
1091def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001092
Evan Cheng60ff8792010-10-11 22:03:18 +00001093def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1094def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1095def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001096
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001097// ...alternate versions to be allocated odd register numbers:
Evan Cheng60ff8792010-10-11 22:03:18 +00001098def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1099def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1100def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001101
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001102} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
1103
Bob Wilson8466fa12010-09-13 23:01:35 +00001104// Classes for VST*LN pseudo-instructions with multi-register operands.
1105// These are expanded to real instructions after register allocation.
1106class VSTQLNPseudo<InstrItinClass itin>
1107 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
1108 itin, "">;
1109class VSTQLNWBPseudo<InstrItinClass itin>
1110 : PseudoNLdSt<(outs GPR:$wb),
1111 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
1112 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1113class VSTQQLNPseudo<InstrItinClass itin>
1114 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
1115 itin, "">;
1116class VSTQQLNWBPseudo<InstrItinClass itin>
1117 : PseudoNLdSt<(outs GPR:$wb),
1118 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
1119 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1120class VSTQQQQLNPseudo<InstrItinClass itin>
1121 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
1122 itin, "">;
1123class VSTQQQQLNWBPseudo<InstrItinClass itin>
1124 : PseudoNLdSt<(outs GPR:$wb),
1125 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
1126 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1127
Bob Wilsonb07c1712009-10-07 21:53:04 +00001128// VST1LN : Vector Store (single element from one lane)
Bob Wilsond168cef2010-11-03 16:24:53 +00001129class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1130 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001131 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001132 (ins addrmode6:$Rn, DPR:$Vd, nohash_imm:$lane),
Bob Wilsond168cef2010-11-03 16:24:53 +00001133 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
1134 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6:$Rn)]> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001135 let Rm = 0b1111;
Owen Andersone95c9462010-11-02 21:54:45 +00001136}
Bob Wilsond168cef2010-11-03 16:24:53 +00001137class VST1QLNPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1138 : VSTQLNPseudo<IIC_VST1ln> {
1139 let Pattern = [(StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1140 addrmode6:$addr)];
1141}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001142
Bob Wilsond168cef2010-11-03 16:24:53 +00001143def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8", v8i8, truncstorei8,
1144 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001145 let Inst{7-5} = lane{2-0};
1146}
Bob Wilsond168cef2010-11-03 16:24:53 +00001147def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16", v4i16, truncstorei16,
1148 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001149 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001150 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001151}
Bob Wilsond168cef2010-11-03 16:24:53 +00001152def VST1LNd32 : VST1LN<0b1000, {?,0,?,?}, "32", v2i32, store, extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001153 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001154 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001155}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001156
Bob Wilsond168cef2010-11-03 16:24:53 +00001157def VST1LNq8Pseudo : VST1QLNPseudo<v16i8, truncstorei8, NEONvgetlaneu>;
1158def VST1LNq16Pseudo : VST1QLNPseudo<v8i16, truncstorei16, NEONvgetlaneu>;
1159def VST1LNq32Pseudo : VST1QLNPseudo<v4i32, store, extractelt>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001160
1161let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
1162
1163// ...with address register writeback:
1164class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersone95c9462010-11-02 21:54:45 +00001165 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001166 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersone95c9462010-11-02 21:54:45 +00001167 DPR:$Vd, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001168 "\\{$Vd[$lane]\\}, $Rn$Rm",
1169 "$Rn.addr = $wb", []>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001170
Owen Andersone95c9462010-11-02 21:54:45 +00001171def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8"> {
1172 let Inst{7-5} = lane{2-0};
1173}
1174def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16"> {
1175 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001176 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001177}
1178def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32"> {
1179 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001180 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001181}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001182
1183def VST1LNq8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST1lnu>;
1184def VST1LNq16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST1lnu>;
1185def VST1LNq32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST1lnu>;
Bob Wilson63c90632009-10-07 20:49:18 +00001186
Bob Wilson8a3198b2009-09-01 18:51:56 +00001187// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001188class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001189 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001190 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, nohash_imm:$lane),
1191 IIC_VST2ln, "vst2", Dt, "\\{$Vd[$lane], $src2[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001192 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001193 let Rm = 0b1111;
1194 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001195}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001196
Owen Andersonb20594f2010-11-02 22:18:18 +00001197def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8"> {
1198 let Inst{7-5} = lane{2-0};
1199}
1200def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16"> {
1201 let Inst{7-6} = lane{1-0};
1202}
1203def VST2LNd32 : VST2LN<0b1001, {?,0,0,?}, "32"> {
1204 let Inst{7} = lane{0};
1205}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001206
Evan Cheng60ff8792010-10-11 22:03:18 +00001207def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1208def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1209def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001210
Bob Wilson41315282010-03-20 20:39:53 +00001211// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001212def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16"> {
1213 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001214 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001215}
1216def VST2LNq32 : VST2LN<0b1001, {?,1,0,?}, "32"> {
1217 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001218 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001219}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001220
Evan Cheng60ff8792010-10-11 22:03:18 +00001221def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
1222def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001223
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001224// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001225class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001226 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001227 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +00001228 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +00001229 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Owen Andersonb20594f2010-11-02 22:18:18 +00001230 "$addr.addr = $wb", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001231 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001232}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001233
Owen Andersonb20594f2010-11-02 22:18:18 +00001234def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8"> {
1235 let Inst{7-5} = lane{2-0};
1236}
1237def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16"> {
1238 let Inst{7-6} = lane{1-0};
1239}
1240def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,0,?}, "32"> {
1241 let Inst{7} = lane{0};
1242}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001243
Evan Cheng60ff8792010-10-11 22:03:18 +00001244def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1245def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1246def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001247
Owen Andersonb20594f2010-11-02 22:18:18 +00001248def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16"> {
1249 let Inst{7-6} = lane{1-0};
1250}
1251def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,0,?}, "32"> {
1252 let Inst{7} = lane{0};
1253}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001254
Evan Cheng60ff8792010-10-11 22:03:18 +00001255def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
1256def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001257
Bob Wilson8a3198b2009-09-01 18:51:56 +00001258// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001259class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001260 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001261 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +00001262 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001263 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn", "", []> {
1264 let Rm = 0b1111;
Owen Andersonb20594f2010-11-02 22:18:18 +00001265}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001266
Owen Andersonb20594f2010-11-02 22:18:18 +00001267def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8"> {
1268 let Inst{7-5} = lane{2-0};
1269}
1270def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16"> {
1271 let Inst{7-6} = lane{1-0};
1272}
1273def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32"> {
1274 let Inst{7} = lane{0};
1275}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001276
Evan Cheng60ff8792010-10-11 22:03:18 +00001277def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1278def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1279def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001280
Bob Wilson41315282010-03-20 20:39:53 +00001281// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001282def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16"> {
1283 let Inst{7-6} = lane{1-0};
1284}
1285def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32"> {
1286 let Inst{7} = lane{0};
1287}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001288
Evan Cheng60ff8792010-10-11 22:03:18 +00001289def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
1290def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001291
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001292// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001293class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001294 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001295 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001296 DPR:$Vd, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001297 IIC_VST3lnu, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001298 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn$Rm",
1299 "$Rn.addr = $wb", []>;
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001300
Owen Andersonb20594f2010-11-02 22:18:18 +00001301def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8"> {
1302 let Inst{7-5} = lane{2-0};
1303}
1304def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16"> {
1305 let Inst{7-6} = lane{1-0};
1306}
1307def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32"> {
1308 let Inst{7} = lane{0};
1309}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001310
Evan Cheng60ff8792010-10-11 22:03:18 +00001311def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1312def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1313def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001314
Owen Andersonb20594f2010-11-02 22:18:18 +00001315def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16"> {
1316 let Inst{7-6} = lane{1-0};
1317}
1318def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32"> {
1319 let Inst{7} = lane{0};
1320}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001321
Evan Cheng60ff8792010-10-11 22:03:18 +00001322def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
1323def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001324
Bob Wilson8a3198b2009-09-01 18:51:56 +00001325// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001326class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001327 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001328 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00001329 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001330 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001331 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001332 let Rm = 0b1111;
1333 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001334}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001335
Owen Andersonb20594f2010-11-02 22:18:18 +00001336def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8"> {
1337 let Inst{7-5} = lane{2-0};
1338}
1339def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16"> {
1340 let Inst{7-6} = lane{1-0};
1341}
1342def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32"> {
1343 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001344 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001345}
Bob Wilson56311392009-10-09 00:01:36 +00001346
Evan Cheng60ff8792010-10-11 22:03:18 +00001347def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1348def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1349def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001350
Bob Wilson41315282010-03-20 20:39:53 +00001351// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001352def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16"> {
1353 let Inst{7-6} = lane{1-0};
1354}
1355def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32"> {
1356 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001357 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001358}
Bob Wilson56311392009-10-09 00:01:36 +00001359
Evan Cheng60ff8792010-10-11 22:03:18 +00001360def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
1361def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00001362
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001363// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001364class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001365 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001366 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001367 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001368 IIC_VST4lnu, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001369 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn$Rm",
1370 "$Rn.addr = $wb", []> {
1371 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001372}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001373
Owen Andersonb20594f2010-11-02 22:18:18 +00001374def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8"> {
1375 let Inst{7-5} = lane{2-0};
1376}
1377def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16"> {
1378 let Inst{7-6} = lane{1-0};
1379}
1380def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32"> {
1381 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001382 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001383}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001384
Evan Cheng60ff8792010-10-11 22:03:18 +00001385def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1386def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1387def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001388
Owen Andersonb20594f2010-11-02 22:18:18 +00001389def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16"> {
1390 let Inst{7-6} = lane{1-0};
1391}
1392def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32"> {
1393 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001394 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001395}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001396
Evan Cheng60ff8792010-10-11 22:03:18 +00001397def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
1398def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001399
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001400} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00001401
Bob Wilson205a5ca2009-07-08 18:11:30 +00001402
Bob Wilson5bafff32009-06-22 23:27:02 +00001403//===----------------------------------------------------------------------===//
1404// NEON pattern fragments
1405//===----------------------------------------------------------------------===//
1406
1407// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001408def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001409 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1410 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001411}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001412def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001413 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1414 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001415}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001416def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001417 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1418 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001419}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001420def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001421 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1422 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001423}]>;
1424
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00001425// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001426def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001427 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
1428 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001429}]>;
1430
Bob Wilson5bafff32009-06-22 23:27:02 +00001431// Translate lane numbers from Q registers to D subregs.
1432def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001433 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001434}]>;
1435def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001436 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001437}]>;
1438def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001439 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001440}]>;
1441
1442//===----------------------------------------------------------------------===//
1443// Instruction Classes
1444//===----------------------------------------------------------------------===//
1445
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001446// Basic 2-register operations: single-, double- and quad-register.
1447class N2VS<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1448 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1449 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +00001450 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
1451 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src),
1452 IIC_VUNAD, OpcodeStr, Dt, "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001453class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001454 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1455 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +00001456 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
1457 (ins DPR:$src), IIC_VUNAD, OpcodeStr, Dt,"$dst, $src", "",
1458 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001459class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001460 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1461 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +00001462 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
1463 (ins QPR:$src), IIC_VUNAQ, OpcodeStr, Dt,"$dst, $src", "",
1464 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001465
Bob Wilson69bfbd62010-02-17 22:42:54 +00001466// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001467class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001468 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001469 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001470 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1471 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001472 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001473 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
1474class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00001475 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001476 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001477 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1478 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001479 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001480 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
1481
Bob Wilson973a0742010-08-30 20:02:30 +00001482// Narrow 2-register operations.
1483class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1484 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1485 InstrItinClass itin, string OpcodeStr, string Dt,
1486 ValueType TyD, ValueType TyQ, SDNode OpNode>
1487 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
1488 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
1489 [(set DPR:$dst, (TyD (OpNode (TyQ QPR:$src))))]>;
1490
Bob Wilson5bafff32009-06-22 23:27:02 +00001491// Narrow 2-register intrinsics.
1492class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1493 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001494 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00001495 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001496 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001497 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001498 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>;
1499
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001500// Long 2-register operations (currently only used for VMOVL).
1501class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1502 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1503 InstrItinClass itin, string OpcodeStr, string Dt,
1504 ValueType TyQ, ValueType TyD, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001505 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001506 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001507 [(set QPR:$dst, (TyQ (OpNode (TyD DPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001508
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001509// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00001510class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001511 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2),
David Goodwin127221f2009-09-23 21:38:08 +00001512 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Evan Chengf81bf152009-11-23 21:57:23 +00001513 OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001514 "$src1 = $dst1, $src2 = $dst2", []>;
David Goodwin127221f2009-09-23 21:38:08 +00001515class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00001516 InstrItinClass itin, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001517 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001518 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001519 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001520
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001521// Basic 3-register operations: single-, double- and quad-register.
1522class N3VS<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1523 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
1524 SDNode OpNode, bit Commutable>
1525 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001526 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm,
1527 IIC_VBIND, OpcodeStr, Dt, "$dst, $src1, $src2", "", []> {
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001528 let isCommutable = Commutable;
1529}
1530
Bob Wilson5bafff32009-06-22 23:27:02 +00001531class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001532 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001533 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001534 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001535 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1536 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1537 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001538 let isCommutable = Commutable;
1539}
1540// Same as N3VD but no data type.
1541class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1542 InstrItinClass itin, string OpcodeStr,
1543 ValueType ResTy, ValueType OpTy,
1544 SDNode OpNode, bit Commutable>
1545 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001546 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001547 OpcodeStr, "$dst, $src1, $src2", "",
1548 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001549 let isCommutable = Commutable;
1550}
Johnny Chen897dd0c2010-03-27 01:03:13 +00001551
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001552class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001553 InstrItinClass itin, string OpcodeStr, string Dt,
1554 ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001555 : N3V<0, 1, op21_20, op11_8, 1, 0,
1556 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1557 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1558 [(set (Ty DPR:$dst),
1559 (Ty (ShOp (Ty DPR:$src1),
1560 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001561 let isCommutable = 0;
1562}
1563class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001564 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001565 : N3V<0, 1, op21_20, op11_8, 1, 0,
1566 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1567 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","",
1568 [(set (Ty DPR:$dst),
1569 (Ty (ShOp (Ty DPR:$src1),
1570 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001571 let isCommutable = 0;
1572}
1573
Bob Wilson5bafff32009-06-22 23:27:02 +00001574class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001575 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001576 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001577 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersone0e6dc32010-10-21 18:09:17 +00001578 (outs QPR:$Qd), (ins QPR:$Qn, QPR:$Qm), N3RegFrm, itin,
1579 OpcodeStr, Dt, "$Qd, $Qn, $Qm", "",
1580 [(set QPR:$Qd, (ResTy (OpNode (OpTy QPR:$Qn), (OpTy QPR:$Qm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001581 let isCommutable = Commutable;
1582}
1583class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1584 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001585 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00001586 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001587 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, itin,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001588 OpcodeStr, "$dst, $src1, $src2", "",
1589 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001590 let isCommutable = Commutable;
1591}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001592class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001593 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001594 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001595 : N3V<1, 1, op21_20, op11_8, 1, 0,
1596 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1597 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1598 [(set (ResTy QPR:$dst),
1599 (ResTy (ShOp (ResTy QPR:$src1),
1600 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1601 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001602 let isCommutable = 0;
1603}
Bob Wilson9abe19d2010-02-17 00:31:29 +00001604class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001605 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001606 : N3V<1, 1, op21_20, op11_8, 1, 0,
1607 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1608 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","",
1609 [(set (ResTy QPR:$dst),
1610 (ResTy (ShOp (ResTy QPR:$src1),
1611 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1612 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001613 let isCommutable = 0;
1614}
Bob Wilson5bafff32009-06-22 23:27:02 +00001615
1616// Basic 3-register intrinsics, both double- and quad-register.
1617class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001618 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001619 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001620 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001621 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
1622 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1623 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001624 let isCommutable = Commutable;
1625}
David Goodwin658ea602009-09-25 18:38:29 +00001626class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001627 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001628 : N3V<0, 1, op21_20, op11_8, 1, 0,
1629 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1630 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1631 [(set (Ty DPR:$dst),
1632 (Ty (IntOp (Ty DPR:$src1),
1633 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),
1634 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001635 let isCommutable = 0;
1636}
David Goodwin658ea602009-09-25 18:38:29 +00001637class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001638 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001639 : N3V<0, 1, op21_20, op11_8, 1, 0,
1640 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1641 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1642 [(set (Ty DPR:$dst),
1643 (Ty (IntOp (Ty DPR:$src1),
1644 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001645 let isCommutable = 0;
1646}
Owen Anderson3557d002010-10-26 20:56:57 +00001647class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1648 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00001649 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00001650 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1651 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
1652 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
1653 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00001654 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00001655}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001656
Bob Wilson5bafff32009-06-22 23:27:02 +00001657class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001658 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001659 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001660 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001661 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
1662 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1663 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001664 let isCommutable = Commutable;
1665}
David Goodwin658ea602009-09-25 18:38:29 +00001666class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001667 string OpcodeStr, string Dt,
1668 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001669 : N3V<1, 1, op21_20, op11_8, 1, 0,
1670 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1671 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1672 [(set (ResTy QPR:$dst),
1673 (ResTy (IntOp (ResTy QPR:$src1),
1674 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1675 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001676 let isCommutable = 0;
1677}
David Goodwin658ea602009-09-25 18:38:29 +00001678class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001679 string OpcodeStr, string Dt,
1680 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001681 : N3V<1, 1, op21_20, op11_8, 1, 0,
1682 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1683 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1684 [(set (ResTy QPR:$dst),
1685 (ResTy (IntOp (ResTy QPR:$src1),
1686 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1687 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001688 let isCommutable = 0;
1689}
Owen Anderson3557d002010-10-26 20:56:57 +00001690class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1691 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00001692 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00001693 : N3V<op24, op23, op21_20, op11_8, 1, op4,
1694 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
1695 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
1696 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00001697 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00001698}
Bob Wilson5bafff32009-06-22 23:27:02 +00001699
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001700// Multiply-Add/Sub operations: single-, double- and quad-register.
1701class N3VSMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1702 InstrItinClass itin, string OpcodeStr, string Dt,
1703 ValueType Ty, SDNode MulOp, SDNode OpNode>
1704 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1705 (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001706 (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), N3RegFrm, itin,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001707 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", []>;
1708
Bob Wilson5bafff32009-06-22 23:27:02 +00001709class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001710 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001711 ValueType Ty, SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001712 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00001713 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1714 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1715 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
1716 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
1717
David Goodwin658ea602009-09-25 18:38:29 +00001718class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001719 string OpcodeStr, string Dt,
1720 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001721 : N3V<0, 1, op21_20, op11_8, 1, 0,
1722 (outs DPR:$dst),
1723 (ins DPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1724 NVMulSLFrm, itin,
1725 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1726 [(set (Ty DPR:$dst),
1727 (Ty (ShOp (Ty DPR:$src1),
1728 (Ty (MulOp DPR:$src2,
1729 (Ty (NEONvduplane (Ty DPR_VFP2:$src3),
1730 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001731class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001732 string OpcodeStr, string Dt,
1733 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001734 : N3V<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00001735 (outs DPR:$Vd),
1736 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001737 NVMulSLFrm, itin,
Owen Anderson18341e92010-10-22 18:54:37 +00001738 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
1739 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001740 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00001741 (Ty (MulOp DPR:$Vn,
1742 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001743 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001744
Bob Wilson5bafff32009-06-22 23:27:02 +00001745class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001746 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
David Goodwin658ea602009-09-25 18:38:29 +00001747 SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001748 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00001749 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1750 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1751 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
1752 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001753class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001754 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001755 SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001756 : N3V<1, 1, op21_20, op11_8, 1, 0,
1757 (outs QPR:$dst),
1758 (ins QPR:$src1, QPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1759 NVMulSLFrm, itin,
1760 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1761 [(set (ResTy QPR:$dst),
1762 (ResTy (ShOp (ResTy QPR:$src1),
1763 (ResTy (MulOp QPR:$src2,
1764 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1765 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001766class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001767 string OpcodeStr, string Dt,
1768 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001769 SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001770 : N3V<1, 1, op21_20, op11_8, 1, 0,
1771 (outs QPR:$dst),
1772 (ins QPR:$src1, QPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1773 NVMulSLFrm, itin,
1774 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1775 [(set (ResTy QPR:$dst),
1776 (ResTy (ShOp (ResTy QPR:$src1),
1777 (ResTy (MulOp QPR:$src2,
1778 (ResTy (NEONvduplane (OpTy DPR_8:$src3),
1779 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001780
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001781// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
1782class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1783 InstrItinClass itin, string OpcodeStr, string Dt,
1784 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
1785 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00001786 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1787 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1788 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
1789 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001790class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1791 InstrItinClass itin, string OpcodeStr, string Dt,
1792 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
1793 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00001794 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1795 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1796 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
1797 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001798
Bob Wilson5bafff32009-06-22 23:27:02 +00001799// Neon 3-argument intrinsics, both double- and quad-register.
1800// The destination register is also used as the first source operand register.
1801class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001802 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001803 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001804 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001805 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001806 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001807 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1),
1808 (OpTy DPR:$src2), (OpTy DPR:$src3))))]>;
1809class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001810 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001811 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001812 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001813 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001814 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001815 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1),
1816 (OpTy QPR:$src2), (OpTy QPR:$src3))))]>;
1817
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001818// Long Multiply-Add/Sub operations.
1819class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1820 InstrItinClass itin, string OpcodeStr, string Dt,
1821 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1822 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00001823 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1824 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1825 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
1826 (TyQ (MulOp (TyD DPR:$Vn),
1827 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001828class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
1829 InstrItinClass itin, string OpcodeStr, string Dt,
1830 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1831 : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$dst),
1832 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1833 NVMulSLFrm, itin,
1834 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1835 [(set QPR:$dst,
1836 (OpNode (TyQ QPR:$src1),
1837 (TyQ (MulOp (TyD DPR:$src2),
1838 (TyD (NEONvduplane (TyD DPR_VFP2:$src3),
1839 imm:$lane))))))]>;
1840class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1841 InstrItinClass itin, string OpcodeStr, string Dt,
1842 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1843 : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$dst),
1844 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1845 NVMulSLFrm, itin,
1846 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1847 [(set QPR:$dst,
1848 (OpNode (TyQ QPR:$src1),
1849 (TyQ (MulOp (TyD DPR:$src2),
1850 (TyD (NEONvduplane (TyD DPR_8:$src3),
1851 imm:$lane))))))]>;
1852
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001853// Long Intrinsic-Op vector operations with explicit extend (VABAL).
1854class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1855 InstrItinClass itin, string OpcodeStr, string Dt,
1856 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
1857 SDNode OpNode>
1858 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00001859 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1860 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1861 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
1862 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
1863 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001864
Bob Wilson5bafff32009-06-22 23:27:02 +00001865// Neon Long 3-argument intrinsic. The destination register is
1866// a quad-register and is also used as the first source operand register.
1867class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001868 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001869 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001870 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00001871 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1872 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1873 [(set QPR:$Vd,
1874 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001875class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001876 string OpcodeStr, string Dt,
1877 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001878 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1879 (outs QPR:$dst),
1880 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1881 NVMulSLFrm, itin,
1882 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1883 [(set (ResTy QPR:$dst),
1884 (ResTy (IntOp (ResTy QPR:$src1),
1885 (OpTy DPR:$src2),
1886 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1887 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001888class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1889 InstrItinClass itin, string OpcodeStr, string Dt,
1890 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001891 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1892 (outs QPR:$dst),
1893 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1894 NVMulSLFrm, itin,
1895 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1896 [(set (ResTy QPR:$dst),
1897 (ResTy (IntOp (ResTy QPR:$src1),
1898 (OpTy DPR:$src2),
1899 (OpTy (NEONvduplane (OpTy DPR_8:$src3),
1900 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001901
Bob Wilson5bafff32009-06-22 23:27:02 +00001902// Narrowing 3-register intrinsics.
1903class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001904 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00001905 Intrinsic IntOp, bit Commutable>
1906 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001907 (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINi4D,
Evan Chengf81bf152009-11-23 21:57:23 +00001908 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001909 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> {
1910 let isCommutable = Commutable;
1911}
1912
Bob Wilson04d6c282010-08-29 05:57:34 +00001913// Long 3-register operations.
1914class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1915 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001916 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
1917 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1918 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
1919 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1920 [(set QPR:$dst, (TyQ (OpNode (TyD DPR:$src1), (TyD DPR:$src2))))]> {
1921 let isCommutable = Commutable;
1922}
1923class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
1924 InstrItinClass itin, string OpcodeStr, string Dt,
1925 ValueType TyQ, ValueType TyD, SDNode OpNode>
1926 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1927 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1928 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1929 [(set QPR:$dst,
1930 (TyQ (OpNode (TyD DPR:$src1),
1931 (TyD (NEONvduplane (TyD DPR_VFP2:$src2),imm:$lane)))))]>;
1932class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1933 InstrItinClass itin, string OpcodeStr, string Dt,
1934 ValueType TyQ, ValueType TyD, SDNode OpNode>
1935 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1936 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1937 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1938 [(set QPR:$dst,
1939 (TyQ (OpNode (TyD DPR:$src1),
1940 (TyD (NEONvduplane (TyD DPR_8:$src2), imm:$lane)))))]>;
1941
1942// Long 3-register operations with explicitly extended operands.
1943class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1944 InstrItinClass itin, string OpcodeStr, string Dt,
1945 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
1946 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00001947 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersone0e6dc32010-10-21 18:09:17 +00001948 (outs QPR:$Qd), (ins DPR:$Dn, DPR:$Dm), N3RegFrm, itin,
1949 OpcodeStr, Dt, "$Qd, $Dn, $Dm", "",
1950 [(set QPR:$Qd, (OpNode (TyQ (ExtOp (TyD DPR:$Dn))),
1951 (TyQ (ExtOp (TyD DPR:$Dm)))))]> {
1952 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00001953}
1954
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001955// Long 3-register intrinsics with explicit extend (VABDL).
1956class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1957 InstrItinClass itin, string OpcodeStr, string Dt,
1958 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
1959 bit Commutable>
1960 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1961 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
1962 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1963 [(set QPR:$dst, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$src1),
1964 (TyD DPR:$src2))))))]> {
1965 let isCommutable = Commutable;
1966}
1967
Bob Wilson5bafff32009-06-22 23:27:02 +00001968// Long 3-register intrinsics.
1969class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001970 InstrItinClass itin, string OpcodeStr, string Dt,
1971 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001972 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001973 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001974 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001975 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> {
1976 let isCommutable = Commutable;
1977}
David Goodwin658ea602009-09-25 18:38:29 +00001978class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001979 string OpcodeStr, string Dt,
1980 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001981 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1982 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1983 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1984 [(set (ResTy QPR:$dst),
1985 (ResTy (IntOp (OpTy DPR:$src1),
1986 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1987 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001988class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1989 InstrItinClass itin, string OpcodeStr, string Dt,
1990 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001991 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1992 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1993 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1994 [(set (ResTy QPR:$dst),
1995 (ResTy (IntOp (OpTy DPR:$src1),
1996 (OpTy (NEONvduplane (OpTy DPR_8:$src2),
1997 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001998
Bob Wilson04d6c282010-08-29 05:57:34 +00001999// Wide 3-register operations.
2000class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2001 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
2002 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002003 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9d505592010-10-21 18:20:25 +00002004 (outs QPR:$Qd), (ins QPR:$Qn, DPR:$Dm), N3RegFrm, IIC_VSUBiD,
2005 OpcodeStr, Dt, "$Qd, $Qn, $Dm", "",
2006 [(set QPR:$Qd, (OpNode (TyQ QPR:$Qn),
2007 (TyQ (ExtOp (TyD DPR:$Dm)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002008 let isCommutable = Commutable;
2009}
2010
2011// Pairwise long 2-register intrinsics, both double- and quad-register.
2012class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002013 bits<2> op17_16, bits<5> op11_7, bit op4,
2014 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002015 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2016 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00002017 (ins DPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002018 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
2019class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002020 bits<2> op17_16, bits<5> op11_7, bit op4,
2021 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002022 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2023 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00002024 (ins QPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002025 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
2026
2027// Pairwise long 2-register accumulate intrinsics,
2028// both double- and quad-register.
2029// The destination register is also used as the first source operand register.
2030class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002031 bits<2> op17_16, bits<5> op11_7, bit op4,
2032 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002033 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2034 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002035 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
2036 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2037 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002038class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002039 bits<2> op17_16, bits<5> op11_7, bit op4,
2040 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002041 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2042 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002043 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
2044 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2045 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002046
2047// Shift by immediate,
2048// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002049class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002050 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002051 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002052 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002053 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002054 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002055 [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002056class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002057 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002058 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002059 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002060 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002061 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002062 [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>;
2063
Johnny Chen6c8648b2010-03-17 23:26:50 +00002064// Long shift by immediate.
2065class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
2066 string OpcodeStr, string Dt,
2067 ValueType ResTy, ValueType OpTy, SDNode OpNode>
2068 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002069 (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), N2RegVShLFrm,
Johnny Chenfa80bec2010-03-25 20:39:04 +00002070 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Johnny Chen6c8648b2010-03-17 23:26:50 +00002071 [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src),
2072 (i32 imm:$SIMM))))]>;
2073
Bob Wilson5bafff32009-06-22 23:27:02 +00002074// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00002075class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002076 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002077 ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002078 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002079 (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), N2RegVShRFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002080 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002081 [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src),
2082 (i32 imm:$SIMM))))]>;
2083
2084// Shift right by immediate and accumulate,
2085// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002086class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002087 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002088 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
2089 (ins DPR:$src1, DPR:$Vm, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
2090 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2091 [(set DPR:$Vd, (Ty (add DPR:$src1,
2092 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002093class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002094 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002095 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
2096 (ins QPR:$src1, QPR:$Vm, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
2097 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2098 [(set QPR:$Vd, (Ty (add QPR:$src1,
2099 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002100
2101// Shift by immediate and insert,
2102// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002103class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002104 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002105 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
2106 (ins DPR:$src1, DPR:$Vm, i32imm:$SIMM), f, IIC_VSHLiD,
2107 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2108 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002109class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002110 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002111 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
2112 (ins QPR:$src1, QPR:$Vm, i32imm:$SIMM), f, IIC_VSHLiQ,
2113 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2114 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002115
2116// Convert, with fractional bits immediate,
2117// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002118class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002119 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002120 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002121 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002122 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2123 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2124 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002125class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002126 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002127 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002128 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002129 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2130 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2131 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002132
2133//===----------------------------------------------------------------------===//
2134// Multiclasses
2135//===----------------------------------------------------------------------===//
2136
Bob Wilson916ac5b2009-10-03 04:44:16 +00002137// Abbreviations used in multiclass suffixes:
2138// Q = quarter int (8 bit) elements
2139// H = half int (16 bit) elements
2140// S = single int (32 bit) elements
2141// D = double int (64 bit) elements
2142
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002143// Neon 2-register vector operations -- for disassembly only.
2144
2145// First with only element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00002146multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2147 bits<5> op11_7, bit op4, string opc, string Dt,
2148 string asm> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002149 // 64-bit vector types.
2150 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
2151 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00002152 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002153 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
2154 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00002155 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002156 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
2157 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00002158 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002159 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
2160 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
2161 opc, "f32", asm, "", []> {
2162 let Inst{10} = 1; // overwrite F = 1
2163 }
2164
2165 // 128-bit vector types.
2166 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
2167 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00002168 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002169 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
2170 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00002171 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002172 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
2173 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00002174 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002175 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
2176 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
2177 opc, "f32", asm, "", []> {
2178 let Inst{10} = 1; // overwrite F = 1
2179 }
2180}
2181
Bob Wilson5bafff32009-06-22 23:27:02 +00002182// Neon 3-register vector operations.
2183
2184// First with only element sizes of 8, 16 and 32 bits:
2185multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002186 InstrItinClass itinD16, InstrItinClass itinD32,
2187 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002188 string OpcodeStr, string Dt,
2189 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002190 // 64-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00002191 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002192 OpcodeStr, !strconcat(Dt, "8"),
2193 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002194 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002195 OpcodeStr, !strconcat(Dt, "16"),
2196 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002197 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002198 OpcodeStr, !strconcat(Dt, "32"),
2199 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002200
2201 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00002202 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002203 OpcodeStr, !strconcat(Dt, "8"),
2204 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002205 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002206 OpcodeStr, !strconcat(Dt, "16"),
2207 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002208 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002209 OpcodeStr, !strconcat(Dt, "32"),
2210 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002211}
2212
Evan Chengf81bf152009-11-23 21:57:23 +00002213multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
2214 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
2215 v4i16, ShOp>;
2216 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002217 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002218 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00002219 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002220 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002221 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002222}
2223
Bob Wilson5bafff32009-06-22 23:27:02 +00002224// ....then also with element size 64 bits:
2225multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002226 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002227 string OpcodeStr, string Dt,
2228 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00002229 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002230 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00002231 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00002232 OpcodeStr, !strconcat(Dt, "64"),
2233 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002234 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002235 OpcodeStr, !strconcat(Dt, "64"),
2236 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002237}
2238
2239
Bob Wilson973a0742010-08-30 20:02:30 +00002240// Neon Narrowing 2-register vector operations,
2241// source operand element sizes of 16, 32 and 64 bits:
2242multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2243 bits<5> op11_7, bit op6, bit op4,
2244 InstrItinClass itin, string OpcodeStr, string Dt,
2245 SDNode OpNode> {
2246 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2247 itin, OpcodeStr, !strconcat(Dt, "16"),
2248 v8i8, v8i16, OpNode>;
2249 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2250 itin, OpcodeStr, !strconcat(Dt, "32"),
2251 v4i16, v4i32, OpNode>;
2252 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2253 itin, OpcodeStr, !strconcat(Dt, "64"),
2254 v2i32, v2i64, OpNode>;
2255}
2256
Bob Wilson5bafff32009-06-22 23:27:02 +00002257// Neon Narrowing 2-register vector intrinsics,
2258// source operand element sizes of 16, 32 and 64 bits:
2259multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00002260 bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002261 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002262 Intrinsic IntOp> {
2263 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002264 itin, OpcodeStr, !strconcat(Dt, "16"),
2265 v8i8, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002266 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002267 itin, OpcodeStr, !strconcat(Dt, "32"),
2268 v4i16, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002269 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002270 itin, OpcodeStr, !strconcat(Dt, "64"),
2271 v2i32, v2i64, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002272}
2273
2274
2275// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
2276// source operand element sizes of 16, 32 and 64 bits:
Bob Wilsonb31a11b2010-08-20 04:54:02 +00002277multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
2278 string OpcodeStr, string Dt, SDNode OpNode> {
2279 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2280 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
2281 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2282 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2283 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2284 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002285}
2286
2287
2288// Neon 3-register vector intrinsics.
2289
2290// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002291multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002292 InstrItinClass itinD16, InstrItinClass itinD32,
2293 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002294 string OpcodeStr, string Dt,
2295 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002296 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002297 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002298 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002299 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002300 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002301 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002302 v2i32, v2i32, IntOp, Commutable>;
2303
2304 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002305 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002306 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002307 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002308 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002309 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002310 v4i32, v4i32, IntOp, Commutable>;
2311}
Owen Anderson3557d002010-10-26 20:56:57 +00002312multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2313 InstrItinClass itinD16, InstrItinClass itinD32,
2314 InstrItinClass itinQ16, InstrItinClass itinQ32,
2315 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002316 Intrinsic IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002317 // 64-bit vector types.
2318 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
2319 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002320 v4i16, v4i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002321 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
2322 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002323 v2i32, v2i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002324
2325 // 128-bit vector types.
2326 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
2327 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002328 v8i16, v8i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002329 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
2330 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002331 v4i32, v4i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002332}
Bob Wilson5bafff32009-06-22 23:27:02 +00002333
David Goodwin658ea602009-09-25 18:38:29 +00002334multiclass N3VIntSL_HS<bits<4> op11_8,
2335 InstrItinClass itinD16, InstrItinClass itinD32,
2336 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002337 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00002338 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002339 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002340 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002341 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002342 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002343 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002344 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002345 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002346}
2347
Bob Wilson5bafff32009-06-22 23:27:02 +00002348// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002349multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002350 InstrItinClass itinD16, InstrItinClass itinD32,
2351 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002352 string OpcodeStr, string Dt,
2353 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002354 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002355 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002356 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002357 OpcodeStr, !strconcat(Dt, "8"),
2358 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002359 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002360 OpcodeStr, !strconcat(Dt, "8"),
2361 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002362}
Owen Anderson3557d002010-10-26 20:56:57 +00002363multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2364 InstrItinClass itinD16, InstrItinClass itinD32,
2365 InstrItinClass itinQ16, InstrItinClass itinQ32,
2366 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002367 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002368 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002369 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002370 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
2371 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002372 v8i8, v8i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002373 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
2374 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002375 v16i8, v16i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002376}
2377
Bob Wilson5bafff32009-06-22 23:27:02 +00002378
2379// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002380multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002381 InstrItinClass itinD16, InstrItinClass itinD32,
2382 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002383 string OpcodeStr, string Dt,
2384 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002385 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002386 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002387 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002388 OpcodeStr, !strconcat(Dt, "64"),
2389 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002390 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002391 OpcodeStr, !strconcat(Dt, "64"),
2392 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002393}
Owen Anderson3557d002010-10-26 20:56:57 +00002394multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2395 InstrItinClass itinD16, InstrItinClass itinD32,
2396 InstrItinClass itinQ16, InstrItinClass itinQ32,
2397 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002398 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002399 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002400 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002401 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
2402 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002403 v1i64, v1i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002404 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
2405 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002406 v2i64, v2i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002407}
Bob Wilson5bafff32009-06-22 23:27:02 +00002408
Bob Wilson5bafff32009-06-22 23:27:02 +00002409// Neon Narrowing 3-register vector intrinsics,
2410// source operand element sizes of 16, 32 and 64 bits:
2411multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002412 string OpcodeStr, string Dt,
2413 Intrinsic IntOp, bit Commutable = 0> {
2414 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
2415 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002416 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002417 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
2418 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002419 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002420 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
2421 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002422 v2i32, v2i64, IntOp, Commutable>;
2423}
2424
2425
Bob Wilson04d6c282010-08-29 05:57:34 +00002426// Neon Long 3-register vector operations.
2427
2428multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2429 InstrItinClass itin16, InstrItinClass itin32,
2430 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002431 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00002432 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
2433 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002434 v8i16, v8i8, OpNode, Commutable>;
2435 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
2436 OpcodeStr, !strconcat(Dt, "16"),
2437 v4i32, v4i16, OpNode, Commutable>;
2438 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
2439 OpcodeStr, !strconcat(Dt, "32"),
2440 v2i64, v2i32, OpNode, Commutable>;
2441}
2442
2443multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
2444 InstrItinClass itin, string OpcodeStr, string Dt,
2445 SDNode OpNode> {
2446 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
2447 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2448 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
2449 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2450}
2451
2452multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2453 InstrItinClass itin16, InstrItinClass itin32,
2454 string OpcodeStr, string Dt,
2455 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2456 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
2457 OpcodeStr, !strconcat(Dt, "8"),
2458 v8i16, v8i8, OpNode, ExtOp, Commutable>;
2459 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
2460 OpcodeStr, !strconcat(Dt, "16"),
2461 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2462 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
2463 OpcodeStr, !strconcat(Dt, "32"),
2464 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00002465}
2466
Bob Wilson5bafff32009-06-22 23:27:02 +00002467// Neon Long 3-register vector intrinsics.
2468
2469// First with only element sizes of 16 and 32 bits:
2470multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002471 InstrItinClass itin16, InstrItinClass itin32,
2472 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002473 Intrinsic IntOp, bit Commutable = 0> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002474 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002475 OpcodeStr, !strconcat(Dt, "16"),
2476 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002477 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002478 OpcodeStr, !strconcat(Dt, "32"),
2479 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002480}
2481
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002482multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002483 InstrItinClass itin, string OpcodeStr, string Dt,
2484 Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002485 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002486 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002487 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002488 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002489}
2490
Bob Wilson5bafff32009-06-22 23:27:02 +00002491// ....then also with element size of 8 bits:
2492multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002493 InstrItinClass itin16, InstrItinClass itin32,
2494 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002495 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002496 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002497 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002498 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002499 OpcodeStr, !strconcat(Dt, "8"),
2500 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002501}
2502
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002503// ....with explicit extend (VABDL).
2504multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2505 InstrItinClass itin, string OpcodeStr, string Dt,
2506 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
2507 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
2508 OpcodeStr, !strconcat(Dt, "8"),
2509 v8i16, v8i8, IntOp, ExtOp, Commutable>;
2510 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
2511 OpcodeStr, !strconcat(Dt, "16"),
2512 v4i32, v4i16, IntOp, ExtOp, Commutable>;
2513 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
2514 OpcodeStr, !strconcat(Dt, "32"),
2515 v2i64, v2i32, IntOp, ExtOp, Commutable>;
2516}
2517
Bob Wilson5bafff32009-06-22 23:27:02 +00002518
2519// Neon Wide 3-register vector intrinsics,
2520// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00002521multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2522 string OpcodeStr, string Dt,
2523 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2524 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
2525 OpcodeStr, !strconcat(Dt, "8"),
2526 v8i16, v8i8, OpNode, ExtOp, Commutable>;
2527 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
2528 OpcodeStr, !strconcat(Dt, "16"),
2529 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2530 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
2531 OpcodeStr, !strconcat(Dt, "32"),
2532 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002533}
2534
2535
2536// Neon Multiply-Op vector operations,
2537// element sizes of 8, 16 and 32 bits:
2538multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00002539 InstrItinClass itinD16, InstrItinClass itinD32,
2540 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002541 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002542 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002543 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002544 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002545 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002546 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002547 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002548 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002549
2550 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002551 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002552 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002553 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002554 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002555 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002556 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002557}
2558
David Goodwin658ea602009-09-25 18:38:29 +00002559multiclass N3VMulOpSL_HS<bits<4> op11_8,
2560 InstrItinClass itinD16, InstrItinClass itinD32,
2561 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002562 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002563 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002564 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002565 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002566 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002567 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002568 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
2569 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002570 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002571 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
2572 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002573}
Bob Wilson5bafff32009-06-22 23:27:02 +00002574
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002575// Neon Intrinsic-Op vector operations,
2576// element sizes of 8, 16 and 32 bits:
2577multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2578 InstrItinClass itinD, InstrItinClass itinQ,
2579 string OpcodeStr, string Dt, Intrinsic IntOp,
2580 SDNode OpNode> {
2581 // 64-bit vector types.
2582 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
2583 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
2584 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
2585 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
2586 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
2587 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
2588
2589 // 128-bit vector types.
2590 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
2591 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
2592 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
2593 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
2594 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
2595 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
2596}
2597
Bob Wilson5bafff32009-06-22 23:27:02 +00002598// Neon 3-argument intrinsics,
2599// element sizes of 8, 16 and 32 bits:
2600multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002601 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002602 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002603 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002604 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002605 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002606 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002607 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002608 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002609 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002610
2611 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002612 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002613 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002614 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002615 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002616 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002617 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002618}
2619
2620
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002621// Neon Long Multiply-Op vector operations,
2622// element sizes of 8, 16 and 32 bits:
2623multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2624 InstrItinClass itin16, InstrItinClass itin32,
2625 string OpcodeStr, string Dt, SDNode MulOp,
2626 SDNode OpNode> {
2627 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
2628 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
2629 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
2630 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
2631 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
2632 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2633}
2634
2635multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
2636 string Dt, SDNode MulOp, SDNode OpNode> {
2637 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
2638 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
2639 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
2640 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2641}
2642
2643
Bob Wilson5bafff32009-06-22 23:27:02 +00002644// Neon Long 3-argument intrinsics.
2645
2646// First with only element sizes of 16 and 32 bits:
2647multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00002648 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002649 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00002650 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002651 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00002652 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002653 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002654}
2655
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002656multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002657 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002658 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00002659 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002660 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002661 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002662}
2663
Bob Wilson5bafff32009-06-22 23:27:02 +00002664// ....then also with element size of 8 bits:
2665multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00002666 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002667 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00002668 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
2669 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002670 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002671}
2672
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002673// ....with explicit extend (VABAL).
2674multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2675 InstrItinClass itin, string OpcodeStr, string Dt,
2676 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
2677 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
2678 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
2679 IntOp, ExtOp, OpNode>;
2680 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
2681 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
2682 IntOp, ExtOp, OpNode>;
2683 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
2684 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
2685 IntOp, ExtOp, OpNode>;
2686}
2687
Bob Wilson5bafff32009-06-22 23:27:02 +00002688
2689// Neon 2-register vector intrinsics,
2690// element sizes of 8, 16 and 32 bits:
2691multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00002692 bits<5> op11_7, bit op4,
2693 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002694 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002695 // 64-bit vector types.
2696 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002697 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002698 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002699 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002700 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002701 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002702
2703 // 128-bit vector types.
2704 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002705 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002706 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002707 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002708 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002709 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002710}
2711
2712
2713// Neon Pairwise long 2-register intrinsics,
2714// element sizes of 8, 16 and 32 bits:
2715multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2716 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002717 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002718 // 64-bit vector types.
2719 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002720 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002721 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002722 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002723 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002724 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002725
2726 // 128-bit vector types.
2727 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002728 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002729 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002730 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002731 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002732 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002733}
2734
2735
2736// Neon Pairwise long 2-register accumulate intrinsics,
2737// element sizes of 8, 16 and 32 bits:
2738multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2739 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002740 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002741 // 64-bit vector types.
2742 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002743 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002744 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002745 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002746 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002747 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002748
2749 // 128-bit vector types.
2750 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002751 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002752 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002753 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002754 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002755 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002756}
2757
2758
2759// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002760// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00002761// element sizes of 8, 16, 32 and 64 bits:
2762multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002763 InstrItinClass itin, string OpcodeStr, string Dt,
2764 SDNode OpNode, Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002765 // 64-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00002766 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002767 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002768 let Inst{21-19} = 0b001; // imm6 = 001xxx
2769 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002770 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002771 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002772 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2773 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002774 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002775 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002776 let Inst{21} = 0b1; // imm6 = 1xxxxx
2777 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002778 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002779 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00002780 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002781
2782 // 128-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00002783 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002784 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002785 let Inst{21-19} = 0b001; // imm6 = 001xxx
2786 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002787 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002788 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002789 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2790 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002791 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002792 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002793 let Inst{21} = 0b1; // imm6 = 1xxxxx
2794 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002795 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002796 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00002797 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002798}
2799
Bob Wilson5bafff32009-06-22 23:27:02 +00002800// Neon Shift-Accumulate vector operations,
2801// element sizes of 8, 16, 32 and 64 bits:
2802multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002803 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002804 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002805 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002806 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002807 let Inst{21-19} = 0b001; // imm6 = 001xxx
2808 }
2809 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002810 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002811 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2812 }
2813 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002814 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002815 let Inst{21} = 0b1; // imm6 = 1xxxxx
2816 }
2817 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002818 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002819 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002820
2821 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002822 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002823 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002824 let Inst{21-19} = 0b001; // imm6 = 001xxx
2825 }
2826 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002827 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002828 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2829 }
2830 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002831 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002832 let Inst{21} = 0b1; // imm6 = 1xxxxx
2833 }
2834 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002835 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002836 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002837}
2838
2839
2840// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002841// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00002842// element sizes of 8, 16, 32 and 64 bits:
2843multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002844 string OpcodeStr, SDNode ShOp,
2845 Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002846 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002847 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002848 f, OpcodeStr, "8", v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002849 let Inst{21-19} = 0b001; // imm6 = 001xxx
2850 }
2851 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002852 f, OpcodeStr, "16", v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002853 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2854 }
2855 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002856 f, OpcodeStr, "32", v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002857 let Inst{21} = 0b1; // imm6 = 1xxxxx
2858 }
2859 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002860 f, OpcodeStr, "64", v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002861 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002862
2863 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002864 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002865 f, OpcodeStr, "8", v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002866 let Inst{21-19} = 0b001; // imm6 = 001xxx
2867 }
2868 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002869 f, OpcodeStr, "16", v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002870 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2871 }
2872 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002873 f, OpcodeStr, "32", v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002874 let Inst{21} = 0b1; // imm6 = 1xxxxx
2875 }
2876 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002877 f, OpcodeStr, "64", v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002878 // imm6 = xxxxxx
2879}
2880
2881// Neon Shift Long operations,
2882// element sizes of 8, 16, 32 bits:
2883multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00002884 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002885 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002886 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002887 let Inst{21-19} = 0b001; // imm6 = 001xxx
2888 }
2889 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002890 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002891 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2892 }
2893 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002894 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002895 let Inst{21} = 0b1; // imm6 = 1xxxxx
2896 }
2897}
2898
2899// Neon Shift Narrow operations,
2900// element sizes of 16, 32, 64 bits:
2901multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00002902 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00002903 SDNode OpNode> {
2904 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002905 OpcodeStr, !strconcat(Dt, "16"), v8i8, v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002906 let Inst{21-19} = 0b001; // imm6 = 001xxx
2907 }
2908 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002909 OpcodeStr, !strconcat(Dt, "32"), v4i16, v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002910 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2911 }
2912 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002913 OpcodeStr, !strconcat(Dt, "64"), v2i32, v2i64, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002914 let Inst{21} = 0b1; // imm6 = 1xxxxx
2915 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002916}
2917
2918//===----------------------------------------------------------------------===//
2919// Instruction Definitions.
2920//===----------------------------------------------------------------------===//
2921
2922// Vector Add Operations.
2923
2924// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00002925defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00002926 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002927def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002928 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002929def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002930 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002931// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002932defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
2933 "vaddl", "s", add, sext, 1>;
2934defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
2935 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002936// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00002937defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
2938defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002939// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002940defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
2941 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2942 "vhadd", "s", int_arm_neon_vhadds, 1>;
2943defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
2944 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2945 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002946// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002947defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
2948 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2949 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
2950defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
2951 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2952 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002953// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002954defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
2955 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2956 "vqadd", "s", int_arm_neon_vqadds, 1>;
2957defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
2958 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2959 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002960// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002961defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
2962 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002963// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002964defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
2965 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002966
2967// Vector Multiply Operations.
2968
2969// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00002970defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002971 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002972def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
2973 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
2974def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
2975 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00002976def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00002977 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00002978def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00002979 v4f32, v4f32, fmul, 1>;
2980defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
2981def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
2982def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
2983 v2f32, fmul>;
2984
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002985def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
2986 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
2987 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
2988 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002989 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002990 (SubReg_i16_lane imm:$lane)))>;
2991def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
2992 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
2993 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
2994 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002995 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002996 (SubReg_i32_lane imm:$lane)))>;
2997def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
2998 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
2999 (v4f32 (VMULslfq (v4f32 QPR:$src1),
3000 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003001 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003002 (SubReg_i32_lane imm:$lane)))>;
3003
Bob Wilson5bafff32009-06-22 23:27:02 +00003004// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003005defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
David Goodwin658ea602009-09-25 18:38:29 +00003006 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003007 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003008defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
3009 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003010 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003011def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003012 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3013 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003014 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
3015 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003016 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003017 (SubReg_i16_lane imm:$lane)))>;
3018def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003019 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3020 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003021 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
3022 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003023 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003024 (SubReg_i32_lane imm:$lane)))>;
3025
Bob Wilson5bafff32009-06-22 23:27:02 +00003026// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003027defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
3028 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003029 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003030defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
3031 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003032 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003033def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003034 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3035 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003036 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
3037 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003038 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003039 (SubReg_i16_lane imm:$lane)))>;
3040def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003041 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3042 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003043 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
3044 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003045 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003046 (SubReg_i32_lane imm:$lane)))>;
3047
Bob Wilson5bafff32009-06-22 23:27:02 +00003048// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003049defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3050 "vmull", "s", NEONvmulls, 1>;
3051defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3052 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003053def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00003054 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003055defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
3056defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003057
Bob Wilson5bafff32009-06-22 23:27:02 +00003058// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003059defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
3060 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
3061defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
3062 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003063
3064// Vector Multiply-Accumulate and Multiply-Subtract Operations.
3065
3066// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00003067defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003068 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3069def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003070 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00003071def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003072 v4f32, fmul, fadd>;
David Goodwin658ea602009-09-25 18:38:29 +00003073defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003074 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3075def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003076 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00003077def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003078 v4f32, v2f32, fmul, fadd>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003079
3080def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003081 (mul (v8i16 QPR:$src2),
3082 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3083 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003084 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003085 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003086 (SubReg_i16_lane imm:$lane)))>;
3087
3088def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003089 (mul (v4i32 QPR:$src2),
3090 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3091 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003092 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003093 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003094 (SubReg_i32_lane imm:$lane)))>;
3095
3096def : Pat<(v4f32 (fadd (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003097 (fmul (v4f32 QPR:$src2),
3098 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003099 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
3100 (v4f32 QPR:$src2),
3101 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003102 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003103 (SubReg_i32_lane imm:$lane)))>;
3104
Bob Wilson5bafff32009-06-22 23:27:02 +00003105// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003106defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3107 "vmlal", "s", NEONvmulls, add>;
3108defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3109 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003110
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003111defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
3112defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003113
Bob Wilson5bafff32009-06-22 23:27:02 +00003114// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003115defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003116 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00003117defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003118
Bob Wilson5bafff32009-06-22 23:27:02 +00003119// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00003120defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003121 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3122def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003123 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00003124def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003125 v4f32, fmul, fsub>;
David Goodwin658ea602009-09-25 18:38:29 +00003126defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003127 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3128def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003129 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00003130def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003131 v4f32, v2f32, fmul, fsub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003132
3133def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003134 (mul (v8i16 QPR:$src2),
3135 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3136 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003137 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003138 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003139 (SubReg_i16_lane imm:$lane)))>;
3140
3141def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003142 (mul (v4i32 QPR:$src2),
3143 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3144 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003145 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003146 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003147 (SubReg_i32_lane imm:$lane)))>;
3148
3149def : Pat<(v4f32 (fsub (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003150 (fmul (v4f32 QPR:$src2),
3151 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
3152 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003153 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003154 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003155 (SubReg_i32_lane imm:$lane)))>;
3156
Bob Wilson5bafff32009-06-22 23:27:02 +00003157// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003158defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3159 "vmlsl", "s", NEONvmulls, sub>;
3160defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3161 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003162
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003163defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
3164defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003165
Bob Wilson5bafff32009-06-22 23:27:02 +00003166// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003167defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003168 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00003169defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003170
3171// Vector Subtract Operations.
3172
3173// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003174defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003175 "vsub", "i", sub, 0>;
3176def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003177 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003178def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003179 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003180// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003181defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3182 "vsubl", "s", sub, sext, 0>;
3183defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3184 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003185// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003186defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
3187defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003188// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003189defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003190 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003191 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003192defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003193 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003194 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003195// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003196defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003197 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003198 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003199defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003200 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003201 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003202// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003203defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
3204 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003205// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003206defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
3207 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003208
3209// Vector Comparisons.
3210
3211// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003212defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3213 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003214def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003215 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003216def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003217 NEONvceq, 1>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003218// For disassembly only.
Johnny Chen363ac582010-02-23 01:42:58 +00003219defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Bob Wilson8c605c62010-06-25 20:54:44 +00003220 "$dst, $src, #0">;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003221
Bob Wilson5bafff32009-06-22 23:27:02 +00003222// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003223defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3224 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
3225defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3226 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00003227def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
3228 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003229def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003230 NEONvcge, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00003231// For disassembly only.
Owen Anderson10c15e52010-10-25 17:49:32 +00003232// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen363ac582010-02-23 01:42:58 +00003233defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
3234 "$dst, $src, #0">;
3235// For disassembly only.
Owen Anderson4fe20bb2010-10-25 17:33:02 +00003236// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen363ac582010-02-23 01:42:58 +00003237defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
3238 "$dst, $src, #0">;
3239
Bob Wilson5bafff32009-06-22 23:27:02 +00003240// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003241defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3242 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
3243defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3244 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003245def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003246 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003247def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003248 NEONvcgt, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00003249// For disassembly only.
Owen Andersond0c5b612010-10-25 18:03:59 +00003250// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen363ac582010-02-23 01:42:58 +00003251defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
3252 "$dst, $src, #0">;
3253// For disassembly only.
Owen Andersond0c5b612010-10-25 18:03:59 +00003254// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen363ac582010-02-23 01:42:58 +00003255defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
3256 "$dst, $src, #0">;
3257
Bob Wilson5bafff32009-06-22 23:27:02 +00003258// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003259def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
3260 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
3261def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
3262 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003263// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003264def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
3265 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
3266def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
3267 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003268// VTST : Vector Test Bits
David Goodwin127221f2009-09-23 21:38:08 +00003269defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00003270 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003271
3272// Vector Bitwise Operations.
3273
Bob Wilsoncba270d2010-07-13 21:16:48 +00003274def vnotd : PatFrag<(ops node:$in),
3275 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
3276def vnotq : PatFrag<(ops node:$in),
3277 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00003278
3279
Bob Wilson5bafff32009-06-22 23:27:02 +00003280// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00003281def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
3282 v2i32, v2i32, and, 1>;
3283def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
3284 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003285
3286// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00003287def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
3288 v2i32, v2i32, xor, 1>;
3289def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
3290 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003291
3292// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00003293def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
3294 v2i32, v2i32, or, 1>;
3295def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
3296 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003297
3298// VBIC : Vector Bitwise Bit Clear (AND NOT)
Evan Chengf81bf152009-11-23 21:57:23 +00003299def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003300 (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD,
3301 "vbic", "$dst, $src1, $src2", "",
3302 [(set DPR:$dst, (v2i32 (and DPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003303 (vnotd DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003304def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003305 (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ,
3306 "vbic", "$dst, $src1, $src2", "",
3307 [(set QPR:$dst, (v4i32 (and QPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003308 (vnotq QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003309
3310// VORN : Vector Bitwise OR NOT
Evan Chengf81bf152009-11-23 21:57:23 +00003311def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003312 (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD,
3313 "vorn", "$dst, $src1, $src2", "",
3314 [(set DPR:$dst, (v2i32 (or DPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003315 (vnotd DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003316def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003317 (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ,
3318 "vorn", "$dst, $src1, $src2", "",
3319 [(set QPR:$dst, (v4i32 (or QPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003320 (vnotq QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003321
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003322// VMVN : Vector Bitwise NOT (Immediate)
3323
3324let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00003325
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003326def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$dst),
3327 (ins nModImm:$SIMM), IIC_VMOVImm,
3328 "vmvn", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003329 [(set DPR:$dst, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
3330 let Inst{9} = SIMM{9};
3331}
3332
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003333def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$dst),
3334 (ins nModImm:$SIMM), IIC_VMOVImm,
3335 "vmvn", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003336 [(set QPR:$dst, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
3337 let Inst{9} = SIMM{9};
3338}
3339
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003340def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$dst),
3341 (ins nModImm:$SIMM), IIC_VMOVImm,
3342 "vmvn", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003343 [(set DPR:$dst, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
3344 let Inst{11-8} = SIMM{11-8};
3345}
3346
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003347def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$dst),
3348 (ins nModImm:$SIMM), IIC_VMOVImm,
3349 "vmvn", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003350 [(set QPR:$dst, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
3351 let Inst{11-8} = SIMM{11-8};
3352}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003353}
3354
Bob Wilson5bafff32009-06-22 23:27:02 +00003355// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00003356def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Anton Korobeynikovfc2b0842010-04-07 18:20:36 +00003357 (outs DPR:$dst), (ins DPR:$src), IIC_VSUBiD,
Bob Wilson2cd1a122010-03-27 04:01:23 +00003358 "vmvn", "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003359 [(set DPR:$dst, (v2i32 (vnotd DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003360def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Anton Korobeynikovfc2b0842010-04-07 18:20:36 +00003361 (outs QPR:$dst), (ins QPR:$src), IIC_VSUBiD,
Bob Wilson2cd1a122010-03-27 04:01:23 +00003362 "vmvn", "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003363 [(set QPR:$dst, (v4i32 (vnotq QPR:$src)))]>;
3364def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
3365def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003366
3367// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00003368def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3369 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003370 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00003371 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
3372 [(set DPR:$Vd,
3373 (v2i32 (or (and DPR:$Vn, DPR:$src1),
3374 (and DPR:$Vm, (vnotd DPR:$src1)))))]>;
3375def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3376 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003377 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00003378 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
3379 [(set QPR:$Vd,
3380 (v4i32 (or (and QPR:$Vn, QPR:$src1),
3381 (and QPR:$Vm, (vnotq QPR:$src1)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003382
3383// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00003384// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003385// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003386def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003387 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003388 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003389 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003390 [/* For disassembly only; pattern left blank */]>;
3391def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003392 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003393 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003394 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003395 [/* For disassembly only; pattern left blank */]>;
3396
Bob Wilson5bafff32009-06-22 23:27:02 +00003397// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00003398// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003399// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003400def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003401 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003402 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003403 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003404 [/* For disassembly only; pattern left blank */]>;
3405def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003406 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003407 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003408 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003409 [/* For disassembly only; pattern left blank */]>;
3410
3411// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00003412// for equivalent operations with different register constraints; it just
3413// inserts copies.
3414
3415// Vector Absolute Differences.
3416
3417// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003418defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003419 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003420 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003421defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003422 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003423 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003424def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003425 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003426def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003427 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003428
3429// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003430defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
3431 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
3432defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
3433 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003434
3435// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003436defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3437 "vaba", "s", int_arm_neon_vabds, add>;
3438defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3439 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003440
3441// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003442defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
3443 "vabal", "s", int_arm_neon_vabds, zext, add>;
3444defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
3445 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003446
3447// Vector Maximum and Minimum.
3448
3449// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003450defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003451 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003452 "vmax", "s", int_arm_neon_vmaxs, 1>;
3453defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003454 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003455 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003456def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
3457 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003458 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003459def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3460 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003461 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
3462
3463// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003464defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
3465 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3466 "vmin", "s", int_arm_neon_vmins, 1>;
3467defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
3468 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3469 "vmin", "u", int_arm_neon_vminu, 1>;
3470def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
3471 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003472 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003473def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3474 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003475 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003476
3477// Vector Pairwise Operations.
3478
3479// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003480def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3481 "vpadd", "i8",
3482 v8i8, v8i8, int_arm_neon_vpadd, 0>;
3483def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3484 "vpadd", "i16",
3485 v4i16, v4i16, int_arm_neon_vpadd, 0>;
3486def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3487 "vpadd", "i32",
3488 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Anton Korobeynikove715b1e2010-04-07 18:20:29 +00003489def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00003490 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003491 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003492
3493// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00003494defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003495 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00003496defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00003497 int_arm_neon_vpaddlu>;
3498
3499// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00003500defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003501 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00003502defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00003503 int_arm_neon_vpadalu>;
3504
3505// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003506def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003507 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003508def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003509 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003510def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003511 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003512def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003513 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003514def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003515 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003516def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003517 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003518def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003519 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003520
3521// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003522def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003523 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003524def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003525 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003526def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003527 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003528def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003529 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003530def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003531 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003532def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003533 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003534def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003535 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003536
3537// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
3538
3539// VRECPE : Vector Reciprocal Estimate
David Goodwin127221f2009-09-23 21:38:08 +00003540def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003541 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003542 v2i32, v2i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003543def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003544 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003545 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003546def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003547 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003548 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003549def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003550 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003551 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003552
3553// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003554def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003555 IIC_VRECSD, "vrecps", "f32",
3556 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003557def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003558 IIC_VRECSQ, "vrecps", "f32",
3559 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003560
3561// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00003562def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003563 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00003564 v2i32, v2i32, int_arm_neon_vrsqrte>;
3565def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003566 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00003567 v4i32, v4i32, int_arm_neon_vrsqrte>;
3568def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003569 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00003570 v2f32, v2f32, int_arm_neon_vrsqrte>;
3571def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003572 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00003573 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003574
3575// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003576def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003577 IIC_VRECSD, "vrsqrts", "f32",
3578 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003579def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003580 IIC_VRECSQ, "vrsqrts", "f32",
3581 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003582
3583// Vector Shifts.
3584
3585// VSHL : Vector Shift
Owen Anderson3557d002010-10-26 20:56:57 +00003586defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003587 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00003588 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3557d002010-10-26 20:56:57 +00003589defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003590 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00003591 "vshl", "u", int_arm_neon_vshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003592// VSHL : Vector Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003593defm VSHLi : N2VSh_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl,
3594 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003595// VSHR : Vector Shift Right (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003596defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s", NEONvshrs,
3597 N2RegVShRFrm>;
3598defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u", NEONvshru,
3599 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003600
3601// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00003602defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
3603defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003604
3605// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00003606class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00003607 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00003608 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00003609 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
3610 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003611 let Inst{21-16} = op21_16;
3612}
Evan Chengf81bf152009-11-23 21:57:23 +00003613def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00003614 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00003615def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00003616 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00003617def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00003618 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003619
3620// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00003621defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003622 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003623
3624// VRSHL : Vector Rounding Shift
Owen Anderson632c2352010-10-26 21:58:41 +00003625defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003626 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00003627 "vrshl", "s", int_arm_neon_vrshifts>;
3628defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003629 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00003630 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003631// VRSHR : Vector Rounding Shift Right
Johnny Chen0a3dc102010-03-26 01:07:59 +00003632defm VRSHRs : N2VSh_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s", NEONvrshrs,
3633 N2RegVShRFrm>;
3634defm VRSHRu : N2VSh_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u", NEONvrshru,
3635 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003636
3637// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003638defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00003639 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003640
3641// VQSHL : Vector Saturating Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00003642defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003643 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003644 "vqshl", "s", int_arm_neon_vqshifts>;
3645defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003646 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003647 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003648// VQSHL : Vector Saturating Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003649defm VQSHLsi : N2VSh_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls,
3650 N2RegVShLFrm>;
3651defm VQSHLui : N2VSh_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu,
3652 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003653// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003654defm VQSHLsu : N2VSh_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu,
3655 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003656
3657// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003658defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003659 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00003660defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00003661 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003662
3663// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00003664defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003665 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003666
3667// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00003668defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003669 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003670 "vqrshl", "s", int_arm_neon_vqrshifts>;
3671defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003672 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003673 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003674
3675// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003676defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003677 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00003678defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00003679 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003680
3681// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00003682defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003683 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003684
3685// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00003686defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
3687defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003688// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00003689defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
3690defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003691
3692// VSLI : Vector Shift Left and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00003693defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli", NEONvsli, N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003694// VSRI : Vector Shift Right and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00003695defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri", NEONvsri, N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003696
3697// Vector Absolute and Saturating Absolute.
3698
3699// VABS : Vector Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00003700defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003701 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003702 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00003703def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003704 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003705 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00003706def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003707 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003708 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003709
3710// VQABS : Vector Saturating Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00003711defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003712 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003713 int_arm_neon_vqabs>;
3714
3715// Vector Negate.
3716
Bob Wilsoncba270d2010-07-13 21:16:48 +00003717def vnegd : PatFrag<(ops node:$in),
3718 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
3719def vnegq : PatFrag<(ops node:$in),
3720 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003721
Evan Chengf81bf152009-11-23 21:57:23 +00003722class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003723 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003724 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003725 [(set DPR:$dst, (Ty (vnegd DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003726class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003727 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src),
Evan Chengcae6a122010-10-01 20:50:58 +00003728 IIC_VSHLiQ, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003729 [(set QPR:$dst, (Ty (vnegq QPR:$src)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003730
Chris Lattner0a00ed92010-03-28 08:39:10 +00003731// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00003732def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
3733def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
3734def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
3735def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
3736def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
3737def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003738
3739// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003740def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00003741 (outs DPR:$dst), (ins DPR:$src), IIC_VUNAD,
Evan Chengf81bf152009-11-23 21:57:23 +00003742 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00003743 [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>;
3744def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00003745 (outs QPR:$dst), (ins QPR:$src), IIC_VUNAQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003746 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00003747 [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>;
3748
Bob Wilsoncba270d2010-07-13 21:16:48 +00003749def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
3750def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
3751def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
3752def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
3753def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
3754def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003755
3756// VQNEG : Vector Saturating Negate
David Goodwin127221f2009-09-23 21:38:08 +00003757defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003758 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003759 int_arm_neon_vqneg>;
3760
3761// Vector Bit Counting Operations.
3762
3763// VCLS : Vector Count Leading Sign Bits
David Goodwin127221f2009-09-23 21:38:08 +00003764defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003765 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003766 int_arm_neon_vcls>;
3767// VCLZ : Vector Count Leading Zeros
David Goodwin127221f2009-09-23 21:38:08 +00003768defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003769 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00003770 int_arm_neon_vclz>;
3771// VCNT : Vector Count One Bits
David Goodwin127221f2009-09-23 21:38:08 +00003772def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003773 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00003774 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00003775def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003776 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00003777 v16i8, v16i8, int_arm_neon_vcnt>;
3778
Johnny Chend8836042010-02-24 20:06:07 +00003779// Vector Swap -- for disassembly only.
3780def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
3781 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
3782 "vswp", "$dst, $src", "", []>;
3783def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
3784 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
3785 "vswp", "$dst, $src", "", []>;
3786
Bob Wilson5bafff32009-06-22 23:27:02 +00003787// Vector Move Operations.
3788
3789// VMOV : Vector Move (Register)
3790
Evan Cheng020cc1b2010-05-13 00:16:46 +00003791let neverHasSideEffects = 1 in {
Evan Chengf81bf152009-11-23 21:57:23 +00003792def VMOVDneon: N3VX<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$dst), (ins DPR:$src),
Evan Chengcae6a122010-10-01 20:50:58 +00003793 N3RegFrm, IIC_VMOV, "vmov", "$dst, $src", "", []>;
Evan Chengf81bf152009-11-23 21:57:23 +00003794def VMOVQ : N3VX<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$dst), (ins QPR:$src),
Evan Chengcae6a122010-10-01 20:50:58 +00003795 N3RegFrm, IIC_VMOV, "vmov", "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003796
Evan Cheng22c687b2010-05-14 02:13:41 +00003797// Pseudo vector move instructions for QQ and QQQQ registers. This should
Evan Chengb63387a2010-05-06 06:36:08 +00003798// be expanded after register allocation is completed.
3799def VMOVQQ : PseudoInst<(outs QQPR:$dst), (ins QQPR:$src),
Jim Grosbach78890f42010-10-01 23:21:38 +00003800 NoItinerary, "", []>;
Evan Cheng22c687b2010-05-14 02:13:41 +00003801
3802def VMOVQQQQ : PseudoInst<(outs QQQQPR:$dst), (ins QQQQPR:$src),
Jim Grosbach78890f42010-10-01 23:21:38 +00003803 NoItinerary, "", []>;
Evan Cheng020cc1b2010-05-13 00:16:46 +00003804} // neverHasSideEffects
Evan Chengb63387a2010-05-06 06:36:08 +00003805
Bob Wilson5bafff32009-06-22 23:27:02 +00003806// VMOV : Vector Move (Immediate)
3807
Evan Cheng47006be2010-05-17 21:54:50 +00003808let isReMaterializable = 1 in {
Bob Wilson5bafff32009-06-22 23:27:02 +00003809def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003810 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003811 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003812 [(set DPR:$dst, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003813def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003814 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003815 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003816 [(set QPR:$dst, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003817
Bob Wilson1a913ed2010-06-11 21:34:50 +00003818def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$dst),
3819 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003820 "vmov", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003821 [(set DPR:$dst, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
3822 let Inst{9} = SIMM{9};
3823}
3824
Bob Wilson1a913ed2010-06-11 21:34:50 +00003825def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$dst),
3826 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003827 "vmov", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003828 [(set QPR:$dst, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
3829 let Inst{9} = SIMM{9};
3830}
Bob Wilson5bafff32009-06-22 23:27:02 +00003831
Bob Wilson046afdb2010-07-14 06:30:44 +00003832def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003833 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003834 "vmov", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003835 [(set DPR:$dst, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
3836 let Inst{11-8} = SIMM{11-8};
3837}
3838
Bob Wilson046afdb2010-07-14 06:30:44 +00003839def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003840 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003841 "vmov", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003842 [(set QPR:$dst, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
3843 let Inst{11-8} = SIMM{11-8};
3844}
Bob Wilson5bafff32009-06-22 23:27:02 +00003845
3846def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003847 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003848 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003849 [(set DPR:$dst, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003850def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003851 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003852 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003853 [(set QPR:$dst, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00003854} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00003855
3856// VMOV : Vector Get Lane (move scalar to ARM core register)
3857
Johnny Chen131c4a52009-11-23 17:48:17 +00003858def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Owen Andersond2fbdb72010-10-27 21:28:09 +00003859 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3860 IIC_VMOVSI, "vmov", "s8", "$R, $V[$lane]",
3861 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
3862 imm:$lane))]> {
3863 let Inst{21} = lane{2};
3864 let Inst{6-5} = lane{1-0};
3865}
Johnny Chen131c4a52009-11-23 17:48:17 +00003866def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Owen Andersond2fbdb72010-10-27 21:28:09 +00003867 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3868 IIC_VMOVSI, "vmov", "s16", "$R, $V[$lane]",
3869 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
3870 imm:$lane))]> {
3871 let Inst{21} = lane{1};
3872 let Inst{6} = lane{0};
3873}
Johnny Chen131c4a52009-11-23 17:48:17 +00003874def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Owen Andersond2fbdb72010-10-27 21:28:09 +00003875 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3876 IIC_VMOVSI, "vmov", "u8", "$R, $V[$lane]",
3877 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
3878 imm:$lane))]> {
3879 let Inst{21} = lane{2};
3880 let Inst{6-5} = lane{1-0};
3881}
Johnny Chen131c4a52009-11-23 17:48:17 +00003882def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Owen Andersond2fbdb72010-10-27 21:28:09 +00003883 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3884 IIC_VMOVSI, "vmov", "u16", "$R, $V[$lane]",
3885 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
3886 imm:$lane))]> {
3887 let Inst{21} = lane{1};
3888 let Inst{6} = lane{0};
3889}
Johnny Chen131c4a52009-11-23 17:48:17 +00003890def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Owen Andersond2fbdb72010-10-27 21:28:09 +00003891 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3892 IIC_VMOVSI, "vmov", "32", "$R, $V[$lane]",
3893 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
3894 imm:$lane))]> {
3895 let Inst{21} = lane{0};
3896}
Bob Wilson5bafff32009-06-22 23:27:02 +00003897// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
3898def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
3899 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003900 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003901 (SubReg_i8_lane imm:$lane))>;
3902def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
3903 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003904 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003905 (SubReg_i16_lane imm:$lane))>;
3906def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
3907 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003908 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003909 (SubReg_i8_lane imm:$lane))>;
3910def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
3911 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003912 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003913 (SubReg_i16_lane imm:$lane))>;
3914def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
3915 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003916 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003917 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00003918def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003919 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00003920 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003921def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003922 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00003923 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003924//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003925// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003926def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003927 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003928
3929
3930// VMOV : Vector Set Lane (move ARM core register to scalar)
3931
Owen Andersond2fbdb72010-10-27 21:28:09 +00003932let Constraints = "$src1 = $V" in {
3933def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
3934 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
3935 IIC_VMOVISL, "vmov", "8", "$V[$lane], $R",
3936 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
3937 GPR:$R, imm:$lane))]> {
3938 let Inst{21} = lane{2};
3939 let Inst{6-5} = lane{1-0};
3940}
3941def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
3942 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
3943 IIC_VMOVISL, "vmov", "16", "$V[$lane], $R",
3944 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
3945 GPR:$R, imm:$lane))]> {
3946 let Inst{21} = lane{1};
3947 let Inst{6} = lane{0};
3948}
3949def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
3950 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
3951 IIC_VMOVISL, "vmov", "32", "$V[$lane], $R",
3952 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
3953 GPR:$R, imm:$lane))]> {
3954 let Inst{21} = lane{0};
3955}
Bob Wilson5bafff32009-06-22 23:27:02 +00003956}
3957def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
3958 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003959 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003960 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003961 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003962 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003963def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
3964 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003965 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003966 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003967 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003968 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003969def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
3970 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003971 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003972 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003973 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003974 (DSubReg_i32_reg imm:$lane)))>;
3975
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00003976def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00003977 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
3978 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003979def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00003980 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
3981 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003982
3983//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003984// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003985def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003986 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003987
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003988def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003989 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00003990def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003991 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003992def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003993 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003994
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003995def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
3996 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3997def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
3998 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3999def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
4000 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4001
4002def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
4003 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
4004 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004005 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004006def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
4007 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
4008 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004009 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004010def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
4011 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
4012 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004013 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004014
Bob Wilson5bafff32009-06-22 23:27:02 +00004015// VDUP : Vector Duplicate (from ARM core register to all elements)
4016
Evan Chengf81bf152009-11-23 21:57:23 +00004017class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00004018 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00004019 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00004020 [(set DPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004021class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00004022 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00004023 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00004024 [(set QPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004025
Evan Chengf81bf152009-11-23 21:57:23 +00004026def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
4027def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
4028def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
4029def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
4030def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
4031def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004032
4033def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00004034 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00004035 [(set DPR:$dst, (v2f32 (NEONvdup
4036 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004037def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00004038 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00004039 [(set QPR:$dst, (v4f32 (NEONvdup
4040 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004041
4042// VDUP : Vector Duplicate Lane (from scalar to all elements)
4043
Johnny Chene4614f72010-03-25 17:01:27 +00004044class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
4045 ValueType Ty>
4046 : NVDupLane<op19_16, 0, (outs DPR:$dst), (ins DPR:$src, nohash_imm:$lane),
4047 IIC_VMOVD, OpcodeStr, Dt, "$dst, $src[$lane]",
4048 [(set DPR:$dst, (Ty (NEONvduplane (Ty DPR:$src), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004049
Johnny Chene4614f72010-03-25 17:01:27 +00004050class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Johnny Chenda1aea42009-11-23 21:00:43 +00004051 ValueType ResTy, ValueType OpTy>
Johnny Chene4614f72010-03-25 17:01:27 +00004052 : NVDupLane<op19_16, 1, (outs QPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengcae6a122010-10-01 20:50:58 +00004053 IIC_VMOVQ, OpcodeStr, Dt, "$dst, $src[$lane]",
Johnny Chene4614f72010-03-25 17:01:27 +00004054 [(set QPR:$dst, (ResTy (NEONvduplane (OpTy DPR:$src),
4055 imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004056
Bob Wilson507df402009-10-21 02:15:46 +00004057// Inst{19-16} is partially specified depending on the element size.
4058
Owen Andersonf587a932010-10-27 19:25:54 +00004059def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8> {
4060 let Inst{19-17} = lane{2-0};
4061}
4062def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16> {
4063 let Inst{19-18} = lane{1-0};
4064}
4065def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32> {
4066 let Inst{19} = lane{0};
4067}
4068def VDUPLNfd : VDUPLND<{?,1,0,0}, "vdup", "32", v2f32> {
4069 let Inst{19} = lane{0};
4070}
4071def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8> {
4072 let Inst{19-17} = lane{2-0};
4073}
4074def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16> {
4075 let Inst{19-18} = lane{1-0};
4076}
4077def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32> {
4078 let Inst{19} = lane{0};
4079}
4080def VDUPLNfq : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4f32, v2f32> {
4081 let Inst{19} = lane{0};
4082}
Bob Wilson5bafff32009-06-22 23:27:02 +00004083
Bob Wilson0ce37102009-08-14 05:08:32 +00004084def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
4085 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
4086 (DSubReg_i8_reg imm:$lane))),
4087 (SubReg_i8_lane imm:$lane)))>;
4088def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
4089 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
4090 (DSubReg_i16_reg imm:$lane))),
4091 (SubReg_i16_lane imm:$lane)))>;
4092def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
4093 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
4094 (DSubReg_i32_reg imm:$lane))),
4095 (SubReg_i32_lane imm:$lane)))>;
4096def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
4097 (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src,
4098 (DSubReg_i32_reg imm:$lane))),
4099 (SubReg_i32_lane imm:$lane)))>;
4100
Jim Grosbach65dc3032010-10-06 21:16:16 +00004101def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004102 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00004103def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004104 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00004105
Bob Wilson5bafff32009-06-22 23:27:02 +00004106// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00004107defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00004108 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004109// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00004110defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
4111 "vqmovn", "s", int_arm_neon_vqmovns>;
4112defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
4113 "vqmovn", "u", int_arm_neon_vqmovnu>;
4114defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
4115 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004116// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004117defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
4118defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004119
4120// Vector Conversions.
4121
Johnny Chen9e088762010-03-17 17:52:21 +00004122// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00004123def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4124 v2i32, v2f32, fp_to_sint>;
4125def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4126 v2i32, v2f32, fp_to_uint>;
4127def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4128 v2f32, v2i32, sint_to_fp>;
4129def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4130 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00004131
Johnny Chen6c8648b2010-03-17 23:26:50 +00004132def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4133 v4i32, v4f32, fp_to_sint>;
4134def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4135 v4i32, v4f32, fp_to_uint>;
4136def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4137 v4f32, v4i32, sint_to_fp>;
4138def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4139 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004140
4141// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00004142def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004143 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004144def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004145 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004146def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004147 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004148def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004149 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
4150
Evan Chengf81bf152009-11-23 21:57:23 +00004151def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004152 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004153def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004154 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004155def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004156 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004157def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004158 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
4159
Bob Wilsond8e17572009-08-12 22:31:50 +00004160// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00004161
4162// VREV64 : Vector Reverse elements within 64-bit doublewords
4163
Evan Chengf81bf152009-11-23 21:57:23 +00004164class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00004165 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00004166 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00004167 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00004168 [(set DPR:$dst, (Ty (NEONvrev64 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004169class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00004170 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$dst),
Evan Chengcae6a122010-10-01 20:50:58 +00004171 (ins QPR:$src), IIC_VMOVQ,
Evan Chengf81bf152009-11-23 21:57:23 +00004172 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00004173 [(set QPR:$dst, (Ty (NEONvrev64 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004174
Evan Chengf81bf152009-11-23 21:57:23 +00004175def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
4176def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
4177def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
4178def VREV64df : VREV64D<0b10, "vrev64", "32", v2f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004179
Evan Chengf81bf152009-11-23 21:57:23 +00004180def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
4181def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
4182def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
4183def VREV64qf : VREV64Q<0b10, "vrev64", "32", v4f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004184
4185// VREV32 : Vector Reverse elements within 32-bit words
4186
Evan Chengf81bf152009-11-23 21:57:23 +00004187class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00004188 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00004189 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00004190 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00004191 [(set DPR:$dst, (Ty (NEONvrev32 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004192class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00004193 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$dst),
Evan Chengcae6a122010-10-01 20:50:58 +00004194 (ins QPR:$src), IIC_VMOVQ,
Evan Chengf81bf152009-11-23 21:57:23 +00004195 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00004196 [(set QPR:$dst, (Ty (NEONvrev32 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004197
Evan Chengf81bf152009-11-23 21:57:23 +00004198def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
4199def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004200
Evan Chengf81bf152009-11-23 21:57:23 +00004201def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
4202def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004203
4204// VREV16 : Vector Reverse elements within 16-bit halfwords
4205
Evan Chengf81bf152009-11-23 21:57:23 +00004206class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00004207 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00004208 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00004209 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00004210 [(set DPR:$dst, (Ty (NEONvrev16 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004211class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00004212 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$dst),
Evan Chengcae6a122010-10-01 20:50:58 +00004213 (ins QPR:$src), IIC_VMOVQ,
Evan Chengf81bf152009-11-23 21:57:23 +00004214 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00004215 [(set QPR:$dst, (Ty (NEONvrev16 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004216
Evan Chengf81bf152009-11-23 21:57:23 +00004217def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
4218def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004219
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004220// Other Vector Shuffles.
4221
4222// VEXT : Vector Extract
4223
Evan Chengf81bf152009-11-23 21:57:23 +00004224class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson10bc69c2010-03-27 03:56:52 +00004225 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$dst),
4226 (ins DPR:$lhs, DPR:$rhs, i32imm:$index), NVExtFrm,
4227 IIC_VEXTD, OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
4228 [(set DPR:$dst, (Ty (NEONvext (Ty DPR:$lhs),
Owen Anderson3eff4af2010-10-27 23:56:39 +00004229 (Ty DPR:$rhs), imm:$index)))]> {
4230 bits<4> index;
4231 let Inst{11-8} = index{3-0};
4232}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004233
Evan Chengf81bf152009-11-23 21:57:23 +00004234class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson10bc69c2010-03-27 03:56:52 +00004235 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$dst),
4236 (ins QPR:$lhs, QPR:$rhs, i32imm:$index), NVExtFrm,
4237 IIC_VEXTQ, OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
4238 [(set QPR:$dst, (Ty (NEONvext (Ty QPR:$lhs),
Owen Anderson3eff4af2010-10-27 23:56:39 +00004239 (Ty QPR:$rhs), imm:$index)))]> {
4240 bits<4> index;
4241 let Inst{11-8} = index{3-0};
4242}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004243
Evan Chengf81bf152009-11-23 21:57:23 +00004244def VEXTd8 : VEXTd<"vext", "8", v8i8>;
4245def VEXTd16 : VEXTd<"vext", "16", v4i16>;
4246def VEXTd32 : VEXTd<"vext", "32", v2i32>;
4247def VEXTdf : VEXTd<"vext", "32", v2f32>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004248
Evan Chengf81bf152009-11-23 21:57:23 +00004249def VEXTq8 : VEXTq<"vext", "8", v16i8>;
4250def VEXTq16 : VEXTq<"vext", "16", v8i16>;
4251def VEXTq32 : VEXTq<"vext", "32", v4i32>;
4252def VEXTqf : VEXTq<"vext", "32", v4f32>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004253
Bob Wilson64efd902009-08-08 05:53:00 +00004254// VTRN : Vector Transpose
4255
Evan Chengf81bf152009-11-23 21:57:23 +00004256def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
4257def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
4258def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004259
Evan Chengf81bf152009-11-23 21:57:23 +00004260def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
4261def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
4262def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004263
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004264// VUZP : Vector Unzip (Deinterleave)
4265
Evan Chengf81bf152009-11-23 21:57:23 +00004266def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
4267def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
4268def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004269
Evan Chengf81bf152009-11-23 21:57:23 +00004270def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
4271def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
4272def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004273
4274// VZIP : Vector Zip (Interleave)
4275
Evan Chengf81bf152009-11-23 21:57:23 +00004276def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
4277def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
4278def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004279
Evan Chengf81bf152009-11-23 21:57:23 +00004280def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
4281def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
4282def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004283
Bob Wilson114a2662009-08-12 20:51:55 +00004284// Vector Table Lookup and Table Extension.
4285
4286// VTBL : Vector Table Lookup
4287def VTBL1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004288 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
4289 (ins DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
4290 "vtbl", "8", "$Vd, \\{$Vn\\}, $Vm", "",
4291 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 DPR:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004292let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004293def VTBL2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004294 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
4295 (ins DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTB2,
4296 "vtbl", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004297def VTBL3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004298 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
4299 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm), NVTBLFrm, IIC_VTB3,
4300 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004301def VTBL4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004302 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
4303 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004304 NVTBLFrm, IIC_VTB4,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004305 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004306} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004307
Bob Wilsonbd916c52010-09-13 23:55:10 +00004308def VTBL2Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004309 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004310def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004311 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004312def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004313 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004314
Bob Wilson114a2662009-08-12 20:51:55 +00004315// VTBX : Vector Table Extension
4316def VTBX1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004317 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
4318 (ins DPR:$orig, DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
4319 "vtbx", "8", "$Vd, \\{$Vn\\}, $Vm", "$orig = $Vd",
4320 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
4321 DPR:$orig, DPR:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004322let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004323def VTBX2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004324 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
4325 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
4326 "vtbx", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004327def VTBX3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004328 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
4329 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004330 NVTBLFrm, IIC_VTBX3,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004331 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm",
4332 "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004333def VTBX4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004334 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd), (ins DPR:$orig, DPR:$Vn,
4335 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
4336 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm",
4337 "$orig = $Vd", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004338} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004339
Bob Wilsonbd916c52010-09-13 23:55:10 +00004340def VTBX2Pseudo
4341 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004342 IIC_VTBX2, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004343def VTBX3Pseudo
4344 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004345 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004346def VTBX4Pseudo
4347 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004348 IIC_VTBX4, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004349
Bob Wilson5bafff32009-06-22 23:27:02 +00004350//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00004351// NEON instructions for single-precision FP math
4352//===----------------------------------------------------------------------===//
4353
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004354class N2VSPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst>
4355 : NEONFPPat<(ResTy (OpNode SPR:$a)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004356 (EXTRACT_SUBREG (OpTy (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004357 SPR:$a, ssub_0))),
4358 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004359
4360class N3VSPat<SDNode OpNode, NeonI Inst>
4361 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004362 (EXTRACT_SUBREG (v2f32
4363 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004364 SPR:$a, ssub_0),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004365 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004366 SPR:$b, ssub_0))),
4367 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004368
4369class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
4370 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
4371 (EXTRACT_SUBREG (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004372 SPR:$acc, ssub_0),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004373 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004374 SPR:$a, ssub_0),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004375 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004376 SPR:$b, ssub_0)),
4377 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004378
Evan Cheng1d2426c2009-08-07 19:30:41 +00004379// These need separate instructions because they must use DPR_VFP2 register
4380// class which have SPR sub-registers.
4381
4382// Vector Add Operations used for single-precision FP
4383let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004384def VADDfd_sfp : N3VS<0,0,0b00,0b1101,0, "vadd", "f32", v2f32, v2f32, fadd, 1>;
4385def : N3VSPat<fadd, VADDfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004386
David Goodwin338268c2009-08-10 22:17:39 +00004387// Vector Sub Operations used for single-precision FP
4388let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004389def VSUBfd_sfp : N3VS<0,0,0b10,0b1101,0, "vsub", "f32", v2f32, v2f32, fsub, 0>;
4390def : N3VSPat<fsub, VSUBfd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004391
Evan Cheng1d2426c2009-08-07 19:30:41 +00004392// Vector Multiply Operations used for single-precision FP
4393let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004394def VMULfd_sfp : N3VS<1,0,0b00,0b1101,1, "vmul", "f32", v2f32, v2f32, fmul, 1>;
4395def : N3VSPat<fmul, VMULfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004396
4397// Vector Multiply-Accumulate/Subtract used for single-precision FP
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00004398// vml[as].f32 can cause 4-8 cycle stalls in following ASIMD instructions, so
4399// we want to avoid them for now. e.g., alternating vmla/vadd instructions.
Evan Cheng1d2426c2009-08-07 19:30:41 +00004400
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00004401//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004402//def VMLAfd_sfp : N3VSMulOp<0,0,0b00,0b1101,1, IIC_VMACD, "vmla", "f32",
Bob Wilson10bc69c2010-03-27 03:56:52 +00004403// v2f32, fmul, fadd>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004404//def : N3VSMulOpPat<fmul, fadd, VMLAfd_sfp>;
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00004405
4406//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004407//def VMLSfd_sfp : N3VSMulOp<0,0,0b10,0b1101,1, IIC_VMACD, "vmls", "f32",
Bob Wilson10bc69c2010-03-27 03:56:52 +00004408// v2f32, fmul, fsub>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004409//def : N3VSMulOpPat<fmul, fsub, VMLSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004410
David Goodwin338268c2009-08-10 22:17:39 +00004411// Vector Absolute used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00004412let neverHasSideEffects = 1 in
Bob Wilson69bfbd62010-02-17 22:42:54 +00004413def VABSfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01110, 0, 0,
4414 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
4415 "vabs", "f32", "$dst, $src", "", []>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004416def : N2VSPat<fabs, f32, v2f32, VABSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004417
David Goodwin338268c2009-08-10 22:17:39 +00004418// Vector Negate used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00004419let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004420def VNEGfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
4421 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
4422 "vneg", "f32", "$dst, $src", "", []>;
4423def : N2VSPat<fneg, f32, v2f32, VNEGfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004424
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004425// Vector Maximum used for single-precision FP
4426let neverHasSideEffects = 1 in
4427def VMAXfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004428 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004429 "vmax", "f32", "$dst, $src1, $src2", "", []>;
4430def : N3VSPat<NEONfmax, VMAXfd_sfp>;
4431
4432// Vector Minimum used for single-precision FP
4433let neverHasSideEffects = 1 in
4434def VMINfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004435 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004436 "vmin", "f32", "$dst, $src1, $src2", "", []>;
4437def : N3VSPat<NEONfmin, VMINfd_sfp>;
4438
David Goodwin338268c2009-08-10 22:17:39 +00004439// Vector Convert between single-precision FP and integer
4440let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004441def VCVTf2sd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4442 v2i32, v2f32, fp_to_sint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004443def : N2VSPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004444
4445let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004446def VCVTf2ud_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4447 v2i32, v2f32, fp_to_uint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004448def : N2VSPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004449
4450let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004451def VCVTs2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4452 v2f32, v2i32, sint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004453def : N2VSPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004454
4455let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004456def VCVTu2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4457 v2f32, v2i32, uint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004458def : N2VSPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004459
Evan Cheng1d2426c2009-08-07 19:30:41 +00004460//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00004461// Non-Instruction Patterns
4462//===----------------------------------------------------------------------===//
4463
4464// bit_convert
4465def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
4466def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
4467def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
4468def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
4469def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
4470def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
4471def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
4472def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
4473def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
4474def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
4475def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
4476def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
4477def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
4478def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
4479def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
4480def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
4481def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
4482def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
4483def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
4484def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
4485def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
4486def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
4487def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
4488def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
4489def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
4490def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
4491def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
4492def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
4493def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
4494def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
4495
4496def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
4497def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
4498def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
4499def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
4500def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
4501def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
4502def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
4503def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
4504def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
4505def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
4506def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
4507def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
4508def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
4509def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
4510def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
4511def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
4512def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
4513def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
4514def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
4515def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
4516def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
4517def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
4518def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
4519def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
4520def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
4521def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
4522def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
4523def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
4524def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
4525def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;