blob: 1ffca1d3775650ac963f94ddc68e1e718ed226f9 [file] [log] [blame]
Misha Brukman8c02c1c2004-07-27 23:29:16 +00001//===- PowerPCInstrInfo.td - The PowerPC Instruction Set -----*- tablegen -*-=//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Misha Brukman28791dd2004-08-02 16:54:54 +000015include "PowerPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000016
Chris Lattner7cd09cf2005-09-03 00:21:51 +000017class SDNode<string opcode, string sdclass = "SDNode"> {
18 string Opcode = opcode;
19 string SDClass = sdclass;
Chris Lattner6159fb22005-09-02 22:35:53 +000020}
21
Chris Lattner218a15d2005-09-02 21:18:00 +000022def set;
Chris Lattnere147ceb2005-09-03 01:28:40 +000023def node;
Chris Lattner7cd09cf2005-09-03 00:21:51 +000024
25def imm : SDNode<"ISD::Constant", "ConstantSDNode">;
26def vt : SDNode<"ISD::VALUETYPE", "VTSDNode">;
Chris Lattner6159fb22005-09-02 22:35:53 +000027def and : SDNode<"ISD::AND">;
28def or : SDNode<"ISD::OR">;
29def xor : SDNode<"ISD::XOR">;
30def add : SDNode<"ISD::ADD">;
31def sub : SDNode<"ISD::SUB">;
32def mul : SDNode<"ISD::MUL">;
33def sdiv : SDNode<"ISD::SDIV">;
34def udiv : SDNode<"ISD::UDIV">;
35def mulhs : SDNode<"ISD::MULHS">;
36def mulhu : SDNode<"ISD::MULHU">;
37def sext_inreg : SDNode<"ISD::SIGN_EXTEND_INREG">;
38def ctlz : SDNode<"ISD::CTLZ">;
39
Chris Lattner7cd09cf2005-09-03 00:21:51 +000040/// PatFrag - Represents a pattern fragment. This can match something on the
41/// DAG, frame a single node to multiply nested other fragments.
42///
Chris Lattnere147ceb2005-09-03 01:28:40 +000043class PatFrag<dag ops, dag frag, code pred = [{}]> {
44 dag Operands = ops;
Chris Lattner7cd09cf2005-09-03 00:21:51 +000045 dag Fragment = frag;
46 code Predicate = pred;
47}
Chris Lattnere147ceb2005-09-03 01:28:40 +000048class PatLeaf<dag frag, code pred = [{}]> : PatFrag<(ops), frag, pred>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +000049
50// Leaf fragments.
51
Chris Lattnere147ceb2005-09-03 01:28:40 +000052def immAllOnes : PatLeaf<(imm), [{ return N->isAllOnesValue(); }]>;
53def immZero : PatLeaf<(imm), [{ return N->isNullValue(); }]>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +000054
Chris Lattnere147ceb2005-09-03 01:28:40 +000055def vtInt : PatLeaf<(vt), [{ return MVT::isInteger(N->getVT()); }]>;
56def vtFP : PatLeaf<(vt), [{ return MVT::isFloatingPoint(N->getVT()); }]>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +000057
58// Other helper fragments.
59
Chris Lattnere147ceb2005-09-03 01:28:40 +000060def not : PatFrag<(ops node:$in), (xor node:$in, immAllOnes)>;
61def ineg : PatFrag<(ops node:$in), (sub immZero, node:$in)>;
62
Chris Lattner0bdc6f12005-04-19 04:32:54 +000063class isPPC64 { bit PPC64 = 1; }
64class isVMX { bit VMX = 1; }
Chris Lattner883059f2005-04-19 05:15:18 +000065class isDOT {
66 list<Register> Defs = [CR0];
67 bit RC = 1;
68}
Chris Lattner0bdc6f12005-04-19 04:32:54 +000069
Misha Brukman145a5a32004-11-15 21:20:09 +000070let isTerminator = 1 in {
71 let isReturn = 1 in
Chris Lattnere19d0b12005-04-19 04:51:30 +000072 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (ops), "blr">;
73 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (ops), "bctr">;
Misha Brukman145a5a32004-11-15 21:20:09 +000074}
Chris Lattner7bb424f2004-08-14 23:27:29 +000075
Nate Begemanc3306122004-08-21 05:56:39 +000076def u5imm : Operand<i8> {
77 let PrintMethod = "printU5ImmOperand";
78}
Nate Begeman07aada82004-08-30 02:28:06 +000079def u6imm : Operand<i8> {
80 let PrintMethod = "printU6ImmOperand";
81}
Nate Begemaned428532004-09-04 05:00:00 +000082def s16imm : Operand<i16> {
83 let PrintMethod = "printS16ImmOperand";
84}
Chris Lattner97b2a2e2004-08-15 05:20:16 +000085def u16imm : Operand<i16> {
86 let PrintMethod = "printU16ImmOperand";
87}
Nate Begemanb7a8f2c2004-09-02 08:13:00 +000088def target : Operand<i32> {
89 let PrintMethod = "printBranchOperand";
90}
91def piclabel: Operand<i32> {
92 let PrintMethod = "printPICLabel";
93}
Nate Begemaned428532004-09-04 05:00:00 +000094def symbolHi: Operand<i32> {
95 let PrintMethod = "printSymbolHi";
96}
97def symbolLo: Operand<i32> {
98 let PrintMethod = "printSymbolLo";
99}
Nate Begemanadeb43d2005-07-20 22:42:00 +0000100def crbitm: Operand<i8> {
101 let PrintMethod = "printcrbitm";
102}
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000103
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000104// Pseudo-instructions:
Chris Lattner45fcb8f2005-08-18 23:25:33 +0000105def PHI : Pseudo<(ops variable_ops), "; PHI">;
Nate Begemanb816f022004-10-07 22:30:03 +0000106let isLoad = 1 in {
Chris Lattner45fcb8f2005-08-18 23:25:33 +0000107def ADJCALLSTACKDOWN : Pseudo<(ops u16imm), "; ADJCALLSTACKDOWN">;
108def ADJCALLSTACKUP : Pseudo<(ops u16imm), "; ADJCALLSTACKUP">;
Nate Begemanb816f022004-10-07 22:30:03 +0000109}
Chris Lattner2b544002005-08-24 23:08:16 +0000110def IMPLICIT_DEF_GPR : Pseudo<(ops GPRC:$rD), "; $rD = IMPLICIT_DEF_GPRC">;
111def IMPLICIT_DEF_FP : Pseudo<(ops FPRC:$rD), "; %rD = IMPLICIT_DEF_FP">;
Chris Lattner7a823bd2005-02-15 20:26:49 +0000112
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000113// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
114// scheduler into a branch sequence.
115let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler.
116 def SELECT_CC_Int : Pseudo<(ops GPRC:$dst, CRRC:$cond, GPRC:$T, GPRC:$F,
117 i32imm:$BROPC), "; SELECT_CC PSEUDO!">;
118 def SELECT_CC_FP : Pseudo<(ops FPRC:$dst, CRRC:$cond, FPRC:$T, FPRC:$F,
Chris Lattner218a15d2005-09-02 21:18:00 +0000119 i32imm:$BROPC), "; SELECT_CC PSEUDO!">;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000120}
121
122
Chris Lattner7a823bd2005-02-15 20:26:49 +0000123let Defs = [LR] in
124 def MovePCtoLR : Pseudo<(ops piclabel:$label), "bl $label">;
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000125
Misha Brukmanb2edb442004-06-28 18:23:35 +0000126let isBranch = 1, isTerminator = 1 in {
Chris Lattner45fcb8f2005-08-18 23:25:33 +0000127 def COND_BRANCH : Pseudo<(ops CRRC:$crS, u16imm, target:$true, target:$false),
128 "; COND_BRANCH">;
Chris Lattnera611ab72005-04-19 05:00:59 +0000129 def B : IForm<18, 0, 0, (ops target:$func), "b $func">;
130//def BA : IForm<18, 1, 0, (ops target:$func), "ba $func">;
131 def BL : IForm<18, 0, 1, (ops target:$func), "bl $func">;
132//def BLA : IForm<18, 1, 1, (ops target:$func), "bla $func">;
Chris Lattnerdd998852004-11-22 23:07:01 +0000133
Misha Brukman4ad7d1b2004-08-09 17:24:04 +0000134 // FIXME: 4*CR# needs to be added to the BI field!
135 // This will only work for CR0 as it stands now
Nate Begeman6718f112005-08-26 04:11:42 +0000136 def BLT : BForm<16, 0, 0, 12, 0, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000137 "blt $crS, $block">;
Nate Begeman6718f112005-08-26 04:11:42 +0000138 def BLE : BForm<16, 0, 0, 4, 1, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000139 "ble $crS, $block">;
Nate Begeman6718f112005-08-26 04:11:42 +0000140 def BEQ : BForm<16, 0, 0, 12, 2, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000141 "beq $crS, $block">;
Nate Begeman6718f112005-08-26 04:11:42 +0000142 def BGE : BForm<16, 0, 0, 4, 0, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000143 "bge $crS, $block">;
Nate Begeman6718f112005-08-26 04:11:42 +0000144 def BGT : BForm<16, 0, 0, 12, 1, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000145 "bgt $crS, $block">;
Nate Begeman6718f112005-08-26 04:11:42 +0000146 def BNE : BForm<16, 0, 0, 4, 2, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000147 "bne $crS, $block">;
Misha Brukmanb2edb442004-06-28 18:23:35 +0000148}
149
Chris Lattnerfc879282005-05-15 20:11:44 +0000150let isCall = 1,
Misha Brukman5fa2b022004-06-29 23:37:36 +0000151 // All calls clobber the non-callee saved registers...
Misha Brukmanc661c302004-06-30 22:00:45 +0000152 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
153 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattner1f24df62005-08-22 22:32:13 +0000154 LR,CTR,
Misha Brukmanc661c302004-06-30 22:00:45 +0000155 CR0,CR1,CR5,CR6,CR7] in {
156 // Convenient aliases for call instructions
Chris Lattner45fcb8f2005-08-18 23:25:33 +0000157 def CALLpcrel : IForm<18, 0, 1, (ops target:$func, variable_ops), "bl $func">;
158 def CALLindirect : XLForm_2_ext<19, 528, 20, 0, 1,
159 (ops variable_ops), "bctrl">;
Misha Brukman5fa2b022004-06-29 23:37:36 +0000160}
161
Nate Begeman07aada82004-08-30 02:28:06 +0000162// D-Form instructions. Most instructions that perform an operation on a
163// register and an immediate are of this type.
164//
Nate Begemanb816f022004-10-07 22:30:03 +0000165let isLoad = 1 in {
Nate Begeman2497e632005-07-21 20:44:43 +0000166def LBZ : DForm_1<34, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000167 "lbz $rD, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000168def LHA : DForm_1<42, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000169 "lha $rD, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000170def LHZ : DForm_1<40, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000171 "lhz $rD, $disp($rA)">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000172def LMW : DForm_1<46, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000173 "lmw $rD, $disp($rA)">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000174def LWZ : DForm_1<32, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000175 "lwz $rD, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000176def LWZU : DForm_1<35, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Misha Brukman145a5a32004-11-15 21:20:09 +0000177 "lwzu $rD, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000178}
Chris Lattner57226fb2005-04-19 04:59:28 +0000179def ADDI : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000180 "addi $rD, $rA, $imm">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000181def ADDIC : DForm_2<12, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000182 "addic $rD, $rA, $imm">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000183def ADDICo : DForm_2<13, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000184 "addic. $rD, $rA, $imm">;
Nate Begeman2497e632005-07-21 20:44:43 +0000185def ADDIS : DForm_2<15, (ops GPRC:$rD, GPRC:$rA, symbolHi:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000186 "addis $rD, $rA, $imm">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000187def LA : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, symbolLo:$sym),
Nate Begemaned428532004-09-04 05:00:00 +0000188 "la $rD, $sym($rA)">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000189def MULLI : DForm_2< 7, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000190 "mulli $rD, $rA, $imm">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000191def SUBFIC : DForm_2< 8, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000192 "subfic $rD, $rA, $imm">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000193def LI : DForm_2_r0<14, (ops GPRC:$rD, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000194 "li $rD, $imm">;
Nate Begeman2497e632005-07-21 20:44:43 +0000195def LIS : DForm_2_r0<15, (ops GPRC:$rD, symbolHi:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000196 "lis $rD, $imm">;
Nate Begemanb816f022004-10-07 22:30:03 +0000197let isStore = 1 in {
Chris Lattner57226fb2005-04-19 04:59:28 +0000198def STMW : DForm_3<47, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000199 "stmw $rS, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000200def STB : DForm_3<38, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000201 "stb $rS, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000202def STH : DForm_3<44, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000203 "sth $rS, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000204def STW : DForm_3<36, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000205 "stw $rS, $disp($rA)">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000206def STWU : DForm_3<37, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000207 "stwu $rS, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000208}
Chris Lattner57226fb2005-04-19 04:59:28 +0000209def ANDIo : DForm_4<28, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattner14522e32005-04-19 05:21:30 +0000210 "andi. $dst, $src1, $src2">, isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000211def ANDISo : DForm_4<29, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattner14522e32005-04-19 05:21:30 +0000212 "andis. $dst, $src1, $src2">, isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000213def ORI : DForm_4<24, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Nate Begeman07aada82004-08-30 02:28:06 +0000214 "ori $dst, $src1, $src2">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000215def ORIS : DForm_4<25, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Nate Begeman07aada82004-08-30 02:28:06 +0000216 "oris $dst, $src1, $src2">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000217def XORI : DForm_4<26, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Nate Begeman07aada82004-08-30 02:28:06 +0000218 "xori $dst, $src1, $src2">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000219def XORIS : DForm_4<27, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Nate Begeman07aada82004-08-30 02:28:06 +0000220 "xoris $dst, $src1, $src2">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000221def NOP : DForm_4_zero<24, (ops), "nop">;
222def CMPI : DForm_5<11, (ops CRRC:$crD, i1imm:$L, GPRC:$rA, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000223 "cmpi $crD, $L, $rA, $imm">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000224def CMPWI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000225 "cmpwi $crD, $rA, $imm">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000226def CMPDI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
227 "cmpdi $crD, $rA, $imm">, isPPC64;
228def CMPLI : DForm_6<10, (ops CRRC:$dst, i1imm:$size, GPRC:$src1, u16imm:$src2),
Nate Begemaned428532004-09-04 05:00:00 +0000229 "cmpli $dst, $size, $src1, $src2">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000230def CMPLWI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Nate Begeman6b3dc552004-08-29 22:45:13 +0000231 "cmplwi $dst, $src1, $src2">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000232def CMPLDI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
233 "cmpldi $dst, $src1, $src2">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000234let isLoad = 1 in {
Chris Lattnerfdf83662005-08-25 00:26:22 +0000235def LFS : DForm_8<48, (ops FPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000236 "lfs $rD, $disp($rA)">;
Chris Lattnerfdf83662005-08-25 00:26:22 +0000237def LFD : DForm_8<50, (ops FPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000238 "lfd $rD, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000239}
240let isStore = 1 in {
Chris Lattnerfdf83662005-08-25 00:26:22 +0000241def STFS : DForm_9<52, (ops FPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000242 "stfs $rS, $disp($rA)">;
Chris Lattnerfdf83662005-08-25 00:26:22 +0000243def STFD : DForm_9<54, (ops FPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000244 "stfd $rS, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000245}
Nate Begemaned428532004-09-04 05:00:00 +0000246
247// DS-Form instructions. Load/Store instructions available in PPC-64
248//
Nate Begemanb816f022004-10-07 22:30:03 +0000249let isLoad = 1 in {
Chris Lattner57226fb2005-04-19 04:59:28 +0000250def LWA : DSForm_1<58, 2, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
251 "lwa $rT, $DS($rA)">, isPPC64;
252def LD : DSForm_2<58, 0, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
253 "ld $rT, $DS($rA)">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000254}
255let isStore = 1 in {
Chris Lattner57226fb2005-04-19 04:59:28 +0000256def STD : DSForm_2<62, 0, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
257 "std $rT, $DS($rA)">, isPPC64;
258def STDU : DSForm_2<62, 1, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
259 "stdu $rT, $DS($rA)">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000260}
Nate Begemanc3306122004-08-21 05:56:39 +0000261
Nate Begeman07aada82004-08-30 02:28:06 +0000262// X-Form instructions. Most instructions that perform an operation on a
263// register and another register are of this type.
264//
Nate Begemanb816f022004-10-07 22:30:03 +0000265let isLoad = 1 in {
Chris Lattnere19d0b12005-04-19 04:51:30 +0000266def LBZX : XForm_1<31, 87, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanc3306122004-08-21 05:56:39 +0000267 "lbzx $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000268def LHAX : XForm_1<31, 343, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanc3306122004-08-21 05:56:39 +0000269 "lhax $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000270def LHZX : XForm_1<31, 279, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanc3306122004-08-21 05:56:39 +0000271 "lhzx $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000272def LWAX : XForm_1<31, 341, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
273 "lwax $dst, $base, $index">, isPPC64;
274def LWZX : XForm_1<31, 23, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanc3306122004-08-21 05:56:39 +0000275 "lwzx $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000276def LDX : XForm_1<31, 21, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
277 "ldx $dst, $base, $index">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000278}
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000279def NAND : XForm_6<31, 476, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
280 "nand $rA, $rS, $rB",
281 [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000282def AND : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000283 "and $rA, $rS, $rB",
284 [(set GPRC:$rT, (and GPRC:$rA, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000285def ANDo : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000286 "and. $rA, $rS, $rB",
287 []>, isDOT;
Chris Lattner883059f2005-04-19 05:15:18 +0000288def ANDC : XForm_6<31, 60, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000289 "andc $rA, $rS, $rB",
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000290 [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000291def OR : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000292 "or $rA, $rS, $rB",
293 [(set GPRC:$rT, (or GPRC:$rA, GPRC:$rB))]>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000294def NOR : XForm_6<31, 124, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
295 "nor $rA, $rS, $rB",
296 [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000297def ORo : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000298 "or. $rA, $rS, $rB",
299 []>, isDOT;
Chris Lattner883059f2005-04-19 05:15:18 +0000300def ORC : XForm_6<31, 412, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000301 "orc $rA, $rS, $rB",
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000302 [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>;
303def EQV : XForm_6<31, 284, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
304 "eqv $rA, $rS, $rB",
305 [(set GPRC:$rT, (not (xor GPRC:$rA, GPRC:$rB)))]>;
306def XOR : XForm_6<31, 316, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
307 "xor $rA, $rS, $rB",
308 [(set GPRC:$rT, (xor GPRC:$rA, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000309def SLD : XForm_6<31, 27, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000310 "sld $rA, $rS, $rB",
311 []>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000312def SLW : XForm_6<31, 24, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000313 "slw $rA, $rS, $rB",
314 []>;
Chris Lattner883059f2005-04-19 05:15:18 +0000315def SRD : XForm_6<31, 539, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000316 "srd $rA, $rS, $rB",
317 []>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000318def SRW : XForm_6<31, 536, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000319 "srw $rA, $rS, $rB",
320 []>;
Chris Lattner883059f2005-04-19 05:15:18 +0000321def SRAD : XForm_6<31, 794, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000322 "srad $rA, $rS, $rB",
323 []>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000324def SRAW : XForm_6<31, 792, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000325 "sraw $rA, $rS, $rB",
326 []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000327let isStore = 1 in {
Chris Lattnere19d0b12005-04-19 04:51:30 +0000328def STBX : XForm_8<31, 215, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000329 "stbx $rS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000330def STHX : XForm_8<31, 407, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000331 "sthx $rS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000332def STWX : XForm_8<31, 151, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000333 "stwx $rS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000334def STWUX : XForm_8<31, 183, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000335 "stwux $rS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000336def STDX : XForm_8<31, 149, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
337 "stdx $rS, $rA, $rB">, isPPC64;
338def STDUX : XForm_8<31, 181, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
339 "stdux $rS, $rA, $rB">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000340}
Chris Lattner883059f2005-04-19 05:15:18 +0000341def SRAWI : XForm_10<31, 824, (ops GPRC:$rA, GPRC:$rS, u5imm:$SH),
Nate Begemanc3306122004-08-21 05:56:39 +0000342 "srawi $rA, $rS, $SH">;
Chris Lattner883059f2005-04-19 05:15:18 +0000343def CNTLZW : XForm_11<31, 26, (ops GPRC:$rA, GPRC:$rS),
Chris Lattner6159fb22005-09-02 22:35:53 +0000344 "cntlzw $rA, $rS",
345 [(set GPRC:$rA, (ctlz GPRC:$rS))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000346def EXTSB : XForm_11<31, 954, (ops GPRC:$rA, GPRC:$rS),
Chris Lattner6159fb22005-09-02 22:35:53 +0000347 "extsb $rA, $rS",
348 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000349def EXTSH : XForm_11<31, 922, (ops GPRC:$rA, GPRC:$rS),
Chris Lattner6159fb22005-09-02 22:35:53 +0000350 "extsh $rA, $rS",
351 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000352def EXTSW : XForm_11<31, 986, (ops GPRC:$rA, GPRC:$rS),
Chris Lattner6159fb22005-09-02 22:35:53 +0000353 "extsw $rA, $rS",
354 []>, isPPC64;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000355def CMP : XForm_16<31, 0, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000356 "cmp $crD, $long, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000357def CMPL : XForm_16<31, 32, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000358 "cmpl $crD, $long, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000359def CMPW : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000360 "cmpw $crD, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000361def CMPD : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
362 "cmpd $crD, $rA, $rB">, isPPC64;
363def CMPLW : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000364 "cmplw $crD, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000365def CMPLD : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
366 "cmpld $crD, $rA, $rB">, isPPC64;
367def FCMPO : XForm_17<63, 32, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
Nate Begeman33162522005-03-29 21:54:38 +0000368 "fcmpo $crD, $fA, $fB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000369def FCMPU : XForm_17<63, 0, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000370 "fcmpu $crD, $fA, $fB">;
Nate Begemanb816f022004-10-07 22:30:03 +0000371let isLoad = 1 in {
Chris Lattnere19d0b12005-04-19 04:51:30 +0000372def LFSX : XForm_25<31, 535, (ops FPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000373 "lfsx $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000374def LFDX : XForm_25<31, 599, (ops FPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000375 "lfdx $dst, $base, $index">;
Nate Begemanb816f022004-10-07 22:30:03 +0000376}
Chris Lattner883059f2005-04-19 05:15:18 +0000377def FCFID : XForm_26<63, 846, (ops FPRC:$frD, FPRC:$frB),
Chris Lattnere19d0b12005-04-19 04:51:30 +0000378 "fcfid $frD, $frB">, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000379def FCTIDZ : XForm_26<63, 815, (ops FPRC:$frD, FPRC:$frB),
Chris Lattnere19d0b12005-04-19 04:51:30 +0000380 "fctidz $frD, $frB">, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000381def FCTIWZ : XForm_26<63, 15, (ops FPRC:$frD, FPRC:$frB),
Nate Begemand332fd52004-08-29 22:02:43 +0000382 "fctiwz $frD, $frB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000383def FABS : XForm_26<63, 264, (ops FPRC:$frD, FPRC:$frB),
Nate Begeman27eeb002005-04-02 05:59:34 +0000384 "fabs $frD, $frB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000385def FMR : XForm_26<63, 72, (ops FPRC:$frD, FPRC:$frB),
Nate Begemanc3306122004-08-21 05:56:39 +0000386 "fmr $frD, $frB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000387def FNABS : XForm_26<63, 136, (ops FPRC:$frD, FPRC:$frB),
Nate Begeman27eeb002005-04-02 05:59:34 +0000388 "fnabs $frD, $frB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000389def FNEG : XForm_26<63, 40, (ops FPRC:$frD, FPRC:$frB),
Nate Begemanc3306122004-08-21 05:56:39 +0000390 "fneg $frD, $frB">;
Chris Lattner883059f2005-04-19 05:15:18 +0000391def FRSP : XForm_26<63, 12, (ops FPRC:$frD, FPRC:$frB),
Nate Begemanc3306122004-08-21 05:56:39 +0000392 "frsp $frD, $frB">;
Nate Begemanadeb43d2005-07-20 22:42:00 +0000393def FSQRT : XForm_26<63, 22, (ops FPRC:$frD, FPRC:$frB),
394 "fsqrt $frD, $frB">;
395def FSQRTS : XForm_26<59, 22, (ops FPRC:$frD, FPRC:$frB),
396 "fsqrts $frD, $frB">;
397
Nate Begemanb816f022004-10-07 22:30:03 +0000398let isStore = 1 in {
Chris Lattnere19d0b12005-04-19 04:51:30 +0000399def STFSX : XForm_28<31, 663, (ops FPRC:$frS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000400 "stfsx $frS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000401def STFDX : XForm_28<31, 727, (ops FPRC:$frS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000402 "stfdx $frS, $rA, $rB">;
Nate Begemanb816f022004-10-07 22:30:03 +0000403}
Nate Begeman6b3dc552004-08-29 22:45:13 +0000404
Nate Begeman07aada82004-08-30 02:28:06 +0000405// XL-Form instructions. condition register logical ops.
406//
Chris Lattnere19d0b12005-04-19 04:51:30 +0000407def MCRF : XLForm_3<19, 0, (ops CRRC:$BF, CRRC:$BFA),
Nate Begeman7bfba7d2005-04-14 09:45:08 +0000408 "mcrf $BF, $BFA">;
Nate Begeman07aada82004-08-30 02:28:06 +0000409
410// XFX-Form instructions. Instructions that deal with SPRs
411//
Misha Brukmanda8d96d2004-10-23 06:05:49 +0000412// Note that although LR should be listed as `8' and CTR as `9' in the SPR
413// field, the manual lists the groups of bits as [5-9] = 0, [0-4] = 8 or 9
414// which means the SPR value needs to be multiplied by a factor of 32.
Chris Lattner5035cef2005-04-19 04:40:07 +0000415def MFCTR : XFXForm_1_ext<31, 339, 288, (ops GPRC:$rT), "mfctr $rT">;
416def MFLR : XFXForm_1_ext<31, 339, 256, (ops GPRC:$rT), "mflr $rT">;
417def MFCR : XFXForm_3<31, 19, (ops GPRC:$rT), "mfcr $rT">;
Chris Lattner28b9cc22005-08-26 22:05:54 +0000418def MTCRF : XFXForm_5<31, 144, (ops crbitm:$FXM, GPRC:$rS),
Nate Begeman7af02482005-04-12 07:04:16 +0000419 "mtcrf $FXM, $rS">;
Nate Begeman394cd132005-08-08 20:04:52 +0000420def MFOCRF : XFXForm_5a<31, 19, (ops GPRC:$rT, crbitm:$FXM),
421 "mfcr $rT, $FXM">;
Chris Lattner5035cef2005-04-19 04:40:07 +0000422def MTCTR : XFXForm_7_ext<31, 467, 288, (ops GPRC:$rS), "mtctr $rS">;
423def MTLR : XFXForm_7_ext<31, 467, 256, (ops GPRC:$rS), "mtlr $rS">;
Nate Begeman07aada82004-08-30 02:28:06 +0000424
Nate Begeman07aada82004-08-30 02:28:06 +0000425// XS-Form instructions. Just 'sradi'
426//
Chris Lattner883059f2005-04-19 05:15:18 +0000427def SRADI : XSForm_1<31, 413, (ops GPRC:$rA, GPRC:$rS, u6imm:$SH),
Chris Lattner5035cef2005-04-19 04:40:07 +0000428 "sradi $rA, $rS, $SH">, isPPC64;
Nate Begeman07aada82004-08-30 02:28:06 +0000429
430// XO-Form instructions. Arithmetic instructions that can set overflow bit
431//
Chris Lattner14522e32005-04-19 05:21:30 +0000432def ADD : XOForm_1<31, 266, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000433 "add $rT, $rA, $rB",
434 [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000435def ADDC : XOForm_1<31, 10, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000436 "addc $rT, $rA, $rB",
437 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000438def ADDE : XOForm_1<31, 138, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000439 "adde $rT, $rA, $rB",
440 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000441def DIVD : XOForm_1<31, 489, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000442 "divd $rT, $rA, $rB",
443 []>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000444def DIVDU : XOForm_1<31, 457, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000445 "divdu $rT, $rA, $rB",
446 []>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000447def DIVW : XOForm_1<31, 491, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000448 "divw $rT, $rA, $rB",
449 [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000450def DIVWU : XOForm_1<31, 459, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000451 "divwu $rT, $rA, $rB",
452 [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000453def MULHW : XOForm_1<31, 75, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000454 "mulhw $rT, $rA, $rB",
455 [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000456def MULHWU : XOForm_1<31, 11, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000457 "mulhwu $rT, $rA, $rB",
458 [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000459def MULLD : XOForm_1<31, 233, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000460 "mulld $rT, $rA, $rB",
461 []>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000462def MULLW : XOForm_1<31, 235, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000463 "mullw $rT, $rA, $rB",
464 [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000465def SUBF : XOForm_1<31, 40, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000466 "subf $rT, $rA, $rB",
467 [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000468def SUBFC : XOForm_1<31, 8, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000469 "subfc $rT, $rA, $rB",
470 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000471def SUBFE : XOForm_1<31, 136, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000472 "subfe $rT, $rA, $rB",
473 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000474def ADDME : XOForm_3<31, 234, 0, (ops GPRC:$rT, GPRC:$rA),
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000475 "addme $rT, $rA",
476 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000477def ADDZE : XOForm_3<31, 202, 0, (ops GPRC:$rT, GPRC:$rA),
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000478 "addze $rT, $rA",
479 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000480def NEG : XOForm_3<31, 104, 0, (ops GPRC:$rT, GPRC:$rA),
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000481 "neg $rT, $rA",
482 [(set GPRC:$rT, (ineg GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000483def SUBFZE : XOForm_3<31, 200, 0, (ops GPRC:$rT, GPRC:$rA),
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000484 "subfze $rT, $rA",
485 []>;
Nate Begeman07aada82004-08-30 02:28:06 +0000486
487// A-Form instructions. Most of the instructions executed in the FPU are of
488// this type.
489//
Chris Lattner14522e32005-04-19 05:21:30 +0000490def FMADD : AForm_1<63, 29,
Nate Begeman07aada82004-08-30 02:28:06 +0000491 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
492 "fmadd $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000493def FMADDS : AForm_1<59, 29,
Nate Begeman178bb342005-04-04 23:01:51 +0000494 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
495 "fmadds $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000496def FMSUB : AForm_1<63, 28,
Nate Begeman178bb342005-04-04 23:01:51 +0000497 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
498 "fmsub $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000499def FMSUBS : AForm_1<59, 28,
Nate Begeman178bb342005-04-04 23:01:51 +0000500 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
501 "fmsubs $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000502def FNMADD : AForm_1<63, 31,
Nate Begeman178bb342005-04-04 23:01:51 +0000503 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
504 "fnmadd $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000505def FNMADDS : AForm_1<59, 31,
Nate Begeman178bb342005-04-04 23:01:51 +0000506 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
507 "fnmadds $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000508def FNMSUB : AForm_1<63, 30,
Nate Begeman178bb342005-04-04 23:01:51 +0000509 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
510 "fnmsub $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000511def FNMSUBS : AForm_1<59, 30,
Nate Begeman178bb342005-04-04 23:01:51 +0000512 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
513 "fnmsubs $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000514def FSEL : AForm_1<63, 23,
Nate Begeman07aada82004-08-30 02:28:06 +0000515 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
516 "fsel $FRT, $FRA, $FRC, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000517def FADD : AForm_2<63, 21,
Nate Begeman07aada82004-08-30 02:28:06 +0000518 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
519 "fadd $FRT, $FRA, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000520def FADDS : AForm_2<59, 21,
Nate Begeman07aada82004-08-30 02:28:06 +0000521 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
522 "fadds $FRT, $FRA, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000523def FDIV : AForm_2<63, 18,
Nate Begeman07aada82004-08-30 02:28:06 +0000524 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
525 "fdiv $FRT, $FRA, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000526def FDIVS : AForm_2<59, 18,
Nate Begeman07aada82004-08-30 02:28:06 +0000527 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
528 "fdivs $FRT, $FRA, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000529def FMUL : AForm_3<63, 25,
Nate Begeman07aada82004-08-30 02:28:06 +0000530 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
531 "fmul $FRT, $FRA, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000532def FMULS : AForm_3<59, 25,
Nate Begeman07aada82004-08-30 02:28:06 +0000533 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
534 "fmuls $FRT, $FRA, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000535def FSUB : AForm_2<63, 20,
Nate Begeman07aada82004-08-30 02:28:06 +0000536 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
537 "fsub $FRT, $FRA, $FRB">;
Chris Lattner14522e32005-04-19 05:21:30 +0000538def FSUBS : AForm_2<59, 20,
Nate Begeman07aada82004-08-30 02:28:06 +0000539 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
540 "fsubs $FRT, $FRA, $FRB">;
541
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000542// M-Form instructions. rotate and mask instructions.
543//
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000544let isTwoAddress = 1 in {
Chris Lattner14522e32005-04-19 05:21:30 +0000545def RLWIMI : MForm_2<20,
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000546 (ops GPRC:$rA, GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
547 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME">;
548}
Chris Lattner14522e32005-04-19 05:21:30 +0000549def RLWINM : MForm_2<21,
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000550 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
551 "rlwinm $rA, $rS, $SH, $MB, $ME">;
Chris Lattner14522e32005-04-19 05:21:30 +0000552def RLWINMo : MForm_2<21,
Nate Begeman9f833d32005-04-12 00:10:02 +0000553 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Chris Lattner14522e32005-04-19 05:21:30 +0000554 "rlwinm. $rA, $rS, $SH, $MB, $ME">, isDOT;
555def RLWNM : MForm_2<23,
Nate Begemancd08e4c2005-04-09 20:09:12 +0000556 (ops GPRC:$rA, GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
557 "rlwnm $rA, $rS, $rB, $MB, $ME">;
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000558
559// MD-Form instructions. 64 bit rotate instructions.
560//
Chris Lattner14522e32005-04-19 05:21:30 +0000561def RLDICL : MDForm_1<30, 0,
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000562 (ops GPRC:$rA, GPRC:$rS, u6imm:$SH, u6imm:$MB),
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000563 "rldicl $rA, $rS, $SH, $MB">, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000564def RLDICR : MDForm_1<30, 1,
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000565 (ops GPRC:$rA, GPRC:$rS, u6imm:$SH, u6imm:$ME),
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000566 "rldicr $rA, $rS, $SH, $ME">, isPPC64;
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000567
Chris Lattnerbe686a82004-12-16 16:31:57 +0000568def PowerPCInstrInfo : InstrInfo {
569 let PHIInst = PHI;
570
571 let TSFlagsFields = [ "VMX", "PPC64" ];
572 let TSFlagsShifts = [ 0, 1 ];
573
574 let isLittleEndianEncoding = 1;
575}