blob: 3465e9879e4122e02bb1c681aaac44feec2421e7 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Jim Grosbache4ad3872010-10-19 23:27:08 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
62
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Dale Johannesen51e28e62010-06-03 21:09:53 +000065def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
66
Jim Grosbach469bbdb2010-07-16 23:05:05 +000067def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
68 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
69
Evan Chenga8e29892007-01-19 07:51:42 +000070// Node definitions.
71def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000072def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
73
Bill Wendlingc69107c2007-11-13 09:19:02 +000074def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000075 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000076def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000077 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
79def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000080 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
81 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000082def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000083 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
84 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000085def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
87 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000088
Chris Lattner48be23c2008-01-15 22:02:54 +000089def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000090 [SDNPHasChain, SDNPOptInFlag]>;
91
92def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
93 [SDNPInFlag]>;
94def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
95 [SDNPInFlag]>;
96
97def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
98 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
99
100def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
101 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000102def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
103 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000104
Evan Cheng218977b2010-07-13 19:27:42 +0000105def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
106 [SDNPHasChain]>;
107
Evan Chenga8e29892007-01-19 07:51:42 +0000108def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
109 [SDNPOutFlag]>;
110
David Goodwinc0309b42009-06-29 15:33:01 +0000111def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Bill Wendling10ce7f32010-08-29 11:31:07 +0000112 [SDNPOutFlag, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000113
Evan Chenga8e29892007-01-19 07:51:42 +0000114def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
115
116def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
117def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
118def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000119
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000120def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000121def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
122 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000123def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000124 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
125def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
126 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
127
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000128
Evan Cheng11db0682010-08-11 06:22:01 +0000129def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
130 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000131def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000132 [SDNPHasChain]>;
Evan Cheng416941d2010-11-04 05:19:35 +0000133def ARMPreload : SDNode<"ARMISD::PRELOAD", SDTPrefetch,
Evan Chengdfed19f2010-11-03 06:34:55 +0000134 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000135
Evan Chengf609bb82010-01-19 00:44:15 +0000136def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
137
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000138def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Dale Johannesen51e28e62010-06-03 21:09:53 +0000139 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
140
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000141
142def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
143
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000144//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000145// ARM Instruction Predicate Definitions.
146//
Jim Grosbach833c93c2010-11-01 16:59:54 +0000147def HasV4T : Predicate<"Subtarget->hasV4TOps()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000148def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
149def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000150def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, AssemblerPredicate;
151def HasV6 : Predicate<"Subtarget->hasV6Ops()">, AssemblerPredicate;
152def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000153def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000154def HasV7 : Predicate<"Subtarget->hasV7Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000155def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000156def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, AssemblerPredicate;
157def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, AssemblerPredicate;
158def HasNEON : Predicate<"Subtarget->hasNEON()">, AssemblerPredicate;
159def HasDivide : Predicate<"Subtarget->hasDivide()">, AssemblerPredicate;
160def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
161 AssemblerPredicate;
162def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
163 AssemblerPredicate;
Evan Chengdfed19f2010-11-03 06:34:55 +0000164def HasMP : Predicate<"Subtarget->hasMPExtension()">,
165 AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000166def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000167def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000168def IsThumb : Predicate<"Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000169def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000170def IsThumb2 : Predicate<"Subtarget->isThumb2()">, AssemblerPredicate;
171def IsARM : Predicate<"!Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000172def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
173def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000174
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000175// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000176def UseMovt : Predicate<"Subtarget->useMovt()">;
177def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
178def UseVMLx : Predicate<"Subtarget->useVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000179
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000180//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000181// ARM Flag Definitions.
182
183class RegConstraint<string C> {
184 string Constraints = C;
185}
186
187//===----------------------------------------------------------------------===//
188// ARM specific transformation functions and pattern fragments.
189//
190
Evan Chenga8e29892007-01-19 07:51:42 +0000191// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
192// so_imm_neg def below.
193def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000194 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000195}]>;
196
197// so_imm_not_XFORM - Return a so_imm value packed into the format described for
198// so_imm_not def below.
199def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000201}]>;
202
Evan Chenga8e29892007-01-19 07:51:42 +0000203/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
204def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000205 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000206}]>;
207
208/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
209def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000210 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000211}]>;
212
Jim Grosbach64171712010-02-16 21:07:46 +0000213def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000214 PatLeaf<(imm), [{
215 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
216 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000217
Evan Chenga2515702007-03-19 07:09:02 +0000218def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000219 PatLeaf<(imm), [{
220 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
221 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000222
223// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
224def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000225 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000226}]>;
227
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000228/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
229/// e.g., 0xf000ffff
230def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000231 PatLeaf<(imm), [{
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000232 return ARM::isBitFieldInvertedMask(N->getZExtValue());
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000233}] > {
Jim Grosbach3fea191052010-10-21 22:03:21 +0000234 string EncoderMethod = "getBitfieldInvertedMaskOpValue";
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000235 let PrintMethod = "printBitfieldInvMaskImmOperand";
236}
237
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000238/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000239def hi16 : SDNodeXForm<imm, [{
240 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
241}]>;
242
243def lo16AllZero : PatLeaf<(i32 imm), [{
244 // Returns true if all low 16-bits are 0.
245 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000246}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000247
Jim Grosbach64171712010-02-16 21:07:46 +0000248/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000249/// [0.65535].
250def imm0_65535 : PatLeaf<(i32 imm), [{
251 return (uint32_t)N->getZExtValue() < 65536;
252}]>;
253
Evan Cheng37f25d92008-08-28 23:39:26 +0000254class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
255class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000256
Jim Grosbach0a145f32010-02-16 20:17:57 +0000257/// adde and sube predicates - True based on whether the carry flag output
258/// will be needed or not.
259def adde_dead_carry :
260 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
261 [{return !N->hasAnyUseOfValue(1);}]>;
262def sube_dead_carry :
263 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
264 [{return !N->hasAnyUseOfValue(1);}]>;
265def adde_live_carry :
266 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
267 [{return N->hasAnyUseOfValue(1);}]>;
268def sube_live_carry :
269 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
270 [{return N->hasAnyUseOfValue(1);}]>;
271
Evan Chenga8e29892007-01-19 07:51:42 +0000272//===----------------------------------------------------------------------===//
273// Operand Definitions.
274//
275
276// Branch target.
Jim Grosbachc466b932010-11-11 18:04:49 +0000277def brtarget : Operand<OtherVT> {
278 string EncoderMethod = "getBranchTargetOpValue";
279}
Evan Chenga8e29892007-01-19 07:51:42 +0000280
Evan Chenga8e29892007-01-19 07:51:42 +0000281// A list of registers separated by comma. Used by load/store multiple.
282def reglist : Operand<i32> {
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000283 string EncoderMethod = "getRegisterListOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000284 let PrintMethod = "printRegisterList";
285}
286
Bill Wendling59914872010-11-08 00:39:58 +0000287def RegListAsmOperand : AsmOperandClass {
288 let Name = "RegList";
289 let SuperClasses = [];
290}
291
Evan Chenga8e29892007-01-19 07:51:42 +0000292// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
293def cpinst_operand : Operand<i32> {
294 let PrintMethod = "printCPInstOperand";
295}
296
297def jtblock_operand : Operand<i32> {
298 let PrintMethod = "printJTBlockOperand";
299}
Evan Cheng66ac5312009-07-25 00:33:29 +0000300def jt2block_operand : Operand<i32> {
301 let PrintMethod = "printJT2BlockOperand";
302}
Evan Chenga8e29892007-01-19 07:51:42 +0000303
304// Local PC labels.
305def pclabel : Operand<i32> {
306 let PrintMethod = "printPCLabel";
307}
308
Owen Anderson498ec202010-10-27 22:49:00 +0000309def neon_vcvt_imm32 : Operand<i32> {
Jim Grosbach0d2d2e92010-10-29 23:19:55 +0000310 string EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000311}
312
Jim Grosbachb35ad412010-10-13 19:56:10 +0000313// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
314def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
315 int32_t v = (int32_t)N->getZExtValue();
316 return v == 8 || v == 16 || v == 24; }]> {
317 string EncoderMethod = "getRotImmOpValue";
318}
319
Bob Wilson22f5dc72010-08-16 18:27:34 +0000320// shift_imm: An integer that encodes a shift amount and the type of shift
321// (currently either asr or lsl) using the same encoding used for the
322// immediates in so_reg operands.
323def shift_imm : Operand<i32> {
324 let PrintMethod = "printShiftImmOperand";
325}
326
Evan Chenga8e29892007-01-19 07:51:42 +0000327// shifter_operand operands: so_reg and so_imm.
328def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000329 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000330 [shl,srl,sra,rotr]> {
Jim Grosbachef324d72010-10-12 23:53:58 +0000331 string EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000332 let PrintMethod = "printSORegOperand";
333 let MIOperandInfo = (ops GPR, GPR, i32imm);
334}
Evan Chengf40deed2010-10-27 23:41:30 +0000335def shift_so_reg : Operand<i32>, // reg reg imm
336 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
337 [shl,srl,sra,rotr]> {
338 string EncoderMethod = "getSORegOpValue";
339 let PrintMethod = "printSORegOperand";
340 let MIOperandInfo = (ops GPR, GPR, i32imm);
341}
Evan Chenga8e29892007-01-19 07:51:42 +0000342
343// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
344// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
345// represented in the imm field in the same 12-bit form that they are encoded
346// into so_imm instructions: the 8-bit immediate is the least significant bits
347// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000348def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000349 string EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000350 let PrintMethod = "printSOImmOperand";
351}
352
Evan Chengc70d1842007-03-20 08:11:30 +0000353// Break so_imm's up into two pieces. This handles immediates with up to 16
354// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
355// get the first/second pieces.
356def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000357 PatLeaf<(imm), [{
358 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
359 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000360 let PrintMethod = "printSOImm2PartOperand";
361}
362
363def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000364 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000365 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000366}]>;
367
368def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000369 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000370 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000371}]>;
372
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000373def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
374 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
375 }]> {
376 let PrintMethod = "printSOImm2PartOperand";
377}
378
379def so_neg_imm2part_1 : SDNodeXForm<imm, [{
380 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
381 return CurDAG->getTargetConstant(V, MVT::i32);
382}]>;
383
384def so_neg_imm2part_2 : SDNodeXForm<imm, [{
385 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
386 return CurDAG->getTargetConstant(V, MVT::i32);
387}]>;
388
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000389/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
390def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
391 return (int32_t)N->getZExtValue() < 32;
392}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000393
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000394/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
395def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{
396 return (int32_t)N->getZExtValue() < 32;
397}]> {
398 string EncoderMethod = "getImmMinusOneOpValue";
399}
400
Evan Chenga8e29892007-01-19 07:51:42 +0000401// Define ARM specific addressing modes.
402
Jim Grosbach3e556122010-10-26 22:37:02 +0000403
404// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000405//
Jim Grosbach3e556122010-10-26 22:37:02 +0000406def addrmode_imm12 : Operand<i32>,
407 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000408 // 12-bit immediate operand. Note that instructions using this encode
409 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
410 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000411
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000412 string EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000413 let PrintMethod = "printAddrModeImm12Operand";
414 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000415}
Jim Grosbach3e556122010-10-26 22:37:02 +0000416// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000417//
Jim Grosbach3e556122010-10-26 22:37:02 +0000418def ldst_so_reg : Operand<i32>,
419 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Jim Grosbach54fea632010-11-09 17:20:53 +0000420 string EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000421 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000422 let PrintMethod = "printAddrMode2Operand";
423 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
424}
425
Jim Grosbach3e556122010-10-26 22:37:02 +0000426// addrmode2 := reg +/- imm12
427// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000428//
429def addrmode2 : Operand<i32>,
430 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
431 let PrintMethod = "printAddrMode2Operand";
432 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
433}
434
435def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000436 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
437 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000438 let PrintMethod = "printAddrMode2OffsetOperand";
439 let MIOperandInfo = (ops GPR, i32imm);
440}
441
442// addrmode3 := reg +/- reg
443// addrmode3 := reg +/- imm8
444//
445def addrmode3 : Operand<i32>,
446 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Jim Grosbach570a9222010-11-11 01:09:40 +0000447 string EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000448 let PrintMethod = "printAddrMode3Operand";
449 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
450}
451
452def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000453 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
454 [], [SDNPWantRoot]> {
Jim Grosbach7eab97f2010-11-11 16:55:29 +0000455 string EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000456 let PrintMethod = "printAddrMode3OffsetOperand";
457 let MIOperandInfo = (ops GPR, i32imm);
458}
459
Jim Grosbache6913602010-11-03 01:01:43 +0000460// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000461//
Jim Grosbache6913602010-11-03 01:01:43 +0000462def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Jim Grosbach5d5eb9e2010-11-10 23:38:36 +0000463 string EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000464 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000465}
466
Bill Wendling59914872010-11-08 00:39:58 +0000467def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner14b93852010-10-29 00:27:31 +0000468 let Name = "MemMode5";
469 let SuperClasses = [];
470}
471
Evan Chenga8e29892007-01-19 07:51:42 +0000472// addrmode5 := reg +/- imm8*4
473//
474def addrmode5 : Operand<i32>,
475 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
476 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000477 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000478 let ParserMatchClass = MemMode5AsmOperand;
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000479 string EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000480}
481
Bob Wilson8b024a52009-07-01 23:16:05 +0000482// addrmode6 := reg with optional writeback
483//
484def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000485 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000486 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000487 let MIOperandInfo = (ops GPR:$addr, i32imm);
Owen Andersona2b50b32010-11-02 22:28:01 +0000488 string EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000489}
490
491def am6offset : Operand<i32> {
492 let PrintMethod = "printAddrMode6OffsetOperand";
493 let MIOperandInfo = (ops GPR);
Owen Andersona2b50b32010-11-02 22:28:01 +0000494 string EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000495}
496
Evan Chenga8e29892007-01-19 07:51:42 +0000497// addrmodepc := pc + reg
498//
499def addrmodepc : Operand<i32>,
500 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
501 let PrintMethod = "printAddrModePCOperand";
502 let MIOperandInfo = (ops GPR, i32imm);
503}
504
Bob Wilson4f38b382009-08-21 21:58:55 +0000505def nohash_imm : Operand<i32> {
506 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000507}
508
Evan Chenga8e29892007-01-19 07:51:42 +0000509//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000510
Evan Cheng37f25d92008-08-28 23:39:26 +0000511include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000512
513//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000514// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000515//
516
Evan Cheng3924f782008-08-29 07:36:24 +0000517/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000518/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000519multiclass AsI1_bin_irs<bits<4> opcod, string opc,
520 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
521 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000522 // The register-immediate version is re-materializable. This is useful
523 // in particular for taking the address of a local.
524 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000525 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
526 iii, opc, "\t$Rd, $Rn, $imm",
527 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
528 bits<4> Rd;
529 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000530 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000531 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000532 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000533 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000534 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000535 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000536 }
Jim Grosbach62547262010-10-11 18:51:51 +0000537 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
538 iir, opc, "\t$Rd, $Rn, $Rm",
539 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000540 bits<4> Rd;
541 bits<4> Rn;
542 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000543 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000544 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000545 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000546 let Inst{15-12} = Rd;
547 let Inst{11-4} = 0b00000000;
548 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000549 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000550 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
551 iis, opc, "\t$Rd, $Rn, $shift",
552 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000553 bits<4> Rd;
554 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000555 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000556 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000557 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000558 let Inst{15-12} = Rd;
559 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000560 }
Evan Chenga8e29892007-01-19 07:51:42 +0000561}
562
Evan Cheng1e249e32009-06-25 20:59:23 +0000563/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000564/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000565let Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000566multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
567 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
568 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000569 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
570 iii, opc, "\t$Rd, $Rn, $imm",
571 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
572 bits<4> Rd;
573 bits<4> Rn;
574 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000575 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000576 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000577 let Inst{19-16} = Rn;
578 let Inst{15-12} = Rd;
579 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000580 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000581 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
582 iir, opc, "\t$Rd, $Rn, $Rm",
583 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
584 bits<4> Rd;
585 bits<4> Rn;
586 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000587 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000588 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000589 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000590 let Inst{19-16} = Rn;
591 let Inst{15-12} = Rd;
592 let Inst{11-4} = 0b00000000;
593 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000594 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000595 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
596 iis, opc, "\t$Rd, $Rn, $shift",
597 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
598 bits<4> Rd;
599 bits<4> Rn;
600 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000601 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000602 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000603 let Inst{19-16} = Rn;
604 let Inst{15-12} = Rd;
605 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000606 }
Evan Cheng071a2792007-09-11 19:55:27 +0000607}
Evan Chengc85e8322007-07-05 07:13:32 +0000608}
609
610/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000611/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000612/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000613let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000614multiclass AI1_cmp_irs<bits<4> opcod, string opc,
615 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
616 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000617 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
618 opc, "\t$Rn, $imm",
619 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000620 bits<4> Rn;
621 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000622 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000623 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000624 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000625 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000626 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000627 }
628 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
629 opc, "\t$Rn, $Rm",
630 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000631 bits<4> Rn;
632 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000633 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000634 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000635 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000636 let Inst{19-16} = Rn;
637 let Inst{15-12} = 0b0000;
638 let Inst{11-4} = 0b00000000;
639 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000640 }
641 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
642 opc, "\t$Rn, $shift",
643 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000644 bits<4> Rn;
645 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000646 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000647 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000648 let Inst{19-16} = Rn;
649 let Inst{15-12} = 0b0000;
650 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000651 }
Evan Cheng071a2792007-09-11 19:55:27 +0000652}
Evan Chenga8e29892007-01-19 07:51:42 +0000653}
654
Evan Cheng576a3962010-09-25 00:49:35 +0000655/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000656/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000657/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000658multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000659 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
660 IIC_iEXTr, opc, "\t$Rd, $Rm",
661 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000662 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000663 bits<4> Rd;
664 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000665 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000666 let Inst{15-12} = Rd;
667 let Inst{11-10} = 0b00;
668 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000669 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000670 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
671 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
672 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000673 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000674 bits<4> Rd;
675 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000676 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000677 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000678 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000679 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000680 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000681 }
Evan Chenga8e29892007-01-19 07:51:42 +0000682}
683
Evan Cheng576a3962010-09-25 00:49:35 +0000684multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000685 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
686 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000687 [/* For disassembly only; pattern left blank */]>,
688 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000689 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000690 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000691 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000692 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
693 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000694 [/* For disassembly only; pattern left blank */]>,
695 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000696 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000697 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000698 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000699 }
700}
701
Evan Cheng576a3962010-09-25 00:49:35 +0000702/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000703/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000704multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000705 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
706 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
707 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000708 Requires<[IsARM, HasV6]> {
709 let Inst{11-10} = 0b00;
710 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000711 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
712 rot_imm:$rot),
713 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
714 [(set GPR:$Rd, (opnode GPR:$Rn,
715 (rotr GPR:$Rm, rot_imm:$rot)))]>,
716 Requires<[IsARM, HasV6]> {
717 bits<4> Rn;
718 bits<2> rot;
719 let Inst{19-16} = Rn;
720 let Inst{11-10} = rot;
721 }
Evan Chenga8e29892007-01-19 07:51:42 +0000722}
723
Johnny Chen2ec5e492010-02-22 21:50:40 +0000724// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000725multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000726 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
727 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000728 [/* For disassembly only; pattern left blank */]>,
729 Requires<[IsARM, HasV6]> {
730 let Inst{11-10} = 0b00;
731 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000732 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
733 rot_imm:$rot),
734 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000735 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000736 Requires<[IsARM, HasV6]> {
737 bits<4> Rn;
738 bits<2> rot;
739 let Inst{19-16} = Rn;
740 let Inst{11-10} = rot;
741 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000742}
743
Evan Cheng62674222009-06-25 23:34:10 +0000744/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
745let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000746multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
747 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000748 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
749 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
750 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000751 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000752 bits<4> Rd;
753 bits<4> Rn;
754 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000755 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000756 let Inst{15-12} = Rd;
757 let Inst{19-16} = Rn;
758 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000759 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000760 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
761 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
762 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000763 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000764 bits<4> Rd;
765 bits<4> Rn;
766 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000767 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000768 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000769 let isCommutable = Commutable;
770 let Inst{3-0} = Rm;
771 let Inst{15-12} = Rd;
772 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000773 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000774 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
775 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
776 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000777 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000778 bits<4> Rd;
779 bits<4> Rn;
780 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000781 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000782 let Inst{11-0} = shift;
783 let Inst{15-12} = Rd;
784 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000785 }
Jim Grosbache5165492009-11-09 00:11:35 +0000786}
787// Carry setting variants
788let Defs = [CPSR] in {
789multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
790 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000791 def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
792 DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"),
793 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000794 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000795 bits<4> Rd;
796 bits<4> Rn;
797 bits<12> imm;
798 let Inst{15-12} = Rd;
799 let Inst{19-16} = Rn;
800 let Inst{11-0} = imm;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000801 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000802 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000803 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000804 def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
805 DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"),
806 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000807 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000808 bits<4> Rd;
809 bits<4> Rn;
810 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000811 let Inst{11-4} = 0b00000000;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000812 let isCommutable = Commutable;
813 let Inst{3-0} = Rm;
814 let Inst{15-12} = Rd;
815 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000816 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000817 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000818 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000819 def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
820 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"),
821 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000822 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000823 bits<4> Rd;
824 bits<4> Rn;
825 bits<12> shift;
826 let Inst{11-0} = shift;
827 let Inst{15-12} = Rd;
828 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000829 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000830 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000831 }
Evan Cheng071a2792007-09-11 19:55:27 +0000832}
Evan Chengc85e8322007-07-05 07:13:32 +0000833}
Jim Grosbache5165492009-11-09 00:11:35 +0000834}
Evan Chengc85e8322007-07-05 07:13:32 +0000835
Jim Grosbach3e556122010-10-26 22:37:02 +0000836let canFoldAsLoad = 1, isReMaterializable = 1 in {
837multiclass AI_ldr1<bit opc22, string opc, InstrItinClass iii,
838 InstrItinClass iir, PatFrag opnode> {
839 // Note: We use the complex addrmode_imm12 rather than just an input
840 // GPR and a constrained immediate so that we can use this to match
841 // frame index references and avoid matching constant pool references.
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000842 def i12 : AIldst1<0b010, opc22, 1, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +0000843 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
844 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000845 bits<4> Rt;
846 bits<17> addr;
847 let Inst{23} = addr{12}; // U (add = ('U' == 1))
848 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +0000849 let Inst{15-12} = Rt;
850 let Inst{11-0} = addr{11-0}; // imm12
851 }
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000852 def rs : AIldst1<0b011, opc22, 1, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +0000853 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
854 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000855 bits<4> Rt;
856 bits<17> shift;
857 let Inst{23} = shift{12}; // U (add = ('U' == 1))
858 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000859 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +0000860 let Inst{11-0} = shift{11-0};
861 }
862}
863}
864
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000865multiclass AI_str1<bit opc22, string opc, InstrItinClass iii,
866 InstrItinClass iir, PatFrag opnode> {
867 // Note: We use the complex addrmode_imm12 rather than just an input
868 // GPR and a constrained immediate so that we can use this to match
869 // frame index references and avoid matching constant pool references.
870 def i12 : AIldst1<0b010, opc22, 0, (outs),
871 (ins GPR:$Rt, addrmode_imm12:$addr),
872 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
873 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
874 bits<4> Rt;
875 bits<17> addr;
876 let Inst{23} = addr{12}; // U (add = ('U' == 1))
877 let Inst{19-16} = addr{16-13}; // Rn
878 let Inst{15-12} = Rt;
879 let Inst{11-0} = addr{11-0}; // imm12
880 }
881 def rs : AIldst1<0b011, opc22, 0, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
882 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
883 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
884 bits<4> Rt;
885 bits<17> shift;
886 let Inst{23} = shift{12}; // U (add = ('U' == 1))
887 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000888 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000889 let Inst{11-0} = shift{11-0};
890 }
891}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000892//===----------------------------------------------------------------------===//
893// Instructions
894//===----------------------------------------------------------------------===//
895
Evan Chenga8e29892007-01-19 07:51:42 +0000896//===----------------------------------------------------------------------===//
897// Miscellaneous Instructions.
898//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000899
Evan Chenga8e29892007-01-19 07:51:42 +0000900/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
901/// the function. The first operand is the ID# for this instruction, the second
902/// is the index into the MachineConstantPool that this is, the third is the
903/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000904let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000905def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000906PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000907 i32imm:$size), NoItinerary, "", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000908
Jim Grosbach4642ad32010-02-22 23:10:38 +0000909// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
910// from removing one half of the matched pairs. That breaks PEI, which assumes
911// these will always be in pairs, and asserts if it finds otherwise. Better way?
912let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000913def ADJCALLSTACKUP :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000914PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000915 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000916
Jim Grosbach64171712010-02-16 21:07:46 +0000917def ADJCALLSTACKDOWN :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000918PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000919 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000920}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000921
Johnny Chenf4d81052010-02-12 22:53:19 +0000922def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000923 [/* For disassembly only; pattern left blank */]>,
924 Requires<[IsARM, HasV6T2]> {
925 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000926 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +0000927 let Inst{7-0} = 0b00000000;
928}
929
Johnny Chenf4d81052010-02-12 22:53:19 +0000930def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
931 [/* For disassembly only; pattern left blank */]>,
932 Requires<[IsARM, HasV6T2]> {
933 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000934 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000935 let Inst{7-0} = 0b00000001;
936}
937
938def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
939 [/* For disassembly only; pattern left blank */]>,
940 Requires<[IsARM, HasV6T2]> {
941 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000942 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000943 let Inst{7-0} = 0b00000010;
944}
945
946def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
947 [/* For disassembly only; pattern left blank */]>,
948 Requires<[IsARM, HasV6T2]> {
949 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000950 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000951 let Inst{7-0} = 0b00000011;
952}
953
Johnny Chen2ec5e492010-02-22 21:50:40 +0000954def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
955 "\t$dst, $a, $b",
956 [/* For disassembly only; pattern left blank */]>,
957 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000958 bits<4> Rd;
959 bits<4> Rn;
960 bits<4> Rm;
961 let Inst{3-0} = Rm;
962 let Inst{15-12} = Rd;
963 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000964 let Inst{27-20} = 0b01101000;
965 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000966 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000967}
968
Johnny Chenf4d81052010-02-12 22:53:19 +0000969def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
970 [/* For disassembly only; pattern left blank */]>,
971 Requires<[IsARM, HasV6T2]> {
972 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000973 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000974 let Inst{7-0} = 0b00000100;
975}
976
Johnny Chenc6f7b272010-02-11 18:12:29 +0000977// The i32imm operand $val can be used by a debugger to store more information
978// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000979def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000980 [/* For disassembly only; pattern left blank */]>,
981 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000982 bits<16> val;
983 let Inst{3-0} = val{3-0};
984 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +0000985 let Inst{27-20} = 0b00010010;
986 let Inst{7-4} = 0b0111;
987}
988
Johnny Chenb98e1602010-02-12 18:55:33 +0000989// Change Processor State is a system instruction -- for disassembly only.
990// The singleton $opt operand contains the following information:
991// opt{4-0} = mode from Inst{4-0}
992// opt{5} = changemode from Inst{17}
993// opt{8-6} = AIF from Inst{8-6}
994// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Jim Grosbach596307e2010-10-13 20:38:04 +0000995// FIXME: Integrated assembler will need these split out.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000996def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +0000997 [/* For disassembly only; pattern left blank */]>,
998 Requires<[IsARM]> {
999 let Inst{31-28} = 0b1111;
1000 let Inst{27-20} = 0b00010000;
1001 let Inst{16} = 0;
1002 let Inst{5} = 0;
1003}
1004
Johnny Chenb92a23f2010-02-21 04:42:01 +00001005// Preload signals the memory system of possible future data/instruction access.
1006// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001007multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001008
Evan Chengdfed19f2010-11-03 06:34:55 +00001009 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001010 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001011 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001012 bits<4> Rt;
1013 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001014 let Inst{31-26} = 0b111101;
1015 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001016 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001017 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001018 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001019 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001020 let Inst{19-16} = addr{16-13}; // Rn
1021 let Inst{15-12} = Rt;
1022 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001023 }
1024
Evan Chengdfed19f2010-11-03 06:34:55 +00001025 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001026 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001027 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001028 bits<4> Rt;
1029 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001030 let Inst{31-26} = 0b111101;
1031 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001032 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001033 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001034 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001035 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001036 let Inst{19-16} = shift{16-13}; // Rn
1037 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001038 }
1039}
1040
Evan Cheng416941d2010-11-04 05:19:35 +00001041defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1042defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1043defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001044
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001045def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1046 "setend\t$end",
1047 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001048 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001049 bits<1> end;
1050 let Inst{31-10} = 0b1111000100000001000000;
1051 let Inst{9} = end;
1052 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001053}
1054
Johnny Chenf4d81052010-02-12 22:53:19 +00001055def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +00001056 [/* For disassembly only; pattern left blank */]>,
1057 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001058 bits<4> opt;
1059 let Inst{27-4} = 0b001100100000111100001111;
1060 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001061}
1062
Johnny Chenba6e0332010-02-11 17:14:31 +00001063// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001064let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001065def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001066 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001067 Requires<[IsARM]> {
1068 let Inst{27-25} = 0b011;
1069 let Inst{24-20} = 0b11111;
1070 let Inst{7-5} = 0b111;
1071 let Inst{4} = 0b1;
1072}
1073
Evan Cheng12c3a532008-11-06 17:48:05 +00001074// Address computation and loads and stores in PIC mode.
Jim Grosbachb4b07b92010-10-13 22:55:33 +00001075// FIXME: These PIC insn patterns are pseudos, but derive from the normal insn
1076// classes (AXI1, et.al.) and so have encoding information and such,
1077// which is suboptimal. Once the rest of the code emitter (including
1078// JIT) is MC-ized we should look at refactoring these into true
Jim Grosbachf32ecc62010-10-29 20:21:36 +00001079// pseudos. As is, the encoding information ends up being ignored,
1080// as these instructions are lowered to individual MC-insts.
Evan Chengeaa91b02007-06-19 01:26:51 +00001081let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +00001082def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001083 Pseudo, IIC_iALUr, "",
Evan Cheng44bec522007-05-15 01:29:07 +00001084 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001085
Evan Cheng325474e2008-01-07 23:56:57 +00001086let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +00001087def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001088 Pseudo, IIC_iLoad_r, "",
Evan Chenga8e29892007-01-19 07:51:42 +00001089 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001090
Evan Chengd87293c2008-11-06 08:47:38 +00001091def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001092 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001093 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
1094
Evan Chengd87293c2008-11-06 08:47:38 +00001095def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001096 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001097 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
1098
Evan Chengd87293c2008-11-06 08:47:38 +00001099def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001100 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001101 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
1102
Evan Chengd87293c2008-11-06 08:47:38 +00001103def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001104 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001105 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
1106}
Chris Lattner13c63102008-01-06 05:55:01 +00001107let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +00001108def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001109 Pseudo, IIC_iStore_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001110 [(store GPR:$src, addrmodepc:$addr)]>;
1111
Evan Chengd87293c2008-11-06 08:47:38 +00001112def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001113 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001114 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
1115
Evan Chengd87293c2008-11-06 08:47:38 +00001116def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001117 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001118 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
1119}
Evan Cheng12c3a532008-11-06 17:48:05 +00001120} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001121
Evan Chenge07715c2009-06-23 05:25:29 +00001122
1123// LEApcrel - Load a pc-relative address into a register without offending the
1124// assembler.
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001125// FIXME: These are marked as pseudos, but they're really not(?). They're just
1126// the ADR instruction. Is this the right way to handle that? They need
1127// encoding information regardless.
Evan Chengea420b22010-05-19 01:52:25 +00001128let neverHasSideEffects = 1 in {
Evan Cheng27fa7222010-05-19 07:26:50 +00001129let isReMaterializable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001130def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +00001131 Pseudo, IIC_iALUi,
Evan Cheng27fa7222010-05-19 07:26:50 +00001132 "adr$p\t$dst, #$label", []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001133
Jim Grosbacha967d112010-06-21 21:27:27 +00001134} // neverHasSideEffects
Evan Cheng023dd3f2009-06-24 23:14:45 +00001135def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00001136 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Evan Cheng27fa7222010-05-19 07:26:50 +00001137 Pseudo, IIC_iALUi,
1138 "adr$p\t$dst, #${label}_${id}", []> {
Evan Chengbc8a9452009-07-07 23:40:25 +00001139 let Inst{25} = 1;
1140}
Evan Chenge07715c2009-06-23 05:25:29 +00001141
Evan Chenga8e29892007-01-19 07:51:42 +00001142//===----------------------------------------------------------------------===//
1143// Control Flow Instructions.
1144//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001145
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001146let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1147 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001148 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001149 "bx", "\tlr", [(ARMretflag)]>,
1150 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001151 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001152 }
1153
1154 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001155 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001156 "mov", "\tpc, lr", [(ARMretflag)]>,
1157 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001158 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001159 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001160}
Rafael Espindola27185192006-09-29 21:20:16 +00001161
Bob Wilson04ea6e52009-10-28 00:37:03 +00001162// Indirect branches
1163let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001164 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +00001165 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001166 [(brind GPR:$dst)]>,
1167 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001168 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001169 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001170 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001171 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001172
1173 // ARMV4 only
1174 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
1175 [(brind GPR:$dst)]>,
1176 Requires<[IsARM, NoV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001177 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001178 let Inst{31-4} = 0b1110000110100000111100000000;
Jim Grosbach62547262010-10-11 18:51:51 +00001179 let Inst{3-0} = dst;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001180 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001181}
1182
Evan Chenga8e29892007-01-19 07:51:42 +00001183// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +00001184// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001185let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
Chris Lattner39ee0362010-10-31 19:10:56 +00001186 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbache6913602010-11-03 01:01:43 +00001187 def LDM_RET : AXI4ld<(outs GPR:$wb), (ins GPR:$Rn, ldstm_mode:$mode, pred:$p,
Bob Wilson815baeb2010-03-13 01:08:20 +00001188 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001189 IndexModeUpd, LdStMulFrm, IIC_iLoad_mBr,
Jim Grosbache6913602010-11-03 01:01:43 +00001190 "ldm${mode}${p}\t$Rn!, $dsts",
Jim Grosbach866aa392010-11-10 23:12:48 +00001191 "$Rn = $wb", []> {
Jim Grosbach866aa392010-11-10 23:12:48 +00001192 let Inst{21} = 1;
1193}
Rafael Espindolaa2845842006-10-05 16:48:49 +00001194
Bob Wilson54fc1242009-06-22 21:01:46 +00001195// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001196let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001197 Defs = [R0, R1, R2, R3, R12, LR,
1198 D0, D1, D2, D3, D4, D5, D6, D7,
1199 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001200 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +00001201 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001202 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001203 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001204 Requires<[IsARM, IsNotDarwin]> {
1205 let Inst{31-28} = 0b1110;
Jim Grosbach832859d2010-10-13 22:09:34 +00001206 // FIXME: Encoding info for $func. Needs fixups bits.
Johnny Cheneadeffb2009-10-27 20:45:15 +00001207 }
Evan Cheng277f0742007-06-19 21:05:09 +00001208
Evan Cheng12c3a532008-11-06 17:48:05 +00001209 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001210 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001211 [(ARMcall_pred tglobaladdr:$func)]>,
1212 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +00001213
Evan Chenga8e29892007-01-19 07:51:42 +00001214 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001215 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001216 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001217 [(ARMcall GPR:$func)]>,
1218 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001219 bits<4> func;
Jim Grosbach832859d2010-10-13 22:09:34 +00001220 let Inst{27-4} = 0b000100101111111111110011;
Jim Grosbach62547262010-10-11 18:51:51 +00001221 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001222 }
1223
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001224 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001225 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1226 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001227 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +00001228 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001229 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001230 bits<4> func;
1231 let Inst{27-4} = 0b000100101111111111110001;
1232 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001233 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001234
1235 // ARMv4
1236 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1237 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1238 [(ARMcall_nolink tGPR:$func)]>,
1239 Requires<[IsARM, NoV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001240 bits<4> func;
1241 let Inst{27-4} = 0b000110100000111100000000;
1242 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001243 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001244}
1245
1246// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001247let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001248 Defs = [R0, R1, R2, R3, R9, R12, LR,
1249 D0, D1, D2, D3, D4, D5, D6, D7,
1250 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001251 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +00001252 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001253 IIC_Br, "bl\t$func",
Johnny Cheneadeffb2009-10-27 20:45:15 +00001254 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1255 let Inst{31-28} = 0b1110;
Jim Grosbach832859d2010-10-13 22:09:34 +00001256 // FIXME: Encoding info for $func. Needs fixups bits.
Johnny Cheneadeffb2009-10-27 20:45:15 +00001257 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001258
1259 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001260 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001261 [(ARMcall_pred tglobaladdr:$func)]>,
1262 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001263
1264 // ARMv5T and above
1265 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001266 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001267 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001268 bits<4> func;
1269 let Inst{27-4} = 0b000100101111111111110011;
1270 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001271 }
1272
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001273 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001274 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1275 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001276 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001277 [(ARMcall_nolink tGPR:$func)]>,
1278 Requires<[IsARM, HasV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001279 bits<4> func;
1280 let Inst{27-4} = 0b000100101111111111110001;
1281 let Inst{3-0} = func;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001282 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001283
1284 // ARMv4
1285 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1286 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1287 [(ARMcall_nolink tGPR:$func)]>,
1288 Requires<[IsARM, NoV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001289 bits<4> func;
1290 let Inst{27-4} = 0b000110100000111100000000;
1291 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001292 }
Rafael Espindola35574632006-07-18 17:00:30 +00001293}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001294
Dale Johannesen51e28e62010-06-03 21:09:53 +00001295// Tail calls.
1296
Jim Grosbach832859d2010-10-13 22:09:34 +00001297// FIXME: These should probably be xformed into the non-TC versions of the
1298// instructions as part of MC lowering.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001299let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1300 // Darwin versions.
1301 let Defs = [R0, R1, R2, R3, R9, R12,
1302 D0, D1, D2, D3, D4, D5, D6, D7,
1303 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1304 D27, D28, D29, D30, D31, PC],
1305 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001306 def TCRETURNdi : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1307 Pseudo, IIC_Br,
1308 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001309
Evan Cheng6523d2f2010-06-19 00:11:54 +00001310 def TCRETURNri : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
1311 Pseudo, IIC_Br,
1312 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001313
Evan Cheng6523d2f2010-06-19 00:11:54 +00001314 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001315 IIC_Br, "b\t$dst @ TAILCALL",
1316 []>, Requires<[IsDarwin]>;
1317
1318 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001319 IIC_Br, "b.w\t$dst @ TAILCALL",
1320 []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001321
Evan Cheng6523d2f2010-06-19 00:11:54 +00001322 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1323 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1324 []>, Requires<[IsDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001325 bits<4> dst;
1326 let Inst{31-4} = 0b1110000100101111111111110001;
1327 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001328 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001329 }
1330
1331 // Non-Darwin versions (the difference is R9).
1332 let Defs = [R0, R1, R2, R3, R12,
1333 D0, D1, D2, D3, D4, D5, D6, D7,
1334 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1335 D27, D28, D29, D30, D31, PC],
1336 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001337 def TCRETURNdiND : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1338 Pseudo, IIC_Br,
1339 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001340
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001341 def TCRETURNriND : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001342 Pseudo, IIC_Br,
1343 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001344
Evan Cheng6523d2f2010-06-19 00:11:54 +00001345 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1346 IIC_Br, "b\t$dst @ TAILCALL",
1347 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001348
Evan Cheng6523d2f2010-06-19 00:11:54 +00001349 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1350 IIC_Br, "b.w\t$dst @ TAILCALL",
1351 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001352
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001353 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001354 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1355 []>, Requires<[IsNotDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001356 bits<4> dst;
1357 let Inst{31-4} = 0b1110000100101111111111110001;
1358 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001359 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001360 }
1361}
1362
David Goodwin1a8f36e2009-08-12 18:31:53 +00001363let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001364 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001365 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001366 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001367 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Jim Grosbachc466b932010-11-11 18:04:49 +00001368 "b\t$target", [(br bb:$target)]> {
1369 bits<24> target;
1370 let Inst{23-0} = target;
1371 }
Evan Cheng44bec522007-05-15 01:29:07 +00001372
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001373 let isNotDuplicable = 1, isIndirectBranch = 1,
1374 // FIXME: $imm field is not specified by asm string. Mark as cgonly.
1375 isCodeGenOnly = 1 in {
1376 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
1377 IIC_Br, "mov\tpc, $target$jt",
1378 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
1379 let Inst{11-4} = 0b00000000;
1380 let Inst{15-12} = 0b1111;
1381 let Inst{20} = 0; // S Bit
1382 let Inst{24-21} = 0b1101;
1383 let Inst{27-25} = 0b000;
1384 }
1385 def BR_JTm : JTI<(outs),
1386 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
1387 IIC_Br, "ldr\tpc, $target$jt",
1388 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
1389 imm:$id)]> {
1390 let Inst{15-12} = 0b1111;
1391 let Inst{20} = 1; // L bit
1392 let Inst{21} = 0; // W bit
1393 let Inst{22} = 0; // B bit
1394 let Inst{24} = 1; // P bit
1395 let Inst{27-25} = 0b011;
1396 }
1397 def BR_JTadd : JTI<(outs),
1398 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
1399 IIC_Br, "add\tpc, $target, $idx$jt",
1400 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
1401 imm:$id)]> {
1402 let Inst{15-12} = 0b1111;
1403 let Inst{20} = 0; // S bit
1404 let Inst{24-21} = 0b0100;
1405 let Inst{27-25} = 0b000;
1406 }
1407 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001408 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001409
Evan Chengc85e8322007-07-05 07:13:32 +00001410 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001411 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001412 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001413 IIC_Br, "b", "\t$target",
Jim Grosbachc466b932010-11-11 18:04:49 +00001414 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1415 bits<24> target;
1416 let Inst{23-0} = target;
1417 }
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001418}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001419
Johnny Chena1e76212010-02-13 02:51:09 +00001420// Branch and Exchange Jazelle -- for disassembly only
1421def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1422 [/* For disassembly only; pattern left blank */]> {
1423 let Inst{23-20} = 0b0010;
1424 //let Inst{19-8} = 0xfff;
1425 let Inst{7-4} = 0b0010;
1426}
1427
Johnny Chen0296f3e2010-02-16 21:59:54 +00001428// Secure Monitor Call is a system instruction -- for disassembly only
1429def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1430 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001431 bits<4> opt;
1432 let Inst{23-4} = 0b01100000000000000111;
1433 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001434}
1435
Johnny Chen64dfb782010-02-16 20:04:27 +00001436// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001437let isCall = 1 in {
1438def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001439 [/* For disassembly only; pattern left blank */]> {
1440 bits<24> svc;
1441 let Inst{23-0} = svc;
1442}
Johnny Chen85d5a892010-02-10 18:02:25 +00001443}
1444
Johnny Chenfb566792010-02-17 21:39:10 +00001445// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001446let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001447def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1448 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001449 [/* For disassembly only; pattern left blank */]> {
1450 let Inst{31-28} = 0b1111;
1451 let Inst{22-20} = 0b110; // W = 1
1452}
1453
Jim Grosbache6913602010-11-03 01:01:43 +00001454def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1455 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001456 [/* For disassembly only; pattern left blank */]> {
1457 let Inst{31-28} = 0b1111;
1458 let Inst{22-20} = 0b100; // W = 0
1459}
1460
Johnny Chenfb566792010-02-17 21:39:10 +00001461// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001462def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1463 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001464 [/* For disassembly only; pattern left blank */]> {
1465 let Inst{31-28} = 0b1111;
1466 let Inst{22-20} = 0b011; // W = 1
1467}
1468
Jim Grosbache6913602010-11-03 01:01:43 +00001469def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1470 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001471 [/* For disassembly only; pattern left blank */]> {
1472 let Inst{31-28} = 0b1111;
1473 let Inst{22-20} = 0b001; // W = 0
1474}
Chris Lattner39ee0362010-10-31 19:10:56 +00001475} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001476
Evan Chenga8e29892007-01-19 07:51:42 +00001477//===----------------------------------------------------------------------===//
1478// Load / store Instructions.
1479//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001480
Evan Chenga8e29892007-01-19 07:51:42 +00001481// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001482
1483
Evan Cheng7e2fe912010-10-28 06:47:08 +00001484defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001485 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001486defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001487 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001488defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001489 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001490defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001491 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001492
Evan Chengfa775d02007-03-19 07:20:03 +00001493// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001494let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1495 isReMaterializable = 1 in
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001496def LDRcp : AIldst1<0b010, 0, 1, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001497 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr", []> {
1498 bits<4> Rt;
1499 bits<17> addr;
1500 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1501 let Inst{19-16} = 0b1111;
1502 let Inst{15-12} = Rt;
1503 let Inst{11-0} = addr{11-0}; // imm12
1504}
Evan Chengfa775d02007-03-19 07:20:03 +00001505
Evan Chenga8e29892007-01-19 07:51:42 +00001506// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001507def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001508 IIC_iLoad_bh_r, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001509 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001510
Evan Chenga8e29892007-01-19 07:51:42 +00001511// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001512def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001513 IIC_iLoad_bh_r, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001514 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001515
David Goodwin5d598aa2009-08-19 18:00:44 +00001516def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001517 IIC_iLoad_bh_r, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001518 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001519
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001520let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
1521 isCodeGenOnly = 1 in { // $dst2 doesn't exist in asmstring?
Evan Chenga8e29892007-01-19 07:51:42 +00001522// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001523def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001524 IIC_iLoad_d_r, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001525 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001526
Evan Chenga8e29892007-01-19 07:51:42 +00001527// Indexed loads
Jim Grosbach928f3322010-11-11 01:55:59 +00001528def LDR_PRE : AI2ldwpr<(outs GPR:$Rt, GPR:$Rn_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001529 (ins addrmode2:$addr), LdFrm, IIC_iLoad_ru,
Jim Grosbach928f3322010-11-11 01:55:59 +00001530 "ldr", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +00001531
Jim Grosbach928f3322010-11-11 01:55:59 +00001532def LDR_POST : AI2ldwpo<(outs GPR:$Rt, GPR:$Rn_wb),
1533 (ins GPR:$Rn, am2offset:$offset), LdFrm, IIC_iLoad_ru,
1534 "ldr", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001535
Jim Grosbach928f3322010-11-11 01:55:59 +00001536def LDRH_PRE : AI3ldhpr<(outs GPR:$Rt, GPR:$Rn_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001537 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbach928f3322010-11-11 01:55:59 +00001538 "ldrh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001539
Jim Grosbach928f3322010-11-11 01:55:59 +00001540def LDRH_POST : AI3ldhpo<(outs GPR:$Rt, GPR:$Rn_wb),
1541 (ins GPR:$Rn,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
1542 "ldrh", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001543
Jim Grosbach928f3322010-11-11 01:55:59 +00001544def LDRB_PRE : AI2ldbpr<(outs GPR:$Rt, GPR:$Rn_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001545 (ins addrmode2:$addr), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbach928f3322010-11-11 01:55:59 +00001546 "ldrb", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001547
Jim Grosbach928f3322010-11-11 01:55:59 +00001548def LDRB_POST : AI2ldbpo<(outs GPR:$Rt, GPR:$Rn_wb),
1549 (ins GPR:$Rn,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
1550 "ldrb", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001551
Jim Grosbach928f3322010-11-11 01:55:59 +00001552def LDRSH_PRE : AI3ldshpr<(outs GPR:$Rt, GPR:$Rn_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001553 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbach928f3322010-11-11 01:55:59 +00001554 "ldrsh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001555
Jim Grosbach928f3322010-11-11 01:55:59 +00001556def LDRSH_POST: AI3ldshpo<(outs GPR:$Rt, GPR:$Rn_wb),
1557 (ins GPR:$Rn,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
1558 "ldrsh", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001559
Jim Grosbach928f3322010-11-11 01:55:59 +00001560def LDRSB_PRE : AI3ldsbpr<(outs GPR:$Rt, GPR:$Rn_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001561 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbach928f3322010-11-11 01:55:59 +00001562 "ldrsb", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001563
Jim Grosbach928f3322010-11-11 01:55:59 +00001564def LDRSB_POST: AI3ldsbpo<(outs GPR:$Rt, GPR:$Rn_wb),
1565 (ins GPR:$Rn,am3offset:$offset), LdMiscFrm, IIC_iLoad_ru,
1566 "ldrsb", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001567
1568// For disassembly only
1569def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001570 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001571 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1572 Requires<[IsARM, HasV5TE]>;
1573
1574// For disassembly only
1575def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001576 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001577 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1578 Requires<[IsARM, HasV5TE]>;
1579
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001580} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001581
Johnny Chenadb561d2010-02-18 03:27:42 +00001582// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001583
1584def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001585 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001586 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1587 let Inst{21} = 1; // overwrite
1588}
1589
1590def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001591 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001592 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1593 let Inst{21} = 1; // overwrite
1594}
1595
1596def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001597 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001598 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1599 let Inst{21} = 1; // overwrite
1600}
1601
1602def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001603 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001604 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1605 let Inst{21} = 1; // overwrite
1606}
1607
1608def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001609 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001610 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001611 let Inst{21} = 1; // overwrite
1612}
1613
Evan Chenga8e29892007-01-19 07:51:42 +00001614// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001615
1616// Stores with truncate
Jim Grosbach570a9222010-11-11 01:09:40 +00001617def STRH : AI3sth<(outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
1618 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1619 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001620
Evan Chenga8e29892007-01-19 07:51:42 +00001621// Store doubleword
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001622let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1,
1623 isCodeGenOnly = 1 in // $src2 doesn't exist in asm string
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001624def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001625 StMiscFrm, IIC_iStore_d_r,
Jim Grosbache5165492009-11-09 00:11:35 +00001626 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001627
1628// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +00001629def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001630 (ins GPR:$src, GPR:$base, am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001631 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001632 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001633 [(set GPR:$base_wb,
1634 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1635
Evan Chengd87293c2008-11-06 08:47:38 +00001636def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001637 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001638 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001639 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001640 [(set GPR:$base_wb,
1641 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1642
Evan Chengd87293c2008-11-06 08:47:38 +00001643def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001644 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001645 StMiscFrm, IIC_iStore_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001646 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001647 [(set GPR:$base_wb,
1648 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1649
Evan Chengd87293c2008-11-06 08:47:38 +00001650def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001651 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001652 StMiscFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001653 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001654 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1655 GPR:$base, am3offset:$offset))]>;
1656
Evan Chengd87293c2008-11-06 08:47:38 +00001657def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001658 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001659 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001660 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001661 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1662 GPR:$base, am2offset:$offset))]>;
1663
Evan Chengd87293c2008-11-06 08:47:38 +00001664def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001665 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001666 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001667 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001668 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1669 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001670
Johnny Chen39a4bb32010-02-18 22:31:18 +00001671// For disassembly only
1672def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1673 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001674 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001675 "strd", "\t$src1, $src2, [$base, $offset]!",
1676 "$base = $base_wb", []>;
1677
1678// For disassembly only
1679def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1680 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001681 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001682 "strd", "\t$src1, $src2, [$base], $offset",
1683 "$base = $base_wb", []>;
1684
Johnny Chenad4df4c2010-03-01 19:22:00 +00001685// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001686
1687def STRT : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001688 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001689 StFrm, IIC_iStore_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001690 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1691 [/* For disassembly only; pattern left blank */]> {
1692 let Inst{21} = 1; // overwrite
1693}
1694
1695def STRBT : AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001696 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001697 StFrm, IIC_iStore_bh_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001698 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1699 [/* For disassembly only; pattern left blank */]> {
1700 let Inst{21} = 1; // overwrite
1701}
1702
Johnny Chenad4df4c2010-03-01 19:22:00 +00001703def STRHT: AI3sthpo<(outs GPR:$base_wb),
1704 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001705 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chenad4df4c2010-03-01 19:22:00 +00001706 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1707 [/* For disassembly only; pattern left blank */]> {
1708 let Inst{21} = 1; // overwrite
1709}
1710
Evan Chenga8e29892007-01-19 07:51:42 +00001711//===----------------------------------------------------------------------===//
1712// Load / store multiple Instructions.
1713//
1714
Chris Lattner39ee0362010-10-31 19:10:56 +00001715let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
1716 isCodeGenOnly = 1 in {
Jim Grosbache6913602010-11-03 01:01:43 +00001717def LDM : AXI4ld<(outs), (ins GPR:$Rn, ldstm_mode:$amode, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001718 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001719 IndexModeNone, LdStMulFrm, IIC_iLoad_m,
Jim Grosbachc1235e22010-11-10 23:18:49 +00001720 "ldm${amode}${p}\t$Rn, $dsts", "", []> {
Jim Grosbachc1235e22010-11-10 23:18:49 +00001721 let Inst{21} = 0;
1722}
Evan Chenga8e29892007-01-19 07:51:42 +00001723
Jim Grosbache6913602010-11-03 01:01:43 +00001724def LDM_UPD : AXI4ld<(outs GPR:$wb), (ins GPR:$Rn, ldstm_mode:$amode, pred:$p,
Bob Wilson815baeb2010-03-13 01:08:20 +00001725 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001726 IndexModeUpd, LdStMulFrm, IIC_iLoad_mu,
Jim Grosbache6913602010-11-03 01:01:43 +00001727 "ldm${amode}${p}\t$Rn!, $dsts",
Jim Grosbachc1235e22010-11-10 23:18:49 +00001728 "$Rn = $wb", []> {
Jim Grosbachc1235e22010-11-10 23:18:49 +00001729 let Inst{21} = 1;
1730}
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001731} // mayLoad, neverHasSideEffects, hasExtraDefRegAllocReq
Bob Wilson815baeb2010-03-13 01:08:20 +00001732
Chris Lattner39ee0362010-10-31 19:10:56 +00001733let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1,
1734 isCodeGenOnly = 1 in {
Jim Grosbache6913602010-11-03 01:01:43 +00001735def STM : AXI4st<(outs), (ins GPR:$Rn, ldstm_mode:$amode, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001736 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001737 IndexModeNone, LdStMulFrm, IIC_iStore_m,
Jim Grosbach954ffff2010-11-10 23:44:32 +00001738 "stm${amode}${p}\t$Rn, $srcs", "", []> {
1739 let Inst{21} = 0;
1740}
Bob Wilson815baeb2010-03-13 01:08:20 +00001741
Jim Grosbache6913602010-11-03 01:01:43 +00001742def STM_UPD : AXI4st<(outs GPR:$wb), (ins GPR:$Rn, ldstm_mode:$amode, pred:$p,
Bob Wilson815baeb2010-03-13 01:08:20 +00001743 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001744 IndexModeUpd, LdStMulFrm, IIC_iStore_mu,
Jim Grosbache6913602010-11-03 01:01:43 +00001745 "stm${amode}${p}\t$Rn!, $srcs",
Jim Grosbach954ffff2010-11-10 23:44:32 +00001746 "$Rn = $wb", []> {
1747 bits<4> p;
1748 let Inst{31-28} = p;
1749 let Inst{21} = 1;
1750}
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001751} // mayStore, neverHasSideEffects, hasExtraSrcRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +00001752
1753//===----------------------------------------------------------------------===//
1754// Move Instructions.
1755//
1756
Evan Chengcd799b92009-06-12 20:46:18 +00001757let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001758def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1759 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1760 bits<4> Rd;
1761 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001762
Johnny Chen04301522009-11-07 00:54:36 +00001763 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001764 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001765 let Inst{3-0} = Rm;
1766 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00001767}
1768
Dale Johannesen38d5f042010-06-15 22:24:08 +00001769// A version for the smaller set of tail call registers.
1770let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001771def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001772 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1773 bits<4> Rd;
1774 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001775
Dale Johannesen38d5f042010-06-15 22:24:08 +00001776 let Inst{11-4} = 0b00000000;
1777 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001778 let Inst{3-0} = Rm;
1779 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00001780}
1781
Evan Chengf40deed2010-10-27 23:41:30 +00001782def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001783 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00001784 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
1785 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00001786 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001787 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00001788 let Inst{15-12} = Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001789 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00001790 let Inst{25} = 0;
1791}
Evan Chenga2515702007-03-19 07:09:02 +00001792
Evan Chengb3379fb2009-02-05 08:42:55 +00001793let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001794def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
1795 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00001796 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001797 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001798 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001799 let Inst{15-12} = Rd;
1800 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001801 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001802}
1803
1804let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach1de588d2010-10-14 18:54:27 +00001805def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001806 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001807 "movw", "\t$Rd, $imm",
1808 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001809 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001810 bits<4> Rd;
1811 bits<16> imm;
1812 let Inst{15-12} = Rd;
1813 let Inst{11-0} = imm{11-0};
1814 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001815 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001816 let Inst{25} = 1;
1817}
1818
Jim Grosbach1de588d2010-10-14 18:54:27 +00001819let Constraints = "$src = $Rd" in
1820def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001821 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001822 "movt", "\t$Rd, $imm",
1823 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00001824 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001825 lo16AllZero:$imm))]>, UnaryDP,
1826 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001827 bits<4> Rd;
1828 bits<16> imm;
1829 let Inst{15-12} = Rd;
1830 let Inst{11-0} = imm{11-0};
1831 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001832 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001833 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001834}
Evan Cheng13ab0202007-07-10 18:08:01 +00001835
Evan Cheng20956592009-10-21 08:15:52 +00001836def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1837 Requires<[IsARM, HasV6T2]>;
1838
David Goodwinca01a8d2009-09-01 18:32:09 +00001839let Uses = [CPSR] in
Jim Grosbach7032f922010-10-14 22:57:13 +00001840def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi, "",
1841 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
1842 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001843
1844// These aren't really mov instructions, but we have to define them this way
1845// due to flag operands.
1846
Evan Cheng071a2792007-09-11 19:55:27 +00001847let Defs = [CPSR] in {
Jim Grosbach7032f922010-10-14 22:57:13 +00001848def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "",
1849 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
1850 Requires<[IsARM]>;
1851def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "",
1852 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
1853 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001854}
Evan Chenga8e29892007-01-19 07:51:42 +00001855
Evan Chenga8e29892007-01-19 07:51:42 +00001856//===----------------------------------------------------------------------===//
1857// Extend Instructions.
1858//
1859
1860// Sign extenders
1861
Evan Cheng576a3962010-09-25 00:49:35 +00001862defm SXTB : AI_ext_rrot<0b01101010,
1863 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1864defm SXTH : AI_ext_rrot<0b01101011,
1865 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001866
Evan Cheng576a3962010-09-25 00:49:35 +00001867defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00001868 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001869defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00001870 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001871
Johnny Chen2ec5e492010-02-22 21:50:40 +00001872// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001873defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001874
1875// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001876defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00001877
1878// Zero extenders
1879
1880let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00001881defm UXTB : AI_ext_rrot<0b01101110,
1882 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1883defm UXTH : AI_ext_rrot<0b01101111,
1884 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1885defm UXTB16 : AI_ext_rrot<0b01101100,
1886 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001887
Jim Grosbach542f6422010-07-28 23:25:44 +00001888// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1889// The transformation should probably be done as a combiner action
1890// instead so we can include a check for masking back in the upper
1891// eight bits of the source into the lower eight bits of the result.
1892//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
1893// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001894def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001895 (UXTB16r_rot GPR:$Src, 8)>;
1896
Evan Cheng576a3962010-09-25 00:49:35 +00001897defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001898 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001899defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001900 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001901}
1902
Evan Chenga8e29892007-01-19 07:51:42 +00001903// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00001904// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001905defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001906
Evan Chenga8e29892007-01-19 07:51:42 +00001907
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001908def SBFX : I<(outs GPR:$Rd),
1909 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001910 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001911 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001912 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001913 bits<4> Rd;
1914 bits<4> Rn;
1915 bits<5> lsb;
1916 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001917 let Inst{27-21} = 0b0111101;
1918 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001919 let Inst{20-16} = width;
1920 let Inst{15-12} = Rd;
1921 let Inst{11-7} = lsb;
1922 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001923}
1924
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001925def UBFX : I<(outs GPR:$Rd),
1926 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001927 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001928 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001929 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001930 bits<4> Rd;
1931 bits<4> Rn;
1932 bits<5> lsb;
1933 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001934 let Inst{27-21} = 0b0111111;
1935 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001936 let Inst{20-16} = width;
1937 let Inst{15-12} = Rd;
1938 let Inst{11-7} = lsb;
1939 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001940}
1941
Evan Chenga8e29892007-01-19 07:51:42 +00001942//===----------------------------------------------------------------------===//
1943// Arithmetic Instructions.
1944//
1945
Jim Grosbach26421962008-10-14 20:36:24 +00001946defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001947 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00001948 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001949defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001950 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001951 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001952
Evan Chengc85e8322007-07-05 07:13:32 +00001953// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001954defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001955 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00001956 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1957defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001958 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00001959 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001960
Evan Cheng62674222009-06-25 23:34:10 +00001961defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001962 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001963defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001964 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001965defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001966 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00001967defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001968 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00001969
Jim Grosbach84760882010-10-15 18:42:41 +00001970def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1971 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
1972 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
1973 bits<4> Rd;
1974 bits<4> Rn;
1975 bits<12> imm;
1976 let Inst{25} = 1;
1977 let Inst{15-12} = Rd;
1978 let Inst{19-16} = Rn;
1979 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00001980}
Evan Cheng13ab0202007-07-10 18:08:01 +00001981
Bob Wilsoncff71782010-08-05 18:23:43 +00001982// The reg/reg form is only defined for the disassembler; for codegen it is
1983// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00001984def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
1985 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00001986 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00001987 bits<4> Rd;
1988 bits<4> Rn;
1989 bits<4> Rm;
1990 let Inst{11-4} = 0b00000000;
1991 let Inst{25} = 0;
1992 let Inst{3-0} = Rm;
1993 let Inst{15-12} = Rd;
1994 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00001995}
1996
Jim Grosbach84760882010-10-15 18:42:41 +00001997def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
1998 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
1999 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
2000 bits<4> Rd;
2001 bits<4> Rn;
2002 bits<12> shift;
2003 let Inst{25} = 0;
2004 let Inst{11-0} = shift;
2005 let Inst{15-12} = Rd;
2006 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002007}
Evan Chengc85e8322007-07-05 07:13:32 +00002008
2009// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00002010let Defs = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002011def RSBSri : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2012 IIC_iALUi, "rsbs", "\t$Rd, $Rn, $imm",
2013 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]> {
2014 bits<4> Rd;
2015 bits<4> Rn;
2016 bits<12> imm;
2017 let Inst{25} = 1;
2018 let Inst{20} = 1;
2019 let Inst{15-12} = Rd;
2020 let Inst{19-16} = Rn;
2021 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002022}
Jim Grosbach84760882010-10-15 18:42:41 +00002023def RSBSrs : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2024 DPSoRegFrm, IIC_iALUsr, "rsbs", "\t$Rd, $Rn, $shift",
2025 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]> {
2026 bits<4> Rd;
2027 bits<4> Rn;
2028 bits<12> shift;
2029 let Inst{25} = 0;
2030 let Inst{20} = 1;
2031 let Inst{11-0} = shift;
2032 let Inst{15-12} = Rd;
2033 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002034}
Evan Cheng071a2792007-09-11 19:55:27 +00002035}
Evan Chengc85e8322007-07-05 07:13:32 +00002036
Evan Cheng62674222009-06-25 23:34:10 +00002037let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002038def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2039 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2040 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002041 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002042 bits<4> Rd;
2043 bits<4> Rn;
2044 bits<12> imm;
2045 let Inst{25} = 1;
2046 let Inst{15-12} = Rd;
2047 let Inst{19-16} = Rn;
2048 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002049}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002050// The reg/reg form is only defined for the disassembler; for codegen it is
2051// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002052def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2053 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002054 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002055 bits<4> Rd;
2056 bits<4> Rn;
2057 bits<4> Rm;
2058 let Inst{11-4} = 0b00000000;
2059 let Inst{25} = 0;
2060 let Inst{3-0} = Rm;
2061 let Inst{15-12} = Rd;
2062 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002063}
Jim Grosbach84760882010-10-15 18:42:41 +00002064def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2065 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2066 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002067 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002068 bits<4> Rd;
2069 bits<4> Rn;
2070 bits<12> shift;
2071 let Inst{25} = 0;
2072 let Inst{11-0} = shift;
2073 let Inst{15-12} = Rd;
2074 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002075}
Evan Cheng62674222009-06-25 23:34:10 +00002076}
2077
2078// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00002079let Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002080def RSCSri : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2081 DPFrm, IIC_iALUi, "rscs\t$Rd, $Rn, $imm",
2082 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002083 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002084 bits<4> Rd;
2085 bits<4> Rn;
2086 bits<12> imm;
2087 let Inst{25} = 1;
2088 let Inst{20} = 1;
2089 let Inst{15-12} = Rd;
2090 let Inst{19-16} = Rn;
2091 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002092}
Jim Grosbach84760882010-10-15 18:42:41 +00002093def RSCSrs : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2094 DPSoRegFrm, IIC_iALUsr, "rscs\t$Rd, $Rn, $shift",
2095 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002096 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002097 bits<4> Rd;
2098 bits<4> Rn;
2099 bits<12> shift;
2100 let Inst{25} = 0;
2101 let Inst{20} = 1;
2102 let Inst{11-0} = shift;
2103 let Inst{15-12} = Rd;
2104 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002105}
Evan Cheng071a2792007-09-11 19:55:27 +00002106}
Evan Cheng2c614c52007-06-06 10:17:05 +00002107
Evan Chenga8e29892007-01-19 07:51:42 +00002108// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002109// The assume-no-carry-in form uses the negation of the input since add/sub
2110// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2111// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2112// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002113def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2114 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002115def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2116 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2117// The with-carry-in form matches bitwise not instead of the negation.
2118// Effectively, the inverse interpretation of the carry flag already accounts
2119// for part of the negation.
2120def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
2121 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002122
2123// Note: These are implemented in C++ code, because they have to generate
2124// ADD/SUBrs instructions, which use a complex pattern that a xform function
2125// cannot produce.
2126// (mul X, 2^n+1) -> (add (X << n), X)
2127// (mul X, 2^n-1) -> (rsb X, (X << n))
2128
Johnny Chen667d1272010-02-22 18:50:54 +00002129// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002130// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002131class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Nate Begeman692433b2010-07-29 17:56:55 +00002132 list<dag> pattern = [/* For disassembly only; pattern left blank */]>
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002133 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, IIC_iALUr,
2134 opc, "\t$Rd, $Rn, $Rm", pattern> {
2135 bits<4> Rd;
2136 bits<4> Rn;
2137 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002138 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002139 let Inst{11-4} = op11_4;
2140 let Inst{19-16} = Rn;
2141 let Inst{15-12} = Rd;
2142 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002143}
2144
Johnny Chen667d1272010-02-22 18:50:54 +00002145// Saturating add/subtract -- for disassembly only
2146
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002147def QADD : AAI<0b00010000, 0b00000101, "qadd",
2148 [(set GPR:$Rd, (int_arm_qadd GPR:$Rn, GPR:$Rm))]>;
2149def QSUB : AAI<0b00010010, 0b00000101, "qsub",
2150 [(set GPR:$Rd, (int_arm_qsub GPR:$Rn, GPR:$Rm))]>;
2151def QDADD : AAI<0b00010100, 0b00000101, "qdadd">;
2152def QDSUB : AAI<0b00010110, 0b00000101, "qdsub">;
2153
2154def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2155def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2156def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2157def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2158def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2159def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2160def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2161def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2162def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2163def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2164def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2165def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002166
2167// Signed/Unsigned add/subtract -- for disassembly only
2168
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002169def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2170def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2171def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2172def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2173def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2174def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2175def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2176def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2177def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2178def USAX : AAI<0b01100101, 0b11110101, "usax">;
2179def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2180def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002181
2182// Signed/Unsigned halving add/subtract -- for disassembly only
2183
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002184def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2185def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2186def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2187def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2188def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2189def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2190def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2191def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2192def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2193def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2194def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2195def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002196
Johnny Chenadc77332010-02-26 22:04:29 +00002197// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002198
Jim Grosbach70987fb2010-10-18 23:35:38 +00002199def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002200 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002201 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002202 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002203 bits<4> Rd;
2204 bits<4> Rn;
2205 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002206 let Inst{27-20} = 0b01111000;
2207 let Inst{15-12} = 0b1111;
2208 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002209 let Inst{19-16} = Rd;
2210 let Inst{11-8} = Rm;
2211 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002212}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002213def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002214 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002215 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002216 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002217 bits<4> Rd;
2218 bits<4> Rn;
2219 bits<4> Rm;
2220 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002221 let Inst{27-20} = 0b01111000;
2222 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002223 let Inst{19-16} = Rd;
2224 let Inst{15-12} = Ra;
2225 let Inst{11-8} = Rm;
2226 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002227}
2228
2229// Signed/Unsigned saturate -- for disassembly only
2230
Jim Grosbach70987fb2010-10-18 23:35:38 +00002231def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2232 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002233 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002234 bits<4> Rd;
2235 bits<5> sat_imm;
2236 bits<4> Rn;
2237 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002238 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002239 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002240 let Inst{20-16} = sat_imm;
2241 let Inst{15-12} = Rd;
2242 let Inst{11-7} = sh{7-3};
2243 let Inst{6} = sh{0};
2244 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002245}
2246
Jim Grosbach70987fb2010-10-18 23:35:38 +00002247def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm,
2248 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002249 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002250 bits<4> Rd;
2251 bits<4> sat_imm;
2252 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002253 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002254 let Inst{11-4} = 0b11110011;
2255 let Inst{15-12} = Rd;
2256 let Inst{19-16} = sat_imm;
2257 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002258}
2259
Jim Grosbach70987fb2010-10-18 23:35:38 +00002260def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2261 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002262 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002263 bits<4> Rd;
2264 bits<5> sat_imm;
2265 bits<4> Rn;
2266 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002267 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002268 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002269 let Inst{15-12} = Rd;
2270 let Inst{11-7} = sh{7-3};
2271 let Inst{6} = sh{0};
2272 let Inst{20-16} = sat_imm;
2273 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002274}
2275
Jim Grosbach70987fb2010-10-18 23:35:38 +00002276def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2277 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002278 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002279 bits<4> Rd;
2280 bits<4> sat_imm;
2281 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002282 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002283 let Inst{11-4} = 0b11110011;
2284 let Inst{15-12} = Rd;
2285 let Inst{19-16} = sat_imm;
2286 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002287}
Evan Chenga8e29892007-01-19 07:51:42 +00002288
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002289def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2290def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002291
Evan Chenga8e29892007-01-19 07:51:42 +00002292//===----------------------------------------------------------------------===//
2293// Bitwise Instructions.
2294//
2295
Jim Grosbach26421962008-10-14 20:36:24 +00002296defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002297 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002298 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002299defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002300 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002301 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002302defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002303 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002304 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002305defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002306 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002307 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002308
Jim Grosbach3fea191052010-10-21 22:03:21 +00002309def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002310 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002311 "bfc", "\t$Rd, $imm", "$src = $Rd",
2312 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002313 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002314 bits<4> Rd;
2315 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002316 let Inst{27-21} = 0b0111110;
2317 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002318 let Inst{15-12} = Rd;
2319 let Inst{11-7} = imm{4-0}; // lsb
2320 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002321}
2322
Johnny Chenb2503c02010-02-17 06:31:48 +00002323// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002324def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002325 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002326 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2327 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002328 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002329 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002330 bits<4> Rd;
2331 bits<4> Rn;
2332 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002333 let Inst{27-21} = 0b0111110;
2334 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002335 let Inst{15-12} = Rd;
2336 let Inst{11-7} = imm{4-0}; // lsb
2337 let Inst{20-16} = imm{9-5}; // width
2338 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002339}
2340
Jim Grosbach36860462010-10-21 22:19:32 +00002341def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2342 "mvn", "\t$Rd, $Rm",
2343 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2344 bits<4> Rd;
2345 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002346 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002347 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002348 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002349 let Inst{15-12} = Rd;
2350 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002351}
Jim Grosbach36860462010-10-21 22:19:32 +00002352def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2353 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2354 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2355 bits<4> Rd;
2356 bits<4> Rm;
2357 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002358 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002359 let Inst{19-16} = 0b0000;
2360 let Inst{15-12} = Rd;
2361 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002362}
Evan Chengb3379fb2009-02-05 08:42:55 +00002363let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002364def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2365 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2366 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2367 bits<4> Rd;
2368 bits<4> Rm;
2369 bits<12> imm;
2370 let Inst{25} = 1;
2371 let Inst{19-16} = 0b0000;
2372 let Inst{15-12} = Rd;
2373 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002374}
Evan Chenga8e29892007-01-19 07:51:42 +00002375
2376def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2377 (BICri GPR:$src, so_imm_not:$imm)>;
2378
2379//===----------------------------------------------------------------------===//
2380// Multiply Instructions.
2381//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002382class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2383 string opc, string asm, list<dag> pattern>
2384 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2385 bits<4> Rd;
2386 bits<4> Rm;
2387 bits<4> Rn;
2388 let Inst{19-16} = Rd;
2389 let Inst{11-8} = Rm;
2390 let Inst{3-0} = Rn;
2391}
2392class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2393 string opc, string asm, list<dag> pattern>
2394 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2395 bits<4> RdLo;
2396 bits<4> RdHi;
2397 bits<4> Rm;
2398 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002399 let Inst{19-16} = RdHi;
2400 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002401 let Inst{11-8} = Rm;
2402 let Inst{3-0} = Rn;
2403}
Evan Chenga8e29892007-01-19 07:51:42 +00002404
Evan Cheng8de898a2009-06-26 00:19:44 +00002405let isCommutable = 1 in
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002406def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2407 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
2408 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002409
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002410def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2411 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
2412 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]> {
2413 bits<4> Ra;
2414 let Inst{15-12} = Ra;
2415}
Evan Chenga8e29892007-01-19 07:51:42 +00002416
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002417def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002418 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00002419 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002420 Requires<[IsARM, HasV6T2]> {
2421 bits<4> Rd;
2422 bits<4> Rm;
2423 bits<4> Rn;
2424 let Inst{19-16} = Rd;
2425 let Inst{11-8} = Rm;
2426 let Inst{3-0} = Rn;
2427}
Evan Chengedcbada2009-07-06 22:05:45 +00002428
Evan Chenga8e29892007-01-19 07:51:42 +00002429// Extra precision multiplies with low / high results
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002430
Evan Chengcd799b92009-06-12 20:46:18 +00002431let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002432let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002433def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2434 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2435 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002436
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002437def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2438 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2439 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002440}
Evan Chenga8e29892007-01-19 07:51:42 +00002441
2442// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002443def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2444 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2445 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002446
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002447def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2448 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2449 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002450
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002451def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2452 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2453 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2454 Requires<[IsARM, HasV6]> {
2455 bits<4> RdLo;
2456 bits<4> RdHi;
2457 bits<4> Rm;
2458 bits<4> Rn;
2459 let Inst{19-16} = RdLo;
2460 let Inst{15-12} = RdHi;
2461 let Inst{11-8} = Rm;
2462 let Inst{3-0} = Rn;
2463}
Evan Chengcd799b92009-06-12 20:46:18 +00002464} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002465
2466// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002467def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2468 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2469 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002470 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002471 let Inst{15-12} = 0b1111;
2472}
Evan Cheng13ab0202007-07-10 18:08:01 +00002473
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002474def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2475 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002476 [/* For disassembly only; pattern left blank */]>,
2477 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002478 let Inst{15-12} = 0b1111;
2479}
2480
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002481def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2482 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2483 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2484 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2485 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002486
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002487def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2488 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2489 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002490 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002491 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002492
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002493def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2494 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2495 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2496 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2497 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002498
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002499def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2500 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2501 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002502 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002503 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002504
Raul Herbster37fb5b12007-08-30 23:25:47 +00002505multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002506 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2507 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2508 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2509 (sext_inreg GPR:$Rm, i16)))]>,
2510 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002511
Jim Grosbach3870b752010-10-22 18:35:16 +00002512 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2513 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2514 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2515 (sra GPR:$Rm, (i32 16))))]>,
2516 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002517
Jim Grosbach3870b752010-10-22 18:35:16 +00002518 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2519 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2520 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2521 (sext_inreg GPR:$Rm, i16)))]>,
2522 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002523
Jim Grosbach3870b752010-10-22 18:35:16 +00002524 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2525 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2526 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2527 (sra GPR:$Rm, (i32 16))))]>,
2528 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002529
Jim Grosbach3870b752010-10-22 18:35:16 +00002530 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2531 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2532 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2533 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2534 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002535
Jim Grosbach3870b752010-10-22 18:35:16 +00002536 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2537 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2538 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2539 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2540 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002541}
2542
Raul Herbster37fb5b12007-08-30 23:25:47 +00002543
2544multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002545 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002546 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2547 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2548 [(set GPR:$Rd, (add GPR:$Ra,
2549 (opnode (sext_inreg GPR:$Rn, i16),
2550 (sext_inreg GPR:$Rm, i16))))]>,
2551 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002552
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002553 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002554 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2555 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2556 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2557 (sra GPR:$Rm, (i32 16)))))]>,
2558 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002559
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002560 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002561 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2562 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2563 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2564 (sext_inreg GPR:$Rm, i16))))]>,
2565 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002566
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002567 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002568 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2569 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2570 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2571 (sra GPR:$Rm, (i32 16)))))]>,
2572 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002573
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002574 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002575 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2576 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2577 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2578 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2579 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002580
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002581 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002582 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2583 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2584 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2585 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2586 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002587}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002588
Raul Herbster37fb5b12007-08-30 23:25:47 +00002589defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2590defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002591
Johnny Chen83498e52010-02-12 21:59:23 +00002592// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002593def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2594 (ins GPR:$Rn, GPR:$Rm),
2595 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002596 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002597 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002598
Jim Grosbach3870b752010-10-22 18:35:16 +00002599def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2600 (ins GPR:$Rn, GPR:$Rm),
2601 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002602 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002603 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002604
Jim Grosbach3870b752010-10-22 18:35:16 +00002605def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2606 (ins GPR:$Rn, GPR:$Rm),
2607 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002608 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002609 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002610
Jim Grosbach3870b752010-10-22 18:35:16 +00002611def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2612 (ins GPR:$Rn, GPR:$Rm),
2613 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002614 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002615 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002616
Johnny Chen667d1272010-02-22 18:50:54 +00002617// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002618class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2619 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002620 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002621 bits<4> Rn;
2622 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002623 let Inst{4} = 1;
2624 let Inst{5} = swap;
2625 let Inst{6} = sub;
2626 let Inst{7} = 0;
2627 let Inst{21-20} = 0b00;
2628 let Inst{22} = long;
2629 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002630 let Inst{11-8} = Rm;
2631 let Inst{3-0} = Rn;
2632}
2633class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2634 InstrItinClass itin, string opc, string asm>
2635 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2636 bits<4> Rd;
2637 let Inst{15-12} = 0b1111;
2638 let Inst{19-16} = Rd;
2639}
2640class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2641 InstrItinClass itin, string opc, string asm>
2642 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2643 bits<4> Ra;
2644 let Inst{15-12} = Ra;
2645}
2646class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2647 InstrItinClass itin, string opc, string asm>
2648 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2649 bits<4> RdLo;
2650 bits<4> RdHi;
2651 let Inst{19-16} = RdHi;
2652 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00002653}
2654
2655multiclass AI_smld<bit sub, string opc> {
2656
Jim Grosbach385e1362010-10-22 19:15:30 +00002657 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2658 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002659
Jim Grosbach385e1362010-10-22 19:15:30 +00002660 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2661 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002662
Jim Grosbach385e1362010-10-22 19:15:30 +00002663 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2664 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2665 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002666
Jim Grosbach385e1362010-10-22 19:15:30 +00002667 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2668 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2669 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002670
2671}
2672
2673defm SMLA : AI_smld<0, "smla">;
2674defm SMLS : AI_smld<1, "smls">;
2675
Johnny Chen2ec5e492010-02-22 21:50:40 +00002676multiclass AI_sdml<bit sub, string opc> {
2677
Jim Grosbach385e1362010-10-22 19:15:30 +00002678 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2679 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
2680 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2681 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002682}
2683
2684defm SMUA : AI_sdml<0, "smua">;
2685defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002686
Evan Chenga8e29892007-01-19 07:51:42 +00002687//===----------------------------------------------------------------------===//
2688// Misc. Arithmetic Instructions.
2689//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002690
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002691def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
2692 IIC_iUNAr, "clz", "\t$Rd, $Rm",
2693 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002694
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002695def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2696 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
2697 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
2698 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002699
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002700def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2701 IIC_iUNAr, "rev", "\t$Rd, $Rm",
2702 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002703
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002704def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2705 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
2706 [(set GPR:$Rd,
2707 (or (and (srl GPR:$Rm, (i32 8)), 0xFF),
2708 (or (and (shl GPR:$Rm, (i32 8)), 0xFF00),
2709 (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000),
2710 (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>,
2711 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002712
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002713def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2714 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
2715 [(set GPR:$Rd,
Evan Chenga8e29892007-01-19 07:51:42 +00002716 (sext_inreg
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002717 (or (srl (and GPR:$Rm, 0xFF00), (i32 8)),
2718 (shl GPR:$Rm, (i32 8))), i16))]>,
2719 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002720
Bob Wilsonf955f292010-08-17 17:23:19 +00002721def lsl_shift_imm : SDNodeXForm<imm, [{
2722 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2723 return CurDAG->getTargetConstant(Sh, MVT::i32);
2724}]>;
2725
2726def lsl_amt : PatLeaf<(i32 imm), [{
2727 return (N->getZExtValue() < 32);
2728}], lsl_shift_imm>;
2729
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002730def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
2731 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2732 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2733 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
2734 (and (shl GPR:$Rm, lsl_amt:$sh),
2735 0xFFFF0000)))]>,
2736 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002737
Evan Chenga8e29892007-01-19 07:51:42 +00002738// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002739def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
2740 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
2741def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
2742 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002743
Bob Wilsonf955f292010-08-17 17:23:19 +00002744def asr_shift_imm : SDNodeXForm<imm, [{
2745 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
2746 return CurDAG->getTargetConstant(Sh, MVT::i32);
2747}]>;
2748
2749def asr_amt : PatLeaf<(i32 imm), [{
2750 return (N->getZExtValue() <= 32);
2751}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00002752
Bob Wilsondc66eda2010-08-16 22:26:55 +00002753// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2754// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002755def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
2756 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2757 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
2758 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
2759 (and (sra GPR:$Rm, asr_amt:$sh),
2760 0xFFFF)))]>,
2761 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002762
Evan Chenga8e29892007-01-19 07:51:42 +00002763// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2764// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002765def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002766 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002767def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002768 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
2769 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002770
Evan Chenga8e29892007-01-19 07:51:42 +00002771//===----------------------------------------------------------------------===//
2772// Comparison Instructions...
2773//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002774
Jim Grosbach26421962008-10-14 20:36:24 +00002775defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002776 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00002777 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00002778
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002779// FIXME: We have to be careful when using the CMN instruction and comparison
2780// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00002781// results:
2782//
2783// rsbs r1, r1, 0
2784// cmp r0, r1
2785// mov r0, #0
2786// it ls
2787// mov r0, #1
2788//
2789// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002790//
Bill Wendling6165e872010-08-26 18:33:51 +00002791// cmn r0, r1
2792// mov r0, #0
2793// it ls
2794// mov r0, #1
2795//
2796// However, the CMN gives the *opposite* result when r1 is 0. This is because
2797// the carry flag is set in the CMP case but not in the CMN case. In short, the
2798// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
2799// value of r0 and the carry bit (because the "carry bit" parameter to
2800// AddWithCarry is defined as 1 in this case, the carry flag will always be set
2801// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
2802// never a "carry" when this AddWithCarry is performed (because the "carry bit"
2803// parameter to AddWithCarry is defined as 0).
2804//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002805// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00002806//
2807// x = 0
2808// ~x = 0xFFFF FFFF
2809// ~x + 1 = 0x1 0000 0000
2810// (-x = 0) != (0x1 0000 0000 = ~x + 1)
2811//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002812// Therefore, we should disable CMN when comparing against zero, until we can
2813// limit when the CMN instruction is used (when we know that the RHS is not 0 or
2814// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00002815//
2816// (See the ARM docs for the "AddWithCarry" pseudo-code.)
2817//
2818// This is related to <rdar://problem/7569620>.
2819//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002820//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2821// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002822
Evan Chenga8e29892007-01-19 07:51:42 +00002823// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002824defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002825 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002826 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002827defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002828 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002829 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002830
David Goodwinc0309b42009-06-29 15:33:01 +00002831defm CMPz : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002832 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002833 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2834defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002835 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002836 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002837
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002838//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2839// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002840
David Goodwinc0309b42009-06-29 15:33:01 +00002841def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002842 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002843
Evan Cheng218977b2010-07-13 19:27:42 +00002844// Pseudo i64 compares for some floating point compares.
2845let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
2846 Defs = [CPSR] in {
2847def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002848 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002849 IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002850 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
2851
2852def BCCZi64 : PseudoInst<(outs),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002853 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002854 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
2855} // usesCustomInserter
2856
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002857
Evan Chenga8e29892007-01-19 07:51:42 +00002858// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002859// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002860// a two-value operand where a dag node expects two operands. :(
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002861// FIXME: These should all be pseudo-instructions that get expanded to
2862// the normal MOV instructions. That would fix the dependency on
2863// special casing them in tblgen.
Owen Andersonf523e472010-09-23 23:45:25 +00002864let neverHasSideEffects = 1 in {
Jim Grosbach89c898f2010-10-13 00:50:27 +00002865def MOVCCr : AI1<0b1101, (outs GPR:$Rd), (ins GPR:$false, GPR:$Rm), DPFrm,
2866 IIC_iCMOVr, "mov", "\t$Rd, $Rm",
2867 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
2868 RegConstraint<"$false = $Rd">, UnaryDP {
2869 bits<4> Rd;
2870 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00002871 let Inst{25} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00002872 let Inst{20} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00002873 let Inst{15-12} = Rd;
Johnny Chen04301522009-11-07 00:54:36 +00002874 let Inst{11-4} = 0b00000000;
Jim Grosbach27e90082010-10-29 19:28:17 +00002875 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002876}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00002877
Jim Grosbach27e90082010-10-29 19:28:17 +00002878def MOVCCs : AI1<0b1101, (outs GPR:$Rd),
2879 (ins GPR:$false, so_reg:$shift), DPSoRegFrm, IIC_iCMOVsr,
2880 "mov", "\t$Rd, $shift",
2881 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
2882 RegConstraint<"$false = $Rd">, UnaryDP {
2883 bits<4> Rd;
2884 bits<4> Rn;
2885 bits<12> shift;
Bob Wilson8e86b512009-10-14 19:00:24 +00002886 let Inst{25} = 0;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002887 let Inst{20} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00002888 let Inst{19-16} = Rn;
2889 let Inst{15-12} = Rd;
2890 let Inst{11-0} = shift;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002891}
2892
Jim Grosbach27e90082010-10-29 19:28:17 +00002893def MOVCCi16 : AI1<0b1000, (outs GPR:$Rd), (ins GPR:$false, i32imm:$imm),
2894 DPFrm, IIC_iMOVi,
2895 "movw", "\t$Rd, $imm",
2896 []>,
2897 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>,
2898 UnaryDP {
2899 bits<4> Rd;
2900 bits<16> imm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002901 let Inst{25} = 1;
Jim Grosbach27e90082010-10-29 19:28:17 +00002902 let Inst{20} = 0;
2903 let Inst{19-16} = imm{15-12};
2904 let Inst{15-12} = Rd;
2905 let Inst{11-0} = imm{11-0};
2906}
2907
2908def MOVCCi : AI1<0b1101, (outs GPR:$Rd),
2909 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
2910 "mov", "\t$Rd, $imm",
2911 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
2912 RegConstraint<"$false = $Rd">, UnaryDP {
2913 bits<4> Rd;
2914 bits<12> imm;
2915 let Inst{25} = 1;
2916 let Inst{20} = 0;
2917 let Inst{19-16} = 0b0000;
2918 let Inst{15-12} = Rd;
2919 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002920}
Owen Andersonf523e472010-09-23 23:45:25 +00002921} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00002922
Jim Grosbach3728e962009-12-10 00:11:09 +00002923//===----------------------------------------------------------------------===//
2924// Atomic operations intrinsics
2925//
2926
Bob Wilsonf74a4292010-10-30 00:54:37 +00002927def memb_opt : Operand<i32> {
2928 let PrintMethod = "printMemBOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002929}
Jim Grosbach3728e962009-12-10 00:11:09 +00002930
Bob Wilsonf74a4292010-10-30 00:54:37 +00002931// memory barriers protect the atomic sequences
2932let hasSideEffects = 1 in {
2933def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
2934 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
2935 Requires<[IsARM, HasDB]> {
2936 bits<4> opt;
2937 let Inst{31-4} = 0xf57ff05;
2938 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002939}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002940
Johnny Chen7def14f2010-08-11 23:35:12 +00002941def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002942 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00002943 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002944 Requires<[IsARM, HasV6]> {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002945 // FIXME: add encoding
2946}
Jim Grosbach3728e962009-12-10 00:11:09 +00002947}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00002948
Bob Wilsonf74a4292010-10-30 00:54:37 +00002949def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
2950 "dsb", "\t$opt",
2951 [/* For disassembly only; pattern left blank */]>,
2952 Requires<[IsARM, HasDB]> {
2953 bits<4> opt;
2954 let Inst{31-4} = 0xf57ff04;
2955 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002956}
2957
Johnny Chenfd6037d2010-02-18 00:19:08 +00002958// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00002959def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
2960 Requires<[IsARM, HasDB]> {
Johnny Chen1adc40c2010-08-12 20:46:17 +00002961 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002962 let Inst{3-0} = 0b1111;
2963}
2964
Jim Grosbach66869102009-12-11 18:52:41 +00002965let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00002966 let Uses = [CPSR] in {
2967 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002968 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002969 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
2970 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002971 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002972 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
2973 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002974 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002975 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
2976 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002977 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002978 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
2979 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002980 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002981 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
2982 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002983 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002984 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
2985 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002986 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002987 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
2988 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002989 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002990 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
2991 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002992 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002993 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
2994 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002995 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002996 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
2997 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002998 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002999 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3000 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003001 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003002 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
3003 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003004 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003005 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3006 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003007 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003008 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3009 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003010 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003011 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3012 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003013 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003014 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3015 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003016 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003017 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3018 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003019 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003020 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
3021
3022 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003023 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003024 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3025 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003026 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003027 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3028 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003029 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003030 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3031
Jim Grosbache801dc42009-12-12 01:40:06 +00003032 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003033 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003034 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3035 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003036 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003037 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3038 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003039 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003040 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3041}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003042}
3043
3044let mayLoad = 1 in {
Jim Grosbach86875a22010-10-29 19:58:57 +00003045def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3046 "ldrexb", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003047 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003048def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3049 "ldrexh", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003050 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003051def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3052 "ldrex", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003053 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003054def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003055 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003056 "ldrexd", "\t$Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003057 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003058}
3059
Jim Grosbach86875a22010-10-29 19:58:57 +00003060let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
3061def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$src, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003062 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003063 "strexb", "\t$Rd, $src, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003064 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003065def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbach5278eb82009-12-11 01:42:04 +00003066 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003067 "strexh", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003068 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003069def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003070 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003071 "strex", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003072 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003073def STREXD : AIstrex<0b01, (outs GPR:$Rd),
3074 (ins GPR:$Rt, GPR:$Rt2, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003075 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003076 "strexd", "\t$Rd, $Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003077 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003078}
3079
Johnny Chenb9436272010-02-17 22:37:58 +00003080// Clear-Exclusive is for disassembly only.
3081def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3082 [/* For disassembly only; pattern left blank */]>,
3083 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003084 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003085}
3086
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003087// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3088let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003089def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3090 [/* For disassembly only; pattern left blank */]>;
3091def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3092 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003093}
3094
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003095//===----------------------------------------------------------------------===//
3096// TLS Instructions
3097//
3098
3099// __aeabi_read_tp preserves the registers r1-r3.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003100// FIXME: This needs to be a pseudo of some sort so that we can get the
3101// encoding right, complete with fixup for the aeabi_read_tp function.
Evan Cheng13ab0202007-07-10 18:08:01 +00003102let isCall = 1,
3103 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003104 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00003105 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003106 [(set R0, ARMthread_pointer)]>;
3107}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00003108
Evan Chenga8e29892007-01-19 07:51:42 +00003109//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00003110// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00003111// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00003112// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00003113// Since by its nature we may be coming from some other function to get
3114// here, and we're using the stack frame for the containing function to
3115// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00003116// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00003117// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00003118// except for our own input by listing the relevant registers in Defs. By
3119// doing so, we also cause the prologue/epilogue code to actively preserve
3120// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003121// A constant value is passed in $val, and we use the location as a scratch.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003122//
3123// These are pseudo-instructions and are lowered to individual MC-insts, so
3124// no encoding information is necessary.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003125let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00003126 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
3127 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00003128 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00003129 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00003130 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003131 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003132 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00003133 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3134 Requires<[IsARM, HasVFP2]>;
3135}
3136
3137let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00003138 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
3139 hasSideEffects = 1, isBarrier = 1 in {
Bob Wilsonec80e262010-04-09 20:41:18 +00003140 def Int_eh_sjlj_setjmp_nofp : XI<(outs), (ins GPR:$src, GPR:$val),
3141 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003142 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00003143 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3144 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00003145}
3146
Jim Grosbach5eb19512010-05-22 01:06:18 +00003147// FIXME: Non-Darwin version(s)
3148let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3149 Defs = [ R7, LR, SP ] in {
3150def Int_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
3151 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003152 Pseudo, NoItinerary, "", "",
Jim Grosbach5eb19512010-05-22 01:06:18 +00003153 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3154 Requires<[IsARM, IsDarwin]>;
3155}
3156
Jim Grosbache4ad3872010-10-19 23:27:08 +00003157// eh.sjlj.dispatchsetup pseudo-instruction.
Jim Grosbache317b132010-10-29 20:21:49 +00003158// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
Jim Grosbache4ad3872010-10-19 23:27:08 +00003159// handled when the pseudo is expanded (which happens before any passes
3160// that need the instruction size).
3161let isBarrier = 1, hasSideEffects = 1 in
3162def Int_eh_sjlj_dispatchsetup :
3163 PseudoInst<(outs), (ins GPR:$src), NoItinerary, "",
3164 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
3165 Requires<[IsDarwin]>;
3166
Jim Grosbach0e0da732009-05-12 23:59:14 +00003167//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003168// Non-Instruction Patterns
3169//
Rafael Espindola5aca9272006-10-07 14:03:39 +00003170
Evan Chenga8e29892007-01-19 07:51:42 +00003171// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00003172
Evan Chenga8e29892007-01-19 07:51:42 +00003173// Two piece so_imms.
Evan Cheng5be39222010-09-24 22:03:46 +00003174// FIXME: Remove this when we can do generalized remat.
Dan Gohmand45eddd2007-06-26 00:48:07 +00003175let isReMaterializable = 1 in
Jim Grosbach8e0a3eb2010-10-29 21:35:25 +00003176def MOVi2pieces : PseudoInst<(outs GPR:$dst), (ins so_imm2part:$src),
3177 IIC_iMOVix2, "",
3178 [(set GPR:$dst, (so_imm2part:$src))]>,
Evan Cheng5adb66a2009-09-28 09:14:39 +00003179 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00003180
Evan Chenga8e29892007-01-19 07:51:42 +00003181def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00003182 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3183 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00003184def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00003185 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3186 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00003187def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
3188 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3189 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00003190def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
3191 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
3192 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00003193
Evan Cheng5adb66a2009-09-28 09:14:39 +00003194// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00003195// This is a single pseudo instruction, the benefit is that it can be remat'd
3196// as a single unit instead of having to handle reg inputs.
3197// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00003198let isReMaterializable = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003199def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2, "",
3200 [(set GPR:$dst, (i32 imm:$src))]>,
3201 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003202
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003203// ConstantPool, GlobalAddress, and JumpTable
3204def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3205 Requires<[IsARM, DontUseMovt]>;
3206def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3207def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3208 Requires<[IsARM, UseMovt]>;
3209def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3210 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3211
Evan Chenga8e29892007-01-19 07:51:42 +00003212// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00003213
Dale Johannesen51e28e62010-06-03 21:09:53 +00003214// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00003215def : ARMPat<(ARMtcret tcGPR:$dst),
3216 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003217
3218def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3219 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3220
3221def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3222 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3223
Dale Johannesen38d5f042010-06-15 22:24:08 +00003224def : ARMPat<(ARMtcret tcGPR:$dst),
3225 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003226
3227def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3228 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3229
3230def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3231 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00003232
Evan Chenga8e29892007-01-19 07:51:42 +00003233// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00003234def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003235 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00003236def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003237 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003238
Evan Chenga8e29892007-01-19 07:51:42 +00003239// zextload i1 -> zextload i8
Jim Grosbachc1d30212010-10-27 00:19:44 +00003240def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3241def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00003242
Evan Chenga8e29892007-01-19 07:51:42 +00003243// extload -> zextload
Jim Grosbachc1d30212010-10-27 00:19:44 +00003244def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3245def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3246def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3247def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3248
Evan Chenga8e29892007-01-19 07:51:42 +00003249def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003250
Evan Cheng83b5cf02008-11-05 23:22:34 +00003251def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3252def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3253
Evan Cheng34b12d22007-01-19 20:27:35 +00003254// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003255def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3256 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003257 (SMULBB GPR:$a, GPR:$b)>;
3258def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3259 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003260def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3261 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003262 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003263def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003264 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003265def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3266 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003267 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003268def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00003269 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003270def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3271 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003272 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003273def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003274 (SMULWB GPR:$a, GPR:$b)>;
3275
3276def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003277 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3278 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003279 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3280def : ARMV5TEPat<(add GPR:$acc,
3281 (mul sext_16_node:$a, sext_16_node:$b)),
3282 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3283def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003284 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3285 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003286 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3287def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003288 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003289 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3290def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003291 (mul (sra GPR:$a, (i32 16)),
3292 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003293 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3294def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003295 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003296 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3297def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003298 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3299 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003300 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3301def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003302 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003303 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3304
Evan Chenga8e29892007-01-19 07:51:42 +00003305//===----------------------------------------------------------------------===//
3306// Thumb Support
3307//
3308
3309include "ARMInstrThumb.td"
3310
3311//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00003312// Thumb2 Support
3313//
3314
3315include "ARMInstrThumb2.td"
3316
3317//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003318// Floating Point Support
3319//
3320
3321include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00003322
3323//===----------------------------------------------------------------------===//
3324// Advanced SIMD (NEON) Support
3325//
3326
3327include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00003328
3329//===----------------------------------------------------------------------===//
3330// Coprocessor Instructions. For disassembly only.
3331//
3332
3333def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3334 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3335 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3336 [/* For disassembly only; pattern left blank */]> {
3337 let Inst{4} = 0;
3338}
3339
3340def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3341 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3342 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3343 [/* For disassembly only; pattern left blank */]> {
3344 let Inst{31-28} = 0b1111;
3345 let Inst{4} = 0;
3346}
3347
Johnny Chen64dfb782010-02-16 20:04:27 +00003348class ACI<dag oops, dag iops, string opc, string asm>
3349 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
3350 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
3351 let Inst{27-25} = 0b110;
3352}
3353
3354multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
3355
3356 def _OFFSET : ACI<(outs),
3357 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3358 opc, "\tp$cop, cr$CRd, $addr"> {
3359 let Inst{31-28} = op31_28;
3360 let Inst{24} = 1; // P = 1
3361 let Inst{21} = 0; // W = 0
3362 let Inst{22} = 0; // D = 0
3363 let Inst{20} = load;
3364 }
3365
3366 def _PRE : ACI<(outs),
3367 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3368 opc, "\tp$cop, cr$CRd, $addr!"> {
3369 let Inst{31-28} = op31_28;
3370 let Inst{24} = 1; // P = 1
3371 let Inst{21} = 1; // W = 1
3372 let Inst{22} = 0; // D = 0
3373 let Inst{20} = load;
3374 }
3375
3376 def _POST : ACI<(outs),
3377 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
3378 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
3379 let Inst{31-28} = op31_28;
3380 let Inst{24} = 0; // P = 0
3381 let Inst{21} = 1; // W = 1
3382 let Inst{22} = 0; // D = 0
3383 let Inst{20} = load;
3384 }
3385
3386 def _OPTION : ACI<(outs),
3387 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
3388 opc, "\tp$cop, cr$CRd, [$base], $option"> {
3389 let Inst{31-28} = op31_28;
3390 let Inst{24} = 0; // P = 0
3391 let Inst{23} = 1; // U = 1
3392 let Inst{21} = 0; // W = 0
3393 let Inst{22} = 0; // D = 0
3394 let Inst{20} = load;
3395 }
3396
3397 def L_OFFSET : ACI<(outs),
3398 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003399 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003400 let Inst{31-28} = op31_28;
3401 let Inst{24} = 1; // P = 1
3402 let Inst{21} = 0; // W = 0
3403 let Inst{22} = 1; // D = 1
3404 let Inst{20} = load;
3405 }
3406
3407 def L_PRE : ACI<(outs),
3408 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003409 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003410 let Inst{31-28} = op31_28;
3411 let Inst{24} = 1; // P = 1
3412 let Inst{21} = 1; // W = 1
3413 let Inst{22} = 1; // D = 1
3414 let Inst{20} = load;
3415 }
3416
3417 def L_POST : ACI<(outs),
3418 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003419 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003420 let Inst{31-28} = op31_28;
3421 let Inst{24} = 0; // P = 0
3422 let Inst{21} = 1; // W = 1
3423 let Inst{22} = 1; // D = 1
3424 let Inst{20} = load;
3425 }
3426
3427 def L_OPTION : ACI<(outs),
3428 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003429 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003430 let Inst{31-28} = op31_28;
3431 let Inst{24} = 0; // P = 0
3432 let Inst{23} = 1; // U = 1
3433 let Inst{21} = 0; // W = 0
3434 let Inst{22} = 1; // D = 1
3435 let Inst{20} = load;
3436 }
3437}
3438
3439defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3440defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3441defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3442defm STC2 : LdStCop<0b1111, 0, "stc2">;
3443
Johnny Chen906d57f2010-02-12 01:44:23 +00003444def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3445 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3446 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3447 [/* For disassembly only; pattern left blank */]> {
3448 let Inst{20} = 0;
3449 let Inst{4} = 1;
3450}
3451
3452def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3453 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3454 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3455 [/* For disassembly only; pattern left blank */]> {
3456 let Inst{31-28} = 0b1111;
3457 let Inst{20} = 0;
3458 let Inst{4} = 1;
3459}
3460
3461def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3462 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3463 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3464 [/* For disassembly only; pattern left blank */]> {
3465 let Inst{20} = 1;
3466 let Inst{4} = 1;
3467}
3468
3469def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3470 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3471 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3472 [/* For disassembly only; pattern left blank */]> {
3473 let Inst{31-28} = 0b1111;
3474 let Inst{20} = 1;
3475 let Inst{4} = 1;
3476}
3477
3478def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3479 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3480 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3481 [/* For disassembly only; pattern left blank */]> {
3482 let Inst{23-20} = 0b0100;
3483}
3484
3485def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3486 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3487 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3488 [/* For disassembly only; pattern left blank */]> {
3489 let Inst{31-28} = 0b1111;
3490 let Inst{23-20} = 0b0100;
3491}
3492
3493def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3494 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3495 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3496 [/* For disassembly only; pattern left blank */]> {
3497 let Inst{23-20} = 0b0101;
3498}
3499
3500def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3501 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3502 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3503 [/* For disassembly only; pattern left blank */]> {
3504 let Inst{31-28} = 0b1111;
3505 let Inst{23-20} = 0b0101;
3506}
3507
Johnny Chenb98e1602010-02-12 18:55:33 +00003508//===----------------------------------------------------------------------===//
3509// Move between special register and ARM core register -- for disassembly only
3510//
3511
3512def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
3513 [/* For disassembly only; pattern left blank */]> {
3514 let Inst{23-20} = 0b0000;
3515 let Inst{7-4} = 0b0000;
3516}
3517
3518def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
3519 [/* For disassembly only; pattern left blank */]> {
3520 let Inst{23-20} = 0b0100;
3521 let Inst{7-4} = 0b0000;
3522}
3523
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003524def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3525 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003526 [/* For disassembly only; pattern left blank */]> {
3527 let Inst{23-20} = 0b0010;
3528 let Inst{7-4} = 0b0000;
3529}
3530
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003531def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3532 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003533 [/* For disassembly only; pattern left blank */]> {
3534 let Inst{23-20} = 0b0010;
3535 let Inst{7-4} = 0b0000;
3536}
3537
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003538def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3539 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003540 [/* For disassembly only; pattern left blank */]> {
3541 let Inst{23-20} = 0b0110;
3542 let Inst{7-4} = 0b0000;
3543}
3544
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003545def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3546 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003547 [/* For disassembly only; pattern left blank */]> {
3548 let Inst{23-20} = 0b0110;
3549 let Inst{7-4} = 0b0000;
3550}