blob: ef987d210527efc53fb5beeeab7728e7968801e9 [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
Jim Grosbach460a9052011-10-07 23:56:00 +000014
15//===----------------------------------------------------------------------===//
16// NEON-specific Operands.
17//===----------------------------------------------------------------------===//
Jim Grosbach698f3b02011-10-17 21:00:11 +000018def nModImm : Operand<i32> {
19 let PrintMethod = "printNEONModImmOperand";
20}
21
Jim Grosbach0e387b22011-10-17 22:26:03 +000022def nImmSplatI8AsmOperand : AsmOperandClass { let Name = "NEONi8splat"; }
23def nImmSplatI8 : Operand<i32> {
24 let PrintMethod = "printNEONModImmOperand";
25 let ParserMatchClass = nImmSplatI8AsmOperand;
26}
Jim Grosbachea461102011-10-17 23:09:09 +000027def nImmSplatI16AsmOperand : AsmOperandClass { let Name = "NEONi16splat"; }
28def nImmSplatI16 : Operand<i32> {
29 let PrintMethod = "printNEONModImmOperand";
30 let ParserMatchClass = nImmSplatI16AsmOperand;
31}
Jim Grosbach6248a542011-10-18 00:22:00 +000032def nImmSplatI32AsmOperand : AsmOperandClass { let Name = "NEONi32splat"; }
33def nImmSplatI32 : Operand<i32> {
34 let PrintMethod = "printNEONModImmOperand";
35 let ParserMatchClass = nImmSplatI32AsmOperand;
36}
37def nImmVMOVI32AsmOperand : AsmOperandClass { let Name = "NEONi32vmov"; }
38def nImmVMOVI32 : Operand<i32> {
39 let PrintMethod = "printNEONModImmOperand";
40 let ParserMatchClass = nImmVMOVI32AsmOperand;
41}
Evan Chengeaa192a2011-11-15 02:12:34 +000042def nImmVMOVF32 : Operand<i32> {
43 let PrintMethod = "printFPImmOperand";
44 let ParserMatchClass = FPImmOperand;
45}
Jim Grosbachf2f5bc62011-10-18 16:18:11 +000046def nImmSplatI64AsmOperand : AsmOperandClass { let Name = "NEONi64splat"; }
47def nImmSplatI64 : Operand<i32> {
48 let PrintMethod = "printNEONModImmOperand";
49 let ParserMatchClass = nImmSplatI64AsmOperand;
50}
Jim Grosbach0e387b22011-10-17 22:26:03 +000051
Jim Grosbach460a9052011-10-07 23:56:00 +000052def VectorIndex8Operand : AsmOperandClass { let Name = "VectorIndex8"; }
53def VectorIndex16Operand : AsmOperandClass { let Name = "VectorIndex16"; }
54def VectorIndex32Operand : AsmOperandClass { let Name = "VectorIndex32"; }
55def VectorIndex8 : Operand<i32>, ImmLeaf<i32, [{
56 return ((uint64_t)Imm) < 8;
57}]> {
58 let ParserMatchClass = VectorIndex8Operand;
59 let PrintMethod = "printVectorIndex";
60 let MIOperandInfo = (ops i32imm);
61}
62def VectorIndex16 : Operand<i32>, ImmLeaf<i32, [{
63 return ((uint64_t)Imm) < 4;
64}]> {
65 let ParserMatchClass = VectorIndex16Operand;
66 let PrintMethod = "printVectorIndex";
67 let MIOperandInfo = (ops i32imm);
68}
69def VectorIndex32 : Operand<i32>, ImmLeaf<i32, [{
70 return ((uint64_t)Imm) < 2;
71}]> {
72 let ParserMatchClass = VectorIndex32Operand;
73 let PrintMethod = "printVectorIndex";
74 let MIOperandInfo = (ops i32imm);
75}
76
Jim Grosbachbd1cff52011-11-29 23:33:40 +000077// Register list of one D register.
Jim Grosbach862019c2011-10-18 23:02:30 +000078def VecListOneDAsmOperand : AsmOperandClass {
79 let Name = "VecListOneD";
80 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +000081 let RenderMethod = "addVecListOperands";
Jim Grosbach862019c2011-10-18 23:02:30 +000082}
83def VecListOneD : RegisterOperand<DPR, "printVectorListOne"> {
84 let ParserMatchClass = VecListOneDAsmOperand;
85}
Jim Grosbach280dfad2011-10-21 18:54:25 +000086// Register list of two sequential D registers.
87def VecListTwoDAsmOperand : AsmOperandClass {
88 let Name = "VecListTwoD";
89 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +000090 let RenderMethod = "addVecListOperands";
Jim Grosbach280dfad2011-10-21 18:54:25 +000091}
92def VecListTwoD : RegisterOperand<DPR, "printVectorListTwo"> {
93 let ParserMatchClass = VecListTwoDAsmOperand;
94}
Jim Grosbachcdcfa282011-10-21 20:02:19 +000095// Register list of three sequential D registers.
96def VecListThreeDAsmOperand : AsmOperandClass {
97 let Name = "VecListThreeD";
98 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +000099 let RenderMethod = "addVecListOperands";
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000100}
101def VecListThreeD : RegisterOperand<DPR, "printVectorListThree"> {
102 let ParserMatchClass = VecListThreeDAsmOperand;
103}
Jim Grosbachb6310312011-10-21 20:35:01 +0000104// Register list of four sequential D registers.
105def VecListFourDAsmOperand : AsmOperandClass {
106 let Name = "VecListFourD";
107 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +0000108 let RenderMethod = "addVecListOperands";
Jim Grosbachb6310312011-10-21 20:35:01 +0000109}
110def VecListFourD : RegisterOperand<DPR, "printVectorListFour"> {
111 let ParserMatchClass = VecListFourDAsmOperand;
112}
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000113// Register list of two D registers spaced by 2 (two sequential Q registers).
114def VecListTwoQAsmOperand : AsmOperandClass {
115 let Name = "VecListTwoQ";
116 let ParserMethod = "parseVectorList";
Jim Grosbach6029b6d2011-11-29 23:51:09 +0000117 let RenderMethod = "addVecListOperands";
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000118}
Jim Grosbache90ac9b2011-12-14 19:35:22 +0000119def VecListTwoQ : RegisterOperand<DPR, "printVectorListTwoSpaced"> {
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000120 let ParserMatchClass = VecListTwoQAsmOperand;
121}
Jim Grosbach862019c2011-10-18 23:02:30 +0000122
Jim Grosbach98b05a52011-11-30 01:09:44 +0000123// Register list of one D register, with "all lanes" subscripting.
124def VecListOneDAllLanesAsmOperand : AsmOperandClass {
125 let Name = "VecListOneDAllLanes";
126 let ParserMethod = "parseVectorList";
127 let RenderMethod = "addVecListOperands";
128}
129def VecListOneDAllLanes : RegisterOperand<DPR, "printVectorListOneAllLanes"> {
130 let ParserMatchClass = VecListOneDAllLanesAsmOperand;
131}
Jim Grosbach13af2222011-11-30 18:21:25 +0000132// Register list of two D registers, with "all lanes" subscripting.
133def VecListTwoDAllLanesAsmOperand : AsmOperandClass {
134 let Name = "VecListTwoDAllLanes";
135 let ParserMethod = "parseVectorList";
136 let RenderMethod = "addVecListOperands";
137}
138def VecListTwoDAllLanes : RegisterOperand<DPR, "printVectorListTwoAllLanes"> {
139 let ParserMatchClass = VecListTwoDAllLanesAsmOperand;
140}
Jim Grosbach98b05a52011-11-30 01:09:44 +0000141
Jim Grosbach7636bf62011-12-02 00:35:16 +0000142// Register list of one D register, with byte lane subscripting.
143def VecListOneDByteIndexAsmOperand : AsmOperandClass {
144 let Name = "VecListOneDByteIndexed";
145 let ParserMethod = "parseVectorList";
146 let RenderMethod = "addVecListIndexedOperands";
147}
148def VecListOneDByteIndexed : Operand<i32> {
149 let ParserMatchClass = VecListOneDByteIndexAsmOperand;
150 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
151}
Jim Grosbach799ca9d2011-12-14 23:35:06 +0000152// ...with half-word lane subscripting.
153def VecListOneDHWordIndexAsmOperand : AsmOperandClass {
154 let Name = "VecListOneDHWordIndexed";
155 let ParserMethod = "parseVectorList";
156 let RenderMethod = "addVecListIndexedOperands";
157}
158def VecListOneDHWordIndexed : Operand<i32> {
159 let ParserMatchClass = VecListOneDHWordIndexAsmOperand;
160 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
161}
162// ...with word lane subscripting.
163def VecListOneDWordIndexAsmOperand : AsmOperandClass {
164 let Name = "VecListOneDWordIndexed";
165 let ParserMethod = "parseVectorList";
166 let RenderMethod = "addVecListIndexedOperands";
167}
168def VecListOneDWordIndexed : Operand<i32> {
169 let ParserMatchClass = VecListOneDWordIndexAsmOperand;
170 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
171}
172// Register list of two D registers, with byte lane subscripting.
Jim Grosbach9b1b3902011-12-14 23:25:46 +0000173def VecListTwoDByteIndexAsmOperand : AsmOperandClass {
174 let Name = "VecListTwoDByteIndexed";
175 let ParserMethod = "parseVectorList";
176 let RenderMethod = "addVecListIndexedOperands";
177}
178def VecListTwoDByteIndexed : Operand<i32> {
179 let ParserMatchClass = VecListTwoDByteIndexAsmOperand;
180 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
181}
Jim Grosbach799ca9d2011-12-14 23:35:06 +0000182// ...with half-word lane subscripting.
183def VecListTwoDHWordIndexAsmOperand : AsmOperandClass {
184 let Name = "VecListTwoDHWordIndexed";
185 let ParserMethod = "parseVectorList";
186 let RenderMethod = "addVecListIndexedOperands";
187}
188def VecListTwoDHWordIndexed : Operand<i32> {
189 let ParserMatchClass = VecListTwoDHWordIndexAsmOperand;
190 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
191}
192// ...with word lane subscripting.
193def VecListTwoDWordIndexAsmOperand : AsmOperandClass {
194 let Name = "VecListTwoDWordIndexed";
195 let ParserMethod = "parseVectorList";
196 let RenderMethod = "addVecListIndexedOperands";
197}
198def VecListTwoDWordIndexed : Operand<i32> {
199 let ParserMatchClass = VecListTwoDWordIndexAsmOperand;
200 let MIOperandInfo = (ops DPR:$Vd, i32imm:$idx);
201}
Jim Grosbach7636bf62011-12-02 00:35:16 +0000202
Bob Wilson5bafff32009-06-22 23:27:02 +0000203//===----------------------------------------------------------------------===//
204// NEON-specific DAG Nodes.
205//===----------------------------------------------------------------------===//
206
207def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000208def SDTARMVCMPZ : SDTypeProfile<1, 1, []>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000209
210def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000211def NEONvceqz : SDNode<"ARMISD::VCEQZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000212def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000213def NEONvcgez : SDNode<"ARMISD::VCGEZ", SDTARMVCMPZ>;
214def NEONvclez : SDNode<"ARMISD::VCLEZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000215def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
216def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000217def NEONvcgtz : SDNode<"ARMISD::VCGTZ", SDTARMVCMPZ>;
218def NEONvcltz : SDNode<"ARMISD::VCLTZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000219def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
220def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
221
222// Types for vector shift by immediates. The "SHX" version is for long and
223// narrow operations where the source and destination vectors have different
224// types. The "SHINS" version is for shift and insert operations.
225def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
226 SDTCisVT<2, i32>]>;
227def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
228 SDTCisVT<2, i32>]>;
229def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
230 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
231
232def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
233def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
234def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
235def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
236def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
237def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
238def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
239
240def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
241def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
242def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
243
244def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
245def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
246def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
247def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
248def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
249def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
250
251def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
252def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
253def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
254
255def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
256def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
257
258def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
259 SDTCisVT<2, i32>]>;
260def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
261def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
262
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000263def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
264def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
265def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
Evan Chengeaa192a2011-11-15 02:12:34 +0000266def NEONvmovFPImm : SDNode<"ARMISD::VMOVFPIMM", SDTARMVMOVIMM>;
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000267
Owen Andersond9668172010-11-03 22:44:51 +0000268def SDTARMVORRIMM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
269 SDTCisVT<2, i32>]>;
270def NEONvorrImm : SDNode<"ARMISD::VORRIMM", SDTARMVORRIMM>;
Owen Anderson080c0922010-11-05 19:27:46 +0000271def NEONvbicImm : SDNode<"ARMISD::VBICIMM", SDTARMVORRIMM>;
Owen Andersond9668172010-11-03 22:44:51 +0000272
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000273def NEONvbsl : SDNode<"ARMISD::VBSL",
274 SDTypeProfile<1, 3, [SDTCisVec<0>,
275 SDTCisSameAs<0, 1>,
276 SDTCisSameAs<0, 2>,
277 SDTCisSameAs<0, 3>]>>;
278
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000279def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
280
Bob Wilson0ce37102009-08-14 05:08:32 +0000281// VDUPLANE can produce a quad-register result from a double-register source,
282// so the result is not constrained to match the source.
283def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
284 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
285 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000286
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000287def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
288 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
289def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
290
Bob Wilsond8e17572009-08-12 22:31:50 +0000291def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
292def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
293def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
294def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
295
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000296def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000297 SDTCisSameAs<0, 2>,
298 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000299def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
300def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
301def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000302
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000303def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
304 SDTCisSameAs<1, 2>]>;
305def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
306def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
307
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000308def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
309 SDTCisSameAs<0, 2>]>;
310def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
311def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
312
Bob Wilsoncba270d2010-07-13 21:16:48 +0000313def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
314 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000315 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000316 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
317 return (EltBits == 32 && EltVal == 0);
318}]>;
319
320def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
321 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000322 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000323 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
324 return (EltBits == 8 && EltVal == 0xff);
325}]>;
326
Bob Wilson5bafff32009-06-22 23:27:02 +0000327//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +0000328// NEON load / store instructions
329//===----------------------------------------------------------------------===//
330
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000331// Use VLDM to load a Q register as a D register pair.
332// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000333def VLDMQIA
334 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn),
335 IIC_fpLoad_m, "",
336 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000337
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000338// Use VSTM to store a Q register as a D register pair.
339// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000340def VSTMQIA
341 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn),
342 IIC_fpStore_m, "",
343 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000344
Bob Wilsonffde0802010-09-02 16:00:54 +0000345// Classes for VLD* pseudo-instructions with multi-register operands.
346// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000347class VLDQPseudo<InstrItinClass itin>
348 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
349class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000350 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000351 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000352 "$addr.addr = $wb">;
Jim Grosbach10b90a92011-10-24 21:45:13 +0000353class VLDQWBfixedPseudo<InstrItinClass itin>
354 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
355 (ins addrmode6:$addr), itin,
356 "$addr.addr = $wb">;
357class VLDQWBregisterPseudo<InstrItinClass itin>
358 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
359 (ins addrmode6:$addr, rGPR:$offset), itin,
360 "$addr.addr = $wb">;
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000361
Bob Wilson9d84fb32010-09-14 20:59:49 +0000362class VLDQQPseudo<InstrItinClass itin>
363 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
364class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000365 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000366 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000367 "$addr.addr = $wb">;
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000368class VLDQQWBfixedPseudo<InstrItinClass itin>
369 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
370 (ins addrmode6:$addr), itin,
371 "$addr.addr = $wb">;
372class VLDQQWBregisterPseudo<InstrItinClass itin>
373 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
374 (ins addrmode6:$addr, rGPR:$offset), itin,
375 "$addr.addr = $wb">;
376
377
Bob Wilson7de68142011-02-07 17:43:15 +0000378class VLDQQQQPseudo<InstrItinClass itin>
Bob Wilson9a450082011-08-05 07:24:09 +0000379 : PseudoNLdSt<(outs QQQQPR:$dst), (ins addrmode6:$addr, QQQQPR:$src),itin,
380 "$src = $dst">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000381class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000382 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000383 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000384 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000385
Bob Wilson2a0e9742010-11-27 06:35:16 +0000386let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
387
Bob Wilson205a5ca2009-07-08 18:11:30 +0000388// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000389class VLD1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +0000390 : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000391 (ins addrmode6:$Rn), IIC_VLD1,
Jim Grosbach6b09c772011-10-20 15:04:25 +0000392 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000393 let Rm = 0b1111;
394 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000395 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000396}
Bob Wilson621f1952010-03-23 05:25:43 +0000397class VLD1Q<bits<4> op7_4, string Dt>
Jim Grosbach280dfad2011-10-21 18:54:25 +0000398 : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000399 (ins addrmode6:$Rn), IIC_VLD1x2,
Jim Grosbach280dfad2011-10-21 18:54:25 +0000400 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000401 let Rm = 0b1111;
402 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000403 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000404}
Bob Wilson205a5ca2009-07-08 18:11:30 +0000405
Owen Andersond9aa7d32010-11-02 00:05:05 +0000406def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
407def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
408def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
409def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000410
Owen Andersond9aa7d32010-11-02 00:05:05 +0000411def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
412def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
413def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
414def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000415
Evan Chengd2ca8132010-10-09 01:03:04 +0000416def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>;
417def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>;
418def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>;
419def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000420
Bob Wilson99493b22010-03-20 17:59:03 +0000421// ...with address register writeback:
Jim Grosbach10b90a92011-10-24 21:45:13 +0000422multiclass VLD1DWB<bits<4> op7_4, string Dt> {
423 def _fixed : NLdSt<0,0b10, 0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb),
424 (ins addrmode6:$Rn), IIC_VLD1u,
425 "vld1", Dt, "$Vd, $Rn!",
426 "$Rn.addr = $wb", []> {
427 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
428 let Inst{4} = Rn{4};
429 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000430 let AsmMatchConverter = "cvtVLDwbFixed";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000431 }
432 def _register : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd, GPR:$wb),
433 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1u,
434 "vld1", Dt, "$Vd, $Rn, $Rm",
435 "$Rn.addr = $wb", []> {
436 let Inst{4} = Rn{4};
437 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000438 let AsmMatchConverter = "cvtVLDwbRegister";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000439 }
Owen Andersone85bd772010-11-02 00:24:52 +0000440}
Jim Grosbach10b90a92011-10-24 21:45:13 +0000441multiclass VLD1QWB<bits<4> op7_4, string Dt> {
442 def _fixed : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd, GPR:$wb),
443 (ins addrmode6:$Rn), IIC_VLD1x2u,
444 "vld1", Dt, "$Vd, $Rn!",
445 "$Rn.addr = $wb", []> {
446 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
447 let Inst{5-4} = Rn{5-4};
448 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000449 let AsmMatchConverter = "cvtVLDwbFixed";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000450 }
451 def _register : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd, GPR:$wb),
452 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
453 "vld1", Dt, "$Vd, $Rn, $Rm",
454 "$Rn.addr = $wb", []> {
455 let Inst{5-4} = Rn{5-4};
456 let DecoderMethod = "DecodeVLDInstruction";
Jim Grosbach12431322011-10-24 22:16:58 +0000457 let AsmMatchConverter = "cvtVLDwbRegister";
Jim Grosbach10b90a92011-10-24 21:45:13 +0000458 }
Owen Andersone85bd772010-11-02 00:24:52 +0000459}
Bob Wilson99493b22010-03-20 17:59:03 +0000460
Jim Grosbach10b90a92011-10-24 21:45:13 +0000461defm VLD1d8wb : VLD1DWB<{0,0,0,?}, "8">;
462defm VLD1d16wb : VLD1DWB<{0,1,0,?}, "16">;
463defm VLD1d32wb : VLD1DWB<{1,0,0,?}, "32">;
464defm VLD1d64wb : VLD1DWB<{1,1,0,?}, "64">;
465defm VLD1q8wb : VLD1QWB<{0,0,?,?}, "8">;
466defm VLD1q16wb : VLD1QWB<{0,1,?,?}, "16">;
467defm VLD1q32wb : VLD1QWB<{1,0,?,?}, "32">;
468defm VLD1q64wb : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000469
Jim Grosbach10b90a92011-10-24 21:45:13 +0000470def VLD1q8PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
471def VLD1q16PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
472def VLD1q32PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
473def VLD1q64PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1x2u>;
474def VLD1q8PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
475def VLD1q16PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
476def VLD1q32PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
477def VLD1q64PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000478
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000479// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +0000480class VLD1D3<bits<4> op7_4, string Dt>
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000481 : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000482 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000483 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000484 let Rm = 0b1111;
485 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000486 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000487}
Jim Grosbach59216752011-10-24 23:26:05 +0000488multiclass VLD1D3WB<bits<4> op7_4, string Dt> {
489 def _fixed : NLdSt<0,0b10,0b0110, op7_4, (outs VecListThreeD:$Vd, GPR:$wb),
490 (ins addrmode6:$Rn), IIC_VLD1x2u,
491 "vld1", Dt, "$Vd, $Rn!",
492 "$Rn.addr = $wb", []> {
493 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
Owen Andersonb3727fe2011-10-28 20:43:24 +0000494 let Inst{4} = Rn{4};
Jim Grosbach59216752011-10-24 23:26:05 +0000495 let DecoderMethod = "DecodeVLDInstruction";
496 let AsmMatchConverter = "cvtVLDwbFixed";
497 }
498 def _register : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd, GPR:$wb),
499 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
500 "vld1", Dt, "$Vd, $Rn, $Rm",
501 "$Rn.addr = $wb", []> {
Owen Andersonb3727fe2011-10-28 20:43:24 +0000502 let Inst{4} = Rn{4};
Jim Grosbach59216752011-10-24 23:26:05 +0000503 let DecoderMethod = "DecodeVLDInstruction";
504 let AsmMatchConverter = "cvtVLDwbRegister";
505 }
Owen Andersone85bd772010-11-02 00:24:52 +0000506}
Bob Wilson052ba452010-03-22 18:22:06 +0000507
Owen Andersone85bd772010-11-02 00:24:52 +0000508def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
509def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
510def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
511def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000512
Jim Grosbach59216752011-10-24 23:26:05 +0000513defm VLD1d8Twb : VLD1D3WB<{0,0,0,?}, "8">;
514defm VLD1d16Twb : VLD1D3WB<{0,1,0,?}, "16">;
515defm VLD1d32Twb : VLD1D3WB<{1,0,0,?}, "32">;
516defm VLD1d64Twb : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000517
Jim Grosbach59216752011-10-24 23:26:05 +0000518def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000519
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000520// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +0000521class VLD1D4<bits<4> op7_4, string Dt>
Jim Grosbachb6310312011-10-21 20:35:01 +0000522 : NLdSt<0, 0b10, 0b0010, op7_4, (outs VecListFourD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000523 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
Jim Grosbachb6310312011-10-21 20:35:01 +0000524 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000525 let Rm = 0b1111;
526 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000527 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000528}
Jim Grosbach399cdca2011-10-25 00:14:01 +0000529multiclass VLD1D4WB<bits<4> op7_4, string Dt> {
530 def _fixed : NLdSt<0,0b10,0b0010, op7_4, (outs VecListFourD:$Vd, GPR:$wb),
531 (ins addrmode6:$Rn), IIC_VLD1x2u,
532 "vld1", Dt, "$Vd, $Rn!",
533 "$Rn.addr = $wb", []> {
534 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
535 let Inst{5-4} = Rn{5-4};
536 let DecoderMethod = "DecodeVLDInstruction";
537 let AsmMatchConverter = "cvtVLDwbFixed";
538 }
539 def _register : NLdSt<0,0b10,0b0010,op7_4, (outs VecListFourD:$Vd, GPR:$wb),
540 (ins addrmode6:$Rn, rGPR:$Rm), IIC_VLD1x2u,
541 "vld1", Dt, "$Vd, $Rn, $Rm",
542 "$Rn.addr = $wb", []> {
543 let Inst{5-4} = Rn{5-4};
544 let DecoderMethod = "DecodeVLDInstruction";
545 let AsmMatchConverter = "cvtVLDwbRegister";
546 }
Owen Andersone85bd772010-11-02 00:24:52 +0000547}
Johnny Chend7283d92010-02-23 20:51:23 +0000548
Owen Andersone85bd772010-11-02 00:24:52 +0000549def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
550def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
551def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
552def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000553
Jim Grosbach399cdca2011-10-25 00:14:01 +0000554defm VLD1d8Qwb : VLD1D4WB<{0,0,?,?}, "8">;
555defm VLD1d16Qwb : VLD1D4WB<{0,1,?,?}, "16">;
556defm VLD1d32Qwb : VLD1D4WB<{1,0,?,?}, "32">;
557defm VLD1d64Qwb : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000558
Jim Grosbach399cdca2011-10-25 00:14:01 +0000559def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000560
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000561// VLD2 : Vector Load (multiple 2-element structures)
Jim Grosbach2af50d92011-12-09 19:07:20 +0000562class VLD2<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy,
563 InstrItinClass itin>
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000564 : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd),
Jim Grosbach2af50d92011-12-09 19:07:20 +0000565 (ins addrmode6:$Rn), itin,
Jim Grosbach224180e2011-10-21 23:58:57 +0000566 "vld2", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000567 let Rm = 0b1111;
568 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000569 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000570}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000571
Jim Grosbach2af50d92011-12-09 19:07:20 +0000572def VLD2d8 : VLD2<0b1000, {0,0,?,?}, "8", VecListTwoD, IIC_VLD2>;
573def VLD2d16 : VLD2<0b1000, {0,1,?,?}, "16", VecListTwoD, IIC_VLD2>;
574def VLD2d32 : VLD2<0b1000, {1,0,?,?}, "32", VecListTwoD, IIC_VLD2>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000575
Jim Grosbach2af50d92011-12-09 19:07:20 +0000576def VLD2q8 : VLD2<0b0011, {0,0,?,?}, "8", VecListFourD, IIC_VLD2x2>;
577def VLD2q16 : VLD2<0b0011, {0,1,?,?}, "16", VecListFourD, IIC_VLD2x2>;
578def VLD2q32 : VLD2<0b0011, {1,0,?,?}, "32", VecListFourD, IIC_VLD2x2>;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000579
Bob Wilson9d84fb32010-09-14 20:59:49 +0000580def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
581def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
582def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000583
Evan Chengd2ca8132010-10-09 01:03:04 +0000584def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
585def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
586def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000587
Bob Wilson92cb9322010-03-20 20:10:51 +0000588// ...with address register writeback:
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000589multiclass VLD2WB<bits<4> op11_8, bits<4> op7_4, string Dt,
590 RegisterOperand VdTy, InstrItinClass itin> {
591 def _fixed : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd, GPR:$wb),
592 (ins addrmode6:$Rn), itin,
593 "vld2", Dt, "$Vd, $Rn!",
594 "$Rn.addr = $wb", []> {
595 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
596 let Inst{5-4} = Rn{5-4};
597 let DecoderMethod = "DecodeVLDInstruction";
598 let AsmMatchConverter = "cvtVLDwbFixed";
599 }
600 def _register : NLdSt<0, 0b10, op11_8, op7_4, (outs VdTy:$Vd, GPR:$wb),
601 (ins addrmode6:$Rn, rGPR:$Rm), itin,
602 "vld2", Dt, "$Vd, $Rn, $Rm",
603 "$Rn.addr = $wb", []> {
604 let Inst{5-4} = Rn{5-4};
605 let DecoderMethod = "DecodeVLDInstruction";
606 let AsmMatchConverter = "cvtVLDwbRegister";
607 }
Owen Andersoncf667be2010-11-02 01:24:55 +0000608}
Bob Wilson92cb9322010-03-20 20:10:51 +0000609
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000610defm VLD2d8wb : VLD2WB<0b1000, {0,0,?,?}, "8", VecListTwoD, IIC_VLD2u>;
611defm VLD2d16wb : VLD2WB<0b1000, {0,1,?,?}, "16", VecListTwoD, IIC_VLD2u>;
612defm VLD2d32wb : VLD2WB<0b1000, {1,0,?,?}, "32", VecListTwoD, IIC_VLD2u>;
Bob Wilson92cb9322010-03-20 20:10:51 +0000613
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000614defm VLD2q8wb : VLD2WB<0b0011, {0,0,?,?}, "8", VecListFourD, IIC_VLD2x2u>;
615defm VLD2q16wb : VLD2WB<0b0011, {0,1,?,?}, "16", VecListFourD, IIC_VLD2x2u>;
616defm VLD2q32wb : VLD2WB<0b0011, {1,0,?,?}, "32", VecListFourD, IIC_VLD2x2u>;
Bob Wilson92cb9322010-03-20 20:10:51 +0000617
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000618def VLD2d8PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD2u>;
619def VLD2d16PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD2u>;
620def VLD2d32PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD2u>;
621def VLD2d8PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD2u>;
622def VLD2d16PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD2u>;
623def VLD2d32PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000624
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000625def VLD2q8PseudoWB_fixed : VLDQQWBfixedPseudo<IIC_VLD2x2u>;
626def VLD2q16PseudoWB_fixed : VLDQQWBfixedPseudo<IIC_VLD2x2u>;
627def VLD2q32PseudoWB_fixed : VLDQQWBfixedPseudo<IIC_VLD2x2u>;
628def VLD2q8PseudoWB_register : VLDQQWBregisterPseudo<IIC_VLD2x2u>;
629def VLD2q16PseudoWB_register : VLDQQWBregisterPseudo<IIC_VLD2x2u>;
630def VLD2q32PseudoWB_register : VLDQQWBregisterPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000631
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000632// ...with double-spaced registers
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +0000633def VLD2b8 : VLD2<0b1001, {0,0,?,?}, "8", VecListTwoQ, IIC_VLD2>;
634def VLD2b16 : VLD2<0b1001, {0,1,?,?}, "16", VecListTwoQ, IIC_VLD2>;
635def VLD2b32 : VLD2<0b1001, {1,0,?,?}, "32", VecListTwoQ, IIC_VLD2>;
636defm VLD2b8wb : VLD2WB<0b1001, {0,0,?,?}, "8", VecListTwoQ, IIC_VLD2u>;
637defm VLD2b16wb : VLD2WB<0b1001, {0,1,?,?}, "16", VecListTwoQ, IIC_VLD2u>;
638defm VLD2b32wb : VLD2WB<0b1001, {1,0,?,?}, "32", VecListTwoQ, IIC_VLD2u>;
Johnny Chend7283d92010-02-23 20:51:23 +0000639
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000640// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000641class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000642 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000643 (ins addrmode6:$Rn), IIC_VLD3,
644 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
645 let Rm = 0b1111;
646 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000647 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000648}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000649
Owen Andersoncf667be2010-11-02 01:24:55 +0000650def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">;
651def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">;
652def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000653
Bob Wilson9d84fb32010-09-14 20:59:49 +0000654def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
655def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
656def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000657
Bob Wilson92cb9322010-03-20 20:10:51 +0000658// ...with address register writeback:
659class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
660 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000661 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000662 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u,
663 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm",
664 "$Rn.addr = $wb", []> {
665 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000666 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000667}
Bob Wilson92cb9322010-03-20 20:10:51 +0000668
Owen Andersoncf667be2010-11-02 01:24:55 +0000669def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">;
670def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">;
671def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000672
Evan Cheng84f69e82010-10-09 01:45:34 +0000673def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
674def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
675def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000676
Bob Wilson7de68142011-02-07 17:43:15 +0000677// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000678def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">;
679def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">;
680def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">;
681def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">;
682def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">;
683def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000684
Evan Cheng84f69e82010-10-09 01:45:34 +0000685def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
686def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
687def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000688
Bob Wilson92cb9322010-03-20 20:10:51 +0000689// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +0000690def VLD3q8oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
691def VLD3q16oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
692def VLD3q32oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
693
Evan Cheng84f69e82010-10-09 01:45:34 +0000694def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
695def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
696def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000697
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000698// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000699class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
700 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000701 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000702 (ins addrmode6:$Rn), IIC_VLD4,
703 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
704 let Rm = 0b1111;
705 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000706 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000707}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000708
Owen Andersoncf667be2010-11-02 01:24:55 +0000709def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">;
710def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">;
711def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000712
Bob Wilson9d84fb32010-09-14 20:59:49 +0000713def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
714def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
715def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000716
Bob Wilson92cb9322010-03-20 20:10:51 +0000717// ...with address register writeback:
718class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
719 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000720 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000721 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4u,
Owen Andersonf431eda2010-11-02 23:47:29 +0000722 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
723 "$Rn.addr = $wb", []> {
724 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000725 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000726}
Bob Wilson92cb9322010-03-20 20:10:51 +0000727
Owen Andersoncf667be2010-11-02 01:24:55 +0000728def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">;
729def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">;
730def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000731
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000732def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
733def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
734def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000735
Bob Wilson7de68142011-02-07 17:43:15 +0000736// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000737def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">;
738def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">;
739def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">;
740def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">;
741def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">;
742def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000743
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000744def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
745def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
746def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000747
Bob Wilson92cb9322010-03-20 20:10:51 +0000748// ...alternate versions to be allocated odd register numbers:
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000749def VLD4q8oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
750def VLD4q16oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
751def VLD4q32oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
752
753def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
754def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
755def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000756
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000757} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
758
Bob Wilson8466fa12010-09-13 23:01:35 +0000759// Classes for VLD*LN pseudo-instructions with multi-register operands.
760// These are expanded to real instructions after register allocation.
761class VLDQLNPseudo<InstrItinClass itin>
762 : PseudoNLdSt<(outs QPR:$dst),
763 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
764 itin, "$src = $dst">;
765class VLDQLNWBPseudo<InstrItinClass itin>
766 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
767 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
768 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
769class VLDQQLNPseudo<InstrItinClass itin>
770 : PseudoNLdSt<(outs QQPR:$dst),
771 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
772 itin, "$src = $dst">;
773class VLDQQLNWBPseudo<InstrItinClass itin>
774 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
775 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
776 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
777class VLDQQQQLNPseudo<InstrItinClass itin>
778 : PseudoNLdSt<(outs QQQQPR:$dst),
779 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
780 itin, "$src = $dst">;
781class VLDQQQQLNWBPseudo<InstrItinClass itin>
782 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
783 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
784 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
785
Bob Wilsonb07c1712009-10-07 21:53:04 +0000786// VLD1LN : Vector Load (single element to one lane)
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000787class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
788 PatFrag LoadOp>
Owen Andersond138d702010-11-02 20:47:39 +0000789 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000790 (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane),
791 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000792 "$src = $Vd",
793 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
Owen Andersonf431eda2010-11-02 23:47:29 +0000794 (i32 (LoadOp addrmode6:$Rn)),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000795 imm:$lane))]> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000796 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000797 let DecoderMethod = "DecodeVLD1LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000798}
Mon P Wang183c6272011-05-09 17:47:27 +0000799class VLD1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
800 PatFrag LoadOp>
801 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
802 (ins addrmode6oneL32:$Rn, DPR:$src, nohash_imm:$lane),
803 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
804 "$src = $Vd",
805 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
806 (i32 (LoadOp addrmode6oneL32:$Rn)),
807 imm:$lane))]> {
808 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000809 let DecoderMethod = "DecodeVLD1LN";
Mon P Wang183c6272011-05-09 17:47:27 +0000810}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000811class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
812 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
813 (i32 (LoadOp addrmode6:$addr)),
814 imm:$lane))];
815}
816
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000817def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> {
818 let Inst{7-5} = lane{2-0};
819}
820def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> {
821 let Inst{7-6} = lane{1-0};
Jim Grosbacheeaf1c12011-12-19 18:31:43 +0000822 let Inst{5-4} = Rn{5-4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000823}
Mon P Wang183c6272011-05-09 17:47:27 +0000824def VLD1LNd32 : VLD1LN32<0b1000, {?,0,?,?}, "32", v2i32, load> {
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000825 let Inst{7} = lane{0};
Jim Grosbacheeaf1c12011-12-19 18:31:43 +0000826 let Inst{5-4} = Rn{5-4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000827}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000828
829def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
830def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
831def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
832
Bob Wilson746fa172010-12-10 22:13:32 +0000833def : Pat<(vector_insert (v2f32 DPR:$src),
834 (f32 (load addrmode6:$addr)), imm:$lane),
835 (VLD1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
836def : Pat<(vector_insert (v4f32 QPR:$src),
837 (f32 (load addrmode6:$addr)), imm:$lane),
838 (VLD1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
839
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000840let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
841
842// ...with address register writeback:
843class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000844 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000845 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000846 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000847 "\\{$Vd[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +0000848 "$src = $Vd, $Rn.addr = $wb", []> {
849 let DecoderMethod = "DecodeVLD1LN";
850}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000851
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000852def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> {
853 let Inst{7-5} = lane{2-0};
854}
855def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> {
856 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000857 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000858}
859def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> {
860 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000861 let Inst{5} = Rn{4};
862 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000863}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000864
865def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
866def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
867def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilson7708c222009-10-07 18:09:32 +0000868
Bob Wilson243fcc52009-09-01 04:26:28 +0000869// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000870class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000871 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000872 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane),
873 IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000874 "$src1 = $Vd, $src2 = $dst2", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000875 let Rm = 0b1111;
876 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000877 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000878}
Bob Wilson243fcc52009-09-01 04:26:28 +0000879
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000880def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> {
881 let Inst{7-5} = lane{2-0};
882}
883def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> {
884 let Inst{7-6} = lane{1-0};
885}
886def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> {
887 let Inst{7} = lane{0};
888}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000889
Evan Chengd2ca8132010-10-09 01:03:04 +0000890def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
891def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
892def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000893
Bob Wilson41315282010-03-20 20:39:53 +0000894// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000895def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> {
896 let Inst{7-6} = lane{1-0};
897}
898def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> {
899 let Inst{7} = lane{0};
900}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000901
Evan Chengd2ca8132010-10-09 01:03:04 +0000902def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
903def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000904
Bob Wilsona1023642010-03-20 20:47:18 +0000905// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000906class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000907 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000908 (ins addrmode6:$Rn, am6offset:$Rm,
Evan Chengd2ca8132010-10-09 01:03:04 +0000909 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000910 "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm",
911 "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> {
912 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000913 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000914}
Bob Wilsona1023642010-03-20 20:47:18 +0000915
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000916def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> {
917 let Inst{7-5} = lane{2-0};
918}
919def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> {
920 let Inst{7-6} = lane{1-0};
921}
922def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> {
923 let Inst{7} = lane{0};
924}
Bob Wilsona1023642010-03-20 20:47:18 +0000925
Evan Chengd2ca8132010-10-09 01:03:04 +0000926def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
927def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
928def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000929
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000930def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> {
931 let Inst{7-6} = lane{1-0};
932}
933def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> {
934 let Inst{7} = lane{0};
935}
Bob Wilsona1023642010-03-20 20:47:18 +0000936
Evan Chengd2ca8132010-10-09 01:03:04 +0000937def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
938def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000939
Bob Wilson243fcc52009-09-01 04:26:28 +0000940// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000941class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000942 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000943 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +0000944 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000945 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000946 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000947 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000948 let DecoderMethod = "DecodeVLD3LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000949}
Bob Wilson243fcc52009-09-01 04:26:28 +0000950
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000951def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> {
952 let Inst{7-5} = lane{2-0};
953}
954def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> {
955 let Inst{7-6} = lane{1-0};
956}
957def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> {
958 let Inst{7} = lane{0};
959}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000960
Evan Cheng84f69e82010-10-09 01:45:34 +0000961def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
962def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
963def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000964
Bob Wilson41315282010-03-20 20:39:53 +0000965// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000966def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> {
967 let Inst{7-6} = lane{1-0};
968}
969def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> {
970 let Inst{7} = lane{0};
971}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000972
Evan Cheng84f69e82010-10-09 01:45:34 +0000973def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
974def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000975
Bob Wilsona1023642010-03-20 20:47:18 +0000976// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000977class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000978 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000979 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000980 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000981 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +0000982 IIC_VLD3lnu, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000983 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm",
984 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb",
Owen Anderson7a2e1772011-08-15 18:44:44 +0000985 []> {
986 let DecoderMethod = "DecodeVLD3LN";
987}
Bob Wilsona1023642010-03-20 20:47:18 +0000988
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000989def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> {
990 let Inst{7-5} = lane{2-0};
991}
992def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> {
993 let Inst{7-6} = lane{1-0};
994}
995def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +0000996 let Inst{7} = lane{0};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000997}
Bob Wilsona1023642010-03-20 20:47:18 +0000998
Evan Cheng84f69e82010-10-09 01:45:34 +0000999def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
1000def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
1001def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001002
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001003def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> {
1004 let Inst{7-6} = lane{1-0};
1005}
1006def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001007 let Inst{7} = lane{0};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001008}
Bob Wilsona1023642010-03-20 20:47:18 +00001009
Evan Cheng84f69e82010-10-09 01:45:34 +00001010def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
1011def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001012
Bob Wilson243fcc52009-09-01 04:26:28 +00001013// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001014class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001015 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001016 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +00001017 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +00001018 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001019 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001020 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001021 let Rm = 0b1111;
Jim Grosbach3346dce2011-12-19 18:11:17 +00001022 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001023 let DecoderMethod = "DecodeVLD4LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001024}
Bob Wilson243fcc52009-09-01 04:26:28 +00001025
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001026def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> {
1027 let Inst{7-5} = lane{2-0};
1028}
1029def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> {
1030 let Inst{7-6} = lane{1-0};
1031}
1032def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001033 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001034 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001035}
Bob Wilson62e053e2009-10-08 22:53:57 +00001036
Evan Cheng10dc63f2010-10-09 04:07:58 +00001037def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
1038def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
1039def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001040
Bob Wilson41315282010-03-20 20:39:53 +00001041// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001042def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> {
1043 let Inst{7-6} = lane{1-0};
1044}
1045def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001046 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001047 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001048}
Bob Wilson62e053e2009-10-08 22:53:57 +00001049
Evan Cheng10dc63f2010-10-09 04:07:58 +00001050def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
1051def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001052
Bob Wilsona1023642010-03-20 20:47:18 +00001053// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001054class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +00001055 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001056 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001057 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +00001058 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Bob Wilson6eb08dd2011-02-07 17:43:12 +00001059 IIC_VLD4lnu, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001060"\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm",
1061"$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb",
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001062 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001063 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001064 let DecoderMethod = "DecodeVLD4LN" ;
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001065}
Bob Wilsona1023642010-03-20 20:47:18 +00001066
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001067def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> {
1068 let Inst{7-5} = lane{2-0};
1069}
1070def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> {
1071 let Inst{7-6} = lane{1-0};
1072}
1073def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001074 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001075 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001076}
Bob Wilsona1023642010-03-20 20:47:18 +00001077
Evan Cheng10dc63f2010-10-09 04:07:58 +00001078def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
1079def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
1080def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001081
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001082def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> {
1083 let Inst{7-6} = lane{1-0};
1084}
1085def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> {
Jim Grosbach3346dce2011-12-19 18:11:17 +00001086 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001087 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +00001088}
Bob Wilsona1023642010-03-20 20:47:18 +00001089
Evan Cheng10dc63f2010-10-09 04:07:58 +00001090def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
1091def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001092
Bob Wilson2a0e9742010-11-27 06:35:16 +00001093} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
1094
Bob Wilsonb07c1712009-10-07 21:53:04 +00001095// VLD1DUP : Vector Load (single element to all lanes)
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001096class VLD1DUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp>
Jim Grosbach98b05a52011-11-30 01:09:44 +00001097 : NLdSt<1, 0b10, 0b1100, op7_4, (outs VecListOneDAllLanes:$Vd),
1098 (ins addrmode6dup:$Rn),
1099 IIC_VLD1dup, "vld1", Dt, "$Vd, $Rn", "",
1100 [(set VecListOneDAllLanes:$Vd,
1101 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$Rn)))))]> {
Bob Wilson2a0e9742010-11-27 06:35:16 +00001102 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +00001103 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001104 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +00001105}
1106class VLD1QDUPPseudo<ValueType Ty, PatFrag LoadOp> : VLDQPseudo<IIC_VLD1dup> {
1107 let Pattern = [(set QPR:$dst,
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001108 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$addr)))))];
Bob Wilson2a0e9742010-11-27 06:35:16 +00001109}
1110
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +00001111def VLD1DUPd8 : VLD1DUP<{0,0,0,?}, "8", v8i8, extloadi8>;
1112def VLD1DUPd16 : VLD1DUP<{0,1,0,?}, "16", v4i16, extloadi16>;
1113def VLD1DUPd32 : VLD1DUP<{1,0,0,?}, "32", v2i32, load>;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001114
1115def VLD1DUPq8Pseudo : VLD1QDUPPseudo<v16i8, extloadi8>;
1116def VLD1DUPq16Pseudo : VLD1QDUPPseudo<v8i16, extloadi16>;
1117def VLD1DUPq32Pseudo : VLD1QDUPPseudo<v4i32, load>;
1118
Bob Wilson746fa172010-12-10 22:13:32 +00001119def : Pat<(v2f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
1120 (VLD1DUPd32 addrmode6:$addr)>;
1121def : Pat<(v4f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
1122 (VLD1DUPq32Pseudo addrmode6:$addr)>;
1123
Bob Wilson2a0e9742010-11-27 06:35:16 +00001124let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
1125
Bob Wilson20d55152010-12-10 22:13:24 +00001126class VLD1QDUP<bits<4> op7_4, string Dt>
Jim Grosbach13af2222011-11-30 18:21:25 +00001127 : NLdSt<1, 0b10, 0b1100, op7_4, (outs VecListTwoDAllLanes:$Vd),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001128 (ins addrmode6dup:$Rn), IIC_VLD1dup,
Jim Grosbach13af2222011-11-30 18:21:25 +00001129 "vld1", Dt, "$Vd, $Rn", "", []> {
Bob Wilson2a0e9742010-11-27 06:35:16 +00001130 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +00001131 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001132 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +00001133}
1134
Bob Wilson20d55152010-12-10 22:13:24 +00001135def VLD1DUPq8 : VLD1QDUP<{0,0,1,0}, "8">;
1136def VLD1DUPq16 : VLD1QDUP<{0,1,1,?}, "16">;
1137def VLD1DUPq32 : VLD1QDUP<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001138
1139// ...with address register writeback:
Jim Grosbach096334e2011-11-30 19:35:44 +00001140multiclass VLD1DUPWB<bits<4> op7_4, string Dt> {
1141 def _fixed : NLdSt<1, 0b10, 0b1100, op7_4,
1142 (outs VecListOneDAllLanes:$Vd, GPR:$wb),
1143 (ins addrmode6dup:$Rn), IIC_VLD1dupu,
1144 "vld1", Dt, "$Vd, $Rn!",
1145 "$Rn.addr = $wb", []> {
1146 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1147 let Inst{4} = Rn{4};
1148 let DecoderMethod = "DecodeVLD1DupInstruction";
1149 let AsmMatchConverter = "cvtVLDwbFixed";
1150 }
1151 def _register : NLdSt<1, 0b10, 0b1100, op7_4,
1152 (outs VecListOneDAllLanes:$Vd, GPR:$wb),
1153 (ins addrmode6dup:$Rn, rGPR:$Rm), IIC_VLD1dupu,
1154 "vld1", Dt, "$Vd, $Rn, $Rm",
1155 "$Rn.addr = $wb", []> {
1156 let Inst{4} = Rn{4};
1157 let DecoderMethod = "DecodeVLD1DupInstruction";
1158 let AsmMatchConverter = "cvtVLDwbRegister";
1159 }
Bob Wilsonbce55772010-11-27 07:12:02 +00001160}
Jim Grosbach096334e2011-11-30 19:35:44 +00001161multiclass VLD1QDUPWB<bits<4> op7_4, string Dt> {
1162 def _fixed : NLdSt<1, 0b10, 0b1100, op7_4,
1163 (outs VecListTwoDAllLanes:$Vd, GPR:$wb),
1164 (ins addrmode6dup:$Rn), IIC_VLD1dupu,
1165 "vld1", Dt, "$Vd, $Rn!",
1166 "$Rn.addr = $wb", []> {
1167 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1168 let Inst{4} = Rn{4};
1169 let DecoderMethod = "DecodeVLD1DupInstruction";
1170 let AsmMatchConverter = "cvtVLDwbFixed";
1171 }
1172 def _register : NLdSt<1, 0b10, 0b1100, op7_4,
1173 (outs VecListTwoDAllLanes:$Vd, GPR:$wb),
1174 (ins addrmode6dup:$Rn, rGPR:$Rm), IIC_VLD1dupu,
1175 "vld1", Dt, "$Vd, $Rn, $Rm",
1176 "$Rn.addr = $wb", []> {
1177 let Inst{4} = Rn{4};
1178 let DecoderMethod = "DecodeVLD1DupInstruction";
1179 let AsmMatchConverter = "cvtVLDwbRegister";
1180 }
Bob Wilsonbce55772010-11-27 07:12:02 +00001181}
Bob Wilson2a0e9742010-11-27 06:35:16 +00001182
Jim Grosbach096334e2011-11-30 19:35:44 +00001183defm VLD1DUPd8wb : VLD1DUPWB<{0,0,0,0}, "8">;
1184defm VLD1DUPd16wb : VLD1DUPWB<{0,1,0,?}, "16">;
1185defm VLD1DUPd32wb : VLD1DUPWB<{1,0,0,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001186
Jim Grosbach096334e2011-11-30 19:35:44 +00001187defm VLD1DUPq8wb : VLD1QDUPWB<{0,0,1,0}, "8">;
1188defm VLD1DUPq16wb : VLD1QDUPWB<{0,1,1,?}, "16">;
1189defm VLD1DUPq32wb : VLD1QDUPWB<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001190
Jim Grosbach096334e2011-11-30 19:35:44 +00001191def VLD1DUPq8PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1dupu>;
1192def VLD1DUPq16PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1dupu>;
1193def VLD1DUPq32PseudoWB_fixed : VLDQWBfixedPseudo<IIC_VLD1dupu>;
1194def VLD1DUPq8PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1dupu>;
1195def VLD1DUPq16PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1dupu>;
1196def VLD1DUPq32PseudoWB_register : VLDQWBregisterPseudo<IIC_VLD1dupu>;
Bob Wilson2a0e9742010-11-27 06:35:16 +00001197
Bob Wilsonb07c1712009-10-07 21:53:04 +00001198// VLD2DUP : Vector Load (single 2-element structure to all lanes)
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001199class VLD2DUP<bits<4> op7_4, string Dt>
1200 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001201 (ins addrmode6dup:$Rn), IIC_VLD2dup,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001202 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
1203 let Rm = 0b1111;
1204 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001205 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001206}
1207
1208def VLD2DUPd8 : VLD2DUP<{0,0,0,?}, "8">;
1209def VLD2DUPd16 : VLD2DUP<{0,1,0,?}, "16">;
1210def VLD2DUPd32 : VLD2DUP<{1,0,0,?}, "32">;
1211
1212def VLD2DUPd8Pseudo : VLDQPseudo<IIC_VLD2dup>;
1213def VLD2DUPd16Pseudo : VLDQPseudo<IIC_VLD2dup>;
1214def VLD2DUPd32Pseudo : VLDQPseudo<IIC_VLD2dup>;
1215
1216// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +00001217def VLD2DUPd8x2 : VLD2DUP<{0,0,1,?}, "8">;
1218def VLD2DUPd16x2 : VLD2DUP<{0,1,1,?}, "16">;
1219def VLD2DUPd32x2 : VLD2DUP<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001220
1221// ...with address register writeback:
1222class VLD2DUPWB<bits<4> op7_4, string Dt>
1223 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001224 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD2dupu,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001225 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1226 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001227 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001228}
1229
1230def VLD2DUPd8_UPD : VLD2DUPWB<{0,0,0,0}, "8">;
1231def VLD2DUPd16_UPD : VLD2DUPWB<{0,1,0,?}, "16">;
1232def VLD2DUPd32_UPD : VLD2DUPWB<{1,0,0,?}, "32">;
1233
Bob Wilson173fb142010-11-30 00:00:38 +00001234def VLD2DUPd8x2_UPD : VLD2DUPWB<{0,0,1,0}, "8">;
1235def VLD2DUPd16x2_UPD : VLD2DUPWB<{0,1,1,?}, "16">;
1236def VLD2DUPd32x2_UPD : VLD2DUPWB<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001237
1238def VLD2DUPd8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1239def VLD2DUPd16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1240def VLD2DUPd32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1241
Bob Wilsonb07c1712009-10-07 21:53:04 +00001242// VLD3DUP : Vector Load (single 3-element structure to all lanes)
Bob Wilson86c6d802010-11-29 19:35:29 +00001243class VLD3DUP<bits<4> op7_4, string Dt>
1244 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001245 (ins addrmode6dup:$Rn), IIC_VLD3dup,
Bob Wilson86c6d802010-11-29 19:35:29 +00001246 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn", "", []> {
1247 let Rm = 0b1111;
Owen Andersonef2865a2011-08-15 23:38:54 +00001248 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001249 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001250}
1251
1252def VLD3DUPd8 : VLD3DUP<{0,0,0,?}, "8">;
1253def VLD3DUPd16 : VLD3DUP<{0,1,0,?}, "16">;
1254def VLD3DUPd32 : VLD3DUP<{1,0,0,?}, "32">;
1255
1256def VLD3DUPd8Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1257def VLD3DUPd16Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1258def VLD3DUPd32Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1259
1260// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +00001261def VLD3DUPd8x2 : VLD3DUP<{0,0,1,?}, "8">;
1262def VLD3DUPd16x2 : VLD3DUP<{0,1,1,?}, "16">;
1263def VLD3DUPd32x2 : VLD3DUP<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001264
1265// ...with address register writeback:
1266class VLD3DUPWB<bits<4> op7_4, string Dt>
1267 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001268 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD3dupu,
Bob Wilson86c6d802010-11-29 19:35:29 +00001269 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn$Rm",
1270 "$Rn.addr = $wb", []> {
Owen Andersonef2865a2011-08-15 23:38:54 +00001271 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001272 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001273}
1274
1275def VLD3DUPd8_UPD : VLD3DUPWB<{0,0,0,0}, "8">;
1276def VLD3DUPd16_UPD : VLD3DUPWB<{0,1,0,?}, "16">;
1277def VLD3DUPd32_UPD : VLD3DUPWB<{1,0,0,?}, "32">;
1278
Bob Wilson173fb142010-11-30 00:00:38 +00001279def VLD3DUPd8x2_UPD : VLD3DUPWB<{0,0,1,0}, "8">;
1280def VLD3DUPd16x2_UPD : VLD3DUPWB<{0,1,1,?}, "16">;
1281def VLD3DUPd32x2_UPD : VLD3DUPWB<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001282
1283def VLD3DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1284def VLD3DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1285def VLD3DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1286
Bob Wilsonb07c1712009-10-07 21:53:04 +00001287// VLD4DUP : Vector Load (single 4-element structure to all lanes)
Bob Wilson6c4c9822010-11-30 00:00:35 +00001288class VLD4DUP<bits<4> op7_4, string Dt>
1289 : NLdSt<1, 0b10, 0b1111, op7_4,
1290 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001291 (ins addrmode6dup:$Rn), IIC_VLD4dup,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001292 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn", "", []> {
1293 let Rm = 0b1111;
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001294 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001295 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001296}
1297
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001298def VLD4DUPd8 : VLD4DUP<{0,0,0,?}, "8">;
1299def VLD4DUPd16 : VLD4DUP<{0,1,0,?}, "16">;
1300def VLD4DUPd32 : VLD4DUP<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001301
1302def VLD4DUPd8Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1303def VLD4DUPd16Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1304def VLD4DUPd32Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1305
1306// ...with double-spaced registers (not used for codegen):
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001307def VLD4DUPd8x2 : VLD4DUP<{0,0,1,?}, "8">;
1308def VLD4DUPd16x2 : VLD4DUP<{0,1,1,?}, "16">;
1309def VLD4DUPd32x2 : VLD4DUP<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001310
1311// ...with address register writeback:
1312class VLD4DUPWB<bits<4> op7_4, string Dt>
1313 : NLdSt<1, 0b10, 0b1111, op7_4,
1314 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001315 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD4dupu,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001316 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn$Rm",
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001317 "$Rn.addr = $wb", []> {
1318 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001319 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001320}
1321
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001322def VLD4DUPd8_UPD : VLD4DUPWB<{0,0,0,0}, "8">;
1323def VLD4DUPd16_UPD : VLD4DUPWB<{0,1,0,?}, "16">;
1324def VLD4DUPd32_UPD : VLD4DUPWB<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
1325
1326def VLD4DUPd8x2_UPD : VLD4DUPWB<{0,0,1,0}, "8">;
1327def VLD4DUPd16x2_UPD : VLD4DUPWB<{0,1,1,?}, "16">;
1328def VLD4DUPd32x2_UPD : VLD4DUPWB<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001329
1330def VLD4DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1331def VLD4DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1332def VLD4DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1333
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001334} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +00001335
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001336let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +00001337
Bob Wilson709d5922010-08-25 23:27:42 +00001338// Classes for VST* pseudo-instructions with multi-register operands.
1339// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +00001340class VSTQPseudo<InstrItinClass itin>
1341 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
1342class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001343 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001344 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001345 "$addr.addr = $wb">;
Jim Grosbach4334e032011-10-31 21:50:31 +00001346class VSTQWBfixedPseudo<InstrItinClass itin>
1347 : PseudoNLdSt<(outs GPR:$wb),
1348 (ins addrmode6:$addr, QPR:$src), itin,
1349 "$addr.addr = $wb">;
1350class VSTQWBregisterPseudo<InstrItinClass itin>
1351 : PseudoNLdSt<(outs GPR:$wb),
1352 (ins addrmode6:$addr, rGPR:$offset, QPR:$src), itin,
1353 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001354class VSTQQPseudo<InstrItinClass itin>
1355 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
1356class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001357 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001358 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001359 "$addr.addr = $wb">;
Bob Wilson7de68142011-02-07 17:43:15 +00001360class VSTQQQQPseudo<InstrItinClass itin>
1361 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src), itin, "">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001362class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001363 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +00001364 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001365 "$addr.addr = $wb">;
1366
Bob Wilson11d98992010-03-23 06:20:33 +00001367// VST1 : Vector Store (multiple single elements)
1368class VST1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +00001369 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, VecListOneD:$Vd),
1370 IIC_VST1, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001371 let Rm = 0b1111;
1372 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001373 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001374}
Bob Wilson11d98992010-03-23 06:20:33 +00001375class VST1Q<bits<4> op7_4, string Dt>
Jim Grosbach742c4ba2011-11-12 00:31:53 +00001376 : NLdSt<0,0b00,0b1010,op7_4, (outs), (ins addrmode6:$Rn, VecListTwoD:$Vd),
1377 IIC_VST1x2, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001378 let Rm = 0b1111;
1379 let Inst{5-4} = Rn{5-4};
Jim Grosbach4d061382011-11-11 23:51:31 +00001380 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001381}
Bob Wilson11d98992010-03-23 06:20:33 +00001382
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001383def VST1d8 : VST1D<{0,0,0,?}, "8">;
1384def VST1d16 : VST1D<{0,1,0,?}, "16">;
1385def VST1d32 : VST1D<{1,0,0,?}, "32">;
1386def VST1d64 : VST1D<{1,1,0,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001387
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001388def VST1q8 : VST1Q<{0,0,?,?}, "8">;
1389def VST1q16 : VST1Q<{0,1,?,?}, "16">;
1390def VST1q32 : VST1Q<{1,0,?,?}, "32">;
1391def VST1q64 : VST1Q<{1,1,?,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001392
Evan Cheng60ff8792010-10-11 22:03:18 +00001393def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>;
1394def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>;
1395def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>;
1396def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001397
Bob Wilson25eb5012010-03-20 20:54:36 +00001398// ...with address register writeback:
Jim Grosbach4334e032011-10-31 21:50:31 +00001399multiclass VST1DWB<bits<4> op7_4, string Dt> {
1400 def _fixed : NLdSt<0,0b00, 0b0111,op7_4, (outs GPR:$wb),
1401 (ins addrmode6:$Rn, VecListOneD:$Vd), IIC_VLD1u,
1402 "vst1", Dt, "$Vd, $Rn!",
1403 "$Rn.addr = $wb", []> {
1404 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1405 let Inst{4} = Rn{4};
1406 let DecoderMethod = "DecodeVSTInstruction";
1407 let AsmMatchConverter = "cvtVSTwbFixed";
1408 }
1409 def _register : NLdSt<0,0b00,0b0111,op7_4, (outs GPR:$wb),
1410 (ins addrmode6:$Rn, rGPR:$Rm, VecListOneD:$Vd),
1411 IIC_VLD1u,
1412 "vst1", Dt, "$Vd, $Rn, $Rm",
1413 "$Rn.addr = $wb", []> {
1414 let Inst{4} = Rn{4};
1415 let DecoderMethod = "DecodeVSTInstruction";
1416 let AsmMatchConverter = "cvtVSTwbRegister";
1417 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001418}
Jim Grosbach4334e032011-10-31 21:50:31 +00001419multiclass VST1QWB<bits<4> op7_4, string Dt> {
1420 def _fixed : NLdSt<0,0b00,0b1010,op7_4, (outs GPR:$wb),
1421 (ins addrmode6:$Rn, VecListTwoD:$Vd), IIC_VLD1x2u,
1422 "vst1", Dt, "$Vd, $Rn!",
1423 "$Rn.addr = $wb", []> {
1424 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1425 let Inst{5-4} = Rn{5-4};
1426 let DecoderMethod = "DecodeVSTInstruction";
1427 let AsmMatchConverter = "cvtVSTwbFixed";
1428 }
1429 def _register : NLdSt<0,0b00,0b1010,op7_4, (outs GPR:$wb),
1430 (ins addrmode6:$Rn, rGPR:$Rm, VecListTwoD:$Vd),
1431 IIC_VLD1x2u,
1432 "vst1", Dt, "$Vd, $Rn, $Rm",
1433 "$Rn.addr = $wb", []> {
1434 let Inst{5-4} = Rn{5-4};
1435 let DecoderMethod = "DecodeVSTInstruction";
1436 let AsmMatchConverter = "cvtVSTwbRegister";
1437 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001438}
Bob Wilson25eb5012010-03-20 20:54:36 +00001439
Jim Grosbach4334e032011-10-31 21:50:31 +00001440defm VST1d8wb : VST1DWB<{0,0,0,?}, "8">;
1441defm VST1d16wb : VST1DWB<{0,1,0,?}, "16">;
1442defm VST1d32wb : VST1DWB<{1,0,0,?}, "32">;
1443defm VST1d64wb : VST1DWB<{1,1,0,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001444
Jim Grosbach4334e032011-10-31 21:50:31 +00001445defm VST1q8wb : VST1QWB<{0,0,?,?}, "8">;
1446defm VST1q16wb : VST1QWB<{0,1,?,?}, "16">;
1447defm VST1q32wb : VST1QWB<{1,0,?,?}, "32">;
1448defm VST1q64wb : VST1QWB<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001449
Jim Grosbach4334e032011-10-31 21:50:31 +00001450def VST1q8PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1451def VST1q16PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1452def VST1q32PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1453def VST1q64PseudoWB_fixed : VSTQWBfixedPseudo<IIC_VST1x2u>;
1454def VST1q8PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
1455def VST1q16PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
1456def VST1q32PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
1457def VST1q64PseudoWB_register : VSTQWBregisterPseudo<IIC_VST1x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001458
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001459// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +00001460class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +00001461 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001462 (ins addrmode6:$Rn, VecListThreeD:$Vd),
1463 IIC_VST1x3, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001464 let Rm = 0b1111;
1465 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001466 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001467}
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001468multiclass VST1D3WB<bits<4> op7_4, string Dt> {
1469 def _fixed : NLdSt<0,0b00,0b0110,op7_4, (outs GPR:$wb),
1470 (ins addrmode6:$Rn, VecListThreeD:$Vd), IIC_VLD1x3u,
1471 "vst1", Dt, "$Vd, $Rn!",
1472 "$Rn.addr = $wb", []> {
1473 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1474 let Inst{5-4} = Rn{5-4};
1475 let DecoderMethod = "DecodeVSTInstruction";
1476 let AsmMatchConverter = "cvtVSTwbFixed";
1477 }
1478 def _register : NLdSt<0,0b00,0b0110,op7_4, (outs GPR:$wb),
1479 (ins addrmode6:$Rn, rGPR:$Rm, VecListThreeD:$Vd),
1480 IIC_VLD1x3u,
1481 "vst1", Dt, "$Vd, $Rn, $Rm",
1482 "$Rn.addr = $wb", []> {
1483 let Inst{5-4} = Rn{5-4};
1484 let DecoderMethod = "DecodeVSTInstruction";
1485 let AsmMatchConverter = "cvtVSTwbRegister";
1486 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001487}
Bob Wilson052ba452010-03-22 18:22:06 +00001488
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001489def VST1d8T : VST1D3<{0,0,0,?}, "8">;
1490def VST1d16T : VST1D3<{0,1,0,?}, "16">;
1491def VST1d32T : VST1D3<{1,0,0,?}, "32">;
1492def VST1d64T : VST1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001493
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001494defm VST1d8Twb : VST1D3WB<{0,0,0,?}, "8">;
1495defm VST1d16Twb : VST1D3WB<{0,1,0,?}, "16">;
1496defm VST1d32Twb : VST1D3WB<{1,0,0,?}, "32">;
1497defm VST1d64Twb : VST1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001498
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001499def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
1500def VST1d64TPseudoWB_fixed : VSTQQWBPseudo<IIC_VST1x3u>;
1501def VST1d64TPseudoWB_register : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001502
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001503// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +00001504class VST1D4<bits<4> op7_4, string Dt>
1505 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001506 (ins addrmode6:$Rn, VecListFourD:$Vd),
1507 IIC_VST1x4, "vst1", Dt, "$Vd, $Rn", "",
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001508 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001509 let Rm = 0b1111;
1510 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001511 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001512}
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001513multiclass VST1D4WB<bits<4> op7_4, string Dt> {
1514 def _fixed : NLdSt<0,0b00,0b0010,op7_4, (outs GPR:$wb),
1515 (ins addrmode6:$Rn, VecListFourD:$Vd), IIC_VLD1x4u,
1516 "vst1", Dt, "$Vd, $Rn!",
1517 "$Rn.addr = $wb", []> {
1518 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
1519 let Inst{5-4} = Rn{5-4};
1520 let DecoderMethod = "DecodeVSTInstruction";
1521 let AsmMatchConverter = "cvtVSTwbFixed";
1522 }
1523 def _register : NLdSt<0,0b00,0b0010,op7_4, (outs GPR:$wb),
1524 (ins addrmode6:$Rn, rGPR:$Rm, VecListFourD:$Vd),
1525 IIC_VLD1x4u,
1526 "vst1", Dt, "$Vd, $Rn, $Rm",
1527 "$Rn.addr = $wb", []> {
1528 let Inst{5-4} = Rn{5-4};
1529 let DecoderMethod = "DecodeVSTInstruction";
1530 let AsmMatchConverter = "cvtVSTwbRegister";
1531 }
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001532}
Bob Wilson25eb5012010-03-20 20:54:36 +00001533
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001534def VST1d8Q : VST1D4<{0,0,?,?}, "8">;
1535def VST1d16Q : VST1D4<{0,1,?,?}, "16">;
1536def VST1d32Q : VST1D4<{1,0,?,?}, "32">;
1537def VST1d64Q : VST1D4<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001538
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001539defm VST1d8Qwb : VST1D4WB<{0,0,?,?}, "8">;
1540defm VST1d16Qwb : VST1D4WB<{0,1,?,?}, "16">;
1541defm VST1d32Qwb : VST1D4WB<{1,0,?,?}, "32">;
1542defm VST1d64Qwb : VST1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +00001543
Jim Grosbach4c7edb32011-11-29 22:58:48 +00001544def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
1545def VST1d64QPseudoWB_fixed : VSTQQWBPseudo<IIC_VST1x4u>;
1546def VST1d64QPseudoWB_register : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +00001547
Bob Wilsonb36ec862009-08-06 18:47:44 +00001548// VST2 : Vector Store (multiple 2-element structures)
Jim Grosbach20accfc2011-12-14 20:59:15 +00001549class VST2<bits<4> op11_8, bits<4> op7_4, string Dt, RegisterOperand VdTy,
1550 InstrItinClass itin>
Jim Grosbache90ac9b2011-12-14 19:35:22 +00001551 : NLdSt<0, 0b00, op11_8, op7_4, (outs), (ins addrmode6:$Rn, VdTy:$Vd),
Jim Grosbach20accfc2011-12-14 20:59:15 +00001552 itin, "vst2", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001553 let Rm = 0b1111;
1554 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001555 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001556}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001557
Jim Grosbach20accfc2011-12-14 20:59:15 +00001558def VST2d8 : VST2<0b1000, {0,0,?,?}, "8", VecListTwoD, IIC_VST2>;
1559def VST2d16 : VST2<0b1000, {0,1,?,?}, "16", VecListTwoD, IIC_VST2>;
1560def VST2d32 : VST2<0b1000, {1,0,?,?}, "32", VecListTwoD, IIC_VST2>;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001561
Jim Grosbach20accfc2011-12-14 20:59:15 +00001562def VST2q8 : VST2<0b0011, {0,0,?,?}, "8", VecListFourD, IIC_VST2x2>;
1563def VST2q16 : VST2<0b0011, {0,1,?,?}, "16", VecListFourD, IIC_VST2x2>;
1564def VST2q32 : VST2<0b0011, {1,0,?,?}, "32", VecListFourD, IIC_VST2x2>;
Bob Wilsond2855752009-10-07 18:47:39 +00001565
Evan Cheng60ff8792010-10-11 22:03:18 +00001566def VST2d8Pseudo : VSTQPseudo<IIC_VST2>;
1567def VST2d16Pseudo : VSTQPseudo<IIC_VST2>;
1568def VST2d32Pseudo : VSTQPseudo<IIC_VST2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001569
Evan Cheng60ff8792010-10-11 22:03:18 +00001570def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
1571def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
1572def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001573
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001574// ...with address register writeback:
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001575multiclass VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt,
1576 RegisterOperand VdTy> {
1577 def _fixed : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
1578 (ins addrmode6:$Rn, VdTy:$Vd), IIC_VLD1u,
1579 "vst2", Dt, "$Vd, $Rn!",
1580 "$Rn.addr = $wb", []> {
1581 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
Jim Grosbachec04a3f2011-12-14 21:49:24 +00001582 let Inst{5-4} = Rn{5-4};
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001583 let DecoderMethod = "DecodeVSTInstruction";
1584 let AsmMatchConverter = "cvtVSTwbFixed";
1585 }
1586 def _register : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
1587 (ins addrmode6:$Rn, rGPR:$Rm, VdTy:$Vd), IIC_VLD1u,
1588 "vst2", Dt, "$Vd, $Rn, $Rm",
1589 "$Rn.addr = $wb", []> {
Jim Grosbachec04a3f2011-12-14 21:49:24 +00001590 let Inst{5-4} = Rn{5-4};
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001591 let DecoderMethod = "DecodeVSTInstruction";
1592 let AsmMatchConverter = "cvtVSTwbRegister";
1593 }
Owen Andersond2f37942010-11-02 21:16:58 +00001594}
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001595multiclass VST2QWB<bits<4> op7_4, string Dt> {
1596 def _fixed : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
1597 (ins addrmode6:$Rn, VecListFourD:$Vd), IIC_VLD1u,
1598 "vst2", Dt, "$Vd, $Rn!",
1599 "$Rn.addr = $wb", []> {
1600 let Rm = 0b1101; // NLdSt will assign to the right encoding bits.
Jim Grosbachec04a3f2011-12-14 21:49:24 +00001601 let Inst{5-4} = Rn{5-4};
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001602 let DecoderMethod = "DecodeVSTInstruction";
1603 let AsmMatchConverter = "cvtVSTwbFixed";
1604 }
1605 def _register : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
1606 (ins addrmode6:$Rn, rGPR:$Rm, VecListFourD:$Vd),
1607 IIC_VLD1u,
1608 "vst2", Dt, "$Vd, $Rn, $Rm",
1609 "$Rn.addr = $wb", []> {
Jim Grosbachec04a3f2011-12-14 21:49:24 +00001610 let Inst{5-4} = Rn{5-4};
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001611 let DecoderMethod = "DecodeVSTInstruction";
1612 let AsmMatchConverter = "cvtVSTwbRegister";
1613 }
Owen Andersond2f37942010-11-02 21:16:58 +00001614}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001615
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001616defm VST2d8wb : VST2DWB<0b1000, {0,0,?,?}, "8", VecListTwoD>;
1617defm VST2d16wb : VST2DWB<0b1000, {0,1,?,?}, "16", VecListTwoD>;
1618defm VST2d32wb : VST2DWB<0b1000, {1,0,?,?}, "32", VecListTwoD>;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001619
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001620defm VST2q8wb : VST2QWB<{0,0,?,?}, "8">;
1621defm VST2q16wb : VST2QWB<{0,1,?,?}, "16">;
1622defm VST2q32wb : VST2QWB<{1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001623
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001624def VST2d8PseudoWB_fixed : VSTQWBPseudo<IIC_VST2u>;
1625def VST2d16PseudoWB_fixed : VSTQWBPseudo<IIC_VST2u>;
1626def VST2d32PseudoWB_fixed : VSTQWBPseudo<IIC_VST2u>;
1627def VST2d8PseudoWB_register : VSTQWBPseudo<IIC_VST2u>;
1628def VST2d16PseudoWB_register : VSTQWBPseudo<IIC_VST2u>;
1629def VST2d32PseudoWB_register : VSTQWBPseudo<IIC_VST2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001630
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001631def VST2q8PseudoWB_fixed : VSTQQWBPseudo<IIC_VST2x2u>;
1632def VST2q16PseudoWB_fixed : VSTQQWBPseudo<IIC_VST2x2u>;
1633def VST2q32PseudoWB_fixed : VSTQQWBPseudo<IIC_VST2x2u>;
1634def VST2q8PseudoWB_register : VSTQQWBPseudo<IIC_VST2x2u>;
1635def VST2q16PseudoWB_register : VSTQQWBPseudo<IIC_VST2x2u>;
1636def VST2q32PseudoWB_register : VSTQQWBPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001637
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001638// ...with double-spaced registers
Jim Grosbach20accfc2011-12-14 20:59:15 +00001639def VST2b8 : VST2<0b1001, {0,0,?,?}, "8", VecListTwoQ, IIC_VST2>;
1640def VST2b16 : VST2<0b1001, {0,1,?,?}, "16", VecListTwoQ, IIC_VST2>;
1641def VST2b32 : VST2<0b1001, {1,0,?,?}, "32", VecListTwoQ, IIC_VST2>;
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00001642defm VST2b8wb : VST2DWB<0b1001, {0,0,?,?}, "8", VecListTwoQ>;
1643defm VST2b16wb : VST2DWB<0b1001, {0,1,?,?}, "16", VecListTwoQ>;
1644defm VST2b32wb : VST2DWB<0b1001, {1,0,?,?}, "32", VecListTwoQ>;
Johnny Chenf50e83f2010-02-24 02:57:20 +00001645
Bob Wilsonb36ec862009-08-06 18:47:44 +00001646// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001647class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
1648 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001649 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3,
1650 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1651 let Rm = 0b1111;
1652 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001653 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001654}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001655
Owen Andersona1a45fd2010-11-02 21:47:03 +00001656def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">;
1657def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">;
1658def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001659
Evan Cheng60ff8792010-10-11 22:03:18 +00001660def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
1661def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
1662def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001663
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001664// ...with address register writeback:
1665class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1666 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001667 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001668 DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001669 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1670 "$Rn.addr = $wb", []> {
1671 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001672 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001673}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001674
Owen Andersona1a45fd2010-11-02 21:47:03 +00001675def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">;
1676def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">;
1677def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001678
Evan Cheng60ff8792010-10-11 22:03:18 +00001679def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1680def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1681def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001682
Bob Wilson7de68142011-02-07 17:43:15 +00001683// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001684def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">;
1685def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">;
1686def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">;
1687def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">;
1688def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">;
1689def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001690
Evan Cheng60ff8792010-10-11 22:03:18 +00001691def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1692def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1693def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001694
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001695// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001696def VST3q8oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1697def VST3q16oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1698def VST3q32oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1699
Evan Cheng60ff8792010-10-11 22:03:18 +00001700def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1701def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1702def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +00001703
Bob Wilsonb36ec862009-08-06 18:47:44 +00001704// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001705class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
1706 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001707 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1708 IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersona1a45fd2010-11-02 21:47:03 +00001709 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001710 let Rm = 0b1111;
1711 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001712 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001713}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001714
Owen Andersona1a45fd2010-11-02 21:47:03 +00001715def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">;
1716def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">;
1717def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001718
Evan Cheng60ff8792010-10-11 22:03:18 +00001719def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
1720def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
1721def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +00001722
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001723// ...with address register writeback:
1724class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1725 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001726 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001727 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001728 "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1729 "$Rn.addr = $wb", []> {
1730 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001731 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001732}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001733
Owen Andersona1a45fd2010-11-02 21:47:03 +00001734def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">;
1735def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">;
1736def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001737
Evan Cheng60ff8792010-10-11 22:03:18 +00001738def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1739def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1740def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001741
Bob Wilson7de68142011-02-07 17:43:15 +00001742// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001743def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">;
1744def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">;
1745def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">;
1746def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">;
1747def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">;
1748def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001749
Evan Cheng60ff8792010-10-11 22:03:18 +00001750def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1751def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1752def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001753
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001754// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001755def VST4q8oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1756def VST4q16oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1757def VST4q32oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1758
Evan Cheng60ff8792010-10-11 22:03:18 +00001759def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1760def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1761def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001762
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001763} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
1764
Bob Wilson8466fa12010-09-13 23:01:35 +00001765// Classes for VST*LN pseudo-instructions with multi-register operands.
1766// These are expanded to real instructions after register allocation.
1767class VSTQLNPseudo<InstrItinClass itin>
1768 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
1769 itin, "">;
1770class VSTQLNWBPseudo<InstrItinClass itin>
1771 : PseudoNLdSt<(outs GPR:$wb),
1772 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
1773 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1774class VSTQQLNPseudo<InstrItinClass itin>
1775 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
1776 itin, "">;
1777class VSTQQLNWBPseudo<InstrItinClass itin>
1778 : PseudoNLdSt<(outs GPR:$wb),
1779 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
1780 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1781class VSTQQQQLNPseudo<InstrItinClass itin>
1782 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
1783 itin, "">;
1784class VSTQQQQLNWBPseudo<InstrItinClass itin>
1785 : PseudoNLdSt<(outs GPR:$wb),
1786 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
1787 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1788
Bob Wilsonb07c1712009-10-07 21:53:04 +00001789// VST1LN : Vector Store (single element from one lane)
Bob Wilsond168cef2010-11-03 16:24:53 +00001790class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1791 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001792 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001793 (ins addrmode6:$Rn, DPR:$Vd, nohash_imm:$lane),
Bob Wilsond168cef2010-11-03 16:24:53 +00001794 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
1795 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6:$Rn)]> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001796 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001797 let DecoderMethod = "DecodeVST1LN";
Owen Andersone95c9462010-11-02 21:54:45 +00001798}
Mon P Wang183c6272011-05-09 17:47:27 +00001799class VST1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1800 PatFrag StoreOp, SDNode ExtractOp>
1801 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
1802 (ins addrmode6oneL32:$Rn, DPR:$Vd, nohash_imm:$lane),
1803 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00001804 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6oneL32:$Rn)]>{
Mon P Wang183c6272011-05-09 17:47:27 +00001805 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001806 let DecoderMethod = "DecodeVST1LN";
Mon P Wang183c6272011-05-09 17:47:27 +00001807}
Bob Wilsond168cef2010-11-03 16:24:53 +00001808class VST1QLNPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1809 : VSTQLNPseudo<IIC_VST1ln> {
1810 let Pattern = [(StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1811 addrmode6:$addr)];
1812}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001813
Bob Wilsond168cef2010-11-03 16:24:53 +00001814def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8", v8i8, truncstorei8,
1815 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001816 let Inst{7-5} = lane{2-0};
1817}
Bob Wilsond168cef2010-11-03 16:24:53 +00001818def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16", v4i16, truncstorei16,
1819 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001820 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001821 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001822}
Mon P Wang183c6272011-05-09 17:47:27 +00001823
1824def VST1LNd32 : VST1LN32<0b1000, {?,0,?,?}, "32", v2i32, store, extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001825 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001826 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001827}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001828
Bob Wilsond168cef2010-11-03 16:24:53 +00001829def VST1LNq8Pseudo : VST1QLNPseudo<v16i8, truncstorei8, NEONvgetlaneu>;
1830def VST1LNq16Pseudo : VST1QLNPseudo<v8i16, truncstorei16, NEONvgetlaneu>;
1831def VST1LNq32Pseudo : VST1QLNPseudo<v4i32, store, extractelt>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001832
Bob Wilson746fa172010-12-10 22:13:32 +00001833def : Pat<(store (extractelt (v2f32 DPR:$src), imm:$lane), addrmode6:$addr),
1834 (VST1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
1835def : Pat<(store (extractelt (v4f32 QPR:$src), imm:$lane), addrmode6:$addr),
1836 (VST1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
1837
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001838// ...with address register writeback:
Bob Wilsonda525062011-02-25 06:42:42 +00001839class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1840 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001841 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001842 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersone95c9462010-11-02 21:54:45 +00001843 DPR:$Vd, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001844 "\\{$Vd[$lane]\\}, $Rn$Rm",
Bob Wilsonda525062011-02-25 06:42:42 +00001845 "$Rn.addr = $wb",
1846 [(set GPR:$wb, (StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane),
Owen Anderson7a2e1772011-08-15 18:44:44 +00001847 addrmode6:$Rn, am6offset:$Rm))]> {
1848 let DecoderMethod = "DecodeVST1LN";
1849}
Bob Wilsonda525062011-02-25 06:42:42 +00001850class VST1QLNWBPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1851 : VSTQLNWBPseudo<IIC_VST1lnu> {
1852 let Pattern = [(set GPR:$wb, (StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1853 addrmode6:$addr, am6offset:$offset))];
1854}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001855
Bob Wilsonda525062011-02-25 06:42:42 +00001856def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8", v8i8, post_truncsti8,
1857 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001858 let Inst{7-5} = lane{2-0};
1859}
Bob Wilsonda525062011-02-25 06:42:42 +00001860def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16", v4i16, post_truncsti16,
1861 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001862 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001863 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001864}
Bob Wilsonda525062011-02-25 06:42:42 +00001865def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32", v2i32, post_store,
1866 extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001867 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001868 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001869}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001870
Bob Wilsonda525062011-02-25 06:42:42 +00001871def VST1LNq8Pseudo_UPD : VST1QLNWBPseudo<v16i8, post_truncsti8, NEONvgetlaneu>;
1872def VST1LNq16Pseudo_UPD : VST1QLNWBPseudo<v8i16, post_truncsti16,NEONvgetlaneu>;
1873def VST1LNq32Pseudo_UPD : VST1QLNWBPseudo<v4i32, post_store, extractelt>;
1874
1875let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson63c90632009-10-07 20:49:18 +00001876
Bob Wilson8a3198b2009-09-01 18:51:56 +00001877// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001878class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001879 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001880 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, nohash_imm:$lane),
1881 IIC_VST2ln, "vst2", Dt, "\\{$Vd[$lane], $src2[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001882 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001883 let Rm = 0b1111;
1884 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001885 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001886}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001887
Owen Andersonb20594f2010-11-02 22:18:18 +00001888def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8"> {
1889 let Inst{7-5} = lane{2-0};
1890}
1891def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16"> {
1892 let Inst{7-6} = lane{1-0};
1893}
1894def VST2LNd32 : VST2LN<0b1001, {?,0,0,?}, "32"> {
1895 let Inst{7} = lane{0};
1896}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001897
Evan Cheng60ff8792010-10-11 22:03:18 +00001898def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1899def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1900def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001901
Bob Wilson41315282010-03-20 20:39:53 +00001902// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001903def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16"> {
1904 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001905 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001906}
1907def VST2LNq32 : VST2LN<0b1001, {?,1,0,?}, "32"> {
1908 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001909 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001910}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001911
Evan Cheng60ff8792010-10-11 22:03:18 +00001912def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
1913def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001914
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001915// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001916class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001917 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Jim Grosbach9b1b3902011-12-14 23:25:46 +00001918 (ins addrmode6:$Rn, am6offset:$Rm,
1919 DPR:$Vd, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
1920 "\\{$Vd[$lane], $src2[$lane]\\}, $Rn$Rm",
1921 "$Rn.addr = $wb", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001922 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001923 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001924}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001925
Owen Andersonb20594f2010-11-02 22:18:18 +00001926def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8"> {
1927 let Inst{7-5} = lane{2-0};
1928}
1929def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16"> {
1930 let Inst{7-6} = lane{1-0};
1931}
1932def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,0,?}, "32"> {
1933 let Inst{7} = lane{0};
1934}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001935
Evan Cheng60ff8792010-10-11 22:03:18 +00001936def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1937def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1938def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001939
Owen Andersonb20594f2010-11-02 22:18:18 +00001940def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16"> {
1941 let Inst{7-6} = lane{1-0};
1942}
1943def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,0,?}, "32"> {
1944 let Inst{7} = lane{0};
1945}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001946
Evan Cheng60ff8792010-10-11 22:03:18 +00001947def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
1948def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001949
Bob Wilson8a3198b2009-09-01 18:51:56 +00001950// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001951class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001952 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001953 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +00001954 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001955 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn", "", []> {
1956 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001957 let DecoderMethod = "DecodeVST3LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001958}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001959
Owen Andersonb20594f2010-11-02 22:18:18 +00001960def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8"> {
1961 let Inst{7-5} = lane{2-0};
1962}
1963def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16"> {
1964 let Inst{7-6} = lane{1-0};
1965}
1966def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32"> {
1967 let Inst{7} = lane{0};
1968}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001969
Evan Cheng60ff8792010-10-11 22:03:18 +00001970def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1971def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1972def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001973
Bob Wilson41315282010-03-20 20:39:53 +00001974// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001975def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16"> {
1976 let Inst{7-6} = lane{1-0};
1977}
1978def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32"> {
1979 let Inst{7} = lane{0};
1980}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001981
Evan Cheng60ff8792010-10-11 22:03:18 +00001982def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
1983def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001984
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001985// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001986class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001987 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001988 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001989 DPR:$Vd, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001990 IIC_VST3lnu, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001991 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +00001992 "$Rn.addr = $wb", []> {
1993 let DecoderMethod = "DecodeVST3LN";
1994}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001995
Owen Andersonb20594f2010-11-02 22:18:18 +00001996def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8"> {
1997 let Inst{7-5} = lane{2-0};
1998}
1999def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16"> {
2000 let Inst{7-6} = lane{1-0};
2001}
2002def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32"> {
2003 let Inst{7} = lane{0};
2004}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002005
Evan Cheng60ff8792010-10-11 22:03:18 +00002006def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
2007def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
2008def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002009
Owen Andersonb20594f2010-11-02 22:18:18 +00002010def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16"> {
2011 let Inst{7-6} = lane{1-0};
2012}
2013def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32"> {
2014 let Inst{7} = lane{0};
2015}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002016
Evan Cheng60ff8792010-10-11 22:03:18 +00002017def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
2018def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002019
Bob Wilson8a3198b2009-09-01 18:51:56 +00002020// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00002021class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002022 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00002023 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00002024 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00002025 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00002026 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00002027 let Rm = 0b1111;
2028 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00002029 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00002030}
Bob Wilson8a3198b2009-09-01 18:51:56 +00002031
Owen Andersonb20594f2010-11-02 22:18:18 +00002032def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8"> {
2033 let Inst{7-5} = lane{2-0};
2034}
2035def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16"> {
2036 let Inst{7-6} = lane{1-0};
2037}
2038def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32"> {
2039 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002040 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002041}
Bob Wilson56311392009-10-09 00:01:36 +00002042
Evan Cheng60ff8792010-10-11 22:03:18 +00002043def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
2044def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
2045def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002046
Bob Wilson41315282010-03-20 20:39:53 +00002047// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00002048def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16"> {
2049 let Inst{7-6} = lane{1-0};
2050}
2051def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32"> {
2052 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002053 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002054}
Bob Wilson56311392009-10-09 00:01:36 +00002055
Evan Cheng60ff8792010-10-11 22:03:18 +00002056def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
2057def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00002058
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002059// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00002060class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00002061 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00002062 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00002063 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00002064 IIC_VST4lnu, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00002065 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn$Rm",
2066 "$Rn.addr = $wb", []> {
2067 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00002068 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00002069}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002070
Owen Andersonb20594f2010-11-02 22:18:18 +00002071def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8"> {
2072 let Inst{7-5} = lane{2-0};
2073}
2074def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16"> {
2075 let Inst{7-6} = lane{1-0};
2076}
2077def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32"> {
2078 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002079 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002080}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002081
Evan Cheng60ff8792010-10-11 22:03:18 +00002082def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
2083def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
2084def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002085
Owen Andersonb20594f2010-11-02 22:18:18 +00002086def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16"> {
2087 let Inst{7-6} = lane{1-0};
2088}
2089def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32"> {
2090 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00002091 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00002092}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00002093
Evan Cheng60ff8792010-10-11 22:03:18 +00002094def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
2095def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00002096
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00002097} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00002098
Bob Wilson205a5ca2009-07-08 18:11:30 +00002099
Bob Wilson5bafff32009-06-22 23:27:02 +00002100//===----------------------------------------------------------------------===//
2101// NEON pattern fragments
2102//===----------------------------------------------------------------------===//
2103
2104// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002105def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002106 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2107 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002108}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002109def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002110 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2111 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002112}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002113def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002114 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2115 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002116}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002117def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002118 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2119 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002120}]>;
2121
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00002122// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002123def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00002124 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
2125 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002126}]>;
2127
Bob Wilson5bafff32009-06-22 23:27:02 +00002128// Translate lane numbers from Q registers to D subregs.
2129def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00002130 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002131}]>;
2132def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00002133 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002134}]>;
2135def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00002136 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002137}]>;
2138
2139//===----------------------------------------------------------------------===//
2140// Instruction Classes
2141//===----------------------------------------------------------------------===//
2142
Bob Wilson4711d5c2010-12-13 23:02:37 +00002143// Basic 2-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002144class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002145 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
2146 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002147 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2148 (ins DPR:$Vm), IIC_VUNAD, OpcodeStr, Dt,"$Vd, $Vm", "",
2149 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002150class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002151 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
2152 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002153 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2154 (ins QPR:$Vm), IIC_VUNAQ, OpcodeStr, Dt,"$Vd, $Vm", "",
2155 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002156
Bob Wilson69bfbd62010-02-17 22:42:54 +00002157// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002158class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00002159 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002160 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002161 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002162 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2163 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2164 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002165class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00002166 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002167 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002168 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002169 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2170 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2171 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002172
Bob Wilson973a0742010-08-30 20:02:30 +00002173// Narrow 2-register operations.
2174class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2175 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2176 InstrItinClass itin, string OpcodeStr, string Dt,
2177 ValueType TyD, ValueType TyQ, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002178 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
2179 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2180 [(set DPR:$Vd, (TyD (OpNode (TyQ QPR:$Vm))))]>;
Bob Wilson973a0742010-08-30 20:02:30 +00002181
Bob Wilson5bafff32009-06-22 23:27:02 +00002182// Narrow 2-register intrinsics.
2183class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2184 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002185 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00002186 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002187 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
2188 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2189 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002190
Bob Wilsonb31a11b2010-08-20 04:54:02 +00002191// Long 2-register operations (currently only used for VMOVL).
2192class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2193 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2194 InstrItinClass itin, string OpcodeStr, string Dt,
2195 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002196 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
2197 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2198 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002199
Bob Wilson04063562010-12-15 22:14:12 +00002200// Long 2-register intrinsics.
2201class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
2202 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
2203 InstrItinClass itin, string OpcodeStr, string Dt,
2204 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
2205 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
2206 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
2207 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vm))))]>;
2208
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002209// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00002210class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00002211 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$Vd, DPR:$Vm),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002212 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Owen Andersonca6945e2010-12-01 00:28:25 +00002213 OpcodeStr, Dt, "$Vd, $Vm",
2214 "$src1 = $Vd, $src2 = $Vm", []>;
David Goodwin127221f2009-09-23 21:38:08 +00002215class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00002216 InstrItinClass itin, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00002217 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$Vd, QPR:$Vm),
2218 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$Vd, $Vm",
2219 "$src1 = $Vd, $src2 = $Vm", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00002220
Bob Wilson4711d5c2010-12-13 23:02:37 +00002221// Basic 3-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002222class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002223 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002224 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002225 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002226 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2227 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2228 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00002229 let isCommutable = Commutable;
2230}
2231// Same as N3VD but no data type.
2232class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2233 InstrItinClass itin, string OpcodeStr,
2234 ValueType ResTy, ValueType OpTy,
2235 SDNode OpNode, bit Commutable>
2236 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Jim Grosbachefaeb412010-11-19 22:36:02 +00002237 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2238 OpcodeStr, "$Vd, $Vn, $Vm", "",
2239 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00002240 let isCommutable = Commutable;
2241}
Johnny Chen897dd0c2010-03-27 01:03:13 +00002242
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002243class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002244 InstrItinClass itin, string OpcodeStr, string Dt,
2245 ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002246 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00002247 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2248 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002249 [(set (Ty DPR:$Vd),
2250 (Ty (ShOp (Ty DPR:$Vn),
2251 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002252 let isCommutable = 0;
2253}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002254class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002255 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002256 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00002257 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2258 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane","",
Owen Andersonca6945e2010-12-01 00:28:25 +00002259 [(set (Ty DPR:$Vd),
2260 (Ty (ShOp (Ty DPR:$Vn),
2261 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002262 let isCommutable = 0;
2263}
2264
Bob Wilson5bafff32009-06-22 23:27:02 +00002265class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002266 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002267 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002268 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002269 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2270 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2271 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00002272 let isCommutable = Commutable;
2273}
2274class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2275 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002276 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00002277 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002278 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2279 OpcodeStr, "$Vd, $Vn, $Vm", "",
2280 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00002281 let isCommutable = Commutable;
2282}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002283class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002284 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002285 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002286 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002287 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2288 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002289 [(set (ResTy QPR:$Vd),
2290 (ResTy (ShOp (ResTy QPR:$Vn),
2291 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002292 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002293 let isCommutable = 0;
2294}
Bob Wilson9abe19d2010-02-17 00:31:29 +00002295class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002296 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002297 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002298 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2299 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002300 [(set (ResTy QPR:$Vd),
2301 (ResTy (ShOp (ResTy QPR:$Vn),
2302 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002303 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002304 let isCommutable = 0;
2305}
Bob Wilson5bafff32009-06-22 23:27:02 +00002306
2307// Basic 3-register intrinsics, both double- and quad-register.
2308class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002309 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002310 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002311 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002312 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
2313 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2314 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002315 let isCommutable = Commutable;
2316}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002317class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002318 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002319 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002320 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2321 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002322 [(set (Ty DPR:$Vd),
2323 (Ty (IntOp (Ty DPR:$Vn),
2324 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002325 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002326 let isCommutable = 0;
2327}
David Goodwin658ea602009-09-25 18:38:29 +00002328class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002329 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002330 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002331 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2332 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002333 [(set (Ty DPR:$Vd),
2334 (Ty (IntOp (Ty DPR:$Vn),
2335 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002336 let isCommutable = 0;
2337}
Owen Anderson3557d002010-10-26 20:56:57 +00002338class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2339 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002340 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002341 : N3V<op24, op23, op21_20, op11_8, 0, op4,
2342 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
2343 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2344 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002345 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002346}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002347
Bob Wilson5bafff32009-06-22 23:27:02 +00002348class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002349 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002350 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002351 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002352 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
2353 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2354 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002355 let isCommutable = Commutable;
2356}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002357class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002358 string OpcodeStr, string Dt,
2359 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002360 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002361 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2362 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002363 [(set (ResTy QPR:$Vd),
2364 (ResTy (IntOp (ResTy QPR:$Vn),
2365 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002366 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002367 let isCommutable = 0;
2368}
David Goodwin658ea602009-09-25 18:38:29 +00002369class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002370 string OpcodeStr, string Dt,
2371 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002372 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002373 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2374 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002375 [(set (ResTy QPR:$Vd),
2376 (ResTy (IntOp (ResTy QPR:$Vn),
2377 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002378 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002379 let isCommutable = 0;
2380}
Owen Anderson3557d002010-10-26 20:56:57 +00002381class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2382 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002383 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002384 : N3V<op24, op23, op21_20, op11_8, 1, op4,
2385 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
2386 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2387 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002388 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002389}
Bob Wilson5bafff32009-06-22 23:27:02 +00002390
Bob Wilson4711d5c2010-12-13 23:02:37 +00002391// Multiply-Add/Sub operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002392class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002393 InstrItinClass itin, string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002394 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002395 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002396 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2397 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2398 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2399 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
2400
David Goodwin658ea602009-09-25 18:38:29 +00002401class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002402 string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002403 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002404 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002405 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002406 (ins DPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002407 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002408 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002409 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002410 (Ty (ShOp (Ty DPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002411 (Ty (MulOp DPR:$Vn,
2412 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002413 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002414class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002415 string OpcodeStr, string Dt,
2416 ValueType Ty, SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002417 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00002418 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002419 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002420 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002421 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Anderson18341e92010-10-22 18:54:37 +00002422 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002423 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00002424 (Ty (MulOp DPR:$Vn,
2425 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002426 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002427
Bob Wilson5bafff32009-06-22 23:27:02 +00002428class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002429 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
Evan Cheng48575f62010-12-05 22:04:16 +00002430 SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002431 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002432 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2433 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2434 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2435 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002436class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002437 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Evan Cheng48575f62010-12-05 22:04:16 +00002438 SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002439 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002440 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002441 (ins QPR:$src1, QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002442 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002443 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002444 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002445 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002446 (ResTy (MulOp QPR:$Vn,
2447 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002448 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002449class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002450 string OpcodeStr, string Dt,
2451 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002452 SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002453 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002454 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002455 (ins QPR:$src1, QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002456 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002457 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002458 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002459 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002460 (ResTy (MulOp QPR:$Vn,
2461 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002462 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002463
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002464// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
2465class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2466 InstrItinClass itin, string OpcodeStr, string Dt,
2467 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2468 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002469 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2470 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2471 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2472 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002473class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2474 InstrItinClass itin, string OpcodeStr, string Dt,
2475 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2476 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002477 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2478 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2479 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2480 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002481
Bob Wilson5bafff32009-06-22 23:27:02 +00002482// Neon 3-argument intrinsics, both double- and quad-register.
2483// The destination register is also used as the first source operand register.
2484class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002485 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002486 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002487 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002488 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2489 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2490 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$src1),
2491 (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002492class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002493 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002494 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002495 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002496 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2497 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2498 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$src1),
2499 (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002500
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002501// Long Multiply-Add/Sub operations.
2502class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2503 InstrItinClass itin, string OpcodeStr, string Dt,
2504 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
2505 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00002506 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2507 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2508 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2509 (TyQ (MulOp (TyD DPR:$Vn),
2510 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002511class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2512 InstrItinClass itin, string OpcodeStr, string Dt,
2513 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002514 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002515 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002516 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002517 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002518 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002519 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002520 (TyQ (MulOp (TyD DPR:$Vn),
2521 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002522 imm:$lane))))))]>;
2523class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2524 InstrItinClass itin, string OpcodeStr, string Dt,
2525 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002526 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002527 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002528 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002529 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002530 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002531 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002532 (TyQ (MulOp (TyD DPR:$Vn),
2533 (TyD (NEONvduplane (TyD DPR_8:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002534 imm:$lane))))))]>;
2535
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002536// Long Intrinsic-Op vector operations with explicit extend (VABAL).
2537class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2538 InstrItinClass itin, string OpcodeStr, string Dt,
2539 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2540 SDNode OpNode>
2541 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00002542 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2543 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2544 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2545 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2546 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002547
Bob Wilson5bafff32009-06-22 23:27:02 +00002548// Neon Long 3-argument intrinsic. The destination register is
2549// a quad-register and is also used as the first source operand register.
2550class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002551 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002552 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002553 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00002554 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2555 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2556 [(set QPR:$Vd,
2557 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002558class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002559 string OpcodeStr, string Dt,
2560 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002561 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002562 (outs QPR:$Vd),
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002563 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002564 NVMulSLFrm, itin,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002565 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002566 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002567 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002568 (OpTy DPR:$Vn),
2569 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002570 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002571class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2572 InstrItinClass itin, string OpcodeStr, string Dt,
2573 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002574 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002575 (outs QPR:$Vd),
Jim Grosbache873d2a2011-10-18 17:16:30 +00002576 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002577 NVMulSLFrm, itin,
Jim Grosbache873d2a2011-10-18 17:16:30 +00002578 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002579 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002580 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002581 (OpTy DPR:$Vn),
2582 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002583 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002584
Bob Wilson5bafff32009-06-22 23:27:02 +00002585// Narrowing 3-register intrinsics.
2586class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002587 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00002588 Intrinsic IntOp, bit Commutable>
2589 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002590 (outs DPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINi4D,
2591 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2592 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vn), (TyQ QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002593 let isCommutable = Commutable;
2594}
2595
Bob Wilson04d6c282010-08-29 05:57:34 +00002596// Long 3-register operations.
2597class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2598 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002599 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
2600 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002601 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2602 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2603 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002604 let isCommutable = Commutable;
2605}
2606class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2607 InstrItinClass itin, string OpcodeStr, string Dt,
2608 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002609 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002610 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2611 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002612 [(set QPR:$Vd,
2613 (TyQ (OpNode (TyD DPR:$Vn),
2614 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002615class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2616 InstrItinClass itin, string OpcodeStr, string Dt,
2617 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002618 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002619 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2620 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002621 [(set QPR:$Vd,
2622 (TyQ (OpNode (TyD DPR:$Vn),
2623 (TyD (NEONvduplane (TyD DPR_8:$Vm), imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002624
2625// Long 3-register operations with explicitly extended operands.
2626class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2627 InstrItinClass itin, string OpcodeStr, string Dt,
2628 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
2629 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00002630 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002631 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2632 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2633 [(set QPR:$Vd, (OpNode (TyQ (ExtOp (TyD DPR:$Vn))),
2634 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Owen Andersone0e6dc32010-10-21 18:09:17 +00002635 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00002636}
2637
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002638// Long 3-register intrinsics with explicit extend (VABDL).
2639class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2640 InstrItinClass itin, string OpcodeStr, string Dt,
2641 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2642 bit Commutable>
2643 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002644 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2645 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2646 [(set QPR:$Vd, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2647 (TyD DPR:$Vm))))))]> {
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002648 let isCommutable = Commutable;
2649}
2650
Bob Wilson5bafff32009-06-22 23:27:02 +00002651// Long 3-register intrinsics.
2652class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002653 InstrItinClass itin, string OpcodeStr, string Dt,
2654 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002655 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002656 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2657 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2658 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002659 let isCommutable = Commutable;
2660}
David Goodwin658ea602009-09-25 18:38:29 +00002661class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002662 string OpcodeStr, string Dt,
2663 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002664 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002665 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2666 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002667 [(set (ResTy QPR:$Vd),
2668 (ResTy (IntOp (OpTy DPR:$Vn),
2669 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002670 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002671class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2672 InstrItinClass itin, string OpcodeStr, string Dt,
2673 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002674 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002675 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2676 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002677 [(set (ResTy QPR:$Vd),
2678 (ResTy (IntOp (OpTy DPR:$Vn),
2679 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002680 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002681
Bob Wilson04d6c282010-08-29 05:57:34 +00002682// Wide 3-register operations.
2683class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2684 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
2685 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002686 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002687 (outs QPR:$Vd), (ins QPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VSUBiD,
2688 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2689 [(set QPR:$Vd, (OpNode (TyQ QPR:$Vn),
2690 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002691 let isCommutable = Commutable;
2692}
2693
2694// Pairwise long 2-register intrinsics, both double- and quad-register.
2695class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002696 bits<2> op17_16, bits<5> op11_7, bit op4,
2697 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002698 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002699 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2700 (ins DPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2701 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002702class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002703 bits<2> op17_16, bits<5> op11_7, bit op4,
2704 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002705 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002706 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2707 (ins QPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2708 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002709
2710// Pairwise long 2-register accumulate intrinsics,
2711// both double- and quad-register.
2712// The destination register is also used as the first source operand register.
2713class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002714 bits<2> op17_16, bits<5> op11_7, bit op4,
2715 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002716 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2717 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002718 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
2719 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2720 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002721class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002722 bits<2> op17_16, bits<5> op11_7, bit op4,
2723 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002724 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2725 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002726 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
2727 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2728 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002729
2730// Shift by immediate,
2731// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002732class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002733 Format f, InstrItinClass itin, Operand ImmTy,
2734 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002735 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002736 (outs DPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002737 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2738 [(set DPR:$Vd, (Ty (OpNode (Ty DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002739class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002740 Format f, InstrItinClass itin, Operand ImmTy,
2741 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002742 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002743 (outs QPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002744 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2745 [(set QPR:$Vd, (Ty (OpNode (Ty QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002746
Johnny Chen6c8648b2010-03-17 23:26:50 +00002747// Long shift by immediate.
2748class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
2749 string OpcodeStr, string Dt,
Jim Grosbach4e413952011-12-07 00:02:17 +00002750 ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode>
Johnny Chen6c8648b2010-03-17 23:26:50 +00002751 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach4e413952011-12-07 00:02:17 +00002752 (outs QPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), N2RegVShLFrm,
Owen Andersonca6945e2010-12-01 00:28:25 +00002753 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2754 [(set QPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm),
Johnny Chen6c8648b2010-03-17 23:26:50 +00002755 (i32 imm:$SIMM))))]>;
2756
Bob Wilson5bafff32009-06-22 23:27:02 +00002757// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00002758class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002759 InstrItinClass itin, string OpcodeStr, string Dt,
Bill Wendlinga656b632011-03-01 01:00:59 +00002760 ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002761 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Bill Wendlinga656b632011-03-01 01:00:59 +00002762 (outs DPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002763 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2764 [(set DPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm),
Bob Wilson5bafff32009-06-22 23:27:02 +00002765 (i32 imm:$SIMM))))]>;
2766
2767// Shift right by immediate and accumulate,
2768// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002769class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002770 Operand ImmTy, string OpcodeStr, string Dt,
2771 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002772 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002773 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002774 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2775 [(set DPR:$Vd, (Ty (add DPR:$src1,
2776 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002777class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002778 Operand ImmTy, string OpcodeStr, string Dt,
2779 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002780 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002781 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002782 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2783 [(set QPR:$Vd, (Ty (add QPR:$src1,
2784 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002785
2786// Shift by immediate and insert,
2787// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002788class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002789 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2790 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002791 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002792 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiD,
Owen Anderson0745c382010-10-27 17:40:08 +00002793 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2794 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002795class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002796 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2797 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002798 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002799 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiQ,
Owen Anderson0745c382010-10-27 17:40:08 +00002800 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2801 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002802
2803// Convert, with fractional bits immediate,
2804// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002805class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002806 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002807 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002808 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002809 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2810 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2811 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002812class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002813 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002814 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002815 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002816 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2817 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2818 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002819
2820//===----------------------------------------------------------------------===//
2821// Multiclasses
2822//===----------------------------------------------------------------------===//
2823
Bob Wilson916ac5b2009-10-03 04:44:16 +00002824// Abbreviations used in multiclass suffixes:
2825// Q = quarter int (8 bit) elements
2826// H = half int (16 bit) elements
2827// S = single int (32 bit) elements
2828// D = double int (64 bit) elements
2829
Bob Wilson094dd802010-12-18 00:42:58 +00002830// Neon 2-register vector operations and intrinsics.
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002831
Bob Wilson094dd802010-12-18 00:42:58 +00002832// Neon 2-register comparisons.
2833// source operand element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00002834multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2835 bits<5> op11_7, bit op4, string opc, string Dt,
Owen Andersonc24cb352010-11-08 23:21:22 +00002836 string asm, SDNode OpNode> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002837 // 64-bit vector types.
2838 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002839 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002840 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002841 [(set DPR:$Vd, (v8i8 (OpNode (v8i8 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002842 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002843 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002844 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002845 [(set DPR:$Vd, (v4i16 (OpNode (v4i16 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002846 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002847 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002848 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002849 [(set DPR:$Vd, (v2i32 (OpNode (v2i32 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002850 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002851 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002852 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002853 [(set DPR:$Vd, (v2i32 (OpNode (v2f32 DPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002854 let Inst{10} = 1; // overwrite F = 1
2855 }
2856
2857 // 128-bit vector types.
2858 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002859 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002860 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002861 [(set QPR:$Vd, (v16i8 (OpNode (v16i8 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002862 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002863 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002864 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002865 [(set QPR:$Vd, (v8i16 (OpNode (v8i16 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002866 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002867 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002868 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002869 [(set QPR:$Vd, (v4i32 (OpNode (v4i32 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002870 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002871 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002872 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002873 [(set QPR:$Vd, (v4i32 (OpNode (v4f32 QPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002874 let Inst{10} = 1; // overwrite F = 1
2875 }
2876}
2877
Bob Wilson094dd802010-12-18 00:42:58 +00002878
2879// Neon 2-register vector intrinsics,
2880// element sizes of 8, 16 and 32 bits:
2881multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2882 bits<5> op11_7, bit op4,
2883 InstrItinClass itinD, InstrItinClass itinQ,
2884 string OpcodeStr, string Dt, Intrinsic IntOp> {
2885 // 64-bit vector types.
2886 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2887 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
2888 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2889 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
2890 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2891 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
2892
2893 // 128-bit vector types.
2894 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2895 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
2896 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2897 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
2898 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2899 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
2900}
2901
2902
2903// Neon Narrowing 2-register vector operations,
2904// source operand element sizes of 16, 32 and 64 bits:
2905multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2906 bits<5> op11_7, bit op6, bit op4,
2907 InstrItinClass itin, string OpcodeStr, string Dt,
2908 SDNode OpNode> {
2909 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2910 itin, OpcodeStr, !strconcat(Dt, "16"),
2911 v8i8, v8i16, OpNode>;
2912 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2913 itin, OpcodeStr, !strconcat(Dt, "32"),
2914 v4i16, v4i32, OpNode>;
2915 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2916 itin, OpcodeStr, !strconcat(Dt, "64"),
2917 v2i32, v2i64, OpNode>;
2918}
2919
2920// Neon Narrowing 2-register vector intrinsics,
2921// source operand element sizes of 16, 32 and 64 bits:
2922multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2923 bits<5> op11_7, bit op6, bit op4,
2924 InstrItinClass itin, string OpcodeStr, string Dt,
2925 Intrinsic IntOp> {
2926 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2927 itin, OpcodeStr, !strconcat(Dt, "16"),
2928 v8i8, v8i16, IntOp>;
2929 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2930 itin, OpcodeStr, !strconcat(Dt, "32"),
2931 v4i16, v4i32, IntOp>;
2932 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2933 itin, OpcodeStr, !strconcat(Dt, "64"),
2934 v2i32, v2i64, IntOp>;
2935}
2936
2937
2938// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
2939// source operand element sizes of 16, 32 and 64 bits:
2940multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
2941 string OpcodeStr, string Dt, SDNode OpNode> {
2942 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2943 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
2944 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2945 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2946 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2947 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2948}
2949
2950
Bob Wilson5bafff32009-06-22 23:27:02 +00002951// Neon 3-register vector operations.
2952
2953// First with only element sizes of 8, 16 and 32 bits:
2954multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002955 InstrItinClass itinD16, InstrItinClass itinD32,
2956 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002957 string OpcodeStr, string Dt,
2958 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002959 // 64-bit vector types.
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002960 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002961 OpcodeStr, !strconcat(Dt, "8"),
2962 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002963 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002964 OpcodeStr, !strconcat(Dt, "16"),
2965 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002966 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002967 OpcodeStr, !strconcat(Dt, "32"),
2968 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002969
2970 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00002971 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002972 OpcodeStr, !strconcat(Dt, "8"),
2973 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002974 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002975 OpcodeStr, !strconcat(Dt, "16"),
2976 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002977 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002978 OpcodeStr, !strconcat(Dt, "32"),
2979 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002980}
2981
Jim Grosbach45755a72011-12-05 20:09:44 +00002982multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, SDNode ShOp> {
Jim Grosbach422faab2011-12-05 20:12:26 +00002983 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, "i16", v4i16, ShOp>;
2984 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, "i32", v2i32, ShOp>;
Jim Grosbach45755a72011-12-05 20:09:44 +00002985 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, "i16", v8i16, v4i16, ShOp>;
Jim Grosbach422faab2011-12-05 20:12:26 +00002986 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, "i32",
Evan Chengac0869d2009-11-21 06:21:52 +00002987 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002988}
2989
Bob Wilson5bafff32009-06-22 23:27:02 +00002990// ....then also with element size 64 bits:
2991multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002992 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002993 string OpcodeStr, string Dt,
2994 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00002995 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002996 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00002997 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00002998 OpcodeStr, !strconcat(Dt, "64"),
2999 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00003000 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003001 OpcodeStr, !strconcat(Dt, "64"),
3002 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003003}
3004
3005
Bob Wilson5bafff32009-06-22 23:27:02 +00003006// Neon 3-register vector intrinsics.
3007
3008// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003009multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00003010 InstrItinClass itinD16, InstrItinClass itinD32,
3011 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003012 string OpcodeStr, string Dt,
3013 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003014 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003015 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003016 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003017 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003018 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003019 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003020 v2i32, v2i32, IntOp, Commutable>;
3021
3022 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003023 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003024 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003025 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003026 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003027 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003028 v4i32, v4i32, IntOp, Commutable>;
3029}
Owen Anderson3557d002010-10-26 20:56:57 +00003030multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
3031 InstrItinClass itinD16, InstrItinClass itinD32,
3032 InstrItinClass itinQ16, InstrItinClass itinQ32,
3033 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00003034 Intrinsic IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00003035 // 64-bit vector types.
3036 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
3037 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00003038 v4i16, v4i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003039 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
3040 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00003041 v2i32, v2i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003042
3043 // 128-bit vector types.
3044 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
3045 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00003046 v8i16, v8i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003047 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
3048 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00003049 v4i32, v4i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003050}
Bob Wilson5bafff32009-06-22 23:27:02 +00003051
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003052multiclass N3VIntSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00003053 InstrItinClass itinD16, InstrItinClass itinD32,
3054 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003055 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00003056 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003057 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00003058 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003059 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00003060 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003061 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00003062 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003063 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003064}
3065
Bob Wilson5bafff32009-06-22 23:27:02 +00003066// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003067multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00003068 InstrItinClass itinD16, InstrItinClass itinD32,
3069 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003070 string OpcodeStr, string Dt,
3071 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003072 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003073 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003074 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003075 OpcodeStr, !strconcat(Dt, "8"),
3076 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003077 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003078 OpcodeStr, !strconcat(Dt, "8"),
3079 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003080}
Owen Anderson3557d002010-10-26 20:56:57 +00003081multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
3082 InstrItinClass itinD16, InstrItinClass itinD32,
3083 InstrItinClass itinQ16, InstrItinClass itinQ32,
3084 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00003085 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00003086 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00003087 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00003088 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
3089 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00003090 v8i8, v8i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003091 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
3092 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00003093 v16i8, v16i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003094}
3095
Bob Wilson5bafff32009-06-22 23:27:02 +00003096
3097// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003098multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00003099 InstrItinClass itinD16, InstrItinClass itinD32,
3100 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003101 string OpcodeStr, string Dt,
3102 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003103 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003104 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003105 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003106 OpcodeStr, !strconcat(Dt, "64"),
3107 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003108 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003109 OpcodeStr, !strconcat(Dt, "64"),
3110 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003111}
Owen Anderson3557d002010-10-26 20:56:57 +00003112multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
3113 InstrItinClass itinD16, InstrItinClass itinD32,
3114 InstrItinClass itinQ16, InstrItinClass itinQ32,
3115 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00003116 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00003117 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00003118 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00003119 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
3120 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00003121 v1i64, v1i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003122 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
3123 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00003124 v2i64, v2i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00003125}
Bob Wilson5bafff32009-06-22 23:27:02 +00003126
Bob Wilson5bafff32009-06-22 23:27:02 +00003127// Neon Narrowing 3-register vector intrinsics,
3128// source operand element sizes of 16, 32 and 64 bits:
3129multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003130 string OpcodeStr, string Dt,
3131 Intrinsic IntOp, bit Commutable = 0> {
3132 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
3133 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003134 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00003135 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
3136 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003137 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00003138 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
3139 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00003140 v2i32, v2i64, IntOp, Commutable>;
3141}
3142
3143
Bob Wilson04d6c282010-08-29 05:57:34 +00003144// Neon Long 3-register vector operations.
3145
3146multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3147 InstrItinClass itin16, InstrItinClass itin32,
3148 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003149 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00003150 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
3151 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003152 v8i16, v8i8, OpNode, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003153 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003154 OpcodeStr, !strconcat(Dt, "16"),
3155 v4i32, v4i16, OpNode, Commutable>;
3156 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
3157 OpcodeStr, !strconcat(Dt, "32"),
3158 v2i64, v2i32, OpNode, Commutable>;
3159}
3160
3161multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
3162 InstrItinClass itin, string OpcodeStr, string Dt,
3163 SDNode OpNode> {
3164 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
3165 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
3166 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
3167 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
3168}
3169
3170multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3171 InstrItinClass itin16, InstrItinClass itin32,
3172 string OpcodeStr, string Dt,
3173 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
3174 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
3175 OpcodeStr, !strconcat(Dt, "8"),
3176 v8i16, v8i8, OpNode, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003177 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003178 OpcodeStr, !strconcat(Dt, "16"),
3179 v4i32, v4i16, OpNode, ExtOp, Commutable>;
3180 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
3181 OpcodeStr, !strconcat(Dt, "32"),
3182 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00003183}
3184
Bob Wilson5bafff32009-06-22 23:27:02 +00003185// Neon Long 3-register vector intrinsics.
3186
3187// First with only element sizes of 16 and 32 bits:
3188multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003189 InstrItinClass itin16, InstrItinClass itin32,
3190 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00003191 Intrinsic IntOp, bit Commutable = 0> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003192 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003193 OpcodeStr, !strconcat(Dt, "16"),
3194 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003195 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003196 OpcodeStr, !strconcat(Dt, "32"),
3197 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003198}
3199
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003200multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003201 InstrItinClass itin, string OpcodeStr, string Dt,
3202 Intrinsic IntOp> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003203 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003204 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003205 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003206 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003207}
3208
Bob Wilson5bafff32009-06-22 23:27:02 +00003209// ....then also with element size of 8 bits:
3210multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003211 InstrItinClass itin16, InstrItinClass itin32,
3212 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00003213 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003214 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00003215 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003216 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003217 OpcodeStr, !strconcat(Dt, "8"),
3218 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003219}
3220
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003221// ....with explicit extend (VABDL).
3222multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3223 InstrItinClass itin, string OpcodeStr, string Dt,
3224 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
3225 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
3226 OpcodeStr, !strconcat(Dt, "8"),
3227 v8i16, v8i8, IntOp, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003228 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003229 OpcodeStr, !strconcat(Dt, "16"),
3230 v4i32, v4i16, IntOp, ExtOp, Commutable>;
3231 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
3232 OpcodeStr, !strconcat(Dt, "32"),
3233 v2i64, v2i32, IntOp, ExtOp, Commutable>;
3234}
3235
Bob Wilson5bafff32009-06-22 23:27:02 +00003236
3237// Neon Wide 3-register vector intrinsics,
3238// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00003239multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3240 string OpcodeStr, string Dt,
3241 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
3242 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
3243 OpcodeStr, !strconcat(Dt, "8"),
3244 v8i16, v8i8, OpNode, ExtOp, Commutable>;
3245 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
3246 OpcodeStr, !strconcat(Dt, "16"),
3247 v4i32, v4i16, OpNode, ExtOp, Commutable>;
3248 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
3249 OpcodeStr, !strconcat(Dt, "32"),
3250 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003251}
3252
3253
3254// Neon Multiply-Op vector operations,
3255// element sizes of 8, 16 and 32 bits:
3256multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00003257 InstrItinClass itinD16, InstrItinClass itinD32,
3258 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003259 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003260 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00003261 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003262 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003263 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003264 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003265 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003266 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003267
3268 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00003269 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003270 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003271 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00003272 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00003273 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003274 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003275}
3276
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003277multiclass N3VMulOpSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00003278 InstrItinClass itinD16, InstrItinClass itinD32,
3279 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00003280 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003281 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003282 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003283 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003284 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003285 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003286 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
3287 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003288 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003289 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
3290 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003291}
Bob Wilson5bafff32009-06-22 23:27:02 +00003292
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003293// Neon Intrinsic-Op vector operations,
3294// element sizes of 8, 16 and 32 bits:
3295multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3296 InstrItinClass itinD, InstrItinClass itinQ,
3297 string OpcodeStr, string Dt, Intrinsic IntOp,
3298 SDNode OpNode> {
3299 // 64-bit vector types.
3300 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
3301 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
3302 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
3303 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
3304 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
3305 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
3306
3307 // 128-bit vector types.
3308 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
3309 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
3310 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
3311 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
3312 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
3313 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
3314}
3315
Bob Wilson5bafff32009-06-22 23:27:02 +00003316// Neon 3-argument intrinsics,
3317// element sizes of 8, 16 and 32 bits:
3318multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003319 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003320 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003321 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003322 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003323 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003324 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003325 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003326 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003327 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003328
3329 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003330 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003331 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003332 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003333 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003334 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003335 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003336}
3337
3338
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003339// Neon Long Multiply-Op vector operations,
3340// element sizes of 8, 16 and 32 bits:
3341multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3342 InstrItinClass itin16, InstrItinClass itin32,
3343 string OpcodeStr, string Dt, SDNode MulOp,
3344 SDNode OpNode> {
3345 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
3346 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
3347 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
3348 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
3349 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
3350 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3351}
3352
3353multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
3354 string Dt, SDNode MulOp, SDNode OpNode> {
3355 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
3356 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
3357 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
3358 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3359}
3360
3361
Bob Wilson5bafff32009-06-22 23:27:02 +00003362// Neon Long 3-argument intrinsics.
3363
3364// First with only element sizes of 16 and 32 bits:
3365multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003366 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003367 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00003368 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003369 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00003370 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003371 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003372}
3373
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003374multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003375 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003376 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00003377 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003378 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003379 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003380}
3381
Bob Wilson5bafff32009-06-22 23:27:02 +00003382// ....then also with element size of 8 bits:
3383multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003384 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003385 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00003386 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
3387 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003388 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003389}
3390
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003391// ....with explicit extend (VABAL).
3392multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3393 InstrItinClass itin, string OpcodeStr, string Dt,
3394 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
3395 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
3396 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
3397 IntOp, ExtOp, OpNode>;
3398 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
3399 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
3400 IntOp, ExtOp, OpNode>;
3401 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
3402 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
3403 IntOp, ExtOp, OpNode>;
3404}
3405
Bob Wilson5bafff32009-06-22 23:27:02 +00003406
Bob Wilson5bafff32009-06-22 23:27:02 +00003407// Neon Pairwise long 2-register intrinsics,
3408// element sizes of 8, 16 and 32 bits:
3409multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3410 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003411 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003412 // 64-bit vector types.
3413 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003414 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003415 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003416 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003417 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003418 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003419
3420 // 128-bit vector types.
3421 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003422 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003423 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003424 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003425 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003426 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003427}
3428
3429
3430// Neon Pairwise long 2-register accumulate intrinsics,
3431// element sizes of 8, 16 and 32 bits:
3432multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3433 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003434 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003435 // 64-bit vector types.
3436 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003437 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003438 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003439 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003440 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003441 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003442
3443 // 128-bit vector types.
3444 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003445 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003446 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003447 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003448 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003449 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003450}
3451
3452
3453// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003454// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003455// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling7c6b6082011-03-08 23:48:09 +00003456multiclass N2VShL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3457 InstrItinClass itin, string OpcodeStr, string Dt,
3458 SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003459 // 64-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003460 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003461 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003462 let Inst{21-19} = 0b001; // imm6 = 001xxx
3463 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003464 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003465 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003466 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3467 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003468 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003469 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003470 let Inst{21} = 0b1; // imm6 = 1xxxxx
3471 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003472 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003473 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003474 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003475
3476 // 128-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003477 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003478 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003479 let Inst{21-19} = 0b001; // imm6 = 001xxx
3480 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003481 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003482 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003483 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3484 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003485 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003486 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003487 let Inst{21} = 0b1; // imm6 = 1xxxxx
3488 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003489 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
3490 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
3491 // imm6 = xxxxxx
3492}
3493multiclass N2VShR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3494 InstrItinClass itin, string OpcodeStr, string Dt,
3495 SDNode OpNode> {
3496 // 64-bit vector types.
3497 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3498 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
3499 let Inst{21-19} = 0b001; // imm6 = 001xxx
3500 }
3501 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3502 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
3503 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3504 }
3505 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3506 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
3507 let Inst{21} = 0b1; // imm6 = 1xxxxx
3508 }
3509 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
3510 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
3511 // imm6 = xxxxxx
3512
3513 // 128-bit vector types.
3514 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3515 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
3516 let Inst{21-19} = 0b001; // imm6 = 001xxx
3517 }
3518 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3519 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
3520 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3521 }
3522 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3523 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
3524 let Inst{21} = 0b1; // imm6 = 1xxxxx
3525 }
3526 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003527 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003528 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003529}
3530
Bob Wilson5bafff32009-06-22 23:27:02 +00003531// Neon Shift-Accumulate vector operations,
3532// element sizes of 8, 16, 32 and 64 bits:
3533multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003534 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003535 // 64-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003536 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003537 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003538 let Inst{21-19} = 0b001; // imm6 = 001xxx
3539 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003540 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003541 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003542 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3543 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003544 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003545 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003546 let Inst{21} = 0b1; // imm6 = 1xxxxx
3547 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003548 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003549 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003550 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003551
3552 // 128-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003553 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003554 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003555 let Inst{21-19} = 0b001; // imm6 = 001xxx
3556 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003557 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003558 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003559 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3560 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003561 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003562 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003563 let Inst{21} = 0b1; // imm6 = 1xxxxx
3564 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003565 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003566 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003567 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003568}
3569
Bob Wilson5bafff32009-06-22 23:27:02 +00003570// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003571// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003572// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling620d0cc2011-03-09 00:33:17 +00003573multiclass N2VShInsL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3574 string OpcodeStr> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003575 // 64-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003576 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3577 N2RegVShLFrm, OpcodeStr, "8", v8i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003578 let Inst{21-19} = 0b001; // imm6 = 001xxx
3579 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003580 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3581 N2RegVShLFrm, OpcodeStr, "16", v4i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003582 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3583 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003584 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3585 N2RegVShLFrm, OpcodeStr, "32", v2i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003586 let Inst{21} = 0b1; // imm6 = 1xxxxx
3587 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003588 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, i32imm,
3589 N2RegVShLFrm, OpcodeStr, "64", v1i64, NEONvsli>;
Bob Wilson507df402009-10-21 02:15:46 +00003590 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003591
3592 // 128-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003593 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3594 N2RegVShLFrm, OpcodeStr, "8", v16i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003595 let Inst{21-19} = 0b001; // imm6 = 001xxx
3596 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003597 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3598 N2RegVShLFrm, OpcodeStr, "16", v8i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003599 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3600 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003601 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3602 N2RegVShLFrm, OpcodeStr, "32", v4i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003603 let Inst{21} = 0b1; // imm6 = 1xxxxx
3604 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003605 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, i32imm,
3606 N2RegVShLFrm, OpcodeStr, "64", v2i64, NEONvsli>;
3607 // imm6 = xxxxxx
3608}
3609multiclass N2VShInsR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3610 string OpcodeStr> {
3611 // 64-bit vector types.
3612 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3613 N2RegVShRFrm, OpcodeStr, "8", v8i8, NEONvsri> {
3614 let Inst{21-19} = 0b001; // imm6 = 001xxx
3615 }
3616 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3617 N2RegVShRFrm, OpcodeStr, "16", v4i16, NEONvsri> {
3618 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3619 }
3620 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3621 N2RegVShRFrm, OpcodeStr, "32", v2i32, NEONvsri> {
3622 let Inst{21} = 0b1; // imm6 = 1xxxxx
3623 }
3624 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3625 N2RegVShRFrm, OpcodeStr, "64", v1i64, NEONvsri>;
3626 // imm6 = xxxxxx
3627
3628 // 128-bit vector types.
3629 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3630 N2RegVShRFrm, OpcodeStr, "8", v16i8, NEONvsri> {
3631 let Inst{21-19} = 0b001; // imm6 = 001xxx
3632 }
3633 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3634 N2RegVShRFrm, OpcodeStr, "16", v8i16, NEONvsri> {
3635 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3636 }
3637 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3638 N2RegVShRFrm, OpcodeStr, "32", v4i32, NEONvsri> {
3639 let Inst{21} = 0b1; // imm6 = 1xxxxx
3640 }
3641 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3642 N2RegVShRFrm, OpcodeStr, "64", v2i64, NEONvsri>;
Bob Wilson507df402009-10-21 02:15:46 +00003643 // imm6 = xxxxxx
3644}
3645
3646// Neon Shift Long operations,
3647// element sizes of 8, 16, 32 bits:
3648multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003649 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003650 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach3b8991c2011-12-07 01:07:24 +00003651 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, imm1_7, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003652 let Inst{21-19} = 0b001; // imm6 = 001xxx
3653 }
3654 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach3b8991c2011-12-07 01:07:24 +00003655 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, imm1_15, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003656 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3657 }
3658 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Jim Grosbach3b8991c2011-12-07 01:07:24 +00003659 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, imm1_31, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003660 let Inst{21} = 0b1; // imm6 = 1xxxxx
3661 }
3662}
3663
3664// Neon Shift Narrow operations,
3665// element sizes of 16, 32, 64 bits:
3666multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003667 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00003668 SDNode OpNode> {
3669 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003670 OpcodeStr, !strconcat(Dt, "16"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003671 v8i8, v8i16, shr_imm8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003672 let Inst{21-19} = 0b001; // imm6 = 001xxx
3673 }
3674 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003675 OpcodeStr, !strconcat(Dt, "32"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003676 v4i16, v4i32, shr_imm16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003677 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3678 }
3679 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003680 OpcodeStr, !strconcat(Dt, "64"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003681 v2i32, v2i64, shr_imm32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003682 let Inst{21} = 0b1; // imm6 = 1xxxxx
3683 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003684}
3685
3686//===----------------------------------------------------------------------===//
3687// Instruction Definitions.
3688//===----------------------------------------------------------------------===//
3689
3690// Vector Add Operations.
3691
3692// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00003693defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00003694 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003695def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003696 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003697def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003698 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003699// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003700defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3701 "vaddl", "s", add, sext, 1>;
3702defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3703 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003704// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003705defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
3706defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003707// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003708defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
3709 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3710 "vhadd", "s", int_arm_neon_vhadds, 1>;
3711defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
3712 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3713 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003714// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003715defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
3716 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3717 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
3718defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
3719 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3720 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003721// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003722defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
3723 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3724 "vqadd", "s", int_arm_neon_vqadds, 1>;
3725defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
3726 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3727 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003728// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003729defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
3730 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003731// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003732defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
3733 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003734
3735// Vector Multiply Operations.
3736
3737// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003738defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003739 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003740def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
3741 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
3742def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
3743 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003744def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003745 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003746def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003747 v4f32, v4f32, fmul, 1>;
Jim Grosbach45755a72011-12-05 20:09:44 +00003748defm VMULsl : N3VSL_HS<0b1000, "vmul", mul>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00003749def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
3750def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
3751 v2f32, fmul>;
3752
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003753def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
3754 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
3755 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
3756 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003757 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003758 (SubReg_i16_lane imm:$lane)))>;
3759def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
3760 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
3761 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
3762 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003763 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003764 (SubReg_i32_lane imm:$lane)))>;
3765def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
3766 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
3767 (v4f32 (VMULslfq (v4f32 QPR:$src1),
3768 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003769 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003770 (SubReg_i32_lane imm:$lane)))>;
3771
Bob Wilson5bafff32009-06-22 23:27:02 +00003772// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003773defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003774 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003775 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003776defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
3777 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003778 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003779def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003780 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3781 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003782 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
3783 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003784 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003785 (SubReg_i16_lane imm:$lane)))>;
3786def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003787 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3788 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003789 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
3790 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003791 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003792 (SubReg_i32_lane imm:$lane)))>;
3793
Bob Wilson5bafff32009-06-22 23:27:02 +00003794// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003795defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
3796 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003797 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003798defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
3799 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003800 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003801def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003802 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3803 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003804 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
3805 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003806 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003807 (SubReg_i16_lane imm:$lane)))>;
3808def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003809 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3810 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003811 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
3812 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003813 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003814 (SubReg_i32_lane imm:$lane)))>;
3815
Bob Wilson5bafff32009-06-22 23:27:02 +00003816// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003817defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3818 "vmull", "s", NEONvmulls, 1>;
3819defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3820 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003821def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00003822 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003823defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
3824defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003825
Bob Wilson5bafff32009-06-22 23:27:02 +00003826// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003827defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
3828 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
3829defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
3830 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003831
3832// Vector Multiply-Accumulate and Multiply-Subtract Operations.
3833
3834// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00003835defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003836 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3837def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003838 v2f32, fmul_su, fadd_mlx>,
3839 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003840def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003841 v4f32, fmul_su, fadd_mlx>,
3842 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003843defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003844 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3845def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003846 v2f32, fmul_su, fadd_mlx>,
3847 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003848def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003849 v4f32, v2f32, fmul_su, fadd_mlx>,
3850 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003851
3852def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003853 (mul (v8i16 QPR:$src2),
3854 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3855 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003856 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003857 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003858 (SubReg_i16_lane imm:$lane)))>;
3859
3860def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003861 (mul (v4i32 QPR:$src2),
3862 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3863 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003864 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003865 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003866 (SubReg_i32_lane imm:$lane)))>;
3867
Evan Cheng48575f62010-12-05 22:04:16 +00003868def : Pat<(v4f32 (fadd_mlx (v4f32 QPR:$src1),
3869 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003870 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003871 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
3872 (v4f32 QPR:$src2),
3873 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003874 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003875 (SubReg_i32_lane imm:$lane)))>,
3876 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003877
Bob Wilson5bafff32009-06-22 23:27:02 +00003878// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003879defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3880 "vmlal", "s", NEONvmulls, add>;
3881defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3882 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003883
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003884defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
3885defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003886
Bob Wilson5bafff32009-06-22 23:27:02 +00003887// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003888defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003889 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00003890defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003891
Bob Wilson5bafff32009-06-22 23:27:02 +00003892// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00003893defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003894 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3895def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003896 v2f32, fmul_su, fsub_mlx>,
3897 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003898def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003899 v4f32, fmul_su, fsub_mlx>,
3900 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003901defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003902 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3903def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003904 v2f32, fmul_su, fsub_mlx>,
3905 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003906def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003907 v4f32, v2f32, fmul_su, fsub_mlx>,
3908 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003909
3910def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003911 (mul (v8i16 QPR:$src2),
3912 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3913 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003914 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003915 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003916 (SubReg_i16_lane imm:$lane)))>;
3917
3918def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003919 (mul (v4i32 QPR:$src2),
3920 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3921 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003922 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003923 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003924 (SubReg_i32_lane imm:$lane)))>;
3925
Evan Cheng48575f62010-12-05 22:04:16 +00003926def : Pat<(v4f32 (fsub_mlx (v4f32 QPR:$src1),
3927 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003928 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
3929 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003930 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003931 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003932 (SubReg_i32_lane imm:$lane)))>,
3933 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003934
Bob Wilson5bafff32009-06-22 23:27:02 +00003935// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003936defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3937 "vmlsl", "s", NEONvmulls, sub>;
3938defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3939 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003940
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003941defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
3942defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003943
Bob Wilson5bafff32009-06-22 23:27:02 +00003944// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003945defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003946 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00003947defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003948
3949// Vector Subtract Operations.
3950
3951// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003952defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003953 "vsub", "i", sub, 0>;
3954def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003955 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003956def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003957 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003958// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003959defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3960 "vsubl", "s", sub, sext, 0>;
3961defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3962 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003963// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003964defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
3965defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003966// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003967defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003968 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003969 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003970defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003971 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003972 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003973// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003974defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003975 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003976 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003977defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003978 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003979 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003980// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003981defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
3982 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003983// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003984defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
3985 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003986
3987// Vector Comparisons.
3988
3989// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003990defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3991 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003992def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003993 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003994def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003995 NEONvceq, 1>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003996
Johnny Chen363ac582010-02-23 01:42:58 +00003997defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Owen Andersonca6945e2010-12-01 00:28:25 +00003998 "$Vd, $Vm, #0", NEONvceqz>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003999
Bob Wilson5bafff32009-06-22 23:27:02 +00004000// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004001defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
4002 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004003defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004004 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00004005def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
4006 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00004007def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004008 NEONvcge, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00004009
Johnny Chen363ac582010-02-23 01:42:58 +00004010defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00004011 "$Vd, $Vm, #0", NEONvcgez>;
Johnny Chen363ac582010-02-23 01:42:58 +00004012defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00004013 "$Vd, $Vm, #0", NEONvclez>;
Johnny Chen363ac582010-02-23 01:42:58 +00004014
Bob Wilson5bafff32009-06-22 23:27:02 +00004015// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004016defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
4017 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
4018defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
4019 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00004020def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004021 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00004022def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00004023 NEONvcgt, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00004024
Johnny Chen363ac582010-02-23 01:42:58 +00004025defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00004026 "$Vd, $Vm, #0", NEONvcgtz>;
Johnny Chen363ac582010-02-23 01:42:58 +00004027defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00004028 "$Vd, $Vm, #0", NEONvcltz>;
Johnny Chen363ac582010-02-23 01:42:58 +00004029
Bob Wilson5bafff32009-06-22 23:27:02 +00004030// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004031def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
4032 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
4033def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
4034 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004035// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004036def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
4037 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
4038def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
4039 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004040// VTST : Vector Test Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004041defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00004042 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004043
4044// Vector Bitwise Operations.
4045
Bob Wilsoncba270d2010-07-13 21:16:48 +00004046def vnotd : PatFrag<(ops node:$in),
4047 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
4048def vnotq : PatFrag<(ops node:$in),
4049 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00004050
4051
Bob Wilson5bafff32009-06-22 23:27:02 +00004052// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00004053def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
4054 v2i32, v2i32, and, 1>;
4055def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
4056 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004057
4058// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00004059def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
4060 v2i32, v2i32, xor, 1>;
4061def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
4062 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004063
4064// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00004065def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
4066 v2i32, v2i32, or, 1>;
4067def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
4068 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004069
Owen Andersond9668172010-11-03 22:44:51 +00004070def VORRiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004071 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004072 IIC_VMOVImm,
4073 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
4074 [(set DPR:$Vd,
4075 (v4i16 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
4076 let Inst{9} = SIMM{9};
4077}
4078
Owen Anderson080c0922010-11-05 19:27:46 +00004079def VORRiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004080 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004081 IIC_VMOVImm,
4082 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
4083 [(set DPR:$Vd,
4084 (v2i32 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00004085 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00004086}
4087
4088def VORRiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004089 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004090 IIC_VMOVImm,
4091 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
4092 [(set QPR:$Vd,
4093 (v8i16 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
4094 let Inst{9} = SIMM{9};
4095}
4096
Owen Anderson080c0922010-11-05 19:27:46 +00004097def VORRiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004098 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00004099 IIC_VMOVImm,
4100 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
4101 [(set QPR:$Vd,
4102 (v4i32 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00004103 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00004104}
4105
4106
Bob Wilson5bafff32009-06-22 23:27:02 +00004107// VBIC : Vector Bitwise Bit Clear (AND NOT)
Owen Andersonca6945e2010-12-01 00:28:25 +00004108def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
4109 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
4110 "vbic", "$Vd, $Vn, $Vm", "",
4111 [(set DPR:$Vd, (v2i32 (and DPR:$Vn,
4112 (vnotd DPR:$Vm))))]>;
4113def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
4114 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
4115 "vbic", "$Vd, $Vn, $Vm", "",
4116 [(set QPR:$Vd, (v4i32 (and QPR:$Vn,
4117 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004118
Owen Anderson080c0922010-11-05 19:27:46 +00004119def VBICiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004120 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004121 IIC_VMOVImm,
4122 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
4123 [(set DPR:$Vd,
4124 (v4i16 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
4125 let Inst{9} = SIMM{9};
4126}
4127
4128def VBICiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004129 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004130 IIC_VMOVImm,
4131 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
4132 [(set DPR:$Vd,
4133 (v2i32 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
4134 let Inst{10-9} = SIMM{10-9};
4135}
4136
4137def VBICiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00004138 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004139 IIC_VMOVImm,
4140 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
4141 [(set QPR:$Vd,
4142 (v8i16 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
4143 let Inst{9} = SIMM{9};
4144}
4145
4146def VBICiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00004147 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00004148 IIC_VMOVImm,
4149 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
4150 [(set QPR:$Vd,
4151 (v4i32 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
4152 let Inst{10-9} = SIMM{10-9};
4153}
4154
Bob Wilson5bafff32009-06-22 23:27:02 +00004155// VORN : Vector Bitwise OR NOT
Owen Andersonca6945e2010-12-01 00:28:25 +00004156def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$Vd),
4157 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
4158 "vorn", "$Vd, $Vn, $Vm", "",
4159 [(set DPR:$Vd, (v2i32 (or DPR:$Vn,
4160 (vnotd DPR:$Vm))))]>;
4161def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$Vd),
4162 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
4163 "vorn", "$Vd, $Vn, $Vm", "",
4164 [(set QPR:$Vd, (v4i32 (or QPR:$Vn,
4165 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004166
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004167// VMVN : Vector Bitwise NOT (Immediate)
4168
4169let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00004170
Owen Andersonca6945e2010-12-01 00:28:25 +00004171def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004172 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004173 "vmvn", "i16", "$Vd, $SIMM", "",
4174 [(set DPR:$Vd, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004175 let Inst{9} = SIMM{9};
4176}
4177
Owen Andersonca6945e2010-12-01 00:28:25 +00004178def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004179 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004180 "vmvn", "i16", "$Vd, $SIMM", "",
4181 [(set QPR:$Vd, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004182 let Inst{9} = SIMM{9};
4183}
4184
Owen Andersonca6945e2010-12-01 00:28:25 +00004185def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004186 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004187 "vmvn", "i32", "$Vd, $SIMM", "",
4188 [(set DPR:$Vd, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004189 let Inst{11-8} = SIMM{11-8};
4190}
4191
Owen Andersonca6945e2010-12-01 00:28:25 +00004192def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004193 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004194 "vmvn", "i32", "$Vd, $SIMM", "",
4195 [(set QPR:$Vd, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004196 let Inst{11-8} = SIMM{11-8};
4197}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004198}
4199
Bob Wilson5bafff32009-06-22 23:27:02 +00004200// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00004201def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004202 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VSUBiD,
4203 "vmvn", "$Vd, $Vm", "",
4204 [(set DPR:$Vd, (v2i32 (vnotd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004205def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004206 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VSUBiD,
4207 "vmvn", "$Vd, $Vm", "",
4208 [(set QPR:$Vd, (v4i32 (vnotq QPR:$Vm)))]>;
Bob Wilsoncba270d2010-07-13 21:16:48 +00004209def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
4210def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004211
4212// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00004213def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
4214 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00004215 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00004216 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00004217 [(set DPR:$Vd,
4218 (v2i32 (NEONvbsl DPR:$src1, DPR:$Vn, DPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00004219
4220def : Pat<(v2i32 (or (and DPR:$Vn, DPR:$Vd),
4221 (and DPR:$Vm, (vnotd DPR:$Vd)))),
4222 (VBSLd DPR:$Vd, DPR:$Vn, DPR:$Vm)>;
4223
Owen Anderson4110b432010-10-25 20:13:13 +00004224def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
4225 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00004226 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00004227 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00004228 [(set QPR:$Vd,
4229 (v4i32 (NEONvbsl QPR:$src1, QPR:$Vn, QPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00004230
4231def : Pat<(v4i32 (or (and QPR:$Vn, QPR:$Vd),
4232 (and QPR:$Vm, (vnotq QPR:$Vd)))),
4233 (VBSLq QPR:$Vd, QPR:$Vn, QPR:$Vm)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004234
4235// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00004236// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00004237// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00004238def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004239 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004240 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004241 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004242 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004243def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004244 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004245 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004246 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004247 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004248
Bob Wilson5bafff32009-06-22 23:27:02 +00004249// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00004250// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00004251// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00004252def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004253 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004254 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004255 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004256 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004257def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004258 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004259 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00004260 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004261 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00004262
4263// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00004264// for equivalent operations with different register constraints; it just
4265// inserts copies.
4266
4267// Vector Absolute Differences.
4268
4269// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004270defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00004271 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004272 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004273defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00004274 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004275 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004276def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004277 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004278def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004279 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004280
4281// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004282defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
4283 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
4284defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
4285 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004286
4287// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004288defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4289 "vaba", "s", int_arm_neon_vabds, add>;
4290defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4291 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004292
4293// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004294defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
4295 "vabal", "s", int_arm_neon_vabds, zext, add>;
4296defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
4297 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004298
4299// Vector Maximum and Minimum.
4300
4301// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004302defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004303 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004304 "vmax", "s", int_arm_neon_vmaxs, 1>;
4305defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004306 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004307 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004308def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
4309 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004310 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004311def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4312 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004313 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
4314
4315// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004316defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
4317 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4318 "vmin", "s", int_arm_neon_vmins, 1>;
4319defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
4320 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4321 "vmin", "u", int_arm_neon_vminu, 1>;
4322def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
4323 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004324 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004325def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4326 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004327 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004328
4329// Vector Pairwise Operations.
4330
4331// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004332def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4333 "vpadd", "i8",
4334 v8i8, v8i8, int_arm_neon_vpadd, 0>;
4335def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4336 "vpadd", "i16",
4337 v4i16, v4i16, int_arm_neon_vpadd, 0>;
4338def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4339 "vpadd", "i32",
4340 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004341def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00004342 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004343 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004344
4345// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00004346defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004347 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00004348defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004349 int_arm_neon_vpaddlu>;
4350
4351// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00004352defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004353 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00004354defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004355 int_arm_neon_vpadalu>;
4356
4357// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004358def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004359 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004360def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004361 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004362def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004363 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004364def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004365 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004366def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004367 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004368def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004369 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004370def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004371 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004372
4373// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004374def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004375 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004376def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004377 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004378def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004379 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004380def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004381 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004382def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004383 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004384def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004385 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004386def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004387 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004388
4389// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
4390
4391// VRECPE : Vector Reciprocal Estimate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004392def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004393 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004394 v2i32, v2i32, int_arm_neon_vrecpe>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004395def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004396 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004397 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004398def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004399 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004400 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004401def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004402 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004403 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004404
4405// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004406def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004407 IIC_VRECSD, "vrecps", "f32",
4408 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004409def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004410 IIC_VRECSQ, "vrecps", "f32",
4411 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004412
4413// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00004414def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004415 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004416 v2i32, v2i32, int_arm_neon_vrsqrte>;
4417def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004418 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004419 v4i32, v4i32, int_arm_neon_vrsqrte>;
4420def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004421 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004422 v2f32, v2f32, int_arm_neon_vrsqrte>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004423def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004424 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004425 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004426
4427// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004428def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004429 IIC_VRECSD, "vrsqrts", "f32",
4430 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004431def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004432 IIC_VRECSQ, "vrsqrts", "f32",
4433 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004434
4435// Vector Shifts.
4436
4437// VSHL : Vector Shift
Owen Anderson3557d002010-10-26 20:56:57 +00004438defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004439 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004440 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3557d002010-10-26 20:56:57 +00004441defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004442 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004443 "vshl", "u", int_arm_neon_vshiftu>;
Bill Wendling7c6b6082011-03-08 23:48:09 +00004444
Bob Wilson5bafff32009-06-22 23:27:02 +00004445// VSHL : Vector Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004446defm VSHLi : N2VShL_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl>;
4447
Bob Wilson5bafff32009-06-22 23:27:02 +00004448// VSHR : Vector Shift Right (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004449defm VSHRs : N2VShR_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s",NEONvshrs>;
4450defm VSHRu : N2VShR_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u",NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004451
4452// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00004453defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
4454defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004455
4456// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00004457class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00004458 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Jim Grosbach4e413952011-12-07 00:02:17 +00004459 ValueType OpTy, Operand ImmTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00004460 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
Jim Grosbach4e413952011-12-07 00:02:17 +00004461 ResTy, OpTy, ImmTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00004462 let Inst{21-16} = op21_16;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004463 let DecoderMethod = "DecodeVSHLMaxInstruction";
Bob Wilson507df402009-10-21 02:15:46 +00004464}
Evan Chengf81bf152009-11-23 21:57:23 +00004465def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Jim Grosbach3b8991c2011-12-07 01:07:24 +00004466 v8i16, v8i8, imm8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004467def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Jim Grosbach3b8991c2011-12-07 01:07:24 +00004468 v4i32, v4i16, imm16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004469def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Jim Grosbach3b8991c2011-12-07 01:07:24 +00004470 v2i64, v2i32, imm32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004471
4472// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00004473defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00004474 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004475
4476// VRSHL : Vector Rounding Shift
Owen Anderson632c2352010-10-26 21:58:41 +00004477defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004478 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004479 "vrshl", "s", int_arm_neon_vrshifts>;
4480defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004481 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004482 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004483// VRSHR : Vector Rounding Shift Right
Bill Wendling7c6b6082011-03-08 23:48:09 +00004484defm VRSHRs : N2VShR_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s",NEONvrshrs>;
4485defm VRSHRu : N2VShR_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u",NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004486
4487// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004488defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00004489 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004490
4491// VQSHL : Vector Saturating Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004492defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004493 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004494 "vqshl", "s", int_arm_neon_vqshifts>;
4495defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004496 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004497 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004498// VQSHL : Vector Saturating Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004499defm VQSHLsi : N2VShL_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls>;
4500defm VQSHLui : N2VShL_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu>;
4501
Bob Wilson5bafff32009-06-22 23:27:02 +00004502// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004503defm VQSHLsu : N2VShL_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004504
4505// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004506defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004507 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004508defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004509 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004510
4511// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004512defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004513 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004514
4515// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004516defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004517 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004518 "vqrshl", "s", int_arm_neon_vqrshifts>;
4519defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004520 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004521 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004522
4523// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004524defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004525 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004526defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004527 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004528
4529// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004530defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004531 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004532
4533// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004534defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
4535defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004536// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004537defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
4538defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004539
4540// VSLI : Vector Shift Left and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004541defm VSLI : N2VShInsL_QHSD<1, 1, 0b0101, 1, "vsli">;
4542
Bob Wilson5bafff32009-06-22 23:27:02 +00004543// VSRI : Vector Shift Right and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004544defm VSRI : N2VShInsR_QHSD<1, 1, 0b0100, 1, "vsri">;
Bob Wilson5bafff32009-06-22 23:27:02 +00004545
4546// Vector Absolute and Saturating Absolute.
4547
4548// VABS : Vector Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004549defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004550 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004551 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004552def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004553 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004554 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004555def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004556 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004557 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004558
4559// VQABS : Vector Saturating Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004560defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004561 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004562 int_arm_neon_vqabs>;
4563
4564// Vector Negate.
4565
Bob Wilsoncba270d2010-07-13 21:16:48 +00004566def vnegd : PatFrag<(ops node:$in),
4567 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
4568def vnegq : PatFrag<(ops node:$in),
4569 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004570
Evan Chengf81bf152009-11-23 21:57:23 +00004571class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004572 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$Vd), (ins DPR:$Vm),
4573 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
4574 [(set DPR:$Vd, (Ty (vnegd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004575class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004576 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$Vd), (ins QPR:$Vm),
4577 IIC_VSHLiQ, OpcodeStr, Dt, "$Vd, $Vm", "",
4578 [(set QPR:$Vd, (Ty (vnegq QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004579
Chris Lattner0a00ed92010-03-28 08:39:10 +00004580// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00004581def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
4582def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
4583def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
4584def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
4585def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
4586def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004587
4588// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004589def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004590 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VUNAD,
4591 "vneg", "f32", "$Vd, $Vm", "",
4592 [(set DPR:$Vd, (v2f32 (fneg DPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004593def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004594 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VUNAQ,
4595 "vneg", "f32", "$Vd, $Vm", "",
4596 [(set QPR:$Vd, (v4f32 (fneg QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004597
Bob Wilsoncba270d2010-07-13 21:16:48 +00004598def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
4599def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
4600def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
4601def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
4602def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
4603def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004604
4605// VQNEG : Vector Saturating Negate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004606defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004607 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004608 int_arm_neon_vqneg>;
4609
4610// Vector Bit Counting Operations.
4611
4612// VCLS : Vector Count Leading Sign Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004613defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004614 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004615 int_arm_neon_vcls>;
4616// VCLZ : Vector Count Leading Zeros
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004617defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004618 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00004619 int_arm_neon_vclz>;
4620// VCNT : Vector Count One Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004621def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004622 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004623 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00004624def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004625 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004626 v16i8, v16i8, int_arm_neon_vcnt>;
4627
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004628// Vector Swap
Johnny Chend8836042010-02-24 20:06:07 +00004629def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004630 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
4631 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004632def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004633 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
4634 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004635
Bob Wilson5bafff32009-06-22 23:27:02 +00004636// Vector Move Operations.
4637
4638// VMOV : Vector Move (Register)
Owen Anderson43967a92011-07-15 18:46:47 +00004639def : InstAlias<"vmov${p} $Vd, $Vm",
4640 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
4641def : InstAlias<"vmov${p} $Vd, $Vm",
4642 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004643
Bob Wilson5bafff32009-06-22 23:27:02 +00004644// VMOV : Vector Move (Immediate)
4645
Evan Cheng47006be2010-05-17 21:54:50 +00004646let isReMaterializable = 1 in {
Owen Andersonca6945e2010-12-01 00:28:25 +00004647def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004648 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004649 "vmov", "i8", "$Vd, $SIMM", "",
4650 [(set DPR:$Vd, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
4651def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004652 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004653 "vmov", "i8", "$Vd, $SIMM", "",
4654 [(set QPR:$Vd, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004655
Owen Andersonca6945e2010-12-01 00:28:25 +00004656def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004657 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004658 "vmov", "i16", "$Vd, $SIMM", "",
4659 [(set DPR:$Vd, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004660 let Inst{9} = SIMM{9};
Owen Andersona88ea032010-10-26 17:40:54 +00004661}
4662
Owen Andersonca6945e2010-12-01 00:28:25 +00004663def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004664 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004665 "vmov", "i16", "$Vd, $SIMM", "",
4666 [(set QPR:$Vd, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004667 let Inst{9} = SIMM{9};
4668}
Bob Wilson5bafff32009-06-22 23:27:02 +00004669
Owen Andersonca6945e2010-12-01 00:28:25 +00004670def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004671 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004672 "vmov", "i32", "$Vd, $SIMM", "",
4673 [(set DPR:$Vd, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004674 let Inst{11-8} = SIMM{11-8};
4675}
4676
Owen Andersonca6945e2010-12-01 00:28:25 +00004677def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004678 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004679 "vmov", "i32", "$Vd, $SIMM", "",
4680 [(set QPR:$Vd, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004681 let Inst{11-8} = SIMM{11-8};
4682}
Bob Wilson5bafff32009-06-22 23:27:02 +00004683
Owen Andersonca6945e2010-12-01 00:28:25 +00004684def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004685 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004686 "vmov", "i64", "$Vd, $SIMM", "",
4687 [(set DPR:$Vd, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
4688def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004689 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004690 "vmov", "i64", "$Vd, $SIMM", "",
4691 [(set QPR:$Vd, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Chengeaa192a2011-11-15 02:12:34 +00004692
4693def VMOVv2f32 : N1ModImm<1, 0b000, 0b1111, 0, 0, 0, 1, (outs DPR:$Vd),
4694 (ins nImmVMOVF32:$SIMM), IIC_VMOVImm,
4695 "vmov", "f32", "$Vd, $SIMM", "",
4696 [(set DPR:$Vd, (v2f32 (NEONvmovFPImm timm:$SIMM)))]>;
4697def VMOVv4f32 : N1ModImm<1, 0b000, 0b1111, 0, 1, 0, 1, (outs QPR:$Vd),
4698 (ins nImmVMOVF32:$SIMM), IIC_VMOVImm,
4699 "vmov", "f32", "$Vd, $SIMM", "",
4700 [(set QPR:$Vd, (v4f32 (NEONvmovFPImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00004701} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00004702
4703// VMOV : Vector Get Lane (move scalar to ARM core register)
4704
Johnny Chen131c4a52009-11-23 17:48:17 +00004705def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004706 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4707 IIC_VMOVSI, "vmov", "s8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004708 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
4709 imm:$lane))]> {
4710 let Inst{21} = lane{2};
4711 let Inst{6-5} = lane{1-0};
4712}
Johnny Chen131c4a52009-11-23 17:48:17 +00004713def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004714 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4715 IIC_VMOVSI, "vmov", "s16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004716 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
4717 imm:$lane))]> {
4718 let Inst{21} = lane{1};
4719 let Inst{6} = lane{0};
4720}
Johnny Chen131c4a52009-11-23 17:48:17 +00004721def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004722 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4723 IIC_VMOVSI, "vmov", "u8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004724 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
4725 imm:$lane))]> {
4726 let Inst{21} = lane{2};
4727 let Inst{6-5} = lane{1-0};
4728}
Johnny Chen131c4a52009-11-23 17:48:17 +00004729def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004730 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4731 IIC_VMOVSI, "vmov", "u16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004732 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
4733 imm:$lane))]> {
4734 let Inst{21} = lane{1};
4735 let Inst{6} = lane{0};
4736}
Johnny Chen131c4a52009-11-23 17:48:17 +00004737def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Jim Grosbach687656c2011-10-18 20:10:47 +00004738 (outs GPR:$R), (ins DPR:$V, VectorIndex32:$lane),
4739 IIC_VMOVSI, "vmov", "32", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004740 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
4741 imm:$lane))]> {
4742 let Inst{21} = lane{0};
4743}
Bob Wilson5bafff32009-06-22 23:27:02 +00004744// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
4745def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
4746 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004747 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004748 (SubReg_i8_lane imm:$lane))>;
4749def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
4750 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004751 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004752 (SubReg_i16_lane imm:$lane))>;
4753def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
4754 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004755 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004756 (SubReg_i8_lane imm:$lane))>;
4757def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
4758 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004759 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004760 (SubReg_i16_lane imm:$lane))>;
4761def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
4762 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004763 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004764 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00004765def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004766 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004767 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004768def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004769 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004770 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004771//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004772// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004773def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004774 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004775
4776
4777// VMOV : Vector Set Lane (move ARM core register to scalar)
4778
Owen Andersond2fbdb72010-10-27 21:28:09 +00004779let Constraints = "$src1 = $V" in {
4780def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004781 (ins DPR:$src1, GPR:$R, VectorIndex8:$lane),
4782 IIC_VMOVISL, "vmov", "8", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004783 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
4784 GPR:$R, imm:$lane))]> {
4785 let Inst{21} = lane{2};
4786 let Inst{6-5} = lane{1-0};
4787}
4788def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004789 (ins DPR:$src1, GPR:$R, VectorIndex16:$lane),
4790 IIC_VMOVISL, "vmov", "16", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004791 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
4792 GPR:$R, imm:$lane))]> {
4793 let Inst{21} = lane{1};
4794 let Inst{6} = lane{0};
4795}
4796def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004797 (ins DPR:$src1, GPR:$R, VectorIndex32:$lane),
4798 IIC_VMOVISL, "vmov", "32", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004799 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
4800 GPR:$R, imm:$lane))]> {
4801 let Inst{21} = lane{0};
4802}
Bob Wilson5bafff32009-06-22 23:27:02 +00004803}
4804def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004805 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004806 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004807 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004808 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004809 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004810def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004811 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004812 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004813 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004814 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004815 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004816def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004817 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004818 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004819 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004820 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004821 (DSubReg_i32_reg imm:$lane)))>;
4822
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00004823def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004824 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
4825 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004826def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004827 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
4828 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004829
4830//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004831// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004832def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004833 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004834
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004835def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004836 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00004837def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004838 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004839def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004840 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004841
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004842def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
4843 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4844def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
4845 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4846def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
4847 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4848
4849def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
4850 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
4851 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004852 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004853def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
4854 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
4855 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004856 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004857def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
4858 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
4859 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004860 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004861
Bob Wilson5bafff32009-06-22 23:27:02 +00004862// VDUP : Vector Duplicate (from ARM core register to all elements)
4863
Evan Chengf81bf152009-11-23 21:57:23 +00004864class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004865 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$V), (ins GPR:$R),
4866 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4867 [(set DPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004868class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004869 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$V), (ins GPR:$R),
4870 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4871 [(set QPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004872
Evan Chengf81bf152009-11-23 21:57:23 +00004873def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
4874def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
4875def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
4876def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
4877def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
4878def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004879
Jim Grosbach958108a2011-03-11 20:44:08 +00004880def : Pat<(v2f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32d GPR:$R)>;
4881def : Pat<(v4f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32q GPR:$R)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004882
4883// VDUP : Vector Duplicate Lane (from scalar to all elements)
4884
Johnny Chene4614f72010-03-25 17:01:27 +00004885class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004886 ValueType Ty, Operand IdxTy>
4887 : NVDupLane<op19_16, 0, (outs DPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4888 IIC_VMOVD, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004889 [(set DPR:$Vd, (Ty (NEONvduplane (Ty DPR:$Vm), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004890
Johnny Chene4614f72010-03-25 17:01:27 +00004891class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004892 ValueType ResTy, ValueType OpTy, Operand IdxTy>
4893 : NVDupLane<op19_16, 1, (outs QPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4894 IIC_VMOVQ, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004895 [(set QPR:$Vd, (ResTy (NEONvduplane (OpTy DPR:$Vm),
Jim Grosbach460a9052011-10-07 23:56:00 +00004896 VectorIndex32:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004897
Bob Wilson507df402009-10-21 02:15:46 +00004898// Inst{19-16} is partially specified depending on the element size.
4899
Jim Grosbach460a9052011-10-07 23:56:00 +00004900def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8, VectorIndex8> {
4901 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004902 let Inst{19-17} = lane{2-0};
4903}
Jim Grosbach460a9052011-10-07 23:56:00 +00004904def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16, VectorIndex16> {
4905 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004906 let Inst{19-18} = lane{1-0};
4907}
Jim Grosbach460a9052011-10-07 23:56:00 +00004908def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32, VectorIndex32> {
4909 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004910 let Inst{19} = lane{0};
4911}
Jim Grosbach460a9052011-10-07 23:56:00 +00004912def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8, VectorIndex8> {
4913 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004914 let Inst{19-17} = lane{2-0};
4915}
Jim Grosbach460a9052011-10-07 23:56:00 +00004916def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16, VectorIndex16> {
4917 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004918 let Inst{19-18} = lane{1-0};
4919}
Jim Grosbach460a9052011-10-07 23:56:00 +00004920def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32, VectorIndex32> {
4921 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004922 let Inst{19} = lane{0};
4923}
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004924
4925def : Pat<(v2f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4926 (VDUPLN32d DPR:$Vm, imm:$lane)>;
4927
4928def : Pat<(v4f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4929 (VDUPLN32q DPR:$Vm, imm:$lane)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004930
Bob Wilson0ce37102009-08-14 05:08:32 +00004931def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
4932 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
4933 (DSubReg_i8_reg imm:$lane))),
4934 (SubReg_i8_lane imm:$lane)))>;
4935def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
4936 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
4937 (DSubReg_i16_reg imm:$lane))),
4938 (SubReg_i16_lane imm:$lane)))>;
4939def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
4940 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
4941 (DSubReg_i32_reg imm:$lane))),
4942 (SubReg_i32_lane imm:$lane)))>;
4943def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004944 (v4f32 (VDUPLN32q (v2f32 (EXTRACT_SUBREG QPR:$src,
Bob Wilson0ce37102009-08-14 05:08:32 +00004945 (DSubReg_i32_reg imm:$lane))),
4946 (SubReg_i32_lane imm:$lane)))>;
4947
Jim Grosbach65dc3032010-10-06 21:16:16 +00004948def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004949 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00004950def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004951 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00004952
Bob Wilson5bafff32009-06-22 23:27:02 +00004953// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00004954defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00004955 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004956// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00004957defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
4958 "vqmovn", "s", int_arm_neon_vqmovns>;
4959defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
4960 "vqmovn", "u", int_arm_neon_vqmovnu>;
4961defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
4962 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004963// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004964defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
4965defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004966
4967// Vector Conversions.
4968
Johnny Chen9e088762010-03-17 17:52:21 +00004969// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00004970def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4971 v2i32, v2f32, fp_to_sint>;
4972def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4973 v2i32, v2f32, fp_to_uint>;
4974def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4975 v2f32, v2i32, sint_to_fp>;
4976def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4977 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00004978
Johnny Chen6c8648b2010-03-17 23:26:50 +00004979def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4980 v4i32, v4f32, fp_to_sint>;
4981def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4982 v4i32, v4f32, fp_to_uint>;
4983def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4984 v4f32, v4i32, sint_to_fp>;
4985def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4986 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004987
4988// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Owen Andersonb589be92011-11-15 19:55:00 +00004989let DecoderMethod = "DecodeVCVTD" in {
Evan Chengf81bf152009-11-23 21:57:23 +00004990def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004991 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004992def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004993 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004994def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004995 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004996def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004997 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
Owen Andersonb589be92011-11-15 19:55:00 +00004998}
Bob Wilson5bafff32009-06-22 23:27:02 +00004999
Owen Andersonb589be92011-11-15 19:55:00 +00005000let DecoderMethod = "DecodeVCVTQ" in {
Evan Chengf81bf152009-11-23 21:57:23 +00005001def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005002 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00005003def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005004 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00005005def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005006 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00005007def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00005008 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
Owen Andersonb589be92011-11-15 19:55:00 +00005009}
Bob Wilson5bafff32009-06-22 23:27:02 +00005010
Bob Wilson04063562010-12-15 22:14:12 +00005011// VCVT : Vector Convert Between Half-Precision and Single-Precision.
5012def VCVTf2h : N2VNInt<0b11, 0b11, 0b01, 0b10, 0b01100, 0, 0,
5013 IIC_VUNAQ, "vcvt", "f16.f32",
5014 v4i16, v4f32, int_arm_neon_vcvtfp2hf>,
5015 Requires<[HasNEON, HasFP16]>;
5016def VCVTh2f : N2VLInt<0b11, 0b11, 0b01, 0b10, 0b01110, 0, 0,
5017 IIC_VUNAQ, "vcvt", "f32.f16",
5018 v4f32, v4i16, int_arm_neon_vcvthf2fp>,
5019 Requires<[HasNEON, HasFP16]>;
5020
Bob Wilsond8e17572009-08-12 22:31:50 +00005021// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00005022
5023// VREV64 : Vector Reverse elements within 64-bit doublewords
5024
Evan Chengf81bf152009-11-23 21:57:23 +00005025class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005026 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$Vd),
5027 (ins DPR:$Vm), IIC_VMOVD,
5028 OpcodeStr, Dt, "$Vd, $Vm", "",
5029 [(set DPR:$Vd, (Ty (NEONvrev64 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00005030class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005031 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$Vd),
5032 (ins QPR:$Vm), IIC_VMOVQ,
5033 OpcodeStr, Dt, "$Vd, $Vm", "",
5034 [(set QPR:$Vd, (Ty (NEONvrev64 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005035
Evan Chengf81bf152009-11-23 21:57:23 +00005036def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
5037def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
5038def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00005039def : Pat<(v2f32 (NEONvrev64 (v2f32 DPR:$Vm))), (VREV64d32 DPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005040
Evan Chengf81bf152009-11-23 21:57:23 +00005041def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
5042def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
5043def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00005044def : Pat<(v4f32 (NEONvrev64 (v4f32 QPR:$Vm))), (VREV64q32 QPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005045
5046// VREV32 : Vector Reverse elements within 32-bit words
5047
Evan Chengf81bf152009-11-23 21:57:23 +00005048class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005049 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$Vd),
5050 (ins DPR:$Vm), IIC_VMOVD,
5051 OpcodeStr, Dt, "$Vd, $Vm", "",
5052 [(set DPR:$Vd, (Ty (NEONvrev32 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00005053class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005054 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$Vd),
5055 (ins QPR:$Vm), IIC_VMOVQ,
5056 OpcodeStr, Dt, "$Vd, $Vm", "",
5057 [(set QPR:$Vd, (Ty (NEONvrev32 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005058
Evan Chengf81bf152009-11-23 21:57:23 +00005059def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
5060def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005061
Evan Chengf81bf152009-11-23 21:57:23 +00005062def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
5063def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005064
5065// VREV16 : Vector Reverse elements within 16-bit halfwords
5066
Evan Chengf81bf152009-11-23 21:57:23 +00005067class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005068 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$Vd),
5069 (ins DPR:$Vm), IIC_VMOVD,
5070 OpcodeStr, Dt, "$Vd, $Vm", "",
5071 [(set DPR:$Vd, (Ty (NEONvrev16 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00005072class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00005073 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$Vd),
5074 (ins QPR:$Vm), IIC_VMOVQ,
5075 OpcodeStr, Dt, "$Vd, $Vm", "",
5076 [(set QPR:$Vd, (Ty (NEONvrev16 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005077
Evan Chengf81bf152009-11-23 21:57:23 +00005078def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
5079def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00005080
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005081// Other Vector Shuffles.
5082
Bob Wilson5e8b8332011-01-07 04:59:04 +00005083// Aligned extractions: really just dropping registers
5084
5085class AlignedVEXTq<ValueType DestTy, ValueType SrcTy, SDNodeXForm LaneCVT>
5086 : Pat<(DestTy (vector_extract_subvec (SrcTy QPR:$src), (i32 imm:$start))),
5087 (EXTRACT_SUBREG (SrcTy QPR:$src), (LaneCVT imm:$start))>;
5088
5089def : AlignedVEXTq<v8i8, v16i8, DSubReg_i8_reg>;
5090
5091def : AlignedVEXTq<v4i16, v8i16, DSubReg_i16_reg>;
5092
5093def : AlignedVEXTq<v2i32, v4i32, DSubReg_i32_reg>;
5094
5095def : AlignedVEXTq<v1i64, v2i64, DSubReg_f64_reg>;
5096
5097def : AlignedVEXTq<v2f32, v4f32, DSubReg_i32_reg>;
5098
5099
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005100// VEXT : Vector Extract
5101
Jim Grosbach587f5062011-12-02 23:34:39 +00005102class VEXTd<string OpcodeStr, string Dt, ValueType Ty, Operand immTy>
Owen Andersonaa545242010-11-21 06:47:06 +00005103 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$Vd),
Jim Grosbach587f5062011-12-02 23:34:39 +00005104 (ins DPR:$Vn, DPR:$Vm, immTy:$index), NVExtFrm,
Owen Andersonaa545242010-11-21 06:47:06 +00005105 IIC_VEXTD, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
5106 [(set DPR:$Vd, (Ty (NEONvext (Ty DPR:$Vn),
Jim Grosbach587f5062011-12-02 23:34:39 +00005107 (Ty DPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00005108 bits<4> index;
5109 let Inst{11-8} = index{3-0};
5110}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00005111
Jim Grosbach587f5062011-12-02 23:34:39 +00005112class VEXTq<string OpcodeStr, string Dt, ValueType Ty, Operand immTy>
Owen Andersonaa545242010-11-21 06:47:06 +00005113 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$Vd),
Jim Grosbache40ab242011-12-02 22:57:57 +00005114 (ins QPR:$Vn, QPR:$Vm, imm0_15:$index), NVExtFrm,
Owen Andersonaa545242010-11-21 06:47:06 +00005115 IIC_VEXTQ, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
5116 [(set QPR:$Vd, (Ty (NEONvext (Ty QPR:$Vn),
Jim Grosbach587f5062011-12-02 23:34:39 +00005117 (Ty QPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00005118 bits<4> index;
5119 let Inst{11-8} = index{3-0};
5120}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00005121
Jim Grosbach587f5062011-12-02 23:34:39 +00005122def VEXTd8 : VEXTd<"vext", "8", v8i8, imm0_7> {
Owen Anderson7a258252010-11-03 18:16:27 +00005123 let Inst{11-8} = index{3-0};
5124}
Jim Grosbach587f5062011-12-02 23:34:39 +00005125def VEXTd16 : VEXTd<"vext", "16", v4i16, imm0_3> {
Owen Anderson7a258252010-11-03 18:16:27 +00005126 let Inst{11-9} = index{2-0};
5127 let Inst{8} = 0b0;
5128}
Jim Grosbach587f5062011-12-02 23:34:39 +00005129def VEXTd32 : VEXTd<"vext", "32", v2i32, imm0_1> {
Owen Anderson7a258252010-11-03 18:16:27 +00005130 let Inst{11-10} = index{1-0};
5131 let Inst{9-8} = 0b00;
5132}
Owen Anderson167eb1f2011-07-15 17:48:05 +00005133def : Pat<(v2f32 (NEONvext (v2f32 DPR:$Vn),
5134 (v2f32 DPR:$Vm),
5135 (i32 imm:$index))),
5136 (VEXTd32 DPR:$Vn, DPR:$Vm, imm:$index)>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00005137
Jim Grosbach587f5062011-12-02 23:34:39 +00005138def VEXTq8 : VEXTq<"vext", "8", v16i8, imm0_15> {
Owen Anderson7a258252010-11-03 18:16:27 +00005139 let Inst{11-8} = index{3-0};
5140}
Jim Grosbach587f5062011-12-02 23:34:39 +00005141def VEXTq16 : VEXTq<"vext", "16", v8i16, imm0_7> {
Owen Anderson7a258252010-11-03 18:16:27 +00005142 let Inst{11-9} = index{2-0};
5143 let Inst{8} = 0b0;
5144}
Jim Grosbach587f5062011-12-02 23:34:39 +00005145def VEXTq32 : VEXTq<"vext", "32", v4i32, imm0_3> {
Owen Anderson7a258252010-11-03 18:16:27 +00005146 let Inst{11-10} = index{1-0};
5147 let Inst{9-8} = 0b00;
5148}
Jim Grosbach8759c3f2011-12-08 22:19:04 +00005149def VEXTq64 : VEXTq<"vext", "64", v2i64, imm0_1> {
Jim Grosbach587f5062011-12-02 23:34:39 +00005150 let Inst{11} = index{0};
5151 let Inst{10-8} = 0b000;
5152}
Owen Anderson167eb1f2011-07-15 17:48:05 +00005153def : Pat<(v4f32 (NEONvext (v4f32 QPR:$Vn),
5154 (v4f32 QPR:$Vm),
5155 (i32 imm:$index))),
5156 (VEXTq32 QPR:$Vn, QPR:$Vm, imm:$index)>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00005157
Bob Wilson64efd902009-08-08 05:53:00 +00005158// VTRN : Vector Transpose
5159
Evan Chengf81bf152009-11-23 21:57:23 +00005160def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
5161def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
5162def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005163
Evan Chengf81bf152009-11-23 21:57:23 +00005164def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
5165def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
5166def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005167
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005168// VUZP : Vector Unzip (Deinterleave)
5169
Evan Chengf81bf152009-11-23 21:57:23 +00005170def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
5171def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
5172def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005173
Evan Chengf81bf152009-11-23 21:57:23 +00005174def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
5175def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
5176def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005177
5178// VZIP : Vector Zip (Interleave)
5179
Evan Chengf81bf152009-11-23 21:57:23 +00005180def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
5181def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
5182def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00005183
Evan Chengf81bf152009-11-23 21:57:23 +00005184def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
5185def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
5186def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00005187
Bob Wilson114a2662009-08-12 20:51:55 +00005188// Vector Table Lookup and Table Extension.
5189
5190// VTBL : Vector Table Lookup
Owen Anderson8d7d2e12011-08-09 20:55:18 +00005191let DecoderMethod = "DecodeTBLInstruction" in {
Bob Wilson114a2662009-08-12 20:51:55 +00005192def VTBL1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005193 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
Jim Grosbach862019c2011-10-18 23:02:30 +00005194 (ins VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
5195 "vtbl", "8", "$Vd, $Vn, $Vm", "",
5196 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005197let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00005198def VTBL2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005199 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
Jim Grosbach60d99a52011-12-15 22:27:11 +00005200 (ins VecListTwoD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB2,
5201 "vtbl", "8", "$Vd, $Vn, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005202def VTBL3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005203 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
Jim Grosbach60d99a52011-12-15 22:27:11 +00005204 (ins VecListThreeD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB3,
5205 "vtbl", "8", "$Vd, $Vn, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005206def VTBL4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005207 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
Jim Grosbach60d99a52011-12-15 22:27:11 +00005208 (ins VecListFourD:$Vn, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00005209 NVTBLFrm, IIC_VTB4,
Jim Grosbach60d99a52011-12-15 22:27:11 +00005210 "vtbl", "8", "$Vd, $Vn, $Vm", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005211} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00005212
Bob Wilsonbd916c52010-09-13 23:55:10 +00005213def VTBL2Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005214 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005215def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005216 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005217def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00005218 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005219
Bob Wilson114a2662009-08-12 20:51:55 +00005220// VTBX : Vector Table Extension
5221def VTBX1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005222 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
Jim Grosbachd0b61472011-10-20 14:48:50 +00005223 (ins DPR:$orig, VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
5224 "vtbx", "8", "$Vd, $Vn, $Vm", "$orig = $Vd",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005225 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
Jim Grosbachd0b61472011-10-20 14:48:50 +00005226 DPR:$orig, VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005227let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00005228def VTBX2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005229 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
Jim Grosbach60d99a52011-12-15 22:27:11 +00005230 (ins DPR:$orig, VecListTwoD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
5231 "vtbx", "8", "$Vd, $Vn, $Vm", "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005232def VTBX3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005233 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
Jim Grosbach60d99a52011-12-15 22:27:11 +00005234 (ins DPR:$orig, VecListThreeD:$Vn, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00005235 NVTBLFrm, IIC_VTBX3,
Jim Grosbach60d99a52011-12-15 22:27:11 +00005236 "vtbx", "8", "$Vd, $Vn, $Vm",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005237 "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00005238def VTBX4
Jim Grosbach60d99a52011-12-15 22:27:11 +00005239 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd),
5240 (ins DPR:$orig, VecListFourD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
5241 "vtbx", "8", "$Vd, $Vn, $Vm",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00005242 "$orig = $Vd", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00005243} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00005244
Bob Wilsonbd916c52010-09-13 23:55:10 +00005245def VTBX2Pseudo
5246 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005247 IIC_VTBX2, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005248def VTBX3Pseudo
5249 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005250 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00005251def VTBX4Pseudo
5252 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00005253 IIC_VTBX4, "$orig = $dst", []>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00005254} // DecoderMethod = "DecodeTBLInstruction"
Bob Wilsonbd916c52010-09-13 23:55:10 +00005255
Bob Wilson5bafff32009-06-22 23:27:02 +00005256//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00005257// NEON instructions for single-precision FP math
5258//===----------------------------------------------------------------------===//
5259
Bob Wilson0e6d5402010-12-13 23:02:31 +00005260class N2VSPat<SDNode OpNode, NeonI Inst>
5261 : NEONFPPat<(f32 (OpNode SPR:$a)),
Bob Wilson1e6f5962010-12-13 21:58:05 +00005262 (EXTRACT_SUBREG
Bob Wilson4711d5c2010-12-13 23:02:37 +00005263 (v2f32 (COPY_TO_REGCLASS (Inst
5264 (INSERT_SUBREG
Bob Wilson0e6d5402010-12-13 23:02:31 +00005265 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5266 SPR:$a, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005267
5268class N3VSPat<SDNode OpNode, NeonI Inst>
5269 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Bob Wilson4711d5c2010-12-13 23:02:37 +00005270 (EXTRACT_SUBREG
5271 (v2f32 (COPY_TO_REGCLASS (Inst
5272 (INSERT_SUBREG
5273 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5274 SPR:$a, ssub_0),
5275 (INSERT_SUBREG
5276 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5277 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005278
5279class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
5280 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
Bob Wilson4711d5c2010-12-13 23:02:37 +00005281 (EXTRACT_SUBREG
5282 (v2f32 (COPY_TO_REGCLASS (Inst
5283 (INSERT_SUBREG
5284 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5285 SPR:$acc, ssub_0),
5286 (INSERT_SUBREG
5287 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5288 SPR:$a, ssub_0),
5289 (INSERT_SUBREG
5290 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
5291 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00005292
Bob Wilson4711d5c2010-12-13 23:02:37 +00005293def : N3VSPat<fadd, VADDfd>;
5294def : N3VSPat<fsub, VSUBfd>;
5295def : N3VSPat<fmul, VMULfd>;
5296def : N3VSMulOpPat<fmul, fadd, VMLAfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00005297 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005298def : N3VSMulOpPat<fmul, fsub, VMLSfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00005299 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005300def : N2VSPat<fabs, VABSfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005301def : N2VSPat<fneg, VNEGfd>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005302def : N3VSPat<NEONfmax, VMAXfd>;
5303def : N3VSPat<NEONfmin, VMINfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005304def : N2VSPat<arm_ftosi, VCVTf2sd>;
5305def : N2VSPat<arm_ftoui, VCVTf2ud>;
5306def : N2VSPat<arm_sitof, VCVTs2fd>;
5307def : N2VSPat<arm_uitof, VCVTu2fd>;
David Goodwin338268c2009-08-10 22:17:39 +00005308
Evan Cheng1d2426c2009-08-07 19:30:41 +00005309//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00005310// Non-Instruction Patterns
5311//===----------------------------------------------------------------------===//
5312
5313// bit_convert
5314def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
5315def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
5316def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
5317def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
5318def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
5319def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
5320def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
5321def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
5322def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
5323def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
5324def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
5325def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
5326def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
5327def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
5328def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
5329def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
5330def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
5331def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
5332def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
5333def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
5334def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
5335def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
5336def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
5337def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
5338def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
5339def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
5340def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
5341def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
5342def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
5343def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
5344
5345def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
5346def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
5347def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
5348def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
5349def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
5350def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
5351def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
5352def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
5353def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
5354def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
5355def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
5356def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
5357def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
5358def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
5359def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
5360def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
5361def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
5362def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
5363def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
5364def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
5365def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
5366def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
5367def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
5368def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
5369def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
5370def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
5371def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
5372def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
5373def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
5374def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;
Jim Grosbachef448762011-11-14 23:11:19 +00005375
5376
5377//===----------------------------------------------------------------------===//
5378// Assembler aliases
5379//
Jim Grosbach485d8bf2011-12-13 20:08:32 +00005380
Jim Grosbach21d7fb82011-12-09 23:34:09 +00005381def : VFP2InstAlias<"fmdhr${p} $Dd, $Rn",
5382 (VSETLNi32 DPR:$Dd, GPR:$Rn, 1, pred:$p)>;
5383def : VFP2InstAlias<"fmdlr${p} $Dd, $Rn",
5384 (VSETLNi32 DPR:$Dd, GPR:$Rn, 0, pred:$p)>;
5385
Jim Grosbachef448762011-11-14 23:11:19 +00005386
Jim Grosbachd9004412011-12-07 22:52:54 +00005387// VADD two-operand aliases.
5388def : NEONInstAlias<"vadd${p}.i8 $Vdn, $Vm",
5389 (VADDv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5390def : NEONInstAlias<"vadd${p}.i16 $Vdn, $Vm",
5391 (VADDv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5392def : NEONInstAlias<"vadd${p}.i32 $Vdn, $Vm",
5393 (VADDv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5394def : NEONInstAlias<"vadd${p}.i64 $Vdn, $Vm",
5395 (VADDv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5396
5397def : NEONInstAlias<"vadd${p}.i8 $Vdn, $Vm",
5398 (VADDv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5399def : NEONInstAlias<"vadd${p}.i16 $Vdn, $Vm",
5400 (VADDv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5401def : NEONInstAlias<"vadd${p}.i32 $Vdn, $Vm",
5402 (VADDv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5403def : NEONInstAlias<"vadd${p}.i64 $Vdn, $Vm",
5404 (VADDv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5405
5406def : NEONInstAlias<"vadd${p}.f32 $Vdn, $Vm",
5407 (VADDfd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5408def : NEONInstAlias<"vadd${p}.f32 $Vdn, $Vm",
5409 (VADDfq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5410
Jim Grosbach12031342011-12-08 20:56:26 +00005411// VSUB two-operand aliases.
5412def : NEONInstAlias<"vsub${p}.i8 $Vdn, $Vm",
5413 (VSUBv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5414def : NEONInstAlias<"vsub${p}.i16 $Vdn, $Vm",
5415 (VSUBv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5416def : NEONInstAlias<"vsub${p}.i32 $Vdn, $Vm",
5417 (VSUBv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5418def : NEONInstAlias<"vsub${p}.i64 $Vdn, $Vm",
5419 (VSUBv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5420
5421def : NEONInstAlias<"vsub${p}.i8 $Vdn, $Vm",
5422 (VSUBv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5423def : NEONInstAlias<"vsub${p}.i16 $Vdn, $Vm",
5424 (VSUBv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5425def : NEONInstAlias<"vsub${p}.i32 $Vdn, $Vm",
5426 (VSUBv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5427def : NEONInstAlias<"vsub${p}.i64 $Vdn, $Vm",
5428 (VSUBv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5429
5430def : NEONInstAlias<"vsub${p}.f32 $Vdn, $Vm",
5431 (VSUBfd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5432def : NEONInstAlias<"vsub${p}.f32 $Vdn, $Vm",
5433 (VSUBfq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5434
Jim Grosbach30a264e2011-12-07 23:01:10 +00005435// VADDW two-operand aliases.
5436def : NEONInstAlias<"vaddw${p}.s8 $Vdn, $Vm",
5437 (VADDWsv8i16 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5438def : NEONInstAlias<"vaddw${p}.s16 $Vdn, $Vm",
5439 (VADDWsv4i32 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5440def : NEONInstAlias<"vaddw${p}.s32 $Vdn, $Vm",
5441 (VADDWsv2i64 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5442def : NEONInstAlias<"vaddw${p}.u8 $Vdn, $Vm",
5443 (VADDWuv8i16 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5444def : NEONInstAlias<"vaddw${p}.u16 $Vdn, $Vm",
5445 (VADDWuv4i32 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5446def : NEONInstAlias<"vaddw${p}.u32 $Vdn, $Vm",
5447 (VADDWuv2i64 QPR:$Vdn, QPR:$Vdn, DPR:$Vm, pred:$p)>;
5448
Jim Grosbach43329832011-12-09 21:46:04 +00005449// VAND/VBIC/VEOR/VORR accept but do not require a type suffix.
Jim Grosbachef448762011-11-14 23:11:19 +00005450defm : VFPDTAnyInstAlias<"vand${p}", "$Vd, $Vn, $Vm",
5451 (VANDd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
5452defm : VFPDTAnyInstAlias<"vand${p}", "$Vd, $Vn, $Vm",
5453 (VANDq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbach43329832011-12-09 21:46:04 +00005454defm : VFPDTAnyInstAlias<"vbic${p}", "$Vd, $Vn, $Vm",
5455 (VBICd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
5456defm : VFPDTAnyInstAlias<"vbic${p}", "$Vd, $Vn, $Vm",
5457 (VBICq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbachef448762011-11-14 23:11:19 +00005458defm : VFPDTAnyInstAlias<"veor${p}", "$Vd, $Vn, $Vm",
5459 (VEORd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
5460defm : VFPDTAnyInstAlias<"veor${p}", "$Vd, $Vn, $Vm",
5461 (VEORq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
5462defm : VFPDTAnyInstAlias<"vorr${p}", "$Vd, $Vn, $Vm",
5463 (VORRd DPR:$Vd, DPR:$Vn, DPR:$Vm, pred:$p)>;
5464defm : VFPDTAnyInstAlias<"vorr${p}", "$Vd, $Vn, $Vm",
5465 (VORRq QPR:$Vd, QPR:$Vn, QPR:$Vm, pred:$p)>;
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005466// ... two-operand aliases
5467def : NEONInstAlias<"vand${p} $Vdn, $Vm",
5468 (VANDd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5469def : NEONInstAlias<"vand${p} $Vdn, $Vm",
5470 (VANDq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbach43329832011-12-09 21:46:04 +00005471def : NEONInstAlias<"vbic${p} $Vdn, $Vm",
5472 (VBICd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5473def : NEONInstAlias<"vbic${p} $Vdn, $Vm",
5474 (VBICq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005475def : NEONInstAlias<"veor${p} $Vdn, $Vm",
5476 (VEORd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5477def : NEONInstAlias<"veor${p} $Vdn, $Vm",
5478 (VEORq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbach517a0132011-12-08 01:02:26 +00005479def : NEONInstAlias<"vorr${p} $Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005480 (VORRd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
Jim Grosbach517a0132011-12-08 01:02:26 +00005481def : NEONInstAlias<"vorr${p} $Vdn, $Vm",
Jim Grosbach9fa0a742011-12-07 23:08:12 +00005482 (VORRq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5483
5484defm : VFPDTAnyInstAlias<"vand${p}", "$Vdn, $Vm",
5485 (VANDd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5486defm : VFPDTAnyInstAlias<"vand${p}", "$Vdn, $Vm",
5487 (VANDq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5488defm : VFPDTAnyInstAlias<"veor${p}", "$Vdn, $Vm",
5489 (VEORd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5490defm : VFPDTAnyInstAlias<"veor${p}", "$Vdn, $Vm",
5491 (VEORq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5492defm : VFPDTAnyInstAlias<"vorr${p}", "$Vdn, $Vm",
5493 (VORRd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5494defm : VFPDTAnyInstAlias<"vorr${p}", "$Vdn, $Vm",
5495 (VORRq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
Jim Grosbache052b9a2011-11-14 23:32:59 +00005496
Jim Grosbach253ef7a2011-12-05 20:29:59 +00005497// VMUL two-operand aliases.
Jim Grosbach1c2c8a92011-12-08 20:42:35 +00005498def : NEONInstAlias<"vmul${p}.p8 $Qdn, $Qm",
5499 (VMULpq QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5500def : NEONInstAlias<"vmul${p}.i8 $Qdn, $Qm",
5501 (VMULv16i8 QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5502def : NEONInstAlias<"vmul${p}.i16 $Qdn, $Qm",
5503 (VMULv8i16 QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5504def : NEONInstAlias<"vmul${p}.i32 $Qdn, $Qm",
5505 (VMULv4i32 QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5506
5507def : NEONInstAlias<"vmul${p}.p8 $Ddn, $Dm",
5508 (VMULpd DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5509def : NEONInstAlias<"vmul${p}.i8 $Ddn, $Dm",
5510 (VMULv8i8 DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5511def : NEONInstAlias<"vmul${p}.i16 $Ddn, $Dm",
5512 (VMULv4i16 DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5513def : NEONInstAlias<"vmul${p}.i32 $Ddn, $Dm",
5514 (VMULv2i32 DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5515
Jim Grosbach2b8810c2011-12-08 00:59:47 +00005516def : NEONInstAlias<"vmul${p}.f32 $Qdn, $Qm",
5517 (VMULfq QPR:$Qdn, QPR:$Qdn, QPR:$Qm, pred:$p)>;
5518def : NEONInstAlias<"vmul${p}.f32 $Ddn, $Dm",
5519 (VMULfd DPR:$Ddn, DPR:$Ddn, DPR:$Dm, pred:$p)>;
5520
Jim Grosbach253ef7a2011-12-05 20:29:59 +00005521def : NEONInstAlias<"vmul${p}.i16 $Ddn, $Dm$lane",
5522 (VMULslv4i16 DPR:$Ddn, DPR:$Ddn, DPR_8:$Dm,
5523 VectorIndex16:$lane, pred:$p)>;
5524def : NEONInstAlias<"vmul${p}.i16 $Qdn, $Dm$lane",
5525 (VMULslv8i16 QPR:$Qdn, QPR:$Qdn, DPR_8:$Dm,
5526 VectorIndex16:$lane, pred:$p)>;
Jim Grosbach253ef7a2011-12-05 20:29:59 +00005527
5528def : NEONInstAlias<"vmul${p}.i32 $Ddn, $Dm$lane",
5529 (VMULslv2i32 DPR:$Ddn, DPR:$Ddn, DPR_VFP2:$Dm,
5530 VectorIndex32:$lane, pred:$p)>;
5531def : NEONInstAlias<"vmul${p}.i32 $Qdn, $Dm$lane",
5532 (VMULslv4i32 QPR:$Qdn, QPR:$Qdn, DPR_VFP2:$Dm,
5533 VectorIndex32:$lane, pred:$p)>;
Jim Grosbach253ef7a2011-12-05 20:29:59 +00005534
5535def : NEONInstAlias<"vmul${p}.f32 $Ddn, $Dm$lane",
5536 (VMULslfd DPR:$Ddn, DPR:$Ddn, DPR_VFP2:$Dm,
5537 VectorIndex32:$lane, pred:$p)>;
5538def : NEONInstAlias<"vmul${p}.f32 $Qdn, $Dm$lane",
5539 (VMULslfq QPR:$Qdn, QPR:$Qdn, DPR_VFP2:$Dm,
5540 VectorIndex32:$lane, pred:$p)>;
5541
Jim Grosbach9e7b42a2011-12-08 20:49:43 +00005542// VQADD (register) two-operand aliases.
5543def : NEONInstAlias<"vqadd${p}.s8 $Vdn, $Vm",
5544 (VQADDsv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5545def : NEONInstAlias<"vqadd${p}.s16 $Vdn, $Vm",
5546 (VQADDsv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5547def : NEONInstAlias<"vqadd${p}.s32 $Vdn, $Vm",
5548 (VQADDsv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5549def : NEONInstAlias<"vqadd${p}.s64 $Vdn, $Vm",
5550 (VQADDsv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5551def : NEONInstAlias<"vqadd${p}.u8 $Vdn, $Vm",
5552 (VQADDuv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5553def : NEONInstAlias<"vqadd${p}.u16 $Vdn, $Vm",
5554 (VQADDuv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5555def : NEONInstAlias<"vqadd${p}.u32 $Vdn, $Vm",
5556 (VQADDuv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5557def : NEONInstAlias<"vqadd${p}.u64 $Vdn, $Vm",
5558 (VQADDuv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5559
5560def : NEONInstAlias<"vqadd${p}.s8 $Vdn, $Vm",
5561 (VQADDsv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5562def : NEONInstAlias<"vqadd${p}.s16 $Vdn, $Vm",
5563 (VQADDsv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5564def : NEONInstAlias<"vqadd${p}.s32 $Vdn, $Vm",
5565 (VQADDsv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5566def : NEONInstAlias<"vqadd${p}.s64 $Vdn, $Vm",
5567 (VQADDsv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5568def : NEONInstAlias<"vqadd${p}.u8 $Vdn, $Vm",
5569 (VQADDuv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5570def : NEONInstAlias<"vqadd${p}.u16 $Vdn, $Vm",
5571 (VQADDuv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5572def : NEONInstAlias<"vqadd${p}.u32 $Vdn, $Vm",
5573 (VQADDuv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5574def : NEONInstAlias<"vqadd${p}.u64 $Vdn, $Vm",
5575 (VQADDuv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5576
Jim Grosbach730fe6c2011-12-08 01:30:04 +00005577// VSHL (immediate) two-operand aliases.
5578def : NEONInstAlias<"vshl${p}.i8 $Vdn, $imm",
5579 (VSHLiv8i8 DPR:$Vdn, DPR:$Vdn, imm0_7:$imm, pred:$p)>;
5580def : NEONInstAlias<"vshl${p}.i16 $Vdn, $imm",
5581 (VSHLiv4i16 DPR:$Vdn, DPR:$Vdn, imm0_15:$imm, pred:$p)>;
5582def : NEONInstAlias<"vshl${p}.i32 $Vdn, $imm",
5583 (VSHLiv2i32 DPR:$Vdn, DPR:$Vdn, imm0_31:$imm, pred:$p)>;
5584def : NEONInstAlias<"vshl${p}.i64 $Vdn, $imm",
5585 (VSHLiv1i64 DPR:$Vdn, DPR:$Vdn, imm0_63:$imm, pred:$p)>;
5586
5587def : NEONInstAlias<"vshl${p}.i8 $Vdn, $imm",
5588 (VSHLiv16i8 QPR:$Vdn, QPR:$Vdn, imm0_7:$imm, pred:$p)>;
5589def : NEONInstAlias<"vshl${p}.i16 $Vdn, $imm",
5590 (VSHLiv8i16 QPR:$Vdn, QPR:$Vdn, imm0_15:$imm, pred:$p)>;
5591def : NEONInstAlias<"vshl${p}.i32 $Vdn, $imm",
5592 (VSHLiv4i32 QPR:$Vdn, QPR:$Vdn, imm0_31:$imm, pred:$p)>;
5593def : NEONInstAlias<"vshl${p}.i64 $Vdn, $imm",
5594 (VSHLiv2i64 QPR:$Vdn, QPR:$Vdn, imm0_63:$imm, pred:$p)>;
5595
Jim Grosbachff4cbb42011-12-08 01:12:35 +00005596// VSHL (register) two-operand aliases.
5597def : NEONInstAlias<"vshl${p}.s8 $Vdn, $Vm",
5598 (VSHLsv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5599def : NEONInstAlias<"vshl${p}.s16 $Vdn, $Vm",
5600 (VSHLsv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5601def : NEONInstAlias<"vshl${p}.s32 $Vdn, $Vm",
5602 (VSHLsv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5603def : NEONInstAlias<"vshl${p}.s64 $Vdn, $Vm",
5604 (VSHLsv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5605def : NEONInstAlias<"vshl${p}.u8 $Vdn, $Vm",
5606 (VSHLuv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5607def : NEONInstAlias<"vshl${p}.u16 $Vdn, $Vm",
5608 (VSHLuv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5609def : NEONInstAlias<"vshl${p}.u32 $Vdn, $Vm",
5610 (VSHLuv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5611def : NEONInstAlias<"vshl${p}.u64 $Vdn, $Vm",
5612 (VSHLuv1i64 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5613
5614def : NEONInstAlias<"vshl${p}.s8 $Vdn, $Vm",
5615 (VSHLsv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5616def : NEONInstAlias<"vshl${p}.s16 $Vdn, $Vm",
5617 (VSHLsv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5618def : NEONInstAlias<"vshl${p}.s32 $Vdn, $Vm",
5619 (VSHLsv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5620def : NEONInstAlias<"vshl${p}.s64 $Vdn, $Vm",
5621 (VSHLsv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5622def : NEONInstAlias<"vshl${p}.u8 $Vdn, $Vm",
5623 (VSHLuv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5624def : NEONInstAlias<"vshl${p}.u16 $Vdn, $Vm",
5625 (VSHLuv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5626def : NEONInstAlias<"vshl${p}.u32 $Vdn, $Vm",
5627 (VSHLuv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5628def : NEONInstAlias<"vshl${p}.u64 $Vdn, $Vm",
5629 (VSHLuv2i64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5630
Jim Grosbach6b044c22011-12-08 22:06:06 +00005631// VSHL (immediate) two-operand aliases.
5632def : NEONInstAlias<"vshr${p}.s8 $Vdn, $imm",
5633 (VSHRsv8i8 DPR:$Vdn, DPR:$Vdn, shr_imm8:$imm, pred:$p)>;
5634def : NEONInstAlias<"vshr${p}.s16 $Vdn, $imm",
5635 (VSHRsv4i16 DPR:$Vdn, DPR:$Vdn, shr_imm16:$imm, pred:$p)>;
5636def : NEONInstAlias<"vshr${p}.s32 $Vdn, $imm",
5637 (VSHRsv2i32 DPR:$Vdn, DPR:$Vdn, shr_imm32:$imm, pred:$p)>;
5638def : NEONInstAlias<"vshr${p}.s64 $Vdn, $imm",
5639 (VSHRsv1i64 DPR:$Vdn, DPR:$Vdn, shr_imm64:$imm, pred:$p)>;
5640
5641def : NEONInstAlias<"vshr${p}.s8 $Vdn, $imm",
5642 (VSHRsv16i8 QPR:$Vdn, QPR:$Vdn, shr_imm8:$imm, pred:$p)>;
5643def : NEONInstAlias<"vshr${p}.s16 $Vdn, $imm",
5644 (VSHRsv8i16 QPR:$Vdn, QPR:$Vdn, shr_imm16:$imm, pred:$p)>;
5645def : NEONInstAlias<"vshr${p}.s32 $Vdn, $imm",
5646 (VSHRsv4i32 QPR:$Vdn, QPR:$Vdn, shr_imm32:$imm, pred:$p)>;
5647def : NEONInstAlias<"vshr${p}.s64 $Vdn, $imm",
5648 (VSHRsv2i64 QPR:$Vdn, QPR:$Vdn, shr_imm64:$imm, pred:$p)>;
5649
5650def : NEONInstAlias<"vshr${p}.u8 $Vdn, $imm",
5651 (VSHRuv8i8 DPR:$Vdn, DPR:$Vdn, shr_imm8:$imm, pred:$p)>;
5652def : NEONInstAlias<"vshr${p}.u16 $Vdn, $imm",
5653 (VSHRuv4i16 DPR:$Vdn, DPR:$Vdn, shr_imm16:$imm, pred:$p)>;
5654def : NEONInstAlias<"vshr${p}.u32 $Vdn, $imm",
5655 (VSHRuv2i32 DPR:$Vdn, DPR:$Vdn, shr_imm32:$imm, pred:$p)>;
5656def : NEONInstAlias<"vshr${p}.u64 $Vdn, $imm",
5657 (VSHRuv1i64 DPR:$Vdn, DPR:$Vdn, shr_imm64:$imm, pred:$p)>;
5658
5659def : NEONInstAlias<"vshr${p}.u8 $Vdn, $imm",
5660 (VSHRuv16i8 QPR:$Vdn, QPR:$Vdn, shr_imm8:$imm, pred:$p)>;
5661def : NEONInstAlias<"vshr${p}.u16 $Vdn, $imm",
5662 (VSHRuv8i16 QPR:$Vdn, QPR:$Vdn, shr_imm16:$imm, pred:$p)>;
5663def : NEONInstAlias<"vshr${p}.u32 $Vdn, $imm",
5664 (VSHRuv4i32 QPR:$Vdn, QPR:$Vdn, shr_imm32:$imm, pred:$p)>;
5665def : NEONInstAlias<"vshr${p}.u64 $Vdn, $imm",
5666 (VSHRuv2i64 QPR:$Vdn, QPR:$Vdn, shr_imm64:$imm, pred:$p)>;
5667
Jim Grosbach872eedb2011-12-02 22:01:52 +00005668// VLD1 single-lane pseudo-instructions. These need special handling for
5669// the lane index that an InstAlias can't handle, so we use these instead.
Jim Grosbachdad2f8e2011-12-02 18:52:30 +00005670defm VLD1LNdAsm : NEONDT8AsmPseudoInst<"vld1${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005671 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbachdad2f8e2011-12-02 18:52:30 +00005672defm VLD1LNdAsm : NEONDT16AsmPseudoInst<"vld1${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005673 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbachdad2f8e2011-12-02 18:52:30 +00005674defm VLD1LNdAsm : NEONDT32AsmPseudoInst<"vld1${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005675 (ins VecListOneDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach872eedb2011-12-02 22:01:52 +00005676
5677defm VLD1LNdWB_fixed_Asm : NEONDT8AsmPseudoInst<"vld1${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005678 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach872eedb2011-12-02 22:01:52 +00005679defm VLD1LNdWB_fixed_Asm : NEONDT16AsmPseudoInst<"vld1${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005680 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach872eedb2011-12-02 22:01:52 +00005681defm VLD1LNdWB_fixed_Asm : NEONDT32AsmPseudoInst<"vld1${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005682 (ins VecListOneDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach872eedb2011-12-02 22:01:52 +00005683defm VLD1LNdWB_register_Asm :
5684 NEONDT8AsmPseudoInst<"vld1${p}", "$list, $addr, $Rm",
5685 (ins VecListOneDByteIndexed:$list, addrmode6:$addr,
5686 rGPR:$Rm, pred:$p)>;
5687defm VLD1LNdWB_register_Asm :
5688 NEONDT16AsmPseudoInst<"vld1${p}", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005689 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr,
Jim Grosbach872eedb2011-12-02 22:01:52 +00005690 rGPR:$Rm, pred:$p)>;
5691defm VLD1LNdWB_register_Asm :
5692 NEONDT32AsmPseudoInst<"vld1${p}", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005693 (ins VecListOneDWordIndexed:$list, addrmode6:$addr,
Jim Grosbach872eedb2011-12-02 22:01:52 +00005694 rGPR:$Rm, pred:$p)>;
Jim Grosbach84defb52011-12-02 22:34:51 +00005695
5696
5697// VST1 single-lane pseudo-instructions. These need special handling for
5698// the lane index that an InstAlias can't handle, so we use these instead.
5699defm VST1LNdAsm : NEONDT8AsmPseudoInst<"vst1${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005700 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach84defb52011-12-02 22:34:51 +00005701defm VST1LNdAsm : NEONDT16AsmPseudoInst<"vst1${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005702 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach84defb52011-12-02 22:34:51 +00005703defm VST1LNdAsm : NEONDT32AsmPseudoInst<"vst1${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005704 (ins VecListOneDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach84defb52011-12-02 22:34:51 +00005705
5706defm VST1LNdWB_fixed_Asm : NEONDT8AsmPseudoInst<"vst1${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005707 (ins VecListOneDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach84defb52011-12-02 22:34:51 +00005708defm VST1LNdWB_fixed_Asm : NEONDT16AsmPseudoInst<"vst1${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005709 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach84defb52011-12-02 22:34:51 +00005710defm VST1LNdWB_fixed_Asm : NEONDT32AsmPseudoInst<"vst1${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005711 (ins VecListOneDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach84defb52011-12-02 22:34:51 +00005712defm VST1LNdWB_register_Asm :
5713 NEONDT8AsmPseudoInst<"vst1${p}", "$list, $addr, $Rm",
5714 (ins VecListOneDByteIndexed:$list, addrmode6:$addr,
5715 rGPR:$Rm, pred:$p)>;
5716defm VST1LNdWB_register_Asm :
5717 NEONDT16AsmPseudoInst<"vst1${p}", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005718 (ins VecListOneDHWordIndexed:$list, addrmode6:$addr,
Jim Grosbach84defb52011-12-02 22:34:51 +00005719 rGPR:$Rm, pred:$p)>;
5720defm VST1LNdWB_register_Asm :
5721 NEONDT32AsmPseudoInst<"vst1${p}", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005722 (ins VecListOneDWordIndexed:$list, addrmode6:$addr,
Jim Grosbach84defb52011-12-02 22:34:51 +00005723 rGPR:$Rm, pred:$p)>;
Jim Grosbach1ceef1a2011-12-07 01:50:36 +00005724
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005725// VLD2 single-lane pseudo-instructions. These need special handling for
5726// the lane index that an InstAlias can't handle, so we use these instead.
5727defm VLD2LNdAsm : NEONDT8AsmPseudoInst<"vld2${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005728 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005729defm VLD2LNdAsm : NEONDT16AsmPseudoInst<"vld2${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005730 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005731defm VLD2LNdAsm : NEONDT32AsmPseudoInst<"vld2${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005732 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005733
5734defm VLD2LNdWB_fixed_Asm : NEONDT8AsmPseudoInst<"vld2${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005735 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005736defm VLD2LNdWB_fixed_Asm : NEONDT16AsmPseudoInst<"vld2${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005737 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005738defm VLD2LNdWB_fixed_Asm : NEONDT32AsmPseudoInst<"vld2${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005739 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005740defm VLD2LNdWB_register_Asm :
5741 NEONDT8AsmPseudoInst<"vld2${p}", "$list, $addr, $Rm",
5742 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr,
5743 rGPR:$Rm, pred:$p)>;
5744defm VLD2LNdWB_register_Asm :
5745 NEONDT16AsmPseudoInst<"vld2${p}", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005746 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr,
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005747 rGPR:$Rm, pred:$p)>;
5748defm VLD2LNdWB_register_Asm :
5749 NEONDT32AsmPseudoInst<"vld2${p}", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005750 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr,
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005751 rGPR:$Rm, pred:$p)>;
5752
5753
5754// VST2 single-lane pseudo-instructions. These need special handling for
5755// the lane index that an InstAlias can't handle, so we use these instead.
5756defm VST2LNdAsm : NEONDT8AsmPseudoInst<"vst2${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005757 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005758defm VST2LNdAsm : NEONDT16AsmPseudoInst<"vst2${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005759 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005760defm VST2LNdAsm : NEONDT32AsmPseudoInst<"vst2${p}", "$list, $addr",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005761 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005762
5763defm VST2LNdWB_fixed_Asm : NEONDT8AsmPseudoInst<"vst2${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005764 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005765defm VST2LNdWB_fixed_Asm : NEONDT16AsmPseudoInst<"vst2${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005766 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005767defm VST2LNdWB_fixed_Asm : NEONDT32AsmPseudoInst<"vst2${p}", "$list, $addr!",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005768 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr, pred:$p)>;
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005769defm VST2LNdWB_register_Asm :
5770 NEONDT8AsmPseudoInst<"vst2${p}", "$list, $addr, $Rm",
5771 (ins VecListTwoDByteIndexed:$list, addrmode6:$addr,
5772 rGPR:$Rm, pred:$p)>;
5773defm VST2LNdWB_register_Asm :
5774 NEONDT16AsmPseudoInst<"vst2${p}", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005775 (ins VecListTwoDHWordIndexed:$list, addrmode6:$addr,
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005776 rGPR:$Rm, pred:$p)>;
5777defm VST2LNdWB_register_Asm :
5778 NEONDT32AsmPseudoInst<"vst2${p}", "$list, $addr, $Rm",
Jim Grosbach799ca9d2011-12-14 23:35:06 +00005779 (ins VecListTwoDWordIndexed:$list, addrmode6:$addr,
Jim Grosbach9b1b3902011-12-14 23:25:46 +00005780 rGPR:$Rm, pred:$p)>;
5781
Jim Grosbach1ceef1a2011-12-07 01:50:36 +00005782// VMOV takes an optional datatype suffix
5783defm : VFPDTAnyInstAlias<"vmov${p}", "$Vd, $Vm",
5784 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
5785defm : VFPDTAnyInstAlias<"vmov${p}", "$Vd, $Vm",
5786 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
5787
Jim Grosbach470855b2011-12-07 17:51:15 +00005788// VCLT (register) is an assembler alias for VCGT w/ the operands reversed.
5789// D-register versions.
Jim Grosbacha738da72011-12-15 22:56:33 +00005790def : NEONInstAlias<"vcle${p}.s8 $Dd, $Dn, $Dm",
5791 (VCGEsv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5792def : NEONInstAlias<"vcle${p}.s16 $Dd, $Dn, $Dm",
5793 (VCGEsv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5794def : NEONInstAlias<"vcle${p}.s32 $Dd, $Dn, $Dm",
5795 (VCGEsv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5796def : NEONInstAlias<"vcle${p}.u8 $Dd, $Dn, $Dm",
5797 (VCGEuv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5798def : NEONInstAlias<"vcle${p}.u16 $Dd, $Dn, $Dm",
5799 (VCGEuv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5800def : NEONInstAlias<"vcle${p}.u32 $Dd, $Dn, $Dm",
5801 (VCGEuv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5802def : NEONInstAlias<"vcle${p}.f32 $Dd, $Dn, $Dm",
5803 (VCGEfd DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5804// Q-register versions.
5805def : NEONInstAlias<"vcle${p}.s8 $Qd, $Qn, $Qm",
5806 (VCGEsv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5807def : NEONInstAlias<"vcle${p}.s16 $Qd, $Qn, $Qm",
5808 (VCGEsv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5809def : NEONInstAlias<"vcle${p}.s32 $Qd, $Qn, $Qm",
5810 (VCGEsv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5811def : NEONInstAlias<"vcle${p}.u8 $Qd, $Qn, $Qm",
5812 (VCGEuv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5813def : NEONInstAlias<"vcle${p}.u16 $Qd, $Qn, $Qm",
5814 (VCGEuv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5815def : NEONInstAlias<"vcle${p}.u32 $Qd, $Qn, $Qm",
5816 (VCGEuv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5817def : NEONInstAlias<"vcle${p}.f32 $Qd, $Qn, $Qm",
5818 (VCGEfq QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5819
5820// VCLT (register) is an assembler alias for VCGT w/ the operands reversed.
5821// D-register versions.
Jim Grosbach470855b2011-12-07 17:51:15 +00005822def : NEONInstAlias<"vclt${p}.s8 $Dd, $Dn, $Dm",
5823 (VCGTsv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5824def : NEONInstAlias<"vclt${p}.s16 $Dd, $Dn, $Dm",
5825 (VCGTsv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5826def : NEONInstAlias<"vclt${p}.s32 $Dd, $Dn, $Dm",
5827 (VCGTsv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5828def : NEONInstAlias<"vclt${p}.u8 $Dd, $Dn, $Dm",
5829 (VCGTuv8i8 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5830def : NEONInstAlias<"vclt${p}.u16 $Dd, $Dn, $Dm",
5831 (VCGTuv4i16 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5832def : NEONInstAlias<"vclt${p}.u32 $Dd, $Dn, $Dm",
5833 (VCGTuv2i32 DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5834def : NEONInstAlias<"vclt${p}.f32 $Dd, $Dn, $Dm",
5835 (VCGTfd DPR:$Dd, DPR:$Dm, DPR:$Dn, pred:$p)>;
5836// Q-register versions.
5837def : NEONInstAlias<"vclt${p}.s8 $Qd, $Qn, $Qm",
5838 (VCGTsv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5839def : NEONInstAlias<"vclt${p}.s16 $Qd, $Qn, $Qm",
5840 (VCGTsv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5841def : NEONInstAlias<"vclt${p}.s32 $Qd, $Qn, $Qm",
5842 (VCGTsv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5843def : NEONInstAlias<"vclt${p}.u8 $Qd, $Qn, $Qm",
5844 (VCGTuv16i8 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5845def : NEONInstAlias<"vclt${p}.u16 $Qd, $Qn, $Qm",
5846 (VCGTuv8i16 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5847def : NEONInstAlias<"vclt${p}.u32 $Qd, $Qn, $Qm",
5848 (VCGTuv4i32 QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
5849def : NEONInstAlias<"vclt${p}.f32 $Qd, $Qn, $Qm",
5850 (VCGTfq QPR:$Qd, QPR:$Qm, QPR:$Qn, pred:$p)>;
Jim Grosbacha44f2c42011-12-08 00:43:47 +00005851
5852// Two-operand variants for VEXT
5853def : NEONInstAlias<"vext${p}.8 $Vdn, $Vm, $imm",
5854 (VEXTd8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, imm0_7:$imm, pred:$p)>;
5855def : NEONInstAlias<"vext${p}.16 $Vdn, $Vm, $imm",
5856 (VEXTd16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, imm0_3:$imm, pred:$p)>;
5857def : NEONInstAlias<"vext${p}.32 $Vdn, $Vm, $imm",
5858 (VEXTd32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, imm0_1:$imm, pred:$p)>;
5859
5860def : NEONInstAlias<"vext${p}.8 $Vdn, $Vm, $imm",
5861 (VEXTq8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, imm0_15:$imm, pred:$p)>;
5862def : NEONInstAlias<"vext${p}.16 $Vdn, $Vm, $imm",
5863 (VEXTq16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, imm0_7:$imm, pred:$p)>;
5864def : NEONInstAlias<"vext${p}.32 $Vdn, $Vm, $imm",
5865 (VEXTq32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, imm0_3:$imm, pred:$p)>;
5866def : NEONInstAlias<"vext${p}.64 $Vdn, $Vm, $imm",
5867 (VEXTq64 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, imm0_1:$imm, pred:$p)>;
Jim Grosbach485d8bf2011-12-13 20:08:32 +00005868
Jim Grosbach0f293de2011-12-13 20:40:37 +00005869// Two-operand variants for VQDMULH
5870def : NEONInstAlias<"vqdmulh${p}.s16 $Vdn, $Vm",
5871 (VQDMULHv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5872def : NEONInstAlias<"vqdmulh${p}.s32 $Vdn, $Vm",
5873 (VQDMULHv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5874
5875def : NEONInstAlias<"vqdmulh${p}.s16 $Vdn, $Vm",
5876 (VQDMULHv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5877def : NEONInstAlias<"vqdmulh${p}.s32 $Vdn, $Vm",
5878 (VQDMULHv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5879
Jim Grosbach61b74b42011-12-19 18:57:38 +00005880// Two-operand variants for VMAX.
5881def : NEONInstAlias<"vmax${p}.s8 $Vdn, $Vm",
5882 (VMAXsv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5883def : NEONInstAlias<"vmax${p}.s16 $Vdn, $Vm",
5884 (VMAXsv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5885def : NEONInstAlias<"vmax${p}.s32 $Vdn, $Vm",
5886 (VMAXsv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5887def : NEONInstAlias<"vmax${p}.u8 $Vdn, $Vm",
5888 (VMAXuv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5889def : NEONInstAlias<"vmax${p}.u16 $Vdn, $Vm",
5890 (VMAXuv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5891def : NEONInstAlias<"vmax${p}.u32 $Vdn, $Vm",
5892 (VMAXuv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5893def : NEONInstAlias<"vmax${p}.f32 $Vdn, $Vm",
5894 (VMAXfd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5895
5896def : NEONInstAlias<"vmax${p}.s8 $Vdn, $Vm",
5897 (VMAXsv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5898def : NEONInstAlias<"vmax${p}.s16 $Vdn, $Vm",
5899 (VMAXsv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5900def : NEONInstAlias<"vmax${p}.s32 $Vdn, $Vm",
5901 (VMAXsv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5902def : NEONInstAlias<"vmax${p}.u8 $Vdn, $Vm",
5903 (VMAXuv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5904def : NEONInstAlias<"vmax${p}.u16 $Vdn, $Vm",
5905 (VMAXuv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5906def : NEONInstAlias<"vmax${p}.u32 $Vdn, $Vm",
5907 (VMAXuv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5908def : NEONInstAlias<"vmax${p}.f32 $Vdn, $Vm",
5909 (VMAXfq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5910
5911// Two-operand variants for VMIN.
5912def : NEONInstAlias<"vmin${p}.s8 $Vdn, $Vm",
5913 (VMINsv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5914def : NEONInstAlias<"vmin${p}.s16 $Vdn, $Vm",
5915 (VMINsv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5916def : NEONInstAlias<"vmin${p}.s32 $Vdn, $Vm",
5917 (VMINsv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5918def : NEONInstAlias<"vmin${p}.u8 $Vdn, $Vm",
5919 (VMINuv8i8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5920def : NEONInstAlias<"vmin${p}.u16 $Vdn, $Vm",
5921 (VMINuv4i16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5922def : NEONInstAlias<"vmin${p}.u32 $Vdn, $Vm",
5923 (VMINuv2i32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5924def : NEONInstAlias<"vmin${p}.f32 $Vdn, $Vm",
5925 (VMINfd DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5926
5927def : NEONInstAlias<"vmin${p}.s8 $Vdn, $Vm",
5928 (VMINsv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5929def : NEONInstAlias<"vmin${p}.s16 $Vdn, $Vm",
5930 (VMINsv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5931def : NEONInstAlias<"vmin${p}.s32 $Vdn, $Vm",
5932 (VMINsv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5933def : NEONInstAlias<"vmin${p}.u8 $Vdn, $Vm",
5934 (VMINuv16i8 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5935def : NEONInstAlias<"vmin${p}.u16 $Vdn, $Vm",
5936 (VMINuv8i16 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5937def : NEONInstAlias<"vmin${p}.u32 $Vdn, $Vm",
5938 (VMINuv4i32 QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5939def : NEONInstAlias<"vmin${p}.f32 $Vdn, $Vm",
5940 (VMINfq QPR:$Vdn, QPR:$Vdn, QPR:$Vm, pred:$p)>;
5941
Jim Grosbachd22170e2011-12-19 19:51:03 +00005942// Two-operand variants for VPADD.
5943def : NEONInstAlias<"vpadd${p}.i8 $Vdn, $Vm",
5944 (VPADDi8 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5945def : NEONInstAlias<"vpadd${p}.i16 $Vdn, $Vm",
5946 (VPADDi16 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5947def : NEONInstAlias<"vpadd${p}.i32 $Vdn, $Vm",
5948 (VPADDi32 DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5949def : NEONInstAlias<"vpadd${p}.f32 $Vdn, $Vm",
5950 (VPADDf DPR:$Vdn, DPR:$Vdn, DPR:$Vm, pred:$p)>;
5951
Jim Grosbach485d8bf2011-12-13 20:08:32 +00005952// 'gas' compatibility aliases for quad-word instructions. Strictly speaking,
5953// these should restrict to just the Q register variants, but the register
5954// classes are enough to match correctly regardless, so we keep it simple
5955// and just use MnemonicAlias.
5956def : NEONMnemonicAlias<"vbicq", "vbic">;
5957def : NEONMnemonicAlias<"vandq", "vand">;
5958def : NEONMnemonicAlias<"veorq", "veor">;
5959def : NEONMnemonicAlias<"vorrq", "vorr">;
5960
5961def : NEONMnemonicAlias<"vmovq", "vmov">;
5962def : NEONMnemonicAlias<"vmvnq", "vmvn">;
Jim Grosbachddecfe52011-12-16 00:12:22 +00005963// Explicit versions for floating point so that the FPImm variants get
5964// handled early. The parser gets confused otherwise.
5965def : NEONMnemonicAlias<"vmovq.f32", "vmov.f32">;
5966def : NEONMnemonicAlias<"vmovq.f64", "vmov.f64">;
Jim Grosbach485d8bf2011-12-13 20:08:32 +00005967
5968def : NEONMnemonicAlias<"vaddq", "vadd">;
5969def : NEONMnemonicAlias<"vsubq", "vsub">;
5970
5971def : NEONMnemonicAlias<"vminq", "vmin">;
5972def : NEONMnemonicAlias<"vmaxq", "vmax">;
5973
5974def : NEONMnemonicAlias<"vmulq", "vmul">;
5975
5976def : NEONMnemonicAlias<"vabsq", "vabs">;
5977
5978def : NEONMnemonicAlias<"vshlq", "vshl">;
5979def : NEONMnemonicAlias<"vshrq", "vshr">;
5980
5981def : NEONMnemonicAlias<"vcvtq", "vcvt">;
5982
5983def : NEONMnemonicAlias<"vcleq", "vcle">;
5984def : NEONMnemonicAlias<"vceqq", "vceq">;