blob: 97b9f7650892da0b3b72c8fa1b31b91a7504f609 [file] [log] [blame]
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001//===-- RegAllocFast.cpp - A fast register allocator for debug code -------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This register allocator allocates registers to a basic block at a time,
11// attempting to keep values in registers and reusing registers as appropriate.
12//
13//===----------------------------------------------------------------------===//
14
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000015#include "llvm/CodeGen/Passes.h"
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000016#include "llvm/ADT/DenseMap.h"
17#include "llvm/ADT/IndexedMap.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000018#include "llvm/ADT/STLExtras.h"
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000019#include "llvm/ADT/SmallSet.h"
20#include "llvm/ADT/SmallVector.h"
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +000021#include "llvm/ADT/SparseSet.h"
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000022#include "llvm/ADT/Statistic.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000023#include "llvm/CodeGen/MachineFrameInfo.h"
24#include "llvm/CodeGen/MachineFunctionPass.h"
25#include "llvm/CodeGen/MachineInstr.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
27#include "llvm/CodeGen/MachineRegisterInfo.h"
28#include "llvm/CodeGen/RegAllocRegistry.h"
29#include "llvm/CodeGen/RegisterClassInfo.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000030#include "llvm/IR/BasicBlock.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000031#include "llvm/Support/CommandLine.h"
32#include "llvm/Support/Debug.h"
33#include "llvm/Support/ErrorHandling.h"
34#include "llvm/Support/raw_ostream.h"
35#include "llvm/Target/TargetInstrInfo.h"
36#include "llvm/Target/TargetMachine.h"
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000037#include <algorithm>
38using namespace llvm;
39
Stephen Hinesdce4a402014-05-29 02:49:00 -070040#define DEBUG_TYPE "regalloc"
41
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000042STATISTIC(NumStores, "Number of stores added");
43STATISTIC(NumLoads , "Number of loads added");
Jakob Stoklund Olesen8a65c512010-05-14 21:55:50 +000044STATISTIC(NumCopies, "Number of copies coalesced");
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000045
46static RegisterRegAlloc
47 fastRegAlloc("fast", "fast register allocator", createFastRegisterAllocator);
48
49namespace {
50 class RAFast : public MachineFunctionPass {
51 public:
52 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +000053 RAFast() : MachineFunctionPass(ID), StackSlotForVirtReg(-1),
Andrew Trick8dd26252012-02-10 04:10:36 +000054 isBulkSpilling(false) {}
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000055 private:
56 const TargetMachine *TM;
57 MachineFunction *MF;
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +000058 MachineRegisterInfo *MRI;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000059 const TargetRegisterInfo *TRI;
60 const TargetInstrInfo *TII;
Jakob Stoklund Olesen5d20c312011-06-02 18:35:30 +000061 RegisterClassInfo RegClassInfo;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000062
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +000063 // Basic block currently being allocated.
64 MachineBasicBlock *MBB;
65
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000066 // StackSlotForVirtReg - Maps virtual regs to the frame index where these
67 // values are spilled.
68 IndexedMap<int, VirtReg2IndexFunctor> StackSlotForVirtReg;
69
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +000070 // Everything we know about a live virtual register.
71 struct LiveReg {
Jakob Stoklund Olesen210e2af2010-05-11 23:24:47 +000072 MachineInstr *LastUse; // Last instr to use reg.
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +000073 unsigned VirtReg; // Virtual register number.
Jakob Stoklund Olesen210e2af2010-05-11 23:24:47 +000074 unsigned PhysReg; // Currently held here.
75 unsigned short LastOpNum; // OpNum on LastUse.
76 bool Dirty; // Register needs spill.
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +000077
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +000078 explicit LiveReg(unsigned v)
Stephen Hinesdce4a402014-05-29 02:49:00 -070079 : LastUse(nullptr), VirtReg(v), PhysReg(0), LastOpNum(0), Dirty(false){}
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +000080
Andrew Trickc0ccb8b2012-04-20 20:05:28 +000081 unsigned getSparseSetIndex() const {
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +000082 return TargetRegisterInfo::virtReg2Index(VirtReg);
83 }
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +000084 };
85
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +000086 typedef SparseSet<LiveReg> LiveRegMap;
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +000087
88 // LiveVirtRegs - This map contains entries for each virtual register
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000089 // that is currently available in a physical register.
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +000090 LiveRegMap LiveVirtRegs;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000091
Devang Patel72d9b0e2011-06-21 22:36:03 +000092 DenseMap<unsigned, SmallVector<MachineInstr *, 4> > LiveDbgValueMap;
Devang Patel459a36b2010-08-04 18:42:02 +000093
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +000094 // RegState - Track the state of a physical register.
95 enum RegState {
96 // A disabled register is not available for allocation, but an alias may
97 // be in use. A register can only be moved out of the disabled state if
98 // all aliases are disabled.
99 regDisabled,
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000100
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000101 // A free register is not currently in use and can be allocated
102 // immediately without checking aliases.
103 regFree,
104
Evan Chengd8a16242011-04-22 01:40:20 +0000105 // A reserved register has been assigned explicitly (e.g., setting up a
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000106 // call parameter), and it remains reserved until it is used.
107 regReserved
108
109 // A register state may also be a virtual register number, indication that
110 // the physical register is currently allocated to a virtual register. In
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +0000111 // that case, LiveVirtRegs contains the inverse mapping.
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000112 };
113
114 // PhysRegState - One of the RegState enums, or a virtreg.
115 std::vector<unsigned> PhysRegState;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000116
Jakob Stoklund Olesen601158a2013-02-21 19:35:21 +0000117 // Set of register units.
Jakob Stoklund Olesend7ea7d52012-10-17 01:37:59 +0000118 typedef SparseSet<unsigned> UsedInInstrSet;
119
Jakob Stoklund Olesen601158a2013-02-21 19:35:21 +0000120 // Set of register units that are used in the current instruction, and so
121 // cannot be allocated.
Jakob Stoklund Olesend7ea7d52012-10-17 01:37:59 +0000122 UsedInInstrSet UsedInInstr;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000123
Jakob Stoklund Olesen601158a2013-02-21 19:35:21 +0000124 // Mark a physreg as used in this instruction.
125 void markRegUsedInInstr(unsigned PhysReg) {
126 for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units)
127 UsedInInstr.insert(*Units);
128 }
129
130 // Check if a physreg or any of its aliases are used in this instruction.
131 bool isRegUsedInInstr(unsigned PhysReg) const {
132 for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units)
133 if (UsedInInstr.count(*Units))
134 return true;
135 return false;
136 }
137
Jim Grosbach07cb6892010-09-01 19:16:29 +0000138 // SkippedInstrs - Descriptors of instructions whose clobber list was
139 // ignored because all registers were spilled. It is still necessary to
140 // mark all the clobbered registers as used by the function.
Evan Chenge837dea2011-06-28 19:10:37 +0000141 SmallPtrSet<const MCInstrDesc*, 4> SkippedInstrs;
Jakob Stoklund Olesen6de07172010-06-04 18:08:29 +0000142
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000143 // isBulkSpilling - This flag is set when LiveRegMap will be cleared
144 // completely after spilling all live registers. LiveRegMap entries should
145 // not be erased.
146 bool isBulkSpilling;
Jakob Stoklund Olesen7d4f2592010-05-14 00:02:20 +0000147
Stephen Hines36b56882014-04-23 16:57:46 -0700148 enum : unsigned {
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000149 spillClean = 1,
150 spillDirty = 100,
151 spillImpossible = ~0u
152 };
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000153 public:
Stephen Hines36b56882014-04-23 16:57:46 -0700154 const char *getPassName() const override {
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000155 return "Fast Register Allocator";
156 }
157
Stephen Hines36b56882014-04-23 16:57:46 -0700158 void getAnalysisUsage(AnalysisUsage &AU) const override {
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000159 AU.setPreservesCFG();
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000160 MachineFunctionPass::getAnalysisUsage(AU);
161 }
162
163 private:
Stephen Hines36b56882014-04-23 16:57:46 -0700164 bool runOnMachineFunction(MachineFunction &Fn) override;
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000165 void AllocateBasicBlock();
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000166 void handleThroughOperands(MachineInstr *MI,
167 SmallVectorImpl<unsigned> &VirtDead);
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000168 int getStackSpaceFor(unsigned VirtReg, const TargetRegisterClass *RC);
Jakob Stoklund Olesen1e03ff42010-05-15 06:09:08 +0000169 bool isLastUseOfLocalReg(MachineOperand&);
170
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000171 void addKillFlag(const LiveReg&);
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000172 void killVirtReg(LiveRegMap::iterator);
Jakob Stoklund Olesen804291e2010-05-12 18:46:03 +0000173 void killVirtReg(unsigned VirtReg);
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000174 void spillVirtReg(MachineBasicBlock::iterator MI, LiveRegMap::iterator);
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000175 void spillVirtReg(MachineBasicBlock::iterator MI, unsigned VirtReg);
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000176
177 void usePhysReg(MachineOperand&);
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000178 void definePhysReg(MachineInstr *MI, unsigned PhysReg, RegState NewState);
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000179 unsigned calcSpillCost(unsigned PhysReg) const;
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000180 void assignVirtToPhysReg(LiveReg&, unsigned PhysReg);
181 LiveRegMap::iterator findLiveVirtReg(unsigned VirtReg) {
182 return LiveVirtRegs.find(TargetRegisterInfo::virtReg2Index(VirtReg));
183 }
184 LiveRegMap::const_iterator findLiveVirtReg(unsigned VirtReg) const {
185 return LiveVirtRegs.find(TargetRegisterInfo::virtReg2Index(VirtReg));
186 }
187 LiveRegMap::iterator assignVirtToPhysReg(unsigned VReg, unsigned PhysReg);
188 LiveRegMap::iterator allocVirtReg(MachineInstr *MI, LiveRegMap::iterator,
189 unsigned Hint);
Jakob Stoklund Olesen646dd7c2010-05-17 03:26:09 +0000190 LiveRegMap::iterator defineVirtReg(MachineInstr *MI, unsigned OpNum,
191 unsigned VirtReg, unsigned Hint);
192 LiveRegMap::iterator reloadVirtReg(MachineInstr *MI, unsigned OpNum,
193 unsigned VirtReg, unsigned Hint);
Akira Hatanakabab24212012-10-31 00:56:01 +0000194 void spillAll(MachineBasicBlock::iterator MI);
Jakob Stoklund Olesen0eeb05c2010-05-18 21:10:50 +0000195 bool setPhysReg(MachineInstr *MI, unsigned OpNum, unsigned PhysReg);
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000196 };
197 char RAFast::ID = 0;
198}
199
200/// getStackSpaceFor - This allocates space for the specified virtual register
201/// to be held on the stack.
202int RAFast::getStackSpaceFor(unsigned VirtReg, const TargetRegisterClass *RC) {
203 // Find the location Reg would belong...
204 int SS = StackSlotForVirtReg[VirtReg];
205 if (SS != -1)
206 return SS; // Already has space allocated?
207
208 // Allocate a new stack object for this spill location...
209 int FrameIdx = MF->getFrameInfo()->CreateSpillStackObject(RC->getSize(),
210 RC->getAlignment());
211
212 // Assign the slot.
213 StackSlotForVirtReg[VirtReg] = FrameIdx;
214 return FrameIdx;
215}
216
Jakob Stoklund Olesen1e03ff42010-05-15 06:09:08 +0000217/// isLastUseOfLocalReg - Return true if MO is the only remaining reference to
218/// its virtual register, and it is guaranteed to be a block-local register.
219///
220bool RAFast::isLastUseOfLocalReg(MachineOperand &MO) {
Jakob Stoklund Olesen1e03ff42010-05-15 06:09:08 +0000221 // If the register has ever been spilled or reloaded, we conservatively assume
222 // it is a global register used in multiple blocks.
223 if (StackSlotForVirtReg[MO.getReg()] != -1)
224 return false;
225
226 // Check that the use/def chain has exactly one operand - MO.
Jakob Stoklund Olesen4e696622012-08-08 23:44:01 +0000227 MachineRegisterInfo::reg_nodbg_iterator I = MRI->reg_nodbg_begin(MO.getReg());
Stephen Hines36b56882014-04-23 16:57:46 -0700228 if (&*I != &MO)
Jakob Stoklund Olesen4e696622012-08-08 23:44:01 +0000229 return false;
230 return ++I == MRI->reg_nodbg_end();
Jakob Stoklund Olesen1e03ff42010-05-15 06:09:08 +0000231}
232
Jakob Stoklund Olesen804291e2010-05-12 18:46:03 +0000233/// addKillFlag - Set kill flags on last use of a virtual register.
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000234void RAFast::addKillFlag(const LiveReg &LR) {
235 if (!LR.LastUse) return;
236 MachineOperand &MO = LR.LastUse->getOperand(LR.LastOpNum);
Jakob Stoklund Olesend32e7352010-05-19 21:36:05 +0000237 if (MO.isUse() && !LR.LastUse->isRegTiedToDefOperand(LR.LastOpNum)) {
238 if (MO.getReg() == LR.PhysReg)
Jakob Stoklund Olesen0eeb05c2010-05-18 21:10:50 +0000239 MO.setIsKill();
Jakob Stoklund Olesen0eeb05c2010-05-18 21:10:50 +0000240 else
241 LR.LastUse->addRegisterKilled(LR.PhysReg, TRI, true);
242 }
Jakob Stoklund Olesen804291e2010-05-12 18:46:03 +0000243}
244
245/// killVirtReg - Mark virtreg as no longer available.
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000246void RAFast::killVirtReg(LiveRegMap::iterator LRI) {
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000247 addKillFlag(*LRI);
Jakob Stoklund Olesen91ba63d2012-02-22 16:50:46 +0000248 assert(PhysRegState[LRI->PhysReg] == LRI->VirtReg &&
249 "Broken RegState mapping");
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000250 PhysRegState[LRI->PhysReg] = regFree;
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000251 // Erase from LiveVirtRegs unless we're spilling in bulk.
252 if (!isBulkSpilling)
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000253 LiveVirtRegs.erase(LRI);
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +0000254}
255
256/// killVirtReg - Mark virtreg as no longer available.
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000257void RAFast::killVirtReg(unsigned VirtReg) {
258 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
259 "killVirtReg needs a virtual register");
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000260 LiveRegMap::iterator LRI = findLiveVirtReg(VirtReg);
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000261 if (LRI != LiveVirtRegs.end())
262 killVirtReg(LRI);
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000263}
264
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000265/// spillVirtReg - This method spills the value specified by VirtReg into the
Eli Friedman24a11822010-08-21 20:19:51 +0000266/// corresponding stack slot if needed.
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000267void RAFast::spillVirtReg(MachineBasicBlock::iterator MI, unsigned VirtReg) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000268 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
269 "Spilling a physical register is illegal!");
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000270 LiveRegMap::iterator LRI = findLiveVirtReg(VirtReg);
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000271 assert(LRI != LiveVirtRegs.end() && "Spilling unmapped virtual register");
272 spillVirtReg(MI, LRI);
Jakob Stoklund Olesen7d4f2592010-05-14 00:02:20 +0000273}
274
275/// spillVirtReg - Do the actual work of spilling.
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000276void RAFast::spillVirtReg(MachineBasicBlock::iterator MI,
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000277 LiveRegMap::iterator LRI) {
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000278 LiveReg &LR = *LRI;
279 assert(PhysRegState[LR.PhysReg] == LRI->VirtReg && "Broken RegState mapping");
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000280
Jakob Stoklund Olesen210e2af2010-05-11 23:24:47 +0000281 if (LR.Dirty) {
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000282 // If this physreg is used by the instruction, we want to kill it on the
283 // instruction, not on the spill.
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000284 bool SpillKill = LR.LastUse != MI;
Jakob Stoklund Olesen210e2af2010-05-11 23:24:47 +0000285 LR.Dirty = false;
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000286 DEBUG(dbgs() << "Spilling " << PrintReg(LRI->VirtReg, TRI)
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000287 << " in " << PrintReg(LR.PhysReg, TRI));
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000288 const TargetRegisterClass *RC = MRI->getRegClass(LRI->VirtReg);
289 int FI = getStackSpaceFor(LRI->VirtReg, RC);
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000290 DEBUG(dbgs() << " to stack slot #" << FI << "\n");
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000291 TII->storeRegToStackSlot(*MBB, MI, LR.PhysReg, SpillKill, FI, RC, TRI);
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000292 ++NumStores; // Update statistics
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +0000293
Jim Grosbach07cb6892010-09-01 19:16:29 +0000294 // If this register is used by DBG_VALUE then insert new DBG_VALUE to
Devang Patel459a36b2010-08-04 18:42:02 +0000295 // identify spilled location as the place to find corresponding variable's
296 // value.
Craig Toppera0ec3f92013-07-14 04:42:23 +0000297 SmallVectorImpl<MachineInstr *> &LRIDbgValues =
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000298 LiveDbgValueMap[LRI->VirtReg];
Devang Patel72d9b0e2011-06-21 22:36:03 +0000299 for (unsigned li = 0, le = LRIDbgValues.size(); li != le; ++li) {
300 MachineInstr *DBG = LRIDbgValues[li];
David Blaikie6d9dbd52013-06-16 20:34:15 +0000301 const MDNode *MDPtr = DBG->getOperand(2).getMetadata();
Adrian Prantl818833f2013-09-16 23:29:03 +0000302 bool IsIndirect = DBG->isIndirectDebugValue();
Adrian Prantl43ae5e82013-07-10 16:56:52 +0000303 uint64_t Offset = IsIndirect ? DBG->getOperand(1).getImm() : 0;
Devang Patel31defcf2010-08-06 00:26:18 +0000304 DebugLoc DL;
305 if (MI == MBB->end()) {
306 // If MI is at basic block end then use last instruction's location.
307 MachineBasicBlock::iterator EI = MI;
308 DL = (--EI)->getDebugLoc();
David Blaikie6d9dbd52013-06-16 20:34:15 +0000309 } else
Devang Patel31defcf2010-08-06 00:26:18 +0000310 DL = MI->getDebugLoc();
David Blaikie6d9dbd52013-06-16 20:34:15 +0000311 MachineBasicBlock *MBB = DBG->getParent();
312 MachineInstr *NewDV =
313 BuildMI(*MBB, MI, DL, TII->get(TargetOpcode::DBG_VALUE))
314 .addFrameIndex(FI).addImm(Offset).addMetadata(MDPtr);
315 (void)NewDV;
316 DEBUG(dbgs() << "Inserting debug info due to spill:" << "\n" << *NewDV);
Devang Patel459a36b2010-08-04 18:42:02 +0000317 }
Jakob Stoklund Olesen91ba63d2012-02-22 16:50:46 +0000318 // Now this register is spilled there is should not be any DBG_VALUE
319 // pointing to this register because they are all pointing to spilled value
320 // now.
Devang Patel6f373a82011-06-21 23:02:36 +0000321 LRIDbgValues.clear();
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000322 if (SpillKill)
Stephen Hinesdce4a402014-05-29 02:49:00 -0700323 LR.LastUse = nullptr; // Don't kill register again
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000324 }
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000325 killVirtReg(LRI);
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000326}
327
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000328/// spillAll - Spill all dirty virtregs without killing them.
Akira Hatanakabab24212012-10-31 00:56:01 +0000329void RAFast::spillAll(MachineBasicBlock::iterator MI) {
Jakob Stoklund Olesenf3ea06b2010-05-17 15:30:37 +0000330 if (LiveVirtRegs.empty()) return;
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000331 isBulkSpilling = true;
Jakob Stoklund Olesen29979852010-05-17 20:01:22 +0000332 // The LiveRegMap is keyed by an unsigned (the virtreg number), so the order
333 // of spilling here is deterministic, if arbitrary.
334 for (LiveRegMap::iterator i = LiveVirtRegs.begin(), e = LiveVirtRegs.end();
335 i != e; ++i)
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000336 spillVirtReg(MI, i);
337 LiveVirtRegs.clear();
338 isBulkSpilling = false;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000339}
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000340
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000341/// usePhysReg - Handle the direct use of a physical register.
342/// Check that the register is not used by a virtreg.
343/// Kill the physreg, marking it free.
344/// This may add implicit kills to MO->getParent() and invalidate MO.
345void RAFast::usePhysReg(MachineOperand &MO) {
346 unsigned PhysReg = MO.getReg();
347 assert(TargetRegisterInfo::isPhysicalRegister(PhysReg) &&
348 "Bad usePhysReg operand");
Jakob Stoklund Olesen601158a2013-02-21 19:35:21 +0000349 markRegUsedInInstr(PhysReg);
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000350 switch (PhysRegState[PhysReg]) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000351 case regDisabled:
352 break;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000353 case regReserved:
354 PhysRegState[PhysReg] = regFree;
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000355 // Fall through
356 case regFree:
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000357 MO.setIsKill();
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000358 return;
359 default:
Eric Christopherf299da82010-12-08 21:35:09 +0000360 // The physreg was allocated to a virtual register. That means the value we
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000361 // wanted has been clobbered.
362 llvm_unreachable("Instruction uses an allocated register");
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000363 }
364
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000365 // Maybe a superregister is reserved?
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +0000366 for (MCRegAliasIterator AI(PhysReg, TRI, false); AI.isValid(); ++AI) {
367 unsigned Alias = *AI;
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000368 switch (PhysRegState[Alias]) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000369 case regDisabled:
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000370 break;
371 case regReserved:
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000372 assert(TRI->isSuperRegister(PhysReg, Alias) &&
373 "Instruction is not using a subregister of a reserved register");
374 // Leave the superregister in the working set.
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000375 PhysRegState[Alias] = regFree;
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000376 MO.getParent()->addRegisterKilled(Alias, TRI, true);
377 return;
378 case regFree:
379 if (TRI->isSuperRegister(PhysReg, Alias)) {
380 // Leave the superregister in the working set.
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000381 MO.getParent()->addRegisterKilled(Alias, TRI, true);
382 return;
383 }
384 // Some other alias was in the working set - clear it.
385 PhysRegState[Alias] = regDisabled;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000386 break;
387 default:
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000388 llvm_unreachable("Instruction uses an alias of an allocated register");
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000389 }
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000390 }
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000391
392 // All aliases are disabled, bring register into working set.
393 PhysRegState[PhysReg] = regFree;
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000394 MO.setIsKill();
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000395}
396
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000397/// definePhysReg - Mark PhysReg as reserved or free after spilling any
398/// virtregs. This is very similar to defineVirtReg except the physreg is
399/// reserved instead of allocated.
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000400void RAFast::definePhysReg(MachineInstr *MI, unsigned PhysReg,
401 RegState NewState) {
Jakob Stoklund Olesen601158a2013-02-21 19:35:21 +0000402 markRegUsedInInstr(PhysReg);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000403 switch (unsigned VirtReg = PhysRegState[PhysReg]) {
404 case regDisabled:
405 break;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000406 default:
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000407 spillVirtReg(MI, VirtReg);
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000408 // Fall through.
409 case regFree:
410 case regReserved:
411 PhysRegState[PhysReg] = NewState;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000412 return;
413 }
414
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000415 // This is a disabled register, disable all aliases.
416 PhysRegState[PhysReg] = NewState;
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +0000417 for (MCRegAliasIterator AI(PhysReg, TRI, false); AI.isValid(); ++AI) {
418 unsigned Alias = *AI;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000419 switch (unsigned VirtReg = PhysRegState[Alias]) {
420 case regDisabled:
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000421 break;
422 default:
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000423 spillVirtReg(MI, VirtReg);
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000424 // Fall through.
425 case regFree:
426 case regReserved:
427 PhysRegState[Alias] = regDisabled;
428 if (TRI->isSuperRegister(PhysReg, Alias))
429 return;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000430 break;
431 }
432 }
433}
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000434
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000435
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000436// calcSpillCost - Return the cost of spilling clearing out PhysReg and
437// aliases so it is free for allocation.
438// Returns 0 when PhysReg is free or disabled with all aliases disabled - it
439// can be allocated directly.
440// Returns spillImpossible when PhysReg or an alias can't be spilled.
441unsigned RAFast::calcSpillCost(unsigned PhysReg) const {
Jakob Stoklund Olesen601158a2013-02-21 19:35:21 +0000442 if (isRegUsedInInstr(PhysReg)) {
Jakob Stoklund Olesen27ce3b92011-06-28 17:24:32 +0000443 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << " is already used in instr.\n");
Jakob Stoklund Olesenb8acb7b2010-05-17 21:02:08 +0000444 return spillImpossible;
Eric Christopher0b756342011-04-12 22:17:44 +0000445 }
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000446 switch (unsigned VirtReg = PhysRegState[PhysReg]) {
447 case regDisabled:
448 break;
449 case regFree:
450 return 0;
451 case regReserved:
Jakob Stoklund Olesen27ce3b92011-06-28 17:24:32 +0000452 DEBUG(dbgs() << PrintReg(VirtReg, TRI) << " corresponding "
453 << PrintReg(PhysReg, TRI) << " is reserved already.\n");
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000454 return spillImpossible;
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000455 default: {
456 LiveRegMap::const_iterator I = findLiveVirtReg(VirtReg);
457 assert(I != LiveVirtRegs.end() && "Missing VirtReg entry");
458 return I->Dirty ? spillDirty : spillClean;
459 }
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000460 }
461
Eric Christopherbbfc3b32011-04-12 00:48:08 +0000462 // This is a disabled register, add up cost of aliases.
Jakob Stoklund Olesen27ce3b92011-06-28 17:24:32 +0000463 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << " is disabled.\n");
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000464 unsigned Cost = 0;
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +0000465 for (MCRegAliasIterator AI(PhysReg, TRI, false); AI.isValid(); ++AI) {
466 unsigned Alias = *AI;
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000467 switch (unsigned VirtReg = PhysRegState[Alias]) {
468 case regDisabled:
469 break;
470 case regFree:
471 ++Cost;
472 break;
473 case regReserved:
474 return spillImpossible;
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000475 default: {
476 LiveRegMap::const_iterator I = findLiveVirtReg(VirtReg);
477 assert(I != LiveVirtRegs.end() && "Missing VirtReg entry");
478 Cost += I->Dirty ? spillDirty : spillClean;
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000479 break;
480 }
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000481 }
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000482 }
483 return Cost;
484}
485
486
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000487/// assignVirtToPhysReg - This method updates local state so that we know
488/// that PhysReg is the proper container for VirtReg now. The physical
489/// register must not be used for anything else when this is called.
490///
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000491void RAFast::assignVirtToPhysReg(LiveReg &LR, unsigned PhysReg) {
492 DEBUG(dbgs() << "Assigning " << PrintReg(LR.VirtReg, TRI) << " to "
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000493 << PrintReg(PhysReg, TRI) << "\n");
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000494 PhysRegState[PhysReg] = LR.VirtReg;
495 assert(!LR.PhysReg && "Already assigned a physreg");
496 LR.PhysReg = PhysReg;
497}
498
499RAFast::LiveRegMap::iterator
500RAFast::assignVirtToPhysReg(unsigned VirtReg, unsigned PhysReg) {
501 LiveRegMap::iterator LRI = findLiveVirtReg(VirtReg);
502 assert(LRI != LiveVirtRegs.end() && "VirtReg disappeared");
503 assignVirtToPhysReg(*LRI, PhysReg);
504 return LRI;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000505}
506
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000507/// allocVirtReg - Allocate a physical register for VirtReg.
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000508RAFast::LiveRegMap::iterator RAFast::allocVirtReg(MachineInstr *MI,
509 LiveRegMap::iterator LRI,
510 unsigned Hint) {
511 const unsigned VirtReg = LRI->VirtReg;
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000512
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000513 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
514 "Can only allocate virtual registers");
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000515
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000516 const TargetRegisterClass *RC = MRI->getRegClass(VirtReg);
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000517
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000518 // Ignore invalid hints.
519 if (Hint && (!TargetRegisterInfo::isPhysicalRegister(Hint) ||
Jakob Stoklund Olesen14d1dd92012-10-15 22:41:03 +0000520 !RC->contains(Hint) || !MRI->isAllocatable(Hint)))
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000521 Hint = 0;
522
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000523 // Take hint when possible.
524 if (Hint) {
Jakob Stoklund Olesen5e5ed442011-06-13 03:26:46 +0000525 // Ignore the hint if we would have to spill a dirty register.
526 unsigned Cost = calcSpillCost(Hint);
527 if (Cost < spillDirty) {
528 if (Cost)
529 definePhysReg(MI, Hint, regFree);
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000530 // definePhysReg may kill virtual registers and modify LiveVirtRegs.
531 // That invalidates LRI, so run a new lookup for VirtReg.
532 return assignVirtToPhysReg(VirtReg, Hint);
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000533 }
534 }
535
Jakob Stoklund Olesen39b5c0c2012-11-29 03:34:17 +0000536 ArrayRef<MCPhysReg> AO = RegClassInfo.getOrder(RC);
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000537
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000538 // First try to find a completely free register.
Jakob Stoklund Olesen39b5c0c2012-11-29 03:34:17 +0000539 for (ArrayRef<MCPhysReg>::iterator I = AO.begin(), E = AO.end(); I != E; ++I){
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000540 unsigned PhysReg = *I;
Jakob Stoklund Olesen601158a2013-02-21 19:35:21 +0000541 if (PhysRegState[PhysReg] == regFree && !isRegUsedInInstr(PhysReg)) {
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000542 assignVirtToPhysReg(*LRI, PhysReg);
543 return LRI;
544 }
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000545 }
546
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000547 DEBUG(dbgs() << "Allocating " << PrintReg(VirtReg) << " from "
548 << RC->getName() << "\n");
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000549
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000550 unsigned BestReg = 0, BestCost = spillImpossible;
Jakob Stoklund Olesen39b5c0c2012-11-29 03:34:17 +0000551 for (ArrayRef<MCPhysReg>::iterator I = AO.begin(), E = AO.end(); I != E; ++I){
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000552 unsigned Cost = calcSpillCost(*I);
Jakob Stoklund Olesen27ce3b92011-06-28 17:24:32 +0000553 DEBUG(dbgs() << "\tRegister: " << PrintReg(*I, TRI) << "\n");
Eric Christopher0b756342011-04-12 22:17:44 +0000554 DEBUG(dbgs() << "\tCost: " << Cost << "\n");
555 DEBUG(dbgs() << "\tBestCost: " << BestCost << "\n");
Jakob Stoklund Olesenf3ea06b2010-05-17 15:30:37 +0000556 // Cost is 0 when all aliases are already disabled.
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000557 if (Cost == 0) {
558 assignVirtToPhysReg(*LRI, *I);
559 return LRI;
560 }
Jakob Stoklund Olesenf3ea06b2010-05-17 15:30:37 +0000561 if (Cost < BestCost)
562 BestReg = *I, BestCost = Cost;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000563 }
564
565 if (BestReg) {
Jakob Stoklund Olesenf3ea06b2010-05-17 15:30:37 +0000566 definePhysReg(MI, BestReg, regFree);
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000567 // definePhysReg may kill virtual registers and modify LiveVirtRegs.
568 // That invalidates LRI, so run a new lookup for VirtReg.
569 return assignVirtToPhysReg(VirtReg, BestReg);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000570 }
571
Jakob Stoklund Olesen9d812a22011-07-02 07:17:37 +0000572 // Nothing we can do. Report an error and keep going with a bad allocation.
Benjamin Kramer87855d32013-10-05 19:33:37 +0000573 if (MI->isInlineAsm())
574 MI->emitError("inline assembly requires more registers than available");
575 else
576 MI->emitError("ran out of registers during register allocation");
Jakob Stoklund Olesen9d812a22011-07-02 07:17:37 +0000577 definePhysReg(MI, *AO.begin(), regFree);
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000578 return assignVirtToPhysReg(VirtReg, *AO.begin());
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000579}
580
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000581/// defineVirtReg - Allocate a register for VirtReg and mark it as dirty.
Jakob Stoklund Olesen646dd7c2010-05-17 03:26:09 +0000582RAFast::LiveRegMap::iterator
583RAFast::defineVirtReg(MachineInstr *MI, unsigned OpNum,
584 unsigned VirtReg, unsigned Hint) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000585 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
586 "Not a virtual register");
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000587 LiveRegMap::iterator LRI;
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000588 bool New;
Stephen Hines36b56882014-04-23 16:57:46 -0700589 std::tie(LRI, New) = LiveVirtRegs.insert(LiveReg(VirtReg));
Jakob Stoklund Olesen0c9e4f52010-05-17 04:50:57 +0000590 if (New) {
591 // If there is no hint, peek at the only use of this register.
592 if ((!Hint || !TargetRegisterInfo::isPhysicalRegister(Hint)) &&
593 MRI->hasOneNonDBGUse(VirtReg)) {
Stephen Hines36b56882014-04-23 16:57:46 -0700594 const MachineInstr &UseMI = *MRI->use_instr_nodbg_begin(VirtReg);
Jakob Stoklund Olesen0c9e4f52010-05-17 04:50:57 +0000595 // It's a copy, use the destination register as a hint.
Jakob Stoklund Olesen273f7e42010-07-03 00:04:37 +0000596 if (UseMI.isCopyLike())
597 Hint = UseMI.getOperand(0).getReg();
Jakob Stoklund Olesen0c9e4f52010-05-17 04:50:57 +0000598 }
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000599 LRI = allocVirtReg(MI, LRI, Hint);
600 } else if (LRI->LastUse) {
Jakob Stoklund Olesen0eeb05c2010-05-18 21:10:50 +0000601 // Redefining a live register - kill at the last use, unless it is this
602 // instruction defining VirtReg multiple times.
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000603 if (LRI->LastUse != MI || LRI->LastUse->getOperand(LRI->LastOpNum).isUse())
604 addKillFlag(*LRI);
Jakob Stoklund Olesen0eeb05c2010-05-18 21:10:50 +0000605 }
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000606 assert(LRI->PhysReg && "Register not assigned");
607 LRI->LastUse = MI;
608 LRI->LastOpNum = OpNum;
609 LRI->Dirty = true;
Jakob Stoklund Olesen601158a2013-02-21 19:35:21 +0000610 markRegUsedInInstr(LRI->PhysReg);
Jakob Stoklund Olesen646dd7c2010-05-17 03:26:09 +0000611 return LRI;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000612}
613
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000614/// reloadVirtReg - Make sure VirtReg is available in a physreg and return it.
Jakob Stoklund Olesen646dd7c2010-05-17 03:26:09 +0000615RAFast::LiveRegMap::iterator
616RAFast::reloadVirtReg(MachineInstr *MI, unsigned OpNum,
617 unsigned VirtReg, unsigned Hint) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000618 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
619 "Not a virtual register");
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000620 LiveRegMap::iterator LRI;
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000621 bool New;
Stephen Hines36b56882014-04-23 16:57:46 -0700622 std::tie(LRI, New) = LiveVirtRegs.insert(LiveReg(VirtReg));
Jakob Stoklund Olesenac3e5292010-05-17 03:26:06 +0000623 MachineOperand &MO = MI->getOperand(OpNum);
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000624 if (New) {
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000625 LRI = allocVirtReg(MI, LRI, Hint);
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000626 const TargetRegisterClass *RC = MRI->getRegClass(VirtReg);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000627 int FrameIndex = getStackSpaceFor(VirtReg, RC);
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000628 DEBUG(dbgs() << "Reloading " << PrintReg(VirtReg, TRI) << " into "
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000629 << PrintReg(LRI->PhysReg, TRI) << "\n");
630 TII->loadRegFromStackSlot(*MBB, MI, LRI->PhysReg, FrameIndex, RC, TRI);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000631 ++NumLoads;
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000632 } else if (LRI->Dirty) {
Jakob Stoklund Olesen1e03ff42010-05-15 06:09:08 +0000633 if (isLastUseOfLocalReg(MO)) {
634 DEBUG(dbgs() << "Killing last use: " << MO << "\n");
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000635 if (MO.isUse())
636 MO.setIsKill();
637 else
638 MO.setIsDead();
Jakob Stoklund Olesen1e03ff42010-05-15 06:09:08 +0000639 } else if (MO.isKill()) {
640 DEBUG(dbgs() << "Clearing dubious kill: " << MO << "\n");
641 MO.setIsKill(false);
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000642 } else if (MO.isDead()) {
643 DEBUG(dbgs() << "Clearing dubious dead: " << MO << "\n");
644 MO.setIsDead(false);
Jakob Stoklund Olesen1e03ff42010-05-15 06:09:08 +0000645 }
Jakob Stoklund Olesenac3e5292010-05-17 03:26:06 +0000646 } else if (MO.isKill()) {
647 // We must remove kill flags from uses of reloaded registers because the
648 // register would be killed immediately, and there might be a second use:
649 // %foo = OR %x<kill>, %x
650 // This would cause a second reload of %x into a different register.
651 DEBUG(dbgs() << "Clearing clean kill: " << MO << "\n");
652 MO.setIsKill(false);
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000653 } else if (MO.isDead()) {
654 DEBUG(dbgs() << "Clearing clean dead: " << MO << "\n");
655 MO.setIsDead(false);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000656 }
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000657 assert(LRI->PhysReg && "Register not assigned");
658 LRI->LastUse = MI;
659 LRI->LastOpNum = OpNum;
Jakob Stoklund Olesen601158a2013-02-21 19:35:21 +0000660 markRegUsedInInstr(LRI->PhysReg);
Jakob Stoklund Olesen646dd7c2010-05-17 03:26:09 +0000661 return LRI;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000662}
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000663
Jakob Stoklund Olesen0eeb05c2010-05-18 21:10:50 +0000664// setPhysReg - Change operand OpNum in MI the refer the PhysReg, considering
665// subregs. This may invalidate any operand pointers.
666// Return true if the operand kills its register.
667bool RAFast::setPhysReg(MachineInstr *MI, unsigned OpNum, unsigned PhysReg) {
668 MachineOperand &MO = MI->getOperand(OpNum);
Jakob Stoklund Olesen6565a702012-05-14 21:30:58 +0000669 bool Dead = MO.isDead();
Jakob Stoklund Olesen41e14012010-05-17 02:49:21 +0000670 if (!MO.getSubReg()) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000671 MO.setReg(PhysReg);
Jakob Stoklund Olesen6565a702012-05-14 21:30:58 +0000672 return MO.isKill() || Dead;
Jakob Stoklund Olesen41e14012010-05-17 02:49:21 +0000673 }
674
675 // Handle subregister index.
676 MO.setReg(PhysReg ? TRI->getSubReg(PhysReg, MO.getSubReg()) : 0);
677 MO.setSubReg(0);
Jakob Stoklund Olesend32e7352010-05-19 21:36:05 +0000678
679 // A kill flag implies killing the full register. Add corresponding super
680 // register kill.
681 if (MO.isKill()) {
682 MI->addRegisterKilled(PhysReg, TRI, true);
Jakob Stoklund Olesen41e14012010-05-17 02:49:21 +0000683 return true;
684 }
Jakob Stoklund Olesen4d108292012-05-14 21:10:25 +0000685
686 // A <def,read-undef> of a sub-register requires an implicit def of the full
687 // register.
688 if (MO.isDef() && MO.isUndef())
689 MI->addRegisterDefined(PhysReg, TRI);
690
Jakob Stoklund Olesen6565a702012-05-14 21:30:58 +0000691 return Dead;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000692}
693
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000694// Handle special instruction operand like early clobbers and tied ops when
695// there are additional physreg defines.
696void RAFast::handleThroughOperands(MachineInstr *MI,
697 SmallVectorImpl<unsigned> &VirtDead) {
698 DEBUG(dbgs() << "Scanning for through registers:");
699 SmallSet<unsigned, 8> ThroughRegs;
700 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
701 MachineOperand &MO = MI->getOperand(i);
702 if (!MO.isReg()) continue;
703 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +0000704 if (!TargetRegisterInfo::isVirtualRegister(Reg))
705 continue;
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000706 if (MO.isEarlyClobber() || MI->isRegTiedToDefOperand(i) ||
707 (MO.getSubReg() && MI->readsVirtualRegister(Reg))) {
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000708 if (ThroughRegs.insert(Reg))
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000709 DEBUG(dbgs() << ' ' << PrintReg(Reg));
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000710 }
711 }
712
713 // If any physreg defines collide with preallocated through registers,
714 // we must spill and reallocate.
715 DEBUG(dbgs() << "\nChecking for physdef collisions.\n");
716 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
717 MachineOperand &MO = MI->getOperand(i);
718 if (!MO.isReg() || !MO.isDef()) continue;
719 unsigned Reg = MO.getReg();
720 if (!Reg || !TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
Jakob Stoklund Olesen601158a2013-02-21 19:35:21 +0000721 markRegUsedInInstr(Reg);
Jakob Stoklund Olesen8c70ea42012-06-01 22:38:17 +0000722 for (MCRegAliasIterator AI(Reg, TRI, true); AI.isValid(); ++AI) {
Jakob Stoklund Olesen8c70ea42012-06-01 22:38:17 +0000723 if (ThroughRegs.count(PhysRegState[*AI]))
724 definePhysReg(MI, *AI, regFree);
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000725 }
726 }
727
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000728 SmallVector<unsigned, 8> PartialDefs;
Rafael Espindola254a1322011-11-22 06:27:18 +0000729 DEBUG(dbgs() << "Allocating tied uses.\n");
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000730 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
731 MachineOperand &MO = MI->getOperand(i);
732 if (!MO.isReg()) continue;
733 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +0000734 if (!TargetRegisterInfo::isVirtualRegister(Reg)) continue;
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000735 if (MO.isUse()) {
736 unsigned DefIdx = 0;
737 if (!MI->isRegTiedToDefOperand(i, &DefIdx)) continue;
738 DEBUG(dbgs() << "Operand " << i << "("<< MO << ") is tied to operand "
739 << DefIdx << ".\n");
740 LiveRegMap::iterator LRI = reloadVirtReg(MI, i, Reg, 0);
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000741 unsigned PhysReg = LRI->PhysReg;
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000742 setPhysReg(MI, i, PhysReg);
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000743 // Note: we don't update the def operand yet. That would cause the normal
744 // def-scan to attempt spilling.
745 } else if (MO.getSubReg() && MI->readsVirtualRegister(Reg)) {
746 DEBUG(dbgs() << "Partial redefine: " << MO << "\n");
747 // Reload the register, but don't assign to the operand just yet.
748 // That would confuse the later phys-def processing pass.
749 LiveRegMap::iterator LRI = reloadVirtReg(MI, i, Reg, 0);
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000750 PartialDefs.push_back(LRI->PhysReg);
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000751 }
752 }
753
Rafael Espindola254a1322011-11-22 06:27:18 +0000754 DEBUG(dbgs() << "Allocating early clobbers.\n");
755 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
756 MachineOperand &MO = MI->getOperand(i);
757 if (!MO.isReg()) continue;
758 unsigned Reg = MO.getReg();
759 if (!TargetRegisterInfo::isVirtualRegister(Reg)) continue;
760 if (!MO.isEarlyClobber())
761 continue;
762 // Note: defineVirtReg may invalidate MO.
763 LiveRegMap::iterator LRI = defineVirtReg(MI, i, Reg, 0);
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000764 unsigned PhysReg = LRI->PhysReg;
Rafael Espindola254a1322011-11-22 06:27:18 +0000765 if (setPhysReg(MI, i, PhysReg))
766 VirtDead.push_back(Reg);
767 }
768
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000769 // Restore UsedInInstr to a state usable for allocating normal virtual uses.
Jakob Stoklund Olesend7ea7d52012-10-17 01:37:59 +0000770 UsedInInstr.clear();
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000771 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
772 MachineOperand &MO = MI->getOperand(i);
773 if (!MO.isReg() || (MO.isDef() && !MO.isEarlyClobber())) continue;
774 unsigned Reg = MO.getReg();
775 if (!Reg || !TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
Jakob Stoklund Olesen27ce3b92011-06-28 17:24:32 +0000776 DEBUG(dbgs() << "\tSetting " << PrintReg(Reg, TRI)
777 << " as used in instr\n");
Jakob Stoklund Olesen601158a2013-02-21 19:35:21 +0000778 markRegUsedInInstr(Reg);
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000779 }
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000780
781 // Also mark PartialDefs as used to avoid reallocation.
782 for (unsigned i = 0, e = PartialDefs.size(); i != e; ++i)
Jakob Stoklund Olesen601158a2013-02-21 19:35:21 +0000783 markRegUsedInInstr(PartialDefs[i]);
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000784}
785
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000786void RAFast::AllocateBasicBlock() {
787 DEBUG(dbgs() << "\nAllocating " << *MBB);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000788
789 PhysRegState.assign(TRI->getNumRegs(), regDisabled);
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000790 assert(LiveVirtRegs.empty() && "Mapping not cleared from last block?");
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000791
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000792 MachineBasicBlock::iterator MII = MBB->begin();
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000793
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000794 // Add live-in registers as live.
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000795 for (MachineBasicBlock::livein_iterator I = MBB->livein_begin(),
796 E = MBB->livein_end(); I != E; ++I)
Jakob Stoklund Olesen14d1dd92012-10-15 22:41:03 +0000797 if (MRI->isAllocatable(*I))
Jakob Stoklund Olesen9d4b51b2010-08-31 19:54:25 +0000798 definePhysReg(MII, *I, regReserved);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000799
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000800 SmallVector<unsigned, 8> VirtDead;
Jakob Stoklund Olesen7ff82e12010-05-14 04:30:51 +0000801 SmallVector<MachineInstr*, 32> Coalesced;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000802
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000803 // Otherwise, sequentially allocate each instruction in the MBB.
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000804 while (MII != MBB->end()) {
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000805 MachineInstr *MI = MII++;
Evan Chenge837dea2011-06-28 19:10:37 +0000806 const MCInstrDesc &MCID = MI->getDesc();
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000807 DEBUG({
Jakob Stoklund Olesenc9c4dac2010-05-13 20:43:17 +0000808 dbgs() << "\n>> " << *MI << "Regs:";
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000809 for (unsigned Reg = 1, E = TRI->getNumRegs(); Reg != E; ++Reg) {
810 if (PhysRegState[Reg] == regDisabled) continue;
811 dbgs() << " " << TRI->getName(Reg);
812 switch(PhysRegState[Reg]) {
813 case regFree:
814 break;
815 case regReserved:
Jakob Stoklund Olesenc9c4dac2010-05-13 20:43:17 +0000816 dbgs() << "*";
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000817 break;
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000818 default: {
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000819 dbgs() << '=' << PrintReg(PhysRegState[Reg]);
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000820 LiveRegMap::iterator I = findLiveVirtReg(PhysRegState[Reg]);
821 assert(I != LiveVirtRegs.end() && "Missing VirtReg entry");
822 if (I->Dirty)
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000823 dbgs() << "*";
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000824 assert(I->PhysReg == Reg && "Bad inverse map");
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000825 break;
826 }
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000827 }
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000828 }
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000829 dbgs() << '\n';
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +0000830 // Check that LiveVirtRegs is the inverse.
831 for (LiveRegMap::iterator i = LiveVirtRegs.begin(),
832 e = LiveVirtRegs.end(); i != e; ++i) {
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000833 assert(TargetRegisterInfo::isVirtualRegister(i->VirtReg) &&
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000834 "Bad map key");
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000835 assert(TargetRegisterInfo::isPhysicalRegister(i->PhysReg) &&
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000836 "Bad map value");
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000837 assert(PhysRegState[i->PhysReg] == i->VirtReg && "Bad inverse map");
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000838 }
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000839 });
840
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000841 // Debug values are not allowed to change codegen in any way.
842 if (MI->isDebugValue()) {
Devang Patel58b81762010-07-19 23:25:39 +0000843 bool ScanDbgValue = true;
844 while (ScanDbgValue) {
845 ScanDbgValue = false;
846 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
847 MachineOperand &MO = MI->getOperand(i);
848 if (!MO.isReg()) continue;
849 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +0000850 if (!TargetRegisterInfo::isVirtualRegister(Reg)) continue;
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000851 LiveRegMap::iterator LRI = findLiveVirtReg(Reg);
Devang Patel58b81762010-07-19 23:25:39 +0000852 if (LRI != LiveVirtRegs.end())
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000853 setPhysReg(MI, i, LRI->PhysReg);
Devang Patel7a029b62010-07-09 21:48:31 +0000854 else {
Devang Patel58b81762010-07-19 23:25:39 +0000855 int SS = StackSlotForVirtReg[Reg];
Devang Patel4bafda92010-09-10 20:32:09 +0000856 if (SS == -1) {
Jim Grosbach07cb6892010-09-01 19:16:29 +0000857 // We can't allocate a physreg for a DebugValue, sorry!
Devang Patel4bafda92010-09-10 20:32:09 +0000858 DEBUG(dbgs() << "Unable to allocate vreg used by DBG_VALUE");
Jim Grosbach07cb6892010-09-01 19:16:29 +0000859 MO.setReg(0);
Devang Patel4bafda92010-09-10 20:32:09 +0000860 }
Devang Patel58b81762010-07-19 23:25:39 +0000861 else {
862 // Modify DBG_VALUE now that the value is in a spill slot.
Adrian Prantl818833f2013-09-16 23:29:03 +0000863 bool IsIndirect = MI->isIndirectDebugValue();
Adrian Prantl43ae5e82013-07-10 16:56:52 +0000864 uint64_t Offset = IsIndirect ? MI->getOperand(1).getImm() : 0;
Jim Grosbach07cb6892010-09-01 19:16:29 +0000865 const MDNode *MDPtr =
Devang Patel58b81762010-07-19 23:25:39 +0000866 MI->getOperand(MI->getNumOperands()-1).getMetadata();
867 DebugLoc DL = MI->getDebugLoc();
David Blaikie6d9dbd52013-06-16 20:34:15 +0000868 MachineBasicBlock *MBB = MI->getParent();
869 MachineInstr *NewDV = BuildMI(*MBB, MBB->erase(MI), DL,
870 TII->get(TargetOpcode::DBG_VALUE))
871 .addFrameIndex(SS).addImm(Offset).addMetadata(MDPtr);
872 DEBUG(dbgs() << "Modifying debug info due to spill:"
873 << "\t" << *NewDV);
874 // Scan NewDV operands from the beginning.
875 MI = NewDV;
876 ScanDbgValue = true;
877 break;
Devang Patel58b81762010-07-19 23:25:39 +0000878 }
Devang Patel7a029b62010-07-09 21:48:31 +0000879 }
Devang Pateld2df64f2011-11-15 21:03:58 +0000880 LiveDbgValueMap[Reg].push_back(MI);
Devang Patel7a029b62010-07-09 21:48:31 +0000881 }
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000882 }
883 // Next instruction.
884 continue;
885 }
886
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000887 // If this is a copy, we may be able to coalesce.
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000888 unsigned CopySrc = 0, CopyDst = 0, CopySrcSub = 0, CopyDstSub = 0;
Jakob Stoklund Olesen273f7e42010-07-03 00:04:37 +0000889 if (MI->isCopy()) {
890 CopyDst = MI->getOperand(0).getReg();
891 CopySrc = MI->getOperand(1).getReg();
892 CopyDstSub = MI->getOperand(0).getSubReg();
893 CopySrcSub = MI->getOperand(1).getSubReg();
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000894 }
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000895
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000896 // Track registers used by instruction.
Jakob Stoklund Olesend7ea7d52012-10-17 01:37:59 +0000897 UsedInInstr.clear();
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000898
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000899 // First scan.
900 // Mark physreg uses and early clobbers as used.
Jakob Stoklund Olesene97dda42010-05-14 21:55:52 +0000901 // Find the end of the virtreg operands
902 unsigned VirtOpEnd = 0;
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000903 bool hasTiedOps = false;
904 bool hasEarlyClobbers = false;
905 bool hasPartialRedefs = false;
906 bool hasPhysDefs = false;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000907 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
908 MachineOperand &MO = MI->getOperand(i);
Chad Rosier7979b242012-11-06 22:52:42 +0000909 // Make sure MRI knows about registers clobbered by regmasks.
910 if (MO.isRegMask()) {
911 MRI->addPhysRegsUsedFromRegMask(MO.getRegMask());
912 continue;
913 }
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000914 if (!MO.isReg()) continue;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000915 unsigned Reg = MO.getReg();
Jakob Stoklund Olesene97dda42010-05-14 21:55:52 +0000916 if (!Reg) continue;
917 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
918 VirtOpEnd = i+1;
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000919 if (MO.isUse()) {
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000920 hasTiedOps = hasTiedOps ||
Evan Chenge837dea2011-06-28 19:10:37 +0000921 MCID.getOperandConstraint(i, MCOI::TIED_TO) != -1;
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000922 } else {
923 if (MO.isEarlyClobber())
924 hasEarlyClobbers = true;
925 if (MO.getSubReg() && MI->readsVirtualRegister(Reg))
926 hasPartialRedefs = true;
927 }
Jakob Stoklund Olesene97dda42010-05-14 21:55:52 +0000928 continue;
929 }
Jakob Stoklund Olesen14d1dd92012-10-15 22:41:03 +0000930 if (!MRI->isAllocatable(Reg)) continue;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000931 if (MO.isUse()) {
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000932 usePhysReg(MO);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000933 } else if (MO.isEarlyClobber()) {
Jakob Stoklund Olesen75ac4d92010-06-15 16:20:57 +0000934 definePhysReg(MI, Reg, (MO.isImplicit() || MO.isDead()) ?
935 regFree : regReserved);
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000936 hasEarlyClobbers = true;
937 } else
938 hasPhysDefs = true;
939 }
940
941 // The instruction may have virtual register operands that must be allocated
942 // the same register at use-time and def-time: early clobbers and tied
943 // operands. If there are also physical defs, these registers must avoid
944 // both physical defs and uses, making them more constrained than normal
945 // operands.
Jim Grosbach07cb6892010-09-01 19:16:29 +0000946 // Similarly, if there are multiple defs and tied operands, we must make
947 // sure the same register is allocated to uses and defs.
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000948 // We didn't detect inline asm tied operands above, so just make this extra
949 // pass for all inline asm.
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000950 if (MI->isInlineAsm() || hasEarlyClobbers || hasPartialRedefs ||
Evan Chenge837dea2011-06-28 19:10:37 +0000951 (hasTiedOps && (hasPhysDefs || MCID.getNumDefs() > 1))) {
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000952 handleThroughOperands(MI, VirtDead);
953 // Don't attempt coalescing when we have funny stuff going on.
954 CopyDst = 0;
Jakob Stoklund Olesen4bd94f72010-07-29 00:52:19 +0000955 // Pretend we have early clobbers so the use operands get marked below.
956 // This is not necessary for the common case of a single tied use.
957 hasEarlyClobbers = true;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000958 }
959
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000960 // Second scan.
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000961 // Allocate virtreg uses.
Jakob Stoklund Olesene97dda42010-05-14 21:55:52 +0000962 for (unsigned i = 0; i != VirtOpEnd; ++i) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000963 MachineOperand &MO = MI->getOperand(i);
964 if (!MO.isReg()) continue;
965 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +0000966 if (!TargetRegisterInfo::isVirtualRegister(Reg)) continue;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000967 if (MO.isUse()) {
Jakob Stoklund Olesen646dd7c2010-05-17 03:26:09 +0000968 LiveRegMap::iterator LRI = reloadVirtReg(MI, i, Reg, CopyDst);
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000969 unsigned PhysReg = LRI->PhysReg;
Jakob Stoklund Olesen7ff82e12010-05-14 04:30:51 +0000970 CopySrc = (CopySrc == Reg || CopySrc == PhysReg) ? PhysReg : 0;
Jakob Stoklund Olesen0eeb05c2010-05-18 21:10:50 +0000971 if (setPhysReg(MI, i, PhysReg))
Jakob Stoklund Olesen646dd7c2010-05-17 03:26:09 +0000972 killVirtReg(LRI);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000973 }
974 }
975
Jakob Stoklund Olesend7ea7d52012-10-17 01:37:59 +0000976 for (UsedInInstrSet::iterator
977 I = UsedInInstr.begin(), E = UsedInInstr.end(); I != E; ++I)
Jakob Stoklund Olesen601158a2013-02-21 19:35:21 +0000978 MRI->setRegUnitUsed(*I);
Jakob Stoklund Olesen82b07dc2010-05-11 20:30:28 +0000979
Jakob Stoklund Olesen4bd94f72010-07-29 00:52:19 +0000980 // Track registers defined by instruction - early clobbers and tied uses at
981 // this point.
Jakob Stoklund Olesend7ea7d52012-10-17 01:37:59 +0000982 UsedInInstr.clear();
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000983 if (hasEarlyClobbers) {
984 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
985 MachineOperand &MO = MI->getOperand(i);
Jakob Stoklund Olesen4bd94f72010-07-29 00:52:19 +0000986 if (!MO.isReg()) continue;
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000987 unsigned Reg = MO.getReg();
988 if (!Reg || !TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
Jakob Stoklund Olesen4bd94f72010-07-29 00:52:19 +0000989 // Look for physreg defs and tied uses.
990 if (!MO.isDef() && !MI->isRegTiedToDefOperand(i)) continue;
Jakob Stoklund Olesen601158a2013-02-21 19:35:21 +0000991 markRegUsedInInstr(Reg);
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000992 }
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000993 }
994
Jakob Stoklund Olesen4b6bbe82010-05-17 02:49:18 +0000995 unsigned DefOpEnd = MI->getNumOperands();
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000996 if (MI->isCall()) {
Jakob Stoklund Olesen4b6bbe82010-05-17 02:49:18 +0000997 // Spill all virtregs before a call. This serves two purposes: 1. If an
Jim Grosbach07cb6892010-09-01 19:16:29 +0000998 // exception is thrown, the landing pad is going to expect to find
999 // registers in their spill slots, and 2. we don't have to wade through
1000 // all the <imp-def> operands on the call instruction.
Jakob Stoklund Olesen4b6bbe82010-05-17 02:49:18 +00001001 DefOpEnd = VirtOpEnd;
1002 DEBUG(dbgs() << " Spilling remaining registers before call.\n");
1003 spillAll(MI);
Jakob Stoklund Olesen6de07172010-06-04 18:08:29 +00001004
1005 // The imp-defs are skipped below, but we still need to mark those
1006 // registers as used by the function.
Evan Chenge837dea2011-06-28 19:10:37 +00001007 SkippedInstrs.insert(&MCID);
Jakob Stoklund Olesen4b6bbe82010-05-17 02:49:18 +00001008 }
1009
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +00001010 // Third scan.
1011 // Allocate defs and collect dead defs.
Jakob Stoklund Olesen4b6bbe82010-05-17 02:49:18 +00001012 for (unsigned i = 0; i != DefOpEnd; ++i) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +00001013 MachineOperand &MO = MI->getOperand(i);
Jakob Stoklund Olesen75ac4d92010-06-15 16:20:57 +00001014 if (!MO.isReg() || !MO.isDef() || !MO.getReg() || MO.isEarlyClobber())
1015 continue;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +00001016 unsigned Reg = MO.getReg();
1017
1018 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Jakob Stoklund Olesen14d1dd92012-10-15 22:41:03 +00001019 if (!MRI->isAllocatable(Reg)) continue;
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +00001020 definePhysReg(MI, Reg, (MO.isImplicit() || MO.isDead()) ?
1021 regFree : regReserved);
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001022 continue;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001023 }
Jakob Stoklund Olesen646dd7c2010-05-17 03:26:09 +00001024 LiveRegMap::iterator LRI = defineVirtReg(MI, i, Reg, CopySrc);
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +00001025 unsigned PhysReg = LRI->PhysReg;
Jakob Stoklund Olesen0eeb05c2010-05-18 21:10:50 +00001026 if (setPhysReg(MI, i, PhysReg)) {
1027 VirtDead.push_back(Reg);
Jakob Stoklund Olesen7ff82e12010-05-14 04:30:51 +00001028 CopyDst = 0; // cancel coalescing;
1029 } else
1030 CopyDst = (CopyDst == Reg || CopyDst == PhysReg) ? PhysReg : 0;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001031 }
1032
Jakob Stoklund Olesen0eeb05c2010-05-18 21:10:50 +00001033 // Kill dead defs after the scan to ensure that multiple defs of the same
1034 // register are allocated identically. We didn't need to do this for uses
1035 // because we are crerating our own kill flags, and they are always at the
1036 // last use.
1037 for (unsigned i = 0, e = VirtDead.size(); i != e; ++i)
1038 killVirtReg(VirtDead[i]);
1039 VirtDead.clear();
1040
Jakob Stoklund Olesend7ea7d52012-10-17 01:37:59 +00001041 for (UsedInInstrSet::iterator
1042 I = UsedInInstr.begin(), E = UsedInInstr.end(); I != E; ++I)
Jakob Stoklund Olesen601158a2013-02-21 19:35:21 +00001043 MRI->setRegUnitUsed(*I);
Jakob Stoklund Olesenc9c4dac2010-05-13 20:43:17 +00001044
Jakob Stoklund Olesen7ff82e12010-05-14 04:30:51 +00001045 if (CopyDst && CopyDst == CopySrc && CopyDstSub == CopySrcSub) {
1046 DEBUG(dbgs() << "-- coalescing: " << *MI);
1047 Coalesced.push_back(MI);
1048 } else {
1049 DEBUG(dbgs() << "<< " << *MI);
1050 }
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001051 }
1052
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001053 // Spill all physical registers holding virtual registers now.
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +00001054 DEBUG(dbgs() << "Spilling live registers at end of block.\n");
1055 spillAll(MBB->getFirstTerminator());
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +00001056
Jakob Stoklund Olesen7ff82e12010-05-14 04:30:51 +00001057 // Erase all the coalesced copies. We are delaying it until now because
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +00001058 // LiveVirtRegs might refer to the instrs.
Jakob Stoklund Olesen7ff82e12010-05-14 04:30:51 +00001059 for (unsigned i = 0, e = Coalesced.size(); i != e; ++i)
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +00001060 MBB->erase(Coalesced[i]);
Jakob Stoklund Olesen8a65c512010-05-14 21:55:50 +00001061 NumCopies += Coalesced.size();
Jakob Stoklund Olesen7ff82e12010-05-14 04:30:51 +00001062
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +00001063 DEBUG(MBB->dump());
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001064}
1065
1066/// runOnMachineFunction - Register allocate the whole function
1067///
1068bool RAFast::runOnMachineFunction(MachineFunction &Fn) {
Jakob Stoklund Olesenc9c4dac2010-05-13 20:43:17 +00001069 DEBUG(dbgs() << "********** FAST REGISTER ALLOCATION **********\n"
David Blaikie986d76d2012-08-22 17:18:53 +00001070 << "********** Function: " << Fn.getName() << '\n');
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001071 MF = &Fn;
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +00001072 MRI = &MF->getRegInfo();
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001073 TM = &Fn.getTarget();
1074 TRI = TM->getRegisterInfo();
1075 TII = TM->getInstrInfo();
Chad Rosier18bb0542012-11-28 00:21:29 +00001076 MRI->freezeReservedRegs(Fn);
Jakob Stoklund Olesen5d20c312011-06-02 18:35:30 +00001077 RegClassInfo.runOnMachineFunction(Fn);
Jakob Stoklund Olesend7ea7d52012-10-17 01:37:59 +00001078 UsedInInstr.clear();
Jakob Stoklund Olesen601158a2013-02-21 19:35:21 +00001079 UsedInInstr.setUniverse(TRI->getNumRegUnits());
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001080
Andrew Trick8dd26252012-02-10 04:10:36 +00001081 assert(!MRI->isSSA() && "regalloc requires leaving SSA");
1082
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001083 // initialize the virtual->physical register map to have a 'null'
1084 // mapping for all virtual registers
Jakob Stoklund Olesen42e9c962011-01-09 21:58:20 +00001085 StackSlotForVirtReg.resize(MRI->getNumVirtRegs());
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +00001086 LiveVirtRegs.setUniverse(MRI->getNumVirtRegs());
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001087
1088 // Loop over all of the basic blocks, eliminating virtual register references
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +00001089 for (MachineFunction::iterator MBBi = Fn.begin(), MBBe = Fn.end();
1090 MBBi != MBBe; ++MBBi) {
1091 MBB = &*MBBi;
1092 AllocateBasicBlock();
1093 }
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001094
Jakob Stoklund Olesen6de07172010-06-04 18:08:29 +00001095 // Add the clobber lists for all the instructions we skipped earlier.
Evan Chenge837dea2011-06-28 19:10:37 +00001096 for (SmallPtrSet<const MCInstrDesc*, 4>::const_iterator
Jakob Stoklund Olesen6de07172010-06-04 18:08:29 +00001097 I = SkippedInstrs.begin(), E = SkippedInstrs.end(); I != E; ++I)
Craig Topperfac25982012-03-08 08:22:45 +00001098 if (const uint16_t *Defs = (*I)->getImplicitDefs())
Jakob Stoklund Olesen6de07172010-06-04 18:08:29 +00001099 while (*Defs)
1100 MRI->setPhysRegUsed(*Defs++);
1101
Andrew Trick19273ae2012-02-21 04:51:23 +00001102 // All machine operands and other references to virtual registers have been
1103 // replaced. Remove the virtual registers.
1104 MRI->clearVirtRegs();
1105
Jakob Stoklund Olesen6de07172010-06-04 18:08:29 +00001106 SkippedInstrs.clear();
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001107 StackSlotForVirtReg.clear();
Devang Patel459a36b2010-08-04 18:42:02 +00001108 LiveDbgValueMap.clear();
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001109 return true;
1110}
1111
1112FunctionPass *llvm::createFastRegisterAllocator() {
1113 return new RAFast();
1114}