blob: c7772875c364abe3f4df191c1e141316994f3a7b [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bill Wendling61512ba2011-05-11 01:11:55 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbache4ad3872010-10-19 23:27:08 +000062
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000065def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
66 SDTCisInt<1>]>;
67
Dale Johannesen51e28e62010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach469bbdb2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
72
Evan Cheng342e3162011-08-30 01:34:54 +000073def SDTBinaryArithWithFlags : SDTypeProfile<2, 2,
74 [SDTCisSameAs<0, 2>,
75 SDTCisSameAs<0, 3>,
76 SDTCisInt<0>, SDTCisVT<1, i32>]>;
77
78// SDTBinaryArithWithFlagsInOut - RES1, CPSR = op LHS, RHS, CPSR
79def SDTBinaryArithWithFlagsInOut : SDTypeProfile<2, 3,
80 [SDTCisSameAs<0, 2>,
81 SDTCisSameAs<0, 3>,
82 SDTCisInt<0>,
83 SDTCisVT<1, i32>,
84 SDTCisVT<4, i32>]>;
Evan Chenga8e29892007-01-19 07:51:42 +000085// Node definitions.
86def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000087def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000088def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000089def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000090
Bill Wendlingc69107c2007-11-13 09:19:02 +000091def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000092 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000093def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000094 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000095
96def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000097 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000098 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000099def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +0000100 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000101 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000102def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +0000103 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000104 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000105
Chris Lattner48be23c2008-01-15 22:02:54 +0000106def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +0000107 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000108
109def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +0000110 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000111
112def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000113 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000114
115def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
116 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000117def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
118 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000119
Evan Cheng218977b2010-07-13 19:27:42 +0000120def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
121 [SDNPHasChain]>;
122
Evan Chenga8e29892007-01-19 07:51:42 +0000123def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000124 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000125
David Goodwinc0309b42009-06-29 15:33:01 +0000126def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000127 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000128
Evan Chenga8e29892007-01-19 07:51:42 +0000129def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
130
Chris Lattner036609b2010-12-23 18:28:41 +0000131def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
132def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
133def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000134
Evan Cheng342e3162011-08-30 01:34:54 +0000135def ARMaddc : SDNode<"ARMISD::ADDC", SDTBinaryArithWithFlags,
136 [SDNPCommutative]>;
137def ARMsubc : SDNode<"ARMISD::SUBC", SDTBinaryArithWithFlags>;
138def ARMadde : SDNode<"ARMISD::ADDE", SDTBinaryArithWithFlagsInOut>;
139def ARMsube : SDNode<"ARMISD::SUBE", SDTBinaryArithWithFlagsInOut>;
140
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000141def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000142def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
143 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000144def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000145 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
146def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
147 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
148
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000149
Evan Cheng11db0682010-08-11 06:22:01 +0000150def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
151 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000152def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000153 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000154def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000155 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000156
Evan Chengf609bb82010-01-19 00:44:15 +0000157def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
158
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000159def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000160 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000161
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000162
163def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
164
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000165//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000166// ARM Instruction Predicate Definitions.
167//
Evan Chengebdeeab2011-07-08 01:53:10 +0000168def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
169 AssemblerPredicate<"HasV4TOps">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000170def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
171def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000172def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
173 AssemblerPredicate<"HasV5TEOps">;
174def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
175 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000176def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000177def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
178 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000179def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000180def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
181 AssemblerPredicate<"HasV7Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000182def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000183def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
184 AssemblerPredicate<"FeatureVFP2">;
185def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
186 AssemblerPredicate<"FeatureVFP3">;
187def HasNEON : Predicate<"Subtarget->hasNEON()">,
188 AssemblerPredicate<"FeatureNEON">;
189def HasFP16 : Predicate<"Subtarget->hasFP16()">,
190 AssemblerPredicate<"FeatureFP16">;
191def HasDivide : Predicate<"Subtarget->hasDivide()">,
192 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000193def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000194 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000195def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000196 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000197def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000198 AssemblerPredicate<"FeatureDB">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000199def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000200 AssemblerPredicate<"FeatureMP">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000201def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000202def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000203def IsThumb : Predicate<"Subtarget->isThumb()">,
204 AssemblerPredicate<"ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000205def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000206def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
207 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
James Molloyacad68d2011-09-28 14:21:38 +0000208def IsMClass : Predicate<"Subtarget->isMClass()">,
209 AssemblerPredicate<"FeatureMClass">;
210def IsARClass : Predicate<"!Subtarget->isMClass()">,
211 AssemblerPredicate<"!FeatureMClass">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000212def IsARM : Predicate<"!Subtarget->isThumb()">,
213 AssemblerPredicate<"!ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000214def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
215def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
David Meyer928698b2011-10-18 05:29:23 +0000216def IsNaCl : Predicate<"Subtarget->isTargetNaCl()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000217
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000218// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000219def UseMovt : Predicate<"Subtarget->useMovt()">;
220def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000221def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000222
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000223//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000224// ARM Flag Definitions.
225
226class RegConstraint<string C> {
227 string Constraints = C;
228}
229
230//===----------------------------------------------------------------------===//
231// ARM specific transformation functions and pattern fragments.
232//
233
Evan Chenga8e29892007-01-19 07:51:42 +0000234// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
235// so_imm_neg def below.
236def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000237 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000238}]>;
239
240// so_imm_not_XFORM - Return a so_imm value packed into the format described for
241// so_imm_not def below.
242def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000243 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000244}]>;
245
Evan Chenga8e29892007-01-19 07:51:42 +0000246/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
Eric Christopher8f232d32011-04-28 05:49:04 +0000247def imm1_15 : ImmLeaf<i32, [{
248 return (int32_t)Imm >= 1 && (int32_t)Imm < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000249}]>;
250
251/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000252def imm16_31 : ImmLeaf<i32, [{
253 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000254}]>;
255
Jim Grosbach64171712010-02-16 21:07:46 +0000256def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000257 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000258 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000259 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000260
Jim Grosbache70ec842011-10-28 22:50:54 +0000261// Note: this pattern doesn't require an encoder method and such, as it's
262// only used on aliases (Pat<> and InstAlias<>). The actual encoding
263// is handled by the destination instructions, which use t2_so_imm.
264def so_imm_not_asmoperand : AsmOperandClass { let Name = "ARMSOImmNot"; }
Evan Chenga2515702007-03-19 07:09:02 +0000265def so_imm_not :
Jim Grosbache70ec842011-10-28 22:50:54 +0000266 Operand<i32>, PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000267 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Jim Grosbache70ec842011-10-28 22:50:54 +0000268 }], so_imm_not_XFORM> {
269 let ParserMatchClass = so_imm_not_asmoperand;
270}
Evan Chenga8e29892007-01-19 07:51:42 +0000271
272// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
273def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000274 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000275}]>;
276
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000277/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000278def hi16 : SDNodeXForm<imm, [{
279 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
280}]>;
281
282def lo16AllZero : PatLeaf<(i32 imm), [{
283 // Returns true if all low 16-bits are 0.
284 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000285}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000286
Evan Cheng342e3162011-08-30 01:34:54 +0000287class BinOpWithFlagFrag<dag res> :
288 PatFrag<(ops node:$LHS, node:$RHS, node:$FLAG), res>;
Evan Cheng37f25d92008-08-28 23:39:26 +0000289class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
290class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000291
Evan Chengc4af4632010-11-17 20:13:28 +0000292// An 'and' node with a single use.
293def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
294 return N->hasOneUse();
295}]>;
296
297// An 'xor' node with a single use.
298def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
299 return N->hasOneUse();
300}]>;
301
Evan Cheng48575f62010-12-05 22:04:16 +0000302// An 'fmul' node with a single use.
303def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
304 return N->hasOneUse();
305}]>;
306
307// An 'fadd' node which checks for single non-hazardous use.
308def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
309 return hasNoVMLxHazardUse(N);
310}]>;
311
312// An 'fsub' node which checks for single non-hazardous use.
313def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
314 return hasNoVMLxHazardUse(N);
315}]>;
316
Evan Chenga8e29892007-01-19 07:51:42 +0000317//===----------------------------------------------------------------------===//
318// Operand Definitions.
319//
320
Jim Grosbach9588c102011-11-12 00:58:43 +0000321// Immediate operands with a shared generic asm render method.
322class ImmAsmOperand : AsmOperandClass { let RenderMethod = "addImmOperands"; }
323
Evan Chenga8e29892007-01-19 07:51:42 +0000324// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000325// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000326def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000327 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000328 let OperandType = "OPERAND_PCREL";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000329 let DecoderMethod = "DecodeT2BROperand";
Jim Grosbachc466b932010-11-11 18:04:49 +0000330}
Evan Chenga8e29892007-01-19 07:51:42 +0000331
Jason W Kim685c3502011-02-04 19:47:15 +0000332// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000333def uncondbrtarget : Operand<OtherVT> {
334 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000335 let OperandType = "OPERAND_PCREL";
Owen Andersonc2666002010-12-13 19:31:11 +0000336}
337
Jason W Kim685c3502011-02-04 19:47:15 +0000338// Branch target for ARM. Handles conditional/unconditional
339def br_target : Operand<OtherVT> {
340 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000341 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000342}
343
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000344// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000345// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000346def bltarget : Operand<i32> {
347 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000348 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000349 let OperandType = "OPERAND_PCREL";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000350}
351
Jason W Kim685c3502011-02-04 19:47:15 +0000352// Call target for ARM. Handles conditional/unconditional
353// FIXME: rename bl_target to t2_bltarget?
354def bl_target : Operand<i32> {
355 // Encoded the same as branch targets.
356 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000357 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000358}
359
Owen Andersonf1eab592011-08-26 23:32:08 +0000360def blx_target : Operand<i32> {
361 // Encoded the same as branch targets.
362 let EncoderMethod = "getARMBLXTargetOpValue";
363 let OperandType = "OPERAND_PCREL";
364}
Jason W Kim685c3502011-02-04 19:47:15 +0000365
Evan Chenga8e29892007-01-19 07:51:42 +0000366// A list of registers separated by comma. Used by load/store multiple.
Jim Grosbach1610a702011-07-25 20:06:30 +0000367def RegListAsmOperand : AsmOperandClass { let Name = "RegList"; }
Bill Wendling04863d02010-11-13 10:40:19 +0000368def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000369 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000370 let ParserMatchClass = RegListAsmOperand;
371 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000372 let DecoderMethod = "DecodeRegListOperand";
Bill Wendling04863d02010-11-13 10:40:19 +0000373}
374
Jim Grosbach1610a702011-07-25 20:06:30 +0000375def DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000376def dpr_reglist : Operand<i32> {
377 let EncoderMethod = "getRegisterListOpValue";
378 let ParserMatchClass = DPRRegListAsmOperand;
379 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000380 let DecoderMethod = "DecodeDPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000381}
382
Jim Grosbach1610a702011-07-25 20:06:30 +0000383def SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000384def spr_reglist : Operand<i32> {
385 let EncoderMethod = "getRegisterListOpValue";
386 let ParserMatchClass = SPRRegListAsmOperand;
387 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000388 let DecoderMethod = "DecodeSPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000389}
390
Evan Chenga8e29892007-01-19 07:51:42 +0000391// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
392def cpinst_operand : Operand<i32> {
393 let PrintMethod = "printCPInstOperand";
394}
395
Evan Chenga8e29892007-01-19 07:51:42 +0000396// Local PC labels.
397def pclabel : Operand<i32> {
398 let PrintMethod = "printPCLabel";
399}
400
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000401// ADR instruction labels.
402def adrlabel : Operand<i32> {
403 let EncoderMethod = "getAdrLabelOpValue";
404}
405
Owen Anderson498ec202010-10-27 22:49:00 +0000406def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000407 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000408 let DecoderMethod = "DecodeVCVTImmOperand";
Owen Anderson498ec202010-10-27 22:49:00 +0000409}
410
Jim Grosbachb35ad412010-10-13 19:56:10 +0000411// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000412def rot_imm_XFORM: SDNodeXForm<imm, [{
413 switch (N->getZExtValue()){
414 default: assert(0);
415 case 0: return CurDAG->getTargetConstant(0, MVT::i32);
416 case 8: return CurDAG->getTargetConstant(1, MVT::i32);
417 case 16: return CurDAG->getTargetConstant(2, MVT::i32);
418 case 24: return CurDAG->getTargetConstant(3, MVT::i32);
419 }
420}]>;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000421def RotImmAsmOperand : AsmOperandClass {
422 let Name = "RotImm";
423 let ParserMethod = "parseRotImm";
424}
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000425def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
426 int32_t v = N->getZExtValue();
427 return v == 8 || v == 16 || v == 24; }],
428 rot_imm_XFORM> {
429 let PrintMethod = "printRotImmOperand";
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000430 let ParserMatchClass = RotImmAsmOperand;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000431}
432
Bob Wilson22f5dc72010-08-16 18:27:34 +0000433// shift_imm: An integer that encodes a shift amount and the type of shift
Jim Grosbach580f4a92011-07-25 22:20:28 +0000434// (asr or lsl). The 6-bit immediate encodes as:
435// {5} 0 ==> lsl
436// 1 asr
437// {4-0} imm5 shift amount.
438// asr #32 encoded as imm5 == 0.
439def ShifterImmAsmOperand : AsmOperandClass {
440 let Name = "ShifterImm";
441 let ParserMethod = "parseShifterImm";
442}
Bob Wilson22f5dc72010-08-16 18:27:34 +0000443def shift_imm : Operand<i32> {
444 let PrintMethod = "printShiftImmOperand";
Jim Grosbach580f4a92011-07-25 22:20:28 +0000445 let ParserMatchClass = ShifterImmAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000446}
447
Owen Anderson92a20222011-07-21 18:54:16 +0000448// shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm.
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000449def ShiftedRegAsmOperand : AsmOperandClass { let Name = "RegShiftedReg"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000450def so_reg_reg : Operand<i32>, // reg reg imm
451 ComplexPattern<i32, 3, "SelectRegShifterOperand",
452 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000453 let EncoderMethod = "getSORegRegOpValue";
454 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000455 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000456 let ParserMatchClass = ShiftedRegAsmOperand;
Owen Andersonde317f42011-08-09 23:33:27 +0000457 let MIOperandInfo = (ops GPRnopc, GPRnopc, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000458}
Owen Anderson92a20222011-07-21 18:54:16 +0000459
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000460def ShiftedImmAsmOperand : AsmOperandClass { let Name = "RegShiftedImm"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000461def so_reg_imm : Operand<i32>, // reg imm
Owen Anderson152d4a42011-07-21 23:38:37 +0000462 ComplexPattern<i32, 2, "SelectImmShifterOperand",
Owen Anderson92a20222011-07-21 18:54:16 +0000463 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000464 let EncoderMethod = "getSORegImmOpValue";
465 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000466 let DecoderMethod = "DecodeSORegImmOperand";
Owen Anderson92a20222011-07-21 18:54:16 +0000467 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000468 let MIOperandInfo = (ops GPR, i32imm);
Owen Anderson152d4a42011-07-21 23:38:37 +0000469}
470
471// FIXME: Does this need to be distinct from so_reg?
472def shift_so_reg_reg : Operand<i32>, // reg reg imm
473 ComplexPattern<i32, 3, "SelectShiftRegShifterOperand",
474 [shl,srl,sra,rotr]> {
475 let EncoderMethod = "getSORegRegOpValue";
476 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000477 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000478 let MIOperandInfo = (ops GPR, GPR, i32imm);
Owen Anderson92a20222011-07-21 18:54:16 +0000479}
480
Jim Grosbache8606dc2011-07-13 17:50:29 +0000481// FIXME: Does this need to be distinct from so_reg?
Owen Anderson152d4a42011-07-21 23:38:37 +0000482def shift_so_reg_imm : Operand<i32>, // reg reg imm
483 ComplexPattern<i32, 2, "SelectShiftImmShifterOperand",
Evan Chengf40deed2010-10-27 23:41:30 +0000484 [shl,srl,sra,rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000485 let EncoderMethod = "getSORegImmOpValue";
486 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000487 let DecoderMethod = "DecodeSORegImmOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000488 let MIOperandInfo = (ops GPR, i32imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000489}
Evan Chenga8e29892007-01-19 07:51:42 +0000490
Owen Anderson152d4a42011-07-21 23:38:37 +0000491
Evan Chenga8e29892007-01-19 07:51:42 +0000492// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000493// 8-bit immediate rotated by an arbitrary number of bits.
Jim Grosbach9588c102011-11-12 00:58:43 +0000494def SOImmAsmOperand: ImmAsmOperand { let Name = "ARMSOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000495def so_imm : Operand<i32>, ImmLeaf<i32, [{
496 return ARM_AM::getSOImmVal(Imm) != -1;
497 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000498 let EncoderMethod = "getSOImmOpValue";
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000499 let ParserMatchClass = SOImmAsmOperand;
Owen Andersonfd9085d2011-08-10 17:38:05 +0000500 let DecoderMethod = "DecodeSOImmOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000501}
502
Evan Chengc70d1842007-03-20 08:11:30 +0000503// Break so_imm's up into two pieces. This handles immediates with up to 16
504// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
505// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000506def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000507 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000508}]>;
509
510/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
511///
512def arm_i32imm : PatLeaf<(imm), [{
513 if (Subtarget->hasV6T2Ops())
514 return true;
515 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
516}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000517
Jim Grosbachb2756af2011-08-01 21:55:12 +0000518/// imm0_7 predicate - Immediate in the range [0,7].
Jim Grosbach9588c102011-11-12 00:58:43 +0000519def Imm0_7AsmOperand: ImmAsmOperand { let Name = "Imm0_7"; }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000520def imm0_7 : Operand<i32>, ImmLeaf<i32, [{
521 return Imm >= 0 && Imm < 8;
522}]> {
523 let ParserMatchClass = Imm0_7AsmOperand;
524}
525
Jim Grosbachb2756af2011-08-01 21:55:12 +0000526/// imm0_15 predicate - Immediate in the range [0,15].
Jim Grosbach9588c102011-11-12 00:58:43 +0000527def Imm0_15AsmOperand: ImmAsmOperand { let Name = "Imm0_15"; }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000528def imm0_15 : Operand<i32>, ImmLeaf<i32, [{
529 return Imm >= 0 && Imm < 16;
530}]> {
531 let ParserMatchClass = Imm0_15AsmOperand;
532}
533
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000534/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Jim Grosbach9588c102011-11-12 00:58:43 +0000535def Imm0_31AsmOperand: ImmAsmOperand { let Name = "Imm0_31"; }
Eric Christopher8f232d32011-04-28 05:49:04 +0000536def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
537 return Imm >= 0 && Imm < 32;
Jim Grosbach3d5ab362011-07-26 16:44:05 +0000538}]> {
539 let ParserMatchClass = Imm0_31AsmOperand;
540}
Evan Chenga8e29892007-01-19 07:51:42 +0000541
Jim Grosbachee10ff82011-11-10 19:18:01 +0000542/// imm0_32 predicate - True if the 32-bit immediate is in the range [0,32].
Jim Grosbach9588c102011-11-12 00:58:43 +0000543def Imm0_32AsmOperand: ImmAsmOperand { let Name = "Imm0_32"; }
Jim Grosbachee10ff82011-11-10 19:18:01 +0000544def imm0_32 : Operand<i32>, ImmLeaf<i32, [{
545 return Imm >= 0 && Imm < 32;
546}]> {
547 let ParserMatchClass = Imm0_32AsmOperand;
548}
549
Jim Grosbach02c84602011-08-01 22:02:20 +0000550/// imm0_255 predicate - Immediate in the range [0,255].
Jim Grosbach9588c102011-11-12 00:58:43 +0000551def Imm0_255AsmOperand : ImmAsmOperand { let Name = "Imm0_255"; }
Jim Grosbach02c84602011-08-01 22:02:20 +0000552def imm0_255 : Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 256; }]> {
553 let ParserMatchClass = Imm0_255AsmOperand;
554}
555
Jim Grosbach9588c102011-11-12 00:58:43 +0000556/// imm0_65535 - An immediate is in the range [0.65535].
557def Imm0_65535AsmOperand: ImmAsmOperand { let Name = "Imm0_65535"; }
558def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
559 return Imm >= 0 && Imm < 65536;
560}]> {
561 let ParserMatchClass = Imm0_65535AsmOperand;
562}
563
Jim Grosbachffa32252011-07-19 19:13:28 +0000564// imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference
565// a relocatable expression.
Jason W Kim837caa92010-11-18 23:37:15 +0000566//
Jim Grosbachffa32252011-07-19 19:13:28 +0000567// FIXME: This really needs a Thumb version separate from the ARM version.
568// While the range is the same, and can thus use the same match class,
569// the encoding is different so it should have a different encoder method.
Jim Grosbach9588c102011-11-12 00:58:43 +0000570def Imm0_65535ExprAsmOperand: ImmAsmOperand { let Name = "Imm0_65535Expr"; }
Jim Grosbachffa32252011-07-19 19:13:28 +0000571def imm0_65535_expr : Operand<i32> {
Evan Cheng75972122011-01-13 07:58:56 +0000572 let EncoderMethod = "getHiLo16ImmOpValue";
Jim Grosbachffa32252011-07-19 19:13:28 +0000573 let ParserMatchClass = Imm0_65535ExprAsmOperand;
Jason W Kim837caa92010-11-18 23:37:15 +0000574}
575
Jim Grosbached838482011-07-26 16:24:27 +0000576/// imm24b - True if the 32-bit immediate is encodable in 24 bits.
Jim Grosbach9588c102011-11-12 00:58:43 +0000577def Imm24bitAsmOperand: ImmAsmOperand { let Name = "Imm24bit"; }
Jim Grosbached838482011-07-26 16:24:27 +0000578def imm24b : Operand<i32>, ImmLeaf<i32, [{
579 return Imm >= 0 && Imm <= 0xffffff;
580}]> {
581 let ParserMatchClass = Imm24bitAsmOperand;
582}
583
584
Evan Chenga9688c42010-12-11 04:11:38 +0000585/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
586/// e.g., 0xf000ffff
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000587def BitfieldAsmOperand : AsmOperandClass {
588 let Name = "Bitfield";
589 let ParserMethod = "parseBitfield";
590}
Evan Chenga9688c42010-12-11 04:11:38 +0000591def bf_inv_mask_imm : Operand<i32>,
592 PatLeaf<(imm), [{
593 return ARM::isBitFieldInvertedMask(N->getZExtValue());
594}] > {
595 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
596 let PrintMethod = "printBitfieldInvMaskImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000597 let DecoderMethod = "DecodeBitfieldMaskOperand";
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000598 let ParserMatchClass = BitfieldAsmOperand;
Evan Chenga9688c42010-12-11 04:11:38 +0000599}
600
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000601def imm1_32_XFORM: SDNodeXForm<imm, [{
602 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
603}]>;
604def Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; }
Jim Grosbachef3bf642011-08-17 21:01:11 +0000605def imm1_32 : Operand<i32>, PatLeaf<(imm), [{
606 uint64_t Imm = N->getZExtValue();
607 return Imm > 0 && Imm <= 32;
608 }],
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000609 imm1_32_XFORM> {
Jim Grosbachf4943352011-07-25 23:09:14 +0000610 let PrintMethod = "printImmPlusOneOperand";
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000611 let ParserMatchClass = Imm1_32AsmOperand;
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000612}
613
Jim Grosbachf4943352011-07-25 23:09:14 +0000614def imm1_16_XFORM: SDNodeXForm<imm, [{
615 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
616}]>;
617def Imm1_16AsmOperand: AsmOperandClass { let Name = "Imm1_16"; }
618def imm1_16 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 16; }],
619 imm1_16_XFORM> {
620 let PrintMethod = "printImmPlusOneOperand";
621 let ParserMatchClass = Imm1_16AsmOperand;
622}
623
Evan Chenga8e29892007-01-19 07:51:42 +0000624// Define ARM specific addressing modes.
Jim Grosbach3e556122010-10-26 22:37:02 +0000625// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000626//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000627def MemImm12OffsetAsmOperand : AsmOperandClass { let Name = "MemImm12Offset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000628def addrmode_imm12 : Operand<i32>,
629 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000630 // 12-bit immediate operand. Note that instructions using this encode
631 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
632 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000633
Chris Lattner2ac19022010-11-15 05:19:05 +0000634 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000635 let PrintMethod = "printAddrModeImm12Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000636 let DecoderMethod = "DecodeAddrModeImm12Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000637 let ParserMatchClass = MemImm12OffsetAsmOperand;
Jim Grosbach3e556122010-10-26 22:37:02 +0000638 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000639}
Jim Grosbach3e556122010-10-26 22:37:02 +0000640// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000641//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000642def MemRegOffsetAsmOperand : AsmOperandClass { let Name = "MemRegOffset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000643def ldst_so_reg : Operand<i32>,
644 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000645 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000646 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000647 let PrintMethod = "printAddrMode2Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000648 let DecoderMethod = "DecodeSORegMemOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000649 let ParserMatchClass = MemRegOffsetAsmOperand;
Owen Anderson2b7b2382011-08-11 18:55:42 +0000650 let MIOperandInfo = (ops GPR:$base, GPRnopc:$offsreg, i32imm:$shift);
Jim Grosbach82891622010-09-29 19:03:54 +0000651}
652
Jim Grosbach7ce05792011-08-03 23:50:40 +0000653// postidx_imm8 := +/- [0,255]
654//
655// 9 bit value:
656// {8} 1 is imm8 is non-negative. 0 otherwise.
657// {7-0} [0,255] imm8 value.
658def PostIdxImm8AsmOperand : AsmOperandClass { let Name = "PostIdxImm8"; }
659def postidx_imm8 : Operand<i32> {
660 let PrintMethod = "printPostIdxImm8Operand";
661 let ParserMatchClass = PostIdxImm8AsmOperand;
662 let MIOperandInfo = (ops i32imm);
663}
664
Owen Anderson154c41d2011-08-04 18:24:14 +0000665// postidx_imm8s4 := +/- [0,1020]
666//
667// 9 bit value:
668// {8} 1 is imm8 is non-negative. 0 otherwise.
669// {7-0} [0,255] imm8 value, scaled by 4.
Jim Grosbach2bd01182011-10-11 21:55:36 +0000670def PostIdxImm8s4AsmOperand : AsmOperandClass { let Name = "PostIdxImm8s4"; }
Owen Anderson154c41d2011-08-04 18:24:14 +0000671def postidx_imm8s4 : Operand<i32> {
672 let PrintMethod = "printPostIdxImm8s4Operand";
Jim Grosbach2bd01182011-10-11 21:55:36 +0000673 let ParserMatchClass = PostIdxImm8s4AsmOperand;
Owen Anderson154c41d2011-08-04 18:24:14 +0000674 let MIOperandInfo = (ops i32imm);
675}
676
677
Jim Grosbach7ce05792011-08-03 23:50:40 +0000678// postidx_reg := +/- reg
679//
680def PostIdxRegAsmOperand : AsmOperandClass {
681 let Name = "PostIdxReg";
682 let ParserMethod = "parsePostIdxReg";
683}
684def postidx_reg : Operand<i32> {
685 let EncoderMethod = "getPostIdxRegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000686 let DecoderMethod = "DecodePostIdxReg";
Jim Grosbachca8c70b2011-08-05 15:48:21 +0000687 let PrintMethod = "printPostIdxRegOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000688 let ParserMatchClass = PostIdxRegAsmOperand;
689 let MIOperandInfo = (ops GPR, i32imm);
690}
691
692
Jim Grosbach3e556122010-10-26 22:37:02 +0000693// addrmode2 := reg +/- imm12
694// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000695//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000696// FIXME: addrmode2 should be refactored the rest of the way to always
697// use explicit imm vs. reg versions above (addrmode_imm12 and ldst_so_reg).
698def AddrMode2AsmOperand : AsmOperandClass { let Name = "AddrMode2"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000699def addrmode2 : Operand<i32>,
700 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000701 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000702 let PrintMethod = "printAddrMode2Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000703 let ParserMatchClass = AddrMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000704 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
705}
706
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000707def PostIdxRegShiftedAsmOperand : AsmOperandClass {
708 let Name = "PostIdxRegShifted";
709 let ParserMethod = "parsePostIdxReg";
710}
Owen Anderson793e7962011-07-26 20:54:26 +0000711def am2offset_reg : Operand<i32>,
712 ComplexPattern<i32, 2, "SelectAddrMode2OffsetReg",
Chris Lattner52a261b2010-09-21 20:31:19 +0000713 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000714 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000715 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000716 // When using this for assembly, it's always as a post-index offset.
717 let ParserMatchClass = PostIdxRegShiftedAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000718 let MIOperandInfo = (ops GPR, i32imm);
719}
720
Jim Grosbach039c2e12011-08-04 23:01:30 +0000721// FIXME: am2offset_imm should only need the immediate, not the GPR. Having
722// the GPR is purely vestigal at this point.
723def AM2OffsetImmAsmOperand : AsmOperandClass { let Name = "AM2OffsetImm"; }
Owen Anderson793e7962011-07-26 20:54:26 +0000724def am2offset_imm : Operand<i32>,
725 ComplexPattern<i32, 2, "SelectAddrMode2OffsetImm",
726 [], [SDNPWantRoot]> {
727 let EncoderMethod = "getAddrMode2OffsetOpValue";
728 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbach039c2e12011-08-04 23:01:30 +0000729 let ParserMatchClass = AM2OffsetImmAsmOperand;
Owen Anderson793e7962011-07-26 20:54:26 +0000730 let MIOperandInfo = (ops GPR, i32imm);
731}
732
733
Evan Chenga8e29892007-01-19 07:51:42 +0000734// addrmode3 := reg +/- reg
735// addrmode3 := reg +/- imm8
736//
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000737// FIXME: split into imm vs. reg versions.
738def AddrMode3AsmOperand : AsmOperandClass { let Name = "AddrMode3"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000739def addrmode3 : Operand<i32>,
740 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000741 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000742 let PrintMethod = "printAddrMode3Operand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000743 let ParserMatchClass = AddrMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000744 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
745}
746
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000747// FIXME: split into imm vs. reg versions.
748// FIXME: parser method to handle +/- register.
Jim Grosbach251bf252011-08-10 21:56:18 +0000749def AM3OffsetAsmOperand : AsmOperandClass {
750 let Name = "AM3Offset";
751 let ParserMethod = "parseAM3Offset";
752}
Evan Chenga8e29892007-01-19 07:51:42 +0000753def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000754 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
755 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000756 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000757 let PrintMethod = "printAddrMode3OffsetOperand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000758 let ParserMatchClass = AM3OffsetAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000759 let MIOperandInfo = (ops GPR, i32imm);
760}
761
Jim Grosbache6913602010-11-03 01:01:43 +0000762// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000763//
Jim Grosbache6913602010-11-03 01:01:43 +0000764def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000765 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000766 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000767}
768
769// addrmode5 := reg +/- imm8*4
770//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000771def AddrMode5AsmOperand : AsmOperandClass { let Name = "AddrMode5"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000772def addrmode5 : Operand<i32>,
773 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
774 let PrintMethod = "printAddrMode5Operand";
Chris Lattner2ac19022010-11-15 05:19:05 +0000775 let EncoderMethod = "getAddrMode5OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000776 let DecoderMethod = "DecodeAddrMode5Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000777 let ParserMatchClass = AddrMode5AsmOperand;
778 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000779}
780
Bob Wilsond3a07652011-02-07 17:43:09 +0000781// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000782//
Jim Grosbach57dcb852011-10-11 17:29:55 +0000783def AddrMode6AsmOperand : AsmOperandClass { let Name = "AlignedMemory"; }
Bob Wilson8b024a52009-07-01 23:16:05 +0000784def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000785 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000786 let PrintMethod = "printAddrMode6Operand";
Jim Grosbach38fbe322011-10-10 22:55:05 +0000787 let MIOperandInfo = (ops GPR:$addr, i32imm:$align);
Chris Lattner2ac19022010-11-15 05:19:05 +0000788 let EncoderMethod = "getAddrMode6AddressOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000789 let DecoderMethod = "DecodeAddrMode6Operand";
Jim Grosbach57dcb852011-10-11 17:29:55 +0000790 let ParserMatchClass = AddrMode6AsmOperand;
Bob Wilson226036e2010-03-20 22:13:40 +0000791}
792
Bob Wilsonda525062011-02-25 06:42:42 +0000793def am6offset : Operand<i32>,
794 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
795 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000796 let PrintMethod = "printAddrMode6OffsetOperand";
797 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000798 let EncoderMethod = "getAddrMode6OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000799 let DecoderMethod = "DecodeGPRRegisterClass";
Bob Wilson8b024a52009-07-01 23:16:05 +0000800}
801
Mon P Wang183c6272011-05-09 17:47:27 +0000802// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
803// (single element from one lane) for size 32.
804def addrmode6oneL32 : Operand<i32>,
805 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
806 let PrintMethod = "printAddrMode6Operand";
807 let MIOperandInfo = (ops GPR:$addr, i32imm);
808 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
809}
810
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000811// Special version of addrmode6 to handle alignment encoding for VLD-dup
812// instructions, specifically VLD4-dup.
813def addrmode6dup : Operand<i32>,
814 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
815 let PrintMethod = "printAddrMode6Operand";
816 let MIOperandInfo = (ops GPR:$addr, i32imm);
817 let EncoderMethod = "getAddrMode6DupAddressOpValue";
818}
819
Evan Chenga8e29892007-01-19 07:51:42 +0000820// addrmodepc := pc + reg
821//
822def addrmodepc : Operand<i32>,
823 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
824 let PrintMethod = "printAddrModePCOperand";
825 let MIOperandInfo = (ops GPR, i32imm);
826}
827
Jim Grosbache39389a2011-08-02 18:07:32 +0000828// addr_offset_none := reg
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000829//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000830def MemNoOffsetAsmOperand : AsmOperandClass { let Name = "MemNoOffset"; }
Jim Grosbach19dec202011-08-05 20:35:44 +0000831def addr_offset_none : Operand<i32>,
832 ComplexPattern<i32, 1, "SelectAddrOffsetNone", []> {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000833 let PrintMethod = "printAddrMode7Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000834 let DecoderMethod = "DecodeAddrMode7Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000835 let ParserMatchClass = MemNoOffsetAsmOperand;
836 let MIOperandInfo = (ops GPR:$base);
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000837}
838
Bob Wilson4f38b382009-08-21 21:58:55 +0000839def nohash_imm : Operand<i32> {
840 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000841}
842
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000843def CoprocNumAsmOperand : AsmOperandClass {
844 let Name = "CoprocNum";
Jim Grosbach43904292011-07-25 20:14:50 +0000845 let ParserMethod = "parseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000846}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000847def p_imm : Operand<i32> {
848 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000849 let ParserMatchClass = CoprocNumAsmOperand;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000850 let DecoderMethod = "DecodeCoprocessor";
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000851}
852
Jim Grosbach1610a702011-07-25 20:06:30 +0000853def CoprocRegAsmOperand : AsmOperandClass {
854 let Name = "CoprocReg";
Jim Grosbach43904292011-07-25 20:14:50 +0000855 let ParserMethod = "parseCoprocRegOperand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000856}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000857def c_imm : Operand<i32> {
858 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000859 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000860}
Jim Grosbach9b8f2a02011-10-12 17:34:41 +0000861def CoprocOptionAsmOperand : AsmOperandClass {
862 let Name = "CoprocOption";
863 let ParserMethod = "parseCoprocOptionOperand";
864}
865def coproc_option_imm : Operand<i32> {
866 let PrintMethod = "printCoprocOptionImm";
867 let ParserMatchClass = CoprocOptionAsmOperand;
868}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000869
Evan Chenga8e29892007-01-19 07:51:42 +0000870//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000871
Evan Cheng37f25d92008-08-28 23:39:26 +0000872include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000873
874//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000875// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000876//
877
Evan Cheng3924f782008-08-29 07:36:24 +0000878/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000879/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000880multiclass AsI1_bin_irs<bits<4> opcod, string opc,
881 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000882 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000883 // The register-immediate version is re-materializable. This is useful
884 // in particular for taking the address of a local.
885 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000886 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
887 iii, opc, "\t$Rd, $Rn, $imm",
888 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
889 bits<4> Rd;
890 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000891 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000892 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000893 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000894 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000895 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000896 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000897 }
Jim Grosbach62547262010-10-11 18:51:51 +0000898 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
899 iir, opc, "\t$Rd, $Rn, $Rm",
900 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000901 bits<4> Rd;
902 bits<4> Rn;
903 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000904 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000905 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000906 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000907 let Inst{15-12} = Rd;
908 let Inst{11-4} = 0b00000000;
909 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000910 }
Owen Anderson92a20222011-07-21 18:54:16 +0000911
912 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000913 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbachef324d72010-10-12 23:53:58 +0000914 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000915 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000916 bits<4> Rd;
917 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000918 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000919 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000920 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000921 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000922 let Inst{11-5} = shift{11-5};
923 let Inst{4} = 0;
924 let Inst{3-0} = shift{3-0};
925 }
926
927 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000928 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000929 iis, opc, "\t$Rd, $Rn, $shift",
930 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
931 bits<4> Rd;
932 bits<4> Rn;
933 bits<12> shift;
934 let Inst{25} = 0;
935 let Inst{19-16} = Rn;
936 let Inst{15-12} = Rd;
937 let Inst{11-8} = shift{11-8};
938 let Inst{7} = 0;
939 let Inst{6-5} = shift{6-5};
940 let Inst{4} = 1;
941 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000942 }
Jim Grosbach0ff92202011-06-27 19:09:15 +0000943
944 // Assembly aliases for optional destination operand when it's the same
945 // as the source operand.
946 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
947 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
948 so_imm:$imm, pred:$p,
949 cc_out:$s)>,
950 Requires<[IsARM]>;
951 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
952 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
953 GPR:$Rm, pred:$p,
954 cc_out:$s)>,
955 Requires<[IsARM]>;
956 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +0000957 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
958 so_reg_imm:$shift, pred:$p,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000959 cc_out:$s)>,
960 Requires<[IsARM]>;
Owen Anderson92a20222011-07-21 18:54:16 +0000961 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
962 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
963 so_reg_reg:$shift, pred:$p,
964 cc_out:$s)>,
965 Requires<[IsARM]>;
966
Evan Chenga8e29892007-01-19 07:51:42 +0000967}
968
Evan Cheng342e3162011-08-30 01:34:54 +0000969/// AsI1_rbin_irs - Same as AsI1_bin_irs except the order of operands are
970/// reversed. The 'rr' form is only defined for the disassembler; for codegen
971/// it is equivalent to the AsI1_bin_irs counterpart.
972multiclass AsI1_rbin_irs<bits<4> opcod, string opc,
973 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
974 PatFrag opnode, string baseOpc, bit Commutable = 0> {
975 // The register-immediate version is re-materializable. This is useful
976 // in particular for taking the address of a local.
977 let isReMaterializable = 1 in {
978 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
979 iii, opc, "\t$Rd, $Rn, $imm",
980 [(set GPR:$Rd, (opnode so_imm:$imm, GPR:$Rn))]> {
981 bits<4> Rd;
982 bits<4> Rn;
983 bits<12> imm;
984 let Inst{25} = 1;
985 let Inst{19-16} = Rn;
986 let Inst{15-12} = Rd;
987 let Inst{11-0} = imm;
988 }
989 }
990 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
991 iir, opc, "\t$Rd, $Rn, $Rm",
992 [/* pattern left blank */]> {
993 bits<4> Rd;
994 bits<4> Rn;
995 bits<4> Rm;
996 let Inst{11-4} = 0b00000000;
997 let Inst{25} = 0;
998 let Inst{3-0} = Rm;
999 let Inst{15-12} = Rd;
1000 let Inst{19-16} = Rn;
1001 }
1002
1003 def rsi : AsI1<opcod, (outs GPR:$Rd),
1004 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
1005 iis, opc, "\t$Rd, $Rn, $shift",
1006 [(set GPR:$Rd, (opnode so_reg_imm:$shift, GPR:$Rn))]> {
1007 bits<4> Rd;
1008 bits<4> Rn;
1009 bits<12> shift;
1010 let Inst{25} = 0;
1011 let Inst{19-16} = Rn;
1012 let Inst{15-12} = Rd;
1013 let Inst{11-5} = shift{11-5};
1014 let Inst{4} = 0;
1015 let Inst{3-0} = shift{3-0};
1016 }
1017
1018 def rsr : AsI1<opcod, (outs GPR:$Rd),
1019 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
1020 iis, opc, "\t$Rd, $Rn, $shift",
1021 [(set GPR:$Rd, (opnode so_reg_reg:$shift, GPR:$Rn))]> {
1022 bits<4> Rd;
1023 bits<4> Rn;
1024 bits<12> shift;
1025 let Inst{25} = 0;
1026 let Inst{19-16} = Rn;
1027 let Inst{15-12} = Rd;
1028 let Inst{11-8} = shift{11-8};
1029 let Inst{7} = 0;
1030 let Inst{6-5} = shift{6-5};
1031 let Inst{4} = 1;
1032 let Inst{3-0} = shift{3-0};
1033 }
1034
1035 // Assembly aliases for optional destination operand when it's the same
1036 // as the source operand.
1037 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1038 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1039 so_imm:$imm, pred:$p,
1040 cc_out:$s)>,
1041 Requires<[IsARM]>;
1042 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1043 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1044 GPR:$Rm, pred:$p,
1045 cc_out:$s)>,
1046 Requires<[IsARM]>;
1047 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1048 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1049 so_reg_imm:$shift, pred:$p,
1050 cc_out:$s)>,
1051 Requires<[IsARM]>;
1052 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1053 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1054 so_reg_reg:$shift, pred:$p,
1055 cc_out:$s)>,
1056 Requires<[IsARM]>;
1057
1058}
1059
Evan Cheng4a517082011-09-06 18:52:20 +00001060/// AsI1_bin_s_irs - Same as AsI1_bin_irs except it sets the 's' bit by default.
Andrew Trick3be654f2011-09-21 02:20:46 +00001061///
1062/// These opcodes will be converted to the real non-S opcodes by
Andrew Trick90b7b122011-10-18 19:18:52 +00001063/// AdjustInstrPostInstrSelection after giving them an optional CPSR operand.
1064let hasPostISelHook = 1, Defs = [CPSR] in {
1065multiclass AsI1_bin_s_irs<InstrItinClass iii, InstrItinClass iir,
1066 InstrItinClass iis, PatFrag opnode,
1067 bit Commutable = 0> {
1068 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm, pred:$p),
1069 4, iii,
1070 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm))]>;
Owen Anderson92a20222011-07-21 18:54:16 +00001071
Andrew Trick90b7b122011-10-18 19:18:52 +00001072 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, pred:$p),
1073 4, iir,
1074 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm))]> {
1075 let isCommutable = Commutable;
1076 }
1077 def rsi : ARMPseudoInst<(outs GPR:$Rd),
1078 (ins GPR:$Rn, so_reg_imm:$shift, pred:$p),
1079 4, iis,
1080 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn,
1081 so_reg_imm:$shift))]>;
1082
1083 def rsr : ARMPseudoInst<(outs GPR:$Rd),
1084 (ins GPR:$Rn, so_reg_reg:$shift, pred:$p),
1085 4, iis,
1086 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn,
1087 so_reg_reg:$shift))]>;
1088}
1089}
1090
1091/// AsI1_rbin_s_is - Same as AsI1_bin_s_irs, except selection DAG
1092/// operands are reversed.
1093let hasPostISelHook = 1, Defs = [CPSR] in {
1094multiclass AsI1_rbin_s_is<InstrItinClass iii, InstrItinClass iir,
1095 InstrItinClass iis, PatFrag opnode,
1096 bit Commutable = 0> {
1097 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm, pred:$p),
1098 4, iii,
1099 [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn))]>;
1100
1101 def rsi : ARMPseudoInst<(outs GPR:$Rd),
1102 (ins GPR:$Rn, so_reg_imm:$shift, pred:$p),
1103 4, iis,
1104 [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift,
1105 GPR:$Rn))]>;
1106
1107 def rsr : ARMPseudoInst<(outs GPR:$Rd),
1108 (ins GPR:$Rn, so_reg_reg:$shift, pred:$p),
1109 4, iis,
1110 [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift,
1111 GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001112}
Evan Chengc85e8322007-07-05 07:13:32 +00001113}
1114
1115/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +00001116/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +00001117/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +00001118let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +00001119multiclass AI1_cmp_irs<bits<4> opcod, string opc,
1120 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1121 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001122 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
1123 opc, "\t$Rn, $imm",
1124 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001125 bits<4> Rn;
1126 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001127 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001128 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001129 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +00001130 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001131 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001132 }
1133 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
1134 opc, "\t$Rn, $Rm",
1135 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001136 bits<4> Rn;
1137 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +00001138 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +00001139 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +00001140 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001141 let Inst{19-16} = Rn;
1142 let Inst{15-12} = 0b0000;
1143 let Inst{11-4} = 0b00000000;
1144 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001145 }
Owen Anderson92a20222011-07-21 18:54:16 +00001146 def rsi : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001147 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001148 opc, "\t$Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001149 [(opnode GPR:$Rn, so_reg_imm:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001150 bits<4> Rn;
1151 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001152 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001153 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001154 let Inst{19-16} = Rn;
1155 let Inst{15-12} = 0b0000;
Owen Anderson92a20222011-07-21 18:54:16 +00001156 let Inst{11-5} = shift{11-5};
1157 let Inst{4} = 0;
1158 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001159 }
Owen Anderson92a20222011-07-21 18:54:16 +00001160 def rsr : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001161 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis,
Owen Anderson92a20222011-07-21 18:54:16 +00001162 opc, "\t$Rn, $shift",
1163 [(opnode GPR:$Rn, so_reg_reg:$shift)]> {
1164 bits<4> Rn;
1165 bits<12> shift;
1166 let Inst{25} = 0;
1167 let Inst{20} = 1;
1168 let Inst{19-16} = Rn;
1169 let Inst{15-12} = 0b0000;
1170 let Inst{11-8} = shift{11-8};
1171 let Inst{7} = 0;
1172 let Inst{6-5} = shift{6-5};
1173 let Inst{4} = 1;
1174 let Inst{3-0} = shift{3-0};
1175 }
1176
Evan Cheng071a2792007-09-11 19:55:27 +00001177}
Evan Chenga8e29892007-01-19 07:51:42 +00001178}
1179
Evan Cheng576a3962010-09-25 00:49:35 +00001180/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001181/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +00001182/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001183class AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001184 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001185 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001186 [(set GPRnopc:$Rd, (opnode (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001187 Requires<[IsARM, HasV6]> {
1188 bits<4> Rd;
1189 bits<4> Rm;
1190 bits<2> rot;
1191 let Inst{19-16} = 0b1111;
1192 let Inst{15-12} = Rd;
1193 let Inst{11-10} = rot;
1194 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001195}
1196
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001197class AI_ext_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001198 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001199 IIC_iEXTr, opc, "\t$Rd, $Rm$rot", []>,
1200 Requires<[IsARM, HasV6]> {
1201 bits<2> rot;
1202 let Inst{19-16} = 0b1111;
1203 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001204}
1205
Evan Cheng576a3962010-09-25 00:49:35 +00001206/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001207/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001208class AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001209 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001210 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001211 [(set GPRnopc:$Rd, (opnode GPR:$Rn,
1212 (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbach70327412011-07-27 17:48:13 +00001213 Requires<[IsARM, HasV6]> {
1214 bits<4> Rd;
1215 bits<4> Rm;
1216 bits<4> Rn;
1217 bits<2> rot;
1218 let Inst{19-16} = Rn;
1219 let Inst{15-12} = Rd;
1220 let Inst{11-10} = rot;
1221 let Inst{9-4} = 0b000111;
1222 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001223}
1224
Jim Grosbach70327412011-07-27 17:48:13 +00001225class AI_exta_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001226 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001227 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", []>,
1228 Requires<[IsARM, HasV6]> {
1229 bits<4> Rn;
1230 bits<2> rot;
1231 let Inst{19-16} = Rn;
1232 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001233}
1234
Evan Cheng62674222009-06-25 23:34:10 +00001235/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Evan Cheng8de898a2009-06-26 00:19:44 +00001236multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001237 string baseOpc, bit Commutable = 0> {
Andrew Trick83a80312011-09-20 18:22:31 +00001238 let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001239 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1240 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +00001241 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001242 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001243 bits<4> Rd;
1244 bits<4> Rn;
1245 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001246 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001247 let Inst{15-12} = Rd;
1248 let Inst{19-16} = Rn;
1249 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001250 }
Jim Grosbach24989ec2010-10-13 18:00:52 +00001251 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1252 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +00001253 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001254 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001255 bits<4> Rd;
1256 bits<4> Rn;
1257 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +00001258 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +00001259 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001260 let isCommutable = Commutable;
1261 let Inst{3-0} = Rm;
1262 let Inst{15-12} = Rd;
1263 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +00001264 }
Owen Anderson92a20222011-07-21 18:54:16 +00001265 def rsi : AsI1<opcod, (outs GPR:$Rd),
1266 (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001267 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Evan Cheng342e3162011-08-30 01:34:54 +00001268 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_imm:$shift, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001269 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001270 bits<4> Rd;
1271 bits<4> Rn;
1272 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001273 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001274 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00001275 let Inst{15-12} = Rd;
1276 let Inst{11-5} = shift{11-5};
1277 let Inst{4} = 0;
1278 let Inst{3-0} = shift{3-0};
1279 }
1280 def rsr : AsI1<opcod, (outs GPR:$Rd),
1281 (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001282 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Evan Cheng342e3162011-08-30 01:34:54 +00001283 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_reg:$shift, CPSR))]>,
Owen Anderson92a20222011-07-21 18:54:16 +00001284 Requires<[IsARM]> {
1285 bits<4> Rd;
1286 bits<4> Rn;
1287 bits<12> shift;
1288 let Inst{25} = 0;
1289 let Inst{19-16} = Rn;
1290 let Inst{15-12} = Rd;
1291 let Inst{11-8} = shift{11-8};
1292 let Inst{7} = 0;
1293 let Inst{6-5} = shift{6-5};
1294 let Inst{4} = 1;
1295 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001296 }
Jim Grosbach37ee4642011-07-13 17:57:17 +00001297 }
Evan Cheng342e3162011-08-30 01:34:54 +00001298
Jim Grosbach37ee4642011-07-13 17:57:17 +00001299 // Assembly aliases for optional destination operand when it's the same
1300 // as the source operand.
1301 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1302 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1303 so_imm:$imm, pred:$p,
1304 cc_out:$s)>,
1305 Requires<[IsARM]>;
1306 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1307 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1308 GPR:$Rm, pred:$p,
1309 cc_out:$s)>,
1310 Requires<[IsARM]>;
1311 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +00001312 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1313 so_reg_imm:$shift, pred:$p,
1314 cc_out:$s)>,
1315 Requires<[IsARM]>;
1316 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1317 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1318 so_reg_reg:$shift, pred:$p,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001319 cc_out:$s)>,
1320 Requires<[IsARM]>;
Owen Anderson78a54692011-04-11 20:12:19 +00001321}
1322
Evan Cheng342e3162011-08-30 01:34:54 +00001323/// AI1_rsc_irs - Define instructions and patterns for rsc
1324multiclass AI1_rsc_irs<bits<4> opcod, string opc, PatFrag opnode,
1325 string baseOpc> {
Andrew Trick83a80312011-09-20 18:22:31 +00001326 let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
Evan Cheng342e3162011-08-30 01:34:54 +00001327 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1328 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
1329 [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn, CPSR))]>,
1330 Requires<[IsARM]> {
1331 bits<4> Rd;
1332 bits<4> Rn;
1333 bits<12> imm;
1334 let Inst{25} = 1;
1335 let Inst{15-12} = Rd;
1336 let Inst{19-16} = Rn;
1337 let Inst{11-0} = imm;
Owen Anderson78a54692011-04-11 20:12:19 +00001338 }
Evan Cheng342e3162011-08-30 01:34:54 +00001339 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1340 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
1341 [/* pattern left blank */]> {
1342 bits<4> Rd;
1343 bits<4> Rn;
1344 bits<4> Rm;
1345 let Inst{11-4} = 0b00000000;
1346 let Inst{25} = 0;
1347 let Inst{3-0} = Rm;
1348 let Inst{15-12} = Rd;
1349 let Inst{19-16} = Rn;
1350 }
1351 def rsi : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
1352 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1353 [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift, GPR:$Rn, CPSR))]>,
1354 Requires<[IsARM]> {
1355 bits<4> Rd;
1356 bits<4> Rn;
1357 bits<12> shift;
1358 let Inst{25} = 0;
1359 let Inst{19-16} = Rn;
1360 let Inst{15-12} = Rd;
1361 let Inst{11-5} = shift{11-5};
1362 let Inst{4} = 0;
1363 let Inst{3-0} = shift{3-0};
1364 }
1365 def rsr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
1366 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1367 [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift, GPR:$Rn, CPSR))]>,
1368 Requires<[IsARM]> {
1369 bits<4> Rd;
1370 bits<4> Rn;
1371 bits<12> shift;
1372 let Inst{25} = 0;
1373 let Inst{19-16} = Rn;
1374 let Inst{15-12} = Rd;
1375 let Inst{11-8} = shift{11-8};
1376 let Inst{7} = 0;
1377 let Inst{6-5} = shift{6-5};
1378 let Inst{4} = 1;
1379 let Inst{3-0} = shift{3-0};
1380 }
1381 }
1382
1383 // Assembly aliases for optional destination operand when it's the same
1384 // as the source operand.
1385 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1386 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1387 so_imm:$imm, pred:$p,
1388 cc_out:$s)>,
1389 Requires<[IsARM]>;
1390 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1391 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1392 GPR:$Rm, pred:$p,
1393 cc_out:$s)>,
1394 Requires<[IsARM]>;
1395 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1396 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1397 so_reg_imm:$shift, pred:$p,
1398 cc_out:$s)>,
1399 Requires<[IsARM]>;
1400 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1401 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1402 so_reg_reg:$shift, pred:$p,
1403 cc_out:$s)>,
1404 Requires<[IsARM]>;
Evan Chengc85e8322007-07-05 07:13:32 +00001405}
1406
Jim Grosbach3e556122010-10-26 22:37:02 +00001407let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001408multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001409 InstrItinClass iir, PatFrag opnode> {
1410 // Note: We use the complex addrmode_imm12 rather than just an input
1411 // GPR and a constrained immediate so that we can use this to match
1412 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001413 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001414 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1415 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001416 bits<4> Rt;
1417 bits<17> addr;
1418 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1419 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001420 let Inst{15-12} = Rt;
1421 let Inst{11-0} = addr{11-0}; // imm12
1422 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001423 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001424 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1425 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001426 bits<4> Rt;
1427 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001428 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001429 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1430 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001431 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001432 let Inst{11-0} = shift{11-0};
1433 }
1434}
1435}
1436
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001437let canFoldAsLoad = 1, isReMaterializable = 1 in {
1438multiclass AI_ldr1nopc<bit isByte, string opc, InstrItinClass iii,
1439 InstrItinClass iir, PatFrag opnode> {
1440 // Note: We use the complex addrmode_imm12 rather than just an input
1441 // GPR and a constrained immediate so that we can use this to match
1442 // frame index references and avoid matching constant pool references.
1443 def i12: AI2ldst<0b010, 1, isByte, (outs GPRnopc:$Rt), (ins addrmode_imm12:$addr),
1444 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1445 [(set GPRnopc:$Rt, (opnode addrmode_imm12:$addr))]> {
1446 bits<4> Rt;
1447 bits<17> addr;
1448 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1449 let Inst{19-16} = addr{16-13}; // Rn
1450 let Inst{15-12} = Rt;
1451 let Inst{11-0} = addr{11-0}; // imm12
1452 }
1453 def rs : AI2ldst<0b011, 1, isByte, (outs GPRnopc:$Rt), (ins ldst_so_reg:$shift),
1454 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1455 [(set GPRnopc:$Rt, (opnode ldst_so_reg:$shift))]> {
1456 bits<4> Rt;
1457 bits<17> shift;
1458 let shift{4} = 0; // Inst{4} = 0
1459 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1460 let Inst{19-16} = shift{16-13}; // Rn
1461 let Inst{15-12} = Rt;
1462 let Inst{11-0} = shift{11-0};
1463 }
1464}
1465}
1466
1467
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001468multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001469 InstrItinClass iir, PatFrag opnode> {
1470 // Note: We use the complex addrmode_imm12 rather than just an input
1471 // GPR and a constrained immediate so that we can use this to match
1472 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001473 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001474 (ins GPR:$Rt, addrmode_imm12:$addr),
1475 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1476 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1477 bits<4> Rt;
1478 bits<17> addr;
1479 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1480 let Inst{19-16} = addr{16-13}; // Rn
1481 let Inst{15-12} = Rt;
1482 let Inst{11-0} = addr{11-0}; // imm12
1483 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001484 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001485 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1486 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1487 bits<4> Rt;
1488 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001489 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001490 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1491 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001492 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001493 let Inst{11-0} = shift{11-0};
1494 }
1495}
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001496
1497multiclass AI_str1nopc<bit isByte, string opc, InstrItinClass iii,
1498 InstrItinClass iir, PatFrag opnode> {
1499 // Note: We use the complex addrmode_imm12 rather than just an input
1500 // GPR and a constrained immediate so that we can use this to match
1501 // frame index references and avoid matching constant pool references.
1502 def i12 : AI2ldst<0b010, 0, isByte, (outs),
1503 (ins GPRnopc:$Rt, addrmode_imm12:$addr),
1504 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1505 [(opnode GPRnopc:$Rt, addrmode_imm12:$addr)]> {
1506 bits<4> Rt;
1507 bits<17> addr;
1508 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1509 let Inst{19-16} = addr{16-13}; // Rn
1510 let Inst{15-12} = Rt;
1511 let Inst{11-0} = addr{11-0}; // imm12
1512 }
1513 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPRnopc:$Rt, ldst_so_reg:$shift),
1514 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1515 [(opnode GPRnopc:$Rt, ldst_so_reg:$shift)]> {
1516 bits<4> Rt;
1517 bits<17> shift;
1518 let shift{4} = 0; // Inst{4} = 0
1519 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1520 let Inst{19-16} = shift{16-13}; // Rn
1521 let Inst{15-12} = Rt;
1522 let Inst{11-0} = shift{11-0};
1523 }
1524}
1525
1526
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001527//===----------------------------------------------------------------------===//
1528// Instructions
1529//===----------------------------------------------------------------------===//
1530
Evan Chenga8e29892007-01-19 07:51:42 +00001531//===----------------------------------------------------------------------===//
1532// Miscellaneous Instructions.
1533//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001534
Evan Chenga8e29892007-01-19 07:51:42 +00001535/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1536/// the function. The first operand is the ID# for this instruction, the second
1537/// is the index into the MachineConstantPool that this is, the third is the
1538/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001539let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001540def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001541PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001542 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001543
Jim Grosbach4642ad32010-02-22 23:10:38 +00001544// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1545// from removing one half of the matched pairs. That breaks PEI, which assumes
1546// these will always be in pairs, and asserts if it finds otherwise. Better way?
1547let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001548def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001549PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001550 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001551
Jim Grosbach64171712010-02-16 21:07:46 +00001552def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001553PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001554 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001555}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001556
Eli Friedman2bdffe42011-08-31 00:31:29 +00001557// Atomic pseudo-insts which will be lowered to ldrexd/strexd loops.
Jay Foadbf8356b2011-11-15 07:50:05 +00001558// (These pseudos use a hand-written selection code).
Eli Friedman34c44852011-09-06 20:53:37 +00001559let usesCustomInserter = 1, Defs = [CPSR], mayLoad = 1, mayStore = 1 in {
Eli Friedman2bdffe42011-08-31 00:31:29 +00001560def ATOMOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1561 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1562 NoItinerary, []>;
1563def ATOMXOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1564 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1565 NoItinerary, []>;
1566def ATOMADD6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1567 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1568 NoItinerary, []>;
1569def ATOMSUB6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1570 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1571 NoItinerary, []>;
1572def ATOMNAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1573 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1574 NoItinerary, []>;
1575def ATOMAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1576 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1577 NoItinerary, []>;
1578def ATOMSWAP6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1579 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1580 NoItinerary, []>;
Eli Friedman4d3f3292011-08-31 17:52:22 +00001581def ATOMCMPXCHG6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1582 (ins GPR:$addr, GPR:$cmp1, GPR:$cmp2,
1583 GPR:$set1, GPR:$set2),
1584 NoItinerary, []>;
Eli Friedman2bdffe42011-08-31 00:31:29 +00001585}
1586
Jim Grosbachd30970f2011-08-11 22:30:30 +00001587def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "", []>,
Johnny Chen85d5a892010-02-10 18:02:25 +00001588 Requires<[IsARM, HasV6T2]> {
1589 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001590 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001591 let Inst{7-0} = 0b00000000;
1592}
1593
Jim Grosbachd30970f2011-08-11 22:30:30 +00001594def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001595 Requires<[IsARM, HasV6T2]> {
1596 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001597 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001598 let Inst{7-0} = 0b00000001;
1599}
1600
Jim Grosbachd30970f2011-08-11 22:30:30 +00001601def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001602 Requires<[IsARM, HasV6T2]> {
1603 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001604 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001605 let Inst{7-0} = 0b00000010;
1606}
1607
Jim Grosbachd30970f2011-08-11 22:30:30 +00001608def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001609 Requires<[IsARM, HasV6T2]> {
1610 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001611 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001612 let Inst{7-0} = 0b00000011;
1613}
1614
Owen Anderson05b0c9f2011-08-11 21:50:56 +00001615def SEL : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, NoItinerary, "sel",
1616 "\t$Rd, $Rn, $Rm", []>, Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001617 bits<4> Rd;
1618 bits<4> Rn;
1619 bits<4> Rm;
1620 let Inst{3-0} = Rm;
1621 let Inst{15-12} = Rd;
1622 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001623 let Inst{27-20} = 0b01101000;
1624 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001625 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001626}
1627
Johnny Chenf4d81052010-02-12 22:53:19 +00001628def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
Jim Grosbach0fdf6cc2011-07-22 18:04:10 +00001629 []>, Requires<[IsARM, HasV6T2]> {
Johnny Chenf4d81052010-02-12 22:53:19 +00001630 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001631 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001632 let Inst{7-0} = 0b00000100;
1633}
1634
Johnny Chenc6f7b272010-02-11 18:12:29 +00001635// The i32imm operand $val can be used by a debugger to store more information
1636// about the breakpoint.
Jim Grosbach619e0d62011-07-13 19:24:09 +00001637def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1638 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001639 bits<16> val;
1640 let Inst{3-0} = val{3-0};
1641 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001642 let Inst{27-20} = 0b00010010;
1643 let Inst{7-4} = 0b0111;
1644}
1645
Jim Grosbach96e24fa2011-07-29 17:36:04 +00001646// Change Processor State
1647// FIXME: We should use InstAlias to handle the optional operands.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001648class CPS<dag iops, string asm_ops>
1649 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
Jim Grosbachbd4562e2011-07-29 17:33:29 +00001650 []>, Requires<[IsARM]> {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001651 bits<2> imod;
1652 bits<3> iflags;
1653 bits<5> mode;
1654 bit M;
1655
Johnny Chenb98e1602010-02-12 18:55:33 +00001656 let Inst{31-28} = 0b1111;
1657 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001658 let Inst{19-18} = imod;
1659 let Inst{17} = M; // Enabled if mode is set;
Owen Andersoncb9fed62011-10-28 18:02:13 +00001660 let Inst{16-9} = 0b00000000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001661 let Inst{8-6} = iflags;
1662 let Inst{5} = 0;
1663 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001664}
1665
Owen Anderson35008c22011-08-09 23:05:39 +00001666let DecoderMethod = "DecodeCPSInstruction" in {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001667let M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001668 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, imm0_31:$mode),
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001669 "$imod\t$iflags, $mode">;
1670let mode = 0, M = 0 in
1671 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1672
1673let imod = 0, iflags = 0, M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001674 def CPS1p : CPS<(ins imm0_31:$mode), "\t$mode">;
Owen Anderson35008c22011-08-09 23:05:39 +00001675}
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001676
Johnny Chenb92a23f2010-02-21 04:42:01 +00001677// Preload signals the memory system of possible future data/instruction access.
Evan Cheng416941d2010-11-04 05:19:35 +00001678multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001679
Evan Chengdfed19f2010-11-03 06:34:55 +00001680 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001681 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001682 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001683 bits<4> Rt;
1684 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001685 let Inst{31-26} = 0b111101;
1686 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001687 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001688 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001689 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001690 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001691 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001692 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001693 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001694 }
1695
Evan Chengdfed19f2010-11-03 06:34:55 +00001696 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001697 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001698 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001699 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001700 let Inst{31-26} = 0b111101;
1701 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001702 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001703 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001704 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001705 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001706 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001707 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001708 let Inst{11-0} = shift{11-0};
Owen Anderson1f267582011-08-29 20:42:00 +00001709 let Inst{4} = 0;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001710 }
1711}
1712
Evan Cheng416941d2010-11-04 05:19:35 +00001713defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1714defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1715defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001716
Jim Grosbach53a89d62011-07-22 17:46:13 +00001717def SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary,
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001718 "setend\t$end", []>, Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001719 bits<1> end;
1720 let Inst{31-10} = 0b1111000100000001000000;
1721 let Inst{9} = end;
1722 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001723}
1724
Jim Grosbach6f9f8842011-07-13 22:59:38 +00001725def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
1726 []>, Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001727 bits<4> opt;
1728 let Inst{27-4} = 0b001100100000111100001111;
1729 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001730}
1731
Johnny Chenba6e0332010-02-11 17:14:31 +00001732// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001733let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001734def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001735 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001736 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001737 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001738}
1739
Evan Cheng12c3a532008-11-06 17:48:05 +00001740// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001741let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001742def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001743 4, IIC_iALUr,
Jim Grosbach6e422112010-11-29 23:48:41 +00001744 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001745
Evan Cheng325474e2008-01-07 23:56:57 +00001746let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001747def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001748 4, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001749 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001750
Jim Grosbach53694262010-11-18 01:15:56 +00001751def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001752 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001753 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001754
Jim Grosbach53694262010-11-18 01:15:56 +00001755def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001756 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001757 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001758
Jim Grosbach53694262010-11-18 01:15:56 +00001759def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001760 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001761 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001762
Jim Grosbach53694262010-11-18 01:15:56 +00001763def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001764 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001765 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001766}
Chris Lattner13c63102008-01-06 05:55:01 +00001767let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001768def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001769 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001770
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001771def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001772 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
Eric Christophera0f720f2011-01-15 00:25:09 +00001773 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001774
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001775def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001776 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001777}
Evan Cheng12c3a532008-11-06 17:48:05 +00001778} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001779
Evan Chenge07715c2009-06-23 05:25:29 +00001780
1781// LEApcrel - Load a pc-relative address into a register without offending the
1782// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001783let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001784// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001785// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1786// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001787def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach70a09152011-07-28 16:33:54 +00001788 MiscFrm, IIC_iALUi, "adr", "\t$Rd, $label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001789 bits<4> Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001790 bits<14> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001791 let Inst{27-25} = 0b001;
Owen Anderson96425c82011-08-26 18:09:22 +00001792 let Inst{24} = 0;
1793 let Inst{23-22} = label{13-12};
1794 let Inst{21} = 0;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001795 let Inst{20} = 0;
1796 let Inst{19-16} = 0b1111;
1797 let Inst{15-12} = Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001798 let Inst{11-0} = label{11-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001799}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001800def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001801 4, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001802
1803def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1804 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001805 4, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001806
Evan Chenga8e29892007-01-19 07:51:42 +00001807//===----------------------------------------------------------------------===//
1808// Control Flow Instructions.
1809//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001810
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001811let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1812 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001813 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001814 "bx", "\tlr", [(ARMretflag)]>,
1815 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001816 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001817 }
1818
1819 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001820 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001821 "mov", "\tpc, lr", [(ARMretflag)]>,
1822 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001823 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001824 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001825}
Rafael Espindola27185192006-09-29 21:20:16 +00001826
Bob Wilson04ea6e52009-10-28 00:37:03 +00001827// Indirect branches
1828let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001829 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001830 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001831 [(brind GPR:$dst)]>,
1832 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001833 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001834 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001835 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001836 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001837
Jim Grosbachd447ac62011-07-13 20:21:31 +00001838 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1839 "bx", "\t$dst", [/* pattern left blank */]>,
Johnny Chen75f42962011-05-22 17:51:04 +00001840 Requires<[IsARM, HasV4T]> {
1841 bits<4> dst;
1842 let Inst{27-4} = 0b000100101111111111110001;
1843 let Inst{3-0} = dst;
1844 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001845}
1846
Evan Cheng1e0eab12010-11-29 22:43:27 +00001847// All calls clobber the non-callee saved registers. SP is marked as
1848// a use to prevent stack-pointer assignments that appear immediately
1849// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001850let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001851 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001852 // FIXME: Do we really need a non-predicated version? If so, it should
1853 // at least be a pseudo instruction expanding to the predicated version
1854 // at MC lowering time.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001855 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001856 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001857 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001858 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001859 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001860 Requires<[IsARM, IsNotDarwin]> {
1861 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001862 bits<24> func;
1863 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001864 let DecoderMethod = "DecodeBranchImmInstruction";
Johnny Cheneadeffb2009-10-27 20:45:15 +00001865 }
Evan Cheng277f0742007-06-19 21:05:09 +00001866
Jason W Kim685c3502011-02-04 19:47:15 +00001867 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001868 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001869 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001870 Requires<[IsARM, IsNotDarwin]> {
1871 bits<24> func;
1872 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001873 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001874 }
Evan Cheng277f0742007-06-19 21:05:09 +00001875
Evan Chenga8e29892007-01-19 07:51:42 +00001876 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001877 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001878 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001879 [(ARMcall GPR:$func)]>,
1880 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001881 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001882 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001883 let Inst{3-0} = func;
1884 }
1885
1886 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1887 IIC_Br, "blx", "\t$func",
1888 [(ARMcall_pred GPR:$func)]>,
1889 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1890 bits<4> func;
1891 let Inst{27-4} = 0b000100101111111111110011;
1892 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001893 }
1894
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001895 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001896 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001897 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001898 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001899 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001900
1901 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001902 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001903 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001904 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001905}
1906
David Goodwin1a8f36e2009-08-12 18:31:53 +00001907let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001908 // On Darwin R9 is call-clobbered.
1909 // R7 is marked as a use to prevent frame-pointer assignments from being
1910 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001911 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001912 Uses = [R7, SP] in {
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001913 def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001914 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001915 [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>,
1916 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001917
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001918 def BLr9_pred : ARMPseudoExpand<(outs),
1919 (ins bl_target:$func, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001920 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001921 [(ARMcall_pred tglobaladdr:$func)],
1922 (BL_pred bl_target:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001923 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001924
1925 // ARMv5T and above
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001926 def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001927 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001928 [(ARMcall GPR:$func)],
1929 (BLX GPR:$func)>,
1930 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001931
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001932 def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001933 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001934 [(ARMcall_pred GPR:$func)],
1935 (BLX_pred GPR:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001936 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001937
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001938 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001939 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001940 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001941 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001942 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001943
1944 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001945 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001946 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001947 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001948}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001949
David Goodwin1a8f36e2009-08-12 18:31:53 +00001950let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001951 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
1952 // a two-value operand where a dag node expects two operands. :(
1953 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
1954 IIC_Br, "b", "\t$target",
1955 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1956 bits<24> target;
1957 let Inst{23-0} = target;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001958 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001959 }
1960
Evan Chengaeafca02007-05-16 07:45:54 +00001961 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001962 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00001963 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001964 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1965 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001966 // FIXME: Is B really a Barrier? That doesn't seem right.
Owen Anderson16884412011-07-13 23:22:26 +00001967 def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001968 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00001969
Jim Grosbach2dc77682010-11-29 18:37:44 +00001970 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1971 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001972 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001973 0, IIC_Br,
Jim Grosbach6e422112010-11-29 23:48:41 +00001974 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001975 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1976 // into i12 and rs suffixed versions.
1977 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001978 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001979 0, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001980 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001981 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001982 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001983 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001984 0, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001985 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001986 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001987 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001988 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001989
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001990}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001991
Jim Grosbachcf121c32011-07-28 21:57:55 +00001992// BLX (immediate)
Owen Andersonf1eab592011-08-26 23:32:08 +00001993def BLXi : AXI<(outs), (ins blx_target:$target), BrMiscFrm, NoItinerary,
Jim Grosbachcf121c32011-07-28 21:57:55 +00001994 "blx\t$target", []>,
Johnny Chen8901e6f2011-03-31 17:53:50 +00001995 Requires<[IsARM, HasV5T]> {
1996 let Inst{31-25} = 0b1111101;
1997 bits<25> target;
1998 let Inst{23-0} = target{24-1};
1999 let Inst{24} = target{0};
2000}
2001
Jim Grosbach898e7e22011-07-13 20:25:01 +00002002// Branch and Exchange Jazelle
Johnny Chena1e76212010-02-13 02:51:09 +00002003def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
Jim Grosbach898e7e22011-07-13 20:25:01 +00002004 [/* pattern left blank */]> {
2005 bits<4> func;
Johnny Chena1e76212010-02-13 02:51:09 +00002006 let Inst{23-20} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00002007 let Inst{19-8} = 0xfff;
Johnny Chena1e76212010-02-13 02:51:09 +00002008 let Inst{7-4} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00002009 let Inst{3-0} = func;
Johnny Chena1e76212010-02-13 02:51:09 +00002010}
2011
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002012// Tail calls.
2013
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002014let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
2015 // Darwin versions.
2016 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
2017 Uses = [SP] in {
2018 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
2019 IIC_Br, []>, Requires<[IsDarwin]>;
2020
2021 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
2022 IIC_Br, []>, Requires<[IsDarwin]>;
2023
Jim Grosbach245f5e82011-07-08 18:50:22 +00002024 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002025 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002026 (Bcc br_target:$dst, (ops 14, zero_reg))>,
2027 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002028
Jim Grosbach245f5e82011-07-08 18:50:22 +00002029 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002030 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002031 (BX GPR:$dst)>,
2032 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002033
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002034 }
2035
2036 // Non-Darwin versions (the difference is R9).
2037 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
2038 Uses = [SP] in {
2039 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
2040 IIC_Br, []>, Requires<[IsNotDarwin]>;
2041
2042 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
2043 IIC_Br, []>, Requires<[IsNotDarwin]>;
2044
Jim Grosbach245f5e82011-07-08 18:50:22 +00002045 def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002046 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002047 (Bcc br_target:$dst, (ops 14, zero_reg))>,
2048 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002049
Jim Grosbach245f5e82011-07-08 18:50:22 +00002050 def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002051 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002052 (BX GPR:$dst)>,
2053 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002054 }
2055}
2056
Jim Grosbachd30970f2011-08-11 22:30:30 +00002057// Secure Monitor Call is a system instruction.
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00002058def SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
2059 []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00002060 bits<4> opt;
2061 let Inst{23-4} = 0b01100000000000000111;
2062 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00002063}
2064
Jim Grosbached838482011-07-26 16:24:27 +00002065// Supervisor Call (Software Interrupt)
Evan Cheng1e0eab12010-11-29 22:43:27 +00002066let isCall = 1, Uses = [SP] in {
Jim Grosbached838482011-07-26 16:24:27 +00002067def SVC : ABI<0b1111, (outs), (ins imm24b:$svc), IIC_Br, "svc", "\t$svc", []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00002068 bits<24> svc;
2069 let Inst{23-0} = svc;
2070}
Johnny Chen85d5a892010-02-10 18:02:25 +00002071}
2072
Jim Grosbach5a287482011-07-29 17:51:39 +00002073// Store Return State
Jim Grosbache1cf5902011-07-29 20:26:09 +00002074class SRSI<bit wb, string asm>
2075 : XI<(outs), (ins imm0_31:$mode), AddrModeNone, 4, IndexModeNone, BrFrm,
2076 NoItinerary, asm, "", []> {
2077 bits<5> mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00002078 let Inst{31-28} = 0b1111;
Jim Grosbache1cf5902011-07-29 20:26:09 +00002079 let Inst{27-25} = 0b100;
2080 let Inst{22} = 1;
2081 let Inst{21} = wb;
2082 let Inst{20} = 0;
2083 let Inst{19-16} = 0b1101; // SP
2084 let Inst{15-5} = 0b00000101000;
2085 let Inst{4-0} = mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00002086}
2087
Jim Grosbache1cf5902011-07-29 20:26:09 +00002088def SRSDA : SRSI<0, "srsda\tsp, $mode"> {
2089 let Inst{24-23} = 0;
Johnny Chen64dfb782010-02-16 20:04:27 +00002090}
Jim Grosbache1cf5902011-07-29 20:26:09 +00002091def SRSDA_UPD : SRSI<1, "srsda\tsp!, $mode"> {
2092 let Inst{24-23} = 0;
2093}
2094def SRSDB : SRSI<0, "srsdb\tsp, $mode"> {
2095 let Inst{24-23} = 0b10;
2096}
2097def SRSDB_UPD : SRSI<1, "srsdb\tsp!, $mode"> {
2098 let Inst{24-23} = 0b10;
2099}
2100def SRSIA : SRSI<0, "srsia\tsp, $mode"> {
2101 let Inst{24-23} = 0b01;
2102}
2103def SRSIA_UPD : SRSI<1, "srsia\tsp!, $mode"> {
2104 let Inst{24-23} = 0b01;
2105}
2106def SRSIB : SRSI<0, "srsib\tsp, $mode"> {
2107 let Inst{24-23} = 0b11;
2108}
2109def SRSIB_UPD : SRSI<1, "srsib\tsp!, $mode"> {
2110 let Inst{24-23} = 0b11;
2111}
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002112
Jim Grosbach5a287482011-07-29 17:51:39 +00002113// Return From Exception
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002114class RFEI<bit wb, string asm>
2115 : XI<(outs), (ins GPR:$Rn), AddrModeNone, 4, IndexModeNone, BrFrm,
2116 NoItinerary, asm, "", []> {
2117 bits<4> Rn;
Johnny Chenfb566792010-02-17 21:39:10 +00002118 let Inst{31-28} = 0b1111;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002119 let Inst{27-25} = 0b100;
2120 let Inst{22} = 0;
2121 let Inst{21} = wb;
2122 let Inst{20} = 1;
2123 let Inst{19-16} = Rn;
2124 let Inst{15-0} = 0xa00;
Johnny Chenfb566792010-02-17 21:39:10 +00002125}
2126
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002127def RFEDA : RFEI<0, "rfeda\t$Rn"> {
2128 let Inst{24-23} = 0;
2129}
2130def RFEDA_UPD : RFEI<1, "rfeda\t$Rn!"> {
2131 let Inst{24-23} = 0;
2132}
2133def RFEDB : RFEI<0, "rfedb\t$Rn"> {
2134 let Inst{24-23} = 0b10;
2135}
2136def RFEDB_UPD : RFEI<1, "rfedb\t$Rn!"> {
2137 let Inst{24-23} = 0b10;
2138}
2139def RFEIA : RFEI<0, "rfeia\t$Rn"> {
2140 let Inst{24-23} = 0b01;
2141}
2142def RFEIA_UPD : RFEI<1, "rfeia\t$Rn!"> {
2143 let Inst{24-23} = 0b01;
2144}
2145def RFEIB : RFEI<0, "rfeib\t$Rn"> {
2146 let Inst{24-23} = 0b11;
2147}
2148def RFEIB_UPD : RFEI<1, "rfeib\t$Rn!"> {
2149 let Inst{24-23} = 0b11;
Johnny Chenfb566792010-02-17 21:39:10 +00002150}
2151
Evan Chenga8e29892007-01-19 07:51:42 +00002152//===----------------------------------------------------------------------===//
Joe Abbey895ede82011-10-18 04:44:36 +00002153// Load / Store Instructions.
Evan Chenga8e29892007-01-19 07:51:42 +00002154//
Rafael Espindola82c678b2006-10-16 17:17:22 +00002155
Evan Chenga8e29892007-01-19 07:51:42 +00002156// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00002157
2158
Evan Cheng7e2fe912010-10-28 06:47:08 +00002159defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00002160 UnOpFrag<(load node:$Src)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002161defm LDRB : AI_ldr1nopc<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00002162 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00002163defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00002164 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002165defm STRB : AI_str1nopc<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00002166 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00002167
Evan Chengfa775d02007-03-19 07:20:03 +00002168// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00002169let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
Jim Grosbach7ce05792011-08-03 23:50:40 +00002170 isReMaterializable = 1, isCodeGenOnly = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00002171def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002172 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
2173 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00002174 bits<4> Rt;
2175 bits<17> addr;
2176 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2177 let Inst{19-16} = 0b1111;
2178 let Inst{15-12} = Rt;
2179 let Inst{11-0} = addr{11-0}; // imm12
2180}
Evan Chengfa775d02007-03-19 07:20:03 +00002181
Evan Chenga8e29892007-01-19 07:51:42 +00002182// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002183def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002184 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
2185 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00002186
Evan Chenga8e29892007-01-19 07:51:42 +00002187// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002188def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002189 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
2190 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002191
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002192def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002193 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
2194 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00002195
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002196let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00002197// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002198def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
2199 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002200 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00002201 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002202}
Rafael Espindolac391d162006-10-23 20:34:27 +00002203
Evan Chenga8e29892007-01-19 07:51:42 +00002204// Indexed loads
Evan Chengc39916b2011-11-04 01:48:58 +00002205multiclass AI2_ldridx<bit isByte, string opc,
2206 InstrItinClass iii, InstrItinClass iir> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002207 def _PRE_IMM : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chengc39916b2011-11-04 01:48:58 +00002208 (ins addrmode_imm12:$addr), IndexModePre, LdFrm, iii,
Jim Grosbach99f53d12010-11-15 20:47:07 +00002209 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002210 bits<17> addr;
2211 let Inst{25} = 0;
Jim Grosbach99f53d12010-11-15 20:47:07 +00002212 let Inst{23} = addr{12};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002213 let Inst{19-16} = addr{16-13};
Jim Grosbach99f53d12010-11-15 20:47:07 +00002214 let Inst{11-0} = addr{11-0};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002215 let DecoderMethod = "DecodeLDRPreImm";
2216 let AsmMatchConverter = "cvtLdWriteBackRegAddrModeImm12";
2217 }
2218
2219 def _PRE_REG : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chengc39916b2011-11-04 01:48:58 +00002220 (ins ldst_so_reg:$addr), IndexModePre, LdFrm, iir,
Owen Anderson9ab0f252011-08-26 20:43:14 +00002221 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2222 bits<17> addr;
2223 let Inst{25} = 1;
2224 let Inst{23} = addr{12};
2225 let Inst{19-16} = addr{16-13};
2226 let Inst{11-0} = addr{11-0};
2227 let Inst{4} = 0;
2228 let DecoderMethod = "DecodeLDRPreReg";
Jim Grosbach1355cf12011-07-26 17:10:22 +00002229 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002230 }
Owen Anderson793e7962011-07-26 20:54:26 +00002231
2232 def _POST_REG : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002233 (ins addr_offset_none:$addr, am2offset_reg:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002234 IndexModePost, LdFrm, iir,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002235 opc, "\t$Rt, $addr, $offset",
2236 "$addr.base = $Rn_wb", []> {
Owen Anderson793e7962011-07-26 20:54:26 +00002237 // {12} isAdd
2238 // {11-0} imm12/Rm
2239 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002240 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002241 let Inst{25} = 1;
2242 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002243 let Inst{19-16} = addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002244 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002245
2246 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson793e7962011-07-26 20:54:26 +00002247 }
2248
2249 def _POST_IMM : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002250 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002251 IndexModePost, LdFrm, iii,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002252 opc, "\t$Rt, $addr, $offset",
2253 "$addr.base = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00002254 // {12} isAdd
2255 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002256 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002257 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002258 let Inst{25} = 0;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002259 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002260 let Inst{19-16} = addr;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002261 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002262
2263 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002264 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002265
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002266}
Rafael Espindoladc124a22006-05-18 21:45:49 +00002267
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002268let mayLoad = 1, neverHasSideEffects = 1 in {
Evan Chengc39916b2011-11-04 01:48:58 +00002269// FIXME: for LDR_PRE_REG etc. the itineray should be either IIC_iLoad_ru or
2270// IIC_iLoad_siu depending on whether it the offset register is shifted.
2271defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_iu, IIC_iLoad_ru>;
2272defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_iu, IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002273}
Rafael Espindola450856d2006-12-12 00:37:38 +00002274
Jim Grosbach45251b32011-08-11 20:41:13 +00002275multiclass AI3_ldridx<bits<4> op, string opc, InstrItinClass itin> {
2276 def _PRE : AI3ldstidx<op, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002277 (ins addrmode3:$addr), IndexModePre,
2278 LdMiscFrm, itin,
2279 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2280 bits<14> addr;
2281 let Inst{23} = addr{8}; // U bit
2282 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2283 let Inst{19-16} = addr{12-9}; // Rn
2284 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2285 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002286 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode3";
Owen Anderson0d094992011-08-12 20:36:11 +00002287 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002288 }
Jim Grosbach45251b32011-08-11 20:41:13 +00002289 def _POST : AI3ldstidx<op, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach623a4542011-08-10 22:42:16 +00002290 (ins addr_offset_none:$addr, am3offset:$offset),
2291 IndexModePost, LdMiscFrm, itin,
2292 opc, "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2293 []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00002294 bits<10> offset;
Jim Grosbach623a4542011-08-10 22:42:16 +00002295 bits<4> addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002296 let Inst{23} = offset{8}; // U bit
2297 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002298 let Inst{19-16} = addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002299 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2300 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson0d094992011-08-12 20:36:11 +00002301 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002302 }
2303}
Rafael Espindola4e307642006-09-08 16:59:47 +00002304
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002305let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002306defm LDRH : AI3_ldridx<0b1011, "ldrh", IIC_iLoad_bh_ru>;
2307defm LDRSH : AI3_ldridx<0b1111, "ldrsh", IIC_iLoad_bh_ru>;
2308defm LDRSB : AI3_ldridx<0b1101, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002309let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002310def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002311 (ins addrmode3:$addr), IndexModePre,
2312 LdMiscFrm, IIC_iLoad_d_ru,
2313 "ldrd", "\t$Rt, $Rt2, $addr!",
2314 "$addr.base = $Rn_wb", []> {
2315 bits<14> addr;
2316 let Inst{23} = addr{8}; // U bit
2317 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2318 let Inst{19-16} = addr{12-9}; // Rn
2319 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2320 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002321 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002322 let AsmMatchConverter = "cvtLdrdPre";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002323}
Jim Grosbach45251b32011-08-11 20:41:13 +00002324def LDRD_POST: AI3ldstidx<0b1101, 0, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002325 (ins addr_offset_none:$addr, am3offset:$offset),
2326 IndexModePost, LdMiscFrm, IIC_iLoad_d_ru,
2327 "ldrd", "\t$Rt, $Rt2, $addr, $offset",
2328 "$addr.base = $Rn_wb", []> {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002329 bits<10> offset;
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002330 bits<4> addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002331 let Inst{23} = offset{8}; // U bit
2332 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002333 let Inst{19-16} = addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002334 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2335 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002336 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002337}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002338} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002339} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00002340
Jim Grosbach89958d52011-08-11 21:41:59 +00002341// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002342let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach59999262011-08-10 23:43:54 +00002343def LDRT_POST_REG : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2344 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2345 IndexModePost, LdFrm, IIC_iLoad_ru,
2346 "ldrt", "\t$Rt, $addr, $offset",
2347 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002348 // {12} isAdd
2349 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002350 bits<14> offset;
2351 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002352 let Inst{25} = 1;
Jim Grosbach59999262011-08-10 23:43:54 +00002353 let Inst{23} = offset{12};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002354 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002355 let Inst{19-16} = addr;
2356 let Inst{11-5} = offset{11-5};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002357 let Inst{4} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002358 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002359 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2360}
Jim Grosbach59999262011-08-10 23:43:54 +00002361
2362def LDRT_POST_IMM : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2363 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Jim Grosbache15defc2011-08-10 23:23:47 +00002364 IndexModePost, LdFrm, IIC_iLoad_ru,
Jim Grosbach59999262011-08-10 23:43:54 +00002365 "ldrt", "\t$Rt, $addr, $offset",
2366 "$addr.base = $Rn_wb", []> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002367 // {12} isAdd
2368 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002369 bits<14> offset;
2370 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002371 let Inst{25} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002372 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002373 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002374 let Inst{19-16} = addr;
2375 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002376 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002377}
Jim Grosbach3148a652011-08-08 23:28:47 +00002378
2379def LDRBT_POST_REG : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2380 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2381 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2382 "ldrbt", "\t$Rt, $addr, $offset",
2383 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002384 // {12} isAdd
2385 // {11-0} imm12/Rm
Jim Grosbach3148a652011-08-08 23:28:47 +00002386 bits<14> offset;
2387 bits<4> addr;
2388 let Inst{25} = 1;
2389 let Inst{23} = offset{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00002390 let Inst{21} = 1; // overwrite
Jim Grosbach3148a652011-08-08 23:28:47 +00002391 let Inst{19-16} = addr;
Owen Anderson63681192011-08-12 19:41:29 +00002392 let Inst{11-5} = offset{11-5};
2393 let Inst{4} = 0;
2394 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002395 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach3148a652011-08-08 23:28:47 +00002396}
2397
2398def LDRBT_POST_IMM : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2399 (ins addr_offset_none:$addr, am2offset_imm:$offset),
2400 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2401 "ldrbt", "\t$Rt, $addr, $offset",
2402 "$addr.base = $Rn_wb", []> {
2403 // {12} isAdd
2404 // {11-0} imm12/Rm
2405 bits<14> offset;
2406 bits<4> addr;
2407 let Inst{25} = 0;
2408 let Inst{23} = offset{12};
2409 let Inst{21} = 1; // overwrite
2410 let Inst{19-16} = addr;
2411 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002412 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chenadb561d2010-02-18 03:27:42 +00002413}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002414
2415multiclass AI3ldrT<bits<4> op, string opc> {
2416 def i : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2417 (ins addr_offset_none:$addr, postidx_imm8:$offset),
2418 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2419 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2420 bits<9> offset;
2421 let Inst{23} = offset{8};
2422 let Inst{22} = 1;
2423 let Inst{11-8} = offset{7-4};
2424 let Inst{3-0} = offset{3-0};
2425 let AsmMatchConverter = "cvtLdExtTWriteBackImm";
2426 }
2427 def r : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2428 (ins addr_offset_none:$addr, postidx_reg:$Rm),
2429 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2430 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2431 bits<5> Rm;
2432 let Inst{23} = Rm{4};
2433 let Inst{22} = 0;
2434 let Inst{11-8} = 0;
2435 let Inst{3-0} = Rm{3-0};
2436 let AsmMatchConverter = "cvtLdExtTWriteBackReg";
2437 }
Johnny Chenadb561d2010-02-18 03:27:42 +00002438}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002439
2440defm LDRSBT : AI3ldrT<0b1101, "ldrsbt">;
2441defm LDRHT : AI3ldrT<0b1011, "ldrht">;
2442defm LDRSHT : AI3ldrT<0b1111, "ldrsht">;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002443}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002444
Evan Chenga8e29892007-01-19 07:51:42 +00002445// Store
Evan Chenga8e29892007-01-19 07:51:42 +00002446
2447// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00002448def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00002449 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
2450 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002451
Evan Chenga8e29892007-01-19 07:51:42 +00002452// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002453let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
2454def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002455 StMiscFrm, IIC_iStore_d_r,
Owen Anderson8313b482011-07-28 17:53:25 +00002456 "strd", "\t$Rt, $src2, $addr", []>,
2457 Requires<[IsARM, HasV5TE]> {
2458 let Inst{21} = 0;
2459}
Evan Chenga8e29892007-01-19 07:51:42 +00002460
2461// Indexed stores
Evan Chengc39916b2011-11-04 01:48:58 +00002462multiclass AI2_stridx<bit isByte, string opc,
2463 InstrItinClass iii, InstrItinClass iir> {
Jim Grosbach19dec202011-08-05 20:35:44 +00002464 def _PRE_IMM : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
2465 (ins GPR:$Rt, addrmode_imm12:$addr), IndexModePre,
Evan Chengc39916b2011-11-04 01:48:58 +00002466 StFrm, iii,
Jim Grosbach19dec202011-08-05 20:35:44 +00002467 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2468 bits<17> addr;
2469 let Inst{25} = 0;
2470 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2471 let Inst{19-16} = addr{16-13}; // Rn
2472 let Inst{11-0} = addr{11-0}; // imm12
Jim Grosbach548340c2011-08-11 19:22:40 +00002473 let AsmMatchConverter = "cvtStWriteBackRegAddrModeImm12";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002474 let DecoderMethod = "DecodeSTRPreImm";
Jim Grosbach19dec202011-08-05 20:35:44 +00002475 }
Evan Chenga8e29892007-01-19 07:51:42 +00002476
Jim Grosbach19dec202011-08-05 20:35:44 +00002477 def _PRE_REG : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
Jim Grosbach548340c2011-08-11 19:22:40 +00002478 (ins GPR:$Rt, ldst_so_reg:$addr),
Evan Chengc39916b2011-11-04 01:48:58 +00002479 IndexModePre, StFrm, iir,
Jim Grosbach19dec202011-08-05 20:35:44 +00002480 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2481 bits<17> addr;
2482 let Inst{25} = 1;
2483 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2484 let Inst{19-16} = addr{16-13}; // Rn
2485 let Inst{11-0} = addr{11-0};
2486 let Inst{4} = 0; // Inst{4} = 0
2487 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002488 let DecoderMethod = "DecodeSTRPreReg";
Jim Grosbach19dec202011-08-05 20:35:44 +00002489 }
2490 def _POST_REG : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2491 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002492 IndexModePost, StFrm, iir,
Jim Grosbach19dec202011-08-05 20:35:44 +00002493 opc, "\t$Rt, $addr, $offset",
2494 "$addr.base = $Rn_wb", []> {
2495 // {12} isAdd
2496 // {11-0} imm12/Rm
2497 bits<14> offset;
2498 bits<4> addr;
2499 let Inst{25} = 1;
2500 let Inst{23} = offset{12};
2501 let Inst{19-16} = addr;
2502 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002503
2504 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002505 }
Owen Anderson793e7962011-07-26 20:54:26 +00002506
Jim Grosbach19dec202011-08-05 20:35:44 +00002507 def _POST_IMM : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2508 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002509 IndexModePost, StFrm, iii,
Jim Grosbach19dec202011-08-05 20:35:44 +00002510 opc, "\t$Rt, $addr, $offset",
2511 "$addr.base = $Rn_wb", []> {
2512 // {12} isAdd
2513 // {11-0} imm12/Rm
2514 bits<14> offset;
2515 bits<4> addr;
2516 let Inst{25} = 0;
2517 let Inst{23} = offset{12};
2518 let Inst{19-16} = addr;
2519 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002520
2521 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002522 }
2523}
Owen Anderson793e7962011-07-26 20:54:26 +00002524
Jim Grosbach19dec202011-08-05 20:35:44 +00002525let mayStore = 1, neverHasSideEffects = 1 in {
Evan Chengc39916b2011-11-04 01:48:58 +00002526// FIXME: for STR_PRE_REG etc. the itineray should be either IIC_iStore_ru or
2527// IIC_iStore_siu depending on whether it the offset register is shifted.
2528defm STR : AI2_stridx<0, "str", IIC_iStore_iu, IIC_iStore_ru>;
2529defm STRB : AI2_stridx<1, "strb", IIC_iStore_bh_iu, IIC_iStore_bh_ru>;
Jim Grosbach19dec202011-08-05 20:35:44 +00002530}
Evan Chenga8e29892007-01-19 07:51:42 +00002531
Jim Grosbach19dec202011-08-05 20:35:44 +00002532def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2533 am2offset_reg:$offset),
2534 (STR_POST_REG GPR:$Rt, addr_offset_none:$addr,
2535 am2offset_reg:$offset)>;
2536def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2537 am2offset_imm:$offset),
2538 (STR_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2539 am2offset_imm:$offset)>;
2540def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2541 am2offset_reg:$offset),
2542 (STRB_POST_REG GPR:$Rt, addr_offset_none:$addr,
2543 am2offset_reg:$offset)>;
2544def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2545 am2offset_imm:$offset),
2546 (STRB_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2547 am2offset_imm:$offset)>;
Owen Anderson793e7962011-07-26 20:54:26 +00002548
Jim Grosbach19dec202011-08-05 20:35:44 +00002549// Pseudo-instructions for pattern matching the pre-indexed stores. We can't
2550// put the patterns on the instruction definitions directly as ISel wants
2551// the address base and offset to be separate operands, not a single
2552// complex operand like we represent the instructions themselves. The
2553// pseudos map between the two.
2554let usesCustomInserter = 1,
2555 Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in {
2556def STRi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2557 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2558 4, IIC_iStore_ru,
2559 [(set GPR:$Rn_wb,
2560 (pre_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2561def STRr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2562 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2563 4, IIC_iStore_ru,
2564 [(set GPR:$Rn_wb,
2565 (pre_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2566def STRBi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2567 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2568 4, IIC_iStore_ru,
2569 [(set GPR:$Rn_wb,
2570 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2571def STRBr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2572 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2573 4, IIC_iStore_ru,
2574 [(set GPR:$Rn_wb,
2575 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002576def STRH_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2577 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset, pred:$p),
2578 4, IIC_iStore_ru,
2579 [(set GPR:$Rn_wb,
2580 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Jim Grosbach19dec202011-08-05 20:35:44 +00002581}
Jim Grosbacha1b41752010-11-19 22:06:57 +00002582
Evan Chenga8e29892007-01-19 07:51:42 +00002583
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002584
2585def STRH_PRE : AI3ldstidx<0b1011, 0, 1, (outs GPR:$Rn_wb),
2586 (ins GPR:$Rt, addrmode3:$addr), IndexModePre,
2587 StMiscFrm, IIC_iStore_bh_ru,
2588 "strh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2589 bits<14> addr;
2590 let Inst{23} = addr{8}; // U bit
2591 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2592 let Inst{19-16} = addr{12-9}; // Rn
2593 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2594 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
2595 let AsmMatchConverter = "cvtStWriteBackRegAddrMode3";
Owen Anderson79628e92011-08-12 20:02:50 +00002596 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002597}
2598
2599def STRH_POST : AI3ldstidx<0b1011, 0, 0, (outs GPR:$Rn_wb),
2600 (ins GPR:$Rt, addr_offset_none:$addr, am3offset:$offset),
2601 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
2602 "strh", "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2603 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
2604 addr_offset_none:$addr,
2605 am3offset:$offset))]> {
2606 bits<10> offset;
2607 bits<4> addr;
2608 let Inst{23} = offset{8}; // U bit
2609 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2610 let Inst{19-16} = addr;
2611 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2612 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson79628e92011-08-12 20:02:50 +00002613 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002614}
Evan Chenga8e29892007-01-19 07:51:42 +00002615
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002616let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002617def STRD_PRE : AI3ldstidx<0b1111, 0, 1, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002618 (ins GPR:$Rt, GPR:$Rt2, addrmode3:$addr),
2619 IndexModePre, StMiscFrm, IIC_iStore_d_ru,
2620 "strd", "\t$Rt, $Rt2, $addr!",
2621 "$addr.base = $Rn_wb", []> {
2622 bits<14> addr;
2623 let Inst{23} = addr{8}; // U bit
2624 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2625 let Inst{19-16} = addr{12-9}; // Rn
2626 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2627 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002628 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach14605d12011-08-11 20:28:23 +00002629 let AsmMatchConverter = "cvtStrdPre";
Owen Anderson8313b482011-07-28 17:53:25 +00002630}
Johnny Chen39a4bb32010-02-18 22:31:18 +00002631
Jim Grosbach45251b32011-08-11 20:41:13 +00002632def STRD_POST: AI3ldstidx<0b1111, 0, 0, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002633 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr,
2634 am3offset:$offset),
2635 IndexModePost, StMiscFrm, IIC_iStore_d_ru,
2636 "strd", "\t$Rt, $Rt2, $addr, $offset",
2637 "$addr.base = $Rn_wb", []> {
Owen Anderson8313b482011-07-28 17:53:25 +00002638 bits<10> offset;
Jim Grosbach14605d12011-08-11 20:28:23 +00002639 bits<4> addr;
2640 let Inst{23} = offset{8}; // U bit
2641 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2642 let Inst{19-16} = addr;
2643 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2644 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002645 let DecoderMethod = "DecodeAddrMode3Instruction";
2646}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002647} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00002648
Jim Grosbach7ce05792011-08-03 23:50:40 +00002649// STRT, STRBT, and STRHT
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002650
Jim Grosbach10348e72011-08-11 20:04:56 +00002651def STRBT_POST_REG : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2652 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2653 IndexModePost, StFrm, IIC_iStore_bh_ru,
2654 "strbt", "\t$Rt, $addr, $offset",
2655 "$addr.base = $Rn_wb", []> {
2656 // {12} isAdd
2657 // {11-0} imm12/Rm
2658 bits<14> offset;
2659 bits<4> addr;
2660 let Inst{25} = 1;
2661 let Inst{23} = offset{12};
2662 let Inst{21} = 1; // overwrite
2663 let Inst{19-16} = addr;
2664 let Inst{11-5} = offset{11-5};
2665 let Inst{4} = 0;
2666 let Inst{3-0} = offset{3-0};
2667 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2668}
2669
2670def STRBT_POST_IMM : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2671 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2672 IndexModePost, StFrm, IIC_iStore_bh_ru,
2673 "strbt", "\t$Rt, $addr, $offset",
2674 "$addr.base = $Rn_wb", []> {
2675 // {12} isAdd
2676 // {11-0} imm12/Rm
2677 bits<14> offset;
2678 bits<4> addr;
2679 let Inst{25} = 0;
2680 let Inst{23} = offset{12};
2681 let Inst{21} = 1; // overwrite
2682 let Inst{19-16} = addr;
2683 let Inst{11-0} = offset{11-0};
2684 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2685}
2686
Jim Grosbach342ebd52011-08-11 22:18:00 +00002687let mayStore = 1, neverHasSideEffects = 1 in {
2688def STRT_POST_REG : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2689 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2690 IndexModePost, StFrm, IIC_iStore_ru,
2691 "strt", "\t$Rt, $addr, $offset",
2692 "$addr.base = $Rn_wb", []> {
2693 // {12} isAdd
2694 // {11-0} imm12/Rm
2695 bits<14> offset;
2696 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002697 let Inst{25} = 1;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002698 let Inst{23} = offset{12};
Owen Anderson06470312011-07-27 20:29:48 +00002699 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002700 let Inst{19-16} = addr;
2701 let Inst{11-5} = offset{11-5};
Owen Anderson06470312011-07-27 20:29:48 +00002702 let Inst{4} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002703 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002704 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson06470312011-07-27 20:29:48 +00002705}
2706
Jim Grosbach342ebd52011-08-11 22:18:00 +00002707def STRT_POST_IMM : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2708 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2709 IndexModePost, StFrm, IIC_iStore_ru,
2710 "strt", "\t$Rt, $addr, $offset",
2711 "$addr.base = $Rn_wb", []> {
2712 // {12} isAdd
2713 // {11-0} imm12/Rm
2714 bits<14> offset;
2715 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002716 let Inst{25} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002717 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002718 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002719 let Inst{19-16} = addr;
2720 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002721 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002722}
Jim Grosbach342ebd52011-08-11 22:18:00 +00002723}
2724
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002725
Jim Grosbach7ce05792011-08-03 23:50:40 +00002726multiclass AI3strT<bits<4> op, string opc> {
2727 def i : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2728 (ins GPR:$Rt, addr_offset_none:$addr, postidx_imm8:$offset),
2729 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2730 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2731 bits<9> offset;
2732 let Inst{23} = offset{8};
2733 let Inst{22} = 1;
2734 let Inst{11-8} = offset{7-4};
2735 let Inst{3-0} = offset{3-0};
2736 let AsmMatchConverter = "cvtStExtTWriteBackImm";
2737 }
2738 def r : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2739 (ins GPR:$Rt, addr_offset_none:$addr, postidx_reg:$Rm),
2740 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2741 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2742 bits<5> Rm;
2743 let Inst{23} = Rm{4};
2744 let Inst{22} = 0;
2745 let Inst{11-8} = 0;
2746 let Inst{3-0} = Rm{3-0};
2747 let AsmMatchConverter = "cvtStExtTWriteBackReg";
2748 }
Johnny Chenad4df4c2010-03-01 19:22:00 +00002749}
2750
Jim Grosbach7ce05792011-08-03 23:50:40 +00002751
2752defm STRHT : AI3strT<0b1011, "strht">;
2753
2754
Evan Chenga8e29892007-01-19 07:51:42 +00002755//===----------------------------------------------------------------------===//
2756// Load / store multiple Instructions.
2757//
2758
Bill Wendling6c470b82010-11-13 09:09:38 +00002759multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
2760 InstrItinClass itin, InstrItinClass itin_upd> {
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002761 // IA is the default, so no need for an explicit suffix on the
2762 // mnemonic here. Without it is the cannonical spelling.
Bill Wendling73fe34a2010-11-16 01:16:36 +00002763 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002764 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2765 IndexModeNone, f, itin,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002766 !strconcat(asm, "${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002767 let Inst{24-23} = 0b01; // Increment After
2768 let Inst{21} = 0; // No writeback
2769 let Inst{20} = L_bit;
2770 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002771 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002772 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2773 IndexModeUpd, f, itin_upd,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002774 !strconcat(asm, "${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002775 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002776 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002777 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002778
2779 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002780 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002781 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002782 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2783 IndexModeNone, f, itin,
2784 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
2785 let Inst{24-23} = 0b00; // Decrement After
2786 let Inst{21} = 0; // No writeback
2787 let Inst{20} = L_bit;
2788 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002789 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002790 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2791 IndexModeUpd, f, itin_upd,
2792 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2793 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002794 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002795 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002796
2797 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002798 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002799 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002800 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2801 IndexModeNone, f, itin,
2802 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
2803 let Inst{24-23} = 0b10; // Decrement Before
2804 let Inst{21} = 0; // No writeback
2805 let Inst{20} = L_bit;
2806 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002807 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002808 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2809 IndexModeUpd, f, itin_upd,
2810 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2811 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002812 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002813 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002814
2815 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002816 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002817 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002818 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2819 IndexModeNone, f, itin,
2820 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
2821 let Inst{24-23} = 0b11; // Increment Before
2822 let Inst{21} = 0; // No writeback
2823 let Inst{20} = L_bit;
2824 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002825 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002826 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2827 IndexModeUpd, f, itin_upd,
2828 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2829 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002830 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002831 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002832
2833 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002834 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002835}
Bill Wendling6c470b82010-11-13 09:09:38 +00002836
Bill Wendlingc93989a2010-11-13 11:20:05 +00002837let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002838
2839let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2840defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
2841
2842let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2843defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
2844
2845} // neverHasSideEffects
2846
Bill Wendling73fe34a2010-11-16 01:16:36 +00002847// FIXME: remove when we have a way to marking a MI with these properties.
2848// FIXME: Should pc be an implicit operand like PICADD, etc?
2849let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2850 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002851def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2852 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002853 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002854 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002855 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002856
Evan Chenga8e29892007-01-19 07:51:42 +00002857//===----------------------------------------------------------------------===//
2858// Move Instructions.
2859//
2860
Evan Chengcd799b92009-06-12 20:46:18 +00002861let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002862def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2863 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2864 bits<4> Rd;
2865 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002866
Johnny Chen103bf952011-04-01 23:30:25 +00002867 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002868 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002869 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002870 let Inst{3-0} = Rm;
2871 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002872}
2873
Andrew Trick90b7b122011-10-18 19:18:52 +00002874def : ARMInstAlias<"movs${p} $Rd, $Rm",
Bill Wendlingef2c86f2011-10-10 22:59:55 +00002875 (MOVr GPR:$Rd, GPR:$Rm, pred:$p, CPSR)>;
2876
Dale Johannesen38d5f042010-06-15 22:24:08 +00002877// A version for the smaller set of tail call registers.
2878let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002879def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002880 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2881 bits<4> Rd;
2882 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002883
Dale Johannesen38d5f042010-06-15 22:24:08 +00002884 let Inst{11-4} = 0b00000000;
2885 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002886 let Inst{3-0} = Rm;
2887 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002888}
2889
Owen Andersonde317f42011-08-09 23:33:27 +00002890def MOVsr : AsI1<0b1101, (outs GPRnopc:$Rd), (ins shift_so_reg_reg:$src),
Owen Anderson152d4a42011-07-21 23:38:37 +00002891 DPSoRegRegFrm, IIC_iMOVsr,
Jim Grosbache15defc2011-08-10 23:23:47 +00002892 "mov", "\t$Rd, $src",
2893 [(set GPRnopc:$Rd, shift_so_reg_reg:$src)]>, UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002894 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002895 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002896 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002897 let Inst{19-16} = 0b0000;
Owen Anderson152d4a42011-07-21 23:38:37 +00002898 let Inst{11-8} = src{11-8};
2899 let Inst{7} = 0;
2900 let Inst{6-5} = src{6-5};
2901 let Inst{4} = 1;
2902 let Inst{3-0} = src{3-0};
Bob Wilson8e86b512009-10-14 19:00:24 +00002903 let Inst{25} = 0;
2904}
Evan Chenga2515702007-03-19 07:09:02 +00002905
Owen Anderson152d4a42011-07-21 23:38:37 +00002906def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src),
2907 DPSoRegImmFrm, IIC_iMOVsr,
2908 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>,
2909 UnaryDP {
2910 bits<4> Rd;
2911 bits<12> src;
2912 let Inst{15-12} = Rd;
2913 let Inst{19-16} = 0b0000;
2914 let Inst{11-5} = src{11-5};
2915 let Inst{4} = 0;
2916 let Inst{3-0} = src{3-0};
2917 let Inst{25} = 0;
2918}
2919
Evan Chengc4af4632010-11-17 20:13:28 +00002920let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002921def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2922 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002923 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002924 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002925 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002926 let Inst{15-12} = Rd;
2927 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002928 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002929}
2930
Evan Chengc4af4632010-11-17 20:13:28 +00002931let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002932def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002933 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002934 "movw", "\t$Rd, $imm",
2935 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002936 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002937 bits<4> Rd;
2938 bits<16> imm;
2939 let Inst{15-12} = Rd;
2940 let Inst{11-0} = imm{11-0};
2941 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002942 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002943 let Inst{25} = 1;
Kevin Enderby9e5887b2011-10-04 22:44:48 +00002944 let DecoderMethod = "DecodeArmMOVTWInstruction";
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002945}
2946
Jim Grosbachffa32252011-07-19 19:13:28 +00002947def : InstAlias<"mov${p} $Rd, $imm",
2948 (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>,
2949 Requires<[IsARM]>;
2950
Evan Cheng53519f02011-01-21 18:55:51 +00002951def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2952 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002953
2954let Constraints = "$src = $Rd" in {
Jim Grosbache15defc2011-08-10 23:23:47 +00002955def MOVTi16 : AI1<0b1010, (outs GPRnopc:$Rd),
2956 (ins GPR:$src, imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002957 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002958 "movt", "\t$Rd, $imm",
Owen Anderson33e57512011-08-10 00:03:03 +00002959 [(set GPRnopc:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002960 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002961 lo16AllZero:$imm))]>, UnaryDP,
2962 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002963 bits<4> Rd;
2964 bits<16> imm;
2965 let Inst{15-12} = Rd;
2966 let Inst{11-0} = imm{11-0};
2967 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002968 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002969 let Inst{25} = 1;
Kevin Enderby9e5887b2011-10-04 22:44:48 +00002970 let DecoderMethod = "DecodeArmMOVTWInstruction";
Evan Cheng7995ef32009-09-09 01:47:07 +00002971}
Evan Cheng13ab0202007-07-10 18:08:01 +00002972
Evan Cheng53519f02011-01-21 18:55:51 +00002973def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2974 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002975
2976} // Constraints
2977
Evan Cheng20956592009-10-21 08:15:52 +00002978def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2979 Requires<[IsARM, HasV6T2]>;
2980
David Goodwinca01a8d2009-09-01 18:32:09 +00002981let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002982def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002983 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2984 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002985
2986// These aren't really mov instructions, but we have to define them this way
2987// due to flag operands.
2988
Evan Cheng071a2792007-09-11 19:55:27 +00002989let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002990def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002991 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2992 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002993def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002994 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2995 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002996}
Evan Chenga8e29892007-01-19 07:51:42 +00002997
Evan Chenga8e29892007-01-19 07:51:42 +00002998//===----------------------------------------------------------------------===//
2999// Extend Instructions.
3000//
3001
3002// Sign extenders
3003
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003004def SXTB : AI_ext_rrot<0b01101010,
Evan Cheng576a3962010-09-25 00:49:35 +00003005 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003006def SXTH : AI_ext_rrot<0b01101011,
Evan Cheng576a3962010-09-25 00:49:35 +00003007 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003008
Jim Grosbach70327412011-07-27 17:48:13 +00003009def SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00003010 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00003011def SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00003012 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003013
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003014def SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003015
Jim Grosbach70327412011-07-27 17:48:13 +00003016def SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00003017
3018// Zero extenders
3019
3020let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003021def UXTB : AI_ext_rrot<0b01101110,
Evan Cheng576a3962010-09-25 00:49:35 +00003022 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003023def UXTH : AI_ext_rrot<0b01101111,
Evan Cheng576a3962010-09-25 00:49:35 +00003024 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003025def UXTB16 : AI_ext_rrot<0b01101100,
Evan Cheng576a3962010-09-25 00:49:35 +00003026 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003027
Jim Grosbach542f6422010-07-28 23:25:44 +00003028// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
3029// The transformation should probably be done as a combiner action
3030// instead so we can include a check for masking back in the upper
3031// eight bits of the source into the lower eight bits of the result.
3032//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach85bfd3b2011-07-26 21:28:43 +00003033// (UXTB16r_rot GPR:$Src, 3)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003034def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003035 (UXTB16 GPR:$Src, 1)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003036
Jim Grosbach70327412011-07-27 17:48:13 +00003037def UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00003038 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00003039def UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00003040 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00003041}
3042
Evan Chenga8e29892007-01-19 07:51:42 +00003043// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Jim Grosbach70327412011-07-27 17:48:13 +00003044def UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00003045
Evan Chenga8e29892007-01-19 07:51:42 +00003046
Owen Anderson33e57512011-08-10 00:03:03 +00003047def SBFX : I<(outs GPRnopc:$Rd),
3048 (ins GPRnopc:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003049 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003050 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003051 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003052 bits<4> Rd;
3053 bits<4> Rn;
3054 bits<5> lsb;
3055 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003056 let Inst{27-21} = 0b0111101;
3057 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003058 let Inst{20-16} = width;
3059 let Inst{15-12} = Rd;
3060 let Inst{11-7} = lsb;
3061 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003062}
3063
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003064def UBFX : I<(outs GPR:$Rd),
Jim Grosbachfb8989e2011-07-27 21:09:25 +00003065 (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003066 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003067 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003068 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003069 bits<4> Rd;
3070 bits<4> Rn;
3071 bits<5> lsb;
3072 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003073 let Inst{27-21} = 0b0111111;
3074 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003075 let Inst{20-16} = width;
3076 let Inst{15-12} = Rd;
3077 let Inst{11-7} = lsb;
3078 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003079}
3080
Evan Chenga8e29892007-01-19 07:51:42 +00003081//===----------------------------------------------------------------------===//
3082// Arithmetic Instructions.
3083//
3084
Jim Grosbach26421962008-10-14 20:36:24 +00003085defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003086 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003087 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003088defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003089 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003090 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00003091
Evan Chengc85e8322007-07-05 07:13:32 +00003092// ADD and SUB with 's' bit set.
Andrew Trick3be654f2011-09-21 02:20:46 +00003093//
Andrew Trick90b7b122011-10-18 19:18:52 +00003094// Currently, ADDS/SUBS are pseudo opcodes that exist only in the
3095// selection DAG. They are "lowered" to real ADD/SUB opcodes by
Andrew Trick3be654f2011-09-21 02:20:46 +00003096// AdjustInstrPostInstrSelection where we determine whether or not to
3097// set the "s" bit based on CPSR liveness.
3098//
Andrew Trick90b7b122011-10-18 19:18:52 +00003099// FIXME: Eliminate ADDS/SUBS pseudo opcodes after adding tablegen
Andrew Trick3be654f2011-09-21 02:20:46 +00003100// support for an optional CPSR definition that corresponds to the DAG
3101// node's second value. We can then eliminate the implicit def of CPSR.
Andrew Trick90b7b122011-10-18 19:18:52 +00003102defm ADDS : AsI1_bin_s_irs<IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3103 BinOpFrag<(ARMaddc node:$LHS, node:$RHS)>, 1>;
3104defm SUBS : AsI1_bin_s_irs<IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3105 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003106
Evan Cheng62674222009-06-25 23:34:10 +00003107defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Evan Cheng342e3162011-08-30 01:34:54 +00003108 BinOpWithFlagFrag<(ARMadde node:$LHS, node:$RHS, node:$FLAG)>,
Jim Grosbach37ee4642011-07-13 17:57:17 +00003109 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00003110defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Evan Cheng342e3162011-08-30 01:34:54 +00003111 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>,
Jim Grosbach37ee4642011-07-13 17:57:17 +00003112 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00003113
Evan Cheng342e3162011-08-30 01:34:54 +00003114defm RSB : AsI1_rbin_irs <0b0011, "rsb",
3115 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3116 BinOpFrag<(sub node:$LHS, node:$RHS)>, "RSB">;
Evan Cheng4a517082011-09-06 18:52:20 +00003117
3118// FIXME: Eliminate them if we can write def : Pat patterns which defines
3119// CPSR and the implicit def of CPSR is not needed.
Andrew Trick90b7b122011-10-18 19:18:52 +00003120defm RSBS : AsI1_rbin_s_is<IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3121 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003122
Evan Cheng342e3162011-08-30 01:34:54 +00003123defm RSC : AI1_rsc_irs<0b0111, "rsc",
3124 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>,
3125 "RSC">;
Evan Cheng2c614c52007-06-06 10:17:05 +00003126
Evan Chenga8e29892007-01-19 07:51:42 +00003127// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003128// The assume-no-carry-in form uses the negation of the input since add/sub
3129// assume opposite meanings of the carry flag (i.e., carry == !borrow).
3130// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
3131// details.
Evan Cheng342e3162011-08-30 01:34:54 +00003132def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
3133 (SUBri GPR:$src, so_imm_neg:$imm)>;
3134def : ARMPat<(ARMaddc GPR:$src, so_imm_neg:$imm),
3135 (SUBSri GPR:$src, so_imm_neg:$imm)>;
3136
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003137// The with-carry-in form matches bitwise not instead of the negation.
3138// Effectively, the inverse interpretation of the carry flag already accounts
3139// for part of the negation.
Evan Cheng342e3162011-08-30 01:34:54 +00003140def : ARMPat<(ARMadde GPR:$src, so_imm_not:$imm, CPSR),
3141 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003142
3143// Note: These are implemented in C++ code, because they have to generate
3144// ADD/SUBrs instructions, which use a complex pattern that a xform function
3145// cannot produce.
3146// (mul X, 2^n+1) -> (add (X << n), X)
3147// (mul X, 2^n-1) -> (rsb X, (X << n))
3148
Jim Grosbach7931df32011-07-22 18:06:01 +00003149// ARM Arithmetic Instruction
Johnny Chen2faf3912010-02-14 06:32:20 +00003150// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003151class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Jim Grosbach7931df32011-07-22 18:06:01 +00003152 list<dag> pattern = [],
Owen Anderson33e57512011-08-10 00:03:03 +00003153 dag iops = (ins GPRnopc:$Rn, GPRnopc:$Rm),
3154 string asm = "\t$Rd, $Rn, $Rm">
3155 : AI<(outs GPRnopc:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003156 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003157 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003158 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00003159 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003160 let Inst{11-4} = op11_4;
3161 let Inst{19-16} = Rn;
3162 let Inst{15-12} = Rd;
3163 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00003164}
3165
Jim Grosbach7931df32011-07-22 18:06:01 +00003166// Saturating add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003167
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003168def QADD : AAI<0b00010000, 0b00000101, "qadd",
Owen Anderson33e57512011-08-10 00:03:03 +00003169 [(set GPRnopc:$Rd, (int_arm_qadd GPRnopc:$Rm, GPRnopc:$Rn))],
3170 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003171def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Owen Anderson33e57512011-08-10 00:03:03 +00003172 [(set GPRnopc:$Rd, (int_arm_qsub GPRnopc:$Rm, GPRnopc:$Rn))],
3173 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
3174def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [],
3175 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003176 "\t$Rd, $Rm, $Rn">;
Owen Anderson33e57512011-08-10 00:03:03 +00003177def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [],
3178 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003179 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003180
3181def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
3182def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
3183def QASX : AAI<0b01100010, 0b11110011, "qasx">;
3184def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
3185def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
3186def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
3187def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
3188def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
3189def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
3190def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
3191def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
3192def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003193
Jim Grosbach7931df32011-07-22 18:06:01 +00003194// Signed/Unsigned add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003195
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003196def SASX : AAI<0b01100001, 0b11110011, "sasx">;
3197def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
3198def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
3199def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
3200def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
3201def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
3202def UASX : AAI<0b01100101, 0b11110011, "uasx">;
3203def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
3204def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
3205def USAX : AAI<0b01100101, 0b11110101, "usax">;
3206def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
3207def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003208
Jim Grosbach7931df32011-07-22 18:06:01 +00003209// Signed/Unsigned halving add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003210
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003211def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
3212def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
3213def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
3214def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
3215def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
3216def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
3217def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
3218def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
3219def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
3220def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
3221def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
3222def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003223
Jim Grosbachd30970f2011-08-11 22:30:30 +00003224// Unsigned Sum of Absolute Differences [and Accumulate].
Johnny Chen667d1272010-02-22 18:50:54 +00003225
Jim Grosbach70987fb2010-10-18 23:35:38 +00003226def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00003227 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003228 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003229 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003230 bits<4> Rd;
3231 bits<4> Rn;
3232 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003233 let Inst{27-20} = 0b01111000;
3234 let Inst{15-12} = 0b1111;
3235 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003236 let Inst{19-16} = Rd;
3237 let Inst{11-8} = Rm;
3238 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003239}
Jim Grosbach70987fb2010-10-18 23:35:38 +00003240def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00003241 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003242 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003243 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003244 bits<4> Rd;
3245 bits<4> Rn;
3246 bits<4> Rm;
3247 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00003248 let Inst{27-20} = 0b01111000;
3249 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003250 let Inst{19-16} = Rd;
3251 let Inst{15-12} = Ra;
3252 let Inst{11-8} = Rm;
3253 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003254}
3255
Jim Grosbachd30970f2011-08-11 22:30:30 +00003256// Signed/Unsigned saturate
Johnny Chen667d1272010-02-22 18:50:54 +00003257
Owen Anderson33e57512011-08-10 00:03:03 +00003258def SSAT : AI<(outs GPRnopc:$Rd),
3259 (ins imm1_32:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003260 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003261 bits<4> Rd;
3262 bits<5> sat_imm;
3263 bits<4> Rn;
3264 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003265 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003266 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003267 let Inst{20-16} = sat_imm;
3268 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003269 let Inst{11-7} = sh{4-0};
3270 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003271 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003272}
3273
Owen Anderson33e57512011-08-10 00:03:03 +00003274def SSAT16 : AI<(outs GPRnopc:$Rd),
3275 (ins imm1_16:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00003276 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003277 bits<4> Rd;
3278 bits<4> sat_imm;
3279 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003280 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003281 let Inst{11-4} = 0b11110011;
3282 let Inst{15-12} = Rd;
3283 let Inst{19-16} = sat_imm;
3284 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003285}
3286
Owen Anderson33e57512011-08-10 00:03:03 +00003287def USAT : AI<(outs GPRnopc:$Rd),
3288 (ins imm0_31:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003289 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003290 bits<4> Rd;
3291 bits<5> sat_imm;
3292 bits<4> Rn;
3293 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003294 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003295 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003296 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003297 let Inst{11-7} = sh{4-0};
3298 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003299 let Inst{20-16} = sat_imm;
3300 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003301}
3302
Owen Anderson33e57512011-08-10 00:03:03 +00003303def USAT16 : AI<(outs GPRnopc:$Rd),
Owen Anderson41ff8342011-08-11 22:10:11 +00003304 (ins imm0_15:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbachd30970f2011-08-11 22:30:30 +00003305 NoItinerary, "usat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003306 bits<4> Rd;
3307 bits<4> sat_imm;
3308 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003309 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003310 let Inst{11-4} = 0b11110011;
3311 let Inst{15-12} = Rd;
3312 let Inst{19-16} = sat_imm;
3313 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003314}
Evan Chenga8e29892007-01-19 07:51:42 +00003315
Owen Anderson33e57512011-08-10 00:03:03 +00003316def : ARMV6Pat<(int_arm_ssat GPRnopc:$a, imm:$pos),
3317 (SSAT imm:$pos, GPRnopc:$a, 0)>;
3318def : ARMV6Pat<(int_arm_usat GPRnopc:$a, imm:$pos),
3319 (USAT imm:$pos, GPRnopc:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00003320
Evan Chenga8e29892007-01-19 07:51:42 +00003321//===----------------------------------------------------------------------===//
3322// Bitwise Instructions.
3323//
3324
Jim Grosbach26421962008-10-14 20:36:24 +00003325defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003326 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003327 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003328defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003329 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003330 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003331defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003332 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003333 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003334defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003335 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003336 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00003337
Jim Grosbachc29769b2011-07-28 19:46:12 +00003338// FIXME: bf_inv_mask_imm should be two operands, the lsb and the msb, just
3339// like in the actual instruction encoding. The complexity of mapping the mask
3340// to the lsb/msb pair should be handled by ISel, not encapsulated in the
3341// instruction description.
Jim Grosbach3fea191052010-10-21 22:03:21 +00003342def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00003343 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00003344 "bfc", "\t$Rd, $imm", "$src = $Rd",
3345 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003346 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003347 bits<4> Rd;
3348 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003349 let Inst{27-21} = 0b0111110;
3350 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00003351 let Inst{15-12} = Rd;
3352 let Inst{11-7} = imm{4-0}; // lsb
Jim Grosbachc29769b2011-07-28 19:46:12 +00003353 let Inst{20-16} = imm{9-5}; // msb
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003354}
3355
Johnny Chenb2503c02010-02-17 06:31:48 +00003356// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbache15defc2011-08-10 23:23:47 +00003357def BFI:I<(outs GPRnopc:$Rd), (ins GPRnopc:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
3358 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
3359 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
3360 [(set GPRnopc:$Rd, (ARMbfi GPRnopc:$src, GPR:$Rn,
3361 bf_inv_mask_imm:$imm))]>,
3362 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003363 bits<4> Rd;
3364 bits<4> Rn;
3365 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00003366 let Inst{27-21} = 0b0111110;
3367 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00003368 let Inst{15-12} = Rd;
3369 let Inst{11-7} = imm{4-0}; // lsb
3370 let Inst{20-16} = imm{9-5}; // width
3371 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00003372}
3373
Jim Grosbach36860462010-10-21 22:19:32 +00003374def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
3375 "mvn", "\t$Rd, $Rm",
3376 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
3377 bits<4> Rd;
3378 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003379 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003380 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00003381 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00003382 let Inst{15-12} = Rd;
3383 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003384}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003385def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift),
3386 DPSoRegImmFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003387 [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP {
Jim Grosbach36860462010-10-21 22:19:32 +00003388 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003389 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003390 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003391 let Inst{19-16} = 0b0000;
3392 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00003393 let Inst{11-5} = shift{11-5};
3394 let Inst{4} = 0;
3395 let Inst{3-0} = shift{3-0};
3396}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003397def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift),
3398 DPSoRegRegFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003399 [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP {
3400 bits<4> Rd;
3401 bits<12> shift;
3402 let Inst{25} = 0;
3403 let Inst{19-16} = 0b0000;
3404 let Inst{15-12} = Rd;
3405 let Inst{11-8} = shift{11-8};
3406 let Inst{7} = 0;
3407 let Inst{6-5} = shift{6-5};
3408 let Inst{4} = 1;
3409 let Inst{3-0} = shift{3-0};
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003410}
Evan Chengc4af4632010-11-17 20:13:28 +00003411let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00003412def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
3413 IIC_iMVNi, "mvn", "\t$Rd, $imm",
3414 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
3415 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003416 bits<12> imm;
3417 let Inst{25} = 1;
3418 let Inst{19-16} = 0b0000;
3419 let Inst{15-12} = Rd;
3420 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003421}
Evan Chenga8e29892007-01-19 07:51:42 +00003422
3423def : ARMPat<(and GPR:$src, so_imm_not:$imm),
3424 (BICri GPR:$src, so_imm_not:$imm)>;
3425
3426//===----------------------------------------------------------------------===//
3427// Multiply Instructions.
3428//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003429class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3430 string opc, string asm, list<dag> pattern>
3431 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3432 bits<4> Rd;
3433 bits<4> Rm;
3434 bits<4> Rn;
3435 let Inst{19-16} = Rd;
3436 let Inst{11-8} = Rm;
3437 let Inst{3-0} = Rn;
3438}
3439class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3440 string opc, string asm, list<dag> pattern>
3441 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3442 bits<4> RdLo;
3443 bits<4> RdHi;
3444 bits<4> Rm;
3445 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003446 let Inst{19-16} = RdHi;
3447 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003448 let Inst{11-8} = Rm;
3449 let Inst{3-0} = Rn;
3450}
Evan Chenga8e29892007-01-19 07:51:42 +00003451
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003452// FIXME: The v5 pseudos are only necessary for the additional Constraint
3453// property. Remove them when it's possible to add those properties
3454// on an individual MachineInstr, not just an instuction description.
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003455let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003456def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3457 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003458 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00003459 Requires<[IsARM, HasV6]> {
3460 let Inst{15-12} = 0b0000;
3461}
Evan Chenga8e29892007-01-19 07:51:42 +00003462
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003463let Constraints = "@earlyclobber $Rd" in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003464def MULv5: ARMPseudoExpand<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
3465 pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003466 4, IIC_iMUL32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003467 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))],
3468 (MUL GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
Jim Grosbachd378b322011-07-06 20:57:35 +00003469 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003470}
3471
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003472def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3473 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003474 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3475 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003476 bits<4> Ra;
3477 let Inst{15-12} = Ra;
3478}
Evan Chenga8e29892007-01-19 07:51:42 +00003479
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003480let Constraints = "@earlyclobber $Rd" in
3481def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
3482 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003483 4, IIC_iMAC32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003484 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
3485 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
3486 Requires<[IsARM, NoV6]>;
3487
Jim Grosbach65711012010-11-19 22:22:37 +00003488def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3489 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
3490 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003491 Requires<[IsARM, HasV6T2]> {
3492 bits<4> Rd;
3493 bits<4> Rm;
3494 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00003495 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003496 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00003497 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003498 let Inst{11-8} = Rm;
3499 let Inst{3-0} = Rn;
3500}
Evan Chengedcbada2009-07-06 22:05:45 +00003501
Evan Chenga8e29892007-01-19 07:51:42 +00003502// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00003503let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00003504let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003505def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003506 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003507 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3508 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003509
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003510def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003511 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003512 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3513 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003514
3515let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3516def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3517 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003518 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003519 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3520 Requires<[IsARM, NoV6]>;
3521
3522def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3523 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003524 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003525 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3526 Requires<[IsARM, NoV6]>;
3527}
Evan Cheng8de898a2009-06-26 00:19:44 +00003528}
Evan Chenga8e29892007-01-19 07:51:42 +00003529
3530// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003531def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
3532 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003533 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3534 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003535def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
3536 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003537 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3538 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003539
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003540def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
3541 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
3542 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3543 Requires<[IsARM, HasV6]> {
3544 bits<4> RdLo;
3545 bits<4> RdHi;
3546 bits<4> Rm;
3547 bits<4> Rn;
Owen Anderson5df7ef62011-08-15 20:08:25 +00003548 let Inst{19-16} = RdHi;
3549 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003550 let Inst{11-8} = Rm;
3551 let Inst{3-0} = Rn;
3552}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003553
3554let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3555def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3556 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003557 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003558 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3559 Requires<[IsARM, NoV6]>;
3560def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3561 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003562 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003563 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3564 Requires<[IsARM, NoV6]>;
3565def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3566 (ins GPR:$Rn, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003567 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003568 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
3569 Requires<[IsARM, NoV6]>;
3570}
3571
Evan Chengcd799b92009-06-12 20:46:18 +00003572} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00003573
3574// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003575def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3576 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
3577 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00003578 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00003579 let Inst{15-12} = 0b1111;
3580}
Evan Cheng13ab0202007-07-10 18:08:01 +00003581
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003582def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003583 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm", []>,
Johnny Chen2ec5e492010-02-22 21:50:40 +00003584 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00003585 let Inst{15-12} = 0b1111;
3586}
3587
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003588def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
3589 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3590 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
3591 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3592 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003593
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003594def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
3595 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003596 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003597 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003598
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003599def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
3600 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3601 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
3602 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
3603 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003604
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003605def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
3606 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003607 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003608 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003609
Raul Herbster37fb5b12007-08-30 23:25:47 +00003610multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00003611 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3612 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
3613 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3614 (sext_inreg GPR:$Rm, i16)))]>,
3615 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003616
Jim Grosbach3870b752010-10-22 18:35:16 +00003617 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3618 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
3619 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3620 (sra GPR:$Rm, (i32 16))))]>,
3621 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003622
Jim Grosbach3870b752010-10-22 18:35:16 +00003623 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3624 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
3625 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3626 (sext_inreg GPR:$Rm, i16)))]>,
3627 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003628
Jim Grosbach3870b752010-10-22 18:35:16 +00003629 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3630 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
3631 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3632 (sra GPR:$Rm, (i32 16))))]>,
3633 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003634
Jim Grosbach3870b752010-10-22 18:35:16 +00003635 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3636 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
3637 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3638 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
3639 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003640
Jim Grosbach3870b752010-10-22 18:35:16 +00003641 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3642 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
3643 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3644 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
3645 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00003646}
3647
Raul Herbster37fb5b12007-08-30 23:25:47 +00003648
3649multiclass AI_smla<string opc, PatFrag opnode> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003650 let DecoderMethod = "DecodeSMLAInstruction" in {
Owen Anderson33e57512011-08-10 00:03:03 +00003651 def BB : AMulxyIa<0b0001000, 0b00, (outs GPRnopc:$Rd),
3652 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003653 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003654 [(set GPRnopc:$Rd, (add GPR:$Ra,
3655 (opnode (sext_inreg GPRnopc:$Rn, i16),
3656 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003657 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003658
Owen Anderson33e57512011-08-10 00:03:03 +00003659 def BT : AMulxyIa<0b0001000, 0b10, (outs GPRnopc:$Rd),
3660 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003661 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003662 [(set GPRnopc:$Rd,
3663 (add GPR:$Ra, (opnode (sext_inreg GPRnopc:$Rn, i16),
3664 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003665 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003666
Owen Anderson33e57512011-08-10 00:03:03 +00003667 def TB : AMulxyIa<0b0001000, 0b01, (outs GPRnopc:$Rd),
3668 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003669 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003670 [(set GPRnopc:$Rd,
3671 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3672 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003673 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003674
Owen Anderson33e57512011-08-10 00:03:03 +00003675 def TT : AMulxyIa<0b0001000, 0b11, (outs GPRnopc:$Rd),
3676 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003677 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003678 [(set GPRnopc:$Rd,
3679 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3680 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003681 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003682
Owen Anderson33e57512011-08-10 00:03:03 +00003683 def WB : AMulxyIa<0b0001001, 0b00, (outs GPRnopc:$Rd),
3684 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003685 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003686 [(set GPRnopc:$Rd,
3687 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3688 (sext_inreg GPRnopc:$Rm, i16)), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003689 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003690
Owen Anderson33e57512011-08-10 00:03:03 +00003691 def WT : AMulxyIa<0b0001001, 0b10, (outs GPRnopc:$Rd),
3692 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003693 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003694 [(set GPRnopc:$Rd,
Jim Grosbache15defc2011-08-10 23:23:47 +00003695 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3696 (sra GPRnopc:$Rm, (i32 16))), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003697 Requires<[IsARM, HasV5TE]>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003698 }
Rafael Espindola70673a12006-10-18 16:20:57 +00003699}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00003700
Raul Herbster37fb5b12007-08-30 23:25:47 +00003701defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
3702defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00003703
Jim Grosbachd30970f2011-08-11 22:30:30 +00003704// Halfword multiply accumulate long: SMLAL<x><y>.
Owen Anderson33e57512011-08-10 00:03:03 +00003705def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3706 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003707 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003708 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003709
Owen Anderson33e57512011-08-10 00:03:03 +00003710def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3711 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003712 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003713 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003714
Owen Anderson33e57512011-08-10 00:03:03 +00003715def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3716 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003717 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003718 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003719
Owen Anderson33e57512011-08-10 00:03:03 +00003720def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3721 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003722 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003723 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003724
Jim Grosbachd30970f2011-08-11 22:30:30 +00003725// Helper class for AI_smld.
Jim Grosbach385e1362010-10-22 19:15:30 +00003726class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
3727 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00003728 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00003729 bits<4> Rn;
3730 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003731 let Inst{27-23} = 0b01110;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003732 let Inst{22} = long;
3733 let Inst{21-20} = 0b00;
Jim Grosbach385e1362010-10-22 19:15:30 +00003734 let Inst{11-8} = Rm;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003735 let Inst{7} = 0;
3736 let Inst{6} = sub;
3737 let Inst{5} = swap;
3738 let Inst{4} = 1;
Jim Grosbach385e1362010-10-22 19:15:30 +00003739 let Inst{3-0} = Rn;
3740}
3741class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3742 InstrItinClass itin, string opc, string asm>
3743 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3744 bits<4> Rd;
3745 let Inst{15-12} = 0b1111;
3746 let Inst{19-16} = Rd;
3747}
3748class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3749 InstrItinClass itin, string opc, string asm>
3750 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3751 bits<4> Ra;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003752 bits<4> Rd;
3753 let Inst{19-16} = Rd;
Jim Grosbach385e1362010-10-22 19:15:30 +00003754 let Inst{15-12} = Ra;
3755}
3756class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3757 InstrItinClass itin, string opc, string asm>
3758 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3759 bits<4> RdLo;
3760 bits<4> RdHi;
3761 let Inst{19-16} = RdHi;
3762 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003763}
3764
3765multiclass AI_smld<bit sub, string opc> {
3766
Owen Anderson33e57512011-08-10 00:03:03 +00003767 def D : AMulDualIa<0, sub, 0, (outs GPRnopc:$Rd),
3768 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003769 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003770
Owen Anderson33e57512011-08-10 00:03:03 +00003771 def DX: AMulDualIa<0, sub, 1, (outs GPRnopc:$Rd),
3772 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003773 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003774
Owen Anderson33e57512011-08-10 00:03:03 +00003775 def LD: AMulDualI64<1, sub, 0, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3776 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003777 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003778
Owen Anderson33e57512011-08-10 00:03:03 +00003779 def LDX : AMulDualI64<1, sub, 1, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3780 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003781 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003782
3783}
3784
3785defm SMLA : AI_smld<0, "smla">;
3786defm SMLS : AI_smld<1, "smls">;
3787
Johnny Chen2ec5e492010-02-22 21:50:40 +00003788multiclass AI_sdml<bit sub, string opc> {
3789
Jim Grosbache15defc2011-08-10 23:23:47 +00003790 def D:AMulDualI<0, sub, 0, (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm),
3791 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3792 def DX:AMulDualI<0, sub, 1, (outs GPRnopc:$Rd),(ins GPRnopc:$Rn, GPRnopc:$Rm),
3793 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003794}
3795
3796defm SMUA : AI_sdml<0, "smua">;
3797defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003798
Evan Chenga8e29892007-01-19 07:51:42 +00003799//===----------------------------------------------------------------------===//
3800// Misc. Arithmetic Instructions.
3801//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003802
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003803def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3804 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3805 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003806
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003807def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3808 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3809 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3810 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003811
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003812def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3813 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3814 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003815
Evan Cheng9568e5c2011-06-21 06:01:08 +00003816let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003817def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3818 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003819 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003820 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003821
Evan Cheng9568e5c2011-06-21 06:01:08 +00003822let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003823def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3824 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003825 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003826 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003827
Evan Chengf60ceac2011-06-15 17:17:48 +00003828def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3829 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3830 (REVSH GPR:$Rm)>;
3831
Jim Grosbache1d58a62011-09-14 22:52:14 +00003832def PKHBT : APKHI<0b01101000, 0, (outs GPRnopc:$Rd),
3833 (ins GPRnopc:$Rn, GPRnopc:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003834 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbache1d58a62011-09-14 22:52:14 +00003835 [(set GPRnopc:$Rd, (or (and GPRnopc:$Rn, 0xFFFF),
3836 (and (shl GPRnopc:$Rm, pkh_lsl_amt:$sh),
3837 0xFFFF0000)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003838 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003839
Evan Chenga8e29892007-01-19 07:51:42 +00003840// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003841def : ARMV6Pat<(or (and GPRnopc:$Rn, 0xFFFF), (and GPRnopc:$Rm, 0xFFFF0000)),
3842 (PKHBT GPRnopc:$Rn, GPRnopc:$Rm, 0)>;
3843def : ARMV6Pat<(or (and GPRnopc:$Rn, 0xFFFF), (shl GPRnopc:$Rm, imm16_31:$sh)),
3844 (PKHBT GPRnopc:$Rn, GPRnopc:$Rm, imm16_31:$sh)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00003845
Bob Wilsondc66eda2010-08-16 22:26:55 +00003846// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3847// will match the pattern below.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003848def PKHTB : APKHI<0b01101000, 1, (outs GPRnopc:$Rd),
3849 (ins GPRnopc:$Rn, GPRnopc:$Rm, pkh_asr_amt:$sh),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003850 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbache1d58a62011-09-14 22:52:14 +00003851 [(set GPRnopc:$Rd, (or (and GPRnopc:$Rn, 0xFFFF0000),
3852 (and (sra GPRnopc:$Rm, pkh_asr_amt:$sh),
3853 0xFFFF)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003854 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003855
Evan Chenga8e29892007-01-19 07:51:42 +00003856// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3857// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003858def : ARMV6Pat<(or (and GPRnopc:$src1, 0xFFFF0000),
3859 (srl GPRnopc:$src2, imm16_31:$sh)),
3860 (PKHTB GPRnopc:$src1, GPRnopc:$src2, imm16_31:$sh)>;
3861def : ARMV6Pat<(or (and GPRnopc:$src1, 0xFFFF0000),
3862 (and (srl GPRnopc:$src2, imm1_15:$sh), 0xFFFF)),
3863 (PKHTB GPRnopc:$src1, GPRnopc:$src2, imm1_15:$sh)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003864
Evan Chenga8e29892007-01-19 07:51:42 +00003865//===----------------------------------------------------------------------===//
3866// Comparison Instructions...
3867//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003868
Jim Grosbach26421962008-10-14 20:36:24 +00003869defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003870 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003871 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003872
Jim Grosbach97a884d2010-12-07 20:41:06 +00003873// ARMcmpZ can re-use the above instruction definitions.
3874def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3875 (CMPri GPR:$src, so_imm:$imm)>;
3876def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3877 (CMPrr GPR:$src, GPR:$rhs)>;
Owen Anderson92a20222011-07-21 18:54:16 +00003878def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs),
3879 (CMPrsi GPR:$src, so_reg_imm:$rhs)>;
3880def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs),
3881 (CMPrsr GPR:$src, so_reg_reg:$rhs)>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00003882
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003883// FIXME: We have to be careful when using the CMN instruction and comparison
3884// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003885// results:
3886//
3887// rsbs r1, r1, 0
3888// cmp r0, r1
3889// mov r0, #0
3890// it ls
3891// mov r0, #1
3892//
3893// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003894//
Bill Wendling6165e872010-08-26 18:33:51 +00003895// cmn r0, r1
3896// mov r0, #0
3897// it ls
3898// mov r0, #1
3899//
3900// However, the CMN gives the *opposite* result when r1 is 0. This is because
3901// the carry flag is set in the CMP case but not in the CMN case. In short, the
3902// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3903// value of r0 and the carry bit (because the "carry bit" parameter to
3904// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3905// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3906// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3907// parameter to AddWithCarry is defined as 0).
3908//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003909// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003910//
3911// x = 0
3912// ~x = 0xFFFF FFFF
3913// ~x + 1 = 0x1 0000 0000
3914// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3915//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003916// Therefore, we should disable CMN when comparing against zero, until we can
3917// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3918// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003919//
3920// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3921//
3922// This is related to <rdar://problem/7569620>.
3923//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003924//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3925// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003926
Evan Chenga8e29892007-01-19 07:51:42 +00003927// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003928defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003929 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003930 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003931defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003932 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003933 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003934
David Goodwinc0309b42009-06-29 15:33:01 +00003935defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003936 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003937 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003938
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003939//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3940// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003941
David Goodwinc0309b42009-06-29 15:33:01 +00003942def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003943 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003944
Evan Cheng218977b2010-07-13 19:27:42 +00003945// Pseudo i64 compares for some floating point compares.
3946let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3947 Defs = [CPSR] in {
3948def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003949 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003950 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003951 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3952
3953def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003954 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003955 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3956} // usesCustomInserter
3957
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003958
Evan Chenga8e29892007-01-19 07:51:42 +00003959// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003960// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003961// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003962let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003963def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003964 4, IIC_iCMOVr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003965 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3966 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003967def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd),
3968 (ins GPR:$false, so_reg_imm:$shift, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003969 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00003970 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift,
3971 imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003972 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003973def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd),
3974 (ins GPR:$false, so_reg_reg:$shift, pred:$p),
3975 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00003976 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift,
3977 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson92a20222011-07-21 18:54:16 +00003978 RegConstraint<"$false = $Rd">;
3979
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003980
Evan Chengc4af4632010-11-17 20:13:28 +00003981let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003982def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00003983 (ins GPR:$false, imm0_65535_expr:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003984 4, IIC_iMOVi,
Jim Grosbach39062762011-03-11 01:09:28 +00003985 []>,
3986 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003987
Evan Chengc4af4632010-11-17 20:13:28 +00003988let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003989def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3990 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003991 4, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003992 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003993 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003994
Evan Cheng63f35442010-11-13 02:25:14 +00003995// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003996let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003997def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3998 (ins GPR:$false, i32imm:$src, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003999 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00004000
Evan Chengc4af4632010-11-17 20:13:28 +00004001let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00004002def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
4003 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004004 4, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00004005 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00004006 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00004007} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00004008
Jim Grosbach3728e962009-12-10 00:11:09 +00004009//===----------------------------------------------------------------------===//
4010// Atomic operations intrinsics
4011//
4012
Jim Grosbach5f6c1332011-07-25 20:38:18 +00004013def MemBarrierOptOperand : AsmOperandClass {
4014 let Name = "MemBarrierOpt";
4015 let ParserMethod = "parseMemBarrierOptOperand";
4016}
Bob Wilsonf74a4292010-10-30 00:54:37 +00004017def memb_opt : Operand<i32> {
4018 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00004019 let ParserMatchClass = MemBarrierOptOperand;
Owen Andersonc36481c2011-08-09 23:25:42 +00004020 let DecoderMethod = "DecodeMemBarrierOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00004021}
Jim Grosbach3728e962009-12-10 00:11:09 +00004022
Bob Wilsonf74a4292010-10-30 00:54:37 +00004023// memory barriers protect the atomic sequences
4024let hasSideEffects = 1 in {
4025def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
4026 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
4027 Requires<[IsARM, HasDB]> {
4028 bits<4> opt;
4029 let Inst{31-4} = 0xf57ff05;
4030 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00004031}
Jim Grosbach3728e962009-12-10 00:11:09 +00004032}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00004033
Bob Wilsonf74a4292010-10-30 00:54:37 +00004034def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
Jim Grosbach20fcaff2011-07-13 23:33:10 +00004035 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00004036 Requires<[IsARM, HasDB]> {
4037 bits<4> opt;
4038 let Inst{31-4} = 0xf57ff04;
4039 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00004040}
4041
Jim Grosbach20fcaff2011-07-13 23:33:10 +00004042// ISB has only full system option
Jim Grosbach9dec5072011-07-14 18:00:31 +00004043def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
4044 "isb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00004045 Requires<[IsARM, HasDB]> {
Jim Grosbach9dec5072011-07-14 18:00:31 +00004046 bits<4> opt;
Johnny Chen1adc40c2010-08-12 20:46:17 +00004047 let Inst{31-4} = 0xf57ff06;
Jim Grosbach9dec5072011-07-14 18:00:31 +00004048 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00004049}
4050
Bill Wendlingef2c86f2011-10-10 22:59:55 +00004051// Pseudo isntruction that combines movs + predicated rsbmi
4052// to implement integer ABS
4053let usesCustomInserter = 1, Defs = [CPSR] in {
4054def ABS : ARMPseudoInst<
4055 (outs GPR:$dst), (ins GPR:$src),
4056 8, NoItinerary, []>;
4057}
4058
Jim Grosbach66869102009-12-11 18:52:41 +00004059let usesCustomInserter = 1 in {
Jakob Stoklund Olesen9b0e1e72011-09-06 17:40:35 +00004060 let Defs = [CPSR] in {
Jim Grosbache801dc42009-12-12 01:40:06 +00004061 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004062 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004063 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
4064 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004065 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004066 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
4067 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004068 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004069 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
4070 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004071 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004072 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
4073 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004074 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004075 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
4076 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004077 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004078 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004079 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
4080 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4081 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
4082 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
4083 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4084 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
4085 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
4086 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4087 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
4088 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
4089 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4090 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004091 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004092 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004093 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
4094 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004095 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004096 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
4097 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004098 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004099 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
4100 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004101 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004102 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
4103 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004104 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004105 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
4106 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004107 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004108 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004109 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
4110 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4111 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
4112 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
4113 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4114 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
4115 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
4116 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4117 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
4118 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
4119 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4120 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004121 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004122 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004123 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
4124 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004125 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004126 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
4127 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004128 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004129 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
4130 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004131 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004132 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
4133 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004134 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004135 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
4136 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004137 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004138 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004139 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
4140 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4141 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
4142 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
4143 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4144 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
4145 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
4146 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4147 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
4148 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
4149 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4150 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004151
4152 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004153 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004154 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
4155 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004156 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004157 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
4158 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004159 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004160 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
4161
Jim Grosbache801dc42009-12-12 01:40:06 +00004162 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004163 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004164 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
4165 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004166 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004167 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
4168 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004169 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004170 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
4171}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004172}
4173
4174let mayLoad = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004175def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4176 NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004177 "ldrexb", "\t$Rt, $addr", []>;
Jim Grosbachb93509d2011-08-02 18:16:36 +00004178def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4179 NoItinerary, "ldrexh", "\t$Rt, $addr", []>;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004180def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4181 NoItinerary, "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00004182let hasExtraDefRegAllocReq = 1 in
Jim Grosbache39389a2011-08-02 18:07:32 +00004183def LDREXD: AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2),(ins addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004184 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004185 let DecoderMethod = "DecodeDoubleRegLoad";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004186}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004187}
4188
Jim Grosbach86875a22010-10-29 19:58:57 +00004189let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004190def STREXB: AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004191 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004192def STREXH: AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004193 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004194def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004195 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00004196}
4197
4198let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Jim Grosbach86875a22010-10-29 19:58:57 +00004199def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Jim Grosbache39389a2011-08-02 18:07:32 +00004200 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004201 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004202 let DecoderMethod = "DecodeDoubleRegStore";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004203}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004204
Jim Grosbachd30970f2011-08-11 22:30:30 +00004205def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex", []>,
Johnny Chenb9436272010-02-17 22:37:58 +00004206 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00004207 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00004208}
4209
Jim Grosbach4f6f13d2011-07-26 17:15:11 +00004210// SWP/SWPB are deprecated in V6/V7.
Jim Grosbach1ef91412011-07-26 17:11:05 +00004211let mayLoad = 1, mayStore = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004212def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4213 "swp", []>;
4214def SWPB: AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4215 "swpb", []>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00004216}
4217
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00004218//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004219// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00004220//
4221
Jim Grosbach83ab0702011-07-13 22:01:08 +00004222def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4223 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004224 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004225 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4226 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004227 bits<4> opc1;
4228 bits<4> CRn;
4229 bits<4> CRd;
4230 bits<4> cop;
4231 bits<3> opc2;
4232 bits<4> CRm;
4233
4234 let Inst{3-0} = CRm;
4235 let Inst{4} = 0;
4236 let Inst{7-5} = opc2;
4237 let Inst{11-8} = cop;
4238 let Inst{15-12} = CRd;
4239 let Inst{19-16} = CRn;
4240 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004241}
4242
Jim Grosbach83ab0702011-07-13 22:01:08 +00004243def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4244 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004245 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004246 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4247 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004248 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004249 bits<4> opc1;
4250 bits<4> CRn;
4251 bits<4> CRd;
4252 bits<4> cop;
4253 bits<3> opc2;
4254 bits<4> CRm;
4255
4256 let Inst{3-0} = CRm;
4257 let Inst{4} = 0;
4258 let Inst{7-5} = opc2;
4259 let Inst{11-8} = cop;
4260 let Inst{15-12} = CRd;
4261 let Inst{19-16} = CRn;
4262 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004263}
4264
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00004265class ACI<dag oops, dag iops, string opc, string asm,
4266 IndexMode im = IndexModeNone>
Jim Grosbach2bd01182011-10-11 21:55:36 +00004267 : I<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
4268 opc, asm, "", []> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004269 let Inst{27-25} = 0b110;
4270}
Jim Grosbach2bd01182011-10-11 21:55:36 +00004271class ACInoP<dag oops, dag iops, string opc, string asm,
4272 IndexMode im = IndexModeNone>
4273 : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
4274 opc, asm, "", []> {
4275 let Inst{31-28} = 0b1111;
4276 let Inst{27-25} = 0b110;
4277}
4278multiclass LdStCop<bit load, bit Dbit, string asm> {
4279 def _OFFSET : ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4280 asm, "\t$cop, $CRd, $addr"> {
4281 bits<13> addr;
4282 bits<4> cop;
4283 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004284 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004285 let Inst{23} = addr{8};
4286 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004287 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004288 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004289 let Inst{19-16} = addr{12-9};
4290 let Inst{15-12} = CRd;
4291 let Inst{11-8} = cop;
4292 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004293 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004294 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004295 def _PRE : ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4296 asm, "\t$cop, $CRd, $addr!", IndexModePre> {
4297 bits<13> addr;
4298 bits<4> cop;
4299 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004300 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004301 let Inst{23} = addr{8};
4302 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004303 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004304 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004305 let Inst{19-16} = addr{12-9};
4306 let Inst{15-12} = CRd;
4307 let Inst{11-8} = cop;
4308 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004309 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004310 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004311 def _POST: ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
4312 postidx_imm8s4:$offset),
4313 asm, "\t$cop, $CRd, $addr, $offset", IndexModePost> {
4314 bits<9> offset;
4315 bits<4> addr;
4316 bits<4> cop;
4317 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004318 let Inst{24} = 0; // P = 0
Jim Grosbach2bd01182011-10-11 21:55:36 +00004319 let Inst{23} = offset{8};
4320 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004321 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004322 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004323 let Inst{19-16} = addr;
4324 let Inst{15-12} = CRd;
4325 let Inst{11-8} = cop;
4326 let Inst{7-0} = offset{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004327 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004328 }
Johnny Chen64dfb782010-02-16 20:04:27 +00004329 def _OPTION : ACI<(outs),
Jim Grosbach2bd01182011-10-11 21:55:36 +00004330 (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
Jim Grosbach9b8f2a02011-10-12 17:34:41 +00004331 coproc_option_imm:$option),
4332 asm, "\t$cop, $CRd, $addr, $option"> {
Jim Grosbach2bd01182011-10-11 21:55:36 +00004333 bits<8> option;
4334 bits<4> addr;
4335 bits<4> cop;
4336 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004337 let Inst{24} = 0; // P = 0
4338 let Inst{23} = 1; // U = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004339 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004340 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004341 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004342 let Inst{19-16} = addr;
4343 let Inst{15-12} = CRd;
4344 let Inst{11-8} = cop;
4345 let Inst{7-0} = option;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004346 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004347 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004348}
4349multiclass LdSt2Cop<bit load, bit Dbit, string asm> {
4350 def _OFFSET : ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4351 asm, "\t$cop, $CRd, $addr"> {
4352 bits<13> addr;
4353 bits<4> cop;
4354 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004355 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004356 let Inst{23} = addr{8};
4357 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004358 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004359 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004360 let Inst{19-16} = addr{12-9};
4361 let Inst{15-12} = CRd;
4362 let Inst{11-8} = cop;
4363 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004364 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004365 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004366 def _PRE : ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4367 asm, "\t$cop, $CRd, $addr!", IndexModePre> {
4368 bits<13> addr;
4369 bits<4> cop;
4370 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004371 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004372 let Inst{23} = addr{8};
4373 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004374 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004375 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004376 let Inst{19-16} = addr{12-9};
4377 let Inst{15-12} = CRd;
4378 let Inst{11-8} = cop;
4379 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004380 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004381 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004382 def _POST: ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
4383 postidx_imm8s4:$offset),
4384 asm, "\t$cop, $CRd, $addr, $offset", IndexModePost> {
4385 bits<9> offset;
4386 bits<4> addr;
4387 bits<4> cop;
4388 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004389 let Inst{24} = 0; // P = 0
Jim Grosbach2bd01182011-10-11 21:55:36 +00004390 let Inst{23} = offset{8};
4391 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004392 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004393 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004394 let Inst{19-16} = addr;
4395 let Inst{15-12} = CRd;
4396 let Inst{11-8} = cop;
4397 let Inst{7-0} = offset{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004398 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004399 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004400 def _OPTION : ACInoP<(outs),
4401 (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
Jim Grosbach9b8f2a02011-10-12 17:34:41 +00004402 coproc_option_imm:$option),
4403 asm, "\t$cop, $CRd, $addr, $option"> {
Jim Grosbach2bd01182011-10-11 21:55:36 +00004404 bits<8> option;
4405 bits<4> addr;
4406 bits<4> cop;
4407 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004408 let Inst{24} = 0; // P = 0
4409 let Inst{23} = 1; // U = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004410 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004411 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004412 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004413 let Inst{19-16} = addr;
4414 let Inst{15-12} = CRd;
4415 let Inst{11-8} = cop;
4416 let Inst{7-0} = option;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004417 let DecoderMethod = "DecodeCopMemInstruction";
4418 }
Johnny Chen64dfb782010-02-16 20:04:27 +00004419}
4420
Jim Grosbach2bd01182011-10-11 21:55:36 +00004421defm LDC : LdStCop <1, 0, "ldc">;
4422defm LDCL : LdStCop <1, 1, "ldcl">;
4423defm STC : LdStCop <0, 0, "stc">;
4424defm STCL : LdStCop <0, 1, "stcl">;
4425defm LDC2 : LdSt2Cop<1, 0, "ldc2">;
4426defm LDC2L : LdSt2Cop<1, 1, "ldc2l">;
4427defm STC2 : LdSt2Cop<0, 0, "stc2">;
4428defm STC2L : LdSt2Cop<0, 1, "stc2l">;
Johnny Chen64dfb782010-02-16 20:04:27 +00004429
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004430//===----------------------------------------------------------------------===//
Jim Grosbachd30970f2011-08-11 22:30:30 +00004431// Move between coprocessor and ARM core register.
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004432//
4433
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004434class MovRCopro<string opc, bit direction, dag oops, dag iops,
4435 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004436 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004437 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004438 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004439 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004440
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004441 bits<4> Rt;
4442 bits<4> cop;
4443 bits<3> opc1;
4444 bits<3> opc2;
4445 bits<4> CRm;
4446 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004447
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004448 let Inst{15-12} = Rt;
4449 let Inst{11-8} = cop;
4450 let Inst{23-21} = opc1;
4451 let Inst{7-5} = opc2;
4452 let Inst{3-0} = CRm;
4453 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004454}
4455
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004456def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004457 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004458 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4459 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004460 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4461 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004462def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004463 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004464 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4465 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004466
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004467def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
4468 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4469
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004470class MovRCopro2<string opc, bit direction, dag oops, dag iops,
4471 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004472 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004473 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004474 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004475 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004476 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004477
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004478 bits<4> Rt;
4479 bits<4> cop;
4480 bits<3> opc1;
4481 bits<3> opc2;
4482 bits<4> CRm;
4483 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004484
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004485 let Inst{15-12} = Rt;
4486 let Inst{11-8} = cop;
4487 let Inst{23-21} = opc1;
4488 let Inst{7-5} = opc2;
4489 let Inst{3-0} = CRm;
4490 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004491}
4492
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004493def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004494 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004495 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4496 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004497 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4498 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004499def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004500 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004501 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4502 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004503
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004504def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
4505 imm:$CRm, imm:$opc2),
4506 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4507
Jim Grosbachd30970f2011-08-11 22:30:30 +00004508class MovRRCopro<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004509 : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004510 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004511 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004512 let Inst{23-21} = 0b010;
4513 let Inst{20} = direction;
4514
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004515 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004516 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004517 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004518 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004519 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004520
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004521 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004522 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004523 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004524 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004525 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004526}
4527
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004528def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
4529 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4530 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004531def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
4532
Jim Grosbachd30970f2011-08-11 22:30:30 +00004533class MovRRCopro2<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004534 : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004535 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
4536 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004537 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004538 let Inst{23-21} = 0b010;
4539 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004540
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004541 bits<4> Rt;
4542 bits<4> Rt2;
4543 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004544 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004545 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004546
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004547 let Inst{15-12} = Rt;
4548 let Inst{19-16} = Rt2;
4549 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004550 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004551 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004552}
4553
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004554def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
4555 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4556 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004557def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00004558
Johnny Chenb98e1602010-02-12 18:55:33 +00004559//===----------------------------------------------------------------------===//
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004560// Move between special register and ARM core register
Johnny Chenb98e1602010-02-12 18:55:33 +00004561//
4562
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004563// Move to ARM core register from Special Register
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004564def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4565 "mrs", "\t$Rd, apsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004566 bits<4> Rd;
4567 let Inst{23-16} = 0b00001111;
4568 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004569 let Inst{7-4} = 0b0000;
4570}
4571
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004572def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPR:$Rd, pred:$p)>, Requires<[IsARM]>;
4573
4574def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4575 "mrs", "\t$Rd, spsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004576 bits<4> Rd;
4577 let Inst{23-16} = 0b01001111;
4578 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004579 let Inst{7-4} = 0b0000;
4580}
4581
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004582// Move from ARM core register to Special Register
4583//
4584// No need to have both system and application versions, the encodings are the
4585// same and the assembly parser has no way to distinguish between them. The mask
4586// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
4587// the mask with the fields to be accessed in the special register.
Owen Andersoncd20c582011-10-20 22:23:58 +00004588def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
4589 "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004590 bits<5> mask;
4591 bits<4> Rn;
4592
4593 let Inst{23} = 0;
4594 let Inst{22} = mask{4}; // R bit
4595 let Inst{21-20} = 0b10;
4596 let Inst{19-16} = mask{3-0};
4597 let Inst{15-12} = 0b1111;
4598 let Inst{11-4} = 0b00000000;
4599 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00004600}
4601
Owen Andersoncd20c582011-10-20 22:23:58 +00004602def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
4603 "msr", "\t$mask, $a", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004604 bits<5> mask;
4605 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00004606
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004607 let Inst{23} = 0;
4608 let Inst{22} = mask{4}; // R bit
4609 let Inst{21-20} = 0b10;
4610 let Inst{19-16} = mask{3-0};
4611 let Inst{15-12} = 0b1111;
4612 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00004613}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004614
4615//===----------------------------------------------------------------------===//
4616// TLS Instructions
4617//
4618
4619// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00004620// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004621// complete with fixup for the aeabi_read_tp function.
4622let isCall = 1,
4623 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
4624 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
4625 [(set R0, ARMthread_pointer)]>;
4626}
4627
4628//===----------------------------------------------------------------------===//
4629// SJLJ Exception handling intrinsics
4630// eh_sjlj_setjmp() is an instruction sequence to store the return
4631// address and save #0 in R0 for the non-longjmp case.
4632// Since by its nature we may be coming from some other function to get
4633// here, and we're using the stack frame for the containing function to
4634// save/restore registers, we can't keep anything live in regs across
4635// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004636// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004637// except for our own input by listing the relevant registers in Defs. By
4638// doing so, we also cause the prologue/epilogue code to actively preserve
4639// all of the callee-saved resgisters, which is exactly what we want.
4640// A constant value is passed in $val, and we use the location as a scratch.
4641//
4642// These are pseudo-instructions and are lowered to individual MC-insts, so
4643// no encoding information is necessary.
4644let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004645 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Bill Wendling13a71212011-10-17 22:26:23 +00004646 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1,
4647 usesCustomInserter = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004648 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4649 NoItinerary,
4650 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4651 Requires<[IsARM, HasVFP2]>;
4652}
4653
4654let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004655 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004656 hasSideEffects = 1, isBarrier = 1 in {
4657 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4658 NoItinerary,
4659 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4660 Requires<[IsARM, NoVFP]>;
4661}
4662
4663// FIXME: Non-Darwin version(s)
4664let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
4665 Defs = [ R7, LR, SP ] in {
4666def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
4667 NoItinerary,
4668 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
4669 Requires<[IsARM, IsDarwin]>;
4670}
4671
4672// eh.sjlj.dispatchsetup pseudo-instruction.
4673// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
4674// handled when the pseudo is expanded (which happens before any passes
4675// that need the instruction size).
4676let isBarrier = 1, hasSideEffects = 1 in
4677def Int_eh_sjlj_dispatchsetup :
Bill Wendling61512ba2011-05-11 01:11:55 +00004678 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
4679 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004680 Requires<[IsDarwin]>;
4681
4682//===----------------------------------------------------------------------===//
4683// Non-Instruction Patterns
4684//
4685
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004686// ARMv4 indirect branch using (MOVr PC, dst)
4687let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
4688 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
Owen Anderson16884412011-07-13 23:22:26 +00004689 4, IIC_Br, [(brind GPR:$dst)],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004690 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
4691 Requires<[IsARM, NoV4T]>;
4692
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004693// Large immediate handling.
4694
4695// 32-bit immediate using two piece so_imms or movw + movt.
4696// This is a single pseudo instruction, the benefit is that it can be remat'd
4697// as a single unit instead of having to handle reg inputs.
4698// FIXME: Remove this when we can do generalized remat.
4699let isReMaterializable = 1, isMoveImm = 1 in
4700def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
4701 [(set GPR:$dst, (arm_i32imm:$src))]>,
4702 Requires<[IsARM]>;
4703
4704// Pseudo instruction that combines movw + movt + add pc (if PIC).
4705// It also makes it possible to rematerialize the instructions.
4706// FIXME: Remove this when we can do generalized remat and when machine licm
4707// can properly the instructions.
4708let isReMaterializable = 1 in {
4709def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4710 IIC_iMOVix2addpc,
4711 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
4712 Requires<[IsARM, UseMovt]>;
4713
4714def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4715 IIC_iMOVix2,
4716 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
4717 Requires<[IsARM, UseMovt]>;
4718
4719let AddedComplexity = 10 in
4720def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4721 IIC_iMOVix2ld,
4722 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
4723 Requires<[IsARM, UseMovt]>;
4724} // isReMaterializable
4725
4726// ConstantPool, GlobalAddress, and JumpTable
4727def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
4728 Requires<[IsARM, DontUseMovt]>;
4729def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
4730def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
4731 Requires<[IsARM, UseMovt]>;
4732def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
4733 (LEApcrelJT tjumptable:$dst, imm:$id)>;
4734
4735// TODO: add,sub,and, 3-instr forms?
4736
4737// Tail calls
4738def : ARMPat<(ARMtcret tcGPR:$dst),
4739 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
4740
4741def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4742 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4743
4744def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4745 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4746
4747def : ARMPat<(ARMtcret tcGPR:$dst),
4748 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
4749
4750def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4751 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4752
4753def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4754 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4755
4756// Direct calls
4757def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
4758 Requires<[IsARM, IsNotDarwin]>;
4759def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
4760 Requires<[IsARM, IsDarwin]>;
4761
4762// zextload i1 -> zextload i8
4763def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4764def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4765
4766// extload -> zextload
4767def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4768def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4769def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4770def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4771
4772def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
4773
4774def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
4775def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
4776
4777// smul* and smla*
4778def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4779 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4780 (SMULBB GPR:$a, GPR:$b)>;
4781def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
4782 (SMULBB GPR:$a, GPR:$b)>;
4783def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4784 (sra GPR:$b, (i32 16))),
4785 (SMULBT GPR:$a, GPR:$b)>;
4786def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
4787 (SMULBT GPR:$a, GPR:$b)>;
4788def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
4789 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4790 (SMULTB GPR:$a, GPR:$b)>;
4791def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
4792 (SMULTB GPR:$a, GPR:$b)>;
4793def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4794 (i32 16)),
4795 (SMULWB GPR:$a, GPR:$b)>;
4796def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
4797 (SMULWB GPR:$a, GPR:$b)>;
4798
4799def : ARMV5TEPat<(add GPR:$acc,
4800 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4801 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4802 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4803def : ARMV5TEPat<(add GPR:$acc,
4804 (mul sext_16_node:$a, sext_16_node:$b)),
4805 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4806def : ARMV5TEPat<(add GPR:$acc,
4807 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4808 (sra GPR:$b, (i32 16)))),
4809 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4810def : ARMV5TEPat<(add GPR:$acc,
4811 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
4812 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4813def : ARMV5TEPat<(add GPR:$acc,
4814 (mul (sra GPR:$a, (i32 16)),
4815 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4816 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4817def : ARMV5TEPat<(add GPR:$acc,
4818 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4819 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4820def : ARMV5TEPat<(add GPR:$acc,
4821 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4822 (i32 16))),
4823 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4824def : ARMV5TEPat<(add GPR:$acc,
4825 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4826 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4827
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004828
4829// Pre-v7 uses MCR for synchronization barriers.
4830def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4831 Requires<[IsARM, HasV6]>;
4832
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004833// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00004834let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004835def : ARMV6Pat<(and GPR:$Src, 0x000000FF), (UXTB GPR:$Src, 0)>;
4836def : ARMV6Pat<(and GPR:$Src, 0x0000FFFF), (UXTH GPR:$Src, 0)>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004837def : ARMV6Pat<(and GPR:$Src, 0x00FF00FF), (UXTB16 GPR:$Src, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004838def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0x00FF)),
4839 (UXTAB GPR:$Rn, GPR:$Rm, 0)>;
4840def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0xFFFF)),
4841 (UXTAH GPR:$Rn, GPR:$Rm, 0)>;
4842}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004843
4844def : ARMV6Pat<(sext_inreg GPR:$Src, i8), (SXTB GPR:$Src, 0)>;
4845def : ARMV6Pat<(sext_inreg GPR:$Src, i16), (SXTH GPR:$Src, 0)>;
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004846
Owen Anderson33e57512011-08-10 00:03:03 +00004847def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i8)),
4848 (SXTAB GPR:$Rn, GPRnopc:$Rm, 0)>;
4849def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i16)),
4850 (SXTAH GPR:$Rn, GPRnopc:$Rm, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004851
Eli Friedman069e2ed2011-08-26 02:59:24 +00004852// Atomic load/store patterns
4853def : ARMPat<(atomic_load_8 ldst_so_reg:$src),
4854 (LDRBrs ldst_so_reg:$src)>;
4855def : ARMPat<(atomic_load_8 addrmode_imm12:$src),
4856 (LDRBi12 addrmode_imm12:$src)>;
4857def : ARMPat<(atomic_load_16 addrmode3:$src),
4858 (LDRH addrmode3:$src)>;
4859def : ARMPat<(atomic_load_32 ldst_so_reg:$src),
4860 (LDRrs ldst_so_reg:$src)>;
4861def : ARMPat<(atomic_load_32 addrmode_imm12:$src),
4862 (LDRi12 addrmode_imm12:$src)>;
4863def : ARMPat<(atomic_store_8 ldst_so_reg:$ptr, GPR:$val),
4864 (STRBrs GPR:$val, ldst_so_reg:$ptr)>;
4865def : ARMPat<(atomic_store_8 addrmode_imm12:$ptr, GPR:$val),
4866 (STRBi12 GPR:$val, addrmode_imm12:$ptr)>;
4867def : ARMPat<(atomic_store_16 addrmode3:$ptr, GPR:$val),
4868 (STRH GPR:$val, addrmode3:$ptr)>;
4869def : ARMPat<(atomic_store_32 ldst_so_reg:$ptr, GPR:$val),
4870 (STRrs GPR:$val, ldst_so_reg:$ptr)>;
4871def : ARMPat<(atomic_store_32 addrmode_imm12:$ptr, GPR:$val),
4872 (STRi12 GPR:$val, addrmode_imm12:$ptr)>;
4873
4874
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004875//===----------------------------------------------------------------------===//
4876// Thumb Support
4877//
4878
4879include "ARMInstrThumb.td"
4880
4881//===----------------------------------------------------------------------===//
4882// Thumb2 Support
4883//
4884
4885include "ARMInstrThumb2.td"
4886
4887//===----------------------------------------------------------------------===//
4888// Floating Point Support
4889//
4890
4891include "ARMInstrVFP.td"
4892
4893//===----------------------------------------------------------------------===//
4894// Advanced SIMD (NEON) Support
4895//
4896
4897include "ARMInstrNEON.td"
4898
Jim Grosbachc83d5042011-07-14 19:47:47 +00004899//===----------------------------------------------------------------------===//
4900// Assembler aliases
4901//
4902
4903// Memory barriers
4904def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>;
4905def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>;
4906def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>;
4907
4908// System instructions
4909def : MnemonicAlias<"swi", "svc">;
4910
4911// Load / Store Multiple
4912def : MnemonicAlias<"ldmfd", "ldm">;
4913def : MnemonicAlias<"ldmia", "ldm">;
Jim Grosbach94f914e2011-09-07 19:57:53 +00004914def : MnemonicAlias<"ldmea", "ldmdb">;
Jim Grosbachc83d5042011-07-14 19:47:47 +00004915def : MnemonicAlias<"stmfd", "stmdb">;
4916def : MnemonicAlias<"stmia", "stm">;
4917def : MnemonicAlias<"stmea", "stm">;
4918
Jim Grosbachf6c05252011-07-21 17:23:04 +00004919// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
4920// shift amount is zero (i.e., unspecified).
4921def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
Jim Grosbache1d58a62011-09-14 22:52:14 +00004922 (PKHBT GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, 0, pred:$p)>,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004923 Requires<[IsARM, HasV6]>;
Jim Grosbachf6c05252011-07-21 17:23:04 +00004924def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
Jim Grosbache1d58a62011-09-14 22:52:14 +00004925 (PKHBT GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, 0, pred:$p)>,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004926 Requires<[IsARM, HasV6]>;
Jim Grosbach10c7d702011-07-21 19:57:11 +00004927
4928// PUSH/POP aliases for STM/LDM
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004929def : ARMInstAlias<"push${p} $regs", (STMDB_UPD SP, pred:$p, reglist:$regs)>;
4930def : ARMInstAlias<"pop${p} $regs", (LDMIA_UPD SP, pred:$p, reglist:$regs)>;
Jim Grosbach86fdff02011-07-21 22:37:43 +00004931
Jim Grosbachaddec772011-07-27 22:34:17 +00004932// SSAT/USAT optional shift operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004933def : ARMInstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004934 (SSAT GPRnopc:$Rd, imm1_32:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004935def : ARMInstAlias<"usat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004936 (USAT GPRnopc:$Rd, imm0_31:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004937
4938
4939// Extend instruction optional rotate operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004940def : ARMInstAlias<"sxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004941 (SXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004942def : ARMInstAlias<"sxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004943 (SXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004944def : ARMInstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004945 (SXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004946def : ARMInstAlias<"sxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004947 (SXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004948def : ARMInstAlias<"sxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004949 (SXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004950def : ARMInstAlias<"sxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004951 (SXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004952
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004953def : ARMInstAlias<"uxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004954 (UXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004955def : ARMInstAlias<"uxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004956 (UXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004957def : ARMInstAlias<"uxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004958 (UXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004959def : ARMInstAlias<"uxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004960 (UXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004961def : ARMInstAlias<"uxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004962 (UXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004963def : ARMInstAlias<"uxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004964 (UXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00004965
4966
4967// RFE aliases
4968def : MnemonicAlias<"rfefa", "rfeda">;
4969def : MnemonicAlias<"rfeea", "rfedb">;
4970def : MnemonicAlias<"rfefd", "rfeia">;
4971def : MnemonicAlias<"rfeed", "rfeib">;
4972def : MnemonicAlias<"rfe", "rfeia">;
Jim Grosbache1cf5902011-07-29 20:26:09 +00004973
4974// SRS aliases
4975def : MnemonicAlias<"srsfa", "srsda">;
4976def : MnemonicAlias<"srsea", "srsdb">;
4977def : MnemonicAlias<"srsfd", "srsia">;
4978def : MnemonicAlias<"srsed", "srsib">;
4979def : MnemonicAlias<"srs", "srsia">;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004980
Jim Grosbachb6e9a832011-09-15 16:16:50 +00004981// QSAX == QSUBADDX
4982def : MnemonicAlias<"qsubaddx", "qsax">;
Jim Grosbache4e4a932011-09-15 21:01:23 +00004983// SASX == SADDSUBX
4984def : MnemonicAlias<"saddsubx", "sasx">;
Jim Grosbachc075d452011-09-15 22:34:29 +00004985// SHASX == SHADDSUBX
4986def : MnemonicAlias<"shaddsubx", "shasx">;
4987// SHSAX == SHSUBADDX
4988def : MnemonicAlias<"shsubaddx", "shsax">;
Jim Grosbach50bd4702011-09-16 18:37:10 +00004989// SSAX == SSUBADDX
4990def : MnemonicAlias<"ssubaddx", "ssax">;
Jim Grosbach4032eaf2011-09-19 23:05:22 +00004991// UASX == UADDSUBX
4992def : MnemonicAlias<"uaddsubx", "uasx">;
Jim Grosbach6729c482011-09-19 23:13:25 +00004993// UHASX == UHADDSUBX
4994def : MnemonicAlias<"uhaddsubx", "uhasx">;
4995// UHSAX == UHSUBADDX
4996def : MnemonicAlias<"uhsubaddx", "uhsax">;
Jim Grosbachab3bf972011-09-20 00:18:52 +00004997// UQASX == UQADDSUBX
4998def : MnemonicAlias<"uqaddsubx", "uqasx">;
4999// UQSAX == UQSUBADDX
5000def : MnemonicAlias<"uqsubaddx", "uqsax">;
Jim Grosbach6053cd92011-09-20 00:30:45 +00005001// USAX == USUBADDX
5002def : MnemonicAlias<"usubaddx", "usax">;
Jim Grosbachb6e9a832011-09-15 16:16:50 +00005003
Jim Grosbache70ec842011-10-28 22:50:54 +00005004// "mov Rd, so_imm_not" can be handled via "mvn" in assembly, just like
5005// for isel.
5006def : ARMInstAlias<"mov${s}${p} $Rd, $imm",
5007 (MVNi rGPR:$Rd, so_imm_not:$imm, pred:$p, cc_out:$s)>;
Jim Grosbach71810ab2011-11-10 16:44:55 +00005008
5009// The shifter forms of the MOV instruction are aliased to the ASR, LSL,
5010// LSR, ROR, and RRX instructions.
5011// FIXME: We need C++ parser hooks to map the alias to the MOV
5012// encoding. It seems we should be able to do that sort of thing
5013// in tblgen, but it could get ugly.
5014def ASRi : ARMAsmPseudo<"asr${s}${p} $Rd, $Rm, $imm",
Jim Grosbachee10ff82011-11-10 19:18:01 +00005015 (ins GPR:$Rd, GPR:$Rm, imm0_32:$imm, pred:$p,
5016 cc_out:$s)>;
5017def LSRi : ARMAsmPseudo<"lsr${s}${p} $Rd, $Rm, $imm",
5018 (ins GPR:$Rd, GPR:$Rm, imm0_32:$imm, pred:$p,
5019 cc_out:$s)>;
5020def LSLi : ARMAsmPseudo<"lsl${s}${p} $Rd, $Rm, $imm",
5021 (ins GPR:$Rd, GPR:$Rm, imm0_31:$imm, pred:$p,
5022 cc_out:$s)>;
5023def RORi : ARMAsmPseudo<"ror${s}${p} $Rd, $Rm, $imm",
5024 (ins GPR:$Rd, GPR:$Rm, imm0_31:$imm, pred:$p,
Jim Grosbach71810ab2011-11-10 16:44:55 +00005025 cc_out:$s)>;
Jim Grosbachd2586da2011-11-15 20:02:06 +00005026
5027// 'mul' instruction can be specified with only two operands.
5028def : ARMInstAlias<"mul${s}${p} $Rn, $Rm",
5029 (MUL rGPR:$Rn, rGPR:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;