blob: 6d39a66117f5edb9821ca774addb9b48e277132d [file] [log] [blame]
Bill Wendling9a4d2e42010-12-21 01:54:40 +00001//===-- ARMConstantIslandPass.cpp - ARM constant islands ------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a pass that splits the constant pool up into 'islands'
11// which are scattered through-out the function. This is required due to the
12// limited pc-relative displacements that ARM has.
13//
14//===----------------------------------------------------------------------===//
15
16#define DEBUG_TYPE "arm-cp-islands"
17#include "ARM.h"
Evan Chengaf5cbcb2007-01-25 03:12:46 +000018#include "ARMMachineFunctionInfo.h"
Evan Chenga8e29892007-01-19 07:51:42 +000019#include "ARMInstrInfo.h"
Evan Cheng719510a2010-08-12 20:30:05 +000020#include "Thumb2InstrInfo.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000021#include "MCTargetDesc/ARMAddressingModes.h"
Evan Chenga8e29892007-01-19 07:51:42 +000022#include "llvm/CodeGen/MachineConstantPool.h"
23#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Cheng5657c012009-07-29 02:18:14 +000024#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga8e29892007-01-19 07:51:42 +000025#include "llvm/Target/TargetData.h"
26#include "llvm/Target/TargetMachine.h"
Evan Chenga8e29892007-01-19 07:51:42 +000027#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000028#include "llvm/Support/ErrorHandling.h"
Chris Lattner705e07f2009-08-23 03:41:05 +000029#include "llvm/Support/raw_ostream.h"
Bob Wilsonb9239532009-10-15 20:49:47 +000030#include "llvm/ADT/SmallSet.h"
Evan Chengc99ef082007-02-09 20:54:44 +000031#include "llvm/ADT/SmallVector.h"
Evan Chenga8e29892007-01-19 07:51:42 +000032#include "llvm/ADT/STLExtras.h"
33#include "llvm/ADT/Statistic.h"
Jim Grosbach1fc7d712009-11-11 02:47:19 +000034#include "llvm/Support/CommandLine.h"
Bob Wilsonb9239532009-10-15 20:49:47 +000035#include <algorithm>
Evan Chenga8e29892007-01-19 07:51:42 +000036using namespace llvm;
37
Evan Chenga1efbbd2009-08-14 00:32:16 +000038STATISTIC(NumCPEs, "Number of constpool entries");
39STATISTIC(NumSplit, "Number of uncond branches inserted");
40STATISTIC(NumCBrFixed, "Number of cond branches fixed");
41STATISTIC(NumUBrFixed, "Number of uncond branches fixed");
42STATISTIC(NumTBs, "Number of table branches generated");
43STATISTIC(NumT2CPShrunk, "Number of Thumb2 constantpool instructions shrunk");
Evan Cheng31b99dd2009-08-14 18:31:44 +000044STATISTIC(NumT2BrShrunk, "Number of Thumb2 immediate branches shrunk");
Evan Chengde17fb62009-10-31 23:46:45 +000045STATISTIC(NumCBZ, "Number of CBZ / CBNZ formed");
Jim Grosbach1fc7d712009-11-11 02:47:19 +000046STATISTIC(NumJTMoved, "Number of jump table destination blocks moved");
Jim Grosbach80697d12009-11-12 17:25:07 +000047STATISTIC(NumJTInserted, "Number of jump table intermediate blocks inserted");
Jim Grosbach1fc7d712009-11-11 02:47:19 +000048
49
50static cl::opt<bool>
Jim Grosbachf04777b2009-11-17 21:24:11 +000051AdjustJumpTableBlocks("arm-adjust-jump-tables", cl::Hidden, cl::init(true),
Jim Grosbach1fc7d712009-11-11 02:47:19 +000052 cl::desc("Adjust basic block layout to better use TB[BH]"));
Evan Chenga8e29892007-01-19 07:51:42 +000053
54namespace {
Dale Johannesen88e37ae2007-02-23 05:02:36 +000055 /// ARMConstantIslands - Due to limited PC-relative displacements, ARM
Evan Chenga8e29892007-01-19 07:51:42 +000056 /// requires constant pool entries to be scattered among the instructions
57 /// inside a function. To do this, it completely ignores the normal LLVM
Dale Johannesen88e37ae2007-02-23 05:02:36 +000058 /// constant pool; instead, it places constants wherever it feels like with
Evan Chenga8e29892007-01-19 07:51:42 +000059 /// special instructions.
60 ///
61 /// The terminology used in this pass includes:
62 /// Islands - Clumps of constants placed in the function.
63 /// Water - Potential places where an island could be formed.
64 /// CPE - A constant pool entry that has been placed somewhere, which
65 /// tracks a list of users.
Nick Lewycky6726b6d2009-10-25 06:33:48 +000066 class ARMConstantIslands : public MachineFunctionPass {
Evan Chenga8e29892007-01-19 07:51:42 +000067 /// BBSizes - The size of each MachineBasicBlock in bytes of code, indexed
Dale Johannesen8593e412007-04-29 19:19:30 +000068 /// by MBB Number. The two-byte pads required for Thumb alignment are
69 /// counted as part of the following block (i.e., the offset and size for
70 /// a padded block will both be ==2 mod 4).
Evan Chenge03cff62007-02-09 23:59:14 +000071 std::vector<unsigned> BBSizes;
Bob Wilson84945262009-05-12 17:09:30 +000072
Dale Johannesen99c49a42007-02-25 00:47:03 +000073 /// BBOffsets - the offset of each MBB in bytes, starting from 0.
Dale Johannesen8593e412007-04-29 19:19:30 +000074 /// The two-byte pads required for Thumb alignment are counted as part of
75 /// the following block.
Dale Johannesen99c49a42007-02-25 00:47:03 +000076 std::vector<unsigned> BBOffsets;
77
Evan Chenga8e29892007-01-19 07:51:42 +000078 /// WaterList - A sorted list of basic blocks where islands could be placed
79 /// (i.e. blocks that don't fall through to the following block, due
80 /// to a return, unreachable, or unconditional branch).
Evan Chenge03cff62007-02-09 23:59:14 +000081 std::vector<MachineBasicBlock*> WaterList;
Evan Chengc99ef082007-02-09 20:54:44 +000082
Bob Wilsonb9239532009-10-15 20:49:47 +000083 /// NewWaterList - The subset of WaterList that was created since the
84 /// previous iteration by inserting unconditional branches.
85 SmallSet<MachineBasicBlock*, 4> NewWaterList;
86
Bob Wilson034de5f2009-10-12 18:52:13 +000087 typedef std::vector<MachineBasicBlock*>::iterator water_iterator;
88
Evan Chenga8e29892007-01-19 07:51:42 +000089 /// CPUser - One user of a constant pool, keeping the machine instruction
90 /// pointer, the constant pool being referenced, and the max displacement
Bob Wilson549dda92009-10-15 05:52:29 +000091 /// allowed from the instruction to the CP. The HighWaterMark records the
92 /// highest basic block where a new CPEntry can be placed. To ensure this
93 /// pass terminates, the CP entries are initially placed at the end of the
94 /// function and then move monotonically to lower addresses. The
95 /// exception to this rule is when the current CP entry for a particular
96 /// CPUser is out of range, but there is another CP entry for the same
97 /// constant value in range. We want to use the existing in-range CP
98 /// entry, but if it later moves out of range, the search for new water
99 /// should resume where it left off. The HighWaterMark is used to record
100 /// that point.
Evan Chenga8e29892007-01-19 07:51:42 +0000101 struct CPUser {
102 MachineInstr *MI;
103 MachineInstr *CPEMI;
Bob Wilson549dda92009-10-15 05:52:29 +0000104 MachineBasicBlock *HighWaterMark;
Evan Chenga8e29892007-01-19 07:51:42 +0000105 unsigned MaxDisp;
Evan Cheng5d8f1ca2009-07-21 23:56:01 +0000106 bool NegOk;
Evan Chengd3d9d662009-07-23 18:27:47 +0000107 bool IsSoImm;
108 CPUser(MachineInstr *mi, MachineInstr *cpemi, unsigned maxdisp,
109 bool neg, bool soimm)
Bob Wilson549dda92009-10-15 05:52:29 +0000110 : MI(mi), CPEMI(cpemi), MaxDisp(maxdisp), NegOk(neg), IsSoImm(soimm) {
111 HighWaterMark = CPEMI->getParent();
112 }
Evan Chenga8e29892007-01-19 07:51:42 +0000113 };
Bob Wilson84945262009-05-12 17:09:30 +0000114
Evan Chenga8e29892007-01-19 07:51:42 +0000115 /// CPUsers - Keep track of all of the machine instructions that use various
116 /// constant pools and their max displacement.
Evan Chenge03cff62007-02-09 23:59:14 +0000117 std::vector<CPUser> CPUsers;
Bob Wilson84945262009-05-12 17:09:30 +0000118
Evan Chengc99ef082007-02-09 20:54:44 +0000119 /// CPEntry - One per constant pool entry, keeping the machine instruction
120 /// pointer, the constpool index, and the number of CPUser's which
121 /// reference this entry.
122 struct CPEntry {
123 MachineInstr *CPEMI;
124 unsigned CPI;
125 unsigned RefCount;
126 CPEntry(MachineInstr *cpemi, unsigned cpi, unsigned rc = 0)
127 : CPEMI(cpemi), CPI(cpi), RefCount(rc) {}
128 };
129
130 /// CPEntries - Keep track of all of the constant pool entry machine
Dale Johannesen88e37ae2007-02-23 05:02:36 +0000131 /// instructions. For each original constpool index (i.e. those that
132 /// existed upon entry to this pass), it keeps a vector of entries.
133 /// Original elements are cloned as we go along; the clones are
134 /// put in the vector of the original element, but have distinct CPIs.
Evan Chengc99ef082007-02-09 20:54:44 +0000135 std::vector<std::vector<CPEntry> > CPEntries;
Bob Wilson84945262009-05-12 17:09:30 +0000136
Evan Chengaf5cbcb2007-01-25 03:12:46 +0000137 /// ImmBranch - One per immediate branch, keeping the machine instruction
138 /// pointer, conditional or unconditional, the max displacement,
139 /// and (if isCond is true) the corresponding unconditional branch
140 /// opcode.
141 struct ImmBranch {
142 MachineInstr *MI;
Evan Chengc2854142007-01-25 23:18:59 +0000143 unsigned MaxDisp : 31;
144 bool isCond : 1;
Evan Chengaf5cbcb2007-01-25 03:12:46 +0000145 int UncondBr;
Evan Chengc2854142007-01-25 23:18:59 +0000146 ImmBranch(MachineInstr *mi, unsigned maxdisp, bool cond, int ubr)
147 : MI(mi), MaxDisp(maxdisp), isCond(cond), UncondBr(ubr) {}
Evan Chengaf5cbcb2007-01-25 03:12:46 +0000148 };
149
Evan Cheng2706f972007-05-16 05:14:06 +0000150 /// ImmBranches - Keep track of all the immediate branch instructions.
Evan Chengaf5cbcb2007-01-25 03:12:46 +0000151 ///
Evan Chenge03cff62007-02-09 23:59:14 +0000152 std::vector<ImmBranch> ImmBranches;
Evan Chengaf5cbcb2007-01-25 03:12:46 +0000153
Evan Chengd1b2c1e2007-01-30 01:18:38 +0000154 /// PushPopMIs - Keep track of all the Thumb push / pop instructions.
155 ///
Evan Chengc99ef082007-02-09 20:54:44 +0000156 SmallVector<MachineInstr*, 4> PushPopMIs;
Evan Chengd1b2c1e2007-01-30 01:18:38 +0000157
Evan Cheng5657c012009-07-29 02:18:14 +0000158 /// T2JumpTables - Keep track of all the Thumb2 jumptable instructions.
159 SmallVector<MachineInstr*, 4> T2JumpTables;
160
Evan Chengd1b2c1e2007-01-30 01:18:38 +0000161 /// HasFarJump - True if any far jump instruction has been emitted during
162 /// the branch fix up pass.
163 bool HasFarJump;
164
Jim Grosbach4d8e90a2009-11-19 23:10:28 +0000165 /// HasInlineAsm - True if the function contains inline assembly.
166 bool HasInlineAsm;
167
Chris Lattner20628752010-07-22 21:27:00 +0000168 const ARMInstrInfo *TII;
Evan Cheng25f7cfc2009-08-01 06:13:52 +0000169 const ARMSubtarget *STI;
Dale Johannesen8593e412007-04-29 19:19:30 +0000170 ARMFunctionInfo *AFI;
Dale Johannesenb71aa2b2007-02-28 23:20:38 +0000171 bool isThumb;
Evan Chengd3d9d662009-07-23 18:27:47 +0000172 bool isThumb1;
David Goodwin5e47a9a2009-06-30 18:04:13 +0000173 bool isThumb2;
Evan Chenga8e29892007-01-19 07:51:42 +0000174 public:
Devang Patel19974732007-05-03 01:11:54 +0000175 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +0000176 ARMConstantIslands() : MachineFunctionPass(ID) {}
Devang Patel794fd752007-05-01 21:15:47 +0000177
Evan Cheng5657c012009-07-29 02:18:14 +0000178 virtual bool runOnMachineFunction(MachineFunction &MF);
Evan Chenga8e29892007-01-19 07:51:42 +0000179
180 virtual const char *getPassName() const {
Evan Chengaf5cbcb2007-01-25 03:12:46 +0000181 return "ARM constant island placement and branch shortening pass";
Evan Chenga8e29892007-01-19 07:51:42 +0000182 }
Bob Wilson84945262009-05-12 17:09:30 +0000183
Evan Chenga8e29892007-01-19 07:51:42 +0000184 private:
Evan Cheng5657c012009-07-29 02:18:14 +0000185 void DoInitialPlacement(MachineFunction &MF,
Evan Chenge03cff62007-02-09 23:59:14 +0000186 std::vector<MachineInstr*> &CPEMIs);
Evan Chengc99ef082007-02-09 20:54:44 +0000187 CPEntry *findConstPoolEntry(unsigned CPI, const MachineInstr *CPEMI);
Jim Grosbach80697d12009-11-12 17:25:07 +0000188 void JumpTableFunctionScan(MachineFunction &MF);
Evan Cheng5657c012009-07-29 02:18:14 +0000189 void InitialFunctionScan(MachineFunction &MF,
Evan Chenge03cff62007-02-09 23:59:14 +0000190 const std::vector<MachineInstr*> &CPEMIs);
Evan Cheng0c615842007-01-31 02:22:22 +0000191 MachineBasicBlock *SplitBlockBeforeInstr(MachineInstr *MI);
Evan Chenga8e29892007-01-19 07:51:42 +0000192 void UpdateForInsertedWaterBlock(MachineBasicBlock *NewBB);
Dale Johannesen99c49a42007-02-25 00:47:03 +0000193 void AdjustBBOffsetsAfter(MachineBasicBlock *BB, int delta);
Evan Chenged884f32007-04-03 23:39:48 +0000194 bool DecrementOldEntry(unsigned CPI, MachineInstr* CPEMI);
Dale Johannesen88e37ae2007-02-23 05:02:36 +0000195 int LookForExistingCPEntry(CPUser& U, unsigned UserOffset);
Bob Wilsonb9239532009-10-15 20:49:47 +0000196 bool LookForWater(CPUser&U, unsigned UserOffset, water_iterator &WaterIter);
Dale Johannesenb71aa2b2007-02-28 23:20:38 +0000197 void CreateNewWater(unsigned CPUserIndex, unsigned UserOffset,
Bob Wilson757652c2009-10-12 21:39:43 +0000198 MachineBasicBlock *&NewMBB);
Evan Cheng5657c012009-07-29 02:18:14 +0000199 bool HandleConstantPoolUser(MachineFunction &MF, unsigned CPUserIndex);
Evan Chenged884f32007-04-03 23:39:48 +0000200 void RemoveDeadCPEMI(MachineInstr *CPEMI);
201 bool RemoveUnusedCPEntries();
Bob Wilson84945262009-05-12 17:09:30 +0000202 bool CPEIsInRange(MachineInstr *MI, unsigned UserOffset,
Evan Cheng5d8f1ca2009-07-21 23:56:01 +0000203 MachineInstr *CPEMI, unsigned Disp, bool NegOk,
204 bool DoDump = false);
Dale Johannesen99c49a42007-02-25 00:47:03 +0000205 bool WaterIsInRange(unsigned UserOffset, MachineBasicBlock *Water,
Dale Johannesen5d9c4b62007-07-11 18:32:38 +0000206 CPUser &U);
Dale Johannesen99c49a42007-02-25 00:47:03 +0000207 bool OffsetIsInRange(unsigned UserOffset, unsigned TrialOffset,
Evan Chengd3d9d662009-07-23 18:27:47 +0000208 unsigned Disp, bool NegativeOK, bool IsSoImm = false);
Evan Chengc0dbec72007-01-31 19:57:44 +0000209 bool BBIsInRange(MachineInstr *MI, MachineBasicBlock *BB, unsigned Disp);
Evan Cheng5657c012009-07-29 02:18:14 +0000210 bool FixUpImmediateBr(MachineFunction &MF, ImmBranch &Br);
211 bool FixUpConditionalBr(MachineFunction &MF, ImmBranch &Br);
212 bool FixUpUnconditionalBr(MachineFunction &MF, ImmBranch &Br);
Evan Chengd1b2c1e2007-01-30 01:18:38 +0000213 bool UndoLRSpillRestore();
Evan Chenga1efbbd2009-08-14 00:32:16 +0000214 bool OptimizeThumb2Instructions(MachineFunction &MF);
215 bool OptimizeThumb2Branches(MachineFunction &MF);
Jim Grosbach80697d12009-11-12 17:25:07 +0000216 bool ReorderThumb2JumpTables(MachineFunction &MF);
Evan Cheng5657c012009-07-29 02:18:14 +0000217 bool OptimizeThumb2JumpTables(MachineFunction &MF);
Jim Grosbach1fc7d712009-11-11 02:47:19 +0000218 MachineBasicBlock *AdjustJTTargetBlockForward(MachineBasicBlock *BB,
219 MachineBasicBlock *JTBB);
Evan Chenga8e29892007-01-19 07:51:42 +0000220
Evan Chenga8e29892007-01-19 07:51:42 +0000221 unsigned GetOffsetOf(MachineInstr *MI) const;
Dale Johannesen8593e412007-04-29 19:19:30 +0000222 void dumpBBs();
Evan Cheng5657c012009-07-29 02:18:14 +0000223 void verify(MachineFunction &MF);
Evan Chenga8e29892007-01-19 07:51:42 +0000224 };
Devang Patel19974732007-05-03 01:11:54 +0000225 char ARMConstantIslands::ID = 0;
Evan Chenga8e29892007-01-19 07:51:42 +0000226}
227
Dale Johannesen8593e412007-04-29 19:19:30 +0000228/// verify - check BBOffsets, BBSizes, alignment of islands
Evan Cheng5657c012009-07-29 02:18:14 +0000229void ARMConstantIslands::verify(MachineFunction &MF) {
Dale Johannesen8593e412007-04-29 19:19:30 +0000230 assert(BBOffsets.size() == BBSizes.size());
231 for (unsigned i = 1, e = BBOffsets.size(); i != e; ++i)
232 assert(BBOffsets[i-1]+BBSizes[i-1] == BBOffsets[i]);
Evan Chengd3d9d662009-07-23 18:27:47 +0000233 if (!isThumb)
234 return;
235#ifndef NDEBUG
Evan Cheng5657c012009-07-29 02:18:14 +0000236 for (MachineFunction::iterator MBBI = MF.begin(), E = MF.end();
Evan Chengd3d9d662009-07-23 18:27:47 +0000237 MBBI != E; ++MBBI) {
238 MachineBasicBlock *MBB = MBBI;
239 if (!MBB->empty() &&
240 MBB->begin()->getOpcode() == ARM::CONSTPOOL_ENTRY) {
241 unsigned MBBId = MBB->getNumber();
Jim Grosbach4d8e90a2009-11-19 23:10:28 +0000242 assert(HasInlineAsm ||
243 (BBOffsets[MBBId]%4 == 0 && BBSizes[MBBId]%4 == 0) ||
Evan Chengd3d9d662009-07-23 18:27:47 +0000244 (BBOffsets[MBBId]%4 != 0 && BBSizes[MBBId]%4 != 0));
Dale Johannesen8593e412007-04-29 19:19:30 +0000245 }
246 }
Jim Grosbach4d8e90a2009-11-19 23:10:28 +0000247 for (unsigned i = 0, e = CPUsers.size(); i != e; ++i) {
248 CPUser &U = CPUsers[i];
249 unsigned UserOffset = GetOffsetOf(U.MI) + (isThumb ? 4 : 8);
Jim Grosbacha9562562009-11-20 19:37:38 +0000250 unsigned CPEOffset = GetOffsetOf(U.CPEMI);
251 unsigned Disp = UserOffset < CPEOffset ? CPEOffset - UserOffset :
252 UserOffset - CPEOffset;
253 assert(Disp <= U.MaxDisp || "Constant pool entry out of range!");
Jim Grosbach4d8e90a2009-11-19 23:10:28 +0000254 }
Jim Grosbacha9562562009-11-20 19:37:38 +0000255#endif
Dale Johannesen8593e412007-04-29 19:19:30 +0000256}
257
258/// print block size and offset information - debugging
259void ARMConstantIslands::dumpBBs() {
260 for (unsigned J = 0, E = BBOffsets.size(); J !=E; ++J) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000261 DEBUG(errs() << "block " << J << " offset " << BBOffsets[J]
262 << " size " << BBSizes[J] << "\n");
Dale Johannesen8593e412007-04-29 19:19:30 +0000263 }
264}
265
Evan Chengaf5cbcb2007-01-25 03:12:46 +0000266/// createARMConstantIslandPass - returns an instance of the constpool
267/// island pass.
Evan Chenga8e29892007-01-19 07:51:42 +0000268FunctionPass *llvm::createARMConstantIslandPass() {
269 return new ARMConstantIslands();
270}
271
Evan Cheng5657c012009-07-29 02:18:14 +0000272bool ARMConstantIslands::runOnMachineFunction(MachineFunction &MF) {
273 MachineConstantPool &MCP = *MF.getConstantPool();
Bob Wilson84945262009-05-12 17:09:30 +0000274
Chris Lattner20628752010-07-22 21:27:00 +0000275 TII = (const ARMInstrInfo*)MF.getTarget().getInstrInfo();
Evan Cheng5657c012009-07-29 02:18:14 +0000276 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng25f7cfc2009-08-01 06:13:52 +0000277 STI = &MF.getTarget().getSubtarget<ARMSubtarget>();
278
Dale Johannesenb71aa2b2007-02-28 23:20:38 +0000279 isThumb = AFI->isThumbFunction();
Evan Chengd3d9d662009-07-23 18:27:47 +0000280 isThumb1 = AFI->isThumb1OnlyFunction();
David Goodwin5e47a9a2009-06-30 18:04:13 +0000281 isThumb2 = AFI->isThumb2Function();
Evan Chengd1b2c1e2007-01-30 01:18:38 +0000282
283 HasFarJump = false;
Jim Grosbach4d8e90a2009-11-19 23:10:28 +0000284 HasInlineAsm = false;
Evan Chengd1b2c1e2007-01-30 01:18:38 +0000285
Evan Chenga8e29892007-01-19 07:51:42 +0000286 // Renumber all of the machine basic blocks in the function, guaranteeing that
287 // the numbers agree with the position of the block in the function.
Evan Cheng5657c012009-07-29 02:18:14 +0000288 MF.RenumberBlocks();
Evan Chenga8e29892007-01-19 07:51:42 +0000289
Jim Grosbach80697d12009-11-12 17:25:07 +0000290 // Try to reorder and otherwise adjust the block layout to make good use
291 // of the TB[BH] instructions.
292 bool MadeChange = false;
293 if (isThumb2 && AdjustJumpTableBlocks) {
294 JumpTableFunctionScan(MF);
295 MadeChange |= ReorderThumb2JumpTables(MF);
296 // Data is out of date, so clear it. It'll be re-computed later.
Jim Grosbach80697d12009-11-12 17:25:07 +0000297 T2JumpTables.clear();
298 // Blocks may have shifted around. Keep the numbering up to date.
299 MF.RenumberBlocks();
300 }
301
Evan Chengd26b14c2009-07-31 18:28:05 +0000302 // Thumb1 functions containing constant pools get 4-byte alignment.
Evan Chengd3d9d662009-07-23 18:27:47 +0000303 // This is so we can keep exact track of where the alignment padding goes.
304
Chris Lattner7d7dab02010-01-27 23:37:36 +0000305 // ARM and Thumb2 functions need to be 4-byte aligned.
306 if (!isThumb1)
307 MF.EnsureAlignment(2); // 2 = log2(4)
Dale Johannesen56c42ef2007-04-23 20:09:04 +0000308
Evan Chenga8e29892007-01-19 07:51:42 +0000309 // Perform the initial placement of the constant pool entries. To start with,
310 // we put them all at the end of the function.
Evan Chenge03cff62007-02-09 23:59:14 +0000311 std::vector<MachineInstr*> CPEMIs;
Dale Johannesen56c42ef2007-04-23 20:09:04 +0000312 if (!MCP.isEmpty()) {
Evan Cheng5657c012009-07-29 02:18:14 +0000313 DoInitialPlacement(MF, CPEMIs);
Evan Chengd3d9d662009-07-23 18:27:47 +0000314 if (isThumb1)
Chris Lattner7d7dab02010-01-27 23:37:36 +0000315 MF.EnsureAlignment(2); // 2 = log2(4)
Dale Johannesen56c42ef2007-04-23 20:09:04 +0000316 }
Bob Wilson84945262009-05-12 17:09:30 +0000317
Evan Chenga8e29892007-01-19 07:51:42 +0000318 /// The next UID to take is the first unused one.
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000319 AFI->initPICLabelUId(CPEMIs.size());
Bob Wilson84945262009-05-12 17:09:30 +0000320
Evan Chenga8e29892007-01-19 07:51:42 +0000321 // Do the initial scan of the function, building up information about the
322 // sizes of each block, the location of all the water, and finding all of the
323 // constant pool users.
Evan Cheng5657c012009-07-29 02:18:14 +0000324 InitialFunctionScan(MF, CPEMIs);
Evan Chenga8e29892007-01-19 07:51:42 +0000325 CPEMIs.clear();
Dale Johannesen8086d582010-07-23 22:50:23 +0000326 DEBUG(dumpBBs());
327
Bob Wilson84945262009-05-12 17:09:30 +0000328
Evan Chenged884f32007-04-03 23:39:48 +0000329 /// Remove dead constant pool entries.
Bill Wendlingcd080242010-12-18 01:53:06 +0000330 MadeChange |= RemoveUnusedCPEntries();
Evan Chenged884f32007-04-03 23:39:48 +0000331
Evan Chengd1b2c1e2007-01-30 01:18:38 +0000332 // Iteratively place constant pool entries and fix up branches until there
333 // is no change.
Evan Chengb6879b22009-08-07 07:35:21 +0000334 unsigned NoCPIters = 0, NoBRIters = 0;
Evan Chengd1b2c1e2007-01-30 01:18:38 +0000335 while (true) {
Evan Chengb6879b22009-08-07 07:35:21 +0000336 bool CPChange = false;
Evan Chenga8e29892007-01-19 07:51:42 +0000337 for (unsigned i = 0, e = CPUsers.size(); i != e; ++i)
Evan Chengb6879b22009-08-07 07:35:21 +0000338 CPChange |= HandleConstantPoolUser(MF, i);
339 if (CPChange && ++NoCPIters > 30)
340 llvm_unreachable("Constant Island pass failed to converge!");
Evan Cheng82020102007-07-10 22:00:16 +0000341 DEBUG(dumpBBs());
Jim Grosbach26b8ef52010-07-07 21:06:51 +0000342
Bob Wilsonb9239532009-10-15 20:49:47 +0000343 // Clear NewWaterList now. If we split a block for branches, it should
344 // appear as "new water" for the next iteration of constant pool placement.
345 NewWaterList.clear();
Evan Chengb6879b22009-08-07 07:35:21 +0000346
347 bool BRChange = false;
Evan Chengaf5cbcb2007-01-25 03:12:46 +0000348 for (unsigned i = 0, e = ImmBranches.size(); i != e; ++i)
Evan Chengb6879b22009-08-07 07:35:21 +0000349 BRChange |= FixUpImmediateBr(MF, ImmBranches[i]);
350 if (BRChange && ++NoBRIters > 30)
351 llvm_unreachable("Branch Fix Up pass failed to converge!");
Evan Cheng82020102007-07-10 22:00:16 +0000352 DEBUG(dumpBBs());
Evan Chengb6879b22009-08-07 07:35:21 +0000353
354 if (!CPChange && !BRChange)
Evan Chengd1b2c1e2007-01-30 01:18:38 +0000355 break;
356 MadeChange = true;
357 }
Evan Chenged884f32007-04-03 23:39:48 +0000358
Evan Chenga1efbbd2009-08-14 00:32:16 +0000359 // Shrink 32-bit Thumb2 branch, load, and store instructions.
Evan Chenge44be632010-08-09 18:35:19 +0000360 if (isThumb2 && !STI->prefers32BitThumb())
Evan Chenga1efbbd2009-08-14 00:32:16 +0000361 MadeChange |= OptimizeThumb2Instructions(MF);
Evan Cheng25f7cfc2009-08-01 06:13:52 +0000362
Dale Johannesen8593e412007-04-29 19:19:30 +0000363 // After a while, this might be made debug-only, but it is not expensive.
Evan Cheng5657c012009-07-29 02:18:14 +0000364 verify(MF);
Dale Johannesen8593e412007-04-29 19:19:30 +0000365
Jim Grosbach26b8ef52010-07-07 21:06:51 +0000366 // If LR has been forced spilled and no far jump (i.e. BL) has been issued,
367 // undo the spill / restore of LR if possible.
Evan Cheng5657c012009-07-29 02:18:14 +0000368 if (isThumb && !HasFarJump && AFI->isLRSpilledForFarJump())
Evan Chengd1b2c1e2007-01-30 01:18:38 +0000369 MadeChange |= UndoLRSpillRestore();
370
Anton Korobeynikov98b928e2011-01-30 22:07:39 +0000371 // Save the mapping between original and cloned constpool entries.
372 for (unsigned i = 0, e = CPEntries.size(); i != e; ++i) {
373 for (unsigned j = 0, je = CPEntries[i].size(); j != je; ++j) {
374 const CPEntry & CPE = CPEntries[i][j];
375 AFI->recordCPEClone(i, CPE.CPI);
376 }
377 }
378
Evan Chengb1c857b2010-07-22 02:09:47 +0000379 DEBUG(errs() << '\n'; dumpBBs());
380
Evan Chenga8e29892007-01-19 07:51:42 +0000381 BBSizes.clear();
Dale Johannesen99c49a42007-02-25 00:47:03 +0000382 BBOffsets.clear();
Evan Chenga8e29892007-01-19 07:51:42 +0000383 WaterList.clear();
384 CPUsers.clear();
Evan Chengc99ef082007-02-09 20:54:44 +0000385 CPEntries.clear();
Evan Chengaf5cbcb2007-01-25 03:12:46 +0000386 ImmBranches.clear();
Evan Chengc99ef082007-02-09 20:54:44 +0000387 PushPopMIs.clear();
Evan Cheng5657c012009-07-29 02:18:14 +0000388 T2JumpTables.clear();
Evan Chengd1b2c1e2007-01-30 01:18:38 +0000389
390 return MadeChange;
Evan Chenga8e29892007-01-19 07:51:42 +0000391}
392
393/// DoInitialPlacement - Perform the initial placement of the constant pool
394/// entries. To start with, we put them all at the end of the function.
Evan Cheng5657c012009-07-29 02:18:14 +0000395void ARMConstantIslands::DoInitialPlacement(MachineFunction &MF,
Bob Wilson84945262009-05-12 17:09:30 +0000396 std::vector<MachineInstr*> &CPEMIs) {
Evan Chenga8e29892007-01-19 07:51:42 +0000397 // Create the basic block to hold the CPE's.
Evan Cheng5657c012009-07-29 02:18:14 +0000398 MachineBasicBlock *BB = MF.CreateMachineBasicBlock();
399 MF.push_back(BB);
Bob Wilson84945262009-05-12 17:09:30 +0000400
Jakob Stoklund Olesen3e572ac2011-12-06 01:43:02 +0000401 // Mark the basic block as 4-byte aligned as required by the const-pool.
402 BB->setAlignment(2);
403
Evan Chenga8e29892007-01-19 07:51:42 +0000404 // Add all of the constants from the constant pool to the end block, use an
405 // identity mapping of CPI's to CPE's.
406 const std::vector<MachineConstantPoolEntry> &CPs =
Evan Cheng5657c012009-07-29 02:18:14 +0000407 MF.getConstantPool()->getConstants();
Bob Wilson84945262009-05-12 17:09:30 +0000408
Evan Cheng5657c012009-07-29 02:18:14 +0000409 const TargetData &TD = *MF.getTarget().getTargetData();
Evan Chenga8e29892007-01-19 07:51:42 +0000410 for (unsigned i = 0, e = CPs.size(); i != e; ++i) {
Duncan Sands777d2302009-05-09 07:06:46 +0000411 unsigned Size = TD.getTypeAllocSize(CPs[i].getType());
Evan Chenga8e29892007-01-19 07:51:42 +0000412 // Verify that all constant pool entries are a multiple of 4 bytes. If not,
413 // we would have to pad them out or something so that instructions stay
414 // aligned.
415 assert((Size & 3) == 0 && "CP Entry not multiple of 4 bytes!");
416 MachineInstr *CPEMI =
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000417 BuildMI(BB, DebugLoc(), TII->get(ARM::CONSTPOOL_ENTRY))
418 .addImm(i).addConstantPoolIndex(i).addImm(Size);
Evan Chenga8e29892007-01-19 07:51:42 +0000419 CPEMIs.push_back(CPEMI);
Evan Chengc99ef082007-02-09 20:54:44 +0000420
421 // Add a new CPEntry, but no corresponding CPUser yet.
422 std::vector<CPEntry> CPEs;
423 CPEs.push_back(CPEntry(CPEMI, i));
424 CPEntries.push_back(CPEs);
Dan Gohmanfe601042010-06-22 15:08:57 +0000425 ++NumCPEs;
Chris Lattner893e1c92009-08-23 06:49:22 +0000426 DEBUG(errs() << "Moved CPI#" << i << " to end of function as #" << i
427 << "\n");
Evan Chenga8e29892007-01-19 07:51:42 +0000428 }
429}
430
Dale Johannesen88e37ae2007-02-23 05:02:36 +0000431/// BBHasFallthrough - Return true if the specified basic block can fallthrough
Evan Chenga8e29892007-01-19 07:51:42 +0000432/// into the block immediately after it.
433static bool BBHasFallthrough(MachineBasicBlock *MBB) {
434 // Get the next machine basic block in the function.
435 MachineFunction::iterator MBBI = MBB;
Jim Grosbach18f30e62010-06-02 21:53:11 +0000436 // Can't fall off end of function.
437 if (llvm::next(MBBI) == MBB->getParent()->end())
Evan Chenga8e29892007-01-19 07:51:42 +0000438 return false;
Bob Wilson84945262009-05-12 17:09:30 +0000439
Chris Lattner7896c9f2009-12-03 00:50:42 +0000440 MachineBasicBlock *NextBB = llvm::next(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +0000441 for (MachineBasicBlock::succ_iterator I = MBB->succ_begin(),
442 E = MBB->succ_end(); I != E; ++I)
443 if (*I == NextBB)
444 return true;
Bob Wilson84945262009-05-12 17:09:30 +0000445
Evan Chenga8e29892007-01-19 07:51:42 +0000446 return false;
447}
448
Evan Chengc99ef082007-02-09 20:54:44 +0000449/// findConstPoolEntry - Given the constpool index and CONSTPOOL_ENTRY MI,
450/// look up the corresponding CPEntry.
451ARMConstantIslands::CPEntry
452*ARMConstantIslands::findConstPoolEntry(unsigned CPI,
453 const MachineInstr *CPEMI) {
454 std::vector<CPEntry> &CPEs = CPEntries[CPI];
455 // Number of entries per constpool index should be small, just do a
456 // linear search.
457 for (unsigned i = 0, e = CPEs.size(); i != e; ++i) {
458 if (CPEs[i].CPEMI == CPEMI)
459 return &CPEs[i];
460 }
461 return NULL;
462}
463
Jim Grosbach80697d12009-11-12 17:25:07 +0000464/// JumpTableFunctionScan - Do a scan of the function, building up
465/// information about the sizes of each block and the locations of all
466/// the jump tables.
467void ARMConstantIslands::JumpTableFunctionScan(MachineFunction &MF) {
Jim Grosbach80697d12009-11-12 17:25:07 +0000468 for (MachineFunction::iterator MBBI = MF.begin(), E = MF.end();
469 MBBI != E; ++MBBI) {
470 MachineBasicBlock &MBB = *MBBI;
471
Jim Grosbach80697d12009-11-12 17:25:07 +0000472 for (MachineBasicBlock::iterator I = MBB.begin(), E = MBB.end();
Jim Grosbach08cbda52009-11-16 18:58:52 +0000473 I != E; ++I)
474 if (I->getDesc().isBranch() && I->getOpcode() == ARM::t2BR_JT)
475 T2JumpTables.push_back(I);
Jim Grosbach80697d12009-11-12 17:25:07 +0000476 }
477}
478
Evan Chenga8e29892007-01-19 07:51:42 +0000479/// InitialFunctionScan - Do the initial scan of the function, building up
480/// information about the sizes of each block, the location of all the water,
481/// and finding all of the constant pool users.
Evan Cheng5657c012009-07-29 02:18:14 +0000482void ARMConstantIslands::InitialFunctionScan(MachineFunction &MF,
Evan Chenge03cff62007-02-09 23:59:14 +0000483 const std::vector<MachineInstr*> &CPEMIs) {
Jim Grosbach4d8e90a2009-11-19 23:10:28 +0000484 // First thing, see if the function has any inline assembly in it. If so,
485 // we have to be conservative about alignment assumptions, as we don't
486 // know for sure the size of any instructions in the inline assembly.
487 for (MachineFunction::iterator MBBI = MF.begin(), E = MF.end();
488 MBBI != E; ++MBBI) {
489 MachineBasicBlock &MBB = *MBBI;
490 for (MachineBasicBlock::iterator I = MBB.begin(), E = MBB.end();
491 I != E; ++I)
492 if (I->getOpcode() == ARM::INLINEASM)
493 HasInlineAsm = true;
494 }
495
Bill Wendling9a4d2e42010-12-21 01:54:40 +0000496 // Now go back through the instructions and build up our data structures.
Dale Johannesen99c49a42007-02-25 00:47:03 +0000497 unsigned Offset = 0;
Evan Cheng5657c012009-07-29 02:18:14 +0000498 for (MachineFunction::iterator MBBI = MF.begin(), E = MF.end();
Evan Chenga8e29892007-01-19 07:51:42 +0000499 MBBI != E; ++MBBI) {
500 MachineBasicBlock &MBB = *MBBI;
Bob Wilson84945262009-05-12 17:09:30 +0000501
Evan Chenga8e29892007-01-19 07:51:42 +0000502 // If this block doesn't fall through into the next MBB, then this is
503 // 'water' that a constant pool island could be placed.
504 if (!BBHasFallthrough(&MBB))
505 WaterList.push_back(&MBB);
Bob Wilson84945262009-05-12 17:09:30 +0000506
Evan Chenga8e29892007-01-19 07:51:42 +0000507 unsigned MBBSize = 0;
508 for (MachineBasicBlock::iterator I = MBB.begin(), E = MBB.end();
509 I != E; ++I) {
Jim Grosbach9cfcfeb2010-06-21 17:49:23 +0000510 if (I->isDebugValue())
511 continue;
Evan Chenga8e29892007-01-19 07:51:42 +0000512 // Add instruction size to MBBSize.
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000513 MBBSize += TII->GetInstSizeInBytes(I);
Evan Chenga8e29892007-01-19 07:51:42 +0000514
Evan Chengaf5cbcb2007-01-25 03:12:46 +0000515 int Opc = I->getOpcode();
Chris Lattner749c6f62008-01-07 07:27:27 +0000516 if (I->getDesc().isBranch()) {
Evan Chengaf5cbcb2007-01-25 03:12:46 +0000517 bool isCond = false;
518 unsigned Bits = 0;
519 unsigned Scale = 1;
520 int UOpc = Opc;
521 switch (Opc) {
Evan Cheng5657c012009-07-29 02:18:14 +0000522 default:
523 continue; // Ignore other JT branches
Dale Johannesen8593e412007-04-29 19:19:30 +0000524 case ARM::tBR_JTr:
Evan Cheng66ac5312009-07-25 00:33:29 +0000525 // A Thumb1 table jump may involve padding; for the offsets to
Dale Johannesen8593e412007-04-29 19:19:30 +0000526 // be right, functions containing these must be 4-byte aligned.
Evan Chengb1c857b2010-07-22 02:09:47 +0000527 // tBR_JTr expands to a mov pc followed by .align 2 and then the jump
Jakob Stoklund Olesend25c2782011-12-06 21:55:39 +0000528 // table entries. GetInstSizeInBytes returns the worst case size.
Chris Lattner7d7dab02010-01-27 23:37:36 +0000529 MF.EnsureAlignment(2U);
Dale Johannesen8593e412007-04-29 19:19:30 +0000530 continue; // Does not get an entry in ImmBranches
Evan Cheng5657c012009-07-29 02:18:14 +0000531 case ARM::t2BR_JT:
532 T2JumpTables.push_back(I);
533 continue; // Does not get an entry in ImmBranches
Evan Chengaf5cbcb2007-01-25 03:12:46 +0000534 case ARM::Bcc:
535 isCond = true;
536 UOpc = ARM::B;
537 // Fallthrough
538 case ARM::B:
539 Bits = 24;
540 Scale = 4;
541 break;
542 case ARM::tBcc:
543 isCond = true;
544 UOpc = ARM::tB;
545 Bits = 8;
546 Scale = 2;
547 break;
548 case ARM::tB:
549 Bits = 11;
550 Scale = 2;
551 break;
David Goodwin5e47a9a2009-06-30 18:04:13 +0000552 case ARM::t2Bcc:
553 isCond = true;
554 UOpc = ARM::t2B;
555 Bits = 20;
556 Scale = 2;
557 break;
558 case ARM::t2B:
559 Bits = 24;
560 Scale = 2;
561 break;
Evan Chengaf5cbcb2007-01-25 03:12:46 +0000562 }
Evan Chengb43216e2007-02-01 10:16:15 +0000563
564 // Record this immediate branch.
Evan Chengbd5d3db2007-02-03 02:08:34 +0000565 unsigned MaxOffs = ((1 << (Bits-1))-1) * Scale;
Evan Chengb43216e2007-02-01 10:16:15 +0000566 ImmBranches.push_back(ImmBranch(I, MaxOffs, isCond, UOpc));
Evan Chengaf5cbcb2007-01-25 03:12:46 +0000567 }
568
Evan Chengd1b2c1e2007-01-30 01:18:38 +0000569 if (Opc == ARM::tPUSH || Opc == ARM::tPOP_RET)
570 PushPopMIs.push_back(I);
571
Evan Chengd3d9d662009-07-23 18:27:47 +0000572 if (Opc == ARM::CONSTPOOL_ENTRY)
573 continue;
574
Evan Chenga8e29892007-01-19 07:51:42 +0000575 // Scan the instructions for constant pool operands.
576 for (unsigned op = 0, e = I->getNumOperands(); op != e; ++op)
Dan Gohmand735b802008-10-03 15:45:36 +0000577 if (I->getOperand(op).isCPI()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000578 // We found one. The addressing mode tells us the max displacement
579 // from the PC that this instruction permits.
Bob Wilson84945262009-05-12 17:09:30 +0000580
Evan Chenga8e29892007-01-19 07:51:42 +0000581 // Basic size info comes from the TSFlags field.
Evan Chengb43216e2007-02-01 10:16:15 +0000582 unsigned Bits = 0;
583 unsigned Scale = 1;
Evan Cheng5d8f1ca2009-07-21 23:56:01 +0000584 bool NegOk = false;
Evan Chengd3d9d662009-07-23 18:27:47 +0000585 bool IsSoImm = false;
586
587 switch (Opc) {
Bob Wilson84945262009-05-12 17:09:30 +0000588 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000589 llvm_unreachable("Unknown addressing mode for CP reference!");
Evan Chengd3d9d662009-07-23 18:27:47 +0000590 break;
591
592 // Taking the address of a CP entry.
593 case ARM::LEApcrel:
594 // This takes a SoImm, which is 8 bit immediate rotated. We'll
595 // pretend the maximum offset is 255 * 4. Since each instruction
Jim Grosbachdec6de92009-11-19 18:23:19 +0000596 // 4 byte wide, this is always correct. We'll check for other
Evan Chengd3d9d662009-07-23 18:27:47 +0000597 // displacements that fits in a SoImm as well.
Evan Chengb43216e2007-02-01 10:16:15 +0000598 Bits = 8;
Evan Chengd3d9d662009-07-23 18:27:47 +0000599 Scale = 4;
600 NegOk = true;
601 IsSoImm = true;
602 break;
Owen Anderson6b8719f2010-12-13 22:51:08 +0000603 case ARM::t2LEApcrel:
Evan Chengd3d9d662009-07-23 18:27:47 +0000604 Bits = 12;
Evan Cheng5d8f1ca2009-07-21 23:56:01 +0000605 NegOk = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000606 break;
Evan Chengd3d9d662009-07-23 18:27:47 +0000607 case ARM::tLEApcrel:
608 Bits = 8;
609 Scale = 4;
610 break;
611
Jim Grosbach3e556122010-10-26 22:37:02 +0000612 case ARM::LDRi12:
Evan Chengd3d9d662009-07-23 18:27:47 +0000613 case ARM::LDRcp:
Owen Anderson971b83b2011-02-08 22:39:40 +0000614 case ARM::t2LDRpci:
Evan Cheng556f33c2007-02-01 20:44:52 +0000615 Bits = 12; // +-offset_12
Evan Cheng5d8f1ca2009-07-21 23:56:01 +0000616 NegOk = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000617 break;
Evan Chengd3d9d662009-07-23 18:27:47 +0000618
619 case ARM::tLDRpci:
Evan Chengb43216e2007-02-01 10:16:15 +0000620 Bits = 8;
621 Scale = 4; // +(offset_8*4)
Evan Cheng012f2d92007-01-24 08:53:17 +0000622 break;
Evan Chengd3d9d662009-07-23 18:27:47 +0000623
Jim Grosbache5165492009-11-09 00:11:35 +0000624 case ARM::VLDRD:
625 case ARM::VLDRS:
Evan Chengd3d9d662009-07-23 18:27:47 +0000626 Bits = 8;
627 Scale = 4; // +-(offset_8*4)
628 NegOk = true;
Evan Cheng055b0312009-06-29 07:51:04 +0000629 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000630 }
Evan Chengb43216e2007-02-01 10:16:15 +0000631
Evan Chenga8e29892007-01-19 07:51:42 +0000632 // Remember that this is a user of a CP entry.
Chris Lattner8aa797a2007-12-30 23:10:15 +0000633 unsigned CPI = I->getOperand(op).getIndex();
Evan Chengc99ef082007-02-09 20:54:44 +0000634 MachineInstr *CPEMI = CPEMIs[CPI];
Evan Cheng31b99dd2009-08-14 18:31:44 +0000635 unsigned MaxOffs = ((1 << Bits)-1) * Scale;
Evan Chengd3d9d662009-07-23 18:27:47 +0000636 CPUsers.push_back(CPUser(I, CPEMI, MaxOffs, NegOk, IsSoImm));
Evan Chengc99ef082007-02-09 20:54:44 +0000637
638 // Increment corresponding CPEntry reference count.
639 CPEntry *CPE = findConstPoolEntry(CPI, CPEMI);
640 assert(CPE && "Cannot find a corresponding CPEntry!");
641 CPE->RefCount++;
Bob Wilson84945262009-05-12 17:09:30 +0000642
Evan Chenga8e29892007-01-19 07:51:42 +0000643 // Instructions can only use one CP entry, don't bother scanning the
644 // rest of the operands.
645 break;
646 }
647 }
Evan Cheng2021abe2007-02-01 01:09:47 +0000648
Dale Johannesen8593e412007-04-29 19:19:30 +0000649 // In thumb mode, if this block is a constpool island, we may need padding
650 // so it's aligned on 4 byte boundary.
Dale Johannesenb71aa2b2007-02-28 23:20:38 +0000651 if (isThumb &&
Evan Cheng05cc4242007-02-02 19:09:19 +0000652 !MBB.empty() &&
Dale Johannesen8593e412007-04-29 19:19:30 +0000653 MBB.begin()->getOpcode() == ARM::CONSTPOOL_ENTRY &&
Jim Grosbach4d8e90a2009-11-19 23:10:28 +0000654 ((Offset%4) != 0 || HasInlineAsm))
Evan Cheng2021abe2007-02-01 01:09:47 +0000655 MBBSize += 2;
656
Evan Chenga8e29892007-01-19 07:51:42 +0000657 BBSizes.push_back(MBBSize);
Dale Johannesen99c49a42007-02-25 00:47:03 +0000658 BBOffsets.push_back(Offset);
659 Offset += MBBSize;
Evan Chenga8e29892007-01-19 07:51:42 +0000660 }
661}
662
Evan Chenga8e29892007-01-19 07:51:42 +0000663/// GetOffsetOf - Return the current offset of the specified machine instruction
664/// from the start of the function. This offset changes as stuff is moved
665/// around inside the function.
666unsigned ARMConstantIslands::GetOffsetOf(MachineInstr *MI) const {
667 MachineBasicBlock *MBB = MI->getParent();
Bob Wilson84945262009-05-12 17:09:30 +0000668
Evan Chenga8e29892007-01-19 07:51:42 +0000669 // The offset is composed of two things: the sum of the sizes of all MBB's
670 // before this instruction's block, and the offset from the start of the block
671 // it is in.
Dale Johannesen99c49a42007-02-25 00:47:03 +0000672 unsigned Offset = BBOffsets[MBB->getNumber()];
Evan Chenga8e29892007-01-19 07:51:42 +0000673
Dale Johannesen8593e412007-04-29 19:19:30 +0000674 // If we're looking for a CONSTPOOL_ENTRY in Thumb, see if this block has
675 // alignment padding, and compensate if so.
Bob Wilson84945262009-05-12 17:09:30 +0000676 if (isThumb &&
677 MI->getOpcode() == ARM::CONSTPOOL_ENTRY &&
Jim Grosbach4d8e90a2009-11-19 23:10:28 +0000678 (Offset%4 != 0 || HasInlineAsm))
Dale Johannesen8593e412007-04-29 19:19:30 +0000679 Offset += 2;
680
Evan Chenga8e29892007-01-19 07:51:42 +0000681 // Sum instructions before MI in MBB.
682 for (MachineBasicBlock::iterator I = MBB->begin(); ; ++I) {
683 assert(I != MBB->end() && "Didn't find MI in its own basic block?");
684 if (&*I == MI) return Offset;
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000685 Offset += TII->GetInstSizeInBytes(I);
Evan Chenga8e29892007-01-19 07:51:42 +0000686 }
687}
688
689/// CompareMBBNumbers - Little predicate function to sort the WaterList by MBB
690/// ID.
691static bool CompareMBBNumbers(const MachineBasicBlock *LHS,
692 const MachineBasicBlock *RHS) {
693 return LHS->getNumber() < RHS->getNumber();
694}
695
696/// UpdateForInsertedWaterBlock - When a block is newly inserted into the
697/// machine function, it upsets all of the block numbers. Renumber the blocks
698/// and update the arrays that parallel this numbering.
699void ARMConstantIslands::UpdateForInsertedWaterBlock(MachineBasicBlock *NewBB) {
Duncan Sandsab4c3662011-02-15 09:23:02 +0000700 // Renumber the MBB's to keep them consecutive.
Evan Chenga8e29892007-01-19 07:51:42 +0000701 NewBB->getParent()->RenumberBlocks(NewBB);
Bob Wilson84945262009-05-12 17:09:30 +0000702
Evan Chenga8e29892007-01-19 07:51:42 +0000703 // Insert a size into BBSizes to align it properly with the (newly
704 // renumbered) block numbers.
705 BBSizes.insert(BBSizes.begin()+NewBB->getNumber(), 0);
Dale Johannesen99c49a42007-02-25 00:47:03 +0000706
707 // Likewise for BBOffsets.
708 BBOffsets.insert(BBOffsets.begin()+NewBB->getNumber(), 0);
Bob Wilson84945262009-05-12 17:09:30 +0000709
710 // Next, update WaterList. Specifically, we need to add NewMBB as having
Evan Chenga8e29892007-01-19 07:51:42 +0000711 // available water after it.
Bob Wilson034de5f2009-10-12 18:52:13 +0000712 water_iterator IP =
Evan Chenga8e29892007-01-19 07:51:42 +0000713 std::lower_bound(WaterList.begin(), WaterList.end(), NewBB,
714 CompareMBBNumbers);
715 WaterList.insert(IP, NewBB);
716}
717
718
719/// Split the basic block containing MI into two blocks, which are joined by
Bob Wilsonb9239532009-10-15 20:49:47 +0000720/// an unconditional branch. Update data structures and renumber blocks to
Evan Cheng0c615842007-01-31 02:22:22 +0000721/// account for this change and returns the newly created block.
722MachineBasicBlock *ARMConstantIslands::SplitBlockBeforeInstr(MachineInstr *MI) {
Evan Chenga8e29892007-01-19 07:51:42 +0000723 MachineBasicBlock *OrigBB = MI->getParent();
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000724 MachineFunction &MF = *OrigBB->getParent();
Evan Chenga8e29892007-01-19 07:51:42 +0000725
726 // Create a new MBB for the code after the OrigBB.
Bob Wilson84945262009-05-12 17:09:30 +0000727 MachineBasicBlock *NewBB =
728 MF.CreateMachineBasicBlock(OrigBB->getBasicBlock());
Evan Chenga8e29892007-01-19 07:51:42 +0000729 MachineFunction::iterator MBBI = OrigBB; ++MBBI;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000730 MF.insert(MBBI, NewBB);
Bob Wilson84945262009-05-12 17:09:30 +0000731
Evan Chenga8e29892007-01-19 07:51:42 +0000732 // Splice the instructions starting with MI over to NewBB.
733 NewBB->splice(NewBB->end(), OrigBB, MI, OrigBB->end());
Bob Wilson84945262009-05-12 17:09:30 +0000734
Evan Chenga8e29892007-01-19 07:51:42 +0000735 // Add an unconditional branch from OrigBB to NewBB.
Evan Chenga9b8b8d2007-01-31 18:29:27 +0000736 // Note the new unconditional branch is not being recorded.
Dale Johannesenb6728402009-02-13 02:25:56 +0000737 // There doesn't seem to be meaningful DebugInfo available; this doesn't
738 // correspond to anything in the source.
Evan Cheng58541fd2009-07-07 01:16:41 +0000739 unsigned Opc = isThumb ? (isThumb2 ? ARM::t2B : ARM::tB) : ARM::B;
Owen Anderson51f6a7a2011-09-09 21:48:23 +0000740 if (!isThumb)
741 BuildMI(OrigBB, DebugLoc(), TII->get(Opc)).addMBB(NewBB);
742 else
743 BuildMI(OrigBB, DebugLoc(), TII->get(Opc)).addMBB(NewBB)
744 .addImm(ARMCC::AL).addReg(0);
Dan Gohmanfe601042010-06-22 15:08:57 +0000745 ++NumSplit;
Bob Wilson84945262009-05-12 17:09:30 +0000746
Evan Chenga8e29892007-01-19 07:51:42 +0000747 // Update the CFG. All succs of OrigBB are now succs of NewBB.
Jakob Stoklund Olesene80fba02011-12-06 00:51:12 +0000748 NewBB->transferSuccessors(OrigBB);
Bob Wilson84945262009-05-12 17:09:30 +0000749
Evan Chenga8e29892007-01-19 07:51:42 +0000750 // OrigBB branches to NewBB.
751 OrigBB->addSuccessor(NewBB);
Bob Wilson84945262009-05-12 17:09:30 +0000752
Evan Chenga8e29892007-01-19 07:51:42 +0000753 // Update internal data structures to account for the newly inserted MBB.
Dale Johannesen88e37ae2007-02-23 05:02:36 +0000754 // This is almost the same as UpdateForInsertedWaterBlock, except that
755 // the Water goes after OrigBB, not NewBB.
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000756 MF.RenumberBlocks(NewBB);
Bob Wilson84945262009-05-12 17:09:30 +0000757
Dale Johannesen88e37ae2007-02-23 05:02:36 +0000758 // Insert a size into BBSizes to align it properly with the (newly
759 // renumbered) block numbers.
760 BBSizes.insert(BBSizes.begin()+NewBB->getNumber(), 0);
Bob Wilson84945262009-05-12 17:09:30 +0000761
Dale Johannesen99c49a42007-02-25 00:47:03 +0000762 // Likewise for BBOffsets.
763 BBOffsets.insert(BBOffsets.begin()+NewBB->getNumber(), 0);
764
Bob Wilson84945262009-05-12 17:09:30 +0000765 // Next, update WaterList. Specifically, we need to add OrigMBB as having
Dale Johannesen88e37ae2007-02-23 05:02:36 +0000766 // available water after it (but not if it's already there, which happens
767 // when splitting before a conditional branch that is followed by an
768 // unconditional branch - in that case we want to insert NewBB).
Bob Wilson034de5f2009-10-12 18:52:13 +0000769 water_iterator IP =
Dale Johannesen88e37ae2007-02-23 05:02:36 +0000770 std::lower_bound(WaterList.begin(), WaterList.end(), OrigBB,
771 CompareMBBNumbers);
772 MachineBasicBlock* WaterBB = *IP;
773 if (WaterBB == OrigBB)
Chris Lattner7896c9f2009-12-03 00:50:42 +0000774 WaterList.insert(llvm::next(IP), NewBB);
Dale Johannesen88e37ae2007-02-23 05:02:36 +0000775 else
776 WaterList.insert(IP, OrigBB);
Bob Wilsonb9239532009-10-15 20:49:47 +0000777 NewWaterList.insert(OrigBB);
Dale Johannesen88e37ae2007-02-23 05:02:36 +0000778
Dale Johannesen99c49a42007-02-25 00:47:03 +0000779 unsigned OrigBBI = OrigBB->getNumber();
780 unsigned NewBBI = NewBB->getNumber();
Bob Wilson84945262009-05-12 17:09:30 +0000781
Evan Cheng25f7cfc2009-08-01 06:13:52 +0000782 int delta = isThumb1 ? 2 : 4;
Dale Johannesen8086d582010-07-23 22:50:23 +0000783
784 // Figure out how large the OrigBB is. As the first half of the original
785 // block, it cannot contain a tablejump. The size includes
786 // the new jump we added. (It should be possible to do this without
787 // recounting everything, but it's very confusing, and this is rarely
788 // executed.)
789 unsigned OrigBBSize = 0;
790 for (MachineBasicBlock::iterator I = OrigBB->begin(), E = OrigBB->end();
791 I != E; ++I)
792 OrigBBSize += TII->GetInstSizeInBytes(I);
793 BBSizes[OrigBBI] = OrigBBSize;
Dale Johannesen99c49a42007-02-25 00:47:03 +0000794
795 // ...and adjust BBOffsets for NewBB accordingly.
796 BBOffsets[NewBBI] = BBOffsets[OrigBBI] + BBSizes[OrigBBI];
797
Dale Johannesen8086d582010-07-23 22:50:23 +0000798 // Figure out how large the NewMBB is. As the second half of the original
799 // block, it may contain a tablejump.
800 unsigned NewBBSize = 0;
801 for (MachineBasicBlock::iterator I = NewBB->begin(), E = NewBB->end();
802 I != E; ++I)
803 NewBBSize += TII->GetInstSizeInBytes(I);
804 // Set the size of NewBB in BBSizes. It does not include any padding now.
805 BBSizes[NewBBI] = NewBBSize;
806
Dale Johannesen99c49a42007-02-25 00:47:03 +0000807 // All BBOffsets following these blocks must be modified.
Dale Johannesen8086d582010-07-23 22:50:23 +0000808 if (delta)
809 AdjustBBOffsetsAfter(NewBB, delta);
Evan Cheng0c615842007-01-31 02:22:22 +0000810
811 return NewBB;
Evan Chenga8e29892007-01-19 07:51:42 +0000812}
813
Dale Johannesen8593e412007-04-29 19:19:30 +0000814/// OffsetIsInRange - Checks whether UserOffset (the location of a constant pool
Bob Wilson84945262009-05-12 17:09:30 +0000815/// reference) is within MaxDisp of TrialOffset (a proposed location of a
Dale Johannesen8593e412007-04-29 19:19:30 +0000816/// constant pool entry).
Bob Wilson84945262009-05-12 17:09:30 +0000817bool ARMConstantIslands::OffsetIsInRange(unsigned UserOffset,
Evan Chengd3d9d662009-07-23 18:27:47 +0000818 unsigned TrialOffset, unsigned MaxDisp,
819 bool NegativeOK, bool IsSoImm) {
Bob Wilson84945262009-05-12 17:09:30 +0000820 // On Thumb offsets==2 mod 4 are rounded down by the hardware for
821 // purposes of the displacement computation; compensate for that here.
Dale Johannesen8593e412007-04-29 19:19:30 +0000822 // Effectively, the valid range of displacements is 2 bytes smaller for such
823 // references.
Evan Cheng31b99dd2009-08-14 18:31:44 +0000824 unsigned TotalAdj = 0;
825 if (isThumb && UserOffset%4 !=0) {
Dale Johannesen8593e412007-04-29 19:19:30 +0000826 UserOffset -= 2;
Evan Cheng31b99dd2009-08-14 18:31:44 +0000827 TotalAdj = 2;
828 }
Dale Johannesen8593e412007-04-29 19:19:30 +0000829 // CPEs will be rounded up to a multiple of 4.
Evan Cheng31b99dd2009-08-14 18:31:44 +0000830 if (isThumb && TrialOffset%4 != 0) {
Dale Johannesen8593e412007-04-29 19:19:30 +0000831 TrialOffset += 2;
Evan Cheng31b99dd2009-08-14 18:31:44 +0000832 TotalAdj += 2;
833 }
834
835 // In Thumb2 mode, later branch adjustments can shift instructions up and
836 // cause alignment change. In the worst case scenario this can cause the
837 // user's effective address to be subtracted by 2 and the CPE's address to
838 // be plus 2.
839 if (isThumb2 && TotalAdj != 4)
840 MaxDisp -= (4 - TotalAdj);
Dale Johannesen8593e412007-04-29 19:19:30 +0000841
Dale Johannesen99c49a42007-02-25 00:47:03 +0000842 if (UserOffset <= TrialOffset) {
843 // User before the Trial.
Evan Chengd3d9d662009-07-23 18:27:47 +0000844 if (TrialOffset - UserOffset <= MaxDisp)
845 return true;
Evan Cheng40efc252009-07-24 19:31:03 +0000846 // FIXME: Make use full range of soimm values.
Dale Johannesen99c49a42007-02-25 00:47:03 +0000847 } else if (NegativeOK) {
Evan Chengd3d9d662009-07-23 18:27:47 +0000848 if (UserOffset - TrialOffset <= MaxDisp)
849 return true;
Evan Cheng40efc252009-07-24 19:31:03 +0000850 // FIXME: Make use full range of soimm values.
Dale Johannesen99c49a42007-02-25 00:47:03 +0000851 }
852 return false;
853}
854
Dale Johannesen88e37ae2007-02-23 05:02:36 +0000855/// WaterIsInRange - Returns true if a CPE placed after the specified
856/// Water (a basic block) will be in range for the specific MI.
857
858bool ARMConstantIslands::WaterIsInRange(unsigned UserOffset,
Evan Cheng5d8f1ca2009-07-21 23:56:01 +0000859 MachineBasicBlock* Water, CPUser &U) {
Dale Johannesen5d9c4b62007-07-11 18:32:38 +0000860 unsigned MaxDisp = U.MaxDisp;
Bob Wilson84945262009-05-12 17:09:30 +0000861 unsigned CPEOffset = BBOffsets[Water->getNumber()] +
Dale Johannesen88e37ae2007-02-23 05:02:36 +0000862 BBSizes[Water->getNumber()];
Dale Johannesen88e37ae2007-02-23 05:02:36 +0000863
Dale Johannesend959aa42007-04-02 20:31:06 +0000864 // If the CPE is to be inserted before the instruction, that will raise
Bob Wilsonaf4b7352009-10-12 22:49:05 +0000865 // the offset of the instruction.
Dale Johannesend959aa42007-04-02 20:31:06 +0000866 if (CPEOffset < UserOffset)
Dale Johannesen5d9c4b62007-07-11 18:32:38 +0000867 UserOffset += U.CPEMI->getOperand(2).getImm();
Dale Johannesend959aa42007-04-02 20:31:06 +0000868
Evan Chengd3d9d662009-07-23 18:27:47 +0000869 return OffsetIsInRange(UserOffset, CPEOffset, MaxDisp, U.NegOk, U.IsSoImm);
Dale Johannesen88e37ae2007-02-23 05:02:36 +0000870}
871
872/// CPEIsInRange - Returns true if the distance between specific MI and
Evan Chengc0dbec72007-01-31 19:57:44 +0000873/// specific ConstPool entry instruction can fit in MI's displacement field.
Dale Johannesen88e37ae2007-02-23 05:02:36 +0000874bool ARMConstantIslands::CPEIsInRange(MachineInstr *MI, unsigned UserOffset,
Evan Cheng5d8f1ca2009-07-21 23:56:01 +0000875 MachineInstr *CPEMI, unsigned MaxDisp,
876 bool NegOk, bool DoDump) {
Dale Johannesen8593e412007-04-29 19:19:30 +0000877 unsigned CPEOffset = GetOffsetOf(CPEMI);
Jim Grosbach4d8e90a2009-11-19 23:10:28 +0000878 assert((CPEOffset%4 == 0 || HasInlineAsm) && "Misaligned CPE");
Evan Cheng2021abe2007-02-01 01:09:47 +0000879
Dale Johannesen88e37ae2007-02-23 05:02:36 +0000880 if (DoDump) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000881 DEBUG(errs() << "User of CPE#" << CPEMI->getOperand(0).getImm()
882 << " max delta=" << MaxDisp
883 << " insn address=" << UserOffset
884 << " CPE address=" << CPEOffset
885 << " offset=" << int(CPEOffset-UserOffset) << "\t" << *MI);
Dale Johannesen88e37ae2007-02-23 05:02:36 +0000886 }
Evan Chengc0dbec72007-01-31 19:57:44 +0000887
Evan Cheng5d8f1ca2009-07-21 23:56:01 +0000888 return OffsetIsInRange(UserOffset, CPEOffset, MaxDisp, NegOk);
Evan Chengc0dbec72007-01-31 19:57:44 +0000889}
890
Evan Chengd1e7d9a2009-01-28 00:53:34 +0000891#ifndef NDEBUG
Evan Chengc99ef082007-02-09 20:54:44 +0000892/// BBIsJumpedOver - Return true of the specified basic block's only predecessor
893/// unconditionally branches to its only successor.
894static bool BBIsJumpedOver(MachineBasicBlock *MBB) {
895 if (MBB->pred_size() != 1 || MBB->succ_size() != 1)
896 return false;
897
898 MachineBasicBlock *Succ = *MBB->succ_begin();
899 MachineBasicBlock *Pred = *MBB->pred_begin();
900 MachineInstr *PredMI = &Pred->back();
David Goodwin5e47a9a2009-06-30 18:04:13 +0000901 if (PredMI->getOpcode() == ARM::B || PredMI->getOpcode() == ARM::tB
902 || PredMI->getOpcode() == ARM::t2B)
Evan Chengc99ef082007-02-09 20:54:44 +0000903 return PredMI->getOperand(0).getMBB() == Succ;
904 return false;
905}
Evan Chengd1e7d9a2009-01-28 00:53:34 +0000906#endif // NDEBUG
Evan Chengc99ef082007-02-09 20:54:44 +0000907
Bob Wilson84945262009-05-12 17:09:30 +0000908void ARMConstantIslands::AdjustBBOffsetsAfter(MachineBasicBlock *BB,
Dale Johannesen8593e412007-04-29 19:19:30 +0000909 int delta) {
Chris Lattner7896c9f2009-12-03 00:50:42 +0000910 MachineFunction::iterator MBBI = BB; MBBI = llvm::next(MBBI);
Evan Chengd3d9d662009-07-23 18:27:47 +0000911 for(unsigned i = BB->getNumber()+1, e = BB->getParent()->getNumBlockIDs();
912 i < e; ++i) {
Dale Johannesen99c49a42007-02-25 00:47:03 +0000913 BBOffsets[i] += delta;
Dale Johannesen8593e412007-04-29 19:19:30 +0000914 // If some existing blocks have padding, adjust the padding as needed, a
915 // bit tricky. delta can be negative so don't use % on that.
Evan Chengd3d9d662009-07-23 18:27:47 +0000916 if (!isThumb)
917 continue;
918 MachineBasicBlock *MBB = MBBI;
Jim Grosbach4d8e90a2009-11-19 23:10:28 +0000919 if (!MBB->empty() && !HasInlineAsm) {
Evan Chengd3d9d662009-07-23 18:27:47 +0000920 // Constant pool entries require padding.
921 if (MBB->begin()->getOpcode() == ARM::CONSTPOOL_ENTRY) {
Evan Cheng4a8ea212009-08-11 07:36:14 +0000922 unsigned OldOffset = BBOffsets[i] - delta;
923 if ((OldOffset%4) == 0 && (BBOffsets[i]%4) != 0) {
Evan Chengd3d9d662009-07-23 18:27:47 +0000924 // add new padding
925 BBSizes[i] += 2;
926 delta += 2;
Evan Cheng4a8ea212009-08-11 07:36:14 +0000927 } else if ((OldOffset%4) != 0 && (BBOffsets[i]%4) == 0) {
Evan Chengd3d9d662009-07-23 18:27:47 +0000928 // remove existing padding
Evan Cheng4a8ea212009-08-11 07:36:14 +0000929 BBSizes[i] -= 2;
Evan Chengd3d9d662009-07-23 18:27:47 +0000930 delta -= 2;
Dale Johannesen8593e412007-04-29 19:19:30 +0000931 }
Dale Johannesen8593e412007-04-29 19:19:30 +0000932 }
Evan Chengd3d9d662009-07-23 18:27:47 +0000933 // Thumb1 jump tables require padding. They should be at the end;
934 // following unconditional branches are removed by AnalyzeBranch.
Evan Chengb1c857b2010-07-22 02:09:47 +0000935 // tBR_JTr expands to a mov pc followed by .align 2 and then the jump
Dale Johannesen8086d582010-07-23 22:50:23 +0000936 // table entries. So this code checks whether offset of tBR_JTr
937 // is aligned; if it is, the offset of the jump table following the
938 // instruction will not be aligned, and we need padding.
Evan Cheng78947622009-07-24 18:20:44 +0000939 MachineInstr *ThumbJTMI = prior(MBB->end());
Evan Cheng66ac5312009-07-25 00:33:29 +0000940 if (ThumbJTMI->getOpcode() == ARM::tBR_JTr) {
Dale Johannesen8086d582010-07-23 22:50:23 +0000941 unsigned NewMIOffset = GetOffsetOf(ThumbJTMI);
Evan Cheng4a8ea212009-08-11 07:36:14 +0000942 unsigned OldMIOffset = NewMIOffset - delta;
943 if ((OldMIOffset%4) == 0 && (NewMIOffset%4) != 0) {
Evan Chengd3d9d662009-07-23 18:27:47 +0000944 // remove existing padding
945 BBSizes[i] -= 2;
946 delta -= 2;
Evan Cheng4a8ea212009-08-11 07:36:14 +0000947 } else if ((OldMIOffset%4) != 0 && (NewMIOffset%4) == 0) {
Evan Chengd3d9d662009-07-23 18:27:47 +0000948 // add new padding
949 BBSizes[i] += 2;
950 delta += 2;
951 }
952 }
953 if (delta==0)
954 return;
Dale Johannesen8593e412007-04-29 19:19:30 +0000955 }
Chris Lattner7896c9f2009-12-03 00:50:42 +0000956 MBBI = llvm::next(MBBI);
Dale Johannesen8593e412007-04-29 19:19:30 +0000957 }
Dale Johannesen99c49a42007-02-25 00:47:03 +0000958}
959
Dale Johannesen88e37ae2007-02-23 05:02:36 +0000960/// DecrementOldEntry - find the constant pool entry with index CPI
961/// and instruction CPEMI, and decrement its refcount. If the refcount
Bob Wilson84945262009-05-12 17:09:30 +0000962/// becomes 0 remove the entry and instruction. Returns true if we removed
Dale Johannesen88e37ae2007-02-23 05:02:36 +0000963/// the entry, false if we didn't.
Evan Chenga8e29892007-01-19 07:51:42 +0000964
Evan Chenged884f32007-04-03 23:39:48 +0000965bool ARMConstantIslands::DecrementOldEntry(unsigned CPI, MachineInstr *CPEMI) {
Evan Chengc99ef082007-02-09 20:54:44 +0000966 // Find the old entry. Eliminate it if it is no longer used.
Evan Chenged884f32007-04-03 23:39:48 +0000967 CPEntry *CPE = findConstPoolEntry(CPI, CPEMI);
968 assert(CPE && "Unexpected!");
969 if (--CPE->RefCount == 0) {
970 RemoveDeadCPEMI(CPEMI);
971 CPE->CPEMI = NULL;
Dan Gohmanfe601042010-06-22 15:08:57 +0000972 --NumCPEs;
Dale Johannesen88e37ae2007-02-23 05:02:36 +0000973 return true;
974 }
975 return false;
976}
977
Dale Johannesen88e37ae2007-02-23 05:02:36 +0000978/// LookForCPEntryInRange - see if the currently referenced CPE is in range;
979/// if not, see if an in-range clone of the CPE is in range, and if so,
980/// change the data structures so the user references the clone. Returns:
981/// 0 = no existing entry found
982/// 1 = entry found, and there were no code insertions or deletions
983/// 2 = entry found, and there were code insertions or deletions
984int ARMConstantIslands::LookForExistingCPEntry(CPUser& U, unsigned UserOffset)
985{
986 MachineInstr *UserMI = U.MI;
987 MachineInstr *CPEMI = U.CPEMI;
988
989 // Check to see if the CPE is already in-range.
Evan Cheng5d8f1ca2009-07-21 23:56:01 +0000990 if (CPEIsInRange(UserMI, UserOffset, CPEMI, U.MaxDisp, U.NegOk, true)) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000991 DEBUG(errs() << "In range\n");
Dale Johannesen88e37ae2007-02-23 05:02:36 +0000992 return 1;
Evan Chengc99ef082007-02-09 20:54:44 +0000993 }
994
Dale Johannesen88e37ae2007-02-23 05:02:36 +0000995 // No. Look for previously created clones of the CPE that are in range.
Chris Lattner8aa797a2007-12-30 23:10:15 +0000996 unsigned CPI = CPEMI->getOperand(1).getIndex();
Dale Johannesen88e37ae2007-02-23 05:02:36 +0000997 std::vector<CPEntry> &CPEs = CPEntries[CPI];
998 for (unsigned i = 0, e = CPEs.size(); i != e; ++i) {
999 // We already tried this one
1000 if (CPEs[i].CPEMI == CPEMI)
1001 continue;
1002 // Removing CPEs can leave empty entries, skip
1003 if (CPEs[i].CPEMI == NULL)
1004 continue;
Evan Cheng5d8f1ca2009-07-21 23:56:01 +00001005 if (CPEIsInRange(UserMI, UserOffset, CPEs[i].CPEMI, U.MaxDisp, U.NegOk)) {
Chris Lattner893e1c92009-08-23 06:49:22 +00001006 DEBUG(errs() << "Replacing CPE#" << CPI << " with CPE#"
1007 << CPEs[i].CPI << "\n");
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001008 // Point the CPUser node to the replacement
1009 U.CPEMI = CPEs[i].CPEMI;
1010 // Change the CPI in the instruction operand to refer to the clone.
1011 for (unsigned j = 0, e = UserMI->getNumOperands(); j != e; ++j)
Dan Gohmand735b802008-10-03 15:45:36 +00001012 if (UserMI->getOperand(j).isCPI()) {
Chris Lattner8aa797a2007-12-30 23:10:15 +00001013 UserMI->getOperand(j).setIndex(CPEs[i].CPI);
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001014 break;
1015 }
1016 // Adjust the refcount of the clone...
1017 CPEs[i].RefCount++;
1018 // ...and the original. If we didn't remove the old entry, none of the
1019 // addresses changed, so we don't need another pass.
Evan Chenged884f32007-04-03 23:39:48 +00001020 return DecrementOldEntry(CPI, CPEMI) ? 2 : 1;
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001021 }
1022 }
1023 return 0;
1024}
1025
Dale Johannesenf1b214d2007-02-28 18:41:23 +00001026/// getUnconditionalBrDisp - Returns the maximum displacement that can fit in
1027/// the specific unconditional branch instruction.
1028static inline unsigned getUnconditionalBrDisp(int Opc) {
David Goodwin5e47a9a2009-06-30 18:04:13 +00001029 switch (Opc) {
1030 case ARM::tB:
1031 return ((1<<10)-1)*2;
1032 case ARM::t2B:
1033 return ((1<<23)-1)*2;
1034 default:
1035 break;
1036 }
Jim Grosbach764ab522009-08-11 15:33:49 +00001037
David Goodwin5e47a9a2009-06-30 18:04:13 +00001038 return ((1<<23)-1)*4;
Dale Johannesenf1b214d2007-02-28 18:41:23 +00001039}
1040
Bob Wilsonb9239532009-10-15 20:49:47 +00001041/// LookForWater - Look for an existing entry in the WaterList in which
Dale Johannesenb71aa2b2007-02-28 23:20:38 +00001042/// we can place the CPE referenced from U so it's within range of U's MI.
Bob Wilsonb9239532009-10-15 20:49:47 +00001043/// Returns true if found, false if not. If it returns true, WaterIter
Bob Wilsonf98032e2009-10-12 21:23:15 +00001044/// is set to the WaterList entry. For Thumb, prefer water that will not
1045/// introduce padding to water that will. To ensure that this pass
1046/// terminates, the CPE location for a particular CPUser is only allowed to
1047/// move to a lower address, so search backward from the end of the list and
1048/// prefer the first water that is in range.
Dale Johannesenb71aa2b2007-02-28 23:20:38 +00001049bool ARMConstantIslands::LookForWater(CPUser &U, unsigned UserOffset,
Bob Wilsonb9239532009-10-15 20:49:47 +00001050 water_iterator &WaterIter) {
Bob Wilson3b757352009-10-12 19:04:03 +00001051 if (WaterList.empty())
1052 return false;
1053
Bob Wilson32c50e82009-10-12 20:45:53 +00001054 bool FoundWaterThatWouldPad = false;
1055 water_iterator IPThatWouldPad;
Bob Wilson3b757352009-10-12 19:04:03 +00001056 for (water_iterator IP = prior(WaterList.end()),
1057 B = WaterList.begin();; --IP) {
1058 MachineBasicBlock* WaterBB = *IP;
Bob Wilsonb9239532009-10-15 20:49:47 +00001059 // Check if water is in range and is either at a lower address than the
1060 // current "high water mark" or a new water block that was created since
1061 // the previous iteration by inserting an unconditional branch. In the
1062 // latter case, we want to allow resetting the high water mark back to
1063 // this new water since we haven't seen it before. Inserting branches
1064 // should be relatively uncommon and when it does happen, we want to be
1065 // sure to take advantage of it for all the CPEs near that block, so that
1066 // we don't insert more branches than necessary.
1067 if (WaterIsInRange(UserOffset, WaterBB, U) &&
1068 (WaterBB->getNumber() < U.HighWaterMark->getNumber() ||
1069 NewWaterList.count(WaterBB))) {
Bob Wilson3b757352009-10-12 19:04:03 +00001070 unsigned WBBId = WaterBB->getNumber();
1071 if (isThumb &&
1072 (BBOffsets[WBBId] + BBSizes[WBBId])%4 != 0) {
1073 // This is valid Water, but would introduce padding. Remember
1074 // it in case we don't find any Water that doesn't do this.
Bob Wilson32c50e82009-10-12 20:45:53 +00001075 if (!FoundWaterThatWouldPad) {
1076 FoundWaterThatWouldPad = true;
Bob Wilson3b757352009-10-12 19:04:03 +00001077 IPThatWouldPad = IP;
Dale Johannesenb71aa2b2007-02-28 23:20:38 +00001078 }
Bob Wilson3b757352009-10-12 19:04:03 +00001079 } else {
Bob Wilsonb9239532009-10-15 20:49:47 +00001080 WaterIter = IP;
Bob Wilson3b757352009-10-12 19:04:03 +00001081 return true;
Evan Chengd3d9d662009-07-23 18:27:47 +00001082 }
Dale Johannesenb71aa2b2007-02-28 23:20:38 +00001083 }
Bob Wilson3b757352009-10-12 19:04:03 +00001084 if (IP == B)
1085 break;
Dale Johannesenb71aa2b2007-02-28 23:20:38 +00001086 }
Bob Wilson32c50e82009-10-12 20:45:53 +00001087 if (FoundWaterThatWouldPad) {
Bob Wilsonb9239532009-10-15 20:49:47 +00001088 WaterIter = IPThatWouldPad;
Dale Johannesen8593e412007-04-29 19:19:30 +00001089 return true;
1090 }
Dale Johannesenb71aa2b2007-02-28 23:20:38 +00001091 return false;
1092}
1093
Bob Wilson84945262009-05-12 17:09:30 +00001094/// CreateNewWater - No existing WaterList entry will work for
Dale Johannesenb71aa2b2007-02-28 23:20:38 +00001095/// CPUsers[CPUserIndex], so create a place to put the CPE. The end of the
1096/// block is used if in range, and the conditional branch munged so control
1097/// flow is correct. Otherwise the block is split to create a hole with an
Bob Wilson757652c2009-10-12 21:39:43 +00001098/// unconditional branch around it. In either case NewMBB is set to a
Dale Johannesenb71aa2b2007-02-28 23:20:38 +00001099/// block following which the new island can be inserted (the WaterList
1100/// is not adjusted).
Bob Wilson84945262009-05-12 17:09:30 +00001101void ARMConstantIslands::CreateNewWater(unsigned CPUserIndex,
Bob Wilson757652c2009-10-12 21:39:43 +00001102 unsigned UserOffset,
1103 MachineBasicBlock *&NewMBB) {
Dale Johannesenb71aa2b2007-02-28 23:20:38 +00001104 CPUser &U = CPUsers[CPUserIndex];
1105 MachineInstr *UserMI = U.MI;
1106 MachineInstr *CPEMI = U.CPEMI;
1107 MachineBasicBlock *UserMBB = UserMI->getParent();
Bob Wilson84945262009-05-12 17:09:30 +00001108 unsigned OffsetOfNextBlock = BBOffsets[UserMBB->getNumber()] +
Dale Johannesenb71aa2b2007-02-28 23:20:38 +00001109 BBSizes[UserMBB->getNumber()];
Dale Johannesen8593e412007-04-29 19:19:30 +00001110 assert(OffsetOfNextBlock== BBOffsets[UserMBB->getNumber()+1]);
Dale Johannesenb71aa2b2007-02-28 23:20:38 +00001111
Bob Wilson36fa5322009-10-15 05:10:36 +00001112 // If the block does not end in an unconditional branch already, and if the
1113 // end of the block is within range, make new water there. (The addition
1114 // below is for the unconditional branch we will be adding: 4 bytes on ARM +
1115 // Thumb2, 2 on Thumb1. Possible Thumb1 alignment padding is allowed for
Dale Johannesen8593e412007-04-29 19:19:30 +00001116 // inside OffsetIsInRange.
Bob Wilson36fa5322009-10-15 05:10:36 +00001117 if (BBHasFallthrough(UserMBB) &&
Evan Chengd3d9d662009-07-23 18:27:47 +00001118 OffsetIsInRange(UserOffset, OffsetOfNextBlock + (isThumb1 ? 2: 4),
1119 U.MaxDisp, U.NegOk, U.IsSoImm)) {
Chris Lattner893e1c92009-08-23 06:49:22 +00001120 DEBUG(errs() << "Split at end of block\n");
Dale Johannesenb71aa2b2007-02-28 23:20:38 +00001121 if (&UserMBB->back() == UserMI)
1122 assert(BBHasFallthrough(UserMBB) && "Expected a fallthrough BB!");
Chris Lattner7896c9f2009-12-03 00:50:42 +00001123 NewMBB = llvm::next(MachineFunction::iterator(UserMBB));
Dale Johannesenb71aa2b2007-02-28 23:20:38 +00001124 // Add an unconditional branch from UserMBB to fallthrough block.
1125 // Record it for branch lengthening; this new branch will not get out of
1126 // range, but if the preceding conditional branch is out of range, the
1127 // targets will be exchanged, and the altered branch may be out of
1128 // range, so the machinery has to know about it.
David Goodwin5e47a9a2009-06-30 18:04:13 +00001129 int UncondBr = isThumb ? ((isThumb2) ? ARM::t2B : ARM::tB) : ARM::B;
Owen Anderson51f6a7a2011-09-09 21:48:23 +00001130 if (!isThumb)
1131 BuildMI(UserMBB, DebugLoc(), TII->get(UncondBr)).addMBB(NewMBB);
1132 else
1133 BuildMI(UserMBB, DebugLoc(), TII->get(UncondBr)).addMBB(NewMBB)
1134 .addImm(ARMCC::AL).addReg(0);
Dale Johannesenb71aa2b2007-02-28 23:20:38 +00001135 unsigned MaxDisp = getUnconditionalBrDisp(UncondBr);
Bob Wilson84945262009-05-12 17:09:30 +00001136 ImmBranches.push_back(ImmBranch(&UserMBB->back(),
Dale Johannesenb71aa2b2007-02-28 23:20:38 +00001137 MaxDisp, false, UncondBr));
Evan Chengd3d9d662009-07-23 18:27:47 +00001138 int delta = isThumb1 ? 2 : 4;
Dale Johannesenb71aa2b2007-02-28 23:20:38 +00001139 BBSizes[UserMBB->getNumber()] += delta;
1140 AdjustBBOffsetsAfter(UserMBB, delta);
1141 } else {
1142 // What a big block. Find a place within the block to split it.
Evan Chengd3d9d662009-07-23 18:27:47 +00001143 // This is a little tricky on Thumb1 since instructions are 2 bytes
Dale Johannesenb71aa2b2007-02-28 23:20:38 +00001144 // and constant pool entries are 4 bytes: if instruction I references
1145 // island CPE, and instruction I+1 references CPE', it will
1146 // not work well to put CPE as far forward as possible, since then
1147 // CPE' cannot immediately follow it (that location is 2 bytes
1148 // farther away from I+1 than CPE was from I) and we'd need to create
Dale Johannesen8593e412007-04-29 19:19:30 +00001149 // a new island. So, we make a first guess, then walk through the
1150 // instructions between the one currently being looked at and the
1151 // possible insertion point, and make sure any other instructions
1152 // that reference CPEs will be able to use the same island area;
1153 // if not, we back up the insertion point.
1154
Dale Johannesenb71aa2b2007-02-28 23:20:38 +00001155 // The 4 in the following is for the unconditional branch we'll be
Evan Chengd3d9d662009-07-23 18:27:47 +00001156 // inserting (allows for long branch on Thumb1). Alignment of the
Dale Johannesen8593e412007-04-29 19:19:30 +00001157 // island is handled inside OffsetIsInRange.
1158 unsigned BaseInsertOffset = UserOffset + U.MaxDisp -4;
Dale Johannesenb71aa2b2007-02-28 23:20:38 +00001159 // This could point off the end of the block if we've already got
1160 // constant pool entries following this block; only the last one is
1161 // in the water list. Back past any possible branches (allow for a
1162 // conditional and a maximally long unconditional).
1163 if (BaseInsertOffset >= BBOffsets[UserMBB->getNumber()+1])
Bob Wilson84945262009-05-12 17:09:30 +00001164 BaseInsertOffset = BBOffsets[UserMBB->getNumber()+1] -
Evan Chengd3d9d662009-07-23 18:27:47 +00001165 (isThumb1 ? 6 : 8);
Dale Johannesenb71aa2b2007-02-28 23:20:38 +00001166 unsigned EndInsertOffset = BaseInsertOffset +
1167 CPEMI->getOperand(2).getImm();
1168 MachineBasicBlock::iterator MI = UserMI;
1169 ++MI;
1170 unsigned CPUIndex = CPUserIndex+1;
Evan Cheng719510a2010-08-12 20:30:05 +00001171 unsigned NumCPUsers = CPUsers.size();
1172 MachineInstr *LastIT = 0;
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00001173 for (unsigned Offset = UserOffset+TII->GetInstSizeInBytes(UserMI);
Dale Johannesenb71aa2b2007-02-28 23:20:38 +00001174 Offset < BaseInsertOffset;
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00001175 Offset += TII->GetInstSizeInBytes(MI),
Evan Cheng719510a2010-08-12 20:30:05 +00001176 MI = llvm::next(MI)) {
1177 if (CPUIndex < NumCPUsers && CPUsers[CPUIndex].MI == MI) {
Evan Chengd3d9d662009-07-23 18:27:47 +00001178 CPUser &U = CPUsers[CPUIndex];
Bob Wilson84945262009-05-12 17:09:30 +00001179 if (!OffsetIsInRange(Offset, EndInsertOffset,
Evan Chengd3d9d662009-07-23 18:27:47 +00001180 U.MaxDisp, U.NegOk, U.IsSoImm)) {
1181 BaseInsertOffset -= (isThumb1 ? 2 : 4);
1182 EndInsertOffset -= (isThumb1 ? 2 : 4);
Dale Johannesenb71aa2b2007-02-28 23:20:38 +00001183 }
1184 // This is overly conservative, as we don't account for CPEMIs
1185 // being reused within the block, but it doesn't matter much.
1186 EndInsertOffset += CPUsers[CPUIndex].CPEMI->getOperand(2).getImm();
1187 CPUIndex++;
1188 }
Evan Cheng719510a2010-08-12 20:30:05 +00001189
1190 // Remember the last IT instruction.
1191 if (MI->getOpcode() == ARM::t2IT)
1192 LastIT = MI;
Dale Johannesenb71aa2b2007-02-28 23:20:38 +00001193 }
Evan Cheng719510a2010-08-12 20:30:05 +00001194
Chris Lattner893e1c92009-08-23 06:49:22 +00001195 DEBUG(errs() << "Split in middle of big block\n");
Evan Cheng719510a2010-08-12 20:30:05 +00001196 --MI;
1197
1198 // Avoid splitting an IT block.
1199 if (LastIT) {
1200 unsigned PredReg = 0;
1201 ARMCC::CondCodes CC = llvm::getITInstrPredicate(MI, PredReg);
1202 if (CC != ARMCC::AL)
1203 MI = LastIT;
1204 }
1205 NewMBB = SplitBlockBeforeInstr(MI);
Dale Johannesenb71aa2b2007-02-28 23:20:38 +00001206 }
1207}
1208
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001209/// HandleConstantPoolUser - Analyze the specified user, checking to see if it
Bob Wilson39bf0512009-05-12 17:35:29 +00001210/// is out-of-range. If so, pick up the constant pool value and move it some
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001211/// place in-range. Return true if we changed any addresses (thus must run
1212/// another pass of branch lengthening), false otherwise.
Evan Cheng5657c012009-07-29 02:18:14 +00001213bool ARMConstantIslands::HandleConstantPoolUser(MachineFunction &MF,
Bob Wilson84945262009-05-12 17:09:30 +00001214 unsigned CPUserIndex) {
Dale Johannesenf1b214d2007-02-28 18:41:23 +00001215 CPUser &U = CPUsers[CPUserIndex];
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001216 MachineInstr *UserMI = U.MI;
1217 MachineInstr *CPEMI = U.CPEMI;
Chris Lattner8aa797a2007-12-30 23:10:15 +00001218 unsigned CPI = CPEMI->getOperand(1).getIndex();
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001219 unsigned Size = CPEMI->getOperand(2).getImm();
Dale Johannesen8593e412007-04-29 19:19:30 +00001220 // Compute this only once, it's expensive. The 4 or 8 is the value the
Evan Chenga1efbbd2009-08-14 00:32:16 +00001221 // hardware keeps in the PC.
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001222 unsigned UserOffset = GetOffsetOf(UserMI) + (isThumb ? 4 : 8);
Evan Cheng768c9f72007-04-27 08:14:15 +00001223
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001224 // See if the current entry is within range, or there is a clone of it
1225 // in range.
1226 int result = LookForExistingCPEntry(U, UserOffset);
1227 if (result==1) return false;
1228 else if (result==2) return true;
1229
1230 // No existing clone of this CPE is within range.
1231 // We will be generating a new clone. Get a UID for it.
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001232 unsigned ID = AFI->createPICLabelUId();
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001233
Bob Wilsonf98032e2009-10-12 21:23:15 +00001234 // Look for water where we can place this CPE.
Bob Wilsonb9239532009-10-15 20:49:47 +00001235 MachineBasicBlock *NewIsland = MF.CreateMachineBasicBlock();
1236 MachineBasicBlock *NewMBB;
1237 water_iterator IP;
1238 if (LookForWater(U, UserOffset, IP)) {
1239 DEBUG(errs() << "found water in range\n");
1240 MachineBasicBlock *WaterBB = *IP;
1241
1242 // If the original WaterList entry was "new water" on this iteration,
1243 // propagate that to the new island. This is just keeping NewWaterList
1244 // updated to match the WaterList, which will be updated below.
1245 if (NewWaterList.count(WaterBB)) {
1246 NewWaterList.erase(WaterBB);
1247 NewWaterList.insert(NewIsland);
1248 }
1249 // The new CPE goes before the following block (NewMBB).
Chris Lattner7896c9f2009-12-03 00:50:42 +00001250 NewMBB = llvm::next(MachineFunction::iterator(WaterBB));
Bob Wilsonb9239532009-10-15 20:49:47 +00001251
1252 } else {
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001253 // No water found.
Chris Lattner893e1c92009-08-23 06:49:22 +00001254 DEBUG(errs() << "No water found\n");
Bob Wilson757652c2009-10-12 21:39:43 +00001255 CreateNewWater(CPUserIndex, UserOffset, NewMBB);
Bob Wilsonb9239532009-10-15 20:49:47 +00001256
1257 // SplitBlockBeforeInstr adds to WaterList, which is important when it is
1258 // called while handling branches so that the water will be seen on the
1259 // next iteration for constant pools, but in this context, we don't want
1260 // it. Check for this so it will be removed from the WaterList.
1261 // Also remove any entry from NewWaterList.
1262 MachineBasicBlock *WaterBB = prior(MachineFunction::iterator(NewMBB));
1263 IP = std::find(WaterList.begin(), WaterList.end(), WaterBB);
1264 if (IP != WaterList.end())
1265 NewWaterList.erase(WaterBB);
1266
1267 // We are adding new water. Update NewWaterList.
1268 NewWaterList.insert(NewIsland);
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001269 }
1270
Bob Wilsonb9239532009-10-15 20:49:47 +00001271 // Remove the original WaterList entry; we want subsequent insertions in
1272 // this vicinity to go after the one we're about to insert. This
1273 // considerably reduces the number of times we have to move the same CPE
1274 // more than once and is also important to ensure the algorithm terminates.
1275 if (IP != WaterList.end())
1276 WaterList.erase(IP);
1277
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001278 // Okay, we know we can put an island before NewMBB now, do it!
Evan Cheng5657c012009-07-29 02:18:14 +00001279 MF.insert(NewMBB, NewIsland);
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001280
1281 // Update internal data structures to account for the newly inserted MBB.
1282 UpdateForInsertedWaterBlock(NewIsland);
1283
1284 // Decrement the old entry, and remove it if refcount becomes 0.
Evan Chenged884f32007-04-03 23:39:48 +00001285 DecrementOldEntry(CPI, CPEMI);
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001286
1287 // Now that we have an island to add the CPE to, clone the original CPE and
1288 // add it to the island.
Bob Wilson549dda92009-10-15 05:52:29 +00001289 U.HighWaterMark = NewIsland;
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001290 U.CPEMI = BuildMI(NewIsland, DebugLoc(), TII->get(ARM::CONSTPOOL_ENTRY))
Evan Chenga8e29892007-01-19 07:51:42 +00001291 .addImm(ID).addConstantPoolIndex(CPI).addImm(Size);
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001292 CPEntries[CPI].push_back(CPEntry(U.CPEMI, ID, 1));
Dan Gohmanfe601042010-06-22 15:08:57 +00001293 ++NumCPEs;
Evan Chengc99ef082007-02-09 20:54:44 +00001294
Jakob Stoklund Olesen3e572ac2011-12-06 01:43:02 +00001295 // Mark the basic block as 4-byte aligned as required by the const-pool entry.
1296 NewIsland->setAlignment(2);
1297
Dale Johannesen8593e412007-04-29 19:19:30 +00001298 BBOffsets[NewIsland->getNumber()] = BBOffsets[NewMBB->getNumber()];
Evan Chengb43216e2007-02-01 10:16:15 +00001299 // Compensate for .align 2 in thumb mode.
Jim Grosbach4d8e90a2009-11-19 23:10:28 +00001300 if (isThumb && (BBOffsets[NewIsland->getNumber()]%4 != 0 || HasInlineAsm))
Dale Johannesen8593e412007-04-29 19:19:30 +00001301 Size += 2;
Evan Chenga8e29892007-01-19 07:51:42 +00001302 // Increase the size of the island block to account for the new entry.
1303 BBSizes[NewIsland->getNumber()] += Size;
Dale Johannesen99c49a42007-02-25 00:47:03 +00001304 AdjustBBOffsetsAfter(NewIsland, Size);
Bob Wilson84945262009-05-12 17:09:30 +00001305
Evan Chenga8e29892007-01-19 07:51:42 +00001306 // Finally, change the CPI in the instruction operand to be ID.
1307 for (unsigned i = 0, e = UserMI->getNumOperands(); i != e; ++i)
Dan Gohmand735b802008-10-03 15:45:36 +00001308 if (UserMI->getOperand(i).isCPI()) {
Chris Lattner8aa797a2007-12-30 23:10:15 +00001309 UserMI->getOperand(i).setIndex(ID);
Evan Chenga8e29892007-01-19 07:51:42 +00001310 break;
1311 }
Bob Wilson84945262009-05-12 17:09:30 +00001312
Chris Lattner705e07f2009-08-23 03:41:05 +00001313 DEBUG(errs() << " Moved CPE to #" << ID << " CPI=" << CPI
1314 << '\t' << *UserMI);
Bob Wilson84945262009-05-12 17:09:30 +00001315
Evan Chenga8e29892007-01-19 07:51:42 +00001316 return true;
1317}
1318
Evan Chenged884f32007-04-03 23:39:48 +00001319/// RemoveDeadCPEMI - Remove a dead constant pool entry instruction. Update
1320/// sizes and offsets of impacted basic blocks.
1321void ARMConstantIslands::RemoveDeadCPEMI(MachineInstr *CPEMI) {
1322 MachineBasicBlock *CPEBB = CPEMI->getParent();
Dale Johannesen8593e412007-04-29 19:19:30 +00001323 unsigned Size = CPEMI->getOperand(2).getImm();
1324 CPEMI->eraseFromParent();
1325 BBSizes[CPEBB->getNumber()] -= Size;
1326 // All succeeding offsets have the current size value added in, fix this.
Evan Chenged884f32007-04-03 23:39:48 +00001327 if (CPEBB->empty()) {
Evan Chengd3d9d662009-07-23 18:27:47 +00001328 // In thumb1 mode, the size of island may be padded by two to compensate for
Dale Johannesen8593e412007-04-29 19:19:30 +00001329 // the alignment requirement. Then it will now be 2 when the block is
Evan Chenged884f32007-04-03 23:39:48 +00001330 // empty, so fix this.
1331 // All succeeding offsets have the current size value added in, fix this.
1332 if (BBSizes[CPEBB->getNumber()] != 0) {
Dale Johannesen8593e412007-04-29 19:19:30 +00001333 Size += BBSizes[CPEBB->getNumber()];
Evan Chenged884f32007-04-03 23:39:48 +00001334 BBSizes[CPEBB->getNumber()] = 0;
1335 }
Jakob Stoklund Olesen305e5fe2011-12-06 21:55:35 +00001336
1337 // This block no longer needs to be aligned. <rdar://problem/10534709>.
1338 CPEBB->setAlignment(0);
Evan Chenged884f32007-04-03 23:39:48 +00001339 }
Dale Johannesen8593e412007-04-29 19:19:30 +00001340 AdjustBBOffsetsAfter(CPEBB, -Size);
1341 // An island has only one predecessor BB and one successor BB. Check if
1342 // this BB's predecessor jumps directly to this BB's successor. This
1343 // shouldn't happen currently.
1344 assert(!BBIsJumpedOver(CPEBB) && "How did this happen?");
1345 // FIXME: remove the empty blocks after all the work is done?
Evan Chenged884f32007-04-03 23:39:48 +00001346}
1347
1348/// RemoveUnusedCPEntries - Remove constant pool entries whose refcounts
1349/// are zero.
1350bool ARMConstantIslands::RemoveUnusedCPEntries() {
1351 unsigned MadeChange = false;
1352 for (unsigned i = 0, e = CPEntries.size(); i != e; ++i) {
1353 std::vector<CPEntry> &CPEs = CPEntries[i];
1354 for (unsigned j = 0, ee = CPEs.size(); j != ee; ++j) {
1355 if (CPEs[j].RefCount == 0 && CPEs[j].CPEMI) {
1356 RemoveDeadCPEMI(CPEs[j].CPEMI);
1357 CPEs[j].CPEMI = NULL;
1358 MadeChange = true;
1359 }
1360 }
Bob Wilson84945262009-05-12 17:09:30 +00001361 }
Evan Chenged884f32007-04-03 23:39:48 +00001362 return MadeChange;
1363}
1364
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001365/// BBIsInRange - Returns true if the distance between specific MI and
Evan Cheng43aeab62007-01-26 20:38:26 +00001366/// specific BB can fit in MI's displacement field.
Evan Chengc0dbec72007-01-31 19:57:44 +00001367bool ARMConstantIslands::BBIsInRange(MachineInstr *MI,MachineBasicBlock *DestBB,
1368 unsigned MaxDisp) {
Dale Johannesenb71aa2b2007-02-28 23:20:38 +00001369 unsigned PCAdj = isThumb ? 4 : 8;
Evan Chengc0dbec72007-01-31 19:57:44 +00001370 unsigned BrOffset = GetOffsetOf(MI) + PCAdj;
Dale Johannesen99c49a42007-02-25 00:47:03 +00001371 unsigned DestOffset = BBOffsets[DestBB->getNumber()];
Evan Cheng43aeab62007-01-26 20:38:26 +00001372
Chris Lattner705e07f2009-08-23 03:41:05 +00001373 DEBUG(errs() << "Branch of destination BB#" << DestBB->getNumber()
1374 << " from BB#" << MI->getParent()->getNumber()
1375 << " max delta=" << MaxDisp
1376 << " from " << GetOffsetOf(MI) << " to " << DestOffset
1377 << " offset " << int(DestOffset-BrOffset) << "\t" << *MI);
Evan Chengc0dbec72007-01-31 19:57:44 +00001378
Dale Johannesen8593e412007-04-29 19:19:30 +00001379 if (BrOffset <= DestOffset) {
1380 // Branch before the Dest.
1381 if (DestOffset-BrOffset <= MaxDisp)
1382 return true;
1383 } else {
1384 if (BrOffset-DestOffset <= MaxDisp)
1385 return true;
1386 }
1387 return false;
Evan Cheng43aeab62007-01-26 20:38:26 +00001388}
1389
Evan Chengd1b2c1e2007-01-30 01:18:38 +00001390/// FixUpImmediateBr - Fix up an immediate branch whose destination is too far
1391/// away to fit in its displacement field.
Evan Cheng5657c012009-07-29 02:18:14 +00001392bool ARMConstantIslands::FixUpImmediateBr(MachineFunction &MF, ImmBranch &Br) {
Evan Chengaf5cbcb2007-01-25 03:12:46 +00001393 MachineInstr *MI = Br.MI;
Chris Lattner8aa797a2007-12-30 23:10:15 +00001394 MachineBasicBlock *DestBB = MI->getOperand(0).getMBB();
Evan Chengaf5cbcb2007-01-25 03:12:46 +00001395
Evan Chengc0dbec72007-01-31 19:57:44 +00001396 // Check to see if the DestBB is already in-range.
1397 if (BBIsInRange(MI, DestBB, Br.MaxDisp))
Evan Cheng43aeab62007-01-26 20:38:26 +00001398 return false;
Evan Chengaf5cbcb2007-01-25 03:12:46 +00001399
Evan Chengd1b2c1e2007-01-30 01:18:38 +00001400 if (!Br.isCond)
Evan Cheng5657c012009-07-29 02:18:14 +00001401 return FixUpUnconditionalBr(MF, Br);
1402 return FixUpConditionalBr(MF, Br);
Evan Chengd1b2c1e2007-01-30 01:18:38 +00001403}
Evan Chengaf5cbcb2007-01-25 03:12:46 +00001404
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001405/// FixUpUnconditionalBr - Fix up an unconditional branch whose destination is
1406/// too far away to fit in its displacement field. If the LR register has been
Evan Chengd1b2c1e2007-01-30 01:18:38 +00001407/// spilled in the epilogue, then we can use BL to implement a far jump.
Bob Wilson39bf0512009-05-12 17:35:29 +00001408/// Otherwise, add an intermediate branch instruction to a branch.
Evan Chengd1b2c1e2007-01-30 01:18:38 +00001409bool
Evan Cheng5657c012009-07-29 02:18:14 +00001410ARMConstantIslands::FixUpUnconditionalBr(MachineFunction &MF, ImmBranch &Br) {
Evan Chengd1b2c1e2007-01-30 01:18:38 +00001411 MachineInstr *MI = Br.MI;
1412 MachineBasicBlock *MBB = MI->getParent();
Evan Cheng53c67c02009-08-07 05:45:07 +00001413 if (!isThumb1)
1414 llvm_unreachable("FixUpUnconditionalBr is Thumb1 only!");
Evan Chengd1b2c1e2007-01-30 01:18:38 +00001415
1416 // Use BL to implement far jump.
1417 Br.MaxDisp = (1 << 21) * 2;
Chris Lattner5080f4d2008-01-11 18:10:50 +00001418 MI->setDesc(TII->get(ARM::tBfar));
Evan Chengd1b2c1e2007-01-30 01:18:38 +00001419 BBSizes[MBB->getNumber()] += 2;
Dale Johannesen99c49a42007-02-25 00:47:03 +00001420 AdjustBBOffsetsAfter(MBB, 2);
Evan Chengd1b2c1e2007-01-30 01:18:38 +00001421 HasFarJump = true;
Dan Gohmanfe601042010-06-22 15:08:57 +00001422 ++NumUBrFixed;
Evan Chengbd5d3db2007-02-03 02:08:34 +00001423
Chris Lattner705e07f2009-08-23 03:41:05 +00001424 DEBUG(errs() << " Changed B to long jump " << *MI);
Evan Chengbd5d3db2007-02-03 02:08:34 +00001425
Evan Chengd1b2c1e2007-01-30 01:18:38 +00001426 return true;
1427}
1428
Dale Johannesen88e37ae2007-02-23 05:02:36 +00001429/// FixUpConditionalBr - Fix up a conditional branch whose destination is too
Evan Chengd1b2c1e2007-01-30 01:18:38 +00001430/// far away to fit in its displacement field. It is converted to an inverse
1431/// conditional branch + an unconditional branch to the destination.
1432bool
Evan Cheng5657c012009-07-29 02:18:14 +00001433ARMConstantIslands::FixUpConditionalBr(MachineFunction &MF, ImmBranch &Br) {
Evan Chengd1b2c1e2007-01-30 01:18:38 +00001434 MachineInstr *MI = Br.MI;
Chris Lattner8aa797a2007-12-30 23:10:15 +00001435 MachineBasicBlock *DestBB = MI->getOperand(0).getMBB();
Evan Chengd1b2c1e2007-01-30 01:18:38 +00001436
Bob Wilson39bf0512009-05-12 17:35:29 +00001437 // Add an unconditional branch to the destination and invert the branch
Evan Chengd1b2c1e2007-01-30 01:18:38 +00001438 // condition to jump over it:
Evan Chengaf5cbcb2007-01-25 03:12:46 +00001439 // blt L1
1440 // =>
1441 // bge L2
1442 // b L1
1443 // L2:
Chris Lattner9a1ceae2007-12-30 20:49:49 +00001444 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(1).getImm();
Evan Chengaf5cbcb2007-01-25 03:12:46 +00001445 CC = ARMCC::getOppositeCondition(CC);
Evan Cheng0e1d3792007-07-05 07:18:20 +00001446 unsigned CCReg = MI->getOperand(2).getReg();
Evan Chengaf5cbcb2007-01-25 03:12:46 +00001447
1448 // If the branch is at the end of its MBB and that has a fall-through block,
1449 // direct the updated conditional branch to the fall-through block. Otherwise,
1450 // split the MBB before the next instruction.
1451 MachineBasicBlock *MBB = MI->getParent();
Evan Chengbd5d3db2007-02-03 02:08:34 +00001452 MachineInstr *BMI = &MBB->back();
1453 bool NeedSplit = (BMI != MI) || !BBHasFallthrough(MBB);
Evan Cheng43aeab62007-01-26 20:38:26 +00001454
Dan Gohmanfe601042010-06-22 15:08:57 +00001455 ++NumCBrFixed;
Evan Chengbd5d3db2007-02-03 02:08:34 +00001456 if (BMI != MI) {
Chris Lattner7896c9f2009-12-03 00:50:42 +00001457 if (llvm::next(MachineBasicBlock::iterator(MI)) == prior(MBB->end()) &&
Evan Chengbd5d3db2007-02-03 02:08:34 +00001458 BMI->getOpcode() == Br.UncondBr) {
Bob Wilson39bf0512009-05-12 17:35:29 +00001459 // Last MI in the BB is an unconditional branch. Can we simply invert the
Evan Cheng43aeab62007-01-26 20:38:26 +00001460 // condition and swap destinations:
1461 // beq L1
1462 // b L2
1463 // =>
1464 // bne L2
1465 // b L1
Chris Lattner8aa797a2007-12-30 23:10:15 +00001466 MachineBasicBlock *NewDest = BMI->getOperand(0).getMBB();
Evan Chengc0dbec72007-01-31 19:57:44 +00001467 if (BBIsInRange(MI, NewDest, Br.MaxDisp)) {
Chris Lattner705e07f2009-08-23 03:41:05 +00001468 DEBUG(errs() << " Invert Bcc condition and swap its destination with "
1469 << *BMI);
Chris Lattner8aa797a2007-12-30 23:10:15 +00001470 BMI->getOperand(0).setMBB(DestBB);
1471 MI->getOperand(0).setMBB(NewDest);
Evan Cheng43aeab62007-01-26 20:38:26 +00001472 MI->getOperand(1).setImm(CC);
1473 return true;
1474 }
1475 }
1476 }
1477
1478 if (NeedSplit) {
Evan Chengaf5cbcb2007-01-25 03:12:46 +00001479 SplitBlockBeforeInstr(MI);
Bob Wilson39bf0512009-05-12 17:35:29 +00001480 // No need for the branch to the next block. We're adding an unconditional
Evan Chengdd353b82007-01-26 02:02:39 +00001481 // branch to the destination.
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00001482 int delta = TII->GetInstSizeInBytes(&MBB->back());
Dale Johannesen56c42ef2007-04-23 20:09:04 +00001483 BBSizes[MBB->getNumber()] -= delta;
Chris Lattner7896c9f2009-12-03 00:50:42 +00001484 MachineBasicBlock* SplitBB = llvm::next(MachineFunction::iterator(MBB));
Dale Johannesen8593e412007-04-29 19:19:30 +00001485 AdjustBBOffsetsAfter(SplitBB, -delta);
Evan Chengdd353b82007-01-26 02:02:39 +00001486 MBB->back().eraseFromParent();
Dale Johannesen8593e412007-04-29 19:19:30 +00001487 // BBOffsets[SplitBB] is wrong temporarily, fixed below
Evan Chengdd353b82007-01-26 02:02:39 +00001488 }
Chris Lattner7896c9f2009-12-03 00:50:42 +00001489 MachineBasicBlock *NextBB = llvm::next(MachineFunction::iterator(MBB));
Bob Wilson84945262009-05-12 17:09:30 +00001490
Chris Lattner893e1c92009-08-23 06:49:22 +00001491 DEBUG(errs() << " Insert B to BB#" << DestBB->getNumber()
1492 << " also invert condition and change dest. to BB#"
1493 << NextBB->getNumber() << "\n");
Evan Chengaf5cbcb2007-01-25 03:12:46 +00001494
Dale Johannesen56c42ef2007-04-23 20:09:04 +00001495 // Insert a new conditional branch and a new unconditional branch.
Evan Chengaf5cbcb2007-01-25 03:12:46 +00001496 // Also update the ImmBranch as well as adding a new entry for the new branch.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001497 BuildMI(MBB, DebugLoc(), TII->get(MI->getOpcode()))
Dale Johannesenb6728402009-02-13 02:25:56 +00001498 .addMBB(NextBB).addImm(CC).addReg(CCReg);
Evan Chengaf5cbcb2007-01-25 03:12:46 +00001499 Br.MI = &MBB->back();
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00001500 BBSizes[MBB->getNumber()] += TII->GetInstSizeInBytes(&MBB->back());
Owen Andersoncd4338f2011-09-09 23:05:14 +00001501 if (isThumb)
1502 BuildMI(MBB, DebugLoc(), TII->get(Br.UncondBr)).addMBB(DestBB)
1503 .addImm(ARMCC::AL).addReg(0);
1504 else
1505 BuildMI(MBB, DebugLoc(), TII->get(Br.UncondBr)).addMBB(DestBB);
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00001506 BBSizes[MBB->getNumber()] += TII->GetInstSizeInBytes(&MBB->back());
Evan Chenga9b8b8d2007-01-31 18:29:27 +00001507 unsigned MaxDisp = getUnconditionalBrDisp(Br.UncondBr);
Evan Chenga0bf7942007-01-25 23:31:04 +00001508 ImmBranches.push_back(ImmBranch(&MBB->back(), MaxDisp, false, Br.UncondBr));
Dale Johannesen56c42ef2007-04-23 20:09:04 +00001509
1510 // Remove the old conditional branch. It may or may not still be in MBB.
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00001511 BBSizes[MI->getParent()->getNumber()] -= TII->GetInstSizeInBytes(MI);
Evan Chengaf5cbcb2007-01-25 03:12:46 +00001512 MI->eraseFromParent();
1513
Dale Johannesen56c42ef2007-04-23 20:09:04 +00001514 // The net size change is an addition of one unconditional branch.
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00001515 int delta = TII->GetInstSizeInBytes(&MBB->back());
Dale Johannesen99c49a42007-02-25 00:47:03 +00001516 AdjustBBOffsetsAfter(MBB, delta);
Evan Chengaf5cbcb2007-01-25 03:12:46 +00001517 return true;
1518}
Evan Chengd1b2c1e2007-01-30 01:18:38 +00001519
Evan Chengd1b2c1e2007-01-30 01:18:38 +00001520/// UndoLRSpillRestore - Remove Thumb push / pop instructions that only spills
Evan Cheng4b322e52009-08-11 21:11:32 +00001521/// LR / restores LR to pc. FIXME: This is done here because it's only possible
1522/// to do this if tBfar is not used.
Evan Chengd1b2c1e2007-01-30 01:18:38 +00001523bool ARMConstantIslands::UndoLRSpillRestore() {
1524 bool MadeChange = false;
1525 for (unsigned i = 0, e = PushPopMIs.size(); i != e; ++i) {
1526 MachineInstr *MI = PushPopMIs[i];
Bob Wilson815baeb2010-03-13 01:08:20 +00001527 // First two operands are predicates.
Evan Cheng44bec522007-05-15 01:29:07 +00001528 if (MI->getOpcode() == ARM::tPOP_RET &&
Bob Wilson815baeb2010-03-13 01:08:20 +00001529 MI->getOperand(2).getReg() == ARM::PC &&
1530 MI->getNumExplicitOperands() == 3) {
Jim Grosbach25e6d482011-07-08 21:50:04 +00001531 // Create the new insn and copy the predicate from the old.
1532 BuildMI(MI->getParent(), MI->getDebugLoc(), TII->get(ARM::tBX_RET))
1533 .addOperand(MI->getOperand(0))
1534 .addOperand(MI->getOperand(1));
Evan Cheng44bec522007-05-15 01:29:07 +00001535 MI->eraseFromParent();
1536 MadeChange = true;
Evan Chengd1b2c1e2007-01-30 01:18:38 +00001537 }
1538 }
1539 return MadeChange;
1540}
Evan Cheng5657c012009-07-29 02:18:14 +00001541
Evan Chenga1efbbd2009-08-14 00:32:16 +00001542bool ARMConstantIslands::OptimizeThumb2Instructions(MachineFunction &MF) {
1543 bool MadeChange = false;
1544
1545 // Shrink ADR and LDR from constantpool.
1546 for (unsigned i = 0, e = CPUsers.size(); i != e; ++i) {
1547 CPUser &U = CPUsers[i];
1548 unsigned Opcode = U.MI->getOpcode();
1549 unsigned NewOpc = 0;
1550 unsigned Scale = 1;
1551 unsigned Bits = 0;
1552 switch (Opcode) {
1553 default: break;
Owen Anderson6b8719f2010-12-13 22:51:08 +00001554 case ARM::t2LEApcrel:
Evan Chenga1efbbd2009-08-14 00:32:16 +00001555 if (isARMLowRegister(U.MI->getOperand(0).getReg())) {
1556 NewOpc = ARM::tLEApcrel;
1557 Bits = 8;
1558 Scale = 4;
1559 }
1560 break;
1561 case ARM::t2LDRpci:
1562 if (isARMLowRegister(U.MI->getOperand(0).getReg())) {
1563 NewOpc = ARM::tLDRpci;
1564 Bits = 8;
1565 Scale = 4;
1566 }
1567 break;
1568 }
1569
1570 if (!NewOpc)
1571 continue;
1572
1573 unsigned UserOffset = GetOffsetOf(U.MI) + 4;
1574 unsigned MaxOffs = ((1 << Bits) - 1) * Scale;
1575 // FIXME: Check if offset is multiple of scale if scale is not 4.
1576 if (CPEIsInRange(U.MI, UserOffset, U.CPEMI, MaxOffs, false, true)) {
1577 U.MI->setDesc(TII->get(NewOpc));
1578 MachineBasicBlock *MBB = U.MI->getParent();
1579 BBSizes[MBB->getNumber()] -= 2;
1580 AdjustBBOffsetsAfter(MBB, -2);
1581 ++NumT2CPShrunk;
1582 MadeChange = true;
1583 }
1584 }
1585
Evan Chenga1efbbd2009-08-14 00:32:16 +00001586 MadeChange |= OptimizeThumb2Branches(MF);
Jim Grosbach01dec0e2009-11-12 03:28:35 +00001587 MadeChange |= OptimizeThumb2JumpTables(MF);
Evan Chenga1efbbd2009-08-14 00:32:16 +00001588 return MadeChange;
1589}
1590
1591bool ARMConstantIslands::OptimizeThumb2Branches(MachineFunction &MF) {
Evan Cheng31b99dd2009-08-14 18:31:44 +00001592 bool MadeChange = false;
1593
1594 for (unsigned i = 0, e = ImmBranches.size(); i != e; ++i) {
1595 ImmBranch &Br = ImmBranches[i];
1596 unsigned Opcode = Br.MI->getOpcode();
1597 unsigned NewOpc = 0;
1598 unsigned Scale = 1;
1599 unsigned Bits = 0;
1600 switch (Opcode) {
1601 default: break;
1602 case ARM::t2B:
1603 NewOpc = ARM::tB;
1604 Bits = 11;
1605 Scale = 2;
1606 break;
Evan Chengde17fb62009-10-31 23:46:45 +00001607 case ARM::t2Bcc: {
Evan Cheng31b99dd2009-08-14 18:31:44 +00001608 NewOpc = ARM::tBcc;
1609 Bits = 8;
Evan Chengde17fb62009-10-31 23:46:45 +00001610 Scale = 2;
Evan Cheng31b99dd2009-08-14 18:31:44 +00001611 break;
1612 }
Evan Chengde17fb62009-10-31 23:46:45 +00001613 }
1614 if (NewOpc) {
1615 unsigned MaxOffs = ((1 << (Bits-1))-1) * Scale;
1616 MachineBasicBlock *DestBB = Br.MI->getOperand(0).getMBB();
1617 if (BBIsInRange(Br.MI, DestBB, MaxOffs)) {
1618 Br.MI->setDesc(TII->get(NewOpc));
1619 MachineBasicBlock *MBB = Br.MI->getParent();
1620 BBSizes[MBB->getNumber()] -= 2;
1621 AdjustBBOffsetsAfter(MBB, -2);
1622 ++NumT2BrShrunk;
1623 MadeChange = true;
1624 }
1625 }
1626
1627 Opcode = Br.MI->getOpcode();
1628 if (Opcode != ARM::tBcc)
Evan Cheng31b99dd2009-08-14 18:31:44 +00001629 continue;
1630
Evan Chengde17fb62009-10-31 23:46:45 +00001631 NewOpc = 0;
1632 unsigned PredReg = 0;
1633 ARMCC::CondCodes Pred = llvm::getInstrPredicate(Br.MI, PredReg);
1634 if (Pred == ARMCC::EQ)
1635 NewOpc = ARM::tCBZ;
1636 else if (Pred == ARMCC::NE)
1637 NewOpc = ARM::tCBNZ;
1638 if (!NewOpc)
1639 continue;
Evan Cheng31b99dd2009-08-14 18:31:44 +00001640 MachineBasicBlock *DestBB = Br.MI->getOperand(0).getMBB();
Evan Chengde17fb62009-10-31 23:46:45 +00001641 // Check if the distance is within 126. Subtract starting offset by 2
1642 // because the cmp will be eliminated.
1643 unsigned BrOffset = GetOffsetOf(Br.MI) + 4 - 2;
1644 unsigned DestOffset = BBOffsets[DestBB->getNumber()];
1645 if (BrOffset < DestOffset && (DestOffset - BrOffset) <= 126) {
Evan Cheng0539c152011-04-01 22:09:28 +00001646 MachineBasicBlock::iterator CmpMI = Br.MI;
1647 if (CmpMI != Br.MI->getParent()->begin()) {
1648 --CmpMI;
1649 if (CmpMI->getOpcode() == ARM::tCMPi8) {
1650 unsigned Reg = CmpMI->getOperand(0).getReg();
1651 Pred = llvm::getInstrPredicate(CmpMI, PredReg);
1652 if (Pred == ARMCC::AL &&
1653 CmpMI->getOperand(1).getImm() == 0 &&
1654 isARMLowRegister(Reg)) {
1655 MachineBasicBlock *MBB = Br.MI->getParent();
1656 MachineInstr *NewBR =
1657 BuildMI(*MBB, CmpMI, Br.MI->getDebugLoc(), TII->get(NewOpc))
1658 .addReg(Reg).addMBB(DestBB,Br.MI->getOperand(0).getTargetFlags());
1659 CmpMI->eraseFromParent();
1660 Br.MI->eraseFromParent();
1661 Br.MI = NewBR;
1662 BBSizes[MBB->getNumber()] -= 2;
1663 AdjustBBOffsetsAfter(MBB, -2);
1664 ++NumCBZ;
1665 MadeChange = true;
1666 }
Evan Chengde17fb62009-10-31 23:46:45 +00001667 }
1668 }
Evan Cheng31b99dd2009-08-14 18:31:44 +00001669 }
1670 }
1671
1672 return MadeChange;
Evan Chenga1efbbd2009-08-14 00:32:16 +00001673}
1674
Evan Chenga1efbbd2009-08-14 00:32:16 +00001675/// OptimizeThumb2JumpTables - Use tbb / tbh instructions to generate smaller
1676/// jumptables when it's possible.
Evan Cheng5657c012009-07-29 02:18:14 +00001677bool ARMConstantIslands::OptimizeThumb2JumpTables(MachineFunction &MF) {
1678 bool MadeChange = false;
1679
1680 // FIXME: After the tables are shrunk, can we get rid some of the
1681 // constantpool tables?
Jim Grosbach1fc7d712009-11-11 02:47:19 +00001682 MachineJumpTableInfo *MJTI = MF.getJumpTableInfo();
Chris Lattnerb1e80392010-01-25 23:22:00 +00001683 if (MJTI == 0) return false;
Jim Grosbach26b8ef52010-07-07 21:06:51 +00001684
Evan Cheng5657c012009-07-29 02:18:14 +00001685 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
1686 for (unsigned i = 0, e = T2JumpTables.size(); i != e; ++i) {
1687 MachineInstr *MI = T2JumpTables[i];
Evan Chenge837dea2011-06-28 19:10:37 +00001688 const MCInstrDesc &MCID = MI->getDesc();
1689 unsigned NumOps = MCID.getNumOperands();
1690 unsigned JTOpIdx = NumOps - (MCID.isPredicable() ? 3 : 2);
Evan Cheng5657c012009-07-29 02:18:14 +00001691 MachineOperand JTOP = MI->getOperand(JTOpIdx);
1692 unsigned JTI = JTOP.getIndex();
1693 assert(JTI < JT.size());
1694
Jim Grosbach1fc7d712009-11-11 02:47:19 +00001695 bool ByteOk = true;
1696 bool HalfWordOk = true;
Jim Grosbach80697d12009-11-12 17:25:07 +00001697 unsigned JTOffset = GetOffsetOf(MI) + 4;
1698 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Evan Cheng5657c012009-07-29 02:18:14 +00001699 for (unsigned j = 0, ee = JTBBs.size(); j != ee; ++j) {
1700 MachineBasicBlock *MBB = JTBBs[j];
1701 unsigned DstOffset = BBOffsets[MBB->getNumber()];
Evan Cheng8770f742009-07-29 23:20:20 +00001702 // Negative offset is not ok. FIXME: We should change BB layout to make
1703 // sure all the branches are forward.
Evan Chengd26b14c2009-07-31 18:28:05 +00001704 if (ByteOk && (DstOffset - JTOffset) > ((1<<8)-1)*2)
Evan Cheng5657c012009-07-29 02:18:14 +00001705 ByteOk = false;
Evan Cheng25f7cfc2009-08-01 06:13:52 +00001706 unsigned TBHLimit = ((1<<16)-1)*2;
Evan Cheng25f7cfc2009-08-01 06:13:52 +00001707 if (HalfWordOk && (DstOffset - JTOffset) > TBHLimit)
Evan Cheng5657c012009-07-29 02:18:14 +00001708 HalfWordOk = false;
1709 if (!ByteOk && !HalfWordOk)
1710 break;
1711 }
1712
1713 if (ByteOk || HalfWordOk) {
1714 MachineBasicBlock *MBB = MI->getParent();
1715 unsigned BaseReg = MI->getOperand(0).getReg();
1716 bool BaseRegKill = MI->getOperand(0).isKill();
1717 if (!BaseRegKill)
1718 continue;
1719 unsigned IdxReg = MI->getOperand(1).getReg();
1720 bool IdxRegKill = MI->getOperand(1).isKill();
Jim Grosbachc7937ae2010-07-07 22:51:22 +00001721
1722 // Scan backwards to find the instruction that defines the base
1723 // register. Due to post-RA scheduling, we can't count on it
1724 // immediately preceding the branch instruction.
Evan Cheng5657c012009-07-29 02:18:14 +00001725 MachineBasicBlock::iterator PrevI = MI;
Jim Grosbachc7937ae2010-07-07 22:51:22 +00001726 MachineBasicBlock::iterator B = MBB->begin();
1727 while (PrevI != B && !PrevI->definesRegister(BaseReg))
1728 --PrevI;
1729
1730 // If for some reason we didn't find it, we can't do anything, so
1731 // just skip this one.
1732 if (!PrevI->definesRegister(BaseReg))
Evan Cheng5657c012009-07-29 02:18:14 +00001733 continue;
1734
Jim Grosbachc7937ae2010-07-07 22:51:22 +00001735 MachineInstr *AddrMI = PrevI;
Evan Cheng5657c012009-07-29 02:18:14 +00001736 bool OptOk = true;
Jim Grosbach26b8ef52010-07-07 21:06:51 +00001737 // Examine the instruction that calculates the jumptable entry address.
Jim Grosbachc7937ae2010-07-07 22:51:22 +00001738 // Make sure it only defines the base register and kills any uses
1739 // other than the index register.
Evan Cheng5657c012009-07-29 02:18:14 +00001740 for (unsigned k = 0, eee = AddrMI->getNumOperands(); k != eee; ++k) {
1741 const MachineOperand &MO = AddrMI->getOperand(k);
1742 if (!MO.isReg() || !MO.getReg())
1743 continue;
1744 if (MO.isDef() && MO.getReg() != BaseReg) {
1745 OptOk = false;
1746 break;
1747 }
1748 if (MO.isUse() && !MO.isKill() && MO.getReg() != IdxReg) {
1749 OptOk = false;
1750 break;
1751 }
1752 }
1753 if (!OptOk)
1754 continue;
1755
Owen Anderson6b8719f2010-12-13 22:51:08 +00001756 // Now scan back again to find the tLEApcrel or t2LEApcrelJT instruction
Jim Grosbachc7937ae2010-07-07 22:51:22 +00001757 // that gave us the initial base register definition.
1758 for (--PrevI; PrevI != B && !PrevI->definesRegister(BaseReg); --PrevI)
1759 ;
1760
Owen Anderson6b8719f2010-12-13 22:51:08 +00001761 // The instruction should be a tLEApcrel or t2LEApcrelJT; we want
Evan Chenga1efbbd2009-08-14 00:32:16 +00001762 // to delete it as well.
Jim Grosbachc7937ae2010-07-07 22:51:22 +00001763 MachineInstr *LeaMI = PrevI;
Evan Chenga1efbbd2009-08-14 00:32:16 +00001764 if ((LeaMI->getOpcode() != ARM::tLEApcrelJT &&
Owen Anderson6b8719f2010-12-13 22:51:08 +00001765 LeaMI->getOpcode() != ARM::t2LEApcrelJT) ||
Evan Cheng5657c012009-07-29 02:18:14 +00001766 LeaMI->getOperand(0).getReg() != BaseReg)
Evan Cheng25f7cfc2009-08-01 06:13:52 +00001767 OptOk = false;
Evan Cheng5657c012009-07-29 02:18:14 +00001768
Evan Cheng25f7cfc2009-08-01 06:13:52 +00001769 if (!OptOk)
1770 continue;
1771
Jim Grosbachd092a872010-11-29 21:28:32 +00001772 unsigned Opc = ByteOk ? ARM::t2TBB_JT : ARM::t2TBH_JT;
Evan Cheng25f7cfc2009-08-01 06:13:52 +00001773 MachineInstr *NewJTMI = BuildMI(MBB, MI->getDebugLoc(), TII->get(Opc))
1774 .addReg(IdxReg, getKillRegState(IdxRegKill))
1775 .addJumpTableIndex(JTI, JTOP.getTargetFlags())
1776 .addImm(MI->getOperand(JTOpIdx+1).getImm());
1777 // FIXME: Insert an "ALIGN" instruction to ensure the next instruction
1778 // is 2-byte aligned. For now, asm printer will fix it up.
1779 unsigned NewSize = TII->GetInstSizeInBytes(NewJTMI);
1780 unsigned OrigSize = TII->GetInstSizeInBytes(AddrMI);
1781 OrigSize += TII->GetInstSizeInBytes(LeaMI);
1782 OrigSize += TII->GetInstSizeInBytes(MI);
1783
1784 AddrMI->eraseFromParent();
1785 LeaMI->eraseFromParent();
1786 MI->eraseFromParent();
1787
1788 int delta = OrigSize - NewSize;
1789 BBSizes[MBB->getNumber()] -= delta;
1790 AdjustBBOffsetsAfter(MBB, -delta);
1791
1792 ++NumTBs;
1793 MadeChange = true;
Evan Cheng5657c012009-07-29 02:18:14 +00001794 }
1795 }
1796
1797 return MadeChange;
1798}
Jim Grosbach1fc7d712009-11-11 02:47:19 +00001799
Jim Grosbach9249efe2009-11-16 18:55:47 +00001800/// ReorderThumb2JumpTables - Adjust the function's block layout to ensure that
1801/// jump tables always branch forwards, since that's what tbb and tbh need.
Jim Grosbach80697d12009-11-12 17:25:07 +00001802bool ARMConstantIslands::ReorderThumb2JumpTables(MachineFunction &MF) {
1803 bool MadeChange = false;
1804
1805 MachineJumpTableInfo *MJTI = MF.getJumpTableInfo();
Chris Lattnerb1e80392010-01-25 23:22:00 +00001806 if (MJTI == 0) return false;
Jim Grosbach26b8ef52010-07-07 21:06:51 +00001807
Jim Grosbach80697d12009-11-12 17:25:07 +00001808 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
1809 for (unsigned i = 0, e = T2JumpTables.size(); i != e; ++i) {
1810 MachineInstr *MI = T2JumpTables[i];
Evan Chenge837dea2011-06-28 19:10:37 +00001811 const MCInstrDesc &MCID = MI->getDesc();
1812 unsigned NumOps = MCID.getNumOperands();
1813 unsigned JTOpIdx = NumOps - (MCID.isPredicable() ? 3 : 2);
Jim Grosbach80697d12009-11-12 17:25:07 +00001814 MachineOperand JTOP = MI->getOperand(JTOpIdx);
1815 unsigned JTI = JTOP.getIndex();
1816 assert(JTI < JT.size());
1817
1818 // We prefer if target blocks for the jump table come after the jump
1819 // instruction so we can use TB[BH]. Loop through the target blocks
1820 // and try to adjust them such that that's true.
Jim Grosbach08cbda52009-11-16 18:58:52 +00001821 int JTNumber = MI->getParent()->getNumber();
Jim Grosbach80697d12009-11-12 17:25:07 +00001822 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
1823 for (unsigned j = 0, ee = JTBBs.size(); j != ee; ++j) {
1824 MachineBasicBlock *MBB = JTBBs[j];
Jim Grosbach08cbda52009-11-16 18:58:52 +00001825 int DTNumber = MBB->getNumber();
Jim Grosbach80697d12009-11-12 17:25:07 +00001826
Jim Grosbach08cbda52009-11-16 18:58:52 +00001827 if (DTNumber < JTNumber) {
Jim Grosbach80697d12009-11-12 17:25:07 +00001828 // The destination precedes the switch. Try to move the block forward
1829 // so we have a positive offset.
1830 MachineBasicBlock *NewBB =
1831 AdjustJTTargetBlockForward(MBB, MI->getParent());
1832 if (NewBB)
Jim Grosbach00a6a1f2009-11-14 20:10:18 +00001833 MJTI->ReplaceMBBInJumpTable(JTI, JTBBs[j], NewBB);
Jim Grosbach80697d12009-11-12 17:25:07 +00001834 MadeChange = true;
1835 }
1836 }
1837 }
1838
1839 return MadeChange;
1840}
1841
Jim Grosbach1fc7d712009-11-11 02:47:19 +00001842MachineBasicBlock *ARMConstantIslands::
1843AdjustJTTargetBlockForward(MachineBasicBlock *BB, MachineBasicBlock *JTBB)
1844{
1845 MachineFunction &MF = *BB->getParent();
1846
Jim Grosbach03e2d442010-07-07 22:53:35 +00001847 // If the destination block is terminated by an unconditional branch,
Jim Grosbach80697d12009-11-12 17:25:07 +00001848 // try to move it; otherwise, create a new block following the jump
Jim Grosbach08cbda52009-11-16 18:58:52 +00001849 // table that branches back to the actual target. This is a very simple
1850 // heuristic. FIXME: We can definitely improve it.
Jim Grosbach80697d12009-11-12 17:25:07 +00001851 MachineBasicBlock *TBB = 0, *FBB = 0;
1852 SmallVector<MachineOperand, 4> Cond;
Jim Grosbacha0a95a32009-11-17 01:21:04 +00001853 SmallVector<MachineOperand, 4> CondPrior;
1854 MachineFunction::iterator BBi = BB;
1855 MachineFunction::iterator OldPrior = prior(BBi);
Jim Grosbach00a6a1f2009-11-14 20:10:18 +00001856
Jim Grosbachca215e72009-11-16 17:10:56 +00001857 // If the block terminator isn't analyzable, don't try to move the block
Jim Grosbacha0a95a32009-11-17 01:21:04 +00001858 bool B = TII->AnalyzeBranch(*BB, TBB, FBB, Cond);
Jim Grosbachca215e72009-11-16 17:10:56 +00001859
Jim Grosbacha0a95a32009-11-17 01:21:04 +00001860 // If the block ends in an unconditional branch, move it. The prior block
1861 // has to have an analyzable terminator for us to move this one. Be paranoid
Jim Grosbach08cbda52009-11-16 18:58:52 +00001862 // and make sure we're not trying to move the entry block of the function.
Jim Grosbacha0a95a32009-11-17 01:21:04 +00001863 if (!B && Cond.empty() && BB != MF.begin() &&
1864 !TII->AnalyzeBranch(*OldPrior, TBB, FBB, CondPrior)) {
Jim Grosbach80697d12009-11-12 17:25:07 +00001865 BB->moveAfter(JTBB);
1866 OldPrior->updateTerminator();
Jim Grosbach00a6a1f2009-11-14 20:10:18 +00001867 BB->updateTerminator();
Jim Grosbach08cbda52009-11-16 18:58:52 +00001868 // Update numbering to account for the block being moved.
Jim Grosbacha0a95a32009-11-17 01:21:04 +00001869 MF.RenumberBlocks();
Jim Grosbach80697d12009-11-12 17:25:07 +00001870 ++NumJTMoved;
1871 return NULL;
1872 }
Jim Grosbach1fc7d712009-11-11 02:47:19 +00001873
1874 // Create a new MBB for the code after the jump BB.
1875 MachineBasicBlock *NewBB =
1876 MF.CreateMachineBasicBlock(JTBB->getBasicBlock());
1877 MachineFunction::iterator MBBI = JTBB; ++MBBI;
1878 MF.insert(MBBI, NewBB);
1879
1880 // Add an unconditional branch from NewBB to BB.
1881 // There doesn't seem to be meaningful DebugInfo available; this doesn't
1882 // correspond directly to anything in the source.
1883 assert (isThumb2 && "Adjusting for TB[BH] but not in Thumb2?");
Owen Anderson51f6a7a2011-09-09 21:48:23 +00001884 BuildMI(NewBB, DebugLoc(), TII->get(ARM::t2B)).addMBB(BB)
1885 .addImm(ARMCC::AL).addReg(0);
Jim Grosbach1fc7d712009-11-11 02:47:19 +00001886
Jim Grosbach00a6a1f2009-11-14 20:10:18 +00001887 // Update internal data structures to account for the newly inserted MBB.
1888 MF.RenumberBlocks(NewBB);
1889
Jim Grosbach1fc7d712009-11-11 02:47:19 +00001890 // Update the CFG.
1891 NewBB->addSuccessor(BB);
1892 JTBB->removeSuccessor(BB);
1893 JTBB->addSuccessor(NewBB);
1894
Jim Grosbach80697d12009-11-12 17:25:07 +00001895 ++NumJTInserted;
Jim Grosbach1fc7d712009-11-11 02:47:19 +00001896 return NewBB;
1897}