blob: 6619bcfd194f1780159e45728c76d58f7422686c [file] [log] [blame]
Anshuman Dasguptadc81e5d2011-12-01 21:10:21 +00001//=- llvm/CodeGen/DFAPacketizer.cpp - DFA Packetizer for VLIW -*- C++ -*-=====//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9// This class implements a deterministic finite automaton (DFA) based
10// packetizing mechanism for VLIW architectures. It provides APIs to
11// determine whether there exists a legal mapping of instructions to
12// functional unit assignments in a packet. The DFA is auto-generated from
13// the target's Schedule.td file.
14//
15// A DFA consists of 3 major elements: states, inputs, and transitions. For
16// the packetizing mechanism, the input is the set of instruction classes for
17// a target. The state models all possible combinations of functional unit
18// consumption for a given set of instructions in a packet. A transition
19// models the addition of an instruction to a packet. In the DFA constructed
20// by this class, if an instruction can be added to a packet, then a valid
21// transition exists from the corresponding state. Invalid transitions
22// indicate that the instruction cannot be added to the current packet.
23//
24//===----------------------------------------------------------------------===//
25
26#include "llvm/CodeGen/DFAPacketizer.h"
27#include "llvm/CodeGen/MachineInstr.h"
Andrew Trickebafa0c2012-02-15 18:55:14 +000028#include "llvm/CodeGen/MachineInstrBundle.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000029#include "llvm/CodeGen/ScheduleDAGInstrs.h"
Anshuman Dasguptadc81e5d2011-12-01 21:10:21 +000030#include "llvm/MC/MCInstrItineraries.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000031#include "llvm/Target/TargetInstrInfo.h"
Anshuman Dasguptadc81e5d2011-12-01 21:10:21 +000032using namespace llvm;
33
34DFAPacketizer::DFAPacketizer(const InstrItineraryData *I, const int (*SIT)[2],
Sebastian Pop464f3a32011-12-06 17:34:16 +000035 const unsigned *SET):
Anshuman Dasguptadc81e5d2011-12-01 21:10:21 +000036 InstrItins(I), CurrentState(0), DFAStateInputTable(SIT),
37 DFAStateEntryTable(SET) {}
38
39
40//
Sebastian Popf6f77e92011-12-06 17:34:11 +000041// ReadTable - Read the DFA transition table and update CachedTable.
Anshuman Dasguptadc81e5d2011-12-01 21:10:21 +000042//
43// Format of the transition tables:
44// DFAStateInputTable[][2] = pairs of <Input, Transition> for all valid
45// transitions
46// DFAStateEntryTable[i] = Index of the first entry in DFAStateInputTable
47// for the ith state
48//
49void DFAPacketizer::ReadTable(unsigned int state) {
50 unsigned ThisState = DFAStateEntryTable[state];
51 unsigned NextStateInTable = DFAStateEntryTable[state+1];
52 // Early exit in case CachedTable has already contains this
Sebastian Popf6f77e92011-12-06 17:34:11 +000053 // state's transitions.
Anshuman Dasguptadc81e5d2011-12-01 21:10:21 +000054 if (CachedTable.count(UnsignPair(state,
55 DFAStateInputTable[ThisState][0])))
56 return;
57
58 for (unsigned i = ThisState; i < NextStateInTable; i++)
59 CachedTable[UnsignPair(state, DFAStateInputTable[i][0])] =
60 DFAStateInputTable[i][1];
61}
62
63
64// canReserveResources - Check if the resources occupied by a MCInstrDesc
Sebastian Popf6f77e92011-12-06 17:34:11 +000065// are available in the current state.
Sebastian Pop464f3a32011-12-06 17:34:16 +000066bool DFAPacketizer::canReserveResources(const llvm::MCInstrDesc *MID) {
Anshuman Dasguptadc81e5d2011-12-01 21:10:21 +000067 unsigned InsnClass = MID->getSchedClass();
Sebastian Pop464f3a32011-12-06 17:34:16 +000068 const llvm::InstrStage *IS = InstrItins->beginStage(InsnClass);
Hal Finkelb460a332012-06-22 20:27:13 +000069 unsigned FuncUnits = IS->getUnits();
Anshuman Dasguptadc81e5d2011-12-01 21:10:21 +000070 UnsignPair StateTrans = UnsignPair(CurrentState, FuncUnits);
71 ReadTable(CurrentState);
72 return (CachedTable.count(StateTrans) != 0);
73}
74
75
76// reserveResources - Reserve the resources occupied by a MCInstrDesc and
Sebastian Popf6f77e92011-12-06 17:34:11 +000077// change the current state to reflect that change.
Sebastian Pop464f3a32011-12-06 17:34:16 +000078void DFAPacketizer::reserveResources(const llvm::MCInstrDesc *MID) {
Anshuman Dasguptadc81e5d2011-12-01 21:10:21 +000079 unsigned InsnClass = MID->getSchedClass();
Sebastian Pop464f3a32011-12-06 17:34:16 +000080 const llvm::InstrStage *IS = InstrItins->beginStage(InsnClass);
Hal Finkelb460a332012-06-22 20:27:13 +000081 unsigned FuncUnits = IS->getUnits();
Anshuman Dasguptadc81e5d2011-12-01 21:10:21 +000082 UnsignPair StateTrans = UnsignPair(CurrentState, FuncUnits);
83 ReadTable(CurrentState);
84 assert(CachedTable.count(StateTrans) != 0);
85 CurrentState = CachedTable[StateTrans];
86}
87
88
89// canReserveResources - Check if the resources occupied by a machine
Sebastian Popf6f77e92011-12-06 17:34:11 +000090// instruction are available in the current state.
Sebastian Pop464f3a32011-12-06 17:34:16 +000091bool DFAPacketizer::canReserveResources(llvm::MachineInstr *MI) {
92 const llvm::MCInstrDesc &MID = MI->getDesc();
Anshuman Dasguptadc81e5d2011-12-01 21:10:21 +000093 return canReserveResources(&MID);
94}
95
96// reserveResources - Reserve the resources occupied by a machine
Sebastian Popf6f77e92011-12-06 17:34:11 +000097// instruction and change the current state to reflect that change.
Sebastian Pop464f3a32011-12-06 17:34:16 +000098void DFAPacketizer::reserveResources(llvm::MachineInstr *MI) {
99 const llvm::MCInstrDesc &MID = MI->getDesc();
Anshuman Dasguptadc81e5d2011-12-01 21:10:21 +0000100 reserveResources(&MID);
101}
Andrew Trickebafa0c2012-02-15 18:55:14 +0000102
Sirish Pande90233702012-05-01 21:28:30 +0000103namespace llvm {
Andrew Trickebafa0c2012-02-15 18:55:14 +0000104// DefaultVLIWScheduler - This class extends ScheduleDAGInstrs and overrides
105// Schedule method to build the dependence graph.
106class DefaultVLIWScheduler : public ScheduleDAGInstrs {
107public:
108 DefaultVLIWScheduler(MachineFunction &MF, MachineLoopInfo &MLI,
Sirish Pande90233702012-05-01 21:28:30 +0000109 MachineDominatorTree &MDT, bool IsPostRA);
Andrew Trickebafa0c2012-02-15 18:55:14 +0000110 // Schedule - Actual scheduling work.
Andrew Trick953be892012-03-07 23:00:49 +0000111 void schedule();
Andrew Trickebafa0c2012-02-15 18:55:14 +0000112};
Sirish Pande90233702012-05-01 21:28:30 +0000113}
Andrew Tricke7461862012-02-15 23:34:15 +0000114
Andrew Trickebafa0c2012-02-15 18:55:14 +0000115DefaultVLIWScheduler::DefaultVLIWScheduler(
116 MachineFunction &MF, MachineLoopInfo &MLI, MachineDominatorTree &MDT,
117 bool IsPostRA) :
118 ScheduleDAGInstrs(MF, MLI, MDT, IsPostRA) {
Sirish Pande90233702012-05-01 21:28:30 +0000119 CanHandleTerminators = true;
Andrew Trickebafa0c2012-02-15 18:55:14 +0000120}
121
Andrew Trick953be892012-03-07 23:00:49 +0000122void DefaultVLIWScheduler::schedule() {
Andrew Trickebafa0c2012-02-15 18:55:14 +0000123 // Build the scheduling graph.
Andrew Trick953be892012-03-07 23:00:49 +0000124 buildSchedGraph(0);
Andrew Trickebafa0c2012-02-15 18:55:14 +0000125}
126
127// VLIWPacketizerList Ctor
128VLIWPacketizerList::VLIWPacketizerList(
129 MachineFunction &MF, MachineLoopInfo &MLI, MachineDominatorTree &MDT,
130 bool IsPostRA) : TM(MF.getTarget()), MF(MF) {
131 TII = TM.getInstrInfo();
132 ResourceTracker = TII->CreateTargetScheduleState(&TM, 0);
Sirish Pande90233702012-05-01 21:28:30 +0000133 VLIWScheduler = new DefaultVLIWScheduler(MF, MLI, MDT, IsPostRA);
Andrew Trickebafa0c2012-02-15 18:55:14 +0000134}
135
136// VLIWPacketizerList Dtor
137VLIWPacketizerList::~VLIWPacketizerList() {
Sirish Pande90233702012-05-01 21:28:30 +0000138 if (VLIWScheduler)
139 delete VLIWScheduler;
Andrew Trickebafa0c2012-02-15 18:55:14 +0000140
Sirish Pande90233702012-05-01 21:28:30 +0000141 if (ResourceTracker)
142 delete ResourceTracker;
Andrew Trickebafa0c2012-02-15 18:55:14 +0000143}
144
145// endPacket - End the current packet, bundle packet instructions and reset
146// DFA state.
147void VLIWPacketizerList::endPacket(MachineBasicBlock *MBB,
Sirish Pande90233702012-05-01 21:28:30 +0000148 MachineInstr *MI) {
Andrew Trickebafa0c2012-02-15 18:55:14 +0000149 if (CurrentPacketMIs.size() > 1) {
150 MachineInstr *MIFirst = CurrentPacketMIs.front();
Sirish Pande90233702012-05-01 21:28:30 +0000151 finalizeBundle(*MBB, MIFirst, MI);
Andrew Trickebafa0c2012-02-15 18:55:14 +0000152 }
153 CurrentPacketMIs.clear();
154 ResourceTracker->clearResources();
155}
156
157// PacketizeMIs - Bundle machine instructions into packets.
158void VLIWPacketizerList::PacketizeMIs(MachineBasicBlock *MBB,
159 MachineBasicBlock::iterator BeginItr,
160 MachineBasicBlock::iterator EndItr) {
Sirish Pande90233702012-05-01 21:28:30 +0000161 assert(VLIWScheduler && "VLIW Scheduler is not initialized!");
162 VLIWScheduler->startBlock(MBB);
Andrew Trickd2763f62013-08-23 17:48:33 +0000163 VLIWScheduler->enterRegion(MBB, BeginItr, EndItr,
164 std::distance(BeginItr, EndItr));
Sirish Pande90233702012-05-01 21:28:30 +0000165 VLIWScheduler->schedule();
Andrew Trick7afcda02012-03-07 23:01:09 +0000166
Sirish Pande90233702012-05-01 21:28:30 +0000167 // Generate MI -> SU map.
168 MIToSUnit.clear();
169 for (unsigned i = 0, e = VLIWScheduler->SUnits.size(); i != e; ++i) {
170 SUnit *SU = &VLIWScheduler->SUnits[i];
171 MIToSUnit[SU->getInstr()] = SU;
172 }
Andrew Trickebafa0c2012-02-15 18:55:14 +0000173
174 // The main packetizer loop.
175 for (; BeginItr != EndItr; ++BeginItr) {
176 MachineInstr *MI = BeginItr;
177
Sirish Pande90233702012-05-01 21:28:30 +0000178 this->initPacketizerState();
Andrew Trickebafa0c2012-02-15 18:55:14 +0000179
180 // End the current packet if needed.
Sirish Pande90233702012-05-01 21:28:30 +0000181 if (this->isSoloInstruction(MI)) {
Andrew Trickebafa0c2012-02-15 18:55:14 +0000182 endPacket(MBB, MI);
183 continue;
184 }
185
Sirish Pande90233702012-05-01 21:28:30 +0000186 // Ignore pseudo instructions.
187 if (this->ignorePseudoInstruction(MI, MBB))
188 continue;
189
190 SUnit *SUI = MIToSUnit[MI];
Andrew Trickebafa0c2012-02-15 18:55:14 +0000191 assert(SUI && "Missing SUnit Info!");
192
193 // Ask DFA if machine resource is available for MI.
194 bool ResourceAvail = ResourceTracker->canReserveResources(MI);
195 if (ResourceAvail) {
196 // Dependency check for MI with instructions in CurrentPacketMIs.
197 for (std::vector<MachineInstr*>::iterator VI = CurrentPacketMIs.begin(),
198 VE = CurrentPacketMIs.end(); VI != VE; ++VI) {
199 MachineInstr *MJ = *VI;
Sirish Pande90233702012-05-01 21:28:30 +0000200 SUnit *SUJ = MIToSUnit[MJ];
Andrew Trickebafa0c2012-02-15 18:55:14 +0000201 assert(SUJ && "Missing SUnit Info!");
202
203 // Is it legal to packetize SUI and SUJ together.
Sirish Pande90233702012-05-01 21:28:30 +0000204 if (!this->isLegalToPacketizeTogether(SUI, SUJ)) {
Andrew Trickebafa0c2012-02-15 18:55:14 +0000205 // Allow packetization if dependency can be pruned.
Sirish Pande90233702012-05-01 21:28:30 +0000206 if (!this->isLegalToPruneDependencies(SUI, SUJ)) {
Andrew Trickebafa0c2012-02-15 18:55:14 +0000207 // End the packet if dependency cannot be pruned.
208 endPacket(MBB, MI);
209 break;
210 } // !isLegalToPruneDependencies.
211 } // !isLegalToPacketizeTogether.
212 } // For all instructions in CurrentPacketMIs.
213 } else {
214 // End the packet if resource is not available.
215 endPacket(MBB, MI);
216 }
217
218 // Add MI to the current packet.
Sirish Pande90233702012-05-01 21:28:30 +0000219 BeginItr = this->addToPacket(MI);
Andrew Trickebafa0c2012-02-15 18:55:14 +0000220 } // For all instructions in BB.
221
222 // End any packet left behind.
223 endPacket(MBB, EndItr);
Sirish Pande90233702012-05-01 21:28:30 +0000224 VLIWScheduler->exitRegion();
225 VLIWScheduler->finishBlock();
Andrew Trickebafa0c2012-02-15 18:55:14 +0000226}