blob: f7ef2d640b44f21cee46c976c5856cf468dcb269 [file] [log] [blame]
Chris Lattner310968c2005-01-07 07:44:53 +00001//===-- TargetLowering.cpp - Implement the TargetLowering class -----------===//
Misha Brukmanf976c852005-04-21 22:55:34 +00002//
Chris Lattner310968c2005-01-07 07:44:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanf976c852005-04-21 22:55:34 +00007//
Chris Lattner310968c2005-01-07 07:44:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the TargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "llvm/Target/TargetLowering.h"
Chris Lattneraf76e592009-08-22 20:48:53 +000015#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerbeeb93e2010-01-26 05:58:28 +000016#include "llvm/MC/MCExpr.h"
Owen Anderson07000c62006-05-12 06:33:49 +000017#include "llvm/Target/TargetData.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000018#include "llvm/Target/TargetLoweringObjectFile.h"
Chris Lattner310968c2005-01-07 07:44:53 +000019#include "llvm/Target/TargetMachine.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000020#include "llvm/Target/TargetRegisterInfo.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000021#include "llvm/Target/TargetSubtarget.h"
Dan Gohman707e0182008-04-12 04:36:06 +000022#include "llvm/GlobalVariable.h"
Chris Lattnerdc879292006-03-31 00:28:56 +000023#include "llvm/DerivedTypes.h"
Evan Chengad4196b2008-05-12 19:56:52 +000024#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner071c62f2010-01-25 23:26:13 +000025#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000026#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner310968c2005-01-07 07:44:53 +000027#include "llvm/CodeGen/SelectionDAG.h"
Owen Anderson718cb662007-09-07 04:06:50 +000028#include "llvm/ADT/STLExtras.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000029#include "llvm/Support/ErrorHandling.h"
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +000030#include "llvm/Support/MathExtras.h"
Chris Lattner310968c2005-01-07 07:44:53 +000031using namespace llvm;
32
Rafael Espindola9a580232009-02-27 13:37:18 +000033namespace llvm {
34TLSModel::Model getTLSModel(const GlobalValue *GV, Reloc::Model reloc) {
35 bool isLocal = GV->hasLocalLinkage();
36 bool isDeclaration = GV->isDeclaration();
37 // FIXME: what should we do for protected and internal visibility?
38 // For variables, is internal different from hidden?
39 bool isHidden = GV->hasHiddenVisibility();
40
41 if (reloc == Reloc::PIC_) {
42 if (isLocal || isHidden)
43 return TLSModel::LocalDynamic;
44 else
45 return TLSModel::GeneralDynamic;
46 } else {
47 if (!isDeclaration || isHidden)
48 return TLSModel::LocalExec;
49 else
50 return TLSModel::InitialExec;
51 }
52}
53}
54
Evan Cheng56966222007-01-12 02:11:51 +000055/// InitLibcallNames - Set default libcall names.
56///
Evan Cheng79cca502007-01-12 22:51:10 +000057static void InitLibcallNames(const char **Names) {
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000058 Names[RTLIB::SHL_I16] = "__ashlhi3";
Evan Cheng56966222007-01-12 02:11:51 +000059 Names[RTLIB::SHL_I32] = "__ashlsi3";
60 Names[RTLIB::SHL_I64] = "__ashldi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000061 Names[RTLIB::SHL_I128] = "__ashlti3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000062 Names[RTLIB::SRL_I16] = "__lshrhi3";
Evan Cheng56966222007-01-12 02:11:51 +000063 Names[RTLIB::SRL_I32] = "__lshrsi3";
64 Names[RTLIB::SRL_I64] = "__lshrdi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000065 Names[RTLIB::SRL_I128] = "__lshrti3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000066 Names[RTLIB::SRA_I16] = "__ashrhi3";
Evan Cheng56966222007-01-12 02:11:51 +000067 Names[RTLIB::SRA_I32] = "__ashrsi3";
68 Names[RTLIB::SRA_I64] = "__ashrdi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000069 Names[RTLIB::SRA_I128] = "__ashrti3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000070 Names[RTLIB::MUL_I8] = "__mulqi3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000071 Names[RTLIB::MUL_I16] = "__mulhi3";
Evan Cheng56966222007-01-12 02:11:51 +000072 Names[RTLIB::MUL_I32] = "__mulsi3";
73 Names[RTLIB::MUL_I64] = "__muldi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000074 Names[RTLIB::MUL_I128] = "__multi3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000075 Names[RTLIB::SDIV_I8] = "__divqi3";
Anton Korobeynikov813090c2009-05-03 13:18:16 +000076 Names[RTLIB::SDIV_I16] = "__divhi3";
Evan Cheng56966222007-01-12 02:11:51 +000077 Names[RTLIB::SDIV_I32] = "__divsi3";
78 Names[RTLIB::SDIV_I64] = "__divdi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000079 Names[RTLIB::SDIV_I128] = "__divti3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000080 Names[RTLIB::UDIV_I8] = "__udivqi3";
Anton Korobeynikovfb3f84f2009-05-08 18:50:54 +000081 Names[RTLIB::UDIV_I16] = "__udivhi3";
Evan Cheng56966222007-01-12 02:11:51 +000082 Names[RTLIB::UDIV_I32] = "__udivsi3";
83 Names[RTLIB::UDIV_I64] = "__udivdi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000084 Names[RTLIB::UDIV_I128] = "__udivti3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000085 Names[RTLIB::SREM_I8] = "__modqi3";
Anton Korobeynikov813090c2009-05-03 13:18:16 +000086 Names[RTLIB::SREM_I16] = "__modhi3";
Evan Cheng56966222007-01-12 02:11:51 +000087 Names[RTLIB::SREM_I32] = "__modsi3";
88 Names[RTLIB::SREM_I64] = "__moddi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000089 Names[RTLIB::SREM_I128] = "__modti3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000090 Names[RTLIB::UREM_I8] = "__umodqi3";
Anton Korobeynikov9fe9c8e2009-05-03 13:19:57 +000091 Names[RTLIB::UREM_I16] = "__umodhi3";
Evan Cheng56966222007-01-12 02:11:51 +000092 Names[RTLIB::UREM_I32] = "__umodsi3";
93 Names[RTLIB::UREM_I64] = "__umoddi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000094 Names[RTLIB::UREM_I128] = "__umodti3";
Evan Cheng56966222007-01-12 02:11:51 +000095 Names[RTLIB::NEG_I32] = "__negsi2";
96 Names[RTLIB::NEG_I64] = "__negdi2";
97 Names[RTLIB::ADD_F32] = "__addsf3";
98 Names[RTLIB::ADD_F64] = "__adddf3";
Duncan Sands007f9842008-01-10 10:28:30 +000099 Names[RTLIB::ADD_F80] = "__addxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000100 Names[RTLIB::ADD_PPCF128] = "__gcc_qadd";
Evan Cheng56966222007-01-12 02:11:51 +0000101 Names[RTLIB::SUB_F32] = "__subsf3";
102 Names[RTLIB::SUB_F64] = "__subdf3";
Duncan Sands007f9842008-01-10 10:28:30 +0000103 Names[RTLIB::SUB_F80] = "__subxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000104 Names[RTLIB::SUB_PPCF128] = "__gcc_qsub";
Evan Cheng56966222007-01-12 02:11:51 +0000105 Names[RTLIB::MUL_F32] = "__mulsf3";
106 Names[RTLIB::MUL_F64] = "__muldf3";
Duncan Sands007f9842008-01-10 10:28:30 +0000107 Names[RTLIB::MUL_F80] = "__mulxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000108 Names[RTLIB::MUL_PPCF128] = "__gcc_qmul";
Evan Cheng56966222007-01-12 02:11:51 +0000109 Names[RTLIB::DIV_F32] = "__divsf3";
110 Names[RTLIB::DIV_F64] = "__divdf3";
Duncan Sands007f9842008-01-10 10:28:30 +0000111 Names[RTLIB::DIV_F80] = "__divxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000112 Names[RTLIB::DIV_PPCF128] = "__gcc_qdiv";
Evan Cheng56966222007-01-12 02:11:51 +0000113 Names[RTLIB::REM_F32] = "fmodf";
114 Names[RTLIB::REM_F64] = "fmod";
Duncan Sands007f9842008-01-10 10:28:30 +0000115 Names[RTLIB::REM_F80] = "fmodl";
Dale Johannesen161e8972007-10-05 20:04:43 +0000116 Names[RTLIB::REM_PPCF128] = "fmodl";
Evan Cheng56966222007-01-12 02:11:51 +0000117 Names[RTLIB::POWI_F32] = "__powisf2";
118 Names[RTLIB::POWI_F64] = "__powidf2";
Dale Johannesen161e8972007-10-05 20:04:43 +0000119 Names[RTLIB::POWI_F80] = "__powixf2";
120 Names[RTLIB::POWI_PPCF128] = "__powitf2";
Evan Cheng56966222007-01-12 02:11:51 +0000121 Names[RTLIB::SQRT_F32] = "sqrtf";
122 Names[RTLIB::SQRT_F64] = "sqrt";
Dale Johannesen161e8972007-10-05 20:04:43 +0000123 Names[RTLIB::SQRT_F80] = "sqrtl";
124 Names[RTLIB::SQRT_PPCF128] = "sqrtl";
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000125 Names[RTLIB::LOG_F32] = "logf";
126 Names[RTLIB::LOG_F64] = "log";
127 Names[RTLIB::LOG_F80] = "logl";
128 Names[RTLIB::LOG_PPCF128] = "logl";
129 Names[RTLIB::LOG2_F32] = "log2f";
130 Names[RTLIB::LOG2_F64] = "log2";
131 Names[RTLIB::LOG2_F80] = "log2l";
132 Names[RTLIB::LOG2_PPCF128] = "log2l";
133 Names[RTLIB::LOG10_F32] = "log10f";
134 Names[RTLIB::LOG10_F64] = "log10";
135 Names[RTLIB::LOG10_F80] = "log10l";
136 Names[RTLIB::LOG10_PPCF128] = "log10l";
137 Names[RTLIB::EXP_F32] = "expf";
138 Names[RTLIB::EXP_F64] = "exp";
139 Names[RTLIB::EXP_F80] = "expl";
140 Names[RTLIB::EXP_PPCF128] = "expl";
141 Names[RTLIB::EXP2_F32] = "exp2f";
142 Names[RTLIB::EXP2_F64] = "exp2";
143 Names[RTLIB::EXP2_F80] = "exp2l";
144 Names[RTLIB::EXP2_PPCF128] = "exp2l";
Evan Cheng56966222007-01-12 02:11:51 +0000145 Names[RTLIB::SIN_F32] = "sinf";
146 Names[RTLIB::SIN_F64] = "sin";
Duncan Sands007f9842008-01-10 10:28:30 +0000147 Names[RTLIB::SIN_F80] = "sinl";
148 Names[RTLIB::SIN_PPCF128] = "sinl";
Evan Cheng56966222007-01-12 02:11:51 +0000149 Names[RTLIB::COS_F32] = "cosf";
150 Names[RTLIB::COS_F64] = "cos";
Duncan Sands007f9842008-01-10 10:28:30 +0000151 Names[RTLIB::COS_F80] = "cosl";
152 Names[RTLIB::COS_PPCF128] = "cosl";
Dan Gohmane54be102007-10-11 23:09:10 +0000153 Names[RTLIB::POW_F32] = "powf";
154 Names[RTLIB::POW_F64] = "pow";
155 Names[RTLIB::POW_F80] = "powl";
156 Names[RTLIB::POW_PPCF128] = "powl";
Dan Gohman2bb1e3e2008-08-21 18:38:14 +0000157 Names[RTLIB::CEIL_F32] = "ceilf";
158 Names[RTLIB::CEIL_F64] = "ceil";
159 Names[RTLIB::CEIL_F80] = "ceill";
160 Names[RTLIB::CEIL_PPCF128] = "ceill";
161 Names[RTLIB::TRUNC_F32] = "truncf";
162 Names[RTLIB::TRUNC_F64] = "trunc";
163 Names[RTLIB::TRUNC_F80] = "truncl";
164 Names[RTLIB::TRUNC_PPCF128] = "truncl";
165 Names[RTLIB::RINT_F32] = "rintf";
166 Names[RTLIB::RINT_F64] = "rint";
167 Names[RTLIB::RINT_F80] = "rintl";
168 Names[RTLIB::RINT_PPCF128] = "rintl";
169 Names[RTLIB::NEARBYINT_F32] = "nearbyintf";
170 Names[RTLIB::NEARBYINT_F64] = "nearbyint";
171 Names[RTLIB::NEARBYINT_F80] = "nearbyintl";
172 Names[RTLIB::NEARBYINT_PPCF128] = "nearbyintl";
173 Names[RTLIB::FLOOR_F32] = "floorf";
174 Names[RTLIB::FLOOR_F64] = "floor";
175 Names[RTLIB::FLOOR_F80] = "floorl";
176 Names[RTLIB::FLOOR_PPCF128] = "floorl";
Duncan Sandsd2c817e2010-03-14 21:08:40 +0000177 Names[RTLIB::COPYSIGN_F32] = "copysignf";
178 Names[RTLIB::COPYSIGN_F64] = "copysign";
179 Names[RTLIB::COPYSIGN_F80] = "copysignl";
180 Names[RTLIB::COPYSIGN_PPCF128] = "copysignl";
Evan Cheng56966222007-01-12 02:11:51 +0000181 Names[RTLIB::FPEXT_F32_F64] = "__extendsfdf2";
Anton Korobeynikov927411b2010-03-14 18:42:24 +0000182 Names[RTLIB::FPEXT_F16_F32] = "__gnu_h2f_ieee";
183 Names[RTLIB::FPROUND_F32_F16] = "__gnu_f2h_ieee";
Evan Cheng56966222007-01-12 02:11:51 +0000184 Names[RTLIB::FPROUND_F64_F32] = "__truncdfsf2";
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000185 Names[RTLIB::FPROUND_F80_F32] = "__truncxfsf2";
186 Names[RTLIB::FPROUND_PPCF128_F32] = "__trunctfsf2";
187 Names[RTLIB::FPROUND_F80_F64] = "__truncxfdf2";
188 Names[RTLIB::FPROUND_PPCF128_F64] = "__trunctfdf2";
Sanjiv Gupta7d8d36a2009-06-16 10:22:58 +0000189 Names[RTLIB::FPTOSINT_F32_I8] = "__fixsfi8";
190 Names[RTLIB::FPTOSINT_F32_I16] = "__fixsfi16";
Evan Cheng56966222007-01-12 02:11:51 +0000191 Names[RTLIB::FPTOSINT_F32_I32] = "__fixsfsi";
192 Names[RTLIB::FPTOSINT_F32_I64] = "__fixsfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000193 Names[RTLIB::FPTOSINT_F32_I128] = "__fixsfti";
Evan Cheng56966222007-01-12 02:11:51 +0000194 Names[RTLIB::FPTOSINT_F64_I32] = "__fixdfsi";
195 Names[RTLIB::FPTOSINT_F64_I64] = "__fixdfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000196 Names[RTLIB::FPTOSINT_F64_I128] = "__fixdfti";
Duncan Sandsbe1ad4d2008-07-10 15:33:02 +0000197 Names[RTLIB::FPTOSINT_F80_I32] = "__fixxfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000198 Names[RTLIB::FPTOSINT_F80_I64] = "__fixxfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000199 Names[RTLIB::FPTOSINT_F80_I128] = "__fixxfti";
Duncan Sands041cde22008-06-25 20:24:48 +0000200 Names[RTLIB::FPTOSINT_PPCF128_I32] = "__fixtfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000201 Names[RTLIB::FPTOSINT_PPCF128_I64] = "__fixtfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000202 Names[RTLIB::FPTOSINT_PPCF128_I128] = "__fixtfti";
Sanjiv Gupta7d8d36a2009-06-16 10:22:58 +0000203 Names[RTLIB::FPTOUINT_F32_I8] = "__fixunssfi8";
204 Names[RTLIB::FPTOUINT_F32_I16] = "__fixunssfi16";
Evan Cheng56966222007-01-12 02:11:51 +0000205 Names[RTLIB::FPTOUINT_F32_I32] = "__fixunssfsi";
206 Names[RTLIB::FPTOUINT_F32_I64] = "__fixunssfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000207 Names[RTLIB::FPTOUINT_F32_I128] = "__fixunssfti";
Evan Cheng56966222007-01-12 02:11:51 +0000208 Names[RTLIB::FPTOUINT_F64_I32] = "__fixunsdfsi";
209 Names[RTLIB::FPTOUINT_F64_I64] = "__fixunsdfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000210 Names[RTLIB::FPTOUINT_F64_I128] = "__fixunsdfti";
Dale Johannesen161e8972007-10-05 20:04:43 +0000211 Names[RTLIB::FPTOUINT_F80_I32] = "__fixunsxfsi";
212 Names[RTLIB::FPTOUINT_F80_I64] = "__fixunsxfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000213 Names[RTLIB::FPTOUINT_F80_I128] = "__fixunsxfti";
Duncan Sands041cde22008-06-25 20:24:48 +0000214 Names[RTLIB::FPTOUINT_PPCF128_I32] = "__fixunstfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000215 Names[RTLIB::FPTOUINT_PPCF128_I64] = "__fixunstfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000216 Names[RTLIB::FPTOUINT_PPCF128_I128] = "__fixunstfti";
Evan Cheng56966222007-01-12 02:11:51 +0000217 Names[RTLIB::SINTTOFP_I32_F32] = "__floatsisf";
218 Names[RTLIB::SINTTOFP_I32_F64] = "__floatsidf";
Duncan Sands9bed0f52008-07-11 16:57:02 +0000219 Names[RTLIB::SINTTOFP_I32_F80] = "__floatsixf";
220 Names[RTLIB::SINTTOFP_I32_PPCF128] = "__floatsitf";
Evan Cheng56966222007-01-12 02:11:51 +0000221 Names[RTLIB::SINTTOFP_I64_F32] = "__floatdisf";
222 Names[RTLIB::SINTTOFP_I64_F64] = "__floatdidf";
Dale Johannesen161e8972007-10-05 20:04:43 +0000223 Names[RTLIB::SINTTOFP_I64_F80] = "__floatdixf";
224 Names[RTLIB::SINTTOFP_I64_PPCF128] = "__floatditf";
Dan Gohmand91446d2008-03-05 01:08:17 +0000225 Names[RTLIB::SINTTOFP_I128_F32] = "__floattisf";
226 Names[RTLIB::SINTTOFP_I128_F64] = "__floattidf";
227 Names[RTLIB::SINTTOFP_I128_F80] = "__floattixf";
228 Names[RTLIB::SINTTOFP_I128_PPCF128] = "__floattitf";
Evan Cheng56966222007-01-12 02:11:51 +0000229 Names[RTLIB::UINTTOFP_I32_F32] = "__floatunsisf";
230 Names[RTLIB::UINTTOFP_I32_F64] = "__floatunsidf";
Duncan Sandsac6cece2008-07-11 17:00:14 +0000231 Names[RTLIB::UINTTOFP_I32_F80] = "__floatunsixf";
232 Names[RTLIB::UINTTOFP_I32_PPCF128] = "__floatunsitf";
Evan Cheng56966222007-01-12 02:11:51 +0000233 Names[RTLIB::UINTTOFP_I64_F32] = "__floatundisf";
234 Names[RTLIB::UINTTOFP_I64_F64] = "__floatundidf";
Duncan Sandsac6cece2008-07-11 17:00:14 +0000235 Names[RTLIB::UINTTOFP_I64_F80] = "__floatundixf";
236 Names[RTLIB::UINTTOFP_I64_PPCF128] = "__floatunditf";
237 Names[RTLIB::UINTTOFP_I128_F32] = "__floatuntisf";
238 Names[RTLIB::UINTTOFP_I128_F64] = "__floatuntidf";
239 Names[RTLIB::UINTTOFP_I128_F80] = "__floatuntixf";
240 Names[RTLIB::UINTTOFP_I128_PPCF128] = "__floatuntitf";
Evan Cheng56966222007-01-12 02:11:51 +0000241 Names[RTLIB::OEQ_F32] = "__eqsf2";
242 Names[RTLIB::OEQ_F64] = "__eqdf2";
243 Names[RTLIB::UNE_F32] = "__nesf2";
244 Names[RTLIB::UNE_F64] = "__nedf2";
245 Names[RTLIB::OGE_F32] = "__gesf2";
246 Names[RTLIB::OGE_F64] = "__gedf2";
247 Names[RTLIB::OLT_F32] = "__ltsf2";
248 Names[RTLIB::OLT_F64] = "__ltdf2";
249 Names[RTLIB::OLE_F32] = "__lesf2";
250 Names[RTLIB::OLE_F64] = "__ledf2";
251 Names[RTLIB::OGT_F32] = "__gtsf2";
252 Names[RTLIB::OGT_F64] = "__gtdf2";
253 Names[RTLIB::UO_F32] = "__unordsf2";
254 Names[RTLIB::UO_F64] = "__unorddf2";
Evan Chengd385fd62007-01-31 09:29:11 +0000255 Names[RTLIB::O_F32] = "__unordsf2";
256 Names[RTLIB::O_F64] = "__unorddf2";
Sanjiv Guptaa114baa2009-07-30 09:12:56 +0000257 Names[RTLIB::MEMCPY] = "memcpy";
258 Names[RTLIB::MEMMOVE] = "memmove";
259 Names[RTLIB::MEMSET] = "memset";
Duncan Sandsb0f1e172009-05-22 20:36:31 +0000260 Names[RTLIB::UNWIND_RESUME] = "_Unwind_Resume";
Evan Chengd385fd62007-01-31 09:29:11 +0000261}
262
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000263/// InitLibcallCallingConvs - Set default libcall CallingConvs.
264///
265static void InitLibcallCallingConvs(CallingConv::ID *CCs) {
266 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i) {
267 CCs[i] = CallingConv::C;
268 }
269}
270
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000271/// getFPEXT - Return the FPEXT_*_* value for the given types, or
272/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000273RTLIB::Libcall RTLIB::getFPEXT(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000274 if (OpVT == MVT::f32) {
275 if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000276 return FPEXT_F32_F64;
277 }
Anton Korobeynikov927411b2010-03-14 18:42:24 +0000278
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000279 return UNKNOWN_LIBCALL;
280}
281
282/// getFPROUND - Return the FPROUND_*_* value for the given types, or
283/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000284RTLIB::Libcall RTLIB::getFPROUND(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000285 if (RetVT == MVT::f32) {
286 if (OpVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000287 return FPROUND_F64_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 if (OpVT == MVT::f80)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000289 return FPROUND_F80_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000290 if (OpVT == MVT::ppcf128)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000291 return FPROUND_PPCF128_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000292 } else if (RetVT == MVT::f64) {
293 if (OpVT == MVT::f80)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000294 return FPROUND_F80_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 if (OpVT == MVT::ppcf128)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000296 return FPROUND_PPCF128_F64;
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000297 }
Anton Korobeynikov927411b2010-03-14 18:42:24 +0000298
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000299 return UNKNOWN_LIBCALL;
300}
301
302/// getFPTOSINT - Return the FPTOSINT_*_* value for the given types, or
303/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000304RTLIB::Libcall RTLIB::getFPTOSINT(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000305 if (OpVT == MVT::f32) {
306 if (RetVT == MVT::i8)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000307 return FPTOSINT_F32_I8;
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 if (RetVT == MVT::i16)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000309 return FPTOSINT_F32_I16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000310 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000311 return FPTOSINT_F32_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000313 return FPTOSINT_F32_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000315 return FPTOSINT_F32_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000316 } else if (OpVT == MVT::f64) {
317 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000318 return FPTOSINT_F64_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000319 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000320 return FPTOSINT_F64_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000321 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000322 return FPTOSINT_F64_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 } else if (OpVT == MVT::f80) {
324 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000325 return FPTOSINT_F80_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000327 return FPTOSINT_F80_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000328 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000329 return FPTOSINT_F80_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 } else if (OpVT == MVT::ppcf128) {
331 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000332 return FPTOSINT_PPCF128_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000333 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000334 return FPTOSINT_PPCF128_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000336 return FPTOSINT_PPCF128_I128;
337 }
338 return UNKNOWN_LIBCALL;
339}
340
341/// getFPTOUINT - Return the FPTOUINT_*_* value for the given types, or
342/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000343RTLIB::Libcall RTLIB::getFPTOUINT(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 if (OpVT == MVT::f32) {
345 if (RetVT == MVT::i8)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000346 return FPTOUINT_F32_I8;
Owen Anderson825b72b2009-08-11 20:47:22 +0000347 if (RetVT == MVT::i16)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000348 return FPTOUINT_F32_I16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000349 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000350 return FPTOUINT_F32_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000351 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000352 return FPTOUINT_F32_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000353 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000354 return FPTOUINT_F32_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000355 } else if (OpVT == MVT::f64) {
356 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000357 return FPTOUINT_F64_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000358 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000359 return FPTOUINT_F64_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000360 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000361 return FPTOUINT_F64_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000362 } else if (OpVT == MVT::f80) {
363 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000364 return FPTOUINT_F80_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000365 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000366 return FPTOUINT_F80_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000368 return FPTOUINT_F80_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 } else if (OpVT == MVT::ppcf128) {
370 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000371 return FPTOUINT_PPCF128_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000372 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000373 return FPTOUINT_PPCF128_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000374 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000375 return FPTOUINT_PPCF128_I128;
376 }
377 return UNKNOWN_LIBCALL;
378}
379
380/// getSINTTOFP - Return the SINTTOFP_*_* value for the given types, or
381/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000382RTLIB::Libcall RTLIB::getSINTTOFP(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000383 if (OpVT == MVT::i32) {
384 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000385 return SINTTOFP_I32_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000386 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000387 return SINTTOFP_I32_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000389 return SINTTOFP_I32_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000390 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000391 return SINTTOFP_I32_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000392 } else if (OpVT == MVT::i64) {
393 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000394 return SINTTOFP_I64_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000395 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000396 return SINTTOFP_I64_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000397 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000398 return SINTTOFP_I64_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000400 return SINTTOFP_I64_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000401 } else if (OpVT == MVT::i128) {
402 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000403 return SINTTOFP_I128_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000404 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000405 return SINTTOFP_I128_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000406 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000407 return SINTTOFP_I128_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000409 return SINTTOFP_I128_PPCF128;
410 }
411 return UNKNOWN_LIBCALL;
412}
413
414/// getUINTTOFP - Return the UINTTOFP_*_* value for the given types, or
415/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000416RTLIB::Libcall RTLIB::getUINTTOFP(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000417 if (OpVT == MVT::i32) {
418 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000419 return UINTTOFP_I32_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000420 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000421 return UINTTOFP_I32_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000422 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000423 return UINTTOFP_I32_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000424 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000425 return UINTTOFP_I32_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000426 } else if (OpVT == MVT::i64) {
427 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000428 return UINTTOFP_I64_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000429 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000430 return UINTTOFP_I64_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000431 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000432 return UINTTOFP_I64_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000434 return UINTTOFP_I64_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000435 } else if (OpVT == MVT::i128) {
436 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000437 return UINTTOFP_I128_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000438 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000439 return UINTTOFP_I128_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000440 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000441 return UINTTOFP_I128_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000442 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000443 return UINTTOFP_I128_PPCF128;
444 }
445 return UNKNOWN_LIBCALL;
446}
447
Evan Chengd385fd62007-01-31 09:29:11 +0000448/// InitCmpLibcallCCs - Set default comparison libcall CC.
449///
450static void InitCmpLibcallCCs(ISD::CondCode *CCs) {
451 memset(CCs, ISD::SETCC_INVALID, sizeof(ISD::CondCode)*RTLIB::UNKNOWN_LIBCALL);
452 CCs[RTLIB::OEQ_F32] = ISD::SETEQ;
453 CCs[RTLIB::OEQ_F64] = ISD::SETEQ;
454 CCs[RTLIB::UNE_F32] = ISD::SETNE;
455 CCs[RTLIB::UNE_F64] = ISD::SETNE;
456 CCs[RTLIB::OGE_F32] = ISD::SETGE;
457 CCs[RTLIB::OGE_F64] = ISD::SETGE;
458 CCs[RTLIB::OLT_F32] = ISD::SETLT;
459 CCs[RTLIB::OLT_F64] = ISD::SETLT;
460 CCs[RTLIB::OLE_F32] = ISD::SETLE;
461 CCs[RTLIB::OLE_F64] = ISD::SETLE;
462 CCs[RTLIB::OGT_F32] = ISD::SETGT;
463 CCs[RTLIB::OGT_F64] = ISD::SETGT;
464 CCs[RTLIB::UO_F32] = ISD::SETNE;
465 CCs[RTLIB::UO_F64] = ISD::SETNE;
466 CCs[RTLIB::O_F32] = ISD::SETEQ;
467 CCs[RTLIB::O_F64] = ISD::SETEQ;
Evan Cheng56966222007-01-12 02:11:51 +0000468}
469
Chris Lattnerf0144122009-07-28 03:13:23 +0000470/// NOTE: The constructor takes ownership of TLOF.
471TargetLowering::TargetLowering(TargetMachine &tm,TargetLoweringObjectFile *tlof)
472 : TM(tm), TD(TM.getTargetData()), TLOF(*tlof) {
Chris Lattnercba82f92005-01-16 07:28:11 +0000473 // All operations default to being supported.
474 memset(OpActions, 0, sizeof(OpActions));
Evan Cheng03294662008-10-14 21:26:46 +0000475 memset(LoadExtActions, 0, sizeof(LoadExtActions));
Chris Lattnerddf89562008-01-17 19:59:44 +0000476 memset(TruncStoreActions, 0, sizeof(TruncStoreActions));
Chris Lattnerc9133f92008-01-18 19:36:20 +0000477 memset(IndexedModeActions, 0, sizeof(IndexedModeActions));
478 memset(ConvertActions, 0, sizeof(ConvertActions));
Evan Cheng7f042682008-10-15 02:05:31 +0000479 memset(CondCodeActions, 0, sizeof(CondCodeActions));
Dan Gohman93f81e22007-07-09 20:49:44 +0000480
Chris Lattner1a3048b2007-12-22 20:47:56 +0000481 // Set default actions for various operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000482 for (unsigned VT = 0; VT != (unsigned)MVT::LAST_VALUETYPE; ++VT) {
Chris Lattner1a3048b2007-12-22 20:47:56 +0000483 // Default all indexed load / store to expand.
Evan Cheng5ff839f2006-11-09 18:56:43 +0000484 for (unsigned IM = (unsigned)ISD::PRE_INC;
485 IM != (unsigned)ISD::LAST_INDEXED_MODE; ++IM) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000486 setIndexedLoadAction(IM, (MVT::SimpleValueType)VT, Expand);
487 setIndexedStoreAction(IM, (MVT::SimpleValueType)VT, Expand);
Evan Cheng5ff839f2006-11-09 18:56:43 +0000488 }
Chris Lattner1a3048b2007-12-22 20:47:56 +0000489
490 // These operations default to expand.
Owen Anderson825b72b2009-08-11 20:47:22 +0000491 setOperationAction(ISD::FGETSIGN, (MVT::SimpleValueType)VT, Expand);
492 setOperationAction(ISD::CONCAT_VECTORS, (MVT::SimpleValueType)VT, Expand);
Evan Cheng5ff839f2006-11-09 18:56:43 +0000493 }
Evan Chengd2cde682008-03-10 19:38:10 +0000494
495 // Most targets ignore the @llvm.prefetch intrinsic.
Owen Anderson825b72b2009-08-11 20:47:22 +0000496 setOperationAction(ISD::PREFETCH, MVT::Other, Expand);
Nate Begemane1795842008-02-14 08:57:00 +0000497
498 // ConstantFP nodes default to expand. Targets can either change this to
Evan Chengeb2f9692009-10-27 19:56:55 +0000499 // Legal, in which case all fp constants are legal, or use isFPImmLegal()
Nate Begemane1795842008-02-14 08:57:00 +0000500 // to optimize expansions for certain constants.
Owen Anderson825b72b2009-08-11 20:47:22 +0000501 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
502 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
503 setOperationAction(ISD::ConstantFP, MVT::f80, Expand);
Chris Lattner310968c2005-01-07 07:44:53 +0000504
Dale Johannesen0bb41602008-09-22 21:57:32 +0000505 // These library functions default to expand.
Owen Anderson825b72b2009-08-11 20:47:22 +0000506 setOperationAction(ISD::FLOG , MVT::f64, Expand);
507 setOperationAction(ISD::FLOG2, MVT::f64, Expand);
508 setOperationAction(ISD::FLOG10,MVT::f64, Expand);
509 setOperationAction(ISD::FEXP , MVT::f64, Expand);
510 setOperationAction(ISD::FEXP2, MVT::f64, Expand);
511 setOperationAction(ISD::FLOG , MVT::f32, Expand);
512 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
513 setOperationAction(ISD::FLOG10,MVT::f32, Expand);
514 setOperationAction(ISD::FEXP , MVT::f32, Expand);
515 setOperationAction(ISD::FEXP2, MVT::f32, Expand);
Dale Johannesen0bb41602008-09-22 21:57:32 +0000516
Chris Lattner41bab0b2008-01-15 21:58:08 +0000517 // Default ISD::TRAP to expand (which turns it into abort).
Owen Anderson825b72b2009-08-11 20:47:22 +0000518 setOperationAction(ISD::TRAP, MVT::Other, Expand);
Chris Lattner41bab0b2008-01-15 21:58:08 +0000519
Owen Andersona69571c2006-05-03 01:29:57 +0000520 IsLittleEndian = TD->isLittleEndian();
Owen Anderson1d0be152009-08-13 21:58:54 +0000521 ShiftAmountTy = PointerTy = MVT::getIntegerVT(8*TD->getPointerSize());
Owen Anderson825b72b2009-08-11 20:47:22 +0000522 memset(RegClassForVT, 0,MVT::LAST_VALUETYPE*sizeof(TargetRegisterClass*));
Owen Anderson718cb662007-09-07 04:06:50 +0000523 memset(TargetDAGCombineArray, 0, array_lengthof(TargetDAGCombineArray));
Evan Chenga03a5dc2006-02-14 08:38:30 +0000524 maxStoresPerMemset = maxStoresPerMemcpy = maxStoresPerMemmove = 8;
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000525 benefitFromCodePlacementOpt = false;
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000526 UseUnderscoreSetJmp = false;
527 UseUnderscoreLongJmp = false;
Chris Lattner66180392007-02-25 01:28:05 +0000528 SelectIsExpensive = false;
Nate Begeman405e3ec2005-10-21 00:02:42 +0000529 IntDivIsCheap = false;
530 Pow2DivIsCheap = false;
Chris Lattneree4a7652006-01-25 18:57:15 +0000531 StackPointerRegisterToSaveRestore = 0;
Jim Laskey9bb3c932007-02-22 18:04:49 +0000532 ExceptionPointerRegister = 0;
533 ExceptionSelectorRegister = 0;
Duncan Sands03228082008-11-23 15:47:28 +0000534 BooleanContents = UndefinedBooleanContent;
Evan Cheng0577a222006-01-25 18:52:42 +0000535 SchedPreferenceInfo = SchedulingForLatency;
Chris Lattner7acf5f32006-09-05 17:39:15 +0000536 JumpBufSize = 0;
Duraid Madina0c9e0ff2006-09-04 07:44:11 +0000537 JumpBufAlignment = 0;
Evan Chengd60483e2007-05-16 23:45:53 +0000538 IfCvtBlockSizeLimit = 2;
Evan Chengfb8075d2008-02-28 00:43:03 +0000539 IfCvtDupBlockSizeLimit = 0;
540 PrefLoopAlignment = 0;
Evan Cheng56966222007-01-12 02:11:51 +0000541
542 InitLibcallNames(LibcallRoutineNames);
Evan Chengd385fd62007-01-31 09:29:11 +0000543 InitCmpLibcallCCs(CmpLibcallCCs);
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000544 InitLibcallCallingConvs(LibcallCallingConvs);
Chris Lattner310968c2005-01-07 07:44:53 +0000545}
546
Chris Lattnerf0144122009-07-28 03:13:23 +0000547TargetLowering::~TargetLowering() {
548 delete &TLOF;
549}
Chris Lattnercba82f92005-01-16 07:28:11 +0000550
Mon P Wangf7ea6c32010-02-10 23:37:45 +0000551/// canOpTrap - Returns true if the operation can trap for the value type.
552/// VT must be a legal type.
553bool TargetLowering::canOpTrap(unsigned Op, EVT VT) const {
554 assert(isTypeLegal(VT));
555 switch (Op) {
556 default:
557 return false;
558 case ISD::FDIV:
559 case ISD::FREM:
560 case ISD::SDIV:
561 case ISD::UDIV:
562 case ISD::SREM:
563 case ISD::UREM:
564 return true;
565 }
566}
567
568
Owen Anderson23b9b192009-08-12 00:36:31 +0000569static unsigned getVectorTypeBreakdownMVT(MVT VT, MVT &IntermediateVT,
570 unsigned &NumIntermediates,
571 EVT &RegisterVT,
572 TargetLowering* TLI) {
573 // Figure out the right, legal destination reg to copy into.
574 unsigned NumElts = VT.getVectorNumElements();
575 MVT EltTy = VT.getVectorElementType();
576
577 unsigned NumVectorRegs = 1;
578
579 // FIXME: We don't support non-power-of-2-sized vectors for now. Ideally we
580 // could break down into LHS/RHS like LegalizeDAG does.
581 if (!isPowerOf2_32(NumElts)) {
582 NumVectorRegs = NumElts;
583 NumElts = 1;
584 }
585
586 // Divide the input until we get to a supported size. This will always
587 // end with a scalar if the target doesn't support vectors.
588 while (NumElts > 1 && !TLI->isTypeLegal(MVT::getVectorVT(EltTy, NumElts))) {
589 NumElts >>= 1;
590 NumVectorRegs <<= 1;
591 }
592
593 NumIntermediates = NumVectorRegs;
594
595 MVT NewVT = MVT::getVectorVT(EltTy, NumElts);
596 if (!TLI->isTypeLegal(NewVT))
597 NewVT = EltTy;
598 IntermediateVT = NewVT;
599
600 EVT DestVT = TLI->getRegisterType(NewVT);
601 RegisterVT = DestVT;
602 if (EVT(DestVT).bitsLT(NewVT)) {
603 // Value is expanded, e.g. i64 -> i16.
604 return NumVectorRegs*(NewVT.getSizeInBits()/DestVT.getSizeInBits());
605 } else {
606 // Otherwise, promotion or legal types use the same number of registers as
607 // the vector decimated to the appropriate level.
608 return NumVectorRegs;
609 }
610
611 return 1;
612}
613
Chris Lattner310968c2005-01-07 07:44:53 +0000614/// computeRegisterProperties - Once all of the register classes are added,
615/// this allows us to compute derived properties we expose.
616void TargetLowering::computeRegisterProperties() {
Owen Anderson825b72b2009-08-11 20:47:22 +0000617 assert(MVT::LAST_VALUETYPE <= MVT::MAX_ALLOWED_VALUETYPE &&
Chris Lattnerbb97d812005-01-16 01:10:58 +0000618 "Too many value types for ValueTypeActions to hold!");
619
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000620 // Everything defaults to needing one register.
Owen Anderson825b72b2009-08-11 20:47:22 +0000621 for (unsigned i = 0; i != MVT::LAST_VALUETYPE; ++i) {
Dan Gohmanb9f10192007-06-21 14:42:22 +0000622 NumRegistersForVT[i] = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +0000623 RegisterTypeForVT[i] = TransformToType[i] = (MVT::SimpleValueType)i;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000624 }
625 // ...except isVoid, which doesn't need any registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000626 NumRegistersForVT[MVT::isVoid] = 0;
Misha Brukmanf976c852005-04-21 22:55:34 +0000627
Chris Lattner310968c2005-01-07 07:44:53 +0000628 // Find the largest integer register class.
Owen Anderson825b72b2009-08-11 20:47:22 +0000629 unsigned LargestIntReg = MVT::LAST_INTEGER_VALUETYPE;
Chris Lattner310968c2005-01-07 07:44:53 +0000630 for (; RegClassForVT[LargestIntReg] == 0; --LargestIntReg)
Owen Anderson825b72b2009-08-11 20:47:22 +0000631 assert(LargestIntReg != MVT::i1 && "No integer registers defined!");
Chris Lattner310968c2005-01-07 07:44:53 +0000632
633 // Every integer value type larger than this largest register takes twice as
634 // many registers to represent as the previous ValueType.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000635 for (unsigned ExpandedReg = LargestIntReg + 1; ; ++ExpandedReg) {
Dan Gohman8a55ce42009-09-23 21:02:20 +0000636 EVT ExpandedVT = (MVT::SimpleValueType)ExpandedReg;
637 if (!ExpandedVT.isInteger())
Duncan Sands83ec4b62008-06-06 12:08:01 +0000638 break;
Dan Gohmanb9f10192007-06-21 14:42:22 +0000639 NumRegistersForVT[ExpandedReg] = 2*NumRegistersForVT[ExpandedReg-1];
Owen Anderson825b72b2009-08-11 20:47:22 +0000640 RegisterTypeForVT[ExpandedReg] = (MVT::SimpleValueType)LargestIntReg;
641 TransformToType[ExpandedReg] = (MVT::SimpleValueType)(ExpandedReg - 1);
Dan Gohman8a55ce42009-09-23 21:02:20 +0000642 ValueTypeActions.setTypeAction(ExpandedVT, Expand);
Evan Cheng1a8f1fe2006-12-09 02:42:38 +0000643 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000644
645 // Inspect all of the ValueType's smaller than the largest integer
646 // register to see which ones need promotion.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000647 unsigned LegalIntReg = LargestIntReg;
648 for (unsigned IntReg = LargestIntReg - 1;
Owen Anderson825b72b2009-08-11 20:47:22 +0000649 IntReg >= (unsigned)MVT::i1; --IntReg) {
650 EVT IVT = (MVT::SimpleValueType)IntReg;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000651 if (isTypeLegal(IVT)) {
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000652 LegalIntReg = IntReg;
653 } else {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000654 RegisterTypeForVT[IntReg] = TransformToType[IntReg] =
Owen Anderson825b72b2009-08-11 20:47:22 +0000655 (MVT::SimpleValueType)LegalIntReg;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000656 ValueTypeActions.setTypeAction(IVT, Promote);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000657 }
658 }
659
Dale Johannesen161e8972007-10-05 20:04:43 +0000660 // ppcf128 type is really two f64's.
Owen Anderson825b72b2009-08-11 20:47:22 +0000661 if (!isTypeLegal(MVT::ppcf128)) {
662 NumRegistersForVT[MVT::ppcf128] = 2*NumRegistersForVT[MVT::f64];
663 RegisterTypeForVT[MVT::ppcf128] = MVT::f64;
664 TransformToType[MVT::ppcf128] = MVT::f64;
665 ValueTypeActions.setTypeAction(MVT::ppcf128, Expand);
Dale Johannesen161e8972007-10-05 20:04:43 +0000666 }
667
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000668 // Decide how to handle f64. If the target does not have native f64 support,
669 // expand it to i64 and we will be generating soft float library calls.
Owen Anderson825b72b2009-08-11 20:47:22 +0000670 if (!isTypeLegal(MVT::f64)) {
671 NumRegistersForVT[MVT::f64] = NumRegistersForVT[MVT::i64];
672 RegisterTypeForVT[MVT::f64] = RegisterTypeForVT[MVT::i64];
673 TransformToType[MVT::f64] = MVT::i64;
674 ValueTypeActions.setTypeAction(MVT::f64, Expand);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000675 }
676
677 // Decide how to handle f32. If the target does not have native support for
678 // f32, promote it to f64 if it is legal. Otherwise, expand it to i32.
Owen Anderson825b72b2009-08-11 20:47:22 +0000679 if (!isTypeLegal(MVT::f32)) {
680 if (isTypeLegal(MVT::f64)) {
681 NumRegistersForVT[MVT::f32] = NumRegistersForVT[MVT::f64];
682 RegisterTypeForVT[MVT::f32] = RegisterTypeForVT[MVT::f64];
683 TransformToType[MVT::f32] = MVT::f64;
684 ValueTypeActions.setTypeAction(MVT::f32, Promote);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000685 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000686 NumRegistersForVT[MVT::f32] = NumRegistersForVT[MVT::i32];
687 RegisterTypeForVT[MVT::f32] = RegisterTypeForVT[MVT::i32];
688 TransformToType[MVT::f32] = MVT::i32;
689 ValueTypeActions.setTypeAction(MVT::f32, Expand);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000690 }
Evan Cheng1a8f1fe2006-12-09 02:42:38 +0000691 }
Nate Begeman4ef3b812005-11-22 01:29:36 +0000692
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000693 // Loop over all of the vector value types to see which need transformations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000694 for (unsigned i = MVT::FIRST_VECTOR_VALUETYPE;
695 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000696 MVT VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000697 if (!isTypeLegal(VT)) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000698 MVT IntermediateVT;
699 EVT RegisterVT;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000700 unsigned NumIntermediates;
701 NumRegistersForVT[i] =
Owen Anderson23b9b192009-08-12 00:36:31 +0000702 getVectorTypeBreakdownMVT(VT, IntermediateVT, NumIntermediates,
703 RegisterVT, this);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000704 RegisterTypeForVT[i] = RegisterVT;
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000705
706 // Determine if there is a legal wider type.
707 bool IsLegalWiderType = false;
Owen Andersone50ed302009-08-10 22:56:29 +0000708 EVT EltVT = VT.getVectorElementType();
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000709 unsigned NElts = VT.getVectorNumElements();
Owen Anderson825b72b2009-08-11 20:47:22 +0000710 for (unsigned nVT = i+1; nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
711 EVT SVT = (MVT::SimpleValueType)nVT;
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000712 if (isTypeLegal(SVT) && SVT.getVectorElementType() == EltVT &&
Mon P Wang6fb474b2010-01-24 00:24:43 +0000713 SVT.getVectorNumElements() > NElts && NElts != 1) {
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000714 TransformToType[i] = SVT;
715 ValueTypeActions.setTypeAction(VT, Promote);
716 IsLegalWiderType = true;
717 break;
718 }
719 }
720 if (!IsLegalWiderType) {
Owen Andersone50ed302009-08-10 22:56:29 +0000721 EVT NVT = VT.getPow2VectorType();
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000722 if (NVT == VT) {
723 // Type is already a power of 2. The default action is to split.
Owen Anderson825b72b2009-08-11 20:47:22 +0000724 TransformToType[i] = MVT::Other;
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000725 ValueTypeActions.setTypeAction(VT, Expand);
726 } else {
727 TransformToType[i] = NVT;
728 ValueTypeActions.setTypeAction(VT, Promote);
729 }
730 }
Dan Gohman7f321562007-06-25 16:23:39 +0000731 }
Chris Lattner3a5935842006-03-16 19:50:01 +0000732 }
Chris Lattnerbb97d812005-01-16 01:10:58 +0000733}
Chris Lattnercba82f92005-01-16 07:28:11 +0000734
Evan Cheng72261582005-12-20 06:22:03 +0000735const char *TargetLowering::getTargetNodeName(unsigned Opcode) const {
736 return NULL;
737}
Evan Cheng3a03ebb2005-12-21 23:05:39 +0000738
Scott Michel5b8f82e2008-03-10 15:42:14 +0000739
Owen Anderson825b72b2009-08-11 20:47:22 +0000740MVT::SimpleValueType TargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson1d0be152009-08-13 21:58:54 +0000741 return PointerTy.SimpleTy;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000742}
743
Sanjiv Gupta8f17a362009-12-28 02:40:33 +0000744MVT::SimpleValueType TargetLowering::getCmpLibcallReturnType() const {
745 return MVT::i32; // return the default value
746}
747
Dan Gohman7f321562007-06-25 16:23:39 +0000748/// getVectorTypeBreakdown - Vector types are broken down into some number of
Owen Anderson825b72b2009-08-11 20:47:22 +0000749/// legal first class types. For example, MVT::v8f32 maps to 2 MVT::v4f32
750/// with Altivec or SSE1, or 8 promoted MVT::f64 values with the X86 FP stack.
751/// Similarly, MVT::v2i64 turns into 4 MVT::i32 values with both PPC and X86.
Chris Lattnerdc879292006-03-31 00:28:56 +0000752///
Dan Gohman7f321562007-06-25 16:23:39 +0000753/// This method returns the number of registers needed, and the VT for each
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000754/// register. It also returns the VT and quantity of the intermediate values
755/// before they are promoted/expanded.
Chris Lattnerdc879292006-03-31 00:28:56 +0000756///
Owen Anderson23b9b192009-08-12 00:36:31 +0000757unsigned TargetLowering::getVectorTypeBreakdown(LLVMContext &Context, EVT VT,
Owen Andersone50ed302009-08-10 22:56:29 +0000758 EVT &IntermediateVT,
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000759 unsigned &NumIntermediates,
Owen Anderson23b9b192009-08-12 00:36:31 +0000760 EVT &RegisterVT) const {
Chris Lattnerdc879292006-03-31 00:28:56 +0000761 // Figure out the right, legal destination reg to copy into.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000762 unsigned NumElts = VT.getVectorNumElements();
Owen Andersone50ed302009-08-10 22:56:29 +0000763 EVT EltTy = VT.getVectorElementType();
Chris Lattnerdc879292006-03-31 00:28:56 +0000764
765 unsigned NumVectorRegs = 1;
766
Nate Begemand73ab882007-11-27 19:28:48 +0000767 // FIXME: We don't support non-power-of-2-sized vectors for now. Ideally we
768 // could break down into LHS/RHS like LegalizeDAG does.
769 if (!isPowerOf2_32(NumElts)) {
770 NumVectorRegs = NumElts;
771 NumElts = 1;
772 }
773
Chris Lattnerdc879292006-03-31 00:28:56 +0000774 // Divide the input until we get to a supported size. This will always
775 // end with a scalar if the target doesn't support vectors.
Owen Anderson23b9b192009-08-12 00:36:31 +0000776 while (NumElts > 1 && !isTypeLegal(
777 EVT::getVectorVT(Context, EltTy, NumElts))) {
Chris Lattnerdc879292006-03-31 00:28:56 +0000778 NumElts >>= 1;
779 NumVectorRegs <<= 1;
780 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000781
782 NumIntermediates = NumVectorRegs;
Chris Lattnerdc879292006-03-31 00:28:56 +0000783
Owen Anderson23b9b192009-08-12 00:36:31 +0000784 EVT NewVT = EVT::getVectorVT(Context, EltTy, NumElts);
Dan Gohman7f321562007-06-25 16:23:39 +0000785 if (!isTypeLegal(NewVT))
786 NewVT = EltTy;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000787 IntermediateVT = NewVT;
Chris Lattnerdc879292006-03-31 00:28:56 +0000788
Owen Anderson23b9b192009-08-12 00:36:31 +0000789 EVT DestVT = getRegisterType(Context, NewVT);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000790 RegisterVT = DestVT;
Duncan Sands8e4eb092008-06-08 20:54:56 +0000791 if (DestVT.bitsLT(NewVT)) {
Chris Lattnerdc879292006-03-31 00:28:56 +0000792 // Value is expanded, e.g. i64 -> i16.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000793 return NumVectorRegs*(NewVT.getSizeInBits()/DestVT.getSizeInBits());
Chris Lattnerdc879292006-03-31 00:28:56 +0000794 } else {
795 // Otherwise, promotion or legal types use the same number of registers as
796 // the vector decimated to the appropriate level.
Chris Lattner79227e22006-03-31 00:46:36 +0000797 return NumVectorRegs;
Chris Lattnerdc879292006-03-31 00:28:56 +0000798 }
799
Evan Chenge9b3da12006-05-17 18:10:06 +0000800 return 1;
Chris Lattnerdc879292006-03-31 00:28:56 +0000801}
802
Evan Cheng3ae05432008-01-24 00:22:01 +0000803/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000804/// function arguments in the caller parameter area. This is the actual
805/// alignment, not its logarithm.
Evan Cheng3ae05432008-01-24 00:22:01 +0000806unsigned TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000807 return TD->getCallFrameTypeAlignment(Ty);
Evan Cheng3ae05432008-01-24 00:22:01 +0000808}
809
Chris Lattner071c62f2010-01-25 23:26:13 +0000810/// getJumpTableEncoding - Return the entry encoding for a jump table in the
811/// current function. The returned value is a member of the
812/// MachineJumpTableInfo::JTEntryKind enum.
813unsigned TargetLowering::getJumpTableEncoding() const {
814 // In non-pic modes, just use the address of a block.
815 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
816 return MachineJumpTableInfo::EK_BlockAddress;
817
818 // In PIC mode, if the target supports a GPRel32 directive, use it.
819 if (getTargetMachine().getMCAsmInfo()->getGPRel32Directive() != 0)
820 return MachineJumpTableInfo::EK_GPRel32BlockAddress;
821
822 // Otherwise, use a label difference.
823 return MachineJumpTableInfo::EK_LabelDifference32;
824}
825
Dan Gohman475871a2008-07-27 21:46:04 +0000826SDValue TargetLowering::getPICJumpTableRelocBase(SDValue Table,
827 SelectionDAG &DAG) const {
Chris Lattnerf1214cb2010-01-26 06:53:37 +0000828 // If our PIC model is GP relative, use the global offset table as the base.
829 if (getJumpTableEncoding() == MachineJumpTableInfo::EK_GPRel32BlockAddress)
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000830 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +0000831 return Table;
832}
833
Chris Lattner13e97a22010-01-26 05:30:30 +0000834/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
835/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
836/// MCExpr.
837const MCExpr *
Chris Lattner589c6f62010-01-26 06:28:43 +0000838TargetLowering::getPICJumpTableRelocBaseExpr(const MachineFunction *MF,
839 unsigned JTI,MCContext &Ctx) const{
Chris Lattnerbeeb93e2010-01-26 05:58:28 +0000840 // The normal PIC reloc base is the label at the start of the jump table.
Chris Lattner589c6f62010-01-26 06:28:43 +0000841 return MCSymbolRefExpr::Create(MF->getJTISymbol(JTI, Ctx), Ctx);
Chris Lattner13e97a22010-01-26 05:30:30 +0000842}
843
Dan Gohman6520e202008-10-18 02:06:02 +0000844bool
845TargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
846 // Assume that everything is safe in static mode.
847 if (getTargetMachine().getRelocationModel() == Reloc::Static)
848 return true;
849
850 // In dynamic-no-pic mode, assume that known defined values are safe.
851 if (getTargetMachine().getRelocationModel() == Reloc::DynamicNoPIC &&
852 GA &&
853 !GA->getGlobal()->isDeclaration() &&
Duncan Sands667d4b82009-03-07 15:45:40 +0000854 !GA->getGlobal()->isWeakForLinker())
Dan Gohman6520e202008-10-18 02:06:02 +0000855 return true;
856
857 // Otherwise assume nothing is safe.
858 return false;
859}
860
Chris Lattnereb8146b2006-02-04 02:13:02 +0000861//===----------------------------------------------------------------------===//
862// Optimization Methods
863//===----------------------------------------------------------------------===//
864
Nate Begeman368e18d2006-02-16 21:11:51 +0000865/// ShrinkDemandedConstant - Check to see if the specified operand of the
866/// specified instruction is a constant integer. If so, check to see if there
867/// are any bits set in the constant that are not demanded. If so, shrink the
868/// constant and return true.
Dan Gohman475871a2008-07-27 21:46:04 +0000869bool TargetLowering::TargetLoweringOpt::ShrinkDemandedConstant(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000870 const APInt &Demanded) {
Dale Johannesende064702009-02-06 21:50:26 +0000871 DebugLoc dl = Op.getDebugLoc();
Bill Wendling36ae6c12009-03-04 00:18:06 +0000872
Chris Lattnerec665152006-02-26 23:36:02 +0000873 // FIXME: ISD::SELECT, ISD::SELECT_CC
Dan Gohmane5af2d32009-01-29 01:59:02 +0000874 switch (Op.getOpcode()) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000875 default: break;
Nate Begeman368e18d2006-02-16 21:11:51 +0000876 case ISD::XOR:
Bill Wendling36ae6c12009-03-04 00:18:06 +0000877 case ISD::AND:
878 case ISD::OR: {
879 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
880 if (!C) return false;
881
882 if (Op.getOpcode() == ISD::XOR &&
883 (C->getAPIntValue() | (~Demanded)).isAllOnesValue())
884 return false;
885
886 // if we can expand it to have all bits set, do it
887 if (C->getAPIntValue().intersects(~Demanded)) {
Owen Andersone50ed302009-08-10 22:56:29 +0000888 EVT VT = Op.getValueType();
Bill Wendling36ae6c12009-03-04 00:18:06 +0000889 SDValue New = DAG.getNode(Op.getOpcode(), dl, VT, Op.getOperand(0),
890 DAG.getConstant(Demanded &
891 C->getAPIntValue(),
892 VT));
893 return CombineTo(Op, New);
894 }
895
Nate Begemande996292006-02-03 22:24:05 +0000896 break;
897 }
Bill Wendling36ae6c12009-03-04 00:18:06 +0000898 }
899
Nate Begemande996292006-02-03 22:24:05 +0000900 return false;
901}
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000902
Dan Gohman97121ba2009-04-08 00:15:30 +0000903/// ShrinkDemandedOp - Convert x+y to (VT)((SmallVT)x+(SmallVT)y) if the
904/// casts are free. This uses isZExtFree and ZERO_EXTEND for the widening
905/// cast, but it could be generalized for targets with other types of
906/// implicit widening casts.
907bool
908TargetLowering::TargetLoweringOpt::ShrinkDemandedOp(SDValue Op,
909 unsigned BitWidth,
910 const APInt &Demanded,
911 DebugLoc dl) {
912 assert(Op.getNumOperands() == 2 &&
913 "ShrinkDemandedOp only supports binary operators!");
914 assert(Op.getNode()->getNumValues() == 1 &&
915 "ShrinkDemandedOp only supports nodes with one result!");
916
917 // Don't do this if the node has another user, which may require the
918 // full value.
919 if (!Op.getNode()->hasOneUse())
920 return false;
921
922 // Search for the smallest integer type with free casts to and from
923 // Op's type. For expedience, just check power-of-2 integer types.
924 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
925 unsigned SmallVTBits = BitWidth - Demanded.countLeadingZeros();
926 if (!isPowerOf2_32(SmallVTBits))
927 SmallVTBits = NextPowerOf2(SmallVTBits);
928 for (; SmallVTBits < BitWidth; SmallVTBits = NextPowerOf2(SmallVTBits)) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000929 EVT SmallVT = EVT::getIntegerVT(*DAG.getContext(), SmallVTBits);
Dan Gohman97121ba2009-04-08 00:15:30 +0000930 if (TLI.isTruncateFree(Op.getValueType(), SmallVT) &&
931 TLI.isZExtFree(SmallVT, Op.getValueType())) {
932 // We found a type with free casts.
933 SDValue X = DAG.getNode(Op.getOpcode(), dl, SmallVT,
934 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
935 Op.getNode()->getOperand(0)),
936 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
937 Op.getNode()->getOperand(1)));
938 SDValue Z = DAG.getNode(ISD::ZERO_EXTEND, dl, Op.getValueType(), X);
939 return CombineTo(Op, Z);
940 }
941 }
942 return false;
943}
944
Nate Begeman368e18d2006-02-16 21:11:51 +0000945/// SimplifyDemandedBits - Look at Op. At this point, we know that only the
946/// DemandedMask bits of the result of Op are ever used downstream. If we can
947/// use this information to simplify Op, create a new simplified DAG node and
948/// return true, returning the original and new nodes in Old and New. Otherwise,
949/// analyze the expression and return a mask of KnownOne and KnownZero bits for
950/// the expression (used to simplify the caller). The KnownZero/One bits may
951/// only be accurate for those bits in the DemandedMask.
Dan Gohman475871a2008-07-27 21:46:04 +0000952bool TargetLowering::SimplifyDemandedBits(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000953 const APInt &DemandedMask,
954 APInt &KnownZero,
955 APInt &KnownOne,
Nate Begeman368e18d2006-02-16 21:11:51 +0000956 TargetLoweringOpt &TLO,
957 unsigned Depth) const {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000958 unsigned BitWidth = DemandedMask.getBitWidth();
Dan Gohman87862e72009-12-11 21:31:27 +0000959 assert(Op.getValueType().getScalarType().getSizeInBits() == BitWidth &&
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000960 "Mask size mismatches value type size!");
961 APInt NewMask = DemandedMask;
Dale Johannesen6f38cb62009-02-07 19:59:05 +0000962 DebugLoc dl = Op.getDebugLoc();
Chris Lattner3fc5b012007-05-17 18:19:23 +0000963
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000964 // Don't know anything.
965 KnownZero = KnownOne = APInt(BitWidth, 0);
966
Nate Begeman368e18d2006-02-16 21:11:51 +0000967 // Other users may use these bits.
Gabor Greifba36cb52008-08-28 21:40:38 +0000968 if (!Op.getNode()->hasOneUse()) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000969 if (Depth != 0) {
970 // If not at the root, Just compute the KnownZero/KnownOne bits to
971 // simplify things downstream.
Dan Gohmanea859be2007-06-22 14:59:07 +0000972 TLO.DAG.ComputeMaskedBits(Op, DemandedMask, KnownZero, KnownOne, Depth);
Nate Begeman368e18d2006-02-16 21:11:51 +0000973 return false;
974 }
975 // If this is the root being simplified, allow it to have multiple uses,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000976 // just set the NewMask to all bits.
977 NewMask = APInt::getAllOnesValue(BitWidth);
Nate Begeman368e18d2006-02-16 21:11:51 +0000978 } else if (DemandedMask == 0) {
979 // Not demanding any bits from Op.
980 if (Op.getOpcode() != ISD::UNDEF)
Dale Johannesene8d72302009-02-06 23:05:02 +0000981 return TLO.CombineTo(Op, TLO.DAG.getUNDEF(Op.getValueType()));
Nate Begeman368e18d2006-02-16 21:11:51 +0000982 return false;
983 } else if (Depth == 6) { // Limit search depth.
984 return false;
985 }
986
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000987 APInt KnownZero2, KnownOne2, KnownZeroOut, KnownOneOut;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000988 switch (Op.getOpcode()) {
989 case ISD::Constant:
Nate Begeman368e18d2006-02-16 21:11:51 +0000990 // We know all of the bits for a constant!
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000991 KnownOne = cast<ConstantSDNode>(Op)->getAPIntValue() & NewMask;
992 KnownZero = ~KnownOne & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +0000993 return false; // Don't fall through, will infinitely loop.
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000994 case ISD::AND:
Chris Lattner81cd3552006-02-27 00:36:27 +0000995 // If the RHS is a constant, check to see if the LHS would be zero without
996 // using the bits from the RHS. Below, we use knowledge about the RHS to
997 // simplify the LHS, here we're using information from the LHS to simplify
998 // the RHS.
999 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001000 APInt LHSZero, LHSOne;
1001 TLO.DAG.ComputeMaskedBits(Op.getOperand(0), NewMask,
Dan Gohmanea859be2007-06-22 14:59:07 +00001002 LHSZero, LHSOne, Depth+1);
Chris Lattner81cd3552006-02-27 00:36:27 +00001003 // If the LHS already has zeros where RHSC does, this and is dead.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001004 if ((LHSZero & NewMask) == (~RHSC->getAPIntValue() & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +00001005 return TLO.CombineTo(Op, Op.getOperand(0));
1006 // If any of the set bits in the RHS are known zero on the LHS, shrink
1007 // the constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001008 if (TLO.ShrinkDemandedConstant(Op, ~LHSZero & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +00001009 return true;
1010 }
1011
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001012 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001013 KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001014 return true;
Nate Begeman368e18d2006-02-16 21:11:51 +00001015 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001016 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownZero & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +00001017 KnownZero2, KnownOne2, TLO, Depth+1))
1018 return true;
1019 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1020
1021 // If all of the demanded bits are known one on one side, return the other.
1022 // These bits cannot contribute to the result of the 'and'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001023 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001024 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001025 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001026 return TLO.CombineTo(Op, Op.getOperand(1));
1027 // If all of the demanded bits in the inputs are known zeros, return zero.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001028 if ((NewMask & (KnownZero|KnownZero2)) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +00001029 return TLO.CombineTo(Op, TLO.DAG.getConstant(0, Op.getValueType()));
1030 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001031 if (TLO.ShrinkDemandedConstant(Op, ~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001032 return true;
Dan Gohman97121ba2009-04-08 00:15:30 +00001033 // If the operation can be done in a smaller type, do so.
Evan Chengd40d03e2010-01-06 19:38:29 +00001034 if (TLO.ShrinkOps && TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +00001035 return true;
1036
Nate Begeman368e18d2006-02-16 21:11:51 +00001037 // Output known-1 bits are only known if set in both the LHS & RHS.
1038 KnownOne &= KnownOne2;
1039 // Output known-0 are known to be clear if zero in either the LHS | RHS.
1040 KnownZero |= KnownZero2;
1041 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001042 case ISD::OR:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001043 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001044 KnownOne, TLO, Depth+1))
1045 return true;
1046 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001047 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownOne & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +00001048 KnownZero2, KnownOne2, TLO, Depth+1))
1049 return true;
1050 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1051
1052 // If all of the demanded bits are known zero on one side, return the other.
1053 // These bits cannot contribute to the result of the 'or'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001054 if ((NewMask & ~KnownOne2 & KnownZero) == (~KnownOne2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001055 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001056 if ((NewMask & ~KnownOne & KnownZero2) == (~KnownOne & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001057 return TLO.CombineTo(Op, Op.getOperand(1));
1058 // If all of the potentially set bits on one side are known to be set on
1059 // the other side, just use the 'other' side.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001060 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001061 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001062 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001063 return TLO.CombineTo(Op, Op.getOperand(1));
1064 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001065 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001066 return true;
Dan Gohman97121ba2009-04-08 00:15:30 +00001067 // If the operation can be done in a smaller type, do so.
Evan Chengd40d03e2010-01-06 19:38:29 +00001068 if (TLO.ShrinkOps && TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +00001069 return true;
1070
Nate Begeman368e18d2006-02-16 21:11:51 +00001071 // Output known-0 bits are only known if clear in both the LHS & RHS.
1072 KnownZero &= KnownZero2;
1073 // Output known-1 are known to be set if set in either the LHS | RHS.
1074 KnownOne |= KnownOne2;
1075 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001076 case ISD::XOR:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001077 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001078 KnownOne, TLO, Depth+1))
1079 return true;
1080 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001081 if (SimplifyDemandedBits(Op.getOperand(0), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +00001082 KnownOne2, TLO, Depth+1))
1083 return true;
1084 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1085
1086 // If all of the demanded bits are known zero on one side, return the other.
1087 // These bits cannot contribute to the result of the 'xor'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001088 if ((KnownZero & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +00001089 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001090 if ((KnownZero2 & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +00001091 return TLO.CombineTo(Op, Op.getOperand(1));
Dan Gohman97121ba2009-04-08 00:15:30 +00001092 // If the operation can be done in a smaller type, do so.
Evan Chengd40d03e2010-01-06 19:38:29 +00001093 if (TLO.ShrinkOps && TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +00001094 return true;
1095
Chris Lattner3687c1a2006-11-27 21:50:02 +00001096 // If all of the unknown bits are known to be zero on one side or the other
1097 // (but not both) turn this into an *inclusive* or.
1098 // e.g. (A & C1)^(B & C2) -> (A & C1)|(B & C2) iff C1&C2 == 0
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001099 if ((NewMask & ~KnownZero & ~KnownZero2) == 0)
Dale Johannesende064702009-02-06 21:50:26 +00001100 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::OR, dl, Op.getValueType(),
Chris Lattner3687c1a2006-11-27 21:50:02 +00001101 Op.getOperand(0),
1102 Op.getOperand(1)));
Nate Begeman368e18d2006-02-16 21:11:51 +00001103
1104 // Output known-0 bits are known if clear or set in both the LHS & RHS.
1105 KnownZeroOut = (KnownZero & KnownZero2) | (KnownOne & KnownOne2);
1106 // Output known-1 are known to be set if set in only one of the LHS, RHS.
1107 KnownOneOut = (KnownZero & KnownOne2) | (KnownOne & KnownZero2);
1108
Nate Begeman368e18d2006-02-16 21:11:51 +00001109 // If all of the demanded bits on one side are known, and all of the set
1110 // bits on that side are also known to be set on the other side, turn this
1111 // into an AND, as we know the bits will be cleared.
1112 // e.g. (X | C1) ^ C2 --> (X | C1) & ~C2 iff (C1&C2) == C2
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001113 if ((NewMask & (KnownZero|KnownOne)) == NewMask) { // all known
Nate Begeman368e18d2006-02-16 21:11:51 +00001114 if ((KnownOne & KnownOne2) == KnownOne) {
Owen Andersone50ed302009-08-10 22:56:29 +00001115 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001116 SDValue ANDC = TLO.DAG.getConstant(~KnownOne & NewMask, VT);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001117 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::AND, dl, VT,
1118 Op.getOperand(0), ANDC));
Nate Begeman368e18d2006-02-16 21:11:51 +00001119 }
1120 }
1121
1122 // If the RHS is a constant, see if we can simplify it.
Torok Edwin4fea2e92008-04-06 21:23:02 +00001123 // for XOR, we prefer to force bits to 1 if they will make a -1.
1124 // if we can't force bits, try to shrink constant
1125 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1126 APInt Expanded = C->getAPIntValue() | (~NewMask);
1127 // if we can expand it to have all bits set, do it
1128 if (Expanded.isAllOnesValue()) {
1129 if (Expanded != C->getAPIntValue()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001130 EVT VT = Op.getValueType();
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001131 SDValue New = TLO.DAG.getNode(Op.getOpcode(), dl,VT, Op.getOperand(0),
Torok Edwin4fea2e92008-04-06 21:23:02 +00001132 TLO.DAG.getConstant(Expanded, VT));
1133 return TLO.CombineTo(Op, New);
1134 }
1135 // if it already has all the bits set, nothing to change
1136 // but don't shrink either!
1137 } else if (TLO.ShrinkDemandedConstant(Op, NewMask)) {
1138 return true;
1139 }
1140 }
1141
Nate Begeman368e18d2006-02-16 21:11:51 +00001142 KnownZero = KnownZeroOut;
1143 KnownOne = KnownOneOut;
1144 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001145 case ISD::SELECT:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001146 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001147 KnownOne, TLO, Depth+1))
1148 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001149 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +00001150 KnownOne2, TLO, Depth+1))
1151 return true;
1152 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1153 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1154
1155 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001156 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001157 return true;
1158
1159 // Only known if known in both the LHS and RHS.
1160 KnownOne &= KnownOne2;
1161 KnownZero &= KnownZero2;
1162 break;
Chris Lattnerec665152006-02-26 23:36:02 +00001163 case ISD::SELECT_CC:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001164 if (SimplifyDemandedBits(Op.getOperand(3), NewMask, KnownZero,
Chris Lattnerec665152006-02-26 23:36:02 +00001165 KnownOne, TLO, Depth+1))
1166 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001167 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero2,
Chris Lattnerec665152006-02-26 23:36:02 +00001168 KnownOne2, TLO, Depth+1))
1169 return true;
1170 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1171 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1172
1173 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001174 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Chris Lattnerec665152006-02-26 23:36:02 +00001175 return true;
1176
1177 // Only known if known in both the LHS and RHS.
1178 KnownOne &= KnownOne2;
1179 KnownZero &= KnownZero2;
1180 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001181 case ISD::SHL:
Nate Begeman368e18d2006-02-16 21:11:51 +00001182 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001183 unsigned ShAmt = SA->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00001184 SDValue InOp = Op.getOperand(0);
Chris Lattner895c4ab2007-04-17 21:14:16 +00001185
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001186 // If the shift count is an invalid immediate, don't do anything.
1187 if (ShAmt >= BitWidth)
1188 break;
1189
Chris Lattner895c4ab2007-04-17 21:14:16 +00001190 // If this is ((X >>u C1) << ShAmt), see if we can simplify this into a
1191 // single shift. We can do this if the bottom bits (which are shifted
1192 // out) are never demanded.
1193 if (InOp.getOpcode() == ISD::SRL &&
1194 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001195 if (ShAmt && (NewMask & APInt::getLowBitsSet(BitWidth, ShAmt)) == 0) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001196 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner895c4ab2007-04-17 21:14:16 +00001197 unsigned Opc = ISD::SHL;
1198 int Diff = ShAmt-C1;
1199 if (Diff < 0) {
1200 Diff = -Diff;
1201 Opc = ISD::SRL;
1202 }
1203
Dan Gohman475871a2008-07-27 21:46:04 +00001204 SDValue NewSA =
Chris Lattner4e7e6cd2007-05-30 16:30:06 +00001205 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00001206 EVT VT = Op.getValueType();
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001207 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner895c4ab2007-04-17 21:14:16 +00001208 InOp.getOperand(0), NewSA));
1209 }
1210 }
1211
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001212 if (SimplifyDemandedBits(Op.getOperand(0), NewMask.lshr(ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +00001213 KnownZero, KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001214 return true;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001215 KnownZero <<= SA->getZExtValue();
1216 KnownOne <<= SA->getZExtValue();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001217 // low bits known zero.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001218 KnownZero |= APInt::getLowBitsSet(BitWidth, SA->getZExtValue());
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001219 }
1220 break;
Nate Begeman368e18d2006-02-16 21:11:51 +00001221 case ISD::SRL:
1222 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Andersone50ed302009-08-10 22:56:29 +00001223 EVT VT = Op.getValueType();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001224 unsigned ShAmt = SA->getZExtValue();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001225 unsigned VTSize = VT.getSizeInBits();
Dan Gohman475871a2008-07-27 21:46:04 +00001226 SDValue InOp = Op.getOperand(0);
Chris Lattner895c4ab2007-04-17 21:14:16 +00001227
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001228 // If the shift count is an invalid immediate, don't do anything.
1229 if (ShAmt >= BitWidth)
1230 break;
1231
Chris Lattner895c4ab2007-04-17 21:14:16 +00001232 // If this is ((X << C1) >>u ShAmt), see if we can simplify this into a
1233 // single shift. We can do this if the top bits (which are shifted out)
1234 // are never demanded.
1235 if (InOp.getOpcode() == ISD::SHL &&
1236 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001237 if (ShAmt && (NewMask & APInt::getHighBitsSet(VTSize, ShAmt)) == 0) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001238 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner895c4ab2007-04-17 21:14:16 +00001239 unsigned Opc = ISD::SRL;
1240 int Diff = ShAmt-C1;
1241 if (Diff < 0) {
1242 Diff = -Diff;
1243 Opc = ISD::SHL;
1244 }
1245
Dan Gohman475871a2008-07-27 21:46:04 +00001246 SDValue NewSA =
Chris Lattner8c7d2d52007-04-17 22:53:02 +00001247 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001248 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner895c4ab2007-04-17 21:14:16 +00001249 InOp.getOperand(0), NewSA));
1250 }
1251 }
Nate Begeman368e18d2006-02-16 21:11:51 +00001252
1253 // Compute the new bits that are at the top now.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001254 if (SimplifyDemandedBits(InOp, (NewMask << ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +00001255 KnownZero, KnownOne, TLO, Depth+1))
1256 return true;
1257 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001258 KnownZero = KnownZero.lshr(ShAmt);
1259 KnownOne = KnownOne.lshr(ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +00001260
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001261 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +00001262 KnownZero |= HighBits; // High bits known zero.
Nate Begeman368e18d2006-02-16 21:11:51 +00001263 }
1264 break;
1265 case ISD::SRA:
Dan Gohmane5af2d32009-01-29 01:59:02 +00001266 // If this is an arithmetic shift right and only the low-bit is set, we can
1267 // always convert this into a logical shr, even if the shift amount is
1268 // variable. The low bit of the shift cannot be an input sign bit unless
1269 // the shift amount is >= the size of the datatype, which is undefined.
1270 if (DemandedMask == 1)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001271 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, Op.getValueType(),
Dan Gohmane5af2d32009-01-29 01:59:02 +00001272 Op.getOperand(0), Op.getOperand(1)));
1273
Nate Begeman368e18d2006-02-16 21:11:51 +00001274 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Andersone50ed302009-08-10 22:56:29 +00001275 EVT VT = Op.getValueType();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001276 unsigned ShAmt = SA->getZExtValue();
Nate Begeman368e18d2006-02-16 21:11:51 +00001277
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001278 // If the shift count is an invalid immediate, don't do anything.
1279 if (ShAmt >= BitWidth)
1280 break;
1281
1282 APInt InDemandedMask = (NewMask << ShAmt);
Chris Lattner1b737132006-05-08 17:22:53 +00001283
1284 // If any of the demanded bits are produced by the sign extension, we also
1285 // demand the input sign bit.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001286 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
1287 if (HighBits.intersects(NewMask))
Dan Gohman87862e72009-12-11 21:31:27 +00001288 InDemandedMask |= APInt::getSignBit(VT.getScalarType().getSizeInBits());
Chris Lattner1b737132006-05-08 17:22:53 +00001289
1290 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedMask,
Nate Begeman368e18d2006-02-16 21:11:51 +00001291 KnownZero, KnownOne, TLO, Depth+1))
1292 return true;
1293 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001294 KnownZero = KnownZero.lshr(ShAmt);
1295 KnownOne = KnownOne.lshr(ShAmt);
Nate Begeman368e18d2006-02-16 21:11:51 +00001296
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001297 // Handle the sign bit, adjusted to where it is now in the mask.
1298 APInt SignBit = APInt::getSignBit(BitWidth).lshr(ShAmt);
Nate Begeman368e18d2006-02-16 21:11:51 +00001299
1300 // If the input sign bit is known to be zero, or if none of the top bits
1301 // are demanded, turn this into an unsigned shift right.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001302 if (KnownZero.intersects(SignBit) || (HighBits & ~NewMask) == HighBits) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001303 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, VT,
1304 Op.getOperand(0),
Nate Begeman368e18d2006-02-16 21:11:51 +00001305 Op.getOperand(1)));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001306 } else if (KnownOne.intersects(SignBit)) { // New bits are known one.
Nate Begeman368e18d2006-02-16 21:11:51 +00001307 KnownOne |= HighBits;
1308 }
1309 }
1310 break;
1311 case ISD::SIGN_EXTEND_INREG: {
Owen Andersone50ed302009-08-10 22:56:29 +00001312 EVT EVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
Nate Begeman368e18d2006-02-16 21:11:51 +00001313
Chris Lattnerec665152006-02-26 23:36:02 +00001314 // Sign extension. Compute the demanded bits in the result that are not
Nate Begeman368e18d2006-02-16 21:11:51 +00001315 // present in the input.
Dan Gohmand1996362010-01-09 02:13:55 +00001316 APInt NewBits =
1317 APInt::getHighBitsSet(BitWidth,
1318 BitWidth - EVT.getScalarType().getSizeInBits()) &
1319 NewMask;
Nate Begeman368e18d2006-02-16 21:11:51 +00001320
Chris Lattnerec665152006-02-26 23:36:02 +00001321 // If none of the extended bits are demanded, eliminate the sextinreg.
1322 if (NewBits == 0)
1323 return TLO.CombineTo(Op, Op.getOperand(0));
1324
Dan Gohmand1996362010-01-09 02:13:55 +00001325 APInt InSignBit = APInt::getSignBit(EVT.getScalarType().getSizeInBits());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001326 InSignBit.zext(BitWidth);
Dan Gohmand1996362010-01-09 02:13:55 +00001327 APInt InputDemandedBits =
1328 APInt::getLowBitsSet(BitWidth,
1329 EVT.getScalarType().getSizeInBits()) &
1330 NewMask;
Nate Begeman368e18d2006-02-16 21:11:51 +00001331
Chris Lattnerec665152006-02-26 23:36:02 +00001332 // Since the sign extended bits are demanded, we know that the sign
Nate Begeman368e18d2006-02-16 21:11:51 +00001333 // bit is demanded.
Chris Lattnerec665152006-02-26 23:36:02 +00001334 InputDemandedBits |= InSignBit;
Nate Begeman368e18d2006-02-16 21:11:51 +00001335
1336 if (SimplifyDemandedBits(Op.getOperand(0), InputDemandedBits,
1337 KnownZero, KnownOne, TLO, Depth+1))
1338 return true;
1339 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1340
1341 // If the sign bit of the input is known set or clear, then we know the
1342 // top bits of the result.
1343
Chris Lattnerec665152006-02-26 23:36:02 +00001344 // If the input sign bit is known zero, convert this into a zero extension.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001345 if (KnownZero.intersects(InSignBit))
Chris Lattnerec665152006-02-26 23:36:02 +00001346 return TLO.CombineTo(Op,
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001347 TLO.DAG.getZeroExtendInReg(Op.getOperand(0),dl,EVT));
Chris Lattnerec665152006-02-26 23:36:02 +00001348
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001349 if (KnownOne.intersects(InSignBit)) { // Input sign bit known set
Nate Begeman368e18d2006-02-16 21:11:51 +00001350 KnownOne |= NewBits;
1351 KnownZero &= ~NewBits;
Chris Lattnerec665152006-02-26 23:36:02 +00001352 } else { // Input sign bit unknown
Nate Begeman368e18d2006-02-16 21:11:51 +00001353 KnownZero &= ~NewBits;
1354 KnownOne &= ~NewBits;
1355 }
1356 break;
1357 }
Chris Lattnerec665152006-02-26 23:36:02 +00001358 case ISD::ZERO_EXTEND: {
Dan Gohmand1996362010-01-09 02:13:55 +00001359 unsigned OperandBitWidth =
1360 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001361 APInt InMask = NewMask;
1362 InMask.trunc(OperandBitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001363
1364 // If none of the top bits are demanded, convert this into an any_extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001365 APInt NewBits =
1366 APInt::getHighBitsSet(BitWidth, BitWidth - OperandBitWidth) & NewMask;
1367 if (!NewBits.intersects(NewMask))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001368 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
Chris Lattnerec665152006-02-26 23:36:02 +00001369 Op.getValueType(),
1370 Op.getOperand(0)));
1371
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001372 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001373 KnownZero, KnownOne, TLO, Depth+1))
1374 return true;
1375 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001376 KnownZero.zext(BitWidth);
1377 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001378 KnownZero |= NewBits;
1379 break;
1380 }
1381 case ISD::SIGN_EXTEND: {
Owen Andersone50ed302009-08-10 22:56:29 +00001382 EVT InVT = Op.getOperand(0).getValueType();
Dan Gohmand1996362010-01-09 02:13:55 +00001383 unsigned InBits = InVT.getScalarType().getSizeInBits();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001384 APInt InMask = APInt::getLowBitsSet(BitWidth, InBits);
Dan Gohman97360282008-03-11 21:29:43 +00001385 APInt InSignBit = APInt::getBitsSet(BitWidth, InBits - 1, InBits);
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001386 APInt NewBits = ~InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001387
1388 // If none of the top bits are demanded, convert this into an any_extend.
1389 if (NewBits == 0)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001390 return TLO.CombineTo(Op,TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
1391 Op.getValueType(),
1392 Op.getOperand(0)));
Chris Lattnerec665152006-02-26 23:36:02 +00001393
1394 // Since some of the sign extended bits are demanded, we know that the sign
1395 // bit is demanded.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001396 APInt InDemandedBits = InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001397 InDemandedBits |= InSignBit;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001398 InDemandedBits.trunc(InBits);
Chris Lattnerec665152006-02-26 23:36:02 +00001399
1400 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedBits, KnownZero,
1401 KnownOne, TLO, Depth+1))
1402 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001403 KnownZero.zext(BitWidth);
1404 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001405
1406 // If the sign bit is known zero, convert this to a zero extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001407 if (KnownZero.intersects(InSignBit))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001408 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ZERO_EXTEND, dl,
Chris Lattnerec665152006-02-26 23:36:02 +00001409 Op.getValueType(),
1410 Op.getOperand(0)));
1411
1412 // If the sign bit is known one, the top bits match.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001413 if (KnownOne.intersects(InSignBit)) {
Chris Lattnerec665152006-02-26 23:36:02 +00001414 KnownOne |= NewBits;
1415 KnownZero &= ~NewBits;
1416 } else { // Otherwise, top bits aren't known.
1417 KnownOne &= ~NewBits;
1418 KnownZero &= ~NewBits;
1419 }
1420 break;
1421 }
1422 case ISD::ANY_EXTEND: {
Dan Gohmand1996362010-01-09 02:13:55 +00001423 unsigned OperandBitWidth =
1424 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001425 APInt InMask = NewMask;
1426 InMask.trunc(OperandBitWidth);
1427 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001428 KnownZero, KnownOne, TLO, Depth+1))
1429 return true;
1430 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001431 KnownZero.zext(BitWidth);
1432 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001433 break;
1434 }
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001435 case ISD::TRUNCATE: {
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001436 // Simplify the input, using demanded bit information, and compute the known
1437 // zero/one bits live out.
Dan Gohman042919c2010-03-01 17:59:21 +00001438 unsigned OperandBitWidth =
1439 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001440 APInt TruncMask = NewMask;
Dan Gohman042919c2010-03-01 17:59:21 +00001441 TruncMask.zext(OperandBitWidth);
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001442 if (SimplifyDemandedBits(Op.getOperand(0), TruncMask,
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001443 KnownZero, KnownOne, TLO, Depth+1))
1444 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001445 KnownZero.trunc(BitWidth);
1446 KnownOne.trunc(BitWidth);
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001447
1448 // If the input is only used by this truncate, see if we can shrink it based
1449 // on the known demanded bits.
Gabor Greifba36cb52008-08-28 21:40:38 +00001450 if (Op.getOperand(0).getNode()->hasOneUse()) {
Dan Gohman475871a2008-07-27 21:46:04 +00001451 SDValue In = Op.getOperand(0);
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001452 switch (In.getOpcode()) {
1453 default: break;
1454 case ISD::SRL:
1455 // Shrink SRL by a constant if none of the high bits shifted in are
1456 // demanded.
1457 if (ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(In.getOperand(1))){
Dan Gohman042919c2010-03-01 17:59:21 +00001458 APInt HighBits = APInt::getHighBitsSet(OperandBitWidth,
1459 OperandBitWidth - BitWidth);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001460 HighBits = HighBits.lshr(ShAmt->getZExtValue());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001461 HighBits.trunc(BitWidth);
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001462
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001463 if (ShAmt->getZExtValue() < BitWidth && !(HighBits & NewMask)) {
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001464 // None of the shifted in bits are needed. Add a truncate of the
1465 // shift input, then shift it.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001466 SDValue NewTrunc = TLO.DAG.getNode(ISD::TRUNCATE, dl,
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001467 Op.getValueType(),
1468 In.getOperand(0));
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001469 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl,
1470 Op.getValueType(),
1471 NewTrunc,
1472 In.getOperand(1)));
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001473 }
1474 }
1475 break;
1476 }
1477 }
1478
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001479 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001480 break;
1481 }
Chris Lattnerec665152006-02-26 23:36:02 +00001482 case ISD::AssertZext: {
Owen Andersone50ed302009-08-10 22:56:29 +00001483 EVT VT = cast<VTSDNode>(Op.getOperand(1))->getVT();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001484 APInt InMask = APInt::getLowBitsSet(BitWidth,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001485 VT.getSizeInBits());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001486 if (SimplifyDemandedBits(Op.getOperand(0), InMask & NewMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001487 KnownZero, KnownOne, TLO, Depth+1))
1488 return true;
1489 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001490 KnownZero |= ~InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001491 break;
1492 }
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001493 case ISD::BIT_CONVERT:
1494#if 0
1495 // If this is an FP->Int bitcast and if the sign bit is the only thing that
1496 // is demanded, turn this into a FGETSIGN.
Owen Andersone50ed302009-08-10 22:56:29 +00001497 if (NewMask == EVT::getIntegerVTSignBit(Op.getValueType()) &&
Owen Anderson825b72b2009-08-11 20:47:22 +00001498 MVT::isFloatingPoint(Op.getOperand(0).getValueType()) &&
1499 !MVT::isVector(Op.getOperand(0).getValueType())) {
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001500 // Only do this xform if FGETSIGN is valid or if before legalize.
1501 if (!TLO.AfterLegalize ||
1502 isOperationLegal(ISD::FGETSIGN, Op.getValueType())) {
1503 // Make a FGETSIGN + SHL to move the sign bit into the appropriate
1504 // place. We expect the SHL to be eliminated by other optimizations.
Dan Gohman475871a2008-07-27 21:46:04 +00001505 SDValue Sign = TLO.DAG.getNode(ISD::FGETSIGN, Op.getValueType(),
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001506 Op.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00001507 unsigned ShVal = Op.getValueType().getSizeInBits()-1;
Dan Gohman475871a2008-07-27 21:46:04 +00001508 SDValue ShAmt = TLO.DAG.getConstant(ShVal, getShiftAmountTy());
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001509 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, Op.getValueType(),
1510 Sign, ShAmt));
1511 }
1512 }
1513#endif
1514 break;
Dan Gohman97121ba2009-04-08 00:15:30 +00001515 case ISD::ADD:
1516 case ISD::MUL:
1517 case ISD::SUB: {
1518 // Add, Sub, and Mul don't demand any bits in positions beyond that
1519 // of the highest bit demanded of them.
1520 APInt LoMask = APInt::getLowBitsSet(BitWidth,
1521 BitWidth - NewMask.countLeadingZeros());
1522 if (SimplifyDemandedBits(Op.getOperand(0), LoMask, KnownZero2,
1523 KnownOne2, TLO, Depth+1))
1524 return true;
1525 if (SimplifyDemandedBits(Op.getOperand(1), LoMask, KnownZero2,
1526 KnownOne2, TLO, Depth+1))
1527 return true;
1528 // See if the operation should be performed at a smaller bit width.
Evan Chengd40d03e2010-01-06 19:38:29 +00001529 if (TLO.ShrinkOps && TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +00001530 return true;
1531 }
1532 // FALL THROUGH
Dan Gohman54eed372008-05-06 00:53:29 +00001533 default:
Chris Lattner1482b5f2006-04-02 06:15:09 +00001534 // Just use ComputeMaskedBits to compute output bits.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001535 TLO.DAG.ComputeMaskedBits(Op, NewMask, KnownZero, KnownOne, Depth);
Chris Lattnera6bc5a42006-02-27 01:00:42 +00001536 break;
Nate Begeman368e18d2006-02-16 21:11:51 +00001537 }
Chris Lattnerec665152006-02-26 23:36:02 +00001538
1539 // If we know the value of all of the demanded bits, return this as a
1540 // constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001541 if ((NewMask & (KnownZero|KnownOne)) == NewMask)
Chris Lattnerec665152006-02-26 23:36:02 +00001542 return TLO.CombineTo(Op, TLO.DAG.getConstant(KnownOne, Op.getValueType()));
1543
Nate Begeman368e18d2006-02-16 21:11:51 +00001544 return false;
1545}
1546
Nate Begeman368e18d2006-02-16 21:11:51 +00001547/// computeMaskedBitsForTargetNode - Determine which of the bits specified
1548/// in Mask are known to be either zero or one and return them in the
1549/// KnownZero/KnownOne bitsets.
Dan Gohman475871a2008-07-27 21:46:04 +00001550void TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00001551 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00001552 APInt &KnownZero,
1553 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00001554 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00001555 unsigned Depth) const {
Chris Lattner1b5232a2006-04-02 06:19:46 +00001556 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1557 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1558 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1559 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001560 "Should use MaskedValueIsZero if you don't know whether Op"
1561 " is a target node!");
Dan Gohman977a76f2008-02-13 22:28:48 +00001562 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Cheng3a03ebb2005-12-21 23:05:39 +00001563}
Chris Lattner4ccb0702006-01-26 20:37:03 +00001564
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001565/// ComputeNumSignBitsForTargetNode - This method can be implemented by
1566/// targets that want to expose additional information about sign bits to the
1567/// DAG Combiner.
Dan Gohman475871a2008-07-27 21:46:04 +00001568unsigned TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001569 unsigned Depth) const {
1570 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1571 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1572 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1573 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
1574 "Should use ComputeNumSignBits if you don't know whether Op"
1575 " is a target node!");
1576 return 1;
1577}
1578
Dan Gohman97d11632009-02-15 23:59:32 +00001579/// ValueHasExactlyOneBitSet - Test if the given value is known to have exactly
1580/// one bit set. This differs from ComputeMaskedBits in that it doesn't need to
1581/// determine which bit is set.
1582///
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001583static bool ValueHasExactlyOneBitSet(SDValue Val, const SelectionDAG &DAG) {
Dan Gohman97d11632009-02-15 23:59:32 +00001584 // A left-shift of a constant one will have exactly one bit set, because
1585 // shifting the bit off the end is undefined.
1586 if (Val.getOpcode() == ISD::SHL)
1587 if (ConstantSDNode *C =
1588 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1589 if (C->getAPIntValue() == 1)
1590 return true;
Dan Gohmane5af2d32009-01-29 01:59:02 +00001591
Dan Gohman97d11632009-02-15 23:59:32 +00001592 // Similarly, a right-shift of a constant sign-bit will have exactly
1593 // one bit set.
1594 if (Val.getOpcode() == ISD::SRL)
1595 if (ConstantSDNode *C =
1596 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1597 if (C->getAPIntValue().isSignBit())
1598 return true;
1599
1600 // More could be done here, though the above checks are enough
1601 // to handle some common cases.
1602
1603 // Fall back to ComputeMaskedBits to catch other known cases.
Owen Andersone50ed302009-08-10 22:56:29 +00001604 EVT OpVT = Val.getValueType();
Dan Gohman5b870af2010-03-02 02:14:38 +00001605 unsigned BitWidth = OpVT.getScalarType().getSizeInBits();
Dan Gohmane5af2d32009-01-29 01:59:02 +00001606 APInt Mask = APInt::getAllOnesValue(BitWidth);
1607 APInt KnownZero, KnownOne;
1608 DAG.ComputeMaskedBits(Val, Mask, KnownZero, KnownOne);
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001609 return (KnownZero.countPopulation() == BitWidth - 1) &&
1610 (KnownOne.countPopulation() == 1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00001611}
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001612
Evan Chengfa1eb272007-02-08 22:13:59 +00001613/// SimplifySetCC - Try to simplify a setcc built with the specified operands
Dan Gohman475871a2008-07-27 21:46:04 +00001614/// and cc. If it is unable to simplify it, return a null SDValue.
1615SDValue
Owen Andersone50ed302009-08-10 22:56:29 +00001616TargetLowering::SimplifySetCC(EVT VT, SDValue N0, SDValue N1,
Evan Chengfa1eb272007-02-08 22:13:59 +00001617 ISD::CondCode Cond, bool foldBooleans,
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001618 DAGCombinerInfo &DCI, DebugLoc dl) const {
Evan Chengfa1eb272007-02-08 22:13:59 +00001619 SelectionDAG &DAG = DCI.DAG;
Owen Anderson23b9b192009-08-12 00:36:31 +00001620 LLVMContext &Context = *DAG.getContext();
Evan Chengfa1eb272007-02-08 22:13:59 +00001621
1622 // These setcc operations always fold.
1623 switch (Cond) {
1624 default: break;
1625 case ISD::SETFALSE:
1626 case ISD::SETFALSE2: return DAG.getConstant(0, VT);
1627 case ISD::SETTRUE:
1628 case ISD::SETTRUE2: return DAG.getConstant(1, VT);
1629 }
1630
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001631 if (isa<ConstantSDNode>(N0.getNode())) {
1632 // Ensure that the constant occurs on the RHS, and fold constant
1633 // comparisons.
1634 return DAG.getSetCC(dl, VT, N1, N0, ISD::getSetCCSwappedOperands(Cond));
1635 }
1636
Gabor Greifba36cb52008-08-28 21:40:38 +00001637 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.getNode())) {
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001638 const APInt &C1 = N1C->getAPIntValue();
Dale Johannesen89217a62008-11-07 01:28:02 +00001639
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001640 // If the LHS is '(srl (ctlz x), 5)', the RHS is 0/1, and this is an
1641 // equality comparison, then we're just comparing whether X itself is
1642 // zero.
1643 if (N0.getOpcode() == ISD::SRL && (C1 == 0 || C1 == 1) &&
1644 N0.getOperand(0).getOpcode() == ISD::CTLZ &&
1645 N0.getOperand(1).getOpcode() == ISD::Constant) {
Evan Cheng347a9cb2010-01-07 20:58:44 +00001646 const APInt &ShAmt
1647 = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001648 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1649 ShAmt == Log2_32(N0.getValueType().getSizeInBits())) {
1650 if ((C1 == 0) == (Cond == ISD::SETEQ)) {
1651 // (srl (ctlz x), 5) == 0 -> X != 0
1652 // (srl (ctlz x), 5) != 1 -> X != 0
1653 Cond = ISD::SETNE;
1654 } else {
1655 // (srl (ctlz x), 5) != 0 -> X == 0
1656 // (srl (ctlz x), 5) == 1 -> X == 0
1657 Cond = ISD::SETEQ;
1658 }
1659 SDValue Zero = DAG.getConstant(0, N0.getValueType());
1660 return DAG.getSetCC(dl, VT, N0.getOperand(0).getOperand(0),
1661 Zero, Cond);
1662 }
1663 }
1664
1665 // If the LHS is '(and load, const)', the RHS is 0,
1666 // the test is for equality or unsigned, and all 1 bits of the const are
1667 // in the same partial word, see if we can shorten the load.
1668 if (DCI.isBeforeLegalize() &&
1669 N0.getOpcode() == ISD::AND && C1 == 0 &&
1670 N0.getNode()->hasOneUse() &&
1671 isa<LoadSDNode>(N0.getOperand(0)) &&
1672 N0.getOperand(0).getNode()->hasOneUse() &&
1673 isa<ConstantSDNode>(N0.getOperand(1))) {
1674 LoadSDNode *Lod = cast<LoadSDNode>(N0.getOperand(0));
Evan Cheng347a9cb2010-01-07 20:58:44 +00001675 APInt bestMask;
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001676 unsigned bestWidth = 0, bestOffset = 0;
Evan Cheng347a9cb2010-01-07 20:58:44 +00001677 if (!Lod->isVolatile() && Lod->isUnindexed()) {
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001678 unsigned origWidth = N0.getValueType().getSizeInBits();
Evan Cheng347a9cb2010-01-07 20:58:44 +00001679 unsigned maskWidth = origWidth;
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001680 // We can narrow (e.g.) 16-bit extending loads on 32-bit target to
1681 // 8 bits, but have to be careful...
1682 if (Lod->getExtensionType() != ISD::NON_EXTLOAD)
1683 origWidth = Lod->getMemoryVT().getSizeInBits();
Evan Cheng347a9cb2010-01-07 20:58:44 +00001684 const APInt &Mask =
1685 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001686 for (unsigned width = origWidth / 2; width>=8; width /= 2) {
Evan Cheng347a9cb2010-01-07 20:58:44 +00001687 APInt newMask = APInt::getLowBitsSet(maskWidth, width);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001688 for (unsigned offset=0; offset<origWidth/width; offset++) {
1689 if ((newMask & Mask) == Mask) {
1690 if (!TD->isLittleEndian())
1691 bestOffset = (origWidth/width - offset - 1) * (width/8);
1692 else
1693 bestOffset = (uint64_t)offset * (width/8);
Evan Cheng347a9cb2010-01-07 20:58:44 +00001694 bestMask = Mask.lshr(offset * (width/8) * 8);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001695 bestWidth = width;
1696 break;
Dale Johannesen89217a62008-11-07 01:28:02 +00001697 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001698 newMask = newMask << width;
Dale Johannesen89217a62008-11-07 01:28:02 +00001699 }
1700 }
1701 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001702 if (bestWidth) {
Owen Anderson23b9b192009-08-12 00:36:31 +00001703 EVT newVT = EVT::getIntegerVT(Context, bestWidth);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001704 if (newVT.isRound()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001705 EVT PtrType = Lod->getOperand(1).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001706 SDValue Ptr = Lod->getBasePtr();
1707 if (bestOffset != 0)
1708 Ptr = DAG.getNode(ISD::ADD, dl, PtrType, Lod->getBasePtr(),
1709 DAG.getConstant(bestOffset, PtrType));
1710 unsigned NewAlign = MinAlign(Lod->getAlignment(), bestOffset);
1711 SDValue NewLoad = DAG.getLoad(newVT, dl, Lod->getChain(), Ptr,
1712 Lod->getSrcValue(),
1713 Lod->getSrcValueOffset() + bestOffset,
David Greene1e559442010-02-15 17:00:31 +00001714 false, false, NewAlign);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001715 return DAG.getSetCC(dl, VT,
1716 DAG.getNode(ISD::AND, dl, newVT, NewLoad,
Evan Cheng347a9cb2010-01-07 20:58:44 +00001717 DAG.getConstant(bestMask.trunc(bestWidth),
1718 newVT)),
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001719 DAG.getConstant(0LL, newVT), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001720 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001721 }
1722 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001723
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001724 // If the LHS is a ZERO_EXTEND, perform the comparison on the input.
1725 if (N0.getOpcode() == ISD::ZERO_EXTEND) {
1726 unsigned InSize = N0.getOperand(0).getValueType().getSizeInBits();
1727
1728 // If the comparison constant has bits in the upper part, the
1729 // zero-extended value could never match.
1730 if (C1.intersects(APInt::getHighBitsSet(C1.getBitWidth(),
1731 C1.getBitWidth() - InSize))) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001732 switch (Cond) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001733 case ISD::SETUGT:
1734 case ISD::SETUGE:
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001735 case ISD::SETEQ: return DAG.getConstant(0, VT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001736 case ISD::SETULT:
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001737 case ISD::SETULE:
1738 case ISD::SETNE: return DAG.getConstant(1, VT);
1739 case ISD::SETGT:
1740 case ISD::SETGE:
1741 // True if the sign bit of C1 is set.
1742 return DAG.getConstant(C1.isNegative(), VT);
1743 case ISD::SETLT:
1744 case ISD::SETLE:
1745 // True if the sign bit of C1 isn't set.
1746 return DAG.getConstant(C1.isNonNegative(), VT);
1747 default:
Jakob Stoklund Olesen78d12642009-07-24 18:22:59 +00001748 break;
1749 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001750 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001751
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001752 // Otherwise, we can perform the comparison with the low bits.
1753 switch (Cond) {
1754 case ISD::SETEQ:
1755 case ISD::SETNE:
1756 case ISD::SETUGT:
1757 case ISD::SETUGE:
1758 case ISD::SETULT:
1759 case ISD::SETULE: {
Owen Andersone50ed302009-08-10 22:56:29 +00001760 EVT newVT = N0.getOperand(0).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001761 if (DCI.isBeforeLegalizeOps() ||
1762 (isOperationLegal(ISD::SETCC, newVT) &&
1763 getCondCodeAction(Cond, newVT)==Legal))
1764 return DAG.getSetCC(dl, VT, N0.getOperand(0),
1765 DAG.getConstant(APInt(C1).trunc(InSize), newVT),
1766 Cond);
1767 break;
1768 }
1769 default:
1770 break; // todo, be more careful with signed comparisons
1771 }
1772 } else if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
Evan Cheng2c755ba2010-02-27 07:36:59 +00001773 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001774 EVT ExtSrcTy = cast<VTSDNode>(N0.getOperand(1))->getVT();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001775 unsigned ExtSrcTyBits = ExtSrcTy.getSizeInBits();
Owen Andersone50ed302009-08-10 22:56:29 +00001776 EVT ExtDstTy = N0.getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001777 unsigned ExtDstTyBits = ExtDstTy.getSizeInBits();
1778
1779 // If the extended part has any inconsistent bits, it cannot ever
1780 // compare equal. In other words, they have to be all ones or all
1781 // zeros.
1782 APInt ExtBits =
1783 APInt::getHighBitsSet(ExtDstTyBits, ExtDstTyBits - ExtSrcTyBits);
1784 if ((C1 & ExtBits) != 0 && (C1 & ExtBits) != ExtBits)
1785 return DAG.getConstant(Cond == ISD::SETNE, VT);
1786
1787 SDValue ZextOp;
Owen Andersone50ed302009-08-10 22:56:29 +00001788 EVT Op0Ty = N0.getOperand(0).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001789 if (Op0Ty == ExtSrcTy) {
1790 ZextOp = N0.getOperand(0);
1791 } else {
1792 APInt Imm = APInt::getLowBitsSet(ExtDstTyBits, ExtSrcTyBits);
1793 ZextOp = DAG.getNode(ISD::AND, dl, Op0Ty, N0.getOperand(0),
1794 DAG.getConstant(Imm, Op0Ty));
1795 }
1796 if (!DCI.isCalledByLegalizer())
1797 DCI.AddToWorklist(ZextOp.getNode());
1798 // Otherwise, make this a use of a zext.
1799 return DAG.getSetCC(dl, VT, ZextOp,
1800 DAG.getConstant(C1 & APInt::getLowBitsSet(
1801 ExtDstTyBits,
1802 ExtSrcTyBits),
1803 ExtDstTy),
1804 Cond);
1805 } else if ((N1C->isNullValue() || N1C->getAPIntValue() == 1) &&
1806 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001807 // SETCC (SETCC), [0|1], [EQ|NE] -> SETCC
Evan Cheng2c755ba2010-02-27 07:36:59 +00001808 if (N0.getOpcode() == ISD::SETCC &&
1809 isTypeLegal(VT) && VT.bitsLE(N0.getValueType())) {
Evan Cheng347a9cb2010-01-07 20:58:44 +00001810 bool TrueWhenTrue = (Cond == ISD::SETEQ) ^ (N1C->getAPIntValue() != 1);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001811 if (TrueWhenTrue)
Evan Cheng2c755ba2010-02-27 07:36:59 +00001812 return DAG.getNode(ISD::TRUNCATE, dl, VT, N0);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001813 // Invert the condition.
1814 ISD::CondCode CC = cast<CondCodeSDNode>(N0.getOperand(2))->get();
1815 CC = ISD::getSetCCInverse(CC,
1816 N0.getOperand(0).getValueType().isInteger());
1817 return DAG.getSetCC(dl, VT, N0.getOperand(0), N0.getOperand(1), CC);
Evan Chengfa1eb272007-02-08 22:13:59 +00001818 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00001819
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001820 if ((N0.getOpcode() == ISD::XOR ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00001821 (N0.getOpcode() == ISD::AND &&
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001822 N0.getOperand(0).getOpcode() == ISD::XOR &&
1823 N0.getOperand(1) == N0.getOperand(0).getOperand(1))) &&
1824 isa<ConstantSDNode>(N0.getOperand(1)) &&
1825 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue() == 1) {
1826 // If this is (X^1) == 0/1, swap the RHS and eliminate the xor. We
1827 // can only do this if the top bits are known zero.
1828 unsigned BitWidth = N0.getValueSizeInBits();
1829 if (DAG.MaskedValueIsZero(N0,
1830 APInt::getHighBitsSet(BitWidth,
1831 BitWidth-1))) {
1832 // Okay, get the un-inverted input value.
1833 SDValue Val;
1834 if (N0.getOpcode() == ISD::XOR)
1835 Val = N0.getOperand(0);
1836 else {
1837 assert(N0.getOpcode() == ISD::AND &&
1838 N0.getOperand(0).getOpcode() == ISD::XOR);
1839 // ((X^1)&1)^1 -> X & 1
1840 Val = DAG.getNode(ISD::AND, dl, N0.getValueType(),
1841 N0.getOperand(0).getOperand(0),
1842 N0.getOperand(1));
1843 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00001844
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001845 return DAG.getSetCC(dl, VT, Val, N1,
1846 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
1847 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00001848 } else if (N1C->getAPIntValue() == 1 &&
1849 (VT == MVT::i1 ||
1850 getBooleanContents() == ZeroOrOneBooleanContent)) {
1851 SDValue Op0 = N0;
1852 if (Op0.getOpcode() == ISD::TRUNCATE)
1853 Op0 = Op0.getOperand(0);
1854
1855 if ((Op0.getOpcode() == ISD::XOR) &&
1856 Op0.getOperand(0).getOpcode() == ISD::SETCC &&
1857 Op0.getOperand(1).getOpcode() == ISD::SETCC) {
1858 // (xor (setcc), (setcc)) == / != 1 -> (setcc) != / == (setcc)
1859 Cond = (Cond == ISD::SETEQ) ? ISD::SETNE : ISD::SETEQ;
1860 return DAG.getSetCC(dl, VT, Op0.getOperand(0), Op0.getOperand(1),
1861 Cond);
1862 } else if (Op0.getOpcode() == ISD::AND &&
1863 isa<ConstantSDNode>(Op0.getOperand(1)) &&
1864 cast<ConstantSDNode>(Op0.getOperand(1))->getAPIntValue() == 1) {
1865 // If this is (X&1) == / != 1, normalize it to (X&1) != / == 0.
1866 if (Op0.getValueType() != VT)
1867 Op0 = DAG.getNode(ISD::AND, dl, VT,
1868 DAG.getNode(ISD::TRUNCATE, dl, VT, Op0.getOperand(0)),
1869 DAG.getConstant(1, VT));
1870 return DAG.getSetCC(dl, VT, Op0,
1871 DAG.getConstant(0, Op0.getValueType()),
1872 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
1873 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001874 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001875 }
1876
1877 APInt MinVal, MaxVal;
1878 unsigned OperandBitSize = N1C->getValueType(0).getSizeInBits();
1879 if (ISD::isSignedIntSetCC(Cond)) {
1880 MinVal = APInt::getSignedMinValue(OperandBitSize);
1881 MaxVal = APInt::getSignedMaxValue(OperandBitSize);
1882 } else {
1883 MinVal = APInt::getMinValue(OperandBitSize);
1884 MaxVal = APInt::getMaxValue(OperandBitSize);
1885 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001886
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001887 // Canonicalize GE/LE comparisons to use GT/LT comparisons.
1888 if (Cond == ISD::SETGE || Cond == ISD::SETUGE) {
1889 if (C1 == MinVal) return DAG.getConstant(1, VT); // X >= MIN --> true
1890 // X >= C0 --> X > (C0-1)
1891 return DAG.getSetCC(dl, VT, N0,
1892 DAG.getConstant(C1-1, N1.getValueType()),
1893 (Cond == ISD::SETGE) ? ISD::SETGT : ISD::SETUGT);
1894 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001895
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001896 if (Cond == ISD::SETLE || Cond == ISD::SETULE) {
1897 if (C1 == MaxVal) return DAG.getConstant(1, VT); // X <= MAX --> true
1898 // X <= C0 --> X < (C0+1)
1899 return DAG.getSetCC(dl, VT, N0,
1900 DAG.getConstant(C1+1, N1.getValueType()),
1901 (Cond == ISD::SETLE) ? ISD::SETLT : ISD::SETULT);
1902 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001903
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001904 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal)
1905 return DAG.getConstant(0, VT); // X < MIN --> false
1906 if ((Cond == ISD::SETGE || Cond == ISD::SETUGE) && C1 == MinVal)
1907 return DAG.getConstant(1, VT); // X >= MIN --> true
1908 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal)
1909 return DAG.getConstant(0, VT); // X > MAX --> false
1910 if ((Cond == ISD::SETLE || Cond == ISD::SETULE) && C1 == MaxVal)
1911 return DAG.getConstant(1, VT); // X <= MAX --> true
Evan Chengfa1eb272007-02-08 22:13:59 +00001912
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001913 // Canonicalize setgt X, Min --> setne X, Min
1914 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MinVal)
1915 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
1916 // Canonicalize setlt X, Max --> setne X, Max
1917 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MaxVal)
1918 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
Evan Chengfa1eb272007-02-08 22:13:59 +00001919
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001920 // If we have setult X, 1, turn it into seteq X, 0
1921 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal+1)
1922 return DAG.getSetCC(dl, VT, N0,
1923 DAG.getConstant(MinVal, N0.getValueType()),
1924 ISD::SETEQ);
1925 // If we have setugt X, Max-1, turn it into seteq X, Max
1926 else if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal-1)
1927 return DAG.getSetCC(dl, VT, N0,
1928 DAG.getConstant(MaxVal, N0.getValueType()),
1929 ISD::SETEQ);
Evan Chengfa1eb272007-02-08 22:13:59 +00001930
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001931 // If we have "setcc X, C0", check to see if we can shrink the immediate
1932 // by changing cc.
Evan Chengfa1eb272007-02-08 22:13:59 +00001933
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001934 // SETUGT X, SINTMAX -> SETLT X, 0
1935 if (Cond == ISD::SETUGT &&
1936 C1 == APInt::getSignedMaxValue(OperandBitSize))
1937 return DAG.getSetCC(dl, VT, N0,
1938 DAG.getConstant(0, N1.getValueType()),
1939 ISD::SETLT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001940
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001941 // SETULT X, SINTMIN -> SETGT X, -1
1942 if (Cond == ISD::SETULT &&
1943 C1 == APInt::getSignedMinValue(OperandBitSize)) {
1944 SDValue ConstMinusOne =
1945 DAG.getConstant(APInt::getAllOnesValue(OperandBitSize),
1946 N1.getValueType());
1947 return DAG.getSetCC(dl, VT, N0, ConstMinusOne, ISD::SETGT);
1948 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001949
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001950 // Fold bit comparisons when we can.
1951 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Evan Chengd40d03e2010-01-06 19:38:29 +00001952 (VT == N0.getValueType() ||
1953 (isTypeLegal(VT) && VT.bitsLE(N0.getValueType()))) &&
1954 N0.getOpcode() == ISD::AND)
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001955 if (ConstantSDNode *AndRHS =
1956 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
Owen Andersone50ed302009-08-10 22:56:29 +00001957 EVT ShiftTy = DCI.isBeforeLegalize() ?
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001958 getPointerTy() : getShiftAmountTy();
1959 if (Cond == ISD::SETNE && C1 == 0) {// (X & 8) != 0 --> (X & 8) >> 3
1960 // Perform the xform if the AND RHS is a single bit.
Evan Cheng347a9cb2010-01-07 20:58:44 +00001961 if (AndRHS->getAPIntValue().isPowerOf2()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00001962 return DAG.getNode(ISD::TRUNCATE, dl, VT,
1963 DAG.getNode(ISD::SRL, dl, N0.getValueType(), N0,
Evan Cheng347a9cb2010-01-07 20:58:44 +00001964 DAG.getConstant(AndRHS->getAPIntValue().logBase2(), ShiftTy)));
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001965 }
Evan Cheng347a9cb2010-01-07 20:58:44 +00001966 } else if (Cond == ISD::SETEQ && C1 == AndRHS->getAPIntValue()) {
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001967 // (X & 8) == 8 --> (X & 8) >> 3
1968 // Perform the xform if C1 is a single bit.
1969 if (C1.isPowerOf2()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00001970 return DAG.getNode(ISD::TRUNCATE, dl, VT,
1971 DAG.getNode(ISD::SRL, dl, N0.getValueType(), N0,
1972 DAG.getConstant(C1.logBase2(), ShiftTy)));
Evan Chengfa1eb272007-02-08 22:13:59 +00001973 }
1974 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001975 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001976 }
1977
Gabor Greifba36cb52008-08-28 21:40:38 +00001978 if (isa<ConstantFPSDNode>(N0.getNode())) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001979 // Constant fold or commute setcc.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001980 SDValue O = DAG.FoldSetCC(VT, N0, N1, Cond, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00001981 if (O.getNode()) return O;
1982 } else if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N1.getNode())) {
Chris Lattner63079f02007-12-29 08:37:08 +00001983 // If the RHS of an FP comparison is a constant, simplify it away in
1984 // some cases.
1985 if (CFP->getValueAPF().isNaN()) {
1986 // If an operand is known to be a nan, we can fold it.
1987 switch (ISD::getUnorderedFlavor(Cond)) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001988 default: llvm_unreachable("Unknown flavor!");
Chris Lattner63079f02007-12-29 08:37:08 +00001989 case 0: // Known false.
1990 return DAG.getConstant(0, VT);
1991 case 1: // Known true.
1992 return DAG.getConstant(1, VT);
Chris Lattner1c3e1e22007-12-30 21:21:10 +00001993 case 2: // Undefined.
Dale Johannesene8d72302009-02-06 23:05:02 +00001994 return DAG.getUNDEF(VT);
Chris Lattner63079f02007-12-29 08:37:08 +00001995 }
1996 }
1997
1998 // Otherwise, we know the RHS is not a NaN. Simplify the node to drop the
1999 // constant if knowing that the operand is non-nan is enough. We prefer to
2000 // have SETO(x,x) instead of SETO(x, 0.0) because this avoids having to
2001 // materialize 0.0.
2002 if (Cond == ISD::SETO || Cond == ISD::SETUO)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002003 return DAG.getSetCC(dl, VT, N0, N0, Cond);
Dan Gohman11eab022009-09-26 15:24:17 +00002004
2005 // If the condition is not legal, see if we can find an equivalent one
2006 // which is legal.
2007 if (!isCondCodeLegal(Cond, N0.getValueType())) {
2008 // If the comparison was an awkward floating-point == or != and one of
2009 // the comparison operands is infinity or negative infinity, convert the
2010 // condition to a less-awkward <= or >=.
2011 if (CFP->getValueAPF().isInfinity()) {
2012 if (CFP->getValueAPF().isNegative()) {
2013 if (Cond == ISD::SETOEQ &&
2014 isCondCodeLegal(ISD::SETOLE, N0.getValueType()))
2015 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOLE);
2016 if (Cond == ISD::SETUEQ &&
2017 isCondCodeLegal(ISD::SETOLE, N0.getValueType()))
2018 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETULE);
2019 if (Cond == ISD::SETUNE &&
2020 isCondCodeLegal(ISD::SETUGT, N0.getValueType()))
2021 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETUGT);
2022 if (Cond == ISD::SETONE &&
2023 isCondCodeLegal(ISD::SETUGT, N0.getValueType()))
2024 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOGT);
2025 } else {
2026 if (Cond == ISD::SETOEQ &&
2027 isCondCodeLegal(ISD::SETOGE, N0.getValueType()))
2028 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOGE);
2029 if (Cond == ISD::SETUEQ &&
2030 isCondCodeLegal(ISD::SETOGE, N0.getValueType()))
2031 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETUGE);
2032 if (Cond == ISD::SETUNE &&
2033 isCondCodeLegal(ISD::SETULT, N0.getValueType()))
2034 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETULT);
2035 if (Cond == ISD::SETONE &&
2036 isCondCodeLegal(ISD::SETULT, N0.getValueType()))
2037 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOLT);
2038 }
2039 }
2040 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002041 }
2042
2043 if (N0 == N1) {
2044 // We can always fold X == X for integer setcc's.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002045 if (N0.getValueType().isInteger())
Evan Chengfa1eb272007-02-08 22:13:59 +00002046 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
2047 unsigned UOF = ISD::getUnorderedFlavor(Cond);
2048 if (UOF == 2) // FP operators that are undefined on NaNs.
2049 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
2050 if (UOF == unsigned(ISD::isTrueWhenEqual(Cond)))
2051 return DAG.getConstant(UOF, VT);
2052 // Otherwise, we can't fold it. However, we can simplify it to SETUO/SETO
2053 // if it is not already.
2054 ISD::CondCode NewCond = UOF == 0 ? ISD::SETO : ISD::SETUO;
2055 if (NewCond != Cond)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002056 return DAG.getSetCC(dl, VT, N0, N1, NewCond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002057 }
2058
2059 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Duncan Sands83ec4b62008-06-06 12:08:01 +00002060 N0.getValueType().isInteger()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002061 if (N0.getOpcode() == ISD::ADD || N0.getOpcode() == ISD::SUB ||
2062 N0.getOpcode() == ISD::XOR) {
2063 // Simplify (X+Y) == (X+Z) --> Y == Z
2064 if (N0.getOpcode() == N1.getOpcode()) {
2065 if (N0.getOperand(0) == N1.getOperand(0))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002066 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(1), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002067 if (N0.getOperand(1) == N1.getOperand(1))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002068 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(0), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002069 if (DAG.isCommutativeBinOp(N0.getOpcode())) {
2070 // If X op Y == Y op X, try other combinations.
2071 if (N0.getOperand(0) == N1.getOperand(1))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002072 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(0),
2073 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002074 if (N0.getOperand(1) == N1.getOperand(0))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002075 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(1),
2076 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002077 }
2078 }
2079
2080 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(N1)) {
2081 if (ConstantSDNode *LHSR = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
2082 // Turn (X+C1) == C2 --> X == C2-C1
Gabor Greifba36cb52008-08-28 21:40:38 +00002083 if (N0.getOpcode() == ISD::ADD && N0.getNode()->hasOneUse()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002084 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002085 DAG.getConstant(RHSC->getAPIntValue()-
2086 LHSR->getAPIntValue(),
Evan Chengfa1eb272007-02-08 22:13:59 +00002087 N0.getValueType()), Cond);
2088 }
2089
2090 // Turn (X^C1) == C2 into X == C1^C2 iff X&~C1 = 0.
2091 if (N0.getOpcode() == ISD::XOR)
2092 // If we know that all of the inverted bits are zero, don't bother
2093 // performing the inversion.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00002094 if (DAG.MaskedValueIsZero(N0.getOperand(0), ~LHSR->getAPIntValue()))
2095 return
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002096 DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohman2e68b6f2008-02-25 21:11:39 +00002097 DAG.getConstant(LHSR->getAPIntValue() ^
2098 RHSC->getAPIntValue(),
2099 N0.getValueType()),
2100 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002101 }
2102
2103 // Turn (C1-X) == C2 --> X == C1-C2
2104 if (ConstantSDNode *SUBC = dyn_cast<ConstantSDNode>(N0.getOperand(0))) {
Gabor Greifba36cb52008-08-28 21:40:38 +00002105 if (N0.getOpcode() == ISD::SUB && N0.getNode()->hasOneUse()) {
Dan Gohman2e68b6f2008-02-25 21:11:39 +00002106 return
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002107 DAG.getSetCC(dl, VT, N0.getOperand(1),
Dan Gohman2e68b6f2008-02-25 21:11:39 +00002108 DAG.getConstant(SUBC->getAPIntValue() -
2109 RHSC->getAPIntValue(),
2110 N0.getValueType()),
2111 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002112 }
2113 }
2114 }
2115
2116 // Simplify (X+Z) == X --> Z == 0
2117 if (N0.getOperand(0) == N1)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002118 return DAG.getSetCC(dl, VT, N0.getOperand(1),
Evan Chengfa1eb272007-02-08 22:13:59 +00002119 DAG.getConstant(0, N0.getValueType()), Cond);
2120 if (N0.getOperand(1) == N1) {
2121 if (DAG.isCommutativeBinOp(N0.getOpcode()))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002122 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Evan Chengfa1eb272007-02-08 22:13:59 +00002123 DAG.getConstant(0, N0.getValueType()), Cond);
Gabor Greifba36cb52008-08-28 21:40:38 +00002124 else if (N0.getNode()->hasOneUse()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002125 assert(N0.getOpcode() == ISD::SUB && "Unexpected operation!");
2126 // (Z-X) == X --> Z == X<<1
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002127 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(),
Evan Chengfa1eb272007-02-08 22:13:59 +00002128 N1,
2129 DAG.getConstant(1, getShiftAmountTy()));
2130 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002131 DCI.AddToWorklist(SH.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002132 return DAG.getSetCC(dl, VT, N0.getOperand(0), SH, Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002133 }
2134 }
2135 }
2136
2137 if (N1.getOpcode() == ISD::ADD || N1.getOpcode() == ISD::SUB ||
2138 N1.getOpcode() == ISD::XOR) {
2139 // Simplify X == (X+Z) --> Z == 0
2140 if (N1.getOperand(0) == N0) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002141 return DAG.getSetCC(dl, VT, N1.getOperand(1),
Evan Chengfa1eb272007-02-08 22:13:59 +00002142 DAG.getConstant(0, N1.getValueType()), Cond);
2143 } else if (N1.getOperand(1) == N0) {
2144 if (DAG.isCommutativeBinOp(N1.getOpcode())) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002145 return DAG.getSetCC(dl, VT, N1.getOperand(0),
Evan Chengfa1eb272007-02-08 22:13:59 +00002146 DAG.getConstant(0, N1.getValueType()), Cond);
Gabor Greifba36cb52008-08-28 21:40:38 +00002147 } else if (N1.getNode()->hasOneUse()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002148 assert(N1.getOpcode() == ISD::SUB && "Unexpected operation!");
2149 // X == (Z-X) --> X<<1 == Z
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002150 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(), N0,
Evan Chengfa1eb272007-02-08 22:13:59 +00002151 DAG.getConstant(1, getShiftAmountTy()));
2152 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002153 DCI.AddToWorklist(SH.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002154 return DAG.getSetCC(dl, VT, SH, N1.getOperand(0), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002155 }
2156 }
2157 }
Dan Gohmane5af2d32009-01-29 01:59:02 +00002158
Dan Gohman2c65c3d2009-01-29 16:18:12 +00002159 // Simplify x&y == y to x&y != 0 if y has exactly one bit set.
Dale Johannesen85b0ede2009-02-11 19:19:41 +00002160 // Note that where y is variable and is known to have at most
2161 // one bit set (for example, if it is z&1) we cannot do this;
2162 // the expressions are not equivalent when y==0.
Dan Gohmane5af2d32009-01-29 01:59:02 +00002163 if (N0.getOpcode() == ISD::AND)
2164 if (N0.getOperand(0) == N1 || N0.getOperand(1) == N1) {
Dale Johannesen85b0ede2009-02-11 19:19:41 +00002165 if (ValueHasExactlyOneBitSet(N1, DAG)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00002166 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
2167 SDValue Zero = DAG.getConstant(0, N1.getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002168 return DAG.getSetCC(dl, VT, N0, Zero, Cond);
Dan Gohmane5af2d32009-01-29 01:59:02 +00002169 }
2170 }
2171 if (N1.getOpcode() == ISD::AND)
2172 if (N1.getOperand(0) == N0 || N1.getOperand(1) == N0) {
Dale Johannesen85b0ede2009-02-11 19:19:41 +00002173 if (ValueHasExactlyOneBitSet(N0, DAG)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00002174 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
2175 SDValue Zero = DAG.getConstant(0, N0.getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002176 return DAG.getSetCC(dl, VT, N1, Zero, Cond);
Dan Gohmane5af2d32009-01-29 01:59:02 +00002177 }
2178 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002179 }
2180
2181 // Fold away ALL boolean setcc's.
Dan Gohman475871a2008-07-27 21:46:04 +00002182 SDValue Temp;
Owen Anderson825b72b2009-08-11 20:47:22 +00002183 if (N0.getValueType() == MVT::i1 && foldBooleans) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002184 switch (Cond) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002185 default: llvm_unreachable("Unknown integer setcc!");
Bob Wilson4c245462009-01-22 17:39:32 +00002186 case ISD::SETEQ: // X == Y -> ~(X^Y)
Owen Anderson825b72b2009-08-11 20:47:22 +00002187 Temp = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
2188 N0 = DAG.getNOT(dl, Temp, MVT::i1);
Evan Chengfa1eb272007-02-08 22:13:59 +00002189 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002190 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002191 break;
2192 case ISD::SETNE: // X != Y --> (X^Y)
Owen Anderson825b72b2009-08-11 20:47:22 +00002193 N0 = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
Evan Chengfa1eb272007-02-08 22:13:59 +00002194 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002195 case ISD::SETGT: // X >s Y --> X == 0 & Y == 1 --> ~X & Y
2196 case ISD::SETULT: // X <u Y --> X == 0 & Y == 1 --> ~X & Y
Owen Anderson825b72b2009-08-11 20:47:22 +00002197 Temp = DAG.getNOT(dl, N0, MVT::i1);
2198 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N1, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002199 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002200 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002201 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002202 case ISD::SETLT: // X <s Y --> X == 1 & Y == 0 --> ~Y & X
2203 case ISD::SETUGT: // X >u Y --> X == 1 & Y == 0 --> ~Y & X
Owen Anderson825b72b2009-08-11 20:47:22 +00002204 Temp = DAG.getNOT(dl, N1, MVT::i1);
2205 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N0, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002206 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002207 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002208 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002209 case ISD::SETULE: // X <=u Y --> X == 0 | Y == 1 --> ~X | Y
2210 case ISD::SETGE: // X >=s Y --> X == 0 | Y == 1 --> ~X | Y
Owen Anderson825b72b2009-08-11 20:47:22 +00002211 Temp = DAG.getNOT(dl, N0, MVT::i1);
2212 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N1, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002213 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002214 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002215 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002216 case ISD::SETUGE: // X >=u Y --> X == 1 | Y == 0 --> ~Y | X
2217 case ISD::SETLE: // X <=s Y --> X == 1 | Y == 0 --> ~Y | X
Owen Anderson825b72b2009-08-11 20:47:22 +00002218 Temp = DAG.getNOT(dl, N1, MVT::i1);
2219 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N0, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002220 break;
2221 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002222 if (VT != MVT::i1) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002223 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002224 DCI.AddToWorklist(N0.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002225 // FIXME: If running after legalize, we probably can't do this.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002226 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, N0);
Evan Chengfa1eb272007-02-08 22:13:59 +00002227 }
2228 return N0;
2229 }
2230
2231 // Could not fold it.
Dan Gohman475871a2008-07-27 21:46:04 +00002232 return SDValue();
Evan Chengfa1eb272007-02-08 22:13:59 +00002233}
2234
Evan Chengad4196b2008-05-12 19:56:52 +00002235/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
2236/// node is a GlobalAddress + offset.
2237bool TargetLowering::isGAPlusOffset(SDNode *N, GlobalValue* &GA,
2238 int64_t &Offset) const {
2239 if (isa<GlobalAddressSDNode>(N)) {
Dan Gohman9ea3f562008-06-09 22:05:52 +00002240 GlobalAddressSDNode *GASD = cast<GlobalAddressSDNode>(N);
2241 GA = GASD->getGlobal();
2242 Offset += GASD->getOffset();
Evan Chengad4196b2008-05-12 19:56:52 +00002243 return true;
2244 }
2245
2246 if (N->getOpcode() == ISD::ADD) {
Dan Gohman475871a2008-07-27 21:46:04 +00002247 SDValue N1 = N->getOperand(0);
2248 SDValue N2 = N->getOperand(1);
Gabor Greifba36cb52008-08-28 21:40:38 +00002249 if (isGAPlusOffset(N1.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00002250 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
2251 if (V) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00002252 Offset += V->getSExtValue();
Evan Chengad4196b2008-05-12 19:56:52 +00002253 return true;
2254 }
Gabor Greifba36cb52008-08-28 21:40:38 +00002255 } else if (isGAPlusOffset(N2.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00002256 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
2257 if (V) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00002258 Offset += V->getSExtValue();
Evan Chengad4196b2008-05-12 19:56:52 +00002259 return true;
2260 }
2261 }
2262 }
2263 return false;
2264}
2265
2266
Dan Gohman475871a2008-07-27 21:46:04 +00002267SDValue TargetLowering::
Chris Lattner00ffed02006-03-01 04:52:55 +00002268PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const {
2269 // Default implementation: no optimization.
Dan Gohman475871a2008-07-27 21:46:04 +00002270 return SDValue();
Chris Lattner00ffed02006-03-01 04:52:55 +00002271}
2272
Chris Lattnereb8146b2006-02-04 02:13:02 +00002273//===----------------------------------------------------------------------===//
2274// Inline Assembler Implementation Methods
2275//===----------------------------------------------------------------------===//
2276
Chris Lattner4376fea2008-04-27 00:09:47 +00002277
Chris Lattnereb8146b2006-02-04 02:13:02 +00002278TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00002279TargetLowering::getConstraintType(const std::string &Constraint) const {
Chris Lattnereb8146b2006-02-04 02:13:02 +00002280 // FIXME: lots more standard ones to handle.
Chris Lattner4234f572007-03-25 02:14:49 +00002281 if (Constraint.size() == 1) {
2282 switch (Constraint[0]) {
2283 default: break;
2284 case 'r': return C_RegisterClass;
2285 case 'm': // memory
2286 case 'o': // offsetable
2287 case 'V': // not offsetable
2288 return C_Memory;
2289 case 'i': // Simple Integer or Relocatable Constant
2290 case 'n': // Simple Integer
2291 case 's': // Relocatable Constant
Chris Lattnerc13dd1c2007-03-25 04:35:41 +00002292 case 'X': // Allow ANY value.
Chris Lattner4234f572007-03-25 02:14:49 +00002293 case 'I': // Target registers.
2294 case 'J':
2295 case 'K':
2296 case 'L':
2297 case 'M':
2298 case 'N':
2299 case 'O':
2300 case 'P':
2301 return C_Other;
2302 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00002303 }
Chris Lattner065421f2007-03-25 02:18:14 +00002304
2305 if (Constraint.size() > 1 && Constraint[0] == '{' &&
2306 Constraint[Constraint.size()-1] == '}')
2307 return C_Register;
Chris Lattner4234f572007-03-25 02:14:49 +00002308 return C_Unknown;
Chris Lattnereb8146b2006-02-04 02:13:02 +00002309}
2310
Dale Johannesenba2a0b92008-01-29 02:21:21 +00002311/// LowerXConstraint - try to replace an X constraint, which matches anything,
2312/// with another that has more specific requirements based on the type of the
2313/// corresponding operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002314const char *TargetLowering::LowerXConstraint(EVT ConstraintVT) const{
Duncan Sands83ec4b62008-06-06 12:08:01 +00002315 if (ConstraintVT.isInteger())
Chris Lattner5e764232008-04-26 23:02:14 +00002316 return "r";
Duncan Sands83ec4b62008-06-06 12:08:01 +00002317 if (ConstraintVT.isFloatingPoint())
Chris Lattner5e764232008-04-26 23:02:14 +00002318 return "f"; // works for many targets
2319 return 0;
Dale Johannesenba2a0b92008-01-29 02:21:21 +00002320}
2321
Chris Lattner48884cd2007-08-25 00:47:38 +00002322/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
2323/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00002324void TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00002325 char ConstraintLetter,
Evan Chengda43bcf2008-09-24 00:05:32 +00002326 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00002327 std::vector<SDValue> &Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00002328 SelectionDAG &DAG) const {
Chris Lattnereb8146b2006-02-04 02:13:02 +00002329 switch (ConstraintLetter) {
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002330 default: break;
Dale Johanneseneb57ea72007-11-05 21:20:28 +00002331 case 'X': // Allows any operand; labels (basic block) use this.
2332 if (Op.getOpcode() == ISD::BasicBlock) {
2333 Ops.push_back(Op);
2334 return;
2335 }
2336 // fall through
Chris Lattnereb8146b2006-02-04 02:13:02 +00002337 case 'i': // Simple Integer or Relocatable Constant
2338 case 'n': // Simple Integer
Dale Johanneseneb57ea72007-11-05 21:20:28 +00002339 case 's': { // Relocatable Constant
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002340 // These operands are interested in values of the form (GV+C), where C may
2341 // be folded in as an offset of GV, or it may be explicitly added. Also, it
2342 // is possible and fine if either GV or C are missing.
2343 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2344 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
2345
2346 // If we have "(add GV, C)", pull out GV/C
2347 if (Op.getOpcode() == ISD::ADD) {
2348 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
2349 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
2350 if (C == 0 || GA == 0) {
2351 C = dyn_cast<ConstantSDNode>(Op.getOperand(0));
2352 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(1));
2353 }
2354 if (C == 0 || GA == 0)
2355 C = 0, GA = 0;
2356 }
2357
2358 // If we find a valid operand, map to the TargetXXX version so that the
2359 // value itself doesn't get selected.
2360 if (GA) { // Either &GV or &GV+C
2361 if (ConstraintLetter != 'n') {
2362 int64_t Offs = GA->getOffset();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002363 if (C) Offs += C->getZExtValue();
Chris Lattner48884cd2007-08-25 00:47:38 +00002364 Ops.push_back(DAG.getTargetGlobalAddress(GA->getGlobal(),
2365 Op.getValueType(), Offs));
2366 return;
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002367 }
2368 }
2369 if (C) { // just C, no GV.
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002370 // Simple constants are not allowed for 's'.
Chris Lattner48884cd2007-08-25 00:47:38 +00002371 if (ConstraintLetter != 's') {
Dale Johannesen78e3e522009-02-12 20:58:09 +00002372 // gcc prints these as sign extended. Sign extend value to 64 bits
2373 // now; without this it would get ZExt'd later in
2374 // ScheduleDAGSDNodes::EmitNode, which is very generic.
2375 Ops.push_back(DAG.getTargetConstant(C->getAPIntValue().getSExtValue(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002376 MVT::i64));
Chris Lattner48884cd2007-08-25 00:47:38 +00002377 return;
2378 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002379 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002380 break;
Chris Lattnereb8146b2006-02-04 02:13:02 +00002381 }
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002382 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00002383}
2384
Chris Lattner4ccb0702006-01-26 20:37:03 +00002385std::vector<unsigned> TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00002386getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00002387 EVT VT) const {
Chris Lattner1efa40f2006-02-22 00:56:39 +00002388 return std::vector<unsigned>();
2389}
2390
2391
2392std::pair<unsigned, const TargetRegisterClass*> TargetLowering::
Chris Lattner4217ca8dc2006-02-21 23:11:00 +00002393getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00002394 EVT VT) const {
Chris Lattner1efa40f2006-02-22 00:56:39 +00002395 if (Constraint[0] != '{')
2396 return std::pair<unsigned, const TargetRegisterClass*>(0, 0);
Chris Lattnera55079a2006-02-01 01:29:47 +00002397 assert(*(Constraint.end()-1) == '}' && "Not a brace enclosed constraint?");
2398
2399 // Remove the braces from around the name.
Benjamin Kramer05872ea2009-11-12 20:36:59 +00002400 StringRef RegName(Constraint.data()+1, Constraint.size()-2);
Chris Lattner1efa40f2006-02-22 00:56:39 +00002401
2402 // Figure out which register class contains this reg.
Dan Gohman6f0d0242008-02-10 18:45:23 +00002403 const TargetRegisterInfo *RI = TM.getRegisterInfo();
2404 for (TargetRegisterInfo::regclass_iterator RCI = RI->regclass_begin(),
Chris Lattner1efa40f2006-02-22 00:56:39 +00002405 E = RI->regclass_end(); RCI != E; ++RCI) {
2406 const TargetRegisterClass *RC = *RCI;
Chris Lattnerb3befd42006-02-22 23:00:51 +00002407
Dan Gohmanf451cb82010-02-10 16:03:48 +00002408 // If none of the value types for this register class are valid, we
Chris Lattnerb3befd42006-02-22 23:00:51 +00002409 // can't use it. For example, 64-bit reg classes on 32-bit targets.
2410 bool isLegal = false;
2411 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
2412 I != E; ++I) {
2413 if (isTypeLegal(*I)) {
2414 isLegal = true;
2415 break;
2416 }
2417 }
2418
2419 if (!isLegal) continue;
2420
Chris Lattner1efa40f2006-02-22 00:56:39 +00002421 for (TargetRegisterClass::iterator I = RC->begin(), E = RC->end();
2422 I != E; ++I) {
Benjamin Kramer05872ea2009-11-12 20:36:59 +00002423 if (RegName.equals_lower(RI->getName(*I)))
Chris Lattner1efa40f2006-02-22 00:56:39 +00002424 return std::make_pair(*I, RC);
Chris Lattner1efa40f2006-02-22 00:56:39 +00002425 }
Chris Lattner4ccb0702006-01-26 20:37:03 +00002426 }
Chris Lattnera55079a2006-02-01 01:29:47 +00002427
Chris Lattner1efa40f2006-02-22 00:56:39 +00002428 return std::pair<unsigned, const TargetRegisterClass*>(0, 0);
Chris Lattner4ccb0702006-01-26 20:37:03 +00002429}
Evan Cheng30b37b52006-03-13 23:18:16 +00002430
2431//===----------------------------------------------------------------------===//
Chris Lattner4376fea2008-04-27 00:09:47 +00002432// Constraint Selection.
2433
Chris Lattner6bdcda32008-10-17 16:47:46 +00002434/// isMatchingInputConstraint - Return true of this is an input operand that is
2435/// a matching constraint like "4".
2436bool TargetLowering::AsmOperandInfo::isMatchingInputConstraint() const {
Chris Lattner58f15c42008-10-17 16:21:11 +00002437 assert(!ConstraintCode.empty() && "No known constraint!");
2438 return isdigit(ConstraintCode[0]);
2439}
2440
2441/// getMatchedOperand - If this is an input matching constraint, this method
2442/// returns the output operand it matches.
2443unsigned TargetLowering::AsmOperandInfo::getMatchedOperand() const {
2444 assert(!ConstraintCode.empty() && "No known constraint!");
2445 return atoi(ConstraintCode.c_str());
2446}
2447
2448
Chris Lattner4376fea2008-04-27 00:09:47 +00002449/// getConstraintGenerality - Return an integer indicating how general CT
2450/// is.
2451static unsigned getConstraintGenerality(TargetLowering::ConstraintType CT) {
2452 switch (CT) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002453 default: llvm_unreachable("Unknown constraint type!");
Chris Lattner4376fea2008-04-27 00:09:47 +00002454 case TargetLowering::C_Other:
2455 case TargetLowering::C_Unknown:
2456 return 0;
2457 case TargetLowering::C_Register:
2458 return 1;
2459 case TargetLowering::C_RegisterClass:
2460 return 2;
2461 case TargetLowering::C_Memory:
2462 return 3;
2463 }
2464}
2465
2466/// ChooseConstraint - If there are multiple different constraints that we
2467/// could pick for this operand (e.g. "imr") try to pick the 'best' one.
Chris Lattner24e1a9d2008-04-27 01:49:46 +00002468/// This is somewhat tricky: constraints fall into four classes:
Chris Lattner4376fea2008-04-27 00:09:47 +00002469/// Other -> immediates and magic values
2470/// Register -> one specific register
2471/// RegisterClass -> a group of regs
2472/// Memory -> memory
2473/// Ideally, we would pick the most specific constraint possible: if we have
2474/// something that fits into a register, we would pick it. The problem here
2475/// is that if we have something that could either be in a register or in
2476/// memory that use of the register could cause selection of *other*
2477/// operands to fail: they might only succeed if we pick memory. Because of
2478/// this the heuristic we use is:
2479///
2480/// 1) If there is an 'other' constraint, and if the operand is valid for
2481/// that constraint, use it. This makes us take advantage of 'i'
2482/// constraints when available.
2483/// 2) Otherwise, pick the most general constraint present. This prefers
2484/// 'm' over 'r', for example.
2485///
2486static void ChooseConstraint(TargetLowering::AsmOperandInfo &OpInfo,
Evan Chengda43bcf2008-09-24 00:05:32 +00002487 bool hasMemory, const TargetLowering &TLI,
Dan Gohman475871a2008-07-27 21:46:04 +00002488 SDValue Op, SelectionDAG *DAG) {
Chris Lattner4376fea2008-04-27 00:09:47 +00002489 assert(OpInfo.Codes.size() > 1 && "Doesn't have multiple constraint options");
2490 unsigned BestIdx = 0;
2491 TargetLowering::ConstraintType BestType = TargetLowering::C_Unknown;
2492 int BestGenerality = -1;
2493
2494 // Loop over the options, keeping track of the most general one.
2495 for (unsigned i = 0, e = OpInfo.Codes.size(); i != e; ++i) {
2496 TargetLowering::ConstraintType CType =
2497 TLI.getConstraintType(OpInfo.Codes[i]);
2498
Chris Lattner5a096902008-04-27 00:37:18 +00002499 // If this is an 'other' constraint, see if the operand is valid for it.
2500 // For example, on X86 we might have an 'rI' constraint. If the operand
2501 // is an integer in the range [0..31] we want to use I (saving a load
2502 // of a register), otherwise we must use 'r'.
Gabor Greifba36cb52008-08-28 21:40:38 +00002503 if (CType == TargetLowering::C_Other && Op.getNode()) {
Chris Lattner5a096902008-04-27 00:37:18 +00002504 assert(OpInfo.Codes[i].size() == 1 &&
2505 "Unhandled multi-letter 'other' constraint");
Dan Gohman475871a2008-07-27 21:46:04 +00002506 std::vector<SDValue> ResultOps;
Evan Chengda43bcf2008-09-24 00:05:32 +00002507 TLI.LowerAsmOperandForConstraint(Op, OpInfo.Codes[i][0], hasMemory,
Chris Lattner5a096902008-04-27 00:37:18 +00002508 ResultOps, *DAG);
2509 if (!ResultOps.empty()) {
2510 BestType = CType;
2511 BestIdx = i;
2512 break;
2513 }
2514 }
2515
Chris Lattner4376fea2008-04-27 00:09:47 +00002516 // This constraint letter is more general than the previous one, use it.
2517 int Generality = getConstraintGenerality(CType);
2518 if (Generality > BestGenerality) {
2519 BestType = CType;
2520 BestIdx = i;
2521 BestGenerality = Generality;
2522 }
2523 }
2524
2525 OpInfo.ConstraintCode = OpInfo.Codes[BestIdx];
2526 OpInfo.ConstraintType = BestType;
2527}
2528
2529/// ComputeConstraintToUse - Determines the constraint code and constraint
2530/// type to use for the specific AsmOperandInfo, setting
2531/// OpInfo.ConstraintCode and OpInfo.ConstraintType.
Chris Lattner5a096902008-04-27 00:37:18 +00002532void TargetLowering::ComputeConstraintToUse(AsmOperandInfo &OpInfo,
Dan Gohman475871a2008-07-27 21:46:04 +00002533 SDValue Op,
Evan Chengda43bcf2008-09-24 00:05:32 +00002534 bool hasMemory,
Chris Lattner5a096902008-04-27 00:37:18 +00002535 SelectionDAG *DAG) const {
Chris Lattner4376fea2008-04-27 00:09:47 +00002536 assert(!OpInfo.Codes.empty() && "Must have at least one constraint");
2537
2538 // Single-letter constraints ('r') are very common.
2539 if (OpInfo.Codes.size() == 1) {
2540 OpInfo.ConstraintCode = OpInfo.Codes[0];
2541 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2542 } else {
Evan Chengda43bcf2008-09-24 00:05:32 +00002543 ChooseConstraint(OpInfo, hasMemory, *this, Op, DAG);
Chris Lattner4376fea2008-04-27 00:09:47 +00002544 }
2545
2546 // 'X' matches anything.
2547 if (OpInfo.ConstraintCode == "X" && OpInfo.CallOperandVal) {
2548 // Labels and constants are handled elsewhere ('X' is the only thing
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00002549 // that matches labels). For Functions, the type here is the type of
Dale Johannesen5339c552009-07-20 23:27:39 +00002550 // the result, which is not what we want to look at; leave them alone.
2551 Value *v = OpInfo.CallOperandVal;
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00002552 if (isa<BasicBlock>(v) || isa<ConstantInt>(v) || isa<Function>(v)) {
2553 OpInfo.CallOperandVal = v;
Chris Lattner4376fea2008-04-27 00:09:47 +00002554 return;
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00002555 }
Chris Lattner4376fea2008-04-27 00:09:47 +00002556
2557 // Otherwise, try to resolve it to something we know about by looking at
2558 // the actual operand type.
2559 if (const char *Repl = LowerXConstraint(OpInfo.ConstraintVT)) {
2560 OpInfo.ConstraintCode = Repl;
2561 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2562 }
2563 }
2564}
2565
2566//===----------------------------------------------------------------------===//
Evan Cheng30b37b52006-03-13 23:18:16 +00002567// Loop Strength Reduction hooks
2568//===----------------------------------------------------------------------===//
2569
Chris Lattner1436bb62007-03-30 23:14:50 +00002570/// isLegalAddressingMode - Return true if the addressing mode represented
2571/// by AM is legal for this target, for a load/store of the specified type.
2572bool TargetLowering::isLegalAddressingMode(const AddrMode &AM,
2573 const Type *Ty) const {
2574 // The default implementation of this implements a conservative RISCy, r+r and
2575 // r+i addr mode.
2576
2577 // Allows a sign-extended 16-bit immediate field.
2578 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
2579 return false;
2580
2581 // No global is ever allowed as a base.
2582 if (AM.BaseGV)
2583 return false;
2584
2585 // Only support r+r,
2586 switch (AM.Scale) {
2587 case 0: // "r+i" or just "i", depending on HasBaseReg.
2588 break;
2589 case 1:
2590 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
2591 return false;
2592 // Otherwise we have r+r or r+i.
2593 break;
2594 case 2:
2595 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
2596 return false;
2597 // Allow 2*r as r+r.
2598 break;
2599 }
2600
2601 return true;
2602}
2603
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002604/// BuildSDIVSequence - Given an ISD::SDIV node expressing a divide by constant,
2605/// return a DAG expression to select that will generate the same value by
2606/// multiplying by a magic number. See:
2607/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Dan Gohman475871a2008-07-27 21:46:04 +00002608SDValue TargetLowering::BuildSDIV(SDNode *N, SelectionDAG &DAG,
2609 std::vector<SDNode*>* Created) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002610 EVT VT = N->getValueType(0);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002611 DebugLoc dl= N->getDebugLoc();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002612
2613 // Check to see if we can do this.
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002614 // FIXME: We should be more aggressive here.
2615 if (!isTypeLegal(VT))
2616 return SDValue();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002617
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002618 APInt d = cast<ConstantSDNode>(N->getOperand(1))->getAPIntValue();
Jay Foad4e5ea552009-04-30 10:15:35 +00002619 APInt::ms magics = d.magic();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002620
2621 // Multiply the numerator (operand 0) by the magic value
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002622 // FIXME: We should support doing a MUL in a wider type
Dan Gohman475871a2008-07-27 21:46:04 +00002623 SDValue Q;
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002624 if (isOperationLegalOrCustom(ISD::MULHS, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002625 Q = DAG.getNode(ISD::MULHS, dl, VT, N->getOperand(0),
Dan Gohman525178c2007-10-08 18:33:35 +00002626 DAG.getConstant(magics.m, VT));
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002627 else if (isOperationLegalOrCustom(ISD::SMUL_LOHI, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002628 Q = SDValue(DAG.getNode(ISD::SMUL_LOHI, dl, DAG.getVTList(VT, VT),
Dan Gohman525178c2007-10-08 18:33:35 +00002629 N->getOperand(0),
Gabor Greifba36cb52008-08-28 21:40:38 +00002630 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00002631 else
Dan Gohman475871a2008-07-27 21:46:04 +00002632 return SDValue(); // No mulhs or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002633 // If d > 0 and m < 0, add the numerator
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002634 if (d.isStrictlyPositive() && magics.m.isNegative()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002635 Q = DAG.getNode(ISD::ADD, dl, VT, Q, N->getOperand(0));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002636 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002637 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002638 }
2639 // If d < 0 and m > 0, subtract the numerator.
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002640 if (d.isNegative() && magics.m.isStrictlyPositive()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002641 Q = DAG.getNode(ISD::SUB, dl, VT, Q, N->getOperand(0));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002642 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002643 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002644 }
2645 // Shift right algebraic if shift value is nonzero
2646 if (magics.s > 0) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002647 Q = DAG.getNode(ISD::SRA, dl, VT, Q,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002648 DAG.getConstant(magics.s, getShiftAmountTy()));
2649 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002650 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002651 }
2652 // Extract the sign bit and add it to the quotient
Dan Gohman475871a2008-07-27 21:46:04 +00002653 SDValue T =
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002654 DAG.getNode(ISD::SRL, dl, VT, Q, DAG.getConstant(VT.getSizeInBits()-1,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002655 getShiftAmountTy()));
2656 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002657 Created->push_back(T.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002658 return DAG.getNode(ISD::ADD, dl, VT, Q, T);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002659}
2660
2661/// BuildUDIVSequence - Given an ISD::UDIV node expressing a divide by constant,
2662/// return a DAG expression to select that will generate the same value by
2663/// multiplying by a magic number. See:
2664/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Dan Gohman475871a2008-07-27 21:46:04 +00002665SDValue TargetLowering::BuildUDIV(SDNode *N, SelectionDAG &DAG,
2666 std::vector<SDNode*>* Created) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002667 EVT VT = N->getValueType(0);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002668 DebugLoc dl = N->getDebugLoc();
Eli Friedman201c9772008-11-30 06:02:26 +00002669
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002670 // Check to see if we can do this.
Eli Friedman201c9772008-11-30 06:02:26 +00002671 // FIXME: We should be more aggressive here.
2672 if (!isTypeLegal(VT))
2673 return SDValue();
2674
2675 // FIXME: We should use a narrower constant when the upper
2676 // bits are known to be zero.
2677 ConstantSDNode *N1C = cast<ConstantSDNode>(N->getOperand(1));
Jay Foad4e5ea552009-04-30 10:15:35 +00002678 APInt::mu magics = N1C->getAPIntValue().magicu();
Eli Friedman201c9772008-11-30 06:02:26 +00002679
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002680 // Multiply the numerator (operand 0) by the magic value
Eli Friedman201c9772008-11-30 06:02:26 +00002681 // FIXME: We should support doing a MUL in a wider type
Dan Gohman475871a2008-07-27 21:46:04 +00002682 SDValue Q;
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002683 if (isOperationLegalOrCustom(ISD::MULHU, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002684 Q = DAG.getNode(ISD::MULHU, dl, VT, N->getOperand(0),
Dan Gohman525178c2007-10-08 18:33:35 +00002685 DAG.getConstant(magics.m, VT));
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002686 else if (isOperationLegalOrCustom(ISD::UMUL_LOHI, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002687 Q = SDValue(DAG.getNode(ISD::UMUL_LOHI, dl, DAG.getVTList(VT, VT),
Dan Gohman525178c2007-10-08 18:33:35 +00002688 N->getOperand(0),
Gabor Greifba36cb52008-08-28 21:40:38 +00002689 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00002690 else
Dan Gohman475871a2008-07-27 21:46:04 +00002691 return SDValue(); // No mulhu or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002692 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002693 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002694
2695 if (magics.a == 0) {
Eli Friedman201c9772008-11-30 06:02:26 +00002696 assert(magics.s < N1C->getAPIntValue().getBitWidth() &&
2697 "We shouldn't generate an undefined shift!");
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002698 return DAG.getNode(ISD::SRL, dl, VT, Q,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002699 DAG.getConstant(magics.s, getShiftAmountTy()));
2700 } else {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002701 SDValue NPQ = DAG.getNode(ISD::SUB, dl, VT, N->getOperand(0), Q);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002702 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002703 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002704 NPQ = DAG.getNode(ISD::SRL, dl, VT, NPQ,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002705 DAG.getConstant(1, getShiftAmountTy()));
2706 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002707 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002708 NPQ = DAG.getNode(ISD::ADD, dl, VT, NPQ, Q);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002709 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002710 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002711 return DAG.getNode(ISD::SRL, dl, VT, NPQ,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002712 DAG.getConstant(magics.s-1, getShiftAmountTy()));
2713 }
2714}