blob: 8927789567a2243594390356e6fa16d853ddd392 [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
19
20def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
21def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
22def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
23def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
24def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
25def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
26
27// Types for vector shift by immediates. The "SHX" version is for long and
28// narrow operations where the source and destination vectors have different
29// types. The "SHINS" version is for shift and insert operations.
30def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
31 SDTCisVT<2, i32>]>;
32def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
33 SDTCisVT<2, i32>]>;
34def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
36
37def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
38def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
39def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
40def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
41def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
42def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
43def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
44
45def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
46def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
47def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
48
49def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
50def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
51def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
52def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
53def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
54def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
55
56def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
57def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
58def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
59
60def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
61def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
62
63def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
64 SDTCisVT<2, i32>]>;
65def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
66def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
67
Bob Wilson7e3f0d22010-07-14 06:31:50 +000068def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
69def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
70def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
71
Bob Wilsonc1d287b2009-08-14 05:13:08 +000072def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
73
Bob Wilson0ce37102009-08-14 05:08:32 +000074// VDUPLANE can produce a quad-register result from a double-register source,
75// so the result is not constrained to match the source.
76def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
77 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
78 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +000079
Bob Wilsonde95c1b82009-08-19 17:03:43 +000080def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
81 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
82def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
83
Bob Wilsond8e17572009-08-12 22:31:50 +000084def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
85def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
86def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
87def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
88
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000089def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +000090 SDTCisSameAs<0, 2>,
91 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +000092def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
93def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
94def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000095
Bob Wilsond0b69cf2010-09-01 23:50:19 +000096def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
97 SDTCisSameAs<1, 2>]>;
98def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
99def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
100
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000101def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
102 SDTCisSameAs<0, 2>]>;
103def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
104def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
105
Bob Wilsoncba270d2010-07-13 21:16:48 +0000106def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
107 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000108 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000109 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
110 return (EltBits == 32 && EltVal == 0);
111}]>;
112
113def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
114 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000115 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000116 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
117 return (EltBits == 8 && EltVal == 0xff);
118}]>;
119
Bob Wilson5bafff32009-06-22 23:27:02 +0000120//===----------------------------------------------------------------------===//
121// NEON operand definitions
122//===----------------------------------------------------------------------===//
123
Bob Wilson1a913ed2010-06-11 21:34:50 +0000124def nModImm : Operand<i32> {
125 let PrintMethod = "printNEONModImmOperand";
Bob Wilson54c78ef2009-11-06 23:33:28 +0000126}
127
Bob Wilson5bafff32009-06-22 23:27:02 +0000128//===----------------------------------------------------------------------===//
129// NEON load / store instructions
130//===----------------------------------------------------------------------===//
131
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000132// Use VLDM to load a Q register as a D register pair.
133// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000134def VLDMQ
Evan Cheng5a50cee2010-10-07 01:50:48 +0000135 : PseudoVFPLdStM<(outs QPR:$dst), (ins addrmode4:$addr), IIC_fpLoad_m, "",
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000136 [(set QPR:$dst, (v2f64 (load addrmode4:$addr)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000137
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000138// Use VSTM to store a Q register as a D register pair.
139// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000140def VSTMQ
Evan Cheng5a50cee2010-10-07 01:50:48 +0000141 : PseudoVFPLdStM<(outs), (ins QPR:$src, addrmode4:$addr), IIC_fpStore_m, "",
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000142 [(store (v2f64 QPR:$src), addrmode4:$addr)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000143
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000144let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson621f1952010-03-23 05:25:43 +0000145
Bob Wilsonffde0802010-09-02 16:00:54 +0000146// Classes for VLD* pseudo-instructions with multi-register operands.
147// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000148class VLDQPseudo<InstrItinClass itin>
149 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
150class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000151 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000152 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000153 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000154class VLDQQPseudo<InstrItinClass itin>
155 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
156class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000157 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000158 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000159 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000160class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000161 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000162 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000163 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000164
Bob Wilson205a5ca2009-07-08 18:11:30 +0000165// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000166class VLD1D<bits<4> op7_4, string Dt>
Owen Andersond9aa7d32010-11-02 00:05:05 +0000167 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd),
168 (ins addrmode6:$Rn), IIC_VLD1,
169 "vld1", Dt, "\\{$Vd\\}, $Rn", "", []> {
170 let Rm = 0b1111;
171 let Inst{4} = Rn{4};
172}
Bob Wilson621f1952010-03-23 05:25:43 +0000173class VLD1Q<bits<4> op7_4, string Dt>
Owen Andersond9aa7d32010-11-02 00:05:05 +0000174 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2),
175 (ins addrmode6:$Rn), IIC_VLD1x2,
176 "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> {
177 let Rm = 0b1111;
178 let Inst{5-4} = Rn{5-4};
179}
Bob Wilson205a5ca2009-07-08 18:11:30 +0000180
Owen Andersond9aa7d32010-11-02 00:05:05 +0000181def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
182def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
183def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
184def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000185
Owen Andersond9aa7d32010-11-02 00:05:05 +0000186def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
187def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
188def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
189def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000190
Evan Chengd2ca8132010-10-09 01:03:04 +0000191def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>;
192def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>;
193def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>;
194def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000195
Bob Wilson99493b22010-03-20 17:59:03 +0000196// ...with address register writeback:
197class VLD1DWB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000198 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd, GPR:$wb),
199 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1u,
200 "vld1", Dt, "\\{$Vd\\}, $Rn$Rm",
201 "$Rn.addr = $wb", []> {
202 let Inst{4} = Rn{4};
203}
Bob Wilson99493b22010-03-20 17:59:03 +0000204class VLD1QWB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000205 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
206 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x2u,
207 "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm",
208 "$Rn.addr = $wb", []> {
209 let Inst{5-4} = Rn{5-4};
210}
Bob Wilson99493b22010-03-20 17:59:03 +0000211
Owen Andersone85bd772010-11-02 00:24:52 +0000212def VLD1d8_UPD : VLD1DWB<{0,0,0,?}, "8">;
213def VLD1d16_UPD : VLD1DWB<{0,1,0,?}, "16">;
214def VLD1d32_UPD : VLD1DWB<{1,0,0,?}, "32">;
215def VLD1d64_UPD : VLD1DWB<{1,1,0,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000216
Owen Andersone85bd772010-11-02 00:24:52 +0000217def VLD1q8_UPD : VLD1QWB<{0,0,?,?}, "8">;
218def VLD1q16_UPD : VLD1QWB<{0,1,?,?}, "16">;
219def VLD1q32_UPD : VLD1QWB<{1,0,?,?}, "32">;
220def VLD1q64_UPD : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000221
Evan Chengd2ca8132010-10-09 01:03:04 +0000222def VLD1q8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
223def VLD1q16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
224def VLD1q32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
225def VLD1q64Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000226
Bob Wilson052ba452010-03-22 18:22:06 +0000227// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000228class VLD1D3<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000229 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
230 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
231 "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
232 let Rm = 0b1111;
233 let Inst{4} = Rn{4};
234}
Bob Wilson99493b22010-03-20 17:59:03 +0000235class VLD1D3WB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000236 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
237 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x3u, "vld1", Dt,
238 "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
239 let Inst{4} = Rn{4};
240}
Bob Wilson052ba452010-03-22 18:22:06 +0000241
Owen Andersone85bd772010-11-02 00:24:52 +0000242def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
243def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
244def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
245def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000246
Owen Andersone85bd772010-11-02 00:24:52 +0000247def VLD1d8T_UPD : VLD1D3WB<{0,0,0,?}, "8">;
248def VLD1d16T_UPD : VLD1D3WB<{0,1,0,?}, "16">;
249def VLD1d32T_UPD : VLD1D3WB<{1,0,0,?}, "32">;
250def VLD1d64T_UPD : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000251
Evan Chengd2ca8132010-10-09 01:03:04 +0000252def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
253def VLD1d64TPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x3u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000254
Bob Wilson052ba452010-03-22 18:22:06 +0000255// ...with 4 registers (some of these are only for the disassembler):
256class VLD1D4<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000257 : NLdSt<0,0b10,0b0010,op7_4,(outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
258 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
259 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
260 let Rm = 0b1111;
261 let Inst{5-4} = Rn{5-4};
262}
Bob Wilson99493b22010-03-20 17:59:03 +0000263class VLD1D4WB<bits<4> op7_4, string Dt>
264 : NLdSt<0,0b10,0b0010,op7_4,
Owen Andersone85bd772010-11-02 00:24:52 +0000265 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
266 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4, "vld1", Dt,
267 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm", "$Rn.addr = $wb",
268 []> {
269 let Inst{5-4} = Rn{5-4};
270}
Johnny Chend7283d92010-02-23 20:51:23 +0000271
Owen Andersone85bd772010-11-02 00:24:52 +0000272def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
273def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
274def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
275def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000276
Owen Andersone85bd772010-11-02 00:24:52 +0000277def VLD1d8Q_UPD : VLD1D4WB<{0,0,?,?}, "8">;
278def VLD1d16Q_UPD : VLD1D4WB<{0,1,?,?}, "16">;
279def VLD1d32Q_UPD : VLD1D4WB<{1,0,?,?}, "32">;
280def VLD1d64Q_UPD : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000281
Evan Chengd2ca8132010-10-09 01:03:04 +0000282def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
283def VLD1d64QPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x4u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000284
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000285// VLD2 : Vector Load (multiple 2-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000286class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000287 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
288 (ins addrmode6:$Rn), IIC_VLD2,
289 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> {
290 let Rm = 0b1111;
291 let Inst{5-4} = Rn{5-4};
292}
Bob Wilson95808322010-03-18 20:18:39 +0000293class VLD2Q<bits<4> op7_4, string Dt>
Bob Wilson00bf1d92010-03-20 18:14:26 +0000294 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000295 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
296 (ins addrmode6:$Rn), IIC_VLD2x2,
297 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
298 let Rm = 0b1111;
299 let Inst{5-4} = Rn{5-4};
300}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000301
Owen Andersoncf667be2010-11-02 01:24:55 +0000302def VLD2d8 : VLD2D<0b1000, {0,0,?,?}, "8">;
303def VLD2d16 : VLD2D<0b1000, {0,1,?,?}, "16">;
304def VLD2d32 : VLD2D<0b1000, {1,0,?,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000305
Owen Andersoncf667be2010-11-02 01:24:55 +0000306def VLD2q8 : VLD2Q<{0,0,?,?}, "8">;
307def VLD2q16 : VLD2Q<{0,1,?,?}, "16">;
308def VLD2q32 : VLD2Q<{1,0,?,?}, "32">;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000309
Bob Wilson9d84fb32010-09-14 20:59:49 +0000310def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
311def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
312def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000313
Evan Chengd2ca8132010-10-09 01:03:04 +0000314def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
315def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
316def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000317
Bob Wilson92cb9322010-03-20 20:10:51 +0000318// ...with address register writeback:
319class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000320 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
321 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2u,
322 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm",
323 "$Rn.addr = $wb", []> {
324 let Inst{5-4} = Rn{5-4};
325}
Bob Wilson92cb9322010-03-20 20:10:51 +0000326class VLD2QWB<bits<4> op7_4, string Dt>
327 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000328 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
329 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2x2u,
330 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
331 "$Rn.addr = $wb", []> {
332 let Inst{5-4} = Rn{5-4};
333}
Bob Wilson92cb9322010-03-20 20:10:51 +0000334
Owen Andersoncf667be2010-11-02 01:24:55 +0000335def VLD2d8_UPD : VLD2DWB<0b1000, {0,0,?,?}, "8">;
336def VLD2d16_UPD : VLD2DWB<0b1000, {0,1,?,?}, "16">;
337def VLD2d32_UPD : VLD2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000338
Owen Andersoncf667be2010-11-02 01:24:55 +0000339def VLD2q8_UPD : VLD2QWB<{0,0,?,?}, "8">;
340def VLD2q16_UPD : VLD2QWB<{0,1,?,?}, "16">;
341def VLD2q32_UPD : VLD2QWB<{1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000342
Evan Chengd2ca8132010-10-09 01:03:04 +0000343def VLD2d8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
344def VLD2d16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
345def VLD2d32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000346
Evan Chengd2ca8132010-10-09 01:03:04 +0000347def VLD2q8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
348def VLD2q16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
349def VLD2q32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000350
Bob Wilson00bf1d92010-03-20 18:14:26 +0000351// ...with double-spaced registers (for disassembly only):
Owen Andersoncf667be2010-11-02 01:24:55 +0000352def VLD2b8 : VLD2D<0b1001, {0,0,?,?}, "8">;
353def VLD2b16 : VLD2D<0b1001, {0,1,?,?}, "16">;
354def VLD2b32 : VLD2D<0b1001, {1,0,?,?}, "32">;
355def VLD2b8_UPD : VLD2DWB<0b1001, {0,0,?,?}, "8">;
356def VLD2b16_UPD : VLD2DWB<0b1001, {0,1,?,?}, "16">;
357def VLD2b32_UPD : VLD2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chend7283d92010-02-23 20:51:23 +0000358
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000359// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000360class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000361 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
362 (ins addrmode6:$Rn), IIC_VLD3,
363 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
364 let Rm = 0b1111;
365 let Inst{4} = Rn{4};
366}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000367
Owen Andersoncf667be2010-11-02 01:24:55 +0000368def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">;
369def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">;
370def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000371
Bob Wilson9d84fb32010-09-14 20:59:49 +0000372def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
373def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
374def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000375
Bob Wilson92cb9322010-03-20 20:10:51 +0000376// ...with address register writeback:
377class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
378 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000379 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
380 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u,
381 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm",
382 "$Rn.addr = $wb", []> {
383 let Inst{4} = Rn{4};
384}
Bob Wilson92cb9322010-03-20 20:10:51 +0000385
Owen Andersoncf667be2010-11-02 01:24:55 +0000386def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">;
387def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">;
388def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000389
Evan Cheng84f69e82010-10-09 01:45:34 +0000390def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
391def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
392def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000393
Bob Wilson92cb9322010-03-20 20:10:51 +0000394// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Andersoncf667be2010-11-02 01:24:55 +0000395def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">;
396def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">;
397def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">;
398def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">;
399def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">;
400def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000401
Evan Cheng84f69e82010-10-09 01:45:34 +0000402def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
403def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
404def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000405
Bob Wilson92cb9322010-03-20 20:10:51 +0000406// ...alternate versions to be allocated odd register numbers:
Evan Cheng84f69e82010-10-09 01:45:34 +0000407def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
408def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
409def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000410
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000411// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000412class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
413 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000414 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
415 (ins addrmode6:$Rn), IIC_VLD4,
416 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
417 let Rm = 0b1111;
418 let Inst{5-4} = Rn{5-4};
419}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000420
Owen Andersoncf667be2010-11-02 01:24:55 +0000421def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">;
422def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">;
423def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000424
Bob Wilson9d84fb32010-09-14 20:59:49 +0000425def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
426def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
427def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000428
Bob Wilson92cb9322010-03-20 20:10:51 +0000429// ...with address register writeback:
430class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
431 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000432 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
433 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4,
434 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
435 "$Rn.addr = $wb", []> {
436 let Inst{5-4} = Rn{5-4};
437}
Bob Wilson92cb9322010-03-20 20:10:51 +0000438
Owen Andersoncf667be2010-11-02 01:24:55 +0000439def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">;
440def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">;
441def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000442
Bob Wilson9d84fb32010-09-14 20:59:49 +0000443def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
444def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
445def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000446
Bob Wilson92cb9322010-03-20 20:10:51 +0000447// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Andersoncf667be2010-11-02 01:24:55 +0000448def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">;
449def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">;
450def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">;
451def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">;
452def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">;
453def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000454
Bob Wilson9d84fb32010-09-14 20:59:49 +0000455def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
456def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
457def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000458
Bob Wilson92cb9322010-03-20 20:10:51 +0000459// ...alternate versions to be allocated odd register numbers:
Bob Wilson9d84fb32010-09-14 20:59:49 +0000460def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
461def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
462def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000463
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000464} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
465
Bob Wilson8466fa12010-09-13 23:01:35 +0000466// Classes for VLD*LN pseudo-instructions with multi-register operands.
467// These are expanded to real instructions after register allocation.
468class VLDQLNPseudo<InstrItinClass itin>
469 : PseudoNLdSt<(outs QPR:$dst),
470 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
471 itin, "$src = $dst">;
472class VLDQLNWBPseudo<InstrItinClass itin>
473 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
474 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
475 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
476class VLDQQLNPseudo<InstrItinClass itin>
477 : PseudoNLdSt<(outs QQPR:$dst),
478 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
479 itin, "$src = $dst">;
480class VLDQQLNWBPseudo<InstrItinClass itin>
481 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
482 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
483 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
484class VLDQQQQLNPseudo<InstrItinClass itin>
485 : PseudoNLdSt<(outs QQQQPR:$dst),
486 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
487 itin, "$src = $dst">;
488class VLDQQQQLNWBPseudo<InstrItinClass itin>
489 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
490 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
491 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
492
Bob Wilsonb07c1712009-10-07 21:53:04 +0000493// VLD1LN : Vector Load (single element to one lane)
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000494class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
495 PatFrag LoadOp>
Owen Andersond138d702010-11-02 20:47:39 +0000496 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000497 (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane),
498 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
499 "$src = $Vd",
500 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
501 (i32 (LoadOp addrmode6:$Rn)),
502 imm:$lane))]> {
503 let Rm = 0b1111;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000504}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000505class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
506 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
507 (i32 (LoadOp addrmode6:$addr)),
508 imm:$lane))];
509}
510
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000511def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> {
512 let Inst{7-5} = lane{2-0};
513}
514def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> {
515 let Inst{7-6} = lane{1-0};
516 let Inst{4} = Rn{4};
517}
518def VLD1LNd32 : VLD1LN<0b1000, {?,0,?,?}, "32", v2i32, load> {
519 let Inst{7} = lane{0};
520 let Inst{5} = Rn{4};
521 let Inst{4} = Rn{4};
522}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000523
524def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
525def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
526def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
527
528let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
529
530// ...with address register writeback:
531class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000532 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000533 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000534 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000535 "\\{$Vd[$lane]\\}, $Rn$Rm",
Owen Andersond138d702010-11-02 20:47:39 +0000536 "$src = $Vd, $Rn.addr = $wb", []>;
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000537
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000538def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> {
539 let Inst{7-5} = lane{2-0};
540}
541def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> {
542 let Inst{7-6} = lane{1-0};
543 let Inst{4} = Rn{4};
544}
545def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> {
546 let Inst{7} = lane{0};
547 let Inst{5} = Rn{4};
548 let Inst{4} = Rn{4};
549}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000550
551def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
552def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
553def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilson7708c222009-10-07 18:09:32 +0000554
Bob Wilson243fcc52009-09-01 04:26:28 +0000555// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000556class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000557 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000558 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane),
559 IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn",
560 "$src1 = $Vd, $src2 = $dst2", []> {
561 let Rm = 0b1111;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000562 let Inst{4} = Rn{4};
563}
Bob Wilson243fcc52009-09-01 04:26:28 +0000564
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000565def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> {
566 let Inst{7-5} = lane{2-0};
567}
568def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> {
569 let Inst{7-6} = lane{1-0};
570}
571def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> {
572 let Inst{7} = lane{0};
573}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000574
Evan Chengd2ca8132010-10-09 01:03:04 +0000575def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
576def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
577def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000578
Bob Wilson41315282010-03-20 20:39:53 +0000579// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000580def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> {
581 let Inst{7-6} = lane{1-0};
582}
583def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> {
584 let Inst{7} = lane{0};
585}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000586
Evan Chengd2ca8132010-10-09 01:03:04 +0000587def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
588def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000589
Bob Wilsona1023642010-03-20 20:47:18 +0000590// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000591class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000592 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000593 (ins addrmode6:$Rn, am6offset:$Rm,
Evan Chengd2ca8132010-10-09 01:03:04 +0000594 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000595 "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm",
596 "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> {
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000597 let Inst{4} = Rn{4};
598}
Bob Wilsona1023642010-03-20 20:47:18 +0000599
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000600def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> {
601 let Inst{7-5} = lane{2-0};
602}
603def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> {
604 let Inst{7-6} = lane{1-0};
605}
606def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> {
607 let Inst{7} = lane{0};
608}
Bob Wilsona1023642010-03-20 20:47:18 +0000609
Evan Chengd2ca8132010-10-09 01:03:04 +0000610def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
611def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
612def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000613
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000614def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> {
615 let Inst{7-6} = lane{1-0};
616}
617def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> {
618 let Inst{7} = lane{0};
619}
Bob Wilsona1023642010-03-20 20:47:18 +0000620
Evan Chengd2ca8132010-10-09 01:03:04 +0000621def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
622def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000623
Bob Wilson243fcc52009-09-01 04:26:28 +0000624// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000625class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000626 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000627 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +0000628 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000629 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn",
630 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> {
631 let Rm = 0b1111;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000632}
Bob Wilson243fcc52009-09-01 04:26:28 +0000633
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000634def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> {
635 let Inst{7-5} = lane{2-0};
636}
637def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> {
638 let Inst{7-6} = lane{1-0};
639}
640def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> {
641 let Inst{7} = lane{0};
642}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000643
Evan Cheng84f69e82010-10-09 01:45:34 +0000644def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
645def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
646def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000647
Bob Wilson41315282010-03-20 20:39:53 +0000648// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000649def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> {
650 let Inst{7-6} = lane{1-0};
651}
652def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> {
653 let Inst{7} = lane{0};
654}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000655
Evan Cheng84f69e82010-10-09 01:45:34 +0000656def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
657def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000658
Bob Wilsona1023642010-03-20 20:47:18 +0000659// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000660class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000661 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000662 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
663 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000664 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +0000665 IIC_VLD3lnu, "vld3", Dt,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000666 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm",
667 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb",
Owen Andersond138d702010-11-02 20:47:39 +0000668 []>;
Bob Wilsona1023642010-03-20 20:47:18 +0000669
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000670def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> {
671 let Inst{7-5} = lane{2-0};
672}
673def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> {
674 let Inst{7-6} = lane{1-0};
675}
676def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> {
677 let Inst{7} = lane{0};
678}
Bob Wilsona1023642010-03-20 20:47:18 +0000679
Evan Cheng84f69e82010-10-09 01:45:34 +0000680def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
681def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
682def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000683
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000684def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> {
685 let Inst{7-6} = lane{1-0};
686}
687def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> {
688 let Inst{7} = lane{0};
689}
Bob Wilsona1023642010-03-20 20:47:18 +0000690
Evan Cheng84f69e82010-10-09 01:45:34 +0000691def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
692def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000693
Bob Wilson243fcc52009-09-01 04:26:28 +0000694// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000695class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000696 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000697 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
698 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +0000699 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000700 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn",
701 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> {
702 let Rm = 0b1111;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000703 let Inst{4} = Rn{4};
704}
Bob Wilson243fcc52009-09-01 04:26:28 +0000705
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000706def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> {
707 let Inst{7-5} = lane{2-0};
708}
709def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> {
710 let Inst{7-6} = lane{1-0};
711}
712def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> {
713 let Inst{7} = lane{0};
714 let Inst{5} = Rn{5};
715}
Bob Wilson62e053e2009-10-08 22:53:57 +0000716
Evan Cheng10dc63f2010-10-09 04:07:58 +0000717def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
718def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
719def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000720
Bob Wilson41315282010-03-20 20:39:53 +0000721// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000722def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> {
723 let Inst{7-6} = lane{1-0};
724}
725def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> {
726 let Inst{7} = lane{0};
727 let Inst{5} = Rn{5};
728}
Bob Wilson62e053e2009-10-08 22:53:57 +0000729
Evan Cheng10dc63f2010-10-09 04:07:58 +0000730def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
731def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000732
Bob Wilsona1023642010-03-20 20:47:18 +0000733// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000734class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000735 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000736 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
737 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000738 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng10dc63f2010-10-09 04:07:58 +0000739 IIC_VLD4ln, "vld4", Dt,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000740"\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm",
741"$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb",
742 []> {
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000743 let Inst{4} = Rn{4};
744}
Bob Wilsona1023642010-03-20 20:47:18 +0000745
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000746def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> {
747 let Inst{7-5} = lane{2-0};
748}
749def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> {
750 let Inst{7-6} = lane{1-0};
751}
752def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> {
753 let Inst{7} = lane{0};
754 let Inst{5} = Rn{5};
755}
Bob Wilsona1023642010-03-20 20:47:18 +0000756
Evan Cheng10dc63f2010-10-09 04:07:58 +0000757def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
758def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
759def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000760
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000761def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> {
762 let Inst{7-6} = lane{1-0};
763}
764def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> {
765 let Inst{7} = lane{0};
766 let Inst{5} = Rn{5};
767}
Bob Wilsona1023642010-03-20 20:47:18 +0000768
Evan Cheng10dc63f2010-10-09 04:07:58 +0000769def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
770def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000771
Bob Wilsonb07c1712009-10-07 21:53:04 +0000772// VLD1DUP : Vector Load (single element to all lanes)
773// VLD2DUP : Vector Load (single 2-element structure to all lanes)
774// VLD3DUP : Vector Load (single 3-element structure to all lanes)
775// VLD4DUP : Vector Load (single 4-element structure to all lanes)
776// FIXME: Not yet implemented.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000777} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +0000778
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000779let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +0000780
Bob Wilson709d5922010-08-25 23:27:42 +0000781// Classes for VST* pseudo-instructions with multi-register operands.
782// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000783class VSTQPseudo<InstrItinClass itin>
784 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
785class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000786 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000787 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000788 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000789class VSTQQPseudo<InstrItinClass itin>
790 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
791class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +0000792 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000793 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +0000794 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000795class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +0000796 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +0000797 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +0000798 "$addr.addr = $wb">;
799
Bob Wilson11d98992010-03-23 06:20:33 +0000800// VST1 : Vector Store (multiple single elements)
801class VST1D<bits<4> op7_4, string Dt>
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000802 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, DPR:$Vd),
803 IIC_VST1, "vst1", Dt, "\\{$Vd\\}, $Rn", "", []> {
804 let Rm = 0b1111;
805 let Inst{4} = Rn{4};
806}
Bob Wilson11d98992010-03-23 06:20:33 +0000807class VST1Q<bits<4> op7_4, string Dt>
808 : NLdSt<0,0b00,0b1010,op7_4, (outs),
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000809 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2), IIC_VST1x2,
810 "vst1", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
811 let Rm = 0b1111;
812 let Inst{5-4} = Rn{5-4};
813}
Bob Wilson11d98992010-03-23 06:20:33 +0000814
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000815def VST1d8 : VST1D<{0,0,0,?}, "8">;
816def VST1d16 : VST1D<{0,1,0,?}, "16">;
817def VST1d32 : VST1D<{1,0,0,?}, "32">;
818def VST1d64 : VST1D<{1,1,0,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +0000819
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000820def VST1q8 : VST1Q<{0,0,?,?}, "8">;
821def VST1q16 : VST1Q<{0,1,?,?}, "16">;
822def VST1q32 : VST1Q<{1,0,?,?}, "32">;
823def VST1q64 : VST1Q<{1,1,?,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +0000824
Evan Cheng60ff8792010-10-11 22:03:18 +0000825def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>;
826def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>;
827def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>;
828def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000829
Bob Wilson25eb5012010-03-20 20:54:36 +0000830// ...with address register writeback:
831class VST1DWB<bits<4> op7_4, string Dt>
832 : NLdSt<0, 0b00, 0b0111, op7_4, (outs GPR:$wb),
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000833 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd), IIC_VST1u,
834 "vst1", Dt, "\\{$Vd\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
835 let Inst{4} = Rn{4};
836}
Bob Wilson25eb5012010-03-20 20:54:36 +0000837class VST1QWB<bits<4> op7_4, string Dt>
838 : NLdSt<0, 0b00, 0b1010, op7_4, (outs GPR:$wb),
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000839 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
840 IIC_VST1x2u, "vst1", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
841 "$Rn.addr = $wb", []> {
842 let Inst{5-4} = Rn{5-4};
843}
Bob Wilson25eb5012010-03-20 20:54:36 +0000844
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000845def VST1d8_UPD : VST1DWB<{0,0,0,?}, "8">;
846def VST1d16_UPD : VST1DWB<{0,1,0,?}, "16">;
847def VST1d32_UPD : VST1DWB<{1,0,0,?}, "32">;
848def VST1d64_UPD : VST1DWB<{1,1,0,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +0000849
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000850def VST1q8_UPD : VST1QWB<{0,0,?,?}, "8">;
851def VST1q16_UPD : VST1QWB<{0,1,?,?}, "16">;
852def VST1q32_UPD : VST1QWB<{1,0,?,?}, "32">;
853def VST1q64_UPD : VST1QWB<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +0000854
Evan Cheng60ff8792010-10-11 22:03:18 +0000855def VST1q8Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
856def VST1q16Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
857def VST1q32Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
858def VST1q64Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000859
Bob Wilson052ba452010-03-22 18:22:06 +0000860// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000861class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +0000862 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000863 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3),
864 IIC_VST1x3, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
865 let Rm = 0b1111;
866 let Inst{4} = Rn{4};
867}
Bob Wilson25eb5012010-03-20 20:54:36 +0000868class VST1D3WB<bits<4> op7_4, string Dt>
869 : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb),
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000870 (ins addrmode6:$Rn, am6offset:$Rm,
871 DPR:$Vd, DPR:$src2, DPR:$src3),
872 IIC_VST1x3u, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
873 "$Rn.addr = $wb", []> {
874 let Inst{4} = Rn{4};
875}
Bob Wilson052ba452010-03-22 18:22:06 +0000876
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000877def VST1d8T : VST1D3<{0,0,0,?}, "8">;
878def VST1d16T : VST1D3<{0,1,0,?}, "16">;
879def VST1d32T : VST1D3<{1,0,0,?}, "32">;
880def VST1d64T : VST1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000881
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000882def VST1d8T_UPD : VST1D3WB<{0,0,0,?}, "8">;
883def VST1d16T_UPD : VST1D3WB<{0,1,0,?}, "16">;
884def VST1d32T_UPD : VST1D3WB<{1,0,0,?}, "32">;
885def VST1d64T_UPD : VST1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000886
Evan Cheng60ff8792010-10-11 22:03:18 +0000887def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
888def VST1d64TPseudo_UPD : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +0000889
Bob Wilson052ba452010-03-22 18:22:06 +0000890// ...with 4 registers (some of these are only for the disassembler):
891class VST1D4<bits<4> op7_4, string Dt>
892 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000893 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
894 IIC_VST1x4, "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn", "",
895 []> {
896 let Rm = 0b1111;
897 let Inst{5-4} = Rn{5-4};
898}
Bob Wilson25eb5012010-03-20 20:54:36 +0000899class VST1D4WB<bits<4> op7_4, string Dt>
900 : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb),
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000901 (ins addrmode6:$Rn, am6offset:$Rm,
902 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST1x4u,
903 "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
904 "$Rn.addr = $wb", []> {
905 let Inst{5-4} = Rn{5-4};
906}
Bob Wilson25eb5012010-03-20 20:54:36 +0000907
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000908def VST1d8Q : VST1D4<{0,0,?,?}, "8">;
909def VST1d16Q : VST1D4<{0,1,?,?}, "16">;
910def VST1d32Q : VST1D4<{1,0,?,?}, "32">;
911def VST1d64Q : VST1D4<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +0000912
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000913def VST1d8Q_UPD : VST1D4WB<{0,0,?,?}, "8">;
914def VST1d16Q_UPD : VST1D4WB<{0,1,?,?}, "16">;
915def VST1d32Q_UPD : VST1D4WB<{1,0,?,?}, "32">;
916def VST1d64Q_UPD : VST1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000917
Evan Cheng60ff8792010-10-11 22:03:18 +0000918def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
919def VST1d64QPseudo_UPD : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +0000920
Bob Wilsonb36ec862009-08-06 18:47:44 +0000921// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000922class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
923 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersond2f37942010-11-02 21:16:58 +0000924 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2),
925 IIC_VST2, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
926 let Rm = 0b1111;
927 let Inst{5-4} = Rn{5-4};
928}
Bob Wilson95808322010-03-18 20:18:39 +0000929class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +0000930 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Owen Andersond2f37942010-11-02 21:16:58 +0000931 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
932 IIC_VST2x2, "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
933 "", []> {
934 let Rm = 0b1111;
935 let Inst{5-4} = Rn{5-4};
936}
Bob Wilsonb36ec862009-08-06 18:47:44 +0000937
Owen Andersond2f37942010-11-02 21:16:58 +0000938def VST2d8 : VST2D<0b1000, {0,0,?,?}, "8">;
939def VST2d16 : VST2D<0b1000, {0,1,?,?}, "16">;
940def VST2d32 : VST2D<0b1000, {1,0,?,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000941
Owen Andersond2f37942010-11-02 21:16:58 +0000942def VST2q8 : VST2Q<{0,0,?,?}, "8">;
943def VST2q16 : VST2Q<{0,1,?,?}, "16">;
944def VST2q32 : VST2Q<{1,0,?,?}, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +0000945
Evan Cheng60ff8792010-10-11 22:03:18 +0000946def VST2d8Pseudo : VSTQPseudo<IIC_VST2>;
947def VST2d16Pseudo : VSTQPseudo<IIC_VST2>;
948def VST2d32Pseudo : VSTQPseudo<IIC_VST2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000949
Evan Cheng60ff8792010-10-11 22:03:18 +0000950def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
951def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
952def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000953
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000954// ...with address register writeback:
955class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
956 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersond2f37942010-11-02 21:16:58 +0000957 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
958 IIC_VST2u, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
959 "$Rn.addr = $wb", []> {
960 let Inst{5-4} = Rn{5-4};
961}
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000962class VST2QWB<bits<4> op7_4, string Dt>
963 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Owen Andersond2f37942010-11-02 21:16:58 +0000964 (ins addrmode6:$Rn, am6offset:$Rm,
965 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST2x2u,
966 "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
967 "$Rn.addr = $wb", []> {
968 let Inst{5-4} = Rn{5-4};
969}
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000970
Owen Andersond2f37942010-11-02 21:16:58 +0000971def VST2d8_UPD : VST2DWB<0b1000, {0,0,?,?}, "8">;
972def VST2d16_UPD : VST2DWB<0b1000, {0,1,?,?}, "16">;
973def VST2d32_UPD : VST2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000974
Owen Andersond2f37942010-11-02 21:16:58 +0000975def VST2q8_UPD : VST2QWB<{0,0,?,?}, "8">;
976def VST2q16_UPD : VST2QWB<{0,1,?,?}, "16">;
977def VST2q32_UPD : VST2QWB<{1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000978
Evan Cheng60ff8792010-10-11 22:03:18 +0000979def VST2d8Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
980def VST2d16Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
981def VST2d32Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000982
Evan Cheng60ff8792010-10-11 22:03:18 +0000983def VST2q8Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
984def VST2q16Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
985def VST2q32Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000986
Bob Wilson068b18b2010-03-20 21:15:48 +0000987// ...with double-spaced registers (for disassembly only):
Owen Andersond2f37942010-11-02 21:16:58 +0000988def VST2b8 : VST2D<0b1001, {0,0,?,?}, "8">;
989def VST2b16 : VST2D<0b1001, {0,1,?,?}, "16">;
990def VST2b32 : VST2D<0b1001, {1,0,?,?}, "32">;
991def VST2b8_UPD : VST2DWB<0b1001, {0,0,?,?}, "8">;
992def VST2b16_UPD : VST2DWB<0b1001, {0,1,?,?}, "16">;
993def VST2b32_UPD : VST2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +0000994
Bob Wilsonb36ec862009-08-06 18:47:44 +0000995// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000996class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
997 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Evan Cheng60ff8792010-10-11 22:03:18 +0000998 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST3,
Bob Wilson95808322010-03-18 20:18:39 +0000999 "vst3", Dt, "\\{$src1, $src2, $src3\\}, $addr", "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001000
Bob Wilson068b18b2010-03-20 21:15:48 +00001001def VST3d8 : VST3D<0b0100, 0b0000, "8">;
1002def VST3d16 : VST3D<0b0100, 0b0100, "16">;
1003def VST3d32 : VST3D<0b0100, 0b1000, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001004
Evan Cheng60ff8792010-10-11 22:03:18 +00001005def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
1006def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
1007def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001008
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001009// ...with address register writeback:
1010class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1011 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001012 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +00001013 DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST3u,
Bob Wilson226036e2010-03-20 22:13:40 +00001014 "vst3", Dt, "\\{$src1, $src2, $src3\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001015 "$addr.addr = $wb", []>;
1016
1017def VST3d8_UPD : VST3DWB<0b0100, 0b0000, "8">;
1018def VST3d16_UPD : VST3DWB<0b0100, 0b0100, "16">;
1019def VST3d32_UPD : VST3DWB<0b0100, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001020
Evan Cheng60ff8792010-10-11 22:03:18 +00001021def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1022def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1023def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001024
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001025// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson068b18b2010-03-20 21:15:48 +00001026def VST3q8 : VST3D<0b0101, 0b0000, "8">;
1027def VST3q16 : VST3D<0b0101, 0b0100, "16">;
1028def VST3q32 : VST3D<0b0101, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001029def VST3q8_UPD : VST3DWB<0b0101, 0b0000, "8">;
1030def VST3q16_UPD : VST3DWB<0b0101, 0b0100, "16">;
1031def VST3q32_UPD : VST3DWB<0b0101, 0b1000, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001032
Evan Cheng60ff8792010-10-11 22:03:18 +00001033def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1034def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1035def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001036
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001037// ...alternate versions to be allocated odd register numbers:
Evan Cheng60ff8792010-10-11 22:03:18 +00001038def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1039def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1040def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +00001041
Bob Wilsonb36ec862009-08-06 18:47:44 +00001042// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001043class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
1044 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +00001045 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Evan Cheng60ff8792010-10-11 22:03:18 +00001046 IIC_VST4, "vst4", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Bob Wilson2a9df472009-08-25 17:46:06 +00001047 "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001048
Bob Wilson068b18b2010-03-20 21:15:48 +00001049def VST4d8 : VST4D<0b0000, 0b0000, "8">;
1050def VST4d16 : VST4D<0b0000, 0b0100, "16">;
1051def VST4d32 : VST4D<0b0000, 0b1000, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001052
Evan Cheng60ff8792010-10-11 22:03:18 +00001053def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
1054def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
1055def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +00001056
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001057// ...with address register writeback:
1058class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1059 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001060 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +00001061 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Bob Wilson226036e2010-03-20 22:13:40 +00001062 "vst4", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001063 "$addr.addr = $wb", []>;
1064
1065def VST4d8_UPD : VST4DWB<0b0000, 0b0000, "8">;
1066def VST4d16_UPD : VST4DWB<0b0000, 0b0100, "16">;
1067def VST4d32_UPD : VST4DWB<0b0000, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001068
Evan Cheng60ff8792010-10-11 22:03:18 +00001069def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1070def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1071def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001072
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001073// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson068b18b2010-03-20 21:15:48 +00001074def VST4q8 : VST4D<0b0001, 0b0000, "8">;
1075def VST4q16 : VST4D<0b0001, 0b0100, "16">;
1076def VST4q32 : VST4D<0b0001, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001077def VST4q8_UPD : VST4DWB<0b0001, 0b0000, "8">;
1078def VST4q16_UPD : VST4DWB<0b0001, 0b0100, "16">;
1079def VST4q32_UPD : VST4DWB<0b0001, 0b1000, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001080
Evan Cheng60ff8792010-10-11 22:03:18 +00001081def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1082def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1083def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001084
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001085// ...alternate versions to be allocated odd register numbers:
Evan Cheng60ff8792010-10-11 22:03:18 +00001086def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1087def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1088def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001089
Bob Wilson8466fa12010-09-13 23:01:35 +00001090// Classes for VST*LN pseudo-instructions with multi-register operands.
1091// These are expanded to real instructions after register allocation.
1092class VSTQLNPseudo<InstrItinClass itin>
1093 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
1094 itin, "">;
1095class VSTQLNWBPseudo<InstrItinClass itin>
1096 : PseudoNLdSt<(outs GPR:$wb),
1097 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
1098 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1099class VSTQQLNPseudo<InstrItinClass itin>
1100 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
1101 itin, "">;
1102class VSTQQLNWBPseudo<InstrItinClass itin>
1103 : PseudoNLdSt<(outs GPR:$wb),
1104 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
1105 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1106class VSTQQQQLNPseudo<InstrItinClass itin>
1107 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
1108 itin, "">;
1109class VSTQQQQLNWBPseudo<InstrItinClass itin>
1110 : PseudoNLdSt<(outs GPR:$wb),
1111 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
1112 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1113
Bob Wilsonb07c1712009-10-07 21:53:04 +00001114// VST1LN : Vector Store (single element from one lane)
1115// FIXME: Not yet implemented.
Bob Wilson63c90632009-10-07 20:49:18 +00001116
Bob Wilson8a3198b2009-09-01 18:51:56 +00001117// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001118class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
1119 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001120 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001121 IIC_VST2ln, "vst2", Dt, "\\{$src1[$lane], $src2[$lane]\\}, $addr",
Bob Wilson9abe19d2010-02-17 00:31:29 +00001122 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001123
Bob Wilson39842552010-03-22 16:43:10 +00001124def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8">;
1125def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16">;
1126def VST2LNd32 : VST2LN<0b1001, {?,0,?,?}, "32">;
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001127
Evan Cheng60ff8792010-10-11 22:03:18 +00001128def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1129def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1130def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001131
Bob Wilson41315282010-03-20 20:39:53 +00001132// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +00001133def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16">;
1134def VST2LNq32 : VST2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001135
Evan Cheng60ff8792010-10-11 22:03:18 +00001136def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
1137def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001138
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001139// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001140class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1141 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001142 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +00001143 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +00001144 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001145 "$addr.addr = $wb", []>;
1146
Bob Wilson39842552010-03-22 16:43:10 +00001147def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8">;
1148def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16">;
1149def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001150
Evan Cheng60ff8792010-10-11 22:03:18 +00001151def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1152def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1153def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001154
Bob Wilson39842552010-03-22 16:43:10 +00001155def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16">;
1156def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001157
Evan Cheng60ff8792010-10-11 22:03:18 +00001158def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
1159def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001160
Bob Wilson8a3198b2009-09-01 18:51:56 +00001161// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001162class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
1163 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001164 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +00001165 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001166 "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr", "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001167
Bob Wilson39842552010-03-22 16:43:10 +00001168def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8">;
1169def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16">;
1170def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32">;
Bob Wilson8cdb2692009-10-08 23:51:31 +00001171
Evan Cheng60ff8792010-10-11 22:03:18 +00001172def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1173def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1174def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001175
Bob Wilson41315282010-03-20 20:39:53 +00001176// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +00001177def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16">;
1178def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson8cdb2692009-10-08 23:51:31 +00001179
Evan Cheng60ff8792010-10-11 22:03:18 +00001180def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
1181def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001182
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001183// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001184class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1185 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001186 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001187 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001188 IIC_VST3lnu, "vst3", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +00001189 "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001190 "$addr.addr = $wb", []>;
1191
Bob Wilson39842552010-03-22 16:43:10 +00001192def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8">;
1193def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16">;
1194def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001195
Evan Cheng60ff8792010-10-11 22:03:18 +00001196def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1197def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1198def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001199
Bob Wilson39842552010-03-22 16:43:10 +00001200def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16">;
1201def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001202
Evan Cheng60ff8792010-10-11 22:03:18 +00001203def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
1204def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001205
Bob Wilson8a3198b2009-09-01 18:51:56 +00001206// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001207class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
1208 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001209 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00001210 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +00001211 "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr",
Bob Wilson9abe19d2010-02-17 00:31:29 +00001212 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001213
Bob Wilson39842552010-03-22 16:43:10 +00001214def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8">;
1215def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16">;
1216def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32">;
Bob Wilson56311392009-10-09 00:01:36 +00001217
Evan Cheng60ff8792010-10-11 22:03:18 +00001218def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1219def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1220def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001221
Bob Wilson41315282010-03-20 20:39:53 +00001222// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +00001223def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16">;
1224def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilson56311392009-10-09 00:01:36 +00001225
Evan Cheng60ff8792010-10-11 22:03:18 +00001226def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
1227def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00001228
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001229// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001230class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1231 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001232 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001233 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001234 IIC_VST4lnu, "vst4", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +00001235 "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001236 "$addr.addr = $wb", []>;
1237
Bob Wilson39842552010-03-22 16:43:10 +00001238def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8">;
1239def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16">;
1240def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001241
Evan Cheng60ff8792010-10-11 22:03:18 +00001242def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1243def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1244def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001245
Bob Wilson39842552010-03-22 16:43:10 +00001246def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16">;
1247def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001248
Evan Cheng60ff8792010-10-11 22:03:18 +00001249def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
1250def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001251
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001252} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00001253
Bob Wilson205a5ca2009-07-08 18:11:30 +00001254
Bob Wilson5bafff32009-06-22 23:27:02 +00001255//===----------------------------------------------------------------------===//
1256// NEON pattern fragments
1257//===----------------------------------------------------------------------===//
1258
1259// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001260def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001261 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1262 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001263}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001264def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001265 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1266 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001267}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001268def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001269 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1270 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001271}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001272def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001273 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1274 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001275}]>;
1276
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00001277// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001278def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001279 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
1280 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001281}]>;
1282
Bob Wilson5bafff32009-06-22 23:27:02 +00001283// Translate lane numbers from Q registers to D subregs.
1284def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001285 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001286}]>;
1287def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001288 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001289}]>;
1290def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001291 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001292}]>;
1293
1294//===----------------------------------------------------------------------===//
1295// Instruction Classes
1296//===----------------------------------------------------------------------===//
1297
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001298// Basic 2-register operations: single-, double- and quad-register.
1299class N2VS<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1300 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1301 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +00001302 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
1303 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src),
1304 IIC_VUNAD, OpcodeStr, Dt, "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001305class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001306 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1307 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +00001308 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
1309 (ins DPR:$src), IIC_VUNAD, OpcodeStr, Dt,"$dst, $src", "",
1310 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001311class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001312 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1313 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +00001314 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
1315 (ins QPR:$src), IIC_VUNAQ, OpcodeStr, Dt,"$dst, $src", "",
1316 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001317
Bob Wilson69bfbd62010-02-17 22:42:54 +00001318// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001319class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001320 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001321 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001322 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1323 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001324 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001325 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
1326class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00001327 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001328 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001329 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1330 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001331 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001332 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
1333
Bob Wilson973a0742010-08-30 20:02:30 +00001334// Narrow 2-register operations.
1335class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1336 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1337 InstrItinClass itin, string OpcodeStr, string Dt,
1338 ValueType TyD, ValueType TyQ, SDNode OpNode>
1339 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
1340 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
1341 [(set DPR:$dst, (TyD (OpNode (TyQ QPR:$src))))]>;
1342
Bob Wilson5bafff32009-06-22 23:27:02 +00001343// Narrow 2-register intrinsics.
1344class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1345 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001346 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00001347 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001348 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001349 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001350 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>;
1351
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001352// Long 2-register operations (currently only used for VMOVL).
1353class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1354 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1355 InstrItinClass itin, string OpcodeStr, string Dt,
1356 ValueType TyQ, ValueType TyD, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001357 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001358 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001359 [(set QPR:$dst, (TyQ (OpNode (TyD DPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001360
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001361// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00001362class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001363 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2),
David Goodwin127221f2009-09-23 21:38:08 +00001364 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Evan Chengf81bf152009-11-23 21:57:23 +00001365 OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001366 "$src1 = $dst1, $src2 = $dst2", []>;
David Goodwin127221f2009-09-23 21:38:08 +00001367class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00001368 InstrItinClass itin, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001369 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001370 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001371 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001372
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001373// Basic 3-register operations: single-, double- and quad-register.
1374class N3VS<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1375 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
1376 SDNode OpNode, bit Commutable>
1377 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001378 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm,
1379 IIC_VBIND, OpcodeStr, Dt, "$dst, $src1, $src2", "", []> {
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001380 let isCommutable = Commutable;
1381}
1382
Bob Wilson5bafff32009-06-22 23:27:02 +00001383class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001384 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001385 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001386 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001387 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1388 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1389 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001390 let isCommutable = Commutable;
1391}
1392// Same as N3VD but no data type.
1393class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1394 InstrItinClass itin, string OpcodeStr,
1395 ValueType ResTy, ValueType OpTy,
1396 SDNode OpNode, bit Commutable>
1397 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001398 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001399 OpcodeStr, "$dst, $src1, $src2", "",
1400 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001401 let isCommutable = Commutable;
1402}
Johnny Chen897dd0c2010-03-27 01:03:13 +00001403
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001404class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001405 InstrItinClass itin, string OpcodeStr, string Dt,
1406 ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001407 : N3V<0, 1, op21_20, op11_8, 1, 0,
1408 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1409 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1410 [(set (Ty DPR:$dst),
1411 (Ty (ShOp (Ty DPR:$src1),
1412 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001413 let isCommutable = 0;
1414}
1415class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001416 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001417 : N3V<0, 1, op21_20, op11_8, 1, 0,
1418 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1419 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","",
1420 [(set (Ty DPR:$dst),
1421 (Ty (ShOp (Ty DPR:$src1),
1422 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001423 let isCommutable = 0;
1424}
1425
Bob Wilson5bafff32009-06-22 23:27:02 +00001426class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001427 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001428 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001429 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersone0e6dc32010-10-21 18:09:17 +00001430 (outs QPR:$Qd), (ins QPR:$Qn, QPR:$Qm), N3RegFrm, itin,
1431 OpcodeStr, Dt, "$Qd, $Qn, $Qm", "",
1432 [(set QPR:$Qd, (ResTy (OpNode (OpTy QPR:$Qn), (OpTy QPR:$Qm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001433 let isCommutable = Commutable;
1434}
1435class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1436 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001437 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00001438 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001439 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, itin,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001440 OpcodeStr, "$dst, $src1, $src2", "",
1441 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001442 let isCommutable = Commutable;
1443}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001444class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001445 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001446 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001447 : N3V<1, 1, op21_20, op11_8, 1, 0,
1448 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1449 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1450 [(set (ResTy QPR:$dst),
1451 (ResTy (ShOp (ResTy QPR:$src1),
1452 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1453 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001454 let isCommutable = 0;
1455}
Bob Wilson9abe19d2010-02-17 00:31:29 +00001456class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001457 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001458 : N3V<1, 1, op21_20, op11_8, 1, 0,
1459 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1460 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","",
1461 [(set (ResTy QPR:$dst),
1462 (ResTy (ShOp (ResTy QPR:$src1),
1463 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1464 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001465 let isCommutable = 0;
1466}
Bob Wilson5bafff32009-06-22 23:27:02 +00001467
1468// Basic 3-register intrinsics, both double- and quad-register.
1469class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001470 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001471 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001472 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001473 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
1474 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1475 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001476 let isCommutable = Commutable;
1477}
David Goodwin658ea602009-09-25 18:38:29 +00001478class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001479 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001480 : N3V<0, 1, op21_20, op11_8, 1, 0,
1481 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1482 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1483 [(set (Ty DPR:$dst),
1484 (Ty (IntOp (Ty DPR:$src1),
1485 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),
1486 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001487 let isCommutable = 0;
1488}
David Goodwin658ea602009-09-25 18:38:29 +00001489class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001490 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001491 : N3V<0, 1, op21_20, op11_8, 1, 0,
1492 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1493 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1494 [(set (Ty DPR:$dst),
1495 (Ty (IntOp (Ty DPR:$src1),
1496 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001497 let isCommutable = 0;
1498}
Owen Anderson3557d002010-10-26 20:56:57 +00001499class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1500 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00001501 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00001502 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1503 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
1504 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
1505 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00001506 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00001507}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001508
Bob Wilson5bafff32009-06-22 23:27:02 +00001509class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001510 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001511 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001512 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001513 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
1514 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1515 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001516 let isCommutable = Commutable;
1517}
David Goodwin658ea602009-09-25 18:38:29 +00001518class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001519 string OpcodeStr, string Dt,
1520 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001521 : N3V<1, 1, op21_20, op11_8, 1, 0,
1522 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1523 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1524 [(set (ResTy QPR:$dst),
1525 (ResTy (IntOp (ResTy QPR:$src1),
1526 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1527 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001528 let isCommutable = 0;
1529}
David Goodwin658ea602009-09-25 18:38:29 +00001530class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001531 string OpcodeStr, string Dt,
1532 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001533 : N3V<1, 1, op21_20, op11_8, 1, 0,
1534 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1535 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1536 [(set (ResTy QPR:$dst),
1537 (ResTy (IntOp (ResTy QPR:$src1),
1538 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1539 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001540 let isCommutable = 0;
1541}
Owen Anderson3557d002010-10-26 20:56:57 +00001542class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1543 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00001544 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00001545 : N3V<op24, op23, op21_20, op11_8, 1, op4,
1546 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
1547 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
1548 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00001549 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00001550}
Bob Wilson5bafff32009-06-22 23:27:02 +00001551
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001552// Multiply-Add/Sub operations: single-, double- and quad-register.
1553class N3VSMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1554 InstrItinClass itin, string OpcodeStr, string Dt,
1555 ValueType Ty, SDNode MulOp, SDNode OpNode>
1556 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1557 (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001558 (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), N3RegFrm, itin,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001559 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", []>;
1560
Bob Wilson5bafff32009-06-22 23:27:02 +00001561class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001562 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001563 ValueType Ty, SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001564 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00001565 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1566 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1567 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
1568 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
1569
David Goodwin658ea602009-09-25 18:38:29 +00001570class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001571 string OpcodeStr, string Dt,
1572 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001573 : N3V<0, 1, op21_20, op11_8, 1, 0,
1574 (outs DPR:$dst),
1575 (ins DPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1576 NVMulSLFrm, itin,
1577 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1578 [(set (Ty DPR:$dst),
1579 (Ty (ShOp (Ty DPR:$src1),
1580 (Ty (MulOp DPR:$src2,
1581 (Ty (NEONvduplane (Ty DPR_VFP2:$src3),
1582 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001583class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001584 string OpcodeStr, string Dt,
1585 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001586 : N3V<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00001587 (outs DPR:$Vd),
1588 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001589 NVMulSLFrm, itin,
Owen Anderson18341e92010-10-22 18:54:37 +00001590 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
1591 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001592 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00001593 (Ty (MulOp DPR:$Vn,
1594 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001595 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001596
Bob Wilson5bafff32009-06-22 23:27:02 +00001597class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001598 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
David Goodwin658ea602009-09-25 18:38:29 +00001599 SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001600 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00001601 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1602 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1603 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
1604 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001605class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001606 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001607 SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001608 : N3V<1, 1, op21_20, op11_8, 1, 0,
1609 (outs QPR:$dst),
1610 (ins QPR:$src1, QPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1611 NVMulSLFrm, itin,
1612 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1613 [(set (ResTy QPR:$dst),
1614 (ResTy (ShOp (ResTy QPR:$src1),
1615 (ResTy (MulOp QPR:$src2,
1616 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1617 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001618class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001619 string OpcodeStr, string Dt,
1620 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001621 SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001622 : N3V<1, 1, op21_20, op11_8, 1, 0,
1623 (outs QPR:$dst),
1624 (ins QPR:$src1, QPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1625 NVMulSLFrm, itin,
1626 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1627 [(set (ResTy QPR:$dst),
1628 (ResTy (ShOp (ResTy QPR:$src1),
1629 (ResTy (MulOp QPR:$src2,
1630 (ResTy (NEONvduplane (OpTy DPR_8:$src3),
1631 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001632
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001633// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
1634class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1635 InstrItinClass itin, string OpcodeStr, string Dt,
1636 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
1637 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00001638 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1639 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1640 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
1641 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001642class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1643 InstrItinClass itin, string OpcodeStr, string Dt,
1644 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
1645 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00001646 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1647 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1648 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
1649 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001650
Bob Wilson5bafff32009-06-22 23:27:02 +00001651// Neon 3-argument intrinsics, both double- and quad-register.
1652// The destination register is also used as the first source operand register.
1653class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001654 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001655 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001656 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001657 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001658 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001659 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1),
1660 (OpTy DPR:$src2), (OpTy DPR:$src3))))]>;
1661class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001662 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001663 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001664 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001665 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001666 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001667 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1),
1668 (OpTy QPR:$src2), (OpTy QPR:$src3))))]>;
1669
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001670// Long Multiply-Add/Sub operations.
1671class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1672 InstrItinClass itin, string OpcodeStr, string Dt,
1673 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1674 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00001675 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1676 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1677 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
1678 (TyQ (MulOp (TyD DPR:$Vn),
1679 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001680class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
1681 InstrItinClass itin, string OpcodeStr, string Dt,
1682 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1683 : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$dst),
1684 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1685 NVMulSLFrm, itin,
1686 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1687 [(set QPR:$dst,
1688 (OpNode (TyQ QPR:$src1),
1689 (TyQ (MulOp (TyD DPR:$src2),
1690 (TyD (NEONvduplane (TyD DPR_VFP2:$src3),
1691 imm:$lane))))))]>;
1692class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1693 InstrItinClass itin, string OpcodeStr, string Dt,
1694 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1695 : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$dst),
1696 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1697 NVMulSLFrm, itin,
1698 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1699 [(set QPR:$dst,
1700 (OpNode (TyQ QPR:$src1),
1701 (TyQ (MulOp (TyD DPR:$src2),
1702 (TyD (NEONvduplane (TyD DPR_8:$src3),
1703 imm:$lane))))))]>;
1704
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001705// Long Intrinsic-Op vector operations with explicit extend (VABAL).
1706class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1707 InstrItinClass itin, string OpcodeStr, string Dt,
1708 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
1709 SDNode OpNode>
1710 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00001711 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1712 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1713 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
1714 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
1715 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001716
Bob Wilson5bafff32009-06-22 23:27:02 +00001717// Neon Long 3-argument intrinsic. The destination register is
1718// a quad-register and is also used as the first source operand register.
1719class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001720 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001721 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001722 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00001723 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1724 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1725 [(set QPR:$Vd,
1726 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001727class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001728 string OpcodeStr, string Dt,
1729 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001730 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1731 (outs QPR:$dst),
1732 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1733 NVMulSLFrm, itin,
1734 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1735 [(set (ResTy QPR:$dst),
1736 (ResTy (IntOp (ResTy QPR:$src1),
1737 (OpTy DPR:$src2),
1738 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1739 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001740class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1741 InstrItinClass itin, string OpcodeStr, string Dt,
1742 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001743 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1744 (outs QPR:$dst),
1745 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1746 NVMulSLFrm, itin,
1747 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1748 [(set (ResTy QPR:$dst),
1749 (ResTy (IntOp (ResTy QPR:$src1),
1750 (OpTy DPR:$src2),
1751 (OpTy (NEONvduplane (OpTy DPR_8:$src3),
1752 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001753
Bob Wilson5bafff32009-06-22 23:27:02 +00001754// Narrowing 3-register intrinsics.
1755class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001756 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00001757 Intrinsic IntOp, bit Commutable>
1758 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001759 (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINi4D,
Evan Chengf81bf152009-11-23 21:57:23 +00001760 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001761 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> {
1762 let isCommutable = Commutable;
1763}
1764
Bob Wilson04d6c282010-08-29 05:57:34 +00001765// Long 3-register operations.
1766class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1767 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001768 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
1769 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1770 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
1771 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1772 [(set QPR:$dst, (TyQ (OpNode (TyD DPR:$src1), (TyD DPR:$src2))))]> {
1773 let isCommutable = Commutable;
1774}
1775class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
1776 InstrItinClass itin, string OpcodeStr, string Dt,
1777 ValueType TyQ, ValueType TyD, SDNode OpNode>
1778 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1779 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1780 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1781 [(set QPR:$dst,
1782 (TyQ (OpNode (TyD DPR:$src1),
1783 (TyD (NEONvduplane (TyD DPR_VFP2:$src2),imm:$lane)))))]>;
1784class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1785 InstrItinClass itin, string OpcodeStr, string Dt,
1786 ValueType TyQ, ValueType TyD, SDNode OpNode>
1787 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1788 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1789 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1790 [(set QPR:$dst,
1791 (TyQ (OpNode (TyD DPR:$src1),
1792 (TyD (NEONvduplane (TyD DPR_8:$src2), imm:$lane)))))]>;
1793
1794// Long 3-register operations with explicitly extended operands.
1795class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1796 InstrItinClass itin, string OpcodeStr, string Dt,
1797 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
1798 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00001799 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersone0e6dc32010-10-21 18:09:17 +00001800 (outs QPR:$Qd), (ins DPR:$Dn, DPR:$Dm), N3RegFrm, itin,
1801 OpcodeStr, Dt, "$Qd, $Dn, $Dm", "",
1802 [(set QPR:$Qd, (OpNode (TyQ (ExtOp (TyD DPR:$Dn))),
1803 (TyQ (ExtOp (TyD DPR:$Dm)))))]> {
1804 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00001805}
1806
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001807// Long 3-register intrinsics with explicit extend (VABDL).
1808class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1809 InstrItinClass itin, string OpcodeStr, string Dt,
1810 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
1811 bit Commutable>
1812 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1813 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
1814 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1815 [(set QPR:$dst, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$src1),
1816 (TyD DPR:$src2))))))]> {
1817 let isCommutable = Commutable;
1818}
1819
Bob Wilson5bafff32009-06-22 23:27:02 +00001820// Long 3-register intrinsics.
1821class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001822 InstrItinClass itin, string OpcodeStr, string Dt,
1823 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001824 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001825 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001826 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001827 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> {
1828 let isCommutable = Commutable;
1829}
David Goodwin658ea602009-09-25 18:38:29 +00001830class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001831 string OpcodeStr, string Dt,
1832 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001833 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1834 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1835 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1836 [(set (ResTy QPR:$dst),
1837 (ResTy (IntOp (OpTy DPR:$src1),
1838 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1839 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001840class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1841 InstrItinClass itin, string OpcodeStr, string Dt,
1842 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001843 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1844 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1845 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1846 [(set (ResTy QPR:$dst),
1847 (ResTy (IntOp (OpTy DPR:$src1),
1848 (OpTy (NEONvduplane (OpTy DPR_8:$src2),
1849 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001850
Bob Wilson04d6c282010-08-29 05:57:34 +00001851// Wide 3-register operations.
1852class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1853 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
1854 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001855 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9d505592010-10-21 18:20:25 +00001856 (outs QPR:$Qd), (ins QPR:$Qn, DPR:$Dm), N3RegFrm, IIC_VSUBiD,
1857 OpcodeStr, Dt, "$Qd, $Qn, $Dm", "",
1858 [(set QPR:$Qd, (OpNode (TyQ QPR:$Qn),
1859 (TyQ (ExtOp (TyD DPR:$Dm)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001860 let isCommutable = Commutable;
1861}
1862
1863// Pairwise long 2-register intrinsics, both double- and quad-register.
1864class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001865 bits<2> op17_16, bits<5> op11_7, bit op4,
1866 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001867 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1868 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001869 (ins DPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001870 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
1871class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001872 bits<2> op17_16, bits<5> op11_7, bit op4,
1873 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001874 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1875 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001876 (ins QPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001877 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
1878
1879// Pairwise long 2-register accumulate intrinsics,
1880// both double- and quad-register.
1881// The destination register is also used as the first source operand register.
1882class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001883 bits<2> op17_16, bits<5> op11_7, bit op4,
1884 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001885 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1886 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00001887 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
1888 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
1889 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001890class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001891 bits<2> op17_16, bits<5> op11_7, bit op4,
1892 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001893 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1894 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00001895 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
1896 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
1897 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001898
1899// Shift by immediate,
1900// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001901class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001902 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001903 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001904 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001905 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001906 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001907 [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001908class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001909 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001910 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001911 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001912 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001913 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001914 [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>;
1915
Johnny Chen6c8648b2010-03-17 23:26:50 +00001916// Long shift by immediate.
1917class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
1918 string OpcodeStr, string Dt,
1919 ValueType ResTy, ValueType OpTy, SDNode OpNode>
1920 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001921 (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), N2RegVShLFrm,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001922 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001923 [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src),
1924 (i32 imm:$SIMM))))]>;
1925
Bob Wilson5bafff32009-06-22 23:27:02 +00001926// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001927class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001928 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001929 ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001930 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001931 (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), N2RegVShRFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001932 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001933 [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src),
1934 (i32 imm:$SIMM))))]>;
1935
1936// Shift right by immediate and accumulate,
1937// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001938class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001939 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00001940 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
1941 (ins DPR:$src1, DPR:$Vm, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
1942 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
1943 [(set DPR:$Vd, (Ty (add DPR:$src1,
1944 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001945class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001946 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00001947 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
1948 (ins QPR:$src1, QPR:$Vm, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
1949 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
1950 [(set QPR:$Vd, (Ty (add QPR:$src1,
1951 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001952
1953// Shift by immediate and insert,
1954// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001955class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001956 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00001957 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
1958 (ins DPR:$src1, DPR:$Vm, i32imm:$SIMM), f, IIC_VSHLiD,
1959 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
1960 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001961class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001962 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00001963 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
1964 (ins QPR:$src1, QPR:$Vm, i32imm:$SIMM), f, IIC_VSHLiQ,
1965 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
1966 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001967
1968// Convert, with fractional bits immediate,
1969// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001970class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001971 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001972 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001973 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00001974 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
1975 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
1976 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001977class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001978 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001979 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001980 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00001981 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
1982 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
1983 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001984
1985//===----------------------------------------------------------------------===//
1986// Multiclasses
1987//===----------------------------------------------------------------------===//
1988
Bob Wilson916ac5b2009-10-03 04:44:16 +00001989// Abbreviations used in multiclass suffixes:
1990// Q = quarter int (8 bit) elements
1991// H = half int (16 bit) elements
1992// S = single int (32 bit) elements
1993// D = double int (64 bit) elements
1994
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001995// Neon 2-register vector operations -- for disassembly only.
1996
1997// First with only element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00001998multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1999 bits<5> op11_7, bit op4, string opc, string Dt,
2000 string asm> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002001 // 64-bit vector types.
2002 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
2003 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00002004 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002005 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
2006 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00002007 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002008 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
2009 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00002010 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002011 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
2012 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
2013 opc, "f32", asm, "", []> {
2014 let Inst{10} = 1; // overwrite F = 1
2015 }
2016
2017 // 128-bit vector types.
2018 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
2019 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00002020 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002021 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
2022 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00002023 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002024 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
2025 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00002026 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002027 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
2028 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
2029 opc, "f32", asm, "", []> {
2030 let Inst{10} = 1; // overwrite F = 1
2031 }
2032}
2033
Bob Wilson5bafff32009-06-22 23:27:02 +00002034// Neon 3-register vector operations.
2035
2036// First with only element sizes of 8, 16 and 32 bits:
2037multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002038 InstrItinClass itinD16, InstrItinClass itinD32,
2039 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002040 string OpcodeStr, string Dt,
2041 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002042 // 64-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00002043 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002044 OpcodeStr, !strconcat(Dt, "8"),
2045 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002046 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002047 OpcodeStr, !strconcat(Dt, "16"),
2048 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002049 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002050 OpcodeStr, !strconcat(Dt, "32"),
2051 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002052
2053 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00002054 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002055 OpcodeStr, !strconcat(Dt, "8"),
2056 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002057 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002058 OpcodeStr, !strconcat(Dt, "16"),
2059 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002060 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002061 OpcodeStr, !strconcat(Dt, "32"),
2062 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002063}
2064
Evan Chengf81bf152009-11-23 21:57:23 +00002065multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
2066 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
2067 v4i16, ShOp>;
2068 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002069 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002070 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00002071 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002072 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002073 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002074}
2075
Bob Wilson5bafff32009-06-22 23:27:02 +00002076// ....then also with element size 64 bits:
2077multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002078 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002079 string OpcodeStr, string Dt,
2080 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00002081 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002082 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00002083 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00002084 OpcodeStr, !strconcat(Dt, "64"),
2085 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002086 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002087 OpcodeStr, !strconcat(Dt, "64"),
2088 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002089}
2090
2091
Bob Wilson973a0742010-08-30 20:02:30 +00002092// Neon Narrowing 2-register vector operations,
2093// source operand element sizes of 16, 32 and 64 bits:
2094multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2095 bits<5> op11_7, bit op6, bit op4,
2096 InstrItinClass itin, string OpcodeStr, string Dt,
2097 SDNode OpNode> {
2098 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2099 itin, OpcodeStr, !strconcat(Dt, "16"),
2100 v8i8, v8i16, OpNode>;
2101 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2102 itin, OpcodeStr, !strconcat(Dt, "32"),
2103 v4i16, v4i32, OpNode>;
2104 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2105 itin, OpcodeStr, !strconcat(Dt, "64"),
2106 v2i32, v2i64, OpNode>;
2107}
2108
Bob Wilson5bafff32009-06-22 23:27:02 +00002109// Neon Narrowing 2-register vector intrinsics,
2110// source operand element sizes of 16, 32 and 64 bits:
2111multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00002112 bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002113 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002114 Intrinsic IntOp> {
2115 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002116 itin, OpcodeStr, !strconcat(Dt, "16"),
2117 v8i8, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002118 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002119 itin, OpcodeStr, !strconcat(Dt, "32"),
2120 v4i16, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002121 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002122 itin, OpcodeStr, !strconcat(Dt, "64"),
2123 v2i32, v2i64, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002124}
2125
2126
2127// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
2128// source operand element sizes of 16, 32 and 64 bits:
Bob Wilsonb31a11b2010-08-20 04:54:02 +00002129multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
2130 string OpcodeStr, string Dt, SDNode OpNode> {
2131 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2132 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
2133 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2134 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2135 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2136 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002137}
2138
2139
2140// Neon 3-register vector intrinsics.
2141
2142// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002143multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002144 InstrItinClass itinD16, InstrItinClass itinD32,
2145 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002146 string OpcodeStr, string Dt,
2147 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002148 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002149 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002150 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002151 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002152 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002153 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002154 v2i32, v2i32, IntOp, Commutable>;
2155
2156 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002157 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002158 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002159 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002160 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002161 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002162 v4i32, v4i32, IntOp, Commutable>;
2163}
Owen Anderson3557d002010-10-26 20:56:57 +00002164multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2165 InstrItinClass itinD16, InstrItinClass itinD32,
2166 InstrItinClass itinQ16, InstrItinClass itinQ32,
2167 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002168 Intrinsic IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002169 // 64-bit vector types.
2170 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
2171 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002172 v4i16, v4i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002173 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
2174 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002175 v2i32, v2i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002176
2177 // 128-bit vector types.
2178 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
2179 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002180 v8i16, v8i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002181 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
2182 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002183 v4i32, v4i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002184}
Bob Wilson5bafff32009-06-22 23:27:02 +00002185
David Goodwin658ea602009-09-25 18:38:29 +00002186multiclass N3VIntSL_HS<bits<4> op11_8,
2187 InstrItinClass itinD16, InstrItinClass itinD32,
2188 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002189 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00002190 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002191 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002192 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002193 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002194 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002195 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002196 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002197 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002198}
2199
Bob Wilson5bafff32009-06-22 23:27:02 +00002200// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002201multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002202 InstrItinClass itinD16, InstrItinClass itinD32,
2203 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002204 string OpcodeStr, string Dt,
2205 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002206 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002207 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002208 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002209 OpcodeStr, !strconcat(Dt, "8"),
2210 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002211 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002212 OpcodeStr, !strconcat(Dt, "8"),
2213 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002214}
Owen Anderson3557d002010-10-26 20:56:57 +00002215multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2216 InstrItinClass itinD16, InstrItinClass itinD32,
2217 InstrItinClass itinQ16, InstrItinClass itinQ32,
2218 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002219 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002220 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002221 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002222 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
2223 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002224 v8i8, v8i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002225 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
2226 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002227 v16i8, v16i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002228}
2229
Bob Wilson5bafff32009-06-22 23:27:02 +00002230
2231// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002232multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002233 InstrItinClass itinD16, InstrItinClass itinD32,
2234 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002235 string OpcodeStr, string Dt,
2236 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002237 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002238 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002239 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002240 OpcodeStr, !strconcat(Dt, "64"),
2241 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002242 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002243 OpcodeStr, !strconcat(Dt, "64"),
2244 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002245}
Owen Anderson3557d002010-10-26 20:56:57 +00002246multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2247 InstrItinClass itinD16, InstrItinClass itinD32,
2248 InstrItinClass itinQ16, InstrItinClass itinQ32,
2249 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002250 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002251 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002252 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002253 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
2254 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002255 v1i64, v1i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002256 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
2257 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002258 v2i64, v2i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002259}
Bob Wilson5bafff32009-06-22 23:27:02 +00002260
Bob Wilson5bafff32009-06-22 23:27:02 +00002261// Neon Narrowing 3-register vector intrinsics,
2262// source operand element sizes of 16, 32 and 64 bits:
2263multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002264 string OpcodeStr, string Dt,
2265 Intrinsic IntOp, bit Commutable = 0> {
2266 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
2267 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002268 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002269 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
2270 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002271 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002272 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
2273 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002274 v2i32, v2i64, IntOp, Commutable>;
2275}
2276
2277
Bob Wilson04d6c282010-08-29 05:57:34 +00002278// Neon Long 3-register vector operations.
2279
2280multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2281 InstrItinClass itin16, InstrItinClass itin32,
2282 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002283 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00002284 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
2285 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002286 v8i16, v8i8, OpNode, Commutable>;
2287 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
2288 OpcodeStr, !strconcat(Dt, "16"),
2289 v4i32, v4i16, OpNode, Commutable>;
2290 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
2291 OpcodeStr, !strconcat(Dt, "32"),
2292 v2i64, v2i32, OpNode, Commutable>;
2293}
2294
2295multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
2296 InstrItinClass itin, string OpcodeStr, string Dt,
2297 SDNode OpNode> {
2298 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
2299 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2300 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
2301 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2302}
2303
2304multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2305 InstrItinClass itin16, InstrItinClass itin32,
2306 string OpcodeStr, string Dt,
2307 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2308 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
2309 OpcodeStr, !strconcat(Dt, "8"),
2310 v8i16, v8i8, OpNode, ExtOp, Commutable>;
2311 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
2312 OpcodeStr, !strconcat(Dt, "16"),
2313 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2314 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
2315 OpcodeStr, !strconcat(Dt, "32"),
2316 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00002317}
2318
Bob Wilson5bafff32009-06-22 23:27:02 +00002319// Neon Long 3-register vector intrinsics.
2320
2321// First with only element sizes of 16 and 32 bits:
2322multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002323 InstrItinClass itin16, InstrItinClass itin32,
2324 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002325 Intrinsic IntOp, bit Commutable = 0> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002326 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002327 OpcodeStr, !strconcat(Dt, "16"),
2328 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002329 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002330 OpcodeStr, !strconcat(Dt, "32"),
2331 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002332}
2333
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002334multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002335 InstrItinClass itin, string OpcodeStr, string Dt,
2336 Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002337 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002338 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002339 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002340 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002341}
2342
Bob Wilson5bafff32009-06-22 23:27:02 +00002343// ....then also with element size of 8 bits:
2344multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002345 InstrItinClass itin16, InstrItinClass itin32,
2346 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002347 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002348 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002349 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002350 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002351 OpcodeStr, !strconcat(Dt, "8"),
2352 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002353}
2354
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002355// ....with explicit extend (VABDL).
2356multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2357 InstrItinClass itin, string OpcodeStr, string Dt,
2358 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
2359 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
2360 OpcodeStr, !strconcat(Dt, "8"),
2361 v8i16, v8i8, IntOp, ExtOp, Commutable>;
2362 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
2363 OpcodeStr, !strconcat(Dt, "16"),
2364 v4i32, v4i16, IntOp, ExtOp, Commutable>;
2365 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
2366 OpcodeStr, !strconcat(Dt, "32"),
2367 v2i64, v2i32, IntOp, ExtOp, Commutable>;
2368}
2369
Bob Wilson5bafff32009-06-22 23:27:02 +00002370
2371// Neon Wide 3-register vector intrinsics,
2372// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00002373multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2374 string OpcodeStr, string Dt,
2375 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2376 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
2377 OpcodeStr, !strconcat(Dt, "8"),
2378 v8i16, v8i8, OpNode, ExtOp, Commutable>;
2379 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
2380 OpcodeStr, !strconcat(Dt, "16"),
2381 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2382 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
2383 OpcodeStr, !strconcat(Dt, "32"),
2384 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002385}
2386
2387
2388// Neon Multiply-Op vector operations,
2389// element sizes of 8, 16 and 32 bits:
2390multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00002391 InstrItinClass itinD16, InstrItinClass itinD32,
2392 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002393 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002394 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002395 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002396 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002397 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002398 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002399 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002400 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002401
2402 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002403 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002404 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002405 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002406 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002407 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002408 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002409}
2410
David Goodwin658ea602009-09-25 18:38:29 +00002411multiclass N3VMulOpSL_HS<bits<4> op11_8,
2412 InstrItinClass itinD16, InstrItinClass itinD32,
2413 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002414 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002415 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002416 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002417 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002418 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002419 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002420 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
2421 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002422 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002423 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
2424 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002425}
Bob Wilson5bafff32009-06-22 23:27:02 +00002426
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002427// Neon Intrinsic-Op vector operations,
2428// element sizes of 8, 16 and 32 bits:
2429multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2430 InstrItinClass itinD, InstrItinClass itinQ,
2431 string OpcodeStr, string Dt, Intrinsic IntOp,
2432 SDNode OpNode> {
2433 // 64-bit vector types.
2434 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
2435 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
2436 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
2437 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
2438 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
2439 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
2440
2441 // 128-bit vector types.
2442 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
2443 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
2444 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
2445 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
2446 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
2447 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
2448}
2449
Bob Wilson5bafff32009-06-22 23:27:02 +00002450// Neon 3-argument intrinsics,
2451// element sizes of 8, 16 and 32 bits:
2452multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002453 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002454 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002455 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002456 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002457 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002458 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002459 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002460 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002461 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002462
2463 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002464 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002465 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002466 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002467 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002468 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002469 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002470}
2471
2472
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002473// Neon Long Multiply-Op vector operations,
2474// element sizes of 8, 16 and 32 bits:
2475multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2476 InstrItinClass itin16, InstrItinClass itin32,
2477 string OpcodeStr, string Dt, SDNode MulOp,
2478 SDNode OpNode> {
2479 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
2480 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
2481 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
2482 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
2483 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
2484 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2485}
2486
2487multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
2488 string Dt, SDNode MulOp, SDNode OpNode> {
2489 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
2490 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
2491 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
2492 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2493}
2494
2495
Bob Wilson5bafff32009-06-22 23:27:02 +00002496// Neon Long 3-argument intrinsics.
2497
2498// First with only element sizes of 16 and 32 bits:
2499multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00002500 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002501 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00002502 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002503 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00002504 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002505 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002506}
2507
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002508multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002509 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002510 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00002511 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002512 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002513 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002514}
2515
Bob Wilson5bafff32009-06-22 23:27:02 +00002516// ....then also with element size of 8 bits:
2517multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00002518 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002519 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00002520 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
2521 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002522 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002523}
2524
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002525// ....with explicit extend (VABAL).
2526multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2527 InstrItinClass itin, string OpcodeStr, string Dt,
2528 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
2529 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
2530 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
2531 IntOp, ExtOp, OpNode>;
2532 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
2533 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
2534 IntOp, ExtOp, OpNode>;
2535 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
2536 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
2537 IntOp, ExtOp, OpNode>;
2538}
2539
Bob Wilson5bafff32009-06-22 23:27:02 +00002540
2541// Neon 2-register vector intrinsics,
2542// element sizes of 8, 16 and 32 bits:
2543multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00002544 bits<5> op11_7, bit op4,
2545 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002546 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002547 // 64-bit vector types.
2548 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002549 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002550 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002551 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002552 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002553 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002554
2555 // 128-bit vector types.
2556 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002557 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002558 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002559 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002560 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002561 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002562}
2563
2564
2565// Neon Pairwise long 2-register intrinsics,
2566// element sizes of 8, 16 and 32 bits:
2567multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2568 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002569 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002570 // 64-bit vector types.
2571 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002572 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002573 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002574 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002575 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002576 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002577
2578 // 128-bit vector types.
2579 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002580 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002581 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002582 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002583 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002584 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002585}
2586
2587
2588// Neon Pairwise long 2-register accumulate intrinsics,
2589// element sizes of 8, 16 and 32 bits:
2590multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2591 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002592 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002593 // 64-bit vector types.
2594 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002595 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002596 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002597 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002598 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002599 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002600
2601 // 128-bit vector types.
2602 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002603 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002604 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002605 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002606 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002607 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002608}
2609
2610
2611// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002612// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00002613// element sizes of 8, 16, 32 and 64 bits:
2614multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002615 InstrItinClass itin, string OpcodeStr, string Dt,
2616 SDNode OpNode, Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002617 // 64-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00002618 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002619 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002620 let Inst{21-19} = 0b001; // imm6 = 001xxx
2621 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002622 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002623 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002624 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2625 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002626 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002627 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002628 let Inst{21} = 0b1; // imm6 = 1xxxxx
2629 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002630 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002631 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00002632 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002633
2634 // 128-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00002635 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002636 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002637 let Inst{21-19} = 0b001; // imm6 = 001xxx
2638 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002639 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002640 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002641 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2642 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002643 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002644 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002645 let Inst{21} = 0b1; // imm6 = 1xxxxx
2646 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002647 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002648 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00002649 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002650}
2651
Bob Wilson5bafff32009-06-22 23:27:02 +00002652// Neon Shift-Accumulate vector operations,
2653// element sizes of 8, 16, 32 and 64 bits:
2654multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002655 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002656 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002657 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002658 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002659 let Inst{21-19} = 0b001; // imm6 = 001xxx
2660 }
2661 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002662 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002663 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2664 }
2665 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002666 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002667 let Inst{21} = 0b1; // imm6 = 1xxxxx
2668 }
2669 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002670 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002671 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002672
2673 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002674 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002675 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002676 let Inst{21-19} = 0b001; // imm6 = 001xxx
2677 }
2678 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002679 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002680 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2681 }
2682 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002683 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002684 let Inst{21} = 0b1; // imm6 = 1xxxxx
2685 }
2686 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002687 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002688 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002689}
2690
2691
2692// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002693// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00002694// element sizes of 8, 16, 32 and 64 bits:
2695multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002696 string OpcodeStr, SDNode ShOp,
2697 Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002698 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002699 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002700 f, OpcodeStr, "8", v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002701 let Inst{21-19} = 0b001; // imm6 = 001xxx
2702 }
2703 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002704 f, OpcodeStr, "16", v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002705 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2706 }
2707 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002708 f, OpcodeStr, "32", v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002709 let Inst{21} = 0b1; // imm6 = 1xxxxx
2710 }
2711 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002712 f, OpcodeStr, "64", v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002713 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002714
2715 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002716 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002717 f, OpcodeStr, "8", v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002718 let Inst{21-19} = 0b001; // imm6 = 001xxx
2719 }
2720 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002721 f, OpcodeStr, "16", v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002722 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2723 }
2724 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002725 f, OpcodeStr, "32", v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002726 let Inst{21} = 0b1; // imm6 = 1xxxxx
2727 }
2728 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002729 f, OpcodeStr, "64", v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002730 // imm6 = xxxxxx
2731}
2732
2733// Neon Shift Long operations,
2734// element sizes of 8, 16, 32 bits:
2735multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00002736 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002737 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002738 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002739 let Inst{21-19} = 0b001; // imm6 = 001xxx
2740 }
2741 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002742 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002743 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2744 }
2745 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002746 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002747 let Inst{21} = 0b1; // imm6 = 1xxxxx
2748 }
2749}
2750
2751// Neon Shift Narrow operations,
2752// element sizes of 16, 32, 64 bits:
2753multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00002754 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00002755 SDNode OpNode> {
2756 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002757 OpcodeStr, !strconcat(Dt, "16"), v8i8, v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002758 let Inst{21-19} = 0b001; // imm6 = 001xxx
2759 }
2760 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002761 OpcodeStr, !strconcat(Dt, "32"), v4i16, v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002762 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2763 }
2764 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002765 OpcodeStr, !strconcat(Dt, "64"), v2i32, v2i64, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002766 let Inst{21} = 0b1; // imm6 = 1xxxxx
2767 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002768}
2769
2770//===----------------------------------------------------------------------===//
2771// Instruction Definitions.
2772//===----------------------------------------------------------------------===//
2773
2774// Vector Add Operations.
2775
2776// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00002777defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00002778 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002779def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002780 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002781def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002782 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002783// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002784defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
2785 "vaddl", "s", add, sext, 1>;
2786defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
2787 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002788// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00002789defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
2790defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002791// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002792defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
2793 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2794 "vhadd", "s", int_arm_neon_vhadds, 1>;
2795defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
2796 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2797 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002798// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002799defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
2800 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2801 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
2802defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
2803 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2804 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002805// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002806defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
2807 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2808 "vqadd", "s", int_arm_neon_vqadds, 1>;
2809defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
2810 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2811 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002812// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002813defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
2814 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002815// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002816defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
2817 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002818
2819// Vector Multiply Operations.
2820
2821// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00002822defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002823 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002824def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
2825 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
2826def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
2827 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00002828def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00002829 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00002830def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00002831 v4f32, v4f32, fmul, 1>;
2832defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
2833def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
2834def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
2835 v2f32, fmul>;
2836
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002837def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
2838 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
2839 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
2840 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002841 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002842 (SubReg_i16_lane imm:$lane)))>;
2843def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
2844 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
2845 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
2846 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002847 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002848 (SubReg_i32_lane imm:$lane)))>;
2849def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
2850 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
2851 (v4f32 (VMULslfq (v4f32 QPR:$src1),
2852 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002853 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002854 (SubReg_i32_lane imm:$lane)))>;
2855
Bob Wilson5bafff32009-06-22 23:27:02 +00002856// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002857defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
David Goodwin658ea602009-09-25 18:38:29 +00002858 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002859 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002860defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
2861 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002862 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002863def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002864 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
2865 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002866 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
2867 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002868 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002869 (SubReg_i16_lane imm:$lane)))>;
2870def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002871 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
2872 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002873 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
2874 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002875 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002876 (SubReg_i32_lane imm:$lane)))>;
2877
Bob Wilson5bafff32009-06-22 23:27:02 +00002878// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002879defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
2880 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002881 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002882defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
2883 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002884 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002885def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002886 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
2887 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002888 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
2889 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002890 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002891 (SubReg_i16_lane imm:$lane)))>;
2892def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002893 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
2894 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002895 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
2896 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002897 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002898 (SubReg_i32_lane imm:$lane)))>;
2899
Bob Wilson5bafff32009-06-22 23:27:02 +00002900// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002901defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
2902 "vmull", "s", NEONvmulls, 1>;
2903defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
2904 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002905def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00002906 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002907defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
2908defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002909
Bob Wilson5bafff32009-06-22 23:27:02 +00002910// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002911defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
2912 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
2913defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
2914 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002915
2916// Vector Multiply-Accumulate and Multiply-Subtract Operations.
2917
2918// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00002919defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002920 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
2921def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002922 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00002923def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002924 v4f32, fmul, fadd>;
David Goodwin658ea602009-09-25 18:38:29 +00002925defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002926 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
2927def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002928 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00002929def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002930 v4f32, v2f32, fmul, fadd>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002931
2932def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002933 (mul (v8i16 QPR:$src2),
2934 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
2935 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002936 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002937 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002938 (SubReg_i16_lane imm:$lane)))>;
2939
2940def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002941 (mul (v4i32 QPR:$src2),
2942 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
2943 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002944 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002945 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002946 (SubReg_i32_lane imm:$lane)))>;
2947
2948def : Pat<(v4f32 (fadd (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002949 (fmul (v4f32 QPR:$src2),
2950 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002951 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
2952 (v4f32 QPR:$src2),
2953 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002954 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002955 (SubReg_i32_lane imm:$lane)))>;
2956
Bob Wilson5bafff32009-06-22 23:27:02 +00002957// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002958defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
2959 "vmlal", "s", NEONvmulls, add>;
2960defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
2961 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002962
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002963defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
2964defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002965
Bob Wilson5bafff32009-06-22 23:27:02 +00002966// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00002967defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002968 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00002969defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002970
Bob Wilson5bafff32009-06-22 23:27:02 +00002971// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00002972defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002973 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
2974def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002975 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00002976def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002977 v4f32, fmul, fsub>;
David Goodwin658ea602009-09-25 18:38:29 +00002978defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002979 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
2980def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002981 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00002982def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002983 v4f32, v2f32, fmul, fsub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002984
2985def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002986 (mul (v8i16 QPR:$src2),
2987 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
2988 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002989 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002990 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002991 (SubReg_i16_lane imm:$lane)))>;
2992
2993def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002994 (mul (v4i32 QPR:$src2),
2995 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
2996 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002997 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002998 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002999 (SubReg_i32_lane imm:$lane)))>;
3000
3001def : Pat<(v4f32 (fsub (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003002 (fmul (v4f32 QPR:$src2),
3003 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
3004 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003005 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003006 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003007 (SubReg_i32_lane imm:$lane)))>;
3008
Bob Wilson5bafff32009-06-22 23:27:02 +00003009// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003010defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3011 "vmlsl", "s", NEONvmulls, sub>;
3012defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3013 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003014
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003015defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
3016defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003017
Bob Wilson5bafff32009-06-22 23:27:02 +00003018// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003019defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003020 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00003021defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003022
3023// Vector Subtract Operations.
3024
3025// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003026defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003027 "vsub", "i", sub, 0>;
3028def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003029 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003030def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003031 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003032// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003033defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3034 "vsubl", "s", sub, sext, 0>;
3035defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3036 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003037// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003038defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
3039defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003040// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003041defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003042 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003043 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003044defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003045 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003046 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003047// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003048defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003049 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003050 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003051defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003052 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003053 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003054// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003055defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
3056 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003057// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003058defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
3059 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003060
3061// Vector Comparisons.
3062
3063// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003064defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3065 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003066def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003067 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003068def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003069 NEONvceq, 1>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003070// For disassembly only.
Johnny Chen363ac582010-02-23 01:42:58 +00003071defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Bob Wilson8c605c62010-06-25 20:54:44 +00003072 "$dst, $src, #0">;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003073
Bob Wilson5bafff32009-06-22 23:27:02 +00003074// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003075defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3076 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
3077defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3078 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00003079def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
3080 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003081def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003082 NEONvcge, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00003083// For disassembly only.
Owen Anderson10c15e52010-10-25 17:49:32 +00003084// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen363ac582010-02-23 01:42:58 +00003085defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
3086 "$dst, $src, #0">;
3087// For disassembly only.
Owen Anderson4fe20bb2010-10-25 17:33:02 +00003088// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen363ac582010-02-23 01:42:58 +00003089defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
3090 "$dst, $src, #0">;
3091
Bob Wilson5bafff32009-06-22 23:27:02 +00003092// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003093defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3094 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
3095defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3096 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003097def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003098 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003099def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003100 NEONvcgt, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00003101// For disassembly only.
Owen Andersond0c5b612010-10-25 18:03:59 +00003102// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen363ac582010-02-23 01:42:58 +00003103defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
3104 "$dst, $src, #0">;
3105// For disassembly only.
Owen Andersond0c5b612010-10-25 18:03:59 +00003106// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen363ac582010-02-23 01:42:58 +00003107defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
3108 "$dst, $src, #0">;
3109
Bob Wilson5bafff32009-06-22 23:27:02 +00003110// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003111def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
3112 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
3113def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
3114 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003115// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003116def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
3117 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
3118def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
3119 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003120// VTST : Vector Test Bits
David Goodwin127221f2009-09-23 21:38:08 +00003121defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00003122 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003123
3124// Vector Bitwise Operations.
3125
Bob Wilsoncba270d2010-07-13 21:16:48 +00003126def vnotd : PatFrag<(ops node:$in),
3127 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
3128def vnotq : PatFrag<(ops node:$in),
3129 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00003130
3131
Bob Wilson5bafff32009-06-22 23:27:02 +00003132// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00003133def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
3134 v2i32, v2i32, and, 1>;
3135def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
3136 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003137
3138// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00003139def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
3140 v2i32, v2i32, xor, 1>;
3141def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
3142 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003143
3144// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00003145def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
3146 v2i32, v2i32, or, 1>;
3147def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
3148 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003149
3150// VBIC : Vector Bitwise Bit Clear (AND NOT)
Evan Chengf81bf152009-11-23 21:57:23 +00003151def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003152 (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD,
3153 "vbic", "$dst, $src1, $src2", "",
3154 [(set DPR:$dst, (v2i32 (and DPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003155 (vnotd DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003156def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003157 (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ,
3158 "vbic", "$dst, $src1, $src2", "",
3159 [(set QPR:$dst, (v4i32 (and QPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003160 (vnotq QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003161
3162// VORN : Vector Bitwise OR NOT
Evan Chengf81bf152009-11-23 21:57:23 +00003163def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003164 (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD,
3165 "vorn", "$dst, $src1, $src2", "",
3166 [(set DPR:$dst, (v2i32 (or DPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003167 (vnotd DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003168def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003169 (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ,
3170 "vorn", "$dst, $src1, $src2", "",
3171 [(set QPR:$dst, (v4i32 (or QPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003172 (vnotq QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003173
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003174// VMVN : Vector Bitwise NOT (Immediate)
3175
3176let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00003177
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003178def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$dst),
3179 (ins nModImm:$SIMM), IIC_VMOVImm,
3180 "vmvn", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003181 [(set DPR:$dst, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
3182 let Inst{9} = SIMM{9};
3183}
3184
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003185def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$dst),
3186 (ins nModImm:$SIMM), IIC_VMOVImm,
3187 "vmvn", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003188 [(set QPR:$dst, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
3189 let Inst{9} = SIMM{9};
3190}
3191
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003192def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$dst),
3193 (ins nModImm:$SIMM), IIC_VMOVImm,
3194 "vmvn", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003195 [(set DPR:$dst, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
3196 let Inst{11-8} = SIMM{11-8};
3197}
3198
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003199def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$dst),
3200 (ins nModImm:$SIMM), IIC_VMOVImm,
3201 "vmvn", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003202 [(set QPR:$dst, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
3203 let Inst{11-8} = SIMM{11-8};
3204}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003205}
3206
Bob Wilson5bafff32009-06-22 23:27:02 +00003207// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00003208def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Anton Korobeynikovfc2b0842010-04-07 18:20:36 +00003209 (outs DPR:$dst), (ins DPR:$src), IIC_VSUBiD,
Bob Wilson2cd1a122010-03-27 04:01:23 +00003210 "vmvn", "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003211 [(set DPR:$dst, (v2i32 (vnotd DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003212def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Anton Korobeynikovfc2b0842010-04-07 18:20:36 +00003213 (outs QPR:$dst), (ins QPR:$src), IIC_VSUBiD,
Bob Wilson2cd1a122010-03-27 04:01:23 +00003214 "vmvn", "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003215 [(set QPR:$dst, (v4i32 (vnotq QPR:$src)))]>;
3216def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
3217def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003218
3219// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00003220def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3221 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003222 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00003223 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
3224 [(set DPR:$Vd,
3225 (v2i32 (or (and DPR:$Vn, DPR:$src1),
3226 (and DPR:$Vm, (vnotd DPR:$src1)))))]>;
3227def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3228 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003229 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00003230 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
3231 [(set QPR:$Vd,
3232 (v4i32 (or (and QPR:$Vn, QPR:$src1),
3233 (and QPR:$Vm, (vnotq QPR:$src1)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003234
3235// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00003236// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003237// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003238def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003239 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003240 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003241 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003242 [/* For disassembly only; pattern left blank */]>;
3243def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003244 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003245 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003246 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003247 [/* For disassembly only; pattern left blank */]>;
3248
Bob Wilson5bafff32009-06-22 23:27:02 +00003249// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00003250// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003251// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003252def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003253 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003254 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003255 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003256 [/* For disassembly only; pattern left blank */]>;
3257def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003258 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003259 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003260 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003261 [/* For disassembly only; pattern left blank */]>;
3262
3263// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00003264// for equivalent operations with different register constraints; it just
3265// inserts copies.
3266
3267// Vector Absolute Differences.
3268
3269// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003270defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003271 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003272 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003273defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003274 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003275 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003276def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003277 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003278def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003279 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003280
3281// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003282defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
3283 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
3284defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
3285 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003286
3287// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003288defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3289 "vaba", "s", int_arm_neon_vabds, add>;
3290defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3291 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003292
3293// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003294defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
3295 "vabal", "s", int_arm_neon_vabds, zext, add>;
3296defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
3297 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003298
3299// Vector Maximum and Minimum.
3300
3301// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003302defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003303 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003304 "vmax", "s", int_arm_neon_vmaxs, 1>;
3305defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003306 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003307 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003308def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
3309 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003310 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003311def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3312 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003313 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
3314
3315// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003316defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
3317 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3318 "vmin", "s", int_arm_neon_vmins, 1>;
3319defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
3320 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3321 "vmin", "u", int_arm_neon_vminu, 1>;
3322def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
3323 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003324 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003325def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3326 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003327 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003328
3329// Vector Pairwise Operations.
3330
3331// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003332def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3333 "vpadd", "i8",
3334 v8i8, v8i8, int_arm_neon_vpadd, 0>;
3335def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3336 "vpadd", "i16",
3337 v4i16, v4i16, int_arm_neon_vpadd, 0>;
3338def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3339 "vpadd", "i32",
3340 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Anton Korobeynikove715b1e2010-04-07 18:20:29 +00003341def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00003342 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003343 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003344
3345// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00003346defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003347 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00003348defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00003349 int_arm_neon_vpaddlu>;
3350
3351// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00003352defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003353 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00003354defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00003355 int_arm_neon_vpadalu>;
3356
3357// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003358def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003359 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003360def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003361 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003362def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003363 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003364def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003365 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003366def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003367 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003368def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003369 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003370def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003371 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003372
3373// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003374def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003375 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003376def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003377 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003378def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003379 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003380def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003381 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003382def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003383 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003384def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003385 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003386def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003387 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003388
3389// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
3390
3391// VRECPE : Vector Reciprocal Estimate
David Goodwin127221f2009-09-23 21:38:08 +00003392def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003393 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003394 v2i32, v2i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003395def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003396 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003397 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003398def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003399 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003400 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003401def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003402 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003403 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003404
3405// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003406def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003407 IIC_VRECSD, "vrecps", "f32",
3408 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003409def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003410 IIC_VRECSQ, "vrecps", "f32",
3411 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003412
3413// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00003414def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003415 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00003416 v2i32, v2i32, int_arm_neon_vrsqrte>;
3417def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003418 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00003419 v4i32, v4i32, int_arm_neon_vrsqrte>;
3420def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003421 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00003422 v2f32, v2f32, int_arm_neon_vrsqrte>;
3423def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003424 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00003425 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003426
3427// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003428def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003429 IIC_VRECSD, "vrsqrts", "f32",
3430 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003431def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003432 IIC_VRECSQ, "vrsqrts", "f32",
3433 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003434
3435// Vector Shifts.
3436
3437// VSHL : Vector Shift
Owen Anderson3557d002010-10-26 20:56:57 +00003438defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003439 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00003440 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3557d002010-10-26 20:56:57 +00003441defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003442 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00003443 "vshl", "u", int_arm_neon_vshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003444// VSHL : Vector Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003445defm VSHLi : N2VSh_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl,
3446 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003447// VSHR : Vector Shift Right (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003448defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s", NEONvshrs,
3449 N2RegVShRFrm>;
3450defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u", NEONvshru,
3451 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003452
3453// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00003454defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
3455defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003456
3457// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00003458class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00003459 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00003460 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00003461 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
3462 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003463 let Inst{21-16} = op21_16;
3464}
Evan Chengf81bf152009-11-23 21:57:23 +00003465def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00003466 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00003467def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00003468 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00003469def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00003470 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003471
3472// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00003473defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003474 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003475
3476// VRSHL : Vector Rounding Shift
Owen Anderson632c2352010-10-26 21:58:41 +00003477defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003478 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00003479 "vrshl", "s", int_arm_neon_vrshifts>;
3480defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003481 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00003482 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003483// VRSHR : Vector Rounding Shift Right
Johnny Chen0a3dc102010-03-26 01:07:59 +00003484defm VRSHRs : N2VSh_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s", NEONvrshrs,
3485 N2RegVShRFrm>;
3486defm VRSHRu : N2VSh_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u", NEONvrshru,
3487 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003488
3489// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003490defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00003491 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003492
3493// VQSHL : Vector Saturating Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00003494defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003495 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003496 "vqshl", "s", int_arm_neon_vqshifts>;
3497defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003498 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003499 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003500// VQSHL : Vector Saturating Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003501defm VQSHLsi : N2VSh_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls,
3502 N2RegVShLFrm>;
3503defm VQSHLui : N2VSh_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu,
3504 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003505// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003506defm VQSHLsu : N2VSh_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu,
3507 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003508
3509// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003510defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003511 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00003512defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00003513 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003514
3515// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00003516defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003517 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003518
3519// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00003520defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003521 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003522 "vqrshl", "s", int_arm_neon_vqrshifts>;
3523defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003524 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003525 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003526
3527// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003528defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003529 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00003530defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00003531 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003532
3533// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00003534defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003535 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003536
3537// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00003538defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
3539defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003540// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00003541defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
3542defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003543
3544// VSLI : Vector Shift Left and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00003545defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli", NEONvsli, N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003546// VSRI : Vector Shift Right and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00003547defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri", NEONvsri, N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003548
3549// Vector Absolute and Saturating Absolute.
3550
3551// VABS : Vector Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00003552defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003553 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003554 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00003555def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003556 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003557 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00003558def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003559 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003560 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003561
3562// VQABS : Vector Saturating Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00003563defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003564 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003565 int_arm_neon_vqabs>;
3566
3567// Vector Negate.
3568
Bob Wilsoncba270d2010-07-13 21:16:48 +00003569def vnegd : PatFrag<(ops node:$in),
3570 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
3571def vnegq : PatFrag<(ops node:$in),
3572 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003573
Evan Chengf81bf152009-11-23 21:57:23 +00003574class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003575 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003576 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003577 [(set DPR:$dst, (Ty (vnegd DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003578class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003579 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src),
Evan Chengcae6a122010-10-01 20:50:58 +00003580 IIC_VSHLiQ, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003581 [(set QPR:$dst, (Ty (vnegq QPR:$src)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003582
Chris Lattner0a00ed92010-03-28 08:39:10 +00003583// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00003584def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
3585def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
3586def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
3587def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
3588def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
3589def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003590
3591// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003592def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00003593 (outs DPR:$dst), (ins DPR:$src), IIC_VUNAD,
Evan Chengf81bf152009-11-23 21:57:23 +00003594 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00003595 [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>;
3596def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00003597 (outs QPR:$dst), (ins QPR:$src), IIC_VUNAQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003598 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00003599 [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>;
3600
Bob Wilsoncba270d2010-07-13 21:16:48 +00003601def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
3602def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
3603def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
3604def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
3605def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
3606def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003607
3608// VQNEG : Vector Saturating Negate
David Goodwin127221f2009-09-23 21:38:08 +00003609defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003610 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003611 int_arm_neon_vqneg>;
3612
3613// Vector Bit Counting Operations.
3614
3615// VCLS : Vector Count Leading Sign Bits
David Goodwin127221f2009-09-23 21:38:08 +00003616defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003617 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003618 int_arm_neon_vcls>;
3619// VCLZ : Vector Count Leading Zeros
David Goodwin127221f2009-09-23 21:38:08 +00003620defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003621 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00003622 int_arm_neon_vclz>;
3623// VCNT : Vector Count One Bits
David Goodwin127221f2009-09-23 21:38:08 +00003624def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003625 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00003626 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00003627def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003628 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00003629 v16i8, v16i8, int_arm_neon_vcnt>;
3630
Johnny Chend8836042010-02-24 20:06:07 +00003631// Vector Swap -- for disassembly only.
3632def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
3633 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
3634 "vswp", "$dst, $src", "", []>;
3635def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
3636 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
3637 "vswp", "$dst, $src", "", []>;
3638
Bob Wilson5bafff32009-06-22 23:27:02 +00003639// Vector Move Operations.
3640
3641// VMOV : Vector Move (Register)
3642
Evan Cheng020cc1b2010-05-13 00:16:46 +00003643let neverHasSideEffects = 1 in {
Evan Chengf81bf152009-11-23 21:57:23 +00003644def VMOVDneon: N3VX<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$dst), (ins DPR:$src),
Evan Chengcae6a122010-10-01 20:50:58 +00003645 N3RegFrm, IIC_VMOV, "vmov", "$dst, $src", "", []>;
Evan Chengf81bf152009-11-23 21:57:23 +00003646def VMOVQ : N3VX<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$dst), (ins QPR:$src),
Evan Chengcae6a122010-10-01 20:50:58 +00003647 N3RegFrm, IIC_VMOV, "vmov", "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003648
Evan Cheng22c687b2010-05-14 02:13:41 +00003649// Pseudo vector move instructions for QQ and QQQQ registers. This should
Evan Chengb63387a2010-05-06 06:36:08 +00003650// be expanded after register allocation is completed.
3651def VMOVQQ : PseudoInst<(outs QQPR:$dst), (ins QQPR:$src),
Jim Grosbach78890f42010-10-01 23:21:38 +00003652 NoItinerary, "", []>;
Evan Cheng22c687b2010-05-14 02:13:41 +00003653
3654def VMOVQQQQ : PseudoInst<(outs QQQQPR:$dst), (ins QQQQPR:$src),
Jim Grosbach78890f42010-10-01 23:21:38 +00003655 NoItinerary, "", []>;
Evan Cheng020cc1b2010-05-13 00:16:46 +00003656} // neverHasSideEffects
Evan Chengb63387a2010-05-06 06:36:08 +00003657
Bob Wilson5bafff32009-06-22 23:27:02 +00003658// VMOV : Vector Move (Immediate)
3659
Evan Cheng47006be2010-05-17 21:54:50 +00003660let isReMaterializable = 1 in {
Bob Wilson5bafff32009-06-22 23:27:02 +00003661def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003662 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003663 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003664 [(set DPR:$dst, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003665def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003666 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003667 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003668 [(set QPR:$dst, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003669
Bob Wilson1a913ed2010-06-11 21:34:50 +00003670def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$dst),
3671 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003672 "vmov", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003673 [(set DPR:$dst, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
3674 let Inst{9} = SIMM{9};
3675}
3676
Bob Wilson1a913ed2010-06-11 21:34:50 +00003677def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$dst),
3678 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003679 "vmov", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003680 [(set QPR:$dst, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
3681 let Inst{9} = SIMM{9};
3682}
Bob Wilson5bafff32009-06-22 23:27:02 +00003683
Bob Wilson046afdb2010-07-14 06:30:44 +00003684def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003685 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003686 "vmov", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003687 [(set DPR:$dst, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
3688 let Inst{11-8} = SIMM{11-8};
3689}
3690
Bob Wilson046afdb2010-07-14 06:30:44 +00003691def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003692 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003693 "vmov", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003694 [(set QPR:$dst, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
3695 let Inst{11-8} = SIMM{11-8};
3696}
Bob Wilson5bafff32009-06-22 23:27:02 +00003697
3698def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003699 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003700 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003701 [(set DPR:$dst, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003702def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003703 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003704 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003705 [(set QPR:$dst, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00003706} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00003707
3708// VMOV : Vector Get Lane (move scalar to ARM core register)
3709
Johnny Chen131c4a52009-11-23 17:48:17 +00003710def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Owen Andersond2fbdb72010-10-27 21:28:09 +00003711 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3712 IIC_VMOVSI, "vmov", "s8", "$R, $V[$lane]",
3713 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
3714 imm:$lane))]> {
3715 let Inst{21} = lane{2};
3716 let Inst{6-5} = lane{1-0};
3717}
Johnny Chen131c4a52009-11-23 17:48:17 +00003718def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Owen Andersond2fbdb72010-10-27 21:28:09 +00003719 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3720 IIC_VMOVSI, "vmov", "s16", "$R, $V[$lane]",
3721 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
3722 imm:$lane))]> {
3723 let Inst{21} = lane{1};
3724 let Inst{6} = lane{0};
3725}
Johnny Chen131c4a52009-11-23 17:48:17 +00003726def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Owen Andersond2fbdb72010-10-27 21:28:09 +00003727 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3728 IIC_VMOVSI, "vmov", "u8", "$R, $V[$lane]",
3729 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
3730 imm:$lane))]> {
3731 let Inst{21} = lane{2};
3732 let Inst{6-5} = lane{1-0};
3733}
Johnny Chen131c4a52009-11-23 17:48:17 +00003734def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Owen Andersond2fbdb72010-10-27 21:28:09 +00003735 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3736 IIC_VMOVSI, "vmov", "u16", "$R, $V[$lane]",
3737 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
3738 imm:$lane))]> {
3739 let Inst{21} = lane{1};
3740 let Inst{6} = lane{0};
3741}
Johnny Chen131c4a52009-11-23 17:48:17 +00003742def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Owen Andersond2fbdb72010-10-27 21:28:09 +00003743 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3744 IIC_VMOVSI, "vmov", "32", "$R, $V[$lane]",
3745 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
3746 imm:$lane))]> {
3747 let Inst{21} = lane{0};
3748}
Bob Wilson5bafff32009-06-22 23:27:02 +00003749// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
3750def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
3751 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003752 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003753 (SubReg_i8_lane imm:$lane))>;
3754def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
3755 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003756 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003757 (SubReg_i16_lane imm:$lane))>;
3758def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
3759 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003760 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003761 (SubReg_i8_lane imm:$lane))>;
3762def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
3763 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003764 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003765 (SubReg_i16_lane imm:$lane))>;
3766def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
3767 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003768 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003769 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00003770def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003771 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00003772 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003773def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003774 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00003775 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003776//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003777// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003778def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003779 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003780
3781
3782// VMOV : Vector Set Lane (move ARM core register to scalar)
3783
Owen Andersond2fbdb72010-10-27 21:28:09 +00003784let Constraints = "$src1 = $V" in {
3785def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
3786 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
3787 IIC_VMOVISL, "vmov", "8", "$V[$lane], $R",
3788 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
3789 GPR:$R, imm:$lane))]> {
3790 let Inst{21} = lane{2};
3791 let Inst{6-5} = lane{1-0};
3792}
3793def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
3794 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
3795 IIC_VMOVISL, "vmov", "16", "$V[$lane], $R",
3796 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
3797 GPR:$R, imm:$lane))]> {
3798 let Inst{21} = lane{1};
3799 let Inst{6} = lane{0};
3800}
3801def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
3802 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
3803 IIC_VMOVISL, "vmov", "32", "$V[$lane], $R",
3804 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
3805 GPR:$R, imm:$lane))]> {
3806 let Inst{21} = lane{0};
3807}
Bob Wilson5bafff32009-06-22 23:27:02 +00003808}
3809def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
3810 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003811 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003812 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003813 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003814 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003815def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
3816 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003817 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003818 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003819 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003820 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003821def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
3822 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003823 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003824 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003825 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003826 (DSubReg_i32_reg imm:$lane)))>;
3827
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00003828def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00003829 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
3830 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003831def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00003832 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
3833 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003834
3835//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003836// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003837def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003838 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003839
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003840def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003841 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00003842def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003843 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003844def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003845 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003846
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003847def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
3848 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3849def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
3850 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3851def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
3852 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3853
3854def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
3855 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
3856 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003857 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003858def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
3859 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
3860 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003861 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003862def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
3863 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
3864 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003865 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003866
Bob Wilson5bafff32009-06-22 23:27:02 +00003867// VDUP : Vector Duplicate (from ARM core register to all elements)
3868
Evan Chengf81bf152009-11-23 21:57:23 +00003869class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003870 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003871 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003872 [(set DPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003873class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003874 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003875 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003876 [(set QPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003877
Evan Chengf81bf152009-11-23 21:57:23 +00003878def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
3879def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
3880def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
3881def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
3882def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
3883def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003884
3885def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003886 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003887 [(set DPR:$dst, (v2f32 (NEONvdup
3888 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003889def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003890 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003891 [(set QPR:$dst, (v4f32 (NEONvdup
3892 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003893
3894// VDUP : Vector Duplicate Lane (from scalar to all elements)
3895
Johnny Chene4614f72010-03-25 17:01:27 +00003896class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
3897 ValueType Ty>
3898 : NVDupLane<op19_16, 0, (outs DPR:$dst), (ins DPR:$src, nohash_imm:$lane),
3899 IIC_VMOVD, OpcodeStr, Dt, "$dst, $src[$lane]",
3900 [(set DPR:$dst, (Ty (NEONvduplane (Ty DPR:$src), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003901
Johnny Chene4614f72010-03-25 17:01:27 +00003902class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Johnny Chenda1aea42009-11-23 21:00:43 +00003903 ValueType ResTy, ValueType OpTy>
Johnny Chene4614f72010-03-25 17:01:27 +00003904 : NVDupLane<op19_16, 1, (outs QPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengcae6a122010-10-01 20:50:58 +00003905 IIC_VMOVQ, OpcodeStr, Dt, "$dst, $src[$lane]",
Johnny Chene4614f72010-03-25 17:01:27 +00003906 [(set QPR:$dst, (ResTy (NEONvduplane (OpTy DPR:$src),
3907 imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003908
Bob Wilson507df402009-10-21 02:15:46 +00003909// Inst{19-16} is partially specified depending on the element size.
3910
Owen Andersonf587a932010-10-27 19:25:54 +00003911def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8> {
3912 let Inst{19-17} = lane{2-0};
3913}
3914def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16> {
3915 let Inst{19-18} = lane{1-0};
3916}
3917def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32> {
3918 let Inst{19} = lane{0};
3919}
3920def VDUPLNfd : VDUPLND<{?,1,0,0}, "vdup", "32", v2f32> {
3921 let Inst{19} = lane{0};
3922}
3923def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8> {
3924 let Inst{19-17} = lane{2-0};
3925}
3926def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16> {
3927 let Inst{19-18} = lane{1-0};
3928}
3929def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32> {
3930 let Inst{19} = lane{0};
3931}
3932def VDUPLNfq : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4f32, v2f32> {
3933 let Inst{19} = lane{0};
3934}
Bob Wilson5bafff32009-06-22 23:27:02 +00003935
Bob Wilson0ce37102009-08-14 05:08:32 +00003936def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
3937 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
3938 (DSubReg_i8_reg imm:$lane))),
3939 (SubReg_i8_lane imm:$lane)))>;
3940def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
3941 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
3942 (DSubReg_i16_reg imm:$lane))),
3943 (SubReg_i16_lane imm:$lane)))>;
3944def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
3945 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
3946 (DSubReg_i32_reg imm:$lane))),
3947 (SubReg_i32_lane imm:$lane)))>;
3948def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
3949 (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src,
3950 (DSubReg_i32_reg imm:$lane))),
3951 (SubReg_i32_lane imm:$lane)))>;
3952
Jim Grosbach65dc3032010-10-06 21:16:16 +00003953def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00003954 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00003955def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00003956 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00003957
Bob Wilson5bafff32009-06-22 23:27:02 +00003958// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00003959defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00003960 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003961// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00003962defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
3963 "vqmovn", "s", int_arm_neon_vqmovns>;
3964defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
3965 "vqmovn", "u", int_arm_neon_vqmovnu>;
3966defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
3967 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003968// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00003969defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
3970defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003971
3972// Vector Conversions.
3973
Johnny Chen9e088762010-03-17 17:52:21 +00003974// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00003975def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3976 v2i32, v2f32, fp_to_sint>;
3977def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3978 v2i32, v2f32, fp_to_uint>;
3979def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3980 v2f32, v2i32, sint_to_fp>;
3981def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3982 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00003983
Johnny Chen6c8648b2010-03-17 23:26:50 +00003984def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3985 v4i32, v4f32, fp_to_sint>;
3986def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3987 v4i32, v4f32, fp_to_uint>;
3988def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3989 v4f32, v4i32, sint_to_fp>;
3990def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3991 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003992
3993// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00003994def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003995 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00003996def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003997 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00003998def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003999 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004000def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004001 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
4002
Evan Chengf81bf152009-11-23 21:57:23 +00004003def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004004 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004005def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004006 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004007def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004008 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004009def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004010 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
4011
Bob Wilsond8e17572009-08-12 22:31:50 +00004012// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00004013
4014// VREV64 : Vector Reverse elements within 64-bit doublewords
4015
Evan Chengf81bf152009-11-23 21:57:23 +00004016class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00004017 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00004018 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00004019 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00004020 [(set DPR:$dst, (Ty (NEONvrev64 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004021class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00004022 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$dst),
Evan Chengcae6a122010-10-01 20:50:58 +00004023 (ins QPR:$src), IIC_VMOVQ,
Evan Chengf81bf152009-11-23 21:57:23 +00004024 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00004025 [(set QPR:$dst, (Ty (NEONvrev64 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004026
Evan Chengf81bf152009-11-23 21:57:23 +00004027def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
4028def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
4029def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
4030def VREV64df : VREV64D<0b10, "vrev64", "32", v2f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004031
Evan Chengf81bf152009-11-23 21:57:23 +00004032def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
4033def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
4034def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
4035def VREV64qf : VREV64Q<0b10, "vrev64", "32", v4f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004036
4037// VREV32 : Vector Reverse elements within 32-bit words
4038
Evan Chengf81bf152009-11-23 21:57:23 +00004039class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00004040 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00004041 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00004042 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00004043 [(set DPR:$dst, (Ty (NEONvrev32 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004044class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00004045 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$dst),
Evan Chengcae6a122010-10-01 20:50:58 +00004046 (ins QPR:$src), IIC_VMOVQ,
Evan Chengf81bf152009-11-23 21:57:23 +00004047 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00004048 [(set QPR:$dst, (Ty (NEONvrev32 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004049
Evan Chengf81bf152009-11-23 21:57:23 +00004050def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
4051def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004052
Evan Chengf81bf152009-11-23 21:57:23 +00004053def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
4054def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004055
4056// VREV16 : Vector Reverse elements within 16-bit halfwords
4057
Evan Chengf81bf152009-11-23 21:57:23 +00004058class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00004059 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00004060 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00004061 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00004062 [(set DPR:$dst, (Ty (NEONvrev16 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004063class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00004064 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$dst),
Evan Chengcae6a122010-10-01 20:50:58 +00004065 (ins QPR:$src), IIC_VMOVQ,
Evan Chengf81bf152009-11-23 21:57:23 +00004066 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00004067 [(set QPR:$dst, (Ty (NEONvrev16 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004068
Evan Chengf81bf152009-11-23 21:57:23 +00004069def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
4070def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004071
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004072// Other Vector Shuffles.
4073
4074// VEXT : Vector Extract
4075
Evan Chengf81bf152009-11-23 21:57:23 +00004076class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson10bc69c2010-03-27 03:56:52 +00004077 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$dst),
4078 (ins DPR:$lhs, DPR:$rhs, i32imm:$index), NVExtFrm,
4079 IIC_VEXTD, OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
4080 [(set DPR:$dst, (Ty (NEONvext (Ty DPR:$lhs),
Owen Anderson3eff4af2010-10-27 23:56:39 +00004081 (Ty DPR:$rhs), imm:$index)))]> {
4082 bits<4> index;
4083 let Inst{11-8} = index{3-0};
4084}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004085
Evan Chengf81bf152009-11-23 21:57:23 +00004086class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson10bc69c2010-03-27 03:56:52 +00004087 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$dst),
4088 (ins QPR:$lhs, QPR:$rhs, i32imm:$index), NVExtFrm,
4089 IIC_VEXTQ, OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
4090 [(set QPR:$dst, (Ty (NEONvext (Ty QPR:$lhs),
Owen Anderson3eff4af2010-10-27 23:56:39 +00004091 (Ty QPR:$rhs), imm:$index)))]> {
4092 bits<4> index;
4093 let Inst{11-8} = index{3-0};
4094}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004095
Evan Chengf81bf152009-11-23 21:57:23 +00004096def VEXTd8 : VEXTd<"vext", "8", v8i8>;
4097def VEXTd16 : VEXTd<"vext", "16", v4i16>;
4098def VEXTd32 : VEXTd<"vext", "32", v2i32>;
4099def VEXTdf : VEXTd<"vext", "32", v2f32>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004100
Evan Chengf81bf152009-11-23 21:57:23 +00004101def VEXTq8 : VEXTq<"vext", "8", v16i8>;
4102def VEXTq16 : VEXTq<"vext", "16", v8i16>;
4103def VEXTq32 : VEXTq<"vext", "32", v4i32>;
4104def VEXTqf : VEXTq<"vext", "32", v4f32>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004105
Bob Wilson64efd902009-08-08 05:53:00 +00004106// VTRN : Vector Transpose
4107
Evan Chengf81bf152009-11-23 21:57:23 +00004108def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
4109def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
4110def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004111
Evan Chengf81bf152009-11-23 21:57:23 +00004112def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
4113def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
4114def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004115
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004116// VUZP : Vector Unzip (Deinterleave)
4117
Evan Chengf81bf152009-11-23 21:57:23 +00004118def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
4119def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
4120def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004121
Evan Chengf81bf152009-11-23 21:57:23 +00004122def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
4123def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
4124def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004125
4126// VZIP : Vector Zip (Interleave)
4127
Evan Chengf81bf152009-11-23 21:57:23 +00004128def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
4129def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
4130def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004131
Evan Chengf81bf152009-11-23 21:57:23 +00004132def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
4133def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
4134def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004135
Bob Wilson114a2662009-08-12 20:51:55 +00004136// Vector Table Lookup and Table Extension.
4137
4138// VTBL : Vector Table Lookup
4139def VTBL1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004140 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
4141 (ins DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
4142 "vtbl", "8", "$Vd, \\{$Vn\\}, $Vm", "",
4143 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 DPR:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004144let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004145def VTBL2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004146 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
4147 (ins DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTB2,
4148 "vtbl", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004149def VTBL3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004150 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
4151 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm), NVTBLFrm, IIC_VTB3,
4152 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004153def VTBL4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004154 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
4155 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004156 NVTBLFrm, IIC_VTB4,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004157 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004158} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004159
Bob Wilsonbd916c52010-09-13 23:55:10 +00004160def VTBL2Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004161 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004162def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004163 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004164def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004165 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004166
Bob Wilson114a2662009-08-12 20:51:55 +00004167// VTBX : Vector Table Extension
4168def VTBX1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004169 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
4170 (ins DPR:$orig, DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
4171 "vtbx", "8", "$Vd, \\{$Vn\\}, $Vm", "$orig = $Vd",
4172 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
4173 DPR:$orig, DPR:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004174let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004175def VTBX2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004176 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
4177 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
4178 "vtbx", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004179def VTBX3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004180 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
4181 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004182 NVTBLFrm, IIC_VTBX3,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004183 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm",
4184 "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004185def VTBX4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004186 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd), (ins DPR:$orig, DPR:$Vn,
4187 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
4188 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm",
4189 "$orig = $Vd", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004190} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004191
Bob Wilsonbd916c52010-09-13 23:55:10 +00004192def VTBX2Pseudo
4193 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004194 IIC_VTBX2, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004195def VTBX3Pseudo
4196 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004197 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004198def VTBX4Pseudo
4199 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004200 IIC_VTBX4, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004201
Bob Wilson5bafff32009-06-22 23:27:02 +00004202//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00004203// NEON instructions for single-precision FP math
4204//===----------------------------------------------------------------------===//
4205
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004206class N2VSPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst>
4207 : NEONFPPat<(ResTy (OpNode SPR:$a)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004208 (EXTRACT_SUBREG (OpTy (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004209 SPR:$a, ssub_0))),
4210 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004211
4212class N3VSPat<SDNode OpNode, NeonI Inst>
4213 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004214 (EXTRACT_SUBREG (v2f32
4215 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004216 SPR:$a, ssub_0),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004217 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004218 SPR:$b, ssub_0))),
4219 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004220
4221class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
4222 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
4223 (EXTRACT_SUBREG (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004224 SPR:$acc, ssub_0),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004225 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004226 SPR:$a, ssub_0),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004227 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004228 SPR:$b, ssub_0)),
4229 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004230
Evan Cheng1d2426c2009-08-07 19:30:41 +00004231// These need separate instructions because they must use DPR_VFP2 register
4232// class which have SPR sub-registers.
4233
4234// Vector Add Operations used for single-precision FP
4235let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004236def VADDfd_sfp : N3VS<0,0,0b00,0b1101,0, "vadd", "f32", v2f32, v2f32, fadd, 1>;
4237def : N3VSPat<fadd, VADDfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004238
David Goodwin338268c2009-08-10 22:17:39 +00004239// Vector Sub Operations used for single-precision FP
4240let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004241def VSUBfd_sfp : N3VS<0,0,0b10,0b1101,0, "vsub", "f32", v2f32, v2f32, fsub, 0>;
4242def : N3VSPat<fsub, VSUBfd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004243
Evan Cheng1d2426c2009-08-07 19:30:41 +00004244// Vector Multiply Operations used for single-precision FP
4245let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004246def VMULfd_sfp : N3VS<1,0,0b00,0b1101,1, "vmul", "f32", v2f32, v2f32, fmul, 1>;
4247def : N3VSPat<fmul, VMULfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004248
4249// Vector Multiply-Accumulate/Subtract used for single-precision FP
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00004250// vml[as].f32 can cause 4-8 cycle stalls in following ASIMD instructions, so
4251// we want to avoid them for now. e.g., alternating vmla/vadd instructions.
Evan Cheng1d2426c2009-08-07 19:30:41 +00004252
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00004253//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004254//def VMLAfd_sfp : N3VSMulOp<0,0,0b00,0b1101,1, IIC_VMACD, "vmla", "f32",
Bob Wilson10bc69c2010-03-27 03:56:52 +00004255// v2f32, fmul, fadd>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004256//def : N3VSMulOpPat<fmul, fadd, VMLAfd_sfp>;
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00004257
4258//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004259//def VMLSfd_sfp : N3VSMulOp<0,0,0b10,0b1101,1, IIC_VMACD, "vmls", "f32",
Bob Wilson10bc69c2010-03-27 03:56:52 +00004260// v2f32, fmul, fsub>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004261//def : N3VSMulOpPat<fmul, fsub, VMLSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004262
David Goodwin338268c2009-08-10 22:17:39 +00004263// Vector Absolute used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00004264let neverHasSideEffects = 1 in
Bob Wilson69bfbd62010-02-17 22:42:54 +00004265def VABSfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01110, 0, 0,
4266 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
4267 "vabs", "f32", "$dst, $src", "", []>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004268def : N2VSPat<fabs, f32, v2f32, VABSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004269
David Goodwin338268c2009-08-10 22:17:39 +00004270// Vector Negate used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00004271let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004272def VNEGfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
4273 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
4274 "vneg", "f32", "$dst, $src", "", []>;
4275def : N2VSPat<fneg, f32, v2f32, VNEGfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004276
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004277// Vector Maximum used for single-precision FP
4278let neverHasSideEffects = 1 in
4279def VMAXfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004280 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004281 "vmax", "f32", "$dst, $src1, $src2", "", []>;
4282def : N3VSPat<NEONfmax, VMAXfd_sfp>;
4283
4284// Vector Minimum used for single-precision FP
4285let neverHasSideEffects = 1 in
4286def VMINfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004287 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004288 "vmin", "f32", "$dst, $src1, $src2", "", []>;
4289def : N3VSPat<NEONfmin, VMINfd_sfp>;
4290
David Goodwin338268c2009-08-10 22:17:39 +00004291// Vector Convert between single-precision FP and integer
4292let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004293def VCVTf2sd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4294 v2i32, v2f32, fp_to_sint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004295def : N2VSPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004296
4297let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004298def VCVTf2ud_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4299 v2i32, v2f32, fp_to_uint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004300def : N2VSPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004301
4302let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004303def VCVTs2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4304 v2f32, v2i32, sint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004305def : N2VSPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004306
4307let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004308def VCVTu2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4309 v2f32, v2i32, uint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004310def : N2VSPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004311
Evan Cheng1d2426c2009-08-07 19:30:41 +00004312//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00004313// Non-Instruction Patterns
4314//===----------------------------------------------------------------------===//
4315
4316// bit_convert
4317def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
4318def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
4319def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
4320def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
4321def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
4322def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
4323def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
4324def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
4325def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
4326def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
4327def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
4328def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
4329def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
4330def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
4331def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
4332def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
4333def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
4334def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
4335def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
4336def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
4337def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
4338def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
4339def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
4340def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
4341def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
4342def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
4343def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
4344def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
4345def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
4346def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
4347
4348def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
4349def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
4350def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
4351def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
4352def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
4353def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
4354def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
4355def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
4356def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
4357def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
4358def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
4359def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
4360def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
4361def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
4362def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
4363def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
4364def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
4365def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
4366def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
4367def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
4368def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
4369def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
4370def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
4371def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
4372def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
4373def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
4374def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
4375def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
4376def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
4377def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;