blob: e4481641445397a13803ded4d4db46361452fd46 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bill Wendling61512ba2011-05-11 01:11:55 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbache4ad3872010-10-19 23:27:08 +000062
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000065def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
66 SDTCisInt<1>]>;
67
Dale Johannesen51e28e62010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach469bbdb2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
72
Evan Chenga8e29892007-01-19 07:51:42 +000073// Node definitions.
74def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000075def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000076def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000077def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
Bill Wendlingc69107c2007-11-13 09:19:02 +000079def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000080 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000081def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000083
84def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000087def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000090def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000091 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000092 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
Chris Lattner48be23c2008-01-15 22:02:54 +000094def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000096
97def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000099
100def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000101 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000102
103def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
104 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000105def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
106 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000107
Evan Cheng218977b2010-07-13 19:27:42 +0000108def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
109 [SDNPHasChain]>;
110
Evan Chenga8e29892007-01-19 07:51:42 +0000111def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000112 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000113
David Goodwinc0309b42009-06-29 15:33:01 +0000114def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000115 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000116
Evan Chenga8e29892007-01-19 07:51:42 +0000117def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
118
Chris Lattner036609b2010-12-23 18:28:41 +0000119def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
120def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
121def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000122
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000123def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000124def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
125 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000126def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000127 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
128def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
129 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
130
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000131
Evan Cheng11db0682010-08-11 06:22:01 +0000132def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000134def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000135 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000136def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000137 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000138
Evan Chengf609bb82010-01-19 00:44:15 +0000139def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
140
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000141def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000142 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000143
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000144
145def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
146
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000147//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000148// ARM Instruction Predicate Definitions.
149//
Evan Chengebdeeab2011-07-08 01:53:10 +0000150def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
151 AssemblerPredicate<"HasV4TOps">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000152def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
153def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000154def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
155 AssemblerPredicate<"HasV5TEOps">;
156def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
157 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000158def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000159def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
160 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000161def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000162def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
163 AssemblerPredicate<"HasV7Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000164def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000165def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
166 AssemblerPredicate<"FeatureVFP2">;
167def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
168 AssemblerPredicate<"FeatureVFP3">;
169def HasNEON : Predicate<"Subtarget->hasNEON()">,
170 AssemblerPredicate<"FeatureNEON">;
171def HasFP16 : Predicate<"Subtarget->hasFP16()">,
172 AssemblerPredicate<"FeatureFP16">;
173def HasDivide : Predicate<"Subtarget->hasDivide()">,
174 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000175def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000176 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000177def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000178 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000179def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000180 AssemblerPredicate<"FeatureDB">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000181def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000182 AssemblerPredicate<"FeatureMP">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000183def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000184def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000185def IsThumb : Predicate<"Subtarget->isThumb()">,
186 AssemblerPredicate<"ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000187def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000188def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
189 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
190def IsARM : Predicate<"!Subtarget->isThumb()">,
191 AssemblerPredicate<"!ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000192def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
193def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000194
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000195// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000196def UseMovt : Predicate<"Subtarget->useMovt()">;
197def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000198def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000199
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000200//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000201// ARM Flag Definitions.
202
203class RegConstraint<string C> {
204 string Constraints = C;
205}
206
207//===----------------------------------------------------------------------===//
208// ARM specific transformation functions and pattern fragments.
209//
210
Evan Chenga8e29892007-01-19 07:51:42 +0000211// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
212// so_imm_neg def below.
213def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000215}]>;
216
217// so_imm_not_XFORM - Return a so_imm value packed into the format described for
218// so_imm_not def below.
219def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000221}]>;
222
Evan Chenga8e29892007-01-19 07:51:42 +0000223/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
Eric Christopher8f232d32011-04-28 05:49:04 +0000224def imm1_15 : ImmLeaf<i32, [{
225 return (int32_t)Imm >= 1 && (int32_t)Imm < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000226}]>;
227
228/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000229def imm16_31 : ImmLeaf<i32, [{
230 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000231}]>;
232
Jim Grosbach64171712010-02-16 21:07:46 +0000233def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000234 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000235 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000236 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000237
Evan Chenga2515702007-03-19 07:09:02 +0000238def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000239 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000240 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000241 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000242
243// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
244def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000245 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000246}]>;
247
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000248/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000249def hi16 : SDNodeXForm<imm, [{
250 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
251}]>;
252
253def lo16AllZero : PatLeaf<(i32 imm), [{
254 // Returns true if all low 16-bits are 0.
255 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000256}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000257
Jim Grosbach619e0d62011-07-13 19:24:09 +0000258/// imm0_65535 - An immediate is in the range [0.65535].
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000259def Imm0_65535AsmOperand: AsmOperandClass { let Name = "Imm0_65535"; }
Jim Grosbach619e0d62011-07-13 19:24:09 +0000260def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
Eric Christopher8f232d32011-04-28 05:49:04 +0000261 return Imm >= 0 && Imm < 65536;
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000262}]> {
263 let ParserMatchClass = Imm0_65535AsmOperand;
264}
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000265
Evan Cheng37f25d92008-08-28 23:39:26 +0000266class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
267class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000268
Jim Grosbach0a145f32010-02-16 20:17:57 +0000269/// adde and sube predicates - True based on whether the carry flag output
270/// will be needed or not.
271def adde_dead_carry :
272 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
273 [{return !N->hasAnyUseOfValue(1);}]>;
274def sube_dead_carry :
275 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
276 [{return !N->hasAnyUseOfValue(1);}]>;
277def adde_live_carry :
278 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
279 [{return N->hasAnyUseOfValue(1);}]>;
280def sube_live_carry :
281 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
282 [{return N->hasAnyUseOfValue(1);}]>;
283
Evan Chengc4af4632010-11-17 20:13:28 +0000284// An 'and' node with a single use.
285def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
286 return N->hasOneUse();
287}]>;
288
289// An 'xor' node with a single use.
290def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
291 return N->hasOneUse();
292}]>;
293
Evan Cheng48575f62010-12-05 22:04:16 +0000294// An 'fmul' node with a single use.
295def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
296 return N->hasOneUse();
297}]>;
298
299// An 'fadd' node which checks for single non-hazardous use.
300def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
301 return hasNoVMLxHazardUse(N);
302}]>;
303
304// An 'fsub' node which checks for single non-hazardous use.
305def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
306 return hasNoVMLxHazardUse(N);
307}]>;
308
Evan Chenga8e29892007-01-19 07:51:42 +0000309//===----------------------------------------------------------------------===//
310// Operand Definitions.
311//
312
313// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000314// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000315def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000316 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000317 let OperandType = "OPERAND_PCREL";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000318 let DecoderMethod = "DecodeT2BROperand";
Jim Grosbachc466b932010-11-11 18:04:49 +0000319}
Evan Chenga8e29892007-01-19 07:51:42 +0000320
Jason W Kim685c3502011-02-04 19:47:15 +0000321// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000322def uncondbrtarget : Operand<OtherVT> {
323 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000324 let OperandType = "OPERAND_PCREL";
Owen Andersonc2666002010-12-13 19:31:11 +0000325}
326
Jason W Kim685c3502011-02-04 19:47:15 +0000327// Branch target for ARM. Handles conditional/unconditional
328def br_target : Operand<OtherVT> {
329 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000330 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000331}
332
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000333// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000334// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000335def bltarget : Operand<i32> {
336 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000337 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000338 let OperandType = "OPERAND_PCREL";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000339}
340
Jason W Kim685c3502011-02-04 19:47:15 +0000341// Call target for ARM. Handles conditional/unconditional
342// FIXME: rename bl_target to t2_bltarget?
343def bl_target : Operand<i32> {
344 // Encoded the same as branch targets.
345 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000346 let OperandType = "OPERAND_PCREL";
Owen Andersonfd9085d2011-08-10 17:38:05 +0000347 let DecoderMethod = "DecodeBLTargetOperand";
Jason W Kim685c3502011-02-04 19:47:15 +0000348}
349
350
Evan Chenga8e29892007-01-19 07:51:42 +0000351// A list of registers separated by comma. Used by load/store multiple.
Jim Grosbach1610a702011-07-25 20:06:30 +0000352def RegListAsmOperand : AsmOperandClass { let Name = "RegList"; }
Bill Wendling04863d02010-11-13 10:40:19 +0000353def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000354 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000355 let ParserMatchClass = RegListAsmOperand;
356 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000357 let DecoderMethod = "DecodeRegListOperand";
Bill Wendling04863d02010-11-13 10:40:19 +0000358}
359
Jim Grosbach1610a702011-07-25 20:06:30 +0000360def DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000361def dpr_reglist : Operand<i32> {
362 let EncoderMethod = "getRegisterListOpValue";
363 let ParserMatchClass = DPRRegListAsmOperand;
364 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000365 let DecoderMethod = "DecodeDPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000366}
367
Jim Grosbach1610a702011-07-25 20:06:30 +0000368def SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000369def spr_reglist : Operand<i32> {
370 let EncoderMethod = "getRegisterListOpValue";
371 let ParserMatchClass = SPRRegListAsmOperand;
372 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000373 let DecoderMethod = "DecodeSPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000374}
375
Evan Chenga8e29892007-01-19 07:51:42 +0000376// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
377def cpinst_operand : Operand<i32> {
378 let PrintMethod = "printCPInstOperand";
379}
380
Evan Chenga8e29892007-01-19 07:51:42 +0000381// Local PC labels.
382def pclabel : Operand<i32> {
383 let PrintMethod = "printPCLabel";
384}
385
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000386// ADR instruction labels.
387def adrlabel : Operand<i32> {
388 let EncoderMethod = "getAdrLabelOpValue";
389}
390
Owen Anderson498ec202010-10-27 22:49:00 +0000391def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000392 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000393 let DecoderMethod = "DecodeVCVTImmOperand";
Owen Anderson498ec202010-10-27 22:49:00 +0000394}
395
Jim Grosbachb35ad412010-10-13 19:56:10 +0000396// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000397def rot_imm_XFORM: SDNodeXForm<imm, [{
398 switch (N->getZExtValue()){
399 default: assert(0);
400 case 0: return CurDAG->getTargetConstant(0, MVT::i32);
401 case 8: return CurDAG->getTargetConstant(1, MVT::i32);
402 case 16: return CurDAG->getTargetConstant(2, MVT::i32);
403 case 24: return CurDAG->getTargetConstant(3, MVT::i32);
404 }
405}]>;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000406def RotImmAsmOperand : AsmOperandClass {
407 let Name = "RotImm";
408 let ParserMethod = "parseRotImm";
409}
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000410def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
411 int32_t v = N->getZExtValue();
412 return v == 8 || v == 16 || v == 24; }],
413 rot_imm_XFORM> {
414 let PrintMethod = "printRotImmOperand";
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000415 let ParserMatchClass = RotImmAsmOperand;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000416}
417
Bob Wilson22f5dc72010-08-16 18:27:34 +0000418// shift_imm: An integer that encodes a shift amount and the type of shift
Jim Grosbach580f4a92011-07-25 22:20:28 +0000419// (asr or lsl). The 6-bit immediate encodes as:
420// {5} 0 ==> lsl
421// 1 asr
422// {4-0} imm5 shift amount.
423// asr #32 encoded as imm5 == 0.
424def ShifterImmAsmOperand : AsmOperandClass {
425 let Name = "ShifterImm";
426 let ParserMethod = "parseShifterImm";
427}
Bob Wilson22f5dc72010-08-16 18:27:34 +0000428def shift_imm : Operand<i32> {
429 let PrintMethod = "printShiftImmOperand";
Jim Grosbach580f4a92011-07-25 22:20:28 +0000430 let ParserMatchClass = ShifterImmAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000431}
432
Owen Anderson92a20222011-07-21 18:54:16 +0000433// shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm.
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000434def ShiftedRegAsmOperand : AsmOperandClass { let Name = "RegShiftedReg"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000435def so_reg_reg : Operand<i32>, // reg reg imm
436 ComplexPattern<i32, 3, "SelectRegShifterOperand",
437 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000438 let EncoderMethod = "getSORegRegOpValue";
439 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000440 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000441 let ParserMatchClass = ShiftedRegAsmOperand;
Owen Andersonde317f42011-08-09 23:33:27 +0000442 let MIOperandInfo = (ops GPRnopc, GPRnopc, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000443}
Owen Anderson92a20222011-07-21 18:54:16 +0000444
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000445def ShiftedImmAsmOperand : AsmOperandClass { let Name = "RegShiftedImm"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000446def so_reg_imm : Operand<i32>, // reg imm
Owen Anderson152d4a42011-07-21 23:38:37 +0000447 ComplexPattern<i32, 2, "SelectImmShifterOperand",
Owen Anderson92a20222011-07-21 18:54:16 +0000448 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000449 let EncoderMethod = "getSORegImmOpValue";
450 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000451 let DecoderMethod = "DecodeSORegImmOperand";
Owen Anderson92a20222011-07-21 18:54:16 +0000452 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000453 let MIOperandInfo = (ops GPR, i32imm);
Owen Anderson152d4a42011-07-21 23:38:37 +0000454}
455
456// FIXME: Does this need to be distinct from so_reg?
457def shift_so_reg_reg : Operand<i32>, // reg reg imm
458 ComplexPattern<i32, 3, "SelectShiftRegShifterOperand",
459 [shl,srl,sra,rotr]> {
460 let EncoderMethod = "getSORegRegOpValue";
461 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000462 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000463 let MIOperandInfo = (ops GPR, GPR, i32imm);
Owen Anderson92a20222011-07-21 18:54:16 +0000464}
465
Jim Grosbache8606dc2011-07-13 17:50:29 +0000466// FIXME: Does this need to be distinct from so_reg?
Owen Anderson152d4a42011-07-21 23:38:37 +0000467def shift_so_reg_imm : Operand<i32>, // reg reg imm
468 ComplexPattern<i32, 2, "SelectShiftImmShifterOperand",
Evan Chengf40deed2010-10-27 23:41:30 +0000469 [shl,srl,sra,rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000470 let EncoderMethod = "getSORegImmOpValue";
471 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000472 let DecoderMethod = "DecodeSORegImmOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000473 let MIOperandInfo = (ops GPR, i32imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000474}
Evan Chenga8e29892007-01-19 07:51:42 +0000475
Owen Anderson152d4a42011-07-21 23:38:37 +0000476
Evan Chenga8e29892007-01-19 07:51:42 +0000477// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000478// 8-bit immediate rotated by an arbitrary number of bits.
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000479def SOImmAsmOperand: AsmOperandClass { let Name = "ARMSOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000480def so_imm : Operand<i32>, ImmLeaf<i32, [{
481 return ARM_AM::getSOImmVal(Imm) != -1;
482 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000483 let EncoderMethod = "getSOImmOpValue";
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000484 let ParserMatchClass = SOImmAsmOperand;
Owen Andersonfd9085d2011-08-10 17:38:05 +0000485 let DecoderMethod = "DecodeSOImmOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000486}
487
Evan Chengc70d1842007-03-20 08:11:30 +0000488// Break so_imm's up into two pieces. This handles immediates with up to 16
489// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
490// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000491def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000492 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000493}]>;
494
495/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
496///
497def arm_i32imm : PatLeaf<(imm), [{
498 if (Subtarget->hasV6T2Ops())
499 return true;
500 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
501}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000502
Jim Grosbachb2756af2011-08-01 21:55:12 +0000503/// imm0_7 predicate - Immediate in the range [0,7].
Jim Grosbach83ab0702011-07-13 22:01:08 +0000504def Imm0_7AsmOperand: AsmOperandClass { let Name = "Imm0_7"; }
505def imm0_7 : Operand<i32>, ImmLeaf<i32, [{
506 return Imm >= 0 && Imm < 8;
507}]> {
508 let ParserMatchClass = Imm0_7AsmOperand;
509}
510
Jim Grosbachb2756af2011-08-01 21:55:12 +0000511/// imm0_15 predicate - Immediate in the range [0,15].
Jim Grosbach83ab0702011-07-13 22:01:08 +0000512def Imm0_15AsmOperand: AsmOperandClass { let Name = "Imm0_15"; }
513def imm0_15 : Operand<i32>, ImmLeaf<i32, [{
514 return Imm >= 0 && Imm < 16;
515}]> {
516 let ParserMatchClass = Imm0_15AsmOperand;
517}
518
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000519/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000520def Imm0_31AsmOperand: AsmOperandClass { let Name = "Imm0_31"; }
Eric Christopher8f232d32011-04-28 05:49:04 +0000521def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
522 return Imm >= 0 && Imm < 32;
Jim Grosbach3d5ab362011-07-26 16:44:05 +0000523}]> {
524 let ParserMatchClass = Imm0_31AsmOperand;
525}
Evan Chenga8e29892007-01-19 07:51:42 +0000526
Jim Grosbach02c84602011-08-01 22:02:20 +0000527/// imm0_255 predicate - Immediate in the range [0,255].
528def Imm0_255AsmOperand : AsmOperandClass { let Name = "Imm0_255"; }
529def imm0_255 : Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 256; }]> {
530 let ParserMatchClass = Imm0_255AsmOperand;
531}
532
Jim Grosbachffa32252011-07-19 19:13:28 +0000533// imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference
534// a relocatable expression.
Jason W Kim837caa92010-11-18 23:37:15 +0000535//
Jim Grosbachffa32252011-07-19 19:13:28 +0000536// FIXME: This really needs a Thumb version separate from the ARM version.
537// While the range is the same, and can thus use the same match class,
538// the encoding is different so it should have a different encoder method.
539def Imm0_65535ExprAsmOperand: AsmOperandClass { let Name = "Imm0_65535Expr"; }
540def imm0_65535_expr : Operand<i32> {
Evan Cheng75972122011-01-13 07:58:56 +0000541 let EncoderMethod = "getHiLo16ImmOpValue";
Jim Grosbachffa32252011-07-19 19:13:28 +0000542 let ParserMatchClass = Imm0_65535ExprAsmOperand;
Jason W Kim837caa92010-11-18 23:37:15 +0000543}
544
Jim Grosbached838482011-07-26 16:24:27 +0000545/// imm24b - True if the 32-bit immediate is encodable in 24 bits.
546def Imm24bitAsmOperand: AsmOperandClass { let Name = "Imm24bit"; }
547def imm24b : Operand<i32>, ImmLeaf<i32, [{
548 return Imm >= 0 && Imm <= 0xffffff;
549}]> {
550 let ParserMatchClass = Imm24bitAsmOperand;
551}
552
553
Evan Chenga9688c42010-12-11 04:11:38 +0000554/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
555/// e.g., 0xf000ffff
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000556def BitfieldAsmOperand : AsmOperandClass {
557 let Name = "Bitfield";
558 let ParserMethod = "parseBitfield";
559}
Evan Chenga9688c42010-12-11 04:11:38 +0000560def bf_inv_mask_imm : Operand<i32>,
561 PatLeaf<(imm), [{
562 return ARM::isBitFieldInvertedMask(N->getZExtValue());
563}] > {
564 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
565 let PrintMethod = "printBitfieldInvMaskImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000566 let DecoderMethod = "DecodeBitfieldMaskOperand";
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000567 let ParserMatchClass = BitfieldAsmOperand;
Evan Chenga9688c42010-12-11 04:11:38 +0000568}
569
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000570/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000571def lsb_pos_imm : Operand<i32>, ImmLeaf<i32, [{
572 return isInt<5>(Imm);
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000573}]>;
574
575/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000576def width_imm : Operand<i32>, ImmLeaf<i32, [{
577 return Imm > 0 && Imm <= 32;
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000578}] > {
579 let EncoderMethod = "getMsbOpValue";
580}
581
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000582def imm1_32_XFORM: SDNodeXForm<imm, [{
583 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
584}]>;
585def Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; }
586def imm1_32 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 32; }],
587 imm1_32_XFORM> {
Jim Grosbachf4943352011-07-25 23:09:14 +0000588 let PrintMethod = "printImmPlusOneOperand";
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000589 let ParserMatchClass = Imm1_32AsmOperand;
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000590}
591
Jim Grosbachf4943352011-07-25 23:09:14 +0000592def imm1_16_XFORM: SDNodeXForm<imm, [{
593 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
594}]>;
595def Imm1_16AsmOperand: AsmOperandClass { let Name = "Imm1_16"; }
596def imm1_16 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 16; }],
597 imm1_16_XFORM> {
598 let PrintMethod = "printImmPlusOneOperand";
599 let ParserMatchClass = Imm1_16AsmOperand;
600}
601
Evan Chenga8e29892007-01-19 07:51:42 +0000602// Define ARM specific addressing modes.
Jim Grosbach3e556122010-10-26 22:37:02 +0000603// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000604//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000605def MemImm12OffsetAsmOperand : AsmOperandClass { let Name = "MemImm12Offset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000606def addrmode_imm12 : Operand<i32>,
607 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000608 // 12-bit immediate operand. Note that instructions using this encode
609 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
610 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000611
Chris Lattner2ac19022010-11-15 05:19:05 +0000612 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000613 let PrintMethod = "printAddrModeImm12Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000614 let DecoderMethod = "DecodeAddrModeImm12Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000615 let ParserMatchClass = MemImm12OffsetAsmOperand;
Jim Grosbach3e556122010-10-26 22:37:02 +0000616 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000617}
Jim Grosbach3e556122010-10-26 22:37:02 +0000618// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000619//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000620def MemRegOffsetAsmOperand : AsmOperandClass { let Name = "MemRegOffset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000621def ldst_so_reg : Operand<i32>,
622 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000623 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000624 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000625 let PrintMethod = "printAddrMode2Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000626 let DecoderMethod = "DecodeSORegMemOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000627 let ParserMatchClass = MemRegOffsetAsmOperand;
Owen Anderson2b7b2382011-08-11 18:55:42 +0000628 let MIOperandInfo = (ops GPR:$base, GPRnopc:$offsreg, i32imm:$shift);
Jim Grosbach82891622010-09-29 19:03:54 +0000629}
630
Jim Grosbach7ce05792011-08-03 23:50:40 +0000631// postidx_imm8 := +/- [0,255]
632//
633// 9 bit value:
634// {8} 1 is imm8 is non-negative. 0 otherwise.
635// {7-0} [0,255] imm8 value.
636def PostIdxImm8AsmOperand : AsmOperandClass { let Name = "PostIdxImm8"; }
637def postidx_imm8 : Operand<i32> {
638 let PrintMethod = "printPostIdxImm8Operand";
639 let ParserMatchClass = PostIdxImm8AsmOperand;
640 let MIOperandInfo = (ops i32imm);
641}
642
Owen Anderson154c41d2011-08-04 18:24:14 +0000643// postidx_imm8s4 := +/- [0,1020]
644//
645// 9 bit value:
646// {8} 1 is imm8 is non-negative. 0 otherwise.
647// {7-0} [0,255] imm8 value, scaled by 4.
648def postidx_imm8s4 : Operand<i32> {
649 let PrintMethod = "printPostIdxImm8s4Operand";
650 let MIOperandInfo = (ops i32imm);
651}
652
653
Jim Grosbach7ce05792011-08-03 23:50:40 +0000654// postidx_reg := +/- reg
655//
656def PostIdxRegAsmOperand : AsmOperandClass {
657 let Name = "PostIdxReg";
658 let ParserMethod = "parsePostIdxReg";
659}
660def postidx_reg : Operand<i32> {
661 let EncoderMethod = "getPostIdxRegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000662 let DecoderMethod = "DecodePostIdxReg";
Jim Grosbachca8c70b2011-08-05 15:48:21 +0000663 let PrintMethod = "printPostIdxRegOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000664 let ParserMatchClass = PostIdxRegAsmOperand;
665 let MIOperandInfo = (ops GPR, i32imm);
666}
667
668
Jim Grosbach3e556122010-10-26 22:37:02 +0000669// addrmode2 := reg +/- imm12
670// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000671//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000672// FIXME: addrmode2 should be refactored the rest of the way to always
673// use explicit imm vs. reg versions above (addrmode_imm12 and ldst_so_reg).
674def AddrMode2AsmOperand : AsmOperandClass { let Name = "AddrMode2"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000675def addrmode2 : Operand<i32>,
676 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000677 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000678 let PrintMethod = "printAddrMode2Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000679 let ParserMatchClass = AddrMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000680 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
681}
682
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000683def PostIdxRegShiftedAsmOperand : AsmOperandClass {
684 let Name = "PostIdxRegShifted";
685 let ParserMethod = "parsePostIdxReg";
686}
Owen Anderson793e7962011-07-26 20:54:26 +0000687def am2offset_reg : Operand<i32>,
688 ComplexPattern<i32, 2, "SelectAddrMode2OffsetReg",
Chris Lattner52a261b2010-09-21 20:31:19 +0000689 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000690 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000691 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000692 // When using this for assembly, it's always as a post-index offset.
693 let ParserMatchClass = PostIdxRegShiftedAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000694 let MIOperandInfo = (ops GPR, i32imm);
695}
696
Jim Grosbach039c2e12011-08-04 23:01:30 +0000697// FIXME: am2offset_imm should only need the immediate, not the GPR. Having
698// the GPR is purely vestigal at this point.
699def AM2OffsetImmAsmOperand : AsmOperandClass { let Name = "AM2OffsetImm"; }
Owen Anderson793e7962011-07-26 20:54:26 +0000700def am2offset_imm : Operand<i32>,
701 ComplexPattern<i32, 2, "SelectAddrMode2OffsetImm",
702 [], [SDNPWantRoot]> {
703 let EncoderMethod = "getAddrMode2OffsetOpValue";
704 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbach039c2e12011-08-04 23:01:30 +0000705 let ParserMatchClass = AM2OffsetImmAsmOperand;
Owen Anderson793e7962011-07-26 20:54:26 +0000706 let MIOperandInfo = (ops GPR, i32imm);
707}
708
709
Evan Chenga8e29892007-01-19 07:51:42 +0000710// addrmode3 := reg +/- reg
711// addrmode3 := reg +/- imm8
712//
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000713// FIXME: split into imm vs. reg versions.
714def AddrMode3AsmOperand : AsmOperandClass { let Name = "AddrMode3"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000715def addrmode3 : Operand<i32>,
716 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000717 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000718 let PrintMethod = "printAddrMode3Operand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000719 let ParserMatchClass = AddrMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000720 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
721}
722
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000723// FIXME: split into imm vs. reg versions.
724// FIXME: parser method to handle +/- register.
Jim Grosbach251bf252011-08-10 21:56:18 +0000725def AM3OffsetAsmOperand : AsmOperandClass {
726 let Name = "AM3Offset";
727 let ParserMethod = "parseAM3Offset";
728}
Evan Chenga8e29892007-01-19 07:51:42 +0000729def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000730 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
731 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000732 let EncoderMethod = "getAddrMode3OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000733 let DecoderMethod = "DecodeAddrMode3Offset";
Evan Chenga8e29892007-01-19 07:51:42 +0000734 let PrintMethod = "printAddrMode3OffsetOperand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000735 let ParserMatchClass = AM3OffsetAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000736 let MIOperandInfo = (ops GPR, i32imm);
737}
738
Jim Grosbache6913602010-11-03 01:01:43 +0000739// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000740//
Jim Grosbache6913602010-11-03 01:01:43 +0000741def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000742 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000743 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000744}
745
746// addrmode5 := reg +/- imm8*4
747//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000748def AddrMode5AsmOperand : AsmOperandClass { let Name = "AddrMode5"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000749def addrmode5 : Operand<i32>,
750 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
751 let PrintMethod = "printAddrMode5Operand";
Chris Lattner2ac19022010-11-15 05:19:05 +0000752 let EncoderMethod = "getAddrMode5OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000753 let DecoderMethod = "DecodeAddrMode5Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000754 let ParserMatchClass = AddrMode5AsmOperand;
755 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000756}
757
Bob Wilsond3a07652011-02-07 17:43:09 +0000758// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000759//
760def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000761 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000762 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000763 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000764 let EncoderMethod = "getAddrMode6AddressOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000765 let DecoderMethod = "DecodeAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000766}
767
Bob Wilsonda525062011-02-25 06:42:42 +0000768def am6offset : Operand<i32>,
769 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
770 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000771 let PrintMethod = "printAddrMode6OffsetOperand";
772 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000773 let EncoderMethod = "getAddrMode6OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000774 let DecoderMethod = "DecodeGPRRegisterClass";
Bob Wilson8b024a52009-07-01 23:16:05 +0000775}
776
Mon P Wang183c6272011-05-09 17:47:27 +0000777// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
778// (single element from one lane) for size 32.
779def addrmode6oneL32 : Operand<i32>,
780 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
781 let PrintMethod = "printAddrMode6Operand";
782 let MIOperandInfo = (ops GPR:$addr, i32imm);
783 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
784}
785
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000786// Special version of addrmode6 to handle alignment encoding for VLD-dup
787// instructions, specifically VLD4-dup.
788def addrmode6dup : Operand<i32>,
789 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
790 let PrintMethod = "printAddrMode6Operand";
791 let MIOperandInfo = (ops GPR:$addr, i32imm);
792 let EncoderMethod = "getAddrMode6DupAddressOpValue";
793}
794
Evan Chenga8e29892007-01-19 07:51:42 +0000795// addrmodepc := pc + reg
796//
797def addrmodepc : Operand<i32>,
798 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
799 let PrintMethod = "printAddrModePCOperand";
800 let MIOperandInfo = (ops GPR, i32imm);
801}
802
Jim Grosbache39389a2011-08-02 18:07:32 +0000803// addr_offset_none := reg
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000804//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000805def MemNoOffsetAsmOperand : AsmOperandClass { let Name = "MemNoOffset"; }
Jim Grosbach19dec202011-08-05 20:35:44 +0000806def addr_offset_none : Operand<i32>,
807 ComplexPattern<i32, 1, "SelectAddrOffsetNone", []> {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000808 let PrintMethod = "printAddrMode7Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000809 let DecoderMethod = "DecodeAddrMode7Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000810 let ParserMatchClass = MemNoOffsetAsmOperand;
811 let MIOperandInfo = (ops GPR:$base);
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000812}
813
Bob Wilson4f38b382009-08-21 21:58:55 +0000814def nohash_imm : Operand<i32> {
815 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000816}
817
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000818def CoprocNumAsmOperand : AsmOperandClass {
819 let Name = "CoprocNum";
Jim Grosbach43904292011-07-25 20:14:50 +0000820 let ParserMethod = "parseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000821}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000822def p_imm : Operand<i32> {
823 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000824 let ParserMatchClass = CoprocNumAsmOperand;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000825 let DecoderMethod = "DecodeCoprocessor";
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000826}
827
Jim Grosbach1610a702011-07-25 20:06:30 +0000828def CoprocRegAsmOperand : AsmOperandClass {
829 let Name = "CoprocReg";
Jim Grosbach43904292011-07-25 20:14:50 +0000830 let ParserMethod = "parseCoprocRegOperand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000831}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000832def c_imm : Operand<i32> {
833 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000834 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000835}
836
Evan Chenga8e29892007-01-19 07:51:42 +0000837//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000838
Evan Cheng37f25d92008-08-28 23:39:26 +0000839include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000840
841//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000842// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000843//
844
Evan Cheng3924f782008-08-29 07:36:24 +0000845/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000846/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000847multiclass AsI1_bin_irs<bits<4> opcod, string opc,
848 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000849 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000850 // The register-immediate version is re-materializable. This is useful
851 // in particular for taking the address of a local.
852 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000853 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
854 iii, opc, "\t$Rd, $Rn, $imm",
855 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
856 bits<4> Rd;
857 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000858 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000859 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000860 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000861 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000862 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000863 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000864 }
Jim Grosbach62547262010-10-11 18:51:51 +0000865 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
866 iir, opc, "\t$Rd, $Rn, $Rm",
867 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000868 bits<4> Rd;
869 bits<4> Rn;
870 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000871 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000872 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000873 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000874 let Inst{15-12} = Rd;
875 let Inst{11-4} = 0b00000000;
876 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000877 }
Owen Anderson92a20222011-07-21 18:54:16 +0000878
879 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000880 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbachef324d72010-10-12 23:53:58 +0000881 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000882 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000883 bits<4> Rd;
884 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000885 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000886 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000887 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000888 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000889 let Inst{11-5} = shift{11-5};
890 let Inst{4} = 0;
891 let Inst{3-0} = shift{3-0};
892 }
893
894 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000895 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000896 iis, opc, "\t$Rd, $Rn, $shift",
897 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
898 bits<4> Rd;
899 bits<4> Rn;
900 bits<12> shift;
901 let Inst{25} = 0;
902 let Inst{19-16} = Rn;
903 let Inst{15-12} = Rd;
904 let Inst{11-8} = shift{11-8};
905 let Inst{7} = 0;
906 let Inst{6-5} = shift{6-5};
907 let Inst{4} = 1;
908 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000909 }
Jim Grosbach0ff92202011-06-27 19:09:15 +0000910
911 // Assembly aliases for optional destination operand when it's the same
912 // as the source operand.
913 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
914 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
915 so_imm:$imm, pred:$p,
916 cc_out:$s)>,
917 Requires<[IsARM]>;
918 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
919 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
920 GPR:$Rm, pred:$p,
921 cc_out:$s)>,
922 Requires<[IsARM]>;
923 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +0000924 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
925 so_reg_imm:$shift, pred:$p,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000926 cc_out:$s)>,
927 Requires<[IsARM]>;
Owen Anderson92a20222011-07-21 18:54:16 +0000928 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
929 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
930 so_reg_reg:$shift, pred:$p,
931 cc_out:$s)>,
932 Requires<[IsARM]>;
933
Evan Chenga8e29892007-01-19 07:51:42 +0000934}
935
Evan Cheng1e249e32009-06-25 20:59:23 +0000936/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000937/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +0000938let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000939multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
940 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
941 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000942 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
943 iii, opc, "\t$Rd, $Rn, $imm",
944 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
945 bits<4> Rd;
946 bits<4> Rn;
947 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000948 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000949 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000950 let Inst{19-16} = Rn;
951 let Inst{15-12} = Rd;
952 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000953 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000954 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
955 iir, opc, "\t$Rd, $Rn, $Rm",
956 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
957 bits<4> Rd;
958 bits<4> Rn;
959 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000960 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000961 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000962 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000963 let Inst{19-16} = Rn;
964 let Inst{15-12} = Rd;
965 let Inst{11-4} = 0b00000000;
966 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000967 }
Owen Anderson92a20222011-07-21 18:54:16 +0000968 def rsi : AI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000969 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbach89c898f2010-10-13 00:50:27 +0000970 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000971 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000972 bits<4> Rd;
973 bits<4> Rn;
974 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000975 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000976 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000977 let Inst{19-16} = Rn;
978 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000979 let Inst{11-5} = shift{11-5};
980 let Inst{4} = 0;
981 let Inst{3-0} = shift{3-0};
982 }
983
984 def rsr : AI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000985 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000986 iis, opc, "\t$Rd, $Rn, $shift",
987 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
988 bits<4> Rd;
989 bits<4> Rn;
990 bits<12> shift;
991 let Inst{25} = 0;
992 let Inst{20} = 1;
993 let Inst{19-16} = Rn;
994 let Inst{15-12} = Rd;
995 let Inst{11-8} = shift{11-8};
996 let Inst{7} = 0;
997 let Inst{6-5} = shift{6-5};
998 let Inst{4} = 1;
999 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001000 }
Evan Cheng071a2792007-09-11 19:55:27 +00001001}
Evan Chengc85e8322007-07-05 07:13:32 +00001002}
1003
1004/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +00001005/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +00001006/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +00001007let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +00001008multiclass AI1_cmp_irs<bits<4> opcod, string opc,
1009 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1010 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001011 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
1012 opc, "\t$Rn, $imm",
1013 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001014 bits<4> Rn;
1015 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001016 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001017 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001018 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +00001019 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001020 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001021 }
1022 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
1023 opc, "\t$Rn, $Rm",
1024 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001025 bits<4> Rn;
1026 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +00001027 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +00001028 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +00001029 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001030 let Inst{19-16} = Rn;
1031 let Inst{15-12} = 0b0000;
1032 let Inst{11-4} = 0b00000000;
1033 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001034 }
Owen Anderson92a20222011-07-21 18:54:16 +00001035 def rsi : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001036 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001037 opc, "\t$Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001038 [(opnode GPR:$Rn, so_reg_imm:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001039 bits<4> Rn;
1040 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001041 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001042 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001043 let Inst{19-16} = Rn;
1044 let Inst{15-12} = 0b0000;
Owen Anderson92a20222011-07-21 18:54:16 +00001045 let Inst{11-5} = shift{11-5};
1046 let Inst{4} = 0;
1047 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001048 }
Owen Anderson92a20222011-07-21 18:54:16 +00001049 def rsr : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001050 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis,
Owen Anderson92a20222011-07-21 18:54:16 +00001051 opc, "\t$Rn, $shift",
1052 [(opnode GPR:$Rn, so_reg_reg:$shift)]> {
1053 bits<4> Rn;
1054 bits<12> shift;
1055 let Inst{25} = 0;
1056 let Inst{20} = 1;
1057 let Inst{19-16} = Rn;
1058 let Inst{15-12} = 0b0000;
1059 let Inst{11-8} = shift{11-8};
1060 let Inst{7} = 0;
1061 let Inst{6-5} = shift{6-5};
1062 let Inst{4} = 1;
1063 let Inst{3-0} = shift{3-0};
1064 }
1065
Evan Cheng071a2792007-09-11 19:55:27 +00001066}
Evan Chenga8e29892007-01-19 07:51:42 +00001067}
1068
Evan Cheng576a3962010-09-25 00:49:35 +00001069/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001070/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +00001071/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001072class AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001073 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001074 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001075 [(set GPRnopc:$Rd, (opnode (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001076 Requires<[IsARM, HasV6]> {
1077 bits<4> Rd;
1078 bits<4> Rm;
1079 bits<2> rot;
1080 let Inst{19-16} = 0b1111;
1081 let Inst{15-12} = Rd;
1082 let Inst{11-10} = rot;
1083 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001084}
1085
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001086class AI_ext_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001087 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001088 IIC_iEXTr, opc, "\t$Rd, $Rm$rot", []>,
1089 Requires<[IsARM, HasV6]> {
1090 bits<2> rot;
1091 let Inst{19-16} = 0b1111;
1092 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001093}
1094
Evan Cheng576a3962010-09-25 00:49:35 +00001095/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001096/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001097class AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001098 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001099 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001100 [(set GPRnopc:$Rd, (opnode GPR:$Rn,
1101 (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbach70327412011-07-27 17:48:13 +00001102 Requires<[IsARM, HasV6]> {
1103 bits<4> Rd;
1104 bits<4> Rm;
1105 bits<4> Rn;
1106 bits<2> rot;
1107 let Inst{19-16} = Rn;
1108 let Inst{15-12} = Rd;
1109 let Inst{11-10} = rot;
1110 let Inst{9-4} = 0b000111;
1111 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001112}
1113
Jim Grosbach70327412011-07-27 17:48:13 +00001114class AI_exta_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001115 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001116 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", []>,
1117 Requires<[IsARM, HasV6]> {
1118 bits<4> Rn;
1119 bits<2> rot;
1120 let Inst{19-16} = Rn;
1121 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001122}
1123
Evan Cheng62674222009-06-25 23:34:10 +00001124/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Evan Cheng8de898a2009-06-26 00:19:44 +00001125multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001126 string baseOpc, bit Commutable = 0> {
1127 let Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001128 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1129 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
1130 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001131 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001132 bits<4> Rd;
1133 bits<4> Rn;
1134 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001135 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001136 let Inst{15-12} = Rd;
1137 let Inst{19-16} = Rn;
1138 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001139 }
Jim Grosbach24989ec2010-10-13 18:00:52 +00001140 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1141 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
1142 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001143 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001144 bits<4> Rd;
1145 bits<4> Rn;
1146 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +00001147 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +00001148 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001149 let isCommutable = Commutable;
1150 let Inst{3-0} = Rm;
1151 let Inst{15-12} = Rd;
1152 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +00001153 }
Owen Anderson92a20222011-07-21 18:54:16 +00001154 def rsi : AsI1<opcod, (outs GPR:$Rd),
1155 (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001156 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001157 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001158 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001159 bits<4> Rd;
1160 bits<4> Rn;
1161 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001162 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001163 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00001164 let Inst{15-12} = Rd;
1165 let Inst{11-5} = shift{11-5};
1166 let Inst{4} = 0;
1167 let Inst{3-0} = shift{3-0};
1168 }
1169 def rsr : AsI1<opcod, (outs GPR:$Rd),
1170 (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001171 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001172 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>,
1173 Requires<[IsARM]> {
1174 bits<4> Rd;
1175 bits<4> Rn;
1176 bits<12> shift;
1177 let Inst{25} = 0;
1178 let Inst{19-16} = Rn;
1179 let Inst{15-12} = Rd;
1180 let Inst{11-8} = shift{11-8};
1181 let Inst{7} = 0;
1182 let Inst{6-5} = shift{6-5};
1183 let Inst{4} = 1;
1184 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001185 }
Jim Grosbach37ee4642011-07-13 17:57:17 +00001186 }
1187 // Assembly aliases for optional destination operand when it's the same
1188 // as the source operand.
1189 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1190 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1191 so_imm:$imm, pred:$p,
1192 cc_out:$s)>,
1193 Requires<[IsARM]>;
1194 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1195 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1196 GPR:$Rm, pred:$p,
1197 cc_out:$s)>,
1198 Requires<[IsARM]>;
1199 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +00001200 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1201 so_reg_imm:$shift, pred:$p,
1202 cc_out:$s)>,
1203 Requires<[IsARM]>;
1204 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1205 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1206 so_reg_reg:$shift, pred:$p,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001207 cc_out:$s)>,
1208 Requires<[IsARM]>;
Owen Anderson78a54692011-04-11 20:12:19 +00001209}
1210
Jim Grosbache5165492009-11-09 00:11:35 +00001211// Carry setting variants
Owen Andersonb48c7912011-04-05 23:55:28 +00001212// NOTE: CPSR def omitted because it will be handled by the custom inserter.
1213let usesCustomInserter = 1 in {
Owen Anderson76706012011-04-05 21:48:57 +00001214multiclass AI1_adde_sube_s_irs<PatFrag opnode, bit Commutable = 0> {
Andrew Trick1c3af772011-04-23 03:55:32 +00001215 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00001216 4, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00001217 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>;
Andrew Trick1c3af772011-04-23 03:55:32 +00001218 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Owen Anderson16884412011-07-13 23:22:26 +00001219 4, IIC_iALUr,
Owen Anderson78a54692011-04-11 20:12:19 +00001220 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
1221 let isCommutable = Commutable;
1222 }
Owen Anderson92a20222011-07-21 18:54:16 +00001223 def rsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00001224 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00001225 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>;
1226 def rsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
1227 4, IIC_iALUsr,
1228 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001229}
Evan Chengc85e8322007-07-05 07:13:32 +00001230}
1231
Jim Grosbach3e556122010-10-26 22:37:02 +00001232let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001233multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001234 InstrItinClass iir, PatFrag opnode> {
1235 // Note: We use the complex addrmode_imm12 rather than just an input
1236 // GPR and a constrained immediate so that we can use this to match
1237 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001238 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001239 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1240 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001241 bits<4> Rt;
1242 bits<17> addr;
1243 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1244 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001245 let Inst{15-12} = Rt;
1246 let Inst{11-0} = addr{11-0}; // imm12
1247 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001248 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001249 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1250 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001251 bits<4> Rt;
1252 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001253 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001254 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1255 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001256 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001257 let Inst{11-0} = shift{11-0};
1258 }
1259}
1260}
1261
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001262let canFoldAsLoad = 1, isReMaterializable = 1 in {
1263multiclass AI_ldr1nopc<bit isByte, string opc, InstrItinClass iii,
1264 InstrItinClass iir, PatFrag opnode> {
1265 // Note: We use the complex addrmode_imm12 rather than just an input
1266 // GPR and a constrained immediate so that we can use this to match
1267 // frame index references and avoid matching constant pool references.
1268 def i12: AI2ldst<0b010, 1, isByte, (outs GPRnopc:$Rt), (ins addrmode_imm12:$addr),
1269 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1270 [(set GPRnopc:$Rt, (opnode addrmode_imm12:$addr))]> {
1271 bits<4> Rt;
1272 bits<17> addr;
1273 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1274 let Inst{19-16} = addr{16-13}; // Rn
1275 let Inst{15-12} = Rt;
1276 let Inst{11-0} = addr{11-0}; // imm12
1277 }
1278 def rs : AI2ldst<0b011, 1, isByte, (outs GPRnopc:$Rt), (ins ldst_so_reg:$shift),
1279 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1280 [(set GPRnopc:$Rt, (opnode ldst_so_reg:$shift))]> {
1281 bits<4> Rt;
1282 bits<17> shift;
1283 let shift{4} = 0; // Inst{4} = 0
1284 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1285 let Inst{19-16} = shift{16-13}; // Rn
1286 let Inst{15-12} = Rt;
1287 let Inst{11-0} = shift{11-0};
1288 }
1289}
1290}
1291
1292
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001293multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001294 InstrItinClass iir, PatFrag opnode> {
1295 // Note: We use the complex addrmode_imm12 rather than just an input
1296 // GPR and a constrained immediate so that we can use this to match
1297 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001298 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001299 (ins GPR:$Rt, addrmode_imm12:$addr),
1300 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1301 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1302 bits<4> Rt;
1303 bits<17> addr;
1304 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1305 let Inst{19-16} = addr{16-13}; // Rn
1306 let Inst{15-12} = Rt;
1307 let Inst{11-0} = addr{11-0}; // imm12
1308 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001309 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001310 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1311 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1312 bits<4> Rt;
1313 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001314 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001315 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1316 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001317 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001318 let Inst{11-0} = shift{11-0};
1319 }
1320}
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001321
1322multiclass AI_str1nopc<bit isByte, string opc, InstrItinClass iii,
1323 InstrItinClass iir, PatFrag opnode> {
1324 // Note: We use the complex addrmode_imm12 rather than just an input
1325 // GPR and a constrained immediate so that we can use this to match
1326 // frame index references and avoid matching constant pool references.
1327 def i12 : AI2ldst<0b010, 0, isByte, (outs),
1328 (ins GPRnopc:$Rt, addrmode_imm12:$addr),
1329 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1330 [(opnode GPRnopc:$Rt, addrmode_imm12:$addr)]> {
1331 bits<4> Rt;
1332 bits<17> addr;
1333 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1334 let Inst{19-16} = addr{16-13}; // Rn
1335 let Inst{15-12} = Rt;
1336 let Inst{11-0} = addr{11-0}; // imm12
1337 }
1338 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPRnopc:$Rt, ldst_so_reg:$shift),
1339 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1340 [(opnode GPRnopc:$Rt, ldst_so_reg:$shift)]> {
1341 bits<4> Rt;
1342 bits<17> shift;
1343 let shift{4} = 0; // Inst{4} = 0
1344 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1345 let Inst{19-16} = shift{16-13}; // Rn
1346 let Inst{15-12} = Rt;
1347 let Inst{11-0} = shift{11-0};
1348 }
1349}
1350
1351
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001352//===----------------------------------------------------------------------===//
1353// Instructions
1354//===----------------------------------------------------------------------===//
1355
Evan Chenga8e29892007-01-19 07:51:42 +00001356//===----------------------------------------------------------------------===//
1357// Miscellaneous Instructions.
1358//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001359
Evan Chenga8e29892007-01-19 07:51:42 +00001360/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1361/// the function. The first operand is the ID# for this instruction, the second
1362/// is the index into the MachineConstantPool that this is, the third is the
1363/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001364let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001365def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001366PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001367 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001368
Jim Grosbach4642ad32010-02-22 23:10:38 +00001369// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1370// from removing one half of the matched pairs. That breaks PEI, which assumes
1371// these will always be in pairs, and asserts if it finds otherwise. Better way?
1372let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001373def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001374PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001375 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001376
Jim Grosbach64171712010-02-16 21:07:46 +00001377def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001378PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001379 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001380}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001381
Johnny Chenf4d81052010-02-12 22:53:19 +00001382def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +00001383 [/* For disassembly only; pattern left blank */]>,
1384 Requires<[IsARM, HasV6T2]> {
1385 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001386 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001387 let Inst{7-0} = 0b00000000;
1388}
1389
Johnny Chenf4d81052010-02-12 22:53:19 +00001390def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1391 [/* For disassembly only; pattern left blank */]>,
1392 Requires<[IsARM, HasV6T2]> {
1393 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001394 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001395 let Inst{7-0} = 0b00000001;
1396}
1397
1398def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1399 [/* For disassembly only; pattern left blank */]>,
1400 Requires<[IsARM, HasV6T2]> {
1401 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001402 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001403 let Inst{7-0} = 0b00000010;
1404}
1405
1406def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1407 [/* For disassembly only; pattern left blank */]>,
1408 Requires<[IsARM, HasV6T2]> {
1409 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001410 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001411 let Inst{7-0} = 0b00000011;
1412}
1413
Owen Anderson05b0c9f2011-08-11 21:50:56 +00001414def SEL : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, NoItinerary, "sel",
1415 "\t$Rd, $Rn, $Rm", []>, Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001416 bits<4> Rd;
1417 bits<4> Rn;
1418 bits<4> Rm;
1419 let Inst{3-0} = Rm;
1420 let Inst{15-12} = Rd;
1421 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001422 let Inst{27-20} = 0b01101000;
1423 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001424 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001425}
1426
Johnny Chenf4d81052010-02-12 22:53:19 +00001427def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
Jim Grosbach0fdf6cc2011-07-22 18:04:10 +00001428 []>, Requires<[IsARM, HasV6T2]> {
Johnny Chenf4d81052010-02-12 22:53:19 +00001429 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001430 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001431 let Inst{7-0} = 0b00000100;
1432}
1433
Johnny Chenc6f7b272010-02-11 18:12:29 +00001434// The i32imm operand $val can be used by a debugger to store more information
1435// about the breakpoint.
Jim Grosbach619e0d62011-07-13 19:24:09 +00001436def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1437 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001438 bits<16> val;
1439 let Inst{3-0} = val{3-0};
1440 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001441 let Inst{27-20} = 0b00010010;
1442 let Inst{7-4} = 0b0111;
1443}
1444
Jim Grosbach96e24fa2011-07-29 17:36:04 +00001445// Change Processor State
1446// FIXME: We should use InstAlias to handle the optional operands.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001447class CPS<dag iops, string asm_ops>
1448 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
Jim Grosbachbd4562e2011-07-29 17:33:29 +00001449 []>, Requires<[IsARM]> {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001450 bits<2> imod;
1451 bits<3> iflags;
1452 bits<5> mode;
1453 bit M;
1454
Johnny Chenb98e1602010-02-12 18:55:33 +00001455 let Inst{31-28} = 0b1111;
1456 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001457 let Inst{19-18} = imod;
1458 let Inst{17} = M; // Enabled if mode is set;
1459 let Inst{16} = 0;
1460 let Inst{8-6} = iflags;
1461 let Inst{5} = 0;
1462 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001463}
1464
Owen Anderson35008c22011-08-09 23:05:39 +00001465let DecoderMethod = "DecodeCPSInstruction" in {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001466let M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001467 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, imm0_31:$mode),
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001468 "$imod\t$iflags, $mode">;
1469let mode = 0, M = 0 in
1470 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1471
1472let imod = 0, iflags = 0, M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001473 def CPS1p : CPS<(ins imm0_31:$mode), "\t$mode">;
Owen Anderson35008c22011-08-09 23:05:39 +00001474}
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001475
Johnny Chenb92a23f2010-02-21 04:42:01 +00001476// Preload signals the memory system of possible future data/instruction access.
1477// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001478multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001479
Evan Chengdfed19f2010-11-03 06:34:55 +00001480 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001481 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001482 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001483 bits<4> Rt;
1484 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001485 let Inst{31-26} = 0b111101;
1486 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001487 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001488 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001489 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001490 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001491 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001492 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001493 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001494 }
1495
Evan Chengdfed19f2010-11-03 06:34:55 +00001496 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001497 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001498 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001499 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001500 let Inst{31-26} = 0b111101;
1501 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001502 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001503 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001504 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001505 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001506 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001507 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001508 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001509 }
1510}
1511
Evan Cheng416941d2010-11-04 05:19:35 +00001512defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1513defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1514defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001515
Jim Grosbach53a89d62011-07-22 17:46:13 +00001516def SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary,
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001517 "setend\t$end", []>, Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001518 bits<1> end;
1519 let Inst{31-10} = 0b1111000100000001000000;
1520 let Inst{9} = end;
1521 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001522}
1523
Jim Grosbach6f9f8842011-07-13 22:59:38 +00001524def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
1525 []>, Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001526 bits<4> opt;
1527 let Inst{27-4} = 0b001100100000111100001111;
1528 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001529}
1530
Johnny Chenba6e0332010-02-11 17:14:31 +00001531// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001532let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001533def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001534 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001535 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001536 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001537}
1538
Evan Cheng12c3a532008-11-06 17:48:05 +00001539// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001540let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001541def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001542 4, IIC_iALUr,
Jim Grosbach6e422112010-11-29 23:48:41 +00001543 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001544
Evan Cheng325474e2008-01-07 23:56:57 +00001545let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001546def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001547 4, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001548 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001549
Jim Grosbach53694262010-11-18 01:15:56 +00001550def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001551 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001552 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001553
Jim Grosbach53694262010-11-18 01:15:56 +00001554def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001555 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001556 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001557
Jim Grosbach53694262010-11-18 01:15:56 +00001558def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001559 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001560 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001561
Jim Grosbach53694262010-11-18 01:15:56 +00001562def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001563 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001564 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001565}
Chris Lattner13c63102008-01-06 05:55:01 +00001566let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001567def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001568 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001569
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001570def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001571 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
Eric Christophera0f720f2011-01-15 00:25:09 +00001572 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001573
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001574def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001575 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001576}
Evan Cheng12c3a532008-11-06 17:48:05 +00001577} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001578
Evan Chenge07715c2009-06-23 05:25:29 +00001579
1580// LEApcrel - Load a pc-relative address into a register without offending the
1581// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001582let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001583// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001584// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1585// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001586def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach70a09152011-07-28 16:33:54 +00001587 MiscFrm, IIC_iALUi, "adr", "\t$Rd, $label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001588 bits<4> Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001589 bits<12> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001590 let Inst{27-25} = 0b001;
1591 let Inst{20} = 0;
1592 let Inst{19-16} = 0b1111;
1593 let Inst{15-12} = Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001594 let Inst{11-0} = label;
Evan Chengbc8a9452009-07-07 23:40:25 +00001595}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001596def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001597 4, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001598
1599def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1600 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001601 4, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001602
Evan Chenga8e29892007-01-19 07:51:42 +00001603//===----------------------------------------------------------------------===//
1604// Control Flow Instructions.
1605//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001606
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001607let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1608 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001609 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001610 "bx", "\tlr", [(ARMretflag)]>,
1611 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001612 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001613 }
1614
1615 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001616 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001617 "mov", "\tpc, lr", [(ARMretflag)]>,
1618 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001619 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001620 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001621}
Rafael Espindola27185192006-09-29 21:20:16 +00001622
Bob Wilson04ea6e52009-10-28 00:37:03 +00001623// Indirect branches
1624let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001625 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001626 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001627 [(brind GPR:$dst)]>,
1628 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001629 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001630 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001631 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001632 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001633
Jim Grosbachd447ac62011-07-13 20:21:31 +00001634 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1635 "bx", "\t$dst", [/* pattern left blank */]>,
Johnny Chen75f42962011-05-22 17:51:04 +00001636 Requires<[IsARM, HasV4T]> {
1637 bits<4> dst;
1638 let Inst{27-4} = 0b000100101111111111110001;
1639 let Inst{3-0} = dst;
1640 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001641}
1642
Evan Cheng1e0eab12010-11-29 22:43:27 +00001643// All calls clobber the non-callee saved registers. SP is marked as
1644// a use to prevent stack-pointer assignments that appear immediately
1645// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001646let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001647 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001648 // FIXME: Do we really need a non-predicated version? If so, it should
1649 // at least be a pseudo instruction expanding to the predicated version
1650 // at MC lowering time.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001651 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001652 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001653 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001654 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001655 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001656 Requires<[IsARM, IsNotDarwin]> {
1657 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001658 bits<24> func;
1659 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001660 }
Evan Cheng277f0742007-06-19 21:05:09 +00001661
Jason W Kim685c3502011-02-04 19:47:15 +00001662 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001663 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001664 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001665 Requires<[IsARM, IsNotDarwin]> {
1666 bits<24> func;
1667 let Inst{23-0} = func;
1668 }
Evan Cheng277f0742007-06-19 21:05:09 +00001669
Evan Chenga8e29892007-01-19 07:51:42 +00001670 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001671 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001672 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001673 [(ARMcall GPR:$func)]>,
1674 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001675 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001676 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001677 let Inst{3-0} = func;
1678 }
1679
1680 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1681 IIC_Br, "blx", "\t$func",
1682 [(ARMcall_pred GPR:$func)]>,
1683 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1684 bits<4> func;
1685 let Inst{27-4} = 0b000100101111111111110011;
1686 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001687 }
1688
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001689 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001690 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001691 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001692 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001693 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001694
1695 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001696 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001697 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001698 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001699}
1700
David Goodwin1a8f36e2009-08-12 18:31:53 +00001701let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001702 // On Darwin R9 is call-clobbered.
1703 // R7 is marked as a use to prevent frame-pointer assignments from being
1704 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001705 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001706 Uses = [R7, SP] in {
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001707 def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001708 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001709 [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>,
1710 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001711
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001712 def BLr9_pred : ARMPseudoExpand<(outs),
1713 (ins bl_target:$func, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001714 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001715 [(ARMcall_pred tglobaladdr:$func)],
1716 (BL_pred bl_target:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001717 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001718
1719 // ARMv5T and above
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001720 def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001721 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001722 [(ARMcall GPR:$func)],
1723 (BLX GPR:$func)>,
1724 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001725
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001726 def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001727 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001728 [(ARMcall_pred GPR:$func)],
1729 (BLX_pred GPR:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001730 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001731
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001732 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001733 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001734 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001735 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001736 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001737
1738 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001739 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001740 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001741 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001742}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001743
David Goodwin1a8f36e2009-08-12 18:31:53 +00001744let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001745 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
1746 // a two-value operand where a dag node expects two operands. :(
1747 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
1748 IIC_Br, "b", "\t$target",
1749 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1750 bits<24> target;
1751 let Inst{23-0} = target;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001752 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001753 }
1754
Evan Chengaeafca02007-05-16 07:45:54 +00001755 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001756 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00001757 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001758 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1759 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001760 // FIXME: Is B really a Barrier? That doesn't seem right.
Owen Anderson16884412011-07-13 23:22:26 +00001761 def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001762 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00001763
Jim Grosbach2dc77682010-11-29 18:37:44 +00001764 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1765 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001766 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001767 0, IIC_Br,
Jim Grosbach6e422112010-11-29 23:48:41 +00001768 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001769 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1770 // into i12 and rs suffixed versions.
1771 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001772 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001773 0, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001774 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001775 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001776 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001777 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001778 0, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001779 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001780 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001781 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001782 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001783
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001784}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001785
Jim Grosbachcf121c32011-07-28 21:57:55 +00001786// BLX (immediate)
Johnny Chen8901e6f2011-03-31 17:53:50 +00001787def BLXi : AXI<(outs), (ins br_target:$target), BrMiscFrm, NoItinerary,
Jim Grosbachcf121c32011-07-28 21:57:55 +00001788 "blx\t$target", []>,
Johnny Chen8901e6f2011-03-31 17:53:50 +00001789 Requires<[IsARM, HasV5T]> {
1790 let Inst{31-25} = 0b1111101;
1791 bits<25> target;
1792 let Inst{23-0} = target{24-1};
1793 let Inst{24} = target{0};
1794}
1795
Jim Grosbach898e7e22011-07-13 20:25:01 +00001796// Branch and Exchange Jazelle
Johnny Chena1e76212010-02-13 02:51:09 +00001797def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
Jim Grosbach898e7e22011-07-13 20:25:01 +00001798 [/* pattern left blank */]> {
1799 bits<4> func;
Johnny Chena1e76212010-02-13 02:51:09 +00001800 let Inst{23-20} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001801 let Inst{19-8} = 0xfff;
Johnny Chena1e76212010-02-13 02:51:09 +00001802 let Inst{7-4} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001803 let Inst{3-0} = func;
Johnny Chena1e76212010-02-13 02:51:09 +00001804}
1805
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001806// Tail calls.
1807
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001808let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1809 // Darwin versions.
1810 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1811 Uses = [SP] in {
1812 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1813 IIC_Br, []>, Requires<[IsDarwin]>;
1814
1815 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1816 IIC_Br, []>, Requires<[IsDarwin]>;
1817
Jim Grosbach245f5e82011-07-08 18:50:22 +00001818 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001819 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001820 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1821 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001822
Jim Grosbach245f5e82011-07-08 18:50:22 +00001823 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001824 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001825 (BX GPR:$dst)>,
1826 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001827
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001828 }
1829
1830 // Non-Darwin versions (the difference is R9).
1831 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1832 Uses = [SP] in {
1833 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1834 IIC_Br, []>, Requires<[IsNotDarwin]>;
1835
1836 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1837 IIC_Br, []>, Requires<[IsNotDarwin]>;
1838
Jim Grosbach245f5e82011-07-08 18:50:22 +00001839 def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001840 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001841 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1842 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001843
Jim Grosbach245f5e82011-07-08 18:50:22 +00001844 def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001845 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001846 (BX GPR:$dst)>,
1847 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001848 }
1849}
1850
1851
1852
1853
1854
Johnny Chen0296f3e2010-02-16 21:59:54 +00001855// Secure Monitor Call is a system instruction -- for disassembly only
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00001856def SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
1857 []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001858 bits<4> opt;
1859 let Inst{23-4} = 0b01100000000000000111;
1860 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001861}
1862
Jim Grosbached838482011-07-26 16:24:27 +00001863// Supervisor Call (Software Interrupt)
Evan Cheng1e0eab12010-11-29 22:43:27 +00001864let isCall = 1, Uses = [SP] in {
Jim Grosbached838482011-07-26 16:24:27 +00001865def SVC : ABI<0b1111, (outs), (ins imm24b:$svc), IIC_Br, "svc", "\t$svc", []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001866 bits<24> svc;
1867 let Inst{23-0} = svc;
1868}
Johnny Chen85d5a892010-02-10 18:02:25 +00001869}
1870
Jim Grosbach5a287482011-07-29 17:51:39 +00001871// Store Return State
Jim Grosbache1cf5902011-07-29 20:26:09 +00001872class SRSI<bit wb, string asm>
1873 : XI<(outs), (ins imm0_31:$mode), AddrModeNone, 4, IndexModeNone, BrFrm,
1874 NoItinerary, asm, "", []> {
1875 bits<5> mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00001876 let Inst{31-28} = 0b1111;
Jim Grosbache1cf5902011-07-29 20:26:09 +00001877 let Inst{27-25} = 0b100;
1878 let Inst{22} = 1;
1879 let Inst{21} = wb;
1880 let Inst{20} = 0;
1881 let Inst{19-16} = 0b1101; // SP
1882 let Inst{15-5} = 0b00000101000;
1883 let Inst{4-0} = mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00001884}
1885
Jim Grosbache1cf5902011-07-29 20:26:09 +00001886def SRSDA : SRSI<0, "srsda\tsp, $mode"> {
1887 let Inst{24-23} = 0;
Johnny Chen64dfb782010-02-16 20:04:27 +00001888}
Jim Grosbache1cf5902011-07-29 20:26:09 +00001889def SRSDA_UPD : SRSI<1, "srsda\tsp!, $mode"> {
1890 let Inst{24-23} = 0;
1891}
1892def SRSDB : SRSI<0, "srsdb\tsp, $mode"> {
1893 let Inst{24-23} = 0b10;
1894}
1895def SRSDB_UPD : SRSI<1, "srsdb\tsp!, $mode"> {
1896 let Inst{24-23} = 0b10;
1897}
1898def SRSIA : SRSI<0, "srsia\tsp, $mode"> {
1899 let Inst{24-23} = 0b01;
1900}
1901def SRSIA_UPD : SRSI<1, "srsia\tsp!, $mode"> {
1902 let Inst{24-23} = 0b01;
1903}
1904def SRSIB : SRSI<0, "srsib\tsp, $mode"> {
1905 let Inst{24-23} = 0b11;
1906}
1907def SRSIB_UPD : SRSI<1, "srsib\tsp!, $mode"> {
1908 let Inst{24-23} = 0b11;
1909}
Jim Grosbach2c6363a2011-07-29 18:47:24 +00001910
Jim Grosbach5a287482011-07-29 17:51:39 +00001911// Return From Exception
Jim Grosbach2c6363a2011-07-29 18:47:24 +00001912class RFEI<bit wb, string asm>
1913 : XI<(outs), (ins GPR:$Rn), AddrModeNone, 4, IndexModeNone, BrFrm,
1914 NoItinerary, asm, "", []> {
1915 bits<4> Rn;
Johnny Chenfb566792010-02-17 21:39:10 +00001916 let Inst{31-28} = 0b1111;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00001917 let Inst{27-25} = 0b100;
1918 let Inst{22} = 0;
1919 let Inst{21} = wb;
1920 let Inst{20} = 1;
1921 let Inst{19-16} = Rn;
1922 let Inst{15-0} = 0xa00;
Johnny Chenfb566792010-02-17 21:39:10 +00001923}
1924
Jim Grosbach2c6363a2011-07-29 18:47:24 +00001925def RFEDA : RFEI<0, "rfeda\t$Rn"> {
1926 let Inst{24-23} = 0;
1927}
1928def RFEDA_UPD : RFEI<1, "rfeda\t$Rn!"> {
1929 let Inst{24-23} = 0;
1930}
1931def RFEDB : RFEI<0, "rfedb\t$Rn"> {
1932 let Inst{24-23} = 0b10;
1933}
1934def RFEDB_UPD : RFEI<1, "rfedb\t$Rn!"> {
1935 let Inst{24-23} = 0b10;
1936}
1937def RFEIA : RFEI<0, "rfeia\t$Rn"> {
1938 let Inst{24-23} = 0b01;
1939}
1940def RFEIA_UPD : RFEI<1, "rfeia\t$Rn!"> {
1941 let Inst{24-23} = 0b01;
1942}
1943def RFEIB : RFEI<0, "rfeib\t$Rn"> {
1944 let Inst{24-23} = 0b11;
1945}
1946def RFEIB_UPD : RFEI<1, "rfeib\t$Rn!"> {
1947 let Inst{24-23} = 0b11;
Johnny Chenfb566792010-02-17 21:39:10 +00001948}
1949
Evan Chenga8e29892007-01-19 07:51:42 +00001950//===----------------------------------------------------------------------===//
1951// Load / store Instructions.
1952//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001953
Evan Chenga8e29892007-01-19 07:51:42 +00001954// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001955
1956
Evan Cheng7e2fe912010-10-28 06:47:08 +00001957defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001958 UnOpFrag<(load node:$Src)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001959defm LDRB : AI_ldr1nopc<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001960 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001961defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001962 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001963defm STRB : AI_str1nopc<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001964 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001965
Evan Chengfa775d02007-03-19 07:20:03 +00001966// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001967let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
Jim Grosbach7ce05792011-08-03 23:50:40 +00001968 isReMaterializable = 1, isCodeGenOnly = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001969def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001970 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1971 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001972 bits<4> Rt;
1973 bits<17> addr;
1974 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1975 let Inst{19-16} = 0b1111;
1976 let Inst{15-12} = Rt;
1977 let Inst{11-0} = addr{11-0}; // imm12
1978}
Evan Chengfa775d02007-03-19 07:20:03 +00001979
Evan Chenga8e29892007-01-19 07:51:42 +00001980// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001981def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001982 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1983 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001984
Evan Chenga8e29892007-01-19 07:51:42 +00001985// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001986def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001987 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1988 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001989
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001990def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001991 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1992 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001993
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001994let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001995// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001996def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1997 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001998 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001999 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002000}
Rafael Espindolac391d162006-10-23 20:34:27 +00002001
Evan Chenga8e29892007-01-19 07:51:42 +00002002// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00002003multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00002004 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
2005 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00002006 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2007 // {17-14} Rn
Owen Anderson793e7962011-07-26 20:54:26 +00002008 // {13} reg vs. imm
Jim Grosbach99f53d12010-11-15 20:47:07 +00002009 // {12} isAdd
2010 // {11-0} imm12/Rm
2011 bits<18> addr;
2012 let Inst{25} = addr{13};
2013 let Inst{23} = addr{12};
2014 let Inst{19-16} = addr{17-14};
2015 let Inst{11-0} = addr{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002016 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach1355cf12011-07-26 17:10:22 +00002017 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002018 }
Owen Anderson793e7962011-07-26 20:54:26 +00002019
2020 def _POST_REG : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002021 (ins addr_offset_none:$addr, am2offset_reg:$offset),
Owen Anderson793e7962011-07-26 20:54:26 +00002022 IndexModePost, LdFrm, itin,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002023 opc, "\t$Rt, $addr, $offset",
2024 "$addr.base = $Rn_wb", []> {
Owen Anderson793e7962011-07-26 20:54:26 +00002025 // {12} isAdd
2026 // {11-0} imm12/Rm
2027 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002028 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002029 let Inst{25} = 1;
2030 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002031 let Inst{19-16} = addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002032 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002033
2034 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson793e7962011-07-26 20:54:26 +00002035 }
2036
2037 def _POST_IMM : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002038 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002039 IndexModePost, LdFrm, itin,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002040 opc, "\t$Rt, $addr, $offset",
2041 "$addr.base = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00002042 // {12} isAdd
2043 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002044 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002045 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002046 let Inst{25} = 0;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002047 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002048 let Inst{19-16} = addr;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002049 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002050
2051 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002052 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002053
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002054}
Rafael Espindoladc124a22006-05-18 21:45:49 +00002055
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002056let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00002057defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
2058defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002059}
Rafael Espindola450856d2006-12-12 00:37:38 +00002060
Jim Grosbach45251b32011-08-11 20:41:13 +00002061multiclass AI3_ldridx<bits<4> op, string opc, InstrItinClass itin> {
2062 def _PRE : AI3ldstidx<op, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002063 (ins addrmode3:$addr), IndexModePre,
2064 LdMiscFrm, itin,
2065 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2066 bits<14> addr;
2067 let Inst{23} = addr{8}; // U bit
2068 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2069 let Inst{19-16} = addr{12-9}; // Rn
2070 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2071 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002072 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode3";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002073 }
Jim Grosbach45251b32011-08-11 20:41:13 +00002074 def _POST : AI3ldstidx<op, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach623a4542011-08-10 22:42:16 +00002075 (ins addr_offset_none:$addr, am3offset:$offset),
2076 IndexModePost, LdMiscFrm, itin,
2077 opc, "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2078 []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00002079 bits<10> offset;
Jim Grosbach623a4542011-08-10 22:42:16 +00002080 bits<4> addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002081 let Inst{23} = offset{8}; // U bit
2082 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002083 let Inst{19-16} = addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002084 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2085 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002086 }
2087}
Rafael Espindola4e307642006-09-08 16:59:47 +00002088
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002089let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002090defm LDRH : AI3_ldridx<0b1011, "ldrh", IIC_iLoad_bh_ru>;
2091defm LDRSH : AI3_ldridx<0b1111, "ldrsh", IIC_iLoad_bh_ru>;
2092defm LDRSB : AI3_ldridx<0b1101, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002093let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002094def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002095 (ins addrmode3:$addr), IndexModePre,
2096 LdMiscFrm, IIC_iLoad_d_ru,
2097 "ldrd", "\t$Rt, $Rt2, $addr!",
2098 "$addr.base = $Rn_wb", []> {
2099 bits<14> addr;
2100 let Inst{23} = addr{8}; // U bit
2101 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2102 let Inst{19-16} = addr{12-9}; // Rn
2103 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2104 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002105 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002106 let AsmMatchConverter = "cvtLdrdPre";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002107}
Jim Grosbach45251b32011-08-11 20:41:13 +00002108def LDRD_POST: AI3ldstidx<0b1101, 0, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002109 (ins addr_offset_none:$addr, am3offset:$offset),
2110 IndexModePost, LdMiscFrm, IIC_iLoad_d_ru,
2111 "ldrd", "\t$Rt, $Rt2, $addr, $offset",
2112 "$addr.base = $Rn_wb", []> {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002113 bits<10> offset;
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002114 bits<4> addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002115 let Inst{23} = offset{8}; // U bit
2116 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002117 let Inst{19-16} = addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002118 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2119 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002120 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002121}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002122} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002123} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00002124
Jim Grosbach89958d52011-08-11 21:41:59 +00002125// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002126let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach59999262011-08-10 23:43:54 +00002127def LDRT_POST_REG : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2128 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2129 IndexModePost, LdFrm, IIC_iLoad_ru,
2130 "ldrt", "\t$Rt, $addr, $offset",
2131 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002132 // {12} isAdd
2133 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002134 bits<14> offset;
2135 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002136 let Inst{25} = 1;
Jim Grosbach59999262011-08-10 23:43:54 +00002137 let Inst{23} = offset{12};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002138 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002139 let Inst{19-16} = addr;
2140 let Inst{11-5} = offset{11-5};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002141 let Inst{4} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002142 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002143 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2144}
Jim Grosbach59999262011-08-10 23:43:54 +00002145
2146def LDRT_POST_IMM : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2147 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Jim Grosbache15defc2011-08-10 23:23:47 +00002148 IndexModePost, LdFrm, IIC_iLoad_ru,
Jim Grosbach59999262011-08-10 23:43:54 +00002149 "ldrt", "\t$Rt, $addr, $offset",
2150 "$addr.base = $Rn_wb", []> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002151 // {12} isAdd
2152 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002153 bits<14> offset;
2154 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002155 let Inst{25} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002156 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002157 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002158 let Inst{19-16} = addr;
2159 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002160 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002161}
Jim Grosbach3148a652011-08-08 23:28:47 +00002162
2163def LDRBT_POST_REG : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2164 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2165 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2166 "ldrbt", "\t$Rt, $addr, $offset",
2167 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002168 // {12} isAdd
2169 // {11-0} imm12/Rm
Jim Grosbach3148a652011-08-08 23:28:47 +00002170 bits<14> offset;
2171 bits<4> addr;
2172 let Inst{25} = 1;
2173 let Inst{23} = offset{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00002174 let Inst{21} = 1; // overwrite
Jim Grosbach3148a652011-08-08 23:28:47 +00002175 let Inst{19-16} = addr;
2176 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002177 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach3148a652011-08-08 23:28:47 +00002178}
2179
2180def LDRBT_POST_IMM : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2181 (ins addr_offset_none:$addr, am2offset_imm:$offset),
2182 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2183 "ldrbt", "\t$Rt, $addr, $offset",
2184 "$addr.base = $Rn_wb", []> {
2185 // {12} isAdd
2186 // {11-0} imm12/Rm
2187 bits<14> offset;
2188 bits<4> addr;
2189 let Inst{25} = 0;
2190 let Inst{23} = offset{12};
2191 let Inst{21} = 1; // overwrite
2192 let Inst{19-16} = addr;
2193 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002194 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chenadb561d2010-02-18 03:27:42 +00002195}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002196
2197multiclass AI3ldrT<bits<4> op, string opc> {
2198 def i : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2199 (ins addr_offset_none:$addr, postidx_imm8:$offset),
2200 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2201 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2202 bits<9> offset;
2203 let Inst{23} = offset{8};
2204 let Inst{22} = 1;
2205 let Inst{11-8} = offset{7-4};
2206 let Inst{3-0} = offset{3-0};
2207 let AsmMatchConverter = "cvtLdExtTWriteBackImm";
2208 }
2209 def r : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2210 (ins addr_offset_none:$addr, postidx_reg:$Rm),
2211 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2212 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2213 bits<5> Rm;
2214 let Inst{23} = Rm{4};
2215 let Inst{22} = 0;
2216 let Inst{11-8} = 0;
2217 let Inst{3-0} = Rm{3-0};
2218 let AsmMatchConverter = "cvtLdExtTWriteBackReg";
2219 }
Johnny Chenadb561d2010-02-18 03:27:42 +00002220}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002221
2222defm LDRSBT : AI3ldrT<0b1101, "ldrsbt">;
2223defm LDRHT : AI3ldrT<0b1011, "ldrht">;
2224defm LDRSHT : AI3ldrT<0b1111, "ldrsht">;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002225}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002226
Evan Chenga8e29892007-01-19 07:51:42 +00002227// Store
Evan Chenga8e29892007-01-19 07:51:42 +00002228
2229// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00002230def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00002231 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
2232 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002233
Evan Chenga8e29892007-01-19 07:51:42 +00002234// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002235let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
2236def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002237 StMiscFrm, IIC_iStore_d_r,
Owen Anderson8313b482011-07-28 17:53:25 +00002238 "strd", "\t$Rt, $src2, $addr", []>,
2239 Requires<[IsARM, HasV5TE]> {
2240 let Inst{21} = 0;
2241}
Evan Chenga8e29892007-01-19 07:51:42 +00002242
2243// Indexed stores
Jim Grosbach19dec202011-08-05 20:35:44 +00002244multiclass AI2_stridx<bit isByte, string opc, InstrItinClass itin> {
2245 def _PRE_IMM : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
2246 (ins GPR:$Rt, addrmode_imm12:$addr), IndexModePre,
2247 StFrm, itin,
2248 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2249 bits<17> addr;
2250 let Inst{25} = 0;
2251 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2252 let Inst{19-16} = addr{16-13}; // Rn
2253 let Inst{11-0} = addr{11-0}; // imm12
Jim Grosbach548340c2011-08-11 19:22:40 +00002254 let AsmMatchConverter = "cvtStWriteBackRegAddrModeImm12";
Jim Grosbach19dec202011-08-05 20:35:44 +00002255 }
Evan Chenga8e29892007-01-19 07:51:42 +00002256
Jim Grosbach19dec202011-08-05 20:35:44 +00002257 def _PRE_REG : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
Jim Grosbach548340c2011-08-11 19:22:40 +00002258 (ins GPR:$Rt, ldst_so_reg:$addr),
2259 IndexModePre, StFrm, itin,
Jim Grosbach19dec202011-08-05 20:35:44 +00002260 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2261 bits<17> addr;
2262 let Inst{25} = 1;
2263 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2264 let Inst{19-16} = addr{16-13}; // Rn
2265 let Inst{11-0} = addr{11-0};
2266 let Inst{4} = 0; // Inst{4} = 0
2267 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
2268 }
2269 def _POST_REG : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2270 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2271 IndexModePost, StFrm, itin,
2272 opc, "\t$Rt, $addr, $offset",
2273 "$addr.base = $Rn_wb", []> {
2274 // {12} isAdd
2275 // {11-0} imm12/Rm
2276 bits<14> offset;
2277 bits<4> addr;
2278 let Inst{25} = 1;
2279 let Inst{23} = offset{12};
2280 let Inst{19-16} = addr;
2281 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002282
2283 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002284 }
Owen Anderson793e7962011-07-26 20:54:26 +00002285
Jim Grosbach19dec202011-08-05 20:35:44 +00002286 def _POST_IMM : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2287 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2288 IndexModePost, StFrm, itin,
2289 opc, "\t$Rt, $addr, $offset",
2290 "$addr.base = $Rn_wb", []> {
2291 // {12} isAdd
2292 // {11-0} imm12/Rm
2293 bits<14> offset;
2294 bits<4> addr;
2295 let Inst{25} = 0;
2296 let Inst{23} = offset{12};
2297 let Inst{19-16} = addr;
2298 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002299
2300 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002301 }
2302}
Owen Anderson793e7962011-07-26 20:54:26 +00002303
Jim Grosbach19dec202011-08-05 20:35:44 +00002304let mayStore = 1, neverHasSideEffects = 1 in {
2305defm STR : AI2_stridx<0, "str", IIC_iStore_ru>;
2306defm STRB : AI2_stridx<1, "strb", IIC_iStore_bh_ru>;
2307}
Evan Chenga8e29892007-01-19 07:51:42 +00002308
Jim Grosbach19dec202011-08-05 20:35:44 +00002309def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2310 am2offset_reg:$offset),
2311 (STR_POST_REG GPR:$Rt, addr_offset_none:$addr,
2312 am2offset_reg:$offset)>;
2313def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2314 am2offset_imm:$offset),
2315 (STR_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2316 am2offset_imm:$offset)>;
2317def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2318 am2offset_reg:$offset),
2319 (STRB_POST_REG GPR:$Rt, addr_offset_none:$addr,
2320 am2offset_reg:$offset)>;
2321def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2322 am2offset_imm:$offset),
2323 (STRB_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2324 am2offset_imm:$offset)>;
Owen Anderson793e7962011-07-26 20:54:26 +00002325
Jim Grosbach19dec202011-08-05 20:35:44 +00002326// Pseudo-instructions for pattern matching the pre-indexed stores. We can't
2327// put the patterns on the instruction definitions directly as ISel wants
2328// the address base and offset to be separate operands, not a single
2329// complex operand like we represent the instructions themselves. The
2330// pseudos map between the two.
2331let usesCustomInserter = 1,
2332 Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in {
2333def STRi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2334 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2335 4, IIC_iStore_ru,
2336 [(set GPR:$Rn_wb,
2337 (pre_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2338def STRr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2339 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2340 4, IIC_iStore_ru,
2341 [(set GPR:$Rn_wb,
2342 (pre_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2343def STRBi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2344 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2345 4, IIC_iStore_ru,
2346 [(set GPR:$Rn_wb,
2347 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2348def STRBr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2349 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2350 4, IIC_iStore_ru,
2351 [(set GPR:$Rn_wb,
2352 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002353def STRH_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2354 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset, pred:$p),
2355 4, IIC_iStore_ru,
2356 [(set GPR:$Rn_wb,
2357 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Jim Grosbach19dec202011-08-05 20:35:44 +00002358}
Jim Grosbacha1b41752010-11-19 22:06:57 +00002359
Evan Chenga8e29892007-01-19 07:51:42 +00002360
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002361
2362def STRH_PRE : AI3ldstidx<0b1011, 0, 1, (outs GPR:$Rn_wb),
2363 (ins GPR:$Rt, addrmode3:$addr), IndexModePre,
2364 StMiscFrm, IIC_iStore_bh_ru,
2365 "strh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2366 bits<14> addr;
2367 let Inst{23} = addr{8}; // U bit
2368 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2369 let Inst{19-16} = addr{12-9}; // Rn
2370 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2371 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
2372 let AsmMatchConverter = "cvtStWriteBackRegAddrMode3";
2373}
2374
2375def STRH_POST : AI3ldstidx<0b1011, 0, 0, (outs GPR:$Rn_wb),
2376 (ins GPR:$Rt, addr_offset_none:$addr, am3offset:$offset),
2377 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
2378 "strh", "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2379 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
2380 addr_offset_none:$addr,
2381 am3offset:$offset))]> {
2382 bits<10> offset;
2383 bits<4> addr;
2384 let Inst{23} = offset{8}; // U bit
2385 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2386 let Inst{19-16} = addr;
2387 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2388 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
2389}
Evan Chenga8e29892007-01-19 07:51:42 +00002390
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002391let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002392def STRD_PRE : AI3ldstidx<0b1111, 0, 1, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002393 (ins GPR:$Rt, GPR:$Rt2, addrmode3:$addr),
2394 IndexModePre, StMiscFrm, IIC_iStore_d_ru,
2395 "strd", "\t$Rt, $Rt2, $addr!",
2396 "$addr.base = $Rn_wb", []> {
2397 bits<14> addr;
2398 let Inst{23} = addr{8}; // U bit
2399 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2400 let Inst{19-16} = addr{12-9}; // Rn
2401 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2402 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002403 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach14605d12011-08-11 20:28:23 +00002404 let AsmMatchConverter = "cvtStrdPre";
Owen Anderson8313b482011-07-28 17:53:25 +00002405}
Johnny Chen39a4bb32010-02-18 22:31:18 +00002406
Jim Grosbach45251b32011-08-11 20:41:13 +00002407def STRD_POST: AI3ldstidx<0b1111, 0, 0, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002408 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr,
2409 am3offset:$offset),
2410 IndexModePost, StMiscFrm, IIC_iStore_d_ru,
2411 "strd", "\t$Rt, $Rt2, $addr, $offset",
2412 "$addr.base = $Rn_wb", []> {
Owen Anderson8313b482011-07-28 17:53:25 +00002413 bits<10> offset;
Jim Grosbach14605d12011-08-11 20:28:23 +00002414 bits<4> addr;
2415 let Inst{23} = offset{8}; // U bit
2416 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2417 let Inst{19-16} = addr;
2418 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2419 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002420 let DecoderMethod = "DecodeAddrMode3Instruction";
2421}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002422} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00002423
Jim Grosbach7ce05792011-08-03 23:50:40 +00002424// STRT, STRBT, and STRHT
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002425
Jim Grosbach10348e72011-08-11 20:04:56 +00002426def STRBT_POST_REG : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2427 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2428 IndexModePost, StFrm, IIC_iStore_bh_ru,
2429 "strbt", "\t$Rt, $addr, $offset",
2430 "$addr.base = $Rn_wb", []> {
2431 // {12} isAdd
2432 // {11-0} imm12/Rm
2433 bits<14> offset;
2434 bits<4> addr;
2435 let Inst{25} = 1;
2436 let Inst{23} = offset{12};
2437 let Inst{21} = 1; // overwrite
2438 let Inst{19-16} = addr;
2439 let Inst{11-5} = offset{11-5};
2440 let Inst{4} = 0;
2441 let Inst{3-0} = offset{3-0};
2442 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2443}
2444
2445def STRBT_POST_IMM : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2446 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2447 IndexModePost, StFrm, IIC_iStore_bh_ru,
2448 "strbt", "\t$Rt, $addr, $offset",
2449 "$addr.base = $Rn_wb", []> {
2450 // {12} isAdd
2451 // {11-0} imm12/Rm
2452 bits<14> offset;
2453 bits<4> addr;
2454 let Inst{25} = 0;
2455 let Inst{23} = offset{12};
2456 let Inst{21} = 1; // overwrite
2457 let Inst{19-16} = addr;
2458 let Inst{11-0} = offset{11-0};
2459 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2460}
2461
Jim Grosbach342ebd52011-08-11 22:18:00 +00002462let mayStore = 1, neverHasSideEffects = 1 in {
2463def STRT_POST_REG : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2464 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2465 IndexModePost, StFrm, IIC_iStore_ru,
2466 "strt", "\t$Rt, $addr, $offset",
2467 "$addr.base = $Rn_wb", []> {
2468 // {12} isAdd
2469 // {11-0} imm12/Rm
2470 bits<14> offset;
2471 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002472 let Inst{25} = 1;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002473 let Inst{23} = offset{12};
Owen Anderson06470312011-07-27 20:29:48 +00002474 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002475 let Inst{19-16} = addr;
2476 let Inst{11-5} = offset{11-5};
Owen Anderson06470312011-07-27 20:29:48 +00002477 let Inst{4} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002478 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002479 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson06470312011-07-27 20:29:48 +00002480}
2481
Jim Grosbach342ebd52011-08-11 22:18:00 +00002482def STRT_POST_IMM : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2483 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2484 IndexModePost, StFrm, IIC_iStore_ru,
2485 "strt", "\t$Rt, $addr, $offset",
2486 "$addr.base = $Rn_wb", []> {
2487 // {12} isAdd
2488 // {11-0} imm12/Rm
2489 bits<14> offset;
2490 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002491 let Inst{25} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002492 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002493 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002494 let Inst{19-16} = addr;
2495 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002496 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002497}
Jim Grosbach342ebd52011-08-11 22:18:00 +00002498}
2499
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002500
Jim Grosbach7ce05792011-08-03 23:50:40 +00002501multiclass AI3strT<bits<4> op, string opc> {
2502 def i : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2503 (ins GPR:$Rt, addr_offset_none:$addr, postidx_imm8:$offset),
2504 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2505 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2506 bits<9> offset;
2507 let Inst{23} = offset{8};
2508 let Inst{22} = 1;
2509 let Inst{11-8} = offset{7-4};
2510 let Inst{3-0} = offset{3-0};
2511 let AsmMatchConverter = "cvtStExtTWriteBackImm";
2512 }
2513 def r : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2514 (ins GPR:$Rt, addr_offset_none:$addr, postidx_reg:$Rm),
2515 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2516 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2517 bits<5> Rm;
2518 let Inst{23} = Rm{4};
2519 let Inst{22} = 0;
2520 let Inst{11-8} = 0;
2521 let Inst{3-0} = Rm{3-0};
2522 let AsmMatchConverter = "cvtStExtTWriteBackReg";
2523 }
Johnny Chenad4df4c2010-03-01 19:22:00 +00002524}
2525
Jim Grosbach7ce05792011-08-03 23:50:40 +00002526
2527defm STRHT : AI3strT<0b1011, "strht">;
2528
2529
Evan Chenga8e29892007-01-19 07:51:42 +00002530//===----------------------------------------------------------------------===//
2531// Load / store multiple Instructions.
2532//
2533
Bill Wendling6c470b82010-11-13 09:09:38 +00002534multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
2535 InstrItinClass itin, InstrItinClass itin_upd> {
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002536 // IA is the default, so no need for an explicit suffix on the
2537 // mnemonic here. Without it is the cannonical spelling.
Bill Wendling73fe34a2010-11-16 01:16:36 +00002538 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002539 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2540 IndexModeNone, f, itin,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002541 !strconcat(asm, "${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002542 let Inst{24-23} = 0b01; // Increment After
2543 let Inst{21} = 0; // No writeback
2544 let Inst{20} = L_bit;
2545 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002546 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002547 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2548 IndexModeUpd, f, itin_upd,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002549 !strconcat(asm, "${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002550 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002551 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002552 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002553
2554 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002555 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002556 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002557 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2558 IndexModeNone, f, itin,
2559 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
2560 let Inst{24-23} = 0b00; // Decrement After
2561 let Inst{21} = 0; // No writeback
2562 let Inst{20} = L_bit;
2563 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002564 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002565 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2566 IndexModeUpd, f, itin_upd,
2567 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2568 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002569 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002570 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002571
2572 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002573 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002574 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002575 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2576 IndexModeNone, f, itin,
2577 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
2578 let Inst{24-23} = 0b10; // Decrement Before
2579 let Inst{21} = 0; // No writeback
2580 let Inst{20} = L_bit;
2581 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002582 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002583 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2584 IndexModeUpd, f, itin_upd,
2585 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2586 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002587 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002588 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002589
2590 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002591 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002592 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002593 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2594 IndexModeNone, f, itin,
2595 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
2596 let Inst{24-23} = 0b11; // Increment Before
2597 let Inst{21} = 0; // No writeback
2598 let Inst{20} = L_bit;
2599 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002600 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002601 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2602 IndexModeUpd, f, itin_upd,
2603 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2604 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002605 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002606 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002607
2608 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002609 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002610}
Bill Wendling6c470b82010-11-13 09:09:38 +00002611
Bill Wendlingc93989a2010-11-13 11:20:05 +00002612let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002613
2614let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2615defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
2616
2617let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2618defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
2619
2620} // neverHasSideEffects
2621
Bill Wendling73fe34a2010-11-16 01:16:36 +00002622// FIXME: remove when we have a way to marking a MI with these properties.
2623// FIXME: Should pc be an implicit operand like PICADD, etc?
2624let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2625 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002626def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2627 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002628 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002629 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002630 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002631
Evan Chenga8e29892007-01-19 07:51:42 +00002632//===----------------------------------------------------------------------===//
2633// Move Instructions.
2634//
2635
Evan Chengcd799b92009-06-12 20:46:18 +00002636let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002637def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2638 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2639 bits<4> Rd;
2640 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002641
Johnny Chen103bf952011-04-01 23:30:25 +00002642 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002643 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002644 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002645 let Inst{3-0} = Rm;
2646 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002647}
2648
Dale Johannesen38d5f042010-06-15 22:24:08 +00002649// A version for the smaller set of tail call registers.
2650let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002651def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002652 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2653 bits<4> Rd;
2654 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002655
Dale Johannesen38d5f042010-06-15 22:24:08 +00002656 let Inst{11-4} = 0b00000000;
2657 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002658 let Inst{3-0} = Rm;
2659 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002660}
2661
Owen Andersonde317f42011-08-09 23:33:27 +00002662def MOVsr : AsI1<0b1101, (outs GPRnopc:$Rd), (ins shift_so_reg_reg:$src),
Owen Anderson152d4a42011-07-21 23:38:37 +00002663 DPSoRegRegFrm, IIC_iMOVsr,
Jim Grosbache15defc2011-08-10 23:23:47 +00002664 "mov", "\t$Rd, $src",
2665 [(set GPRnopc:$Rd, shift_so_reg_reg:$src)]>, UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002666 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002667 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002668 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002669 let Inst{19-16} = 0b0000;
Owen Anderson152d4a42011-07-21 23:38:37 +00002670 let Inst{11-8} = src{11-8};
2671 let Inst{7} = 0;
2672 let Inst{6-5} = src{6-5};
2673 let Inst{4} = 1;
2674 let Inst{3-0} = src{3-0};
Bob Wilson8e86b512009-10-14 19:00:24 +00002675 let Inst{25} = 0;
2676}
Evan Chenga2515702007-03-19 07:09:02 +00002677
Owen Anderson152d4a42011-07-21 23:38:37 +00002678def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src),
2679 DPSoRegImmFrm, IIC_iMOVsr,
2680 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>,
2681 UnaryDP {
2682 bits<4> Rd;
2683 bits<12> src;
2684 let Inst{15-12} = Rd;
2685 let Inst{19-16} = 0b0000;
2686 let Inst{11-5} = src{11-5};
2687 let Inst{4} = 0;
2688 let Inst{3-0} = src{3-0};
2689 let Inst{25} = 0;
2690}
2691
Evan Chengc4af4632010-11-17 20:13:28 +00002692let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002693def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2694 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002695 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002696 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002697 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002698 let Inst{15-12} = Rd;
2699 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002700 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002701}
2702
Evan Chengc4af4632010-11-17 20:13:28 +00002703let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002704def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002705 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002706 "movw", "\t$Rd, $imm",
2707 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002708 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002709 bits<4> Rd;
2710 bits<16> imm;
2711 let Inst{15-12} = Rd;
2712 let Inst{11-0} = imm{11-0};
2713 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002714 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002715 let Inst{25} = 1;
2716}
2717
Jim Grosbachffa32252011-07-19 19:13:28 +00002718def : InstAlias<"mov${p} $Rd, $imm",
2719 (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>,
2720 Requires<[IsARM]>;
2721
Evan Cheng53519f02011-01-21 18:55:51 +00002722def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2723 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002724
2725let Constraints = "$src = $Rd" in {
Jim Grosbache15defc2011-08-10 23:23:47 +00002726def MOVTi16 : AI1<0b1010, (outs GPRnopc:$Rd),
2727 (ins GPR:$src, imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002728 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002729 "movt", "\t$Rd, $imm",
Owen Anderson33e57512011-08-10 00:03:03 +00002730 [(set GPRnopc:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002731 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002732 lo16AllZero:$imm))]>, UnaryDP,
2733 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002734 bits<4> Rd;
2735 bits<16> imm;
2736 let Inst{15-12} = Rd;
2737 let Inst{11-0} = imm{11-0};
2738 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002739 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002740 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002741}
Evan Cheng13ab0202007-07-10 18:08:01 +00002742
Evan Cheng53519f02011-01-21 18:55:51 +00002743def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2744 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002745
2746} // Constraints
2747
Evan Cheng20956592009-10-21 08:15:52 +00002748def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2749 Requires<[IsARM, HasV6T2]>;
2750
David Goodwinca01a8d2009-09-01 18:32:09 +00002751let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002752def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002753 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2754 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002755
2756// These aren't really mov instructions, but we have to define them this way
2757// due to flag operands.
2758
Evan Cheng071a2792007-09-11 19:55:27 +00002759let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002760def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002761 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2762 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002763def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002764 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2765 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002766}
Evan Chenga8e29892007-01-19 07:51:42 +00002767
Evan Chenga8e29892007-01-19 07:51:42 +00002768//===----------------------------------------------------------------------===//
2769// Extend Instructions.
2770//
2771
2772// Sign extenders
2773
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002774def SXTB : AI_ext_rrot<0b01101010,
Evan Cheng576a3962010-09-25 00:49:35 +00002775 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002776def SXTH : AI_ext_rrot<0b01101011,
Evan Cheng576a3962010-09-25 00:49:35 +00002777 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002778
Jim Grosbach70327412011-07-27 17:48:13 +00002779def SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002780 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00002781def SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002782 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002783
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002784def SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002785
Jim Grosbach70327412011-07-27 17:48:13 +00002786def SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002787
2788// Zero extenders
2789
2790let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002791def UXTB : AI_ext_rrot<0b01101110,
Evan Cheng576a3962010-09-25 00:49:35 +00002792 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002793def UXTH : AI_ext_rrot<0b01101111,
Evan Cheng576a3962010-09-25 00:49:35 +00002794 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002795def UXTB16 : AI_ext_rrot<0b01101100,
Evan Cheng576a3962010-09-25 00:49:35 +00002796 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002797
Jim Grosbach542f6422010-07-28 23:25:44 +00002798// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2799// The transformation should probably be done as a combiner action
2800// instead so we can include a check for masking back in the upper
2801// eight bits of the source into the lower eight bits of the result.
2802//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach85bfd3b2011-07-26 21:28:43 +00002803// (UXTB16r_rot GPR:$Src, 3)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002804def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002805 (UXTB16 GPR:$Src, 1)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002806
Jim Grosbach70327412011-07-27 17:48:13 +00002807def UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002808 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00002809def UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002810 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002811}
2812
Evan Chenga8e29892007-01-19 07:51:42 +00002813// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Jim Grosbach70327412011-07-27 17:48:13 +00002814def UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002815
Evan Chenga8e29892007-01-19 07:51:42 +00002816
Owen Anderson33e57512011-08-10 00:03:03 +00002817def SBFX : I<(outs GPRnopc:$Rd),
2818 (ins GPRnopc:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002819 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002820 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002821 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002822 bits<4> Rd;
2823 bits<4> Rn;
2824 bits<5> lsb;
2825 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002826 let Inst{27-21} = 0b0111101;
2827 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002828 let Inst{20-16} = width;
2829 let Inst{15-12} = Rd;
2830 let Inst{11-7} = lsb;
2831 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002832}
2833
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002834def UBFX : I<(outs GPR:$Rd),
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002835 (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002836 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002837 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002838 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002839 bits<4> Rd;
2840 bits<4> Rn;
2841 bits<5> lsb;
2842 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002843 let Inst{27-21} = 0b0111111;
2844 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002845 let Inst{20-16} = width;
2846 let Inst{15-12} = Rd;
2847 let Inst{11-7} = lsb;
2848 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002849}
2850
Evan Chenga8e29892007-01-19 07:51:42 +00002851//===----------------------------------------------------------------------===//
2852// Arithmetic Instructions.
2853//
2854
Jim Grosbach26421962008-10-14 20:36:24 +00002855defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002856 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002857 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002858defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002859 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002860 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00002861
Evan Chengc85e8322007-07-05 07:13:32 +00002862// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002863defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002864 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002865 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2866defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002867 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002868 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002869
Evan Cheng62674222009-06-25 23:34:10 +00002870defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002871 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>,
2872 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002873defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002874 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>,
2875 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00002876
2877// ADC and SUBC with 's' bit set.
Owen Anderson76706012011-04-05 21:48:57 +00002878let usesCustomInserter = 1 in {
2879defm ADCS : AI1_adde_sube_s_irs<
2880 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
2881defm SBCS : AI1_adde_sube_s_irs<
2882 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
2883}
Evan Chenga8e29892007-01-19 07:51:42 +00002884
Jim Grosbach84760882010-10-15 18:42:41 +00002885def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2886 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2887 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2888 bits<4> Rd;
2889 bits<4> Rn;
2890 bits<12> imm;
2891 let Inst{25} = 1;
2892 let Inst{15-12} = Rd;
2893 let Inst{19-16} = Rn;
2894 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002895}
Evan Cheng13ab0202007-07-10 18:08:01 +00002896
Bob Wilsoncff71782010-08-05 18:23:43 +00002897// The reg/reg form is only defined for the disassembler; for codegen it is
2898// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002899def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2900 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002901 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002902 bits<4> Rd;
2903 bits<4> Rn;
2904 bits<4> Rm;
2905 let Inst{11-4} = 0b00000000;
2906 let Inst{25} = 0;
2907 let Inst{3-0} = Rm;
2908 let Inst{15-12} = Rd;
2909 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002910}
2911
Owen Anderson92a20222011-07-21 18:54:16 +00002912def RSBrsi : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002913 DPSoRegImmFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002914 [(set GPR:$Rd, (sub so_reg_imm:$shift, GPR:$Rn))]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002915 bits<4> Rd;
2916 bits<4> Rn;
2917 bits<12> shift;
2918 let Inst{25} = 0;
Jim Grosbach84760882010-10-15 18:42:41 +00002919 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00002920 let Inst{15-12} = Rd;
2921 let Inst{11-5} = shift{11-5};
2922 let Inst{4} = 0;
2923 let Inst{3-0} = shift{3-0};
2924}
2925
2926def RSBrsr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002927 DPSoRegRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002928 [(set GPR:$Rd, (sub so_reg_reg:$shift, GPR:$Rn))]> {
2929 bits<4> Rd;
2930 bits<4> Rn;
2931 bits<12> shift;
2932 let Inst{25} = 0;
2933 let Inst{19-16} = Rn;
2934 let Inst{15-12} = Rd;
2935 let Inst{11-8} = shift{11-8};
2936 let Inst{7} = 0;
2937 let Inst{6-5} = shift{6-5};
2938 let Inst{4} = 1;
2939 let Inst{3-0} = shift{3-0};
Bob Wilson7e053bb2009-10-26 22:34:44 +00002940}
Evan Chengc85e8322007-07-05 07:13:32 +00002941
2942// RSB with 's' bit set.
Owen Andersonb48c7912011-04-05 23:55:28 +00002943// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2944let usesCustomInserter = 1 in {
2945def RSBSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002946 4, IIC_iALUi,
Owen Andersonb48c7912011-04-05 23:55:28 +00002947 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]>;
2948def RSBSrr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Owen Anderson16884412011-07-13 23:22:26 +00002949 4, IIC_iALUr,
Owen Andersonb48c7912011-04-05 23:55:28 +00002950 [/* For disassembly only; pattern left blank */]>;
Owen Anderson92a20222011-07-21 18:54:16 +00002951def RSBSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00002952 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00002953 [(set GPR:$Rd, (subc so_reg_imm:$shift, GPR:$Rn))]>;
2954def RSBSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
2955 4, IIC_iALUsr,
2956 [(set GPR:$Rd, (subc so_reg_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002957}
Evan Chengc85e8322007-07-05 07:13:32 +00002958
Evan Cheng62674222009-06-25 23:34:10 +00002959let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002960def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2961 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2962 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002963 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002964 bits<4> Rd;
2965 bits<4> Rn;
2966 bits<12> imm;
2967 let Inst{25} = 1;
2968 let Inst{15-12} = Rd;
2969 let Inst{19-16} = Rn;
2970 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002971}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002972// The reg/reg form is only defined for the disassembler; for codegen it is
2973// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002974def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2975 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002976 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002977 bits<4> Rd;
2978 bits<4> Rn;
2979 bits<4> Rm;
2980 let Inst{11-4} = 0b00000000;
2981 let Inst{25} = 0;
2982 let Inst{3-0} = Rm;
2983 let Inst{15-12} = Rd;
2984 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002985}
Owen Anderson92a20222011-07-21 18:54:16 +00002986def RSCrsi : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002987 DPSoRegImmFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002988 [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002989 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002990 bits<4> Rd;
2991 bits<4> Rn;
2992 bits<12> shift;
2993 let Inst{25} = 0;
Jim Grosbach84760882010-10-15 18:42:41 +00002994 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00002995 let Inst{15-12} = Rd;
2996 let Inst{11-5} = shift{11-5};
2997 let Inst{4} = 0;
2998 let Inst{3-0} = shift{3-0};
2999}
3000def RSCrsr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00003001 DPSoRegRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003002 [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>,
3003 Requires<[IsARM]> {
3004 bits<4> Rd;
3005 bits<4> Rn;
3006 bits<12> shift;
3007 let Inst{25} = 0;
3008 let Inst{19-16} = Rn;
3009 let Inst{15-12} = Rd;
3010 let Inst{11-8} = shift{11-8};
3011 let Inst{7} = 0;
3012 let Inst{6-5} = shift{6-5};
3013 let Inst{4} = 1;
3014 let Inst{3-0} = shift{3-0};
Bob Wilsondda95832009-10-26 22:59:12 +00003015}
Evan Cheng62674222009-06-25 23:34:10 +00003016}
3017
Owen Anderson92a20222011-07-21 18:54:16 +00003018
Owen Andersonb48c7912011-04-05 23:55:28 +00003019// NOTE: CPSR def omitted because it will be handled by the custom inserter.
3020let usesCustomInserter = 1, Uses = [CPSR] in {
3021def RSCSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00003022 4, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00003023 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>;
Owen Anderson92a20222011-07-21 18:54:16 +00003024def RSCSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00003025 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00003026 [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>;
3027def RSCSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
3028 4, IIC_iALUsr,
3029 [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00003030}
Evan Cheng2c614c52007-06-06 10:17:05 +00003031
Evan Chenga8e29892007-01-19 07:51:42 +00003032// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003033// The assume-no-carry-in form uses the negation of the input since add/sub
3034// assume opposite meanings of the carry flag (i.e., carry == !borrow).
3035// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
3036// details.
Evan Chenga8e29892007-01-19 07:51:42 +00003037def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
3038 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003039def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
3040 (SUBSri GPR:$src, so_imm_neg:$imm)>;
3041// The with-carry-in form matches bitwise not instead of the negation.
3042// Effectively, the inverse interpretation of the carry flag already accounts
3043// for part of the negation.
Andrew Trick1c3af772011-04-23 03:55:32 +00003044def : ARMPat<(adde_dead_carry GPR:$src, so_imm_not:$imm),
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003045 (SBCri GPR:$src, so_imm_not:$imm)>;
Andrew Trick1c3af772011-04-23 03:55:32 +00003046def : ARMPat<(adde_live_carry GPR:$src, so_imm_not:$imm),
3047 (SBCSri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003048
3049// Note: These are implemented in C++ code, because they have to generate
3050// ADD/SUBrs instructions, which use a complex pattern that a xform function
3051// cannot produce.
3052// (mul X, 2^n+1) -> (add (X << n), X)
3053// (mul X, 2^n-1) -> (rsb X, (X << n))
3054
Jim Grosbach7931df32011-07-22 18:06:01 +00003055// ARM Arithmetic Instruction
Johnny Chen2faf3912010-02-14 06:32:20 +00003056// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003057class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Jim Grosbach7931df32011-07-22 18:06:01 +00003058 list<dag> pattern = [],
Owen Anderson33e57512011-08-10 00:03:03 +00003059 dag iops = (ins GPRnopc:$Rn, GPRnopc:$Rm),
3060 string asm = "\t$Rd, $Rn, $Rm">
3061 : AI<(outs GPRnopc:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003062 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003063 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003064 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00003065 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003066 let Inst{11-4} = op11_4;
3067 let Inst{19-16} = Rn;
3068 let Inst{15-12} = Rd;
3069 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00003070}
3071
Jim Grosbach7931df32011-07-22 18:06:01 +00003072// Saturating add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003073
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003074def QADD : AAI<0b00010000, 0b00000101, "qadd",
Owen Anderson33e57512011-08-10 00:03:03 +00003075 [(set GPRnopc:$Rd, (int_arm_qadd GPRnopc:$Rm, GPRnopc:$Rn))],
3076 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003077def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Owen Anderson33e57512011-08-10 00:03:03 +00003078 [(set GPRnopc:$Rd, (int_arm_qsub GPRnopc:$Rm, GPRnopc:$Rn))],
3079 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
3080def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [],
3081 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003082 "\t$Rd, $Rm, $Rn">;
Owen Anderson33e57512011-08-10 00:03:03 +00003083def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [],
3084 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003085 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003086
3087def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
3088def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
3089def QASX : AAI<0b01100010, 0b11110011, "qasx">;
3090def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
3091def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
3092def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
3093def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
3094def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
3095def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
3096def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
3097def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
3098def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003099
Jim Grosbach7931df32011-07-22 18:06:01 +00003100// Signed/Unsigned add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003101
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003102def SASX : AAI<0b01100001, 0b11110011, "sasx">;
3103def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
3104def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
3105def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
3106def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
3107def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
3108def UASX : AAI<0b01100101, 0b11110011, "uasx">;
3109def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
3110def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
3111def USAX : AAI<0b01100101, 0b11110101, "usax">;
3112def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
3113def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003114
Jim Grosbach7931df32011-07-22 18:06:01 +00003115// Signed/Unsigned halving add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003116
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003117def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
3118def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
3119def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
3120def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
3121def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
3122def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
3123def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
3124def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
3125def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
3126def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
3127def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
3128def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003129
Johnny Chenadc77332010-02-26 22:04:29 +00003130// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00003131
Jim Grosbach70987fb2010-10-18 23:35:38 +00003132def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00003133 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003134 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003135 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003136 bits<4> Rd;
3137 bits<4> Rn;
3138 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003139 let Inst{27-20} = 0b01111000;
3140 let Inst{15-12} = 0b1111;
3141 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003142 let Inst{19-16} = Rd;
3143 let Inst{11-8} = Rm;
3144 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003145}
Jim Grosbach70987fb2010-10-18 23:35:38 +00003146def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00003147 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003148 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003149 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003150 bits<4> Rd;
3151 bits<4> Rn;
3152 bits<4> Rm;
3153 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00003154 let Inst{27-20} = 0b01111000;
3155 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003156 let Inst{19-16} = Rd;
3157 let Inst{15-12} = Ra;
3158 let Inst{11-8} = Rm;
3159 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003160}
3161
3162// Signed/Unsigned saturate -- for disassembly only
3163
Owen Anderson33e57512011-08-10 00:03:03 +00003164def SSAT : AI<(outs GPRnopc:$Rd),
3165 (ins imm1_32:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003166 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003167 bits<4> Rd;
3168 bits<5> sat_imm;
3169 bits<4> Rn;
3170 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003171 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003172 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003173 let Inst{20-16} = sat_imm;
3174 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003175 let Inst{11-7} = sh{4-0};
3176 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003177 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003178}
3179
Owen Anderson33e57512011-08-10 00:03:03 +00003180def SSAT16 : AI<(outs GPRnopc:$Rd),
3181 (ins imm1_16:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00003182 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003183 bits<4> Rd;
3184 bits<4> sat_imm;
3185 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003186 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003187 let Inst{11-4} = 0b11110011;
3188 let Inst{15-12} = Rd;
3189 let Inst{19-16} = sat_imm;
3190 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003191}
3192
Owen Anderson33e57512011-08-10 00:03:03 +00003193def USAT : AI<(outs GPRnopc:$Rd),
3194 (ins imm0_31:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003195 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003196 bits<4> Rd;
3197 bits<5> sat_imm;
3198 bits<4> Rn;
3199 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003200 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003201 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003202 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003203 let Inst{11-7} = sh{4-0};
3204 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003205 let Inst{20-16} = sat_imm;
3206 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003207}
3208
Owen Anderson33e57512011-08-10 00:03:03 +00003209def USAT16 : AI<(outs GPRnopc:$Rd),
Owen Anderson41ff8342011-08-11 22:10:11 +00003210 (ins imm0_15:$sat_imm, GPRnopc:$Rn), SatFrm,
3211 NoItinerary, "usat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00003212 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003213 bits<4> Rd;
3214 bits<4> sat_imm;
3215 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003216 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003217 let Inst{11-4} = 0b11110011;
3218 let Inst{15-12} = Rd;
3219 let Inst{19-16} = sat_imm;
3220 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003221}
Evan Chenga8e29892007-01-19 07:51:42 +00003222
Owen Anderson33e57512011-08-10 00:03:03 +00003223def : ARMV6Pat<(int_arm_ssat GPRnopc:$a, imm:$pos),
3224 (SSAT imm:$pos, GPRnopc:$a, 0)>;
3225def : ARMV6Pat<(int_arm_usat GPRnopc:$a, imm:$pos),
3226 (USAT imm:$pos, GPRnopc:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00003227
Evan Chenga8e29892007-01-19 07:51:42 +00003228//===----------------------------------------------------------------------===//
3229// Bitwise Instructions.
3230//
3231
Jim Grosbach26421962008-10-14 20:36:24 +00003232defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003233 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003234 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003235defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003236 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003237 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003238defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003239 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003240 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003241defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003242 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003243 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00003244
Jim Grosbachc29769b2011-07-28 19:46:12 +00003245// FIXME: bf_inv_mask_imm should be two operands, the lsb and the msb, just
3246// like in the actual instruction encoding. The complexity of mapping the mask
3247// to the lsb/msb pair should be handled by ISel, not encapsulated in the
3248// instruction description.
Jim Grosbach3fea191052010-10-21 22:03:21 +00003249def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00003250 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00003251 "bfc", "\t$Rd, $imm", "$src = $Rd",
3252 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003253 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003254 bits<4> Rd;
3255 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003256 let Inst{27-21} = 0b0111110;
3257 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00003258 let Inst{15-12} = Rd;
3259 let Inst{11-7} = imm{4-0}; // lsb
Jim Grosbachc29769b2011-07-28 19:46:12 +00003260 let Inst{20-16} = imm{9-5}; // msb
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003261}
3262
Johnny Chenb2503c02010-02-17 06:31:48 +00003263// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbache15defc2011-08-10 23:23:47 +00003264def BFI:I<(outs GPRnopc:$Rd), (ins GPRnopc:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
3265 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
3266 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
3267 [(set GPRnopc:$Rd, (ARMbfi GPRnopc:$src, GPR:$Rn,
3268 bf_inv_mask_imm:$imm))]>,
3269 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003270 bits<4> Rd;
3271 bits<4> Rn;
3272 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00003273 let Inst{27-21} = 0b0111110;
3274 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00003275 let Inst{15-12} = Rd;
3276 let Inst{11-7} = imm{4-0}; // lsb
3277 let Inst{20-16} = imm{9-5}; // width
3278 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00003279}
3280
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00003281// GNU as only supports this form of bfi (w/ 4 arguments)
3282let isAsmParserOnly = 1 in
Owen Anderson51c98052011-08-09 22:48:45 +00003283def BFI4p : I<(outs GPRnopc:$Rd), (ins GPRnopc:$src, GPR:$Rn,
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00003284 lsb_pos_imm:$lsb, width_imm:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003285 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00003286 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
3287 []>, Requires<[IsARM, HasV6T2]> {
3288 bits<4> Rd;
3289 bits<4> Rn;
3290 bits<5> lsb;
3291 bits<5> width;
3292 let Inst{27-21} = 0b0111110;
3293 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
3294 let Inst{15-12} = Rd;
3295 let Inst{11-7} = lsb;
3296 let Inst{20-16} = width; // Custom encoder => lsb+width-1
3297 let Inst{3-0} = Rn;
3298}
3299
Jim Grosbach36860462010-10-21 22:19:32 +00003300def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
3301 "mvn", "\t$Rd, $Rm",
3302 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
3303 bits<4> Rd;
3304 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003305 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003306 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00003307 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00003308 let Inst{15-12} = Rd;
3309 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003310}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003311def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift),
3312 DPSoRegImmFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003313 [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP {
Jim Grosbach36860462010-10-21 22:19:32 +00003314 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003315 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003316 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003317 let Inst{19-16} = 0b0000;
3318 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00003319 let Inst{11-5} = shift{11-5};
3320 let Inst{4} = 0;
3321 let Inst{3-0} = shift{3-0};
3322}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003323def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift),
3324 DPSoRegRegFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003325 [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP {
3326 bits<4> Rd;
3327 bits<12> shift;
3328 let Inst{25} = 0;
3329 let Inst{19-16} = 0b0000;
3330 let Inst{15-12} = Rd;
3331 let Inst{11-8} = shift{11-8};
3332 let Inst{7} = 0;
3333 let Inst{6-5} = shift{6-5};
3334 let Inst{4} = 1;
3335 let Inst{3-0} = shift{3-0};
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003336}
Evan Chengc4af4632010-11-17 20:13:28 +00003337let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00003338def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
3339 IIC_iMVNi, "mvn", "\t$Rd, $imm",
3340 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
3341 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003342 bits<12> imm;
3343 let Inst{25} = 1;
3344 let Inst{19-16} = 0b0000;
3345 let Inst{15-12} = Rd;
3346 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003347}
Evan Chenga8e29892007-01-19 07:51:42 +00003348
3349def : ARMPat<(and GPR:$src, so_imm_not:$imm),
3350 (BICri GPR:$src, so_imm_not:$imm)>;
3351
3352//===----------------------------------------------------------------------===//
3353// Multiply Instructions.
3354//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003355class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3356 string opc, string asm, list<dag> pattern>
3357 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3358 bits<4> Rd;
3359 bits<4> Rm;
3360 bits<4> Rn;
3361 let Inst{19-16} = Rd;
3362 let Inst{11-8} = Rm;
3363 let Inst{3-0} = Rn;
3364}
3365class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3366 string opc, string asm, list<dag> pattern>
3367 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3368 bits<4> RdLo;
3369 bits<4> RdHi;
3370 bits<4> Rm;
3371 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003372 let Inst{19-16} = RdHi;
3373 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003374 let Inst{11-8} = Rm;
3375 let Inst{3-0} = Rn;
3376}
Evan Chenga8e29892007-01-19 07:51:42 +00003377
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003378// FIXME: The v5 pseudos are only necessary for the additional Constraint
3379// property. Remove them when it's possible to add those properties
3380// on an individual MachineInstr, not just an instuction description.
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003381let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003382def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3383 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003384 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00003385 Requires<[IsARM, HasV6]> {
3386 let Inst{15-12} = 0b0000;
3387}
Evan Chenga8e29892007-01-19 07:51:42 +00003388
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003389let Constraints = "@earlyclobber $Rd" in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003390def MULv5: ARMPseudoExpand<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
3391 pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003392 4, IIC_iMUL32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003393 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))],
3394 (MUL GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
Jim Grosbachd378b322011-07-06 20:57:35 +00003395 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003396}
3397
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003398def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3399 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003400 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3401 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003402 bits<4> Ra;
3403 let Inst{15-12} = Ra;
3404}
Evan Chenga8e29892007-01-19 07:51:42 +00003405
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003406let Constraints = "@earlyclobber $Rd" in
3407def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
3408 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003409 4, IIC_iMAC32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003410 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
3411 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
3412 Requires<[IsARM, NoV6]>;
3413
Jim Grosbach65711012010-11-19 22:22:37 +00003414def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3415 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
3416 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003417 Requires<[IsARM, HasV6T2]> {
3418 bits<4> Rd;
3419 bits<4> Rm;
3420 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00003421 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003422 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00003423 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003424 let Inst{11-8} = Rm;
3425 let Inst{3-0} = Rn;
3426}
Evan Chengedcbada2009-07-06 22:05:45 +00003427
Evan Chenga8e29892007-01-19 07:51:42 +00003428// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00003429let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00003430let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003431def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003432 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003433 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3434 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003435
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003436def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003437 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003438 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3439 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003440
3441let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3442def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3443 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003444 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003445 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3446 Requires<[IsARM, NoV6]>;
3447
3448def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3449 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003450 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003451 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3452 Requires<[IsARM, NoV6]>;
3453}
Evan Cheng8de898a2009-06-26 00:19:44 +00003454}
Evan Chenga8e29892007-01-19 07:51:42 +00003455
3456// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003457def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
3458 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003459 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3460 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003461def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
3462 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003463 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3464 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003465
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003466def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
3467 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
3468 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3469 Requires<[IsARM, HasV6]> {
3470 bits<4> RdLo;
3471 bits<4> RdHi;
3472 bits<4> Rm;
3473 bits<4> Rn;
3474 let Inst{19-16} = RdLo;
3475 let Inst{15-12} = RdHi;
3476 let Inst{11-8} = Rm;
3477 let Inst{3-0} = Rn;
3478}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003479
3480let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3481def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3482 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003483 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003484 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3485 Requires<[IsARM, NoV6]>;
3486def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3487 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003488 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003489 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3490 Requires<[IsARM, NoV6]>;
3491def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3492 (ins GPR:$Rn, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003493 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003494 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
3495 Requires<[IsARM, NoV6]>;
3496}
3497
Evan Chengcd799b92009-06-12 20:46:18 +00003498} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00003499
3500// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003501def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3502 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
3503 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00003504 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00003505 let Inst{15-12} = 0b1111;
3506}
Evan Cheng13ab0202007-07-10 18:08:01 +00003507
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003508def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3509 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003510 [/* For disassembly only; pattern left blank */]>,
3511 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00003512 let Inst{15-12} = 0b1111;
3513}
3514
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003515def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
3516 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3517 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
3518 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3519 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003520
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003521def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
3522 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3523 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003524 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003525 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003526
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003527def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
3528 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3529 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
3530 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
3531 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003532
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003533def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
3534 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3535 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003536 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003537 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003538
Raul Herbster37fb5b12007-08-30 23:25:47 +00003539multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00003540 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3541 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
3542 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3543 (sext_inreg GPR:$Rm, i16)))]>,
3544 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003545
Jim Grosbach3870b752010-10-22 18:35:16 +00003546 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3547 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
3548 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3549 (sra GPR:$Rm, (i32 16))))]>,
3550 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003551
Jim Grosbach3870b752010-10-22 18:35:16 +00003552 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3553 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
3554 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3555 (sext_inreg GPR:$Rm, i16)))]>,
3556 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003557
Jim Grosbach3870b752010-10-22 18:35:16 +00003558 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3559 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
3560 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3561 (sra GPR:$Rm, (i32 16))))]>,
3562 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003563
Jim Grosbach3870b752010-10-22 18:35:16 +00003564 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3565 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
3566 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3567 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
3568 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003569
Jim Grosbach3870b752010-10-22 18:35:16 +00003570 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3571 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
3572 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3573 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
3574 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00003575}
3576
Raul Herbster37fb5b12007-08-30 23:25:47 +00003577
3578multiclass AI_smla<string opc, PatFrag opnode> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003579 let DecoderMethod = "DecodeSMLAInstruction" in {
Owen Anderson33e57512011-08-10 00:03:03 +00003580 def BB : AMulxyIa<0b0001000, 0b00, (outs GPRnopc:$Rd),
3581 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003582 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003583 [(set GPRnopc:$Rd, (add GPR:$Ra,
3584 (opnode (sext_inreg GPRnopc:$Rn, i16),
3585 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003586 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003587
Owen Anderson33e57512011-08-10 00:03:03 +00003588 def BT : AMulxyIa<0b0001000, 0b10, (outs GPRnopc:$Rd),
3589 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003590 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003591 [(set GPRnopc:$Rd,
3592 (add GPR:$Ra, (opnode (sext_inreg GPRnopc:$Rn, i16),
3593 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003594 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003595
Owen Anderson33e57512011-08-10 00:03:03 +00003596 def TB : AMulxyIa<0b0001000, 0b01, (outs GPRnopc:$Rd),
3597 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003598 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003599 [(set GPRnopc:$Rd,
3600 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3601 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003602 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003603
Owen Anderson33e57512011-08-10 00:03:03 +00003604 def TT : AMulxyIa<0b0001000, 0b11, (outs GPRnopc:$Rd),
3605 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003606 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003607 [(set GPRnopc:$Rd,
3608 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3609 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003610 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003611
Owen Anderson33e57512011-08-10 00:03:03 +00003612 def WB : AMulxyIa<0b0001001, 0b00, (outs GPRnopc:$Rd),
3613 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003614 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003615 [(set GPRnopc:$Rd,
3616 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3617 (sext_inreg GPRnopc:$Rm, i16)), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003618 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003619
Owen Anderson33e57512011-08-10 00:03:03 +00003620 def WT : AMulxyIa<0b0001001, 0b10, (outs GPRnopc:$Rd),
3621 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003622 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003623 [(set GPRnopc:$Rd,
Jim Grosbache15defc2011-08-10 23:23:47 +00003624 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3625 (sra GPRnopc:$Rm, (i32 16))), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003626 Requires<[IsARM, HasV5TE]>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003627 }
Rafael Espindola70673a12006-10-18 16:20:57 +00003628}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00003629
Raul Herbster37fb5b12007-08-30 23:25:47 +00003630defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
3631defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00003632
Johnny Chen83498e52010-02-12 21:59:23 +00003633// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Owen Anderson33e57512011-08-10 00:03:03 +00003634def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3635 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbach3870b752010-10-22 18:35:16 +00003636 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003637 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003638 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003639
Owen Anderson33e57512011-08-10 00:03:03 +00003640def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3641 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbach3870b752010-10-22 18:35:16 +00003642 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003643 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003644 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003645
Owen Anderson33e57512011-08-10 00:03:03 +00003646def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3647 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbach3870b752010-10-22 18:35:16 +00003648 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003649 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003650 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003651
Owen Anderson33e57512011-08-10 00:03:03 +00003652def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3653 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbach3870b752010-10-22 18:35:16 +00003654 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003655 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003656 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003657
Johnny Chen667d1272010-02-22 18:50:54 +00003658// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00003659class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
3660 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00003661 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00003662 bits<4> Rn;
3663 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003664 let Inst{27-23} = 0b01110;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003665 let Inst{22} = long;
3666 let Inst{21-20} = 0b00;
Jim Grosbach385e1362010-10-22 19:15:30 +00003667 let Inst{11-8} = Rm;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003668 let Inst{7} = 0;
3669 let Inst{6} = sub;
3670 let Inst{5} = swap;
3671 let Inst{4} = 1;
Jim Grosbach385e1362010-10-22 19:15:30 +00003672 let Inst{3-0} = Rn;
3673}
3674class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3675 InstrItinClass itin, string opc, string asm>
3676 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3677 bits<4> Rd;
3678 let Inst{15-12} = 0b1111;
3679 let Inst{19-16} = Rd;
3680}
3681class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3682 InstrItinClass itin, string opc, string asm>
3683 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3684 bits<4> Ra;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003685 bits<4> Rd;
3686 let Inst{19-16} = Rd;
Jim Grosbach385e1362010-10-22 19:15:30 +00003687 let Inst{15-12} = Ra;
3688}
3689class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3690 InstrItinClass itin, string opc, string asm>
3691 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3692 bits<4> RdLo;
3693 bits<4> RdHi;
3694 let Inst{19-16} = RdHi;
3695 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003696}
3697
3698multiclass AI_smld<bit sub, string opc> {
3699
Owen Anderson33e57512011-08-10 00:03:03 +00003700 def D : AMulDualIa<0, sub, 0, (outs GPRnopc:$Rd),
3701 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003702 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003703
Owen Anderson33e57512011-08-10 00:03:03 +00003704 def DX: AMulDualIa<0, sub, 1, (outs GPRnopc:$Rd),
3705 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003706 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003707
Owen Anderson33e57512011-08-10 00:03:03 +00003708 def LD: AMulDualI64<1, sub, 0, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3709 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003710 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003711
Owen Anderson33e57512011-08-10 00:03:03 +00003712 def LDX : AMulDualI64<1, sub, 1, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3713 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003714 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003715
3716}
3717
3718defm SMLA : AI_smld<0, "smla">;
3719defm SMLS : AI_smld<1, "smls">;
3720
Johnny Chen2ec5e492010-02-22 21:50:40 +00003721multiclass AI_sdml<bit sub, string opc> {
3722
Jim Grosbache15defc2011-08-10 23:23:47 +00003723 def D:AMulDualI<0, sub, 0, (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm),
3724 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3725 def DX:AMulDualI<0, sub, 1, (outs GPRnopc:$Rd),(ins GPRnopc:$Rn, GPRnopc:$Rm),
3726 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003727}
3728
3729defm SMUA : AI_sdml<0, "smua">;
3730defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003731
Evan Chenga8e29892007-01-19 07:51:42 +00003732//===----------------------------------------------------------------------===//
3733// Misc. Arithmetic Instructions.
3734//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003735
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003736def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3737 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3738 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003739
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003740def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3741 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3742 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3743 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003744
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003745def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3746 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3747 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003748
Evan Cheng9568e5c2011-06-21 06:01:08 +00003749let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003750def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3751 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003752 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003753 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003754
Evan Cheng9568e5c2011-06-21 06:01:08 +00003755let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003756def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3757 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003758 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003759 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003760
Evan Chengf60ceac2011-06-15 17:17:48 +00003761def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3762 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3763 (REVSH GPR:$Rm)>;
3764
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003765def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003766 (ins GPR:$Rn, GPR:$Rm, pkh_lsl_amt:$sh),
3767 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003768 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003769 (and (shl GPR:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003770 0xFFFF0000)))]>,
3771 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003772
Evan Chenga8e29892007-01-19 07:51:42 +00003773// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003774def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3775 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3776def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003777 (PKHBT GPR:$Rn, GPR:$Rm, imm16_31:$sh)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00003778
Bob Wilsondc66eda2010-08-16 22:26:55 +00003779// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3780// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003781def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003782 (ins GPR:$Rn, GPR:$Rm, pkh_asr_amt:$sh),
3783 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003784 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003785 (and (sra GPR:$Rm, pkh_asr_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003786 0xFFFF)))]>,
3787 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003788
Evan Chenga8e29892007-01-19 07:51:42 +00003789// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3790// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00003791def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003792 (PKHTB GPR:$src1, GPR:$src2, imm16_31:$sh)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003793def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00003794 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003795 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$sh)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003796
Evan Chenga8e29892007-01-19 07:51:42 +00003797//===----------------------------------------------------------------------===//
3798// Comparison Instructions...
3799//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003800
Jim Grosbach26421962008-10-14 20:36:24 +00003801defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003802 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003803 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003804
Jim Grosbach97a884d2010-12-07 20:41:06 +00003805// ARMcmpZ can re-use the above instruction definitions.
3806def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3807 (CMPri GPR:$src, so_imm:$imm)>;
3808def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3809 (CMPrr GPR:$src, GPR:$rhs)>;
Owen Anderson92a20222011-07-21 18:54:16 +00003810def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs),
3811 (CMPrsi GPR:$src, so_reg_imm:$rhs)>;
3812def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs),
3813 (CMPrsr GPR:$src, so_reg_reg:$rhs)>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00003814
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003815// FIXME: We have to be careful when using the CMN instruction and comparison
3816// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003817// results:
3818//
3819// rsbs r1, r1, 0
3820// cmp r0, r1
3821// mov r0, #0
3822// it ls
3823// mov r0, #1
3824//
3825// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003826//
Bill Wendling6165e872010-08-26 18:33:51 +00003827// cmn r0, r1
3828// mov r0, #0
3829// it ls
3830// mov r0, #1
3831//
3832// However, the CMN gives the *opposite* result when r1 is 0. This is because
3833// the carry flag is set in the CMP case but not in the CMN case. In short, the
3834// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3835// value of r0 and the carry bit (because the "carry bit" parameter to
3836// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3837// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3838// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3839// parameter to AddWithCarry is defined as 0).
3840//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003841// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003842//
3843// x = 0
3844// ~x = 0xFFFF FFFF
3845// ~x + 1 = 0x1 0000 0000
3846// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3847//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003848// Therefore, we should disable CMN when comparing against zero, until we can
3849// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3850// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003851//
3852// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3853//
3854// This is related to <rdar://problem/7569620>.
3855//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003856//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3857// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003858
Evan Chenga8e29892007-01-19 07:51:42 +00003859// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003860defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003861 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003862 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003863defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003864 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003865 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003866
David Goodwinc0309b42009-06-29 15:33:01 +00003867defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003868 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003869 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003870
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003871//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3872// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003873
David Goodwinc0309b42009-06-29 15:33:01 +00003874def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003875 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003876
Evan Cheng218977b2010-07-13 19:27:42 +00003877// Pseudo i64 compares for some floating point compares.
3878let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3879 Defs = [CPSR] in {
3880def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003881 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003882 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003883 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3884
3885def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003886 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003887 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3888} // usesCustomInserter
3889
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003890
Evan Chenga8e29892007-01-19 07:51:42 +00003891// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003892// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003893// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003894let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003895def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003896 4, IIC_iCMOVr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003897 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3898 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003899def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd),
3900 (ins GPR:$false, so_reg_imm:$shift, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003901 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00003902 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift,
3903 imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003904 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003905def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd),
3906 (ins GPR:$false, so_reg_reg:$shift, pred:$p),
3907 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00003908 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift,
3909 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson92a20222011-07-21 18:54:16 +00003910 RegConstraint<"$false = $Rd">;
3911
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003912
Evan Chengc4af4632010-11-17 20:13:28 +00003913let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003914def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00003915 (ins GPR:$false, imm0_65535_expr:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003916 4, IIC_iMOVi,
Jim Grosbach39062762011-03-11 01:09:28 +00003917 []>,
3918 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003919
Evan Chengc4af4632010-11-17 20:13:28 +00003920let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003921def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3922 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003923 4, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003924 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003925 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003926
Evan Cheng63f35442010-11-13 02:25:14 +00003927// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003928let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003929def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3930 (ins GPR:$false, i32imm:$src, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003931 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003932
Evan Chengc4af4632010-11-17 20:13:28 +00003933let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003934def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3935 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003936 4, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003937 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003938 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00003939} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003940
Jim Grosbach3728e962009-12-10 00:11:09 +00003941//===----------------------------------------------------------------------===//
3942// Atomic operations intrinsics
3943//
3944
Jim Grosbach5f6c1332011-07-25 20:38:18 +00003945def MemBarrierOptOperand : AsmOperandClass {
3946 let Name = "MemBarrierOpt";
3947 let ParserMethod = "parseMemBarrierOptOperand";
3948}
Bob Wilsonf74a4292010-10-30 00:54:37 +00003949def memb_opt : Operand<i32> {
3950 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00003951 let ParserMatchClass = MemBarrierOptOperand;
Owen Andersonc36481c2011-08-09 23:25:42 +00003952 let DecoderMethod = "DecodeMemBarrierOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003953}
Jim Grosbach3728e962009-12-10 00:11:09 +00003954
Bob Wilsonf74a4292010-10-30 00:54:37 +00003955// memory barriers protect the atomic sequences
3956let hasSideEffects = 1 in {
3957def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3958 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3959 Requires<[IsARM, HasDB]> {
3960 bits<4> opt;
3961 let Inst{31-4} = 0xf57ff05;
3962 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003963}
Jim Grosbach3728e962009-12-10 00:11:09 +00003964}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003965
Bob Wilsonf74a4292010-10-30 00:54:37 +00003966def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
Jim Grosbach20fcaff2011-07-13 23:33:10 +00003967 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003968 Requires<[IsARM, HasDB]> {
3969 bits<4> opt;
3970 let Inst{31-4} = 0xf57ff04;
3971 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003972}
3973
Jim Grosbach20fcaff2011-07-13 23:33:10 +00003974// ISB has only full system option
Jim Grosbach9dec5072011-07-14 18:00:31 +00003975def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3976 "isb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003977 Requires<[IsARM, HasDB]> {
Jim Grosbach9dec5072011-07-14 18:00:31 +00003978 bits<4> opt;
Johnny Chen1adc40c2010-08-12 20:46:17 +00003979 let Inst{31-4} = 0xf57ff06;
Jim Grosbach9dec5072011-07-14 18:00:31 +00003980 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003981}
3982
Jim Grosbach66869102009-12-11 18:52:41 +00003983let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003984 let Uses = [CPSR] in {
3985 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003986 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003987 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3988 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003989 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003990 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3991 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003992 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003993 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3994 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003995 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003996 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3997 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003998 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003999 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
4000 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004001 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004002 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004003 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
4004 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4005 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
4006 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
4007 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4008 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
4009 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
4010 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4011 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
4012 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
4013 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4014 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004015 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004016 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004017 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
4018 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004019 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004020 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
4021 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004022 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004023 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
4024 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004025 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004026 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
4027 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004028 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004029 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
4030 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004031 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004032 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004033 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
4034 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4035 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
4036 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
4037 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4038 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
4039 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
4040 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4041 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
4042 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
4043 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4044 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004045 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004046 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004047 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
4048 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004049 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004050 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
4051 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004052 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004053 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
4054 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004055 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004056 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
4057 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004058 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004059 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
4060 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004061 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004062 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004063 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
4064 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4065 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
4066 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
4067 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4068 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
4069 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
4070 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4071 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
4072 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
4073 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4074 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004075
4076 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004077 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004078 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
4079 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004080 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004081 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
4082 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004083 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004084 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
4085
Jim Grosbache801dc42009-12-12 01:40:06 +00004086 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004087 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004088 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
4089 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004090 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004091 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
4092 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004093 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004094 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
4095}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004096}
4097
4098let mayLoad = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004099def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4100 NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004101 "ldrexb", "\t$Rt, $addr", []>;
Jim Grosbachb93509d2011-08-02 18:16:36 +00004102def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4103 NoItinerary, "ldrexh", "\t$Rt, $addr", []>;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004104def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4105 NoItinerary, "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00004106let hasExtraDefRegAllocReq = 1 in
Jim Grosbache39389a2011-08-02 18:07:32 +00004107def LDREXD: AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2),(ins addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004108 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []> {
4109 let DecoderMethod = "DecodeDoubleRegExclusive";
4110}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004111}
4112
Jim Grosbach86875a22010-10-29 19:58:57 +00004113let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004114def STREXB: AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004115 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004116def STREXH: AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004117 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004118def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004119 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00004120}
4121
4122let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Jim Grosbach86875a22010-10-29 19:58:57 +00004123def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Jim Grosbache39389a2011-08-02 18:07:32 +00004124 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004125 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []> {
4126 let DecoderMethod = "DecodeDoubleRegExclusive";
4127}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004128
Johnny Chenb9436272010-02-17 22:37:58 +00004129// Clear-Exclusive is for disassembly only.
4130def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
4131 [/* For disassembly only; pattern left blank */]>,
4132 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00004133 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00004134}
4135
Jim Grosbach4f6f13d2011-07-26 17:15:11 +00004136// SWP/SWPB are deprecated in V6/V7.
Jim Grosbach1ef91412011-07-26 17:11:05 +00004137let mayLoad = 1, mayStore = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004138def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4139 "swp", []>;
4140def SWPB: AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4141 "swpb", []>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00004142}
4143
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00004144//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004145// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00004146//
4147
Jim Grosbach83ab0702011-07-13 22:01:08 +00004148def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4149 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004150 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004151 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4152 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004153 bits<4> opc1;
4154 bits<4> CRn;
4155 bits<4> CRd;
4156 bits<4> cop;
4157 bits<3> opc2;
4158 bits<4> CRm;
4159
4160 let Inst{3-0} = CRm;
4161 let Inst{4} = 0;
4162 let Inst{7-5} = opc2;
4163 let Inst{11-8} = cop;
4164 let Inst{15-12} = CRd;
4165 let Inst{19-16} = CRn;
4166 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004167}
4168
Jim Grosbach83ab0702011-07-13 22:01:08 +00004169def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4170 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004171 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004172 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4173 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004174 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004175 bits<4> opc1;
4176 bits<4> CRn;
4177 bits<4> CRd;
4178 bits<4> cop;
4179 bits<3> opc2;
4180 bits<4> CRm;
4181
4182 let Inst{3-0} = CRm;
4183 let Inst{4} = 0;
4184 let Inst{7-5} = opc2;
4185 let Inst{11-8} = cop;
4186 let Inst{15-12} = CRd;
4187 let Inst{19-16} = CRn;
4188 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004189}
4190
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00004191class ACI<dag oops, dag iops, string opc, string asm,
4192 IndexMode im = IndexModeNone>
Owen Anderson16884412011-07-13 23:22:26 +00004193 : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
Jim Grosbach7ce05792011-08-03 23:50:40 +00004194 opc, asm, "", []> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004195 let Inst{27-25} = 0b110;
4196}
4197
Johnny Chen670a4562011-04-04 23:39:08 +00004198multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004199 let DecoderNamespace = "Common" in {
Johnny Chen64dfb782010-02-16 20:04:27 +00004200 def _OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004201 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4202 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004203 let Inst{31-28} = op31_28;
4204 let Inst{24} = 1; // P = 1
4205 let Inst{21} = 0; // W = 0
4206 let Inst{22} = 0; // D = 0
4207 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004208 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004209 }
4210
4211 def _PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004212 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4213 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004214 let Inst{31-28} = op31_28;
4215 let Inst{24} = 1; // P = 1
4216 let Inst{21} = 1; // W = 1
4217 let Inst{22} = 0; // D = 0
4218 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004219 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004220 }
4221
4222 def _POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004223 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4224 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004225 let Inst{31-28} = op31_28;
4226 let Inst{24} = 0; // P = 0
4227 let Inst{21} = 1; // W = 1
4228 let Inst{22} = 0; // D = 0
4229 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004230 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004231 }
4232
4233 def _OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004234 !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
4235 ops),
4236 !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004237 let Inst{31-28} = op31_28;
4238 let Inst{24} = 0; // P = 0
4239 let Inst{23} = 1; // U = 1
4240 let Inst{21} = 0; // W = 0
4241 let Inst{22} = 0; // D = 0
4242 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004243 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004244 }
4245
4246 def L_OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004247 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4248 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004249 let Inst{31-28} = op31_28;
4250 let Inst{24} = 1; // P = 1
4251 let Inst{21} = 0; // W = 0
4252 let Inst{22} = 1; // D = 1
4253 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004254 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004255 }
4256
4257 def L_PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004258 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4259 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!",
4260 IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004261 let Inst{31-28} = op31_28;
4262 let Inst{24} = 1; // P = 1
4263 let Inst{21} = 1; // W = 1
4264 let Inst{22} = 1; // D = 1
4265 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004266 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004267 }
4268
4269 def L_POST : ACI<(outs),
Jim Grosbach7ce05792011-08-03 23:50:40 +00004270 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addr_offset_none:$addr,
Owen Anderson154c41d2011-08-04 18:24:14 +00004271 postidx_imm8s4:$offset), ops),
Jim Grosbach7ce05792011-08-03 23:50:40 +00004272 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr, $offset",
Johnny Chen670a4562011-04-04 23:39:08 +00004273 IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004274 let Inst{31-28} = op31_28;
4275 let Inst{24} = 0; // P = 0
4276 let Inst{21} = 1; // W = 1
4277 let Inst{22} = 1; // D = 1
4278 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004279 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004280 }
4281
4282 def L_OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004283 !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
4284 ops),
4285 !strconcat(!strconcat(opc, "l"), cond),
4286 "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004287 let Inst{31-28} = op31_28;
4288 let Inst{24} = 0; // P = 0
4289 let Inst{23} = 1; // U = 1
4290 let Inst{21} = 0; // W = 0
4291 let Inst{22} = 1; // D = 1
4292 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004293 let DecoderMethod = "DecodeCopMemInstruction";
4294 }
Johnny Chen64dfb782010-02-16 20:04:27 +00004295 }
4296}
4297
Johnny Chen670a4562011-04-04 23:39:08 +00004298defm LDC : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc", "${p}">;
4299defm LDC2 : LdStCop<0b1111, 1, (ins), "ldc2", "">;
4300defm STC : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc", "${p}">;
4301defm STC2 : LdStCop<0b1111, 0, (ins), "stc2", "">;
Johnny Chen64dfb782010-02-16 20:04:27 +00004302
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004303//===----------------------------------------------------------------------===//
4304// Move between coprocessor and ARM core register -- for disassembly only
4305//
4306
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004307class MovRCopro<string opc, bit direction, dag oops, dag iops,
4308 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004309 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004310 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004311 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004312 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004313
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004314 bits<4> Rt;
4315 bits<4> cop;
4316 bits<3> opc1;
4317 bits<3> opc2;
4318 bits<4> CRm;
4319 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004320
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004321 let Inst{15-12} = Rt;
4322 let Inst{11-8} = cop;
4323 let Inst{23-21} = opc1;
4324 let Inst{7-5} = opc2;
4325 let Inst{3-0} = CRm;
4326 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004327}
4328
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004329def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004330 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004331 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4332 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004333 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4334 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004335def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004336 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004337 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4338 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004339
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004340def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
4341 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4342
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004343class MovRCopro2<string opc, bit direction, dag oops, dag iops,
4344 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004345 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004346 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004347 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004348 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004349 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004350
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004351 bits<4> Rt;
4352 bits<4> cop;
4353 bits<3> opc1;
4354 bits<3> opc2;
4355 bits<4> CRm;
4356 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004357
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004358 let Inst{15-12} = Rt;
4359 let Inst{11-8} = cop;
4360 let Inst{23-21} = opc1;
4361 let Inst{7-5} = opc2;
4362 let Inst{3-0} = CRm;
4363 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004364}
4365
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004366def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004367 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004368 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4369 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004370 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4371 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004372def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004373 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004374 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4375 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004376
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004377def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
4378 imm:$CRm, imm:$opc2),
4379 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4380
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004381class MovRRCopro<string opc, bit direction,
4382 list<dag> pattern = [/* For disassembly only */]>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004383 : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004384 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004385 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004386 let Inst{23-21} = 0b010;
4387 let Inst{20} = direction;
4388
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004389 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004390 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004391 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004392 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004393 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004394
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004395 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004396 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004397 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004398 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004399 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004400}
4401
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004402def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
4403 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4404 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004405def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
4406
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004407class MovRRCopro2<string opc, bit direction,
4408 list<dag> pattern = [/* For disassembly only */]>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004409 : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004410 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
4411 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004412 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004413 let Inst{23-21} = 0b010;
4414 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004415
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004416 bits<4> Rt;
4417 bits<4> Rt2;
4418 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004419 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004420 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004421
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004422 let Inst{15-12} = Rt;
4423 let Inst{19-16} = Rt2;
4424 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004425 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004426 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004427}
4428
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004429def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
4430 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4431 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004432def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00004433
Johnny Chenb98e1602010-02-12 18:55:33 +00004434//===----------------------------------------------------------------------===//
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004435// Move between special register and ARM core register
Johnny Chenb98e1602010-02-12 18:55:33 +00004436//
4437
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004438// Move to ARM core register from Special Register
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004439def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4440 "mrs", "\t$Rd, apsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004441 bits<4> Rd;
4442 let Inst{23-16} = 0b00001111;
4443 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004444 let Inst{7-4} = 0b0000;
4445}
4446
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004447def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPR:$Rd, pred:$p)>, Requires<[IsARM]>;
4448
4449def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4450 "mrs", "\t$Rd, spsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004451 bits<4> Rd;
4452 let Inst{23-16} = 0b01001111;
4453 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004454 let Inst{7-4} = 0b0000;
4455}
4456
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004457// Move from ARM core register to Special Register
4458//
4459// No need to have both system and application versions, the encodings are the
4460// same and the assembly parser has no way to distinguish between them. The mask
4461// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
4462// the mask with the fields to be accessed in the special register.
4463def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004464 "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004465 bits<5> mask;
4466 bits<4> Rn;
4467
4468 let Inst{23} = 0;
4469 let Inst{22} = mask{4}; // R bit
4470 let Inst{21-20} = 0b10;
4471 let Inst{19-16} = mask{3-0};
4472 let Inst{15-12} = 0b1111;
4473 let Inst{11-4} = 0b00000000;
4474 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00004475}
4476
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004477def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004478 "msr", "\t$mask, $a", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004479 bits<5> mask;
4480 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00004481
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004482 let Inst{23} = 0;
4483 let Inst{22} = mask{4}; // R bit
4484 let Inst{21-20} = 0b10;
4485 let Inst{19-16} = mask{3-0};
4486 let Inst{15-12} = 0b1111;
4487 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00004488}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004489
4490//===----------------------------------------------------------------------===//
4491// TLS Instructions
4492//
4493
4494// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00004495// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004496// complete with fixup for the aeabi_read_tp function.
4497let isCall = 1,
4498 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
4499 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
4500 [(set R0, ARMthread_pointer)]>;
4501}
4502
4503//===----------------------------------------------------------------------===//
4504// SJLJ Exception handling intrinsics
4505// eh_sjlj_setjmp() is an instruction sequence to store the return
4506// address and save #0 in R0 for the non-longjmp case.
4507// Since by its nature we may be coming from some other function to get
4508// here, and we're using the stack frame for the containing function to
4509// save/restore registers, we can't keep anything live in regs across
4510// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004511// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004512// except for our own input by listing the relevant registers in Defs. By
4513// doing so, we also cause the prologue/epilogue code to actively preserve
4514// all of the callee-saved resgisters, which is exactly what we want.
4515// A constant value is passed in $val, and we use the location as a scratch.
4516//
4517// These are pseudo-instructions and are lowered to individual MC-insts, so
4518// no encoding information is necessary.
4519let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004520 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00004521 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004522 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4523 NoItinerary,
4524 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4525 Requires<[IsARM, HasVFP2]>;
4526}
4527
4528let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004529 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004530 hasSideEffects = 1, isBarrier = 1 in {
4531 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4532 NoItinerary,
4533 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4534 Requires<[IsARM, NoVFP]>;
4535}
4536
4537// FIXME: Non-Darwin version(s)
4538let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
4539 Defs = [ R7, LR, SP ] in {
4540def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
4541 NoItinerary,
4542 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
4543 Requires<[IsARM, IsDarwin]>;
4544}
4545
4546// eh.sjlj.dispatchsetup pseudo-instruction.
4547// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
4548// handled when the pseudo is expanded (which happens before any passes
4549// that need the instruction size).
4550let isBarrier = 1, hasSideEffects = 1 in
4551def Int_eh_sjlj_dispatchsetup :
Bill Wendling61512ba2011-05-11 01:11:55 +00004552 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
4553 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004554 Requires<[IsDarwin]>;
4555
4556//===----------------------------------------------------------------------===//
4557// Non-Instruction Patterns
4558//
4559
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004560// ARMv4 indirect branch using (MOVr PC, dst)
4561let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
4562 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
Owen Anderson16884412011-07-13 23:22:26 +00004563 4, IIC_Br, [(brind GPR:$dst)],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004564 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
4565 Requires<[IsARM, NoV4T]>;
4566
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004567// Large immediate handling.
4568
4569// 32-bit immediate using two piece so_imms or movw + movt.
4570// This is a single pseudo instruction, the benefit is that it can be remat'd
4571// as a single unit instead of having to handle reg inputs.
4572// FIXME: Remove this when we can do generalized remat.
4573let isReMaterializable = 1, isMoveImm = 1 in
4574def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
4575 [(set GPR:$dst, (arm_i32imm:$src))]>,
4576 Requires<[IsARM]>;
4577
4578// Pseudo instruction that combines movw + movt + add pc (if PIC).
4579// It also makes it possible to rematerialize the instructions.
4580// FIXME: Remove this when we can do generalized remat and when machine licm
4581// can properly the instructions.
4582let isReMaterializable = 1 in {
4583def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4584 IIC_iMOVix2addpc,
4585 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
4586 Requires<[IsARM, UseMovt]>;
4587
4588def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4589 IIC_iMOVix2,
4590 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
4591 Requires<[IsARM, UseMovt]>;
4592
4593let AddedComplexity = 10 in
4594def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4595 IIC_iMOVix2ld,
4596 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
4597 Requires<[IsARM, UseMovt]>;
4598} // isReMaterializable
4599
4600// ConstantPool, GlobalAddress, and JumpTable
4601def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
4602 Requires<[IsARM, DontUseMovt]>;
4603def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
4604def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
4605 Requires<[IsARM, UseMovt]>;
4606def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
4607 (LEApcrelJT tjumptable:$dst, imm:$id)>;
4608
4609// TODO: add,sub,and, 3-instr forms?
4610
4611// Tail calls
4612def : ARMPat<(ARMtcret tcGPR:$dst),
4613 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
4614
4615def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4616 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4617
4618def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4619 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4620
4621def : ARMPat<(ARMtcret tcGPR:$dst),
4622 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
4623
4624def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4625 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4626
4627def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4628 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4629
4630// Direct calls
4631def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
4632 Requires<[IsARM, IsNotDarwin]>;
4633def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
4634 Requires<[IsARM, IsDarwin]>;
4635
4636// zextload i1 -> zextload i8
4637def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4638def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4639
4640// extload -> zextload
4641def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4642def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4643def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4644def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4645
4646def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
4647
4648def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
4649def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
4650
4651// smul* and smla*
4652def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4653 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4654 (SMULBB GPR:$a, GPR:$b)>;
4655def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
4656 (SMULBB GPR:$a, GPR:$b)>;
4657def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4658 (sra GPR:$b, (i32 16))),
4659 (SMULBT GPR:$a, GPR:$b)>;
4660def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
4661 (SMULBT GPR:$a, GPR:$b)>;
4662def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
4663 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4664 (SMULTB GPR:$a, GPR:$b)>;
4665def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
4666 (SMULTB GPR:$a, GPR:$b)>;
4667def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4668 (i32 16)),
4669 (SMULWB GPR:$a, GPR:$b)>;
4670def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
4671 (SMULWB GPR:$a, GPR:$b)>;
4672
4673def : ARMV5TEPat<(add GPR:$acc,
4674 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4675 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4676 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4677def : ARMV5TEPat<(add GPR:$acc,
4678 (mul sext_16_node:$a, sext_16_node:$b)),
4679 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4680def : ARMV5TEPat<(add GPR:$acc,
4681 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4682 (sra GPR:$b, (i32 16)))),
4683 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4684def : ARMV5TEPat<(add GPR:$acc,
4685 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
4686 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4687def : ARMV5TEPat<(add GPR:$acc,
4688 (mul (sra GPR:$a, (i32 16)),
4689 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4690 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4691def : ARMV5TEPat<(add GPR:$acc,
4692 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4693 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4694def : ARMV5TEPat<(add GPR:$acc,
4695 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4696 (i32 16))),
4697 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4698def : ARMV5TEPat<(add GPR:$acc,
4699 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4700 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4701
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004702
4703// Pre-v7 uses MCR for synchronization barriers.
4704def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4705 Requires<[IsARM, HasV6]>;
4706
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004707// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00004708let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004709def : ARMV6Pat<(and GPR:$Src, 0x000000FF), (UXTB GPR:$Src, 0)>;
4710def : ARMV6Pat<(and GPR:$Src, 0x0000FFFF), (UXTH GPR:$Src, 0)>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004711def : ARMV6Pat<(and GPR:$Src, 0x00FF00FF), (UXTB16 GPR:$Src, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004712def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0x00FF)),
4713 (UXTAB GPR:$Rn, GPR:$Rm, 0)>;
4714def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0xFFFF)),
4715 (UXTAH GPR:$Rn, GPR:$Rm, 0)>;
4716}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004717
4718def : ARMV6Pat<(sext_inreg GPR:$Src, i8), (SXTB GPR:$Src, 0)>;
4719def : ARMV6Pat<(sext_inreg GPR:$Src, i16), (SXTH GPR:$Src, 0)>;
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004720
Owen Anderson33e57512011-08-10 00:03:03 +00004721def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i8)),
4722 (SXTAB GPR:$Rn, GPRnopc:$Rm, 0)>;
4723def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i16)),
4724 (SXTAH GPR:$Rn, GPRnopc:$Rm, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004725
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004726//===----------------------------------------------------------------------===//
4727// Thumb Support
4728//
4729
4730include "ARMInstrThumb.td"
4731
4732//===----------------------------------------------------------------------===//
4733// Thumb2 Support
4734//
4735
4736include "ARMInstrThumb2.td"
4737
4738//===----------------------------------------------------------------------===//
4739// Floating Point Support
4740//
4741
4742include "ARMInstrVFP.td"
4743
4744//===----------------------------------------------------------------------===//
4745// Advanced SIMD (NEON) Support
4746//
4747
4748include "ARMInstrNEON.td"
4749
Jim Grosbachc83d5042011-07-14 19:47:47 +00004750//===----------------------------------------------------------------------===//
4751// Assembler aliases
4752//
4753
4754// Memory barriers
4755def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>;
4756def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>;
4757def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>;
4758
4759// System instructions
4760def : MnemonicAlias<"swi", "svc">;
4761
4762// Load / Store Multiple
4763def : MnemonicAlias<"ldmfd", "ldm">;
4764def : MnemonicAlias<"ldmia", "ldm">;
4765def : MnemonicAlias<"stmfd", "stmdb">;
4766def : MnemonicAlias<"stmia", "stm">;
4767def : MnemonicAlias<"stmea", "stm">;
4768
Jim Grosbachf6c05252011-07-21 17:23:04 +00004769// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
4770// shift amount is zero (i.e., unspecified).
4771def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
4772 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4773def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
4774 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
Jim Grosbach10c7d702011-07-21 19:57:11 +00004775
4776// PUSH/POP aliases for STM/LDM
4777def : InstAlias<"push${p} $regs",
4778 (STMDB_UPD SP, pred:$p, reglist:$regs)>;
4779def : InstAlias<"pop${p} $regs",
4780 (LDMIA_UPD SP, pred:$p, reglist:$regs)>;
Jim Grosbach86fdff02011-07-21 22:37:43 +00004781
4782// RSB two-operand forms (optional explicit destination operand)
4783def : InstAlias<"rsb${s}${p} $Rdn, $imm",
4784 (RSBri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>,
4785 Requires<[IsARM]>;
4786def : InstAlias<"rsb${s}${p} $Rdn, $Rm",
4787 (RSBrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>,
4788 Requires<[IsARM]>;
4789def : InstAlias<"rsb${s}${p} $Rdn, $shift",
4790 (RSBrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p,
4791 cc_out:$s)>, Requires<[IsARM]>;
4792def : InstAlias<"rsb${s}${p} $Rdn, $shift",
4793 (RSBrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p,
4794 cc_out:$s)>, Requires<[IsARM]>;
Jim Grosbachf7901932011-07-21 22:56:30 +00004795// RSC two-operand forms (optional explicit destination operand)
4796def : InstAlias<"rsc${s}${p} $Rdn, $imm",
4797 (RSCri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>,
4798 Requires<[IsARM]>;
4799def : InstAlias<"rsc${s}${p} $Rdn, $Rm",
4800 (RSCrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>,
4801 Requires<[IsARM]>;
4802def : InstAlias<"rsc${s}${p} $Rdn, $shift",
4803 (RSCrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p,
4804 cc_out:$s)>, Requires<[IsARM]>;
4805def : InstAlias<"rsc${s}${p} $Rdn, $shift",
4806 (RSCrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p,
4807 cc_out:$s)>, Requires<[IsARM]>;
Jim Grosbach580f4a92011-07-25 22:20:28 +00004808
Jim Grosbachaddec772011-07-27 22:34:17 +00004809// SSAT/USAT optional shift operand.
Jim Grosbach580f4a92011-07-25 22:20:28 +00004810def : InstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004811 (SSAT GPRnopc:$Rd, imm1_32:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbachaddec772011-07-27 22:34:17 +00004812def : InstAlias<"usat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004813 (USAT GPRnopc:$Rd, imm0_31:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004814
4815
4816// Extend instruction optional rotate operand.
4817def : InstAlias<"sxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004818 (SXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004819def : InstAlias<"sxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004820 (SXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004821def : InstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004822 (SXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
4823def : InstAlias<"sxtb${p} $Rd, $Rm",
4824 (SXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
4825def : InstAlias<"sxtb16${p} $Rd, $Rm",
4826 (SXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
4827def : InstAlias<"sxth${p} $Rd, $Rm",
4828 (SXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004829
4830def : InstAlias<"uxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004831 (UXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004832def : InstAlias<"uxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004833 (UXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004834def : InstAlias<"uxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004835 (UXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
4836def : InstAlias<"uxtb${p} $Rd, $Rm",
4837 (UXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
4838def : InstAlias<"uxtb16${p} $Rd, $Rm",
4839 (UXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
4840def : InstAlias<"uxth${p} $Rd, $Rm",
4841 (UXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00004842
4843
4844// RFE aliases
4845def : MnemonicAlias<"rfefa", "rfeda">;
4846def : MnemonicAlias<"rfeea", "rfedb">;
4847def : MnemonicAlias<"rfefd", "rfeia">;
4848def : MnemonicAlias<"rfeed", "rfeib">;
4849def : MnemonicAlias<"rfe", "rfeia">;
Jim Grosbache1cf5902011-07-29 20:26:09 +00004850
4851// SRS aliases
4852def : MnemonicAlias<"srsfa", "srsda">;
4853def : MnemonicAlias<"srsea", "srsdb">;
4854def : MnemonicAlias<"srsfd", "srsia">;
4855def : MnemonicAlias<"srsed", "srsib">;
4856def : MnemonicAlias<"srs", "srsia">;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004857
4858// LDRSBT/LDRHT/LDRSHT post-index offset if optional.
4859// Note that the write-back output register is a dummy operand for MC (it's
4860// only meaningful for codegen), so we just pass zero here.
4861// FIXME: tblgen not cooperating with argument conversions.
4862//def : InstAlias<"ldrsbt${p} $Rt, $addr",
4863// (LDRSBTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0,pred:$p)>;
4864//def : InstAlias<"ldrht${p} $Rt, $addr",
4865// (LDRHTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0, pred:$p)>;
4866//def : InstAlias<"ldrsht${p} $Rt, $addr",
4867// (LDRSHTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0, pred:$p)>;