blob: 67c253654677c8ab6c64ddcd49c7eb1b875f2804 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Chris Lattnerdf4ed632006-11-17 22:10:59 +000016#include "PPCPredicates.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Chris Lattner59138102006-04-17 05:28:54 +000018#include "PPCPerfectShuffle.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000020#include "llvm/ADT/VectorExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000026#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000027#include "llvm/CodeGen/SelectionDAG.h"
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000028#include "llvm/CallingConv.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000029#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000030#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000031#include "llvm/Intrinsics.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000032#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000033#include "llvm/Target/TargetOptions.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000034#include "llvm/Support/CommandLine.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000035using namespace llvm;
36
Chris Lattner3ee77402007-06-19 05:46:06 +000037static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc",
38cl::desc("enable preincrement load/store generation on PPC (experimental)"),
39 cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000040
Chris Lattner331d1bc2006-11-02 01:44:04 +000041PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Evan Cheng53301922008-07-12 02:23:19 +000042 : TargetLowering(TM), PPCSubTarget(*TM.getSubtargetImpl()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +000043
Nate Begeman405e3ec2005-10-21 00:02:42 +000044 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000045
Chris Lattnerd145a612005-09-27 22:18:25 +000046 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000047 setUseUnderscoreSetJmp(true);
48 setUseUnderscoreLongJmp(true);
Chris Lattnerd145a612005-09-27 22:18:25 +000049
Chris Lattner7c5a3d32005-08-16 17:14:42 +000050 // Set up the register classes.
Nate Begeman1d9d7422005-10-18 00:28:58 +000051 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
52 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
53 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000054
Evan Chengc5484282006-10-04 00:56:09 +000055 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Evan Cheng03294662008-10-14 21:26:46 +000056 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
57 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000058
Chris Lattnerddf89562008-01-17 19:59:44 +000059 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
60
Chris Lattner94e509c2006-11-10 23:58:45 +000061 // PowerPC has pre-inc load and store's.
62 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
63 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
64 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000065 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
66 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
Chris Lattner94e509c2006-11-10 23:58:45 +000067 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
68 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
69 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000070 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
71 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
72
Dale Johannesen638ccd52007-10-06 01:24:11 +000073 // Shortening conversions involving ppcf128 get expanded (2 regs -> 1 reg)
74 setConvertAction(MVT::ppcf128, MVT::f64, Expand);
75 setConvertAction(MVT::ppcf128, MVT::f32, Expand);
Dale Johannesen6eaeff22007-10-10 01:01:31 +000076 // This is used in the ppcf128->int sequence. Note it has different semantics
77 // from FP_ROUND: that rounds to nearest, this rounds to zero.
78 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +000079
Chris Lattner7c5a3d32005-08-16 17:14:42 +000080 // PowerPC has no SREM/UREM instructions
81 setOperationAction(ISD::SREM, MVT::i32, Expand);
82 setOperationAction(ISD::UREM, MVT::i32, Expand);
Chris Lattner563ecfb2006-06-27 18:18:41 +000083 setOperationAction(ISD::SREM, MVT::i64, Expand);
84 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +000085
86 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
87 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
88 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
89 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
90 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
91 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
92 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
93 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
94 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000095
Dan Gohmanf96e4de2007-10-11 23:21:31 +000096 // We don't support sin/cos/sqrt/fmod/pow
Chris Lattner7c5a3d32005-08-16 17:14:42 +000097 setOperationAction(ISD::FSIN , MVT::f64, Expand);
98 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +000099 setOperationAction(ISD::FREM , MVT::f64, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000100 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000101 setOperationAction(ISD::FSIN , MVT::f32, Expand);
102 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +0000103 setOperationAction(ISD::FREM , MVT::f32, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000104 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000105
Dan Gohman1a024862008-01-31 00:41:03 +0000106 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000107
108 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +0000109 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000110 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
111 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
112 }
113
Chris Lattner9601a862006-03-05 05:08:37 +0000114 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
115 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
116
Nate Begemand88fc032006-01-14 03:14:10 +0000117 // PowerPC does not have BSWAP, CTPOP or CTTZ
118 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000119 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
120 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000121 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
122 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
123 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000124
Nate Begeman35ef9132006-01-11 21:21:00 +0000125 // PowerPC does not have ROTR
126 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
Bill Wendling3156b622008-08-31 02:53:19 +0000127 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000128
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000129 // PowerPC does not have Select
130 setOperationAction(ISD::SELECT, MVT::i32, Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000131 setOperationAction(ISD::SELECT, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000132 setOperationAction(ISD::SELECT, MVT::f32, Expand);
133 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000134
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000135 // PowerPC wants to turn select_cc of FP into fsel when possible.
136 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
137 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000138
Nate Begeman750ac1b2006-02-01 07:19:44 +0000139 // PowerPC wants to optimize integer setcc a bit
Nate Begeman44775902006-01-31 08:17:29 +0000140 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Chris Lattnereb9b62e2005-08-31 19:09:57 +0000141
Nate Begeman81e80972006-03-17 01:40:33 +0000142 // PowerPC does not have BRCOND which requires SetCC
143 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000144
145 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000146
Chris Lattnerf7605322005-08-31 21:09:52 +0000147 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
148 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000149
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000150 // PowerPC does not have [U|S]INT_TO_FP
151 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
152 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
153
Chris Lattner53e88452005-12-23 05:13:35 +0000154 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
155 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
Chris Lattner5f9faea2006-06-27 18:40:08 +0000156 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Expand);
157 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000158
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000159 // We cannot sextinreg(i1). Expand to shifts.
160 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000161
Jim Laskeyabf6d172006-01-05 01:25:28 +0000162 // Support label based line numbers.
Dan Gohman7f460202008-06-30 20:59:49 +0000163 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +0000164 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Nicolas Geoffray616585b2007-12-21 12:19:44 +0000165
166 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
167 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
168 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
169 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
170
Chris Lattnere6ec9f22005-09-10 00:21:06 +0000171
Nate Begeman28a6b022005-12-10 02:36:00 +0000172 // We want to legalize GlobalAddress and ConstantPool nodes into the
173 // appropriate instructions to materialize the address.
Chris Lattner3eef4e32005-11-17 18:26:56 +0000174 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000175 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Nate Begeman28a6b022005-12-10 02:36:00 +0000176 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000177 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000178 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000179 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000180 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
181 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
182
Nate Begeman1db3c922008-08-11 17:36:31 +0000183 // RET must be custom lowered, to meet ABI requirements.
Nate Begemanee625572006-01-27 21:09:22 +0000184 setOperationAction(ISD::RET , MVT::Other, Custom);
Duncan Sands36397f52007-07-27 12:58:54 +0000185
Nate Begeman1db3c922008-08-11 17:36:31 +0000186 // TRAP is legal.
187 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000188
189 // TRAMPOLINE is custom lowered.
190 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
191
Nate Begemanacc398c2006-01-25 18:21:52 +0000192 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
193 setOperationAction(ISD::VASTART , MVT::Other, Custom);
194
Nicolas Geoffray01119992007-04-03 13:59:52 +0000195 // VAARG is custom lowered with ELF 32 ABI
196 if (TM.getSubtarget<PPCSubtarget>().isELF32_ABI())
197 setOperationAction(ISD::VAARG, MVT::Other, Custom);
198 else
199 setOperationAction(ISD::VAARG, MVT::Other, Expand);
200
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000201 // Use the default implementation.
Nate Begemanacc398c2006-01-25 18:21:52 +0000202 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
203 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000204 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
Jim Laskeyefc7e522006-12-04 22:04:42 +0000205 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
Jim Laskey2f616bf2006-11-16 22:43:37 +0000206 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
207 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000208
Chris Lattner6d92cad2006-03-26 10:06:40 +0000209 // We want to custom lower some of our intrinsics.
Chris Lattner48b61a72006-03-28 00:40:33 +0000210 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Chris Lattner6d92cad2006-03-26 10:06:40 +0000211
Dale Johannesen53e4e442008-11-07 22:54:33 +0000212 // Comparisons that require checking two conditions.
213 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
214 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
215 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
216 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
217 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
218 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
219 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
220 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
221 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
222 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
223 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
224 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
225
Chris Lattnera7a58542006-06-16 17:34:12 +0000226 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000227 // They also have instructions for converting between i64 and fp.
Nate Begemanc09eeec2005-09-06 22:03:27 +0000228 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
Jim Laskeyca367b42006-12-15 14:32:57 +0000229 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000230 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Chris Lattner85c671b2006-12-07 01:24:16 +0000231 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Jim Laskeyca367b42006-12-15 14:32:57 +0000232 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
233
Chris Lattner7fbcef72006-03-24 07:53:47 +0000234 // FIXME: disable this lowered code. This generates 64-bit register values,
235 // and we don't model the fact that the top part is clobbered by calls. We
236 // need to flag these together so that the value isn't live across a call.
237 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
238
Nate Begemanae749a92005-10-25 23:48:36 +0000239 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
240 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
241 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000242 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Nate Begemanae749a92005-10-25 23:48:36 +0000243 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000244 }
245
Chris Lattnera7a58542006-06-16 17:34:12 +0000246 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000247 // 64-bit PowerPC implementations can support i64 types directly
Nate Begeman9d2b8172005-10-18 00:56:42 +0000248 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000249 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
250 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000251 // 64-bit PowerPC wants to expand i128 shifts itself.
252 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
253 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
254 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000255 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000256 // 32-bit PowerPC wants to expand i64 shifts itself.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +0000257 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
258 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
259 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000260 }
Evan Chengd30bf012006-03-01 01:11:20 +0000261
Nate Begeman425a9692005-11-29 08:17:20 +0000262 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000263 // First set operation action for all vector types to expand. Then we
264 // will selectively turn on ones that can be effectively codegen'd.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000265 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
266 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
267 MVT VT = (MVT::SimpleValueType)i;
268
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000269 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000270 setOperationAction(ISD::ADD , VT, Legal);
271 setOperationAction(ISD::SUB , VT, Legal);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000272
Chris Lattner7ff7e672006-04-04 17:25:31 +0000273 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000274 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
275 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000276
277 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000278 setOperationAction(ISD::AND , VT, Promote);
279 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
280 setOperationAction(ISD::OR , VT, Promote);
281 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
282 setOperationAction(ISD::XOR , VT, Promote);
283 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
284 setOperationAction(ISD::LOAD , VT, Promote);
285 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
286 setOperationAction(ISD::SELECT, VT, Promote);
287 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
288 setOperationAction(ISD::STORE, VT, Promote);
289 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000290
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000291 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000292 setOperationAction(ISD::MUL , VT, Expand);
293 setOperationAction(ISD::SDIV, VT, Expand);
294 setOperationAction(ISD::SREM, VT, Expand);
295 setOperationAction(ISD::UDIV, VT, Expand);
296 setOperationAction(ISD::UREM, VT, Expand);
297 setOperationAction(ISD::FDIV, VT, Expand);
298 setOperationAction(ISD::FNEG, VT, Expand);
299 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
300 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
301 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
302 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
303 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
304 setOperationAction(ISD::UDIVREM, VT, Expand);
305 setOperationAction(ISD::SDIVREM, VT, Expand);
306 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
307 setOperationAction(ISD::FPOW, VT, Expand);
308 setOperationAction(ISD::CTPOP, VT, Expand);
309 setOperationAction(ISD::CTLZ, VT, Expand);
310 setOperationAction(ISD::CTTZ, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000311 }
312
Chris Lattner7ff7e672006-04-04 17:25:31 +0000313 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
314 // with merges, splats, etc.
315 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
316
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000317 setOperationAction(ISD::AND , MVT::v4i32, Legal);
318 setOperationAction(ISD::OR , MVT::v4i32, Legal);
319 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
320 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
321 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
322 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
323
Nate Begeman425a9692005-11-29 08:17:20 +0000324 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000325 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
Chris Lattner8d052bc2006-03-25 07:39:07 +0000326 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
327 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Chris Lattnerec4a0c72006-01-29 06:32:58 +0000328
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000329 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Chris Lattnere7c768e2006-04-18 03:24:30 +0000330 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
Chris Lattner72dd9bd2006-04-18 03:43:48 +0000331 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
Chris Lattner19a81522006-04-18 03:57:35 +0000332 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000333
Chris Lattnerb2177b92006-03-19 06:55:52 +0000334 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
335 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000336
Chris Lattner541f91b2006-04-02 00:43:36 +0000337 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
338 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000339 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
340 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000341 }
342
Chris Lattner7b0c58c2006-06-27 17:34:57 +0000343 setShiftAmountType(MVT::i32);
Duncan Sands03228082008-11-23 15:47:28 +0000344 setBooleanContents(ZeroOrOneBooleanContent);
Chris Lattner10da9572006-10-18 01:20:43 +0000345
Jim Laskey2ad9f172007-02-22 14:56:36 +0000346 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Chris Lattner10da9572006-10-18 01:20:43 +0000347 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000348 setExceptionPointerRegister(PPC::X3);
349 setExceptionSelectorRegister(PPC::X4);
350 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000351 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000352 setExceptionPointerRegister(PPC::R3);
353 setExceptionSelectorRegister(PPC::R4);
354 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000355
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000356 // We have target-specific dag combine patterns for the following nodes:
357 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000358 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000359 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000360 setTargetDAGCombine(ISD::BSWAP);
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000361
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000362 // Darwin long double math library functions have $LDBL128 appended.
363 if (TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000364 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000365 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
366 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000367 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
368 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000369 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
370 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
371 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
372 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
373 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000374 }
375
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000376 computeRegisterProperties();
377}
378
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000379/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
380/// function arguments in the caller parameter area.
381unsigned PPCTargetLowering::getByValTypeAlignment(const Type *Ty) const {
382 TargetMachine &TM = getTargetMachine();
383 // Darwin passes everything on 4 byte boundary.
384 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
385 return 4;
386 // FIXME Elf TBD
387 return 4;
388}
389
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000390const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
391 switch (Opcode) {
392 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000393 case PPCISD::FSEL: return "PPCISD::FSEL";
394 case PPCISD::FCFID: return "PPCISD::FCFID";
395 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
396 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
397 case PPCISD::STFIWX: return "PPCISD::STFIWX";
398 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
399 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
400 case PPCISD::VPERM: return "PPCISD::VPERM";
401 case PPCISD::Hi: return "PPCISD::Hi";
402 case PPCISD::Lo: return "PPCISD::Lo";
403 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
404 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
405 case PPCISD::SRL: return "PPCISD::SRL";
406 case PPCISD::SRA: return "PPCISD::SRA";
407 case PPCISD::SHL: return "PPCISD::SHL";
408 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
409 case PPCISD::STD_32: return "PPCISD::STD_32";
410 case PPCISD::CALL_ELF: return "PPCISD::CALL_ELF";
411 case PPCISD::CALL_Macho: return "PPCISD::CALL_Macho";
412 case PPCISD::MTCTR: return "PPCISD::MTCTR";
413 case PPCISD::BCTRL_Macho: return "PPCISD::BCTRL_Macho";
414 case PPCISD::BCTRL_ELF: return "PPCISD::BCTRL_ELF";
415 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
416 case PPCISD::MFCR: return "PPCISD::MFCR";
417 case PPCISD::VCMP: return "PPCISD::VCMP";
418 case PPCISD::VCMPo: return "PPCISD::VCMPo";
419 case PPCISD::LBRX: return "PPCISD::LBRX";
420 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000421 case PPCISD::LARX: return "PPCISD::LARX";
422 case PPCISD::STCX: return "PPCISD::STCX";
423 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
424 case PPCISD::MFFS: return "PPCISD::MFFS";
425 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
426 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
427 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
428 case PPCISD::MTFSF: return "PPCISD::MTFSF";
429 case PPCISD::TAILCALL: return "PPCISD::TAILCALL";
430 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000431 }
432}
433
Scott Michel5b8f82e2008-03-10 15:42:14 +0000434
Duncan Sands5480c042009-01-01 15:52:00 +0000435MVT PPCTargetLowering::getSetCCResultType(MVT VT) const {
Scott Michel5b8f82e2008-03-10 15:42:14 +0000436 return MVT::i32;
437}
438
439
Chris Lattner1a635d62006-04-14 06:01:58 +0000440//===----------------------------------------------------------------------===//
441// Node matching predicates, for use by the tblgen matching code.
442//===----------------------------------------------------------------------===//
443
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000444/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000445static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000446 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000447 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000448 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000449 // Maybe this has already been legalized into the constant pool?
450 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Evan Chengc356a572006-09-12 21:04:05 +0000451 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000452 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000453 }
454 return false;
455}
456
Chris Lattnerddb739e2006-04-06 17:23:16 +0000457/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
458/// true if Op is undef or if it matches the specified value.
Dan Gohman475871a2008-07-27 21:46:04 +0000459static bool isConstantOrUndef(SDValue Op, unsigned Val) {
Chris Lattnerddb739e2006-04-06 17:23:16 +0000460 return Op.getOpcode() == ISD::UNDEF ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000461 cast<ConstantSDNode>(Op)->getZExtValue() == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000462}
463
464/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
465/// VPKUHUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000466bool PPC::isVPKUHUMShuffleMask(SDNode *N, bool isUnary) {
467 if (!isUnary) {
468 for (unsigned i = 0; i != 16; ++i)
469 if (!isConstantOrUndef(N->getOperand(i), i*2+1))
470 return false;
471 } else {
472 for (unsigned i = 0; i != 8; ++i)
473 if (!isConstantOrUndef(N->getOperand(i), i*2+1) ||
474 !isConstantOrUndef(N->getOperand(i+8), i*2+1))
475 return false;
476 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000477 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000478}
479
480/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
481/// VPKUWUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000482bool PPC::isVPKUWUMShuffleMask(SDNode *N, bool isUnary) {
483 if (!isUnary) {
484 for (unsigned i = 0; i != 16; i += 2)
485 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
486 !isConstantOrUndef(N->getOperand(i+1), i*2+3))
487 return false;
488 } else {
489 for (unsigned i = 0; i != 8; i += 2)
490 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
491 !isConstantOrUndef(N->getOperand(i+1), i*2+3) ||
492 !isConstantOrUndef(N->getOperand(i+8), i*2+2) ||
493 !isConstantOrUndef(N->getOperand(i+9), i*2+3))
494 return false;
495 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000496 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000497}
498
Chris Lattnercaad1632006-04-06 22:02:42 +0000499/// isVMerge - Common function, used to match vmrg* shuffles.
500///
501static bool isVMerge(SDNode *N, unsigned UnitSize,
502 unsigned LHSStart, unsigned RHSStart) {
Chris Lattner116cc482006-04-06 21:11:54 +0000503 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
504 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
505 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
506 "Unsupported merge size!");
507
508 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
509 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
510 if (!isConstantOrUndef(N->getOperand(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000511 LHSStart+j+i*UnitSize) ||
Chris Lattner116cc482006-04-06 21:11:54 +0000512 !isConstantOrUndef(N->getOperand(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000513 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000514 return false;
515 }
Chris Lattnercaad1632006-04-06 22:02:42 +0000516 return true;
517}
518
519/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
520/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
521bool PPC::isVMRGLShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
522 if (!isUnary)
523 return isVMerge(N, UnitSize, 8, 24);
524 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000525}
526
527/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
528/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Chris Lattnercaad1632006-04-06 22:02:42 +0000529bool PPC::isVMRGHShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
530 if (!isUnary)
531 return isVMerge(N, UnitSize, 0, 16);
532 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000533}
534
535
Chris Lattnerd0608e12006-04-06 18:26:28 +0000536/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
537/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000538int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Chris Lattner116cc482006-04-06 21:11:54 +0000539 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
540 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
Chris Lattnerd0608e12006-04-06 18:26:28 +0000541 // Find the first non-undef value in the shuffle mask.
542 unsigned i;
543 for (i = 0; i != 16 && N->getOperand(i).getOpcode() == ISD::UNDEF; ++i)
544 /*search*/;
545
546 if (i == 16) return -1; // all undef.
547
548 // Otherwise, check to see if the rest of the elements are consequtively
549 // numbered from this value.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000550 unsigned ShiftAmt = cast<ConstantSDNode>(N->getOperand(i))->getZExtValue();
Chris Lattnerd0608e12006-04-06 18:26:28 +0000551 if (ShiftAmt < i) return -1;
552 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000553
Chris Lattnerf24380e2006-04-06 22:28:36 +0000554 if (!isUnary) {
555 // Check the rest of the elements to see if they are consequtive.
556 for (++i; i != 16; ++i)
557 if (!isConstantOrUndef(N->getOperand(i), ShiftAmt+i))
558 return -1;
559 } else {
560 // Check the rest of the elements to see if they are consequtive.
561 for (++i; i != 16; ++i)
562 if (!isConstantOrUndef(N->getOperand(i), (ShiftAmt+i) & 15))
563 return -1;
564 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000565
566 return ShiftAmt;
567}
Chris Lattneref819f82006-03-20 06:33:01 +0000568
569/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
570/// specifies a splat of a single element that is suitable for input to
571/// VSPLTB/VSPLTH/VSPLTW.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000572bool PPC::isSplatShuffleMask(SDNode *N, unsigned EltSize) {
573 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
574 N->getNumOperands() == 16 &&
575 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Chris Lattnerdd4d2d02006-03-20 06:51:10 +0000576
Chris Lattner88a99ef2006-03-20 06:37:44 +0000577 // This is a splat operation if each element of the permute is the same, and
578 // if the value doesn't reference the second vector.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000579 unsigned ElementBase = 0;
Dan Gohman475871a2008-07-27 21:46:04 +0000580 SDValue Elt = N->getOperand(0);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000581 if (ConstantSDNode *EltV = dyn_cast<ConstantSDNode>(Elt))
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000582 ElementBase = EltV->getZExtValue();
Chris Lattner7ff7e672006-04-04 17:25:31 +0000583 else
584 return false; // FIXME: Handle UNDEF elements too!
585
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000586 if (cast<ConstantSDNode>(Elt)->getZExtValue() >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000587 return false;
588
589 // Check that they are consequtive.
590 for (unsigned i = 1; i != EltSize; ++i) {
591 if (!isa<ConstantSDNode>(N->getOperand(i)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000592 cast<ConstantSDNode>(N->getOperand(i))->getZExtValue() != i+ElementBase)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000593 return false;
594 }
595
Chris Lattner88a99ef2006-03-20 06:37:44 +0000596 assert(isa<ConstantSDNode>(Elt) && "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000597 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Chris Lattnerb097aa92006-04-14 23:19:08 +0000598 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000599 assert(isa<ConstantSDNode>(N->getOperand(i)) &&
600 "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000601 for (unsigned j = 0; j != EltSize; ++j)
602 if (N->getOperand(i+j) != N->getOperand(j))
603 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000604 }
605
Chris Lattner7ff7e672006-04-04 17:25:31 +0000606 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000607}
608
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000609/// isAllNegativeZeroVector - Returns true if all elements of build_vector
610/// are -0.0.
611bool PPC::isAllNegativeZeroVector(SDNode *N) {
612 assert(N->getOpcode() == ISD::BUILD_VECTOR);
613 if (PPC::isSplatShuffleMask(N, N->getNumOperands()))
614 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000615 return CFP->getValueAPF().isNegZero();
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000616 return false;
617}
618
Chris Lattneref819f82006-03-20 06:33:01 +0000619/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
620/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000621unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
622 assert(isSplatShuffleMask(N, EltSize));
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000623 return cast<ConstantSDNode>(N->getOperand(0))->getZExtValue() / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000624}
625
Chris Lattnere87192a2006-04-12 17:37:20 +0000626/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000627/// by using a vspltis[bhw] instruction of the specified element size, return
628/// the constant being splatted. The ByteSize field indicates the number of
629/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000630SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
631 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000632
633 // If ByteSize of the splat is bigger than the element size of the
634 // build_vector, then we have a case where we are checking for a splat where
635 // multiple elements of the buildvector are folded together into a single
636 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
637 unsigned EltSize = 16/N->getNumOperands();
638 if (EltSize < ByteSize) {
639 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000640 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000641 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
642
643 // See if all of the elements in the buildvector agree across.
644 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
645 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
646 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000647 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000648
649
Gabor Greifba36cb52008-08-28 21:40:38 +0000650 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000651 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
652 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000653 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000654 }
655
656 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
657 // either constant or undef values that are identical for each chunk. See
658 // if these chunks can form into a larger vspltis*.
659
660 // Check to see if all of the leading entries are either 0 or -1. If
661 // neither, then this won't fit into the immediate field.
662 bool LeadingZero = true;
663 bool LeadingOnes = true;
664 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000665 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Chris Lattner79d9a882006-04-08 07:14:26 +0000666
667 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
668 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
669 }
670 // Finally, check the least significant entry.
671 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000672 if (UniquedVals[Multiple-1].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000673 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000674 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000675 if (Val < 16)
676 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
677 }
678 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000679 if (UniquedVals[Multiple-1].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000680 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000681 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000682 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
683 return DAG.getTargetConstant(Val, MVT::i32);
684 }
685
Dan Gohman475871a2008-07-27 21:46:04 +0000686 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000687 }
688
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000689 // Check to see if this buildvec has a single non-undef value in its elements.
690 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
691 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000692 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000693 OpVal = N->getOperand(i);
694 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000695 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000696 }
697
Gabor Greifba36cb52008-08-28 21:40:38 +0000698 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000699
Nate Begeman98e70cc2006-03-28 04:15:58 +0000700 unsigned ValSizeInBytes = 0;
701 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000702 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000703 Value = CN->getZExtValue();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000704 ValSizeInBytes = CN->getValueType(0).getSizeInBits()/8;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000705 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
706 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000707 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000708 ValSizeInBytes = 4;
709 }
710
711 // If the splat value is larger than the element value, then we can never do
712 // this splat. The only case that we could fit the replicated bits into our
713 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000714 if (ValSizeInBytes < ByteSize) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000715
716 // If the element value is larger than the splat value, cut it in half and
717 // check to see if the two halves are equal. Continue doing this until we
718 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
719 while (ValSizeInBytes > ByteSize) {
720 ValSizeInBytes >>= 1;
721
722 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000723 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
724 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000725 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000726 }
727
728 // Properly sign extend the value.
729 int ShAmt = (4-ByteSize)*8;
730 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
731
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000732 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000733 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000734
Chris Lattner140a58f2006-04-08 06:46:53 +0000735 // Finally, if this value fits in a 5 bit sext field, return it
736 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
737 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000738 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000739}
740
Chris Lattner1a635d62006-04-14 06:01:58 +0000741//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000742// Addressing Mode Selection
743//===----------------------------------------------------------------------===//
744
745/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
746/// or 64-bit immediate, and if the value can be accurately represented as a
747/// sign extension from a 16-bit value. If so, this returns true and the
748/// immediate.
749static bool isIntS16Immediate(SDNode *N, short &Imm) {
750 if (N->getOpcode() != ISD::Constant)
751 return false;
752
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000753 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000754 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000755 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000756 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000757 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000758}
Dan Gohman475871a2008-07-27 21:46:04 +0000759static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000760 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000761}
762
763
764/// SelectAddressRegReg - Given the specified addressed, check to see if it
765/// can be represented as an indexed [r+r] operation. Returns false if it
766/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000767bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
768 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000769 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000770 short imm = 0;
771 if (N.getOpcode() == ISD::ADD) {
772 if (isIntS16Immediate(N.getOperand(1), imm))
773 return false; // r+i
774 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
775 return false; // r+i
776
777 Base = N.getOperand(0);
778 Index = N.getOperand(1);
779 return true;
780 } else if (N.getOpcode() == ISD::OR) {
781 if (isIntS16Immediate(N.getOperand(1), imm))
782 return false; // r+i can fold it if we can.
783
784 // If this is an or of disjoint bitfields, we can codegen this as an add
785 // (for better address arithmetic) if the LHS and RHS of the OR are provably
786 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000787 APInt LHSKnownZero, LHSKnownOne;
788 APInt RHSKnownZero, RHSKnownOne;
789 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanec59b952008-02-27 21:12:32 +0000790 APInt::getAllOnesValue(N.getOperand(0)
791 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000792 LHSKnownZero, LHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000793
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000794 if (LHSKnownZero.getBoolValue()) {
795 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanec59b952008-02-27 21:12:32 +0000796 APInt::getAllOnesValue(N.getOperand(1)
797 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000798 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000799 // If all of the bits are known zero on the LHS or RHS, the add won't
800 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000801 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000802 Base = N.getOperand(0);
803 Index = N.getOperand(1);
804 return true;
805 }
806 }
807 }
808
809 return false;
810}
811
812/// Returns true if the address N can be represented by a base register plus
813/// a signed 16-bit displacement [r+imm], and if it is not better
814/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000815bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000816 SDValue &Base,
817 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000818 // If this can be more profitably realized as r+r, fail.
819 if (SelectAddressRegReg(N, Disp, Base, DAG))
820 return false;
821
822 if (N.getOpcode() == ISD::ADD) {
823 short imm = 0;
824 if (isIntS16Immediate(N.getOperand(1), imm)) {
825 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
826 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
827 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
828 } else {
829 Base = N.getOperand(0);
830 }
831 return true; // [r+i]
832 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
833 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000834 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000835 && "Cannot handle constant offsets yet!");
836 Disp = N.getOperand(1).getOperand(0); // The global address.
837 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
838 Disp.getOpcode() == ISD::TargetConstantPool ||
839 Disp.getOpcode() == ISD::TargetJumpTable);
840 Base = N.getOperand(0);
841 return true; // [&g+r]
842 }
843 } else if (N.getOpcode() == ISD::OR) {
844 short imm = 0;
845 if (isIntS16Immediate(N.getOperand(1), imm)) {
846 // If this is an or of disjoint bitfields, we can codegen this as an add
847 // (for better address arithmetic) if the LHS and RHS of the OR are
848 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000849 APInt LHSKnownZero, LHSKnownOne;
850 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000851 APInt::getAllOnesValue(N.getOperand(0)
852 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000853 LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000854
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000855 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000856 // If all of the bits are known zero on the LHS or RHS, the add won't
857 // carry.
858 Base = N.getOperand(0);
859 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
860 return true;
861 }
862 }
863 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
864 // Loading from a constant address.
865
866 // If this address fits entirely in a 16-bit sext immediate field, codegen
867 // this as "d, 0"
868 short Imm;
869 if (isIntS16Immediate(CN, Imm)) {
870 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
871 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
872 return true;
873 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000874
875 // Handle 32-bit sext immediates with LIS + addr mode.
876 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000877 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
878 int Addr = (int)CN->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000879
880 // Otherwise, break this down into an LIS + disp.
Chris Lattnerbc681d62007-02-17 06:44:03 +0000881 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
882
883 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
884 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman475871a2008-07-27 21:46:04 +0000885 Base = SDValue(DAG.getTargetNode(Opc, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000886 return true;
887 }
888 }
889
890 Disp = DAG.getTargetConstant(0, getPointerTy());
891 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
892 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
893 else
894 Base = N;
895 return true; // [r+0]
896}
897
898/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
899/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +0000900bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
901 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000902 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000903 // Check to see if we can easily represent this as an [r+r] address. This
904 // will fail if it thinks that the address is more profitably represented as
905 // reg+imm, e.g. where imm = 0.
906 if (SelectAddressRegReg(N, Base, Index, DAG))
907 return true;
908
909 // If the operand is an addition, always emit this as [r+r], since this is
910 // better (for code size, and execution, as the memop does the add for free)
911 // than emitting an explicit add.
912 if (N.getOpcode() == ISD::ADD) {
913 Base = N.getOperand(0);
914 Index = N.getOperand(1);
915 return true;
916 }
917
918 // Otherwise, do it the hard way, using R0 as the base register.
919 Base = DAG.getRegister(PPC::R0, N.getValueType());
920 Index = N;
921 return true;
922}
923
924/// SelectAddressRegImmShift - Returns true if the address N can be
925/// represented by a base register plus a signed 14-bit displacement
926/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +0000927bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
928 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +0000929 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000930 // If this can be more profitably realized as r+r, fail.
931 if (SelectAddressRegReg(N, Disp, Base, DAG))
932 return false;
933
934 if (N.getOpcode() == ISD::ADD) {
935 short imm = 0;
936 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
937 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
938 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
939 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
940 } else {
941 Base = N.getOperand(0);
942 }
943 return true; // [r+i]
944 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
945 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000946 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000947 && "Cannot handle constant offsets yet!");
948 Disp = N.getOperand(1).getOperand(0); // The global address.
949 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
950 Disp.getOpcode() == ISD::TargetConstantPool ||
951 Disp.getOpcode() == ISD::TargetJumpTable);
952 Base = N.getOperand(0);
953 return true; // [&g+r]
954 }
955 } else if (N.getOpcode() == ISD::OR) {
956 short imm = 0;
957 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
958 // If this is an or of disjoint bitfields, we can codegen this as an add
959 // (for better address arithmetic) if the LHS and RHS of the OR are
960 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000961 APInt LHSKnownZero, LHSKnownOne;
962 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000963 APInt::getAllOnesValue(N.getOperand(0)
964 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000965 LHSKnownZero, LHSKnownOne);
966 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000967 // If all of the bits are known zero on the LHS or RHS, the add won't
968 // carry.
969 Base = N.getOperand(0);
970 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
971 return true;
972 }
973 }
974 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000975 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000976 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000977 // If this address fits entirely in a 14-bit sext immediate field, codegen
978 // this as "d, 0"
979 short Imm;
980 if (isIntS16Immediate(CN, Imm)) {
981 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
982 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
983 return true;
984 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000985
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000986 // Fold the low-part of 32-bit absolute addresses into addr mode.
987 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000988 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
989 int Addr = (int)CN->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000990
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000991 // Otherwise, break this down into an LIS + disp.
992 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
993
994 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
995 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman475871a2008-07-27 21:46:04 +0000996 Base = SDValue(DAG.getTargetNode(Opc, CN->getValueType(0), Base), 0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000997 return true;
998 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000999 }
1000 }
1001
1002 Disp = DAG.getTargetConstant(0, getPointerTy());
1003 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1004 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1005 else
1006 Base = N;
1007 return true; // [r+0]
1008}
1009
1010
1011/// getPreIndexedAddressParts - returns true by value, base pointer and
1012/// offset pointer and addressing mode by reference if the node's address
1013/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001014bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1015 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001016 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001017 SelectionDAG &DAG) const {
Chris Lattner4eab7142006-11-10 02:08:47 +00001018 // Disabled by default for now.
1019 if (!EnablePPCPreinc) return false;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001020
Dan Gohman475871a2008-07-27 21:46:04 +00001021 SDValue Ptr;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001022 MVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001023 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1024 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001025 VT = LD->getMemoryVT();
Chris Lattner0851b4f2006-11-15 19:55:13 +00001026
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001027 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner4eab7142006-11-10 02:08:47 +00001028 ST = ST;
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001029 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001030 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001031 } else
1032 return false;
1033
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001034 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001035 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001036 return false;
1037
Chris Lattner0851b4f2006-11-15 19:55:13 +00001038 // TODO: Check reg+reg first.
1039
1040 // LDU/STU use reg+imm*4, others use reg+imm.
1041 if (VT != MVT::i64) {
1042 // reg + imm
1043 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1044 return false;
1045 } else {
1046 // reg + imm * 4.
1047 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1048 return false;
1049 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001050
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001051 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001052 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1053 // sext i32 to i64 when addr mode is r+i.
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001054 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001055 LD->getExtensionType() == ISD::SEXTLOAD &&
1056 isa<ConstantSDNode>(Offset))
1057 return false;
Chris Lattner0851b4f2006-11-15 19:55:13 +00001058 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001059
Chris Lattner4eab7142006-11-10 02:08:47 +00001060 AM = ISD::PRE_INC;
1061 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001062}
1063
1064//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001065// LowerOperation implementation
1066//===----------------------------------------------------------------------===//
1067
Dan Gohman475871a2008-07-27 21:46:04 +00001068SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001069 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001070 MVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001071 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengc356a572006-09-12 21:04:05 +00001072 Constant *C = CP->getConstVal();
Dan Gohman475871a2008-07-27 21:46:04 +00001073 SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
1074 SDValue Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00001075
1076 const TargetMachine &TM = DAG.getTarget();
1077
Dan Gohman475871a2008-07-27 21:46:04 +00001078 SDValue Hi = DAG.getNode(PPCISD::Hi, PtrVT, CPI, Zero);
1079 SDValue Lo = DAG.getNode(PPCISD::Lo, PtrVT, CPI, Zero);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001080
Chris Lattner1a635d62006-04-14 06:01:58 +00001081 // If this is a non-darwin platform, we don't support non-static relo models
1082 // yet.
1083 if (TM.getRelocationModel() == Reloc::Static ||
1084 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1085 // Generate non-pic code that has direct accesses to the constant pool.
1086 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001087 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001088 }
1089
Chris Lattner35d86fe2006-07-26 21:12:04 +00001090 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001091 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001092 Hi = DAG.getNode(ISD::ADD, PtrVT,
1093 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001094 }
1095
Chris Lattner059ca0f2006-06-16 21:01:35 +00001096 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001097 return Lo;
1098}
1099
Dan Gohman475871a2008-07-27 21:46:04 +00001100SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001101 MVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001102 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001103 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1104 SDValue Zero = DAG.getConstant(0, PtrVT);
Nate Begeman37efe672006-04-22 18:53:45 +00001105
1106 const TargetMachine &TM = DAG.getTarget();
Chris Lattner059ca0f2006-06-16 21:01:35 +00001107
Dan Gohman475871a2008-07-27 21:46:04 +00001108 SDValue Hi = DAG.getNode(PPCISD::Hi, PtrVT, JTI, Zero);
1109 SDValue Lo = DAG.getNode(PPCISD::Lo, PtrVT, JTI, Zero);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001110
Nate Begeman37efe672006-04-22 18:53:45 +00001111 // If this is a non-darwin platform, we don't support non-static relo models
1112 // yet.
1113 if (TM.getRelocationModel() == Reloc::Static ||
1114 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1115 // Generate non-pic code that has direct accesses to the constant pool.
1116 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001117 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001118 }
1119
Chris Lattner35d86fe2006-07-26 21:12:04 +00001120 if (TM.getRelocationModel() == Reloc::PIC_) {
Nate Begeman37efe672006-04-22 18:53:45 +00001121 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001122 Hi = DAG.getNode(ISD::ADD, PtrVT,
Chris Lattner0d72a202006-07-28 16:45:47 +00001123 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Nate Begeman37efe672006-04-22 18:53:45 +00001124 }
1125
Chris Lattner059ca0f2006-06-16 21:01:35 +00001126 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001127 return Lo;
1128}
1129
Dan Gohman475871a2008-07-27 21:46:04 +00001130SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001131 SelectionDAG &DAG) {
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001132 assert(0 && "TLS not implemented for PPC.");
Dan Gohman475871a2008-07-27 21:46:04 +00001133 return SDValue(); // Not reached
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001134}
1135
Dan Gohman475871a2008-07-27 21:46:04 +00001136SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
Evan Chengee5c2b82009-01-16 22:57:32 +00001137 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001138 MVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001139 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1140 GlobalValue *GV = GSDN->getGlobal();
Dan Gohman475871a2008-07-27 21:46:04 +00001141 SDValue GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
Dan Gohman475871a2008-07-27 21:46:04 +00001142 SDValue Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00001143
1144 const TargetMachine &TM = DAG.getTarget();
1145
Dan Gohman475871a2008-07-27 21:46:04 +00001146 SDValue Hi = DAG.getNode(PPCISD::Hi, PtrVT, GA, Zero);
1147 SDValue Lo = DAG.getNode(PPCISD::Lo, PtrVT, GA, Zero);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001148
Chris Lattner1a635d62006-04-14 06:01:58 +00001149 // If this is a non-darwin platform, we don't support non-static relo models
1150 // yet.
1151 if (TM.getRelocationModel() == Reloc::Static ||
1152 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1153 // Generate non-pic code that has direct accesses to globals.
1154 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001155 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001156 }
1157
Chris Lattner35d86fe2006-07-26 21:12:04 +00001158 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001159 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001160 Hi = DAG.getNode(ISD::ADD, PtrVT,
1161 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001162 }
1163
Chris Lattner059ca0f2006-06-16 21:01:35 +00001164 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001165
Chris Lattner57fc62c2006-12-11 23:22:45 +00001166 if (!TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV))
Chris Lattner1a635d62006-04-14 06:01:58 +00001167 return Lo;
1168
1169 // If the global is weak or external, we have to go through the lazy
1170 // resolution stub.
Evan Cheng466685d2006-10-09 20:57:25 +00001171 return DAG.getLoad(PtrVT, DAG.getEntryNode(), Lo, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00001172}
1173
Dan Gohman475871a2008-07-27 21:46:04 +00001174SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001175 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
1176
1177 // If we're comparing for equality to zero, expose the fact that this is
1178 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1179 // fold the new nodes.
1180 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1181 if (C->isNullValue() && CC == ISD::SETEQ) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001182 MVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001183 SDValue Zext = Op.getOperand(0);
Duncan Sands8e4eb092008-06-08 20:54:56 +00001184 if (VT.bitsLT(MVT::i32)) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001185 VT = MVT::i32;
1186 Zext = DAG.getNode(ISD::ZERO_EXTEND, VT, Op.getOperand(0));
1187 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001188 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dan Gohman475871a2008-07-27 21:46:04 +00001189 SDValue Clz = DAG.getNode(ISD::CTLZ, VT, Zext);
1190 SDValue Scc = DAG.getNode(ISD::SRL, VT, Clz,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00001191 DAG.getConstant(Log2b, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00001192 return DAG.getNode(ISD::TRUNCATE, MVT::i32, Scc);
1193 }
1194 // Leave comparisons against 0 and -1 alone for now, since they're usually
1195 // optimized. FIXME: revisit this when we can custom lower all setcc
1196 // optimizations.
1197 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001198 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001199 }
1200
1201 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001202 // by xor'ing the rhs with the lhs, which is faster than setting a
1203 // condition register, reading it back out, and masking the correct bit. The
1204 // normal approach here uses sub to do this instead of xor. Using xor exposes
1205 // the result to other bit-twiddling opportunities.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001206 MVT LHSVT = Op.getOperand(0).getValueType();
1207 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
1208 MVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001209 SDValue Sub = DAG.getNode(ISD::XOR, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001210 Op.getOperand(1));
1211 return DAG.getSetCC(VT, Sub, DAG.getConstant(0, LHSVT), CC);
1212 }
Dan Gohman475871a2008-07-27 21:46:04 +00001213 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001214}
1215
Dan Gohman475871a2008-07-27 21:46:04 +00001216SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001217 int VarArgsFrameIndex,
1218 int VarArgsStackOffset,
1219 unsigned VarArgsNumGPR,
1220 unsigned VarArgsNumFPR,
1221 const PPCSubtarget &Subtarget) {
1222
1223 assert(0 && "VAARG in ELF32 ABI not implemented yet!");
Dan Gohman475871a2008-07-27 21:46:04 +00001224 return SDValue(); // Not reached
Nicolas Geoffray01119992007-04-03 13:59:52 +00001225}
1226
Bill Wendling77959322008-09-17 00:30:57 +00001227SDValue PPCTargetLowering::LowerTRAMPOLINE(SDValue Op, SelectionDAG &DAG) {
1228 SDValue Chain = Op.getOperand(0);
1229 SDValue Trmp = Op.getOperand(1); // trampoline
1230 SDValue FPtr = Op.getOperand(2); // nested function
1231 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
1232
1233 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1234 bool isPPC64 = (PtrVT == MVT::i64);
1235 const Type *IntPtrTy =
1236 DAG.getTargetLoweringInfo().getTargetData()->getIntPtrType();
1237
1238 TargetLowering::ArgListTy Args;
1239 TargetLowering::ArgListEntry Entry;
1240
1241 Entry.Ty = IntPtrTy;
1242 Entry.Node = Trmp; Args.push_back(Entry);
1243
1244 // TrampSize == (isPPC64 ? 48 : 40);
1245 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
1246 isPPC64 ? MVT::i64 : MVT::i32);
1247 Args.push_back(Entry);
1248
1249 Entry.Node = FPtr; Args.push_back(Entry);
1250 Entry.Node = Nest; Args.push_back(Entry);
1251
1252 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
1253 std::pair<SDValue, SDValue> CallResult =
1254 LowerCallTo(Chain, Op.getValueType().getTypeForMVT(), false, false,
Dale Johannesen86098bd2008-09-26 19:31:26 +00001255 false, false, CallingConv::C, false,
Bill Wendling77959322008-09-17 00:30:57 +00001256 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
1257 Args, DAG);
1258
1259 SDValue Ops[] =
1260 { CallResult.first, CallResult.second };
1261
Duncan Sandsaaffa052008-12-01 11:41:29 +00001262 return DAG.getMergeValues(Ops, 2);
Bill Wendling77959322008-09-17 00:30:57 +00001263}
1264
Dan Gohman475871a2008-07-27 21:46:04 +00001265SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Bill Wendling77959322008-09-17 00:30:57 +00001266 int VarArgsFrameIndex,
1267 int VarArgsStackOffset,
1268 unsigned VarArgsNumGPR,
1269 unsigned VarArgsNumFPR,
1270 const PPCSubtarget &Subtarget) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001271
1272 if (Subtarget.isMachoABI()) {
1273 // vastart just stores the address of the VarArgsFrameIndex slot into the
1274 // memory location argument.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001275 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00001276 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001277 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
1278 return DAG.getStore(Op.getOperand(0), FR, Op.getOperand(1), SV, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001279 }
1280
1281 // For ELF 32 ABI we follow the layout of the va_list struct.
1282 // We suppose the given va_list is already allocated.
1283 //
1284 // typedef struct {
1285 // char gpr; /* index into the array of 8 GPRs
1286 // * stored in the register save area
1287 // * gpr=0 corresponds to r3,
1288 // * gpr=1 to r4, etc.
1289 // */
1290 // char fpr; /* index into the array of 8 FPRs
1291 // * stored in the register save area
1292 // * fpr=0 corresponds to f1,
1293 // * fpr=1 to f2, etc.
1294 // */
1295 // char *overflow_arg_area;
1296 // /* location on stack that holds
1297 // * the next overflow argument
1298 // */
1299 // char *reg_save_area;
1300 // /* where r3:r10 and f1:f8 (if saved)
1301 // * are stored
1302 // */
1303 // } va_list[1];
1304
1305
Dan Gohman475871a2008-07-27 21:46:04 +00001306 SDValue ArgGPR = DAG.getConstant(VarArgsNumGPR, MVT::i8);
1307 SDValue ArgFPR = DAG.getConstant(VarArgsNumFPR, MVT::i8);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001308
1309
Duncan Sands83ec4b62008-06-06 12:08:01 +00001310 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001311
Dan Gohman475871a2008-07-27 21:46:04 +00001312 SDValue StackOffsetFI = DAG.getFrameIndex(VarArgsStackOffset, PtrVT);
1313 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001314
Duncan Sands83ec4b62008-06-06 12:08:01 +00001315 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001316 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001317
Duncan Sands83ec4b62008-06-06 12:08:01 +00001318 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001319 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001320
1321 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001322 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001323
Dan Gohman69de1932008-02-06 22:27:42 +00001324 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001325
1326 // Store first byte : number of int regs
Dan Gohman475871a2008-07-27 21:46:04 +00001327 SDValue firstStore = DAG.getStore(Op.getOperand(0), ArgGPR,
Dan Gohman69de1932008-02-06 22:27:42 +00001328 Op.getOperand(1), SV, 0);
1329 uint64_t nextOffset = FPROffset;
Dan Gohman475871a2008-07-27 21:46:04 +00001330 SDValue nextPtr = DAG.getNode(ISD::ADD, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001331 ConstFPROffset);
1332
1333 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001334 SDValue secondStore =
Dan Gohman69de1932008-02-06 22:27:42 +00001335 DAG.getStore(firstStore, ArgFPR, nextPtr, SV, nextOffset);
1336 nextOffset += StackOffset;
Nicolas Geoffray01119992007-04-03 13:59:52 +00001337 nextPtr = DAG.getNode(ISD::ADD, PtrVT, nextPtr, ConstStackOffset);
1338
1339 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001340 SDValue thirdStore =
Dan Gohman69de1932008-02-06 22:27:42 +00001341 DAG.getStore(secondStore, StackOffsetFI, nextPtr, SV, nextOffset);
1342 nextOffset += FrameOffset;
Nicolas Geoffray01119992007-04-03 13:59:52 +00001343 nextPtr = DAG.getNode(ISD::ADD, PtrVT, nextPtr, ConstFrameOffset);
1344
1345 // Store third word : arguments given in registers
Dan Gohman69de1932008-02-06 22:27:42 +00001346 return DAG.getStore(thirdStore, FR, nextPtr, SV, nextOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001347
Chris Lattner1a635d62006-04-14 06:01:58 +00001348}
1349
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001350#include "PPCGenCallingConv.inc"
1351
Chris Lattner9f0bc652007-02-25 05:34:32 +00001352/// GetFPR - Get the set of FP registers that should be allocated for arguments,
1353/// depending on which subtarget is selected.
1354static const unsigned *GetFPR(const PPCSubtarget &Subtarget) {
1355 if (Subtarget.isMachoABI()) {
1356 static const unsigned FPR[] = {
1357 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1358 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
1359 };
1360 return FPR;
1361 }
1362
1363
1364 static const unsigned FPR[] = {
1365 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001366 PPC::F8
Chris Lattner9f0bc652007-02-25 05:34:32 +00001367 };
1368 return FPR;
1369}
1370
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001371/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1372/// the stack.
Dan Gohman095cc292008-09-13 01:54:27 +00001373static unsigned CalculateStackSlotSize(SDValue Arg, ISD::ArgFlagsTy Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001374 bool isVarArg, unsigned PtrByteSize) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001375 MVT ArgVT = Arg.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001376 unsigned ArgSize =ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001377 if (Flags.isByVal())
1378 ArgSize = Flags.getByValSize();
1379 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1380
1381 return ArgSize;
1382}
1383
Dan Gohman475871a2008-07-27 21:46:04 +00001384SDValue
1385PPCTargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001386 SelectionDAG &DAG,
1387 int &VarArgsFrameIndex,
1388 int &VarArgsStackOffset,
1389 unsigned &VarArgsNumGPR,
1390 unsigned &VarArgsNumFPR,
1391 const PPCSubtarget &Subtarget) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001392 // TODO: add description of PPC stack frame format, or at least some docs.
1393 //
1394 MachineFunction &MF = DAG.getMachineFunction();
1395 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattner84bc5422007-12-31 04:13:23 +00001396 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Dan Gohman475871a2008-07-27 21:46:04 +00001397 SmallVector<SDValue, 8> ArgValues;
1398 SDValue Root = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001399 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001400
Duncan Sands83ec4b62008-06-06 12:08:01 +00001401 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00001402 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001403 bool isMachoABI = Subtarget.isMachoABI();
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001404 bool isELF32_ABI = Subtarget.isELF32_ABI();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001405 // Potential tail calls could cause overwriting of argument stack slots.
1406 unsigned CC = MF.getFunction()->getCallingConv();
1407 bool isImmutable = !(PerformTailCallOpt && (CC==CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001408 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001409
Chris Lattner9f0bc652007-02-25 05:34:32 +00001410 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001411 // Area that is at least reserved in caller of this function.
1412 unsigned MinReservedArea = ArgOffset;
1413
Chris Lattnerc91a4752006-06-26 22:48:35 +00001414 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001415 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1416 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1417 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001418 static const unsigned GPR_64[] = { // 64-bit registers.
1419 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1420 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1421 };
Chris Lattner9f0bc652007-02-25 05:34:32 +00001422
1423 static const unsigned *FPR = GetFPR(Subtarget);
1424
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001425 static const unsigned VR[] = {
1426 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1427 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1428 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001429
Owen Anderson718cb662007-09-07 04:06:50 +00001430 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001431 const unsigned Num_FPR_Regs = isMachoABI ? 13 : 8;
Owen Anderson718cb662007-09-07 04:06:50 +00001432 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001433
1434 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
1435
Chris Lattnerc91a4752006-06-26 22:48:35 +00001436 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001437
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001438 // In 32-bit non-varargs functions, the stack space for vectors is after the
1439 // stack space for non-vectors. We do not use this space unless we have
1440 // too many vectors to fit in registers, something that only occurs in
1441 // constructed examples:), but we have to walk the arglist to figure
1442 // that out...for the pathological case, compute VecArgOffset as the
1443 // start of the vector parameter area. Computing VecArgOffset is the
1444 // entire point of the following loop.
1445 // Altivec is not mentioned in the ppc32 Elf Supplement, so I'm not trying
1446 // to handle Elf here.
1447 unsigned VecArgOffset = ArgOffset;
1448 if (!isVarArg && !isPPC64) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001449 for (unsigned ArgNo = 0, e = Op.getNode()->getNumValues()-1; ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001450 ++ArgNo) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001451 MVT ObjectVT = Op.getValue(ArgNo).getValueType();
1452 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001453 ISD::ArgFlagsTy Flags =
1454 cast<ARG_FLAGSSDNode>(Op.getOperand(ArgNo+3))->getArgFlags();
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001455
Duncan Sands276dcbd2008-03-21 09:14:45 +00001456 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001457 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001458 ObjSize = Flags.getByValSize();
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001459 unsigned ArgSize =
1460 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1461 VecArgOffset += ArgSize;
1462 continue;
1463 }
1464
Duncan Sands83ec4b62008-06-06 12:08:01 +00001465 switch(ObjectVT.getSimpleVT()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001466 default: assert(0 && "Unhandled argument type!");
1467 case MVT::i32:
1468 case MVT::f32:
1469 VecArgOffset += isPPC64 ? 8 : 4;
1470 break;
1471 case MVT::i64: // PPC64
1472 case MVT::f64:
1473 VecArgOffset += 8;
1474 break;
1475 case MVT::v4f32:
1476 case MVT::v4i32:
1477 case MVT::v8i16:
1478 case MVT::v16i8:
1479 // Nothing to do, we're only looking at Nonvector args here.
1480 break;
1481 }
1482 }
1483 }
1484 // We've found where the vector parameter area in memory is. Skip the
1485 // first 12 parameters; these don't use that memory.
1486 VecArgOffset = ((VecArgOffset+15)/16)*16;
1487 VecArgOffset += 12*16;
1488
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001489 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001490 // entry to a function on PPC, the arguments start after the linkage area,
1491 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001492 //
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001493 // In the ELF 32 ABI, GPRs and stack are double word align: an argument
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001494 // represented with two words (long long or double) must be copied to an
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001495 // even GPR_idx value or to an even ArgOffset value.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001496
Dan Gohman475871a2008-07-27 21:46:04 +00001497 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001498 unsigned nAltivecParamsAtEnd = 0;
Gabor Greif93c53e52008-08-31 15:37:04 +00001499 for (unsigned ArgNo = 0, e = Op.getNode()->getNumValues() - 1;
1500 ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001501 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001502 bool needsLoad = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001503 MVT ObjectVT = Op.getValue(ArgNo).getValueType();
1504 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00001505 unsigned ArgSize = ObjSize;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001506 ISD::ArgFlagsTy Flags =
1507 cast<ARG_FLAGSSDNode>(Op.getOperand(ArgNo+3))->getArgFlags();
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001508 // See if next argument requires stack alignment in ELF
Nicolas Geoffray6ccbbd82008-04-15 08:08:50 +00001509 bool Align = Flags.isSplit();
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001510
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001511 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001512
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001513 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
1514 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
1515 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
1516 if (isVarArg || isPPC64) {
1517 MinReservedArea = ((MinReservedArea+15)/16)*16;
1518 MinReservedArea += CalculateStackSlotSize(Op.getValue(ArgNo),
Dan Gohman095cc292008-09-13 01:54:27 +00001519 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001520 isVarArg,
1521 PtrByteSize);
1522 } else nAltivecParamsAtEnd++;
1523 } else
1524 // Calculate min reserved area.
1525 MinReservedArea += CalculateStackSlotSize(Op.getValue(ArgNo),
Dan Gohman095cc292008-09-13 01:54:27 +00001526 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001527 isVarArg,
1528 PtrByteSize);
1529
Dale Johannesen8419dd62008-03-07 20:27:40 +00001530 // FIXME alignment for ELF may not be right
1531 // FIXME the codegen can be much improved in some cases.
1532 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001533 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00001534 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001535 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00001536 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001537 // Double word align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001538 if (Align && isELF32_ABI) GPR_idx += (GPR_idx % 2);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001539 // Objects of size 1 and 2 are right justified, everything else is
1540 // left justified. This means the memory address is adjusted forwards.
1541 if (ObjSize==1 || ObjSize==2) {
1542 CurArgOffset = CurArgOffset + (4 - ObjSize);
1543 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001544 // The value of the object is its address.
1545 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset);
Dan Gohman475871a2008-07-27 21:46:04 +00001546 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dale Johannesen8419dd62008-03-07 20:27:40 +00001547 ArgValues.push_back(FIN);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001548 if (ObjSize==1 || ObjSize==2) {
1549 if (GPR_idx != Num_GPR_Regs) {
1550 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1551 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Dan Gohman475871a2008-07-27 21:46:04 +00001552 SDValue Val = DAG.getCopyFromReg(Root, VReg, PtrVT);
1553 SDValue Store = DAG.getTruncStore(Val.getValue(1), Val, FIN,
Dale Johannesen7f96f392008-03-08 01:41:42 +00001554 NULL, 0, ObjSize==1 ? MVT::i8 : MVT::i16 );
1555 MemOps.push_back(Store);
1556 ++GPR_idx;
1557 if (isMachoABI) ArgOffset += PtrByteSize;
1558 } else {
1559 ArgOffset += PtrByteSize;
1560 }
1561 continue;
1562 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001563 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
1564 // Store whatever pieces of the object are in registers
1565 // to memory. ArgVal will be address of the beginning of
1566 // the object.
1567 if (GPR_idx != Num_GPR_Regs) {
1568 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1569 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
1570 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset);
Dan Gohman475871a2008-07-27 21:46:04 +00001571 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
1572 SDValue Val = DAG.getCopyFromReg(Root, VReg, PtrVT);
1573 SDValue Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00001574 MemOps.push_back(Store);
1575 ++GPR_idx;
1576 if (isMachoABI) ArgOffset += PtrByteSize;
1577 } else {
1578 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
1579 break;
1580 }
1581 }
1582 continue;
1583 }
1584
Duncan Sands83ec4b62008-06-06 12:08:01 +00001585 switch (ObjectVT.getSimpleVT()) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001586 default: assert(0 && "Unhandled argument type!");
1587 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001588 if (!isPPC64) {
1589 // Double word align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001590 if (Align && isELF32_ABI) GPR_idx += (GPR_idx % 2);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001591
1592 if (GPR_idx != Num_GPR_Regs) {
1593 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1594 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
1595 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i32);
1596 ++GPR_idx;
1597 } else {
1598 needsLoad = true;
1599 ArgSize = PtrByteSize;
1600 }
1601 // Stack align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001602 if (needsLoad && Align && isELF32_ABI)
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001603 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
1604 // All int arguments reserve stack space in Macho ABI.
1605 if (isMachoABI || needsLoad) ArgOffset += PtrByteSize;
1606 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001607 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001608 // FALLTHROUGH
Chris Lattner9f0bc652007-02-25 05:34:32 +00001609 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00001610 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001611 unsigned VReg = RegInfo.createVirtualRegister(&PPC::G8RCRegClass);
1612 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001613 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001614
1615 if (ObjectVT == MVT::i32) {
1616 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
1617 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001618 if (Flags.isSExt())
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001619 ArgVal = DAG.getNode(ISD::AssertSext, MVT::i64, ArgVal,
1620 DAG.getValueType(ObjectVT));
Duncan Sands276dcbd2008-03-21 09:14:45 +00001621 else if (Flags.isZExt())
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001622 ArgVal = DAG.getNode(ISD::AssertZext, MVT::i64, ArgVal,
1623 DAG.getValueType(ObjectVT));
1624
1625 ArgVal = DAG.getNode(ISD::TRUNCATE, MVT::i32, ArgVal);
1626 }
1627
Chris Lattnerc91a4752006-06-26 22:48:35 +00001628 ++GPR_idx;
1629 } else {
1630 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00001631 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001632 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001633 // All int arguments reserve stack space in Macho ABI.
1634 if (isMachoABI || needsLoad) ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001635 break;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001636
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001637 case MVT::f32:
1638 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001639 // Every 4 bytes of argument space consumes one of the GPRs available for
1640 // argument passing.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001641 if (GPR_idx != Num_GPR_Regs && isMachoABI) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001642 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001643 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001644 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001645 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001646 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001647 unsigned VReg;
1648 if (ObjectVT == MVT::f32)
Chris Lattner84bc5422007-12-31 04:13:23 +00001649 VReg = RegInfo.createVirtualRegister(&PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001650 else
Chris Lattner84bc5422007-12-31 04:13:23 +00001651 VReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
1652 RegInfo.addLiveIn(FPR[FPR_idx], VReg);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001653 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001654 ++FPR_idx;
1655 } else {
1656 needsLoad = true;
1657 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001658
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001659 // Stack align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001660 if (needsLoad && Align && isELF32_ABI)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001661 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001662 // All FP arguments reserve stack space in Macho ABI.
1663 if (isMachoABI || needsLoad) ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001664 break;
1665 case MVT::v4f32:
1666 case MVT::v4i32:
1667 case MVT::v8i16:
1668 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00001669 // Note that vector arguments in registers don't reserve stack space,
1670 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001671 if (VR_idx != Num_VR_Regs) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001672 unsigned VReg = RegInfo.createVirtualRegister(&PPC::VRRCRegClass);
1673 RegInfo.addLiveIn(VR[VR_idx], VReg);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001674 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00001675 if (isVarArg) {
1676 while ((ArgOffset % 16) != 0) {
1677 ArgOffset += PtrByteSize;
1678 if (GPR_idx != Num_GPR_Regs)
1679 GPR_idx++;
1680 }
1681 ArgOffset += 16;
1682 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs);
1683 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001684 ++VR_idx;
1685 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001686 if (!isVarArg && !isPPC64) {
1687 // Vectors go after all the nonvectors.
1688 CurArgOffset = VecArgOffset;
1689 VecArgOffset += 16;
1690 } else {
1691 // Vectors are aligned.
1692 ArgOffset = ((ArgOffset+15)/16)*16;
1693 CurArgOffset = ArgOffset;
1694 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00001695 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001696 needsLoad = true;
1697 }
1698 break;
1699 }
1700
1701 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00001702 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001703 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00001704 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001705 CurArgOffset + (ArgSize - ObjSize),
1706 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00001707 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattner9f72d1a2008-02-13 07:35:30 +00001708 ArgVal = DAG.getLoad(ObjectVT, Root, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001709 }
1710
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001711 ArgValues.push_back(ArgVal);
1712 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001713
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001714 // Set the size that is at least reserved in caller of this function. Tail
1715 // call optimized function's reserved stack space needs to be aligned so that
1716 // taking the difference between two stack areas will result in an aligned
1717 // stack.
1718 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1719 // Add the Altivec parameters at the end, if needed.
1720 if (nAltivecParamsAtEnd) {
1721 MinReservedArea = ((MinReservedArea+15)/16)*16;
1722 MinReservedArea += 16*nAltivecParamsAtEnd;
1723 }
1724 MinReservedArea =
1725 std::max(MinReservedArea,
1726 PPCFrameInfo::getMinCallFrameSize(isPPC64, isMachoABI));
1727 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
1728 getStackAlignment();
1729 unsigned AlignMask = TargetAlign-1;
1730 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
1731 FI->setMinReservedArea(MinReservedArea);
1732
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001733 // If the function takes variable number of arguments, make a frame index for
1734 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001735 if (isVarArg) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001736
1737 int depth;
1738 if (isELF32_ABI) {
1739 VarArgsNumGPR = GPR_idx;
1740 VarArgsNumFPR = FPR_idx;
1741
1742 // Make room for Num_GPR_Regs, Num_FPR_Regs and for a possible frame
1743 // pointer.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001744 depth = -(Num_GPR_Regs * PtrVT.getSizeInBits()/8 +
1745 Num_FPR_Regs * MVT(MVT::f64).getSizeInBits()/8 +
1746 PtrVT.getSizeInBits()/8);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001747
Duncan Sands83ec4b62008-06-06 12:08:01 +00001748 VarArgsStackOffset = MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001749 ArgOffset);
1750
1751 }
1752 else
1753 depth = ArgOffset;
1754
Duncan Sands83ec4b62008-06-06 12:08:01 +00001755 VarArgsFrameIndex = MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001756 depth);
Dan Gohman475871a2008-07-27 21:46:04 +00001757 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001758
Nicolas Geoffray01119992007-04-03 13:59:52 +00001759 // In ELF 32 ABI, the fixed integer arguments of a variadic function are
1760 // stored to the VarArgsFrameIndex on the stack.
1761 if (isELF32_ABI) {
1762 for (GPR_idx = 0; GPR_idx != VarArgsNumGPR; ++GPR_idx) {
Dan Gohman475871a2008-07-27 21:46:04 +00001763 SDValue Val = DAG.getRegister(GPR[GPR_idx], PtrVT);
1764 SDValue Store = DAG.getStore(Root, Val, FIN, NULL, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001765 MemOps.push_back(Store);
1766 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00001767 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001768 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1769 }
1770 }
1771
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001772 // If this function is vararg, store any remaining integer argument regs
1773 // to their spots on the stack so that they may be loaded by deferencing the
1774 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001775 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001776 unsigned VReg;
1777 if (isPPC64)
Chris Lattner84bc5422007-12-31 04:13:23 +00001778 VReg = RegInfo.createVirtualRegister(&PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001779 else
Chris Lattner84bc5422007-12-31 04:13:23 +00001780 VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001781
Chris Lattner84bc5422007-12-31 04:13:23 +00001782 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Dan Gohman475871a2008-07-27 21:46:04 +00001783 SDValue Val = DAG.getCopyFromReg(Root, VReg, PtrVT);
1784 SDValue Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001785 MemOps.push_back(Store);
1786 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00001787 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001788 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001789 }
Nicolas Geoffray01119992007-04-03 13:59:52 +00001790
1791 // In ELF 32 ABI, the double arguments are stored to the VarArgsFrameIndex
1792 // on the stack.
1793 if (isELF32_ABI) {
1794 for (FPR_idx = 0; FPR_idx != VarArgsNumFPR; ++FPR_idx) {
Dan Gohman475871a2008-07-27 21:46:04 +00001795 SDValue Val = DAG.getRegister(FPR[FPR_idx], MVT::f64);
1796 SDValue Store = DAG.getStore(Root, Val, FIN, NULL, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001797 MemOps.push_back(Store);
1798 // Increment the address by eight for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00001799 SDValue PtrOff = DAG.getConstant(MVT(MVT::f64).getSizeInBits()/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001800 PtrVT);
1801 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1802 }
1803
1804 for (; FPR_idx != Num_FPR_Regs; ++FPR_idx) {
1805 unsigned VReg;
Chris Lattner84bc5422007-12-31 04:13:23 +00001806 VReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001807
Chris Lattner84bc5422007-12-31 04:13:23 +00001808 RegInfo.addLiveIn(FPR[FPR_idx], VReg);
Dan Gohman475871a2008-07-27 21:46:04 +00001809 SDValue Val = DAG.getCopyFromReg(Root, VReg, MVT::f64);
1810 SDValue Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001811 MemOps.push_back(Store);
1812 // Increment the address by eight for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00001813 SDValue PtrOff = DAG.getConstant(MVT(MVT::f64).getSizeInBits()/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001814 PtrVT);
1815 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1816 }
1817 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001818 }
1819
Dale Johannesen8419dd62008-03-07 20:27:40 +00001820 if (!MemOps.empty())
1821 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,&MemOps[0],MemOps.size());
1822
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001823 ArgValues.push_back(Root);
1824
1825 // Return the new list of results.
Duncan Sandsaaffa052008-12-01 11:41:29 +00001826 return DAG.getNode(ISD::MERGE_VALUES, Op.getNode()->getVTList(),
1827 &ArgValues[0], ArgValues.size());
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001828}
1829
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001830/// CalculateParameterAndLinkageAreaSize - Get the size of the paramter plus
1831/// linkage area.
1832static unsigned
1833CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
1834 bool isPPC64,
1835 bool isMachoABI,
1836 bool isVarArg,
1837 unsigned CC,
Dan Gohman095cc292008-09-13 01:54:27 +00001838 CallSDNode *TheCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001839 unsigned &nAltivecParamsAtEnd) {
1840 // Count how many bytes are to be pushed on the stack, including the linkage
1841 // area, and parameter passing area. We start with 24/48 bytes, which is
1842 // prereserved space for [SP][CR][LR][3 x unused].
1843 unsigned NumBytes = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Dan Gohman095cc292008-09-13 01:54:27 +00001844 unsigned NumOps = TheCall->getNumArgs();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001845 unsigned PtrByteSize = isPPC64 ? 8 : 4;
1846
1847 // Add up all the space actually used.
1848 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
1849 // they all go in registers, but we must reserve stack space for them for
1850 // possible use by the caller. In varargs or 64-bit calls, parameters are
1851 // assigned stack space in order, with padding so Altivec parameters are
1852 // 16-byte aligned.
1853 nAltivecParamsAtEnd = 0;
1854 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman095cc292008-09-13 01:54:27 +00001855 SDValue Arg = TheCall->getArg(i);
1856 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001857 MVT ArgVT = Arg.getValueType();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001858 // Varargs Altivec parameters are padded to a 16 byte boundary.
1859 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
1860 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
1861 if (!isVarArg && !isPPC64) {
1862 // Non-varargs Altivec parameters go after all the non-Altivec
1863 // parameters; handle those later so we know how much padding we need.
1864 nAltivecParamsAtEnd++;
1865 continue;
1866 }
1867 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
1868 NumBytes = ((NumBytes+15)/16)*16;
1869 }
Dan Gohman095cc292008-09-13 01:54:27 +00001870 NumBytes += CalculateStackSlotSize(Arg, Flags, isVarArg, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001871 }
1872
1873 // Allow for Altivec parameters at the end, if needed.
1874 if (nAltivecParamsAtEnd) {
1875 NumBytes = ((NumBytes+15)/16)*16;
1876 NumBytes += 16*nAltivecParamsAtEnd;
1877 }
1878
1879 // The prolog code of the callee may store up to 8 GPR argument registers to
1880 // the stack, allowing va_start to index over them in memory if its varargs.
1881 // Because we cannot tell if this is needed on the caller side, we have to
1882 // conservatively assume that it is needed. As such, make sure we have at
1883 // least enough stack space for the caller to store the 8 GPRs.
1884 NumBytes = std::max(NumBytes,
1885 PPCFrameInfo::getMinCallFrameSize(isPPC64, isMachoABI));
1886
1887 // Tail call needs the stack to be aligned.
1888 if (CC==CallingConv::Fast && PerformTailCallOpt) {
1889 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
1890 getStackAlignment();
1891 unsigned AlignMask = TargetAlign-1;
1892 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
1893 }
1894
1895 return NumBytes;
1896}
1897
1898/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
1899/// adjusted to accomodate the arguments for the tailcall.
1900static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool IsTailCall,
1901 unsigned ParamSize) {
1902
1903 if (!IsTailCall) return 0;
1904
1905 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
1906 unsigned CallerMinReservedArea = FI->getMinReservedArea();
1907 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
1908 // Remember only if the new adjustement is bigger.
1909 if (SPDiff < FI->getTailCallSPDelta())
1910 FI->setTailCallSPDelta(SPDiff);
1911
1912 return SPDiff;
1913}
1914
1915/// IsEligibleForTailCallElimination - Check to see whether the next instruction
1916/// following the call is a return. A function is eligible if caller/callee
1917/// calling conventions match, currently only fastcc supports tail calls, and
1918/// the function CALL is immediatly followed by a RET.
1919bool
Dan Gohman095cc292008-09-13 01:54:27 +00001920PPCTargetLowering::IsEligibleForTailCallOptimization(CallSDNode *TheCall,
Dan Gohman475871a2008-07-27 21:46:04 +00001921 SDValue Ret,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001922 SelectionDAG& DAG) const {
1923 // Variable argument functions are not supported.
Dan Gohman095cc292008-09-13 01:54:27 +00001924 if (!PerformTailCallOpt || TheCall->isVarArg())
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001925 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001926
Dan Gohman095cc292008-09-13 01:54:27 +00001927 if (CheckTailCallReturnConstraints(TheCall, Ret)) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001928 MachineFunction &MF = DAG.getMachineFunction();
1929 unsigned CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman095cc292008-09-13 01:54:27 +00001930 unsigned CalleeCC = TheCall->getCallingConv();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001931 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
1932 // Functions containing by val parameters are not supported.
Dan Gohman095cc292008-09-13 01:54:27 +00001933 for (unsigned i = 0; i != TheCall->getNumArgs(); i++) {
1934 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001935 if (Flags.isByVal()) return false;
1936 }
1937
Dan Gohman095cc292008-09-13 01:54:27 +00001938 SDValue Callee = TheCall->getCallee();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001939 // Non PIC/GOT tail calls are supported.
1940 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
1941 return true;
1942
1943 // At the moment we can only do local tail calls (in same module, hidden
1944 // or protected) if we are generating PIC.
1945 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1946 return G->getGlobal()->hasHiddenVisibility()
1947 || G->getGlobal()->hasProtectedVisibility();
1948 }
1949 }
1950
1951 return false;
1952}
1953
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001954/// isCallCompatibleAddress - Return the immediate to use if the specified
1955/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00001956static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001957 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
1958 if (!C) return 0;
1959
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001960 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001961 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1962 (Addr << 6 >> 6) != Addr)
1963 return 0; // Top 6 bits have to be sext of immediate.
1964
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001965 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00001966 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001967}
1968
Dan Gohman844731a2008-05-13 00:00:25 +00001969namespace {
1970
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001971struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00001972 SDValue Arg;
1973 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001974 int FrameIdx;
1975
1976 TailCallArgumentInfo() : FrameIdx(0) {}
1977};
1978
Dan Gohman844731a2008-05-13 00:00:25 +00001979}
1980
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001981/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
1982static void
1983StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001984 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001985 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dan Gohman475871a2008-07-27 21:46:04 +00001986 SmallVector<SDValue, 8> &MemOpChains) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001987 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00001988 SDValue Arg = TailCallArgs[i].Arg;
1989 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001990 int FI = TailCallArgs[i].FrameIdx;
1991 // Store relative to framepointer.
1992 MemOpChains.push_back(DAG.getStore(Chain, Arg, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001993 PseudoSourceValue::getFixedStack(FI),
1994 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001995 }
1996}
1997
1998/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
1999/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002000static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002001 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002002 SDValue Chain,
2003 SDValue OldRetAddr,
2004 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002005 int SPDiff,
2006 bool isPPC64,
2007 bool isMachoABI) {
2008 if (SPDiff) {
2009 // Calculate the new stack slot for the return address.
2010 int SlotSize = isPPC64 ? 8 : 4;
2011 int NewRetAddrLoc = SPDiff + PPCFrameInfo::getReturnSaveOffset(isPPC64,
2012 isMachoABI);
2013 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
2014 NewRetAddrLoc);
2015 int NewFPLoc = SPDiff + PPCFrameInfo::getFramePointerSaveOffset(isPPC64,
2016 isMachoABI);
2017 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc);
2018
Duncan Sands83ec4b62008-06-06 12:08:01 +00002019 MVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002020 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002021 Chain = DAG.getStore(Chain, OldRetAddr, NewRetAddrFrIdx,
Dan Gohmana54cf172008-07-11 22:44:52 +00002022 PseudoSourceValue::getFixedStack(NewRetAddr), 0);
Dan Gohman475871a2008-07-27 21:46:04 +00002023 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002024 Chain = DAG.getStore(Chain, OldFP, NewFramePtrIdx,
Dan Gohmana54cf172008-07-11 22:44:52 +00002025 PseudoSourceValue::getFixedStack(NewFPIdx), 0);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002026 }
2027 return Chain;
2028}
2029
2030/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2031/// the position of the argument.
2032static void
2033CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002034 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002035 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2036 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002037 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002038 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Duncan Sands83ec4b62008-06-06 12:08:01 +00002039 MVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002040 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002041 TailCallArgumentInfo Info;
2042 Info.Arg = Arg;
2043 Info.FrameIdxOp = FIN;
2044 Info.FrameIdx = FI;
2045 TailCallArguments.push_back(Info);
2046}
2047
2048/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2049/// stack slot. Returns the chain as result and the loaded frame pointers in
2050/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002051SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002052 int SPDiff,
Dan Gohman475871a2008-07-27 21:46:04 +00002053 SDValue Chain,
2054 SDValue &LROpOut,
2055 SDValue &FPOpOut) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002056 if (SPDiff) {
2057 // Load the LR and FP stack slot for later adjusting.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002058 MVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002059 LROpOut = getReturnAddrFrameIndex(DAG);
2060 LROpOut = DAG.getLoad(VT, Chain, LROpOut, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002061 Chain = SDValue(LROpOut.getNode(), 1);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002062 FPOpOut = getFramePointerFrameIndex(DAG);
2063 FPOpOut = DAG.getLoad(VT, Chain, FPOpOut, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002064 Chain = SDValue(FPOpOut.getNode(), 1);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002065 }
2066 return Chain;
2067}
2068
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002069/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
2070/// by "Src" to address "Dst" of size "Size". Alignment information is
2071/// specified by the specific parameter attribute. The copy will be passed as
2072/// a byval function parameter.
2073/// Sometimes what we are copying is the end of a larger object, the part that
2074/// does not fit in registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002075static SDValue
2076CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002077 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
2078 unsigned Size) {
Dan Gohman475871a2008-07-27 21:46:04 +00002079 SDValue SizeNode = DAG.getConstant(Size, MVT::i32);
Dan Gohman707e0182008-04-12 04:36:06 +00002080 return DAG.getMemcpy(Chain, Dst, Src, SizeNode, Flags.getByValAlign(), false,
2081 NULL, 0, NULL, 0);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002082}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002083
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002084/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2085/// tail calls.
2086static void
Dan Gohman475871a2008-07-27 21:46:04 +00002087LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2088 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002089 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002090 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002091 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002092 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002093 if (!isTailCall) {
2094 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002095 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002096 if (isPPC64)
2097 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
2098 else
2099 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
2100 PtrOff = DAG.getNode(ISD::ADD, PtrVT, StackPtr,
2101 DAG.getConstant(ArgOffset, PtrVT));
2102 }
2103 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
2104 // Calculate and remember argument location.
2105 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2106 TailCallArguments);
2107}
2108
Dan Gohman475871a2008-07-27 21:46:04 +00002109SDValue PPCTargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG,
Dan Gohman7925ed02008-03-19 21:39:28 +00002110 const PPCSubtarget &Subtarget,
2111 TargetMachine &TM) {
Dan Gohman095cc292008-09-13 01:54:27 +00002112 CallSDNode *TheCall = cast<CallSDNode>(Op.getNode());
2113 SDValue Chain = TheCall->getChain();
2114 bool isVarArg = TheCall->isVarArg();
2115 unsigned CC = TheCall->getCallingConv();
2116 bool isTailCall = TheCall->isTailCall()
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002117 && CC == CallingConv::Fast && PerformTailCallOpt;
Dan Gohman095cc292008-09-13 01:54:27 +00002118 SDValue Callee = TheCall->getCallee();
2119 unsigned NumOps = TheCall->getNumArgs();
Chris Lattner9f0bc652007-02-25 05:34:32 +00002120
2121 bool isMachoABI = Subtarget.isMachoABI();
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00002122 bool isELF32_ABI = Subtarget.isELF32_ABI();
Evan Cheng4360bdc2006-05-25 00:57:32 +00002123
Duncan Sands83ec4b62008-06-06 12:08:01 +00002124 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Chris Lattnerc91a4752006-06-26 22:48:35 +00002125 bool isPPC64 = PtrVT == MVT::i64;
2126 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002127
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002128 MachineFunction &MF = DAG.getMachineFunction();
2129
Chris Lattnerabde4602006-05-16 22:56:08 +00002130 // args_to_use will accumulate outgoing args for the PPCISD::CALL case in
2131 // SelectExpr to use to put the arguments in the appropriate registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002132 std::vector<SDValue> args_to_use;
Chris Lattnerabde4602006-05-16 22:56:08 +00002133
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002134 // Mark this function as potentially containing a function that contains a
2135 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2136 // and restoring the callers stack pointer in this functions epilog. This is
2137 // done because by tail calling the called function might overwrite the value
2138 // in this function's (MF) stack pointer stack slot 0(SP).
2139 if (PerformTailCallOpt && CC==CallingConv::Fast)
2140 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
2141
2142 unsigned nAltivecParamsAtEnd = 0;
2143
Chris Lattnerabde4602006-05-16 22:56:08 +00002144 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00002145 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002146 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002147 unsigned NumBytes =
2148 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isMachoABI, isVarArg, CC,
Dan Gohman095cc292008-09-13 01:54:27 +00002149 TheCall, nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00002150
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002151 // Calculate by how many bytes the stack has to be adjusted in case of tail
2152 // call optimization.
2153 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002154
2155 // Adjust the stack pointer for the new arguments...
2156 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00002157 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00002158 SDValue CallSeqStart = Chain;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002159
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002160 // Load the return address and frame pointer so it can be move somewhere else
2161 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00002162 SDValue LROp, FPOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002163 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp);
2164
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002165 // Set up a copy of the stack pointer for use loading and storing any
2166 // arguments that may not fit in the registers available for argument
2167 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00002168 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002169 if (isPPC64)
2170 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
2171 else
2172 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002173
2174 // Figure out which arguments are going to go in registers, and which in
2175 // memory. Also, if this is a vararg function, floating point operations
2176 // must be stored to our stack, and loaded into integer regs as well, if
2177 // any integer regs are available for argument passing.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002178 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002179 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Jim Laskey2f616bf2006-11-16 22:43:37 +00002180
Chris Lattnerc91a4752006-06-26 22:48:35 +00002181 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00002182 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2183 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2184 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00002185 static const unsigned GPR_64[] = { // 64-bit registers.
2186 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2187 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2188 };
Chris Lattner9f0bc652007-02-25 05:34:32 +00002189 static const unsigned *FPR = GetFPR(Subtarget);
2190
Chris Lattner9a2a4972006-05-17 06:01:33 +00002191 static const unsigned VR[] = {
2192 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2193 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2194 };
Owen Anderson718cb662007-09-07 04:06:50 +00002195 const unsigned NumGPRs = array_lengthof(GPR_32);
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00002196 const unsigned NumFPRs = isMachoABI ? 13 : 8;
Owen Anderson718cb662007-09-07 04:06:50 +00002197 const unsigned NumVRs = array_lengthof( VR);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002198
Chris Lattnerc91a4752006-06-26 22:48:35 +00002199 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
2200
Dan Gohman475871a2008-07-27 21:46:04 +00002201 std::vector<std::pair<unsigned, SDValue> > RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002202 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
2203
Dan Gohman475871a2008-07-27 21:46:04 +00002204 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00002205 for (unsigned i = 0; i != NumOps; ++i) {
Chris Lattner9f0bc652007-02-25 05:34:32 +00002206 bool inMem = false;
Dan Gohman095cc292008-09-13 01:54:27 +00002207 SDValue Arg = TheCall->getArg(i);
2208 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002209 // See if next argument requires stack alignment in ELF
Nicolas Geoffray6ccbbd82008-04-15 08:08:50 +00002210 bool Align = Flags.isSplit();
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002211
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002212 // PtrOff will be used to store the current argument to the stack if a
2213 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00002214 SDValue PtrOff;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002215
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00002216 // Stack align in ELF 32
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002217 if (isELF32_ABI && Align)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002218 PtrOff = DAG.getConstant(ArgOffset + ((ArgOffset/4) % 2) * PtrByteSize,
2219 StackPtr.getValueType());
2220 else
2221 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
2222
Chris Lattnerc91a4752006-06-26 22:48:35 +00002223 PtrOff = DAG.getNode(ISD::ADD, PtrVT, StackPtr, PtrOff);
2224
2225 // On PPC64, promote integers to 64-bit values.
2226 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00002227 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
2228 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002229 Arg = DAG.getNode(ExtOp, MVT::i64, Arg);
2230 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002231
2232 // FIXME Elf untested, what are alignment rules?
Dale Johannesen8419dd62008-03-07 20:27:40 +00002233 // FIXME memcpy is used way more than necessary. Correctness first.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002234 if (Flags.isByVal()) {
2235 unsigned Size = Flags.getByValSize();
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002236 if (isELF32_ABI && Align) GPR_idx += (GPR_idx % 2);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002237 if (Size==1 || Size==2) {
2238 // Very small objects are passed right-justified.
2239 // Everything else is passed left-justified.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002240 MVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002241 if (GPR_idx != NumGPRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00002242 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, PtrVT, Chain, Arg,
Dale Johannesen8419dd62008-03-07 20:27:40 +00002243 NULL, 0, VT);
2244 MemOpChains.push_back(Load.getValue(1));
2245 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
2246 if (isMachoABI)
2247 ArgOffset += PtrByteSize;
2248 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00002249 SDValue Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
2250 SDValue AddPtr = DAG.getNode(ISD::ADD, PtrVT, PtrOff, Const);
2251 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
Gabor Greifba36cb52008-08-28 21:40:38 +00002252 CallSeqStart.getNode()->getOperand(0),
Dale Johannesen8419dd62008-03-07 20:27:40 +00002253 Flags, DAG, Size);
2254 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00002255 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00002256 CallSeqStart.getNode()->getOperand(1));
Gabor Greif93c53e52008-08-31 15:37:04 +00002257 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
2258 NewCallSeqStart.getNode());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002259 Chain = CallSeqStart = NewCallSeqStart;
2260 ArgOffset += PtrByteSize;
2261 }
2262 continue;
2263 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002264 // Copy entire object into memory. There are cases where gcc-generated
2265 // code assumes it is there, even if it could be put entirely into
2266 // registers. (This is not what the doc says.)
Dan Gohman475871a2008-07-27 21:46:04 +00002267 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
Gabor Greifba36cb52008-08-28 21:40:38 +00002268 CallSeqStart.getNode()->getOperand(0),
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002269 Flags, DAG, Size);
2270 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00002271 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00002272 CallSeqStart.getNode()->getOperand(1));
2273 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), NewCallSeqStart.getNode());
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002274 Chain = CallSeqStart = NewCallSeqStart;
2275 // And copy the pieces of it that fit into registers.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002276 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00002277 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
2278 SDValue AddArg = DAG.getNode(ISD::ADD, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002279 if (GPR_idx != NumGPRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00002280 SDValue Load = DAG.getLoad(PtrVT, Chain, AddArg, NULL, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00002281 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002282 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
2283 if (isMachoABI)
2284 ArgOffset += PtrByteSize;
2285 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002286 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002287 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002288 }
2289 }
2290 continue;
2291 }
2292
Duncan Sands83ec4b62008-06-06 12:08:01 +00002293 switch (Arg.getValueType().getSimpleVT()) {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002294 default: assert(0 && "Unexpected ValueType for argument!");
2295 case MVT::i32:
Chris Lattnerc91a4752006-06-26 22:48:35 +00002296 case MVT::i64:
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002297 // Double word align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002298 if (isELF32_ABI && Align) GPR_idx += (GPR_idx % 2);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002299 if (GPR_idx != NumGPRs) {
2300 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002301 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002302 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2303 isPPC64, isTailCall, false, MemOpChains,
2304 TailCallArguments);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002305 inMem = true;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002306 }
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002307 if (inMem || isMachoABI) {
2308 // Stack align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002309 if (isELF32_ABI && Align)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002310 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
2311
2312 ArgOffset += PtrByteSize;
2313 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002314 break;
2315 case MVT::f32:
2316 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00002317 if (FPR_idx != NumFPRs) {
2318 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
2319
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002320 if (isVarArg) {
Dan Gohman475871a2008-07-27 21:46:04 +00002321 SDValue Store = DAG.getStore(Chain, Arg, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002322 MemOpChains.push_back(Store);
2323
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002324 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00002325 if (GPR_idx != NumGPRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00002326 SDValue Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002327 MemOpChains.push_back(Load.getValue(1));
Chris Lattner9f0bc652007-02-25 05:34:32 +00002328 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
2329 Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002330 }
Jim Laskeyfbb74e62006-12-01 16:30:47 +00002331 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00002332 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Chris Lattnerc91a4752006-06-26 22:48:35 +00002333 PtrOff = DAG.getNode(ISD::ADD, PtrVT, PtrOff, ConstFour);
Dan Gohman475871a2008-07-27 21:46:04 +00002334 SDValue Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002335 MemOpChains.push_back(Load.getValue(1));
Chris Lattner9f0bc652007-02-25 05:34:32 +00002336 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
2337 Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00002338 }
2339 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002340 // If we have any FPRs remaining, we may also have GPRs remaining.
2341 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
2342 // GPRs.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002343 if (isMachoABI) {
2344 if (GPR_idx != NumGPRs)
2345 ++GPR_idx;
2346 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
2347 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
2348 ++GPR_idx;
2349 }
Chris Lattnerabde4602006-05-16 22:56:08 +00002350 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002351 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002352 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2353 isPPC64, isTailCall, false, MemOpChains,
2354 TailCallArguments);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002355 inMem = true;
Chris Lattnerabde4602006-05-16 22:56:08 +00002356 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00002357 if (inMem || isMachoABI) {
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002358 // Stack align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002359 if (isELF32_ABI && Align)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002360 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00002361 if (isPPC64)
2362 ArgOffset += 8;
2363 else
2364 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
2365 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002366 break;
2367 case MVT::v4f32:
2368 case MVT::v4i32:
2369 case MVT::v8i16:
2370 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002371 if (isVarArg) {
2372 // These go aligned on the stack, or in the corresponding R registers
2373 // when within range. The Darwin PPC ABI doc claims they also go in
2374 // V registers; in fact gcc does this only for arguments that are
2375 // prototyped, not for those that match the ... We do it for all
2376 // arguments, seems to work.
2377 while (ArgOffset % 16 !=0) {
2378 ArgOffset += PtrByteSize;
2379 if (GPR_idx != NumGPRs)
2380 GPR_idx++;
2381 }
2382 // We could elide this store in the case where the object fits
2383 // entirely in R registers. Maybe later.
2384 PtrOff = DAG.getNode(ISD::ADD, PtrVT, StackPtr,
2385 DAG.getConstant(ArgOffset, PtrVT));
Dan Gohman475871a2008-07-27 21:46:04 +00002386 SDValue Store = DAG.getStore(Chain, Arg, PtrOff, NULL, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00002387 MemOpChains.push_back(Store);
2388 if (VR_idx != NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00002389 SDValue Load = DAG.getLoad(MVT::v4f32, Store, PtrOff, NULL, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00002390 MemOpChains.push_back(Load.getValue(1));
2391 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
2392 }
2393 ArgOffset += 16;
2394 for (unsigned i=0; i<16; i+=PtrByteSize) {
2395 if (GPR_idx == NumGPRs)
2396 break;
Dan Gohman475871a2008-07-27 21:46:04 +00002397 SDValue Ix = DAG.getNode(ISD::ADD, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00002398 DAG.getConstant(i, PtrVT));
Dan Gohman475871a2008-07-27 21:46:04 +00002399 SDValue Load = DAG.getLoad(PtrVT, Store, Ix, NULL, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00002400 MemOpChains.push_back(Load.getValue(1));
2401 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
2402 }
2403 break;
2404 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002405
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002406 // Non-varargs Altivec params generally go in registers, but have
2407 // stack space allocated at the end.
2408 if (VR_idx != NumVRs) {
2409 // Doesn't have GPR space allocated.
2410 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
2411 } else if (nAltivecParamsAtEnd==0) {
2412 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002413 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2414 isPPC64, isTailCall, true, MemOpChains,
2415 TailCallArguments);
Dale Johannesen75092de2008-03-12 00:22:17 +00002416 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00002417 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002418 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00002419 }
Chris Lattnerabde4602006-05-16 22:56:08 +00002420 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002421 // If all Altivec parameters fit in registers, as they usually do,
2422 // they get stack space following the non-Altivec parameters. We
2423 // don't track this here because nobody below needs it.
2424 // If there are more Altivec parameters than fit in registers emit
2425 // the stores here.
2426 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
2427 unsigned j = 0;
2428 // Offset is aligned; skip 1st 12 params which go in V registers.
2429 ArgOffset = ((ArgOffset+15)/16)*16;
2430 ArgOffset += 12*16;
2431 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman095cc292008-09-13 01:54:27 +00002432 SDValue Arg = TheCall->getArg(i);
Duncan Sands83ec4b62008-06-06 12:08:01 +00002433 MVT ArgType = Arg.getValueType();
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002434 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
2435 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
2436 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00002437 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002438 // We are emitting Altivec params in order.
2439 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2440 isPPC64, isTailCall, true, MemOpChains,
2441 TailCallArguments);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002442 ArgOffset += 16;
2443 }
2444 }
2445 }
2446 }
2447
Chris Lattner9a2a4972006-05-17 06:01:33 +00002448 if (!MemOpChains.empty())
Chris Lattnere2199452006-08-11 17:38:39 +00002449 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
2450 &MemOpChains[0], MemOpChains.size());
Chris Lattnerabde4602006-05-16 22:56:08 +00002451
Chris Lattner9a2a4972006-05-17 06:01:33 +00002452 // Build a sequence of copy-to-reg nodes chained together with token chain
2453 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00002454 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00002455 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2456 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
2457 InFlag);
2458 InFlag = Chain.getValue(1);
2459 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00002460
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00002461 // With the ELF 32 ABI, set CR6 to true if this is a vararg call.
2462 if (isVarArg && isELF32_ABI) {
Dan Gohman475871a2008-07-27 21:46:04 +00002463 SDValue SetCR(DAG.getTargetNode(PPC::CRSET, MVT::i32), 0);
Nicolas Geoffray0404cd92008-03-10 14:12:10 +00002464 Chain = DAG.getCopyToReg(Chain, PPC::CR1EQ, SetCR, InFlag);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002465 InFlag = Chain.getValue(1);
2466 }
2467
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002468 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2469 // might overwrite each other in case of tail call optimization.
2470 if (isTailCall) {
Dan Gohman475871a2008-07-27 21:46:04 +00002471 SmallVector<SDValue, 8> MemOpChains2;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002472 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002473 InFlag = SDValue();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002474 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2475 MemOpChains2);
2476 if (!MemOpChains2.empty())
2477 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
2478 &MemOpChains2[0], MemOpChains2.size());
2479
2480 // Store the return address to the appropriate stack slot.
2481 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2482 isPPC64, isMachoABI);
2483 }
2484
2485 // Emit callseq_end just before tailcall node.
2486 if (isTailCall) {
Dan Gohman475871a2008-07-27 21:46:04 +00002487 SmallVector<SDValue, 8> CallSeqOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002488 SDVTList CallSeqNodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
2489 CallSeqOps.push_back(Chain);
Chris Lattnere563bbc2008-10-11 22:08:30 +00002490 CallSeqOps.push_back(DAG.getIntPtrConstant(NumBytes, true));
2491 CallSeqOps.push_back(DAG.getIntPtrConstant(0, true));
Gabor Greifba36cb52008-08-28 21:40:38 +00002492 if (InFlag.getNode())
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002493 CallSeqOps.push_back(InFlag);
2494 Chain = DAG.getNode(ISD::CALLSEQ_END, CallSeqNodeTys, &CallSeqOps[0],
2495 CallSeqOps.size());
2496 InFlag = Chain.getValue(1);
2497 }
2498
Duncan Sands83ec4b62008-06-06 12:08:01 +00002499 std::vector<MVT> NodeTys;
Chris Lattner4a45abf2006-06-10 01:14:28 +00002500 NodeTys.push_back(MVT::Other); // Returns a chain
2501 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
2502
Dan Gohman475871a2008-07-27 21:46:04 +00002503 SmallVector<SDValue, 8> Ops;
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +00002504 unsigned CallOpc = isMachoABI? PPCISD::CALL_Macho : PPCISD::CALL_ELF;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002505
Bill Wendling056292f2008-09-16 21:48:12 +00002506 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
2507 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2508 // node so that legalize doesn't hack it.
Nicolas Geoffray5a6c91a2007-12-21 12:22:29 +00002509 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2510 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), Callee.getValueType());
Bill Wendling056292f2008-09-16 21:48:12 +00002511 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
2512 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType());
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002513 else if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG))
2514 // If this is an absolute destination address, use the munged value.
Dan Gohman475871a2008-07-27 21:46:04 +00002515 Callee = SDValue(Dest, 0);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002516 else {
2517 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
2518 // to do the call, we can't use PPCISD::CALL.
Dan Gohman475871a2008-07-27 21:46:04 +00002519 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Gabor Greif93c53e52008-08-31 15:37:04 +00002520 Chain = DAG.getNode(PPCISD::MTCTR, NodeTys, MTCTROps,
2521 2 + (InFlag.getNode() != 0));
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002522 InFlag = Chain.getValue(1);
2523
Chris Lattnerdc9971a2008-03-09 20:49:33 +00002524 // Copy the callee address into R12/X12 on darwin.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002525 if (isMachoABI) {
Chris Lattnerdc9971a2008-03-09 20:49:33 +00002526 unsigned Reg = Callee.getValueType() == MVT::i32 ? PPC::R12 : PPC::X12;
2527 Chain = DAG.getCopyToReg(Chain, Reg, Callee, InFlag);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002528 InFlag = Chain.getValue(1);
2529 }
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002530
2531 NodeTys.clear();
2532 NodeTys.push_back(MVT::Other);
2533 NodeTys.push_back(MVT::Flag);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002534 Ops.push_back(Chain);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002535 CallOpc = isMachoABI ? PPCISD::BCTRL_Macho : PPCISD::BCTRL_ELF;
Gabor Greifba36cb52008-08-28 21:40:38 +00002536 Callee.setNode(0);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002537 // Add CTR register as callee so a bctr can be emitted later.
2538 if (isTailCall)
2539 Ops.push_back(DAG.getRegister(PPC::CTR, getPointerTy()));
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002540 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00002541
Chris Lattner4a45abf2006-06-10 01:14:28 +00002542 // If this is a direct call, pass the chain and the callee.
Gabor Greifba36cb52008-08-28 21:40:38 +00002543 if (Callee.getNode()) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002544 Ops.push_back(Chain);
2545 Ops.push_back(Callee);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002546 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002547 // If this is a tail call add stack pointer delta.
2548 if (isTailCall)
2549 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
2550
Chris Lattner4a45abf2006-06-10 01:14:28 +00002551 // Add argument registers to the end of the list so that they are known live
2552 // into the call.
2553 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2554 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2555 RegsToPass[i].second.getValueType()));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002556
2557 // When performing tail call optimization the callee pops its arguments off
2558 // the stack. Account for this here so these bytes can be pushed back on in
2559 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
2560 int BytesCalleePops =
2561 (CC==CallingConv::Fast && PerformTailCallOpt) ? NumBytes : 0;
2562
Gabor Greifba36cb52008-08-28 21:40:38 +00002563 if (InFlag.getNode())
Chris Lattner4a45abf2006-06-10 01:14:28 +00002564 Ops.push_back(InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002565
2566 // Emit tail call.
2567 if (isTailCall) {
Gabor Greifba36cb52008-08-28 21:40:38 +00002568 assert(InFlag.getNode() &&
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002569 "Flag must be set. Depend on flag being set in LowerRET");
2570 Chain = DAG.getNode(PPCISD::TAILCALL,
Dan Gohman095cc292008-09-13 01:54:27 +00002571 TheCall->getVTList(), &Ops[0], Ops.size());
Gabor Greifba36cb52008-08-28 21:40:38 +00002572 return SDValue(Chain.getNode(), Op.getResNo());
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002573 }
2574
Chris Lattner79e490a2006-08-11 17:18:05 +00002575 Chain = DAG.getNode(CallOpc, NodeTys, &Ops[0], Ops.size());
Chris Lattner4a45abf2006-06-10 01:14:28 +00002576 InFlag = Chain.getValue(1);
2577
Chris Lattnere563bbc2008-10-11 22:08:30 +00002578 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2579 DAG.getIntPtrConstant(BytesCalleePops, true),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002580 InFlag);
Dan Gohman095cc292008-09-13 01:54:27 +00002581 if (TheCall->getValueType(0) != MVT::Other)
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002582 InFlag = Chain.getValue(1);
2583
Dan Gohman475871a2008-07-27 21:46:04 +00002584 SmallVector<SDValue, 16> ResultVals;
Dan Gohman7925ed02008-03-19 21:39:28 +00002585 SmallVector<CCValAssign, 16> RVLocs;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002586 unsigned CallerCC = DAG.getMachineFunction().getFunction()->getCallingConv();
2587 CCState CCInfo(CallerCC, isVarArg, TM, RVLocs);
Dan Gohman095cc292008-09-13 01:54:27 +00002588 CCInfo.AnalyzeCallResult(TheCall, RetCC_PPC);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002589
Dan Gohman7925ed02008-03-19 21:39:28 +00002590 // Copy all of the result registers out of their specified physreg.
2591 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
2592 CCValAssign &VA = RVLocs[i];
Duncan Sands83ec4b62008-06-06 12:08:01 +00002593 MVT VT = VA.getValVT();
Dan Gohman7925ed02008-03-19 21:39:28 +00002594 assert(VA.isRegLoc() && "Can only return in registers!");
2595 Chain = DAG.getCopyFromReg(Chain, VA.getLocReg(), VT, InFlag).getValue(1);
2596 ResultVals.push_back(Chain.getValue(0));
2597 InFlag = Chain.getValue(2);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002598 }
Dan Gohman7925ed02008-03-19 21:39:28 +00002599
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002600 // If the function returns void, just return the chain.
Dan Gohman7925ed02008-03-19 21:39:28 +00002601 if (RVLocs.empty())
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002602 return Chain;
2603
2604 // Otherwise, merge everything together with a MERGE_VALUES node.
Dan Gohman7925ed02008-03-19 21:39:28 +00002605 ResultVals.push_back(Chain);
Duncan Sandsaaffa052008-12-01 11:41:29 +00002606 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, TheCall->getVTList(),
2607 &ResultVals[0], ResultVals.size());
Gabor Greif99a6cb92008-08-26 22:36:50 +00002608 return Res.getValue(Op.getResNo());
Chris Lattnerabde4602006-05-16 22:56:08 +00002609}
2610
Dan Gohman475871a2008-07-27 21:46:04 +00002611SDValue PPCTargetLowering::LowerRET(SDValue Op, SelectionDAG &DAG,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002612 TargetMachine &TM) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002613 SmallVector<CCValAssign, 16> RVLocs;
2614 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
Chris Lattner52387be2007-06-19 00:13:10 +00002615 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
2616 CCState CCInfo(CC, isVarArg, TM, RVLocs);
Gabor Greifba36cb52008-08-28 21:40:38 +00002617 CCInfo.AnalyzeReturn(Op.getNode(), RetCC_PPC);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002618
2619 // If this is the first return lowered for this function, add the regs to the
2620 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00002621 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002622 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00002623 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002624 }
2625
Dan Gohman475871a2008-07-27 21:46:04 +00002626 SDValue Chain = Op.getOperand(0);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002627
2628 Chain = GetPossiblePreceedingTailCall(Chain, PPCISD::TAILCALL);
2629 if (Chain.getOpcode() == PPCISD::TAILCALL) {
Dan Gohman475871a2008-07-27 21:46:04 +00002630 SDValue TailCall = Chain;
2631 SDValue TargetAddress = TailCall.getOperand(1);
2632 SDValue StackAdjustment = TailCall.getOperand(2);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002633
2634 assert(((TargetAddress.getOpcode() == ISD::Register &&
2635 cast<RegisterSDNode>(TargetAddress)->getReg() == PPC::CTR) ||
Bill Wendling056292f2008-09-16 21:48:12 +00002636 TargetAddress.getOpcode() == ISD::TargetExternalSymbol ||
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002637 TargetAddress.getOpcode() == ISD::TargetGlobalAddress ||
2638 isa<ConstantSDNode>(TargetAddress)) &&
2639 "Expecting an global address, external symbol, absolute value or register");
2640
2641 assert(StackAdjustment.getOpcode() == ISD::Constant &&
2642 "Expecting a const value");
2643
Dan Gohman475871a2008-07-27 21:46:04 +00002644 SmallVector<SDValue,8> Operands;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002645 Operands.push_back(Chain.getOperand(0));
2646 Operands.push_back(TargetAddress);
2647 Operands.push_back(StackAdjustment);
2648 // Copy registers used by the call. Last operand is a flag so it is not
2649 // copied.
2650 for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) {
2651 Operands.push_back(Chain.getOperand(i));
2652 }
2653 return DAG.getNode(PPCISD::TC_RETURN, MVT::Other, &Operands[0],
2654 Operands.size());
2655 }
2656
Dan Gohman475871a2008-07-27 21:46:04 +00002657 SDValue Flag;
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002658
2659 // Copy the result values into the output registers.
2660 for (unsigned i = 0; i != RVLocs.size(); ++i) {
2661 CCValAssign &VA = RVLocs[i];
2662 assert(VA.isRegLoc() && "Can only return in registers!");
2663 Chain = DAG.getCopyToReg(Chain, VA.getLocReg(), Op.getOperand(i*2+1), Flag);
2664 Flag = Chain.getValue(1);
2665 }
2666
Gabor Greifba36cb52008-08-28 21:40:38 +00002667 if (Flag.getNode())
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002668 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Chain, Flag);
2669 else
Chris Lattnercaddd442007-02-26 19:44:02 +00002670 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00002671}
2672
Dan Gohman475871a2008-07-27 21:46:04 +00002673SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Jim Laskeyefc7e522006-12-04 22:04:42 +00002674 const PPCSubtarget &Subtarget) {
2675 // When we pop the dynamic allocation we need to restore the SP link.
2676
2677 // Get the corect type for pointers.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002678 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00002679
2680 // Construct the stack pointer operand.
2681 bool IsPPC64 = Subtarget.isPPC64();
2682 unsigned SP = IsPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00002683 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00002684
2685 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00002686 SDValue Chain = Op.getOperand(0);
2687 SDValue SaveSP = Op.getOperand(1);
Jim Laskeyefc7e522006-12-04 22:04:42 +00002688
2689 // Load the old link SP.
Dan Gohman475871a2008-07-27 21:46:04 +00002690 SDValue LoadLinkSP = DAG.getLoad(PtrVT, Chain, StackPtr, NULL, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00002691
2692 // Restore the stack pointer.
2693 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), SP, SaveSP);
2694
2695 // Store the old link SP.
2696 return DAG.getStore(Chain, LoadLinkSP, StackPtr, NULL, 0);
2697}
2698
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002699
2700
Dan Gohman475871a2008-07-27 21:46:04 +00002701SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002702PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00002703 MachineFunction &MF = DAG.getMachineFunction();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002704 bool IsPPC64 = PPCSubTarget.isPPC64();
2705 bool isMachoABI = PPCSubTarget.isMachoABI();
Duncan Sands83ec4b62008-06-06 12:08:01 +00002706 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002707
2708 // Get current frame pointer save index. The users of this index will be
2709 // primarily DYNALLOC instructions.
2710 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2711 int RASI = FI->getReturnAddrSaveIndex();
2712
2713 // If the frame pointer save index hasn't been defined yet.
2714 if (!RASI) {
2715 // Find out what the fix offset of the frame pointer save area.
2716 int LROffset = PPCFrameInfo::getReturnSaveOffset(IsPPC64, isMachoABI);
2717 // Allocate the frame index for frame pointer save area.
2718 RASI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, LROffset);
2719 // Save the result.
2720 FI->setReturnAddrSaveIndex(RASI);
2721 }
2722 return DAG.getFrameIndex(RASI, PtrVT);
2723}
2724
Dan Gohman475871a2008-07-27 21:46:04 +00002725SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002726PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
2727 MachineFunction &MF = DAG.getMachineFunction();
2728 bool IsPPC64 = PPCSubTarget.isPPC64();
2729 bool isMachoABI = PPCSubTarget.isMachoABI();
Duncan Sands83ec4b62008-06-06 12:08:01 +00002730 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00002731
2732 // Get current frame pointer save index. The users of this index will be
2733 // primarily DYNALLOC instructions.
2734 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2735 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002736
Jim Laskey2f616bf2006-11-16 22:43:37 +00002737 // If the frame pointer save index hasn't been defined yet.
2738 if (!FPSI) {
2739 // Find out what the fix offset of the frame pointer save area.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002740 int FPOffset = PPCFrameInfo::getFramePointerSaveOffset(IsPPC64, isMachoABI);
2741
Jim Laskey2f616bf2006-11-16 22:43:37 +00002742 // Allocate the frame index for frame pointer save area.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002743 FPSI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, FPOffset);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002744 // Save the result.
2745 FI->setFramePointerSaveIndex(FPSI);
2746 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002747 return DAG.getFrameIndex(FPSI, PtrVT);
2748}
Jim Laskey2f616bf2006-11-16 22:43:37 +00002749
Dan Gohman475871a2008-07-27 21:46:04 +00002750SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002751 SelectionDAG &DAG,
2752 const PPCSubtarget &Subtarget) {
Jim Laskey2f616bf2006-11-16 22:43:37 +00002753 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00002754 SDValue Chain = Op.getOperand(0);
2755 SDValue Size = Op.getOperand(1);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002756
2757 // Get the corect type for pointers.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002758 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00002759 // Negate the size.
Dan Gohman475871a2008-07-27 21:46:04 +00002760 SDValue NegSize = DAG.getNode(ISD::SUB, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00002761 DAG.getConstant(0, PtrVT), Size);
2762 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00002763 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002764 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00002765 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Jim Laskey2f616bf2006-11-16 22:43:37 +00002766 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
2767 return DAG.getNode(PPCISD::DYNALLOC, VTs, Ops, 3);
2768}
2769
Chris Lattner1a635d62006-04-14 06:01:58 +00002770/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
2771/// possible.
Dan Gohman475871a2008-07-27 21:46:04 +00002772SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00002773 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002774 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
2775 !Op.getOperand(2).getValueType().isFloatingPoint())
Dan Gohman475871a2008-07-27 21:46:04 +00002776 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00002777
2778 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
2779
2780 // Cannot handle SETEQ/SETNE.
Dan Gohman475871a2008-07-27 21:46:04 +00002781 if (CC == ISD::SETEQ || CC == ISD::SETNE) return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00002782
Duncan Sands83ec4b62008-06-06 12:08:01 +00002783 MVT ResVT = Op.getValueType();
2784 MVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002785 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2786 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Chris Lattner1a635d62006-04-14 06:01:58 +00002787
2788 // If the RHS of the comparison is a 0.0, we don't need to do the
2789 // subtraction at all.
2790 if (isFloatingPointZero(RHS))
2791 switch (CC) {
2792 default: break; // SETUO etc aren't handled by fsel.
2793 case ISD::SETULT:
2794 case ISD::SETLT:
2795 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00002796 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002797 case ISD::SETGE:
2798 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
2799 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
2800 return DAG.getNode(PPCISD::FSEL, ResVT, LHS, TV, FV);
2801 case ISD::SETUGT:
2802 case ISD::SETGT:
2803 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00002804 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002805 case ISD::SETLE:
2806 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
2807 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
2808 return DAG.getNode(PPCISD::FSEL, ResVT,
2809 DAG.getNode(ISD::FNEG, MVT::f64, LHS), TV, FV);
2810 }
2811
Dan Gohman475871a2008-07-27 21:46:04 +00002812 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00002813 switch (CC) {
2814 default: break; // SETUO etc aren't handled by fsel.
2815 case ISD::SETULT:
2816 case ISD::SETLT:
2817 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
2818 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2819 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2820 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00002821 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002822 case ISD::SETGE:
2823 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
2824 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2825 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2826 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
2827 case ISD::SETUGT:
2828 case ISD::SETGT:
2829 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
2830 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2831 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2832 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00002833 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002834 case ISD::SETLE:
2835 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
2836 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2837 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2838 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
2839 }
Dan Gohman475871a2008-07-27 21:46:04 +00002840 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00002841}
2842
Chris Lattner1f873002007-11-28 18:44:47 +00002843// FIXME: Split this code up when LegalizeDAGTypes lands.
Dan Gohman475871a2008-07-27 21:46:04 +00002844SDValue PPCTargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002845 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00002846 SDValue Src = Op.getOperand(0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002847 if (Src.getValueType() == MVT::f32)
2848 Src = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00002849
Dan Gohman475871a2008-07-27 21:46:04 +00002850 SDValue Tmp;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002851 switch (Op.getValueType().getSimpleVT()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00002852 default: assert(0 && "Unhandled FP_TO_SINT type in custom expander!");
2853 case MVT::i32:
2854 Tmp = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Src);
2855 break;
2856 case MVT::i64:
2857 Tmp = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Src);
2858 break;
2859 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00002860
Chris Lattner1a635d62006-04-14 06:01:58 +00002861 // Convert the FP value to an int value through memory.
Dan Gohman475871a2008-07-27 21:46:04 +00002862 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00002863
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002864 // Emit a store to the stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00002865 SDValue Chain = DAG.getStore(DAG.getEntryNode(), Tmp, FIPtr, NULL, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002866
2867 // Result is a load from the stack slot. If loading 4 bytes, make sure to
2868 // add in a bias.
Chris Lattner1a635d62006-04-14 06:01:58 +00002869 if (Op.getValueType() == MVT::i32)
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002870 FIPtr = DAG.getNode(ISD::ADD, FIPtr.getValueType(), FIPtr,
2871 DAG.getConstant(4, FIPtr.getValueType()));
2872 return DAG.getLoad(Op.getValueType(), Chain, FIPtr, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002873}
2874
Dan Gohman475871a2008-07-27 21:46:04 +00002875SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Dan Gohman034f60e2008-03-11 01:59:03 +00002876 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
2877 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00002878 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00002879
Chris Lattner1a635d62006-04-14 06:01:58 +00002880 if (Op.getOperand(0).getValueType() == MVT::i64) {
Dan Gohman475871a2008-07-27 21:46:04 +00002881 SDValue Bits = DAG.getNode(ISD::BIT_CONVERT, MVT::f64, Op.getOperand(0));
2882 SDValue FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Bits);
Chris Lattner1a635d62006-04-14 06:01:58 +00002883 if (Op.getValueType() == MVT::f32)
Chris Lattner0bd48932008-01-17 07:00:52 +00002884 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00002885 return FP;
2886 }
2887
2888 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
2889 "Unhandled SINT_TO_FP type in custom expander!");
2890 // Since we only generate this in 64-bit mode, we can take advantage of
2891 // 64-bit registers. In particular, sign extend the input value into the
2892 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
2893 // then lfd it and fcfid it.
2894 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
2895 int FrameIdx = FrameInfo->CreateStackObject(8, 8);
Duncan Sands83ec4b62008-06-06 12:08:01 +00002896 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00002897 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00002898
Dan Gohman475871a2008-07-27 21:46:04 +00002899 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00002900 Op.getOperand(0));
2901
2902 // STD the extended value into the stack slot.
Dan Gohmana54cf172008-07-11 22:44:52 +00002903 MachineMemOperand MO(PseudoSourceValue::getFixedStack(FrameIdx),
2904 MachineMemOperand::MOStore, 0, 8, 8);
Dan Gohman475871a2008-07-27 21:46:04 +00002905 SDValue Store = DAG.getNode(PPCISD::STD_32, MVT::Other,
Chris Lattner1a635d62006-04-14 06:01:58 +00002906 DAG.getEntryNode(), Ext64, FIdx,
Dan Gohman69de1932008-02-06 22:27:42 +00002907 DAG.getMemOperand(MO));
Chris Lattner1a635d62006-04-14 06:01:58 +00002908 // Load the value as a double.
Dan Gohman475871a2008-07-27 21:46:04 +00002909 SDValue Ld = DAG.getLoad(MVT::f64, Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002910
2911 // FCFID it and return it.
Dan Gohman475871a2008-07-27 21:46:04 +00002912 SDValue FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Ld);
Chris Lattner1a635d62006-04-14 06:01:58 +00002913 if (Op.getValueType() == MVT::f32)
Chris Lattner0bd48932008-01-17 07:00:52 +00002914 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00002915 return FP;
2916}
2917
Dan Gohman475871a2008-07-27 21:46:04 +00002918SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002919 /*
2920 The rounding mode is in bits 30:31 of FPSR, and has the following
2921 settings:
2922 00 Round to nearest
2923 01 Round to 0
2924 10 Round to +inf
2925 11 Round to -inf
2926
2927 FLT_ROUNDS, on the other hand, expects the following:
2928 -1 Undefined
2929 0 Round to 0
2930 1 Round to nearest
2931 2 Round to +inf
2932 3 Round to -inf
2933
2934 To perform the conversion, we do:
2935 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
2936 */
2937
2938 MachineFunction &MF = DAG.getMachineFunction();
Duncan Sands83ec4b62008-06-06 12:08:01 +00002939 MVT VT = Op.getValueType();
2940 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2941 std::vector<MVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00002942 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002943
2944 // Save FP Control Word to register
2945 NodeTys.push_back(MVT::f64); // return register
2946 NodeTys.push_back(MVT::Flag); // unused in this context
Dan Gohman475871a2008-07-27 21:46:04 +00002947 SDValue Chain = DAG.getNode(PPCISD::MFFS, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002948
2949 // Save FP register to stack slot
2950 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Dan Gohman475871a2008-07-27 21:46:04 +00002951 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
2952 SDValue Store = DAG.getStore(DAG.getEntryNode(), Chain,
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002953 StackSlot, NULL, 0);
2954
2955 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00002956 SDValue Four = DAG.getConstant(4, PtrVT);
2957 SDValue Addr = DAG.getNode(ISD::ADD, PtrVT, StackSlot, Four);
2958 SDValue CWD = DAG.getLoad(MVT::i32, Store, Addr, NULL, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002959
2960 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00002961 SDValue CWD1 =
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002962 DAG.getNode(ISD::AND, MVT::i32,
2963 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00002964 SDValue CWD2 =
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002965 DAG.getNode(ISD::SRL, MVT::i32,
2966 DAG.getNode(ISD::AND, MVT::i32,
2967 DAG.getNode(ISD::XOR, MVT::i32,
2968 CWD, DAG.getConstant(3, MVT::i32)),
2969 DAG.getConstant(3, MVT::i32)),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00002970 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002971
Dan Gohman475871a2008-07-27 21:46:04 +00002972 SDValue RetVal =
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002973 DAG.getNode(ISD::XOR, MVT::i32, CWD1, CWD2);
2974
Duncan Sands83ec4b62008-06-06 12:08:01 +00002975 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002976 ISD::TRUNCATE : ISD::ZERO_EXTEND), VT, RetVal);
2977}
2978
Dan Gohman475871a2008-07-27 21:46:04 +00002979SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002980 MVT VT = Op.getValueType();
2981 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00002982 assert(Op.getNumOperands() == 3 &&
2983 VT == Op.getOperand(1).getValueType() &&
2984 "Unexpected SHL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00002985
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002986 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00002987 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00002988 SDValue Lo = Op.getOperand(0);
2989 SDValue Hi = Op.getOperand(1);
2990 SDValue Amt = Op.getOperand(2);
Duncan Sands83ec4b62008-06-06 12:08:01 +00002991 MVT AmtVT = Amt.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00002992
Dan Gohman475871a2008-07-27 21:46:04 +00002993 SDValue Tmp1 = DAG.getNode(ISD::SUB, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00002994 DAG.getConstant(BitWidth, AmtVT), Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00002995 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, VT, Hi, Amt);
2996 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, VT, Lo, Tmp1);
2997 SDValue Tmp4 = DAG.getNode(ISD::OR , VT, Tmp2, Tmp3);
2998 SDValue Tmp5 = DAG.getNode(ISD::ADD, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00002999 DAG.getConstant(-BitWidth, AmtVT));
Dan Gohman475871a2008-07-27 21:46:04 +00003000 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, VT, Lo, Tmp5);
3001 SDValue OutHi = DAG.getNode(ISD::OR, VT, Tmp4, Tmp6);
3002 SDValue OutLo = DAG.getNode(PPCISD::SHL, VT, Lo, Amt);
3003 SDValue OutOps[] = { OutLo, OutHi };
Duncan Sands4bdcb612008-07-02 17:40:58 +00003004 return DAG.getMergeValues(OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00003005}
3006
Dan Gohman475871a2008-07-27 21:46:04 +00003007SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003008 MVT VT = Op.getValueType();
3009 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003010 assert(Op.getNumOperands() == 3 &&
3011 VT == Op.getOperand(1).getValueType() &&
3012 "Unexpected SRL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00003013
Dan Gohman9ed06db2008-03-07 20:36:53 +00003014 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003015 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003016 SDValue Lo = Op.getOperand(0);
3017 SDValue Hi = Op.getOperand(1);
3018 SDValue Amt = Op.getOperand(2);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003019 MVT AmtVT = Amt.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00003020
Dan Gohman475871a2008-07-27 21:46:04 +00003021 SDValue Tmp1 = DAG.getNode(ISD::SUB, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003022 DAG.getConstant(BitWidth, AmtVT), Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003023 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, VT, Lo, Amt);
3024 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, VT, Hi, Tmp1);
3025 SDValue Tmp4 = DAG.getNode(ISD::OR , VT, Tmp2, Tmp3);
3026 SDValue Tmp5 = DAG.getNode(ISD::ADD, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003027 DAG.getConstant(-BitWidth, AmtVT));
Dan Gohman475871a2008-07-27 21:46:04 +00003028 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, VT, Hi, Tmp5);
3029 SDValue OutLo = DAG.getNode(ISD::OR, VT, Tmp4, Tmp6);
3030 SDValue OutHi = DAG.getNode(PPCISD::SRL, VT, Hi, Amt);
3031 SDValue OutOps[] = { OutLo, OutHi };
Duncan Sands4bdcb612008-07-02 17:40:58 +00003032 return DAG.getMergeValues(OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00003033}
3034
Dan Gohman475871a2008-07-27 21:46:04 +00003035SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003036 MVT VT = Op.getValueType();
3037 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003038 assert(Op.getNumOperands() == 3 &&
3039 VT == Op.getOperand(1).getValueType() &&
3040 "Unexpected SRA!");
Chris Lattner1a635d62006-04-14 06:01:58 +00003041
Dan Gohman9ed06db2008-03-07 20:36:53 +00003042 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00003043 SDValue Lo = Op.getOperand(0);
3044 SDValue Hi = Op.getOperand(1);
3045 SDValue Amt = Op.getOperand(2);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003046 MVT AmtVT = Amt.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00003047
Dan Gohman475871a2008-07-27 21:46:04 +00003048 SDValue Tmp1 = DAG.getNode(ISD::SUB, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003049 DAG.getConstant(BitWidth, AmtVT), Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003050 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, VT, Lo, Amt);
3051 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, VT, Hi, Tmp1);
3052 SDValue Tmp4 = DAG.getNode(ISD::OR , VT, Tmp2, Tmp3);
3053 SDValue Tmp5 = DAG.getNode(ISD::ADD, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003054 DAG.getConstant(-BitWidth, AmtVT));
Dan Gohman475871a2008-07-27 21:46:04 +00003055 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, VT, Hi, Tmp5);
3056 SDValue OutHi = DAG.getNode(PPCISD::SRA, VT, Hi, Amt);
3057 SDValue OutLo = DAG.getSelectCC(Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003058 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00003059 SDValue OutOps[] = { OutLo, OutHi };
Duncan Sands4bdcb612008-07-02 17:40:58 +00003060 return DAG.getMergeValues(OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00003061}
3062
3063//===----------------------------------------------------------------------===//
3064// Vector related lowering.
3065//
3066
Chris Lattnerac225ca2006-04-12 19:07:14 +00003067// If this is a vector of constants or undefs, get the bits. A bit in
3068// UndefBits is set if the corresponding element of the vector is an
3069// ISD::UNDEF value. For undefs, the corresponding VectorBits values are
3070// zero. Return true if this is not an array of constants, false if it is.
3071//
Chris Lattnerac225ca2006-04-12 19:07:14 +00003072static bool GetConstantBuildVectorBits(SDNode *BV, uint64_t VectorBits[2],
3073 uint64_t UndefBits[2]) {
3074 // Start with zero'd results.
3075 VectorBits[0] = VectorBits[1] = UndefBits[0] = UndefBits[1] = 0;
3076
Duncan Sands83ec4b62008-06-06 12:08:01 +00003077 unsigned EltBitSize = BV->getOperand(0).getValueType().getSizeInBits();
Chris Lattnerac225ca2006-04-12 19:07:14 +00003078 for (unsigned i = 0, e = BV->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003079 SDValue OpVal = BV->getOperand(i);
Chris Lattnerac225ca2006-04-12 19:07:14 +00003080
3081 unsigned PartNo = i >= e/2; // In the upper 128 bits?
Chris Lattnerb17f1672006-04-16 01:01:29 +00003082 unsigned SlotNo = e/2 - (i & (e/2-1))-1; // Which subpiece of the uint64_t.
Chris Lattnerac225ca2006-04-12 19:07:14 +00003083
3084 uint64_t EltBits = 0;
3085 if (OpVal.getOpcode() == ISD::UNDEF) {
3086 uint64_t EltUndefBits = ~0U >> (32-EltBitSize);
3087 UndefBits[PartNo] |= EltUndefBits << (SlotNo*EltBitSize);
3088 continue;
3089 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003090 EltBits = CN->getZExtValue() & (~0U >> (32-EltBitSize));
Chris Lattnerac225ca2006-04-12 19:07:14 +00003091 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
3092 assert(CN->getValueType(0) == MVT::f32 &&
3093 "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +00003094 EltBits = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattnerac225ca2006-04-12 19:07:14 +00003095 } else {
3096 // Nonconstant element.
3097 return true;
3098 }
3099
3100 VectorBits[PartNo] |= EltBits << (SlotNo*EltBitSize);
3101 }
3102
3103 //printf("%llx %llx %llx %llx\n",
3104 // VectorBits[0], VectorBits[1], UndefBits[0], UndefBits[1]);
3105 return false;
3106}
Chris Lattneref819f82006-03-20 06:33:01 +00003107
Chris Lattnerb17f1672006-04-16 01:01:29 +00003108// If this is a splat (repetition) of a value across the whole vector, return
3109// the smallest size that splats it. For example, "0x01010101010101..." is a
3110// splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
3111// SplatSize = 1 byte.
3112static bool isConstantSplat(const uint64_t Bits128[2],
3113 const uint64_t Undef128[2],
3114 unsigned &SplatBits, unsigned &SplatUndef,
3115 unsigned &SplatSize) {
3116
3117 // Don't let undefs prevent splats from matching. See if the top 64-bits are
3118 // the same as the lower 64-bits, ignoring undefs.
3119 if ((Bits128[0] & ~Undef128[1]) != (Bits128[1] & ~Undef128[0]))
3120 return false; // Can't be a splat if two pieces don't match.
3121
3122 uint64_t Bits64 = Bits128[0] | Bits128[1];
3123 uint64_t Undef64 = Undef128[0] & Undef128[1];
3124
3125 // Check that the top 32-bits are the same as the lower 32-bits, ignoring
3126 // undefs.
3127 if ((Bits64 & (~Undef64 >> 32)) != ((Bits64 >> 32) & ~Undef64))
3128 return false; // Can't be a splat if two pieces don't match.
3129
3130 uint32_t Bits32 = uint32_t(Bits64) | uint32_t(Bits64 >> 32);
3131 uint32_t Undef32 = uint32_t(Undef64) & uint32_t(Undef64 >> 32);
3132
3133 // If the top 16-bits are different than the lower 16-bits, ignoring
3134 // undefs, we have an i32 splat.
3135 if ((Bits32 & (~Undef32 >> 16)) != ((Bits32 >> 16) & ~Undef32)) {
3136 SplatBits = Bits32;
3137 SplatUndef = Undef32;
3138 SplatSize = 4;
3139 return true;
3140 }
3141
3142 uint16_t Bits16 = uint16_t(Bits32) | uint16_t(Bits32 >> 16);
3143 uint16_t Undef16 = uint16_t(Undef32) & uint16_t(Undef32 >> 16);
3144
3145 // If the top 8-bits are different than the lower 8-bits, ignoring
3146 // undefs, we have an i16 splat.
3147 if ((Bits16 & (uint16_t(~Undef16) >> 8)) != ((Bits16 >> 8) & ~Undef16)) {
3148 SplatBits = Bits16;
3149 SplatUndef = Undef16;
3150 SplatSize = 2;
3151 return true;
3152 }
3153
3154 // Otherwise, we have an 8-bit splat.
3155 SplatBits = uint8_t(Bits16) | uint8_t(Bits16 >> 8);
3156 SplatUndef = uint8_t(Undef16) & uint8_t(Undef16 >> 8);
3157 SplatSize = 1;
3158 return true;
3159}
3160
Chris Lattner4a998b92006-04-17 06:00:21 +00003161/// BuildSplatI - Build a canonical splati of Val with an element size of
3162/// SplatSize. Cast the result to VT.
Dan Gohman475871a2008-07-27 21:46:04 +00003163static SDValue BuildSplatI(int Val, unsigned SplatSize, MVT VT,
Chris Lattner4a998b92006-04-17 06:00:21 +00003164 SelectionDAG &DAG) {
3165 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00003166
Duncan Sands83ec4b62008-06-06 12:08:01 +00003167 static const MVT VTys[] = { // canonical VT to use for each size.
Chris Lattner4a998b92006-04-17 06:00:21 +00003168 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
3169 };
Chris Lattner70fa4932006-12-01 01:45:39 +00003170
Duncan Sands83ec4b62008-06-06 12:08:01 +00003171 MVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Chris Lattner70fa4932006-12-01 01:45:39 +00003172
3173 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
3174 if (Val == -1)
3175 SplatSize = 1;
3176
Duncan Sands83ec4b62008-06-06 12:08:01 +00003177 MVT CanonicalVT = VTys[SplatSize-1];
Chris Lattner4a998b92006-04-17 06:00:21 +00003178
3179 // Build a canonical splat for this value.
Dan Gohman475871a2008-07-27 21:46:04 +00003180 SDValue Elt = DAG.getConstant(Val, CanonicalVT.getVectorElementType());
3181 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003182 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Dan Gohman475871a2008-07-27 21:46:04 +00003183 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, CanonicalVT,
Chris Lattnere2199452006-08-11 17:38:39 +00003184 &Ops[0], Ops.size());
Chris Lattner70fa4932006-12-01 01:45:39 +00003185 return DAG.getNode(ISD::BIT_CONVERT, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003186}
3187
Chris Lattnere7c768e2006-04-18 03:24:30 +00003188/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00003189/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003190static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Chris Lattnere7c768e2006-04-18 03:24:30 +00003191 SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00003192 MVT DestVT = MVT::Other) {
Chris Lattnere7c768e2006-04-18 03:24:30 +00003193 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
3194 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
Chris Lattner6876e662006-04-17 06:58:41 +00003195 DAG.getConstant(IID, MVT::i32), LHS, RHS);
3196}
3197
Chris Lattnere7c768e2006-04-18 03:24:30 +00003198/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
3199/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003200static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
3201 SDValue Op2, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00003202 MVT DestVT = MVT::Other) {
Chris Lattnere7c768e2006-04-18 03:24:30 +00003203 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
3204 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
3205 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
3206}
3207
3208
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003209/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
3210/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00003211static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Duncan Sands83ec4b62008-06-06 12:08:01 +00003212 MVT VT, SelectionDAG &DAG) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003213 // Force LHS/RHS to be the right type.
3214 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, LHS);
3215 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00003216
Dan Gohman475871a2008-07-27 21:46:04 +00003217 SDValue Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003218 for (unsigned i = 0; i != 16; ++i)
Duncan Sandsd038e042008-07-21 10:20:31 +00003219 Ops[i] = DAG.getConstant(i+Amt, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00003220 SDValue T = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, LHS, RHS,
Chris Lattnere2199452006-08-11 17:38:39 +00003221 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops,16));
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003222 return DAG.getNode(ISD::BIT_CONVERT, VT, T);
3223}
3224
Chris Lattnerf1b47082006-04-14 05:19:18 +00003225// If this is a case we can't handle, return null and let the default
3226// expansion code take care of it. If we CAN select this case, and if it
3227// selects to a single instruction, return Op. Otherwise, if we can codegen
3228// this case more efficiently than a constant pool load, lower it to the
3229// sequence of ops that should be used.
Dan Gohman475871a2008-07-27 21:46:04 +00003230SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003231 SelectionDAG &DAG) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00003232 // If this is a vector of constants or undefs, get the bits. A bit in
3233 // UndefBits is set if the corresponding element of the vector is an
3234 // ISD::UNDEF value. For undefs, the corresponding VectorBits values are
3235 // zero.
3236 uint64_t VectorBits[2];
3237 uint64_t UndefBits[2];
Gabor Greifba36cb52008-08-28 21:40:38 +00003238 if (GetConstantBuildVectorBits(Op.getNode(), VectorBits, UndefBits))
Dan Gohman475871a2008-07-27 21:46:04 +00003239 return SDValue(); // Not a constant vector.
Chris Lattnerf1b47082006-04-14 05:19:18 +00003240
Chris Lattnerb17f1672006-04-16 01:01:29 +00003241 // If this is a splat (repetition) of a value across the whole vector, return
3242 // the smallest size that splats it. For example, "0x01010101010101..." is a
3243 // splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
3244 // SplatSize = 1 byte.
3245 unsigned SplatBits, SplatUndef, SplatSize;
3246 if (isConstantSplat(VectorBits, UndefBits, SplatBits, SplatUndef, SplatSize)){
3247 bool HasAnyUndefs = (UndefBits[0] | UndefBits[1]) != 0;
3248
3249 // First, handle single instruction cases.
3250
3251 // All zeros?
3252 if (SplatBits == 0) {
3253 // Canonicalize all zero vectors to be v4i32.
3254 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
Dan Gohman475871a2008-07-27 21:46:04 +00003255 SDValue Z = DAG.getConstant(0, MVT::i32);
Chris Lattnerb17f1672006-04-16 01:01:29 +00003256 Z = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Z, Z, Z, Z);
3257 Op = DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Z);
3258 }
3259 return Op;
Chris Lattnerf1b47082006-04-14 05:19:18 +00003260 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00003261
3262 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
3263 int32_t SextVal= int32_t(SplatBits << (32-8*SplatSize)) >> (32-8*SplatSize);
Chris Lattner4a998b92006-04-17 06:00:21 +00003264 if (SextVal >= -16 && SextVal <= 15)
3265 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG);
Chris Lattnerb17f1672006-04-16 01:01:29 +00003266
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003267
3268 // Two instruction sequences.
3269
Chris Lattner4a998b92006-04-17 06:00:21 +00003270 // If this value is in the range [-32,30] and is even, use:
3271 // tmp = VSPLTI[bhw], result = add tmp, tmp
3272 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003273 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG);
Chris Lattner85e7ac02008-07-10 16:33:38 +00003274 Res = DAG.getNode(ISD::ADD, Res.getValueType(), Res, Res);
3275 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003276 }
Chris Lattner6876e662006-04-17 06:58:41 +00003277
3278 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
3279 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
3280 // for fneg/fabs.
3281 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
3282 // Make -1 and vspltisw -1:
Dan Gohman475871a2008-07-27 21:46:04 +00003283 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00003284
3285 // Make the VSLW intrinsic, computing 0x8000_0000.
Dan Gohman475871a2008-07-27 21:46:04 +00003286 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
Chris Lattnere7c768e2006-04-18 03:24:30 +00003287 OnesV, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00003288
3289 // xor by OnesV to invert it.
3290 Res = DAG.getNode(ISD::XOR, MVT::v4i32, Res, OnesV);
3291 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
3292 }
3293
3294 // Check to see if this is a wide variety of vsplti*, binop self cases.
3295 unsigned SplatBitSize = SplatSize*8;
Lauro Ramos Venancio1baa1972007-03-27 16:33:08 +00003296 static const signed char SplatCsts[] = {
Chris Lattner6876e662006-04-17 06:58:41 +00003297 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003298 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
Chris Lattner6876e662006-04-17 06:58:41 +00003299 };
Chris Lattner15eb3292006-11-29 19:58:49 +00003300
Owen Anderson718cb662007-09-07 04:06:50 +00003301 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
Chris Lattner6876e662006-04-17 06:58:41 +00003302 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
3303 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
3304 int i = SplatCsts[idx];
3305
3306 // Figure out what shift amount will be used by altivec if shifted by i in
3307 // this splat size.
3308 unsigned TypeShiftAmt = i & (SplatBitSize-1);
3309
3310 // vsplti + shl self.
3311 if (SextVal == (i << (int)TypeShiftAmt)) {
Dan Gohman475871a2008-07-27 21:46:04 +00003312 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00003313 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3314 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
3315 Intrinsic::ppc_altivec_vslw
3316 };
Chris Lattner15eb3292006-11-29 19:58:49 +00003317 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
3318 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003319 }
3320
3321 // vsplti + srl self.
3322 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Dan Gohman475871a2008-07-27 21:46:04 +00003323 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00003324 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3325 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
3326 Intrinsic::ppc_altivec_vsrw
3327 };
Chris Lattner15eb3292006-11-29 19:58:49 +00003328 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
3329 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003330 }
3331
3332 // vsplti + sra self.
3333 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Dan Gohman475871a2008-07-27 21:46:04 +00003334 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00003335 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3336 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
3337 Intrinsic::ppc_altivec_vsraw
3338 };
Chris Lattner15eb3292006-11-29 19:58:49 +00003339 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
3340 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003341 }
3342
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003343 // vsplti + rol self.
3344 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
3345 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Dan Gohman475871a2008-07-27 21:46:04 +00003346 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003347 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3348 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
3349 Intrinsic::ppc_altivec_vrlw
3350 };
Chris Lattner15eb3292006-11-29 19:58:49 +00003351 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
3352 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003353 }
3354
3355 // t = vsplti c, result = vsldoi t, t, 1
3356 if (SextVal == ((i << 8) | (i >> (TypeShiftAmt-8)))) {
Dan Gohman475871a2008-07-27 21:46:04 +00003357 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003358 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG);
3359 }
3360 // t = vsplti c, result = vsldoi t, t, 2
3361 if (SextVal == ((i << 16) | (i >> (TypeShiftAmt-16)))) {
Dan Gohman475871a2008-07-27 21:46:04 +00003362 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003363 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG);
3364 }
3365 // t = vsplti c, result = vsldoi t, t, 3
3366 if (SextVal == ((i << 24) | (i >> (TypeShiftAmt-24)))) {
Dan Gohman475871a2008-07-27 21:46:04 +00003367 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003368 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG);
3369 }
Chris Lattner6876e662006-04-17 06:58:41 +00003370 }
3371
Chris Lattner6876e662006-04-17 06:58:41 +00003372 // Three instruction sequences.
3373
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003374 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
3375 if (SextVal >= 0 && SextVal <= 31) {
Dan Gohman475871a2008-07-27 21:46:04 +00003376 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG);
3377 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG);
Dale Johannesen296c1762007-10-14 01:58:32 +00003378 LHS = DAG.getNode(ISD::SUB, LHS.getValueType(), LHS, RHS);
Chris Lattner15eb3292006-11-29 19:58:49 +00003379 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), LHS);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003380 }
3381 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
3382 if (SextVal >= -31 && SextVal <= 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003383 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG);
3384 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG);
Dale Johannesen296c1762007-10-14 01:58:32 +00003385 LHS = DAG.getNode(ISD::ADD, LHS.getValueType(), LHS, RHS);
Chris Lattner15eb3292006-11-29 19:58:49 +00003386 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003387 }
3388 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00003389
Dan Gohman475871a2008-07-27 21:46:04 +00003390 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00003391}
3392
Chris Lattner59138102006-04-17 05:28:54 +00003393/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3394/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00003395static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
3396 SDValue RHS, SelectionDAG &DAG) {
Chris Lattner59138102006-04-17 05:28:54 +00003397 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00003398 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00003399 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
3400
3401 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00003402 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00003403 OP_VMRGHW,
3404 OP_VMRGLW,
3405 OP_VSPLTISW0,
3406 OP_VSPLTISW1,
3407 OP_VSPLTISW2,
3408 OP_VSPLTISW3,
3409 OP_VSLDOI4,
3410 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00003411 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00003412 };
3413
3414 if (OpNum == OP_COPY) {
3415 if (LHSID == (1*9+2)*9+3) return LHS;
3416 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3417 return RHS;
3418 }
3419
Dan Gohman475871a2008-07-27 21:46:04 +00003420 SDValue OpLHS, OpRHS;
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003421 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG);
3422 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG);
3423
Chris Lattner59138102006-04-17 05:28:54 +00003424 unsigned ShufIdxs[16];
3425 switch (OpNum) {
3426 default: assert(0 && "Unknown i32 permute!");
3427 case OP_VMRGHW:
3428 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
3429 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
3430 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
3431 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
3432 break;
3433 case OP_VMRGLW:
3434 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
3435 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
3436 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
3437 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
3438 break;
3439 case OP_VSPLTISW0:
3440 for (unsigned i = 0; i != 16; ++i)
3441 ShufIdxs[i] = (i&3)+0;
3442 break;
3443 case OP_VSPLTISW1:
3444 for (unsigned i = 0; i != 16; ++i)
3445 ShufIdxs[i] = (i&3)+4;
3446 break;
3447 case OP_VSPLTISW2:
3448 for (unsigned i = 0; i != 16; ++i)
3449 ShufIdxs[i] = (i&3)+8;
3450 break;
3451 case OP_VSPLTISW3:
3452 for (unsigned i = 0; i != 16; ++i)
3453 ShufIdxs[i] = (i&3)+12;
3454 break;
3455 case OP_VSLDOI4:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003456 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00003457 case OP_VSLDOI8:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003458 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00003459 case OP_VSLDOI12:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003460 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00003461 }
Dan Gohman475871a2008-07-27 21:46:04 +00003462 SDValue Ops[16];
Chris Lattner59138102006-04-17 05:28:54 +00003463 for (unsigned i = 0; i != 16; ++i)
Duncan Sandsd038e042008-07-21 10:20:31 +00003464 Ops[i] = DAG.getConstant(ShufIdxs[i], MVT::i8);
Chris Lattner59138102006-04-17 05:28:54 +00003465
3466 return DAG.getNode(ISD::VECTOR_SHUFFLE, OpLHS.getValueType(), OpLHS, OpRHS,
Chris Lattnere2199452006-08-11 17:38:39 +00003467 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner59138102006-04-17 05:28:54 +00003468}
3469
Chris Lattnerf1b47082006-04-14 05:19:18 +00003470/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
3471/// is a shuffle we can handle in a single instruction, return it. Otherwise,
3472/// return the code it can be lowered into. Worst case, it can always be
3473/// lowered into a vperm.
Dan Gohman475871a2008-07-27 21:46:04 +00003474SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003475 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00003476 SDValue V1 = Op.getOperand(0);
3477 SDValue V2 = Op.getOperand(1);
3478 SDValue PermMask = Op.getOperand(2);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003479
3480 // Cases that are handled by instructions that take permute immediates
3481 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
3482 // selected by the instruction selector.
3483 if (V2.getOpcode() == ISD::UNDEF) {
Gabor Greifba36cb52008-08-28 21:40:38 +00003484 if (PPC::isSplatShuffleMask(PermMask.getNode(), 1) ||
3485 PPC::isSplatShuffleMask(PermMask.getNode(), 2) ||
3486 PPC::isSplatShuffleMask(PermMask.getNode(), 4) ||
3487 PPC::isVPKUWUMShuffleMask(PermMask.getNode(), true) ||
3488 PPC::isVPKUHUMShuffleMask(PermMask.getNode(), true) ||
3489 PPC::isVSLDOIShuffleMask(PermMask.getNode(), true) != -1 ||
3490 PPC::isVMRGLShuffleMask(PermMask.getNode(), 1, true) ||
3491 PPC::isVMRGLShuffleMask(PermMask.getNode(), 2, true) ||
3492 PPC::isVMRGLShuffleMask(PermMask.getNode(), 4, true) ||
3493 PPC::isVMRGHShuffleMask(PermMask.getNode(), 1, true) ||
3494 PPC::isVMRGHShuffleMask(PermMask.getNode(), 2, true) ||
3495 PPC::isVMRGHShuffleMask(PermMask.getNode(), 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00003496 return Op;
3497 }
3498 }
3499
3500 // Altivec has a variety of "shuffle immediates" that take two vector inputs
3501 // and produce a fixed permutation. If any of these match, do not lower to
3502 // VPERM.
Gabor Greifba36cb52008-08-28 21:40:38 +00003503 if (PPC::isVPKUWUMShuffleMask(PermMask.getNode(), false) ||
3504 PPC::isVPKUHUMShuffleMask(PermMask.getNode(), false) ||
3505 PPC::isVSLDOIShuffleMask(PermMask.getNode(), false) != -1 ||
3506 PPC::isVMRGLShuffleMask(PermMask.getNode(), 1, false) ||
3507 PPC::isVMRGLShuffleMask(PermMask.getNode(), 2, false) ||
3508 PPC::isVMRGLShuffleMask(PermMask.getNode(), 4, false) ||
3509 PPC::isVMRGHShuffleMask(PermMask.getNode(), 1, false) ||
3510 PPC::isVMRGHShuffleMask(PermMask.getNode(), 2, false) ||
3511 PPC::isVMRGHShuffleMask(PermMask.getNode(), 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00003512 return Op;
3513
Chris Lattner59138102006-04-17 05:28:54 +00003514 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
3515 // perfect shuffle table to emit an optimal matching sequence.
3516 unsigned PFIndexes[4];
3517 bool isFourElementShuffle = true;
3518 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
3519 unsigned EltNo = 8; // Start out undef.
3520 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
3521 if (PermMask.getOperand(i*4+j).getOpcode() == ISD::UNDEF)
3522 continue; // Undef, ignore it.
3523
3524 unsigned ByteSource =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003525 cast<ConstantSDNode>(PermMask.getOperand(i*4+j))->getZExtValue();
Chris Lattner59138102006-04-17 05:28:54 +00003526 if ((ByteSource & 3) != j) {
3527 isFourElementShuffle = false;
3528 break;
3529 }
3530
3531 if (EltNo == 8) {
3532 EltNo = ByteSource/4;
3533 } else if (EltNo != ByteSource/4) {
3534 isFourElementShuffle = false;
3535 break;
3536 }
3537 }
3538 PFIndexes[i] = EltNo;
3539 }
3540
3541 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
3542 // perfect shuffle vector to determine if it is cost effective to do this as
3543 // discrete instructions, or whether we should use a vperm.
3544 if (isFourElementShuffle) {
3545 // Compute the index in the perfect shuffle table.
3546 unsigned PFTableIndex =
3547 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3548
3549 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3550 unsigned Cost = (PFEntry >> 30);
3551
3552 // Determining when to avoid vperm is tricky. Many things affect the cost
3553 // of vperm, particularly how many times the perm mask needs to be computed.
3554 // For example, if the perm mask can be hoisted out of a loop or is already
3555 // used (perhaps because there are multiple permutes with the same shuffle
3556 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
3557 // the loop requires an extra register.
3558 //
3559 // As a compromise, we only emit discrete instructions if the shuffle can be
3560 // generated in 3 or fewer operations. When we have loop information
3561 // available, if this block is within a loop, we should avoid using vperm
3562 // for 3-operation perms and use a constant pool load instead.
3563 if (Cost < 3)
3564 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG);
3565 }
Chris Lattnerf1b47082006-04-14 05:19:18 +00003566
3567 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
3568 // vector that will get spilled to the constant pool.
3569 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
3570
3571 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
3572 // that it is in input element units, not in bytes. Convert now.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003573 MVT EltVT = V1.getValueType().getVectorElementType();
3574 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Chris Lattnerf1b47082006-04-14 05:19:18 +00003575
Dan Gohman475871a2008-07-27 21:46:04 +00003576 SmallVector<SDValue, 16> ResultMask;
Chris Lattnerf1b47082006-04-14 05:19:18 +00003577 for (unsigned i = 0, e = PermMask.getNumOperands(); i != e; ++i) {
Chris Lattner730b4562006-04-15 23:48:05 +00003578 unsigned SrcElt;
3579 if (PermMask.getOperand(i).getOpcode() == ISD::UNDEF)
3580 SrcElt = 0;
3581 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003582 SrcElt = cast<ConstantSDNode>(PermMask.getOperand(i))->getZExtValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00003583
3584 for (unsigned j = 0; j != BytesPerElement; ++j)
3585 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
3586 MVT::i8));
3587 }
3588
Dan Gohman475871a2008-07-27 21:46:04 +00003589 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8,
Chris Lattnere2199452006-08-11 17:38:39 +00003590 &ResultMask[0], ResultMask.size());
Chris Lattnerf1b47082006-04-14 05:19:18 +00003591 return DAG.getNode(PPCISD::VPERM, V1.getValueType(), V1, V2, VPermMask);
3592}
3593
Chris Lattner90564f22006-04-18 17:59:36 +00003594/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
3595/// altivec comparison. If it is, return true and fill in Opc/isDot with
3596/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00003597static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00003598 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003599 unsigned IntrinsicID =
3600 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00003601 CompareOpc = -1;
3602 isDot = false;
3603 switch (IntrinsicID) {
3604 default: return false;
3605 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00003606 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
3607 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
3608 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
3609 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
3610 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
3611 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
3612 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
3613 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
3614 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
3615 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
3616 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
3617 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
3618 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
3619
3620 // Normal Comparisons.
3621 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
3622 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
3623 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
3624 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
3625 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
3626 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
3627 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
3628 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
3629 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
3630 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
3631 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
3632 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
3633 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
3634 }
Chris Lattner90564f22006-04-18 17:59:36 +00003635 return true;
3636}
3637
3638/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
3639/// lower, do it, otherwise return null.
Dan Gohman475871a2008-07-27 21:46:04 +00003640SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003641 SelectionDAG &DAG) {
Chris Lattner90564f22006-04-18 17:59:36 +00003642 // If this is a lowered altivec predicate compare, CompareOpc is set to the
3643 // opcode number of the comparison.
3644 int CompareOpc;
3645 bool isDot;
3646 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00003647 return SDValue(); // Don't custom lower most intrinsics.
Chris Lattner1a635d62006-04-14 06:01:58 +00003648
Chris Lattner90564f22006-04-18 17:59:36 +00003649 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00003650 if (!isDot) {
Dan Gohman475871a2008-07-27 21:46:04 +00003651 SDValue Tmp = DAG.getNode(PPCISD::VCMP, Op.getOperand(2).getValueType(),
Chris Lattner1a635d62006-04-14 06:01:58 +00003652 Op.getOperand(1), Op.getOperand(2),
3653 DAG.getConstant(CompareOpc, MVT::i32));
3654 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Tmp);
3655 }
3656
3657 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00003658 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00003659 Op.getOperand(2), // LHS
3660 Op.getOperand(3), // RHS
3661 DAG.getConstant(CompareOpc, MVT::i32)
3662 };
Duncan Sands83ec4b62008-06-06 12:08:01 +00003663 std::vector<MVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00003664 VTs.push_back(Op.getOperand(2).getValueType());
3665 VTs.push_back(MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00003666 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner1a635d62006-04-14 06:01:58 +00003667
3668 // Now that we have the comparison, emit a copy from the CR to a GPR.
3669 // This is flagged to the above dot comparison.
Dan Gohman475871a2008-07-27 21:46:04 +00003670 SDValue Flags = DAG.getNode(PPCISD::MFCR, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00003671 DAG.getRegister(PPC::CR6, MVT::i32),
3672 CompNode.getValue(1));
3673
3674 // Unpack the result based on how the target uses it.
3675 unsigned BitNo; // Bit # of CR6.
3676 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003677 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00003678 default: // Can't happen, don't crash on invalid number though.
3679 case 0: // Return the value of the EQ bit of CR6.
3680 BitNo = 0; InvertBit = false;
3681 break;
3682 case 1: // Return the inverted value of the EQ bit of CR6.
3683 BitNo = 0; InvertBit = true;
3684 break;
3685 case 2: // Return the value of the LT bit of CR6.
3686 BitNo = 2; InvertBit = false;
3687 break;
3688 case 3: // Return the inverted value of the LT bit of CR6.
3689 BitNo = 2; InvertBit = true;
3690 break;
3691 }
3692
3693 // Shift the bit into the low position.
3694 Flags = DAG.getNode(ISD::SRL, MVT::i32, Flags,
3695 DAG.getConstant(8-(3-BitNo), MVT::i32));
3696 // Isolate the bit.
3697 Flags = DAG.getNode(ISD::AND, MVT::i32, Flags,
3698 DAG.getConstant(1, MVT::i32));
3699
3700 // If we are supposed to, toggle the bit.
3701 if (InvertBit)
3702 Flags = DAG.getNode(ISD::XOR, MVT::i32, Flags,
3703 DAG.getConstant(1, MVT::i32));
3704 return Flags;
3705}
3706
Dan Gohman475871a2008-07-27 21:46:04 +00003707SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003708 SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00003709 // Create a stack slot that is 16-byte aligned.
3710 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
3711 int FrameIdx = FrameInfo->CreateStackObject(16, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003712 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00003713 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00003714
3715 // Store the input value into Value#0 of the stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00003716 SDValue Store = DAG.getStore(DAG.getEntryNode(),
Evan Cheng8b2794a2006-10-13 21:14:26 +00003717 Op.getOperand(0), FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003718 // Load it out.
Evan Cheng466685d2006-10-09 20:57:25 +00003719 return DAG.getLoad(Op.getValueType(), Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003720}
3721
Dan Gohman475871a2008-07-27 21:46:04 +00003722SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) {
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003723 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00003724 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003725
Dan Gohman475871a2008-07-27 21:46:04 +00003726 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG);
3727 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG); // +16 as shift amt.
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003728
Dan Gohman475871a2008-07-27 21:46:04 +00003729 SDValue RHSSwap = // = vrlw RHS, 16
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003730 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG);
3731
3732 // Shrinkify inputs to v8i16.
3733 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, LHS);
3734 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHS);
3735 RHSSwap = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHSSwap);
3736
3737 // Low parts multiplied together, generating 32-bit results (we ignore the
3738 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00003739 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003740 LHS, RHS, DAG, MVT::v4i32);
3741
Dan Gohman475871a2008-07-27 21:46:04 +00003742 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003743 LHS, RHSSwap, Zero, DAG, MVT::v4i32);
3744 // Shift the high parts up 16 bits.
3745 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd, Neg16, DAG);
3746 return DAG.getNode(ISD::ADD, MVT::v4i32, LoProd, HiProd);
3747 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003748 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003749
Dan Gohman475871a2008-07-27 21:46:04 +00003750 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003751
Chris Lattnercea2aa72006-04-18 04:28:57 +00003752 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
3753 LHS, RHS, Zero, DAG);
Chris Lattner19a81522006-04-18 03:57:35 +00003754 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003755 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Chris Lattner19a81522006-04-18 03:57:35 +00003756
3757 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00003758 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Chris Lattner19a81522006-04-18 03:57:35 +00003759 LHS, RHS, DAG, MVT::v8i16);
3760 EvenParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, EvenParts);
3761
3762 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00003763 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Chris Lattner19a81522006-04-18 03:57:35 +00003764 LHS, RHS, DAG, MVT::v8i16);
3765 OddParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, OddParts);
3766
3767 // Merge the results together.
Dan Gohman475871a2008-07-27 21:46:04 +00003768 SDValue Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00003769 for (unsigned i = 0; i != 8; ++i) {
Chris Lattnere2199452006-08-11 17:38:39 +00003770 Ops[i*2 ] = DAG.getConstant(2*i+1, MVT::i8);
3771 Ops[i*2+1] = DAG.getConstant(2*i+1+16, MVT::i8);
Chris Lattner19a81522006-04-18 03:57:35 +00003772 }
Chris Lattner19a81522006-04-18 03:57:35 +00003773 return DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, EvenParts, OddParts,
Chris Lattnere2199452006-08-11 17:38:39 +00003774 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003775 } else {
3776 assert(0 && "Unknown mul to lower!");
3777 abort();
3778 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00003779}
3780
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003781/// LowerOperation - Provide custom lowering hooks for some operations.
3782///
Dan Gohman475871a2008-07-27 21:46:04 +00003783SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003784 switch (Op.getOpcode()) {
3785 default: assert(0 && "Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00003786 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
3787 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00003788 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00003789 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00003790 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bill Wendling77959322008-09-17 00:30:57 +00003791 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Nicolas Geoffray01119992007-04-03 13:59:52 +00003792 case ISD::VASTART:
3793 return LowerVASTART(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
3794 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
3795
3796 case ISD::VAARG:
3797 return LowerVAARG(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
3798 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
3799
Chris Lattneref957102006-06-21 00:34:03 +00003800 case ISD::FORMAL_ARGUMENTS:
Nicolas Geoffray01119992007-04-03 13:59:52 +00003801 return LowerFORMAL_ARGUMENTS(Op, DAG, VarArgsFrameIndex,
3802 VarArgsStackOffset, VarArgsNumGPR,
3803 VarArgsNumFPR, PPCSubTarget);
3804
Dan Gohman7925ed02008-03-19 21:39:28 +00003805 case ISD::CALL: return LowerCALL(Op, DAG, PPCSubTarget,
3806 getTargetMachine());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003807 case ISD::RET: return LowerRET(Op, DAG, getTargetMachine());
Jim Laskeyefc7e522006-12-04 22:04:42 +00003808 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00003809 case ISD::DYNAMIC_STACKALLOC:
3810 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00003811
Chris Lattner1a635d62006-04-14 06:01:58 +00003812 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3813 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
3814 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00003815 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003816
Chris Lattner1a635d62006-04-14 06:01:58 +00003817 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003818 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
3819 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
3820 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003821
Chris Lattner1a635d62006-04-14 06:01:58 +00003822 // Vector-related lowering.
3823 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
3824 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
3825 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
3826 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00003827 case ISD::MUL: return LowerMUL(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00003828
Chris Lattner3fc027d2007-12-08 06:59:59 +00003829 // Frame & Return address.
3830 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00003831 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00003832 }
Dan Gohman475871a2008-07-27 21:46:04 +00003833 return SDValue();
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003834}
3835
Duncan Sands1607f052008-12-01 11:39:25 +00003836void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
3837 SmallVectorImpl<SDValue>&Results,
3838 SelectionDAG &DAG) {
Chris Lattner1f873002007-11-28 18:44:47 +00003839 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00003840 default:
Duncan Sands1607f052008-12-01 11:39:25 +00003841 assert(false && "Do not know how to custom type legalize this operation!");
3842 return;
3843 case ISD::FP_ROUND_INREG: {
3844 assert(N->getValueType(0) == MVT::ppcf128);
3845 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
3846 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::f64, N->getOperand(0),
3847 DAG.getIntPtrConstant(0));
3848 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::f64, N->getOperand(0),
3849 DAG.getIntPtrConstant(1));
3850
3851 // This sequence changes FPSCR to do round-to-zero, adds the two halves
3852 // of the long double, and puts FPSCR back the way it was. We do not
3853 // actually model FPSCR.
3854 std::vector<MVT> NodeTys;
3855 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
3856
3857 NodeTys.push_back(MVT::f64); // Return register
3858 NodeTys.push_back(MVT::Flag); // Returns a flag for later insns
3859 Result = DAG.getNode(PPCISD::MFFS, NodeTys, &InFlag, 0);
3860 MFFSreg = Result.getValue(0);
3861 InFlag = Result.getValue(1);
3862
3863 NodeTys.clear();
3864 NodeTys.push_back(MVT::Flag); // Returns a flag
3865 Ops[0] = DAG.getConstant(31, MVT::i32);
3866 Ops[1] = InFlag;
3867 Result = DAG.getNode(PPCISD::MTFSB1, NodeTys, Ops, 2);
3868 InFlag = Result.getValue(0);
3869
3870 NodeTys.clear();
3871 NodeTys.push_back(MVT::Flag); // Returns a flag
3872 Ops[0] = DAG.getConstant(30, MVT::i32);
3873 Ops[1] = InFlag;
3874 Result = DAG.getNode(PPCISD::MTFSB0, NodeTys, Ops, 2);
3875 InFlag = Result.getValue(0);
3876
3877 NodeTys.clear();
3878 NodeTys.push_back(MVT::f64); // result of add
3879 NodeTys.push_back(MVT::Flag); // Returns a flag
3880 Ops[0] = Lo;
3881 Ops[1] = Hi;
3882 Ops[2] = InFlag;
3883 Result = DAG.getNode(PPCISD::FADDRTZ, NodeTys, Ops, 3);
3884 FPreg = Result.getValue(0);
3885 InFlag = Result.getValue(1);
3886
3887 NodeTys.clear();
3888 NodeTys.push_back(MVT::f64);
3889 Ops[0] = DAG.getConstant(1, MVT::i32);
3890 Ops[1] = MFFSreg;
3891 Ops[2] = FPreg;
3892 Ops[3] = InFlag;
3893 Result = DAG.getNode(PPCISD::MTFSF, NodeTys, Ops, 4);
3894 FPreg = Result.getValue(0);
3895
3896 // We know the low half is about to be thrown away, so just use something
3897 // convenient.
3898 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, MVT::ppcf128, FPreg, FPreg));
3899 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00003900 }
Duncan Sands1607f052008-12-01 11:39:25 +00003901 case ISD::FP_TO_SINT:
3902 Results.push_back(LowerFP_TO_SINT(SDValue(N, 0), DAG));
3903 return;
Chris Lattner1f873002007-11-28 18:44:47 +00003904 }
3905}
3906
3907
Chris Lattner1a635d62006-04-14 06:01:58 +00003908//===----------------------------------------------------------------------===//
3909// Other Lowering Code
3910//===----------------------------------------------------------------------===//
3911
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003912MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00003913PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
3914 bool is64bit, unsigned BinOpcode) {
Dale Johannesen0e55f062008-08-29 18:29:46 +00003915 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00003916 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3917
3918 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3919 MachineFunction *F = BB->getParent();
3920 MachineFunction::iterator It = BB;
3921 ++It;
3922
3923 unsigned dest = MI->getOperand(0).getReg();
3924 unsigned ptrA = MI->getOperand(1).getReg();
3925 unsigned ptrB = MI->getOperand(2).getReg();
3926 unsigned incr = MI->getOperand(3).getReg();
3927
3928 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
3929 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
3930 F->insert(It, loopMBB);
3931 F->insert(It, exitMBB);
3932 exitMBB->transferSuccessors(BB);
3933
3934 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00003935 unsigned TmpReg = (!BinOpcode) ? incr :
3936 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00003937 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
3938 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00003939
3940 // thisMBB:
3941 // ...
3942 // fallthrough --> loopMBB
3943 BB->addSuccessor(loopMBB);
3944
3945 // loopMBB:
3946 // l[wd]arx dest, ptr
3947 // add r0, dest, incr
3948 // st[wd]cx. r0, ptr
3949 // bne- loopMBB
3950 // fallthrough --> exitMBB
3951 BB = loopMBB;
3952 BuildMI(BB, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
3953 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00003954 if (BinOpcode)
3955 BuildMI(BB, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00003956 BuildMI(BB, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
3957 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
3958 BuildMI(BB, TII->get(PPC::BCC))
3959 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
3960 BB->addSuccessor(loopMBB);
3961 BB->addSuccessor(exitMBB);
3962
3963 // exitMBB:
3964 // ...
3965 BB = exitMBB;
3966 return BB;
3967}
3968
3969MachineBasicBlock *
Dale Johannesen97efa362008-08-28 17:53:09 +00003970PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
3971 MachineBasicBlock *BB,
3972 bool is8bit, // operation
3973 unsigned BinOpcode) {
Dale Johannesen0e55f062008-08-29 18:29:46 +00003974 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00003975 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3976 // In 64 bit mode we have to use 64 bits for addresses, even though the
3977 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
3978 // registers without caring whether they're 32 or 64, but here we're
3979 // doing actual arithmetic on the addresses.
3980 bool is64bit = PPCSubTarget.isPPC64();
3981
3982 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3983 MachineFunction *F = BB->getParent();
3984 MachineFunction::iterator It = BB;
3985 ++It;
3986
3987 unsigned dest = MI->getOperand(0).getReg();
3988 unsigned ptrA = MI->getOperand(1).getReg();
3989 unsigned ptrB = MI->getOperand(2).getReg();
3990 unsigned incr = MI->getOperand(3).getReg();
3991
3992 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
3993 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
3994 F->insert(It, loopMBB);
3995 F->insert(It, exitMBB);
3996 exitMBB->transferSuccessors(BB);
3997
3998 MachineRegisterInfo &RegInfo = F->getRegInfo();
3999 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004000 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4001 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00004002 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4003 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4004 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4005 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
4006 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4007 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4008 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4009 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4010 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
4011 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004012 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004013 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00004014 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004015
4016 // thisMBB:
4017 // ...
4018 // fallthrough --> loopMBB
4019 BB->addSuccessor(loopMBB);
4020
4021 // The 4-byte load must be aligned, while a char or short may be
4022 // anywhere in the word. Hence all this nasty bookkeeping code.
4023 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4024 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004025 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00004026 // rlwinm ptr, ptr1, 0, 0, 29
4027 // slw incr2, incr, shift
4028 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4029 // slw mask, mask2, shift
4030 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004031 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00004032 // add tmp, tmpDest, incr2
4033 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00004034 // and tmp3, tmp, mask
4035 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004036 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00004037 // bne- loopMBB
4038 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00004039 // srw dest, tmpDest, shift
Dale Johannesen97efa362008-08-28 17:53:09 +00004040
4041 if (ptrA!=PPC::R0) {
4042 Ptr1Reg = RegInfo.createVirtualRegister(RC);
4043 BuildMI(BB, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
4044 .addReg(ptrA).addReg(ptrB);
4045 } else {
4046 Ptr1Reg = ptrB;
4047 }
4048 BuildMI(BB, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
4049 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesena619d012008-09-02 20:30:23 +00004050 BuildMI(BB, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004051 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4052 if (is64bit)
4053 BuildMI(BB, TII->get(PPC::RLDICR), PtrReg)
4054 .addReg(Ptr1Reg).addImm(0).addImm(61);
4055 else
4056 BuildMI(BB, TII->get(PPC::RLWINM), PtrReg)
4057 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
4058 BuildMI(BB, TII->get(PPC::SLW), Incr2Reg)
4059 .addReg(incr).addReg(ShiftReg);
4060 if (is8bit)
4061 BuildMI(BB, TII->get(PPC::LI), Mask2Reg).addImm(255);
4062 else {
4063 BuildMI(BB, TII->get(PPC::LI), Mask3Reg).addImm(0);
4064 BuildMI(BB, TII->get(PPC::ORI), Mask2Reg).addReg(Mask3Reg).addImm(65535);
4065 }
4066 BuildMI(BB, TII->get(PPC::SLW), MaskReg)
4067 .addReg(Mask2Reg).addReg(ShiftReg);
4068
4069 BB = loopMBB;
Dale Johannesen0e55f062008-08-29 18:29:46 +00004070 BuildMI(BB, TII->get(PPC::LWARX), TmpDestReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004071 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004072 if (BinOpcode)
4073 BuildMI(BB, TII->get(BinOpcode), TmpReg)
4074 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00004075 BuildMI(BB, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004076 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00004077 BuildMI(BB, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
4078 .addReg(TmpReg).addReg(MaskReg);
4079 BuildMI(BB, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
4080 .addReg(Tmp3Reg).addReg(Tmp2Reg);
4081 BuildMI(BB, TII->get(PPC::STWCX))
4082 .addReg(Tmp4Reg).addReg(PPC::R0).addReg(PtrReg);
4083 BuildMI(BB, TII->get(PPC::BCC))
4084 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
4085 BB->addSuccessor(loopMBB);
4086 BB->addSuccessor(exitMBB);
4087
4088 // exitMBB:
4089 // ...
4090 BB = exitMBB;
Dale Johannesen0e55f062008-08-29 18:29:46 +00004091 BuildMI(BB, TII->get(PPC::SRW), dest).addReg(TmpDestReg).addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00004092 return BB;
4093}
4094
4095MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004096PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
4097 MachineBasicBlock *BB) {
Evan Chengc0f64ff2006-11-27 23:37:22 +00004098 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00004099
4100 // To "insert" these instructions we actually have to insert their
4101 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004102 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004103 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004104 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00004105
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004106 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00004107
4108 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
4109 MI->getOpcode() == PPC::SELECT_CC_I8 ||
4110 MI->getOpcode() == PPC::SELECT_CC_F4 ||
4111 MI->getOpcode() == PPC::SELECT_CC_F8 ||
4112 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
4113
4114 // The incoming instruction knows the destination vreg to set, the
4115 // condition code register to branch on, the true/false values to
4116 // select between, and a branch opcode to use.
4117
4118 // thisMBB:
4119 // ...
4120 // TrueVal = ...
4121 // cmpTY ccX, r1, r2
4122 // bCC copy1MBB
4123 // fallthrough --> copy0MBB
4124 MachineBasicBlock *thisMBB = BB;
4125 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4126 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
4127 unsigned SelectPred = MI->getOperand(4).getImm();
4128 BuildMI(BB, TII->get(PPC::BCC))
4129 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
4130 F->insert(It, copy0MBB);
4131 F->insert(It, sinkMBB);
4132 // Update machine-CFG edges by transferring all successors of the current
4133 // block to the new block which will contain the Phi node for the select.
4134 sinkMBB->transferSuccessors(BB);
4135 // Next, add the true and fallthrough blocks as its successors.
4136 BB->addSuccessor(copy0MBB);
4137 BB->addSuccessor(sinkMBB);
4138
4139 // copy0MBB:
4140 // %FalseValue = ...
4141 // # fallthrough to sinkMBB
4142 BB = copy0MBB;
4143
4144 // Update machine-CFG edges
4145 BB->addSuccessor(sinkMBB);
4146
4147 // sinkMBB:
4148 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4149 // ...
4150 BB = sinkMBB;
4151 BuildMI(BB, TII->get(PPC::PHI), MI->getOperand(0).getReg())
4152 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
4153 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4154 }
Dale Johannesen97efa362008-08-28 17:53:09 +00004155 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
4156 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
4157 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
4158 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004159 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
4160 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
4161 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
4162 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004163
4164 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
4165 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
4166 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
4167 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004168 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
4169 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
4170 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
4171 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004172
4173 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
4174 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
4175 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
4176 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004177 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
4178 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
4179 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
4180 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004181
4182 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
4183 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
4184 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
4185 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004186 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
4187 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
4188 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
4189 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004190
4191 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00004192 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004193 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00004194 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004195 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00004196 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004197 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00004198 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004199
4200 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
4201 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
4202 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
4203 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004204 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
4205 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
4206 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
4207 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004208
Dale Johannesen0e55f062008-08-29 18:29:46 +00004209 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
4210 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
4211 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
4212 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
4213 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
4214 BB = EmitAtomicBinary(MI, BB, false, 0);
4215 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
4216 BB = EmitAtomicBinary(MI, BB, true, 0);
4217
Evan Cheng53301922008-07-12 02:23:19 +00004218 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
4219 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
4220 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
4221
4222 unsigned dest = MI->getOperand(0).getReg();
4223 unsigned ptrA = MI->getOperand(1).getReg();
4224 unsigned ptrB = MI->getOperand(2).getReg();
4225 unsigned oldval = MI->getOperand(3).getReg();
4226 unsigned newval = MI->getOperand(4).getReg();
4227
Dale Johannesen65e39732008-08-25 18:53:26 +00004228 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4229 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4230 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00004231 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00004232 F->insert(It, loop1MBB);
4233 F->insert(It, loop2MBB);
4234 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00004235 F->insert(It, exitMBB);
4236 exitMBB->transferSuccessors(BB);
4237
4238 // thisMBB:
4239 // ...
4240 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00004241 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00004242
Dale Johannesen65e39732008-08-25 18:53:26 +00004243 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00004244 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00004245 // cmp[wd] dest, oldval
4246 // bne- midMBB
4247 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00004248 // st[wd]cx. newval, ptr
4249 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00004250 // b exitBB
4251 // midMBB:
4252 // st[wd]cx. dest, ptr
4253 // exitBB:
4254 BB = loop1MBB;
Evan Cheng53301922008-07-12 02:23:19 +00004255 BuildMI(BB, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
4256 .addReg(ptrA).addReg(ptrB);
Dale Johannesen65e39732008-08-25 18:53:26 +00004257 BuildMI(BB, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00004258 .addReg(oldval).addReg(dest);
Dale Johannesen65e39732008-08-25 18:53:26 +00004259 BuildMI(BB, TII->get(PPC::BCC))
4260 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
4261 BB->addSuccessor(loop2MBB);
4262 BB->addSuccessor(midMBB);
4263
4264 BB = loop2MBB;
Evan Cheng53301922008-07-12 02:23:19 +00004265 BuildMI(BB, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
4266 .addReg(newval).addReg(ptrA).addReg(ptrB);
4267 BuildMI(BB, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00004268 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
4269 BuildMI(BB, TII->get(PPC::B)).addMBB(exitMBB);
4270 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00004271 BB->addSuccessor(exitMBB);
4272
Dale Johannesen65e39732008-08-25 18:53:26 +00004273 BB = midMBB;
4274 BuildMI(BB, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
4275 .addReg(dest).addReg(ptrA).addReg(ptrB);
4276 BB->addSuccessor(exitMBB);
4277
Evan Cheng53301922008-07-12 02:23:19 +00004278 // exitMBB:
4279 // ...
4280 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004281 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
4282 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
4283 // We must use 64-bit registers for addresses when targeting 64-bit,
4284 // since we're actually doing arithmetic on them. Other registers
4285 // can be 32-bit.
4286 bool is64bit = PPCSubTarget.isPPC64();
4287 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
4288
4289 unsigned dest = MI->getOperand(0).getReg();
4290 unsigned ptrA = MI->getOperand(1).getReg();
4291 unsigned ptrB = MI->getOperand(2).getReg();
4292 unsigned oldval = MI->getOperand(3).getReg();
4293 unsigned newval = MI->getOperand(4).getReg();
4294
4295 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4296 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4297 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
4298 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4299 F->insert(It, loop1MBB);
4300 F->insert(It, loop2MBB);
4301 F->insert(It, midMBB);
4302 F->insert(It, exitMBB);
4303 exitMBB->transferSuccessors(BB);
4304
4305 MachineRegisterInfo &RegInfo = F->getRegInfo();
4306 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004307 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4308 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004309 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4310 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4311 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4312 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
4313 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
4314 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
4315 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
4316 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4317 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4318 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4319 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4320 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
4321 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
4322 unsigned Ptr1Reg;
4323 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
4324 // thisMBB:
4325 // ...
4326 // fallthrough --> loopMBB
4327 BB->addSuccessor(loop1MBB);
4328
4329 // The 4-byte load must be aligned, while a char or short may be
4330 // anywhere in the word. Hence all this nasty bookkeeping code.
4331 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4332 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004333 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004334 // rlwinm ptr, ptr1, 0, 0, 29
4335 // slw newval2, newval, shift
4336 // slw oldval2, oldval,shift
4337 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4338 // slw mask, mask2, shift
4339 // and newval3, newval2, mask
4340 // and oldval3, oldval2, mask
4341 // loop1MBB:
4342 // lwarx tmpDest, ptr
4343 // and tmp, tmpDest, mask
4344 // cmpw tmp, oldval3
4345 // bne- midMBB
4346 // loop2MBB:
4347 // andc tmp2, tmpDest, mask
4348 // or tmp4, tmp2, newval3
4349 // stwcx. tmp4, ptr
4350 // bne- loop1MBB
4351 // b exitBB
4352 // midMBB:
4353 // stwcx. tmpDest, ptr
4354 // exitBB:
4355 // srw dest, tmpDest, shift
4356 if (ptrA!=PPC::R0) {
4357 Ptr1Reg = RegInfo.createVirtualRegister(RC);
4358 BuildMI(BB, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
4359 .addReg(ptrA).addReg(ptrB);
4360 } else {
4361 Ptr1Reg = ptrB;
4362 }
4363 BuildMI(BB, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
4364 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesena619d012008-09-02 20:30:23 +00004365 BuildMI(BB, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004366 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4367 if (is64bit)
4368 BuildMI(BB, TII->get(PPC::RLDICR), PtrReg)
4369 .addReg(Ptr1Reg).addImm(0).addImm(61);
4370 else
4371 BuildMI(BB, TII->get(PPC::RLWINM), PtrReg)
4372 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
4373 BuildMI(BB, TII->get(PPC::SLW), NewVal2Reg)
4374 .addReg(newval).addReg(ShiftReg);
4375 BuildMI(BB, TII->get(PPC::SLW), OldVal2Reg)
4376 .addReg(oldval).addReg(ShiftReg);
4377 if (is8bit)
4378 BuildMI(BB, TII->get(PPC::LI), Mask2Reg).addImm(255);
4379 else {
4380 BuildMI(BB, TII->get(PPC::LI), Mask3Reg).addImm(0);
4381 BuildMI(BB, TII->get(PPC::ORI), Mask2Reg).addReg(Mask3Reg).addImm(65535);
4382 }
4383 BuildMI(BB, TII->get(PPC::SLW), MaskReg)
4384 .addReg(Mask2Reg).addReg(ShiftReg);
4385 BuildMI(BB, TII->get(PPC::AND), NewVal3Reg)
4386 .addReg(NewVal2Reg).addReg(MaskReg);
4387 BuildMI(BB, TII->get(PPC::AND), OldVal3Reg)
4388 .addReg(OldVal2Reg).addReg(MaskReg);
4389
4390 BB = loop1MBB;
4391 BuildMI(BB, TII->get(PPC::LWARX), TmpDestReg)
4392 .addReg(PPC::R0).addReg(PtrReg);
4393 BuildMI(BB, TII->get(PPC::AND),TmpReg).addReg(TmpDestReg).addReg(MaskReg);
4394 BuildMI(BB, TII->get(PPC::CMPW), PPC::CR0)
4395 .addReg(TmpReg).addReg(OldVal3Reg);
4396 BuildMI(BB, TII->get(PPC::BCC))
4397 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
4398 BB->addSuccessor(loop2MBB);
4399 BB->addSuccessor(midMBB);
4400
4401 BB = loop2MBB;
4402 BuildMI(BB, TII->get(PPC::ANDC),Tmp2Reg).addReg(TmpDestReg).addReg(MaskReg);
4403 BuildMI(BB, TII->get(PPC::OR),Tmp4Reg).addReg(Tmp2Reg).addReg(NewVal3Reg);
4404 BuildMI(BB, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
4405 .addReg(PPC::R0).addReg(PtrReg);
4406 BuildMI(BB, TII->get(PPC::BCC))
4407 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
4408 BuildMI(BB, TII->get(PPC::B)).addMBB(exitMBB);
4409 BB->addSuccessor(loop1MBB);
4410 BB->addSuccessor(exitMBB);
4411
4412 BB = midMBB;
4413 BuildMI(BB, TII->get(PPC::STWCX)).addReg(TmpDestReg)
4414 .addReg(PPC::R0).addReg(PtrReg);
4415 BB->addSuccessor(exitMBB);
4416
4417 // exitMBB:
4418 // ...
4419 BB = exitMBB;
4420 BuildMI(BB, TII->get(PPC::SRW),dest).addReg(TmpReg).addReg(ShiftReg);
4421 } else {
Evan Cheng53301922008-07-12 02:23:19 +00004422 assert(0 && "Unexpected instr type to insert");
4423 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004424
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004425 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004426 return BB;
4427}
4428
Chris Lattner1a635d62006-04-14 06:01:58 +00004429//===----------------------------------------------------------------------===//
4430// Target Optimization Hooks
4431//===----------------------------------------------------------------------===//
4432
Duncan Sands25cf2272008-11-24 14:53:14 +00004433SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
4434 DAGCombinerInfo &DCI) const {
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004435 TargetMachine &TM = getTargetMachine();
4436 SelectionDAG &DAG = DCI.DAG;
4437 switch (N->getOpcode()) {
4438 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004439 case PPCISD::SHL:
4440 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004441 if (C->getZExtValue() == 0) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004442 return N->getOperand(0);
4443 }
4444 break;
4445 case PPCISD::SRL:
4446 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004447 if (C->getZExtValue() == 0) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004448 return N->getOperand(0);
4449 }
4450 break;
4451 case PPCISD::SRA:
4452 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004453 if (C->getZExtValue() == 0 || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004454 C->isAllOnesValue()) // -1 >>s V -> -1.
4455 return N->getOperand(0);
4456 }
4457 break;
4458
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004459 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00004460 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004461 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
4462 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
4463 // We allow the src/dst to be either f32/f64, but the intermediate
4464 // type must be i64.
Dale Johannesen79217062007-10-23 23:20:14 +00004465 if (N->getOperand(0).getValueType() == MVT::i64 &&
4466 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00004467 SDValue Val = N->getOperand(0).getOperand(0);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004468 if (Val.getValueType() == MVT::f32) {
4469 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004470 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004471 }
4472
4473 Val = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004474 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004475 Val = DAG.getNode(PPCISD::FCFID, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004476 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004477 if (N->getValueType(0) == MVT::f32) {
Chris Lattner0bd48932008-01-17 07:00:52 +00004478 Val = DAG.getNode(ISD::FP_ROUND, MVT::f32, Val,
4479 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00004480 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004481 }
4482 return Val;
4483 } else if (N->getOperand(0).getValueType() == MVT::i32) {
4484 // If the intermediate type is i32, we can avoid the load/store here
4485 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004486 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004487 }
4488 }
4489 break;
Chris Lattner51269842006-03-01 05:50:56 +00004490 case ISD::STORE:
4491 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
4492 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00004493 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00004494 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Dale Johannesen79217062007-10-23 23:20:14 +00004495 N->getOperand(1).getValueType() == MVT::i32 &&
4496 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00004497 SDValue Val = N->getOperand(1).getOperand(0);
Chris Lattner51269842006-03-01 05:50:56 +00004498 if (Val.getValueType() == MVT::f32) {
4499 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004500 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00004501 }
4502 Val = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004503 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00004504
4505 Val = DAG.getNode(PPCISD::STFIWX, MVT::Other, N->getOperand(0), Val,
4506 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00004507 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00004508 return Val;
4509 }
Chris Lattnerd9989382006-07-10 20:56:58 +00004510
4511 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
4512 if (N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00004513 N->getOperand(1).getNode()->hasOneUse() &&
Chris Lattnerd9989382006-07-10 20:56:58 +00004514 (N->getOperand(1).getValueType() == MVT::i32 ||
4515 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00004516 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00004517 // Do an any-extend to 32-bits if this is a half-word input.
4518 if (BSwapOp.getValueType() == MVT::i16)
4519 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, BSwapOp);
4520
4521 return DAG.getNode(PPCISD::STBRX, MVT::Other, N->getOperand(0), BSwapOp,
4522 N->getOperand(2), N->getOperand(3),
4523 DAG.getValueType(N->getOperand(1).getValueType()));
4524 }
4525 break;
4526 case ISD::BSWAP:
4527 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00004528 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00004529 N->getOperand(0).hasOneUse() &&
4530 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00004531 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00004532 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00004533 // Create the byte-swapping load.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004534 std::vector<MVT> VTs;
Chris Lattnerd9989382006-07-10 20:56:58 +00004535 VTs.push_back(MVT::i32);
4536 VTs.push_back(MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004537 SDValue MO = DAG.getMemOperand(LD->getMemOperand());
4538 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00004539 LD->getChain(), // Chain
4540 LD->getBasePtr(), // Ptr
Dan Gohman69de1932008-02-06 22:27:42 +00004541 MO, // MemOperand
Chris Lattner79e490a2006-08-11 17:18:05 +00004542 DAG.getValueType(N->getValueType(0)) // VT
4543 };
Dan Gohman475871a2008-07-27 21:46:04 +00004544 SDValue BSLoad = DAG.getNode(PPCISD::LBRX, VTs, Ops, 4);
Chris Lattnerd9989382006-07-10 20:56:58 +00004545
4546 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00004547 SDValue ResVal = BSLoad;
Chris Lattnerd9989382006-07-10 20:56:58 +00004548 if (N->getValueType(0) == MVT::i16)
4549 ResVal = DAG.getNode(ISD::TRUNCATE, MVT::i16, BSLoad);
4550
4551 // First, combine the bswap away. This makes the value produced by the
4552 // load dead.
4553 DCI.CombineTo(N, ResVal);
4554
4555 // Next, combine the load away, we give it a bogus result value but a real
4556 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00004557 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Chris Lattnerd9989382006-07-10 20:56:58 +00004558
4559 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00004560 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00004561 }
4562
Chris Lattner51269842006-03-01 05:50:56 +00004563 break;
Chris Lattner4468c222006-03-31 06:02:07 +00004564 case PPCISD::VCMP: {
4565 // If a VCMPo node already exists with exactly the same operands as this
4566 // node, use its result instead of this node (VCMPo computes both a CR6 and
4567 // a normal output).
4568 //
4569 if (!N->getOperand(0).hasOneUse() &&
4570 !N->getOperand(1).hasOneUse() &&
4571 !N->getOperand(2).hasOneUse()) {
4572
4573 // Scan all of the users of the LHS, looking for VCMPo's that match.
4574 SDNode *VCMPoNode = 0;
4575
Gabor Greifba36cb52008-08-28 21:40:38 +00004576 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00004577 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
4578 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00004579 if (UI->getOpcode() == PPCISD::VCMPo &&
4580 UI->getOperand(1) == N->getOperand(1) &&
4581 UI->getOperand(2) == N->getOperand(2) &&
4582 UI->getOperand(0) == N->getOperand(0)) {
4583 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00004584 break;
4585 }
4586
Chris Lattner00901202006-04-18 18:28:22 +00004587 // If there is no VCMPo node, or if the flag value has a single use, don't
4588 // transform this.
4589 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
4590 break;
4591
4592 // Look at the (necessarily single) use of the flag value. If it has a
4593 // chain, this transformation is more complex. Note that multiple things
4594 // could use the value result, which we should ignore.
4595 SDNode *FlagUser = 0;
4596 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
4597 FlagUser == 0; ++UI) {
4598 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00004599 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00004600 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00004601 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00004602 FlagUser = User;
4603 break;
4604 }
4605 }
4606 }
4607
4608 // If the user is a MFCR instruction, we know this is safe. Otherwise we
4609 // give up for right now.
4610 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00004611 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00004612 }
4613 break;
4614 }
Chris Lattner90564f22006-04-18 17:59:36 +00004615 case ISD::BR_CC: {
4616 // If this is a branch on an altivec predicate comparison, lower this so
4617 // that we don't have to do a MFCR: instead, branch directly on CR6. This
4618 // lowering is done pre-legalize, because the legalizer lowers the predicate
4619 // compare down to code that is difficult to reassemble.
4620 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00004621 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00004622 int CompareOpc;
4623 bool isDot;
4624
4625 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
4626 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
4627 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
4628 assert(isDot && "Can't compare against a vector result!");
4629
4630 // If this is a comparison against something other than 0/1, then we know
4631 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004632 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00004633 if (Val != 0 && Val != 1) {
4634 if (CC == ISD::SETEQ) // Cond never true, remove branch.
4635 return N->getOperand(0);
4636 // Always !=, turn it into an unconditional branch.
4637 return DAG.getNode(ISD::BR, MVT::Other,
4638 N->getOperand(0), N->getOperand(4));
4639 }
4640
4641 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
4642
4643 // Create the PPCISD altivec 'dot' comparison node.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004644 std::vector<MVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00004645 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00004646 LHS.getOperand(2), // LHS of compare
4647 LHS.getOperand(3), // RHS of compare
4648 DAG.getConstant(CompareOpc, MVT::i32)
4649 };
Chris Lattner90564f22006-04-18 17:59:36 +00004650 VTs.push_back(LHS.getOperand(2).getValueType());
4651 VTs.push_back(MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00004652 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner90564f22006-04-18 17:59:36 +00004653
4654 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004655 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004656 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00004657 default: // Can't happen, don't crash on invalid number though.
4658 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004659 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00004660 break;
4661 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004662 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00004663 break;
4664 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004665 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00004666 break;
4667 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004668 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00004669 break;
4670 }
4671
4672 return DAG.getNode(PPCISD::COND_BRANCH, MVT::Other, N->getOperand(0),
Chris Lattner90564f22006-04-18 17:59:36 +00004673 DAG.getConstant(CompOpc, MVT::i32),
Chris Lattner18258c62006-11-17 22:37:34 +00004674 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00004675 N->getOperand(4), CompNode.getValue(1));
4676 }
4677 break;
4678 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004679 }
4680
Dan Gohman475871a2008-07-27 21:46:04 +00004681 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004682}
4683
Chris Lattner1a635d62006-04-14 06:01:58 +00004684//===----------------------------------------------------------------------===//
4685// Inline Assembly Support
4686//===----------------------------------------------------------------------===//
4687
Dan Gohman475871a2008-07-27 21:46:04 +00004688void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00004689 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004690 APInt &KnownZero,
4691 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00004692 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004693 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004694 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004695 switch (Op.getOpcode()) {
4696 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00004697 case PPCISD::LBRX: {
4698 // lhbrx is known to have the top bits cleared out.
4699 if (cast<VTSDNode>(Op.getOperand(3))->getVT() == MVT::i16)
4700 KnownZero = 0xFFFF0000;
4701 break;
4702 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004703 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004704 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004705 default: break;
4706 case Intrinsic::ppc_altivec_vcmpbfp_p:
4707 case Intrinsic::ppc_altivec_vcmpeqfp_p:
4708 case Intrinsic::ppc_altivec_vcmpequb_p:
4709 case Intrinsic::ppc_altivec_vcmpequh_p:
4710 case Intrinsic::ppc_altivec_vcmpequw_p:
4711 case Intrinsic::ppc_altivec_vcmpgefp_p:
4712 case Intrinsic::ppc_altivec_vcmpgtfp_p:
4713 case Intrinsic::ppc_altivec_vcmpgtsb_p:
4714 case Intrinsic::ppc_altivec_vcmpgtsh_p:
4715 case Intrinsic::ppc_altivec_vcmpgtsw_p:
4716 case Intrinsic::ppc_altivec_vcmpgtub_p:
4717 case Intrinsic::ppc_altivec_vcmpgtuh_p:
4718 case Intrinsic::ppc_altivec_vcmpgtuw_p:
4719 KnownZero = ~1U; // All bits but the low one are known to be zero.
4720 break;
4721 }
4722 }
4723 }
4724}
4725
4726
Chris Lattner4234f572007-03-25 02:14:49 +00004727/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00004728/// constraint it is for this target.
4729PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00004730PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
4731 if (Constraint.size() == 1) {
4732 switch (Constraint[0]) {
4733 default: break;
4734 case 'b':
4735 case 'r':
4736 case 'f':
4737 case 'v':
4738 case 'y':
4739 return C_RegisterClass;
4740 }
4741 }
4742 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00004743}
4744
Chris Lattner331d1bc2006-11-02 01:44:04 +00004745std::pair<unsigned, const TargetRegisterClass*>
4746PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00004747 MVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00004748 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00004749 // GCC RS6000 Constraint Letters
4750 switch (Constraint[0]) {
4751 case 'b': // R1-R31
4752 case 'r': // R0-R31
4753 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
4754 return std::make_pair(0U, PPC::G8RCRegisterClass);
4755 return std::make_pair(0U, PPC::GPRCRegisterClass);
4756 case 'f':
4757 if (VT == MVT::f32)
4758 return std::make_pair(0U, PPC::F4RCRegisterClass);
4759 else if (VT == MVT::f64)
4760 return std::make_pair(0U, PPC::F8RCRegisterClass);
4761 break;
Chris Lattnerddc787d2006-01-31 19:20:21 +00004762 case 'v':
Chris Lattner331d1bc2006-11-02 01:44:04 +00004763 return std::make_pair(0U, PPC::VRRCRegisterClass);
4764 case 'y': // crrc
4765 return std::make_pair(0U, PPC::CRRCRegisterClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00004766 }
4767 }
4768
Chris Lattner331d1bc2006-11-02 01:44:04 +00004769 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00004770}
Chris Lattner763317d2006-02-07 00:47:13 +00004771
Chris Lattner331d1bc2006-11-02 01:44:04 +00004772
Chris Lattner48884cd2007-08-25 00:47:38 +00004773/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Evan Chengda43bcf2008-09-24 00:05:32 +00004774/// vector. If it is invalid, don't add anything to Ops. If hasMemory is true
4775/// it means one of the asm constraint of the inline asm instruction being
4776/// processed is 'm'.
Dan Gohman475871a2008-07-27 21:46:04 +00004777void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op, char Letter,
Evan Chengda43bcf2008-09-24 00:05:32 +00004778 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00004779 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00004780 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00004781 SDValue Result(0,0);
Chris Lattner763317d2006-02-07 00:47:13 +00004782 switch (Letter) {
4783 default: break;
4784 case 'I':
4785 case 'J':
4786 case 'K':
4787 case 'L':
4788 case 'M':
4789 case 'N':
4790 case 'O':
4791 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00004792 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00004793 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004794 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00004795 switch (Letter) {
4796 default: assert(0 && "Unknown constraint letter!");
4797 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004798 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00004799 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004800 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004801 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
4802 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004803 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00004804 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004805 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004806 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004807 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00004808 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004809 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004810 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004811 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00004812 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004813 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004814 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004815 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00004816 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004817 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004818 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004819 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00004820 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004821 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004822 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004823 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00004824 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004825 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004826 }
4827 break;
4828 }
4829 }
4830
Gabor Greifba36cb52008-08-28 21:40:38 +00004831 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00004832 Ops.push_back(Result);
4833 return;
4834 }
4835
Chris Lattner763317d2006-02-07 00:47:13 +00004836 // Handle standard constraint letters.
Evan Chengda43bcf2008-09-24 00:05:32 +00004837 TargetLowering::LowerAsmOperandForConstraint(Op, Letter, hasMemory, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00004838}
Evan Chengc4c62572006-03-13 23:20:37 +00004839
Chris Lattnerc9addb72007-03-30 23:15:24 +00004840// isLegalAddressingMode - Return true if the addressing mode represented
4841// by AM is legal for this target, for a load/store of the specified type.
4842bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
4843 const Type *Ty) const {
4844 // FIXME: PPC does not allow r+i addressing modes for vectors!
4845
4846 // PPC allows a sign-extended 16-bit immediate field.
4847 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
4848 return false;
4849
4850 // No global is ever allowed as a base.
4851 if (AM.BaseGV)
4852 return false;
4853
4854 // PPC only support r+r,
4855 switch (AM.Scale) {
4856 case 0: // "r+i" or just "i", depending on HasBaseReg.
4857 break;
4858 case 1:
4859 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
4860 return false;
4861 // Otherwise we have r+r or r+i.
4862 break;
4863 case 2:
4864 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
4865 return false;
4866 // Allow 2*r as r+r.
4867 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00004868 default:
4869 // No other scales are supported.
4870 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00004871 }
4872
4873 return true;
4874}
4875
Evan Chengc4c62572006-03-13 23:20:37 +00004876/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00004877/// as the offset of the target addressing mode for load / store of the
4878/// given type.
4879bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,const Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00004880 // PPC allows a sign-extended 16-bit immediate field.
4881 return (V > -(1 << 16) && V < (1 << 16)-1);
4882}
Reid Spencer3a9ec242006-08-28 01:02:49 +00004883
4884bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00004885 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00004886}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004887
Dan Gohman475871a2008-07-27 21:46:04 +00004888SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Chris Lattner3fc027d2007-12-08 06:59:59 +00004889 // Depths > 0 not supported yet!
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004890 if (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() > 0)
Dan Gohman475871a2008-07-27 21:46:04 +00004891 return SDValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00004892
4893 MachineFunction &MF = DAG.getMachineFunction();
4894 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Chris Lattner3fc027d2007-12-08 06:59:59 +00004895
Chris Lattner3fc027d2007-12-08 06:59:59 +00004896 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00004897 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004898
4899 // Make sure the function really does not optimize away the store of the RA
4900 // to the stack.
4901 FuncInfo->setLRStoreRequired();
Chris Lattner3fc027d2007-12-08 06:59:59 +00004902 return DAG.getLoad(getPointerTy(), DAG.getEntryNode(), RetAddrFI, NULL, 0);
4903}
4904
Dan Gohman475871a2008-07-27 21:46:04 +00004905SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004906 // Depths > 0 not supported yet!
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004907 if (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() > 0)
Dan Gohman475871a2008-07-27 21:46:04 +00004908 return SDValue();
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004909
Duncan Sands83ec4b62008-06-06 12:08:01 +00004910 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004911 bool isPPC64 = PtrVT == MVT::i64;
4912
4913 MachineFunction &MF = DAG.getMachineFunction();
4914 MachineFrameInfo *MFI = MF.getFrameInfo();
4915 bool is31 = (NoFramePointerElim || MFI->hasVarSizedObjects())
4916 && MFI->getStackSize();
4917
4918 if (isPPC64)
4919 return DAG.getCopyFromReg(DAG.getEntryNode(), is31 ? PPC::X31 : PPC::X1,
Bill Wendlingb8a80f02007-08-30 00:59:19 +00004920 MVT::i64);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004921 else
4922 return DAG.getCopyFromReg(DAG.getEntryNode(), is31 ? PPC::R31 : PPC::R1,
4923 MVT::i32);
4924}
Dan Gohman54aeea32008-10-21 03:41:46 +00004925
4926bool
4927PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
4928 // The PowerPC target isn't yet aware of offsets.
4929 return false;
4930}