blob: 173275b084d5054df2c69786c470cd079d1c7257 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Jim Grosbache4ad3872010-10-19 23:27:08 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
62
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Dale Johannesen51e28e62010-06-03 21:09:53 +000065def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
66
Jim Grosbach469bbdb2010-07-16 23:05:05 +000067def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
68 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
69
Evan Chenga8e29892007-01-19 07:51:42 +000070// Node definitions.
71def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000072def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000073def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000074def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000075
Bill Wendlingc69107c2007-11-13 09:19:02 +000076def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000077 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000078def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000079 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000080
81def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000083 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000084def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000087def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000090
Chris Lattner48be23c2008-01-15 22:02:54 +000091def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +000092 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
94def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000096def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000097 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000098
99def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000100 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000101
102def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
103 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000104def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
105 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000106
Evan Cheng218977b2010-07-13 19:27:42 +0000107def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
108 [SDNPHasChain]>;
109
Evan Chenga8e29892007-01-19 07:51:42 +0000110def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000111 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000112
David Goodwinc0309b42009-06-29 15:33:01 +0000113def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000114 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000115
Evan Chenga8e29892007-01-19 07:51:42 +0000116def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
117
Chris Lattner036609b2010-12-23 18:28:41 +0000118def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
119def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
120def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000121
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000122def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000123def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
124 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000125def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000126 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
127def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
128 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
129
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000130
Evan Cheng11db0682010-08-11 06:22:01 +0000131def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
132 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000133def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000134 [SDNPHasChain]>;
Evan Cheng416941d2010-11-04 05:19:35 +0000135def ARMPreload : SDNode<"ARMISD::PRELOAD", SDTPrefetch,
Evan Chengdfed19f2010-11-03 06:34:55 +0000136 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000137
Evan Chengf609bb82010-01-19 00:44:15 +0000138def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
139
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000140def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000141 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000142
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000143
144def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
145
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000146//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000147// ARM Instruction Predicate Definitions.
148//
Jim Grosbach833c93c2010-11-01 16:59:54 +0000149def HasV4T : Predicate<"Subtarget->hasV4TOps()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000150def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
151def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000152def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, AssemblerPredicate;
153def HasV6 : Predicate<"Subtarget->hasV6Ops()">, AssemblerPredicate;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000154def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000155def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000156def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000157def HasV7 : Predicate<"Subtarget->hasV7Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000158def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000159def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, AssemblerPredicate;
160def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, AssemblerPredicate;
161def HasNEON : Predicate<"Subtarget->hasNEON()">, AssemblerPredicate;
Bob Wilson04063562010-12-15 22:14:12 +0000162def HasFP16 : Predicate<"Subtarget->hasFP16()">, AssemblerPredicate;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000163def HasDivide : Predicate<"Subtarget->hasDivide()">, AssemblerPredicate;
164def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
165 AssemblerPredicate;
166def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
167 AssemblerPredicate;
Evan Chengdfed19f2010-11-03 06:34:55 +0000168def HasMP : Predicate<"Subtarget->hasMPExtension()">,
169 AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000170def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000171def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000172def IsThumb : Predicate<"Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000173def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000174def IsThumb2 : Predicate<"Subtarget->isThumb2()">, AssemblerPredicate;
175def IsARM : Predicate<"!Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000176def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
177def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000178
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000179// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000180def UseMovt : Predicate<"Subtarget->useMovt()">;
181def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000182def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000183
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000184//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000185// ARM Flag Definitions.
186
187class RegConstraint<string C> {
188 string Constraints = C;
189}
190
191//===----------------------------------------------------------------------===//
192// ARM specific transformation functions and pattern fragments.
193//
194
Evan Chenga8e29892007-01-19 07:51:42 +0000195// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
196// so_imm_neg def below.
197def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000198 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000199}]>;
200
201// so_imm_not_XFORM - Return a so_imm value packed into the format described for
202// so_imm_not def below.
203def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000204 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000205}]>;
206
Evan Chenga8e29892007-01-19 07:51:42 +0000207/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
208def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000209 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000210}]>;
211
212/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
213def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000214 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000215}]>;
216
Jim Grosbach64171712010-02-16 21:07:46 +0000217def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000218 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000219 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000220 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000221
Evan Chenga2515702007-03-19 07:09:02 +0000222def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000223 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000224 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000225 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000226
227// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
228def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000229 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000230}]>;
231
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000232/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000233def hi16 : SDNodeXForm<imm, [{
234 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
235}]>;
236
237def lo16AllZero : PatLeaf<(i32 imm), [{
238 // Returns true if all low 16-bits are 0.
239 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000240}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000241
Jim Grosbach64171712010-02-16 21:07:46 +0000242/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000243/// [0.65535].
244def imm0_65535 : PatLeaf<(i32 imm), [{
245 return (uint32_t)N->getZExtValue() < 65536;
246}]>;
247
Evan Cheng37f25d92008-08-28 23:39:26 +0000248class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
249class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000250
Jim Grosbach0a145f32010-02-16 20:17:57 +0000251/// adde and sube predicates - True based on whether the carry flag output
252/// will be needed or not.
253def adde_dead_carry :
254 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
255 [{return !N->hasAnyUseOfValue(1);}]>;
256def sube_dead_carry :
257 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
258 [{return !N->hasAnyUseOfValue(1);}]>;
259def adde_live_carry :
260 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
261 [{return N->hasAnyUseOfValue(1);}]>;
262def sube_live_carry :
263 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
264 [{return N->hasAnyUseOfValue(1);}]>;
265
Evan Chengc4af4632010-11-17 20:13:28 +0000266// An 'and' node with a single use.
267def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
268 return N->hasOneUse();
269}]>;
270
271// An 'xor' node with a single use.
272def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
273 return N->hasOneUse();
274}]>;
275
Evan Cheng48575f62010-12-05 22:04:16 +0000276// An 'fmul' node with a single use.
277def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
278 return N->hasOneUse();
279}]>;
280
281// An 'fadd' node which checks for single non-hazardous use.
282def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
283 return hasNoVMLxHazardUse(N);
284}]>;
285
286// An 'fsub' node which checks for single non-hazardous use.
287def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
288 return hasNoVMLxHazardUse(N);
289}]>;
290
Evan Chenga8e29892007-01-19 07:51:42 +0000291//===----------------------------------------------------------------------===//
292// Operand Definitions.
293//
294
295// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000296// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000297def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000298 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachc466b932010-11-11 18:04:49 +0000299}
Evan Chenga8e29892007-01-19 07:51:42 +0000300
Jason W Kim685c3502011-02-04 19:47:15 +0000301// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000302def uncondbrtarget : Operand<OtherVT> {
303 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
304}
305
Jason W Kim685c3502011-02-04 19:47:15 +0000306// Branch target for ARM. Handles conditional/unconditional
307def br_target : Operand<OtherVT> {
308 let EncoderMethod = "getARMBranchTargetOpValue";
309}
310
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000311// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000312// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000313def bltarget : Operand<i32> {
314 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000315 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000316}
317
Jason W Kim685c3502011-02-04 19:47:15 +0000318// Call target for ARM. Handles conditional/unconditional
319// FIXME: rename bl_target to t2_bltarget?
320def bl_target : Operand<i32> {
321 // Encoded the same as branch targets.
322 let EncoderMethod = "getARMBranchTargetOpValue";
323}
324
325
Evan Chenga8e29892007-01-19 07:51:42 +0000326// A list of registers separated by comma. Used by load/store multiple.
Bill Wendling59914872010-11-08 00:39:58 +0000327def RegListAsmOperand : AsmOperandClass {
328 let Name = "RegList";
329 let SuperClasses = [];
330}
331
Bill Wendling0f630752010-11-17 04:32:08 +0000332def DPRRegListAsmOperand : AsmOperandClass {
333 let Name = "DPRRegList";
334 let SuperClasses = [];
335}
336
337def SPRRegListAsmOperand : AsmOperandClass {
338 let Name = "SPRRegList";
339 let SuperClasses = [];
340}
341
Bill Wendling04863d02010-11-13 10:40:19 +0000342def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000343 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000344 let ParserMatchClass = RegListAsmOperand;
345 let PrintMethod = "printRegisterList";
346}
347
Bill Wendling0f630752010-11-17 04:32:08 +0000348def dpr_reglist : Operand<i32> {
349 let EncoderMethod = "getRegisterListOpValue";
350 let ParserMatchClass = DPRRegListAsmOperand;
351 let PrintMethod = "printRegisterList";
352}
353
354def spr_reglist : Operand<i32> {
355 let EncoderMethod = "getRegisterListOpValue";
356 let ParserMatchClass = SPRRegListAsmOperand;
357 let PrintMethod = "printRegisterList";
358}
359
Evan Chenga8e29892007-01-19 07:51:42 +0000360// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
361def cpinst_operand : Operand<i32> {
362 let PrintMethod = "printCPInstOperand";
363}
364
Evan Chenga8e29892007-01-19 07:51:42 +0000365// Local PC labels.
366def pclabel : Operand<i32> {
367 let PrintMethod = "printPCLabel";
368}
369
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000370// ADR instruction labels.
371def adrlabel : Operand<i32> {
372 let EncoderMethod = "getAdrLabelOpValue";
373}
374
Owen Anderson498ec202010-10-27 22:49:00 +0000375def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000376 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000377}
378
Jim Grosbachb35ad412010-10-13 19:56:10 +0000379// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
380def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
Chris Lattner2ac19022010-11-15 05:19:05 +0000381 int32_t v = (int32_t)N->getZExtValue();
382 return v == 8 || v == 16 || v == 24; }]> {
383 let EncoderMethod = "getRotImmOpValue";
Jim Grosbachb35ad412010-10-13 19:56:10 +0000384}
385
Bob Wilson22f5dc72010-08-16 18:27:34 +0000386// shift_imm: An integer that encodes a shift amount and the type of shift
387// (currently either asr or lsl) using the same encoding used for the
388// immediates in so_reg operands.
389def shift_imm : Operand<i32> {
390 let PrintMethod = "printShiftImmOperand";
391}
392
Evan Chenga8e29892007-01-19 07:51:42 +0000393// shifter_operand operands: so_reg and so_imm.
394def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000395 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000396 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000397 let EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000398 let PrintMethod = "printSORegOperand";
399 let MIOperandInfo = (ops GPR, GPR, i32imm);
400}
Evan Chengf40deed2010-10-27 23:41:30 +0000401def shift_so_reg : Operand<i32>, // reg reg imm
402 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
403 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000404 let EncoderMethod = "getSORegOpValue";
Evan Chengf40deed2010-10-27 23:41:30 +0000405 let PrintMethod = "printSORegOperand";
406 let MIOperandInfo = (ops GPR, GPR, i32imm);
407}
Evan Chenga8e29892007-01-19 07:51:42 +0000408
409// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000410// 8-bit immediate rotated by an arbitrary number of bits.
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000411def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000412 let EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000413 let PrintMethod = "printSOImmOperand";
414}
415
Evan Chengc70d1842007-03-20 08:11:30 +0000416// Break so_imm's up into two pieces. This handles immediates with up to 16
417// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
418// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000419def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000420 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000421}]>;
422
423/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
424///
425def arm_i32imm : PatLeaf<(imm), [{
426 if (Subtarget->hasV6T2Ops())
427 return true;
428 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
429}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000430
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000431/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
432def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
433 return (int32_t)N->getZExtValue() < 32;
434}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000435
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000436/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
437def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{
438 return (int32_t)N->getZExtValue() < 32;
439}]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000440 let EncoderMethod = "getImmMinusOneOpValue";
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000441}
442
Evan Cheng75972122011-01-13 07:58:56 +0000443// i32imm_hilo16 - For movt/movw - sets the MC Encoder method.
Jason W Kim837caa92010-11-18 23:37:15 +0000444// The imm is split into imm{15-12}, imm{11-0}
445//
Evan Cheng75972122011-01-13 07:58:56 +0000446def i32imm_hilo16 : Operand<i32> {
447 let EncoderMethod = "getHiLo16ImmOpValue";
Jason W Kim837caa92010-11-18 23:37:15 +0000448}
449
Evan Chenga9688c42010-12-11 04:11:38 +0000450/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
451/// e.g., 0xf000ffff
452def bf_inv_mask_imm : Operand<i32>,
453 PatLeaf<(imm), [{
454 return ARM::isBitFieldInvertedMask(N->getZExtValue());
455}] > {
456 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
457 let PrintMethod = "printBitfieldInvMaskImmOperand";
458}
459
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000460/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
461def lsb_pos_imm : Operand<i32>, PatLeaf<(imm), [{
462 return isInt<5>(N->getSExtValue());
463}]>;
464
465/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
466def width_imm : Operand<i32>, PatLeaf<(imm), [{
467 return N->getSExtValue() > 0 && N->getSExtValue() <= 32;
468}] > {
469 let EncoderMethod = "getMsbOpValue";
470}
471
Evan Chenga8e29892007-01-19 07:51:42 +0000472// Define ARM specific addressing modes.
473
Jim Grosbach3e556122010-10-26 22:37:02 +0000474
475// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000476//
Jim Grosbach3e556122010-10-26 22:37:02 +0000477def addrmode_imm12 : Operand<i32>,
478 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000479 // 12-bit immediate operand. Note that instructions using this encode
480 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
481 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000482
Chris Lattner2ac19022010-11-15 05:19:05 +0000483 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000484 let PrintMethod = "printAddrModeImm12Operand";
485 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000486}
Jim Grosbach3e556122010-10-26 22:37:02 +0000487// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000488//
Jim Grosbach3e556122010-10-26 22:37:02 +0000489def ldst_so_reg : Operand<i32>,
490 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000491 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000492 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000493 let PrintMethod = "printAddrMode2Operand";
494 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
495}
496
Jim Grosbach3e556122010-10-26 22:37:02 +0000497// addrmode2 := reg +/- imm12
498// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000499//
500def addrmode2 : Operand<i32>,
501 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000502 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000503 let PrintMethod = "printAddrMode2Operand";
504 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
505}
506
507def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000508 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
509 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000510 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000511 let PrintMethod = "printAddrMode2OffsetOperand";
512 let MIOperandInfo = (ops GPR, i32imm);
513}
514
515// addrmode3 := reg +/- reg
516// addrmode3 := reg +/- imm8
517//
518def addrmode3 : Operand<i32>,
519 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000520 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000521 let PrintMethod = "printAddrMode3Operand";
522 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
523}
524
525def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000526 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
527 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000528 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000529 let PrintMethod = "printAddrMode3OffsetOperand";
530 let MIOperandInfo = (ops GPR, i32imm);
531}
532
Jim Grosbache6913602010-11-03 01:01:43 +0000533// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000534//
Jim Grosbache6913602010-11-03 01:01:43 +0000535def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000536 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000537 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000538}
539
Bill Wendling59914872010-11-08 00:39:58 +0000540def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner14b93852010-10-29 00:27:31 +0000541 let Name = "MemMode5";
542 let SuperClasses = [];
543}
544
Evan Chenga8e29892007-01-19 07:51:42 +0000545// addrmode5 := reg +/- imm8*4
546//
547def addrmode5 : Operand<i32>,
548 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
549 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000550 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000551 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner2ac19022010-11-15 05:19:05 +0000552 let EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000553}
554
Bob Wilsond3a07652011-02-07 17:43:09 +0000555// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000556//
557def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000558 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000559 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000560 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000561 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000562}
563
Bob Wilsonda525062011-02-25 06:42:42 +0000564def am6offset : Operand<i32>,
565 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
566 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000567 let PrintMethod = "printAddrMode6OffsetOperand";
568 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000569 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000570}
571
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000572// Special version of addrmode6 to handle alignment encoding for VLD-dup
573// instructions, specifically VLD4-dup.
574def addrmode6dup : Operand<i32>,
575 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
576 let PrintMethod = "printAddrMode6Operand";
577 let MIOperandInfo = (ops GPR:$addr, i32imm);
578 let EncoderMethod = "getAddrMode6DupAddressOpValue";
579}
580
Evan Chenga8e29892007-01-19 07:51:42 +0000581// addrmodepc := pc + reg
582//
583def addrmodepc : Operand<i32>,
584 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
585 let PrintMethod = "printAddrModePCOperand";
586 let MIOperandInfo = (ops GPR, i32imm);
587}
588
Bob Wilson4f38b382009-08-21 21:58:55 +0000589def nohash_imm : Operand<i32> {
590 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000591}
592
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000593def CoprocNumAsmOperand : AsmOperandClass {
594 let Name = "CoprocNum";
595 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000596 let ParserMethod = "tryParseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000597}
598
599def CoprocRegAsmOperand : AsmOperandClass {
600 let Name = "CoprocReg";
601 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000602 let ParserMethod = "tryParseCoprocRegOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000603}
604
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000605def p_imm : Operand<i32> {
606 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000607 let ParserMatchClass = CoprocNumAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000608}
609
610def c_imm : Operand<i32> {
611 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000612 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000613}
614
Evan Chenga8e29892007-01-19 07:51:42 +0000615//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000616
Evan Cheng37f25d92008-08-28 23:39:26 +0000617include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000618
619//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000620// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000621//
622
Evan Cheng3924f782008-08-29 07:36:24 +0000623/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000624/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000625multiclass AsI1_bin_irs<bits<4> opcod, string opc,
626 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
627 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000628 // The register-immediate version is re-materializable. This is useful
629 // in particular for taking the address of a local.
630 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000631 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
632 iii, opc, "\t$Rd, $Rn, $imm",
633 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
634 bits<4> Rd;
635 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000636 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000637 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000638 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000639 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000640 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000641 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000642 }
Jim Grosbach62547262010-10-11 18:51:51 +0000643 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
644 iir, opc, "\t$Rd, $Rn, $Rm",
645 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000646 bits<4> Rd;
647 bits<4> Rn;
648 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000649 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000650 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000651 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000652 let Inst{15-12} = Rd;
653 let Inst{11-4} = 0b00000000;
654 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000655 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000656 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
657 iis, opc, "\t$Rd, $Rn, $shift",
658 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000659 bits<4> Rd;
660 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000661 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000662 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000663 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000664 let Inst{15-12} = Rd;
665 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000666 }
Evan Chenga8e29892007-01-19 07:51:42 +0000667}
668
Evan Cheng1e249e32009-06-25 20:59:23 +0000669/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000670/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +0000671let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000672multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
673 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
674 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000675 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
676 iii, opc, "\t$Rd, $Rn, $imm",
677 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
678 bits<4> Rd;
679 bits<4> Rn;
680 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000681 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000682 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000683 let Inst{19-16} = Rn;
684 let Inst{15-12} = Rd;
685 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000686 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000687 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
688 iir, opc, "\t$Rd, $Rn, $Rm",
689 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
690 bits<4> Rd;
691 bits<4> Rn;
692 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000693 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000694 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000695 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000696 let Inst{19-16} = Rn;
697 let Inst{15-12} = Rd;
698 let Inst{11-4} = 0b00000000;
699 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000700 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000701 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
702 iis, opc, "\t$Rd, $Rn, $shift",
703 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
704 bits<4> Rd;
705 bits<4> Rn;
706 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000707 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000708 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000709 let Inst{19-16} = Rn;
710 let Inst{15-12} = Rd;
711 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000712 }
Evan Cheng071a2792007-09-11 19:55:27 +0000713}
Evan Chengc85e8322007-07-05 07:13:32 +0000714}
715
716/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000717/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000718/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000719let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000720multiclass AI1_cmp_irs<bits<4> opcod, string opc,
721 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
722 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000723 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
724 opc, "\t$Rn, $imm",
725 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000726 bits<4> Rn;
727 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000728 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000729 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000730 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000731 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000732 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000733 }
734 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
735 opc, "\t$Rn, $Rm",
736 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000737 bits<4> Rn;
738 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000739 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000740 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000741 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000742 let Inst{19-16} = Rn;
743 let Inst{15-12} = 0b0000;
744 let Inst{11-4} = 0b00000000;
745 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000746 }
747 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
748 opc, "\t$Rn, $shift",
749 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000750 bits<4> Rn;
751 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000752 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000753 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000754 let Inst{19-16} = Rn;
755 let Inst{15-12} = 0b0000;
756 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000757 }
Evan Cheng071a2792007-09-11 19:55:27 +0000758}
Evan Chenga8e29892007-01-19 07:51:42 +0000759}
760
Evan Cheng576a3962010-09-25 00:49:35 +0000761/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000762/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000763/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000764multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000765 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
766 IIC_iEXTr, opc, "\t$Rd, $Rm",
767 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000768 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000769 bits<4> Rd;
770 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000771 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000772 let Inst{15-12} = Rd;
773 let Inst{11-10} = 0b00;
774 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000775 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000776 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
777 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
778 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000779 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000780 bits<4> Rd;
781 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000782 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000783 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000784 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000785 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000786 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000787 }
Evan Chenga8e29892007-01-19 07:51:42 +0000788}
789
Evan Cheng576a3962010-09-25 00:49:35 +0000790multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000791 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
792 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000793 [/* For disassembly only; pattern left blank */]>,
794 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000795 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000796 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000797 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000798 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
799 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000800 [/* For disassembly only; pattern left blank */]>,
801 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000802 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000803 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000804 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000805 }
806}
807
Evan Cheng576a3962010-09-25 00:49:35 +0000808/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000809/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000810multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000811 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
812 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
813 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000814 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000815 bits<4> Rd;
816 bits<4> Rm;
817 bits<4> Rn;
818 let Inst{19-16} = Rn;
819 let Inst{15-12} = Rd;
Johnny Chen76b39e82009-10-27 18:44:24 +0000820 let Inst{11-10} = 0b00;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000821 let Inst{9-4} = 0b000111;
822 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000823 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000824 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
825 rot_imm:$rot),
826 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
827 [(set GPR:$Rd, (opnode GPR:$Rn,
828 (rotr GPR:$Rm, rot_imm:$rot)))]>,
829 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000830 bits<4> Rd;
831 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000832 bits<4> Rn;
833 bits<2> rot;
834 let Inst{19-16} = Rn;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000835 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000836 let Inst{11-10} = rot;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000837 let Inst{9-4} = 0b000111;
838 let Inst{3-0} = Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000839 }
Evan Chenga8e29892007-01-19 07:51:42 +0000840}
841
Johnny Chen2ec5e492010-02-22 21:50:40 +0000842// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000843multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000844 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
845 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000846 [/* For disassembly only; pattern left blank */]>,
847 Requires<[IsARM, HasV6]> {
848 let Inst{11-10} = 0b00;
849 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000850 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
851 rot_imm:$rot),
852 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000853 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000854 Requires<[IsARM, HasV6]> {
855 bits<4> Rn;
856 bits<2> rot;
857 let Inst{19-16} = Rn;
858 let Inst{11-10} = rot;
859 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000860}
861
Evan Cheng62674222009-06-25 23:34:10 +0000862/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
863let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000864multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
865 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000866 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
867 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
868 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000869 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000870 bits<4> Rd;
871 bits<4> Rn;
872 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000873 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000874 let Inst{15-12} = Rd;
875 let Inst{19-16} = Rn;
876 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000877 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000878 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
879 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
880 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000881 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000882 bits<4> Rd;
883 bits<4> Rn;
884 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000885 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000886 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000887 let isCommutable = Commutable;
888 let Inst{3-0} = Rm;
889 let Inst{15-12} = Rd;
890 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000891 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000892 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
893 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
894 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000895 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000896 bits<4> Rd;
897 bits<4> Rn;
898 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000899 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000900 let Inst{11-0} = shift;
901 let Inst{15-12} = Rd;
902 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000903 }
Jim Grosbache5165492009-11-09 00:11:35 +0000904}
905// Carry setting variants
Daniel Dunbar238100a2011-01-10 15:26:35 +0000906let isCodeGenOnly = 1, Defs = [CPSR] in {
Jim Grosbache5165492009-11-09 00:11:35 +0000907multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
908 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000909 def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
910 DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"),
911 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000912 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000913 bits<4> Rd;
914 bits<4> Rn;
915 bits<12> imm;
916 let Inst{15-12} = Rd;
917 let Inst{19-16} = Rn;
918 let Inst{11-0} = imm;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000919 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000920 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000921 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000922 def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
923 DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"),
924 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000925 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000926 bits<4> Rd;
927 bits<4> Rn;
928 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000929 let Inst{11-4} = 0b00000000;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000930 let isCommutable = Commutable;
931 let Inst{3-0} = Rm;
932 let Inst{15-12} = Rd;
933 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000934 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000935 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000936 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000937 def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
938 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"),
939 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000940 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000941 bits<4> Rd;
942 bits<4> Rn;
943 bits<12> shift;
944 let Inst{11-0} = shift;
945 let Inst{15-12} = Rd;
946 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000947 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000948 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000949 }
Evan Cheng071a2792007-09-11 19:55:27 +0000950}
Evan Chengc85e8322007-07-05 07:13:32 +0000951}
Jim Grosbache5165492009-11-09 00:11:35 +0000952}
Evan Chengc85e8322007-07-05 07:13:32 +0000953
Jim Grosbach3e556122010-10-26 22:37:02 +0000954let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000955multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +0000956 InstrItinClass iir, PatFrag opnode> {
957 // Note: We use the complex addrmode_imm12 rather than just an input
958 // GPR and a constrained immediate so that we can use this to match
959 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000960 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +0000961 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
962 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000963 bits<4> Rt;
964 bits<17> addr;
965 let Inst{23} = addr{12}; // U (add = ('U' == 1))
966 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +0000967 let Inst{15-12} = Rt;
968 let Inst{11-0} = addr{11-0}; // imm12
969 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000970 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +0000971 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
972 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000973 bits<4> Rt;
974 bits<17> shift;
975 let Inst{23} = shift{12}; // U (add = ('U' == 1))
976 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000977 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +0000978 let Inst{11-0} = shift{11-0};
979 }
980}
981}
982
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000983multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000984 InstrItinClass iir, PatFrag opnode> {
985 // Note: We use the complex addrmode_imm12 rather than just an input
986 // GPR and a constrained immediate so that we can use this to match
987 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000988 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000989 (ins GPR:$Rt, addrmode_imm12:$addr),
990 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
991 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
992 bits<4> Rt;
993 bits<17> addr;
994 let Inst{23} = addr{12}; // U (add = ('U' == 1))
995 let Inst{19-16} = addr{16-13}; // Rn
996 let Inst{15-12} = Rt;
997 let Inst{11-0} = addr{11-0}; // imm12
998 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000999 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001000 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1001 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1002 bits<4> Rt;
1003 bits<17> shift;
1004 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1005 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001006 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001007 let Inst{11-0} = shift{11-0};
1008 }
1009}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001010//===----------------------------------------------------------------------===//
1011// Instructions
1012//===----------------------------------------------------------------------===//
1013
Evan Chenga8e29892007-01-19 07:51:42 +00001014//===----------------------------------------------------------------------===//
1015// Miscellaneous Instructions.
1016//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001017
Evan Chenga8e29892007-01-19 07:51:42 +00001018/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1019/// the function. The first operand is the ID# for this instruction, the second
1020/// is the index into the MachineConstantPool that this is, the third is the
1021/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001022let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001023def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001024PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001025 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001026
Jim Grosbach4642ad32010-02-22 23:10:38 +00001027// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1028// from removing one half of the matched pairs. That breaks PEI, which assumes
1029// these will always be in pairs, and asserts if it finds otherwise. Better way?
1030let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001031def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001032PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001033 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001034
Jim Grosbach64171712010-02-16 21:07:46 +00001035def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001036PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001037 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001038}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001039
Johnny Chenf4d81052010-02-12 22:53:19 +00001040def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +00001041 [/* For disassembly only; pattern left blank */]>,
1042 Requires<[IsARM, HasV6T2]> {
1043 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001044 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001045 let Inst{7-0} = 0b00000000;
1046}
1047
Johnny Chenf4d81052010-02-12 22:53:19 +00001048def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1049 [/* For disassembly only; pattern left blank */]>,
1050 Requires<[IsARM, HasV6T2]> {
1051 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001052 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001053 let Inst{7-0} = 0b00000001;
1054}
1055
1056def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1057 [/* For disassembly only; pattern left blank */]>,
1058 Requires<[IsARM, HasV6T2]> {
1059 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001060 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001061 let Inst{7-0} = 0b00000010;
1062}
1063
1064def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1065 [/* For disassembly only; pattern left blank */]>,
1066 Requires<[IsARM, HasV6T2]> {
1067 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001068 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001069 let Inst{7-0} = 0b00000011;
1070}
1071
Johnny Chen2ec5e492010-02-22 21:50:40 +00001072def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
1073 "\t$dst, $a, $b",
1074 [/* For disassembly only; pattern left blank */]>,
1075 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001076 bits<4> Rd;
1077 bits<4> Rn;
1078 bits<4> Rm;
1079 let Inst{3-0} = Rm;
1080 let Inst{15-12} = Rd;
1081 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001082 let Inst{27-20} = 0b01101000;
1083 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001084 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001085}
1086
Johnny Chenf4d81052010-02-12 22:53:19 +00001087def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
1088 [/* For disassembly only; pattern left blank */]>,
1089 Requires<[IsARM, HasV6T2]> {
1090 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001091 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001092 let Inst{7-0} = 0b00000100;
1093}
1094
Johnny Chenc6f7b272010-02-11 18:12:29 +00001095// The i32imm operand $val can be used by a debugger to store more information
1096// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +00001097def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +00001098 [/* For disassembly only; pattern left blank */]>,
1099 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001100 bits<16> val;
1101 let Inst{3-0} = val{3-0};
1102 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001103 let Inst{27-20} = 0b00010010;
1104 let Inst{7-4} = 0b0111;
1105}
1106
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001107// Change Processor State is a system instruction -- for disassembly and
1108// parsing only.
1109// FIXME: Since the asm parser has currently no clean way to handle optional
1110// operands, create 3 versions of the same instruction. Once there's a clean
1111// framework to represent optional operands, change this behavior.
1112class CPS<dag iops, string asm_ops>
1113 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
1114 [/* For disassembly only; pattern left blank */]>, Requires<[IsARM]> {
1115 bits<2> imod;
1116 bits<3> iflags;
1117 bits<5> mode;
1118 bit M;
1119
Johnny Chenb98e1602010-02-12 18:55:33 +00001120 let Inst{31-28} = 0b1111;
1121 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001122 let Inst{19-18} = imod;
1123 let Inst{17} = M; // Enabled if mode is set;
1124 let Inst{16} = 0;
1125 let Inst{8-6} = iflags;
1126 let Inst{5} = 0;
1127 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001128}
1129
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001130let M = 1 in
1131 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
1132 "$imod\t$iflags, $mode">;
1133let mode = 0, M = 0 in
1134 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1135
1136let imod = 0, iflags = 0, M = 1 in
1137 def CPS1p : CPS<(ins i32imm:$mode), "\t$mode">;
1138
Johnny Chenb92a23f2010-02-21 04:42:01 +00001139// Preload signals the memory system of possible future data/instruction access.
1140// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001141multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001142
Evan Chengdfed19f2010-11-03 06:34:55 +00001143 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001144 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001145 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001146 bits<4> Rt;
1147 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001148 let Inst{31-26} = 0b111101;
1149 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001150 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001151 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001152 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001153 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001154 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001155 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001156 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001157 }
1158
Evan Chengdfed19f2010-11-03 06:34:55 +00001159 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001160 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001161 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001162 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001163 let Inst{31-26} = 0b111101;
1164 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001165 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001166 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001167 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001168 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001169 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001170 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001171 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001172 }
1173}
1174
Evan Cheng416941d2010-11-04 05:19:35 +00001175defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1176defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1177defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001178
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001179def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1180 "setend\t$end",
1181 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001182 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001183 bits<1> end;
1184 let Inst{31-10} = 0b1111000100000001000000;
1185 let Inst{9} = end;
1186 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001187}
1188
Johnny Chenf4d81052010-02-12 22:53:19 +00001189def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +00001190 [/* For disassembly only; pattern left blank */]>,
1191 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001192 bits<4> opt;
1193 let Inst{27-4} = 0b001100100000111100001111;
1194 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001195}
1196
Johnny Chenba6e0332010-02-11 17:14:31 +00001197// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001198let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001199def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001200 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001201 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001202 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001203}
1204
Evan Cheng12c3a532008-11-06 17:48:05 +00001205// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001206let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001207def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
1208 Size4Bytes, IIC_iALUr,
1209 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001210
Evan Cheng325474e2008-01-07 23:56:57 +00001211let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001212def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001213 Size4Bytes, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001214 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001215
Jim Grosbach53694262010-11-18 01:15:56 +00001216def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001217 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001218 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001219
Jim Grosbach53694262010-11-18 01:15:56 +00001220def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001221 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001222 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001223
Jim Grosbach53694262010-11-18 01:15:56 +00001224def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001225 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001226 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001227
Jim Grosbach53694262010-11-18 01:15:56 +00001228def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001229 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001230 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001231}
Chris Lattner13c63102008-01-06 05:55:01 +00001232let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001233def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001234 Size4Bytes, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001235
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001236def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Eric Christophera0f720f2011-01-15 00:25:09 +00001237 Size4Bytes, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
1238 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001239
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001240def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001241 Size4Bytes, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001242}
Evan Cheng12c3a532008-11-06 17:48:05 +00001243} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001244
Evan Chenge07715c2009-06-23 05:25:29 +00001245
1246// LEApcrel - Load a pc-relative address into a register without offending the
1247// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001248let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001249// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001250// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1251// know until then which form of the instruction will be used.
1252def ADR : AI1<0, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001253 MiscFrm, IIC_iALUi, "adr", "\t$Rd, #$label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001254 bits<4> Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001255 bits<12> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001256 let Inst{27-25} = 0b001;
1257 let Inst{20} = 0;
1258 let Inst{19-16} = 0b1111;
1259 let Inst{15-12} = Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001260 let Inst{11-0} = label;
Evan Chengbc8a9452009-07-07 23:40:25 +00001261}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001262def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
1263 Size4Bytes, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001264
1265def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1266 (ins i32imm:$label, nohash_imm:$id, pred:$p),
1267 Size4Bytes, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001268
Evan Chenga8e29892007-01-19 07:51:42 +00001269//===----------------------------------------------------------------------===//
1270// Control Flow Instructions.
1271//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001272
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001273let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1274 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001275 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001276 "bx", "\tlr", [(ARMretflag)]>,
1277 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001278 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001279 }
1280
1281 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001282 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001283 "mov", "\tpc, lr", [(ARMretflag)]>,
1284 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001285 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001286 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001287}
Rafael Espindola27185192006-09-29 21:20:16 +00001288
Bob Wilson04ea6e52009-10-28 00:37:03 +00001289// Indirect branches
1290let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001291 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001292 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001293 [(brind GPR:$dst)]>,
1294 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001295 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001296 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001297 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001298 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001299
1300 // ARMV4 only
Jim Grosbach2e812e12010-11-30 18:56:36 +00001301 // FIXME: We would really like to define this as a vanilla ARMPat like:
1302 // ARMPat<(brind GPR:$dst), (MOVr PC, GPR:$dst)>
1303 // With that, however, we can't set isBranch, isTerminator, etc..
1304 def MOVPCRX : ARMPseudoInst<(outs), (ins GPR:$dst),
1305 Size4Bytes, IIC_Br, [(brind GPR:$dst)]>,
1306 Requires<[IsARM, NoV4T]>;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001307}
1308
Evan Cheng1e0eab12010-11-29 22:43:27 +00001309// All calls clobber the non-callee saved registers. SP is marked as
1310// a use to prevent stack-pointer assignments that appear immediately
1311// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001312let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001313 // On non-Darwin platforms R9 is callee-saved.
Evan Cheng756da122009-07-22 06:46:53 +00001314 Defs = [R0, R1, R2, R3, R12, LR,
1315 D0, D1, D2, D3, D4, D5, D6, D7,
1316 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001317 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
1318 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001319 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001320 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001321 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001322 Requires<[IsARM, IsNotDarwin]> {
1323 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001324 bits<24> func;
1325 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001326 }
Evan Cheng277f0742007-06-19 21:05:09 +00001327
Jason W Kim685c3502011-02-04 19:47:15 +00001328 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001329 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001330 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001331 Requires<[IsARM, IsNotDarwin]> {
1332 bits<24> func;
1333 let Inst{23-0} = func;
1334 }
Evan Cheng277f0742007-06-19 21:05:09 +00001335
Evan Chenga8e29892007-01-19 07:51:42 +00001336 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001337 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001338 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001339 [(ARMcall GPR:$func)]>,
1340 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001341 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001342 let Inst{31-4} = 0b1110000100101111111111110011;
Jim Grosbach62547262010-10-11 18:51:51 +00001343 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001344 }
1345
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001346 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001347 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001348 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1349 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1350 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001351
1352 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001353 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1354 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1355 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001356}
1357
David Goodwin1a8f36e2009-08-12 18:31:53 +00001358let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001359 // On Darwin R9 is call-clobbered.
1360 // R7 is marked as a use to prevent frame-pointer assignments from being
1361 // moved above / below calls.
Evan Cheng756da122009-07-22 06:46:53 +00001362 Defs = [R0, R1, R2, R3, R9, R12, LR,
1363 D0, D1, D2, D3, D4, D5, D6, D7,
1364 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001365 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
1366 Uses = [R7, SP] in {
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001367 def BLr9 : ABXI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001368 IIC_Br, "bl\t$func",
Johnny Cheneadeffb2009-10-27 20:45:15 +00001369 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1370 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001371 bits<24> func;
1372 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001373 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001374
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001375 def BLr9_pred : ABI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001376 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001377 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001378 Requires<[IsARM, IsDarwin]> {
1379 bits<24> func;
1380 let Inst{23-0} = func;
1381 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001382
1383 // ARMv5T and above
1384 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001385 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001386 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001387 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001388 let Inst{31-4} = 0b1110000100101111111111110011;
Jim Grosbach832859d2010-10-13 22:09:34 +00001389 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001390 }
1391
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001392 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001393 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001394 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1395 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1396 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001397
1398 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001399 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1400 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1401 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001402}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001403
Dale Johannesen51e28e62010-06-03 21:09:53 +00001404// Tail calls.
1405
Jim Grosbach832859d2010-10-13 22:09:34 +00001406// FIXME: These should probably be xformed into the non-TC versions of the
1407// instructions as part of MC lowering.
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001408// FIXME: These seem to be used for both Thumb and ARM instruction selection.
1409// Thumb should have its own version since the instruction is actually
1410// different, even though the mnemonic is the same.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001411let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1412 // Darwin versions.
1413 let Defs = [R0, R1, R2, R3, R9, R12,
1414 D0, D1, D2, D3, D4, D5, D6, D7,
1415 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1416 D27, D28, D29, D30, D31, PC],
1417 Uses = [SP] in {
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001418 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1419 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001420
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001421 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1422 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001423
Evan Cheng6523d2f2010-06-19 00:11:54 +00001424 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001425 IIC_Br, "b\t$dst @ TAILCALL",
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001426 []>, Requires<[IsARM, IsDarwin]>;
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001427
1428 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001429 IIC_Br, "b.w\t$dst @ TAILCALL",
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001430 []>, Requires<[IsThumb, IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001431
Evan Cheng6523d2f2010-06-19 00:11:54 +00001432 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1433 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1434 []>, Requires<[IsDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001435 bits<4> dst;
1436 let Inst{31-4} = 0b1110000100101111111111110001;
1437 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001438 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001439 }
1440
1441 // Non-Darwin versions (the difference is R9).
1442 let Defs = [R0, R1, R2, R3, R12,
1443 D0, D1, D2, D3, D4, D5, D6, D7,
1444 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1445 D27, D28, D29, D30, D31, PC],
1446 Uses = [SP] in {
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001447 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1448 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001449
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001450 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1451 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001452
Evan Cheng6523d2f2010-06-19 00:11:54 +00001453 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1454 IIC_Br, "b\t$dst @ TAILCALL",
1455 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001456
Evan Cheng6523d2f2010-06-19 00:11:54 +00001457 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1458 IIC_Br, "b.w\t$dst @ TAILCALL",
1459 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001460
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001461 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001462 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1463 []>, Requires<[IsNotDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001464 bits<4> dst;
1465 let Inst{31-4} = 0b1110000100101111111111110001;
1466 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001467 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001468 }
1469}
1470
David Goodwin1a8f36e2009-08-12 18:31:53 +00001471let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001472 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001473 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001474 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001475 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Jim Grosbachc466b932010-11-11 18:04:49 +00001476 "b\t$target", [(br bb:$target)]> {
1477 bits<24> target;
Jim Grosbachd75c3f12010-11-12 18:13:26 +00001478 let Inst{31-28} = 0b1110;
Jim Grosbachc466b932010-11-11 18:04:49 +00001479 let Inst{23-0} = target;
1480 }
Evan Cheng44bec522007-05-15 01:29:07 +00001481
Jim Grosbach2dc77682010-11-29 18:37:44 +00001482 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1483 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001484 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001485 SizeSpecial, IIC_Br,
1486 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001487 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1488 // into i12 and rs suffixed versions.
1489 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001490 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001491 SizeSpecial, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001492 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001493 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001494 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001495 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001496 SizeSpecial, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001497 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001498 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001499 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001500 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001501
Evan Chengc85e8322007-07-05 07:13:32 +00001502 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001503 // a two-value operand where a dag node expects two operands. :(
Jason W Kim685c3502011-02-04 19:47:15 +00001504 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001505 IIC_Br, "b", "\t$target",
Jim Grosbachc466b932010-11-11 18:04:49 +00001506 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1507 bits<24> target;
1508 let Inst{23-0} = target;
1509 }
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001510}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001511
Johnny Chena1e76212010-02-13 02:51:09 +00001512// Branch and Exchange Jazelle -- for disassembly only
1513def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1514 [/* For disassembly only; pattern left blank */]> {
1515 let Inst{23-20} = 0b0010;
1516 //let Inst{19-8} = 0xfff;
1517 let Inst{7-4} = 0b0010;
1518}
1519
Johnny Chen0296f3e2010-02-16 21:59:54 +00001520// Secure Monitor Call is a system instruction -- for disassembly only
1521def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1522 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001523 bits<4> opt;
1524 let Inst{23-4} = 0b01100000000000000111;
1525 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001526}
1527
Johnny Chen64dfb782010-02-16 20:04:27 +00001528// Supervisor Call (Software Interrupt) -- for disassembly only
Evan Cheng1e0eab12010-11-29 22:43:27 +00001529let isCall = 1, Uses = [SP] in {
Johnny Chen85d5a892010-02-10 18:02:25 +00001530def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001531 [/* For disassembly only; pattern left blank */]> {
1532 bits<24> svc;
1533 let Inst{23-0} = svc;
1534}
Johnny Chen85d5a892010-02-10 18:02:25 +00001535}
1536
Johnny Chenfb566792010-02-17 21:39:10 +00001537// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001538let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001539def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1540 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001541 [/* For disassembly only; pattern left blank */]> {
1542 let Inst{31-28} = 0b1111;
1543 let Inst{22-20} = 0b110; // W = 1
1544}
1545
Jim Grosbache6913602010-11-03 01:01:43 +00001546def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1547 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001548 [/* For disassembly only; pattern left blank */]> {
1549 let Inst{31-28} = 0b1111;
1550 let Inst{22-20} = 0b100; // W = 0
1551}
1552
Johnny Chenfb566792010-02-17 21:39:10 +00001553// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001554def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1555 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001556 [/* For disassembly only; pattern left blank */]> {
1557 let Inst{31-28} = 0b1111;
1558 let Inst{22-20} = 0b011; // W = 1
1559}
1560
Jim Grosbache6913602010-11-03 01:01:43 +00001561def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1562 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001563 [/* For disassembly only; pattern left blank */]> {
1564 let Inst{31-28} = 0b1111;
1565 let Inst{22-20} = 0b001; // W = 0
1566}
Chris Lattner39ee0362010-10-31 19:10:56 +00001567} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001568
Evan Chenga8e29892007-01-19 07:51:42 +00001569//===----------------------------------------------------------------------===//
1570// Load / store Instructions.
1571//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001572
Evan Chenga8e29892007-01-19 07:51:42 +00001573// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001574
1575
Evan Cheng7e2fe912010-10-28 06:47:08 +00001576defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001577 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001578defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001579 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001580defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001581 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001582defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001583 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001584
Evan Chengfa775d02007-03-19 07:20:03 +00001585// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001586let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1587 isReMaterializable = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001588def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001589 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1590 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001591 bits<4> Rt;
1592 bits<17> addr;
1593 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1594 let Inst{19-16} = 0b1111;
1595 let Inst{15-12} = Rt;
1596 let Inst{11-0} = addr{11-0}; // imm12
1597}
Evan Chengfa775d02007-03-19 07:20:03 +00001598
Evan Chenga8e29892007-01-19 07:51:42 +00001599// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001600def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001601 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1602 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001603
Evan Chenga8e29892007-01-19 07:51:42 +00001604// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001605def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001606 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1607 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001608
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001609def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001610 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1611 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001612
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001613let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
1614 isCodeGenOnly = 1 in { // $dst2 doesn't exist in asmstring?
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001615// FIXME: $dst2 isn't in the asm string as it's implied by $Rd (dst2 = Rd+1)
1616// how to represent that such that tblgen is happy and we don't
1617// mark this codegen only?
Evan Chenga8e29892007-01-19 07:51:42 +00001618// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001619def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1620 (ins addrmode3:$addr), LdMiscFrm,
1621 IIC_iLoad_d_r, "ldrd", "\t$Rd, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001622 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001623}
Rafael Espindolac391d162006-10-23 20:34:27 +00001624
Evan Chenga8e29892007-01-19 07:51:42 +00001625// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001626multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001627 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1628 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001629 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1630 // {17-14} Rn
1631 // {13} 1 == Rm, 0 == imm12
1632 // {12} isAdd
1633 // {11-0} imm12/Rm
1634 bits<18> addr;
1635 let Inst{25} = addr{13};
1636 let Inst{23} = addr{12};
1637 let Inst{19-16} = addr{17-14};
1638 let Inst{11-0} = addr{11-0};
1639 }
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001640 def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1641 (ins GPR:$Rn, am2offset:$offset),
1642 IndexModePost, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001643 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
1644 // {13} 1 == Rm, 0 == imm12
1645 // {12} isAdd
1646 // {11-0} imm12/Rm
1647 bits<14> offset;
1648 bits<4> Rn;
1649 let Inst{25} = offset{13};
1650 let Inst{23} = offset{12};
1651 let Inst{19-16} = Rn;
1652 let Inst{11-0} = offset{11-0};
1653 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001654}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001655
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001656let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001657defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1658defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001659}
Rafael Espindola450856d2006-12-12 00:37:38 +00001660
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001661multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
1662 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1663 (ins addrmode3:$addr), IndexModePre,
1664 LdMiscFrm, itin,
1665 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1666 bits<14> addr;
1667 let Inst{23} = addr{8}; // U bit
1668 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1669 let Inst{19-16} = addr{12-9}; // Rn
1670 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1671 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1672 }
1673 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1674 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1675 LdMiscFrm, itin,
1676 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00001677 bits<10> offset;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001678 bits<4> Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001679 let Inst{23} = offset{8}; // U bit
1680 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001681 let Inst{19-16} = Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001682 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1683 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001684 }
1685}
Rafael Espindola4e307642006-09-08 16:59:47 +00001686
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001687let mayLoad = 1, neverHasSideEffects = 1 in {
1688defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1689defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1690defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
1691let hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
1692defm LDRD : AI3_ldridx<0b1101, 0, "ldrd", IIC_iLoad_d_ru>;
1693} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001694
Johnny Chenadb561d2010-02-18 03:27:42 +00001695// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001696let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001697def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$dst, GPR:$base_wb),
1698 (ins GPR:$base, am2offset:$offset), IndexModeNone,
1699 LdFrm, IIC_iLoad_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001700 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1701 let Inst{21} = 1; // overwrite
1702}
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001703def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001704 (ins GPR:$base, am2offset:$offset), IndexModeNone,
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001705 LdFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001706 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1707 let Inst{21} = 1; // overwrite
1708}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001709def LDRSBT : AI3ldstidx<0b1101, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1710 (ins GPR:$base, am3offset:$offset), IndexModePost,
1711 LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001712 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1713 let Inst{21} = 1; // overwrite
1714}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001715def LDRHT : AI3ldstidx<0b1011, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1716 (ins GPR:$base, am3offset:$offset), IndexModePost,
1717 LdMiscFrm, IIC_iLoad_bh_ru,
1718 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001719 let Inst{21} = 1; // overwrite
1720}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001721def LDRSHT : AI3ldstidx<0b1111, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1722 (ins GPR:$base, am3offset:$offset), IndexModePost,
1723 LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001724 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001725 let Inst{21} = 1; // overwrite
1726}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001727}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001728
Evan Chenga8e29892007-01-19 07:51:42 +00001729// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001730
1731// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001732def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00001733 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1734 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001735
Evan Chenga8e29892007-01-19 07:51:42 +00001736// Store doubleword
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001737let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1,
1738 isCodeGenOnly = 1 in // $src2 doesn't exist in asm string
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001739def STRD : AI3str<0b1111, (outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001740 StMiscFrm, IIC_iStore_d_r,
Jim Grosbache5165492009-11-09 00:11:35 +00001741 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001742
1743// Indexed stores
Jim Grosbach953557f42010-11-19 21:35:06 +00001744def STR_PRE : AI2stridx<0, 1, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001745 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001746 IndexModePre, StFrm, IIC_iStore_ru,
Jim Grosbacha1b41752010-11-19 22:06:57 +00001747 "str", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1748 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001749 (pre_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001750
Jim Grosbach953557f42010-11-19 21:35:06 +00001751def STR_POST : AI2stridx<0, 0, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001752 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001753 IndexModePost, StFrm, IIC_iStore_ru,
Jim Grosbacha1b41752010-11-19 22:06:57 +00001754 "str", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1755 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001756 (post_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001757
Jim Grosbacha1b41752010-11-19 22:06:57 +00001758def STRB_PRE : AI2stridx<1, 1, (outs GPR:$Rn_wb),
1759 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1760 IndexModePre, StFrm, IIC_iStore_bh_ru,
1761 "strb", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1762 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
1763 GPR:$Rn, am2offset:$offset))]>;
1764def STRB_POST: AI2stridx<1, 0, (outs GPR:$Rn_wb),
1765 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1766 IndexModePost, StFrm, IIC_iStore_bh_ru,
1767 "strb", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1768 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
1769 GPR:$Rn, am2offset:$offset))]>;
1770
Jim Grosbach2dc77682010-11-29 18:37:44 +00001771def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
1772 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1773 IndexModePre, StMiscFrm, IIC_iStore_ru,
1774 "strh", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1775 [(set GPR:$Rn_wb,
1776 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001777
Jim Grosbach2dc77682010-11-29 18:37:44 +00001778def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
1779 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1780 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
1781 "strh", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1782 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
1783 GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001784
Johnny Chen39a4bb32010-02-18 22:31:18 +00001785// For disassembly only
1786def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1787 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001788 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001789 "strd", "\t$src1, $src2, [$base, $offset]!",
1790 "$base = $base_wb", []>;
1791
1792// For disassembly only
1793def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1794 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001795 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001796 "strd", "\t$src1, $src2, [$base], $offset",
1797 "$base = $base_wb", []>;
1798
Johnny Chenad4df4c2010-03-01 19:22:00 +00001799// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001800
Jim Grosbach953557f42010-11-19 21:35:06 +00001801def STRT : AI2stridx<0, 0, (outs GPR:$Rn_wb),
1802 (ins GPR:$Rt, GPR:$Rn,am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001803 IndexModeNone, StFrm, IIC_iStore_ru,
Jim Grosbach953557f42010-11-19 21:35:06 +00001804 "strt", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001805 [/* For disassembly only; pattern left blank */]> {
1806 let Inst{21} = 1; // overwrite
1807}
1808
Jim Grosbach953557f42010-11-19 21:35:06 +00001809def STRBT : AI2stridx<1, 0, (outs GPR:$Rn_wb),
1810 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001811 IndexModeNone, StFrm, IIC_iStore_bh_ru,
Jim Grosbach953557f42010-11-19 21:35:06 +00001812 "strbt", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001813 [/* For disassembly only; pattern left blank */]> {
1814 let Inst{21} = 1; // overwrite
1815}
1816
Johnny Chenad4df4c2010-03-01 19:22:00 +00001817def STRHT: AI3sthpo<(outs GPR:$base_wb),
1818 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001819 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chenad4df4c2010-03-01 19:22:00 +00001820 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1821 [/* For disassembly only; pattern left blank */]> {
1822 let Inst{21} = 1; // overwrite
1823}
1824
Evan Chenga8e29892007-01-19 07:51:42 +00001825//===----------------------------------------------------------------------===//
1826// Load / store multiple Instructions.
1827//
1828
Bill Wendling6c470b82010-11-13 09:09:38 +00001829multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
1830 InstrItinClass itin, InstrItinClass itin_upd> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001831 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001832 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1833 IndexModeNone, f, itin,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001834 !strconcat(asm, "ia${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001835 let Inst{24-23} = 0b01; // Increment After
1836 let Inst{21} = 0; // No writeback
1837 let Inst{20} = L_bit;
1838 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001839 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001840 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1841 IndexModeUpd, f, itin_upd,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001842 !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001843 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001844 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001845 let Inst{20} = L_bit;
1846 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001847 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001848 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1849 IndexModeNone, f, itin,
1850 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
1851 let Inst{24-23} = 0b00; // Decrement After
1852 let Inst{21} = 0; // No writeback
1853 let Inst{20} = L_bit;
1854 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001855 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001856 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1857 IndexModeUpd, f, itin_upd,
1858 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1859 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001860 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001861 let Inst{20} = L_bit;
1862 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001863 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001864 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1865 IndexModeNone, f, itin,
1866 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
1867 let Inst{24-23} = 0b10; // Decrement Before
1868 let Inst{21} = 0; // No writeback
1869 let Inst{20} = L_bit;
1870 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001871 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001872 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1873 IndexModeUpd, f, itin_upd,
1874 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1875 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001876 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001877 let Inst{20} = L_bit;
1878 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001879 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001880 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1881 IndexModeNone, f, itin,
1882 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
1883 let Inst{24-23} = 0b11; // Increment Before
1884 let Inst{21} = 0; // No writeback
1885 let Inst{20} = L_bit;
1886 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001887 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001888 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1889 IndexModeUpd, f, itin_upd,
1890 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1891 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001892 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001893 let Inst{20} = L_bit;
1894 }
1895}
1896
Bill Wendlingc93989a2010-11-13 11:20:05 +00001897let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001898
1899let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1900defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
1901
1902let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1903defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
1904
1905} // neverHasSideEffects
1906
Bob Wilson0fef5842011-01-06 19:24:32 +00001907// Load / Store Multiple Mnemonic Aliases
Bill Wendling73fe34a2010-11-16 01:16:36 +00001908def : MnemonicAlias<"ldm", "ldmia">;
1909def : MnemonicAlias<"stm", "stmia">;
1910
1911// FIXME: remove when we have a way to marking a MI with these properties.
1912// FIXME: Should pc be an implicit operand like PICADD, etc?
1913let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1914 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbachc02ba662010-11-30 19:25:56 +00001915// FIXME: Should be a pseudo-instruction.
Bill Wendling7b718782010-11-16 02:08:45 +00001916def LDMIA_RET : AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Bill Wendling3380f6a2010-11-16 23:44:49 +00001917 reglist:$regs, variable_ops),
Bill Wendling7b718782010-11-16 02:08:45 +00001918 IndexModeUpd, LdStMulFrm, IIC_iLoad_mBr,
Bill Wendling3380f6a2010-11-16 23:44:49 +00001919 "ldmia${p}\t$Rn!, $regs",
Bill Wendling7b718782010-11-16 02:08:45 +00001920 "$Rn = $wb", []> {
1921 let Inst{24-23} = 0b01; // Increment After
1922 let Inst{21} = 1; // Writeback
1923 let Inst{20} = 1; // Load
Jim Grosbachc1235e22010-11-10 23:18:49 +00001924}
Evan Chenga8e29892007-01-19 07:51:42 +00001925
Evan Chenga8e29892007-01-19 07:51:42 +00001926//===----------------------------------------------------------------------===//
1927// Move Instructions.
1928//
1929
Evan Chengcd799b92009-06-12 20:46:18 +00001930let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001931def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1932 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1933 bits<4> Rd;
1934 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001935
Johnny Chen04301522009-11-07 00:54:36 +00001936 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001937 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001938 let Inst{3-0} = Rm;
1939 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00001940}
1941
Dale Johannesen38d5f042010-06-15 22:24:08 +00001942// A version for the smaller set of tail call registers.
1943let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001944def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001945 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1946 bits<4> Rd;
1947 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001948
Dale Johannesen38d5f042010-06-15 22:24:08 +00001949 let Inst{11-4} = 0b00000000;
1950 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001951 let Inst{3-0} = Rm;
1952 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00001953}
1954
Evan Chengf40deed2010-10-27 23:41:30 +00001955def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001956 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00001957 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
1958 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00001959 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001960 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00001961 let Inst{15-12} = Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001962 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00001963 let Inst{25} = 0;
1964}
Evan Chenga2515702007-03-19 07:09:02 +00001965
Evan Chengc4af4632010-11-17 20:13:28 +00001966let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001967def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
1968 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00001969 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001970 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001971 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001972 let Inst{15-12} = Rd;
1973 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001974 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001975}
1976
Evan Chengc4af4632010-11-17 20:13:28 +00001977let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Evan Cheng75972122011-01-13 07:58:56 +00001978def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001979 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001980 "movw", "\t$Rd, $imm",
1981 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001982 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001983 bits<4> Rd;
1984 bits<16> imm;
1985 let Inst{15-12} = Rd;
1986 let Inst{11-0} = imm{11-0};
1987 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001988 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001989 let Inst{25} = 1;
1990}
1991
Evan Cheng53519f02011-01-21 18:55:51 +00001992def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
1993 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001994
1995let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00001996def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001997 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001998 "movt", "\t$Rd, $imm",
1999 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002000 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002001 lo16AllZero:$imm))]>, UnaryDP,
2002 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002003 bits<4> Rd;
2004 bits<16> imm;
2005 let Inst{15-12} = Rd;
2006 let Inst{11-0} = imm{11-0};
2007 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002008 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002009 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002010}
Evan Cheng13ab0202007-07-10 18:08:01 +00002011
Evan Cheng53519f02011-01-21 18:55:51 +00002012def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2013 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002014
2015} // Constraints
2016
Evan Cheng20956592009-10-21 08:15:52 +00002017def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2018 Requires<[IsARM, HasV6T2]>;
2019
David Goodwinca01a8d2009-09-01 18:32:09 +00002020let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002021def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002022 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2023 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002024
2025// These aren't really mov instructions, but we have to define them this way
2026// due to flag operands.
2027
Evan Cheng071a2792007-09-11 19:55:27 +00002028let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002029def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002030 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2031 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002032def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002033 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2034 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002035}
Evan Chenga8e29892007-01-19 07:51:42 +00002036
Evan Chenga8e29892007-01-19 07:51:42 +00002037//===----------------------------------------------------------------------===//
2038// Extend Instructions.
2039//
2040
2041// Sign extenders
2042
Evan Cheng576a3962010-09-25 00:49:35 +00002043defm SXTB : AI_ext_rrot<0b01101010,
2044 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
2045defm SXTH : AI_ext_rrot<0b01101011,
2046 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002047
Evan Cheng576a3962010-09-25 00:49:35 +00002048defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002049 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002050defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002051 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002052
Johnny Chen2ec5e492010-02-22 21:50:40 +00002053// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002054defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002055
2056// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002057defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002058
2059// Zero extenders
2060
2061let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00002062defm UXTB : AI_ext_rrot<0b01101110,
2063 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
2064defm UXTH : AI_ext_rrot<0b01101111,
2065 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
2066defm UXTB16 : AI_ext_rrot<0b01101100,
2067 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002068
Jim Grosbach542f6422010-07-28 23:25:44 +00002069// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2070// The transformation should probably be done as a combiner action
2071// instead so we can include a check for masking back in the upper
2072// eight bits of the source into the lower eight bits of the result.
2073//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
2074// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002075def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00002076 (UXTB16r_rot GPR:$Src, 8)>;
2077
Evan Cheng576a3962010-09-25 00:49:35 +00002078defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002079 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002080defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002081 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002082}
2083
Evan Chenga8e29892007-01-19 07:51:42 +00002084// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00002085// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002086defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002087
Evan Chenga8e29892007-01-19 07:51:42 +00002088
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002089def SBFX : I<(outs GPR:$Rd),
2090 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002091 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002092 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002093 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002094 bits<4> Rd;
2095 bits<4> Rn;
2096 bits<5> lsb;
2097 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002098 let Inst{27-21} = 0b0111101;
2099 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002100 let Inst{20-16} = width;
2101 let Inst{15-12} = Rd;
2102 let Inst{11-7} = lsb;
2103 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002104}
2105
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002106def UBFX : I<(outs GPR:$Rd),
2107 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002108 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002109 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002110 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002111 bits<4> Rd;
2112 bits<4> Rn;
2113 bits<5> lsb;
2114 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002115 let Inst{27-21} = 0b0111111;
2116 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002117 let Inst{20-16} = width;
2118 let Inst{15-12} = Rd;
2119 let Inst{11-7} = lsb;
2120 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002121}
2122
Evan Chenga8e29892007-01-19 07:51:42 +00002123//===----------------------------------------------------------------------===//
2124// Arithmetic Instructions.
2125//
2126
Jim Grosbach26421962008-10-14 20:36:24 +00002127defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002128 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002129 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002130defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002131 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002132 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002133
Evan Chengc85e8322007-07-05 07:13:32 +00002134// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002135defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002136 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002137 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2138defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002139 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002140 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002141
Evan Cheng62674222009-06-25 23:34:10 +00002142defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002143 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002144defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002145 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Daniel Dunbar238100a2011-01-10 15:26:35 +00002146
2147// ADC and SUBC with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002148defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002149 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00002150defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002151 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00002152
Jim Grosbach84760882010-10-15 18:42:41 +00002153def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2154 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2155 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2156 bits<4> Rd;
2157 bits<4> Rn;
2158 bits<12> imm;
2159 let Inst{25} = 1;
2160 let Inst{15-12} = Rd;
2161 let Inst{19-16} = Rn;
2162 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002163}
Evan Cheng13ab0202007-07-10 18:08:01 +00002164
Bob Wilsoncff71782010-08-05 18:23:43 +00002165// The reg/reg form is only defined for the disassembler; for codegen it is
2166// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002167def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2168 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002169 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002170 bits<4> Rd;
2171 bits<4> Rn;
2172 bits<4> Rm;
2173 let Inst{11-4} = 0b00000000;
2174 let Inst{25} = 0;
2175 let Inst{3-0} = Rm;
2176 let Inst{15-12} = Rd;
2177 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002178}
2179
Jim Grosbach84760882010-10-15 18:42:41 +00002180def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2181 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
2182 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
2183 bits<4> Rd;
2184 bits<4> Rn;
2185 bits<12> shift;
2186 let Inst{25} = 0;
2187 let Inst{11-0} = shift;
2188 let Inst{15-12} = Rd;
2189 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002190}
Evan Chengc85e8322007-07-05 07:13:32 +00002191
2192// RSB with 's' bit set.
Daniel Dunbar238100a2011-01-10 15:26:35 +00002193let isCodeGenOnly = 1, Defs = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002194def RSBSri : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2195 IIC_iALUi, "rsbs", "\t$Rd, $Rn, $imm",
2196 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]> {
2197 bits<4> Rd;
2198 bits<4> Rn;
2199 bits<12> imm;
2200 let Inst{25} = 1;
2201 let Inst{20} = 1;
2202 let Inst{15-12} = Rd;
2203 let Inst{19-16} = Rn;
2204 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002205}
Kevin Enderbyd39647d2011-03-02 23:08:33 +00002206def RSBSrr : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2207 IIC_iALUr, "rsbs", "\t$Rd, $Rn, $Rm",
2208 [/* For disassembly only; pattern left blank */]> {
2209 bits<4> Rd;
2210 bits<4> Rn;
2211 bits<4> Rm;
2212 let Inst{11-4} = 0b00000000;
2213 let Inst{25} = 0;
2214 let Inst{20} = 1;
2215 let Inst{3-0} = Rm;
2216 let Inst{15-12} = Rd;
2217 let Inst{19-16} = Rn;
2218}
Jim Grosbach84760882010-10-15 18:42:41 +00002219def RSBSrs : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2220 DPSoRegFrm, IIC_iALUsr, "rsbs", "\t$Rd, $Rn, $shift",
2221 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]> {
2222 bits<4> Rd;
2223 bits<4> Rn;
2224 bits<12> shift;
2225 let Inst{25} = 0;
2226 let Inst{20} = 1;
2227 let Inst{11-0} = shift;
2228 let Inst{15-12} = Rd;
2229 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002230}
Evan Cheng071a2792007-09-11 19:55:27 +00002231}
Evan Chengc85e8322007-07-05 07:13:32 +00002232
Evan Cheng62674222009-06-25 23:34:10 +00002233let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002234def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2235 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2236 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002237 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002238 bits<4> Rd;
2239 bits<4> Rn;
2240 bits<12> imm;
2241 let Inst{25} = 1;
2242 let Inst{15-12} = Rd;
2243 let Inst{19-16} = Rn;
2244 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002245}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002246// The reg/reg form is only defined for the disassembler; for codegen it is
2247// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002248def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2249 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002250 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002251 bits<4> Rd;
2252 bits<4> Rn;
2253 bits<4> Rm;
2254 let Inst{11-4} = 0b00000000;
2255 let Inst{25} = 0;
2256 let Inst{3-0} = Rm;
2257 let Inst{15-12} = Rd;
2258 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002259}
Jim Grosbach84760882010-10-15 18:42:41 +00002260def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2261 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2262 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002263 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002264 bits<4> Rd;
2265 bits<4> Rn;
2266 bits<12> shift;
2267 let Inst{25} = 0;
2268 let Inst{11-0} = shift;
2269 let Inst{15-12} = Rd;
2270 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002271}
Evan Cheng62674222009-06-25 23:34:10 +00002272}
2273
2274// FIXME: Allow these to be predicated.
Daniel Dunbar238100a2011-01-10 15:26:35 +00002275let isCodeGenOnly = 1, Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002276def RSCSri : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2277 DPFrm, IIC_iALUi, "rscs\t$Rd, $Rn, $imm",
2278 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002279 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002280 bits<4> Rd;
2281 bits<4> Rn;
2282 bits<12> imm;
2283 let Inst{25} = 1;
2284 let Inst{20} = 1;
2285 let Inst{15-12} = Rd;
2286 let Inst{19-16} = Rn;
2287 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002288}
Jim Grosbach84760882010-10-15 18:42:41 +00002289def RSCSrs : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2290 DPSoRegFrm, IIC_iALUsr, "rscs\t$Rd, $Rn, $shift",
2291 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002292 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002293 bits<4> Rd;
2294 bits<4> Rn;
2295 bits<12> shift;
2296 let Inst{25} = 0;
2297 let Inst{20} = 1;
2298 let Inst{11-0} = shift;
2299 let Inst{15-12} = Rd;
2300 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002301}
Evan Cheng071a2792007-09-11 19:55:27 +00002302}
Evan Cheng2c614c52007-06-06 10:17:05 +00002303
Evan Chenga8e29892007-01-19 07:51:42 +00002304// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002305// The assume-no-carry-in form uses the negation of the input since add/sub
2306// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2307// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2308// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002309def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2310 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002311def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2312 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2313// The with-carry-in form matches bitwise not instead of the negation.
2314// Effectively, the inverse interpretation of the carry flag already accounts
2315// for part of the negation.
2316def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
2317 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002318
2319// Note: These are implemented in C++ code, because they have to generate
2320// ADD/SUBrs instructions, which use a complex pattern that a xform function
2321// cannot produce.
2322// (mul X, 2^n+1) -> (add (X << n), X)
2323// (mul X, 2^n-1) -> (rsb X, (X << n))
2324
Johnny Chen667d1272010-02-22 18:50:54 +00002325// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002326// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002327class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002328 list<dag> pattern = [/* For disassembly only; pattern left blank */],
2329 dag iops = (ins GPR:$Rn, GPR:$Rm), string asm = "\t$Rd, $Rn, $Rm">
2330 : AI<(outs GPR:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002331 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002332 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002333 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002334 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002335 let Inst{11-4} = op11_4;
2336 let Inst{19-16} = Rn;
2337 let Inst{15-12} = Rd;
2338 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002339}
2340
Johnny Chen667d1272010-02-22 18:50:54 +00002341// Saturating add/subtract -- for disassembly only
2342
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002343def QADD : AAI<0b00010000, 0b00000101, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002344 [(set GPR:$Rd, (int_arm_qadd GPR:$Rm, GPR:$Rn))],
2345 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002346def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002347 [(set GPR:$Rd, (int_arm_qsub GPR:$Rm, GPR:$Rn))],
2348 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
2349def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], (ins GPR:$Rm, GPR:$Rn),
2350 "\t$Rd, $Rm, $Rn">;
2351def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], (ins GPR:$Rm, GPR:$Rn),
2352 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002353
2354def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2355def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2356def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2357def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2358def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2359def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2360def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2361def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2362def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2363def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2364def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2365def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002366
2367// Signed/Unsigned add/subtract -- for disassembly only
2368
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002369def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2370def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2371def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2372def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2373def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2374def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2375def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2376def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2377def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2378def USAX : AAI<0b01100101, 0b11110101, "usax">;
2379def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2380def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002381
2382// Signed/Unsigned halving add/subtract -- for disassembly only
2383
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002384def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2385def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2386def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2387def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2388def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2389def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2390def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2391def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2392def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2393def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2394def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2395def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002396
Johnny Chenadc77332010-02-26 22:04:29 +00002397// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002398
Jim Grosbach70987fb2010-10-18 23:35:38 +00002399def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002400 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002401 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002402 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002403 bits<4> Rd;
2404 bits<4> Rn;
2405 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002406 let Inst{27-20} = 0b01111000;
2407 let Inst{15-12} = 0b1111;
2408 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002409 let Inst{19-16} = Rd;
2410 let Inst{11-8} = Rm;
2411 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002412}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002413def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002414 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002415 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002416 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002417 bits<4> Rd;
2418 bits<4> Rn;
2419 bits<4> Rm;
2420 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002421 let Inst{27-20} = 0b01111000;
2422 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002423 let Inst{19-16} = Rd;
2424 let Inst{15-12} = Ra;
2425 let Inst{11-8} = Rm;
2426 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002427}
2428
2429// Signed/Unsigned saturate -- for disassembly only
2430
Jim Grosbach70987fb2010-10-18 23:35:38 +00002431def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2432 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002433 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002434 bits<4> Rd;
2435 bits<5> sat_imm;
2436 bits<4> Rn;
2437 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002438 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002439 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002440 let Inst{20-16} = sat_imm;
2441 let Inst{15-12} = Rd;
2442 let Inst{11-7} = sh{7-3};
2443 let Inst{6} = sh{0};
2444 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002445}
2446
Jim Grosbach70987fb2010-10-18 23:35:38 +00002447def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm,
2448 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002449 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002450 bits<4> Rd;
2451 bits<4> sat_imm;
2452 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002453 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002454 let Inst{11-4} = 0b11110011;
2455 let Inst{15-12} = Rd;
2456 let Inst{19-16} = sat_imm;
2457 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002458}
2459
Jim Grosbach70987fb2010-10-18 23:35:38 +00002460def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2461 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002462 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002463 bits<4> Rd;
2464 bits<5> sat_imm;
2465 bits<4> Rn;
2466 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002467 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002468 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002469 let Inst{15-12} = Rd;
2470 let Inst{11-7} = sh{7-3};
2471 let Inst{6} = sh{0};
2472 let Inst{20-16} = sat_imm;
2473 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002474}
2475
Jim Grosbach70987fb2010-10-18 23:35:38 +00002476def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2477 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002478 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002479 bits<4> Rd;
2480 bits<4> sat_imm;
2481 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002482 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002483 let Inst{11-4} = 0b11110011;
2484 let Inst{15-12} = Rd;
2485 let Inst{19-16} = sat_imm;
2486 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002487}
Evan Chenga8e29892007-01-19 07:51:42 +00002488
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002489def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2490def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002491
Evan Chenga8e29892007-01-19 07:51:42 +00002492//===----------------------------------------------------------------------===//
2493// Bitwise Instructions.
2494//
2495
Jim Grosbach26421962008-10-14 20:36:24 +00002496defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002497 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002498 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002499defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002500 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002501 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002502defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002503 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002504 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002505defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002506 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002507 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002508
Jim Grosbach3fea191052010-10-21 22:03:21 +00002509def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002510 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002511 "bfc", "\t$Rd, $imm", "$src = $Rd",
2512 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002513 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002514 bits<4> Rd;
2515 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002516 let Inst{27-21} = 0b0111110;
2517 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002518 let Inst{15-12} = Rd;
2519 let Inst{11-7} = imm{4-0}; // lsb
2520 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002521}
2522
Johnny Chenb2503c02010-02-17 06:31:48 +00002523// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002524def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002525 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002526 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2527 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002528 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002529 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002530 bits<4> Rd;
2531 bits<4> Rn;
2532 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002533 let Inst{27-21} = 0b0111110;
2534 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002535 let Inst{15-12} = Rd;
2536 let Inst{11-7} = imm{4-0}; // lsb
2537 let Inst{20-16} = imm{9-5}; // width
2538 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002539}
2540
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002541// GNU as only supports this form of bfi (w/ 4 arguments)
2542let isAsmParserOnly = 1 in
2543def BFI4p : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn,
2544 lsb_pos_imm:$lsb, width_imm:$width),
2545 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
2546 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
2547 []>, Requires<[IsARM, HasV6T2]> {
2548 bits<4> Rd;
2549 bits<4> Rn;
2550 bits<5> lsb;
2551 bits<5> width;
2552 let Inst{27-21} = 0b0111110;
2553 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
2554 let Inst{15-12} = Rd;
2555 let Inst{11-7} = lsb;
2556 let Inst{20-16} = width; // Custom encoder => lsb+width-1
2557 let Inst{3-0} = Rn;
2558}
2559
Jim Grosbach36860462010-10-21 22:19:32 +00002560def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2561 "mvn", "\t$Rd, $Rm",
2562 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2563 bits<4> Rd;
2564 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002565 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002566 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002567 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002568 let Inst{15-12} = Rd;
2569 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002570}
Jim Grosbach36860462010-10-21 22:19:32 +00002571def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2572 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2573 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2574 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002575 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002576 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002577 let Inst{19-16} = 0b0000;
2578 let Inst{15-12} = Rd;
2579 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002580}
Evan Chengc4af4632010-11-17 20:13:28 +00002581let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002582def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2583 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2584 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2585 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002586 bits<12> imm;
2587 let Inst{25} = 1;
2588 let Inst{19-16} = 0b0000;
2589 let Inst{15-12} = Rd;
2590 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002591}
Evan Chenga8e29892007-01-19 07:51:42 +00002592
2593def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2594 (BICri GPR:$src, so_imm_not:$imm)>;
2595
2596//===----------------------------------------------------------------------===//
2597// Multiply Instructions.
2598//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002599class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2600 string opc, string asm, list<dag> pattern>
2601 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2602 bits<4> Rd;
2603 bits<4> Rm;
2604 bits<4> Rn;
2605 let Inst{19-16} = Rd;
2606 let Inst{11-8} = Rm;
2607 let Inst{3-0} = Rn;
2608}
2609class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2610 string opc, string asm, list<dag> pattern>
2611 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2612 bits<4> RdLo;
2613 bits<4> RdHi;
2614 bits<4> Rm;
2615 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002616 let Inst{19-16} = RdHi;
2617 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002618 let Inst{11-8} = Rm;
2619 let Inst{3-0} = Rn;
2620}
Evan Chenga8e29892007-01-19 07:51:42 +00002621
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002622let isCommutable = 1 in {
2623let Constraints = "@earlyclobber $Rd" in
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002624def MULv5: ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
2625 pred:$p, cc_out:$s),
2626 Size4Bytes, IIC_iMUL32,
2627 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
2628 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002629
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002630def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2631 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002632 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
2633 Requires<[IsARM, HasV6]>;
2634}
Evan Chenga8e29892007-01-19 07:51:42 +00002635
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002636let Constraints = "@earlyclobber $Rd" in
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002637def MLAv5: ARMPseudoInst<(outs GPR:$Rd),
2638 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
2639 Size4Bytes, IIC_iMAC32,
2640 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2641 Requires<[IsARM, NoV6]> {
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002642 bits<4> Ra;
2643 let Inst{15-12} = Ra;
2644}
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002645def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2646 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002647 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2648 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002649 bits<4> Ra;
2650 let Inst{15-12} = Ra;
2651}
Evan Chenga8e29892007-01-19 07:51:42 +00002652
Jim Grosbach65711012010-11-19 22:22:37 +00002653def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2654 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
2655 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002656 Requires<[IsARM, HasV6T2]> {
2657 bits<4> Rd;
2658 bits<4> Rm;
2659 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00002660 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002661 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00002662 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002663 let Inst{11-8} = Rm;
2664 let Inst{3-0} = Rn;
2665}
Evan Chengedcbada2009-07-06 22:05:45 +00002666
Evan Chenga8e29892007-01-19 07:51:42 +00002667// Extra precision multiplies with low / high results
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002668
Evan Chengcd799b92009-06-12 20:46:18 +00002669let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002670let isCommutable = 1 in {
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002671let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002672def SMULLv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2673 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2674 Size4Bytes, IIC_iMUL64, []>,
2675 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002676
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002677def UMULLv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2678 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2679 Size4Bytes, IIC_iMUL64, []>,
2680 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002681}
2682
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002683def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2684 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002685 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2686 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002687
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002688def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2689 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002690 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2691 Requires<[IsARM, HasV6]>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002692}
Evan Chenga8e29892007-01-19 07:51:42 +00002693
2694// Multiply + accumulate
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002695let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002696def SMLALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2697 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2698 Size4Bytes, IIC_iMAC64, []>,
2699 Requires<[IsARM, NoV6]>;
2700def UMLALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2701 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2702 Size4Bytes, IIC_iMAC64, []>,
2703 Requires<[IsARM, NoV6]>;
2704def UMAALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2705 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2706 Size4Bytes, IIC_iMAC64, []>,
2707 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002708
2709}
2710
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002711def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2712 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002713 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2714 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002715def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2716 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002717 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2718 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002719
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002720def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2721 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2722 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2723 Requires<[IsARM, HasV6]> {
2724 bits<4> RdLo;
2725 bits<4> RdHi;
2726 bits<4> Rm;
2727 bits<4> Rn;
2728 let Inst{19-16} = RdLo;
2729 let Inst{15-12} = RdHi;
2730 let Inst{11-8} = Rm;
2731 let Inst{3-0} = Rn;
2732}
Evan Chengcd799b92009-06-12 20:46:18 +00002733} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002734
2735// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002736def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2737 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2738 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002739 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002740 let Inst{15-12} = 0b1111;
2741}
Evan Cheng13ab0202007-07-10 18:08:01 +00002742
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002743def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2744 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002745 [/* For disassembly only; pattern left blank */]>,
2746 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002747 let Inst{15-12} = 0b1111;
2748}
2749
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002750def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2751 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2752 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2753 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2754 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002755
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002756def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2757 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2758 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002759 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002760 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002761
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002762def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2763 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2764 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2765 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2766 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002767
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002768def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2769 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2770 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002771 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002772 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002773
Raul Herbster37fb5b12007-08-30 23:25:47 +00002774multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002775 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2776 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2777 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2778 (sext_inreg GPR:$Rm, i16)))]>,
2779 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002780
Jim Grosbach3870b752010-10-22 18:35:16 +00002781 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2782 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2783 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2784 (sra GPR:$Rm, (i32 16))))]>,
2785 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002786
Jim Grosbach3870b752010-10-22 18:35:16 +00002787 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2788 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2789 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2790 (sext_inreg GPR:$Rm, i16)))]>,
2791 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002792
Jim Grosbach3870b752010-10-22 18:35:16 +00002793 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2794 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2795 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2796 (sra GPR:$Rm, (i32 16))))]>,
2797 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002798
Jim Grosbach3870b752010-10-22 18:35:16 +00002799 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2800 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2801 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2802 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2803 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002804
Jim Grosbach3870b752010-10-22 18:35:16 +00002805 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2806 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2807 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2808 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2809 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002810}
2811
Raul Herbster37fb5b12007-08-30 23:25:47 +00002812
2813multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002814 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002815 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2816 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2817 [(set GPR:$Rd, (add GPR:$Ra,
2818 (opnode (sext_inreg GPR:$Rn, i16),
2819 (sext_inreg GPR:$Rm, i16))))]>,
2820 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002821
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002822 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002823 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2824 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2825 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2826 (sra GPR:$Rm, (i32 16)))))]>,
2827 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002828
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002829 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002830 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2831 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2832 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2833 (sext_inreg GPR:$Rm, i16))))]>,
2834 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002835
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002836 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002837 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2838 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2839 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2840 (sra GPR:$Rm, (i32 16)))))]>,
2841 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002842
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002843 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002844 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2845 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2846 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2847 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2848 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002849
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002850 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002851 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2852 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2853 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2854 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2855 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002856}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002857
Raul Herbster37fb5b12007-08-30 23:25:47 +00002858defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2859defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002860
Johnny Chen83498e52010-02-12 21:59:23 +00002861// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002862def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2863 (ins GPR:$Rn, GPR:$Rm),
2864 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002865 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002866 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002867
Jim Grosbach3870b752010-10-22 18:35:16 +00002868def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2869 (ins GPR:$Rn, GPR:$Rm),
2870 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002871 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002872 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002873
Jim Grosbach3870b752010-10-22 18:35:16 +00002874def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2875 (ins GPR:$Rn, GPR:$Rm),
2876 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002877 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002878 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002879
Jim Grosbach3870b752010-10-22 18:35:16 +00002880def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2881 (ins GPR:$Rn, GPR:$Rm),
2882 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002883 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002884 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002885
Johnny Chen667d1272010-02-22 18:50:54 +00002886// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002887class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2888 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002889 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002890 bits<4> Rn;
2891 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002892 let Inst{4} = 1;
2893 let Inst{5} = swap;
2894 let Inst{6} = sub;
2895 let Inst{7} = 0;
2896 let Inst{21-20} = 0b00;
2897 let Inst{22} = long;
2898 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002899 let Inst{11-8} = Rm;
2900 let Inst{3-0} = Rn;
2901}
2902class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2903 InstrItinClass itin, string opc, string asm>
2904 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2905 bits<4> Rd;
2906 let Inst{15-12} = 0b1111;
2907 let Inst{19-16} = Rd;
2908}
2909class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2910 InstrItinClass itin, string opc, string asm>
2911 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2912 bits<4> Ra;
2913 let Inst{15-12} = Ra;
2914}
2915class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2916 InstrItinClass itin, string opc, string asm>
2917 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2918 bits<4> RdLo;
2919 bits<4> RdHi;
2920 let Inst{19-16} = RdHi;
2921 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00002922}
2923
2924multiclass AI_smld<bit sub, string opc> {
2925
Jim Grosbach385e1362010-10-22 19:15:30 +00002926 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2927 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002928
Jim Grosbach385e1362010-10-22 19:15:30 +00002929 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2930 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002931
Jim Grosbach385e1362010-10-22 19:15:30 +00002932 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2933 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2934 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002935
Jim Grosbach385e1362010-10-22 19:15:30 +00002936 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2937 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2938 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002939
2940}
2941
2942defm SMLA : AI_smld<0, "smla">;
2943defm SMLS : AI_smld<1, "smls">;
2944
Johnny Chen2ec5e492010-02-22 21:50:40 +00002945multiclass AI_sdml<bit sub, string opc> {
2946
Jim Grosbach385e1362010-10-22 19:15:30 +00002947 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2948 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
2949 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2950 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002951}
2952
2953defm SMUA : AI_sdml<0, "smua">;
2954defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002955
Evan Chenga8e29892007-01-19 07:51:42 +00002956//===----------------------------------------------------------------------===//
2957// Misc. Arithmetic Instructions.
2958//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002959
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002960def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
2961 IIC_iUNAr, "clz", "\t$Rd, $Rm",
2962 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002963
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002964def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2965 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
2966 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
2967 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002968
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002969def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2970 IIC_iUNAr, "rev", "\t$Rd, $Rm",
2971 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002972
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002973def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2974 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
2975 [(set GPR:$Rd,
2976 (or (and (srl GPR:$Rm, (i32 8)), 0xFF),
2977 (or (and (shl GPR:$Rm, (i32 8)), 0xFF00),
2978 (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000),
2979 (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>,
2980 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002981
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002982def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2983 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
2984 [(set GPR:$Rd,
Evan Chenga8e29892007-01-19 07:51:42 +00002985 (sext_inreg
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002986 (or (srl (and GPR:$Rm, 0xFF00), (i32 8)),
2987 (shl GPR:$Rm, (i32 8))), i16))]>,
2988 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002989
Bob Wilsonf955f292010-08-17 17:23:19 +00002990def lsl_shift_imm : SDNodeXForm<imm, [{
2991 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2992 return CurDAG->getTargetConstant(Sh, MVT::i32);
2993}]>;
2994
2995def lsl_amt : PatLeaf<(i32 imm), [{
2996 return (N->getZExtValue() < 32);
2997}], lsl_shift_imm>;
2998
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002999def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
3000 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
3001 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
3002 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
3003 (and (shl GPR:$Rm, lsl_amt:$sh),
3004 0xFFFF0000)))]>,
3005 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003006
Evan Chenga8e29892007-01-19 07:51:42 +00003007// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003008def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3009 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3010def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
3011 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003012
Bob Wilsonf955f292010-08-17 17:23:19 +00003013def asr_shift_imm : SDNodeXForm<imm, [{
3014 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
3015 return CurDAG->getTargetConstant(Sh, MVT::i32);
3016}]>;
3017
3018def asr_amt : PatLeaf<(i32 imm), [{
3019 return (N->getZExtValue() <= 32);
3020}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00003021
Bob Wilsondc66eda2010-08-16 22:26:55 +00003022// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3023// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003024def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
3025 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
3026 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
3027 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
3028 (and (sra GPR:$Rm, asr_amt:$sh),
3029 0xFFFF)))]>,
3030 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003031
Evan Chenga8e29892007-01-19 07:51:42 +00003032// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3033// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00003034def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00003035 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00003036def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00003037 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
3038 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003039
Evan Chenga8e29892007-01-19 07:51:42 +00003040//===----------------------------------------------------------------------===//
3041// Comparison Instructions...
3042//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003043
Jim Grosbach26421962008-10-14 20:36:24 +00003044defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003045 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003046 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003047
Jim Grosbach97a884d2010-12-07 20:41:06 +00003048// ARMcmpZ can re-use the above instruction definitions.
3049def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3050 (CMPri GPR:$src, so_imm:$imm)>;
3051def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3052 (CMPrr GPR:$src, GPR:$rhs)>;
3053def : ARMPat<(ARMcmpZ GPR:$src, so_reg:$rhs),
3054 (CMPrs GPR:$src, so_reg:$rhs)>;
3055
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003056// FIXME: We have to be careful when using the CMN instruction and comparison
3057// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003058// results:
3059//
3060// rsbs r1, r1, 0
3061// cmp r0, r1
3062// mov r0, #0
3063// it ls
3064// mov r0, #1
3065//
3066// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003067//
Bill Wendling6165e872010-08-26 18:33:51 +00003068// cmn r0, r1
3069// mov r0, #0
3070// it ls
3071// mov r0, #1
3072//
3073// However, the CMN gives the *opposite* result when r1 is 0. This is because
3074// the carry flag is set in the CMP case but not in the CMN case. In short, the
3075// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3076// value of r0 and the carry bit (because the "carry bit" parameter to
3077// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3078// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3079// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3080// parameter to AddWithCarry is defined as 0).
3081//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003082// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003083//
3084// x = 0
3085// ~x = 0xFFFF FFFF
3086// ~x + 1 = 0x1 0000 0000
3087// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3088//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003089// Therefore, we should disable CMN when comparing against zero, until we can
3090// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3091// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003092//
3093// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3094//
3095// This is related to <rdar://problem/7569620>.
3096//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003097//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3098// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003099
Evan Chenga8e29892007-01-19 07:51:42 +00003100// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003101defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003102 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003103 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003104defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003105 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003106 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003107
David Goodwinc0309b42009-06-29 15:33:01 +00003108defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003109 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003110 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003111
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003112//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3113// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003114
David Goodwinc0309b42009-06-29 15:33:01 +00003115def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003116 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003117
Evan Cheng218977b2010-07-13 19:27:42 +00003118// Pseudo i64 compares for some floating point compares.
3119let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3120 Defs = [CPSR] in {
3121def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003122 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003123 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003124 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3125
3126def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003127 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003128 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3129} // usesCustomInserter
3130
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003131
Evan Chenga8e29892007-01-19 07:51:42 +00003132// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003133// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003134// a two-value operand where a dag node expects two operands. :(
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003135// FIXME: These should all be pseudo-instructions that get expanded to
3136// the normal MOV instructions. That would fix the dependency on
3137// special casing them in tblgen.
Owen Andersonf523e472010-09-23 23:45:25 +00003138let neverHasSideEffects = 1 in {
Jim Grosbach89c898f2010-10-13 00:50:27 +00003139def MOVCCr : AI1<0b1101, (outs GPR:$Rd), (ins GPR:$false, GPR:$Rm), DPFrm,
3140 IIC_iCMOVr, "mov", "\t$Rd, $Rm",
3141 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3142 RegConstraint<"$false = $Rd">, UnaryDP {
3143 bits<4> Rd;
3144 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00003145 let Inst{25} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00003146 let Inst{20} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00003147 let Inst{15-12} = Rd;
Johnny Chen04301522009-11-07 00:54:36 +00003148 let Inst{11-4} = 0b00000000;
Jim Grosbach27e90082010-10-29 19:28:17 +00003149 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003150}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00003151
Jim Grosbach27e90082010-10-29 19:28:17 +00003152def MOVCCs : AI1<0b1101, (outs GPR:$Rd),
3153 (ins GPR:$false, so_reg:$shift), DPSoRegFrm, IIC_iCMOVsr,
3154 "mov", "\t$Rd, $shift",
3155 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3156 RegConstraint<"$false = $Rd">, UnaryDP {
3157 bits<4> Rd;
Jim Grosbach27e90082010-10-29 19:28:17 +00003158 bits<12> shift;
Bob Wilson8e86b512009-10-14 19:00:24 +00003159 let Inst{25} = 0;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003160 let Inst{20} = 0;
Jim Grosbach79119162010-11-16 18:13:42 +00003161 let Inst{19-16} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00003162 let Inst{15-12} = Rd;
3163 let Inst{11-0} = shift;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003164}
3165
Evan Chengc4af4632010-11-17 20:13:28 +00003166let isMoveImm = 1 in
Evan Cheng75972122011-01-13 07:58:56 +00003167def MOVCCi16 : AI1<0b1000, (outs GPR:$Rd), (ins GPR:$false, i32imm_hilo16:$imm),
Jim Grosbach27e90082010-10-29 19:28:17 +00003168 DPFrm, IIC_iMOVi,
3169 "movw", "\t$Rd, $imm",
3170 []>,
3171 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>,
3172 UnaryDP {
3173 bits<4> Rd;
3174 bits<16> imm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003175 let Inst{25} = 1;
Jim Grosbach27e90082010-10-29 19:28:17 +00003176 let Inst{20} = 0;
3177 let Inst{19-16} = imm{15-12};
3178 let Inst{15-12} = Rd;
3179 let Inst{11-0} = imm{11-0};
3180}
3181
Evan Chengc4af4632010-11-17 20:13:28 +00003182let isMoveImm = 1 in
Jim Grosbach27e90082010-10-29 19:28:17 +00003183def MOVCCi : AI1<0b1101, (outs GPR:$Rd),
3184 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
3185 "mov", "\t$Rd, $imm",
3186 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
3187 RegConstraint<"$false = $Rd">, UnaryDP {
3188 bits<4> Rd;
3189 bits<12> imm;
3190 let Inst{25} = 1;
3191 let Inst{20} = 0;
3192 let Inst{19-16} = 0b0000;
3193 let Inst{15-12} = Rd;
3194 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003195}
Evan Cheng875a6ac2010-11-12 22:42:47 +00003196
Evan Cheng63f35442010-11-13 02:25:14 +00003197// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003198let isMoveImm = 1 in
Evan Cheng63f35442010-11-13 02:25:14 +00003199def MOVCCi32imm : PseudoInst<(outs GPR:$Rd),
3200 (ins GPR:$false, i32imm:$src, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003201 IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003202
Evan Chengc4af4632010-11-17 20:13:28 +00003203let isMoveImm = 1 in
Evan Cheng875a6ac2010-11-12 22:42:47 +00003204def MVNCCi : AI1<0b1111, (outs GPR:$Rd),
3205 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
3206 "mvn", "\t$Rd, $imm",
3207 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
3208 RegConstraint<"$false = $Rd">, UnaryDP {
3209 bits<4> Rd;
3210 bits<12> imm;
3211 let Inst{25} = 1;
3212 let Inst{20} = 0;
3213 let Inst{19-16} = 0b0000;
3214 let Inst{15-12} = Rd;
3215 let Inst{11-0} = imm;
3216}
Owen Andersonf523e472010-09-23 23:45:25 +00003217} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003218
Jim Grosbach3728e962009-12-10 00:11:09 +00003219//===----------------------------------------------------------------------===//
3220// Atomic operations intrinsics
3221//
3222
Bob Wilsonf74a4292010-10-30 00:54:37 +00003223def memb_opt : Operand<i32> {
3224 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00003225 let ParserMatchClass = MemBarrierOptOperand;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003226}
Jim Grosbach3728e962009-12-10 00:11:09 +00003227
Bob Wilsonf74a4292010-10-30 00:54:37 +00003228// memory barriers protect the atomic sequences
3229let hasSideEffects = 1 in {
3230def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3231 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3232 Requires<[IsARM, HasDB]> {
3233 bits<4> opt;
3234 let Inst{31-4} = 0xf57ff05;
3235 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003236}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003237
Johnny Chen7def14f2010-08-11 23:35:12 +00003238def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003239 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00003240 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003241 Requires<[IsARM, HasV6]> {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003242 // FIXME: add encoding
3243}
Jim Grosbach3728e962009-12-10 00:11:09 +00003244}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003245
Bob Wilsonf74a4292010-10-30 00:54:37 +00003246def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3247 "dsb", "\t$opt",
3248 [/* For disassembly only; pattern left blank */]>,
3249 Requires<[IsARM, HasDB]> {
3250 bits<4> opt;
3251 let Inst{31-4} = 0xf57ff04;
3252 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003253}
3254
Johnny Chenfd6037d2010-02-18 00:19:08 +00003255// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00003256def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
3257 Requires<[IsARM, HasDB]> {
Johnny Chen1adc40c2010-08-12 20:46:17 +00003258 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003259 let Inst{3-0} = 0b1111;
3260}
3261
Jim Grosbach66869102009-12-11 18:52:41 +00003262let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003263 let Uses = [CPSR] in {
3264 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003265 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003266 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3267 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003268 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003269 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3270 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003271 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003272 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3273 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003274 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003275 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3276 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003277 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003278 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3279 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003280 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003281 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
3282 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003283 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003284 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3285 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003286 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003287 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3288 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003289 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003290 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3291 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003292 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003293 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3294 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003295 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003296 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3297 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003298 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003299 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
3300 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003301 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003302 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3303 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003304 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003305 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3306 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003307 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003308 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3309 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003310 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003311 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3312 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003313 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003314 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3315 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003316 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003317 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
3318
3319 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003320 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003321 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3322 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003323 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003324 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3325 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003326 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003327 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3328
Jim Grosbache801dc42009-12-12 01:40:06 +00003329 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003330 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003331 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3332 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003333 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003334 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3335 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003336 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003337 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3338}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003339}
3340
3341let mayLoad = 1 in {
Jim Grosbach86875a22010-10-29 19:58:57 +00003342def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3343 "ldrexb", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003344 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003345def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3346 "ldrexh", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003347 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003348def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3349 "ldrex", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003350 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003351def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003352 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003353 "ldrexd", "\t$Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003354 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003355}
3356
Jim Grosbach86875a22010-10-29 19:58:57 +00003357let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
3358def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$src, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003359 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003360 "strexb", "\t$Rd, $src, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003361 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003362def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbach5278eb82009-12-11 01:42:04 +00003363 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003364 "strexh", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003365 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003366def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003367 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003368 "strex", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003369 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003370def STREXD : AIstrex<0b01, (outs GPR:$Rd),
3371 (ins GPR:$Rt, GPR:$Rt2, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003372 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003373 "strexd", "\t$Rd, $Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003374 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003375}
3376
Johnny Chenb9436272010-02-17 22:37:58 +00003377// Clear-Exclusive is for disassembly only.
3378def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3379 [/* For disassembly only; pattern left blank */]>,
3380 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003381 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003382}
3383
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003384// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3385let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003386def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3387 [/* For disassembly only; pattern left blank */]>;
3388def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3389 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003390}
3391
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003392//===----------------------------------------------------------------------===//
3393// TLS Instructions
3394//
3395
3396// __aeabi_read_tp preserves the registers r1-r3.
Jason W Kima0871e72010-12-08 23:14:44 +00003397// This is a pseudo inst so that we can get the encoding right,
3398// complete with fixup for the aeabi_read_tp function.
Evan Cheng13ab0202007-07-10 18:08:01 +00003399let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00003400 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
Jason W Kima0871e72010-12-08 23:14:44 +00003401 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003402 [(set R0, ARMthread_pointer)]>;
3403}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00003404
Evan Chenga8e29892007-01-19 07:51:42 +00003405//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00003406// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00003407// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00003408// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00003409// Since by its nature we may be coming from some other function to get
3410// here, and we're using the stack frame for the containing function to
3411// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00003412// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00003413// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00003414// except for our own input by listing the relevant registers in Defs. By
3415// doing so, we also cause the prologue/epilogue code to actively preserve
3416// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003417// A constant value is passed in $val, and we use the location as a scratch.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003418//
3419// These are pseudo-instructions and are lowered to individual MC-insts, so
3420// no encoding information is necessary.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003421let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00003422 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
3423 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00003424 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00003425 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbache76473d2010-11-29 23:51:31 +00003426 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3427 NoItinerary,
Bob Wilsonec80e262010-04-09 20:41:18 +00003428 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3429 Requires<[IsARM, HasVFP2]>;
3430}
3431
3432let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00003433 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
3434 hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbache76473d2010-11-29 23:51:31 +00003435 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3436 NoItinerary,
Bob Wilsonec80e262010-04-09 20:41:18 +00003437 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3438 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00003439}
3440
Jim Grosbach5eb19512010-05-22 01:06:18 +00003441// FIXME: Non-Darwin version(s)
3442let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3443 Defs = [ R7, LR, SP ] in {
Jim Grosbache76473d2010-11-29 23:51:31 +00003444def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
3445 NoItinerary,
Jim Grosbach5eb19512010-05-22 01:06:18 +00003446 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3447 Requires<[IsARM, IsDarwin]>;
3448}
3449
Jim Grosbache4ad3872010-10-19 23:27:08 +00003450// eh.sjlj.dispatchsetup pseudo-instruction.
Jim Grosbache317b132010-10-29 20:21:49 +00003451// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
Jim Grosbache4ad3872010-10-19 23:27:08 +00003452// handled when the pseudo is expanded (which happens before any passes
3453// that need the instruction size).
3454let isBarrier = 1, hasSideEffects = 1 in
3455def Int_eh_sjlj_dispatchsetup :
Jim Grosbach99594eb2010-11-18 01:38:26 +00003456 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
Jim Grosbache4ad3872010-10-19 23:27:08 +00003457 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
3458 Requires<[IsDarwin]>;
3459
Jim Grosbach0e0da732009-05-12 23:59:14 +00003460//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003461// Non-Instruction Patterns
3462//
Rafael Espindola5aca9272006-10-07 14:03:39 +00003463
Evan Chenga8e29892007-01-19 07:51:42 +00003464// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00003465
Evan Cheng893d7fe2010-11-12 23:03:38 +00003466// 32-bit immediate using two piece so_imms or movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00003467// This is a single pseudo instruction, the benefit is that it can be remat'd
3468// as a single unit instead of having to handle reg inputs.
3469// FIXME: Remove this when we can do generalized remat.
Evan Chengfc8475b2011-01-19 02:16:49 +00003470let isReMaterializable = 1, isMoveImm = 1 in
Jim Grosbach99594eb2010-11-18 01:38:26 +00003471def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Evan Cheng11c11f82010-11-12 23:46:13 +00003472 [(set GPR:$dst, (arm_i32imm:$src))]>,
Evan Cheng893d7fe2010-11-12 23:03:38 +00003473 Requires<[IsARM]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003474
Evan Cheng53519f02011-01-21 18:55:51 +00003475// Pseudo instruction that combines movw + movt + add pc (if PIC).
Evan Cheng9fe20092011-01-20 08:34:58 +00003476// It also makes it possible to rematerialize the instructions.
3477// FIXME: Remove this when we can do generalized remat and when machine licm
3478// can properly the instructions.
3479let isReMaterializable = 1 in {
Evan Cheng53519f02011-01-21 18:55:51 +00003480def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3481 IIC_iMOVix2addpc,
Evan Cheng9fe20092011-01-20 08:34:58 +00003482 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3483 Requires<[IsARM, UseMovt]>;
3484
Evan Cheng53519f02011-01-21 18:55:51 +00003485def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3486 IIC_iMOVix2,
3487 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3488 Requires<[IsARM, UseMovt]>;
3489
Evan Cheng9fe20092011-01-20 08:34:58 +00003490let AddedComplexity = 10 in
Evan Cheng53519f02011-01-21 18:55:51 +00003491def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
Evan Cheng9fe20092011-01-20 08:34:58 +00003492 IIC_iMOVix2ld,
3493 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
3494 Requires<[IsARM, UseMovt]>;
3495} // isReMaterializable
Evan Cheng5de5d4b2011-01-17 08:03:18 +00003496
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003497// ConstantPool, GlobalAddress, and JumpTable
3498def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3499 Requires<[IsARM, DontUseMovt]>;
3500def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3501def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3502 Requires<[IsARM, UseMovt]>;
3503def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3504 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3505
Evan Chenga8e29892007-01-19 07:51:42 +00003506// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00003507
Dale Johannesen51e28e62010-06-03 21:09:53 +00003508// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00003509def : ARMPat<(ARMtcret tcGPR:$dst),
3510 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003511
3512def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3513 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3514
3515def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3516 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3517
Dale Johannesen38d5f042010-06-15 22:24:08 +00003518def : ARMPat<(ARMtcret tcGPR:$dst),
3519 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003520
3521def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3522 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3523
3524def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3525 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00003526
Evan Chenga8e29892007-01-19 07:51:42 +00003527// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00003528def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003529 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00003530def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003531 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003532
Evan Chenga8e29892007-01-19 07:51:42 +00003533// zextload i1 -> zextload i8
Jim Grosbachc1d30212010-10-27 00:19:44 +00003534def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3535def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00003536
Evan Chenga8e29892007-01-19 07:51:42 +00003537// extload -> zextload
Jim Grosbachc1d30212010-10-27 00:19:44 +00003538def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3539def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3540def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3541def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3542
Evan Chenga8e29892007-01-19 07:51:42 +00003543def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003544
Evan Cheng83b5cf02008-11-05 23:22:34 +00003545def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3546def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3547
Evan Cheng34b12d22007-01-19 20:27:35 +00003548// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003549def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3550 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003551 (SMULBB GPR:$a, GPR:$b)>;
3552def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3553 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003554def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3555 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003556 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003557def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003558 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003559def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3560 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003561 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003562def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00003563 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003564def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3565 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003566 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003567def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003568 (SMULWB GPR:$a, GPR:$b)>;
3569
3570def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003571 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3572 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003573 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3574def : ARMV5TEPat<(add GPR:$acc,
3575 (mul sext_16_node:$a, sext_16_node:$b)),
3576 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3577def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003578 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3579 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003580 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3581def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003582 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003583 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3584def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003585 (mul (sra GPR:$a, (i32 16)),
3586 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003587 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3588def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003589 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003590 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3591def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003592 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3593 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003594 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3595def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003596 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003597 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3598
Evan Chenga8e29892007-01-19 07:51:42 +00003599//===----------------------------------------------------------------------===//
3600// Thumb Support
3601//
3602
3603include "ARMInstrThumb.td"
3604
3605//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00003606// Thumb2 Support
3607//
3608
3609include "ARMInstrThumb2.td"
3610
3611//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003612// Floating Point Support
3613//
3614
3615include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00003616
3617//===----------------------------------------------------------------------===//
3618// Advanced SIMD (NEON) Support
3619//
3620
3621include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00003622
3623//===----------------------------------------------------------------------===//
3624// Coprocessor Instructions. For disassembly only.
3625//
3626
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003627def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3628 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3629 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
3630 [/* For disassembly only; pattern left blank */]> {
3631 bits<4> opc1;
3632 bits<4> CRn;
3633 bits<4> CRd;
3634 bits<4> cop;
3635 bits<3> opc2;
3636 bits<4> CRm;
3637
3638 let Inst{3-0} = CRm;
3639 let Inst{4} = 0;
3640 let Inst{7-5} = opc2;
3641 let Inst{11-8} = cop;
3642 let Inst{15-12} = CRd;
3643 let Inst{19-16} = CRn;
3644 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003645}
3646
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003647def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3648 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3649 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Johnny Chen906d57f2010-02-12 01:44:23 +00003650 [/* For disassembly only; pattern left blank */]> {
3651 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003652 bits<4> opc1;
3653 bits<4> CRn;
3654 bits<4> CRd;
3655 bits<4> cop;
3656 bits<3> opc2;
3657 bits<4> CRm;
3658
3659 let Inst{3-0} = CRm;
3660 let Inst{4} = 0;
3661 let Inst{7-5} = opc2;
3662 let Inst{11-8} = cop;
3663 let Inst{15-12} = CRd;
3664 let Inst{19-16} = CRn;
3665 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003666}
3667
Johnny Chen64dfb782010-02-16 20:04:27 +00003668class ACI<dag oops, dag iops, string opc, string asm>
3669 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
3670 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
3671 let Inst{27-25} = 0b110;
3672}
3673
3674multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
3675
3676 def _OFFSET : ACI<(outs),
3677 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3678 opc, "\tp$cop, cr$CRd, $addr"> {
3679 let Inst{31-28} = op31_28;
3680 let Inst{24} = 1; // P = 1
3681 let Inst{21} = 0; // W = 0
3682 let Inst{22} = 0; // D = 0
3683 let Inst{20} = load;
3684 }
3685
3686 def _PRE : ACI<(outs),
3687 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3688 opc, "\tp$cop, cr$CRd, $addr!"> {
3689 let Inst{31-28} = op31_28;
3690 let Inst{24} = 1; // P = 1
3691 let Inst{21} = 1; // W = 1
3692 let Inst{22} = 0; // D = 0
3693 let Inst{20} = load;
3694 }
3695
3696 def _POST : ACI<(outs),
3697 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
3698 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
3699 let Inst{31-28} = op31_28;
3700 let Inst{24} = 0; // P = 0
3701 let Inst{21} = 1; // W = 1
3702 let Inst{22} = 0; // D = 0
3703 let Inst{20} = load;
3704 }
3705
3706 def _OPTION : ACI<(outs),
3707 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
3708 opc, "\tp$cop, cr$CRd, [$base], $option"> {
3709 let Inst{31-28} = op31_28;
3710 let Inst{24} = 0; // P = 0
3711 let Inst{23} = 1; // U = 1
3712 let Inst{21} = 0; // W = 0
3713 let Inst{22} = 0; // D = 0
3714 let Inst{20} = load;
3715 }
3716
3717 def L_OFFSET : ACI<(outs),
3718 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003719 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003720 let Inst{31-28} = op31_28;
3721 let Inst{24} = 1; // P = 1
3722 let Inst{21} = 0; // W = 0
3723 let Inst{22} = 1; // D = 1
3724 let Inst{20} = load;
3725 }
3726
3727 def L_PRE : ACI<(outs),
3728 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003729 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003730 let Inst{31-28} = op31_28;
3731 let Inst{24} = 1; // P = 1
3732 let Inst{21} = 1; // W = 1
3733 let Inst{22} = 1; // D = 1
3734 let Inst{20} = load;
3735 }
3736
3737 def L_POST : ACI<(outs),
3738 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003739 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003740 let Inst{31-28} = op31_28;
3741 let Inst{24} = 0; // P = 0
3742 let Inst{21} = 1; // W = 1
3743 let Inst{22} = 1; // D = 1
3744 let Inst{20} = load;
3745 }
3746
3747 def L_OPTION : ACI<(outs),
3748 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003749 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003750 let Inst{31-28} = op31_28;
3751 let Inst{24} = 0; // P = 0
3752 let Inst{23} = 1; // U = 1
3753 let Inst{21} = 0; // W = 0
3754 let Inst{22} = 1; // D = 1
3755 let Inst{20} = load;
3756 }
3757}
3758
3759defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3760defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3761defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3762defm STC2 : LdStCop<0b1111, 0, "stc2">;
3763
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003764//===----------------------------------------------------------------------===//
3765// Move between coprocessor and ARM core register -- for disassembly only
3766//
3767
3768class MovRCopro<string opc, bit direction>
3769 : ABI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3770 GPR:$Rt, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3771 NoItinerary, opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2",
3772 [/* For disassembly only; pattern left blank */]> {
3773 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003774 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003775
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003776 bits<4> Rt;
3777 bits<4> cop;
3778 bits<3> opc1;
3779 bits<3> opc2;
3780 bits<4> CRm;
3781 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003782
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003783 let Inst{15-12} = Rt;
3784 let Inst{11-8} = cop;
3785 let Inst{23-21} = opc1;
3786 let Inst{7-5} = opc2;
3787 let Inst{3-0} = CRm;
3788 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003789}
3790
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003791def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */>;
3792def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */>;
3793
3794class MovRCopro2<string opc, bit direction>
3795 : ABXI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3796 GPR:$Rt, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3797 NoItinerary, !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"),
3798 [/* For disassembly only; pattern left blank */]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003799 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003800 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003801 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003802
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003803 bits<4> Rt;
3804 bits<4> cop;
3805 bits<3> opc1;
3806 bits<3> opc2;
3807 bits<4> CRm;
3808 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003809
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003810 let Inst{15-12} = Rt;
3811 let Inst{11-8} = cop;
3812 let Inst{23-21} = opc1;
3813 let Inst{7-5} = opc2;
3814 let Inst{3-0} = CRm;
3815 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003816}
3817
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003818def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */>;
3819def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */>;
3820
3821class MovRRCopro<string opc, bit direction>
3822 : ABI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
3823 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
3824 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm",
3825 [/* For disassembly only; pattern left blank */]> {
3826 let Inst{23-21} = 0b010;
3827 let Inst{20} = direction;
3828
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003829 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003830 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003831 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003832 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003833 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003834
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003835 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003836 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003837 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003838 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003839 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003840}
3841
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003842def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */>;
3843def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
3844
3845class MovRRCopro2<string opc, bit direction>
3846 : ABXI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
3847 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
3848 NoItinerary, !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"),
3849 [/* For disassembly only; pattern left blank */]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003850 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003851 let Inst{23-21} = 0b010;
3852 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003853
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003854 bits<4> Rt;
3855 bits<4> Rt2;
3856 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003857 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003858 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003859
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003860 let Inst{15-12} = Rt;
3861 let Inst{19-16} = Rt2;
3862 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003863 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003864 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003865}
3866
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003867def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */>;
3868def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00003869
Johnny Chenb98e1602010-02-12 18:55:33 +00003870//===----------------------------------------------------------------------===//
3871// Move between special register and ARM core register -- for disassembly only
3872//
3873
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003874// Move to ARM core register from Special Register
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003875def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
Johnny Chenb98e1602010-02-12 18:55:33 +00003876 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003877 bits<4> Rd;
3878 let Inst{23-16} = 0b00001111;
3879 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003880 let Inst{7-4} = 0b0000;
3881}
3882
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003883def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,"mrs","\t$Rd, spsr",
Johnny Chenb98e1602010-02-12 18:55:33 +00003884 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003885 bits<4> Rd;
3886 let Inst{23-16} = 0b01001111;
3887 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003888 let Inst{7-4} = 0b0000;
3889}
3890
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003891// Move from ARM core register to Special Register
3892//
3893// No need to have both system and application versions, the encodings are the
3894// same and the assembly parser has no way to distinguish between them. The mask
3895// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3896// the mask with the fields to be accessed in the special register.
3897def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
3898 "msr", "\t$mask, $Rn",
Johnny Chenb98e1602010-02-12 18:55:33 +00003899 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003900 bits<5> mask;
3901 bits<4> Rn;
3902
3903 let Inst{23} = 0;
3904 let Inst{22} = mask{4}; // R bit
3905 let Inst{21-20} = 0b10;
3906 let Inst{19-16} = mask{3-0};
3907 let Inst{15-12} = 0b1111;
3908 let Inst{11-4} = 0b00000000;
3909 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00003910}
3911
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003912def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
3913 "msr", "\t$mask, $a",
3914 [/* For disassembly only; pattern left blank */]> {
3915 bits<5> mask;
3916 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00003917
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003918 let Inst{23} = 0;
3919 let Inst{22} = mask{4}; // R bit
3920 let Inst{21-20} = 0b10;
3921 let Inst{19-16} = mask{3-0};
3922 let Inst{15-12} = 0b1111;
3923 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00003924}