blob: e7de583d832269e52a6ea8010a6ecac308cbd8e0 [file] [log] [blame]
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001//===-- RegAllocLinearScan.cpp - Linear Scan register allocator -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements a linear scan register allocator.
11//
12//===----------------------------------------------------------------------===//
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000013
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000014#define DEBUG_TYPE "regalloc"
Chris Lattnerb9805782005-08-23 22:27:31 +000015#include "VirtRegMap.h"
Lang Hames87e3bca2009-05-06 02:36:21 +000016#include "VirtRegRewriter.h"
Lang Hamese2b201b2009-05-18 19:03:16 +000017#include "Spiller.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000018#include "llvm/Function.h"
Lang Hamesa937f222009-12-14 06:49:42 +000019#include "llvm/CodeGen/CalcSpillWeights.h"
Evan Cheng3f32d652008-06-04 09:18:41 +000020#include "llvm/CodeGen/LiveIntervalAnalysis.h"
21#include "llvm/CodeGen/LiveStackAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000022#include "llvm/CodeGen/MachineFunctionPass.h"
23#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng22f07ff2007-12-11 02:09:15 +000024#include "llvm/CodeGen/MachineLoopInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000026#include "llvm/CodeGen/Passes.h"
Jim Laskeyeb577ba2006-08-02 12:30:23 +000027#include "llvm/CodeGen/RegAllocRegistry.h"
David Greene2c17c4d2007-09-06 16:18:45 +000028#include "llvm/CodeGen/RegisterCoalescer.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000029#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000030#include "llvm/Target/TargetMachine.h"
Owen Anderson95dad832008-10-07 20:22:28 +000031#include "llvm/Target/TargetOptions.h"
Evan Chengc92da382007-11-03 07:20:12 +000032#include "llvm/Target/TargetInstrInfo.h"
Chris Lattnerb9805782005-08-23 22:27:31 +000033#include "llvm/ADT/EquivalenceClasses.h"
Dan Gohmand68a0762009-01-05 17:59:02 +000034#include "llvm/ADT/SmallSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000035#include "llvm/ADT/Statistic.h"
36#include "llvm/ADT/STLExtras.h"
Bill Wendlingc3115a02009-08-22 20:30:53 +000037#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000038#include "llvm/Support/ErrorHandling.h"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +000039#include "llvm/Support/raw_ostream.h"
Alkis Evlogimenos843b1602004-02-15 10:24:21 +000040#include <algorithm>
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +000041#include <set>
Alkis Evlogimenos53eb3732004-07-22 08:14:44 +000042#include <queue>
Duraid Madina30059612005-12-28 04:55:42 +000043#include <memory>
Jeff Cohen97af7512006-12-02 02:22:01 +000044#include <cmath>
Lang Hamesf41538d2009-06-02 16:53:25 +000045
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000046using namespace llvm;
47
Chris Lattnercd3245a2006-12-19 22:41:21 +000048STATISTIC(NumIters , "Number of iterations performed");
49STATISTIC(NumBacktracks, "Number of times we had to backtrack");
Evan Chengc92da382007-11-03 07:20:12 +000050STATISTIC(NumCoalesce, "Number of copies coalesced");
Evan Cheng206d1852009-04-20 08:01:12 +000051STATISTIC(NumDowngrade, "Number of registers downgraded");
Chris Lattnercd3245a2006-12-19 22:41:21 +000052
Evan Cheng3e172252008-06-20 21:45:16 +000053static cl::opt<bool>
54NewHeuristic("new-spilling-heuristic",
55 cl::desc("Use new spilling heuristic"),
56 cl::init(false), cl::Hidden);
57
Evan Chengf5cd4f02008-10-23 20:43:13 +000058static cl::opt<bool>
59PreSplitIntervals("pre-alloc-split",
60 cl::desc("Pre-register allocation live interval splitting"),
61 cl::init(false), cl::Hidden);
62
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +000063static cl::opt<bool>
64TrivCoalesceEnds("trivial-coalesce-ends",
65 cl::desc("Attempt trivial coalescing of interval ends"),
66 cl::init(false), cl::Hidden);
67
Chris Lattnercd3245a2006-12-19 22:41:21 +000068static RegisterRegAlloc
Dan Gohmanb8cab922008-10-14 20:25:08 +000069linearscanRegAlloc("linearscan", "linear scan register allocator",
Chris Lattnercd3245a2006-12-19 22:41:21 +000070 createLinearScanRegisterAllocator);
71
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000072namespace {
David Greene7cfd3362009-11-19 15:55:49 +000073 // When we allocate a register, add it to a fixed-size queue of
74 // registers to skip in subsequent allocations. This trades a small
75 // amount of register pressure and increased spills for flexibility in
76 // the post-pass scheduler.
77 //
78 // Note that in a the number of registers used for reloading spills
79 // will be one greater than the value of this option.
80 //
81 // One big limitation of this is that it doesn't differentiate between
82 // different register classes. So on x86-64, if there is xmm register
83 // pressure, it can caused fewer GPRs to be held in the queue.
84 static cl::opt<unsigned>
85 NumRecentlyUsedRegs("linearscan-skip-count",
Eric Christophercd075a42010-07-02 23:17:38 +000086 cl::desc("Number of registers for linearscan to remember"
87 "to skip."),
David Greene7cfd3362009-11-19 15:55:49 +000088 cl::init(0),
89 cl::Hidden);
90
Nick Lewycky6726b6d2009-10-25 06:33:48 +000091 struct RALinScan : public MachineFunctionPass {
Devang Patel19974732007-05-03 01:11:54 +000092 static char ID;
David Greene7cfd3362009-11-19 15:55:49 +000093 RALinScan() : MachineFunctionPass(&ID) {
94 // Initialize the queue to record recently-used registers.
95 if (NumRecentlyUsedRegs > 0)
96 RecentRegs.resize(NumRecentlyUsedRegs, 0);
David Greenea96fc2f2009-11-20 21:13:27 +000097 RecentNext = RecentRegs.begin();
David Greene7cfd3362009-11-19 15:55:49 +000098 }
Devang Patel794fd752007-05-01 21:15:47 +000099
Chris Lattnercbb56252004-11-18 02:42:27 +0000100 typedef std::pair<LiveInterval*, LiveInterval::iterator> IntervalPtr;
Owen Andersoncd1dcbd2008-08-15 18:49:41 +0000101 typedef SmallVector<IntervalPtr, 32> IntervalPtrs;
Chris Lattnercbb56252004-11-18 02:42:27 +0000102 private:
Chris Lattnerb9805782005-08-23 22:27:31 +0000103 /// RelatedRegClasses - This structure is built the first time a function is
104 /// compiled, and keeps track of which register classes have registers that
105 /// belong to multiple classes or have aliases that are in other classes.
106 EquivalenceClasses<const TargetRegisterClass*> RelatedRegClasses;
Owen Anderson97382162008-08-13 23:36:23 +0000107 DenseMap<unsigned, const TargetRegisterClass*> OneClassForEachPhysReg;
Chris Lattnerb9805782005-08-23 22:27:31 +0000108
Evan Cheng206d1852009-04-20 08:01:12 +0000109 // NextReloadMap - For each register in the map, it maps to the another
110 // register which is defined by a reload from the same stack slot and
111 // both reloads are in the same basic block.
112 DenseMap<unsigned, unsigned> NextReloadMap;
113
114 // DowngradedRegs - A set of registers which are being "downgraded", i.e.
115 // un-favored for allocation.
116 SmallSet<unsigned, 8> DowngradedRegs;
117
118 // DowngradeMap - A map from virtual registers to physical registers being
119 // downgraded for the virtual registers.
120 DenseMap<unsigned, unsigned> DowngradeMap;
121
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000122 MachineFunction* mf_;
Evan Cheng3e172252008-06-20 21:45:16 +0000123 MachineRegisterInfo* mri_;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000124 const TargetMachine* tm_;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000125 const TargetRegisterInfo* tri_;
Evan Chengc92da382007-11-03 07:20:12 +0000126 const TargetInstrInfo* tii_;
Evan Chengc92da382007-11-03 07:20:12 +0000127 BitVector allocatableRegs_;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000128 LiveIntervals* li_;
Evan Cheng3f32d652008-06-04 09:18:41 +0000129 LiveStacks* ls_;
Evan Cheng22f07ff2007-12-11 02:09:15 +0000130 const MachineLoopInfo *loopInfo;
Chris Lattnercbb56252004-11-18 02:42:27 +0000131
132 /// handled_ - Intervals are added to the handled_ set in the order of their
133 /// start value. This is uses for backtracking.
134 std::vector<LiveInterval*> handled_;
135
136 /// fixed_ - Intervals that correspond to machine registers.
137 ///
138 IntervalPtrs fixed_;
139
140 /// active_ - Intervals that are currently being processed, and which have a
141 /// live range active for the current point.
142 IntervalPtrs active_;
143
144 /// inactive_ - Intervals that are currently being processed, but which have
145 /// a hold at the current point.
146 IntervalPtrs inactive_;
147
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000148 typedef std::priority_queue<LiveInterval*,
Owen Andersoncd1dcbd2008-08-15 18:49:41 +0000149 SmallVector<LiveInterval*, 64>,
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000150 greater_ptr<LiveInterval> > IntervalHeap;
151 IntervalHeap unhandled_;
Evan Cheng5b16cd22009-05-01 01:03:49 +0000152
153 /// regUse_ - Tracks register usage.
154 SmallVector<unsigned, 32> regUse_;
155 SmallVector<unsigned, 32> regUseBackUp_;
156
157 /// vrm_ - Tracks register assignments.
Owen Anderson49c8aa02009-03-13 05:55:11 +0000158 VirtRegMap* vrm_;
Evan Cheng5b16cd22009-05-01 01:03:49 +0000159
Lang Hames87e3bca2009-05-06 02:36:21 +0000160 std::auto_ptr<VirtRegRewriter> rewriter_;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000161
Lang Hamese2b201b2009-05-18 19:03:16 +0000162 std::auto_ptr<Spiller> spiller_;
163
David Greene7cfd3362009-11-19 15:55:49 +0000164 // The queue of recently-used registers.
David Greenea96fc2f2009-11-20 21:13:27 +0000165 SmallVector<unsigned, 4> RecentRegs;
166 SmallVector<unsigned, 4>::iterator RecentNext;
David Greene7cfd3362009-11-19 15:55:49 +0000167
168 // Record that we just picked this register.
169 void recordRecentlyUsed(unsigned reg) {
170 assert(reg != 0 && "Recently used register is NOREG!");
171 if (!RecentRegs.empty()) {
David Greenea96fc2f2009-11-20 21:13:27 +0000172 *RecentNext++ = reg;
173 if (RecentNext == RecentRegs.end())
174 RecentNext = RecentRegs.begin();
David Greene7cfd3362009-11-19 15:55:49 +0000175 }
176 }
177
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000178 public:
179 virtual const char* getPassName() const {
180 return "Linear Scan Register Allocator";
181 }
182
183 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +0000184 AU.setPreservesCFG();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000185 AU.addRequired<LiveIntervals>();
Lang Hames233a60e2009-11-03 23:52:08 +0000186 AU.addPreserved<SlotIndexes>();
Owen Anderson95dad832008-10-07 20:22:28 +0000187 if (StrongPHIElim)
188 AU.addRequiredID(StrongPHIEliminationID);
David Greene2c17c4d2007-09-06 16:18:45 +0000189 // Make sure PassManager knows which analyses to make available
190 // to coalescing and which analyses coalescing invalidates.
191 AU.addRequiredTransitive<RegisterCoalescer>();
Lang Hamesa937f222009-12-14 06:49:42 +0000192 AU.addRequired<CalculateSpillWeights>();
Evan Chengf5cd4f02008-10-23 20:43:13 +0000193 if (PreSplitIntervals)
194 AU.addRequiredID(PreAllocSplittingID);
Evan Cheng3f32d652008-06-04 09:18:41 +0000195 AU.addRequired<LiveStacks>();
196 AU.addPreserved<LiveStacks>();
Evan Cheng22f07ff2007-12-11 02:09:15 +0000197 AU.addRequired<MachineLoopInfo>();
Bill Wendling67d65bb2008-01-04 20:54:55 +0000198 AU.addPreserved<MachineLoopInfo>();
Owen Anderson49c8aa02009-03-13 05:55:11 +0000199 AU.addRequired<VirtRegMap>();
200 AU.addPreserved<VirtRegMap>();
Bill Wendling67d65bb2008-01-04 20:54:55 +0000201 AU.addPreservedID(MachineDominatorsID);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000202 MachineFunctionPass::getAnalysisUsage(AU);
203 }
204
205 /// runOnMachineFunction - register allocate the whole function
206 bool runOnMachineFunction(MachineFunction&);
207
David Greene7cfd3362009-11-19 15:55:49 +0000208 // Determine if we skip this register due to its being recently used.
209 bool isRecentlyUsed(unsigned reg) const {
210 return std::find(RecentRegs.begin(), RecentRegs.end(), reg) !=
211 RecentRegs.end();
212 }
213
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000214 private:
215 /// linearScan - the linear scan algorithm
216 void linearScan();
217
Chris Lattnercbb56252004-11-18 02:42:27 +0000218 /// initIntervalSets - initialize the interval sets.
219 ///
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000220 void initIntervalSets();
221
Chris Lattnercbb56252004-11-18 02:42:27 +0000222 /// processActiveIntervals - expire old intervals and move non-overlapping
223 /// ones to the inactive list.
Lang Hames233a60e2009-11-03 23:52:08 +0000224 void processActiveIntervals(SlotIndex CurPoint);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000225
Chris Lattnercbb56252004-11-18 02:42:27 +0000226 /// processInactiveIntervals - expire old intervals and move overlapping
227 /// ones to the active list.
Lang Hames233a60e2009-11-03 23:52:08 +0000228 void processInactiveIntervals(SlotIndex CurPoint);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000229
Evan Cheng206d1852009-04-20 08:01:12 +0000230 /// hasNextReloadInterval - Return the next liveinterval that's being
231 /// defined by a reload from the same SS as the specified one.
232 LiveInterval *hasNextReloadInterval(LiveInterval *cur);
233
234 /// DowngradeRegister - Downgrade a register for allocation.
235 void DowngradeRegister(LiveInterval *li, unsigned Reg);
236
237 /// UpgradeRegister - Upgrade a register for allocation.
238 void UpgradeRegister(unsigned Reg);
239
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000240 /// assignRegOrStackSlotAtInterval - assign a register if one
241 /// is available, or spill.
242 void assignRegOrStackSlotAtInterval(LiveInterval* cur);
243
Evan Cheng5d088fe2009-03-23 22:57:19 +0000244 void updateSpillWeights(std::vector<float> &Weights,
245 unsigned reg, float weight,
246 const TargetRegisterClass *RC);
247
Evan Cheng3e172252008-06-20 21:45:16 +0000248 /// findIntervalsToSpill - Determine the intervals to spill for the
249 /// specified interval. It's passed the physical registers whose spill
250 /// weight is the lowest among all the registers whose live intervals
251 /// conflict with the interval.
252 void findIntervalsToSpill(LiveInterval *cur,
253 std::vector<std::pair<unsigned,float> > &Candidates,
254 unsigned NumCands,
255 SmallVector<LiveInterval*, 8> &SpillIntervals);
256
Evan Chengc92da382007-11-03 07:20:12 +0000257 /// attemptTrivialCoalescing - If a simple interval is defined by a copy,
258 /// try allocate the definition the same register as the source register
259 /// if the register is not defined during live time of the interval. This
260 /// eliminate a copy. This is used to coalesce copies which were not
261 /// coalesced away before allocation either due to dest and src being in
262 /// different register classes or because the coalescer was overly
263 /// conservative.
264 unsigned attemptTrivialCoalescing(LiveInterval &cur, unsigned Reg);
265
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000266 ///
Evan Cheng5b16cd22009-05-01 01:03:49 +0000267 /// Register usage / availability tracking helpers.
268 ///
269
270 void initRegUses() {
271 regUse_.resize(tri_->getNumRegs(), 0);
272 regUseBackUp_.resize(tri_->getNumRegs(), 0);
273 }
274
275 void finalizeRegUses() {
Evan Chengc781a242009-05-03 18:32:42 +0000276#ifndef NDEBUG
277 // Verify all the registers are "freed".
278 bool Error = false;
279 for (unsigned i = 0, e = tri_->getNumRegs(); i != e; ++i) {
280 if (regUse_[i] != 0) {
David Greene37277762010-01-05 01:25:20 +0000281 dbgs() << tri_->getName(i) << " is still in use!\n";
Evan Chengc781a242009-05-03 18:32:42 +0000282 Error = true;
283 }
284 }
285 if (Error)
Torok Edwinc23197a2009-07-14 16:55:14 +0000286 llvm_unreachable(0);
Evan Chengc781a242009-05-03 18:32:42 +0000287#endif
Evan Cheng5b16cd22009-05-01 01:03:49 +0000288 regUse_.clear();
289 regUseBackUp_.clear();
290 }
291
292 void addRegUse(unsigned physReg) {
293 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
294 "should be physical register!");
295 ++regUse_[physReg];
296 for (const unsigned* as = tri_->getAliasSet(physReg); *as; ++as)
297 ++regUse_[*as];
298 }
299
300 void delRegUse(unsigned physReg) {
301 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
302 "should be physical register!");
303 assert(regUse_[physReg] != 0);
304 --regUse_[physReg];
305 for (const unsigned* as = tri_->getAliasSet(physReg); *as; ++as) {
306 assert(regUse_[*as] != 0);
307 --regUse_[*as];
308 }
309 }
310
311 bool isRegAvail(unsigned physReg) const {
312 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
313 "should be physical register!");
314 return regUse_[physReg] == 0;
315 }
316
317 void backUpRegUses() {
318 regUseBackUp_ = regUse_;
319 }
320
321 void restoreRegUses() {
322 regUse_ = regUseBackUp_;
323 }
324
325 ///
326 /// Register handling helpers.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000327 ///
328
Chris Lattnercbb56252004-11-18 02:42:27 +0000329 /// getFreePhysReg - return a free physical register for this virtual
330 /// register interval if we have one, otherwise return 0.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000331 unsigned getFreePhysReg(LiveInterval* cur);
Evan Cheng358dec52009-06-15 08:28:29 +0000332 unsigned getFreePhysReg(LiveInterval* cur,
333 const TargetRegisterClass *RC,
Evan Cheng206d1852009-04-20 08:01:12 +0000334 unsigned MaxInactiveCount,
335 SmallVector<unsigned, 256> &inactiveCounts,
336 bool SkipDGRegs);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000337
Chris Lattnerb9805782005-08-23 22:27:31 +0000338 void ComputeRelatedRegClasses();
339
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000340 template <typename ItTy>
341 void printIntervals(const char* const str, ItTy i, ItTy e) const {
Bill Wendlingc3115a02009-08-22 20:30:53 +0000342 DEBUG({
343 if (str)
David Greene37277762010-01-05 01:25:20 +0000344 dbgs() << str << " intervals:\n";
Bill Wendlingc3115a02009-08-22 20:30:53 +0000345
346 for (; i != e; ++i) {
David Greene37277762010-01-05 01:25:20 +0000347 dbgs() << "\t" << *i->first << " -> ";
Bill Wendlingc3115a02009-08-22 20:30:53 +0000348
349 unsigned reg = i->first->reg;
350 if (TargetRegisterInfo::isVirtualRegister(reg))
351 reg = vrm_->getPhys(reg);
352
David Greene37277762010-01-05 01:25:20 +0000353 dbgs() << tri_->getName(reg) << '\n';
Bill Wendlingc3115a02009-08-22 20:30:53 +0000354 }
355 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000356 }
357 };
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000358 char RALinScan::ID = 0;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000359}
360
Evan Cheng3f32d652008-06-04 09:18:41 +0000361static RegisterPass<RALinScan>
362X("linearscan-regalloc", "Linear Scan Register Allocator");
363
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000364void RALinScan::ComputeRelatedRegClasses() {
Chris Lattnerb9805782005-08-23 22:27:31 +0000365 // First pass, add all reg classes to the union, and determine at least one
366 // reg class that each register is in.
367 bool HasAliases = false;
Evan Cheng206d1852009-04-20 08:01:12 +0000368 for (TargetRegisterInfo::regclass_iterator RCI = tri_->regclass_begin(),
369 E = tri_->regclass_end(); RCI != E; ++RCI) {
Chris Lattnerb9805782005-08-23 22:27:31 +0000370 RelatedRegClasses.insert(*RCI);
371 for (TargetRegisterClass::iterator I = (*RCI)->begin(), E = (*RCI)->end();
372 I != E; ++I) {
Evan Cheng206d1852009-04-20 08:01:12 +0000373 HasAliases = HasAliases || *tri_->getAliasSet(*I) != 0;
Chris Lattnerb9805782005-08-23 22:27:31 +0000374
375 const TargetRegisterClass *&PRC = OneClassForEachPhysReg[*I];
376 if (PRC) {
377 // Already processed this register. Just make sure we know that
378 // multiple register classes share a register.
379 RelatedRegClasses.unionSets(PRC, *RCI);
380 } else {
381 PRC = *RCI;
382 }
383 }
384 }
385
386 // Second pass, now that we know conservatively what register classes each reg
387 // belongs to, add info about aliases. We don't need to do this for targets
388 // without register aliases.
389 if (HasAliases)
Owen Anderson97382162008-08-13 23:36:23 +0000390 for (DenseMap<unsigned, const TargetRegisterClass*>::iterator
Chris Lattnerb9805782005-08-23 22:27:31 +0000391 I = OneClassForEachPhysReg.begin(), E = OneClassForEachPhysReg.end();
392 I != E; ++I)
Evan Cheng206d1852009-04-20 08:01:12 +0000393 for (const unsigned *AS = tri_->getAliasSet(I->first); *AS; ++AS)
Chris Lattnerb9805782005-08-23 22:27:31 +0000394 RelatedRegClasses.unionSets(I->second, OneClassForEachPhysReg[*AS]);
395}
396
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000397/// attemptTrivialCoalescing - If a simple interval is defined by a copy, try
398/// allocate the definition the same register as the source register if the
399/// register is not defined during live time of the interval. If the interval is
400/// killed by a copy, try to use the destination register. This eliminates a
401/// copy. This is used to coalesce copies which were not coalesced away before
402/// allocation either due to dest and src being in different register classes or
403/// because the coalescer was overly conservative.
Evan Chengc92da382007-11-03 07:20:12 +0000404unsigned RALinScan::attemptTrivialCoalescing(LiveInterval &cur, unsigned Reg) {
Evan Cheng90f95f82009-06-14 20:22:55 +0000405 unsigned Preference = vrm_->getRegAllocPref(cur.reg);
406 if ((Preference && Preference == Reg) || !cur.containsOneValue())
Evan Chengc92da382007-11-03 07:20:12 +0000407 return Reg;
408
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000409 // We cannot handle complicated live ranges. Simple linear stuff only.
410 if (cur.ranges.size() != 1)
Evan Chengc92da382007-11-03 07:20:12 +0000411 return Reg;
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000412
413 const LiveRange &range = cur.ranges.front();
414
415 VNInfo *vni = range.valno;
416 if (vni->isUnused())
Bill Wendlingdc492e02009-12-05 07:30:23 +0000417 return Reg;
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000418
419 unsigned CandReg;
420 {
421 MachineInstr *CopyMI;
422 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
423 if (vni->def != SlotIndex() && vni->isDefAccurate() &&
424 (CopyMI = li_->getInstructionFromIndex(vni->def)) &&
425 tii_->isMoveInstr(*CopyMI, SrcReg, DstReg, SrcSubReg, DstSubReg))
426 // Defined by a copy, try to extend SrcReg forward
427 CandReg = SrcReg;
428 else if (TrivCoalesceEnds &&
429 (CopyMI =
430 li_->getInstructionFromIndex(range.end.getBaseIndex())) &&
431 tii_->isMoveInstr(*CopyMI, SrcReg, DstReg, SrcSubReg, DstSubReg) &&
432 cur.reg == SrcReg)
433 // Only used by a copy, try to extend DstReg backwards
434 CandReg = DstReg;
435 else
Evan Chengc92da382007-11-03 07:20:12 +0000436 return Reg;
Anton Korobeynikov4aefd6b2008-02-20 12:07:57 +0000437 }
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000438
439 if (TargetRegisterInfo::isVirtualRegister(CandReg)) {
440 if (!vrm_->isAssignedReg(CandReg))
441 return Reg;
442 CandReg = vrm_->getPhys(CandReg);
443 }
444 if (Reg == CandReg)
Evan Chengc92da382007-11-03 07:20:12 +0000445 return Reg;
446
Evan Cheng841ee1a2008-09-18 22:38:47 +0000447 const TargetRegisterClass *RC = mri_->getRegClass(cur.reg);
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000448 if (!RC->contains(CandReg))
449 return Reg;
450
451 if (li_->conflictsWithPhysReg(cur, *vrm_, CandReg))
Evan Chengc92da382007-11-03 07:20:12 +0000452 return Reg;
453
Bill Wendlingdc492e02009-12-05 07:30:23 +0000454 // Try to coalesce.
David Greene37277762010-01-05 01:25:20 +0000455 DEBUG(dbgs() << "Coalescing: " << cur << " -> " << tri_->getName(CandReg)
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000456 << '\n');
457 vrm_->clearVirt(cur.reg);
458 vrm_->assignVirt2Phys(cur.reg, CandReg);
Bill Wendlingdc492e02009-12-05 07:30:23 +0000459
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000460 ++NumCoalesce;
461 return CandReg;
Evan Chengc92da382007-11-03 07:20:12 +0000462}
463
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000464bool RALinScan::runOnMachineFunction(MachineFunction &fn) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000465 mf_ = &fn;
Evan Cheng3e172252008-06-20 21:45:16 +0000466 mri_ = &fn.getRegInfo();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000467 tm_ = &fn.getTarget();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000468 tri_ = tm_->getRegisterInfo();
Evan Chengc92da382007-11-03 07:20:12 +0000469 tii_ = tm_->getInstrInfo();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000470 allocatableRegs_ = tri_->getAllocatableSet(fn);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000471 li_ = &getAnalysis<LiveIntervals>();
Evan Cheng3f32d652008-06-04 09:18:41 +0000472 ls_ = &getAnalysis<LiveStacks>();
Evan Cheng22f07ff2007-12-11 02:09:15 +0000473 loopInfo = &getAnalysis<MachineLoopInfo>();
Chris Lattnerf348e3a2004-11-18 04:33:31 +0000474
David Greene2c17c4d2007-09-06 16:18:45 +0000475 // We don't run the coalescer here because we have no reason to
476 // interact with it. If the coalescer requires interaction, it
477 // won't do anything. If it doesn't require interaction, we assume
478 // it was run as a separate pass.
479
Chris Lattnerb9805782005-08-23 22:27:31 +0000480 // If this is the first function compiled, compute the related reg classes.
481 if (RelatedRegClasses.empty())
482 ComputeRelatedRegClasses();
Evan Cheng5b16cd22009-05-01 01:03:49 +0000483
484 // Also resize register usage trackers.
485 initRegUses();
486
Owen Anderson49c8aa02009-03-13 05:55:11 +0000487 vrm_ = &getAnalysis<VirtRegMap>();
Lang Hames87e3bca2009-05-06 02:36:21 +0000488 if (!rewriter_.get()) rewriter_.reset(createVirtRegRewriter());
Lang Hamese2b201b2009-05-18 19:03:16 +0000489
Lang Hames8783e402009-11-20 00:53:30 +0000490 spiller_.reset(createSpiller(mf_, li_, loopInfo, vrm_));
Lang Hamesf41538d2009-06-02 16:53:25 +0000491
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000492 initIntervalSets();
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000493
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000494 linearScan();
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000495
Chris Lattnerb0f31bf2005-01-23 22:45:13 +0000496 // Rewrite spill code and update the PhysRegsUsed set.
Lang Hames87e3bca2009-05-06 02:36:21 +0000497 rewriter_->runOnMachineFunction(*mf_, *vrm_, li_);
Chris Lattnercbb56252004-11-18 02:42:27 +0000498
Dan Gohman51cd9d62008-06-23 23:51:16 +0000499 assert(unhandled_.empty() && "Unhandled live intervals remain!");
Evan Cheng5b16cd22009-05-01 01:03:49 +0000500
501 finalizeRegUses();
502
Chris Lattnercbb56252004-11-18 02:42:27 +0000503 fixed_.clear();
504 active_.clear();
505 inactive_.clear();
506 handled_.clear();
Evan Cheng206d1852009-04-20 08:01:12 +0000507 NextReloadMap.clear();
508 DowngradedRegs.clear();
509 DowngradeMap.clear();
Lang Hamesf41538d2009-06-02 16:53:25 +0000510 spiller_.reset(0);
Chris Lattnercbb56252004-11-18 02:42:27 +0000511
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000512 return true;
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000513}
514
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000515/// initIntervalSets - initialize the interval sets.
516///
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000517void RALinScan::initIntervalSets()
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000518{
519 assert(unhandled_.empty() && fixed_.empty() &&
520 active_.empty() && inactive_.empty() &&
521 "interval sets should be empty on initialization");
522
Owen Andersoncd1dcbd2008-08-15 18:49:41 +0000523 handled_.reserve(li_->getNumIntervals());
524
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000525 for (LiveIntervals::iterator i = li_->begin(), e = li_->end(); i != e; ++i) {
Owen Anderson03857b22008-08-13 21:49:13 +0000526 if (TargetRegisterInfo::isPhysicalRegister(i->second->reg)) {
Lang Hames233a60e2009-11-03 23:52:08 +0000527 if (!i->second->empty()) {
528 mri_->setPhysRegUsed(i->second->reg);
529 fixed_.push_back(std::make_pair(i->second, i->second->begin()));
530 }
531 } else {
532 if (i->second->empty()) {
533 assignRegOrStackSlotAtInterval(i->second);
534 }
535 else
536 unhandled_.push(i->second);
537 }
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000538 }
539}
540
Bill Wendlingc3115a02009-08-22 20:30:53 +0000541void RALinScan::linearScan() {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000542 // linear scan algorithm
Bill Wendlingc3115a02009-08-22 20:30:53 +0000543 DEBUG({
David Greene37277762010-01-05 01:25:20 +0000544 dbgs() << "********** LINEAR SCAN **********\n"
Bill Wendlingc3115a02009-08-22 20:30:53 +0000545 << "********** Function: "
546 << mf_->getFunction()->getName() << '\n';
547 printIntervals("fixed", fixed_.begin(), fixed_.end());
548 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000549
550 while (!unhandled_.empty()) {
551 // pick the interval with the earliest start point
552 LiveInterval* cur = unhandled_.top();
553 unhandled_.pop();
Evan Cheng11923cc2007-10-16 21:09:14 +0000554 ++NumIters;
David Greene37277762010-01-05 01:25:20 +0000555 DEBUG(dbgs() << "\n*** CURRENT ***: " << *cur << '\n');
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000556
Lang Hames233a60e2009-11-03 23:52:08 +0000557 assert(!cur->empty() && "Empty interval in unhandled set.");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000558
Lang Hames233a60e2009-11-03 23:52:08 +0000559 processActiveIntervals(cur->beginIndex());
560 processInactiveIntervals(cur->beginIndex());
561
562 assert(TargetRegisterInfo::isVirtualRegister(cur->reg) &&
563 "Can only allocate virtual registers!");
Misha Brukmanedf128a2005-04-21 22:36:52 +0000564
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000565 // Allocating a virtual register. try to find a free
566 // physical register or spill an interval (possibly this one) in order to
567 // assign it one.
568 assignRegOrStackSlotAtInterval(cur);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000569
Bill Wendlingc3115a02009-08-22 20:30:53 +0000570 DEBUG({
571 printIntervals("active", active_.begin(), active_.end());
572 printIntervals("inactive", inactive_.begin(), inactive_.end());
573 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000574 }
Alkis Evlogimenos7d629b52004-01-07 09:20:58 +0000575
Evan Cheng5b16cd22009-05-01 01:03:49 +0000576 // Expire any remaining active intervals
Evan Cheng11923cc2007-10-16 21:09:14 +0000577 while (!active_.empty()) {
578 IntervalPtr &IP = active_.back();
579 unsigned reg = IP.first->reg;
David Greene37277762010-01-05 01:25:20 +0000580 DEBUG(dbgs() << "\tinterval " << *IP.first << " expired\n");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000581 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000582 "Can only allocate virtual registers!");
583 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000584 delRegUse(reg);
Evan Cheng11923cc2007-10-16 21:09:14 +0000585 active_.pop_back();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000586 }
Alkis Evlogimenos7d629b52004-01-07 09:20:58 +0000587
Evan Cheng5b16cd22009-05-01 01:03:49 +0000588 // Expire any remaining inactive intervals
Bill Wendlingc3115a02009-08-22 20:30:53 +0000589 DEBUG({
590 for (IntervalPtrs::reverse_iterator
591 i = inactive_.rbegin(); i != inactive_.rend(); ++i)
David Greene37277762010-01-05 01:25:20 +0000592 dbgs() << "\tinterval " << *i->first << " expired\n";
Bill Wendlingc3115a02009-08-22 20:30:53 +0000593 });
Evan Cheng11923cc2007-10-16 21:09:14 +0000594 inactive_.clear();
Alkis Evlogimenosb7be1152004-01-13 20:42:08 +0000595
Evan Cheng81a03822007-11-17 00:40:40 +0000596 // Add live-ins to every BB except for entry. Also perform trivial coalescing.
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000597 MachineFunction::iterator EntryMBB = mf_->begin();
Evan Chenga5bfc972007-10-17 06:53:44 +0000598 SmallVector<MachineBasicBlock*, 8> LiveInMBBs;
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000599 for (LiveIntervals::iterator i = li_->begin(), e = li_->end(); i != e; ++i) {
Owen Anderson03857b22008-08-13 21:49:13 +0000600 LiveInterval &cur = *i->second;
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000601 unsigned Reg = 0;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000602 bool isPhys = TargetRegisterInfo::isPhysicalRegister(cur.reg);
Evan Cheng81a03822007-11-17 00:40:40 +0000603 if (isPhys)
Owen Anderson03857b22008-08-13 21:49:13 +0000604 Reg = cur.reg;
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000605 else if (vrm_->isAssignedReg(cur.reg))
Evan Chengc92da382007-11-03 07:20:12 +0000606 Reg = attemptTrivialCoalescing(cur, vrm_->getPhys(cur.reg));
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000607 if (!Reg)
608 continue;
Evan Cheng81a03822007-11-17 00:40:40 +0000609 // Ignore splited live intervals.
610 if (!isPhys && vrm_->getPreSplitReg(cur.reg))
611 continue;
Evan Cheng550aacb2009-06-04 20:28:22 +0000612
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000613 for (LiveInterval::Ranges::const_iterator I = cur.begin(), E = cur.end();
614 I != E; ++I) {
615 const LiveRange &LR = *I;
Evan Chengd0e32c52008-10-29 05:06:14 +0000616 if (li_->findLiveInMBBs(LR.start, LR.end, LiveInMBBs)) {
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000617 for (unsigned i = 0, e = LiveInMBBs.size(); i != e; ++i)
Evan Cheng073e7e52009-06-04 20:53:36 +0000618 if (LiveInMBBs[i] != EntryMBB) {
619 assert(TargetRegisterInfo::isPhysicalRegister(Reg) &&
620 "Adding a virtual register to livein set?");
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000621 LiveInMBBs[i]->addLiveIn(Reg);
Evan Cheng073e7e52009-06-04 20:53:36 +0000622 }
Evan Chenga5bfc972007-10-17 06:53:44 +0000623 LiveInMBBs.clear();
Evan Cheng9fc508f2007-02-16 09:05:02 +0000624 }
625 }
626 }
627
David Greene37277762010-01-05 01:25:20 +0000628 DEBUG(dbgs() << *vrm_);
Evan Chengc781a242009-05-03 18:32:42 +0000629
630 // Look for physical registers that end up not being allocated even though
631 // register allocator had to spill other registers in its register class.
632 if (ls_->getNumIntervals() == 0)
633 return;
Evan Cheng90f95f82009-06-14 20:22:55 +0000634 if (!vrm_->FindUnusedRegisters(li_))
Evan Chengc781a242009-05-03 18:32:42 +0000635 return;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000636}
637
Chris Lattnercbb56252004-11-18 02:42:27 +0000638/// processActiveIntervals - expire old intervals and move non-overlapping ones
639/// to the inactive list.
Lang Hames233a60e2009-11-03 23:52:08 +0000640void RALinScan::processActiveIntervals(SlotIndex CurPoint)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000641{
David Greene37277762010-01-05 01:25:20 +0000642 DEBUG(dbgs() << "\tprocessing active intervals:\n");
Chris Lattner23b71c12004-11-18 01:29:39 +0000643
Chris Lattnercbb56252004-11-18 02:42:27 +0000644 for (unsigned i = 0, e = active_.size(); i != e; ++i) {
645 LiveInterval *Interval = active_[i].first;
646 LiveInterval::iterator IntervalPos = active_[i].second;
647 unsigned reg = Interval->reg;
Alkis Evlogimenosed543732004-09-01 22:52:29 +0000648
Chris Lattnercbb56252004-11-18 02:42:27 +0000649 IntervalPos = Interval->advanceTo(IntervalPos, CurPoint);
650
651 if (IntervalPos == Interval->end()) { // Remove expired intervals.
David Greene37277762010-01-05 01:25:20 +0000652 DEBUG(dbgs() << "\t\tinterval " << *Interval << " expired\n");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000653 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000654 "Can only allocate virtual registers!");
655 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000656 delRegUse(reg);
Chris Lattnercbb56252004-11-18 02:42:27 +0000657
658 // Pop off the end of the list.
659 active_[i] = active_.back();
660 active_.pop_back();
661 --i; --e;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000662
Chris Lattnercbb56252004-11-18 02:42:27 +0000663 } else if (IntervalPos->start > CurPoint) {
664 // Move inactive intervals to inactive list.
David Greene37277762010-01-05 01:25:20 +0000665 DEBUG(dbgs() << "\t\tinterval " << *Interval << " inactive\n");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000666 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000667 "Can only allocate virtual registers!");
668 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000669 delRegUse(reg);
Chris Lattnercbb56252004-11-18 02:42:27 +0000670 // add to inactive.
671 inactive_.push_back(std::make_pair(Interval, IntervalPos));
672
673 // Pop off the end of the list.
674 active_[i] = active_.back();
675 active_.pop_back();
676 --i; --e;
677 } else {
678 // Otherwise, just update the iterator position.
679 active_[i].second = IntervalPos;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000680 }
681 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000682}
683
Chris Lattnercbb56252004-11-18 02:42:27 +0000684/// processInactiveIntervals - expire old intervals and move overlapping
685/// ones to the active list.
Lang Hames233a60e2009-11-03 23:52:08 +0000686void RALinScan::processInactiveIntervals(SlotIndex CurPoint)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000687{
David Greene37277762010-01-05 01:25:20 +0000688 DEBUG(dbgs() << "\tprocessing inactive intervals:\n");
Chris Lattner365b95f2004-11-18 04:13:02 +0000689
Chris Lattnercbb56252004-11-18 02:42:27 +0000690 for (unsigned i = 0, e = inactive_.size(); i != e; ++i) {
691 LiveInterval *Interval = inactive_[i].first;
692 LiveInterval::iterator IntervalPos = inactive_[i].second;
693 unsigned reg = Interval->reg;
Chris Lattner23b71c12004-11-18 01:29:39 +0000694
Chris Lattnercbb56252004-11-18 02:42:27 +0000695 IntervalPos = Interval->advanceTo(IntervalPos, CurPoint);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000696
Chris Lattnercbb56252004-11-18 02:42:27 +0000697 if (IntervalPos == Interval->end()) { // remove expired intervals.
David Greene37277762010-01-05 01:25:20 +0000698 DEBUG(dbgs() << "\t\tinterval " << *Interval << " expired\n");
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000699
Chris Lattnercbb56252004-11-18 02:42:27 +0000700 // Pop off the end of the list.
701 inactive_[i] = inactive_.back();
702 inactive_.pop_back();
703 --i; --e;
704 } else if (IntervalPos->start <= CurPoint) {
705 // move re-activated intervals in active list
David Greene37277762010-01-05 01:25:20 +0000706 DEBUG(dbgs() << "\t\tinterval " << *Interval << " active\n");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000707 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000708 "Can only allocate virtual registers!");
709 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000710 addRegUse(reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000711 // add to active
Chris Lattnercbb56252004-11-18 02:42:27 +0000712 active_.push_back(std::make_pair(Interval, IntervalPos));
713
714 // Pop off the end of the list.
715 inactive_[i] = inactive_.back();
716 inactive_.pop_back();
717 --i; --e;
718 } else {
719 // Otherwise, just update the iterator position.
720 inactive_[i].second = IntervalPos;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000721 }
722 }
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000723}
724
Chris Lattnercbb56252004-11-18 02:42:27 +0000725/// updateSpillWeights - updates the spill weights of the specifed physical
726/// register and its weight.
Evan Cheng5d088fe2009-03-23 22:57:19 +0000727void RALinScan::updateSpillWeights(std::vector<float> &Weights,
728 unsigned reg, float weight,
729 const TargetRegisterClass *RC) {
730 SmallSet<unsigned, 4> Processed;
731 SmallSet<unsigned, 4> SuperAdded;
732 SmallVector<unsigned, 4> Supers;
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000733 Weights[reg] += weight;
Evan Cheng5d088fe2009-03-23 22:57:19 +0000734 Processed.insert(reg);
735 for (const unsigned* as = tri_->getAliasSet(reg); *as; ++as) {
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000736 Weights[*as] += weight;
Evan Cheng5d088fe2009-03-23 22:57:19 +0000737 Processed.insert(*as);
738 if (tri_->isSubRegister(*as, reg) &&
739 SuperAdded.insert(*as) &&
740 RC->contains(*as)) {
741 Supers.push_back(*as);
742 }
743 }
744
745 // If the alias is a super-register, and the super-register is in the
746 // register class we are trying to allocate. Then add the weight to all
747 // sub-registers of the super-register even if they are not aliases.
748 // e.g. allocating for GR32, bh is not used, updating bl spill weight.
749 // bl should get the same spill weight otherwise it will be choosen
750 // as a spill candidate since spilling bh doesn't make ebx available.
751 for (unsigned i = 0, e = Supers.size(); i != e; ++i) {
Evan Chengc781a242009-05-03 18:32:42 +0000752 for (const unsigned *sr = tri_->getSubRegisters(Supers[i]); *sr; ++sr)
753 if (!Processed.count(*sr))
754 Weights[*sr] += weight;
Evan Cheng5d088fe2009-03-23 22:57:19 +0000755 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000756}
757
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000758static
759RALinScan::IntervalPtrs::iterator
760FindIntervalInVector(RALinScan::IntervalPtrs &IP, LiveInterval *LI) {
761 for (RALinScan::IntervalPtrs::iterator I = IP.begin(), E = IP.end();
762 I != E; ++I)
Chris Lattnercbb56252004-11-18 02:42:27 +0000763 if (I->first == LI) return I;
764 return IP.end();
765}
766
Lang Hames233a60e2009-11-03 23:52:08 +0000767static void RevertVectorIteratorsTo(RALinScan::IntervalPtrs &V, SlotIndex Point){
Chris Lattner19828d42004-11-18 03:49:30 +0000768 for (unsigned i = 0, e = V.size(); i != e; ++i) {
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000769 RALinScan::IntervalPtr &IP = V[i];
Chris Lattner19828d42004-11-18 03:49:30 +0000770 LiveInterval::iterator I = std::upper_bound(IP.first->begin(),
771 IP.second, Point);
772 if (I != IP.first->begin()) --I;
773 IP.second = I;
774 }
775}
Chris Lattnercbb56252004-11-18 02:42:27 +0000776
Evan Cheng3f32d652008-06-04 09:18:41 +0000777/// addStackInterval - Create a LiveInterval for stack if the specified live
778/// interval has been spilled.
779static void addStackInterval(LiveInterval *cur, LiveStacks *ls_,
Evan Chengc781a242009-05-03 18:32:42 +0000780 LiveIntervals *li_,
781 MachineRegisterInfo* mri_, VirtRegMap &vrm_) {
Evan Cheng3f32d652008-06-04 09:18:41 +0000782 int SS = vrm_.getStackSlot(cur->reg);
783 if (SS == VirtRegMap::NO_STACK_SLOT)
784 return;
Evan Chengc781a242009-05-03 18:32:42 +0000785
786 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
787 LiveInterval &SI = ls_->getOrCreateInterval(SS, RC);
Evan Cheng9c3c2212008-06-06 07:54:39 +0000788
Evan Cheng3f32d652008-06-04 09:18:41 +0000789 VNInfo *VNI;
Evan Cheng54898932008-10-29 08:39:34 +0000790 if (SI.hasAtLeastOneValue())
Evan Cheng3f32d652008-06-04 09:18:41 +0000791 VNI = SI.getValNumInfo(0);
792 else
Lang Hames233a60e2009-11-03 23:52:08 +0000793 VNI = SI.getNextValue(SlotIndex(), 0, false,
Lang Hames86511252009-09-04 20:41:11 +0000794 ls_->getVNInfoAllocator());
Evan Cheng3f32d652008-06-04 09:18:41 +0000795
796 LiveInterval &RI = li_->getInterval(cur->reg);
797 // FIXME: This may be overly conservative.
798 SI.MergeRangesInAsValue(RI, VNI);
Evan Cheng3f32d652008-06-04 09:18:41 +0000799}
800
Evan Cheng3e172252008-06-20 21:45:16 +0000801/// getConflictWeight - Return the number of conflicts between cur
802/// live interval and defs and uses of Reg weighted by loop depthes.
Evan Chengc781a242009-05-03 18:32:42 +0000803static
804float getConflictWeight(LiveInterval *cur, unsigned Reg, LiveIntervals *li_,
805 MachineRegisterInfo *mri_,
806 const MachineLoopInfo *loopInfo) {
Evan Cheng3e172252008-06-20 21:45:16 +0000807 float Conflicts = 0;
808 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(Reg),
809 E = mri_->reg_end(); I != E; ++I) {
810 MachineInstr *MI = &*I;
811 if (cur->liveAt(li_->getInstructionIndex(MI))) {
812 unsigned loopDepth = loopInfo->getLoopDepth(MI->getParent());
Chris Lattner87565c12010-05-15 17:10:24 +0000813 Conflicts += std::pow(10.0f, (float)loopDepth);
Evan Cheng3e172252008-06-20 21:45:16 +0000814 }
815 }
816 return Conflicts;
817}
818
819/// findIntervalsToSpill - Determine the intervals to spill for the
820/// specified interval. It's passed the physical registers whose spill
821/// weight is the lowest among all the registers whose live intervals
822/// conflict with the interval.
823void RALinScan::findIntervalsToSpill(LiveInterval *cur,
824 std::vector<std::pair<unsigned,float> > &Candidates,
825 unsigned NumCands,
826 SmallVector<LiveInterval*, 8> &SpillIntervals) {
827 // We have figured out the *best* register to spill. But there are other
828 // registers that are pretty good as well (spill weight within 3%). Spill
829 // the one that has fewest defs and uses that conflict with cur.
830 float Conflicts[3] = { 0.0f, 0.0f, 0.0f };
831 SmallVector<LiveInterval*, 8> SLIs[3];
832
Bill Wendlingc3115a02009-08-22 20:30:53 +0000833 DEBUG({
David Greene37277762010-01-05 01:25:20 +0000834 dbgs() << "\tConsidering " << NumCands << " candidates: ";
Bill Wendlingc3115a02009-08-22 20:30:53 +0000835 for (unsigned i = 0; i != NumCands; ++i)
David Greene37277762010-01-05 01:25:20 +0000836 dbgs() << tri_->getName(Candidates[i].first) << " ";
837 dbgs() << "\n";
Bill Wendlingc3115a02009-08-22 20:30:53 +0000838 });
Evan Cheng3e172252008-06-20 21:45:16 +0000839
840 // Calculate the number of conflicts of each candidate.
841 for (IntervalPtrs::iterator i = active_.begin(); i != active_.end(); ++i) {
842 unsigned Reg = i->first->reg;
843 unsigned PhysReg = vrm_->getPhys(Reg);
844 if (!cur->overlapsFrom(*i->first, i->second))
845 continue;
846 for (unsigned j = 0; j < NumCands; ++j) {
847 unsigned Candidate = Candidates[j].first;
848 if (tri_->regsOverlap(PhysReg, Candidate)) {
849 if (NumCands > 1)
850 Conflicts[j] += getConflictWeight(cur, Reg, li_, mri_, loopInfo);
851 SLIs[j].push_back(i->first);
852 }
853 }
854 }
855
856 for (IntervalPtrs::iterator i = inactive_.begin(); i != inactive_.end(); ++i){
857 unsigned Reg = i->first->reg;
858 unsigned PhysReg = vrm_->getPhys(Reg);
859 if (!cur->overlapsFrom(*i->first, i->second-1))
860 continue;
861 for (unsigned j = 0; j < NumCands; ++j) {
862 unsigned Candidate = Candidates[j].first;
863 if (tri_->regsOverlap(PhysReg, Candidate)) {
864 if (NumCands > 1)
865 Conflicts[j] += getConflictWeight(cur, Reg, li_, mri_, loopInfo);
866 SLIs[j].push_back(i->first);
867 }
868 }
869 }
870
871 // Which is the best candidate?
872 unsigned BestCandidate = 0;
873 float MinConflicts = Conflicts[0];
874 for (unsigned i = 1; i != NumCands; ++i) {
875 if (Conflicts[i] < MinConflicts) {
876 BestCandidate = i;
877 MinConflicts = Conflicts[i];
878 }
879 }
880
881 std::copy(SLIs[BestCandidate].begin(), SLIs[BestCandidate].end(),
882 std::back_inserter(SpillIntervals));
883}
884
885namespace {
886 struct WeightCompare {
David Greene7cfd3362009-11-19 15:55:49 +0000887 private:
888 const RALinScan &Allocator;
889
890 public:
Douglas Gregorcabdd742009-12-19 07:05:23 +0000891 WeightCompare(const RALinScan &Alloc) : Allocator(Alloc) {}
David Greene7cfd3362009-11-19 15:55:49 +0000892
Evan Cheng3e172252008-06-20 21:45:16 +0000893 typedef std::pair<unsigned, float> RegWeightPair;
894 bool operator()(const RegWeightPair &LHS, const RegWeightPair &RHS) const {
David Greene7cfd3362009-11-19 15:55:49 +0000895 return LHS.second < RHS.second && !Allocator.isRecentlyUsed(LHS.first);
Evan Cheng3e172252008-06-20 21:45:16 +0000896 }
897 };
898}
899
900static bool weightsAreClose(float w1, float w2) {
901 if (!NewHeuristic)
902 return false;
903
904 float diff = w1 - w2;
905 if (diff <= 0.02f) // Within 0.02f
906 return true;
907 return (diff / w2) <= 0.05f; // Within 5%.
908}
909
Evan Cheng206d1852009-04-20 08:01:12 +0000910LiveInterval *RALinScan::hasNextReloadInterval(LiveInterval *cur) {
911 DenseMap<unsigned, unsigned>::iterator I = NextReloadMap.find(cur->reg);
912 if (I == NextReloadMap.end())
913 return 0;
914 return &li_->getInterval(I->second);
915}
916
917void RALinScan::DowngradeRegister(LiveInterval *li, unsigned Reg) {
918 bool isNew = DowngradedRegs.insert(Reg);
919 isNew = isNew; // Silence compiler warning.
920 assert(isNew && "Multiple reloads holding the same register?");
921 DowngradeMap.insert(std::make_pair(li->reg, Reg));
922 for (const unsigned *AS = tri_->getAliasSet(Reg); *AS; ++AS) {
923 isNew = DowngradedRegs.insert(*AS);
924 isNew = isNew; // Silence compiler warning.
925 assert(isNew && "Multiple reloads holding the same register?");
926 DowngradeMap.insert(std::make_pair(li->reg, *AS));
927 }
928 ++NumDowngrade;
929}
930
931void RALinScan::UpgradeRegister(unsigned Reg) {
932 if (Reg) {
933 DowngradedRegs.erase(Reg);
934 for (const unsigned *AS = tri_->getAliasSet(Reg); *AS; ++AS)
935 DowngradedRegs.erase(*AS);
936 }
937}
938
939namespace {
940 struct LISorter {
941 bool operator()(LiveInterval* A, LiveInterval* B) {
Lang Hames86511252009-09-04 20:41:11 +0000942 return A->beginIndex() < B->beginIndex();
Evan Cheng206d1852009-04-20 08:01:12 +0000943 }
944 };
945}
946
Chris Lattnercbb56252004-11-18 02:42:27 +0000947/// assignRegOrStackSlotAtInterval - assign a register if one is available, or
948/// spill.
Bill Wendlingc3115a02009-08-22 20:30:53 +0000949void RALinScan::assignRegOrStackSlotAtInterval(LiveInterval* cur) {
David Greene37277762010-01-05 01:25:20 +0000950 DEBUG(dbgs() << "\tallocating current interval: ");
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000951
Evan Chengf30a49d2008-04-03 16:40:27 +0000952 // This is an implicitly defined live interval, just assign any register.
Evan Cheng841ee1a2008-09-18 22:38:47 +0000953 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
Evan Chengf30a49d2008-04-03 16:40:27 +0000954 if (cur->empty()) {
Evan Cheng90f95f82009-06-14 20:22:55 +0000955 unsigned physReg = vrm_->getRegAllocPref(cur->reg);
Evan Chengf30a49d2008-04-03 16:40:27 +0000956 if (!physReg)
957 physReg = *RC->allocation_order_begin(*mf_);
David Greene37277762010-01-05 01:25:20 +0000958 DEBUG(dbgs() << tri_->getName(physReg) << '\n');
Evan Chengf30a49d2008-04-03 16:40:27 +0000959 // Note the register is not really in use.
960 vrm_->assignVirt2Phys(cur->reg, physReg);
Evan Chengf30a49d2008-04-03 16:40:27 +0000961 return;
962 }
963
Evan Cheng5b16cd22009-05-01 01:03:49 +0000964 backUpRegUses();
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000965
Chris Lattnera6c17502005-08-22 20:20:42 +0000966 std::vector<std::pair<unsigned, float> > SpillWeightsToAdd;
Lang Hames233a60e2009-11-03 23:52:08 +0000967 SlotIndex StartPosition = cur->beginIndex();
Chris Lattnerb9805782005-08-23 22:27:31 +0000968 const TargetRegisterClass *RCLeader = RelatedRegClasses.getLeaderValue(RC);
Evan Chengc92da382007-11-03 07:20:12 +0000969
Evan Chengd0deec22009-01-20 00:16:18 +0000970 // If start of this live interval is defined by a move instruction and its
971 // source is assigned a physical register that is compatible with the target
972 // register class, then we should try to assign it the same register.
Evan Chengc92da382007-11-03 07:20:12 +0000973 // This can happen when the move is from a larger register class to a smaller
974 // one, e.g. X86::mov32to32_. These move instructions are not coalescable.
Evan Cheng90f95f82009-06-14 20:22:55 +0000975 if (!vrm_->getRegAllocPref(cur->reg) && cur->hasAtLeastOneValue()) {
Evan Chengd0deec22009-01-20 00:16:18 +0000976 VNInfo *vni = cur->begin()->valno;
Lang Hames233a60e2009-11-03 23:52:08 +0000977 if ((vni->def != SlotIndex()) && !vni->isUnused() &&
Lang Hames86511252009-09-04 20:41:11 +0000978 vni->isDefAccurate()) {
Evan Chengc92da382007-11-03 07:20:12 +0000979 MachineInstr *CopyMI = li_->getInstructionFromIndex(vni->def);
Evan Cheng04ee5a12009-01-20 19:12:24 +0000980 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
981 if (CopyMI &&
982 tii_->isMoveInstr(*CopyMI, SrcReg, DstReg, SrcSubReg, DstSubReg)) {
Evan Chengc92da382007-11-03 07:20:12 +0000983 unsigned Reg = 0;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000984 if (TargetRegisterInfo::isPhysicalRegister(SrcReg))
Evan Chengc92da382007-11-03 07:20:12 +0000985 Reg = SrcReg;
986 else if (vrm_->isAssignedReg(SrcReg))
987 Reg = vrm_->getPhys(SrcReg);
Evan Cheng1c2f6da2009-04-29 00:42:27 +0000988 if (Reg) {
989 if (SrcSubReg)
990 Reg = tri_->getSubReg(Reg, SrcSubReg);
991 if (DstSubReg)
992 Reg = tri_->getMatchingSuperReg(Reg, DstSubReg, RC);
993 if (Reg && allocatableRegs_[Reg] && RC->contains(Reg))
Evan Cheng358dec52009-06-15 08:28:29 +0000994 mri_->setRegAllocationHint(cur->reg, 0, Reg);
Evan Cheng1c2f6da2009-04-29 00:42:27 +0000995 }
Evan Chengc92da382007-11-03 07:20:12 +0000996 }
997 }
998 }
999
Evan Cheng5b16cd22009-05-01 01:03:49 +00001000 // For every interval in inactive we overlap with, mark the
Chris Lattnera6c17502005-08-22 20:20:42 +00001001 // register as not free and update spill weights.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001002 for (IntervalPtrs::const_iterator i = inactive_.begin(),
1003 e = inactive_.end(); i != e; ++i) {
Chris Lattnerb9805782005-08-23 22:27:31 +00001004 unsigned Reg = i->first->reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001005 assert(TargetRegisterInfo::isVirtualRegister(Reg) &&
Chris Lattnerb9805782005-08-23 22:27:31 +00001006 "Can only allocate virtual registers!");
Evan Cheng841ee1a2008-09-18 22:38:47 +00001007 const TargetRegisterClass *RegRC = mri_->getRegClass(Reg);
Chris Lattnerb9805782005-08-23 22:27:31 +00001008 // If this is not in a related reg class to the register we're allocating,
1009 // don't check it.
1010 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader &&
1011 cur->overlapsFrom(*i->first, i->second-1)) {
1012 Reg = vrm_->getPhys(Reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +00001013 addRegUse(Reg);
Chris Lattnerb9805782005-08-23 22:27:31 +00001014 SpillWeightsToAdd.push_back(std::make_pair(Reg, i->first->weight));
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001015 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001016 }
Chris Lattnera411cbc2005-08-22 20:59:30 +00001017
1018 // Speculatively check to see if we can get a register right now. If not,
1019 // we know we won't be able to by adding more constraints. If so, we can
1020 // check to see if it is valid. Doing an exhaustive search of the fixed_ list
1021 // is very bad (it contains all callee clobbered registers for any functions
1022 // with a call), so we want to avoid doing that if possible.
1023 unsigned physReg = getFreePhysReg(cur);
Evan Cheng676dd7c2008-03-11 07:19:34 +00001024 unsigned BestPhysReg = physReg;
Chris Lattnera411cbc2005-08-22 20:59:30 +00001025 if (physReg) {
1026 // We got a register. However, if it's in the fixed_ list, we might
Chris Lattnere836ad62005-08-30 21:03:36 +00001027 // conflict with it. Check to see if we conflict with it or any of its
1028 // aliases.
Evan Chengc92da382007-11-03 07:20:12 +00001029 SmallSet<unsigned, 8> RegAliases;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001030 for (const unsigned *AS = tri_->getAliasSet(physReg); *AS; ++AS)
Chris Lattnere836ad62005-08-30 21:03:36 +00001031 RegAliases.insert(*AS);
1032
Chris Lattnera411cbc2005-08-22 20:59:30 +00001033 bool ConflictsWithFixed = false;
1034 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
Jim Laskeye719d9f2006-10-24 14:35:25 +00001035 IntervalPtr &IP = fixed_[i];
1036 if (physReg == IP.first->reg || RegAliases.count(IP.first->reg)) {
Chris Lattnera411cbc2005-08-22 20:59:30 +00001037 // Okay, this reg is on the fixed list. Check to see if we actually
1038 // conflict.
Chris Lattnera411cbc2005-08-22 20:59:30 +00001039 LiveInterval *I = IP.first;
Lang Hames86511252009-09-04 20:41:11 +00001040 if (I->endIndex() > StartPosition) {
Chris Lattnera411cbc2005-08-22 20:59:30 +00001041 LiveInterval::iterator II = I->advanceTo(IP.second, StartPosition);
1042 IP.second = II;
1043 if (II != I->begin() && II->start > StartPosition)
1044 --II;
Chris Lattnere836ad62005-08-30 21:03:36 +00001045 if (cur->overlapsFrom(*I, II)) {
Chris Lattnera411cbc2005-08-22 20:59:30 +00001046 ConflictsWithFixed = true;
Chris Lattnere836ad62005-08-30 21:03:36 +00001047 break;
1048 }
Chris Lattnera411cbc2005-08-22 20:59:30 +00001049 }
Chris Lattnerf348e3a2004-11-18 04:33:31 +00001050 }
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +00001051 }
Chris Lattnera411cbc2005-08-22 20:59:30 +00001052
1053 // Okay, the register picked by our speculative getFreePhysReg call turned
1054 // out to be in use. Actually add all of the conflicting fixed registers to
Evan Cheng5b16cd22009-05-01 01:03:49 +00001055 // regUse_ so we can do an accurate query.
Chris Lattnera411cbc2005-08-22 20:59:30 +00001056 if (ConflictsWithFixed) {
Chris Lattnerb9805782005-08-23 22:27:31 +00001057 // For every interval in fixed we overlap with, mark the register as not
1058 // free and update spill weights.
Chris Lattnera411cbc2005-08-22 20:59:30 +00001059 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
1060 IntervalPtr &IP = fixed_[i];
1061 LiveInterval *I = IP.first;
Chris Lattnerb9805782005-08-23 22:27:31 +00001062
1063 const TargetRegisterClass *RegRC = OneClassForEachPhysReg[I->reg];
1064 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader &&
Lang Hames86511252009-09-04 20:41:11 +00001065 I->endIndex() > StartPosition) {
Chris Lattnera411cbc2005-08-22 20:59:30 +00001066 LiveInterval::iterator II = I->advanceTo(IP.second, StartPosition);
1067 IP.second = II;
1068 if (II != I->begin() && II->start > StartPosition)
1069 --II;
1070 if (cur->overlapsFrom(*I, II)) {
1071 unsigned reg = I->reg;
Evan Cheng5b16cd22009-05-01 01:03:49 +00001072 addRegUse(reg);
Chris Lattnera411cbc2005-08-22 20:59:30 +00001073 SpillWeightsToAdd.push_back(std::make_pair(reg, I->weight));
1074 }
1075 }
1076 }
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +00001077
Evan Cheng5b16cd22009-05-01 01:03:49 +00001078 // Using the newly updated regUse_ object, which includes conflicts in the
Chris Lattnera411cbc2005-08-22 20:59:30 +00001079 // future, see if there are any registers available.
1080 physReg = getFreePhysReg(cur);
1081 }
1082 }
1083
Chris Lattnera6c17502005-08-22 20:20:42 +00001084 // Restore the physical register tracker, removing information about the
1085 // future.
Evan Cheng5b16cd22009-05-01 01:03:49 +00001086 restoreRegUses();
Chris Lattnera6c17502005-08-22 20:20:42 +00001087
Evan Cheng5b16cd22009-05-01 01:03:49 +00001088 // If we find a free register, we are done: assign this virtual to
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001089 // the free physical register and add this interval to the active
1090 // list.
1091 if (physReg) {
David Greene37277762010-01-05 01:25:20 +00001092 DEBUG(dbgs() << tri_->getName(physReg) << '\n');
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001093 vrm_->assignVirt2Phys(cur->reg, physReg);
Evan Cheng5b16cd22009-05-01 01:03:49 +00001094 addRegUse(physReg);
Chris Lattnercbb56252004-11-18 02:42:27 +00001095 active_.push_back(std::make_pair(cur, cur->begin()));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001096 handled_.push_back(cur);
Evan Cheng206d1852009-04-20 08:01:12 +00001097
1098 // "Upgrade" the physical register since it has been allocated.
1099 UpgradeRegister(physReg);
1100 if (LiveInterval *NextReloadLI = hasNextReloadInterval(cur)) {
1101 // "Downgrade" physReg to try to keep physReg from being allocated until
1102 // the next reload from the same SS is allocated.
Evan Cheng358dec52009-06-15 08:28:29 +00001103 mri_->setRegAllocationHint(NextReloadLI->reg, 0, physReg);
Evan Cheng206d1852009-04-20 08:01:12 +00001104 DowngradeRegister(cur, physReg);
1105 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001106 return;
1107 }
David Greene37277762010-01-05 01:25:20 +00001108 DEBUG(dbgs() << "no free registers\n");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001109
Chris Lattnera6c17502005-08-22 20:20:42 +00001110 // Compile the spill weights into an array that is better for scanning.
Evan Cheng3e172252008-06-20 21:45:16 +00001111 std::vector<float> SpillWeights(tri_->getNumRegs(), 0.0f);
Chris Lattnera6c17502005-08-22 20:20:42 +00001112 for (std::vector<std::pair<unsigned, float> >::iterator
1113 I = SpillWeightsToAdd.begin(), E = SpillWeightsToAdd.end(); I != E; ++I)
Evan Cheng5d088fe2009-03-23 22:57:19 +00001114 updateSpillWeights(SpillWeights, I->first, I->second, RC);
Chris Lattnera6c17502005-08-22 20:20:42 +00001115
1116 // for each interval in active, update spill weights.
1117 for (IntervalPtrs::const_iterator i = active_.begin(), e = active_.end();
1118 i != e; ++i) {
1119 unsigned reg = i->first->reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001120 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnera6c17502005-08-22 20:20:42 +00001121 "Can only allocate virtual registers!");
1122 reg = vrm_->getPhys(reg);
Evan Cheng5d088fe2009-03-23 22:57:19 +00001123 updateSpillWeights(SpillWeights, reg, i->first->weight, RC);
Chris Lattnera6c17502005-08-22 20:20:42 +00001124 }
1125
David Greene37277762010-01-05 01:25:20 +00001126 DEBUG(dbgs() << "\tassigning stack slot at interval "<< *cur << ":\n");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001127
Chris Lattnerc8e2c552006-03-25 23:00:56 +00001128 // Find a register to spill.
Jim Laskey7902c752006-11-07 12:25:45 +00001129 float minWeight = HUGE_VALF;
Evan Cheng90f95f82009-06-14 20:22:55 +00001130 unsigned minReg = 0;
Evan Cheng3e172252008-06-20 21:45:16 +00001131
1132 bool Found = false;
1133 std::vector<std::pair<unsigned,float> > RegsWeights;
Evan Cheng20b0abc2007-04-17 20:32:26 +00001134 if (!minReg || SpillWeights[minReg] == HUGE_VALF)
1135 for (TargetRegisterClass::iterator i = RC->allocation_order_begin(*mf_),
1136 e = RC->allocation_order_end(*mf_); i != e; ++i) {
1137 unsigned reg = *i;
Evan Cheng3e172252008-06-20 21:45:16 +00001138 float regWeight = SpillWeights[reg];
David Greene7cfd3362009-11-19 15:55:49 +00001139 // Skip recently allocated registers.
1140 if (minWeight > regWeight && !isRecentlyUsed(reg))
Evan Cheng3e172252008-06-20 21:45:16 +00001141 Found = true;
1142 RegsWeights.push_back(std::make_pair(reg, regWeight));
Alkis Evlogimenos3bf564a2003-12-23 18:00:33 +00001143 }
Chris Lattnerc8e2c552006-03-25 23:00:56 +00001144
1145 // If we didn't find a register that is spillable, try aliases?
Evan Cheng3e172252008-06-20 21:45:16 +00001146 if (!Found) {
Evan Cheng3b6d56c2006-05-12 19:07:46 +00001147 for (TargetRegisterClass::iterator i = RC->allocation_order_begin(*mf_),
1148 e = RC->allocation_order_end(*mf_); i != e; ++i) {
1149 unsigned reg = *i;
1150 // No need to worry about if the alias register size < regsize of RC.
1151 // We are going to spill all registers that alias it anyway.
Evan Cheng3e172252008-06-20 21:45:16 +00001152 for (const unsigned* as = tri_->getAliasSet(reg); *as; ++as)
1153 RegsWeights.push_back(std::make_pair(*as, SpillWeights[*as]));
Evan Cheng676dd7c2008-03-11 07:19:34 +00001154 }
Evan Cheng3b6d56c2006-05-12 19:07:46 +00001155 }
Evan Cheng3e172252008-06-20 21:45:16 +00001156
1157 // Sort all potential spill candidates by weight.
David Greene7cfd3362009-11-19 15:55:49 +00001158 std::sort(RegsWeights.begin(), RegsWeights.end(), WeightCompare(*this));
Evan Cheng3e172252008-06-20 21:45:16 +00001159 minReg = RegsWeights[0].first;
1160 minWeight = RegsWeights[0].second;
1161 if (minWeight == HUGE_VALF) {
1162 // All registers must have inf weight. Just grab one!
1163 minReg = BestPhysReg ? BestPhysReg : *RC->allocation_order_begin(*mf_);
Owen Andersona1566f22008-07-22 22:46:49 +00001164 if (cur->weight == HUGE_VALF ||
Evan Cheng5e8d9de2008-09-20 01:28:05 +00001165 li_->getApproximateInstructionCount(*cur) == 0) {
Evan Cheng3e172252008-06-20 21:45:16 +00001166 // Spill a physical register around defs and uses.
Evan Cheng206d1852009-04-20 08:01:12 +00001167 if (li_->spillPhysRegAroundRegDefsUses(*cur, minReg, *vrm_)) {
Evan Cheng96f3fd92009-04-29 07:16:34 +00001168 // spillPhysRegAroundRegDefsUses may have invalidated iterator stored
1169 // in fixed_. Reset them.
1170 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
1171 IntervalPtr &IP = fixed_[i];
1172 LiveInterval *I = IP.first;
1173 if (I->reg == minReg || tri_->isSubRegister(minReg, I->reg))
1174 IP.second = I->advanceTo(I->begin(), StartPosition);
1175 }
1176
Evan Cheng206d1852009-04-20 08:01:12 +00001177 DowngradedRegs.clear();
Evan Cheng2824a652009-03-23 18:24:37 +00001178 assignRegOrStackSlotAtInterval(cur);
Evan Cheng206d1852009-04-20 08:01:12 +00001179 } else {
Lang Hames233a60e2009-11-03 23:52:08 +00001180 assert(false && "Ran out of registers during register allocation!");
Chris Lattner75361b62010-04-07 22:58:41 +00001181 report_fatal_error("Ran out of registers during register allocation!");
Evan Cheng2824a652009-03-23 18:24:37 +00001182 }
Evan Cheng5e8d9de2008-09-20 01:28:05 +00001183 return;
1184 }
Evan Cheng3e172252008-06-20 21:45:16 +00001185 }
1186
1187 // Find up to 3 registers to consider as spill candidates.
1188 unsigned LastCandidate = RegsWeights.size() >= 3 ? 3 : 1;
1189 while (LastCandidate > 1) {
1190 if (weightsAreClose(RegsWeights[LastCandidate-1].second, minWeight))
1191 break;
1192 --LastCandidate;
1193 }
1194
Bill Wendlingc3115a02009-08-22 20:30:53 +00001195 DEBUG({
David Greene37277762010-01-05 01:25:20 +00001196 dbgs() << "\t\tregister(s) with min weight(s): ";
Bill Wendlingc3115a02009-08-22 20:30:53 +00001197
1198 for (unsigned i = 0; i != LastCandidate; ++i)
David Greene37277762010-01-05 01:25:20 +00001199 dbgs() << tri_->getName(RegsWeights[i].first)
Bill Wendlingc3115a02009-08-22 20:30:53 +00001200 << " (" << RegsWeights[i].second << ")\n";
1201 });
Alkis Evlogimenos3bf564a2003-12-23 18:00:33 +00001202
Evan Cheng206d1852009-04-20 08:01:12 +00001203 // If the current has the minimum weight, we need to spill it and
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001204 // add any added intervals back to unhandled, and restart
1205 // linearscan.
Jim Laskey7902c752006-11-07 12:25:45 +00001206 if (cur->weight != HUGE_VALF && cur->weight <= minWeight) {
David Greene37277762010-01-05 01:25:20 +00001207 DEBUG(dbgs() << "\t\t\tspilling(c): " << *cur << '\n');
Evan Chengdc377862008-09-30 15:44:16 +00001208 SmallVector<LiveInterval*, 8> spillIs;
Lang Hamese2b201b2009-05-18 19:03:16 +00001209 std::vector<LiveInterval*> added;
Jakob Stoklund Olesen67674e22010-06-24 20:54:29 +00001210 spiller_->spill(cur, added, spillIs);
Lang Hamese2b201b2009-05-18 19:03:16 +00001211
Evan Cheng206d1852009-04-20 08:01:12 +00001212 std::sort(added.begin(), added.end(), LISorter());
Evan Chengc781a242009-05-03 18:32:42 +00001213 addStackInterval(cur, ls_, li_, mri_, *vrm_);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001214 if (added.empty())
1215 return; // Early exit if all spills were folded.
Alkis Evlogimenosf5eaf162004-02-06 18:08:18 +00001216
Evan Cheng206d1852009-04-20 08:01:12 +00001217 // Merge added with unhandled. Note that we have already sorted
1218 // intervals returned by addIntervalsForSpills by their starting
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001219 // point.
Evan Chengc4f718a2009-04-20 17:23:48 +00001220 // This also update the NextReloadMap. That is, it adds mapping from a
1221 // register defined by a reload from SS to the next reload from SS in the
1222 // same basic block.
1223 MachineBasicBlock *LastReloadMBB = 0;
1224 LiveInterval *LastReload = 0;
1225 int LastReloadSS = VirtRegMap::NO_STACK_SLOT;
1226 for (unsigned i = 0, e = added.size(); i != e; ++i) {
1227 LiveInterval *ReloadLi = added[i];
1228 if (ReloadLi->weight == HUGE_VALF &&
1229 li_->getApproximateInstructionCount(*ReloadLi) == 0) {
Lang Hames233a60e2009-11-03 23:52:08 +00001230 SlotIndex ReloadIdx = ReloadLi->beginIndex();
Evan Chengc4f718a2009-04-20 17:23:48 +00001231 MachineBasicBlock *ReloadMBB = li_->getMBBFromIndex(ReloadIdx);
1232 int ReloadSS = vrm_->getStackSlot(ReloadLi->reg);
1233 if (LastReloadMBB == ReloadMBB && LastReloadSS == ReloadSS) {
1234 // Last reload of same SS is in the same MBB. We want to try to
1235 // allocate both reloads the same register and make sure the reg
1236 // isn't clobbered in between if at all possible.
Lang Hames86511252009-09-04 20:41:11 +00001237 assert(LastReload->beginIndex() < ReloadIdx);
Evan Chengc4f718a2009-04-20 17:23:48 +00001238 NextReloadMap.insert(std::make_pair(LastReload->reg, ReloadLi->reg));
1239 }
1240 LastReloadMBB = ReloadMBB;
1241 LastReload = ReloadLi;
1242 LastReloadSS = ReloadSS;
1243 }
1244 unhandled_.push(ReloadLi);
1245 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001246 return;
1247 }
1248
Chris Lattner19828d42004-11-18 03:49:30 +00001249 ++NumBacktracks;
1250
Evan Cheng206d1852009-04-20 08:01:12 +00001251 // Push the current interval back to unhandled since we are going
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001252 // to re-run at least this iteration. Since we didn't modify it it
1253 // should go back right in the front of the list
1254 unhandled_.push(cur);
1255
Dan Gohman6f0d0242008-02-10 18:45:23 +00001256 assert(TargetRegisterInfo::isPhysicalRegister(minReg) &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001257 "did not choose a register to spill?");
Chris Lattner19828d42004-11-18 03:49:30 +00001258
Evan Cheng3e172252008-06-20 21:45:16 +00001259 // We spill all intervals aliasing the register with
1260 // minimum weight, rollback to the interval with the earliest
1261 // start point and let the linear scan algorithm run again
1262 SmallVector<LiveInterval*, 8> spillIs;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001263
Evan Cheng3e172252008-06-20 21:45:16 +00001264 // Determine which intervals have to be spilled.
1265 findIntervalsToSpill(cur, RegsWeights, LastCandidate, spillIs);
1266
1267 // Set of spilled vregs (used later to rollback properly)
1268 SmallSet<unsigned, 8> spilled;
1269
1270 // The earliest start of a Spilled interval indicates up to where
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001271 // in handled we need to roll back
Lang Hames61945692009-12-09 05:39:12 +00001272 assert(!spillIs.empty() && "No spill intervals?");
1273 SlotIndex earliestStart = spillIs[0]->beginIndex();
Lang Hamesf41538d2009-06-02 16:53:25 +00001274
Evan Cheng3e172252008-06-20 21:45:16 +00001275 // Spill live intervals of virtual regs mapped to the physical register we
Chris Lattner19828d42004-11-18 03:49:30 +00001276 // want to clear (and its aliases). We only spill those that overlap with the
1277 // current interval as the rest do not affect its allocation. we also keep
1278 // track of the earliest start of all spilled live intervals since this will
1279 // mark our rollback point.
Evan Cheng3e172252008-06-20 21:45:16 +00001280 std::vector<LiveInterval*> added;
1281 while (!spillIs.empty()) {
1282 LiveInterval *sli = spillIs.back();
1283 spillIs.pop_back();
David Greene37277762010-01-05 01:25:20 +00001284 DEBUG(dbgs() << "\t\t\tspilling(a): " << *sli << '\n');
Lang Hames61945692009-12-09 05:39:12 +00001285 if (sli->beginIndex() < earliestStart)
1286 earliestStart = sli->beginIndex();
Lang Hamesfcad1722009-06-04 01:04:22 +00001287
Jakob Stoklund Olesen67674e22010-06-24 20:54:29 +00001288 spiller_->spill(sli, added, spillIs, &earliestStart);
Evan Chengc781a242009-05-03 18:32:42 +00001289 addStackInterval(sli, ls_, li_, mri_, *vrm_);
Evan Cheng3e172252008-06-20 21:45:16 +00001290 spilled.insert(sli->reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001291 }
1292
David Greene37277762010-01-05 01:25:20 +00001293 DEBUG(dbgs() << "\t\trolling back to: " << earliestStart << '\n');
Chris Lattnercbb56252004-11-18 02:42:27 +00001294
1295 // Scan handled in reverse order up to the earliest start of a
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001296 // spilled live interval and undo each one, restoring the state of
Chris Lattnercbb56252004-11-18 02:42:27 +00001297 // unhandled.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001298 while (!handled_.empty()) {
1299 LiveInterval* i = handled_.back();
Chris Lattnercbb56252004-11-18 02:42:27 +00001300 // If this interval starts before t we are done.
Lang Hames61945692009-12-09 05:39:12 +00001301 if (!i->empty() && i->beginIndex() < earliestStart)
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001302 break;
David Greene37277762010-01-05 01:25:20 +00001303 DEBUG(dbgs() << "\t\t\tundo changes for: " << *i << '\n');
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001304 handled_.pop_back();
Chris Lattnercbb56252004-11-18 02:42:27 +00001305
1306 // When undoing a live interval allocation we must know if it is active or
Evan Cheng5b16cd22009-05-01 01:03:49 +00001307 // inactive to properly update regUse_ and the VirtRegMap.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001308 IntervalPtrs::iterator it;
Chris Lattnercbb56252004-11-18 02:42:27 +00001309 if ((it = FindIntervalInVector(active_, i)) != active_.end()) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001310 active_.erase(it);
Dan Gohman6f0d0242008-02-10 18:45:23 +00001311 assert(!TargetRegisterInfo::isPhysicalRegister(i->reg));
Chris Lattnerffab4222006-02-23 06:44:17 +00001312 if (!spilled.count(i->reg))
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001313 unhandled_.push(i);
Evan Cheng5b16cd22009-05-01 01:03:49 +00001314 delRegUse(vrm_->getPhys(i->reg));
Chris Lattnerffab4222006-02-23 06:44:17 +00001315 vrm_->clearVirt(i->reg);
Chris Lattnercbb56252004-11-18 02:42:27 +00001316 } else if ((it = FindIntervalInVector(inactive_, i)) != inactive_.end()) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001317 inactive_.erase(it);
Dan Gohman6f0d0242008-02-10 18:45:23 +00001318 assert(!TargetRegisterInfo::isPhysicalRegister(i->reg));
Chris Lattnerffab4222006-02-23 06:44:17 +00001319 if (!spilled.count(i->reg))
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001320 unhandled_.push(i);
Chris Lattnerffab4222006-02-23 06:44:17 +00001321 vrm_->clearVirt(i->reg);
Chris Lattnerc8b9f332004-11-18 06:01:45 +00001322 } else {
Dan Gohman6f0d0242008-02-10 18:45:23 +00001323 assert(TargetRegisterInfo::isVirtualRegister(i->reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +00001324 "Can only allocate virtual registers!");
1325 vrm_->clearVirt(i->reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001326 unhandled_.push(i);
1327 }
Evan Cheng9aeaf752007-11-04 08:32:21 +00001328
Evan Cheng206d1852009-04-20 08:01:12 +00001329 DenseMap<unsigned, unsigned>::iterator ii = DowngradeMap.find(i->reg);
1330 if (ii == DowngradeMap.end())
1331 // It interval has a preference, it must be defined by a copy. Clear the
1332 // preference now since the source interval allocation may have been
1333 // undone as well.
Evan Cheng358dec52009-06-15 08:28:29 +00001334 mri_->setRegAllocationHint(i->reg, 0, 0);
Evan Cheng206d1852009-04-20 08:01:12 +00001335 else {
1336 UpgradeRegister(ii->second);
1337 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001338 }
1339
Chris Lattner19828d42004-11-18 03:49:30 +00001340 // Rewind the iterators in the active, inactive, and fixed lists back to the
1341 // point we reverted to.
1342 RevertVectorIteratorsTo(active_, earliestStart);
1343 RevertVectorIteratorsTo(inactive_, earliestStart);
1344 RevertVectorIteratorsTo(fixed_, earliestStart);
1345
Evan Cheng206d1852009-04-20 08:01:12 +00001346 // Scan the rest and undo each interval that expired after t and
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001347 // insert it in active (the next iteration of the algorithm will
1348 // put it in inactive if required)
Chris Lattnercbb56252004-11-18 02:42:27 +00001349 for (unsigned i = 0, e = handled_.size(); i != e; ++i) {
1350 LiveInterval *HI = handled_[i];
1351 if (!HI->expiredAt(earliestStart) &&
Lang Hames86511252009-09-04 20:41:11 +00001352 HI->expiredAt(cur->beginIndex())) {
David Greene37277762010-01-05 01:25:20 +00001353 DEBUG(dbgs() << "\t\t\tundo changes for: " << *HI << '\n');
Chris Lattnercbb56252004-11-18 02:42:27 +00001354 active_.push_back(std::make_pair(HI, HI->begin()));
Dan Gohman6f0d0242008-02-10 18:45:23 +00001355 assert(!TargetRegisterInfo::isPhysicalRegister(HI->reg));
Evan Cheng5b16cd22009-05-01 01:03:49 +00001356 addRegUse(vrm_->getPhys(HI->reg));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001357 }
1358 }
1359
Evan Cheng206d1852009-04-20 08:01:12 +00001360 // Merge added with unhandled.
1361 // This also update the NextReloadMap. That is, it adds mapping from a
1362 // register defined by a reload from SS to the next reload from SS in the
1363 // same basic block.
1364 MachineBasicBlock *LastReloadMBB = 0;
1365 LiveInterval *LastReload = 0;
1366 int LastReloadSS = VirtRegMap::NO_STACK_SLOT;
1367 std::sort(added.begin(), added.end(), LISorter());
1368 for (unsigned i = 0, e = added.size(); i != e; ++i) {
1369 LiveInterval *ReloadLi = added[i];
1370 if (ReloadLi->weight == HUGE_VALF &&
1371 li_->getApproximateInstructionCount(*ReloadLi) == 0) {
Lang Hames233a60e2009-11-03 23:52:08 +00001372 SlotIndex ReloadIdx = ReloadLi->beginIndex();
Evan Cheng206d1852009-04-20 08:01:12 +00001373 MachineBasicBlock *ReloadMBB = li_->getMBBFromIndex(ReloadIdx);
1374 int ReloadSS = vrm_->getStackSlot(ReloadLi->reg);
1375 if (LastReloadMBB == ReloadMBB && LastReloadSS == ReloadSS) {
1376 // Last reload of same SS is in the same MBB. We want to try to
1377 // allocate both reloads the same register and make sure the reg
1378 // isn't clobbered in between if at all possible.
Lang Hames86511252009-09-04 20:41:11 +00001379 assert(LastReload->beginIndex() < ReloadIdx);
Evan Cheng206d1852009-04-20 08:01:12 +00001380 NextReloadMap.insert(std::make_pair(LastReload->reg, ReloadLi->reg));
1381 }
1382 LastReloadMBB = ReloadMBB;
1383 LastReload = ReloadLi;
1384 LastReloadSS = ReloadSS;
1385 }
1386 unhandled_.push(ReloadLi);
1387 }
1388}
1389
Evan Cheng358dec52009-06-15 08:28:29 +00001390unsigned RALinScan::getFreePhysReg(LiveInterval* cur,
1391 const TargetRegisterClass *RC,
Evan Cheng206d1852009-04-20 08:01:12 +00001392 unsigned MaxInactiveCount,
1393 SmallVector<unsigned, 256> &inactiveCounts,
1394 bool SkipDGRegs) {
1395 unsigned FreeReg = 0;
1396 unsigned FreeRegInactiveCount = 0;
1397
Evan Chengf9f1da12009-06-18 02:04:01 +00001398 std::pair<unsigned, unsigned> Hint = mri_->getRegAllocationHint(cur->reg);
1399 // Resolve second part of the hint (if possible) given the current allocation.
1400 unsigned physReg = Hint.second;
1401 if (physReg &&
1402 TargetRegisterInfo::isVirtualRegister(physReg) && vrm_->hasPhys(physReg))
1403 physReg = vrm_->getPhys(physReg);
1404
Evan Cheng358dec52009-06-15 08:28:29 +00001405 TargetRegisterClass::iterator I, E;
Evan Chengf9f1da12009-06-18 02:04:01 +00001406 tie(I, E) = tri_->getAllocationOrder(RC, Hint.first, physReg, *mf_);
Evan Cheng206d1852009-04-20 08:01:12 +00001407 assert(I != E && "No allocatable register in this register class!");
1408
1409 // Scan for the first available register.
1410 for (; I != E; ++I) {
1411 unsigned Reg = *I;
1412 // Ignore "downgraded" registers.
1413 if (SkipDGRegs && DowngradedRegs.count(Reg))
1414 continue;
David Greene7cfd3362009-11-19 15:55:49 +00001415 // Skip recently allocated registers.
1416 if (isRegAvail(Reg) && !isRecentlyUsed(Reg)) {
Evan Cheng206d1852009-04-20 08:01:12 +00001417 FreeReg = Reg;
1418 if (FreeReg < inactiveCounts.size())
1419 FreeRegInactiveCount = inactiveCounts[FreeReg];
1420 else
1421 FreeRegInactiveCount = 0;
1422 break;
1423 }
1424 }
1425
1426 // If there are no free regs, or if this reg has the max inactive count,
1427 // return this register.
David Greene7cfd3362009-11-19 15:55:49 +00001428 if (FreeReg == 0 || FreeRegInactiveCount == MaxInactiveCount) {
1429 // Remember what register we picked so we can skip it next time.
1430 if (FreeReg != 0) recordRecentlyUsed(FreeReg);
Evan Cheng206d1852009-04-20 08:01:12 +00001431 return FreeReg;
David Greene7cfd3362009-11-19 15:55:49 +00001432 }
1433
Evan Cheng206d1852009-04-20 08:01:12 +00001434 // Continue scanning the registers, looking for the one with the highest
1435 // inactive count. Alkis found that this reduced register pressure very
1436 // slightly on X86 (in rev 1.94 of this file), though this should probably be
1437 // reevaluated now.
1438 for (; I != E; ++I) {
1439 unsigned Reg = *I;
1440 // Ignore "downgraded" registers.
1441 if (SkipDGRegs && DowngradedRegs.count(Reg))
1442 continue;
Evan Cheng5b16cd22009-05-01 01:03:49 +00001443 if (isRegAvail(Reg) && Reg < inactiveCounts.size() &&
David Greenefeb5bfb2009-11-19 19:09:39 +00001444 FreeRegInactiveCount < inactiveCounts[Reg] && !isRecentlyUsed(Reg)) {
Evan Cheng206d1852009-04-20 08:01:12 +00001445 FreeReg = Reg;
1446 FreeRegInactiveCount = inactiveCounts[Reg];
1447 if (FreeRegInactiveCount == MaxInactiveCount)
1448 break; // We found the one with the max inactive count.
1449 }
1450 }
1451
David Greene7cfd3362009-11-19 15:55:49 +00001452 // Remember what register we picked so we can skip it next time.
1453 recordRecentlyUsed(FreeReg);
1454
Evan Cheng206d1852009-04-20 08:01:12 +00001455 return FreeReg;
Alkis Evlogimenos843b1602004-02-15 10:24:21 +00001456}
Alkis Evlogimenosf5eaf162004-02-06 18:08:18 +00001457
Chris Lattnercbb56252004-11-18 02:42:27 +00001458/// getFreePhysReg - return a free physical register for this virtual register
1459/// interval if we have one, otherwise return 0.
Bill Wendlinge23e00d2007-05-08 19:02:46 +00001460unsigned RALinScan::getFreePhysReg(LiveInterval *cur) {
Chris Lattnerfe424622008-02-26 22:08:41 +00001461 SmallVector<unsigned, 256> inactiveCounts;
Chris Lattnerf8355d92005-08-22 16:55:22 +00001462 unsigned MaxInactiveCount = 0;
1463
Evan Cheng841ee1a2008-09-18 22:38:47 +00001464 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
Chris Lattnerb9805782005-08-23 22:27:31 +00001465 const TargetRegisterClass *RCLeader = RelatedRegClasses.getLeaderValue(RC);
1466
Alkis Evlogimenos84f5bcb2004-09-02 21:23:32 +00001467 for (IntervalPtrs::iterator i = inactive_.begin(), e = inactive_.end();
1468 i != e; ++i) {
Chris Lattnercbb56252004-11-18 02:42:27 +00001469 unsigned reg = i->first->reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001470 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +00001471 "Can only allocate virtual registers!");
Chris Lattnerb9805782005-08-23 22:27:31 +00001472
1473 // If this is not in a related reg class to the register we're allocating,
1474 // don't check it.
Evan Cheng841ee1a2008-09-18 22:38:47 +00001475 const TargetRegisterClass *RegRC = mri_->getRegClass(reg);
Chris Lattnerb9805782005-08-23 22:27:31 +00001476 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader) {
1477 reg = vrm_->getPhys(reg);
Chris Lattnerfe424622008-02-26 22:08:41 +00001478 if (inactiveCounts.size() <= reg)
1479 inactiveCounts.resize(reg+1);
Chris Lattnerb9805782005-08-23 22:27:31 +00001480 ++inactiveCounts[reg];
1481 MaxInactiveCount = std::max(MaxInactiveCount, inactiveCounts[reg]);
1482 }
Alkis Evlogimenos84f5bcb2004-09-02 21:23:32 +00001483 }
1484
Evan Cheng20b0abc2007-04-17 20:32:26 +00001485 // If copy coalescer has assigned a "preferred" register, check if it's
Dale Johannesen86b49f82008-09-24 01:07:17 +00001486 // available first.
Evan Cheng90f95f82009-06-14 20:22:55 +00001487 unsigned Preference = vrm_->getRegAllocPref(cur->reg);
1488 if (Preference) {
David Greene37277762010-01-05 01:25:20 +00001489 DEBUG(dbgs() << "(preferred: " << tri_->getName(Preference) << ") ");
Evan Cheng90f95f82009-06-14 20:22:55 +00001490 if (isRegAvail(Preference) &&
1491 RC->contains(Preference))
1492 return Preference;
Anton Korobeynikov4aefd6b2008-02-20 12:07:57 +00001493 }
Evan Cheng20b0abc2007-04-17 20:32:26 +00001494
Evan Cheng206d1852009-04-20 08:01:12 +00001495 if (!DowngradedRegs.empty()) {
Evan Cheng358dec52009-06-15 08:28:29 +00001496 unsigned FreeReg = getFreePhysReg(cur, RC, MaxInactiveCount, inactiveCounts,
Evan Cheng206d1852009-04-20 08:01:12 +00001497 true);
1498 if (FreeReg)
1499 return FreeReg;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001500 }
Evan Cheng358dec52009-06-15 08:28:29 +00001501 return getFreePhysReg(cur, RC, MaxInactiveCount, inactiveCounts, false);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001502}
1503
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001504FunctionPass* llvm::createLinearScanRegisterAllocator() {
Bill Wendlinge23e00d2007-05-08 19:02:46 +00001505 return new RALinScan();
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001506}