blob: 79a78d86aef7893e8a1a47195c7718d78f3b2faf [file] [log] [blame]
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001//===- Mips.td - Describe the Mips Target Machine ---------------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
8//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes6d32ca02007-08-18 02:18:07 +00009// This is the top level entry point for the Mips target.
10//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000011
12//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes6d32ca02007-08-18 02:18:07 +000013// Target-independent interfaces
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014//===----------------------------------------------------------------------===//
15
Evan Cheng027fdbe2008-11-24 07:34:46 +000016include "llvm/Target/Target.td"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000017
18//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000019// Register File, Calling Conv, Instruction Descriptions
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000020//===----------------------------------------------------------------------===//
21
22include "MipsRegisterInfo.td"
Bruno Cardoso Lopes6d32ca02007-08-18 02:18:07 +000023include "MipsSchedule.td"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000024include "MipsInstrInfo.td"
Bruno Cardoso Lopes6d32ca02007-08-18 02:18:07 +000025include "MipsCallingConv.td"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000026
27def MipsInstrInfo : InstrInfo {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000028 let TSFlagsFields = [];
29 let TSFlagsShifts = [];
30}
Bruno Cardoso Lopes6d32ca02007-08-18 02:18:07 +000031
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000032//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000033// Mips Subtarget features //
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000034//===----------------------------------------------------------------------===//
35
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +000036def FeatureGP64Bit : SubtargetFeature<"gp64", "IsGP64bit", "true",
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000037 "General Purpose Registers are 64-bit wide.">;
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +000038def FeatureFP64Bit : SubtargetFeature<"fp64", "IsFP64bit", "true",
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000039 "Support 64-bit FP registers.">;
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +000040def FeatureSingleFloat : SubtargetFeature<"single-float", "IsSingleFloat",
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000041 "true", "Only supports single precision float">;
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +000042def FeatureMips1 : SubtargetFeature<"mips1", "MipsArchVersion", "Mips1",
43 "Mips1 ISA Support">;
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +000044def FeatureMips2 : SubtargetFeature<"mips2", "MipsArchVersion", "Mips2",
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000045 "Mips2 ISA Support">;
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +000046def FeatureO32 : SubtargetFeature<"o32", "MipsABI", "O32",
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000047 "Enable o32 ABI">;
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +000048def FeatureEABI : SubtargetFeature<"eabi", "MipsABI", "EABI",
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000049 "Enable eabi ABI">;
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +000050def FeatureVFPU : SubtargetFeature<"vfpu", "HasVFPU",
51 "true", "Enable vector FPU instructions.">;
52def FeatureSEInReg : SubtargetFeature<"seinreg", "HasSEInReg", "true",
53 "Enable 'signext in register' instructions.">;
Bruno Cardoso Lopesd3a680d2008-07-30 17:01:06 +000054def FeatureCondMov : SubtargetFeature<"condmov", "HasCondMov", "true",
55 "Enable 'conditional move' instructions.">;
56def FeatureMulDivAdd : SubtargetFeature<"muldivadd", "HasMulDivAdd", "true",
57 "Enable 'multiply add/sub' instructions.">;
58def FeatureMinMax : SubtargetFeature<"minmax", "HasMinMax", "true",
59 "Enable 'min/max' instructions.">;
60def FeatureSwap : SubtargetFeature<"swap", "HasSwap", "true",
61 "Enable 'byte/half swap' instructions.">;
62def FeatureBitCount : SubtargetFeature<"bitcount", "HasBitCount", "true",
63 "Enable 'count leading bits' instructions.">;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000064
65//===----------------------------------------------------------------------===//
66// Mips processors supported.
67//===----------------------------------------------------------------------===//
68
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000069class Proc<string Name, list<SubtargetFeature> Features>
70 : Processor<Name, MipsGenericItineraries, Features>;
71
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +000072def : Proc<"mips1", [FeatureMips1]>;
73def : Proc<"r2000", [FeatureMips1]>;
74def : Proc<"r3000", [FeatureMips1]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000075
76def : Proc<"mips2", [FeatureMips2]>;
77def : Proc<"r6000", [FeatureMips2]>;
78
79// Allegrex is a 32bit subset of r4000, both for interger and fp registers,
Bruno Cardoso Lopesd3a680d2008-07-30 17:01:06 +000080// but much more similar to Mips2 than Mips3. It also contains some of
81// Mips32/Mips32r2 instructions and a custom vector fpu processor.
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +000082def : Proc<"allegrex", [FeatureMips2, FeatureSingleFloat, FeatureEABI,
Bruno Cardoso Lopesd3a680d2008-07-30 17:01:06 +000083 FeatureVFPU, FeatureSEInReg, FeatureCondMov, FeatureMulDivAdd,
84 FeatureMinMax, FeatureSwap, FeatureBitCount]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000085
86def Mips : Target {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000087 let InstructionSet = MipsInstrInfo;
88}