blob: 7cf17f59e7024cfd77e3b6d2be6afbcb709ab265 [file] [log] [blame]
Nate Begemana9795f82005-03-24 04:41:43 +00001//===-- PPC32ISelPattern.cpp - A pattern matching inst selector for PPC32 -===//
2//
3// The LLVM Compiler Infrastructure
4//
Nate Begeman5e966612005-03-24 06:28:42 +00005// This file was developed by Nate Begeman and is distributed under
Nate Begemana9795f82005-03-24 04:41:43 +00006// the University of Illinois Open Source License. See LICENSE.TXT for details.
Misha Brukmanb5f662f2005-04-21 23:30:14 +00007//
Nate Begemana9795f82005-03-24 04:41:43 +00008//===----------------------------------------------------------------------===//
9//
10// This file defines a pattern matching instruction selector for 32 bit PowerPC.
Nate Begeman815d6da2005-04-06 00:25:27 +000011// Magic number generation for integer divide from the PowerPC Compiler Writer's
12// Guide, section 3.2.3.5
Nate Begemana9795f82005-03-24 04:41:43 +000013//
14//===----------------------------------------------------------------------===//
15
16#include "PowerPC.h"
17#include "PowerPCInstrBuilder.h"
18#include "PowerPCInstrInfo.h"
Nate Begemancd08e4c2005-04-09 20:09:12 +000019#include "PPC32TargetMachine.h"
Nate Begemana3fd4002005-07-19 16:51:05 +000020#include "llvm/Constants.h"
Nate Begemana9795f82005-03-24 04:41:43 +000021#include "llvm/Function.h"
Nate Begemana3fd4002005-07-19 16:51:05 +000022#include "llvm/CodeGen/MachineConstantPool.h"
Nate Begemana9795f82005-03-24 04:41:43 +000023#include "llvm/CodeGen/MachineFunction.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/SelectionDAG.h"
26#include "llvm/CodeGen/SelectionDAGISel.h"
27#include "llvm/CodeGen/SSARegMap.h"
28#include "llvm/Target/TargetData.h"
29#include "llvm/Target/TargetLowering.h"
Nate Begeman93075ec2005-04-04 23:40:36 +000030#include "llvm/Target/TargetOptions.h"
Nate Begemana9795f82005-03-24 04:41:43 +000031#include "llvm/Support/Debug.h"
32#include "llvm/Support/MathExtras.h"
33#include "llvm/ADT/Statistic.h"
34#include <set>
35#include <algorithm>
36using namespace llvm;
37
Chris Lattner0561b3f2005-08-02 19:26:06 +000038
Nate Begemana9795f82005-03-24 04:41:43 +000039//===----------------------------------------------------------------------===//
40// PPC32TargetLowering - PPC32 Implementation of the TargetLowering interface
41namespace {
42 class PPC32TargetLowering : public TargetLowering {
43 int VarArgsFrameIndex; // FrameIndex for start of varargs area.
44 int ReturnAddrIndex; // FrameIndex for return slot.
45 public:
46 PPC32TargetLowering(TargetMachine &TM) : TargetLowering(TM) {
Chris Lattner9bce0f92005-05-12 02:06:00 +000047 // Fold away setcc operations if possible.
48 setSetCCIsExpensive();
49
Nate Begemana9795f82005-03-24 04:41:43 +000050 // Set up the register classes.
51 addRegisterClass(MVT::i32, PPC32::GPRCRegisterClass);
Nate Begeman7532e2f2005-03-26 08:25:22 +000052 addRegisterClass(MVT::f32, PPC32::FPRCRegisterClass);
Nate Begemana9795f82005-03-24 04:41:43 +000053 addRegisterClass(MVT::f64, PPC32::FPRCRegisterClass);
Misha Brukmanb5f662f2005-04-21 23:30:14 +000054
Nate Begeman74d73452005-03-31 00:15:26 +000055 // PowerPC has no intrinsics for these particular operations
Nate Begeman01d05262005-03-30 01:45:43 +000056 setOperationAction(ISD::MEMMOVE, MVT::Other, Expand);
57 setOperationAction(ISD::MEMSET, MVT::Other, Expand);
58 setOperationAction(ISD::MEMCPY, MVT::Other, Expand);
59
Nate Begeman74d73452005-03-31 00:15:26 +000060 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
61 setOperationAction(ISD::SEXTLOAD, MVT::i1, Expand);
62 setOperationAction(ISD::SEXTLOAD, MVT::i8, Expand);
Misha Brukmanb5f662f2005-04-21 23:30:14 +000063
Nate Begeman815d6da2005-04-06 00:25:27 +000064 // PowerPC has no SREM/UREM instructions
65 setOperationAction(ISD::SREM, MVT::i32, Expand);
66 setOperationAction(ISD::UREM, MVT::i32, Expand);
Chris Lattner43fdea02005-04-02 05:03:24 +000067
Chris Lattner32f3cf62005-05-13 16:20:22 +000068 // We don't support sin/cos/sqrt/fmod
Chris Lattner17234b72005-04-30 04:26:06 +000069 setOperationAction(ISD::FSIN , MVT::f64, Expand);
70 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner32f3cf62005-05-13 16:20:22 +000071 setOperationAction(ISD::SREM , MVT::f64, Expand);
Chris Lattner17234b72005-04-30 04:26:06 +000072 setOperationAction(ISD::FSIN , MVT::f32, Expand);
73 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner32f3cf62005-05-13 16:20:22 +000074 setOperationAction(ISD::SREM , MVT::f32, Expand);
Chris Lattner17234b72005-04-30 04:26:06 +000075
Nate Begemanadeb43d2005-07-20 22:42:00 +000076 // If we're enabling GP optimizations, use hardware square root
Chris Lattner3c304a32005-08-05 22:05:03 +000077 if (!TM.getSubtarget<PPCSubtarget>().isGigaProcessor()) {
Nate Begemanadeb43d2005-07-20 22:42:00 +000078 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
79 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
80 }
Jeff Cohen00b168892005-07-27 06:12:32 +000081
Nate Begemand7c4a4a2005-05-11 23:43:56 +000082 //PowerPC does not have CTPOP or CTTZ
Andrew Lenharth691ef2b2005-05-03 17:19:30 +000083 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
84 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Andrew Lenharth691ef2b2005-05-03 17:19:30 +000085
Chris Lattnercbd06fc2005-04-07 19:41:49 +000086 setSetCCResultContents(ZeroOrOneSetCCResult);
Nate Begeman3e897162005-03-31 23:55:40 +000087 addLegalFPImmediate(+0.0); // Necessary for FSEL
Misha Brukmanb5f662f2005-04-21 23:30:14 +000088 addLegalFPImmediate(-0.0); //
Nate Begeman3e897162005-03-31 23:55:40 +000089
Nate Begemana9795f82005-03-24 04:41:43 +000090 computeRegisterProperties();
91 }
92
93 /// LowerArguments - This hook must be implemented to indicate how we should
94 /// lower the arguments for the specified function, into the specified DAG.
95 virtual std::vector<SDOperand>
96 LowerArguments(Function &F, SelectionDAG &DAG);
Misha Brukmanb5f662f2005-04-21 23:30:14 +000097
Nate Begemana9795f82005-03-24 04:41:43 +000098 /// LowerCallTo - This hook lowers an abstract call to a function into an
99 /// actual call.
100 virtual std::pair<SDOperand, SDOperand>
Chris Lattnerc57f6822005-05-12 19:56:45 +0000101 LowerCallTo(SDOperand Chain, const Type *RetTy, bool isVarArg, unsigned CC,
Chris Lattneradf6a962005-05-13 18:50:42 +0000102 bool isTailCall, SDOperand Callee, ArgListTy &Args,
103 SelectionDAG &DAG);
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000104
Chris Lattnere0fe2252005-07-05 19:58:54 +0000105 virtual SDOperand LowerVAStart(SDOperand Chain, SDOperand VAListP,
106 Value *VAListV, SelectionDAG &DAG);
Jeff Cohen00b168892005-07-27 06:12:32 +0000107
Nate Begemana9795f82005-03-24 04:41:43 +0000108 virtual std::pair<SDOperand,SDOperand>
Chris Lattnere0fe2252005-07-05 19:58:54 +0000109 LowerVAArg(SDOperand Chain, SDOperand VAListP, Value *VAListV,
110 const Type *ArgTy, SelectionDAG &DAG);
Jeff Cohen00b168892005-07-27 06:12:32 +0000111
Nate Begemana9795f82005-03-24 04:41:43 +0000112 virtual std::pair<SDOperand, SDOperand>
113 LowerFrameReturnAddress(bool isFrameAddr, SDOperand Chain, unsigned Depth,
114 SelectionDAG &DAG);
115 };
116}
117
118
119std::vector<SDOperand>
120PPC32TargetLowering::LowerArguments(Function &F, SelectionDAG &DAG) {
121 //
122 // add beautiful description of PPC stack frame format, or at least some docs
123 //
124 MachineFunction &MF = DAG.getMachineFunction();
125 MachineFrameInfo *MFI = MF.getFrameInfo();
126 MachineBasicBlock& BB = MF.front();
127 std::vector<SDOperand> ArgValues;
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000128
129 // Due to the rather complicated nature of the PowerPC ABI, rather than a
Nate Begemana9795f82005-03-24 04:41:43 +0000130 // fixed size array of physical args, for the sake of simplicity let the STL
131 // handle tracking them for us.
132 std::vector<unsigned> argVR, argPR, argOp;
133 unsigned ArgOffset = 24;
134 unsigned GPR_remaining = 8;
135 unsigned FPR_remaining = 13;
136 unsigned GPR_idx = 0, FPR_idx = 0;
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000137 static const unsigned GPR[] = {
Nate Begemana9795f82005-03-24 04:41:43 +0000138 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
139 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
140 };
141 static const unsigned FPR[] = {
142 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
143 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
144 };
145
146 // Add DAG nodes to load the arguments... On entry to a function on PPC,
147 // the arguments start at offset 24, although they are likely to be passed
148 // in registers.
149 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E; ++I) {
150 SDOperand newroot, argt;
151 unsigned ObjSize;
152 bool needsLoad = false;
Nate Begemancd08e4c2005-04-09 20:09:12 +0000153 bool ArgLive = !I->use_empty();
Nate Begemana9795f82005-03-24 04:41:43 +0000154 MVT::ValueType ObjectVT = getValueType(I->getType());
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000155
Nate Begemana9795f82005-03-24 04:41:43 +0000156 switch (ObjectVT) {
157 default: assert(0 && "Unhandled argument type!");
158 case MVT::i1:
159 case MVT::i8:
160 case MVT::i16:
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000161 case MVT::i32:
Nate Begemana9795f82005-03-24 04:41:43 +0000162 ObjSize = 4;
Nate Begemancd08e4c2005-04-09 20:09:12 +0000163 if (!ArgLive) break;
Nate Begemana9795f82005-03-24 04:41:43 +0000164 if (GPR_remaining > 0) {
Nate Begemancd08e4c2005-04-09 20:09:12 +0000165 MF.addLiveIn(GPR[GPR_idx]);
Nate Begemanf70b5762005-03-28 23:08:54 +0000166 argt = newroot = DAG.getCopyFromReg(GPR[GPR_idx], MVT::i32,
167 DAG.getRoot());
Nate Begemana9795f82005-03-24 04:41:43 +0000168 if (ObjectVT != MVT::i32)
169 argt = DAG.getNode(ISD::TRUNCATE, ObjectVT, newroot);
Nate Begemana9795f82005-03-24 04:41:43 +0000170 } else {
171 needsLoad = true;
172 }
173 break;
Nate Begemanf7e43382005-03-26 07:46:36 +0000174 case MVT::i64: ObjSize = 8;
Nate Begemancd08e4c2005-04-09 20:09:12 +0000175 if (!ArgLive) break;
Nate Begemanc5b1cd22005-04-10 05:53:14 +0000176 if (GPR_remaining > 0) {
177 SDOperand argHi, argLo;
Nate Begemancd08e4c2005-04-09 20:09:12 +0000178 MF.addLiveIn(GPR[GPR_idx]);
Nate Begemanc5b1cd22005-04-10 05:53:14 +0000179 argHi = DAG.getCopyFromReg(GPR[GPR_idx], MVT::i32, DAG.getRoot());
180 // If we have two or more remaining argument registers, then both halves
181 // of the i64 can be sourced from there. Otherwise, the lower half will
182 // have to come off the stack. This can happen when an i64 is preceded
183 // by 28 bytes of arguments.
184 if (GPR_remaining > 1) {
185 MF.addLiveIn(GPR[GPR_idx+1]);
186 argLo = DAG.getCopyFromReg(GPR[GPR_idx+1], MVT::i32, argHi);
187 } else {
188 int FI = MFI->CreateFixedObject(4, ArgOffset+4);
189 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i32);
Chris Lattner022ed322005-05-15 19:54:37 +0000190 argLo = DAG.getLoad(MVT::i32, DAG.getEntryNode(), FIN,
191 DAG.getSrcValue(NULL));
Nate Begemanc5b1cd22005-04-10 05:53:14 +0000192 }
Nate Begemanca12a2b2005-03-28 22:28:37 +0000193 // Build the outgoing arg thingy
Nate Begemanf70b5762005-03-28 23:08:54 +0000194 argt = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, argLo, argHi);
195 newroot = argLo;
Nate Begemana9795f82005-03-24 04:41:43 +0000196 } else {
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000197 needsLoad = true;
Nate Begemana9795f82005-03-24 04:41:43 +0000198 }
199 break;
Nate Begemancd08e4c2005-04-09 20:09:12 +0000200 case MVT::f32:
201 case MVT::f64:
202 ObjSize = (ObjectVT == MVT::f64) ? 8 : 4;
203 if (!ArgLive) break;
Nate Begemana9795f82005-03-24 04:41:43 +0000204 if (FPR_remaining > 0) {
Nate Begemancd08e4c2005-04-09 20:09:12 +0000205 MF.addLiveIn(FPR[FPR_idx]);
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000206 argt = newroot = DAG.getCopyFromReg(FPR[FPR_idx], ObjectVT,
Nate Begemanf70b5762005-03-28 23:08:54 +0000207 DAG.getRoot());
Nate Begemana9795f82005-03-24 04:41:43 +0000208 --FPR_remaining;
209 ++FPR_idx;
210 } else {
211 needsLoad = true;
212 }
213 break;
214 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000215
Nate Begemana9795f82005-03-24 04:41:43 +0000216 // We need to load the argument to a virtual register if we determined above
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000217 // that we ran out of physical registers of the appropriate type
Nate Begemana9795f82005-03-24 04:41:43 +0000218 if (needsLoad) {
Nate Begemane5846682005-04-04 06:52:38 +0000219 unsigned SubregOffset = 0;
Nate Begemanc3e2db42005-04-04 09:09:00 +0000220 if (ObjectVT == MVT::i8 || ObjectVT == MVT::i1) SubregOffset = 3;
Nate Begemane5846682005-04-04 06:52:38 +0000221 if (ObjectVT == MVT::i16) SubregOffset = 2;
Nate Begemana9795f82005-03-24 04:41:43 +0000222 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
223 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i32);
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000224 FIN = DAG.getNode(ISD::ADD, MVT::i32, FIN,
Nate Begemane5846682005-04-04 06:52:38 +0000225 DAG.getConstant(SubregOffset, MVT::i32));
Chris Lattner022ed322005-05-15 19:54:37 +0000226 argt = newroot = DAG.getLoad(ObjectVT, DAG.getEntryNode(), FIN,
227 DAG.getSrcValue(NULL));
Nate Begemana9795f82005-03-24 04:41:43 +0000228 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000229
Nate Begemana9795f82005-03-24 04:41:43 +0000230 // Every 4 bytes of argument space consumes one of the GPRs available for
231 // argument passing.
232 if (GPR_remaining > 0) {
233 unsigned delta = (GPR_remaining > 1 && ObjSize == 8) ? 2 : 1;
234 GPR_remaining -= delta;
235 GPR_idx += delta;
236 }
237 ArgOffset += ObjSize;
Chris Lattner91277ea2005-04-09 21:23:24 +0000238 if (newroot.Val)
239 DAG.setRoot(newroot.getValue(1));
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000240
Nate Begemana9795f82005-03-24 04:41:43 +0000241 ArgValues.push_back(argt);
242 }
243
Nate Begemana9795f82005-03-24 04:41:43 +0000244 // If the function takes variable number of arguments, make a frame index for
245 // the start of the first vararg value... for expansion of llvm.va_start.
Nate Begemanfa554702005-04-03 22:13:27 +0000246 if (F.isVarArg()) {
Nate Begemana9795f82005-03-24 04:41:43 +0000247 VarArgsFrameIndex = MFI->CreateFixedObject(4, ArgOffset);
Nate Begemanfa554702005-04-03 22:13:27 +0000248 SDOperand FIN = DAG.getFrameIndex(VarArgsFrameIndex, MVT::i32);
Nate Begeman6644d4c2005-04-03 23:11:17 +0000249 // If this function is vararg, store any remaining integer argument regs
250 // to their spots on the stack so that they may be loaded by deferencing the
251 // result of va_next.
252 std::vector<SDOperand> MemOps;
253 for (; GPR_remaining > 0; --GPR_remaining, ++GPR_idx) {
Nate Begemancd08e4c2005-04-09 20:09:12 +0000254 MF.addLiveIn(GPR[GPR_idx]);
Nate Begeman6644d4c2005-04-03 23:11:17 +0000255 SDOperand Val = DAG.getCopyFromReg(GPR[GPR_idx], MVT::i32, DAG.getRoot());
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000256 SDOperand Store = DAG.getNode(ISD::STORE, MVT::Other, Val.getValue(1),
Andrew Lenharth2d86ea22005-04-27 20:10:01 +0000257 Val, FIN, DAG.getSrcValue(NULL));
Nate Begeman6644d4c2005-04-03 23:11:17 +0000258 MemOps.push_back(Store);
259 // Increment the address by four for the next argument to store
260 SDOperand PtrOff = DAG.getConstant(4, getPointerTy());
261 FIN = DAG.getNode(ISD::ADD, MVT::i32, FIN, PtrOff);
262 }
263 DAG.setRoot(DAG.getNode(ISD::TokenFactor, MVT::Other, MemOps));
Nate Begemanfa554702005-04-03 22:13:27 +0000264 }
Nate Begemana9795f82005-03-24 04:41:43 +0000265
Nate Begemancd08e4c2005-04-09 20:09:12 +0000266 // Finally, inform the code generator which regs we return values in.
267 switch (getValueType(F.getReturnType())) {
268 default: assert(0 && "Unknown type!");
269 case MVT::isVoid: break;
270 case MVT::i1:
271 case MVT::i8:
272 case MVT::i16:
273 case MVT::i32:
274 MF.addLiveOut(PPC::R3);
275 break;
276 case MVT::i64:
277 MF.addLiveOut(PPC::R3);
278 MF.addLiveOut(PPC::R4);
279 break;
280 case MVT::f32:
281 case MVT::f64:
282 MF.addLiveOut(PPC::F1);
283 break;
284 }
285
Nate Begemana9795f82005-03-24 04:41:43 +0000286 return ArgValues;
287}
288
289std::pair<SDOperand, SDOperand>
290PPC32TargetLowering::LowerCallTo(SDOperand Chain,
Misha Brukman7847fca2005-04-22 17:54:37 +0000291 const Type *RetTy, bool isVarArg,
Jeff Cohen00b168892005-07-27 06:12:32 +0000292 unsigned CallingConv, bool isTailCall,
Misha Brukman7847fca2005-04-22 17:54:37 +0000293 SDOperand Callee, ArgListTy &Args,
294 SelectionDAG &DAG) {
Nate Begeman307e7442005-03-26 01:28:53 +0000295 // args_to_use will accumulate outgoing args for the ISD::CALL case in
296 // SelectExpr to use to put the arguments in the appropriate registers.
Nate Begemana9795f82005-03-24 04:41:43 +0000297 std::vector<SDOperand> args_to_use;
Nate Begeman307e7442005-03-26 01:28:53 +0000298
299 // Count how many bytes are to be pushed on the stack, including the linkage
300 // area, and parameter passing area.
301 unsigned NumBytes = 24;
302
303 if (Args.empty()) {
Chris Lattner16cd04d2005-05-12 23:24:06 +0000304 Chain = DAG.getNode(ISD::CALLSEQ_START, MVT::Other, Chain,
Nate Begemana7e11a42005-04-01 05:57:17 +0000305 DAG.getConstant(NumBytes, getPointerTy()));
Nate Begeman307e7442005-03-26 01:28:53 +0000306 } else {
307 for (unsigned i = 0, e = Args.size(); i != e; ++i)
308 switch (getValueType(Args[i].second)) {
309 default: assert(0 && "Unknown value type!");
310 case MVT::i1:
311 case MVT::i8:
312 case MVT::i16:
313 case MVT::i32:
314 case MVT::f32:
315 NumBytes += 4;
316 break;
317 case MVT::i64:
318 case MVT::f64:
319 NumBytes += 8;
320 break;
321 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000322
323 // Just to be safe, we'll always reserve the full 24 bytes of linkage area
Nate Begeman307e7442005-03-26 01:28:53 +0000324 // plus 32 bytes of argument space in case any called code gets funky on us.
Chris Lattner0561b3f2005-08-02 19:26:06 +0000325 // (Required by ABI to support var arg)
Nate Begeman307e7442005-03-26 01:28:53 +0000326 if (NumBytes < 56) NumBytes = 56;
327
328 // Adjust the stack pointer for the new arguments...
329 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattner16cd04d2005-05-12 23:24:06 +0000330 Chain = DAG.getNode(ISD::CALLSEQ_START, MVT::Other, Chain,
Nate Begeman307e7442005-03-26 01:28:53 +0000331 DAG.getConstant(NumBytes, getPointerTy()));
332
333 // Set up a copy of the stack pointer for use loading and storing any
334 // arguments that may not fit in the registers available for argument
335 // passing.
336 SDOperand StackPtr = DAG.getCopyFromReg(PPC::R1, MVT::i32,
337 DAG.getEntryNode());
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000338
Nate Begeman307e7442005-03-26 01:28:53 +0000339 // Figure out which arguments are going to go in registers, and which in
340 // memory. Also, if this is a vararg function, floating point operations
341 // must be stored to our stack, and loaded into integer regs as well, if
342 // any integer regs are available for argument passing.
343 unsigned ArgOffset = 24;
344 unsigned GPR_remaining = 8;
345 unsigned FPR_remaining = 13;
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000346
Nate Begeman74d73452005-03-31 00:15:26 +0000347 std::vector<SDOperand> MemOps;
Nate Begeman307e7442005-03-26 01:28:53 +0000348 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
349 // PtrOff will be used to store the current argument to the stack if a
350 // register cannot be found for it.
351 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
352 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
Nate Begemanf7e43382005-03-26 07:46:36 +0000353 MVT::ValueType ArgVT = getValueType(Args[i].second);
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000354
Nate Begemanf7e43382005-03-26 07:46:36 +0000355 switch (ArgVT) {
Nate Begeman307e7442005-03-26 01:28:53 +0000356 default: assert(0 && "Unexpected ValueType for argument!");
357 case MVT::i1:
358 case MVT::i8:
359 case MVT::i16:
360 // Promote the integer to 32 bits. If the input type is signed use a
361 // sign extend, otherwise use a zero extend.
362 if (Args[i].second->isSigned())
363 Args[i].first =DAG.getNode(ISD::SIGN_EXTEND, MVT::i32, Args[i].first);
364 else
365 Args[i].first =DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, Args[i].first);
366 // FALL THROUGH
367 case MVT::i32:
368 if (GPR_remaining > 0) {
Nate Begemanfc1b1da2005-04-01 22:34:39 +0000369 args_to_use.push_back(Args[i].first);
Nate Begeman307e7442005-03-26 01:28:53 +0000370 --GPR_remaining;
371 } else {
Nate Begeman74d73452005-03-31 00:15:26 +0000372 MemOps.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
Chris Lattner022ed322005-05-15 19:54:37 +0000373 Args[i].first, PtrOff,
374 DAG.getSrcValue(NULL)));
Nate Begeman307e7442005-03-26 01:28:53 +0000375 }
376 ArgOffset += 4;
377 break;
378 case MVT::i64:
Nate Begemanf7e43382005-03-26 07:46:36 +0000379 // If we have one free GPR left, we can place the upper half of the i64
380 // in it, and store the other half to the stack. If we have two or more
381 // free GPRs, then we can pass both halves of the i64 in registers.
382 if (GPR_remaining > 0) {
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000383 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32,
Nate Begemanf2622612005-03-26 02:17:46 +0000384 Args[i].first, DAG.getConstant(1, MVT::i32));
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000385 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32,
Nate Begemanf2622612005-03-26 02:17:46 +0000386 Args[i].first, DAG.getConstant(0, MVT::i32));
Nate Begemanfc1b1da2005-04-01 22:34:39 +0000387 args_to_use.push_back(Hi);
Nate Begeman74d73452005-03-31 00:15:26 +0000388 --GPR_remaining;
Nate Begeman74d73452005-03-31 00:15:26 +0000389 if (GPR_remaining > 0) {
Nate Begemanfc1b1da2005-04-01 22:34:39 +0000390 args_to_use.push_back(Lo);
Nate Begeman74d73452005-03-31 00:15:26 +0000391 --GPR_remaining;
Nate Begemanf7e43382005-03-26 07:46:36 +0000392 } else {
393 SDOperand ConstFour = DAG.getConstant(4, getPointerTy());
394 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, PtrOff, ConstFour);
Nate Begeman74d73452005-03-31 00:15:26 +0000395 MemOps.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
Andrew Lenharth2d86ea22005-04-27 20:10:01 +0000396 Lo, PtrOff, DAG.getSrcValue(NULL)));
Nate Begemanf7e43382005-03-26 07:46:36 +0000397 }
Nate Begeman307e7442005-03-26 01:28:53 +0000398 } else {
Nate Begeman74d73452005-03-31 00:15:26 +0000399 MemOps.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
Chris Lattner022ed322005-05-15 19:54:37 +0000400 Args[i].first, PtrOff,
401 DAG.getSrcValue(NULL)));
Nate Begeman307e7442005-03-26 01:28:53 +0000402 }
403 ArgOffset += 8;
404 break;
405 case MVT::f32:
Nate Begeman307e7442005-03-26 01:28:53 +0000406 case MVT::f64:
Nate Begemanf7e43382005-03-26 07:46:36 +0000407 if (FPR_remaining > 0) {
Nate Begemanfc1b1da2005-04-01 22:34:39 +0000408 args_to_use.push_back(Args[i].first);
409 --FPR_remaining;
Nate Begemanf7e43382005-03-26 07:46:36 +0000410 if (isVarArg) {
Nate Begeman96fc6812005-03-31 02:05:53 +0000411 SDOperand Store = DAG.getNode(ISD::STORE, MVT::Other, Chain,
Chris Lattner022ed322005-05-15 19:54:37 +0000412 Args[i].first, PtrOff,
413 DAG.getSrcValue(NULL));
Nate Begeman96fc6812005-03-31 02:05:53 +0000414 MemOps.push_back(Store);
Nate Begeman74d73452005-03-31 00:15:26 +0000415 // Float varargs are always shadowed in available integer registers
416 if (GPR_remaining > 0) {
Chris Lattner022ed322005-05-15 19:54:37 +0000417 SDOperand Load = DAG.getLoad(MVT::i32, Store, PtrOff,
418 DAG.getSrcValue(NULL));
Nate Begeman74d73452005-03-31 00:15:26 +0000419 MemOps.push_back(Load);
Nate Begemanfc1b1da2005-04-01 22:34:39 +0000420 args_to_use.push_back(Load);
421 --GPR_remaining;
Nate Begeman74d73452005-03-31 00:15:26 +0000422 }
Nate Begemanfc1b1da2005-04-01 22:34:39 +0000423 if (GPR_remaining > 0 && MVT::f64 == ArgVT) {
Nate Begeman74d73452005-03-31 00:15:26 +0000424 SDOperand ConstFour = DAG.getConstant(4, getPointerTy());
425 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, PtrOff, ConstFour);
Chris Lattner022ed322005-05-15 19:54:37 +0000426 SDOperand Load = DAG.getLoad(MVT::i32, Store, PtrOff,
427 DAG.getSrcValue(NULL));
Nate Begeman74d73452005-03-31 00:15:26 +0000428 MemOps.push_back(Load);
Nate Begemanfc1b1da2005-04-01 22:34:39 +0000429 args_to_use.push_back(Load);
430 --GPR_remaining;
Nate Begeman74d73452005-03-31 00:15:26 +0000431 }
Nate Begemanfc1b1da2005-04-01 22:34:39 +0000432 } else {
433 // If we have any FPRs remaining, we may also have GPRs remaining.
434 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
435 // GPRs.
436 if (GPR_remaining > 0) {
437 args_to_use.push_back(DAG.getNode(ISD::UNDEF, MVT::i32));
438 --GPR_remaining;
439 }
440 if (GPR_remaining > 0 && MVT::f64 == ArgVT) {
441 args_to_use.push_back(DAG.getNode(ISD::UNDEF, MVT::i32));
442 --GPR_remaining;
443 }
Nate Begeman74d73452005-03-31 00:15:26 +0000444 }
Nate Begeman307e7442005-03-26 01:28:53 +0000445 } else {
Nate Begeman74d73452005-03-31 00:15:26 +0000446 MemOps.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
Chris Lattner022ed322005-05-15 19:54:37 +0000447 Args[i].first, PtrOff,
448 DAG.getSrcValue(NULL)));
Nate Begeman307e7442005-03-26 01:28:53 +0000449 }
Nate Begemanf7e43382005-03-26 07:46:36 +0000450 ArgOffset += (ArgVT == MVT::f32) ? 4 : 8;
Nate Begeman307e7442005-03-26 01:28:53 +0000451 break;
452 }
Nate Begemana9795f82005-03-24 04:41:43 +0000453 }
Nate Begeman74d73452005-03-31 00:15:26 +0000454 if (!MemOps.empty())
455 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other, MemOps);
Nate Begemana9795f82005-03-24 04:41:43 +0000456 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000457
Nate Begemana9795f82005-03-24 04:41:43 +0000458 std::vector<MVT::ValueType> RetVals;
459 MVT::ValueType RetTyVT = getValueType(RetTy);
460 if (RetTyVT != MVT::isVoid)
461 RetVals.push_back(RetTyVT);
462 RetVals.push_back(MVT::Other);
463
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000464 SDOperand TheCall = SDOperand(DAG.getCall(RetVals,
Nate Begemana9795f82005-03-24 04:41:43 +0000465 Chain, Callee, args_to_use), 0);
466 Chain = TheCall.getValue(RetTyVT != MVT::isVoid);
Chris Lattner16cd04d2005-05-12 23:24:06 +0000467 Chain = DAG.getNode(ISD::CALLSEQ_END, MVT::Other, Chain,
Nate Begemana9795f82005-03-24 04:41:43 +0000468 DAG.getConstant(NumBytes, getPointerTy()));
469 return std::make_pair(TheCall, Chain);
470}
471
Chris Lattnere0fe2252005-07-05 19:58:54 +0000472SDOperand PPC32TargetLowering::LowerVAStart(SDOperand Chain, SDOperand VAListP,
473 Value *VAListV, SelectionDAG &DAG) {
Chris Lattnerf84a2ac2005-07-05 17:48:31 +0000474 // vastart just stores the address of the VarArgsFrameIndex slot into the
475 // memory location argument.
476 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, MVT::i32);
Chris Lattnere0fe2252005-07-05 19:58:54 +0000477 return DAG.getNode(ISD::STORE, MVT::Other, Chain, FR, VAListP,
478 DAG.getSrcValue(VAListV));
Nate Begemana9795f82005-03-24 04:41:43 +0000479}
480
Chris Lattnere0fe2252005-07-05 19:58:54 +0000481std::pair<SDOperand,SDOperand>
482PPC32TargetLowering::LowerVAArg(SDOperand Chain,
483 SDOperand VAListP, Value *VAListV,
484 const Type *ArgTy, SelectionDAG &DAG) {
Nate Begemanc7b09f12005-03-25 08:34:25 +0000485 MVT::ValueType ArgVT = getValueType(ArgTy);
Chris Lattnerf84a2ac2005-07-05 17:48:31 +0000486
487 SDOperand VAList =
Chris Lattnere0fe2252005-07-05 19:58:54 +0000488 DAG.getLoad(MVT::i32, Chain, VAListP, DAG.getSrcValue(VAListV));
489 SDOperand Result = DAG.getLoad(ArgVT, Chain, VAList, DAG.getSrcValue(NULL));
Chris Lattnerf84a2ac2005-07-05 17:48:31 +0000490 unsigned Amt;
491 if (ArgVT == MVT::i32 || ArgVT == MVT::f32)
492 Amt = 4;
493 else {
494 assert((ArgVT == MVT::i64 || ArgVT == MVT::f64) &&
495 "Other types should have been promoted for varargs!");
496 Amt = 8;
Nate Begemanc7b09f12005-03-25 08:34:25 +0000497 }
Chris Lattnerf84a2ac2005-07-05 17:48:31 +0000498 VAList = DAG.getNode(ISD::ADD, VAList.getValueType(), VAList,
499 DAG.getConstant(Amt, VAList.getValueType()));
500 Chain = DAG.getNode(ISD::STORE, MVT::Other, Chain,
Chris Lattnere0fe2252005-07-05 19:58:54 +0000501 VAList, VAListP, DAG.getSrcValue(VAListV));
Nate Begemanc7b09f12005-03-25 08:34:25 +0000502 return std::make_pair(Result, Chain);
Nate Begemana9795f82005-03-24 04:41:43 +0000503}
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000504
Nate Begemana9795f82005-03-24 04:41:43 +0000505
506std::pair<SDOperand, SDOperand> PPC32TargetLowering::
507LowerFrameReturnAddress(bool isFrameAddress, SDOperand Chain, unsigned Depth,
508 SelectionDAG &DAG) {
Nate Begeman01d05262005-03-30 01:45:43 +0000509 assert(0 && "LowerFrameReturnAddress unimplemented");
Nate Begemana9795f82005-03-24 04:41:43 +0000510 abort();
511}
512
513namespace {
Nate Begemanc7bd4822005-04-11 06:34:10 +0000514Statistic<>Recorded("ppc-codegen", "Number of recording ops emitted");
Nate Begeman93075ec2005-04-04 23:40:36 +0000515Statistic<>FusedFP("ppc-codegen", "Number of fused fp operations");
Nate Begeman2a05c8e2005-07-28 03:02:05 +0000516Statistic<>FrameOff("ppc-codegen", "Number of frame idx offsets collapsed");
Chris Lattner3c304a32005-08-05 22:05:03 +0000517
Nate Begemana9795f82005-03-24 04:41:43 +0000518//===--------------------------------------------------------------------===//
519/// ISel - PPC32 specific code to select PPC32 machine instructions for
520/// SelectionDAG operations.
521//===--------------------------------------------------------------------===//
522class ISel : public SelectionDAGISel {
Nate Begemana9795f82005-03-24 04:41:43 +0000523 PPC32TargetLowering PPC32Lowering;
Nate Begeman815d6da2005-04-06 00:25:27 +0000524 SelectionDAG *ISelDAG; // Hack to support us having a dag->dag transform
525 // for sdiv and udiv until it is put into the future
526 // dag combiner.
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000527
Nate Begemana9795f82005-03-24 04:41:43 +0000528 /// ExprMap - As shared expressions are codegen'd, we keep track of which
529 /// vreg the value is produced in, so we only emit one copy of each compiled
530 /// tree.
531 std::map<SDOperand, unsigned> ExprMap;
Nate Begemanc7b09f12005-03-25 08:34:25 +0000532
533 unsigned GlobalBaseReg;
534 bool GlobalBaseInitialized;
Nate Begemanc7bd4822005-04-11 06:34:10 +0000535 bool RecordSuccess;
Nate Begemana9795f82005-03-24 04:41:43 +0000536public:
Nate Begeman815d6da2005-04-06 00:25:27 +0000537 ISel(TargetMachine &TM) : SelectionDAGISel(PPC32Lowering), PPC32Lowering(TM),
538 ISelDAG(0) {}
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000539
Nate Begemanc7b09f12005-03-25 08:34:25 +0000540 /// runOnFunction - Override this function in order to reset our per-function
541 /// variables.
542 virtual bool runOnFunction(Function &Fn) {
543 // Make sure we re-emit a set of the global base reg if necessary
544 GlobalBaseInitialized = false;
545 return SelectionDAGISel::runOnFunction(Fn);
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000546 }
547
Nate Begemana9795f82005-03-24 04:41:43 +0000548 /// InstructionSelectBasicBlock - This callback is invoked by
549 /// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
550 virtual void InstructionSelectBasicBlock(SelectionDAG &DAG) {
551 DEBUG(BB->dump());
552 // Codegen the basic block.
Nate Begeman815d6da2005-04-06 00:25:27 +0000553 ISelDAG = &DAG;
Nate Begemana9795f82005-03-24 04:41:43 +0000554 Select(DAG.getRoot());
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000555
Nate Begemana9795f82005-03-24 04:41:43 +0000556 // Clear state used for selection.
557 ExprMap.clear();
Nate Begeman815d6da2005-04-06 00:25:27 +0000558 ISelDAG = 0;
Nate Begemana9795f82005-03-24 04:41:43 +0000559 }
Nate Begeman815d6da2005-04-06 00:25:27 +0000560
561 // dag -> dag expanders for integer divide by constant
562 SDOperand BuildSDIVSequence(SDOperand N);
563 SDOperand BuildUDIVSequence(SDOperand N);
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000564
Nate Begemandffcfcc2005-04-01 00:32:34 +0000565 unsigned getGlobalBaseReg();
Nate Begeman6b559972005-04-01 02:59:27 +0000566 unsigned getConstDouble(double floatVal, unsigned Result);
Nate Begeman1cbf3ab2005-04-18 07:48:09 +0000567 void MoveCRtoGPR(unsigned CCReg, bool Inv, unsigned Idx, unsigned Result);
Nate Begeman7ddecb42005-04-06 23:51:40 +0000568 bool SelectBitfieldInsert(SDOperand OR, unsigned Result);
Nate Begeman3664cef2005-04-13 22:14:14 +0000569 unsigned FoldIfWideZeroExtend(SDOperand N);
Nate Begeman1cbf3ab2005-04-18 07:48:09 +0000570 unsigned SelectCC(SDOperand CC, unsigned &Opc, bool &Inv, unsigned &Idx);
571 unsigned SelectCCExpr(SDOperand N, unsigned& Opc, bool &Inv, unsigned &Idx);
Nate Begemanc7bd4822005-04-11 06:34:10 +0000572 unsigned SelectExpr(SDOperand N, bool Recording=false);
Nate Begemana9795f82005-03-24 04:41:43 +0000573 void Select(SDOperand N);
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000574
Nate Begeman2a05c8e2005-07-28 03:02:05 +0000575 unsigned SelectAddr(SDOperand N, unsigned& Reg, int& offset);
Nate Begemana9795f82005-03-24 04:41:43 +0000576 void SelectBranchCC(SDOperand N);
Chris Lattner3f270132005-08-02 19:07:49 +0000577
578 virtual const char *getPassName() const {
579 return "PowerPC Pattern Instruction Selection";
580 }
Nate Begemana9795f82005-03-24 04:41:43 +0000581};
582
Chris Lattner02efa6c2005-08-08 21:08:09 +0000583// isRunOfOnes - Returns true iff Val consists of one contiguous run of 1s with
584// any number of 0s on either side. The 1s are allowed to wrap from LSB to
585// MSB, so 0x000FFF0, 0x0000FFFF, and 0xFF0000FF are all runs. 0x0F0F0000 is
586// not, since all 1s are not contiguous.
587static bool isRunOfOnes(unsigned Val, unsigned &MB, unsigned &ME) {
588 if (isShiftedMask_32(Val)) {
589 // look for the first non-zero bit
590 MB = CountLeadingZeros_32(Val);
591 // look for the first zero bit after the run of ones
592 ME = CountLeadingZeros_32((Val - 1) ^ Val);
593 return true;
594 } else if (isShiftedMask_32(Val = ~Val)) { // invert mask
595 // effectively look for the first zero bit
596 ME = CountLeadingZeros_32(Val) - 1;
597 // effectively look for the first one bit after the run of zeros
598 MB = CountLeadingZeros_32((Val - 1) ^ Val) + 1;
599 return true;
600 }
601 // no run present
602 return false;
603}
604
Chris Lattnercf1cf182005-08-08 21:10:27 +0000605// isRotateAndMask - Returns true if Mask and Shift can be folded in to a rotate
606// and mask opcode and mask operation.
607static bool isRotateAndMask(unsigned Opcode, unsigned Shift, unsigned Mask,
608 bool IsShiftMask,
609 unsigned &SH, unsigned &MB, unsigned &ME) {
610 if (Shift > 31) return false;
611 unsigned Indeterminant = ~0; // bit mask marking indeterminant results
612
613 if (Opcode == ISD::SHL) { // shift left
614 // apply shift to mask if it comes first
615 if (IsShiftMask) Mask = Mask << Shift;
616 // determine which bits are made indeterminant by shift
617 Indeterminant = ~(0xFFFFFFFFu << Shift);
618 } else if (Opcode == ISD::SRA || Opcode == ISD::SRL) { // shift rights
619 // apply shift to mask if it comes first
620 if (IsShiftMask) Mask = Mask >> Shift;
621 // determine which bits are made indeterminant by shift
622 Indeterminant = ~(0xFFFFFFFFu >> Shift);
623 // adjust for the left rotate
624 Shift = 32 - Shift;
625 }
626
627 // if the mask doesn't intersect any Indeterminant bits
628 if (!(Mask & Indeterminant)) {
629 SH = Shift;
630 // make sure the mask is still a mask (wrap arounds may not be)
631 return isRunOfOnes(Mask, MB, ME);
632 }
633
634 // can't do it
635 return false;
636}
637
638// isImmediate - This method tests to see if a constant operand.
639// If so Imm will receive the 32 bit value.
640static bool isImmediate(SDOperand N, unsigned& Imm) {
641 // test for constant
642 if (N.getOpcode() == ISD::Constant) {
643 // retrieve value
644 Imm = (unsigned)cast<ConstantSDNode>(N)->getSignExtended();
645 // passes muster
646 return true;
647 }
648 // not a constant
649 return false;
650}
651
652// isOprShiftImm - Returns true if the specified operand is a shift opcode with
653// a immediate shift count less than 32.
654static bool isOprShiftImm(SDOperand N, unsigned& Opc, unsigned& SH) {
655 Opc = N.getOpcode();
656 return (Opc == ISD::SHL || Opc == ISD::SRL || Opc == ISD::SRA) &&
657 isImmediate(N.getOperand(1), SH) && SH < 32;
658}
659
660// isOprNot - Returns true if the specified operand is an xor with immediate -1.
661static bool isOprNot(SDOperand N) {
662 unsigned Imm;
663 return N.getOpcode() == ISD::XOR &&
664 isImmediate(N.getOperand(1), Imm) && (signed)Imm == -1;
665}
666
667// Immediate constant composers.
668// Lo16 - grabs the lo 16 bits from a 32 bit constant.
669// Hi16 - grabs the hi 16 bits from a 32 bit constant.
670// HA16 - computes the hi bits required if the lo bits are add/subtracted in
671// arithmethically.
672static unsigned Lo16(unsigned x) { return x & 0x0000FFFF; }
673static unsigned Hi16(unsigned x) { return Lo16(x >> 16); }
674static unsigned HA16(unsigned x) { return Hi16((signed)x - (signed short)x); }
675
Nate Begemanc7bd4822005-04-11 06:34:10 +0000676/// NodeHasRecordingVariant - If SelectExpr can always produce code for
677/// NodeOpcode that also sets CR0 as a side effect, return true. Otherwise,
678/// return false.
679static bool NodeHasRecordingVariant(unsigned NodeOpcode) {
680 switch(NodeOpcode) {
681 default: return false;
682 case ISD::AND:
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000683 case ISD::OR:
Chris Lattner519f40b2005-04-13 02:46:17 +0000684 return true;
Nate Begemanc7bd4822005-04-11 06:34:10 +0000685 }
686}
687
Nate Begeman3e897162005-03-31 23:55:40 +0000688/// getBCCForSetCC - Returns the PowerPC condition branch mnemonic corresponding
689/// to Condition. If the Condition is unordered or unsigned, the bool argument
690/// U is set to true, otherwise it is set to false.
691static unsigned getBCCForSetCC(unsigned Condition, bool& U) {
692 U = false;
693 switch (Condition) {
694 default: assert(0 && "Unknown condition!"); abort();
695 case ISD::SETEQ: return PPC::BEQ;
696 case ISD::SETNE: return PPC::BNE;
697 case ISD::SETULT: U = true;
698 case ISD::SETLT: return PPC::BLT;
699 case ISD::SETULE: U = true;
700 case ISD::SETLE: return PPC::BLE;
701 case ISD::SETUGT: U = true;
702 case ISD::SETGT: return PPC::BGT;
703 case ISD::SETUGE: U = true;
704 case ISD::SETGE: return PPC::BGE;
705 }
Nate Begeman04730362005-04-01 04:45:11 +0000706 return 0;
707}
708
Nate Begeman7bfba7d2005-04-14 09:45:08 +0000709/// getCROpForOp - Return the condition register opcode (or inverted opcode)
710/// associated with the SelectionDAG opcode.
711static unsigned getCROpForSetCC(unsigned Opcode, bool Inv1, bool Inv2) {
712 switch (Opcode) {
713 default: assert(0 && "Unknown opcode!"); abort();
714 case ISD::AND:
715 if (Inv1 && Inv2) return PPC::CRNOR; // De Morgan's Law
716 if (!Inv1 && !Inv2) return PPC::CRAND;
717 if (Inv1 ^ Inv2) return PPC::CRANDC;
718 case ISD::OR:
719 if (Inv1 && Inv2) return PPC::CRNAND; // De Morgan's Law
720 if (!Inv1 && !Inv2) return PPC::CROR;
721 if (Inv1 ^ Inv2) return PPC::CRORC;
722 }
723 return 0;
724}
725
726/// getCRIdxForSetCC - Return the index of the condition register field
727/// associated with the SetCC condition, and whether or not the field is
728/// treated as inverted. That is, lt = 0; ge = 0 inverted.
729static unsigned getCRIdxForSetCC(unsigned Condition, bool& Inv) {
730 switch (Condition) {
731 default: assert(0 && "Unknown condition!"); abort();
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000732 case ISD::SETULT:
Nate Begeman7bfba7d2005-04-14 09:45:08 +0000733 case ISD::SETLT: Inv = false; return 0;
734 case ISD::SETUGE:
735 case ISD::SETGE: Inv = true; return 0;
736 case ISD::SETUGT:
737 case ISD::SETGT: Inv = false; return 1;
738 case ISD::SETULE:
739 case ISD::SETLE: Inv = true; return 1;
740 case ISD::SETEQ: Inv = false; return 2;
741 case ISD::SETNE: Inv = true; return 2;
742 }
743 return 0;
744}
745
Nate Begeman04730362005-04-01 04:45:11 +0000746/// IndexedOpForOp - Return the indexed variant for each of the PowerPC load
747/// and store immediate instructions.
748static unsigned IndexedOpForOp(unsigned Opcode) {
749 switch(Opcode) {
750 default: assert(0 && "Unknown opcode!"); abort();
751 case PPC::LBZ: return PPC::LBZX; case PPC::STB: return PPC::STBX;
752 case PPC::LHZ: return PPC::LHZX; case PPC::STH: return PPC::STHX;
753 case PPC::LHA: return PPC::LHAX; case PPC::STW: return PPC::STWX;
754 case PPC::LWZ: return PPC::LWZX; case PPC::STFS: return PPC::STFSX;
755 case PPC::LFS: return PPC::LFSX; case PPC::STFD: return PPC::STFDX;
756 case PPC::LFD: return PPC::LFDX;
757 }
758 return 0;
Nate Begeman3e897162005-03-31 23:55:40 +0000759}
Nate Begeman815d6da2005-04-06 00:25:27 +0000760
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000761// Structure used to return the necessary information to codegen an SDIV as
Nate Begeman815d6da2005-04-06 00:25:27 +0000762// a multiply.
763struct ms {
764 int m; // magic number
765 int s; // shift amount
766};
767
768struct mu {
769 unsigned int m; // magic number
770 int a; // add indicator
771 int s; // shift amount
772};
773
774/// magic - calculate the magic numbers required to codegen an integer sdiv as
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000775/// a sequence of multiply and shifts. Requires that the divisor not be 0, 1,
Nate Begeman815d6da2005-04-06 00:25:27 +0000776/// or -1.
777static struct ms magic(int d) {
778 int p;
779 unsigned int ad, anc, delta, q1, r1, q2, r2, t;
Chris Lattner0561b3f2005-08-02 19:26:06 +0000780 const unsigned int two31 = 0x80000000U;
Nate Begeman815d6da2005-04-06 00:25:27 +0000781 struct ms mag;
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000782
Nate Begeman815d6da2005-04-06 00:25:27 +0000783 ad = abs(d);
784 t = two31 + ((unsigned int)d >> 31);
785 anc = t - 1 - t%ad; // absolute value of nc
786 p = 31; // initialize p
787 q1 = two31/anc; // initialize q1 = 2p/abs(nc)
788 r1 = two31 - q1*anc; // initialize r1 = rem(2p,abs(nc))
789 q2 = two31/ad; // initialize q2 = 2p/abs(d)
790 r2 = two31 - q2*ad; // initialize r2 = rem(2p,abs(d))
791 do {
792 p = p + 1;
793 q1 = 2*q1; // update q1 = 2p/abs(nc)
794 r1 = 2*r1; // update r1 = rem(2p/abs(nc))
795 if (r1 >= anc) { // must be unsigned comparison
796 q1 = q1 + 1;
797 r1 = r1 - anc;
798 }
799 q2 = 2*q2; // update q2 = 2p/abs(d)
800 r2 = 2*r2; // update r2 = rem(2p/abs(d))
801 if (r2 >= ad) { // must be unsigned comparison
802 q2 = q2 + 1;
803 r2 = r2 - ad;
804 }
805 delta = ad - r2;
806 } while (q1 < delta || (q1 == delta && r1 == 0));
807
808 mag.m = q2 + 1;
809 if (d < 0) mag.m = -mag.m; // resulting magic number
810 mag.s = p - 32; // resulting shift
811 return mag;
812}
813
814/// magicu - calculate the magic numbers required to codegen an integer udiv as
815/// a sequence of multiply, add and shifts. Requires that the divisor not be 0.
816static struct mu magicu(unsigned d)
817{
818 int p;
819 unsigned int nc, delta, q1, r1, q2, r2;
820 struct mu magu;
821 magu.a = 0; // initialize "add" indicator
822 nc = - 1 - (-d)%d;
823 p = 31; // initialize p
824 q1 = 0x80000000/nc; // initialize q1 = 2p/nc
825 r1 = 0x80000000 - q1*nc; // initialize r1 = rem(2p,nc)
826 q2 = 0x7FFFFFFF/d; // initialize q2 = (2p-1)/d
827 r2 = 0x7FFFFFFF - q2*d; // initialize r2 = rem((2p-1),d)
828 do {
829 p = p + 1;
830 if (r1 >= nc - r1 ) {
831 q1 = 2*q1 + 1; // update q1
832 r1 = 2*r1 - nc; // update r1
833 }
834 else {
835 q1 = 2*q1; // update q1
836 r1 = 2*r1; // update r1
837 }
838 if (r2 + 1 >= d - r2) {
839 if (q2 >= 0x7FFFFFFF) magu.a = 1;
840 q2 = 2*q2 + 1; // update q2
841 r2 = 2*r2 + 1 - d; // update r2
842 }
843 else {
844 if (q2 >= 0x80000000) magu.a = 1;
845 q2 = 2*q2; // update q2
846 r2 = 2*r2 + 1; // update r2
847 }
848 delta = d - 1 - r2;
849 } while (p < 64 && (q1 < delta || (q1 == delta && r1 == 0)));
850 magu.m = q2 + 1; // resulting magic number
851 magu.s = p - 32; // resulting shift
852 return magu;
853}
854}
855
856/// BuildSDIVSequence - Given an ISD::SDIV node expressing a divide by constant,
857/// return a DAG expression to select that will generate the same value by
858/// multiplying by a magic number. See:
859/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
860SDOperand ISel::BuildSDIVSequence(SDOperand N) {
861 int d = (int)cast<ConstantSDNode>(N.getOperand(1))->getSignExtended();
862 ms magics = magic(d);
863 // Multiply the numerator (operand 0) by the magic value
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000864 SDOperand Q = ISelDAG->getNode(ISD::MULHS, MVT::i32, N.getOperand(0),
Nate Begeman815d6da2005-04-06 00:25:27 +0000865 ISelDAG->getConstant(magics.m, MVT::i32));
866 // If d > 0 and m < 0, add the numerator
867 if (d > 0 && magics.m < 0)
868 Q = ISelDAG->getNode(ISD::ADD, MVT::i32, Q, N.getOperand(0));
869 // If d < 0 and m > 0, subtract the numerator.
870 if (d < 0 && magics.m > 0)
871 Q = ISelDAG->getNode(ISD::SUB, MVT::i32, Q, N.getOperand(0));
872 // Shift right algebraic if shift value is nonzero
873 if (magics.s > 0)
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000874 Q = ISelDAG->getNode(ISD::SRA, MVT::i32, Q,
Nate Begeman815d6da2005-04-06 00:25:27 +0000875 ISelDAG->getConstant(magics.s, MVT::i32));
876 // Extract the sign bit and add it to the quotient
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000877 SDOperand T =
Nate Begeman815d6da2005-04-06 00:25:27 +0000878 ISelDAG->getNode(ISD::SRL, MVT::i32, Q, ISelDAG->getConstant(31, MVT::i32));
Nate Begeman27b4c232005-04-06 06:44:57 +0000879 return ISelDAG->getNode(ISD::ADD, MVT::i32, Q, T);
Nate Begeman815d6da2005-04-06 00:25:27 +0000880}
881
882/// BuildUDIVSequence - Given an ISD::UDIV node expressing a divide by constant,
883/// return a DAG expression to select that will generate the same value by
884/// multiplying by a magic number. See:
885/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
886SDOperand ISel::BuildUDIVSequence(SDOperand N) {
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000887 unsigned d =
Nate Begeman815d6da2005-04-06 00:25:27 +0000888 (unsigned)cast<ConstantSDNode>(N.getOperand(1))->getSignExtended();
889 mu magics = magicu(d);
890 // Multiply the numerator (operand 0) by the magic value
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000891 SDOperand Q = ISelDAG->getNode(ISD::MULHU, MVT::i32, N.getOperand(0),
Nate Begeman815d6da2005-04-06 00:25:27 +0000892 ISelDAG->getConstant(magics.m, MVT::i32));
893 if (magics.a == 0) {
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000894 Q = ISelDAG->getNode(ISD::SRL, MVT::i32, Q,
Nate Begeman815d6da2005-04-06 00:25:27 +0000895 ISelDAG->getConstant(magics.s, MVT::i32));
896 } else {
897 SDOperand NPQ = ISelDAG->getNode(ISD::SUB, MVT::i32, N.getOperand(0), Q);
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000898 NPQ = ISelDAG->getNode(ISD::SRL, MVT::i32, NPQ,
Nate Begeman815d6da2005-04-06 00:25:27 +0000899 ISelDAG->getConstant(1, MVT::i32));
900 NPQ = ISelDAG->getNode(ISD::ADD, MVT::i32, NPQ, Q);
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000901 Q = ISelDAG->getNode(ISD::SRL, MVT::i32, NPQ,
Nate Begeman815d6da2005-04-06 00:25:27 +0000902 ISelDAG->getConstant(magics.s-1, MVT::i32));
903 }
Nate Begeman27b4c232005-04-06 06:44:57 +0000904 return Q;
Nate Begemana9795f82005-03-24 04:41:43 +0000905}
906
Nate Begemanc7b09f12005-03-25 08:34:25 +0000907/// getGlobalBaseReg - Output the instructions required to put the
908/// base address to use for accessing globals into a register.
909///
910unsigned ISel::getGlobalBaseReg() {
911 if (!GlobalBaseInitialized) {
912 // Insert the set of GlobalBaseReg into the first MBB of the function
913 MachineBasicBlock &FirstMBB = BB->getParent()->front();
914 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
915 GlobalBaseReg = MakeReg(MVT::i32);
916 BuildMI(FirstMBB, MBBI, PPC::MovePCtoLR, 0, PPC::LR);
917 BuildMI(FirstMBB, MBBI, PPC::MFLR, 1, GlobalBaseReg).addReg(PPC::LR);
918 GlobalBaseInitialized = true;
919 }
920 return GlobalBaseReg;
921}
922
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000923/// getConstDouble - Loads a floating point value into a register, via the
Nate Begeman6b559972005-04-01 02:59:27 +0000924/// Constant Pool. Optionally takes a register in which to load the value.
925unsigned ISel::getConstDouble(double doubleVal, unsigned Result=0) {
926 unsigned Tmp1 = MakeReg(MVT::i32);
927 if (0 == Result) Result = MakeReg(MVT::f64);
928 MachineConstantPool *CP = BB->getParent()->getConstantPool();
929 ConstantFP *CFP = ConstantFP::get(Type::DoubleTy, doubleVal);
930 unsigned CPI = CP->getConstantPoolIndex(CFP);
Nate Begeman2497e632005-07-21 20:44:43 +0000931 if (PICEnabled)
932 BuildMI(BB, PPC::ADDIS, 2, Tmp1).addReg(getGlobalBaseReg())
933 .addConstantPoolIndex(CPI);
934 else
935 BuildMI(BB, PPC::LIS, 1, Tmp1).addConstantPoolIndex(CPI);
Nate Begeman6b559972005-04-01 02:59:27 +0000936 BuildMI(BB, PPC::LFD, 2, Result).addConstantPoolIndex(CPI).addReg(Tmp1);
937 return Result;
938}
939
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000940/// MoveCRtoGPR - Move CCReg[Idx] to the least significant bit of Result. If
Nate Begeman1cbf3ab2005-04-18 07:48:09 +0000941/// Inv is true, then invert the result.
942void ISel::MoveCRtoGPR(unsigned CCReg, bool Inv, unsigned Idx, unsigned Result){
943 unsigned IntCR = MakeReg(MVT::i32);
944 BuildMI(BB, PPC::MCRF, 1, PPC::CR7).addReg(CCReg);
Chris Lattner3c304a32005-08-05 22:05:03 +0000945 bool GPOpt =
946 TLI.getTargetMachine().getSubtarget<PPCSubtarget>().isGigaProcessor();
947 BuildMI(BB, GPOpt ? PPC::MFOCRF : PPC::MFCR, 1, IntCR).addReg(PPC::CR7);
Nate Begeman1cbf3ab2005-04-18 07:48:09 +0000948 if (Inv) {
949 unsigned Tmp1 = MakeReg(MVT::i32);
950 BuildMI(BB, PPC::RLWINM, 4, Tmp1).addReg(IntCR).addImm(32-(3-Idx))
951 .addImm(31).addImm(31);
952 BuildMI(BB, PPC::XORI, 2, Result).addReg(Tmp1).addImm(1);
953 } else {
954 BuildMI(BB, PPC::RLWINM, 4, Result).addReg(IntCR).addImm(32-(3-Idx))
955 .addImm(31).addImm(31);
956 }
957}
958
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000959/// SelectBitfieldInsert - turn an or of two masked values into
Nate Begeman7ddecb42005-04-06 23:51:40 +0000960/// the rotate left word immediate then mask insert (rlwimi) instruction.
961/// Returns true on success, false if the caller still needs to select OR.
962///
963/// Patterns matched:
964/// 1. or shl, and 5. or and, and
965/// 2. or and, shl 6. or shl, shr
966/// 3. or shr, and 7. or shr, shl
967/// 4. or and, shr
968bool ISel::SelectBitfieldInsert(SDOperand OR, unsigned Result) {
Nate Begemancd08e4c2005-04-09 20:09:12 +0000969 bool IsRotate = false;
Nate Begeman7ddecb42005-04-06 23:51:40 +0000970 unsigned TgtMask = 0xFFFFFFFF, InsMask = 0xFFFFFFFF, Amount = 0;
Jeff Cohen00b168892005-07-27 06:12:32 +0000971
Nate Begemanb2c4bf32005-06-08 04:14:27 +0000972 SDOperand Op0 = OR.getOperand(0);
973 SDOperand Op1 = OR.getOperand(1);
974
975 unsigned Op0Opc = Op0.getOpcode();
976 unsigned Op1Opc = Op1.getOpcode();
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000977
Nate Begeman7ddecb42005-04-06 23:51:40 +0000978 // Verify that we have the correct opcodes
979 if (ISD::SHL != Op0Opc && ISD::SRL != Op0Opc && ISD::AND != Op0Opc)
980 return false;
981 if (ISD::SHL != Op1Opc && ISD::SRL != Op1Opc && ISD::AND != Op1Opc)
982 return false;
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000983
Nate Begeman7ddecb42005-04-06 23:51:40 +0000984 // Generate Mask value for Target
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000985 if (ConstantSDNode *CN =
Nate Begemanb2c4bf32005-06-08 04:14:27 +0000986 dyn_cast<ConstantSDNode>(Op0.getOperand(1).Val)) {
Nate Begeman7ddecb42005-04-06 23:51:40 +0000987 switch(Op0Opc) {
988 case ISD::SHL: TgtMask <<= (unsigned)CN->getValue(); break;
989 case ISD::SRL: TgtMask >>= (unsigned)CN->getValue(); break;
990 case ISD::AND: TgtMask &= (unsigned)CN->getValue(); break;
991 }
992 } else {
993 return false;
994 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000995
Nate Begeman7ddecb42005-04-06 23:51:40 +0000996 // Generate Mask value for Insert
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000997 if (ConstantSDNode *CN =
Nate Begemanb2c4bf32005-06-08 04:14:27 +0000998 dyn_cast<ConstantSDNode>(Op1.getOperand(1).Val)) {
Nate Begeman7ddecb42005-04-06 23:51:40 +0000999 switch(Op1Opc) {
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001000 case ISD::SHL:
1001 Amount = CN->getValue();
Nate Begemancd08e4c2005-04-09 20:09:12 +00001002 InsMask <<= Amount;
1003 if (Op0Opc == ISD::SRL) IsRotate = true;
Nate Begeman7ddecb42005-04-06 23:51:40 +00001004 break;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001005 case ISD::SRL:
1006 Amount = CN->getValue();
1007 InsMask >>= Amount;
Nate Begeman7ddecb42005-04-06 23:51:40 +00001008 Amount = 32-Amount;
Nate Begemancd08e4c2005-04-09 20:09:12 +00001009 if (Op0Opc == ISD::SHL) IsRotate = true;
Nate Begeman7ddecb42005-04-06 23:51:40 +00001010 break;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001011 case ISD::AND:
Nate Begeman7ddecb42005-04-06 23:51:40 +00001012 InsMask &= (unsigned)CN->getValue();
1013 break;
1014 }
1015 } else {
1016 return false;
1017 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001018
Nate Begemanb2c4bf32005-06-08 04:14:27 +00001019 unsigned Tmp3 = 0;
1020
1021 // If both of the inputs are ANDs and one of them has a logical shift by
1022 // constant as its input, make that the inserted value so that we can combine
1023 // the shift into the rotate part of the rlwimi instruction
1024 if (Op0Opc == ISD::AND && Op1Opc == ISD::AND) {
Jeff Cohen00b168892005-07-27 06:12:32 +00001025 if (Op1.getOperand(0).getOpcode() == ISD::SHL ||
Nate Begemanb2c4bf32005-06-08 04:14:27 +00001026 Op1.getOperand(0).getOpcode() == ISD::SRL) {
Jeff Cohen00b168892005-07-27 06:12:32 +00001027 if (ConstantSDNode *CN =
Nate Begemanb2c4bf32005-06-08 04:14:27 +00001028 dyn_cast<ConstantSDNode>(Op1.getOperand(0).getOperand(1).Val)) {
Jeff Cohen00b168892005-07-27 06:12:32 +00001029 Amount = Op1.getOperand(0).getOpcode() == ISD::SHL ?
Nate Begemanb2c4bf32005-06-08 04:14:27 +00001030 CN->getValue() : 32 - CN->getValue();
1031 Tmp3 = SelectExpr(Op1.getOperand(0).getOperand(0));
1032 }
1033 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL ||
1034 Op0.getOperand(0).getOpcode() == ISD::SRL) {
Jeff Cohen00b168892005-07-27 06:12:32 +00001035 if (ConstantSDNode *CN =
Nate Begemanb2c4bf32005-06-08 04:14:27 +00001036 dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(1).Val)) {
1037 std::swap(Op0, Op1);
1038 std::swap(TgtMask, InsMask);
Jeff Cohen00b168892005-07-27 06:12:32 +00001039 Amount = Op1.getOperand(0).getOpcode() == ISD::SHL ?
Nate Begemanb2c4bf32005-06-08 04:14:27 +00001040 CN->getValue() : 32 - CN->getValue();
1041 Tmp3 = SelectExpr(Op1.getOperand(0).getOperand(0));
1042 }
1043 }
1044 }
1045
Nate Begeman7ddecb42005-04-06 23:51:40 +00001046 // Verify that the Target mask and Insert mask together form a full word mask
1047 // and that the Insert mask is a run of set bits (which implies both are runs
1048 // of set bits). Given that, Select the arguments and generate the rlwimi
1049 // instruction.
1050 unsigned MB, ME;
Chris Lattner02efa6c2005-08-08 21:08:09 +00001051 if (((TgtMask & InsMask) == 0) && isRunOfOnes(InsMask, MB, ME)) {
Nate Begeman7ddecb42005-04-06 23:51:40 +00001052 unsigned Tmp1, Tmp2;
Nate Begemanb2c4bf32005-06-08 04:14:27 +00001053 bool fullMask = (TgtMask ^ InsMask) == 0xFFFFFFFF;
Nate Begemancd08e4c2005-04-09 20:09:12 +00001054 // Check for rotlwi / rotrwi here, a special case of bitfield insert
1055 // where both bitfield halves are sourced from the same value.
Nate Begemanb2c4bf32005-06-08 04:14:27 +00001056 if (IsRotate && fullMask &&
Nate Begemancd08e4c2005-04-09 20:09:12 +00001057 OR.getOperand(0).getOperand(0) == OR.getOperand(1).getOperand(0)) {
Nate Begemancd08e4c2005-04-09 20:09:12 +00001058 Tmp1 = SelectExpr(OR.getOperand(0).getOperand(0));
1059 BuildMI(BB, PPC::RLWINM, 4, Result).addReg(Tmp1).addImm(Amount)
1060 .addImm(0).addImm(31);
1061 return true;
1062 }
Nate Begemanb2c4bf32005-06-08 04:14:27 +00001063 if (Op0Opc == ISD::AND && fullMask)
1064 Tmp1 = SelectExpr(Op0.getOperand(0));
Nate Begeman7ddecb42005-04-06 23:51:40 +00001065 else
Nate Begemanb2c4bf32005-06-08 04:14:27 +00001066 Tmp1 = SelectExpr(Op0);
1067 Tmp2 = Tmp3 ? Tmp3 : SelectExpr(Op1.getOperand(0));
Nate Begeman7ddecb42005-04-06 23:51:40 +00001068 BuildMI(BB, PPC::RLWIMI, 5, Result).addReg(Tmp1).addReg(Tmp2)
1069 .addImm(Amount).addImm(MB).addImm(ME);
1070 return true;
1071 }
1072 return false;
1073}
1074
Nate Begeman3664cef2005-04-13 22:14:14 +00001075/// FoldIfWideZeroExtend - 32 bit PowerPC implicit masks shift amounts to the
1076/// low six bits. If the shift amount is an ISD::AND node with a mask that is
1077/// wider than the implicit mask, then we can get rid of the AND and let the
1078/// shift do the mask.
1079unsigned ISel::FoldIfWideZeroExtend(SDOperand N) {
Chris Lattner8fd19802005-08-08 21:12:35 +00001080 unsigned C, MB, ME;
Nate Begeman3664cef2005-04-13 22:14:14 +00001081 if (N.getOpcode() == ISD::AND &&
Chris Lattner8fd19802005-08-08 21:12:35 +00001082 isImmediate(N.getOperand(1), C) && isRunOfOnes(C, MB, ME) &&
1083 MB <= 26 && ME == 31)
Nate Begeman3664cef2005-04-13 22:14:14 +00001084 return SelectExpr(N.getOperand(0));
1085 else
1086 return SelectExpr(N);
1087}
1088
Nate Begeman1cbf3ab2005-04-18 07:48:09 +00001089unsigned ISel::SelectCC(SDOperand CC, unsigned& Opc, bool &Inv, unsigned& Idx) {
Nate Begeman1b7f7fb2005-04-13 23:15:44 +00001090 unsigned Result, Tmp1, Tmp2;
Nate Begeman9765c252005-04-12 21:22:28 +00001091 bool AlreadySelected = false;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001092 static const unsigned CompareOpcodes[] =
Nate Begemandffcfcc2005-04-01 00:32:34 +00001093 { PPC::FCMPU, PPC::FCMPU, PPC::CMPW, PPC::CMPLW };
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001094
Nate Begeman1b7f7fb2005-04-13 23:15:44 +00001095 // Allocate a condition register for this expression
1096 Result = RegMap->createVirtualRegister(PPC32::CRRCRegisterClass);
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001097
Nate Begemandffcfcc2005-04-01 00:32:34 +00001098 // If the first operand to the select is a SETCC node, then we can fold it
1099 // into the branch that selects which value to return.
Nate Begeman16ac7092005-04-18 02:43:24 +00001100 if (SetCCSDNode* SetCC = dyn_cast<SetCCSDNode>(CC.Val)) {
Nate Begemandffcfcc2005-04-01 00:32:34 +00001101 bool U;
1102 Opc = getBCCForSetCC(SetCC->getCondition(), U);
Nate Begeman1cbf3ab2005-04-18 07:48:09 +00001103 Idx = getCRIdxForSetCC(SetCC->getCondition(), Inv);
Nate Begemandffcfcc2005-04-01 00:32:34 +00001104
Chris Lattner8fd19802005-08-08 21:12:35 +00001105 // Use U to determine whether the SETCC immediate range is signed or not.
1106 if (isImmediate(SetCC->getOperand(1), Tmp2) &&
1107 ((U && isUInt16(Tmp2)) || (!U && isInt16(Tmp2)))) {
1108 Tmp2 = Lo16(Tmp2);
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001109 // For comparisons against zero, we can implicity set CR0 if a recording
Nate Begemanc7bd4822005-04-11 06:34:10 +00001110 // variant (e.g. 'or.' instead of 'or') of the instruction that defines
1111 // operand zero of the SetCC node is available.
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001112 if (0 == Tmp2 &&
Nate Begeman9765c252005-04-12 21:22:28 +00001113 NodeHasRecordingVariant(SetCC->getOperand(0).getOpcode()) &&
1114 SetCC->getOperand(0).Val->hasOneUse()) {
Nate Begemanc7bd4822005-04-11 06:34:10 +00001115 RecordSuccess = false;
1116 Tmp1 = SelectExpr(SetCC->getOperand(0), true);
1117 if (RecordSuccess) {
1118 ++Recorded;
Nate Begeman7bfba7d2005-04-14 09:45:08 +00001119 BuildMI(BB, PPC::MCRF, 1, Result).addReg(PPC::CR0);
1120 return Result;
Nate Begemanc7bd4822005-04-11 06:34:10 +00001121 }
1122 AlreadySelected = true;
1123 }
1124 // If we could not implicitly set CR0, then emit a compare immediate
1125 // instead.
1126 if (!AlreadySelected) Tmp1 = SelectExpr(SetCC->getOperand(0));
Nate Begemandffcfcc2005-04-01 00:32:34 +00001127 if (U)
Nate Begeman1b7f7fb2005-04-13 23:15:44 +00001128 BuildMI(BB, PPC::CMPLWI, 2, Result).addReg(Tmp1).addImm(Tmp2);
Nate Begemandffcfcc2005-04-01 00:32:34 +00001129 else
Nate Begeman1b7f7fb2005-04-13 23:15:44 +00001130 BuildMI(BB, PPC::CMPWI, 2, Result).addReg(Tmp1).addSImm(Tmp2);
Nate Begemandffcfcc2005-04-01 00:32:34 +00001131 } else {
1132 bool IsInteger = MVT::isInteger(SetCC->getOperand(0).getValueType());
1133 unsigned CompareOpc = CompareOpcodes[2 * IsInteger + U];
Nate Begemanc7bd4822005-04-11 06:34:10 +00001134 Tmp1 = SelectExpr(SetCC->getOperand(0));
Nate Begemandffcfcc2005-04-01 00:32:34 +00001135 Tmp2 = SelectExpr(SetCC->getOperand(1));
Nate Begeman1b7f7fb2005-04-13 23:15:44 +00001136 BuildMI(BB, CompareOpc, 2, Result).addReg(Tmp1).addReg(Tmp2);
Nate Begemandffcfcc2005-04-01 00:32:34 +00001137 }
1138 } else {
Nate Begeman1cbf3ab2005-04-18 07:48:09 +00001139 // If this isn't a SetCC, then select the value and compare it against zero,
1140 // treating it as if it were a boolean.
Nate Begeman9765c252005-04-12 21:22:28 +00001141 Opc = PPC::BNE;
Nate Begeman1cbf3ab2005-04-18 07:48:09 +00001142 Idx = getCRIdxForSetCC(ISD::SETNE, Inv);
Nate Begemandffcfcc2005-04-01 00:32:34 +00001143 Tmp1 = SelectExpr(CC);
Nate Begeman1b7f7fb2005-04-13 23:15:44 +00001144 BuildMI(BB, PPC::CMPLWI, 2, Result).addReg(Tmp1).addImm(0);
Nate Begemandffcfcc2005-04-01 00:32:34 +00001145 }
Nate Begeman1b7f7fb2005-04-13 23:15:44 +00001146 return Result;
Nate Begemandffcfcc2005-04-01 00:32:34 +00001147}
1148
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001149unsigned ISel::SelectCCExpr(SDOperand N, unsigned& Opc, bool &Inv,
Nate Begeman1cbf3ab2005-04-18 07:48:09 +00001150 unsigned &Idx) {
1151 bool Inv0, Inv1;
1152 unsigned Idx0, Idx1, CROpc, Opc1, Tmp1, Tmp2;
1153
1154 // Allocate a condition register for this expression
1155 unsigned Result = RegMap->createVirtualRegister(PPC32::CRRCRegisterClass);
1156
1157 // Check for the operations we support:
1158 switch(N.getOpcode()) {
1159 default:
1160 Opc = PPC::BNE;
1161 Idx = getCRIdxForSetCC(ISD::SETNE, Inv);
1162 Tmp1 = SelectExpr(N);
1163 BuildMI(BB, PPC::CMPLWI, 2, Result).addReg(Tmp1).addImm(0);
1164 break;
1165 case ISD::OR:
1166 case ISD::AND:
Nate Begeman1cbf3ab2005-04-18 07:48:09 +00001167 Tmp1 = SelectCCExpr(N.getOperand(0), Opc, Inv0, Idx0);
1168 Tmp2 = SelectCCExpr(N.getOperand(1), Opc1, Inv1, Idx1);
1169 CROpc = getCROpForSetCC(N.getOpcode(), Inv0, Inv1);
1170 if (Inv0 && !Inv1) {
1171 std::swap(Tmp1, Tmp2);
1172 std::swap(Idx0, Idx1);
1173 Opc = Opc1;
1174 }
1175 if (Inv0 && Inv1) Opc = PPC32InstrInfo::invertPPCBranchOpcode(Opc);
1176 BuildMI(BB, CROpc, 5, Result).addImm(Idx0).addReg(Tmp1).addImm(Idx0)
1177 .addReg(Tmp2).addImm(Idx1);
1178 Inv = false;
1179 Idx = Idx0;
1180 break;
1181 case ISD::SETCC:
1182 Tmp1 = SelectCC(N, Opc, Inv, Idx);
1183 Result = Tmp1;
1184 break;
1185 }
1186 return Result;
1187}
1188
Nate Begemand3ded2d2005-08-08 22:22:56 +00001189/// Check to see if the load is a constant offset from a base register.
Nate Begeman2a05c8e2005-07-28 03:02:05 +00001190unsigned ISel::SelectAddr(SDOperand N, unsigned& Reg, int& offset)
Nate Begemana9795f82005-03-24 04:41:43 +00001191{
Nate Begeman96fc6812005-03-31 02:05:53 +00001192 unsigned imm = 0, opcode = N.getOpcode();
Nate Begeman04730362005-04-01 04:45:11 +00001193 if (N.getOpcode() == ISD::ADD) {
Nate Begeman2a05c8e2005-07-28 03:02:05 +00001194 bool isFrame = N.getOperand(0).getOpcode() == ISD::FrameIndex;
Chris Lattner8fd19802005-08-08 21:12:35 +00001195 if (isImmediate(N.getOperand(1), imm) && isInt16(imm)) {
1196 offset = Lo16(imm);
Nate Begeman2a05c8e2005-07-28 03:02:05 +00001197 if (isFrame) {
1198 ++FrameOff;
1199 Reg = cast<FrameIndexSDNode>(N.getOperand(0))->getIndex();
1200 return 1;
1201 } else {
1202 Reg = SelectExpr(N.getOperand(0));
1203 return 0;
1204 }
1205 } else {
1206 Reg = SelectExpr(N.getOperand(0));
1207 offset = SelectExpr(N.getOperand(1));
1208 return 2;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001209 }
Nate Begeman04730362005-04-01 04:45:11 +00001210 }
Nate Begemand3ded2d2005-08-08 22:22:56 +00001211 // Now check if we're dealing with a global, and whether or not we should emit
1212 // an optimized load or store for statics.
1213 if(GlobalAddressSDNode *GN = dyn_cast<GlobalAddressSDNode>(N)) {
1214 GlobalValue *GV = GN->getGlobal();
1215 if (!GV->hasWeakLinkage() && !GV->isExternal()) {
1216 unsigned GlobalHi = MakeReg(MVT::i32);
1217 if (PICEnabled)
1218 BuildMI(BB, PPC::ADDIS, 2, GlobalHi).addReg(getGlobalBaseReg())
1219 .addGlobalAddress(GV);
1220 else
1221 BuildMI(BB, PPC::LIS, 1, GlobalHi).addGlobalAddress(GV);
1222 Reg = GlobalHi;
1223 offset = 0;
1224 return 3;
1225 }
1226 }
Nate Begemana9795f82005-03-24 04:41:43 +00001227 Reg = SelectExpr(N);
1228 offset = 0;
Nate Begeman2a05c8e2005-07-28 03:02:05 +00001229 return 0;
Nate Begemana9795f82005-03-24 04:41:43 +00001230}
1231
1232void ISel::SelectBranchCC(SDOperand N)
1233{
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001234 MachineBasicBlock *Dest =
Nate Begemana9795f82005-03-24 04:41:43 +00001235 cast<BasicBlockSDNode>(N.getOperand(2))->getBasicBlock();
Nate Begeman3e897162005-03-31 23:55:40 +00001236
Nate Begeman1cbf3ab2005-04-18 07:48:09 +00001237 bool Inv;
1238 unsigned Opc, CCReg, Idx;
Nate Begemana9795f82005-03-24 04:41:43 +00001239 Select(N.getOperand(0)); //chain
Nate Begeman1cbf3ab2005-04-18 07:48:09 +00001240 CCReg = SelectCC(N.getOperand(1), Opc, Inv, Idx);
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001241
Nate Begeman439009c2005-06-15 18:22:43 +00001242 // Iterate to the next basic block
1243 ilist<MachineBasicBlock>::iterator It = BB;
1244 ++It;
Nate Begemancd08e4c2005-04-09 20:09:12 +00001245
1246 // If this is a two way branch, then grab the fallthrough basic block argument
1247 // and build a PowerPC branch pseudo-op, suitable for long branch conversion
1248 // if necessary by the branch selection pass. Otherwise, emit a standard
1249 // conditional branch.
1250 if (N.getOpcode() == ISD::BRCONDTWOWAY) {
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001251 MachineBasicBlock *Fallthrough =
Nate Begemancd08e4c2005-04-09 20:09:12 +00001252 cast<BasicBlockSDNode>(N.getOperand(3))->getBasicBlock();
1253 if (Dest != It) {
Nate Begeman1b7f7fb2005-04-13 23:15:44 +00001254 BuildMI(BB, PPC::COND_BRANCH, 4).addReg(CCReg).addImm(Opc)
Nate Begemancd08e4c2005-04-09 20:09:12 +00001255 .addMBB(Dest).addMBB(Fallthrough);
1256 if (Fallthrough != It)
1257 BuildMI(BB, PPC::B, 1).addMBB(Fallthrough);
1258 } else {
1259 if (Fallthrough != It) {
1260 Opc = PPC32InstrInfo::invertPPCBranchOpcode(Opc);
Nate Begeman1b7f7fb2005-04-13 23:15:44 +00001261 BuildMI(BB, PPC::COND_BRANCH, 4).addReg(CCReg).addImm(Opc)
Nate Begemancd08e4c2005-04-09 20:09:12 +00001262 .addMBB(Fallthrough).addMBB(Dest);
1263 }
1264 }
1265 } else {
Nate Begeman439009c2005-06-15 18:22:43 +00001266 // If the fallthrough path is off the end of the function, which would be
1267 // undefined behavior, set it to be the same as the current block because
1268 // we have nothing better to set it to, and leaving it alone will cause the
1269 // PowerPC Branch Selection pass to crash.
1270 if (It == BB->getParent()->end()) It = Dest;
Nate Begeman1b7f7fb2005-04-13 23:15:44 +00001271 BuildMI(BB, PPC::COND_BRANCH, 4).addReg(CCReg).addImm(Opc)
Nate Begeman27499e32005-04-10 01:48:29 +00001272 .addMBB(Dest).addMBB(It);
Nate Begemancd08e4c2005-04-09 20:09:12 +00001273 }
Nate Begemana9795f82005-03-24 04:41:43 +00001274 return;
1275}
1276
Nate Begemanc7bd4822005-04-11 06:34:10 +00001277unsigned ISel::SelectExpr(SDOperand N, bool Recording) {
Nate Begemana9795f82005-03-24 04:41:43 +00001278 unsigned Result;
1279 unsigned Tmp1, Tmp2, Tmp3;
1280 unsigned Opc = 0;
1281 unsigned opcode = N.getOpcode();
1282
1283 SDNode *Node = N.Val;
1284 MVT::ValueType DestType = N.getValueType();
1285
Nate Begemana43b1762005-06-14 03:55:23 +00001286 if (Node->getOpcode() == ISD::CopyFromReg &&
Chris Lattner988b1dd2005-07-28 05:23:43 +00001287 (MRegisterInfo::isVirtualRegister(cast<RegSDNode>(Node)->getReg()) ||
1288 cast<RegSDNode>(Node)->getReg() == PPC::R1))
Nate Begemana43b1762005-06-14 03:55:23 +00001289 // Just use the specified register as our input.
1290 return cast<RegSDNode>(Node)->getReg();
1291
Nate Begemana9795f82005-03-24 04:41:43 +00001292 unsigned &Reg = ExprMap[N];
1293 if (Reg) return Reg;
1294
Nate Begeman27eeb002005-04-02 05:59:34 +00001295 switch (N.getOpcode()) {
1296 default:
Nate Begemana9795f82005-03-24 04:41:43 +00001297 Reg = Result = (N.getValueType() != MVT::Other) ?
Nate Begeman27eeb002005-04-02 05:59:34 +00001298 MakeReg(N.getValueType()) : 1;
1299 break;
Chris Lattnerb5d8e6e2005-05-13 20:29:26 +00001300 case ISD::TAILCALL:
Nate Begeman27eeb002005-04-02 05:59:34 +00001301 case ISD::CALL:
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001302 // If this is a call instruction, make sure to prepare ALL of the result
1303 // values as well as the chain.
Nate Begeman27eeb002005-04-02 05:59:34 +00001304 if (Node->getNumValues() == 1)
1305 Reg = Result = 1; // Void call, just a chain.
1306 else {
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001307 Result = MakeReg(Node->getValueType(0));
1308 ExprMap[N.getValue(0)] = Result;
Nate Begeman27eeb002005-04-02 05:59:34 +00001309 for (unsigned i = 1, e = N.Val->getNumValues()-1; i != e; ++i)
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001310 ExprMap[N.getValue(i)] = MakeReg(Node->getValueType(i));
Nate Begeman27eeb002005-04-02 05:59:34 +00001311 ExprMap[SDOperand(Node, Node->getNumValues()-1)] = 1;
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001312 }
Nate Begeman27eeb002005-04-02 05:59:34 +00001313 break;
1314 case ISD::ADD_PARTS:
1315 case ISD::SUB_PARTS:
1316 case ISD::SHL_PARTS:
1317 case ISD::SRL_PARTS:
1318 case ISD::SRA_PARTS:
1319 Result = MakeReg(Node->getValueType(0));
1320 ExprMap[N.getValue(0)] = Result;
1321 for (unsigned i = 1, e = N.Val->getNumValues(); i != e; ++i)
1322 ExprMap[N.getValue(i)] = MakeReg(Node->getValueType(i));
1323 break;
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001324 }
1325
Nate Begemana9795f82005-03-24 04:41:43 +00001326 switch (opcode) {
1327 default:
1328 Node->dump();
1329 assert(0 && "Node not handled!\n");
Nate Begemanfc1b1da2005-04-01 22:34:39 +00001330 case ISD::UNDEF:
Nate Begemanfc1b1da2005-04-01 22:34:39 +00001331 BuildMI(BB, PPC::IMPLICIT_DEF, 0, Result);
1332 return Result;
Nate Begemana9795f82005-03-24 04:41:43 +00001333 case ISD::DYNAMIC_STACKALLOC:
Nate Begeman5e966612005-03-24 06:28:42 +00001334 // Generate both result values. FIXME: Need a better commment here?
1335 if (Result != 1)
1336 ExprMap[N.getValue(1)] = 1;
1337 else
1338 Result = ExprMap[N.getValue(0)] = MakeReg(N.getValue(0).getValueType());
1339
1340 // FIXME: We are currently ignoring the requested alignment for handling
1341 // greater than the stack alignment. This will need to be revisited at some
1342 // point. Align = N.getOperand(2);
1343 if (!isa<ConstantSDNode>(N.getOperand(2)) ||
1344 cast<ConstantSDNode>(N.getOperand(2))->getValue() != 0) {
1345 std::cerr << "Cannot allocate stack object with greater alignment than"
1346 << " the stack alignment yet!";
1347 abort();
1348 }
1349 Select(N.getOperand(0));
1350 Tmp1 = SelectExpr(N.getOperand(1));
1351 // Subtract size from stack pointer, thereby allocating some space.
1352 BuildMI(BB, PPC::SUBF, 2, PPC::R1).addReg(Tmp1).addReg(PPC::R1);
1353 // Put a pointer to the space into the result register by copying the SP
1354 BuildMI(BB, PPC::OR, 2, Result).addReg(PPC::R1).addReg(PPC::R1);
1355 return Result;
Nate Begemana9795f82005-03-24 04:41:43 +00001356
1357 case ISD::ConstantPool:
Nate Begemanca12a2b2005-03-28 22:28:37 +00001358 Tmp1 = cast<ConstantPoolSDNode>(N)->getIndex();
1359 Tmp2 = MakeReg(MVT::i32);
Nate Begeman2497e632005-07-21 20:44:43 +00001360 if (PICEnabled)
1361 BuildMI(BB, PPC::ADDIS, 2, Tmp2).addReg(getGlobalBaseReg())
1362 .addConstantPoolIndex(Tmp1);
1363 else
1364 BuildMI(BB, PPC::LIS, 1, Tmp2).addConstantPoolIndex(Tmp1);
Nate Begemanca12a2b2005-03-28 22:28:37 +00001365 BuildMI(BB, PPC::LA, 2, Result).addReg(Tmp2).addConstantPoolIndex(Tmp1);
1366 return Result;
Nate Begemana9795f82005-03-24 04:41:43 +00001367
1368 case ISD::FrameIndex:
Nate Begemanf3d08f32005-03-29 00:03:27 +00001369 Tmp1 = cast<FrameIndexSDNode>(N)->getIndex();
Nate Begeman58f718c2005-03-30 02:23:08 +00001370 addFrameReference(BuildMI(BB, PPC::ADDI, 2, Result), (int)Tmp1, 0, false);
Nate Begemanf3d08f32005-03-29 00:03:27 +00001371 return Result;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001372
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001373 case ISD::GlobalAddress: {
1374 GlobalValue *GV = cast<GlobalAddressSDNode>(N)->getGlobal();
Nate Begemanca12a2b2005-03-28 22:28:37 +00001375 Tmp1 = MakeReg(MVT::i32);
Nate Begeman2497e632005-07-21 20:44:43 +00001376 if (PICEnabled)
1377 BuildMI(BB, PPC::ADDIS, 2, Tmp1).addReg(getGlobalBaseReg())
1378 .addGlobalAddress(GV);
1379 else
Chris Lattner4015ea82005-07-28 04:42:11 +00001380 BuildMI(BB, PPC::LIS, 1, Tmp1).addGlobalAddress(GV);
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001381 if (GV->hasWeakLinkage() || GV->isExternal()) {
1382 BuildMI(BB, PPC::LWZ, 2, Result).addGlobalAddress(GV).addReg(Tmp1);
1383 } else {
1384 BuildMI(BB, PPC::LA, 2, Result).addReg(Tmp1).addGlobalAddress(GV);
1385 }
1386 return Result;
1387 }
1388
Nate Begeman5e966612005-03-24 06:28:42 +00001389 case ISD::LOAD:
Nate Begemana9795f82005-03-24 04:41:43 +00001390 case ISD::EXTLOAD:
1391 case ISD::ZEXTLOAD:
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001392 case ISD::SEXTLOAD: {
Nate Begeman9db505c2005-03-28 19:36:43 +00001393 MVT::ValueType TypeBeingLoaded = (ISD::LOAD == opcode) ?
Chris Lattnerbce81ae2005-07-10 01:56:13 +00001394 Node->getValueType(0) : cast<VTSDNode>(Node->getOperand(3))->getVT();
Nate Begeman74d73452005-03-31 00:15:26 +00001395 bool sext = (ISD::SEXTLOAD == opcode);
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001396
Nate Begeman5e966612005-03-24 06:28:42 +00001397 // Make sure we generate both values.
1398 if (Result != 1)
1399 ExprMap[N.getValue(1)] = 1; // Generate the token
1400 else
1401 Result = ExprMap[N.getValue(0)] = MakeReg(N.getValue(0).getValueType());
1402
1403 SDOperand Chain = N.getOperand(0);
1404 SDOperand Address = N.getOperand(1);
1405 Select(Chain);
1406
Nate Begeman9db505c2005-03-28 19:36:43 +00001407 switch (TypeBeingLoaded) {
Nate Begeman74d73452005-03-31 00:15:26 +00001408 default: Node->dump(); assert(0 && "Cannot load this type!");
Nate Begeman9db505c2005-03-28 19:36:43 +00001409 case MVT::i1: Opc = PPC::LBZ; break;
1410 case MVT::i8: Opc = PPC::LBZ; break;
1411 case MVT::i16: Opc = sext ? PPC::LHA : PPC::LHZ; break;
1412 case MVT::i32: Opc = PPC::LWZ; break;
Nate Begeman74d73452005-03-31 00:15:26 +00001413 case MVT::f32: Opc = PPC::LFS; break;
1414 case MVT::f64: Opc = PPC::LFD; break;
Nate Begeman5e966612005-03-24 06:28:42 +00001415 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001416
Nate Begeman74d73452005-03-31 00:15:26 +00001417 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Address)) {
1418 Tmp1 = MakeReg(MVT::i32);
1419 int CPI = CP->getIndex();
Nate Begeman2497e632005-07-21 20:44:43 +00001420 if (PICEnabled)
1421 BuildMI(BB, PPC::ADDIS, 2, Tmp1).addReg(getGlobalBaseReg())
1422 .addConstantPoolIndex(CPI);
1423 else
1424 BuildMI(BB, PPC::LIS, 1, Tmp1).addConstantPoolIndex(CPI);
Nate Begeman74d73452005-03-31 00:15:26 +00001425 BuildMI(BB, Opc, 2, Result).addConstantPoolIndex(CPI).addReg(Tmp1);
Nate Begeman2497e632005-07-21 20:44:43 +00001426 } else if (Address.getOpcode() == ISD::FrameIndex) {
Nate Begeman58f718c2005-03-30 02:23:08 +00001427 Tmp1 = cast<FrameIndexSDNode>(Address)->getIndex();
1428 addFrameReference(BuildMI(BB, Opc, 2, Result), (int)Tmp1);
Nate Begeman5e966612005-03-24 06:28:42 +00001429 } else {
1430 int offset;
Nate Begeman2a05c8e2005-07-28 03:02:05 +00001431 switch(SelectAddr(Address, Tmp1, offset)) {
1432 default: assert(0 && "Unhandled return value from SelectAddr");
1433 case 0: // imm offset, no frame, no index
1434 BuildMI(BB, Opc, 2, Result).addSImm(offset).addReg(Tmp1);
1435 break;
1436 case 1: // imm offset + frame index
1437 addFrameReference(BuildMI(BB, Opc, 2, Result), (int)Tmp1, offset);
1438 break;
1439 case 2: // base+index addressing
Nate Begeman04730362005-04-01 04:45:11 +00001440 Opc = IndexedOpForOp(Opc);
1441 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(offset);
Nate Begeman2a05c8e2005-07-28 03:02:05 +00001442 break;
Nate Begemand3ded2d2005-08-08 22:22:56 +00001443 case 3: {
1444 GlobalAddressSDNode *GN = cast<GlobalAddressSDNode>(Address);
1445 GlobalValue *GV = GN->getGlobal();
1446 BuildMI(BB, Opc, 2, Result).addGlobalAddress(GV).addReg(Tmp1);
1447 }
Nate Begeman04730362005-04-01 04:45:11 +00001448 }
Nate Begeman5e966612005-03-24 06:28:42 +00001449 }
1450 return Result;
1451 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001452
Chris Lattnerb5d8e6e2005-05-13 20:29:26 +00001453 case ISD::TAILCALL:
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001454 case ISD::CALL: {
Nate Begemanfc1b1da2005-04-01 22:34:39 +00001455 unsigned GPR_idx = 0, FPR_idx = 0;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001456 static const unsigned GPR[] = {
Nate Begemanfc1b1da2005-04-01 22:34:39 +00001457 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1458 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1459 };
1460 static const unsigned FPR[] = {
1461 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1462 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
1463 };
1464
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001465 // Lower the chain for this call.
1466 Select(N.getOperand(0));
1467 ExprMap[N.getValue(Node->getNumValues()-1)] = 1;
Nate Begeman74d73452005-03-31 00:15:26 +00001468
Nate Begemand860aa62005-04-04 22:17:48 +00001469 MachineInstr *CallMI;
1470 // Emit the correct call instruction based on the type of symbol called.
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001471 if (GlobalAddressSDNode *GASD =
Nate Begemand860aa62005-04-04 22:17:48 +00001472 dyn_cast<GlobalAddressSDNode>(N.getOperand(1))) {
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001473 CallMI = BuildMI(PPC::CALLpcrel, 1).addGlobalAddress(GASD->getGlobal(),
Nate Begemand860aa62005-04-04 22:17:48 +00001474 true);
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001475 } else if (ExternalSymbolSDNode *ESSDN =
Nate Begemand860aa62005-04-04 22:17:48 +00001476 dyn_cast<ExternalSymbolSDNode>(N.getOperand(1))) {
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001477 CallMI = BuildMI(PPC::CALLpcrel, 1).addExternalSymbol(ESSDN->getSymbol(),
Nate Begemand860aa62005-04-04 22:17:48 +00001478 true);
1479 } else {
1480 Tmp1 = SelectExpr(N.getOperand(1));
1481 BuildMI(BB, PPC::OR, 2, PPC::R12).addReg(Tmp1).addReg(Tmp1);
1482 BuildMI(BB, PPC::MTCTR, 1).addReg(PPC::R12);
1483 CallMI = BuildMI(PPC::CALLindirect, 3).addImm(20).addImm(0)
1484 .addReg(PPC::R12);
1485 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001486
Nate Begemanfc1b1da2005-04-01 22:34:39 +00001487 // Load the register args to virtual regs
1488 std::vector<unsigned> ArgVR;
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001489 for(int i = 2, e = Node->getNumOperands(); i < e; ++i)
Nate Begemanfc1b1da2005-04-01 22:34:39 +00001490 ArgVR.push_back(SelectExpr(N.getOperand(i)));
1491
1492 // Copy the virtual registers into the appropriate argument register
1493 for(int i = 0, e = ArgVR.size(); i < e; ++i) {
1494 switch(N.getOperand(i+2).getValueType()) {
1495 default: Node->dump(); assert(0 && "Unknown value type for call");
1496 case MVT::i1:
1497 case MVT::i8:
1498 case MVT::i16:
1499 case MVT::i32:
1500 assert(GPR_idx < 8 && "Too many int args");
Nate Begemand860aa62005-04-04 22:17:48 +00001501 if (N.getOperand(i+2).getOpcode() != ISD::UNDEF) {
Nate Begemanfc1b1da2005-04-01 22:34:39 +00001502 BuildMI(BB, PPC::OR,2,GPR[GPR_idx]).addReg(ArgVR[i]).addReg(ArgVR[i]);
Nate Begemand860aa62005-04-04 22:17:48 +00001503 CallMI->addRegOperand(GPR[GPR_idx], MachineOperand::Use);
1504 }
Nate Begemanfc1b1da2005-04-01 22:34:39 +00001505 ++GPR_idx;
1506 break;
1507 case MVT::f64:
1508 case MVT::f32:
1509 assert(FPR_idx < 13 && "Too many fp args");
1510 BuildMI(BB, PPC::FMR, 1, FPR[FPR_idx]).addReg(ArgVR[i]);
Nate Begemand860aa62005-04-04 22:17:48 +00001511 CallMI->addRegOperand(FPR[FPR_idx], MachineOperand::Use);
Nate Begemanfc1b1da2005-04-01 22:34:39 +00001512 ++FPR_idx;
1513 break;
1514 }
1515 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001516
Nate Begemand860aa62005-04-04 22:17:48 +00001517 // Put the call instruction in the correct place in the MachineBasicBlock
1518 BB->push_back(CallMI);
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001519
1520 switch (Node->getValueType(0)) {
1521 default: assert(0 && "Unknown value type for call result!");
1522 case MVT::Other: return 1;
1523 case MVT::i1:
1524 case MVT::i8:
1525 case MVT::i16:
1526 case MVT::i32:
Nate Begemane5846682005-04-04 06:52:38 +00001527 if (Node->getValueType(1) == MVT::i32) {
1528 BuildMI(BB, PPC::OR, 2, Result+1).addReg(PPC::R3).addReg(PPC::R3);
1529 BuildMI(BB, PPC::OR, 2, Result).addReg(PPC::R4).addReg(PPC::R4);
1530 } else {
1531 BuildMI(BB, PPC::OR, 2, Result).addReg(PPC::R3).addReg(PPC::R3);
1532 }
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001533 break;
1534 case MVT::f32:
1535 case MVT::f64:
1536 BuildMI(BB, PPC::FMR, 1, Result).addReg(PPC::F1);
1537 break;
1538 }
1539 return Result+N.ResNo;
1540 }
Nate Begemana9795f82005-03-24 04:41:43 +00001541
1542 case ISD::SIGN_EXTEND:
1543 case ISD::SIGN_EXTEND_INREG:
1544 Tmp1 = SelectExpr(N.getOperand(0));
Chris Lattnerbce81ae2005-07-10 01:56:13 +00001545 switch(cast<VTSDNode>(Node->getOperand(1))->getVT()) {
Nate Begeman9db505c2005-03-28 19:36:43 +00001546 default: Node->dump(); assert(0 && "Unhandled SIGN_EXTEND type"); break;
Nate Begemanc7bd4822005-04-11 06:34:10 +00001547 case MVT::i16:
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001548 BuildMI(BB, PPC::EXTSH, 1, Result).addReg(Tmp1);
Nate Begeman9db505c2005-03-28 19:36:43 +00001549 break;
Nate Begemanc7bd4822005-04-11 06:34:10 +00001550 case MVT::i8:
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001551 BuildMI(BB, PPC::EXTSB, 1, Result).addReg(Tmp1);
Nate Begeman9db505c2005-03-28 19:36:43 +00001552 break;
Nate Begeman74747862005-03-29 22:24:51 +00001553 case MVT::i1:
1554 BuildMI(BB, PPC::SUBFIC, 2, Result).addReg(Tmp1).addSImm(0);
1555 break;
Nate Begeman9db505c2005-03-28 19:36:43 +00001556 }
Nate Begemana9795f82005-03-24 04:41:43 +00001557 return Result;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001558
Nate Begemana9795f82005-03-24 04:41:43 +00001559 case ISD::CopyFromReg:
Nate Begemana3fd4002005-07-19 16:51:05 +00001560 DestType = N.getValue(0).getValueType();
Nate Begemana9795f82005-03-24 04:41:43 +00001561 if (Result == 1)
Nate Begemana3fd4002005-07-19 16:51:05 +00001562 Result = ExprMap[N.getValue(0)] = MakeReg(DestType);
Nate Begemana9795f82005-03-24 04:41:43 +00001563 Tmp1 = dyn_cast<RegSDNode>(Node)->getReg();
Nate Begemana3fd4002005-07-19 16:51:05 +00001564 if (MVT::isInteger(DestType))
1565 BuildMI(BB, PPC::OR, 2, Result).addReg(Tmp1).addReg(Tmp1);
1566 else
1567 BuildMI(BB, PPC::FMR, 1, Result).addReg(Tmp1);
Nate Begemana9795f82005-03-24 04:41:43 +00001568 return Result;
1569
1570 case ISD::SHL:
Nate Begeman5e966612005-03-24 06:28:42 +00001571 Tmp1 = SelectExpr(N.getOperand(0));
1572 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
1573 Tmp2 = CN->getValue() & 0x1F;
Nate Begeman33162522005-03-29 21:54:38 +00001574 BuildMI(BB, PPC::RLWINM, 4, Result).addReg(Tmp1).addImm(Tmp2).addImm(0)
Nate Begeman5e966612005-03-24 06:28:42 +00001575 .addImm(31-Tmp2);
1576 } else {
Nate Begeman3664cef2005-04-13 22:14:14 +00001577 Tmp2 = FoldIfWideZeroExtend(N.getOperand(1));
Nate Begeman5e966612005-03-24 06:28:42 +00001578 BuildMI(BB, PPC::SLW, 2, Result).addReg(Tmp1).addReg(Tmp2);
1579 }
1580 return Result;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001581
Nate Begeman5e966612005-03-24 06:28:42 +00001582 case ISD::SRL:
1583 Tmp1 = SelectExpr(N.getOperand(0));
1584 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
1585 Tmp2 = CN->getValue() & 0x1F;
Nate Begeman33162522005-03-29 21:54:38 +00001586 BuildMI(BB, PPC::RLWINM, 4, Result).addReg(Tmp1).addImm(32-Tmp2)
Nate Begeman5e966612005-03-24 06:28:42 +00001587 .addImm(Tmp2).addImm(31);
1588 } else {
Nate Begeman3664cef2005-04-13 22:14:14 +00001589 Tmp2 = FoldIfWideZeroExtend(N.getOperand(1));
Nate Begeman5e966612005-03-24 06:28:42 +00001590 BuildMI(BB, PPC::SRW, 2, Result).addReg(Tmp1).addReg(Tmp2);
1591 }
1592 return Result;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001593
Nate Begeman5e966612005-03-24 06:28:42 +00001594 case ISD::SRA:
1595 Tmp1 = SelectExpr(N.getOperand(0));
1596 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
1597 Tmp2 = CN->getValue() & 0x1F;
1598 BuildMI(BB, PPC::SRAWI, 2, Result).addReg(Tmp1).addImm(Tmp2);
1599 } else {
Nate Begeman3664cef2005-04-13 22:14:14 +00001600 Tmp2 = FoldIfWideZeroExtend(N.getOperand(1));
Nate Begeman5e966612005-03-24 06:28:42 +00001601 BuildMI(BB, PPC::SRAW, 2, Result).addReg(Tmp1).addReg(Tmp2);
1602 }
1603 return Result;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001604
Nate Begemand7c4a4a2005-05-11 23:43:56 +00001605 case ISD::CTLZ:
1606 Tmp1 = SelectExpr(N.getOperand(0));
1607 BuildMI(BB, PPC::CNTLZW, 1, Result).addReg(Tmp1);
1608 return Result;
1609
Nate Begemana9795f82005-03-24 04:41:43 +00001610 case ISD::ADD:
Nate Begemana3fd4002005-07-19 16:51:05 +00001611 if (!MVT::isInteger(DestType)) {
1612 if (!NoExcessFPPrecision && N.getOperand(0).getOpcode() == ISD::MUL &&
1613 N.getOperand(0).Val->hasOneUse()) {
1614 ++FusedFP; // Statistic
1615 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
1616 Tmp2 = SelectExpr(N.getOperand(0).getOperand(1));
1617 Tmp3 = SelectExpr(N.getOperand(1));
1618 Opc = DestType == MVT::f64 ? PPC::FMADD : PPC::FMADDS;
1619 BuildMI(BB, Opc, 3, Result).addReg(Tmp1).addReg(Tmp2).addReg(Tmp3);
1620 return Result;
1621 }
1622 if (!NoExcessFPPrecision && N.getOperand(1).getOpcode() == ISD::MUL &&
1623 N.getOperand(1).Val->hasOneUse()) {
1624 ++FusedFP; // Statistic
1625 Tmp1 = SelectExpr(N.getOperand(1).getOperand(0));
1626 Tmp2 = SelectExpr(N.getOperand(1).getOperand(1));
1627 Tmp3 = SelectExpr(N.getOperand(0));
1628 Opc = DestType == MVT::f64 ? PPC::FMADD : PPC::FMADDS;
1629 BuildMI(BB, Opc, 3, Result).addReg(Tmp1).addReg(Tmp2).addReg(Tmp3);
1630 return Result;
1631 }
1632 Opc = DestType == MVT::f64 ? PPC::FADD : PPC::FADDS;
1633 Tmp1 = SelectExpr(N.getOperand(0));
1634 Tmp2 = SelectExpr(N.getOperand(1));
1635 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
1636 return Result;
1637 }
Nate Begemana9795f82005-03-24 04:41:43 +00001638 Tmp1 = SelectExpr(N.getOperand(0));
Chris Lattner39c68962005-08-08 21:21:03 +00001639 if (isImmediate(N.getOperand(1), Tmp2)) {
1640 Tmp3 = HA16(Tmp2);
1641 Tmp2 = Lo16(Tmp2);
1642 if (Tmp2 && Tmp3) {
1643 unsigned Reg = MakeReg(MVT::i32);
1644 BuildMI(BB, PPC::ADDI, 2, Reg).addReg(Tmp1).addSImm(Tmp2);
1645 BuildMI(BB, PPC::ADDIS, 2, Result).addReg(Reg).addSImm(Tmp3);
1646 } else if (Tmp2) {
Nate Begemana9795f82005-03-24 04:41:43 +00001647 BuildMI(BB, PPC::ADDI, 2, Result).addReg(Tmp1).addSImm(Tmp2);
Chris Lattner39c68962005-08-08 21:21:03 +00001648 } else {
1649 BuildMI(BB, PPC::ADDIS, 2, Result).addReg(Tmp1).addSImm(Tmp3);
1650 }
1651 return Result;
Nate Begemana9795f82005-03-24 04:41:43 +00001652 }
Chris Lattner39c68962005-08-08 21:21:03 +00001653
1654 Tmp2 = SelectExpr(N.getOperand(1));
1655 BuildMI(BB, PPC::ADD, 2, Result).addReg(Tmp1).addReg(Tmp2);
Nate Begemana9795f82005-03-24 04:41:43 +00001656 return Result;
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001657
Nate Begemana9795f82005-03-24 04:41:43 +00001658 case ISD::AND:
Chris Lattner2f57c4d2005-08-08 21:24:57 +00001659 if (isImmediate(N.getOperand(1), Tmp2)) {
1660 if (isShiftedMask_32(Tmp2) || isShiftedMask_32(~Tmp2)) {
1661 unsigned SH, MB, ME;
1662 Opc = Recording ? PPC::RLWINMo : PPC::RLWINM;
1663 unsigned OprOpc;
1664 if (isOprShiftImm(N.getOperand(0), OprOpc, Tmp3) &&
1665 isRotateAndMask(OprOpc, Tmp3, Tmp2, false, SH, MB, ME)) {
Nate Begemand7c4a4a2005-05-11 23:43:56 +00001666 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
Chris Lattner2f57c4d2005-08-08 21:24:57 +00001667 } else {
1668 Tmp1 = SelectExpr(N.getOperand(0));
1669 isRunOfOnes(Tmp2, MB, ME);
1670 SH = 0;
Nate Begemand7c4a4a2005-05-11 23:43:56 +00001671 }
Chris Lattner2f57c4d2005-08-08 21:24:57 +00001672 BuildMI(BB, Opc, 4, Result).addReg(Tmp1).addImm(SH)
1673 .addImm(MB).addImm(ME);
1674 RecordSuccess = true;
1675 return Result;
1676 } else if (isUInt16(Tmp2)) {
1677 Tmp2 = Lo16(Tmp2);
Chris Lattnercafb67b2005-05-09 17:39:48 +00001678 Tmp1 = SelectExpr(N.getOperand(0));
Nate Begeman7ddecb42005-04-06 23:51:40 +00001679 BuildMI(BB, PPC::ANDIo, 2, Result).addReg(Tmp1).addImm(Tmp2);
Chris Lattner2f57c4d2005-08-08 21:24:57 +00001680 RecordSuccess = true;
1681 return Result;
1682 } else if (isUInt16(Tmp2)) {
1683 Tmp2 = Hi16(Tmp2);
Chris Lattnercafb67b2005-05-09 17:39:48 +00001684 Tmp1 = SelectExpr(N.getOperand(0));
Nate Begeman7ddecb42005-04-06 23:51:40 +00001685 BuildMI(BB, PPC::ANDISo, 2, Result).addReg(Tmp1).addImm(Tmp2);
Chris Lattner2f57c4d2005-08-08 21:24:57 +00001686 RecordSuccess = true;
1687 return Result;
1688 }
Nate Begeman7ddecb42005-04-06 23:51:40 +00001689 }
Chris Lattner2f57c4d2005-08-08 21:24:57 +00001690 if (isOprNot(N.getOperand(0))) {
1691 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
1692 Tmp2 = SelectExpr(N.getOperand(1));
1693 BuildMI(BB, PPC::ANDC, 2, Result).addReg(Tmp2).addReg(Tmp1);
1694 RecordSuccess = false;
1695 return Result;
1696 }
1697 // emit a regular and
1698 Tmp1 = SelectExpr(N.getOperand(0));
1699 Tmp2 = SelectExpr(N.getOperand(1));
1700 Opc = Recording ? PPC::ANDo : PPC::AND;
1701 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
Nate Begemanc7bd4822005-04-11 06:34:10 +00001702 RecordSuccess = true;
Nate Begeman7ddecb42005-04-06 23:51:40 +00001703 return Result;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001704
Nate Begemana9795f82005-03-24 04:41:43 +00001705 case ISD::OR:
Nate Begeman7ddecb42005-04-06 23:51:40 +00001706 if (SelectBitfieldInsert(N, Result))
1707 return Result;
Chris Lattner5b909172005-08-08 21:30:29 +00001708
Nate Begemana9795f82005-03-24 04:41:43 +00001709 Tmp1 = SelectExpr(N.getOperand(0));
Chris Lattner5b909172005-08-08 21:30:29 +00001710 if (isImmediate(N.getOperand(1), Tmp2)) {
1711 Tmp3 = Hi16(Tmp2);
1712 Tmp2 = Lo16(Tmp2);
1713 if (Tmp2 && Tmp3) {
1714 unsigned Reg = MakeReg(MVT::i32);
1715 BuildMI(BB, PPC::ORI, 2, Reg).addReg(Tmp1).addImm(Tmp2);
1716 BuildMI(BB, PPC::ORIS, 2, Result).addReg(Reg).addImm(Tmp3);
1717 } else if (Tmp2) {
Nate Begeman7ddecb42005-04-06 23:51:40 +00001718 BuildMI(BB, PPC::ORI, 2, Result).addReg(Tmp1).addImm(Tmp2);
Chris Lattner5b909172005-08-08 21:30:29 +00001719 } else {
1720 BuildMI(BB, PPC::ORIS, 2, Result).addReg(Tmp1).addImm(Tmp3);
1721 }
1722 } else {
1723 Tmp2 = SelectExpr(N.getOperand(1));
1724 Opc = Recording ? PPC::ORo : PPC::OR;
1725 RecordSuccess = true;
1726 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
Nate Begemana9795f82005-03-24 04:41:43 +00001727 }
1728 return Result;
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001729
Nate Begemanaa73a9f2005-04-03 11:20:20 +00001730 case ISD::XOR: {
1731 // Check for EQV: xor, (xor a, -1), b
1732 if (N.getOperand(0).getOpcode() == ISD::XOR &&
Chris Lattner5b909172005-08-08 21:30:29 +00001733 isImmediate(N.getOperand(0).getOperand(1), Tmp2) &&
1734 (signed)Tmp2 == -1) {
Nate Begemanaa73a9f2005-04-03 11:20:20 +00001735 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
1736 Tmp2 = SelectExpr(N.getOperand(1));
1737 BuildMI(BB, PPC::EQV, 2, Result).addReg(Tmp1).addReg(Tmp2);
1738 return Result;
1739 }
Chris Lattner837a5212005-04-21 21:09:11 +00001740 // Check for NOT, NOR, EQV, and NAND: xor (copy, or, xor, and), -1
Chris Lattner5b909172005-08-08 21:30:29 +00001741 if (isOprNot(N)) {
Nate Begemanaa73a9f2005-04-03 11:20:20 +00001742 switch(N.getOperand(0).getOpcode()) {
1743 case ISD::OR:
1744 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
1745 Tmp2 = SelectExpr(N.getOperand(0).getOperand(1));
1746 BuildMI(BB, PPC::NOR, 2, Result).addReg(Tmp1).addReg(Tmp2);
1747 break;
1748 case ISD::AND:
1749 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
1750 Tmp2 = SelectExpr(N.getOperand(0).getOperand(1));
1751 BuildMI(BB, PPC::NAND, 2, Result).addReg(Tmp1).addReg(Tmp2);
1752 break;
Chris Lattner837a5212005-04-21 21:09:11 +00001753 case ISD::XOR:
1754 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
1755 Tmp2 = SelectExpr(N.getOperand(0).getOperand(1));
1756 BuildMI(BB, PPC::EQV, 2, Result).addReg(Tmp1).addReg(Tmp2);
1757 break;
Nate Begemanaa73a9f2005-04-03 11:20:20 +00001758 default:
1759 Tmp1 = SelectExpr(N.getOperand(0));
1760 BuildMI(BB, PPC::NOR, 2, Result).addReg(Tmp1).addReg(Tmp1);
1761 break;
1762 }
1763 return Result;
1764 }
1765 Tmp1 = SelectExpr(N.getOperand(0));
Chris Lattner5b909172005-08-08 21:30:29 +00001766 if (isImmediate(N.getOperand(1), Tmp2)) {
1767 Tmp3 = Hi16(Tmp2);
1768 Tmp2 = Lo16(Tmp2);
1769 if (Tmp2 && Tmp3) {
1770 unsigned Reg = MakeReg(MVT::i32);
1771 BuildMI(BB, PPC::XORI, 2, Reg).addReg(Tmp1).addImm(Tmp2);
1772 BuildMI(BB, PPC::XORIS, 2, Result).addReg(Reg).addImm(Tmp3);
1773 } else if (Tmp2) {
Nate Begemanaa73a9f2005-04-03 11:20:20 +00001774 BuildMI(BB, PPC::XORI, 2, Result).addReg(Tmp1).addImm(Tmp2);
Chris Lattner5b909172005-08-08 21:30:29 +00001775 } else {
1776 BuildMI(BB, PPC::XORIS, 2, Result).addReg(Tmp1).addImm(Tmp3);
1777 }
1778 } else {
1779 Tmp2 = SelectExpr(N.getOperand(1));
1780 BuildMI(BB, PPC::XOR, 2, Result).addReg(Tmp1).addReg(Tmp2);
Nate Begemanaa73a9f2005-04-03 11:20:20 +00001781 }
1782 return Result;
1783 }
1784
Chris Lattner5b909172005-08-08 21:30:29 +00001785 case ISD::SUB:
Nate Begemana3fd4002005-07-19 16:51:05 +00001786 if (!MVT::isInteger(DestType)) {
1787 if (!NoExcessFPPrecision && N.getOperand(0).getOpcode() == ISD::MUL &&
1788 N.getOperand(0).Val->hasOneUse()) {
1789 ++FusedFP; // Statistic
1790 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
1791 Tmp2 = SelectExpr(N.getOperand(0).getOperand(1));
1792 Tmp3 = SelectExpr(N.getOperand(1));
1793 Opc = DestType == MVT::f64 ? PPC::FMSUB : PPC::FMSUBS;
1794 BuildMI(BB, Opc, 3, Result).addReg(Tmp1).addReg(Tmp2).addReg(Tmp3);
1795 return Result;
1796 }
1797 if (!NoExcessFPPrecision && N.getOperand(1).getOpcode() == ISD::MUL &&
1798 N.getOperand(1).Val->hasOneUse()) {
1799 ++FusedFP; // Statistic
1800 Tmp1 = SelectExpr(N.getOperand(1).getOperand(0));
1801 Tmp2 = SelectExpr(N.getOperand(1).getOperand(1));
1802 Tmp3 = SelectExpr(N.getOperand(0));
1803 Opc = DestType == MVT::f64 ? PPC::FNMSUB : PPC::FNMSUBS;
1804 BuildMI(BB, Opc, 3, Result).addReg(Tmp1).addReg(Tmp2).addReg(Tmp3);
1805 return Result;
1806 }
1807 Opc = DestType == MVT::f64 ? PPC::FSUB : PPC::FSUBS;
1808 Tmp1 = SelectExpr(N.getOperand(0));
1809 Tmp2 = SelectExpr(N.getOperand(1));
1810 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
1811 return Result;
1812 }
Chris Lattner5b909172005-08-08 21:30:29 +00001813 if (isImmediate(N.getOperand(0), Tmp1) && isInt16(Tmp1)) {
Nate Begemand7c4a4a2005-05-11 23:43:56 +00001814 Tmp2 = SelectExpr(N.getOperand(1));
Nate Begeman27523a12005-04-02 00:42:16 +00001815 BuildMI(BB, PPC::SUBFIC, 2, Result).addReg(Tmp2).addSImm(Tmp1);
Chris Lattner5b909172005-08-08 21:30:29 +00001816 return Result;
1817 } else if (isImmediate(N.getOperand(1), Tmp2)) {
Nate Begeman27523a12005-04-02 00:42:16 +00001818 Tmp1 = SelectExpr(N.getOperand(0));
Chris Lattner5b909172005-08-08 21:30:29 +00001819 Tmp2 = -Tmp2;
1820 Tmp3 = HA16(Tmp2);
1821 Tmp2 = Lo16(Tmp2);
1822 if (Tmp2 && Tmp3) {
1823 unsigned Reg = MakeReg(MVT::i32);
1824 BuildMI(BB, PPC::ADDI, 2, Reg).addReg(Tmp1).addSImm(Tmp2);
1825 BuildMI(BB, PPC::ADDIS, 2, Result).addReg(Reg).addSImm(Tmp3);
1826 } else if (Tmp2) {
1827 BuildMI(BB, PPC::ADDI, 2, Result).addReg(Tmp1).addSImm(Tmp2);
1828 } else {
1829 BuildMI(BB, PPC::ADDIS, 2, Result).addReg(Tmp1).addSImm(Tmp3);
1830 }
1831 return Result;
1832 }
1833 Tmp1 = SelectExpr(N.getOperand(0));
1834 Tmp2 = SelectExpr(N.getOperand(1));
1835 BuildMI(BB, PPC::SUBF, 2, Result).addReg(Tmp2).addReg(Tmp1);
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001836 return Result;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001837
Nate Begeman5e966612005-03-24 06:28:42 +00001838 case ISD::MUL:
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001839 Tmp1 = SelectExpr(N.getOperand(0));
Chris Lattnerfd784542005-08-08 21:33:23 +00001840 if (isImmediate(N.getOperand(1), Tmp2) && isInt16(Tmp2)) {
1841 Tmp2 = Lo16(Tmp2);
Nate Begeman307e7442005-03-26 01:28:53 +00001842 BuildMI(BB, PPC::MULLI, 2, Result).addReg(Tmp1).addSImm(Tmp2);
Chris Lattnerfd784542005-08-08 21:33:23 +00001843 } else {
Nate Begeman307e7442005-03-26 01:28:53 +00001844 Tmp2 = SelectExpr(N.getOperand(1));
Nate Begemana3fd4002005-07-19 16:51:05 +00001845 switch (DestType) {
1846 default: assert(0 && "Unknown type to ISD::MUL"); break;
1847 case MVT::i32: Opc = PPC::MULLW; break;
1848 case MVT::f32: Opc = PPC::FMULS; break;
1849 case MVT::f64: Opc = PPC::FMUL; break;
1850 }
1851 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
Nate Begeman307e7442005-03-26 01:28:53 +00001852 }
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001853 return Result;
1854
Nate Begeman815d6da2005-04-06 00:25:27 +00001855 case ISD::MULHS:
1856 case ISD::MULHU:
1857 Tmp1 = SelectExpr(N.getOperand(0));
1858 Tmp2 = SelectExpr(N.getOperand(1));
1859 Opc = (ISD::MULHU == opcode) ? PPC::MULHWU : PPC::MULHW;
1860 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
1861 return Result;
1862
Nate Begemanf3d08f32005-03-29 00:03:27 +00001863 case ISD::SDIV:
Chris Lattnerfd784542005-08-08 21:33:23 +00001864 if (isImmediate(N.getOperand(1), Tmp3)) {
1865 if ((signed)Tmp3 > 0 && isPowerOf2_32(Tmp3)) {
1866 Tmp3 = Log2_32(Tmp3);
1867 Tmp1 = MakeReg(MVT::i32);
1868 Tmp2 = SelectExpr(N.getOperand(0));
Nate Begeman9f833d32005-04-12 00:10:02 +00001869 BuildMI(BB, PPC::SRAWI, 2, Tmp1).addReg(Tmp2).addImm(Tmp3);
1870 BuildMI(BB, PPC::ADDZE, 1, Result).addReg(Tmp1);
Chris Lattnerfd784542005-08-08 21:33:23 +00001871 return Result;
1872 } else if ((signed)Tmp3 < 0 && isPowerOf2_32(-Tmp3)) {
1873 Tmp3 = Log2_32(-Tmp3);
1874 unsigned Tmp4 = MakeReg(MVT::i32);
1875 BuildMI(BB, PPC::SRAWI, 2, Tmp1).addReg(Tmp2).addImm(Tmp3);
1876 BuildMI(BB, PPC::ADDZE, 1, Tmp4).addReg(Tmp1);
1877 BuildMI(BB, PPC::NEG, 1, Result).addReg(Tmp4);
1878 return Result;
Nate Begeman9f833d32005-04-12 00:10:02 +00001879 }
Chris Lattnerfd784542005-08-08 21:33:23 +00001880 }
1881 // fall thru
1882 case ISD::UDIV:
Nate Begeman815d6da2005-04-06 00:25:27 +00001883 // If this is a divide by constant, we can emit code using some magic
1884 // constants to implement it as a multiply instead.
Chris Lattnerfd784542005-08-08 21:33:23 +00001885 if (isImmediate(N.getOperand(1), Tmp3)) {
1886 if (opcode == ISD::SDIV) {
1887 if ((signed)Tmp3 < -1 || (signed)Tmp3 > 1) {
1888 ExprMap.erase(N);
1889 return SelectExpr(BuildSDIVSequence(N));
1890 }
1891 } else {
1892 if ((signed)Tmp3 > 1) {
1893 ExprMap.erase(N);
1894 return SelectExpr(BuildUDIVSequence(N));
1895 }
1896 }
Jeff Cohen00b168892005-07-27 06:12:32 +00001897 }
Nate Begemanf3d08f32005-03-29 00:03:27 +00001898 Tmp1 = SelectExpr(N.getOperand(0));
1899 Tmp2 = SelectExpr(N.getOperand(1));
Nate Begemana3fd4002005-07-19 16:51:05 +00001900 switch (DestType) {
1901 default: assert(0 && "Unknown type to ISD::SDIV"); break;
1902 case MVT::i32: Opc = (ISD::UDIV == opcode) ? PPC::DIVWU : PPC::DIVW; break;
1903 case MVT::f32: Opc = PPC::FDIVS; break;
1904 case MVT::f64: Opc = PPC::FDIV; break;
1905 }
Nate Begemanf3d08f32005-03-29 00:03:27 +00001906 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
1907 return Result;
1908
Nate Begeman9e3e1b52005-03-24 23:35:30 +00001909 case ISD::ADD_PARTS:
Nate Begemanca12a2b2005-03-28 22:28:37 +00001910 case ISD::SUB_PARTS: {
1911 assert(N.getNumOperands() == 4 && N.getValueType() == MVT::i32 &&
1912 "Not an i64 add/sub!");
1913 // Emit all of the operands.
1914 std::vector<unsigned> InVals;
1915 for (unsigned i = 0, e = N.getNumOperands(); i != e; ++i)
1916 InVals.push_back(SelectExpr(N.getOperand(i)));
1917 if (N.getOpcode() == ISD::ADD_PARTS) {
Nate Begeman27eeb002005-04-02 05:59:34 +00001918 BuildMI(BB, PPC::ADDC, 2, Result).addReg(InVals[0]).addReg(InVals[2]);
1919 BuildMI(BB, PPC::ADDE, 2, Result+1).addReg(InVals[1]).addReg(InVals[3]);
Nate Begemanca12a2b2005-03-28 22:28:37 +00001920 } else {
Nate Begeman27eeb002005-04-02 05:59:34 +00001921 BuildMI(BB, PPC::SUBFC, 2, Result).addReg(InVals[2]).addReg(InVals[0]);
1922 BuildMI(BB, PPC::SUBFE, 2, Result+1).addReg(InVals[3]).addReg(InVals[1]);
1923 }
1924 return Result+N.ResNo;
1925 }
1926
1927 case ISD::SHL_PARTS:
1928 case ISD::SRA_PARTS:
1929 case ISD::SRL_PARTS: {
1930 assert(N.getNumOperands() == 3 && N.getValueType() == MVT::i32 &&
1931 "Not an i64 shift!");
1932 unsigned ShiftOpLo = SelectExpr(N.getOperand(0));
1933 unsigned ShiftOpHi = SelectExpr(N.getOperand(1));
Nate Begeman3664cef2005-04-13 22:14:14 +00001934 unsigned SHReg = FoldIfWideZeroExtend(N.getOperand(2));
1935 Tmp1 = MakeReg(MVT::i32);
1936 Tmp2 = MakeReg(MVT::i32);
Nate Begeman27eeb002005-04-02 05:59:34 +00001937 Tmp3 = MakeReg(MVT::i32);
1938 unsigned Tmp4 = MakeReg(MVT::i32);
1939 unsigned Tmp5 = MakeReg(MVT::i32);
1940 unsigned Tmp6 = MakeReg(MVT::i32);
1941 BuildMI(BB, PPC::SUBFIC, 2, Tmp1).addReg(SHReg).addSImm(32);
1942 if (ISD::SHL_PARTS == opcode) {
1943 BuildMI(BB, PPC::SLW, 2, Tmp2).addReg(ShiftOpHi).addReg(SHReg);
1944 BuildMI(BB, PPC::SRW, 2, Tmp3).addReg(ShiftOpLo).addReg(Tmp1);
1945 BuildMI(BB, PPC::OR, 2, Tmp4).addReg(Tmp2).addReg(Tmp3);
1946 BuildMI(BB, PPC::ADDI, 2, Tmp5).addReg(SHReg).addSImm(-32);
Nate Begemanfa554702005-04-03 22:13:27 +00001947 BuildMI(BB, PPC::SLW, 2, Tmp6).addReg(ShiftOpLo).addReg(Tmp5);
Nate Begeman27eeb002005-04-02 05:59:34 +00001948 BuildMI(BB, PPC::OR, 2, Result+1).addReg(Tmp4).addReg(Tmp6);
1949 BuildMI(BB, PPC::SLW, 2, Result).addReg(ShiftOpLo).addReg(SHReg);
1950 } else if (ISD::SRL_PARTS == opcode) {
1951 BuildMI(BB, PPC::SRW, 2, Tmp2).addReg(ShiftOpLo).addReg(SHReg);
1952 BuildMI(BB, PPC::SLW, 2, Tmp3).addReg(ShiftOpHi).addReg(Tmp1);
1953 BuildMI(BB, PPC::OR, 2, Tmp4).addReg(Tmp2).addReg(Tmp3);
1954 BuildMI(BB, PPC::ADDI, 2, Tmp5).addReg(SHReg).addSImm(-32);
1955 BuildMI(BB, PPC::SRW, 2, Tmp6).addReg(ShiftOpHi).addReg(Tmp5);
1956 BuildMI(BB, PPC::OR, 2, Result).addReg(Tmp4).addReg(Tmp6);
1957 BuildMI(BB, PPC::SRW, 2, Result+1).addReg(ShiftOpHi).addReg(SHReg);
1958 } else {
1959 MachineBasicBlock *TmpMBB = new MachineBasicBlock(BB->getBasicBlock());
1960 MachineBasicBlock *PhiMBB = new MachineBasicBlock(BB->getBasicBlock());
1961 MachineBasicBlock *OldMBB = BB;
1962 MachineFunction *F = BB->getParent();
1963 ilist<MachineBasicBlock>::iterator It = BB; ++It;
1964 F->getBasicBlockList().insert(It, TmpMBB);
1965 F->getBasicBlockList().insert(It, PhiMBB);
1966 BB->addSuccessor(TmpMBB);
1967 BB->addSuccessor(PhiMBB);
1968 BuildMI(BB, PPC::SRW, 2, Tmp2).addReg(ShiftOpLo).addReg(SHReg);
1969 BuildMI(BB, PPC::SLW, 2, Tmp3).addReg(ShiftOpHi).addReg(Tmp1);
1970 BuildMI(BB, PPC::OR, 2, Tmp4).addReg(Tmp2).addReg(Tmp3);
1971 BuildMI(BB, PPC::ADDICo, 2, Tmp5).addReg(SHReg).addSImm(-32);
1972 BuildMI(BB, PPC::SRAW, 2, Tmp6).addReg(ShiftOpHi).addReg(Tmp5);
1973 BuildMI(BB, PPC::SRAW, 2, Result+1).addReg(ShiftOpHi).addReg(SHReg);
1974 BuildMI(BB, PPC::BLE, 2).addReg(PPC::CR0).addMBB(PhiMBB);
1975 // Select correct least significant half if the shift amount > 32
1976 BB = TmpMBB;
1977 unsigned Tmp7 = MakeReg(MVT::i32);
1978 BuildMI(BB, PPC::OR, 2, Tmp7).addReg(Tmp6).addReg(Tmp6);
1979 TmpMBB->addSuccessor(PhiMBB);
1980 BB = PhiMBB;
1981 BuildMI(BB, PPC::PHI, 4, Result).addReg(Tmp4).addMBB(OldMBB)
1982 .addReg(Tmp7).addMBB(TmpMBB);
Nate Begemanca12a2b2005-03-28 22:28:37 +00001983 }
1984 return Result+N.ResNo;
1985 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +00001986
Nate Begemana9795f82005-03-24 04:41:43 +00001987 case ISD::FP_TO_UINT:
Nate Begeman6b559972005-04-01 02:59:27 +00001988 case ISD::FP_TO_SINT: {
1989 bool U = (ISD::FP_TO_UINT == opcode);
1990 Tmp1 = SelectExpr(N.getOperand(0));
1991 if (!U) {
1992 Tmp2 = MakeReg(MVT::f64);
1993 BuildMI(BB, PPC::FCTIWZ, 1, Tmp2).addReg(Tmp1);
1994 int FrameIdx = BB->getParent()->getFrameInfo()->CreateStackObject(8, 8);
1995 addFrameReference(BuildMI(BB, PPC::STFD, 3).addReg(Tmp2), FrameIdx);
1996 addFrameReference(BuildMI(BB, PPC::LWZ, 2, Result), FrameIdx, 4);
1997 return Result;
1998 } else {
1999 unsigned Zero = getConstDouble(0.0);
2000 unsigned MaxInt = getConstDouble((1LL << 32) - 1);
2001 unsigned Border = getConstDouble(1LL << 31);
2002 unsigned UseZero = MakeReg(MVT::f64);
2003 unsigned UseMaxInt = MakeReg(MVT::f64);
2004 unsigned UseChoice = MakeReg(MVT::f64);
2005 unsigned TmpReg = MakeReg(MVT::f64);
2006 unsigned TmpReg2 = MakeReg(MVT::f64);
2007 unsigned ConvReg = MakeReg(MVT::f64);
2008 unsigned IntTmp = MakeReg(MVT::i32);
2009 unsigned XorReg = MakeReg(MVT::i32);
2010 MachineFunction *F = BB->getParent();
2011 int FrameIdx = F->getFrameInfo()->CreateStackObject(8, 8);
2012 // Update machine-CFG edges
2013 MachineBasicBlock *XorMBB = new MachineBasicBlock(BB->getBasicBlock());
2014 MachineBasicBlock *PhiMBB = new MachineBasicBlock(BB->getBasicBlock());
2015 MachineBasicBlock *OldMBB = BB;
2016 ilist<MachineBasicBlock>::iterator It = BB; ++It;
2017 F->getBasicBlockList().insert(It, XorMBB);
2018 F->getBasicBlockList().insert(It, PhiMBB);
2019 BB->addSuccessor(XorMBB);
2020 BB->addSuccessor(PhiMBB);
2021 // Convert from floating point to unsigned 32-bit value
2022 // Use 0 if incoming value is < 0.0
2023 BuildMI(BB, PPC::FSEL, 3, UseZero).addReg(Tmp1).addReg(Tmp1).addReg(Zero);
2024 // Use 2**32 - 1 if incoming value is >= 2**32
2025 BuildMI(BB, PPC::FSUB, 2, UseMaxInt).addReg(MaxInt).addReg(Tmp1);
2026 BuildMI(BB, PPC::FSEL, 3, UseChoice).addReg(UseMaxInt).addReg(UseZero)
2027 .addReg(MaxInt);
2028 // Subtract 2**31
2029 BuildMI(BB, PPC::FSUB, 2, TmpReg).addReg(UseChoice).addReg(Border);
2030 // Use difference if >= 2**31
2031 BuildMI(BB, PPC::FCMPU, 2, PPC::CR0).addReg(UseChoice).addReg(Border);
2032 BuildMI(BB, PPC::FSEL, 3, TmpReg2).addReg(TmpReg).addReg(TmpReg)
2033 .addReg(UseChoice);
2034 // Convert to integer
2035 BuildMI(BB, PPC::FCTIWZ, 1, ConvReg).addReg(TmpReg2);
2036 addFrameReference(BuildMI(BB, PPC::STFD, 3).addReg(ConvReg), FrameIdx);
2037 addFrameReference(BuildMI(BB, PPC::LWZ, 2, IntTmp), FrameIdx, 4);
2038 BuildMI(BB, PPC::BLT, 2).addReg(PPC::CR0).addMBB(PhiMBB);
2039 BuildMI(BB, PPC::B, 1).addMBB(XorMBB);
2040
2041 // XorMBB:
2042 // add 2**31 if input was >= 2**31
2043 BB = XorMBB;
2044 BuildMI(BB, PPC::XORIS, 2, XorReg).addReg(IntTmp).addImm(0x8000);
2045 XorMBB->addSuccessor(PhiMBB);
2046
2047 // PhiMBB:
2048 // DestReg = phi [ IntTmp, OldMBB ], [ XorReg, XorMBB ]
2049 BB = PhiMBB;
2050 BuildMI(BB, PPC::PHI, 4, Result).addReg(IntTmp).addMBB(OldMBB)
2051 .addReg(XorReg).addMBB(XorMBB);
2052 return Result;
2053 }
2054 assert(0 && "Should never get here");
2055 return 0;
2056 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002057
Nate Begeman9e3e1b52005-03-24 23:35:30 +00002058 case ISD::SETCC:
Nate Begeman33162522005-03-29 21:54:38 +00002059 if (SetCCSDNode *SetCC = dyn_cast<SetCCSDNode>(Node)) {
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002060 if (ConstantSDNode *CN =
Nate Begeman7e7fadd2005-04-07 20:30:01 +00002061 dyn_cast<ConstantSDNode>(SetCC->getOperand(1).Val)) {
Nate Begeman9765c252005-04-12 21:22:28 +00002062 // We can codegen setcc op, imm very efficiently compared to a brcond.
2063 // Check for those cases here.
2064 // setcc op, 0
Nate Begeman7e7fadd2005-04-07 20:30:01 +00002065 if (CN->getValue() == 0) {
2066 Tmp1 = SelectExpr(SetCC->getOperand(0));
2067 switch (SetCC->getCondition()) {
Nate Begeman7bfba7d2005-04-14 09:45:08 +00002068 default: SetCC->dump(); assert(0 && "Unhandled SetCC condition"); abort();
Nate Begeman7e7fadd2005-04-07 20:30:01 +00002069 case ISD::SETEQ:
Nate Begeman7e7fadd2005-04-07 20:30:01 +00002070 Tmp2 = MakeReg(MVT::i32);
2071 BuildMI(BB, PPC::CNTLZW, 1, Tmp2).addReg(Tmp1);
2072 BuildMI(BB, PPC::RLWINM, 4, Result).addReg(Tmp2).addImm(27)
2073 .addImm(5).addImm(31);
2074 break;
2075 case ISD::SETNE:
Nate Begeman7e7fadd2005-04-07 20:30:01 +00002076 Tmp2 = MakeReg(MVT::i32);
2077 BuildMI(BB, PPC::ADDIC, 2, Tmp2).addReg(Tmp1).addSImm(-1);
2078 BuildMI(BB, PPC::SUBFE, 2, Result).addReg(Tmp2).addReg(Tmp1);
2079 break;
Nate Begeman7e7fadd2005-04-07 20:30:01 +00002080 case ISD::SETLT:
2081 BuildMI(BB, PPC::RLWINM, 4, Result).addReg(Tmp1).addImm(1)
2082 .addImm(31).addImm(31);
2083 break;
Nate Begeman7e7fadd2005-04-07 20:30:01 +00002084 case ISD::SETGT:
2085 Tmp2 = MakeReg(MVT::i32);
2086 Tmp3 = MakeReg(MVT::i32);
2087 BuildMI(BB, PPC::NEG, 2, Tmp2).addReg(Tmp1);
2088 BuildMI(BB, PPC::ANDC, 2, Tmp3).addReg(Tmp2).addReg(Tmp1);
2089 BuildMI(BB, PPC::RLWINM, 4, Result).addReg(Tmp3).addImm(1)
2090 .addImm(31).addImm(31);
2091 break;
Nate Begeman9765c252005-04-12 21:22:28 +00002092 }
2093 return Result;
2094 }
2095 // setcc op, -1
2096 if (CN->isAllOnesValue()) {
2097 Tmp1 = SelectExpr(SetCC->getOperand(0));
2098 switch (SetCC->getCondition()) {
2099 default: assert(0 && "Unhandled SetCC condition"); abort();
2100 case ISD::SETEQ:
2101 Tmp2 = MakeReg(MVT::i32);
2102 Tmp3 = MakeReg(MVT::i32);
2103 BuildMI(BB, PPC::ADDIC, 2, Tmp2).addReg(Tmp1).addSImm(1);
2104 BuildMI(BB, PPC::LI, 1, Tmp3).addSImm(0);
2105 BuildMI(BB, PPC::ADDZE, 1, Result).addReg(Tmp3);
Nate Begeman7e7fadd2005-04-07 20:30:01 +00002106 break;
Nate Begeman9765c252005-04-12 21:22:28 +00002107 case ISD::SETNE:
2108 Tmp2 = MakeReg(MVT::i32);
2109 Tmp3 = MakeReg(MVT::i32);
2110 BuildMI(BB, PPC::NOR, 2, Tmp2).addReg(Tmp1).addReg(Tmp1);
2111 BuildMI(BB, PPC::ADDIC, 2, Tmp3).addReg(Tmp2).addSImm(-1);
2112 BuildMI(BB, PPC::SUBFE, 2, Result).addReg(Tmp3).addReg(Tmp2);
2113 break;
2114 case ISD::SETLT:
2115 Tmp2 = MakeReg(MVT::i32);
2116 Tmp3 = MakeReg(MVT::i32);
2117 BuildMI(BB, PPC::ADDI, 2, Tmp2).addReg(Tmp1).addSImm(1);
2118 BuildMI(BB, PPC::AND, 2, Tmp3).addReg(Tmp2).addReg(Tmp1);
2119 BuildMI(BB, PPC::RLWINM, 4, Result).addReg(Tmp3).addImm(1)
2120 .addImm(31).addImm(31);
2121 break;
2122 case ISD::SETGT:
2123 Tmp2 = MakeReg(MVT::i32);
Nate Begeman7e7fadd2005-04-07 20:30:01 +00002124 BuildMI(BB, PPC::RLWINM, 4, Tmp2).addReg(Tmp1).addImm(1)
2125 .addImm(31).addImm(31);
2126 BuildMI(BB, PPC::XORI, 2, Result).addReg(Tmp2).addImm(1);
2127 break;
2128 }
2129 return Result;
2130 }
2131 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002132
Nate Begeman1cbf3ab2005-04-18 07:48:09 +00002133 bool Inv;
2134 unsigned CCReg = SelectCC(N, Opc, Inv, Tmp2);
2135 MoveCRtoGPR(CCReg, Inv, Tmp2, Result);
Nate Begeman33162522005-03-29 21:54:38 +00002136 return Result;
2137 }
2138 assert(0 && "Is this legal?");
2139 return 0;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002140
Nate Begeman74747862005-03-29 22:24:51 +00002141 case ISD::SELECT: {
Nate Begemana3fd4002005-07-19 16:51:05 +00002142 SetCCSDNode* SetCC = dyn_cast<SetCCSDNode>(N.getOperand(0).Val);
2143 if (SetCC && N.getOperand(0).getOpcode() == ISD::SETCC &&
2144 !MVT::isInteger(SetCC->getOperand(0).getValueType()) &&
2145 !MVT::isInteger(N.getOperand(1).getValueType()) &&
2146 !MVT::isInteger(N.getOperand(2).getValueType()) &&
2147 SetCC->getCondition() != ISD::SETEQ &&
2148 SetCC->getCondition() != ISD::SETNE) {
2149 MVT::ValueType VT = SetCC->getOperand(0).getValueType();
2150 unsigned TV = SelectExpr(N.getOperand(1)); // Use if TRUE
2151 unsigned FV = SelectExpr(N.getOperand(2)); // Use if FALSE
2152
2153 ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(SetCC->getOperand(1));
2154 if (CN && (CN->isExactlyValue(-0.0) || CN->isExactlyValue(0.0))) {
2155 switch(SetCC->getCondition()) {
2156 default: assert(0 && "Invalid FSEL condition"); abort();
2157 case ISD::SETULT:
2158 case ISD::SETLT:
2159 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
2160 case ISD::SETUGE:
2161 case ISD::SETGE:
2162 Tmp1 = SelectExpr(SetCC->getOperand(0)); // Val to compare against
2163 BuildMI(BB, PPC::FSEL, 3, Result).addReg(Tmp1).addReg(TV).addReg(FV);
2164 return Result;
2165 case ISD::SETUGT:
2166 case ISD::SETGT:
2167 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
2168 case ISD::SETULE:
2169 case ISD::SETLE: {
2170 if (SetCC->getOperand(0).getOpcode() == ISD::FNEG) {
2171 Tmp2 = SelectExpr(SetCC->getOperand(0).getOperand(0));
2172 } else {
2173 Tmp2 = MakeReg(VT);
2174 Tmp1 = SelectExpr(SetCC->getOperand(0)); // Val to compare against
2175 BuildMI(BB, PPC::FNEG, 1, Tmp2).addReg(Tmp1);
2176 }
2177 BuildMI(BB, PPC::FSEL, 3, Result).addReg(Tmp2).addReg(TV).addReg(FV);
2178 return Result;
2179 }
2180 }
2181 } else {
2182 Opc = (MVT::f64 == VT) ? PPC::FSUB : PPC::FSUBS;
2183 Tmp1 = SelectExpr(SetCC->getOperand(0)); // Val to compare against
2184 Tmp2 = SelectExpr(SetCC->getOperand(1));
2185 Tmp3 = MakeReg(VT);
2186 switch(SetCC->getCondition()) {
2187 default: assert(0 && "Invalid FSEL condition"); abort();
2188 case ISD::SETULT:
2189 case ISD::SETLT:
2190 BuildMI(BB, Opc, 2, Tmp3).addReg(Tmp1).addReg(Tmp2);
2191 BuildMI(BB, PPC::FSEL, 3, Result).addReg(Tmp3).addReg(FV).addReg(TV);
2192 return Result;
2193 case ISD::SETUGE:
2194 case ISD::SETGE:
2195 BuildMI(BB, Opc, 2, Tmp3).addReg(Tmp1).addReg(Tmp2);
2196 BuildMI(BB, PPC::FSEL, 3, Result).addReg(Tmp3).addReg(TV).addReg(FV);
2197 return Result;
2198 case ISD::SETUGT:
2199 case ISD::SETGT:
2200 BuildMI(BB, Opc, 2, Tmp3).addReg(Tmp2).addReg(Tmp1);
2201 BuildMI(BB, PPC::FSEL, 3, Result).addReg(Tmp3).addReg(FV).addReg(TV);
2202 return Result;
2203 case ISD::SETULE:
2204 case ISD::SETLE:
2205 BuildMI(BB, Opc, 2, Tmp3).addReg(Tmp2).addReg(Tmp1);
2206 BuildMI(BB, PPC::FSEL, 3, Result).addReg(Tmp3).addReg(TV).addReg(FV);
2207 return Result;
2208 }
2209 }
2210 assert(0 && "Should never get here");
2211 return 0;
2212 }
2213
Nate Begeman1cbf3ab2005-04-18 07:48:09 +00002214 bool Inv;
Chris Lattner30710192005-04-01 07:10:02 +00002215 unsigned TrueValue = SelectExpr(N.getOperand(1)); //Use if TRUE
2216 unsigned FalseValue = SelectExpr(N.getOperand(2)); //Use if FALSE
Nate Begeman1cbf3ab2005-04-18 07:48:09 +00002217 unsigned CCReg = SelectCC(N.getOperand(0), Opc, Inv, Tmp3);
Chris Lattner30710192005-04-01 07:10:02 +00002218
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002219 // Create an iterator with which to insert the MBB for copying the false
Nate Begeman74747862005-03-29 22:24:51 +00002220 // value and the MBB to hold the PHI instruction for this SetCC.
2221 MachineBasicBlock *thisMBB = BB;
2222 const BasicBlock *LLVM_BB = BB->getBasicBlock();
2223 ilist<MachineBasicBlock>::iterator It = BB;
2224 ++It;
2225
2226 // thisMBB:
2227 // ...
2228 // TrueVal = ...
Nate Begeman1b7f7fb2005-04-13 23:15:44 +00002229 // cmpTY ccX, r1, r2
Nate Begeman74747862005-03-29 22:24:51 +00002230 // bCC copy1MBB
2231 // fallthrough --> copy0MBB
Nate Begeman74747862005-03-29 22:24:51 +00002232 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
2233 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
Nate Begeman1b7f7fb2005-04-13 23:15:44 +00002234 BuildMI(BB, Opc, 2).addReg(CCReg).addMBB(sinkMBB);
Nate Begeman74747862005-03-29 22:24:51 +00002235 MachineFunction *F = BB->getParent();
2236 F->getBasicBlockList().insert(It, copy0MBB);
2237 F->getBasicBlockList().insert(It, sinkMBB);
2238 // Update machine-CFG edges
2239 BB->addSuccessor(copy0MBB);
2240 BB->addSuccessor(sinkMBB);
2241
2242 // copy0MBB:
2243 // %FalseValue = ...
2244 // # fallthrough to sinkMBB
2245 BB = copy0MBB;
Nate Begeman74747862005-03-29 22:24:51 +00002246 // Update machine-CFG edges
2247 BB->addSuccessor(sinkMBB);
2248
2249 // sinkMBB:
2250 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
2251 // ...
2252 BB = sinkMBB;
2253 BuildMI(BB, PPC::PHI, 4, Result).addReg(FalseValue)
2254 .addMBB(copy0MBB).addReg(TrueValue).addMBB(thisMBB);
Nate Begeman74747862005-03-29 22:24:51 +00002255 return Result;
2256 }
Nate Begemana9795f82005-03-24 04:41:43 +00002257
2258 case ISD::Constant:
2259 switch (N.getValueType()) {
2260 default: assert(0 && "Cannot use constants of this type!");
2261 case MVT::i1:
2262 BuildMI(BB, PPC::LI, 1, Result)
2263 .addSImm(!cast<ConstantSDNode>(N)->isNullValue());
2264 break;
2265 case MVT::i32:
2266 {
2267 int v = (int)cast<ConstantSDNode>(N)->getSignExtended();
2268 if (v < 32768 && v >= -32768) {
2269 BuildMI(BB, PPC::LI, 1, Result).addSImm(v);
2270 } else {
Nate Begeman5e966612005-03-24 06:28:42 +00002271 Tmp1 = MakeReg(MVT::i32);
2272 BuildMI(BB, PPC::LIS, 1, Tmp1).addSImm(v >> 16);
2273 BuildMI(BB, PPC::ORI, 2, Result).addReg(Tmp1).addImm(v & 0xFFFF);
Nate Begemana9795f82005-03-24 04:41:43 +00002274 }
2275 }
2276 }
2277 return Result;
Nate Begemana3fd4002005-07-19 16:51:05 +00002278
2279 case ISD::ConstantFP: {
2280 ConstantFPSDNode *CN = cast<ConstantFPSDNode>(N);
2281 Result = getConstDouble(CN->getValue(), Result);
2282 return Result;
Nate Begemana9795f82005-03-24 04:41:43 +00002283 }
2284
Nate Begemana3fd4002005-07-19 16:51:05 +00002285 case ISD::FNEG:
2286 if (!NoExcessFPPrecision &&
2287 ISD::ADD == N.getOperand(0).getOpcode() &&
2288 N.getOperand(0).Val->hasOneUse() &&
2289 ISD::MUL == N.getOperand(0).getOperand(0).getOpcode() &&
2290 N.getOperand(0).getOperand(0).Val->hasOneUse()) {
2291 ++FusedFP; // Statistic
2292 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0).getOperand(0));
2293 Tmp2 = SelectExpr(N.getOperand(0).getOperand(0).getOperand(1));
2294 Tmp3 = SelectExpr(N.getOperand(0).getOperand(1));
2295 Opc = DestType == MVT::f64 ? PPC::FNMADD : PPC::FNMADDS;
2296 BuildMI(BB, Opc, 3, Result).addReg(Tmp1).addReg(Tmp2).addReg(Tmp3);
2297 } else if (!NoExcessFPPrecision &&
2298 ISD::ADD == N.getOperand(0).getOpcode() &&
2299 N.getOperand(0).Val->hasOneUse() &&
2300 ISD::MUL == N.getOperand(0).getOperand(1).getOpcode() &&
2301 N.getOperand(0).getOperand(1).Val->hasOneUse()) {
2302 ++FusedFP; // Statistic
2303 Tmp1 = SelectExpr(N.getOperand(0).getOperand(1).getOperand(0));
2304 Tmp2 = SelectExpr(N.getOperand(0).getOperand(1).getOperand(1));
2305 Tmp3 = SelectExpr(N.getOperand(0).getOperand(0));
2306 Opc = DestType == MVT::f64 ? PPC::FNMADD : PPC::FNMADDS;
2307 BuildMI(BB, Opc, 3, Result).addReg(Tmp1).addReg(Tmp2).addReg(Tmp3);
2308 } else if (ISD::FABS == N.getOperand(0).getOpcode()) {
2309 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
2310 BuildMI(BB, PPC::FNABS, 1, Result).addReg(Tmp1);
2311 } else {
2312 Tmp1 = SelectExpr(N.getOperand(0));
2313 BuildMI(BB, PPC::FNEG, 1, Result).addReg(Tmp1);
2314 }
2315 return Result;
2316
2317 case ISD::FABS:
2318 Tmp1 = SelectExpr(N.getOperand(0));
2319 BuildMI(BB, PPC::FABS, 1, Result).addReg(Tmp1);
2320 return Result;
2321
Nate Begemanadeb43d2005-07-20 22:42:00 +00002322 case ISD::FSQRT:
2323 Tmp1 = SelectExpr(N.getOperand(0));
2324 Opc = DestType == MVT::f64 ? PPC::FSQRT : PPC::FSQRTS;
2325 BuildMI(BB, Opc, 1, Result).addReg(Tmp1);
2326 return Result;
2327
Nate Begemana3fd4002005-07-19 16:51:05 +00002328 case ISD::FP_ROUND:
2329 assert (DestType == MVT::f32 &&
2330 N.getOperand(0).getValueType() == MVT::f64 &&
2331 "only f64 to f32 conversion supported here");
2332 Tmp1 = SelectExpr(N.getOperand(0));
2333 BuildMI(BB, PPC::FRSP, 1, Result).addReg(Tmp1);
2334 return Result;
2335
2336 case ISD::FP_EXTEND:
2337 assert (DestType == MVT::f64 &&
2338 N.getOperand(0).getValueType() == MVT::f32 &&
2339 "only f32 to f64 conversion supported here");
2340 Tmp1 = SelectExpr(N.getOperand(0));
2341 BuildMI(BB, PPC::FMR, 1, Result).addReg(Tmp1);
2342 return Result;
2343
2344 case ISD::UINT_TO_FP:
2345 case ISD::SINT_TO_FP: {
2346 assert (N.getOperand(0).getValueType() == MVT::i32
2347 && "int to float must operate on i32");
2348 bool IsUnsigned = (ISD::UINT_TO_FP == opcode);
2349 Tmp1 = SelectExpr(N.getOperand(0)); // Get the operand register
2350 Tmp2 = MakeReg(MVT::f64); // temp reg to load the integer value into
2351 Tmp3 = MakeReg(MVT::i32); // temp reg to hold the conversion constant
2352
2353 int FrameIdx = BB->getParent()->getFrameInfo()->CreateStackObject(8, 8);
2354 MachineConstantPool *CP = BB->getParent()->getConstantPool();
2355
2356 if (IsUnsigned) {
2357 unsigned ConstF = getConstDouble(0x1.000000p52);
2358 // Store the hi & low halves of the fp value, currently in int regs
2359 BuildMI(BB, PPC::LIS, 1, Tmp3).addSImm(0x4330);
2360 addFrameReference(BuildMI(BB, PPC::STW, 3).addReg(Tmp3), FrameIdx);
2361 addFrameReference(BuildMI(BB, PPC::STW, 3).addReg(Tmp1), FrameIdx, 4);
2362 addFrameReference(BuildMI(BB, PPC::LFD, 2, Tmp2), FrameIdx);
2363 // Generate the return value with a subtract
2364 BuildMI(BB, PPC::FSUB, 2, Result).addReg(Tmp2).addReg(ConstF);
2365 } else {
2366 unsigned ConstF = getConstDouble(0x1.000008p52);
2367 unsigned TmpL = MakeReg(MVT::i32);
2368 // Store the hi & low halves of the fp value, currently in int regs
2369 BuildMI(BB, PPC::LIS, 1, Tmp3).addSImm(0x4330);
2370 addFrameReference(BuildMI(BB, PPC::STW, 3).addReg(Tmp3), FrameIdx);
2371 BuildMI(BB, PPC::XORIS, 2, TmpL).addReg(Tmp1).addImm(0x8000);
2372 addFrameReference(BuildMI(BB, PPC::STW, 3).addReg(TmpL), FrameIdx, 4);
2373 addFrameReference(BuildMI(BB, PPC::LFD, 2, Tmp2), FrameIdx);
2374 // Generate the return value with a subtract
2375 BuildMI(BB, PPC::FSUB, 2, Result).addReg(Tmp2).addReg(ConstF);
2376 }
2377 return Result;
2378 }
2379 }
Nate Begemana9795f82005-03-24 04:41:43 +00002380 return 0;
2381}
2382
2383void ISel::Select(SDOperand N) {
Nate Begeman2497e632005-07-21 20:44:43 +00002384 unsigned Tmp1, Tmp2, Tmp3, Opc;
Nate Begemana9795f82005-03-24 04:41:43 +00002385 unsigned opcode = N.getOpcode();
2386
2387 if (!ExprMap.insert(std::make_pair(N, 1)).second)
2388 return; // Already selected.
2389
2390 SDNode *Node = N.Val;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002391
Nate Begemana9795f82005-03-24 04:41:43 +00002392 switch (Node->getOpcode()) {
2393 default:
2394 Node->dump(); std::cerr << "\n";
2395 assert(0 && "Node not handled yet!");
2396 case ISD::EntryToken: return; // Noop
2397 case ISD::TokenFactor:
2398 for (unsigned i = 0, e = Node->getNumOperands(); i != e; ++i)
2399 Select(Node->getOperand(i));
2400 return;
Chris Lattner16cd04d2005-05-12 23:24:06 +00002401 case ISD::CALLSEQ_START:
2402 case ISD::CALLSEQ_END:
Nate Begemana9795f82005-03-24 04:41:43 +00002403 Select(N.getOperand(0));
2404 Tmp1 = cast<ConstantSDNode>(N.getOperand(1))->getValue();
Chris Lattner16cd04d2005-05-12 23:24:06 +00002405 Opc = N.getOpcode() == ISD::CALLSEQ_START ? PPC::ADJCALLSTACKDOWN :
Nate Begemana9795f82005-03-24 04:41:43 +00002406 PPC::ADJCALLSTACKUP;
2407 BuildMI(BB, Opc, 1).addImm(Tmp1);
2408 return;
2409 case ISD::BR: {
2410 MachineBasicBlock *Dest =
2411 cast<BasicBlockSDNode>(N.getOperand(1))->getBasicBlock();
Nate Begemana9795f82005-03-24 04:41:43 +00002412 Select(N.getOperand(0));
2413 BuildMI(BB, PPC::B, 1).addMBB(Dest);
2414 return;
2415 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002416 case ISD::BRCOND:
Nate Begemancd08e4c2005-04-09 20:09:12 +00002417 case ISD::BRCONDTWOWAY:
Nate Begemana9795f82005-03-24 04:41:43 +00002418 SelectBranchCC(N);
2419 return;
2420 case ISD::CopyToReg:
2421 Select(N.getOperand(0));
2422 Tmp1 = SelectExpr(N.getOperand(1));
2423 Tmp2 = cast<RegSDNode>(N)->getReg();
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002424
Nate Begemana9795f82005-03-24 04:41:43 +00002425 if (Tmp1 != Tmp2) {
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002426 if (N.getOperand(1).getValueType() == MVT::f64 ||
Nate Begemana9795f82005-03-24 04:41:43 +00002427 N.getOperand(1).getValueType() == MVT::f32)
2428 BuildMI(BB, PPC::FMR, 1, Tmp2).addReg(Tmp1);
2429 else
2430 BuildMI(BB, PPC::OR, 2, Tmp2).addReg(Tmp1).addReg(Tmp1);
2431 }
2432 return;
2433 case ISD::ImplicitDef:
2434 Select(N.getOperand(0));
2435 BuildMI(BB, PPC::IMPLICIT_DEF, 0, cast<RegSDNode>(N)->getReg());
2436 return;
2437 case ISD::RET:
2438 switch (N.getNumOperands()) {
2439 default:
2440 assert(0 && "Unknown return instruction!");
2441 case 3:
2442 assert(N.getOperand(1).getValueType() == MVT::i32 &&
2443 N.getOperand(2).getValueType() == MVT::i32 &&
Misha Brukman7847fca2005-04-22 17:54:37 +00002444 "Unknown two-register value!");
Nate Begemana9795f82005-03-24 04:41:43 +00002445 Select(N.getOperand(0));
2446 Tmp1 = SelectExpr(N.getOperand(1));
2447 Tmp2 = SelectExpr(N.getOperand(2));
Nate Begeman27523a12005-04-02 00:42:16 +00002448 BuildMI(BB, PPC::OR, 2, PPC::R3).addReg(Tmp2).addReg(Tmp2);
2449 BuildMI(BB, PPC::OR, 2, PPC::R4).addReg(Tmp1).addReg(Tmp1);
Nate Begemana9795f82005-03-24 04:41:43 +00002450 break;
2451 case 2:
2452 Select(N.getOperand(0));
2453 Tmp1 = SelectExpr(N.getOperand(1));
2454 switch (N.getOperand(1).getValueType()) {
2455 default:
2456 assert(0 && "Unknown return type!");
2457 case MVT::f64:
2458 case MVT::f32:
2459 BuildMI(BB, PPC::FMR, 1, PPC::F1).addReg(Tmp1);
2460 break;
2461 case MVT::i32:
2462 BuildMI(BB, PPC::OR, 2, PPC::R3).addReg(Tmp1).addReg(Tmp1);
2463 break;
2464 }
Nate Begeman9e3e1b52005-03-24 23:35:30 +00002465 case 1:
2466 Select(N.getOperand(0));
2467 break;
Nate Begemana9795f82005-03-24 04:41:43 +00002468 }
2469 BuildMI(BB, PPC::BLR, 0); // Just emit a 'ret' instruction
2470 return;
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002471 case ISD::TRUNCSTORE:
Nate Begeman2497e632005-07-21 20:44:43 +00002472 case ISD::STORE: {
2473 SDOperand Chain = N.getOperand(0);
2474 SDOperand Value = N.getOperand(1);
2475 SDOperand Address = N.getOperand(2);
2476 Select(Chain);
Nate Begemana9795f82005-03-24 04:41:43 +00002477
Nate Begeman2497e632005-07-21 20:44:43 +00002478 Tmp1 = SelectExpr(Value); //value
Nate Begemana9795f82005-03-24 04:41:43 +00002479
Nate Begeman2497e632005-07-21 20:44:43 +00002480 if (opcode == ISD::STORE) {
2481 switch(Value.getValueType()) {
2482 default: assert(0 && "unknown Type in store");
2483 case MVT::i32: Opc = PPC::STW; break;
2484 case MVT::f64: Opc = PPC::STFD; break;
2485 case MVT::f32: Opc = PPC::STFS; break;
Nate Begemana9795f82005-03-24 04:41:43 +00002486 }
Nate Begeman2497e632005-07-21 20:44:43 +00002487 } else { //ISD::TRUNCSTORE
2488 switch(cast<VTSDNode>(Node->getOperand(4))->getVT()) {
2489 default: assert(0 && "unknown Type in store");
2490 case MVT::i1:
2491 case MVT::i8: Opc = PPC::STB; break;
2492 case MVT::i16: Opc = PPC::STH; break;
Nate Begemana9795f82005-03-24 04:41:43 +00002493 }
Nate Begemana9795f82005-03-24 04:41:43 +00002494 }
Nate Begeman2497e632005-07-21 20:44:43 +00002495
2496 if(Address.getOpcode() == ISD::FrameIndex) {
2497 Tmp2 = cast<FrameIndexSDNode>(Address)->getIndex();
2498 addFrameReference(BuildMI(BB, Opc, 3).addReg(Tmp1), (int)Tmp2);
Nate Begeman2497e632005-07-21 20:44:43 +00002499 } else {
2500 int offset;
Nate Begeman2a05c8e2005-07-28 03:02:05 +00002501 switch(SelectAddr(Address, Tmp2, offset)) {
2502 default: assert(0 && "Unhandled return value from SelectAddr");
2503 case 0: // imm offset, no frame, no index
2504 BuildMI(BB, Opc, 3).addReg(Tmp1).addSImm(offset).addReg(Tmp2);
2505 break;
2506 case 1: // imm offset + frame index
2507 addFrameReference(BuildMI(BB, Opc, 3).addReg(Tmp1), (int)Tmp2, offset);
2508 break;
2509 case 2: // base+index addressing
Nate Begeman2497e632005-07-21 20:44:43 +00002510 Opc = IndexedOpForOp(Opc);
2511 BuildMI(BB, Opc, 3).addReg(Tmp1).addReg(Tmp2).addReg(offset);
Nate Begeman2a05c8e2005-07-28 03:02:05 +00002512 break;
Nate Begemand3ded2d2005-08-08 22:22:56 +00002513 case 3: {
2514 GlobalAddressSDNode *GN = cast<GlobalAddressSDNode>(Address);
2515 GlobalValue *GV = GN->getGlobal();
2516 BuildMI(BB, Opc, 3).addReg(Tmp1).addGlobalAddress(GV).addReg(Tmp2);
2517 }
Nate Begeman2497e632005-07-21 20:44:43 +00002518 }
2519 }
2520 return;
2521 }
Nate Begemana9795f82005-03-24 04:41:43 +00002522 case ISD::EXTLOAD:
2523 case ISD::SEXTLOAD:
2524 case ISD::ZEXTLOAD:
2525 case ISD::LOAD:
2526 case ISD::CopyFromReg:
Chris Lattnerb5d8e6e2005-05-13 20:29:26 +00002527 case ISD::TAILCALL:
Nate Begemana9795f82005-03-24 04:41:43 +00002528 case ISD::CALL:
2529 case ISD::DYNAMIC_STACKALLOC:
2530 ExprMap.erase(N);
2531 SelectExpr(N);
2532 return;
2533 }
2534 assert(0 && "Should not be reached!");
2535}
2536
2537
2538/// createPPC32PatternInstructionSelector - This pass converts an LLVM function
2539/// into a machine code representation using pattern matching and a machine
2540/// description file.
2541///
2542FunctionPass *llvm::createPPC32ISelPattern(TargetMachine &TM) {
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002543 return new ISel(TM);
Chris Lattner246fa632005-03-24 06:16:18 +00002544}
2545