blob: a04cd37adcedbe6a9d61d606e4ce28f5d460eb48 [file] [log] [blame]
Andrew Lenharth0934ae02005-07-22 20:52:16 +00001//===-- Alpha/AlphaCodeEmitter.cpp - Convert Alpha code to machine code ---===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the pass that transforms the Alpha machine instructions
11// into relocatable machine code.
12//
13//===----------------------------------------------------------------------===//
14
15#include "AlphaTargetMachine.h"
16#include "AlphaRelocations.h"
17#include "Alpha.h"
18#include "llvm/PassManager.h"
19#include "llvm/CodeGen/MachineCodeEmitter.h"
20#include "llvm/CodeGen/MachineFunctionPass.h"
21#include "llvm/CodeGen/MachineInstr.h"
22#include "llvm/CodeGen/Passes.h"
23#include "llvm/Function.h"
24#include "llvm/Support/Debug.h"
25#include "llvm/ADT/Statistic.h"
Chris Lattner2c2c6c62006-01-22 23:41:00 +000026#include <iostream>
Andrew Lenharth0934ae02005-07-22 20:52:16 +000027using namespace llvm;
28
29namespace {
30 Statistic<>
31 NumEmitted("alpha-emitter", "Number of machine instructions emitted");
32}
33
34namespace {
35 class AlphaCodeEmitter : public MachineFunctionPass {
36 const AlphaInstrInfo *II;
37 MachineCodeEmitter &MCE;
38 std::map<const MachineBasicBlock*, unsigned*> BasicBlockAddrs;
39 std::vector<std::pair<const MachineBasicBlock *, unsigned*> > BBRefs;
40
41 /// getMachineOpValue - evaluates the MachineOperand of a given MachineInstr
42 ///
43 int getMachineOpValue(MachineInstr &MI, MachineOperand &MO);
44
45 public:
46 explicit AlphaCodeEmitter(MachineCodeEmitter &mce) : II(0), MCE(mce) {}
47 AlphaCodeEmitter(MachineCodeEmitter &mce, const AlphaInstrInfo& ii)
48 : II(&ii), MCE(mce) {}
49
50 bool runOnMachineFunction(MachineFunction &MF);
51
52 virtual const char *getPassName() const {
53 return "Alpha Machine Code Emitter";
54 }
55
56 void emitInstruction(const MachineInstr &MI);
57
Andrew Lenharth0934ae02005-07-22 20:52:16 +000058 /// getBinaryCodeForInstr - This function, generated by the
59 /// CodeEmitterGenerator using TableGen, produces the binary encoding for
60 /// machine instructions.
61 ///
62 unsigned getBinaryCodeForInstr(MachineInstr &MI);
63
64 private:
65 void emitBasicBlock(MachineBasicBlock &MBB);
66
67 };
68}
69
70/// createAlphaCodeEmitterPass - Return a pass that emits the collected Alpha code
71/// to the specified MCE object.
72FunctionPass *llvm::createAlphaCodeEmitterPass(MachineCodeEmitter &MCE) {
73 return new AlphaCodeEmitter(MCE);
74}
75
76bool AlphaCodeEmitter::runOnMachineFunction(MachineFunction &MF) {
77 II = ((AlphaTargetMachine&)MF.getTarget()).getInstrInfo();
78
Chris Lattner43b429b2006-05-02 18:27:26 +000079 do {
80 BBRefs.clear();
81 BasicBlockAddrs.clear();
82
83 MCE.startFunction(MF);
84 MCE.emitConstantPool(MF.getConstantPool());
85 for (MachineFunction::iterator I = MF.begin(), E = MF.end(); I != E; ++I)
86 emitBasicBlock(*I);
87 } while (MCE.finishFunction(MF));
Andrew Lenharth0934ae02005-07-22 20:52:16 +000088
89 // Resolve all forward branches now...
90 for (unsigned i = 0, e = BBRefs.size(); i != e; ++i) {
91 unsigned* Location = (unsigned*)BasicBlockAddrs[BBRefs[i].first];
92 unsigned* Ref = (unsigned*)BBRefs[i].second;
Andrew Lenharth3f55a4f2005-08-04 15:32:36 +000093 intptr_t BranchTargetDisp =
94 (((unsigned char*)Location - (unsigned char*)Ref) >> 2) - 1;
Andrew Lenharth0934ae02005-07-22 20:52:16 +000095 DEBUG(std::cerr << "Fixup @ " << (void*)Ref << " to " << (void*)Location
Andrew Lenharth3f55a4f2005-08-04 15:32:36 +000096 << " Disp " << BranchTargetDisp
97 << " using " << (BranchTargetDisp & ((1 << 22)-1)) << "\n");
Andrew Lenharth0934ae02005-07-22 20:52:16 +000098 *Ref |= (BranchTargetDisp & ((1 << 21)-1));
99 }
100 BBRefs.clear();
101 BasicBlockAddrs.clear();
102
103 return false;
104}
105
106void AlphaCodeEmitter::emitBasicBlock(MachineBasicBlock &MBB) {
Chris Lattner45ff4fa2005-07-27 05:58:01 +0000107 uintptr_t Addr = MCE.getCurrentPCValue();
Andrew Lenharth0934ae02005-07-22 20:52:16 +0000108 BasicBlockAddrs[&MBB] = (unsigned*)Addr;
109
110 for (MachineBasicBlock::iterator I = MBB.begin(), E = MBB.end();
111 I != E; ++I) {
112 MachineInstr &MI = *I;
113 unsigned Opcode = MI.getOpcode();
114 switch(MI.getOpcode()) {
115 default:
Chris Lattnerd3f0aef2006-05-02 19:14:47 +0000116 MCE.emitWordLE(getBinaryCodeForInstr(*I));
Andrew Lenharth0934ae02005-07-22 20:52:16 +0000117 break;
118 case Alpha::ALTENT:
119 case Alpha::PCLABEL:
120 case Alpha::MEMLABEL:
Andrew Lenharth50b37842005-11-22 04:20:06 +0000121 case Alpha::IDEF_I:
122 case Alpha::IDEF_F32:
123 case Alpha::IDEF_F64:
Andrew Lenharth0934ae02005-07-22 20:52:16 +0000124 break; //skip these
125 }
126 }
127}
128
129static unsigned getAlphaRegNumber(unsigned Reg) {
130 switch (Reg) {
131 case Alpha::R0 : case Alpha::F0 : return 0;
132 case Alpha::R1 : case Alpha::F1 : return 1;
133 case Alpha::R2 : case Alpha::F2 : return 2;
134 case Alpha::R3 : case Alpha::F3 : return 3;
135 case Alpha::R4 : case Alpha::F4 : return 4;
136 case Alpha::R5 : case Alpha::F5 : return 5;
137 case Alpha::R6 : case Alpha::F6 : return 6;
138 case Alpha::R7 : case Alpha::F7 : return 7;
139 case Alpha::R8 : case Alpha::F8 : return 8;
140 case Alpha::R9 : case Alpha::F9 : return 9;
141 case Alpha::R10 : case Alpha::F10 : return 10;
142 case Alpha::R11 : case Alpha::F11 : return 11;
143 case Alpha::R12 : case Alpha::F12 : return 12;
144 case Alpha::R13 : case Alpha::F13 : return 13;
145 case Alpha::R14 : case Alpha::F14 : return 14;
146 case Alpha::R15 : case Alpha::F15 : return 15;
147 case Alpha::R16 : case Alpha::F16 : return 16;
148 case Alpha::R17 : case Alpha::F17 : return 17;
149 case Alpha::R18 : case Alpha::F18 : return 18;
150 case Alpha::R19 : case Alpha::F19 : return 19;
151 case Alpha::R20 : case Alpha::F20 : return 20;
152 case Alpha::R21 : case Alpha::F21 : return 21;
153 case Alpha::R22 : case Alpha::F22 : return 22;
154 case Alpha::R23 : case Alpha::F23 : return 23;
155 case Alpha::R24 : case Alpha::F24 : return 24;
156 case Alpha::R25 : case Alpha::F25 : return 25;
157 case Alpha::R26 : case Alpha::F26 : return 26;
158 case Alpha::R27 : case Alpha::F27 : return 27;
159 case Alpha::R28 : case Alpha::F28 : return 28;
160 case Alpha::R29 : case Alpha::F29 : return 29;
161 case Alpha::R30 : case Alpha::F30 : return 30;
162 case Alpha::R31 : case Alpha::F31 : return 31;
163 default:
164 assert(0 && "Unhandled reg");
165 abort();
166 }
167}
168
169int AlphaCodeEmitter::getMachineOpValue(MachineInstr &MI, MachineOperand &MO) {
170
171 int rv = 0; // Return value; defaults to 0 for unhandled cases
172 // or things that get fixed up later by the JIT.
173
174 if (MO.isRegister()) {
175 rv = getAlphaRegNumber(MO.getReg());
176 } else if (MO.isImmediate()) {
177 rv = MO.getImmedValue();
Jeff Cohen00b168892005-07-27 06:12:32 +0000178 } else if (MO.isGlobalAddress() || MO.isExternalSymbol()
Andrew Lenharth0934ae02005-07-22 20:52:16 +0000179 || MO.isConstantPoolIndex()) {
180 DEBUG(std::cerr << MO << " is a relocated op for " << MI << "\n";);
Jeff Cohen00b168892005-07-27 06:12:32 +0000181 bool isExternal = MO.isExternalSymbol() ||
182 (MO.isGlobalAddress() &&
Andrew Lenharth0934ae02005-07-22 20:52:16 +0000183 ( MO.getGlobal()->hasWeakLinkage() ||
184 MO.getGlobal()->isExternal()) );
185 unsigned Reloc = 0;
186 int Offset = 0;
Andrew Lenhartha4433e12005-07-28 12:45:20 +0000187 bool useGOT = false;
Andrew Lenharth0934ae02005-07-22 20:52:16 +0000188 switch (MI.getOpcode()) {
Andrew Lenharth98169be2005-07-28 18:14:47 +0000189 case Alpha::BSR:
190 Reloc = Alpha::reloc_bsr;
191 break;
Andrew Lenharth0934ae02005-07-22 20:52:16 +0000192 case Alpha::LDLr:
193 case Alpha::LDQr:
194 case Alpha::LDBUr:
195 case Alpha::LDWUr:
196 case Alpha::LDSr:
197 case Alpha::LDTr:
198 case Alpha::LDAr:
Andrew Lenharth81b5a3c2005-11-16 21:15:53 +0000199 case Alpha::STQr:
200 case Alpha::STLr:
201 case Alpha::STWr:
202 case Alpha::STBr:
203 case Alpha::STSr:
204 case Alpha::STTr:
Andrew Lenharth0934ae02005-07-22 20:52:16 +0000205 Reloc = Alpha::reloc_gprellow;
206 break;
207 case Alpha::LDAHr:
208 Reloc = Alpha::reloc_gprelhigh;
209 break;
210 case Alpha::LDQl:
211 Reloc = Alpha::reloc_literal;
Andrew Lenhartha4433e12005-07-28 12:45:20 +0000212 useGOT = true;
Andrew Lenharth0934ae02005-07-22 20:52:16 +0000213 break;
214 case Alpha::LDAg:
215 case Alpha::LDAHg:
216 Reloc = Alpha::reloc_gpdist;
217 Offset = MI.getOperand(3).getImmedValue();
218 break;
219 default:
220 assert(0 && "unknown relocatable instruction");
221 abort();
222 }
223 if (MO.isGlobalAddress())
224 MCE.addRelocation(MachineRelocation((unsigned)MCE.getCurrentPCOffset(),
225 Reloc, MO.getGlobal(), Offset,
Andrew Lenhartha4433e12005-07-28 12:45:20 +0000226 false, useGOT));
Andrew Lenharth0934ae02005-07-22 20:52:16 +0000227 else if (MO.isExternalSymbol())
228 MCE.addRelocation(MachineRelocation((unsigned)MCE.getCurrentPCOffset(),
229 Reloc, MO.getSymbolName(), Offset,
230 true));
231 else
232 MCE.addRelocation(MachineRelocation((unsigned)MCE.getCurrentPCOffset(),
Jeff Cohen00b168892005-07-27 06:12:32 +0000233 Reloc, MO.getConstantPoolIndex(),
Andrew Lenharth0934ae02005-07-22 20:52:16 +0000234 Offset));
235 } else if (MO.isMachineBasicBlock()) {
Chris Lattner45ff4fa2005-07-27 05:58:01 +0000236 unsigned* CurrPC = (unsigned*)(intptr_t)MCE.getCurrentPCValue();
Andrew Lenharth0934ae02005-07-22 20:52:16 +0000237 BBRefs.push_back(std::make_pair(MO.getMachineBasicBlock(), CurrPC));
238 }else {
239 std::cerr << "ERROR: Unknown type of MachineOperand: " << MO << "\n";
240 abort();
241 }
242
243 return rv;
244}
245
246
247#include "AlphaGenCodeEmitter.inc"
248