blob: d2e4c34e9cfb121826e7b066641dec9c4894ce97 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Evan Chenga8e29892007-01-19 07:51:42 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
37def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
38
39def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
40 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
41
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000042def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbachf9570122009-05-14 00:46:35 +000043def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 1, [SDTCisInt<0>, SDTCisPtrTy<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000044
Evan Chenga8e29892007-01-19 07:51:42 +000045// Node definitions.
46def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000047def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
48
Bill Wendlingc69107c2007-11-13 09:19:02 +000049def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000050 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000051def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000052 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000053
54def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
55 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Cheng277f0742007-06-19 21:05:09 +000056def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
57 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000058def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
59 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
60
Chris Lattner48be23c2008-01-15 22:02:54 +000061def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000062 [SDNPHasChain, SDNPOptInFlag]>;
63
64def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
65 [SDNPInFlag]>;
66def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
67 [SDNPInFlag]>;
68
69def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
70 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
71
72def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
73 [SDNPHasChain]>;
74
75def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
76 [SDNPOutFlag]>;
77
Lauro Ramos Venancio99966632007-04-02 01:30:03 +000078def ARMcmpNZ : SDNode<"ARMISD::CMPNZ", SDT_ARMCmp,
79 [SDNPOutFlag]>;
80
Evan Chenga8e29892007-01-19 07:51:42 +000081def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
82
83def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
84def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
85def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000086
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000087def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbachf9570122009-05-14 00:46:35 +000088def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP", SDT_ARMEH_SJLJ_Setjmp>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000089
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000090//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +000091// ARM Instruction Predicate Definitions.
92//
93def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
94def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
95def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
96def IsThumb : Predicate<"Subtarget->isThumb()">;
97def IsARM : Predicate<"!Subtarget->isThumb()">;
98
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000099//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000100// ARM Flag Definitions.
101
102class RegConstraint<string C> {
103 string Constraints = C;
104}
105
106//===----------------------------------------------------------------------===//
107// ARM specific transformation functions and pattern fragments.
108//
109
110// so_imm_XFORM - Return a so_imm value packed into the format described for
111// so_imm def below.
112def so_imm_XFORM : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000113 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(N->getZExtValue()),
Evan Chenga8e29892007-01-19 07:51:42 +0000114 MVT::i32);
115}]>;
116
117// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
118// so_imm_neg def below.
119def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000120 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(-(int)N->getZExtValue()),
Evan Chenga8e29892007-01-19 07:51:42 +0000121 MVT::i32);
122}]>;
123
124// so_imm_not_XFORM - Return a so_imm value packed into the format described for
125// so_imm_not def below.
126def so_imm_not_XFORM : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000127 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(~(int)N->getZExtValue()),
Evan Chenga8e29892007-01-19 07:51:42 +0000128 MVT::i32);
129}]>;
130
131// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
132def rot_imm : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000133 int32_t v = (int32_t)N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000134 return v == 8 || v == 16 || v == 24;
135}]>;
136
137/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
138def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000139 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000140}]>;
141
142/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
143def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000144 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000145}]>;
146
147def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000148 PatLeaf<(imm), [{
149 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
150 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000151
Evan Chenga2515702007-03-19 07:09:02 +0000152def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000153 PatLeaf<(imm), [{
154 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
155 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000156
157// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
158def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000159 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000160}]>;
161
Evan Cheng37f25d92008-08-28 23:39:26 +0000162class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
163class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000164
165//===----------------------------------------------------------------------===//
166// Operand Definitions.
167//
168
169// Branch target.
170def brtarget : Operand<OtherVT>;
171
Evan Chenga8e29892007-01-19 07:51:42 +0000172// A list of registers separated by comma. Used by load/store multiple.
173def reglist : Operand<i32> {
174 let PrintMethod = "printRegisterList";
175}
176
177// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
178def cpinst_operand : Operand<i32> {
179 let PrintMethod = "printCPInstOperand";
180}
181
182def jtblock_operand : Operand<i32> {
183 let PrintMethod = "printJTBlockOperand";
184}
185
186// Local PC labels.
187def pclabel : Operand<i32> {
188 let PrintMethod = "printPCLabel";
189}
190
191// shifter_operand operands: so_reg and so_imm.
192def so_reg : Operand<i32>, // reg reg imm
193 ComplexPattern<i32, 3, "SelectShifterOperandReg",
194 [shl,srl,sra,rotr]> {
195 let PrintMethod = "printSORegOperand";
196 let MIOperandInfo = (ops GPR, GPR, i32imm);
197}
198
199// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
200// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
201// represented in the imm field in the same 12-bit form that they are encoded
202// into so_imm instructions: the 8-bit immediate is the least significant bits
203// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
204def so_imm : Operand<i32>,
205 PatLeaf<(imm),
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000206 [{ return ARM_AM::getSOImmVal(N->getZExtValue()) != -1; }],
Evan Chenga8e29892007-01-19 07:51:42 +0000207 so_imm_XFORM> {
208 let PrintMethod = "printSOImmOperand";
209}
210
Evan Chengc70d1842007-03-20 08:11:30 +0000211// Break so_imm's up into two pieces. This handles immediates with up to 16
212// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
213// get the first/second pieces.
214def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000215 PatLeaf<(imm), [{
216 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
217 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000218 let PrintMethod = "printSOImm2PartOperand";
219}
220
221def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000222 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Evan Chengc70d1842007-03-20 08:11:30 +0000223 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(V), MVT::i32);
224}]>;
225
226def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000227 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Evan Chengc70d1842007-03-20 08:11:30 +0000228 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(V), MVT::i32);
229}]>;
230
Evan Chenga8e29892007-01-19 07:51:42 +0000231
232// Define ARM specific addressing modes.
233
234// addrmode2 := reg +/- reg shop imm
235// addrmode2 := reg +/- imm12
236//
237def addrmode2 : Operand<i32>,
238 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
239 let PrintMethod = "printAddrMode2Operand";
240 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
241}
242
243def am2offset : Operand<i32>,
244 ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> {
245 let PrintMethod = "printAddrMode2OffsetOperand";
246 let MIOperandInfo = (ops GPR, i32imm);
247}
248
249// addrmode3 := reg +/- reg
250// addrmode3 := reg +/- imm8
251//
252def addrmode3 : Operand<i32>,
253 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
254 let PrintMethod = "printAddrMode3Operand";
255 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
256}
257
258def am3offset : Operand<i32>,
259 ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> {
260 let PrintMethod = "printAddrMode3OffsetOperand";
261 let MIOperandInfo = (ops GPR, i32imm);
262}
263
264// addrmode4 := reg, <mode|W>
265//
266def addrmode4 : Operand<i32>,
267 ComplexPattern<i32, 2, "", []> {
268 let PrintMethod = "printAddrMode4Operand";
269 let MIOperandInfo = (ops GPR, i32imm);
270}
271
272// addrmode5 := reg +/- imm8*4
273//
274def addrmode5 : Operand<i32>,
275 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
276 let PrintMethod = "printAddrMode5Operand";
277 let MIOperandInfo = (ops GPR, i32imm);
278}
279
280// addrmodepc := pc + reg
281//
282def addrmodepc : Operand<i32>,
283 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
284 let PrintMethod = "printAddrModePCOperand";
285 let MIOperandInfo = (ops GPR, i32imm);
286}
287
Evan Chengc85e8322007-07-05 07:13:32 +0000288// ARM Predicate operand. Default to 14 = always (AL). Second part is CC
289// register whose default is 0 (no register).
290def pred : PredicateOperand<OtherVT, (ops i32imm, CCR),
291 (ops (i32 14), (i32 zero_reg))> {
Evan Cheng42d712b2007-05-08 21:08:43 +0000292 let PrintMethod = "printPredicateOperand";
293}
294
Evan Cheng04c813d2007-07-06 01:00:49 +0000295// Conditional code result for instructions whose 's' bit is set, e.g. subs.
Evan Chengc85e8322007-07-05 07:13:32 +0000296//
Evan Cheng04c813d2007-07-06 01:00:49 +0000297def cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 zero_reg))> {
298 let PrintMethod = "printSBitModifierOperand";
Evan Cheng42d712b2007-05-08 21:08:43 +0000299}
300
Evan Chenga8e29892007-01-19 07:51:42 +0000301//===----------------------------------------------------------------------===//
302// ARM Instruction flags. These need to match ARMInstrInfo.h.
303//
304
305// Addressing mode.
306class AddrMode<bits<4> val> {
307 bits<4> Value = val;
308}
309def AddrModeNone : AddrMode<0>;
310def AddrMode1 : AddrMode<1>;
311def AddrMode2 : AddrMode<2>;
312def AddrMode3 : AddrMode<3>;
313def AddrMode4 : AddrMode<4>;
314def AddrMode5 : AddrMode<5>;
Evan Chengedda31c2008-11-05 18:35:52 +0000315def AddrModeT1 : AddrMode<6>;
316def AddrModeT2 : AddrMode<7>;
317def AddrModeT4 : AddrMode<8>;
318def AddrModeTs : AddrMode<9>;
Evan Chenga8e29892007-01-19 07:51:42 +0000319
320// Instruction size.
321class SizeFlagVal<bits<3> val> {
322 bits<3> Value = val;
323}
324def SizeInvalid : SizeFlagVal<0>; // Unset.
325def SizeSpecial : SizeFlagVal<1>; // Pseudo or special.
326def Size8Bytes : SizeFlagVal<2>;
327def Size4Bytes : SizeFlagVal<3>;
328def Size2Bytes : SizeFlagVal<4>;
329
330// Load / store index mode.
331class IndexMode<bits<2> val> {
332 bits<2> Value = val;
333}
334def IndexModeNone : IndexMode<0>;
335def IndexModePre : IndexMode<1>;
336def IndexModePost : IndexMode<2>;
337
338//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000339
Evan Cheng37f25d92008-08-28 23:39:26 +0000340include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000341
342//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000343// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000344//
345
Evan Cheng3924f782008-08-29 07:36:24 +0000346/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000347/// binop that produces a value.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000348multiclass AsI1_bin_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengedda31c2008-11-05 18:35:52 +0000349 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000350 opc, " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000351 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>;
Evan Chengedda31c2008-11-05 18:35:52 +0000352 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000353 opc, " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000354 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>;
Evan Chengedda31c2008-11-05 18:35:52 +0000355 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000356 opc, " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000357 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>;
358}
359
Evan Cheng13ab0202007-07-10 18:08:01 +0000360/// ASI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Evan Chengc85e8322007-07-05 07:13:32 +0000361/// instruction modifies the CSPR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000362let Defs = [CPSR] in {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000363multiclass ASI1_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengedda31c2008-11-05 18:35:52 +0000364 def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000365 opc, "s $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000366 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>;
Evan Chengedda31c2008-11-05 18:35:52 +0000367 def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000368 opc, "s $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000369 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>;
Evan Chengedda31c2008-11-05 18:35:52 +0000370 def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000371 opc, "s $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000372 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>;
373}
Evan Chengc85e8322007-07-05 07:13:32 +0000374}
375
376/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000377/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000378/// a explicit result, only implicitly set CPSR.
Evan Cheng071a2792007-09-11 19:55:27 +0000379let Defs = [CPSR] in {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000380multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengedda31c2008-11-05 18:35:52 +0000381 def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000382 opc, " $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000383 [(opnode GPR:$a, so_imm:$b)]>;
Evan Chengedda31c2008-11-05 18:35:52 +0000384 def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000385 opc, " $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000386 [(opnode GPR:$a, GPR:$b)]>;
Evan Chengedda31c2008-11-05 18:35:52 +0000387 def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000388 opc, " $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000389 [(opnode GPR:$a, so_reg:$b)]>;
390}
Evan Chenga8e29892007-01-19 07:51:42 +0000391}
392
Evan Chenga8e29892007-01-19 07:51:42 +0000393/// AI_unary_rrot - A unary operation with two forms: one whose operand is a
394/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000395/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
396multiclass AI_unary_rrot<bits<8> opcod, string opc, PatFrag opnode> {
397 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$Src),
Evan Cheng44bec522007-05-15 01:29:07 +0000398 opc, " $dst, $Src",
Evan Cheng97f48c32008-11-06 22:15:19 +0000399 [(set GPR:$dst, (opnode GPR:$Src))]>,
400 Requires<[IsARM, HasV6]> {
401 let Inst{19-16} = 0b1111;
402 }
403 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$Src, i32imm:$rot),
Evan Cheng44bec522007-05-15 01:29:07 +0000404 opc, " $dst, $Src, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000405 [(set GPR:$dst, (opnode (rotr GPR:$Src, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000406 Requires<[IsARM, HasV6]> {
407 let Inst{19-16} = 0b1111;
408 }
Evan Chenga8e29892007-01-19 07:51:42 +0000409}
410
411/// AI_bin_rrot - A binary operation with two forms: one whose operand is a
412/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000413multiclass AI_bin_rrot<bits<8> opcod, string opc, PatFrag opnode> {
414 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
415 opc, " $dst, $LHS, $RHS",
Evan Chenga8e29892007-01-19 07:51:42 +0000416 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
417 Requires<[IsARM, HasV6]>;
Evan Cheng97f48c32008-11-06 22:15:19 +0000418 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS, i32imm:$rot),
419 opc, " $dst, $LHS, $RHS, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000420 [(set GPR:$dst, (opnode GPR:$LHS,
421 (rotr GPR:$RHS, rot_imm:$rot)))]>,
422 Requires<[IsARM, HasV6]>;
423}
424
Evan Cheng13ab0202007-07-10 18:08:01 +0000425/// AsXI1_bin_c_irs - Same as AsI1_bin_irs but without the predicate operand and
426/// setting carry bit. But it can optionally set CPSR.
Evan Cheng071a2792007-09-11 19:55:27 +0000427let Uses = [CPSR] in {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000428multiclass AsXI1_bin_c_irs<bits<4> opcod, string opc, PatFrag opnode> {
429 def ri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b, cc_out:$s),
Evan Chengedda31c2008-11-05 18:35:52 +0000430 DPFrm, !strconcat(opc, "${s} $dst, $a, $b"),
Evan Cheng071a2792007-09-11 19:55:27 +0000431 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000432 def rr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b, cc_out:$s),
Evan Chengedda31c2008-11-05 18:35:52 +0000433 DPFrm, !strconcat(opc, "${s} $dst, $a, $b"),
Evan Cheng071a2792007-09-11 19:55:27 +0000434 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000435 def rs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b, cc_out:$s),
Evan Chengedda31c2008-11-05 18:35:52 +0000436 DPSoRegFrm, !strconcat(opc, "${s} $dst, $a, $b"),
Evan Cheng071a2792007-09-11 19:55:27 +0000437 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>;
438}
Evan Chengc85e8322007-07-05 07:13:32 +0000439}
440
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000441//===----------------------------------------------------------------------===//
442// Instructions
443//===----------------------------------------------------------------------===//
444
Evan Chenga8e29892007-01-19 07:51:42 +0000445//===----------------------------------------------------------------------===//
446// Miscellaneous Instructions.
447//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000448
Evan Chenga8e29892007-01-19 07:51:42 +0000449/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
450/// the function. The first operand is the ID# for this instruction, the second
451/// is the index into the MachineConstantPool that this is, the third is the
452/// size in bytes of this constant pool entry.
Evan Chengeaa91b02007-06-19 01:26:51 +0000453let isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000454def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000455PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Evan Cheng12c3a532008-11-06 17:48:05 +0000456 i32imm:$size),
Evan Chenga8e29892007-01-19 07:51:42 +0000457 "${instid:label} ${cpidx:cpentry}", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000458
Evan Cheng071a2792007-09-11 19:55:27 +0000459let Defs = [SP], Uses = [SP] in {
Evan Chenga8e29892007-01-19 07:51:42 +0000460def ADJCALLSTACKUP :
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000461PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p),
462 "@ ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000463 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000464
Evan Chenga8e29892007-01-19 07:51:42 +0000465def ADJCALLSTACKDOWN :
Evan Cheng64d80e32007-07-19 01:14:50 +0000466PseudoInst<(outs), (ins i32imm:$amt, pred:$p),
Evan Chenga8e29892007-01-19 07:51:42 +0000467 "@ ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000468 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000469}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000470
Evan Chenga8e29892007-01-19 07:51:42 +0000471def DWARF_LOC :
Evan Cheng64d80e32007-07-19 01:14:50 +0000472PseudoInst<(outs), (ins i32imm:$line, i32imm:$col, i32imm:$file),
Evan Chenga8e29892007-01-19 07:51:42 +0000473 ".loc $file, $line, $col",
474 [(dwarf_loc (i32 imm:$line), (i32 imm:$col), (i32 imm:$file))]>;
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000475
Evan Cheng12c3a532008-11-06 17:48:05 +0000476
477// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +0000478let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +0000479def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000480 Pseudo, "$cp:\n\tadd$p $dst, pc, $a",
Evan Cheng44bec522007-05-15 01:29:07 +0000481 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +0000482
Evan Cheng325474e2008-01-07 23:56:57 +0000483let AddedComplexity = 10 in {
Dan Gohman15511cf2008-12-03 18:15:48 +0000484let canFoldAsLoad = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +0000485def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000486 Pseudo, "${addr:label}:\n\tldr$p $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000487 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000488
Evan Chengd87293c2008-11-06 08:47:38 +0000489def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000490 Pseudo, "${addr:label}:\n\tldr${p}h $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000491 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
492
Evan Chengd87293c2008-11-06 08:47:38 +0000493def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000494 Pseudo, "${addr:label}:\n\tldr${p}b $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000495 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
496
Evan Chengd87293c2008-11-06 08:47:38 +0000497def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000498 Pseudo, "${addr:label}:\n\tldr${p}sh $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000499 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
500
Evan Chengd87293c2008-11-06 08:47:38 +0000501def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000502 Pseudo, "${addr:label}:\n\tldr${p}sb $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000503 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
504}
Chris Lattner13c63102008-01-06 05:55:01 +0000505let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000506def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000507 Pseudo, "${addr:label}:\n\tstr$p $src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000508 [(store GPR:$src, addrmodepc:$addr)]>;
509
Evan Chengd87293c2008-11-06 08:47:38 +0000510def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000511 Pseudo, "${addr:label}:\n\tstr${p}h $src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000512 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
513
Evan Chengd87293c2008-11-06 08:47:38 +0000514def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000515 Pseudo, "${addr:label}:\n\tstr${p}b $src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000516 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
517}
Evan Cheng12c3a532008-11-06 17:48:05 +0000518} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +0000519
Evan Chenga8e29892007-01-19 07:51:42 +0000520//===----------------------------------------------------------------------===//
521// Control Flow Instructions.
522//
Rafael Espindola9e071f02006-10-02 19:30:56 +0000523
Evan Chenga8e29892007-01-19 07:51:42 +0000524let isReturn = 1, isTerminator = 1 in
Evan Cheng12c3a532008-11-06 17:48:05 +0000525 def BX_RET : AI<(outs), (ins), BrMiscFrm, "bx", " lr", [(ARMretflag)]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000526 let Inst{7-4} = 0b0001;
527 let Inst{19-8} = 0b111111111111;
528 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000529}
Rafael Espindola27185192006-09-29 21:20:16 +0000530
Evan Chenga8e29892007-01-19 07:51:42 +0000531// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng64d80e32007-07-19 01:14:50 +0000532// FIXME: $dst1 should be a def. But the extra ops must be in the end of the
533// operand list.
Evan Cheng12c3a532008-11-06 17:48:05 +0000534// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng325474e2008-01-07 23:56:57 +0000535let isReturn = 1, isTerminator = 1 in
Evan Cheng12c3a532008-11-06 17:48:05 +0000536 def LDM_RET : AXI4ld<(outs),
Evan Cheng64d80e32007-07-19 01:14:50 +0000537 (ins addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops),
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000538 LdStMulFrm, "ldm${p}${addr:submode} $addr, $dst1",
Evan Chenga8e29892007-01-19 07:51:42 +0000539 []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000540
Evan Chengffbacca2007-07-21 00:34:19 +0000541let isCall = 1,
Evan Chenga8e29892007-01-19 07:51:42 +0000542 Defs = [R0, R1, R2, R3, R12, LR,
Evan Chengc85e8322007-07-05 07:13:32 +0000543 D0, D1, D2, D3, D4, D5, D6, D7, CPSR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +0000544 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Chengdcc50a42007-05-18 01:53:54 +0000545 "bl ${func:call}",
Evan Cheng44bec522007-05-15 01:29:07 +0000546 [(ARMcall tglobaladdr:$func)]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000547
Evan Cheng12c3a532008-11-06 17:48:05 +0000548 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng3aac7882008-09-01 08:25:56 +0000549 "bl", " ${func:call}",
Evan Cheng0ff94f72007-08-07 01:37:15 +0000550 [(ARMcall_pred tglobaladdr:$func)]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000551
Evan Chenga8e29892007-01-19 07:51:42 +0000552 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +0000553 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng64d80e32007-07-19 01:14:50 +0000554 "blx $func",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000555 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000556 let Inst{7-4} = 0b0011;
557 let Inst{19-8} = 0b111111111111;
558 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000559 }
560
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000561 let Uses = [LR] in {
562 // ARMv4T
Evan Cheng12c3a532008-11-06 17:48:05 +0000563 def BX : ABXIx2<(outs), (ins GPR:$func, variable_ops),
564 "mov lr, pc\n\tbx $func",
565 [(ARMcall_nolink GPR:$func)]>;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000566 }
Rafael Espindola35574632006-07-18 17:00:30 +0000567}
Rafael Espindoladc124a22006-05-18 21:45:49 +0000568
Evan Chengffbacca2007-07-21 00:34:19 +0000569let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +0000570 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +0000571 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +0000572 let isPredicable = 1 in
Evan Cheng12c3a532008-11-06 17:48:05 +0000573 def B : ABXI<0b1010, (outs), (ins brtarget:$target), "b $target",
Evan Cheng64d80e32007-07-19 01:14:50 +0000574 [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000575
Owen Anderson20ab2902007-11-12 07:39:39 +0000576 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +0000577 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng64d80e32007-07-19 01:14:50 +0000578 "mov pc, $target \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +0000579 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
580 let Inst{20} = 0; // S Bit
581 let Inst{24-21} = 0b1101;
582 let Inst{27-26} = {0,0};
Evan Chengaeafca02007-05-16 07:45:54 +0000583 }
Evan Cheng4df60f52008-11-07 09:06:08 +0000584 def BR_JTm : JTI<(outs),
585 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
586 "ldr pc, $target \n$jt",
587 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
588 imm:$id)]> {
589 let Inst{20} = 1; // L bit
590 let Inst{21} = 0; // W bit
591 let Inst{22} = 0; // B bit
592 let Inst{24} = 1; // P bit
593 let Inst{27-26} = {0,1};
Evan Chengeaa91b02007-06-19 01:26:51 +0000594 }
Evan Cheng4df60f52008-11-07 09:06:08 +0000595 def BR_JTadd : JTI<(outs),
596 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
597 "add pc, $target, $idx \n$jt",
598 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
599 imm:$id)]> {
600 let Inst{20} = 0; // S bit
601 let Inst{24-21} = 0b0100;
602 let Inst{27-26} = {0,0};
603 }
604 } // isNotDuplicable = 1, isIndirectBranch = 1
605 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +0000606
Evan Chengc85e8322007-07-05 07:13:32 +0000607 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
608 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +0000609 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000610 "b", " $target",
611 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +0000612}
Rafael Espindola84b19be2006-07-16 01:02:57 +0000613
Evan Chenga8e29892007-01-19 07:51:42 +0000614//===----------------------------------------------------------------------===//
615// Load / store Instructions.
616//
Rafael Espindola82c678b2006-10-16 17:17:22 +0000617
Evan Chenga8e29892007-01-19 07:51:42 +0000618// Load
Dan Gohman15511cf2008-12-03 18:15:48 +0000619let canFoldAsLoad = 1 in
Evan Cheng148cad82008-11-13 07:34:59 +0000620def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000621 "ldr", " $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000622 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000623
Evan Chengfa775d02007-03-19 07:20:03 +0000624// Special LDR for loads from non-pc-relative constpools.
Dan Gohman15511cf2008-12-03 18:15:48 +0000625let canFoldAsLoad = 1, mayLoad = 1, isReMaterializable = 1 in
Evan Cheng148cad82008-11-13 07:34:59 +0000626def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000627 "ldr", " $dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +0000628
Evan Chenga8e29892007-01-19 07:51:42 +0000629// Loads with zero extension
Evan Cheng148cad82008-11-13 07:34:59 +0000630def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000631 "ldr", "h $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000632 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000633
Evan Cheng148cad82008-11-13 07:34:59 +0000634def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000635 "ldr", "b $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000636 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000637
Evan Chenga8e29892007-01-19 07:51:42 +0000638// Loads with sign extension
Evan Cheng148cad82008-11-13 07:34:59 +0000639def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000640 "ldr", "sh $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000641 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000642
Evan Cheng148cad82008-11-13 07:34:59 +0000643def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000644 "ldr", "sb $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000645 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +0000646
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000647let mayLoad = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000648// Load doubleword
Evan Cheng148cad82008-11-13 07:34:59 +0000649def LDRD : AI3ldd<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000650 "ldr", "d $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000651 []>, Requires<[IsARM, HasV5T]>;
Rafael Espindolac391d162006-10-23 20:34:27 +0000652
Evan Chenga8e29892007-01-19 07:51:42 +0000653// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +0000654def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000655 (ins addrmode2:$addr), LdFrm,
Evan Cheng0ff94f72007-08-07 01:37:15 +0000656 "ldr", " $dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +0000657
Evan Chengd87293c2008-11-06 08:47:38 +0000658def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000659 (ins GPR:$base, am2offset:$offset), LdFrm,
Evan Cheng0ff94f72007-08-07 01:37:15 +0000660 "ldr", " $dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +0000661
Evan Chengd87293c2008-11-06 08:47:38 +0000662def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000663 (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000664 "ldr", "h $dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +0000665
Evan Chengd87293c2008-11-06 08:47:38 +0000666def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000667 (ins GPR:$base,am3offset:$offset), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000668 "ldr", "h $dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +0000669
Evan Chengd87293c2008-11-06 08:47:38 +0000670def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000671 (ins addrmode2:$addr), LdFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000672 "ldr", "b $dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +0000673
Evan Chengd87293c2008-11-06 08:47:38 +0000674def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000675 (ins GPR:$base,am2offset:$offset), LdFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000676 "ldr", "b $dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000677
Evan Chengd87293c2008-11-06 08:47:38 +0000678def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000679 (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000680 "ldr", "sh $dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000681
Evan Chengd87293c2008-11-06 08:47:38 +0000682def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000683 (ins GPR:$base,am3offset:$offset), LdMiscFrm,
684 "ldr", "sh $dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000685
Evan Chengd87293c2008-11-06 08:47:38 +0000686def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000687 (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000688 "ldr", "sb $dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000689
Evan Chengd87293c2008-11-06 08:47:38 +0000690def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000691 (ins GPR:$base,am3offset:$offset), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000692 "ldr", "sb $dst, [$base], $offset", "$base = $base_wb", []>;
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000693}
Evan Chenga8e29892007-01-19 07:51:42 +0000694
695// Store
Evan Cheng148cad82008-11-13 07:34:59 +0000696def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000697 "str", " $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000698 [(store GPR:$src, addrmode2:$addr)]>;
699
700// Stores with truncate
Evan Cheng148cad82008-11-13 07:34:59 +0000701def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000702 "str", "h $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000703 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
704
Evan Cheng148cad82008-11-13 07:34:59 +0000705def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000706 "str", "b $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000707 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
708
709// Store doubleword
Chris Lattner2e48a702008-01-06 08:36:04 +0000710let mayStore = 1 in
Evan Cheng148cad82008-11-13 07:34:59 +0000711def STRD : AI3std<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000712 "str", "d $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000713 []>, Requires<[IsARM, HasV5T]>;
714
715// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +0000716def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000717 (ins GPR:$src, GPR:$base, am2offset:$offset), StFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000718 "str", " $src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000719 [(set GPR:$base_wb,
720 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
721
Evan Chengd87293c2008-11-06 08:47:38 +0000722def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000723 (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000724 "str", " $src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000725 [(set GPR:$base_wb,
726 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
727
Evan Chengd87293c2008-11-06 08:47:38 +0000728def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000729 (ins GPR:$src, GPR:$base,am3offset:$offset), StMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000730 "str", "h $src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000731 [(set GPR:$base_wb,
732 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
733
Evan Chengd87293c2008-11-06 08:47:38 +0000734def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000735 (ins GPR:$src, GPR:$base,am3offset:$offset), StMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000736 "str", "h $src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000737 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
738 GPR:$base, am3offset:$offset))]>;
739
Evan Chengd87293c2008-11-06 08:47:38 +0000740def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000741 (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000742 "str", "b $src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000743 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
744 GPR:$base, am2offset:$offset))]>;
745
Evan Chengd87293c2008-11-06 08:47:38 +0000746def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000747 (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000748 "str", "b $src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000749 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
750 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000751
752//===----------------------------------------------------------------------===//
753// Load / store multiple Instructions.
754//
755
Evan Cheng64d80e32007-07-19 01:14:50 +0000756// FIXME: $dst1 should be a def.
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000757let mayLoad = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +0000758def LDM : AXI4ld<(outs),
Evan Cheng64d80e32007-07-19 01:14:50 +0000759 (ins addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops),
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000760 LdStMulFrm, "ldm${p}${addr:submode} $addr, $dst1",
Evan Cheng44bec522007-05-15 01:29:07 +0000761 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000762
Chris Lattner2e48a702008-01-06 08:36:04 +0000763let mayStore = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +0000764def STM : AXI4st<(outs),
Evan Cheng64d80e32007-07-19 01:14:50 +0000765 (ins addrmode4:$addr, pred:$p, reglist:$src1, variable_ops),
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000766 LdStMulFrm, "stm${p}${addr:submode} $addr, $src1",
Evan Cheng44bec522007-05-15 01:29:07 +0000767 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000768
769//===----------------------------------------------------------------------===//
770// Move Instructions.
771//
772
Evan Chengedda31c2008-11-05 18:35:52 +0000773def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm,
774 "mov", " $dst, $src", []>, UnaryDP;
775def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
776 "mov", " $dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP;
Evan Chenga2515702007-03-19 07:09:02 +0000777
Evan Chengb3379fb2009-02-05 08:42:55 +0000778let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Evan Chengedda31c2008-11-05 18:35:52 +0000779def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm,
780 "mov", " $dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP;
Evan Cheng13ab0202007-07-10 18:08:01 +0000781
Evan Chenga9562552008-11-14 20:09:11 +0000782def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +0000783 "mov", " $dst, $src, rrx",
Evan Chengedda31c2008-11-05 18:35:52 +0000784 [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +0000785
786// These aren't really mov instructions, but we have to define them this way
787// due to flag operands.
788
Evan Cheng071a2792007-09-11 19:55:27 +0000789let Defs = [CPSR] in {
Evan Chenga9562552008-11-14 20:09:11 +0000790def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Evan Chengfd488ed2007-05-29 23:32:06 +0000791 "mov", "s $dst, $src, lsr #1",
Evan Chengedda31c2008-11-05 18:35:52 +0000792 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP;
Evan Chenga9562552008-11-14 20:09:11 +0000793def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Evan Chengfd488ed2007-05-29 23:32:06 +0000794 "mov", "s $dst, $src, asr #1",
Evan Chengedda31c2008-11-05 18:35:52 +0000795 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP;
Evan Cheng071a2792007-09-11 19:55:27 +0000796}
Evan Chenga8e29892007-01-19 07:51:42 +0000797
Evan Chenga8e29892007-01-19 07:51:42 +0000798//===----------------------------------------------------------------------===//
799// Extend Instructions.
800//
801
802// Sign extenders
803
Evan Cheng97f48c32008-11-06 22:15:19 +0000804defm SXTB : AI_unary_rrot<0b01101010,
805 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
806defm SXTH : AI_unary_rrot<0b01101011,
807 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000808
Evan Cheng97f48c32008-11-06 22:15:19 +0000809defm SXTAB : AI_bin_rrot<0b01101010,
810 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
811defm SXTAH : AI_bin_rrot<0b01101011,
812 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000813
814// TODO: SXT(A){B|H}16
815
816// Zero extenders
817
818let AddedComplexity = 16 in {
Evan Cheng97f48c32008-11-06 22:15:19 +0000819defm UXTB : AI_unary_rrot<0b01101110,
820 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
821defm UXTH : AI_unary_rrot<0b01101111,
822 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
823defm UXTB16 : AI_unary_rrot<0b01101100,
824 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000825
826def : ARMV6Pat<(and (shl GPR:$Src, 8), 0xFF00FF),
827 (UXTB16r_rot GPR:$Src, 24)>;
828def : ARMV6Pat<(and (srl GPR:$Src, 8), 0xFF00FF),
829 (UXTB16r_rot GPR:$Src, 8)>;
830
Evan Cheng97f48c32008-11-06 22:15:19 +0000831defm UXTAB : AI_bin_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +0000832 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng97f48c32008-11-06 22:15:19 +0000833defm UXTAH : AI_bin_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +0000834 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000835}
836
Evan Chenga8e29892007-01-19 07:51:42 +0000837// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
838//defm UXTAB16 : xxx<"uxtab16", 0xff00ff>;
Rafael Espindola817e7fd2006-09-11 19:24:19 +0000839
Evan Chenga8e29892007-01-19 07:51:42 +0000840// TODO: UXT(A){B|H}16
841
842//===----------------------------------------------------------------------===//
843// Arithmetic Instructions.
844//
845
Jim Grosbach26421962008-10-14 20:36:24 +0000846defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000847 BinOpFrag<(add node:$LHS, node:$RHS)>>;
Jim Grosbach26421962008-10-14 20:36:24 +0000848defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000849 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000850
Evan Chengc85e8322007-07-05 07:13:32 +0000851// ADD and SUB with 's' bit set.
Jim Grosbach26421962008-10-14 20:36:24 +0000852defm ADDS : ASI1_bin_s_irs<0b0100, "add",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000853 BinOpFrag<(addc node:$LHS, node:$RHS)>>;
Jim Grosbach26421962008-10-14 20:36:24 +0000854defm SUBS : ASI1_bin_s_irs<0b0010, "sub",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000855 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +0000856
Evan Chengc85e8322007-07-05 07:13:32 +0000857// FIXME: Do not allow ADC / SBC to be predicated for now.
Jim Grosbach26421962008-10-14 20:36:24 +0000858defm ADC : AsXI1_bin_c_irs<0b0101, "adc",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000859 BinOpFrag<(adde node:$LHS, node:$RHS)>>;
Jim Grosbach26421962008-10-14 20:36:24 +0000860defm SBC : AsXI1_bin_c_irs<0b0110, "sbc",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000861 BinOpFrag<(sube node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000862
Evan Chengc85e8322007-07-05 07:13:32 +0000863// These don't define reg/reg forms, because they are handled above.
Evan Chengedda31c2008-11-05 18:35:52 +0000864def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng13ab0202007-07-10 18:08:01 +0000865 "rsb", " $dst, $a, $b",
866 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]>;
867
Evan Chengedda31c2008-11-05 18:35:52 +0000868def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng13ab0202007-07-10 18:08:01 +0000869 "rsb", " $dst, $a, $b",
870 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]>;
Evan Chengc85e8322007-07-05 07:13:32 +0000871
872// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +0000873let Defs = [CPSR] in {
Evan Chengedda31c2008-11-05 18:35:52 +0000874def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000875 "rsb", "s $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000876 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]>;
Evan Chengedda31c2008-11-05 18:35:52 +0000877def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000878 "rsb", "s $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000879 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]>;
880}
Evan Chengc85e8322007-07-05 07:13:32 +0000881
Evan Cheng13ab0202007-07-10 18:08:01 +0000882// FIXME: Do not allow RSC to be predicated for now. But they can set CPSR.
Evan Cheng071a2792007-09-11 19:55:27 +0000883let Uses = [CPSR] in {
Jim Grosbach26421962008-10-14 20:36:24 +0000884def RSCri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b, cc_out:$s),
Evan Chengedda31c2008-11-05 18:35:52 +0000885 DPFrm, "rsc${s} $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000886 [(set GPR:$dst, (sube so_imm:$b, GPR:$a))]>;
Jim Grosbach26421962008-10-14 20:36:24 +0000887def RSCrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b, cc_out:$s),
Evan Chengedda31c2008-11-05 18:35:52 +0000888 DPSoRegFrm, "rsc${s} $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000889 [(set GPR:$dst, (sube so_reg:$b, GPR:$a))]>;
890}
Evan Cheng2c614c52007-06-06 10:17:05 +0000891
Evan Chenga8e29892007-01-19 07:51:42 +0000892// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
893def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
894 (SUBri GPR:$src, so_imm_neg:$imm)>;
895
896//def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
897// (SUBSri GPR:$src, so_imm_neg:$imm)>;
898//def : ARMPat<(adde GPR:$src, so_imm_neg:$imm),
899// (SBCri GPR:$src, so_imm_neg:$imm)>;
900
901// Note: These are implemented in C++ code, because they have to generate
902// ADD/SUBrs instructions, which use a complex pattern that a xform function
903// cannot produce.
904// (mul X, 2^n+1) -> (add (X << n), X)
905// (mul X, 2^n-1) -> (rsb X, (X << n))
906
907
908//===----------------------------------------------------------------------===//
909// Bitwise Instructions.
910//
911
Jim Grosbach26421962008-10-14 20:36:24 +0000912defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000913 BinOpFrag<(and node:$LHS, node:$RHS)>>;
Jim Grosbach26421962008-10-14 20:36:24 +0000914defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000915 BinOpFrag<(or node:$LHS, node:$RHS)>>;
Jim Grosbach26421962008-10-14 20:36:24 +0000916defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000917 BinOpFrag<(xor node:$LHS, node:$RHS)>>;
Jim Grosbach26421962008-10-14 20:36:24 +0000918defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000919 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000920
Evan Chengedda31c2008-11-05 18:35:52 +0000921def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm,
922 "mvn", " $dst, $src",
923 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP;
924def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
925 "mvn", " $dst, $src",
926 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP;
Evan Chengb3379fb2009-02-05 08:42:55 +0000927let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Evan Chengedda31c2008-11-05 18:35:52 +0000928def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
929 "mvn", " $dst, $imm",
930 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +0000931
932def : ARMPat<(and GPR:$src, so_imm_not:$imm),
933 (BICri GPR:$src, so_imm_not:$imm)>;
934
935//===----------------------------------------------------------------------===//
936// Multiply Instructions.
937//
938
Evan Chengfbc9d412008-11-06 01:21:28 +0000939def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng12c3a532008-11-06 17:48:05 +0000940 "mul", " $dst, $a, $b",
941 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000942
Evan Chengfbc9d412008-11-06 01:21:28 +0000943def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng12c3a532008-11-06 17:48:05 +0000944 "mla", " $dst, $a, $b, $c",
945 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000946
947// Extra precision multiplies with low / high results
Evan Chengfbc9d412008-11-06 01:21:28 +0000948def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
949 (ins GPR:$a, GPR:$b),
950 "smull", " $ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000951
Evan Chengfbc9d412008-11-06 01:21:28 +0000952def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
953 (ins GPR:$a, GPR:$b),
954 "umull", " $ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000955
956// Multiply + accumulate
Evan Chengfbc9d412008-11-06 01:21:28 +0000957def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
958 (ins GPR:$a, GPR:$b),
959 "smlal", " $ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000960
Evan Chengfbc9d412008-11-06 01:21:28 +0000961def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
962 (ins GPR:$a, GPR:$b),
963 "umlal", " $ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000964
Evan Chengfbc9d412008-11-06 01:21:28 +0000965def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
966 (ins GPR:$a, GPR:$b),
967 "umaal", " $ldst, $hdst, $a, $b", []>,
968 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000969
970// Most significant word multiply
Evan Chengfbc9d412008-11-06 01:21:28 +0000971def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng13ab0202007-07-10 18:08:01 +0000972 "smmul", " $dst, $a, $b",
973 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +0000974 Requires<[IsARM, HasV6]> {
975 let Inst{7-4} = 0b0001;
976 let Inst{15-12} = 0b1111;
977}
Evan Cheng13ab0202007-07-10 18:08:01 +0000978
Evan Chengfbc9d412008-11-06 01:21:28 +0000979def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng13ab0202007-07-10 18:08:01 +0000980 "smmla", " $dst, $a, $b, $c",
981 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +0000982 Requires<[IsARM, HasV6]> {
983 let Inst{7-4} = 0b0001;
984}
Evan Chenga8e29892007-01-19 07:51:42 +0000985
986
Evan Chengfbc9d412008-11-06 01:21:28 +0000987def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng44bec522007-05-15 01:29:07 +0000988 "smmls", " $dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +0000989 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +0000990 Requires<[IsARM, HasV6]> {
991 let Inst{7-4} = 0b1101;
992}
Evan Chenga8e29892007-01-19 07:51:42 +0000993
Raul Herbster37fb5b12007-08-30 23:25:47 +0000994multiclass AI_smul<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +0000995 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000996 !strconcat(opc, "bb"), " $dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +0000997 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
998 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +0000999 Requires<[IsARM, HasV5TE]> {
1000 let Inst{5} = 0;
1001 let Inst{6} = 0;
1002 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001003
Evan Chengeb4f52e2008-11-06 03:35:07 +00001004 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001005 !strconcat(opc, "bt"), " $dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001006 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
1007 (sra GPR:$b, 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001008 Requires<[IsARM, HasV5TE]> {
1009 let Inst{5} = 0;
1010 let Inst{6} = 1;
1011 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001012
Evan Chengeb4f52e2008-11-06 03:35:07 +00001013 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001014 !strconcat(opc, "tb"), " $dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001015 [(set GPR:$dst, (opnode (sra GPR:$a, 16),
1016 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001017 Requires<[IsARM, HasV5TE]> {
1018 let Inst{5} = 1;
1019 let Inst{6} = 0;
1020 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001021
Evan Chengeb4f52e2008-11-06 03:35:07 +00001022 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001023 !strconcat(opc, "tt"), " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00001024 [(set GPR:$dst, (opnode (sra GPR:$a, 16),
1025 (sra GPR:$b, 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001026 Requires<[IsARM, HasV5TE]> {
1027 let Inst{5} = 1;
1028 let Inst{6} = 1;
1029 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001030
Evan Chengeb4f52e2008-11-06 03:35:07 +00001031 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001032 !strconcat(opc, "wb"), " $dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001033 [(set GPR:$dst, (sra (opnode GPR:$a,
1034 (sext_inreg GPR:$b, i16)), 16))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001035 Requires<[IsARM, HasV5TE]> {
1036 let Inst{5} = 1;
1037 let Inst{6} = 0;
1038 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001039
Evan Chengeb4f52e2008-11-06 03:35:07 +00001040 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001041 !strconcat(opc, "wt"), " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00001042 [(set GPR:$dst, (sra (opnode GPR:$a,
1043 (sra GPR:$b, 16)), 16))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001044 Requires<[IsARM, HasV5TE]> {
1045 let Inst{5} = 1;
1046 let Inst{6} = 1;
1047 }
Rafael Espindolabec2e382006-10-16 16:33:29 +00001048}
1049
Raul Herbster37fb5b12007-08-30 23:25:47 +00001050
1051multiclass AI_smla<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001052 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001053 !strconcat(opc, "bb"), " $dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001054 [(set GPR:$dst, (add GPR:$acc,
1055 (opnode (sext_inreg GPR:$a, i16),
1056 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001057 Requires<[IsARM, HasV5TE]> {
1058 let Inst{5} = 0;
1059 let Inst{6} = 0;
1060 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001061
Evan Chengeb4f52e2008-11-06 03:35:07 +00001062 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001063 !strconcat(opc, "bt"), " $dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001064 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Evan Chenga8e29892007-01-19 07:51:42 +00001065 (sra GPR:$b, 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001066 Requires<[IsARM, HasV5TE]> {
1067 let Inst{5} = 0;
1068 let Inst{6} = 1;
1069 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001070
Evan Chengeb4f52e2008-11-06 03:35:07 +00001071 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001072 !strconcat(opc, "tb"), " $dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001073 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, 16),
1074 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001075 Requires<[IsARM, HasV5TE]> {
1076 let Inst{5} = 1;
1077 let Inst{6} = 0;
1078 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001079
Evan Chengeb4f52e2008-11-06 03:35:07 +00001080 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001081 !strconcat(opc, "tt"), " $dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00001082 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, 16),
1083 (sra GPR:$b, 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001084 Requires<[IsARM, HasV5TE]> {
1085 let Inst{5} = 1;
1086 let Inst{6} = 1;
1087 }
Evan Chenga8e29892007-01-19 07:51:42 +00001088
Evan Chengeb4f52e2008-11-06 03:35:07 +00001089 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001090 !strconcat(opc, "wb"), " $dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001091 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
1092 (sext_inreg GPR:$b, i16)), 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001093 Requires<[IsARM, HasV5TE]> {
1094 let Inst{5} = 0;
1095 let Inst{6} = 0;
1096 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001097
Evan Chengeb4f52e2008-11-06 03:35:07 +00001098 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001099 !strconcat(opc, "wt"), " $dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00001100 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
1101 (sra GPR:$b, 16)), 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001102 Requires<[IsARM, HasV5TE]> {
1103 let Inst{5} = 0;
1104 let Inst{6} = 1;
1105 }
Rafael Espindola70673a12006-10-18 16:20:57 +00001106}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00001107
Raul Herbster37fb5b12007-08-30 23:25:47 +00001108defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
1109defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00001110
Evan Chenga8e29892007-01-19 07:51:42 +00001111// TODO: Halfword multiple accumulate long: SMLAL<x><y>
1112// TODO: Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
Rafael Espindola42b62f32006-10-13 13:14:59 +00001113
Evan Chenga8e29892007-01-19 07:51:42 +00001114//===----------------------------------------------------------------------===//
1115// Misc. Arithmetic Instructions.
1116//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00001117
Evan Cheng8b59db32008-11-07 01:41:35 +00001118def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +00001119 "clz", " $dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00001120 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
1121 let Inst{7-4} = 0b0001;
1122 let Inst{11-8} = 0b1111;
1123 let Inst{19-16} = 0b1111;
1124}
Rafael Espindola199dd672006-10-17 13:13:23 +00001125
Evan Cheng8b59db32008-11-07 01:41:35 +00001126def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +00001127 "rev", " $dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00001128 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
1129 let Inst{7-4} = 0b0011;
1130 let Inst{11-8} = 0b1111;
1131 let Inst{19-16} = 0b1111;
1132}
Rafael Espindola199dd672006-10-17 13:13:23 +00001133
Evan Cheng8b59db32008-11-07 01:41:35 +00001134def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +00001135 "rev16", " $dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001136 [(set GPR:$dst,
1137 (or (and (srl GPR:$src, 8), 0xFF),
1138 (or (and (shl GPR:$src, 8), 0xFF00),
1139 (or (and (srl GPR:$src, 8), 0xFF0000),
1140 (and (shl GPR:$src, 8), 0xFF000000)))))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001141 Requires<[IsARM, HasV6]> {
1142 let Inst{7-4} = 0b1011;
1143 let Inst{11-8} = 0b1111;
1144 let Inst{19-16} = 0b1111;
1145}
Rafael Espindola27185192006-09-29 21:20:16 +00001146
Evan Cheng8b59db32008-11-07 01:41:35 +00001147def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +00001148 "revsh", " $dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001149 [(set GPR:$dst,
1150 (sext_inreg
Chris Lattner120fba92007-04-17 22:39:58 +00001151 (or (srl (and GPR:$src, 0xFF00), 8),
Evan Chenga8e29892007-01-19 07:51:42 +00001152 (shl GPR:$src, 8)), i16))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001153 Requires<[IsARM, HasV6]> {
1154 let Inst{7-4} = 0b1011;
1155 let Inst{11-8} = 0b1111;
1156 let Inst{19-16} = 0b1111;
1157}
Rafael Espindola27185192006-09-29 21:20:16 +00001158
Evan Cheng8b59db32008-11-07 01:41:35 +00001159def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
1160 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
1161 "pkhbt", " $dst, $src1, $src2, LSL $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00001162 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
1163 (and (shl GPR:$src2, (i32 imm:$shamt)),
1164 0xFFFF0000)))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001165 Requires<[IsARM, HasV6]> {
1166 let Inst{6-4} = 0b001;
1167}
Rafael Espindola27185192006-09-29 21:20:16 +00001168
Evan Chenga8e29892007-01-19 07:51:42 +00001169// Alternate cases for PKHBT where identities eliminate some nodes.
1170def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
1171 (PKHBT GPR:$src1, GPR:$src2, 0)>;
1172def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
1173 (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00001174
Rafael Espindolaa2845842006-10-05 16:48:49 +00001175
Evan Cheng8b59db32008-11-07 01:41:35 +00001176def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
1177 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
1178 "pkhtb", " $dst, $src1, $src2, ASR $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00001179 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
1180 (and (sra GPR:$src2, imm16_31:$shamt),
Evan Cheng8b59db32008-11-07 01:41:35 +00001181 0xFFFF)))]>, Requires<[IsARM, HasV6]> {
1182 let Inst{6-4} = 0b101;
1183}
Rafael Espindola9e071f02006-10-02 19:30:56 +00001184
Evan Chenga8e29892007-01-19 07:51:42 +00001185// Alternate cases for PKHTB where identities eliminate some nodes. Note that
1186// a shift amount of 0 is *not legal* here, it is PKHBT instead.
1187def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, 16)),
1188 (PKHTB GPR:$src1, GPR:$src2, 16)>;
1189def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
1190 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
1191 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00001192
Evan Chenga8e29892007-01-19 07:51:42 +00001193//===----------------------------------------------------------------------===//
1194// Comparison Instructions...
1195//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00001196
Jim Grosbach26421962008-10-14 20:36:24 +00001197defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001198 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbach26421962008-10-14 20:36:24 +00001199defm CMN : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001200 BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00001201
Evan Chenga8e29892007-01-19 07:51:42 +00001202// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00001203defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001204 BinOpFrag<(ARMcmpNZ (and node:$LHS, node:$RHS), 0)>>;
Evan Chengd87293c2008-11-06 08:47:38 +00001205defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001206 BinOpFrag<(ARMcmpNZ (xor node:$LHS, node:$RHS), 0)>>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001207
Jim Grosbach26421962008-10-14 20:36:24 +00001208defm CMPnz : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001209 BinOpFrag<(ARMcmpNZ node:$LHS, node:$RHS)>>;
Jim Grosbach26421962008-10-14 20:36:24 +00001210defm CMNnz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001211 BinOpFrag<(ARMcmpNZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001212
1213def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
1214 (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001215
1216def : ARMPat<(ARMcmpNZ GPR:$src, so_imm_neg:$imm),
1217 (CMNri GPR:$src, so_imm_neg:$imm)>;
1218
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00001219
Evan Chenga8e29892007-01-19 07:51:42 +00001220// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00001221// FIXME: should be able to write a pattern for ARMcmov, but can't use
1222// a two-value operand where a dag node expects two operands. :(
Evan Chengd87293c2008-11-06 08:47:38 +00001223def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm,
Evan Chengedda31c2008-11-05 18:35:52 +00001224 "mov", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001225 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Chengd87293c2008-11-06 08:47:38 +00001226 RegConstraint<"$false = $dst">, UnaryDP;
Rafael Espindola493a7fc2006-10-10 20:38:57 +00001227
Evan Chengd87293c2008-11-06 08:47:38 +00001228def MOVCCs : AI1<0b1101, (outs GPR:$dst),
1229 (ins GPR:$false, so_reg:$true), DPSoRegFrm,
Evan Chengedda31c2008-11-05 18:35:52 +00001230 "mov", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001231 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Chengedda31c2008-11-05 18:35:52 +00001232 RegConstraint<"$false = $dst">, UnaryDP;
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00001233
Evan Chengd87293c2008-11-06 08:47:38 +00001234def MOVCCi : AI1<0b1101, (outs GPR:$dst),
1235 (ins GPR:$false, so_imm:$true), DPFrm,
Evan Chengedda31c2008-11-05 18:35:52 +00001236 "mov", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001237 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Chengedda31c2008-11-05 18:35:52 +00001238 RegConstraint<"$false = $dst">, UnaryDP;
Rafael Espindolad9ae7782006-10-07 13:46:42 +00001239
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00001240
Evan Chenga8e29892007-01-19 07:51:42 +00001241// LEApcrel - Load a pc-relative address into a register without offending the
1242// assembler.
Evan Cheng0ff94f72007-08-07 01:37:15 +00001243def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p), Pseudo,
Evan Chenga8e29892007-01-19 07:51:42 +00001244 !strconcat(!strconcat(".set PCRELV${:uid}, ($label-(",
1245 "${:private}PCRELL${:uid}+8))\n"),
1246 !strconcat("${:private}PCRELL${:uid}:\n\t",
Evan Cheng44bec522007-05-15 01:29:07 +00001247 "add$p $dst, pc, #PCRELV${:uid}")),
Evan Chenga8e29892007-01-19 07:51:42 +00001248 []>;
Rafael Espindola667c3492006-10-10 19:35:01 +00001249
Evan Cheng0ff94f72007-08-07 01:37:15 +00001250def LEApcrelJT : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, i32imm:$id, pred:$p),
1251 Pseudo,
Evan Chenga8e29892007-01-19 07:51:42 +00001252 !strconcat(!strconcat(".set PCRELV${:uid}, (${label}_${id:no_hash}-(",
1253 "${:private}PCRELL${:uid}+8))\n"),
1254 !strconcat("${:private}PCRELL${:uid}:\n\t",
Evan Cheng44bec522007-05-15 01:29:07 +00001255 "add$p $dst, pc, #PCRELV${:uid}")),
Evan Chenga8e29892007-01-19 07:51:42 +00001256 []>;
Evan Chengeaa91b02007-06-19 01:26:51 +00001257
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001258//===----------------------------------------------------------------------===//
1259// TLS Instructions
1260//
1261
1262// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00001263let isCall = 1,
1264 Defs = [R0, R12, LR, CPSR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +00001265 def TPsoft : ABXI<0b1011, (outs), (ins),
Evan Chengdcc50a42007-05-18 01:53:54 +00001266 "bl __aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001267 [(set R0, ARMthread_pointer)]>;
1268}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00001269
Evan Chenga8e29892007-01-19 07:51:42 +00001270//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00001271// SJLJ Exception handling intrinsics
Jim Grosbachf9570122009-05-14 00:46:35 +00001272// eh_sjlj_setjmp() is a three instruction sequence to store the return
1273// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00001274// Since by its nature we may be coming from some other function to get
1275// here, and we're using the stack frame for the containing function to
1276// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00001277// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00001278// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00001279// except for our own input by listing the relevant registers in Defs. By
1280// doing so, we also cause the prologue/epilogue code to actively preserve
1281// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0e0da732009-05-12 23:59:14 +00001282let Defs =
1283 [ R0, R1, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR,
1284 D0, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15 ] in {
Jim Grosbachf9570122009-05-14 00:46:35 +00001285 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src),
Jim Grosbach0e0da732009-05-12 23:59:14 +00001286 AddrModeNone, SizeSpecial, IndexModeNone, Pseudo,
1287 "add r0, pc, #4\n\t"
1288 "str r0, [$src, #+4]\n\t"
Jim Grosbachf9570122009-05-14 00:46:35 +00001289 "mov r0, #0 @ eh_setjmp", "",
1290 [(set R0, (ARMeh_sjlj_setjmp GPR:$src))]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00001291}
1292
1293//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00001294// Non-Instruction Patterns
1295//
Rafael Espindola5aca9272006-10-07 14:03:39 +00001296
Evan Chenga8e29892007-01-19 07:51:42 +00001297// ConstantPool, GlobalAddress, and JumpTable
1298def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>;
1299def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
1300def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
Evan Chengc70d1842007-03-20 08:11:30 +00001301 (LEApcrelJT tjumptable:$dst, imm:$id)>;
Rafael Espindola5aca9272006-10-07 14:03:39 +00001302
Evan Chenga8e29892007-01-19 07:51:42 +00001303// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00001304
Evan Chenga8e29892007-01-19 07:51:42 +00001305// Two piece so_imms.
Dan Gohmand45eddd2007-06-26 00:48:07 +00001306let isReMaterializable = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +00001307def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src), Pseudo,
Evan Cheng44bec522007-05-15 01:29:07 +00001308 "mov", " $dst, $src",
Evan Cheng90922132008-11-06 02:25:39 +00001309 [(set GPR:$dst, so_imm2part:$src)]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00001310
Evan Chenga8e29892007-01-19 07:51:42 +00001311def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
1312 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1313 (so_imm2part_2 imm:$RHS))>;
1314def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
1315 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1316 (so_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00001317
Evan Chenga8e29892007-01-19 07:51:42 +00001318// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00001319
Rafael Espindola24357862006-10-19 17:05:03 +00001320
Evan Chenga8e29892007-01-19 07:51:42 +00001321// Direct calls
1322def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00001323
Evan Chenga8e29892007-01-19 07:51:42 +00001324// zextload i1 -> zextload i8
1325def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00001326
Evan Chenga8e29892007-01-19 07:51:42 +00001327// extload -> zextload
1328def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1329def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1330def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00001331
Evan Cheng83b5cf02008-11-05 23:22:34 +00001332def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
1333def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
1334
Evan Cheng34b12d22007-01-19 20:27:35 +00001335// smul* and smla*
1336def : ARMV5TEPat<(mul (sra (shl GPR:$a, 16), 16), (sra (shl GPR:$b, 16), 16)),
1337 (SMULBB GPR:$a, GPR:$b)>;
1338def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
1339 (SMULBB GPR:$a, GPR:$b)>;
1340def : ARMV5TEPat<(mul (sra (shl GPR:$a, 16), 16), (sra GPR:$b, 16)),
1341 (SMULBT GPR:$a, GPR:$b)>;
1342def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, 16)),
1343 (SMULBT GPR:$a, GPR:$b)>;
1344def : ARMV5TEPat<(mul (sra GPR:$a, 16), (sra (shl GPR:$b, 16), 16)),
1345 (SMULTB GPR:$a, GPR:$b)>;
1346def : ARMV5TEPat<(mul (sra GPR:$a, 16), sext_16_node:$b),
1347 (SMULTB GPR:$a, GPR:$b)>;
1348def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, 16), 16)), 16),
1349 (SMULWB GPR:$a, GPR:$b)>;
1350def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), 16),
1351 (SMULWB GPR:$a, GPR:$b)>;
1352
1353def : ARMV5TEPat<(add GPR:$acc,
1354 (mul (sra (shl GPR:$a, 16), 16),
1355 (sra (shl GPR:$b, 16), 16))),
1356 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1357def : ARMV5TEPat<(add GPR:$acc,
1358 (mul sext_16_node:$a, sext_16_node:$b)),
1359 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1360def : ARMV5TEPat<(add GPR:$acc,
1361 (mul (sra (shl GPR:$a, 16), 16), (sra GPR:$b, 16))),
1362 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1363def : ARMV5TEPat<(add GPR:$acc,
1364 (mul sext_16_node:$a, (sra GPR:$b, 16))),
1365 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1366def : ARMV5TEPat<(add GPR:$acc,
1367 (mul (sra GPR:$a, 16), (sra (shl GPR:$b, 16), 16))),
1368 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1369def : ARMV5TEPat<(add GPR:$acc,
1370 (mul (sra GPR:$a, 16), sext_16_node:$b)),
1371 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1372def : ARMV5TEPat<(add GPR:$acc,
1373 (sra (mul GPR:$a, (sra (shl GPR:$b, 16), 16)), 16)),
1374 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1375def : ARMV5TEPat<(add GPR:$acc,
1376 (sra (mul GPR:$a, sext_16_node:$b), 16)),
1377 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1378
Evan Chenga8e29892007-01-19 07:51:42 +00001379//===----------------------------------------------------------------------===//
1380// Thumb Support
1381//
1382
1383include "ARMInstrThumb.td"
1384
1385//===----------------------------------------------------------------------===//
1386// Floating Point Support
1387//
1388
1389include "ARMInstrVFP.td"