blob: f7694dbd3e5b160e488390f0d7a2bc3a64452a4e [file] [log] [blame]
Chris Lattner310968c2005-01-07 07:44:53 +00001//===-- TargetLowering.cpp - Implement the TargetLowering class -----------===//
Misha Brukmanf976c852005-04-21 22:55:34 +00002//
Chris Lattner310968c2005-01-07 07:44:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanf976c852005-04-21 22:55:34 +00007//
Chris Lattner310968c2005-01-07 07:44:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the TargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "llvm/Target/TargetLowering.h"
Chris Lattneraf76e592009-08-22 20:48:53 +000015#include "llvm/MC/MCAsmInfo.h"
Owen Anderson07000c62006-05-12 06:33:49 +000016#include "llvm/Target/TargetData.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000017#include "llvm/Target/TargetLoweringObjectFile.h"
Chris Lattner310968c2005-01-07 07:44:53 +000018#include "llvm/Target/TargetMachine.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000019#include "llvm/Target/TargetRegisterInfo.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000020#include "llvm/Target/TargetSubtarget.h"
Dan Gohman707e0182008-04-12 04:36:06 +000021#include "llvm/GlobalVariable.h"
Chris Lattnerdc879292006-03-31 00:28:56 +000022#include "llvm/DerivedTypes.h"
Evan Chengad4196b2008-05-12 19:56:52 +000023#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner310968c2005-01-07 07:44:53 +000024#include "llvm/CodeGen/SelectionDAG.h"
Owen Anderson718cb662007-09-07 04:06:50 +000025#include "llvm/ADT/STLExtras.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000026#include "llvm/Support/ErrorHandling.h"
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +000027#include "llvm/Support/MathExtras.h"
Chris Lattner310968c2005-01-07 07:44:53 +000028using namespace llvm;
29
Rafael Espindola9a580232009-02-27 13:37:18 +000030namespace llvm {
31TLSModel::Model getTLSModel(const GlobalValue *GV, Reloc::Model reloc) {
32 bool isLocal = GV->hasLocalLinkage();
33 bool isDeclaration = GV->isDeclaration();
34 // FIXME: what should we do for protected and internal visibility?
35 // For variables, is internal different from hidden?
36 bool isHidden = GV->hasHiddenVisibility();
37
38 if (reloc == Reloc::PIC_) {
39 if (isLocal || isHidden)
40 return TLSModel::LocalDynamic;
41 else
42 return TLSModel::GeneralDynamic;
43 } else {
44 if (!isDeclaration || isHidden)
45 return TLSModel::LocalExec;
46 else
47 return TLSModel::InitialExec;
48 }
49}
50}
51
Evan Cheng56966222007-01-12 02:11:51 +000052/// InitLibcallNames - Set default libcall names.
53///
Evan Cheng79cca502007-01-12 22:51:10 +000054static void InitLibcallNames(const char **Names) {
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000055 Names[RTLIB::SHL_I16] = "__ashlhi3";
Evan Cheng56966222007-01-12 02:11:51 +000056 Names[RTLIB::SHL_I32] = "__ashlsi3";
57 Names[RTLIB::SHL_I64] = "__ashldi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000058 Names[RTLIB::SHL_I128] = "__ashlti3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000059 Names[RTLIB::SRL_I16] = "__lshrhi3";
Evan Cheng56966222007-01-12 02:11:51 +000060 Names[RTLIB::SRL_I32] = "__lshrsi3";
61 Names[RTLIB::SRL_I64] = "__lshrdi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000062 Names[RTLIB::SRL_I128] = "__lshrti3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000063 Names[RTLIB::SRA_I16] = "__ashrhi3";
Evan Cheng56966222007-01-12 02:11:51 +000064 Names[RTLIB::SRA_I32] = "__ashrsi3";
65 Names[RTLIB::SRA_I64] = "__ashrdi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000066 Names[RTLIB::SRA_I128] = "__ashrti3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000067 Names[RTLIB::MUL_I8] = "__mulqi3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000068 Names[RTLIB::MUL_I16] = "__mulhi3";
Evan Cheng56966222007-01-12 02:11:51 +000069 Names[RTLIB::MUL_I32] = "__mulsi3";
70 Names[RTLIB::MUL_I64] = "__muldi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000071 Names[RTLIB::MUL_I128] = "__multi3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000072 Names[RTLIB::SDIV_I8] = "__divqi3";
Anton Korobeynikov813090c2009-05-03 13:18:16 +000073 Names[RTLIB::SDIV_I16] = "__divhi3";
Evan Cheng56966222007-01-12 02:11:51 +000074 Names[RTLIB::SDIV_I32] = "__divsi3";
75 Names[RTLIB::SDIV_I64] = "__divdi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000076 Names[RTLIB::SDIV_I128] = "__divti3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000077 Names[RTLIB::UDIV_I8] = "__udivqi3";
Anton Korobeynikovfb3f84f2009-05-08 18:50:54 +000078 Names[RTLIB::UDIV_I16] = "__udivhi3";
Evan Cheng56966222007-01-12 02:11:51 +000079 Names[RTLIB::UDIV_I32] = "__udivsi3";
80 Names[RTLIB::UDIV_I64] = "__udivdi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000081 Names[RTLIB::UDIV_I128] = "__udivti3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000082 Names[RTLIB::SREM_I8] = "__modqi3";
Anton Korobeynikov813090c2009-05-03 13:18:16 +000083 Names[RTLIB::SREM_I16] = "__modhi3";
Evan Cheng56966222007-01-12 02:11:51 +000084 Names[RTLIB::SREM_I32] = "__modsi3";
85 Names[RTLIB::SREM_I64] = "__moddi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000086 Names[RTLIB::SREM_I128] = "__modti3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000087 Names[RTLIB::UREM_I8] = "__umodqi3";
Anton Korobeynikov9fe9c8e2009-05-03 13:19:57 +000088 Names[RTLIB::UREM_I16] = "__umodhi3";
Evan Cheng56966222007-01-12 02:11:51 +000089 Names[RTLIB::UREM_I32] = "__umodsi3";
90 Names[RTLIB::UREM_I64] = "__umoddi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000091 Names[RTLIB::UREM_I128] = "__umodti3";
Evan Cheng56966222007-01-12 02:11:51 +000092 Names[RTLIB::NEG_I32] = "__negsi2";
93 Names[RTLIB::NEG_I64] = "__negdi2";
94 Names[RTLIB::ADD_F32] = "__addsf3";
95 Names[RTLIB::ADD_F64] = "__adddf3";
Duncan Sands007f9842008-01-10 10:28:30 +000096 Names[RTLIB::ADD_F80] = "__addxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +000097 Names[RTLIB::ADD_PPCF128] = "__gcc_qadd";
Evan Cheng56966222007-01-12 02:11:51 +000098 Names[RTLIB::SUB_F32] = "__subsf3";
99 Names[RTLIB::SUB_F64] = "__subdf3";
Duncan Sands007f9842008-01-10 10:28:30 +0000100 Names[RTLIB::SUB_F80] = "__subxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000101 Names[RTLIB::SUB_PPCF128] = "__gcc_qsub";
Evan Cheng56966222007-01-12 02:11:51 +0000102 Names[RTLIB::MUL_F32] = "__mulsf3";
103 Names[RTLIB::MUL_F64] = "__muldf3";
Duncan Sands007f9842008-01-10 10:28:30 +0000104 Names[RTLIB::MUL_F80] = "__mulxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000105 Names[RTLIB::MUL_PPCF128] = "__gcc_qmul";
Evan Cheng56966222007-01-12 02:11:51 +0000106 Names[RTLIB::DIV_F32] = "__divsf3";
107 Names[RTLIB::DIV_F64] = "__divdf3";
Duncan Sands007f9842008-01-10 10:28:30 +0000108 Names[RTLIB::DIV_F80] = "__divxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000109 Names[RTLIB::DIV_PPCF128] = "__gcc_qdiv";
Evan Cheng56966222007-01-12 02:11:51 +0000110 Names[RTLIB::REM_F32] = "fmodf";
111 Names[RTLIB::REM_F64] = "fmod";
Duncan Sands007f9842008-01-10 10:28:30 +0000112 Names[RTLIB::REM_F80] = "fmodl";
Dale Johannesen161e8972007-10-05 20:04:43 +0000113 Names[RTLIB::REM_PPCF128] = "fmodl";
Evan Cheng56966222007-01-12 02:11:51 +0000114 Names[RTLIB::POWI_F32] = "__powisf2";
115 Names[RTLIB::POWI_F64] = "__powidf2";
Dale Johannesen161e8972007-10-05 20:04:43 +0000116 Names[RTLIB::POWI_F80] = "__powixf2";
117 Names[RTLIB::POWI_PPCF128] = "__powitf2";
Evan Cheng56966222007-01-12 02:11:51 +0000118 Names[RTLIB::SQRT_F32] = "sqrtf";
119 Names[RTLIB::SQRT_F64] = "sqrt";
Dale Johannesen161e8972007-10-05 20:04:43 +0000120 Names[RTLIB::SQRT_F80] = "sqrtl";
121 Names[RTLIB::SQRT_PPCF128] = "sqrtl";
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000122 Names[RTLIB::LOG_F32] = "logf";
123 Names[RTLIB::LOG_F64] = "log";
124 Names[RTLIB::LOG_F80] = "logl";
125 Names[RTLIB::LOG_PPCF128] = "logl";
126 Names[RTLIB::LOG2_F32] = "log2f";
127 Names[RTLIB::LOG2_F64] = "log2";
128 Names[RTLIB::LOG2_F80] = "log2l";
129 Names[RTLIB::LOG2_PPCF128] = "log2l";
130 Names[RTLIB::LOG10_F32] = "log10f";
131 Names[RTLIB::LOG10_F64] = "log10";
132 Names[RTLIB::LOG10_F80] = "log10l";
133 Names[RTLIB::LOG10_PPCF128] = "log10l";
134 Names[RTLIB::EXP_F32] = "expf";
135 Names[RTLIB::EXP_F64] = "exp";
136 Names[RTLIB::EXP_F80] = "expl";
137 Names[RTLIB::EXP_PPCF128] = "expl";
138 Names[RTLIB::EXP2_F32] = "exp2f";
139 Names[RTLIB::EXP2_F64] = "exp2";
140 Names[RTLIB::EXP2_F80] = "exp2l";
141 Names[RTLIB::EXP2_PPCF128] = "exp2l";
Evan Cheng56966222007-01-12 02:11:51 +0000142 Names[RTLIB::SIN_F32] = "sinf";
143 Names[RTLIB::SIN_F64] = "sin";
Duncan Sands007f9842008-01-10 10:28:30 +0000144 Names[RTLIB::SIN_F80] = "sinl";
145 Names[RTLIB::SIN_PPCF128] = "sinl";
Evan Cheng56966222007-01-12 02:11:51 +0000146 Names[RTLIB::COS_F32] = "cosf";
147 Names[RTLIB::COS_F64] = "cos";
Duncan Sands007f9842008-01-10 10:28:30 +0000148 Names[RTLIB::COS_F80] = "cosl";
149 Names[RTLIB::COS_PPCF128] = "cosl";
Dan Gohmane54be102007-10-11 23:09:10 +0000150 Names[RTLIB::POW_F32] = "powf";
151 Names[RTLIB::POW_F64] = "pow";
152 Names[RTLIB::POW_F80] = "powl";
153 Names[RTLIB::POW_PPCF128] = "powl";
Dan Gohman2bb1e3e2008-08-21 18:38:14 +0000154 Names[RTLIB::CEIL_F32] = "ceilf";
155 Names[RTLIB::CEIL_F64] = "ceil";
156 Names[RTLIB::CEIL_F80] = "ceill";
157 Names[RTLIB::CEIL_PPCF128] = "ceill";
158 Names[RTLIB::TRUNC_F32] = "truncf";
159 Names[RTLIB::TRUNC_F64] = "trunc";
160 Names[RTLIB::TRUNC_F80] = "truncl";
161 Names[RTLIB::TRUNC_PPCF128] = "truncl";
162 Names[RTLIB::RINT_F32] = "rintf";
163 Names[RTLIB::RINT_F64] = "rint";
164 Names[RTLIB::RINT_F80] = "rintl";
165 Names[RTLIB::RINT_PPCF128] = "rintl";
166 Names[RTLIB::NEARBYINT_F32] = "nearbyintf";
167 Names[RTLIB::NEARBYINT_F64] = "nearbyint";
168 Names[RTLIB::NEARBYINT_F80] = "nearbyintl";
169 Names[RTLIB::NEARBYINT_PPCF128] = "nearbyintl";
170 Names[RTLIB::FLOOR_F32] = "floorf";
171 Names[RTLIB::FLOOR_F64] = "floor";
172 Names[RTLIB::FLOOR_F80] = "floorl";
173 Names[RTLIB::FLOOR_PPCF128] = "floorl";
Evan Cheng56966222007-01-12 02:11:51 +0000174 Names[RTLIB::FPEXT_F32_F64] = "__extendsfdf2";
175 Names[RTLIB::FPROUND_F64_F32] = "__truncdfsf2";
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000176 Names[RTLIB::FPROUND_F80_F32] = "__truncxfsf2";
177 Names[RTLIB::FPROUND_PPCF128_F32] = "__trunctfsf2";
178 Names[RTLIB::FPROUND_F80_F64] = "__truncxfdf2";
179 Names[RTLIB::FPROUND_PPCF128_F64] = "__trunctfdf2";
Sanjiv Gupta7d8d36a2009-06-16 10:22:58 +0000180 Names[RTLIB::FPTOSINT_F32_I8] = "__fixsfi8";
181 Names[RTLIB::FPTOSINT_F32_I16] = "__fixsfi16";
Evan Cheng56966222007-01-12 02:11:51 +0000182 Names[RTLIB::FPTOSINT_F32_I32] = "__fixsfsi";
183 Names[RTLIB::FPTOSINT_F32_I64] = "__fixsfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000184 Names[RTLIB::FPTOSINT_F32_I128] = "__fixsfti";
Evan Cheng56966222007-01-12 02:11:51 +0000185 Names[RTLIB::FPTOSINT_F64_I32] = "__fixdfsi";
186 Names[RTLIB::FPTOSINT_F64_I64] = "__fixdfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000187 Names[RTLIB::FPTOSINT_F64_I128] = "__fixdfti";
Duncan Sandsbe1ad4d2008-07-10 15:33:02 +0000188 Names[RTLIB::FPTOSINT_F80_I32] = "__fixxfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000189 Names[RTLIB::FPTOSINT_F80_I64] = "__fixxfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000190 Names[RTLIB::FPTOSINT_F80_I128] = "__fixxfti";
Duncan Sands041cde22008-06-25 20:24:48 +0000191 Names[RTLIB::FPTOSINT_PPCF128_I32] = "__fixtfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000192 Names[RTLIB::FPTOSINT_PPCF128_I64] = "__fixtfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000193 Names[RTLIB::FPTOSINT_PPCF128_I128] = "__fixtfti";
Sanjiv Gupta7d8d36a2009-06-16 10:22:58 +0000194 Names[RTLIB::FPTOUINT_F32_I8] = "__fixunssfi8";
195 Names[RTLIB::FPTOUINT_F32_I16] = "__fixunssfi16";
Evan Cheng56966222007-01-12 02:11:51 +0000196 Names[RTLIB::FPTOUINT_F32_I32] = "__fixunssfsi";
197 Names[RTLIB::FPTOUINT_F32_I64] = "__fixunssfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000198 Names[RTLIB::FPTOUINT_F32_I128] = "__fixunssfti";
Evan Cheng56966222007-01-12 02:11:51 +0000199 Names[RTLIB::FPTOUINT_F64_I32] = "__fixunsdfsi";
200 Names[RTLIB::FPTOUINT_F64_I64] = "__fixunsdfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000201 Names[RTLIB::FPTOUINT_F64_I128] = "__fixunsdfti";
Dale Johannesen161e8972007-10-05 20:04:43 +0000202 Names[RTLIB::FPTOUINT_F80_I32] = "__fixunsxfsi";
203 Names[RTLIB::FPTOUINT_F80_I64] = "__fixunsxfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000204 Names[RTLIB::FPTOUINT_F80_I128] = "__fixunsxfti";
Duncan Sands041cde22008-06-25 20:24:48 +0000205 Names[RTLIB::FPTOUINT_PPCF128_I32] = "__fixunstfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000206 Names[RTLIB::FPTOUINT_PPCF128_I64] = "__fixunstfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000207 Names[RTLIB::FPTOUINT_PPCF128_I128] = "__fixunstfti";
Evan Cheng56966222007-01-12 02:11:51 +0000208 Names[RTLIB::SINTTOFP_I32_F32] = "__floatsisf";
209 Names[RTLIB::SINTTOFP_I32_F64] = "__floatsidf";
Duncan Sands9bed0f52008-07-11 16:57:02 +0000210 Names[RTLIB::SINTTOFP_I32_F80] = "__floatsixf";
211 Names[RTLIB::SINTTOFP_I32_PPCF128] = "__floatsitf";
Evan Cheng56966222007-01-12 02:11:51 +0000212 Names[RTLIB::SINTTOFP_I64_F32] = "__floatdisf";
213 Names[RTLIB::SINTTOFP_I64_F64] = "__floatdidf";
Dale Johannesen161e8972007-10-05 20:04:43 +0000214 Names[RTLIB::SINTTOFP_I64_F80] = "__floatdixf";
215 Names[RTLIB::SINTTOFP_I64_PPCF128] = "__floatditf";
Dan Gohmand91446d2008-03-05 01:08:17 +0000216 Names[RTLIB::SINTTOFP_I128_F32] = "__floattisf";
217 Names[RTLIB::SINTTOFP_I128_F64] = "__floattidf";
218 Names[RTLIB::SINTTOFP_I128_F80] = "__floattixf";
219 Names[RTLIB::SINTTOFP_I128_PPCF128] = "__floattitf";
Evan Cheng56966222007-01-12 02:11:51 +0000220 Names[RTLIB::UINTTOFP_I32_F32] = "__floatunsisf";
221 Names[RTLIB::UINTTOFP_I32_F64] = "__floatunsidf";
Duncan Sandsac6cece2008-07-11 17:00:14 +0000222 Names[RTLIB::UINTTOFP_I32_F80] = "__floatunsixf";
223 Names[RTLIB::UINTTOFP_I32_PPCF128] = "__floatunsitf";
Evan Cheng56966222007-01-12 02:11:51 +0000224 Names[RTLIB::UINTTOFP_I64_F32] = "__floatundisf";
225 Names[RTLIB::UINTTOFP_I64_F64] = "__floatundidf";
Duncan Sandsac6cece2008-07-11 17:00:14 +0000226 Names[RTLIB::UINTTOFP_I64_F80] = "__floatundixf";
227 Names[RTLIB::UINTTOFP_I64_PPCF128] = "__floatunditf";
228 Names[RTLIB::UINTTOFP_I128_F32] = "__floatuntisf";
229 Names[RTLIB::UINTTOFP_I128_F64] = "__floatuntidf";
230 Names[RTLIB::UINTTOFP_I128_F80] = "__floatuntixf";
231 Names[RTLIB::UINTTOFP_I128_PPCF128] = "__floatuntitf";
Evan Cheng56966222007-01-12 02:11:51 +0000232 Names[RTLIB::OEQ_F32] = "__eqsf2";
233 Names[RTLIB::OEQ_F64] = "__eqdf2";
234 Names[RTLIB::UNE_F32] = "__nesf2";
235 Names[RTLIB::UNE_F64] = "__nedf2";
236 Names[RTLIB::OGE_F32] = "__gesf2";
237 Names[RTLIB::OGE_F64] = "__gedf2";
238 Names[RTLIB::OLT_F32] = "__ltsf2";
239 Names[RTLIB::OLT_F64] = "__ltdf2";
240 Names[RTLIB::OLE_F32] = "__lesf2";
241 Names[RTLIB::OLE_F64] = "__ledf2";
242 Names[RTLIB::OGT_F32] = "__gtsf2";
243 Names[RTLIB::OGT_F64] = "__gtdf2";
244 Names[RTLIB::UO_F32] = "__unordsf2";
245 Names[RTLIB::UO_F64] = "__unorddf2";
Evan Chengd385fd62007-01-31 09:29:11 +0000246 Names[RTLIB::O_F32] = "__unordsf2";
247 Names[RTLIB::O_F64] = "__unorddf2";
Sanjiv Guptaa114baa2009-07-30 09:12:56 +0000248 Names[RTLIB::MEMCPY] = "memcpy";
249 Names[RTLIB::MEMMOVE] = "memmove";
250 Names[RTLIB::MEMSET] = "memset";
Duncan Sandsb0f1e172009-05-22 20:36:31 +0000251 Names[RTLIB::UNWIND_RESUME] = "_Unwind_Resume";
Evan Chengd385fd62007-01-31 09:29:11 +0000252}
253
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000254/// InitLibcallCallingConvs - Set default libcall CallingConvs.
255///
256static void InitLibcallCallingConvs(CallingConv::ID *CCs) {
257 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i) {
258 CCs[i] = CallingConv::C;
259 }
260}
261
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000262/// getFPEXT - Return the FPEXT_*_* value for the given types, or
263/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000264RTLIB::Libcall RTLIB::getFPEXT(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 if (OpVT == MVT::f32) {
266 if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000267 return FPEXT_F32_F64;
268 }
269 return UNKNOWN_LIBCALL;
270}
271
272/// getFPROUND - Return the FPROUND_*_* value for the given types, or
273/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000274RTLIB::Libcall RTLIB::getFPROUND(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000275 if (RetVT == MVT::f32) {
276 if (OpVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000277 return FPROUND_F64_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 if (OpVT == MVT::f80)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000279 return FPROUND_F80_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000280 if (OpVT == MVT::ppcf128)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000281 return FPROUND_PPCF128_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 } else if (RetVT == MVT::f64) {
283 if (OpVT == MVT::f80)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000284 return FPROUND_F80_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000285 if (OpVT == MVT::ppcf128)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000286 return FPROUND_PPCF128_F64;
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000287 }
288 return UNKNOWN_LIBCALL;
289}
290
291/// getFPTOSINT - Return the FPTOSINT_*_* value for the given types, or
292/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000293RTLIB::Libcall RTLIB::getFPTOSINT(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 if (OpVT == MVT::f32) {
295 if (RetVT == MVT::i8)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000296 return FPTOSINT_F32_I8;
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 if (RetVT == MVT::i16)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000298 return FPTOSINT_F32_I16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000300 return FPTOSINT_F32_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000302 return FPTOSINT_F32_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000304 return FPTOSINT_F32_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000305 } else if (OpVT == MVT::f64) {
306 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000307 return FPTOSINT_F64_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000309 return FPTOSINT_F64_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000310 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000311 return FPTOSINT_F64_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 } else if (OpVT == MVT::f80) {
313 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000314 return FPTOSINT_F80_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000316 return FPTOSINT_F80_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000317 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000318 return FPTOSINT_F80_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000319 } else if (OpVT == MVT::ppcf128) {
320 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000321 return FPTOSINT_PPCF128_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000323 return FPTOSINT_PPCF128_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000325 return FPTOSINT_PPCF128_I128;
326 }
327 return UNKNOWN_LIBCALL;
328}
329
330/// getFPTOUINT - Return the FPTOUINT_*_* value for the given types, or
331/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000332RTLIB::Libcall RTLIB::getFPTOUINT(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000333 if (OpVT == MVT::f32) {
334 if (RetVT == MVT::i8)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000335 return FPTOUINT_F32_I8;
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 if (RetVT == MVT::i16)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000337 return FPTOUINT_F32_I16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000339 return FPTOUINT_F32_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000341 return FPTOUINT_F32_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000342 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000343 return FPTOUINT_F32_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 } else if (OpVT == MVT::f64) {
345 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000346 return FPTOUINT_F64_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000347 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000348 return FPTOUINT_F64_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000349 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000350 return FPTOUINT_F64_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000351 } else if (OpVT == MVT::f80) {
352 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000353 return FPTOUINT_F80_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000354 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000355 return FPTOUINT_F80_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000356 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000357 return FPTOUINT_F80_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000358 } else if (OpVT == MVT::ppcf128) {
359 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000360 return FPTOUINT_PPCF128_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000362 return FPTOUINT_PPCF128_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000364 return FPTOUINT_PPCF128_I128;
365 }
366 return UNKNOWN_LIBCALL;
367}
368
369/// getSINTTOFP - Return the SINTTOFP_*_* value for the given types, or
370/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000371RTLIB::Libcall RTLIB::getSINTTOFP(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000372 if (OpVT == MVT::i32) {
373 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000374 return SINTTOFP_I32_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000375 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000376 return SINTTOFP_I32_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000377 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000378 return SINTTOFP_I32_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000379 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000380 return SINTTOFP_I32_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000381 } else if (OpVT == MVT::i64) {
382 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000383 return SINTTOFP_I64_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000384 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000385 return SINTTOFP_I64_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000386 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000387 return SINTTOFP_I64_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000389 return SINTTOFP_I64_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000390 } else if (OpVT == MVT::i128) {
391 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000392 return SINTTOFP_I128_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000393 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000394 return SINTTOFP_I128_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000395 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000396 return SINTTOFP_I128_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000397 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000398 return SINTTOFP_I128_PPCF128;
399 }
400 return UNKNOWN_LIBCALL;
401}
402
403/// getUINTTOFP - Return the UINTTOFP_*_* value for the given types, or
404/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000405RTLIB::Libcall RTLIB::getUINTTOFP(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000406 if (OpVT == MVT::i32) {
407 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000408 return UINTTOFP_I32_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000409 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000410 return UINTTOFP_I32_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000411 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000412 return UINTTOFP_I32_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000414 return UINTTOFP_I32_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000415 } else if (OpVT == MVT::i64) {
416 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000417 return UINTTOFP_I64_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000418 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000419 return UINTTOFP_I64_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000420 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000421 return UINTTOFP_I64_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000422 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000423 return UINTTOFP_I64_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000424 } else if (OpVT == MVT::i128) {
425 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000426 return UINTTOFP_I128_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000427 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000428 return UINTTOFP_I128_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000429 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000430 return UINTTOFP_I128_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000431 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000432 return UINTTOFP_I128_PPCF128;
433 }
434 return UNKNOWN_LIBCALL;
435}
436
Evan Chengd385fd62007-01-31 09:29:11 +0000437/// InitCmpLibcallCCs - Set default comparison libcall CC.
438///
439static void InitCmpLibcallCCs(ISD::CondCode *CCs) {
440 memset(CCs, ISD::SETCC_INVALID, sizeof(ISD::CondCode)*RTLIB::UNKNOWN_LIBCALL);
441 CCs[RTLIB::OEQ_F32] = ISD::SETEQ;
442 CCs[RTLIB::OEQ_F64] = ISD::SETEQ;
443 CCs[RTLIB::UNE_F32] = ISD::SETNE;
444 CCs[RTLIB::UNE_F64] = ISD::SETNE;
445 CCs[RTLIB::OGE_F32] = ISD::SETGE;
446 CCs[RTLIB::OGE_F64] = ISD::SETGE;
447 CCs[RTLIB::OLT_F32] = ISD::SETLT;
448 CCs[RTLIB::OLT_F64] = ISD::SETLT;
449 CCs[RTLIB::OLE_F32] = ISD::SETLE;
450 CCs[RTLIB::OLE_F64] = ISD::SETLE;
451 CCs[RTLIB::OGT_F32] = ISD::SETGT;
452 CCs[RTLIB::OGT_F64] = ISD::SETGT;
453 CCs[RTLIB::UO_F32] = ISD::SETNE;
454 CCs[RTLIB::UO_F64] = ISD::SETNE;
455 CCs[RTLIB::O_F32] = ISD::SETEQ;
456 CCs[RTLIB::O_F64] = ISD::SETEQ;
Evan Cheng56966222007-01-12 02:11:51 +0000457}
458
Chris Lattnerf0144122009-07-28 03:13:23 +0000459/// NOTE: The constructor takes ownership of TLOF.
460TargetLowering::TargetLowering(TargetMachine &tm,TargetLoweringObjectFile *tlof)
461 : TM(tm), TD(TM.getTargetData()), TLOF(*tlof) {
Chris Lattnercba82f92005-01-16 07:28:11 +0000462 // All operations default to being supported.
463 memset(OpActions, 0, sizeof(OpActions));
Evan Cheng03294662008-10-14 21:26:46 +0000464 memset(LoadExtActions, 0, sizeof(LoadExtActions));
Chris Lattnerddf89562008-01-17 19:59:44 +0000465 memset(TruncStoreActions, 0, sizeof(TruncStoreActions));
Chris Lattnerc9133f92008-01-18 19:36:20 +0000466 memset(IndexedModeActions, 0, sizeof(IndexedModeActions));
467 memset(ConvertActions, 0, sizeof(ConvertActions));
Evan Cheng7f042682008-10-15 02:05:31 +0000468 memset(CondCodeActions, 0, sizeof(CondCodeActions));
Dan Gohman93f81e22007-07-09 20:49:44 +0000469
Chris Lattner1a3048b2007-12-22 20:47:56 +0000470 // Set default actions for various operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000471 for (unsigned VT = 0; VT != (unsigned)MVT::LAST_VALUETYPE; ++VT) {
Chris Lattner1a3048b2007-12-22 20:47:56 +0000472 // Default all indexed load / store to expand.
Evan Cheng5ff839f2006-11-09 18:56:43 +0000473 for (unsigned IM = (unsigned)ISD::PRE_INC;
474 IM != (unsigned)ISD::LAST_INDEXED_MODE; ++IM) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000475 setIndexedLoadAction(IM, (MVT::SimpleValueType)VT, Expand);
476 setIndexedStoreAction(IM, (MVT::SimpleValueType)VT, Expand);
Evan Cheng5ff839f2006-11-09 18:56:43 +0000477 }
Chris Lattner1a3048b2007-12-22 20:47:56 +0000478
479 // These operations default to expand.
Owen Anderson825b72b2009-08-11 20:47:22 +0000480 setOperationAction(ISD::FGETSIGN, (MVT::SimpleValueType)VT, Expand);
481 setOperationAction(ISD::CONCAT_VECTORS, (MVT::SimpleValueType)VT, Expand);
Evan Cheng5ff839f2006-11-09 18:56:43 +0000482 }
Evan Chengd2cde682008-03-10 19:38:10 +0000483
484 // Most targets ignore the @llvm.prefetch intrinsic.
Owen Anderson825b72b2009-08-11 20:47:22 +0000485 setOperationAction(ISD::PREFETCH, MVT::Other, Expand);
Nate Begemane1795842008-02-14 08:57:00 +0000486
487 // ConstantFP nodes default to expand. Targets can either change this to
Evan Chengeb2f9692009-10-27 19:56:55 +0000488 // Legal, in which case all fp constants are legal, or use isFPImmLegal()
Nate Begemane1795842008-02-14 08:57:00 +0000489 // to optimize expansions for certain constants.
Owen Anderson825b72b2009-08-11 20:47:22 +0000490 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
491 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
492 setOperationAction(ISD::ConstantFP, MVT::f80, Expand);
Chris Lattner310968c2005-01-07 07:44:53 +0000493
Dale Johannesen0bb41602008-09-22 21:57:32 +0000494 // These library functions default to expand.
Owen Anderson825b72b2009-08-11 20:47:22 +0000495 setOperationAction(ISD::FLOG , MVT::f64, Expand);
496 setOperationAction(ISD::FLOG2, MVT::f64, Expand);
497 setOperationAction(ISD::FLOG10,MVT::f64, Expand);
498 setOperationAction(ISD::FEXP , MVT::f64, Expand);
499 setOperationAction(ISD::FEXP2, MVT::f64, Expand);
500 setOperationAction(ISD::FLOG , MVT::f32, Expand);
501 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
502 setOperationAction(ISD::FLOG10,MVT::f32, Expand);
503 setOperationAction(ISD::FEXP , MVT::f32, Expand);
504 setOperationAction(ISD::FEXP2, MVT::f32, Expand);
Dale Johannesen0bb41602008-09-22 21:57:32 +0000505
Chris Lattner41bab0b2008-01-15 21:58:08 +0000506 // Default ISD::TRAP to expand (which turns it into abort).
Owen Anderson825b72b2009-08-11 20:47:22 +0000507 setOperationAction(ISD::TRAP, MVT::Other, Expand);
Chris Lattner41bab0b2008-01-15 21:58:08 +0000508
Owen Andersona69571c2006-05-03 01:29:57 +0000509 IsLittleEndian = TD->isLittleEndian();
Chris Lattnercf9668f2006-10-06 22:52:08 +0000510 UsesGlobalOffsetTable = false;
Owen Anderson1d0be152009-08-13 21:58:54 +0000511 ShiftAmountTy = PointerTy = MVT::getIntegerVT(8*TD->getPointerSize());
Owen Anderson825b72b2009-08-11 20:47:22 +0000512 memset(RegClassForVT, 0,MVT::LAST_VALUETYPE*sizeof(TargetRegisterClass*));
Owen Anderson718cb662007-09-07 04:06:50 +0000513 memset(TargetDAGCombineArray, 0, array_lengthof(TargetDAGCombineArray));
Evan Chenga03a5dc2006-02-14 08:38:30 +0000514 maxStoresPerMemset = maxStoresPerMemcpy = maxStoresPerMemmove = 8;
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000515 benefitFromCodePlacementOpt = false;
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000516 UseUnderscoreSetJmp = false;
517 UseUnderscoreLongJmp = false;
Chris Lattner66180392007-02-25 01:28:05 +0000518 SelectIsExpensive = false;
Nate Begeman405e3ec2005-10-21 00:02:42 +0000519 IntDivIsCheap = false;
520 Pow2DivIsCheap = false;
Chris Lattneree4a7652006-01-25 18:57:15 +0000521 StackPointerRegisterToSaveRestore = 0;
Jim Laskey9bb3c932007-02-22 18:04:49 +0000522 ExceptionPointerRegister = 0;
523 ExceptionSelectorRegister = 0;
Duncan Sands03228082008-11-23 15:47:28 +0000524 BooleanContents = UndefinedBooleanContent;
Evan Cheng0577a222006-01-25 18:52:42 +0000525 SchedPreferenceInfo = SchedulingForLatency;
Chris Lattner7acf5f32006-09-05 17:39:15 +0000526 JumpBufSize = 0;
Duraid Madina0c9e0ff2006-09-04 07:44:11 +0000527 JumpBufAlignment = 0;
Evan Chengd60483e2007-05-16 23:45:53 +0000528 IfCvtBlockSizeLimit = 2;
Evan Chengfb8075d2008-02-28 00:43:03 +0000529 IfCvtDupBlockSizeLimit = 0;
530 PrefLoopAlignment = 0;
Evan Cheng56966222007-01-12 02:11:51 +0000531
532 InitLibcallNames(LibcallRoutineNames);
Evan Chengd385fd62007-01-31 09:29:11 +0000533 InitCmpLibcallCCs(CmpLibcallCCs);
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000534 InitLibcallCallingConvs(LibcallCallingConvs);
Chris Lattner310968c2005-01-07 07:44:53 +0000535}
536
Chris Lattnerf0144122009-07-28 03:13:23 +0000537TargetLowering::~TargetLowering() {
538 delete &TLOF;
539}
Chris Lattnercba82f92005-01-16 07:28:11 +0000540
Owen Anderson23b9b192009-08-12 00:36:31 +0000541static unsigned getVectorTypeBreakdownMVT(MVT VT, MVT &IntermediateVT,
542 unsigned &NumIntermediates,
543 EVT &RegisterVT,
544 TargetLowering* TLI) {
545 // Figure out the right, legal destination reg to copy into.
546 unsigned NumElts = VT.getVectorNumElements();
547 MVT EltTy = VT.getVectorElementType();
548
549 unsigned NumVectorRegs = 1;
550
551 // FIXME: We don't support non-power-of-2-sized vectors for now. Ideally we
552 // could break down into LHS/RHS like LegalizeDAG does.
553 if (!isPowerOf2_32(NumElts)) {
554 NumVectorRegs = NumElts;
555 NumElts = 1;
556 }
557
558 // Divide the input until we get to a supported size. This will always
559 // end with a scalar if the target doesn't support vectors.
560 while (NumElts > 1 && !TLI->isTypeLegal(MVT::getVectorVT(EltTy, NumElts))) {
561 NumElts >>= 1;
562 NumVectorRegs <<= 1;
563 }
564
565 NumIntermediates = NumVectorRegs;
566
567 MVT NewVT = MVT::getVectorVT(EltTy, NumElts);
568 if (!TLI->isTypeLegal(NewVT))
569 NewVT = EltTy;
570 IntermediateVT = NewVT;
571
572 EVT DestVT = TLI->getRegisterType(NewVT);
573 RegisterVT = DestVT;
574 if (EVT(DestVT).bitsLT(NewVT)) {
575 // Value is expanded, e.g. i64 -> i16.
576 return NumVectorRegs*(NewVT.getSizeInBits()/DestVT.getSizeInBits());
577 } else {
578 // Otherwise, promotion or legal types use the same number of registers as
579 // the vector decimated to the appropriate level.
580 return NumVectorRegs;
581 }
582
583 return 1;
584}
585
Chris Lattner310968c2005-01-07 07:44:53 +0000586/// computeRegisterProperties - Once all of the register classes are added,
587/// this allows us to compute derived properties we expose.
588void TargetLowering::computeRegisterProperties() {
Owen Anderson825b72b2009-08-11 20:47:22 +0000589 assert(MVT::LAST_VALUETYPE <= MVT::MAX_ALLOWED_VALUETYPE &&
Chris Lattnerbb97d812005-01-16 01:10:58 +0000590 "Too many value types for ValueTypeActions to hold!");
591
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000592 // Everything defaults to needing one register.
Owen Anderson825b72b2009-08-11 20:47:22 +0000593 for (unsigned i = 0; i != MVT::LAST_VALUETYPE; ++i) {
Dan Gohmanb9f10192007-06-21 14:42:22 +0000594 NumRegistersForVT[i] = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +0000595 RegisterTypeForVT[i] = TransformToType[i] = (MVT::SimpleValueType)i;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000596 }
597 // ...except isVoid, which doesn't need any registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000598 NumRegistersForVT[MVT::isVoid] = 0;
Misha Brukmanf976c852005-04-21 22:55:34 +0000599
Chris Lattner310968c2005-01-07 07:44:53 +0000600 // Find the largest integer register class.
Owen Anderson825b72b2009-08-11 20:47:22 +0000601 unsigned LargestIntReg = MVT::LAST_INTEGER_VALUETYPE;
Chris Lattner310968c2005-01-07 07:44:53 +0000602 for (; RegClassForVT[LargestIntReg] == 0; --LargestIntReg)
Owen Anderson825b72b2009-08-11 20:47:22 +0000603 assert(LargestIntReg != MVT::i1 && "No integer registers defined!");
Chris Lattner310968c2005-01-07 07:44:53 +0000604
605 // Every integer value type larger than this largest register takes twice as
606 // many registers to represent as the previous ValueType.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000607 for (unsigned ExpandedReg = LargestIntReg + 1; ; ++ExpandedReg) {
Dan Gohman8a55ce42009-09-23 21:02:20 +0000608 EVT ExpandedVT = (MVT::SimpleValueType)ExpandedReg;
609 if (!ExpandedVT.isInteger())
Duncan Sands83ec4b62008-06-06 12:08:01 +0000610 break;
Dan Gohmanb9f10192007-06-21 14:42:22 +0000611 NumRegistersForVT[ExpandedReg] = 2*NumRegistersForVT[ExpandedReg-1];
Owen Anderson825b72b2009-08-11 20:47:22 +0000612 RegisterTypeForVT[ExpandedReg] = (MVT::SimpleValueType)LargestIntReg;
613 TransformToType[ExpandedReg] = (MVT::SimpleValueType)(ExpandedReg - 1);
Dan Gohman8a55ce42009-09-23 21:02:20 +0000614 ValueTypeActions.setTypeAction(ExpandedVT, Expand);
Evan Cheng1a8f1fe2006-12-09 02:42:38 +0000615 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000616
617 // Inspect all of the ValueType's smaller than the largest integer
618 // register to see which ones need promotion.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000619 unsigned LegalIntReg = LargestIntReg;
620 for (unsigned IntReg = LargestIntReg - 1;
Owen Anderson825b72b2009-08-11 20:47:22 +0000621 IntReg >= (unsigned)MVT::i1; --IntReg) {
622 EVT IVT = (MVT::SimpleValueType)IntReg;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000623 if (isTypeLegal(IVT)) {
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000624 LegalIntReg = IntReg;
625 } else {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000626 RegisterTypeForVT[IntReg] = TransformToType[IntReg] =
Owen Anderson825b72b2009-08-11 20:47:22 +0000627 (MVT::SimpleValueType)LegalIntReg;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000628 ValueTypeActions.setTypeAction(IVT, Promote);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000629 }
630 }
631
Dale Johannesen161e8972007-10-05 20:04:43 +0000632 // ppcf128 type is really two f64's.
Owen Anderson825b72b2009-08-11 20:47:22 +0000633 if (!isTypeLegal(MVT::ppcf128)) {
634 NumRegistersForVT[MVT::ppcf128] = 2*NumRegistersForVT[MVT::f64];
635 RegisterTypeForVT[MVT::ppcf128] = MVT::f64;
636 TransformToType[MVT::ppcf128] = MVT::f64;
637 ValueTypeActions.setTypeAction(MVT::ppcf128, Expand);
Dale Johannesen161e8972007-10-05 20:04:43 +0000638 }
639
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000640 // Decide how to handle f64. If the target does not have native f64 support,
641 // expand it to i64 and we will be generating soft float library calls.
Owen Anderson825b72b2009-08-11 20:47:22 +0000642 if (!isTypeLegal(MVT::f64)) {
643 NumRegistersForVT[MVT::f64] = NumRegistersForVT[MVT::i64];
644 RegisterTypeForVT[MVT::f64] = RegisterTypeForVT[MVT::i64];
645 TransformToType[MVT::f64] = MVT::i64;
646 ValueTypeActions.setTypeAction(MVT::f64, Expand);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000647 }
648
649 // Decide how to handle f32. If the target does not have native support for
650 // f32, promote it to f64 if it is legal. Otherwise, expand it to i32.
Owen Anderson825b72b2009-08-11 20:47:22 +0000651 if (!isTypeLegal(MVT::f32)) {
652 if (isTypeLegal(MVT::f64)) {
653 NumRegistersForVT[MVT::f32] = NumRegistersForVT[MVT::f64];
654 RegisterTypeForVT[MVT::f32] = RegisterTypeForVT[MVT::f64];
655 TransformToType[MVT::f32] = MVT::f64;
656 ValueTypeActions.setTypeAction(MVT::f32, Promote);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000657 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000658 NumRegistersForVT[MVT::f32] = NumRegistersForVT[MVT::i32];
659 RegisterTypeForVT[MVT::f32] = RegisterTypeForVT[MVT::i32];
660 TransformToType[MVT::f32] = MVT::i32;
661 ValueTypeActions.setTypeAction(MVT::f32, Expand);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000662 }
Evan Cheng1a8f1fe2006-12-09 02:42:38 +0000663 }
Nate Begeman4ef3b812005-11-22 01:29:36 +0000664
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000665 // Loop over all of the vector value types to see which need transformations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000666 for (unsigned i = MVT::FIRST_VECTOR_VALUETYPE;
667 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000668 MVT VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000669 if (!isTypeLegal(VT)) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000670 MVT IntermediateVT;
671 EVT RegisterVT;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000672 unsigned NumIntermediates;
673 NumRegistersForVT[i] =
Owen Anderson23b9b192009-08-12 00:36:31 +0000674 getVectorTypeBreakdownMVT(VT, IntermediateVT, NumIntermediates,
675 RegisterVT, this);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000676 RegisterTypeForVT[i] = RegisterVT;
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000677
678 // Determine if there is a legal wider type.
679 bool IsLegalWiderType = false;
Owen Andersone50ed302009-08-10 22:56:29 +0000680 EVT EltVT = VT.getVectorElementType();
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000681 unsigned NElts = VT.getVectorNumElements();
Owen Anderson825b72b2009-08-11 20:47:22 +0000682 for (unsigned nVT = i+1; nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
683 EVT SVT = (MVT::SimpleValueType)nVT;
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000684 if (isTypeLegal(SVT) && SVT.getVectorElementType() == EltVT &&
685 SVT.getVectorNumElements() > NElts) {
686 TransformToType[i] = SVT;
687 ValueTypeActions.setTypeAction(VT, Promote);
688 IsLegalWiderType = true;
689 break;
690 }
691 }
692 if (!IsLegalWiderType) {
Owen Andersone50ed302009-08-10 22:56:29 +0000693 EVT NVT = VT.getPow2VectorType();
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000694 if (NVT == VT) {
695 // Type is already a power of 2. The default action is to split.
Owen Anderson825b72b2009-08-11 20:47:22 +0000696 TransformToType[i] = MVT::Other;
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000697 ValueTypeActions.setTypeAction(VT, Expand);
698 } else {
699 TransformToType[i] = NVT;
700 ValueTypeActions.setTypeAction(VT, Promote);
701 }
702 }
Dan Gohman7f321562007-06-25 16:23:39 +0000703 }
Chris Lattner3a5935842006-03-16 19:50:01 +0000704 }
Chris Lattnerbb97d812005-01-16 01:10:58 +0000705}
Chris Lattnercba82f92005-01-16 07:28:11 +0000706
Evan Cheng72261582005-12-20 06:22:03 +0000707const char *TargetLowering::getTargetNodeName(unsigned Opcode) const {
708 return NULL;
709}
Evan Cheng3a03ebb2005-12-21 23:05:39 +0000710
Scott Michel5b8f82e2008-03-10 15:42:14 +0000711
Owen Anderson825b72b2009-08-11 20:47:22 +0000712MVT::SimpleValueType TargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson1d0be152009-08-13 21:58:54 +0000713 return PointerTy.SimpleTy;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000714}
715
Sanjiv Gupta8f17a362009-12-28 02:40:33 +0000716MVT::SimpleValueType TargetLowering::getCmpLibcallReturnType() const {
717 return MVT::i32; // return the default value
718}
719
Dan Gohman7f321562007-06-25 16:23:39 +0000720/// getVectorTypeBreakdown - Vector types are broken down into some number of
Owen Anderson825b72b2009-08-11 20:47:22 +0000721/// legal first class types. For example, MVT::v8f32 maps to 2 MVT::v4f32
722/// with Altivec or SSE1, or 8 promoted MVT::f64 values with the X86 FP stack.
723/// Similarly, MVT::v2i64 turns into 4 MVT::i32 values with both PPC and X86.
Chris Lattnerdc879292006-03-31 00:28:56 +0000724///
Dan Gohman7f321562007-06-25 16:23:39 +0000725/// This method returns the number of registers needed, and the VT for each
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000726/// register. It also returns the VT and quantity of the intermediate values
727/// before they are promoted/expanded.
Chris Lattnerdc879292006-03-31 00:28:56 +0000728///
Owen Anderson23b9b192009-08-12 00:36:31 +0000729unsigned TargetLowering::getVectorTypeBreakdown(LLVMContext &Context, EVT VT,
Owen Andersone50ed302009-08-10 22:56:29 +0000730 EVT &IntermediateVT,
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000731 unsigned &NumIntermediates,
Owen Anderson23b9b192009-08-12 00:36:31 +0000732 EVT &RegisterVT) const {
Chris Lattnerdc879292006-03-31 00:28:56 +0000733 // Figure out the right, legal destination reg to copy into.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000734 unsigned NumElts = VT.getVectorNumElements();
Owen Andersone50ed302009-08-10 22:56:29 +0000735 EVT EltTy = VT.getVectorElementType();
Chris Lattnerdc879292006-03-31 00:28:56 +0000736
737 unsigned NumVectorRegs = 1;
738
Nate Begemand73ab882007-11-27 19:28:48 +0000739 // FIXME: We don't support non-power-of-2-sized vectors for now. Ideally we
740 // could break down into LHS/RHS like LegalizeDAG does.
741 if (!isPowerOf2_32(NumElts)) {
742 NumVectorRegs = NumElts;
743 NumElts = 1;
744 }
745
Chris Lattnerdc879292006-03-31 00:28:56 +0000746 // Divide the input until we get to a supported size. This will always
747 // end with a scalar if the target doesn't support vectors.
Owen Anderson23b9b192009-08-12 00:36:31 +0000748 while (NumElts > 1 && !isTypeLegal(
749 EVT::getVectorVT(Context, EltTy, NumElts))) {
Chris Lattnerdc879292006-03-31 00:28:56 +0000750 NumElts >>= 1;
751 NumVectorRegs <<= 1;
752 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000753
754 NumIntermediates = NumVectorRegs;
Chris Lattnerdc879292006-03-31 00:28:56 +0000755
Owen Anderson23b9b192009-08-12 00:36:31 +0000756 EVT NewVT = EVT::getVectorVT(Context, EltTy, NumElts);
Dan Gohman7f321562007-06-25 16:23:39 +0000757 if (!isTypeLegal(NewVT))
758 NewVT = EltTy;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000759 IntermediateVT = NewVT;
Chris Lattnerdc879292006-03-31 00:28:56 +0000760
Owen Anderson23b9b192009-08-12 00:36:31 +0000761 EVT DestVT = getRegisterType(Context, NewVT);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000762 RegisterVT = DestVT;
Duncan Sands8e4eb092008-06-08 20:54:56 +0000763 if (DestVT.bitsLT(NewVT)) {
Chris Lattnerdc879292006-03-31 00:28:56 +0000764 // Value is expanded, e.g. i64 -> i16.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000765 return NumVectorRegs*(NewVT.getSizeInBits()/DestVT.getSizeInBits());
Chris Lattnerdc879292006-03-31 00:28:56 +0000766 } else {
767 // Otherwise, promotion or legal types use the same number of registers as
768 // the vector decimated to the appropriate level.
Chris Lattner79227e22006-03-31 00:46:36 +0000769 return NumVectorRegs;
Chris Lattnerdc879292006-03-31 00:28:56 +0000770 }
771
Evan Chenge9b3da12006-05-17 18:10:06 +0000772 return 1;
Chris Lattnerdc879292006-03-31 00:28:56 +0000773}
774
Mon P Wang0c397192008-10-30 08:01:45 +0000775/// getWidenVectorType: given a vector type, returns the type to widen to
776/// (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000777/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +0000778/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +0000779/// scalarizing vs using the wider vector type.
Owen Andersone50ed302009-08-10 22:56:29 +0000780EVT TargetLowering::getWidenVectorType(EVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +0000781 assert(VT.isVector());
782 if (isTypeLegal(VT))
783 return VT;
784
785 // Default is not to widen until moved to LegalizeTypes
Owen Anderson825b72b2009-08-11 20:47:22 +0000786 return MVT::Other;
Mon P Wang0c397192008-10-30 08:01:45 +0000787}
788
Evan Cheng3ae05432008-01-24 00:22:01 +0000789/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000790/// function arguments in the caller parameter area. This is the actual
791/// alignment, not its logarithm.
Evan Cheng3ae05432008-01-24 00:22:01 +0000792unsigned TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000793 return TD->getCallFrameTypeAlignment(Ty);
Evan Cheng3ae05432008-01-24 00:22:01 +0000794}
795
Dan Gohman475871a2008-07-27 21:46:04 +0000796SDValue TargetLowering::getPICJumpTableRelocBase(SDValue Table,
797 SelectionDAG &DAG) const {
Evan Chengcc415862007-11-09 01:32:10 +0000798 if (usesGlobalOffsetTable())
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000799 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +0000800 return Table;
801}
802
Dan Gohman6520e202008-10-18 02:06:02 +0000803bool
804TargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
805 // Assume that everything is safe in static mode.
806 if (getTargetMachine().getRelocationModel() == Reloc::Static)
807 return true;
808
809 // In dynamic-no-pic mode, assume that known defined values are safe.
810 if (getTargetMachine().getRelocationModel() == Reloc::DynamicNoPIC &&
811 GA &&
812 !GA->getGlobal()->isDeclaration() &&
Duncan Sands667d4b82009-03-07 15:45:40 +0000813 !GA->getGlobal()->isWeakForLinker())
Dan Gohman6520e202008-10-18 02:06:02 +0000814 return true;
815
816 // Otherwise assume nothing is safe.
817 return false;
818}
819
Chris Lattnereb8146b2006-02-04 02:13:02 +0000820//===----------------------------------------------------------------------===//
821// Optimization Methods
822//===----------------------------------------------------------------------===//
823
Nate Begeman368e18d2006-02-16 21:11:51 +0000824/// ShrinkDemandedConstant - Check to see if the specified operand of the
825/// specified instruction is a constant integer. If so, check to see if there
826/// are any bits set in the constant that are not demanded. If so, shrink the
827/// constant and return true.
Dan Gohman475871a2008-07-27 21:46:04 +0000828bool TargetLowering::TargetLoweringOpt::ShrinkDemandedConstant(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000829 const APInt &Demanded) {
Dale Johannesende064702009-02-06 21:50:26 +0000830 DebugLoc dl = Op.getDebugLoc();
Bill Wendling36ae6c12009-03-04 00:18:06 +0000831
Chris Lattnerec665152006-02-26 23:36:02 +0000832 // FIXME: ISD::SELECT, ISD::SELECT_CC
Dan Gohmane5af2d32009-01-29 01:59:02 +0000833 switch (Op.getOpcode()) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000834 default: break;
Nate Begeman368e18d2006-02-16 21:11:51 +0000835 case ISD::XOR:
Bill Wendling36ae6c12009-03-04 00:18:06 +0000836 case ISD::AND:
837 case ISD::OR: {
838 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
839 if (!C) return false;
840
841 if (Op.getOpcode() == ISD::XOR &&
842 (C->getAPIntValue() | (~Demanded)).isAllOnesValue())
843 return false;
844
845 // if we can expand it to have all bits set, do it
846 if (C->getAPIntValue().intersects(~Demanded)) {
Owen Andersone50ed302009-08-10 22:56:29 +0000847 EVT VT = Op.getValueType();
Bill Wendling36ae6c12009-03-04 00:18:06 +0000848 SDValue New = DAG.getNode(Op.getOpcode(), dl, VT, Op.getOperand(0),
849 DAG.getConstant(Demanded &
850 C->getAPIntValue(),
851 VT));
852 return CombineTo(Op, New);
853 }
854
Nate Begemande996292006-02-03 22:24:05 +0000855 break;
856 }
Bill Wendling36ae6c12009-03-04 00:18:06 +0000857 }
858
Nate Begemande996292006-02-03 22:24:05 +0000859 return false;
860}
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000861
Dan Gohman97121ba2009-04-08 00:15:30 +0000862/// ShrinkDemandedOp - Convert x+y to (VT)((SmallVT)x+(SmallVT)y) if the
863/// casts are free. This uses isZExtFree and ZERO_EXTEND for the widening
864/// cast, but it could be generalized for targets with other types of
865/// implicit widening casts.
866bool
867TargetLowering::TargetLoweringOpt::ShrinkDemandedOp(SDValue Op,
868 unsigned BitWidth,
869 const APInt &Demanded,
870 DebugLoc dl) {
871 assert(Op.getNumOperands() == 2 &&
872 "ShrinkDemandedOp only supports binary operators!");
873 assert(Op.getNode()->getNumValues() == 1 &&
874 "ShrinkDemandedOp only supports nodes with one result!");
875
876 // Don't do this if the node has another user, which may require the
877 // full value.
878 if (!Op.getNode()->hasOneUse())
879 return false;
880
881 // Search for the smallest integer type with free casts to and from
882 // Op's type. For expedience, just check power-of-2 integer types.
883 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
884 unsigned SmallVTBits = BitWidth - Demanded.countLeadingZeros();
885 if (!isPowerOf2_32(SmallVTBits))
886 SmallVTBits = NextPowerOf2(SmallVTBits);
887 for (; SmallVTBits < BitWidth; SmallVTBits = NextPowerOf2(SmallVTBits)) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000888 EVT SmallVT = EVT::getIntegerVT(*DAG.getContext(), SmallVTBits);
Dan Gohman97121ba2009-04-08 00:15:30 +0000889 if (TLI.isTruncateFree(Op.getValueType(), SmallVT) &&
890 TLI.isZExtFree(SmallVT, Op.getValueType())) {
891 // We found a type with free casts.
892 SDValue X = DAG.getNode(Op.getOpcode(), dl, SmallVT,
893 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
894 Op.getNode()->getOperand(0)),
895 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
896 Op.getNode()->getOperand(1)));
897 SDValue Z = DAG.getNode(ISD::ZERO_EXTEND, dl, Op.getValueType(), X);
898 return CombineTo(Op, Z);
899 }
900 }
901 return false;
902}
903
Nate Begeman368e18d2006-02-16 21:11:51 +0000904/// SimplifyDemandedBits - Look at Op. At this point, we know that only the
905/// DemandedMask bits of the result of Op are ever used downstream. If we can
906/// use this information to simplify Op, create a new simplified DAG node and
907/// return true, returning the original and new nodes in Old and New. Otherwise,
908/// analyze the expression and return a mask of KnownOne and KnownZero bits for
909/// the expression (used to simplify the caller). The KnownZero/One bits may
910/// only be accurate for those bits in the DemandedMask.
Dan Gohman475871a2008-07-27 21:46:04 +0000911bool TargetLowering::SimplifyDemandedBits(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000912 const APInt &DemandedMask,
913 APInt &KnownZero,
914 APInt &KnownOne,
Nate Begeman368e18d2006-02-16 21:11:51 +0000915 TargetLoweringOpt &TLO,
916 unsigned Depth) const {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000917 unsigned BitWidth = DemandedMask.getBitWidth();
Dan Gohman87862e72009-12-11 21:31:27 +0000918 assert(Op.getValueType().getScalarType().getSizeInBits() == BitWidth &&
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000919 "Mask size mismatches value type size!");
920 APInt NewMask = DemandedMask;
Dale Johannesen6f38cb62009-02-07 19:59:05 +0000921 DebugLoc dl = Op.getDebugLoc();
Chris Lattner3fc5b012007-05-17 18:19:23 +0000922
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000923 // Don't know anything.
924 KnownZero = KnownOne = APInt(BitWidth, 0);
925
Nate Begeman368e18d2006-02-16 21:11:51 +0000926 // Other users may use these bits.
Gabor Greifba36cb52008-08-28 21:40:38 +0000927 if (!Op.getNode()->hasOneUse()) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000928 if (Depth != 0) {
929 // If not at the root, Just compute the KnownZero/KnownOne bits to
930 // simplify things downstream.
Dan Gohmanea859be2007-06-22 14:59:07 +0000931 TLO.DAG.ComputeMaskedBits(Op, DemandedMask, KnownZero, KnownOne, Depth);
Nate Begeman368e18d2006-02-16 21:11:51 +0000932 return false;
933 }
934 // If this is the root being simplified, allow it to have multiple uses,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000935 // just set the NewMask to all bits.
936 NewMask = APInt::getAllOnesValue(BitWidth);
Nate Begeman368e18d2006-02-16 21:11:51 +0000937 } else if (DemandedMask == 0) {
938 // Not demanding any bits from Op.
939 if (Op.getOpcode() != ISD::UNDEF)
Dale Johannesene8d72302009-02-06 23:05:02 +0000940 return TLO.CombineTo(Op, TLO.DAG.getUNDEF(Op.getValueType()));
Nate Begeman368e18d2006-02-16 21:11:51 +0000941 return false;
942 } else if (Depth == 6) { // Limit search depth.
943 return false;
944 }
945
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000946 APInt KnownZero2, KnownOne2, KnownZeroOut, KnownOneOut;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000947 switch (Op.getOpcode()) {
948 case ISD::Constant:
Nate Begeman368e18d2006-02-16 21:11:51 +0000949 // We know all of the bits for a constant!
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000950 KnownOne = cast<ConstantSDNode>(Op)->getAPIntValue() & NewMask;
951 KnownZero = ~KnownOne & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +0000952 return false; // Don't fall through, will infinitely loop.
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000953 case ISD::AND:
Chris Lattner81cd3552006-02-27 00:36:27 +0000954 // If the RHS is a constant, check to see if the LHS would be zero without
955 // using the bits from the RHS. Below, we use knowledge about the RHS to
956 // simplify the LHS, here we're using information from the LHS to simplify
957 // the RHS.
958 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000959 APInt LHSZero, LHSOne;
960 TLO.DAG.ComputeMaskedBits(Op.getOperand(0), NewMask,
Dan Gohmanea859be2007-06-22 14:59:07 +0000961 LHSZero, LHSOne, Depth+1);
Chris Lattner81cd3552006-02-27 00:36:27 +0000962 // If the LHS already has zeros where RHSC does, this and is dead.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000963 if ((LHSZero & NewMask) == (~RHSC->getAPIntValue() & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +0000964 return TLO.CombineTo(Op, Op.getOperand(0));
965 // If any of the set bits in the RHS are known zero on the LHS, shrink
966 // the constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000967 if (TLO.ShrinkDemandedConstant(Op, ~LHSZero & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +0000968 return true;
969 }
970
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000971 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +0000972 KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000973 return true;
Nate Begeman368e18d2006-02-16 21:11:51 +0000974 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000975 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownZero & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +0000976 KnownZero2, KnownOne2, TLO, Depth+1))
977 return true;
978 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
979
980 // If all of the demanded bits are known one on one side, return the other.
981 // These bits cannot contribute to the result of the 'and'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000982 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000983 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000984 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000985 return TLO.CombineTo(Op, Op.getOperand(1));
986 // If all of the demanded bits in the inputs are known zeros, return zero.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000987 if ((NewMask & (KnownZero|KnownZero2)) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +0000988 return TLO.CombineTo(Op, TLO.DAG.getConstant(0, Op.getValueType()));
989 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000990 if (TLO.ShrinkDemandedConstant(Op, ~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000991 return true;
Dan Gohman97121ba2009-04-08 00:15:30 +0000992 // If the operation can be done in a smaller type, do so.
Evan Chengd40d03e2010-01-06 19:38:29 +0000993 if (TLO.ShrinkOps && TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +0000994 return true;
995
Nate Begeman368e18d2006-02-16 21:11:51 +0000996 // Output known-1 bits are only known if set in both the LHS & RHS.
997 KnownOne &= KnownOne2;
998 // Output known-0 are known to be clear if zero in either the LHS | RHS.
999 KnownZero |= KnownZero2;
1000 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001001 case ISD::OR:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001002 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001003 KnownOne, TLO, Depth+1))
1004 return true;
1005 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001006 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownOne & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +00001007 KnownZero2, KnownOne2, TLO, Depth+1))
1008 return true;
1009 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1010
1011 // If all of the demanded bits are known zero on one side, return the other.
1012 // These bits cannot contribute to the result of the 'or'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001013 if ((NewMask & ~KnownOne2 & KnownZero) == (~KnownOne2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001014 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001015 if ((NewMask & ~KnownOne & KnownZero2) == (~KnownOne & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001016 return TLO.CombineTo(Op, Op.getOperand(1));
1017 // If all of the potentially set bits on one side are known to be set on
1018 // the other side, just use the 'other' side.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001019 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001020 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001021 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001022 return TLO.CombineTo(Op, Op.getOperand(1));
1023 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001024 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001025 return true;
Dan Gohman97121ba2009-04-08 00:15:30 +00001026 // If the operation can be done in a smaller type, do so.
Evan Chengd40d03e2010-01-06 19:38:29 +00001027 if (TLO.ShrinkOps && TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +00001028 return true;
1029
Nate Begeman368e18d2006-02-16 21:11:51 +00001030 // Output known-0 bits are only known if clear in both the LHS & RHS.
1031 KnownZero &= KnownZero2;
1032 // Output known-1 are known to be set if set in either the LHS | RHS.
1033 KnownOne |= KnownOne2;
1034 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001035 case ISD::XOR:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001036 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001037 KnownOne, TLO, Depth+1))
1038 return true;
1039 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001040 if (SimplifyDemandedBits(Op.getOperand(0), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +00001041 KnownOne2, TLO, Depth+1))
1042 return true;
1043 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1044
1045 // If all of the demanded bits are known zero on one side, return the other.
1046 // These bits cannot contribute to the result of the 'xor'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001047 if ((KnownZero & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +00001048 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001049 if ((KnownZero2 & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +00001050 return TLO.CombineTo(Op, Op.getOperand(1));
Dan Gohman97121ba2009-04-08 00:15:30 +00001051 // If the operation can be done in a smaller type, do so.
Evan Chengd40d03e2010-01-06 19:38:29 +00001052 if (TLO.ShrinkOps && TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +00001053 return true;
1054
Chris Lattner3687c1a2006-11-27 21:50:02 +00001055 // If all of the unknown bits are known to be zero on one side or the other
1056 // (but not both) turn this into an *inclusive* or.
1057 // e.g. (A & C1)^(B & C2) -> (A & C1)|(B & C2) iff C1&C2 == 0
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001058 if ((NewMask & ~KnownZero & ~KnownZero2) == 0)
Dale Johannesende064702009-02-06 21:50:26 +00001059 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::OR, dl, Op.getValueType(),
Chris Lattner3687c1a2006-11-27 21:50:02 +00001060 Op.getOperand(0),
1061 Op.getOperand(1)));
Nate Begeman368e18d2006-02-16 21:11:51 +00001062
1063 // Output known-0 bits are known if clear or set in both the LHS & RHS.
1064 KnownZeroOut = (KnownZero & KnownZero2) | (KnownOne & KnownOne2);
1065 // Output known-1 are known to be set if set in only one of the LHS, RHS.
1066 KnownOneOut = (KnownZero & KnownOne2) | (KnownOne & KnownZero2);
1067
Nate Begeman368e18d2006-02-16 21:11:51 +00001068 // If all of the demanded bits on one side are known, and all of the set
1069 // bits on that side are also known to be set on the other side, turn this
1070 // into an AND, as we know the bits will be cleared.
1071 // e.g. (X | C1) ^ C2 --> (X | C1) & ~C2 iff (C1&C2) == C2
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001072 if ((NewMask & (KnownZero|KnownOne)) == NewMask) { // all known
Nate Begeman368e18d2006-02-16 21:11:51 +00001073 if ((KnownOne & KnownOne2) == KnownOne) {
Owen Andersone50ed302009-08-10 22:56:29 +00001074 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001075 SDValue ANDC = TLO.DAG.getConstant(~KnownOne & NewMask, VT);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001076 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::AND, dl, VT,
1077 Op.getOperand(0), ANDC));
Nate Begeman368e18d2006-02-16 21:11:51 +00001078 }
1079 }
1080
1081 // If the RHS is a constant, see if we can simplify it.
Torok Edwin4fea2e92008-04-06 21:23:02 +00001082 // for XOR, we prefer to force bits to 1 if they will make a -1.
1083 // if we can't force bits, try to shrink constant
1084 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1085 APInt Expanded = C->getAPIntValue() | (~NewMask);
1086 // if we can expand it to have all bits set, do it
1087 if (Expanded.isAllOnesValue()) {
1088 if (Expanded != C->getAPIntValue()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001089 EVT VT = Op.getValueType();
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001090 SDValue New = TLO.DAG.getNode(Op.getOpcode(), dl,VT, Op.getOperand(0),
Torok Edwin4fea2e92008-04-06 21:23:02 +00001091 TLO.DAG.getConstant(Expanded, VT));
1092 return TLO.CombineTo(Op, New);
1093 }
1094 // if it already has all the bits set, nothing to change
1095 // but don't shrink either!
1096 } else if (TLO.ShrinkDemandedConstant(Op, NewMask)) {
1097 return true;
1098 }
1099 }
1100
Nate Begeman368e18d2006-02-16 21:11:51 +00001101 KnownZero = KnownZeroOut;
1102 KnownOne = KnownOneOut;
1103 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001104 case ISD::SELECT:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001105 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001106 KnownOne, TLO, Depth+1))
1107 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001108 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +00001109 KnownOne2, TLO, Depth+1))
1110 return true;
1111 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1112 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1113
1114 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001115 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001116 return true;
1117
1118 // Only known if known in both the LHS and RHS.
1119 KnownOne &= KnownOne2;
1120 KnownZero &= KnownZero2;
1121 break;
Chris Lattnerec665152006-02-26 23:36:02 +00001122 case ISD::SELECT_CC:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001123 if (SimplifyDemandedBits(Op.getOperand(3), NewMask, KnownZero,
Chris Lattnerec665152006-02-26 23:36:02 +00001124 KnownOne, TLO, Depth+1))
1125 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001126 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero2,
Chris Lattnerec665152006-02-26 23:36:02 +00001127 KnownOne2, TLO, Depth+1))
1128 return true;
1129 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1130 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1131
1132 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001133 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Chris Lattnerec665152006-02-26 23:36:02 +00001134 return true;
1135
1136 // Only known if known in both the LHS and RHS.
1137 KnownOne &= KnownOne2;
1138 KnownZero &= KnownZero2;
1139 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001140 case ISD::SHL:
Nate Begeman368e18d2006-02-16 21:11:51 +00001141 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001142 unsigned ShAmt = SA->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00001143 SDValue InOp = Op.getOperand(0);
Chris Lattner895c4ab2007-04-17 21:14:16 +00001144
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001145 // If the shift count is an invalid immediate, don't do anything.
1146 if (ShAmt >= BitWidth)
1147 break;
1148
Chris Lattner895c4ab2007-04-17 21:14:16 +00001149 // If this is ((X >>u C1) << ShAmt), see if we can simplify this into a
1150 // single shift. We can do this if the bottom bits (which are shifted
1151 // out) are never demanded.
1152 if (InOp.getOpcode() == ISD::SRL &&
1153 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001154 if (ShAmt && (NewMask & APInt::getLowBitsSet(BitWidth, ShAmt)) == 0) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001155 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner895c4ab2007-04-17 21:14:16 +00001156 unsigned Opc = ISD::SHL;
1157 int Diff = ShAmt-C1;
1158 if (Diff < 0) {
1159 Diff = -Diff;
1160 Opc = ISD::SRL;
1161 }
1162
Dan Gohman475871a2008-07-27 21:46:04 +00001163 SDValue NewSA =
Chris Lattner4e7e6cd2007-05-30 16:30:06 +00001164 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00001165 EVT VT = Op.getValueType();
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001166 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner895c4ab2007-04-17 21:14:16 +00001167 InOp.getOperand(0), NewSA));
1168 }
1169 }
1170
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001171 if (SimplifyDemandedBits(Op.getOperand(0), NewMask.lshr(ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +00001172 KnownZero, KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001173 return true;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001174 KnownZero <<= SA->getZExtValue();
1175 KnownOne <<= SA->getZExtValue();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001176 // low bits known zero.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001177 KnownZero |= APInt::getLowBitsSet(BitWidth, SA->getZExtValue());
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001178 }
1179 break;
Nate Begeman368e18d2006-02-16 21:11:51 +00001180 case ISD::SRL:
1181 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Andersone50ed302009-08-10 22:56:29 +00001182 EVT VT = Op.getValueType();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001183 unsigned ShAmt = SA->getZExtValue();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001184 unsigned VTSize = VT.getSizeInBits();
Dan Gohman475871a2008-07-27 21:46:04 +00001185 SDValue InOp = Op.getOperand(0);
Chris Lattner895c4ab2007-04-17 21:14:16 +00001186
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001187 // If the shift count is an invalid immediate, don't do anything.
1188 if (ShAmt >= BitWidth)
1189 break;
1190
Chris Lattner895c4ab2007-04-17 21:14:16 +00001191 // If this is ((X << C1) >>u ShAmt), see if we can simplify this into a
1192 // single shift. We can do this if the top bits (which are shifted out)
1193 // are never demanded.
1194 if (InOp.getOpcode() == ISD::SHL &&
1195 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001196 if (ShAmt && (NewMask & APInt::getHighBitsSet(VTSize, ShAmt)) == 0) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001197 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner895c4ab2007-04-17 21:14:16 +00001198 unsigned Opc = ISD::SRL;
1199 int Diff = ShAmt-C1;
1200 if (Diff < 0) {
1201 Diff = -Diff;
1202 Opc = ISD::SHL;
1203 }
1204
Dan Gohman475871a2008-07-27 21:46:04 +00001205 SDValue NewSA =
Chris Lattner8c7d2d52007-04-17 22:53:02 +00001206 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001207 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner895c4ab2007-04-17 21:14:16 +00001208 InOp.getOperand(0), NewSA));
1209 }
1210 }
Nate Begeman368e18d2006-02-16 21:11:51 +00001211
1212 // Compute the new bits that are at the top now.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001213 if (SimplifyDemandedBits(InOp, (NewMask << ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +00001214 KnownZero, KnownOne, TLO, Depth+1))
1215 return true;
1216 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001217 KnownZero = KnownZero.lshr(ShAmt);
1218 KnownOne = KnownOne.lshr(ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +00001219
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001220 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +00001221 KnownZero |= HighBits; // High bits known zero.
Nate Begeman368e18d2006-02-16 21:11:51 +00001222 }
1223 break;
1224 case ISD::SRA:
Dan Gohmane5af2d32009-01-29 01:59:02 +00001225 // If this is an arithmetic shift right and only the low-bit is set, we can
1226 // always convert this into a logical shr, even if the shift amount is
1227 // variable. The low bit of the shift cannot be an input sign bit unless
1228 // the shift amount is >= the size of the datatype, which is undefined.
1229 if (DemandedMask == 1)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001230 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, Op.getValueType(),
Dan Gohmane5af2d32009-01-29 01:59:02 +00001231 Op.getOperand(0), Op.getOperand(1)));
1232
Nate Begeman368e18d2006-02-16 21:11:51 +00001233 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Andersone50ed302009-08-10 22:56:29 +00001234 EVT VT = Op.getValueType();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001235 unsigned ShAmt = SA->getZExtValue();
Nate Begeman368e18d2006-02-16 21:11:51 +00001236
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001237 // If the shift count is an invalid immediate, don't do anything.
1238 if (ShAmt >= BitWidth)
1239 break;
1240
1241 APInt InDemandedMask = (NewMask << ShAmt);
Chris Lattner1b737132006-05-08 17:22:53 +00001242
1243 // If any of the demanded bits are produced by the sign extension, we also
1244 // demand the input sign bit.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001245 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
1246 if (HighBits.intersects(NewMask))
Dan Gohman87862e72009-12-11 21:31:27 +00001247 InDemandedMask |= APInt::getSignBit(VT.getScalarType().getSizeInBits());
Chris Lattner1b737132006-05-08 17:22:53 +00001248
1249 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedMask,
Nate Begeman368e18d2006-02-16 21:11:51 +00001250 KnownZero, KnownOne, TLO, Depth+1))
1251 return true;
1252 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001253 KnownZero = KnownZero.lshr(ShAmt);
1254 KnownOne = KnownOne.lshr(ShAmt);
Nate Begeman368e18d2006-02-16 21:11:51 +00001255
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001256 // Handle the sign bit, adjusted to where it is now in the mask.
1257 APInt SignBit = APInt::getSignBit(BitWidth).lshr(ShAmt);
Nate Begeman368e18d2006-02-16 21:11:51 +00001258
1259 // If the input sign bit is known to be zero, or if none of the top bits
1260 // are demanded, turn this into an unsigned shift right.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001261 if (KnownZero.intersects(SignBit) || (HighBits & ~NewMask) == HighBits) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001262 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, VT,
1263 Op.getOperand(0),
Nate Begeman368e18d2006-02-16 21:11:51 +00001264 Op.getOperand(1)));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001265 } else if (KnownOne.intersects(SignBit)) { // New bits are known one.
Nate Begeman368e18d2006-02-16 21:11:51 +00001266 KnownOne |= HighBits;
1267 }
1268 }
1269 break;
1270 case ISD::SIGN_EXTEND_INREG: {
Owen Andersone50ed302009-08-10 22:56:29 +00001271 EVT EVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
Nate Begeman368e18d2006-02-16 21:11:51 +00001272
Chris Lattnerec665152006-02-26 23:36:02 +00001273 // Sign extension. Compute the demanded bits in the result that are not
Nate Begeman368e18d2006-02-16 21:11:51 +00001274 // present in the input.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001275 APInt NewBits = APInt::getHighBitsSet(BitWidth,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001276 BitWidth - EVT.getSizeInBits()) &
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001277 NewMask;
Nate Begeman368e18d2006-02-16 21:11:51 +00001278
Chris Lattnerec665152006-02-26 23:36:02 +00001279 // If none of the extended bits are demanded, eliminate the sextinreg.
1280 if (NewBits == 0)
1281 return TLO.CombineTo(Op, Op.getOperand(0));
1282
Duncan Sands83ec4b62008-06-06 12:08:01 +00001283 APInt InSignBit = APInt::getSignBit(EVT.getSizeInBits());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001284 InSignBit.zext(BitWidth);
1285 APInt InputDemandedBits = APInt::getLowBitsSet(BitWidth,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001286 EVT.getSizeInBits()) &
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001287 NewMask;
Nate Begeman368e18d2006-02-16 21:11:51 +00001288
Chris Lattnerec665152006-02-26 23:36:02 +00001289 // Since the sign extended bits are demanded, we know that the sign
Nate Begeman368e18d2006-02-16 21:11:51 +00001290 // bit is demanded.
Chris Lattnerec665152006-02-26 23:36:02 +00001291 InputDemandedBits |= InSignBit;
Nate Begeman368e18d2006-02-16 21:11:51 +00001292
1293 if (SimplifyDemandedBits(Op.getOperand(0), InputDemandedBits,
1294 KnownZero, KnownOne, TLO, Depth+1))
1295 return true;
1296 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1297
1298 // If the sign bit of the input is known set or clear, then we know the
1299 // top bits of the result.
1300
Chris Lattnerec665152006-02-26 23:36:02 +00001301 // If the input sign bit is known zero, convert this into a zero extension.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001302 if (KnownZero.intersects(InSignBit))
Chris Lattnerec665152006-02-26 23:36:02 +00001303 return TLO.CombineTo(Op,
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001304 TLO.DAG.getZeroExtendInReg(Op.getOperand(0),dl,EVT));
Chris Lattnerec665152006-02-26 23:36:02 +00001305
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001306 if (KnownOne.intersects(InSignBit)) { // Input sign bit known set
Nate Begeman368e18d2006-02-16 21:11:51 +00001307 KnownOne |= NewBits;
1308 KnownZero &= ~NewBits;
Chris Lattnerec665152006-02-26 23:36:02 +00001309 } else { // Input sign bit unknown
Nate Begeman368e18d2006-02-16 21:11:51 +00001310 KnownZero &= ~NewBits;
1311 KnownOne &= ~NewBits;
1312 }
1313 break;
1314 }
Chris Lattnerec665152006-02-26 23:36:02 +00001315 case ISD::ZERO_EXTEND: {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001316 unsigned OperandBitWidth = Op.getOperand(0).getValueSizeInBits();
1317 APInt InMask = NewMask;
1318 InMask.trunc(OperandBitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001319
1320 // If none of the top bits are demanded, convert this into an any_extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001321 APInt NewBits =
1322 APInt::getHighBitsSet(BitWidth, BitWidth - OperandBitWidth) & NewMask;
1323 if (!NewBits.intersects(NewMask))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001324 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
Chris Lattnerec665152006-02-26 23:36:02 +00001325 Op.getValueType(),
1326 Op.getOperand(0)));
1327
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001328 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001329 KnownZero, KnownOne, TLO, Depth+1))
1330 return true;
1331 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001332 KnownZero.zext(BitWidth);
1333 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001334 KnownZero |= NewBits;
1335 break;
1336 }
1337 case ISD::SIGN_EXTEND: {
Owen Andersone50ed302009-08-10 22:56:29 +00001338 EVT InVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001339 unsigned InBits = InVT.getSizeInBits();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001340 APInt InMask = APInt::getLowBitsSet(BitWidth, InBits);
Dan Gohman97360282008-03-11 21:29:43 +00001341 APInt InSignBit = APInt::getBitsSet(BitWidth, InBits - 1, InBits);
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001342 APInt NewBits = ~InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001343
1344 // If none of the top bits are demanded, convert this into an any_extend.
1345 if (NewBits == 0)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001346 return TLO.CombineTo(Op,TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
1347 Op.getValueType(),
1348 Op.getOperand(0)));
Chris Lattnerec665152006-02-26 23:36:02 +00001349
1350 // Since some of the sign extended bits are demanded, we know that the sign
1351 // bit is demanded.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001352 APInt InDemandedBits = InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001353 InDemandedBits |= InSignBit;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001354 InDemandedBits.trunc(InBits);
Chris Lattnerec665152006-02-26 23:36:02 +00001355
1356 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedBits, KnownZero,
1357 KnownOne, TLO, Depth+1))
1358 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001359 KnownZero.zext(BitWidth);
1360 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001361
1362 // If the sign bit is known zero, convert this to a zero extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001363 if (KnownZero.intersects(InSignBit))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001364 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ZERO_EXTEND, dl,
Chris Lattnerec665152006-02-26 23:36:02 +00001365 Op.getValueType(),
1366 Op.getOperand(0)));
1367
1368 // If the sign bit is known one, the top bits match.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001369 if (KnownOne.intersects(InSignBit)) {
Chris Lattnerec665152006-02-26 23:36:02 +00001370 KnownOne |= NewBits;
1371 KnownZero &= ~NewBits;
1372 } else { // Otherwise, top bits aren't known.
1373 KnownOne &= ~NewBits;
1374 KnownZero &= ~NewBits;
1375 }
1376 break;
1377 }
1378 case ISD::ANY_EXTEND: {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001379 unsigned OperandBitWidth = Op.getOperand(0).getValueSizeInBits();
1380 APInt InMask = NewMask;
1381 InMask.trunc(OperandBitWidth);
1382 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001383 KnownZero, KnownOne, TLO, Depth+1))
1384 return true;
1385 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001386 KnownZero.zext(BitWidth);
1387 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001388 break;
1389 }
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001390 case ISD::TRUNCATE: {
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001391 // Simplify the input, using demanded bit information, and compute the known
1392 // zero/one bits live out.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001393 APInt TruncMask = NewMask;
1394 TruncMask.zext(Op.getOperand(0).getValueSizeInBits());
1395 if (SimplifyDemandedBits(Op.getOperand(0), TruncMask,
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001396 KnownZero, KnownOne, TLO, Depth+1))
1397 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001398 KnownZero.trunc(BitWidth);
1399 KnownOne.trunc(BitWidth);
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001400
1401 // If the input is only used by this truncate, see if we can shrink it based
1402 // on the known demanded bits.
Gabor Greifba36cb52008-08-28 21:40:38 +00001403 if (Op.getOperand(0).getNode()->hasOneUse()) {
Dan Gohman475871a2008-07-27 21:46:04 +00001404 SDValue In = Op.getOperand(0);
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001405 unsigned InBitWidth = In.getValueSizeInBits();
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001406 switch (In.getOpcode()) {
1407 default: break;
1408 case ISD::SRL:
1409 // Shrink SRL by a constant if none of the high bits shifted in are
1410 // demanded.
1411 if (ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(In.getOperand(1))){
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001412 APInt HighBits = APInt::getHighBitsSet(InBitWidth,
1413 InBitWidth - BitWidth);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001414 HighBits = HighBits.lshr(ShAmt->getZExtValue());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001415 HighBits.trunc(BitWidth);
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001416
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001417 if (ShAmt->getZExtValue() < BitWidth && !(HighBits & NewMask)) {
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001418 // None of the shifted in bits are needed. Add a truncate of the
1419 // shift input, then shift it.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001420 SDValue NewTrunc = TLO.DAG.getNode(ISD::TRUNCATE, dl,
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001421 Op.getValueType(),
1422 In.getOperand(0));
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001423 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl,
1424 Op.getValueType(),
1425 NewTrunc,
1426 In.getOperand(1)));
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001427 }
1428 }
1429 break;
1430 }
1431 }
1432
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001433 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001434 break;
1435 }
Chris Lattnerec665152006-02-26 23:36:02 +00001436 case ISD::AssertZext: {
Owen Andersone50ed302009-08-10 22:56:29 +00001437 EVT VT = cast<VTSDNode>(Op.getOperand(1))->getVT();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001438 APInt InMask = APInt::getLowBitsSet(BitWidth,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001439 VT.getSizeInBits());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001440 if (SimplifyDemandedBits(Op.getOperand(0), InMask & NewMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001441 KnownZero, KnownOne, TLO, Depth+1))
1442 return true;
1443 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001444 KnownZero |= ~InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001445 break;
1446 }
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001447 case ISD::BIT_CONVERT:
1448#if 0
1449 // If this is an FP->Int bitcast and if the sign bit is the only thing that
1450 // is demanded, turn this into a FGETSIGN.
Owen Andersone50ed302009-08-10 22:56:29 +00001451 if (NewMask == EVT::getIntegerVTSignBit(Op.getValueType()) &&
Owen Anderson825b72b2009-08-11 20:47:22 +00001452 MVT::isFloatingPoint(Op.getOperand(0).getValueType()) &&
1453 !MVT::isVector(Op.getOperand(0).getValueType())) {
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001454 // Only do this xform if FGETSIGN is valid or if before legalize.
1455 if (!TLO.AfterLegalize ||
1456 isOperationLegal(ISD::FGETSIGN, Op.getValueType())) {
1457 // Make a FGETSIGN + SHL to move the sign bit into the appropriate
1458 // place. We expect the SHL to be eliminated by other optimizations.
Dan Gohman475871a2008-07-27 21:46:04 +00001459 SDValue Sign = TLO.DAG.getNode(ISD::FGETSIGN, Op.getValueType(),
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001460 Op.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00001461 unsigned ShVal = Op.getValueType().getSizeInBits()-1;
Dan Gohman475871a2008-07-27 21:46:04 +00001462 SDValue ShAmt = TLO.DAG.getConstant(ShVal, getShiftAmountTy());
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001463 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, Op.getValueType(),
1464 Sign, ShAmt));
1465 }
1466 }
1467#endif
1468 break;
Dan Gohman97121ba2009-04-08 00:15:30 +00001469 case ISD::ADD:
1470 case ISD::MUL:
1471 case ISD::SUB: {
1472 // Add, Sub, and Mul don't demand any bits in positions beyond that
1473 // of the highest bit demanded of them.
1474 APInt LoMask = APInt::getLowBitsSet(BitWidth,
1475 BitWidth - NewMask.countLeadingZeros());
1476 if (SimplifyDemandedBits(Op.getOperand(0), LoMask, KnownZero2,
1477 KnownOne2, TLO, Depth+1))
1478 return true;
1479 if (SimplifyDemandedBits(Op.getOperand(1), LoMask, KnownZero2,
1480 KnownOne2, TLO, Depth+1))
1481 return true;
1482 // See if the operation should be performed at a smaller bit width.
Evan Chengd40d03e2010-01-06 19:38:29 +00001483 if (TLO.ShrinkOps && TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +00001484 return true;
1485 }
1486 // FALL THROUGH
Dan Gohman54eed372008-05-06 00:53:29 +00001487 default:
Chris Lattner1482b5f2006-04-02 06:15:09 +00001488 // Just use ComputeMaskedBits to compute output bits.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001489 TLO.DAG.ComputeMaskedBits(Op, NewMask, KnownZero, KnownOne, Depth);
Chris Lattnera6bc5a42006-02-27 01:00:42 +00001490 break;
Nate Begeman368e18d2006-02-16 21:11:51 +00001491 }
Chris Lattnerec665152006-02-26 23:36:02 +00001492
1493 // If we know the value of all of the demanded bits, return this as a
1494 // constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001495 if ((NewMask & (KnownZero|KnownOne)) == NewMask)
Chris Lattnerec665152006-02-26 23:36:02 +00001496 return TLO.CombineTo(Op, TLO.DAG.getConstant(KnownOne, Op.getValueType()));
1497
Nate Begeman368e18d2006-02-16 21:11:51 +00001498 return false;
1499}
1500
Nate Begeman368e18d2006-02-16 21:11:51 +00001501/// computeMaskedBitsForTargetNode - Determine which of the bits specified
1502/// in Mask are known to be either zero or one and return them in the
1503/// KnownZero/KnownOne bitsets.
Dan Gohman475871a2008-07-27 21:46:04 +00001504void TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00001505 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00001506 APInt &KnownZero,
1507 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00001508 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00001509 unsigned Depth) const {
Chris Lattner1b5232a2006-04-02 06:19:46 +00001510 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1511 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1512 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1513 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001514 "Should use MaskedValueIsZero if you don't know whether Op"
1515 " is a target node!");
Dan Gohman977a76f2008-02-13 22:28:48 +00001516 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Cheng3a03ebb2005-12-21 23:05:39 +00001517}
Chris Lattner4ccb0702006-01-26 20:37:03 +00001518
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001519/// ComputeNumSignBitsForTargetNode - This method can be implemented by
1520/// targets that want to expose additional information about sign bits to the
1521/// DAG Combiner.
Dan Gohman475871a2008-07-27 21:46:04 +00001522unsigned TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001523 unsigned Depth) const {
1524 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1525 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1526 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1527 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
1528 "Should use ComputeNumSignBits if you don't know whether Op"
1529 " is a target node!");
1530 return 1;
1531}
1532
Dan Gohman97d11632009-02-15 23:59:32 +00001533/// ValueHasExactlyOneBitSet - Test if the given value is known to have exactly
1534/// one bit set. This differs from ComputeMaskedBits in that it doesn't need to
1535/// determine which bit is set.
1536///
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001537static bool ValueHasExactlyOneBitSet(SDValue Val, const SelectionDAG &DAG) {
Dan Gohman97d11632009-02-15 23:59:32 +00001538 // A left-shift of a constant one will have exactly one bit set, because
1539 // shifting the bit off the end is undefined.
1540 if (Val.getOpcode() == ISD::SHL)
1541 if (ConstantSDNode *C =
1542 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1543 if (C->getAPIntValue() == 1)
1544 return true;
Dan Gohmane5af2d32009-01-29 01:59:02 +00001545
Dan Gohman97d11632009-02-15 23:59:32 +00001546 // Similarly, a right-shift of a constant sign-bit will have exactly
1547 // one bit set.
1548 if (Val.getOpcode() == ISD::SRL)
1549 if (ConstantSDNode *C =
1550 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1551 if (C->getAPIntValue().isSignBit())
1552 return true;
1553
1554 // More could be done here, though the above checks are enough
1555 // to handle some common cases.
1556
1557 // Fall back to ComputeMaskedBits to catch other known cases.
Owen Andersone50ed302009-08-10 22:56:29 +00001558 EVT OpVT = Val.getValueType();
Dan Gohmane5af2d32009-01-29 01:59:02 +00001559 unsigned BitWidth = OpVT.getSizeInBits();
1560 APInt Mask = APInt::getAllOnesValue(BitWidth);
1561 APInt KnownZero, KnownOne;
1562 DAG.ComputeMaskedBits(Val, Mask, KnownZero, KnownOne);
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001563 return (KnownZero.countPopulation() == BitWidth - 1) &&
1564 (KnownOne.countPopulation() == 1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00001565}
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001566
Evan Chengfa1eb272007-02-08 22:13:59 +00001567/// SimplifySetCC - Try to simplify a setcc built with the specified operands
Dan Gohman475871a2008-07-27 21:46:04 +00001568/// and cc. If it is unable to simplify it, return a null SDValue.
1569SDValue
Owen Andersone50ed302009-08-10 22:56:29 +00001570TargetLowering::SimplifySetCC(EVT VT, SDValue N0, SDValue N1,
Evan Chengfa1eb272007-02-08 22:13:59 +00001571 ISD::CondCode Cond, bool foldBooleans,
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001572 DAGCombinerInfo &DCI, DebugLoc dl) const {
Evan Chengfa1eb272007-02-08 22:13:59 +00001573 SelectionDAG &DAG = DCI.DAG;
Owen Anderson23b9b192009-08-12 00:36:31 +00001574 LLVMContext &Context = *DAG.getContext();
Evan Chengfa1eb272007-02-08 22:13:59 +00001575
1576 // These setcc operations always fold.
1577 switch (Cond) {
1578 default: break;
1579 case ISD::SETFALSE:
1580 case ISD::SETFALSE2: return DAG.getConstant(0, VT);
1581 case ISD::SETTRUE:
1582 case ISD::SETTRUE2: return DAG.getConstant(1, VT);
1583 }
1584
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001585 if (isa<ConstantSDNode>(N0.getNode())) {
1586 // Ensure that the constant occurs on the RHS, and fold constant
1587 // comparisons.
1588 return DAG.getSetCC(dl, VT, N1, N0, ISD::getSetCCSwappedOperands(Cond));
1589 }
1590
Gabor Greifba36cb52008-08-28 21:40:38 +00001591 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.getNode())) {
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001592 const APInt &C1 = N1C->getAPIntValue();
Dale Johannesen89217a62008-11-07 01:28:02 +00001593
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001594 // If the LHS is '(srl (ctlz x), 5)', the RHS is 0/1, and this is an
1595 // equality comparison, then we're just comparing whether X itself is
1596 // zero.
1597 if (N0.getOpcode() == ISD::SRL && (C1 == 0 || C1 == 1) &&
1598 N0.getOperand(0).getOpcode() == ISD::CTLZ &&
1599 N0.getOperand(1).getOpcode() == ISD::Constant) {
1600 unsigned ShAmt = cast<ConstantSDNode>(N0.getOperand(1))->getZExtValue();
1601 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1602 ShAmt == Log2_32(N0.getValueType().getSizeInBits())) {
1603 if ((C1 == 0) == (Cond == ISD::SETEQ)) {
1604 // (srl (ctlz x), 5) == 0 -> X != 0
1605 // (srl (ctlz x), 5) != 1 -> X != 0
1606 Cond = ISD::SETNE;
1607 } else {
1608 // (srl (ctlz x), 5) != 0 -> X == 0
1609 // (srl (ctlz x), 5) == 1 -> X == 0
1610 Cond = ISD::SETEQ;
1611 }
1612 SDValue Zero = DAG.getConstant(0, N0.getValueType());
1613 return DAG.getSetCC(dl, VT, N0.getOperand(0).getOperand(0),
1614 Zero, Cond);
1615 }
1616 }
1617
1618 // If the LHS is '(and load, const)', the RHS is 0,
1619 // the test is for equality or unsigned, and all 1 bits of the const are
1620 // in the same partial word, see if we can shorten the load.
1621 if (DCI.isBeforeLegalize() &&
1622 N0.getOpcode() == ISD::AND && C1 == 0 &&
1623 N0.getNode()->hasOneUse() &&
1624 isa<LoadSDNode>(N0.getOperand(0)) &&
1625 N0.getOperand(0).getNode()->hasOneUse() &&
1626 isa<ConstantSDNode>(N0.getOperand(1))) {
1627 LoadSDNode *Lod = cast<LoadSDNode>(N0.getOperand(0));
1628 uint64_t bestMask = 0;
1629 unsigned bestWidth = 0, bestOffset = 0;
1630 if (!Lod->isVolatile() && Lod->isUnindexed() &&
1631 // FIXME: This uses getZExtValue() below so it only works on i64 and
1632 // below.
1633 N0.getValueType().getSizeInBits() <= 64) {
1634 unsigned origWidth = N0.getValueType().getSizeInBits();
1635 // We can narrow (e.g.) 16-bit extending loads on 32-bit target to
1636 // 8 bits, but have to be careful...
1637 if (Lod->getExtensionType() != ISD::NON_EXTLOAD)
1638 origWidth = Lod->getMemoryVT().getSizeInBits();
1639 uint64_t Mask =cast<ConstantSDNode>(N0.getOperand(1))->getZExtValue();
1640 for (unsigned width = origWidth / 2; width>=8; width /= 2) {
1641 uint64_t newMask = (1ULL << width) - 1;
1642 for (unsigned offset=0; offset<origWidth/width; offset++) {
1643 if ((newMask & Mask) == Mask) {
1644 if (!TD->isLittleEndian())
1645 bestOffset = (origWidth/width - offset - 1) * (width/8);
1646 else
1647 bestOffset = (uint64_t)offset * (width/8);
1648 bestMask = Mask >> (offset * (width/8) * 8);
1649 bestWidth = width;
1650 break;
Dale Johannesen89217a62008-11-07 01:28:02 +00001651 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001652 newMask = newMask << width;
Dale Johannesen89217a62008-11-07 01:28:02 +00001653 }
1654 }
1655 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001656 if (bestWidth) {
Owen Anderson23b9b192009-08-12 00:36:31 +00001657 EVT newVT = EVT::getIntegerVT(Context, bestWidth);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001658 if (newVT.isRound()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001659 EVT PtrType = Lod->getOperand(1).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001660 SDValue Ptr = Lod->getBasePtr();
1661 if (bestOffset != 0)
1662 Ptr = DAG.getNode(ISD::ADD, dl, PtrType, Lod->getBasePtr(),
1663 DAG.getConstant(bestOffset, PtrType));
1664 unsigned NewAlign = MinAlign(Lod->getAlignment(), bestOffset);
1665 SDValue NewLoad = DAG.getLoad(newVT, dl, Lod->getChain(), Ptr,
1666 Lod->getSrcValue(),
1667 Lod->getSrcValueOffset() + bestOffset,
1668 false, NewAlign);
1669 return DAG.getSetCC(dl, VT,
1670 DAG.getNode(ISD::AND, dl, newVT, NewLoad,
1671 DAG.getConstant(bestMask, newVT)),
1672 DAG.getConstant(0LL, newVT), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001673 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001674 }
1675 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001676
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001677 // If the LHS is a ZERO_EXTEND, perform the comparison on the input.
1678 if (N0.getOpcode() == ISD::ZERO_EXTEND) {
1679 unsigned InSize = N0.getOperand(0).getValueType().getSizeInBits();
1680
1681 // If the comparison constant has bits in the upper part, the
1682 // zero-extended value could never match.
1683 if (C1.intersects(APInt::getHighBitsSet(C1.getBitWidth(),
1684 C1.getBitWidth() - InSize))) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001685 switch (Cond) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001686 case ISD::SETUGT:
1687 case ISD::SETUGE:
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001688 case ISD::SETEQ: return DAG.getConstant(0, VT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001689 case ISD::SETULT:
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001690 case ISD::SETULE:
1691 case ISD::SETNE: return DAG.getConstant(1, VT);
1692 case ISD::SETGT:
1693 case ISD::SETGE:
1694 // True if the sign bit of C1 is set.
1695 return DAG.getConstant(C1.isNegative(), VT);
1696 case ISD::SETLT:
1697 case ISD::SETLE:
1698 // True if the sign bit of C1 isn't set.
1699 return DAG.getConstant(C1.isNonNegative(), VT);
1700 default:
Jakob Stoklund Olesen78d12642009-07-24 18:22:59 +00001701 break;
1702 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001703 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001704
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001705 // Otherwise, we can perform the comparison with the low bits.
1706 switch (Cond) {
1707 case ISD::SETEQ:
1708 case ISD::SETNE:
1709 case ISD::SETUGT:
1710 case ISD::SETUGE:
1711 case ISD::SETULT:
1712 case ISD::SETULE: {
Owen Andersone50ed302009-08-10 22:56:29 +00001713 EVT newVT = N0.getOperand(0).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001714 if (DCI.isBeforeLegalizeOps() ||
1715 (isOperationLegal(ISD::SETCC, newVT) &&
1716 getCondCodeAction(Cond, newVT)==Legal))
1717 return DAG.getSetCC(dl, VT, N0.getOperand(0),
1718 DAG.getConstant(APInt(C1).trunc(InSize), newVT),
1719 Cond);
1720 break;
1721 }
1722 default:
1723 break; // todo, be more careful with signed comparisons
1724 }
1725 } else if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
1726 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001727 EVT ExtSrcTy = cast<VTSDNode>(N0.getOperand(1))->getVT();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001728 unsigned ExtSrcTyBits = ExtSrcTy.getSizeInBits();
Owen Andersone50ed302009-08-10 22:56:29 +00001729 EVT ExtDstTy = N0.getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001730 unsigned ExtDstTyBits = ExtDstTy.getSizeInBits();
1731
1732 // If the extended part has any inconsistent bits, it cannot ever
1733 // compare equal. In other words, they have to be all ones or all
1734 // zeros.
1735 APInt ExtBits =
1736 APInt::getHighBitsSet(ExtDstTyBits, ExtDstTyBits - ExtSrcTyBits);
1737 if ((C1 & ExtBits) != 0 && (C1 & ExtBits) != ExtBits)
1738 return DAG.getConstant(Cond == ISD::SETNE, VT);
1739
1740 SDValue ZextOp;
Owen Andersone50ed302009-08-10 22:56:29 +00001741 EVT Op0Ty = N0.getOperand(0).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001742 if (Op0Ty == ExtSrcTy) {
1743 ZextOp = N0.getOperand(0);
1744 } else {
1745 APInt Imm = APInt::getLowBitsSet(ExtDstTyBits, ExtSrcTyBits);
1746 ZextOp = DAG.getNode(ISD::AND, dl, Op0Ty, N0.getOperand(0),
1747 DAG.getConstant(Imm, Op0Ty));
1748 }
1749 if (!DCI.isCalledByLegalizer())
1750 DCI.AddToWorklist(ZextOp.getNode());
1751 // Otherwise, make this a use of a zext.
1752 return DAG.getSetCC(dl, VT, ZextOp,
1753 DAG.getConstant(C1 & APInt::getLowBitsSet(
1754 ExtDstTyBits,
1755 ExtSrcTyBits),
1756 ExtDstTy),
1757 Cond);
1758 } else if ((N1C->isNullValue() || N1C->getAPIntValue() == 1) &&
1759 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
1760
1761 // SETCC (SETCC), [0|1], [EQ|NE] -> SETCC
1762 if (N0.getOpcode() == ISD::SETCC) {
1763 bool TrueWhenTrue = (Cond == ISD::SETEQ) ^ (N1C->getZExtValue() != 1);
1764 if (TrueWhenTrue)
1765 return N0;
Evan Chengfa1eb272007-02-08 22:13:59 +00001766
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001767 // Invert the condition.
1768 ISD::CondCode CC = cast<CondCodeSDNode>(N0.getOperand(2))->get();
1769 CC = ISD::getSetCCInverse(CC,
1770 N0.getOperand(0).getValueType().isInteger());
1771 return DAG.getSetCC(dl, VT, N0.getOperand(0), N0.getOperand(1), CC);
Evan Chengfa1eb272007-02-08 22:13:59 +00001772 }
1773
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001774 if ((N0.getOpcode() == ISD::XOR ||
1775 (N0.getOpcode() == ISD::AND &&
1776 N0.getOperand(0).getOpcode() == ISD::XOR &&
1777 N0.getOperand(1) == N0.getOperand(0).getOperand(1))) &&
1778 isa<ConstantSDNode>(N0.getOperand(1)) &&
1779 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue() == 1) {
1780 // If this is (X^1) == 0/1, swap the RHS and eliminate the xor. We
1781 // can only do this if the top bits are known zero.
1782 unsigned BitWidth = N0.getValueSizeInBits();
1783 if (DAG.MaskedValueIsZero(N0,
1784 APInt::getHighBitsSet(BitWidth,
1785 BitWidth-1))) {
1786 // Okay, get the un-inverted input value.
1787 SDValue Val;
1788 if (N0.getOpcode() == ISD::XOR)
1789 Val = N0.getOperand(0);
1790 else {
1791 assert(N0.getOpcode() == ISD::AND &&
1792 N0.getOperand(0).getOpcode() == ISD::XOR);
1793 // ((X^1)&1)^1 -> X & 1
1794 Val = DAG.getNode(ISD::AND, dl, N0.getValueType(),
1795 N0.getOperand(0).getOperand(0),
1796 N0.getOperand(1));
1797 }
1798 return DAG.getSetCC(dl, VT, Val, N1,
1799 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
1800 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001801 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001802 }
1803
1804 APInt MinVal, MaxVal;
1805 unsigned OperandBitSize = N1C->getValueType(0).getSizeInBits();
1806 if (ISD::isSignedIntSetCC(Cond)) {
1807 MinVal = APInt::getSignedMinValue(OperandBitSize);
1808 MaxVal = APInt::getSignedMaxValue(OperandBitSize);
1809 } else {
1810 MinVal = APInt::getMinValue(OperandBitSize);
1811 MaxVal = APInt::getMaxValue(OperandBitSize);
1812 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001813
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001814 // Canonicalize GE/LE comparisons to use GT/LT comparisons.
1815 if (Cond == ISD::SETGE || Cond == ISD::SETUGE) {
1816 if (C1 == MinVal) return DAG.getConstant(1, VT); // X >= MIN --> true
1817 // X >= C0 --> X > (C0-1)
1818 return DAG.getSetCC(dl, VT, N0,
1819 DAG.getConstant(C1-1, N1.getValueType()),
1820 (Cond == ISD::SETGE) ? ISD::SETGT : ISD::SETUGT);
1821 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001822
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001823 if (Cond == ISD::SETLE || Cond == ISD::SETULE) {
1824 if (C1 == MaxVal) return DAG.getConstant(1, VT); // X <= MAX --> true
1825 // X <= C0 --> X < (C0+1)
1826 return DAG.getSetCC(dl, VT, N0,
1827 DAG.getConstant(C1+1, N1.getValueType()),
1828 (Cond == ISD::SETLE) ? ISD::SETLT : ISD::SETULT);
1829 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001830
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001831 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal)
1832 return DAG.getConstant(0, VT); // X < MIN --> false
1833 if ((Cond == ISD::SETGE || Cond == ISD::SETUGE) && C1 == MinVal)
1834 return DAG.getConstant(1, VT); // X >= MIN --> true
1835 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal)
1836 return DAG.getConstant(0, VT); // X > MAX --> false
1837 if ((Cond == ISD::SETLE || Cond == ISD::SETULE) && C1 == MaxVal)
1838 return DAG.getConstant(1, VT); // X <= MAX --> true
Evan Chengfa1eb272007-02-08 22:13:59 +00001839
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001840 // Canonicalize setgt X, Min --> setne X, Min
1841 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MinVal)
1842 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
1843 // Canonicalize setlt X, Max --> setne X, Max
1844 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MaxVal)
1845 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
Evan Chengfa1eb272007-02-08 22:13:59 +00001846
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001847 // If we have setult X, 1, turn it into seteq X, 0
1848 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal+1)
1849 return DAG.getSetCC(dl, VT, N0,
1850 DAG.getConstant(MinVal, N0.getValueType()),
1851 ISD::SETEQ);
1852 // If we have setugt X, Max-1, turn it into seteq X, Max
1853 else if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal-1)
1854 return DAG.getSetCC(dl, VT, N0,
1855 DAG.getConstant(MaxVal, N0.getValueType()),
1856 ISD::SETEQ);
Evan Chengfa1eb272007-02-08 22:13:59 +00001857
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001858 // If we have "setcc X, C0", check to see if we can shrink the immediate
1859 // by changing cc.
Evan Chengfa1eb272007-02-08 22:13:59 +00001860
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001861 // SETUGT X, SINTMAX -> SETLT X, 0
1862 if (Cond == ISD::SETUGT &&
1863 C1 == APInt::getSignedMaxValue(OperandBitSize))
1864 return DAG.getSetCC(dl, VT, N0,
1865 DAG.getConstant(0, N1.getValueType()),
1866 ISD::SETLT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001867
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001868 // SETULT X, SINTMIN -> SETGT X, -1
1869 if (Cond == ISD::SETULT &&
1870 C1 == APInt::getSignedMinValue(OperandBitSize)) {
1871 SDValue ConstMinusOne =
1872 DAG.getConstant(APInt::getAllOnesValue(OperandBitSize),
1873 N1.getValueType());
1874 return DAG.getSetCC(dl, VT, N0, ConstMinusOne, ISD::SETGT);
1875 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001876
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001877 // Fold bit comparisons when we can.
1878 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Evan Chengd40d03e2010-01-06 19:38:29 +00001879 (VT == N0.getValueType() ||
1880 (isTypeLegal(VT) && VT.bitsLE(N0.getValueType()))) &&
1881 N0.getOpcode() == ISD::AND)
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001882 if (ConstantSDNode *AndRHS =
1883 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
Owen Andersone50ed302009-08-10 22:56:29 +00001884 EVT ShiftTy = DCI.isBeforeLegalize() ?
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001885 getPointerTy() : getShiftAmountTy();
1886 if (Cond == ISD::SETNE && C1 == 0) {// (X & 8) != 0 --> (X & 8) >> 3
1887 // Perform the xform if the AND RHS is a single bit.
1888 if (isPowerOf2_64(AndRHS->getZExtValue())) {
Evan Chengd40d03e2010-01-06 19:38:29 +00001889 return DAG.getNode(ISD::TRUNCATE, dl, VT,
1890 DAG.getNode(ISD::SRL, dl, N0.getValueType(), N0,
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001891 DAG.getConstant(Log2_64(AndRHS->getZExtValue()),
Evan Chengd40d03e2010-01-06 19:38:29 +00001892 ShiftTy)));
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001893 }
1894 } else if (Cond == ISD::SETEQ && C1 == AndRHS->getZExtValue()) {
1895 // (X & 8) == 8 --> (X & 8) >> 3
1896 // Perform the xform if C1 is a single bit.
1897 if (C1.isPowerOf2()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00001898 return DAG.getNode(ISD::TRUNCATE, dl, VT,
1899 DAG.getNode(ISD::SRL, dl, N0.getValueType(), N0,
1900 DAG.getConstant(C1.logBase2(), ShiftTy)));
Evan Chengfa1eb272007-02-08 22:13:59 +00001901 }
1902 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001903 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001904 }
1905
Gabor Greifba36cb52008-08-28 21:40:38 +00001906 if (isa<ConstantFPSDNode>(N0.getNode())) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001907 // Constant fold or commute setcc.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001908 SDValue O = DAG.FoldSetCC(VT, N0, N1, Cond, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00001909 if (O.getNode()) return O;
1910 } else if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N1.getNode())) {
Chris Lattner63079f02007-12-29 08:37:08 +00001911 // If the RHS of an FP comparison is a constant, simplify it away in
1912 // some cases.
1913 if (CFP->getValueAPF().isNaN()) {
1914 // If an operand is known to be a nan, we can fold it.
1915 switch (ISD::getUnorderedFlavor(Cond)) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001916 default: llvm_unreachable("Unknown flavor!");
Chris Lattner63079f02007-12-29 08:37:08 +00001917 case 0: // Known false.
1918 return DAG.getConstant(0, VT);
1919 case 1: // Known true.
1920 return DAG.getConstant(1, VT);
Chris Lattner1c3e1e22007-12-30 21:21:10 +00001921 case 2: // Undefined.
Dale Johannesene8d72302009-02-06 23:05:02 +00001922 return DAG.getUNDEF(VT);
Chris Lattner63079f02007-12-29 08:37:08 +00001923 }
1924 }
1925
1926 // Otherwise, we know the RHS is not a NaN. Simplify the node to drop the
1927 // constant if knowing that the operand is non-nan is enough. We prefer to
1928 // have SETO(x,x) instead of SETO(x, 0.0) because this avoids having to
1929 // materialize 0.0.
1930 if (Cond == ISD::SETO || Cond == ISD::SETUO)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001931 return DAG.getSetCC(dl, VT, N0, N0, Cond);
Dan Gohman11eab022009-09-26 15:24:17 +00001932
1933 // If the condition is not legal, see if we can find an equivalent one
1934 // which is legal.
1935 if (!isCondCodeLegal(Cond, N0.getValueType())) {
1936 // If the comparison was an awkward floating-point == or != and one of
1937 // the comparison operands is infinity or negative infinity, convert the
1938 // condition to a less-awkward <= or >=.
1939 if (CFP->getValueAPF().isInfinity()) {
1940 if (CFP->getValueAPF().isNegative()) {
1941 if (Cond == ISD::SETOEQ &&
1942 isCondCodeLegal(ISD::SETOLE, N0.getValueType()))
1943 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOLE);
1944 if (Cond == ISD::SETUEQ &&
1945 isCondCodeLegal(ISD::SETOLE, N0.getValueType()))
1946 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETULE);
1947 if (Cond == ISD::SETUNE &&
1948 isCondCodeLegal(ISD::SETUGT, N0.getValueType()))
1949 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETUGT);
1950 if (Cond == ISD::SETONE &&
1951 isCondCodeLegal(ISD::SETUGT, N0.getValueType()))
1952 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOGT);
1953 } else {
1954 if (Cond == ISD::SETOEQ &&
1955 isCondCodeLegal(ISD::SETOGE, N0.getValueType()))
1956 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOGE);
1957 if (Cond == ISD::SETUEQ &&
1958 isCondCodeLegal(ISD::SETOGE, N0.getValueType()))
1959 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETUGE);
1960 if (Cond == ISD::SETUNE &&
1961 isCondCodeLegal(ISD::SETULT, N0.getValueType()))
1962 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETULT);
1963 if (Cond == ISD::SETONE &&
1964 isCondCodeLegal(ISD::SETULT, N0.getValueType()))
1965 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOLT);
1966 }
1967 }
1968 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001969 }
1970
1971 if (N0 == N1) {
1972 // We can always fold X == X for integer setcc's.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001973 if (N0.getValueType().isInteger())
Evan Chengfa1eb272007-02-08 22:13:59 +00001974 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
1975 unsigned UOF = ISD::getUnorderedFlavor(Cond);
1976 if (UOF == 2) // FP operators that are undefined on NaNs.
1977 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
1978 if (UOF == unsigned(ISD::isTrueWhenEqual(Cond)))
1979 return DAG.getConstant(UOF, VT);
1980 // Otherwise, we can't fold it. However, we can simplify it to SETUO/SETO
1981 // if it is not already.
1982 ISD::CondCode NewCond = UOF == 0 ? ISD::SETO : ISD::SETUO;
1983 if (NewCond != Cond)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001984 return DAG.getSetCC(dl, VT, N0, N1, NewCond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001985 }
1986
1987 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Duncan Sands83ec4b62008-06-06 12:08:01 +00001988 N0.getValueType().isInteger()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001989 if (N0.getOpcode() == ISD::ADD || N0.getOpcode() == ISD::SUB ||
1990 N0.getOpcode() == ISD::XOR) {
1991 // Simplify (X+Y) == (X+Z) --> Y == Z
1992 if (N0.getOpcode() == N1.getOpcode()) {
1993 if (N0.getOperand(0) == N1.getOperand(0))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001994 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(1), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001995 if (N0.getOperand(1) == N1.getOperand(1))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001996 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(0), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001997 if (DAG.isCommutativeBinOp(N0.getOpcode())) {
1998 // If X op Y == Y op X, try other combinations.
1999 if (N0.getOperand(0) == N1.getOperand(1))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002000 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(0),
2001 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002002 if (N0.getOperand(1) == N1.getOperand(0))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002003 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(1),
2004 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002005 }
2006 }
2007
2008 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(N1)) {
2009 if (ConstantSDNode *LHSR = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
2010 // Turn (X+C1) == C2 --> X == C2-C1
Gabor Greifba36cb52008-08-28 21:40:38 +00002011 if (N0.getOpcode() == ISD::ADD && N0.getNode()->hasOneUse()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002012 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002013 DAG.getConstant(RHSC->getAPIntValue()-
2014 LHSR->getAPIntValue(),
Evan Chengfa1eb272007-02-08 22:13:59 +00002015 N0.getValueType()), Cond);
2016 }
2017
2018 // Turn (X^C1) == C2 into X == C1^C2 iff X&~C1 = 0.
2019 if (N0.getOpcode() == ISD::XOR)
2020 // If we know that all of the inverted bits are zero, don't bother
2021 // performing the inversion.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00002022 if (DAG.MaskedValueIsZero(N0.getOperand(0), ~LHSR->getAPIntValue()))
2023 return
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002024 DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohman2e68b6f2008-02-25 21:11:39 +00002025 DAG.getConstant(LHSR->getAPIntValue() ^
2026 RHSC->getAPIntValue(),
2027 N0.getValueType()),
2028 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002029 }
2030
2031 // Turn (C1-X) == C2 --> X == C1-C2
2032 if (ConstantSDNode *SUBC = dyn_cast<ConstantSDNode>(N0.getOperand(0))) {
Gabor Greifba36cb52008-08-28 21:40:38 +00002033 if (N0.getOpcode() == ISD::SUB && N0.getNode()->hasOneUse()) {
Dan Gohman2e68b6f2008-02-25 21:11:39 +00002034 return
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002035 DAG.getSetCC(dl, VT, N0.getOperand(1),
Dan Gohman2e68b6f2008-02-25 21:11:39 +00002036 DAG.getConstant(SUBC->getAPIntValue() -
2037 RHSC->getAPIntValue(),
2038 N0.getValueType()),
2039 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002040 }
2041 }
2042 }
2043
2044 // Simplify (X+Z) == X --> Z == 0
2045 if (N0.getOperand(0) == N1)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002046 return DAG.getSetCC(dl, VT, N0.getOperand(1),
Evan Chengfa1eb272007-02-08 22:13:59 +00002047 DAG.getConstant(0, N0.getValueType()), Cond);
2048 if (N0.getOperand(1) == N1) {
2049 if (DAG.isCommutativeBinOp(N0.getOpcode()))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002050 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Evan Chengfa1eb272007-02-08 22:13:59 +00002051 DAG.getConstant(0, N0.getValueType()), Cond);
Gabor Greifba36cb52008-08-28 21:40:38 +00002052 else if (N0.getNode()->hasOneUse()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002053 assert(N0.getOpcode() == ISD::SUB && "Unexpected operation!");
2054 // (Z-X) == X --> Z == X<<1
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002055 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(),
Evan Chengfa1eb272007-02-08 22:13:59 +00002056 N1,
2057 DAG.getConstant(1, getShiftAmountTy()));
2058 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002059 DCI.AddToWorklist(SH.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002060 return DAG.getSetCC(dl, VT, N0.getOperand(0), SH, Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002061 }
2062 }
2063 }
2064
2065 if (N1.getOpcode() == ISD::ADD || N1.getOpcode() == ISD::SUB ||
2066 N1.getOpcode() == ISD::XOR) {
2067 // Simplify X == (X+Z) --> Z == 0
2068 if (N1.getOperand(0) == N0) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002069 return DAG.getSetCC(dl, VT, N1.getOperand(1),
Evan Chengfa1eb272007-02-08 22:13:59 +00002070 DAG.getConstant(0, N1.getValueType()), Cond);
2071 } else if (N1.getOperand(1) == N0) {
2072 if (DAG.isCommutativeBinOp(N1.getOpcode())) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002073 return DAG.getSetCC(dl, VT, N1.getOperand(0),
Evan Chengfa1eb272007-02-08 22:13:59 +00002074 DAG.getConstant(0, N1.getValueType()), Cond);
Gabor Greifba36cb52008-08-28 21:40:38 +00002075 } else if (N1.getNode()->hasOneUse()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002076 assert(N1.getOpcode() == ISD::SUB && "Unexpected operation!");
2077 // X == (Z-X) --> X<<1 == Z
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002078 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(), N0,
Evan Chengfa1eb272007-02-08 22:13:59 +00002079 DAG.getConstant(1, getShiftAmountTy()));
2080 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002081 DCI.AddToWorklist(SH.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002082 return DAG.getSetCC(dl, VT, SH, N1.getOperand(0), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002083 }
2084 }
2085 }
Dan Gohmane5af2d32009-01-29 01:59:02 +00002086
Dan Gohman2c65c3d2009-01-29 16:18:12 +00002087 // Simplify x&y == y to x&y != 0 if y has exactly one bit set.
Dale Johannesen85b0ede2009-02-11 19:19:41 +00002088 // Note that where y is variable and is known to have at most
2089 // one bit set (for example, if it is z&1) we cannot do this;
2090 // the expressions are not equivalent when y==0.
Dan Gohmane5af2d32009-01-29 01:59:02 +00002091 if (N0.getOpcode() == ISD::AND)
2092 if (N0.getOperand(0) == N1 || N0.getOperand(1) == N1) {
Dale Johannesen85b0ede2009-02-11 19:19:41 +00002093 if (ValueHasExactlyOneBitSet(N1, DAG)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00002094 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
2095 SDValue Zero = DAG.getConstant(0, N1.getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002096 return DAG.getSetCC(dl, VT, N0, Zero, Cond);
Dan Gohmane5af2d32009-01-29 01:59:02 +00002097 }
2098 }
2099 if (N1.getOpcode() == ISD::AND)
2100 if (N1.getOperand(0) == N0 || N1.getOperand(1) == N0) {
Dale Johannesen85b0ede2009-02-11 19:19:41 +00002101 if (ValueHasExactlyOneBitSet(N0, DAG)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00002102 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
2103 SDValue Zero = DAG.getConstant(0, N0.getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002104 return DAG.getSetCC(dl, VT, N1, Zero, Cond);
Dan Gohmane5af2d32009-01-29 01:59:02 +00002105 }
2106 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002107 }
2108
2109 // Fold away ALL boolean setcc's.
Dan Gohman475871a2008-07-27 21:46:04 +00002110 SDValue Temp;
Owen Anderson825b72b2009-08-11 20:47:22 +00002111 if (N0.getValueType() == MVT::i1 && foldBooleans) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002112 switch (Cond) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002113 default: llvm_unreachable("Unknown integer setcc!");
Bob Wilson4c245462009-01-22 17:39:32 +00002114 case ISD::SETEQ: // X == Y -> ~(X^Y)
Owen Anderson825b72b2009-08-11 20:47:22 +00002115 Temp = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
2116 N0 = DAG.getNOT(dl, Temp, MVT::i1);
Evan Chengfa1eb272007-02-08 22:13:59 +00002117 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002118 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002119 break;
2120 case ISD::SETNE: // X != Y --> (X^Y)
Owen Anderson825b72b2009-08-11 20:47:22 +00002121 N0 = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
Evan Chengfa1eb272007-02-08 22:13:59 +00002122 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002123 case ISD::SETGT: // X >s Y --> X == 0 & Y == 1 --> ~X & Y
2124 case ISD::SETULT: // X <u Y --> X == 0 & Y == 1 --> ~X & Y
Owen Anderson825b72b2009-08-11 20:47:22 +00002125 Temp = DAG.getNOT(dl, N0, MVT::i1);
2126 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N1, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002127 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002128 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002129 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002130 case ISD::SETLT: // X <s Y --> X == 1 & Y == 0 --> ~Y & X
2131 case ISD::SETUGT: // X >u Y --> X == 1 & Y == 0 --> ~Y & X
Owen Anderson825b72b2009-08-11 20:47:22 +00002132 Temp = DAG.getNOT(dl, N1, MVT::i1);
2133 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N0, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002134 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002135 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002136 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002137 case ISD::SETULE: // X <=u Y --> X == 0 | Y == 1 --> ~X | Y
2138 case ISD::SETGE: // X >=s Y --> X == 0 | Y == 1 --> ~X | Y
Owen Anderson825b72b2009-08-11 20:47:22 +00002139 Temp = DAG.getNOT(dl, N0, MVT::i1);
2140 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N1, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002141 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002142 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002143 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002144 case ISD::SETUGE: // X >=u Y --> X == 1 | Y == 0 --> ~Y | X
2145 case ISD::SETLE: // X <=s Y --> X == 1 | Y == 0 --> ~Y | X
Owen Anderson825b72b2009-08-11 20:47:22 +00002146 Temp = DAG.getNOT(dl, N1, MVT::i1);
2147 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N0, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002148 break;
2149 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002150 if (VT != MVT::i1) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002151 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002152 DCI.AddToWorklist(N0.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002153 // FIXME: If running after legalize, we probably can't do this.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002154 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, N0);
Evan Chengfa1eb272007-02-08 22:13:59 +00002155 }
2156 return N0;
2157 }
2158
2159 // Could not fold it.
Dan Gohman475871a2008-07-27 21:46:04 +00002160 return SDValue();
Evan Chengfa1eb272007-02-08 22:13:59 +00002161}
2162
Evan Chengad4196b2008-05-12 19:56:52 +00002163/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
2164/// node is a GlobalAddress + offset.
2165bool TargetLowering::isGAPlusOffset(SDNode *N, GlobalValue* &GA,
2166 int64_t &Offset) const {
2167 if (isa<GlobalAddressSDNode>(N)) {
Dan Gohman9ea3f562008-06-09 22:05:52 +00002168 GlobalAddressSDNode *GASD = cast<GlobalAddressSDNode>(N);
2169 GA = GASD->getGlobal();
2170 Offset += GASD->getOffset();
Evan Chengad4196b2008-05-12 19:56:52 +00002171 return true;
2172 }
2173
2174 if (N->getOpcode() == ISD::ADD) {
Dan Gohman475871a2008-07-27 21:46:04 +00002175 SDValue N1 = N->getOperand(0);
2176 SDValue N2 = N->getOperand(1);
Gabor Greifba36cb52008-08-28 21:40:38 +00002177 if (isGAPlusOffset(N1.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00002178 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
2179 if (V) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00002180 Offset += V->getSExtValue();
Evan Chengad4196b2008-05-12 19:56:52 +00002181 return true;
2182 }
Gabor Greifba36cb52008-08-28 21:40:38 +00002183 } else if (isGAPlusOffset(N2.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00002184 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
2185 if (V) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00002186 Offset += V->getSExtValue();
Evan Chengad4196b2008-05-12 19:56:52 +00002187 return true;
2188 }
2189 }
2190 }
2191 return false;
2192}
2193
2194
Dan Gohman475871a2008-07-27 21:46:04 +00002195SDValue TargetLowering::
Chris Lattner00ffed02006-03-01 04:52:55 +00002196PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const {
2197 // Default implementation: no optimization.
Dan Gohman475871a2008-07-27 21:46:04 +00002198 return SDValue();
Chris Lattner00ffed02006-03-01 04:52:55 +00002199}
2200
Chris Lattnereb8146b2006-02-04 02:13:02 +00002201//===----------------------------------------------------------------------===//
2202// Inline Assembler Implementation Methods
2203//===----------------------------------------------------------------------===//
2204
Chris Lattner4376fea2008-04-27 00:09:47 +00002205
Chris Lattnereb8146b2006-02-04 02:13:02 +00002206TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00002207TargetLowering::getConstraintType(const std::string &Constraint) const {
Chris Lattnereb8146b2006-02-04 02:13:02 +00002208 // FIXME: lots more standard ones to handle.
Chris Lattner4234f572007-03-25 02:14:49 +00002209 if (Constraint.size() == 1) {
2210 switch (Constraint[0]) {
2211 default: break;
2212 case 'r': return C_RegisterClass;
2213 case 'm': // memory
2214 case 'o': // offsetable
2215 case 'V': // not offsetable
2216 return C_Memory;
2217 case 'i': // Simple Integer or Relocatable Constant
2218 case 'n': // Simple Integer
2219 case 's': // Relocatable Constant
Chris Lattnerc13dd1c2007-03-25 04:35:41 +00002220 case 'X': // Allow ANY value.
Chris Lattner4234f572007-03-25 02:14:49 +00002221 case 'I': // Target registers.
2222 case 'J':
2223 case 'K':
2224 case 'L':
2225 case 'M':
2226 case 'N':
2227 case 'O':
2228 case 'P':
2229 return C_Other;
2230 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00002231 }
Chris Lattner065421f2007-03-25 02:18:14 +00002232
2233 if (Constraint.size() > 1 && Constraint[0] == '{' &&
2234 Constraint[Constraint.size()-1] == '}')
2235 return C_Register;
Chris Lattner4234f572007-03-25 02:14:49 +00002236 return C_Unknown;
Chris Lattnereb8146b2006-02-04 02:13:02 +00002237}
2238
Dale Johannesenba2a0b92008-01-29 02:21:21 +00002239/// LowerXConstraint - try to replace an X constraint, which matches anything,
2240/// with another that has more specific requirements based on the type of the
2241/// corresponding operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002242const char *TargetLowering::LowerXConstraint(EVT ConstraintVT) const{
Duncan Sands83ec4b62008-06-06 12:08:01 +00002243 if (ConstraintVT.isInteger())
Chris Lattner5e764232008-04-26 23:02:14 +00002244 return "r";
Duncan Sands83ec4b62008-06-06 12:08:01 +00002245 if (ConstraintVT.isFloatingPoint())
Chris Lattner5e764232008-04-26 23:02:14 +00002246 return "f"; // works for many targets
2247 return 0;
Dale Johannesenba2a0b92008-01-29 02:21:21 +00002248}
2249
Chris Lattner48884cd2007-08-25 00:47:38 +00002250/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
2251/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00002252void TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00002253 char ConstraintLetter,
Evan Chengda43bcf2008-09-24 00:05:32 +00002254 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00002255 std::vector<SDValue> &Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00002256 SelectionDAG &DAG) const {
Chris Lattnereb8146b2006-02-04 02:13:02 +00002257 switch (ConstraintLetter) {
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002258 default: break;
Dale Johanneseneb57ea72007-11-05 21:20:28 +00002259 case 'X': // Allows any operand; labels (basic block) use this.
2260 if (Op.getOpcode() == ISD::BasicBlock) {
2261 Ops.push_back(Op);
2262 return;
2263 }
2264 // fall through
Chris Lattnereb8146b2006-02-04 02:13:02 +00002265 case 'i': // Simple Integer or Relocatable Constant
2266 case 'n': // Simple Integer
Dale Johanneseneb57ea72007-11-05 21:20:28 +00002267 case 's': { // Relocatable Constant
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002268 // These operands are interested in values of the form (GV+C), where C may
2269 // be folded in as an offset of GV, or it may be explicitly added. Also, it
2270 // is possible and fine if either GV or C are missing.
2271 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2272 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
2273
2274 // If we have "(add GV, C)", pull out GV/C
2275 if (Op.getOpcode() == ISD::ADD) {
2276 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
2277 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
2278 if (C == 0 || GA == 0) {
2279 C = dyn_cast<ConstantSDNode>(Op.getOperand(0));
2280 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(1));
2281 }
2282 if (C == 0 || GA == 0)
2283 C = 0, GA = 0;
2284 }
2285
2286 // If we find a valid operand, map to the TargetXXX version so that the
2287 // value itself doesn't get selected.
2288 if (GA) { // Either &GV or &GV+C
2289 if (ConstraintLetter != 'n') {
2290 int64_t Offs = GA->getOffset();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002291 if (C) Offs += C->getZExtValue();
Chris Lattner48884cd2007-08-25 00:47:38 +00002292 Ops.push_back(DAG.getTargetGlobalAddress(GA->getGlobal(),
2293 Op.getValueType(), Offs));
2294 return;
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002295 }
2296 }
2297 if (C) { // just C, no GV.
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002298 // Simple constants are not allowed for 's'.
Chris Lattner48884cd2007-08-25 00:47:38 +00002299 if (ConstraintLetter != 's') {
Dale Johannesen78e3e522009-02-12 20:58:09 +00002300 // gcc prints these as sign extended. Sign extend value to 64 bits
2301 // now; without this it would get ZExt'd later in
2302 // ScheduleDAGSDNodes::EmitNode, which is very generic.
2303 Ops.push_back(DAG.getTargetConstant(C->getAPIntValue().getSExtValue(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002304 MVT::i64));
Chris Lattner48884cd2007-08-25 00:47:38 +00002305 return;
2306 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002307 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002308 break;
Chris Lattnereb8146b2006-02-04 02:13:02 +00002309 }
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002310 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00002311}
2312
Chris Lattner4ccb0702006-01-26 20:37:03 +00002313std::vector<unsigned> TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00002314getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00002315 EVT VT) const {
Chris Lattner1efa40f2006-02-22 00:56:39 +00002316 return std::vector<unsigned>();
2317}
2318
2319
2320std::pair<unsigned, const TargetRegisterClass*> TargetLowering::
Chris Lattner4217ca8dc2006-02-21 23:11:00 +00002321getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00002322 EVT VT) const {
Chris Lattner1efa40f2006-02-22 00:56:39 +00002323 if (Constraint[0] != '{')
2324 return std::pair<unsigned, const TargetRegisterClass*>(0, 0);
Chris Lattnera55079a2006-02-01 01:29:47 +00002325 assert(*(Constraint.end()-1) == '}' && "Not a brace enclosed constraint?");
2326
2327 // Remove the braces from around the name.
Benjamin Kramer05872ea2009-11-12 20:36:59 +00002328 StringRef RegName(Constraint.data()+1, Constraint.size()-2);
Chris Lattner1efa40f2006-02-22 00:56:39 +00002329
2330 // Figure out which register class contains this reg.
Dan Gohman6f0d0242008-02-10 18:45:23 +00002331 const TargetRegisterInfo *RI = TM.getRegisterInfo();
2332 for (TargetRegisterInfo::regclass_iterator RCI = RI->regclass_begin(),
Chris Lattner1efa40f2006-02-22 00:56:39 +00002333 E = RI->regclass_end(); RCI != E; ++RCI) {
2334 const TargetRegisterClass *RC = *RCI;
Chris Lattnerb3befd42006-02-22 23:00:51 +00002335
2336 // If none of the the value types for this register class are valid, we
2337 // can't use it. For example, 64-bit reg classes on 32-bit targets.
2338 bool isLegal = false;
2339 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
2340 I != E; ++I) {
2341 if (isTypeLegal(*I)) {
2342 isLegal = true;
2343 break;
2344 }
2345 }
2346
2347 if (!isLegal) continue;
2348
Chris Lattner1efa40f2006-02-22 00:56:39 +00002349 for (TargetRegisterClass::iterator I = RC->begin(), E = RC->end();
2350 I != E; ++I) {
Benjamin Kramer05872ea2009-11-12 20:36:59 +00002351 if (RegName.equals_lower(RI->getName(*I)))
Chris Lattner1efa40f2006-02-22 00:56:39 +00002352 return std::make_pair(*I, RC);
Chris Lattner1efa40f2006-02-22 00:56:39 +00002353 }
Chris Lattner4ccb0702006-01-26 20:37:03 +00002354 }
Chris Lattnera55079a2006-02-01 01:29:47 +00002355
Chris Lattner1efa40f2006-02-22 00:56:39 +00002356 return std::pair<unsigned, const TargetRegisterClass*>(0, 0);
Chris Lattner4ccb0702006-01-26 20:37:03 +00002357}
Evan Cheng30b37b52006-03-13 23:18:16 +00002358
2359//===----------------------------------------------------------------------===//
Chris Lattner4376fea2008-04-27 00:09:47 +00002360// Constraint Selection.
2361
Chris Lattner6bdcda32008-10-17 16:47:46 +00002362/// isMatchingInputConstraint - Return true of this is an input operand that is
2363/// a matching constraint like "4".
2364bool TargetLowering::AsmOperandInfo::isMatchingInputConstraint() const {
Chris Lattner58f15c42008-10-17 16:21:11 +00002365 assert(!ConstraintCode.empty() && "No known constraint!");
2366 return isdigit(ConstraintCode[0]);
2367}
2368
2369/// getMatchedOperand - If this is an input matching constraint, this method
2370/// returns the output operand it matches.
2371unsigned TargetLowering::AsmOperandInfo::getMatchedOperand() const {
2372 assert(!ConstraintCode.empty() && "No known constraint!");
2373 return atoi(ConstraintCode.c_str());
2374}
2375
2376
Chris Lattner4376fea2008-04-27 00:09:47 +00002377/// getConstraintGenerality - Return an integer indicating how general CT
2378/// is.
2379static unsigned getConstraintGenerality(TargetLowering::ConstraintType CT) {
2380 switch (CT) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002381 default: llvm_unreachable("Unknown constraint type!");
Chris Lattner4376fea2008-04-27 00:09:47 +00002382 case TargetLowering::C_Other:
2383 case TargetLowering::C_Unknown:
2384 return 0;
2385 case TargetLowering::C_Register:
2386 return 1;
2387 case TargetLowering::C_RegisterClass:
2388 return 2;
2389 case TargetLowering::C_Memory:
2390 return 3;
2391 }
2392}
2393
2394/// ChooseConstraint - If there are multiple different constraints that we
2395/// could pick for this operand (e.g. "imr") try to pick the 'best' one.
Chris Lattner24e1a9d2008-04-27 01:49:46 +00002396/// This is somewhat tricky: constraints fall into four classes:
Chris Lattner4376fea2008-04-27 00:09:47 +00002397/// Other -> immediates and magic values
2398/// Register -> one specific register
2399/// RegisterClass -> a group of regs
2400/// Memory -> memory
2401/// Ideally, we would pick the most specific constraint possible: if we have
2402/// something that fits into a register, we would pick it. The problem here
2403/// is that if we have something that could either be in a register or in
2404/// memory that use of the register could cause selection of *other*
2405/// operands to fail: they might only succeed if we pick memory. Because of
2406/// this the heuristic we use is:
2407///
2408/// 1) If there is an 'other' constraint, and if the operand is valid for
2409/// that constraint, use it. This makes us take advantage of 'i'
2410/// constraints when available.
2411/// 2) Otherwise, pick the most general constraint present. This prefers
2412/// 'm' over 'r', for example.
2413///
2414static void ChooseConstraint(TargetLowering::AsmOperandInfo &OpInfo,
Evan Chengda43bcf2008-09-24 00:05:32 +00002415 bool hasMemory, const TargetLowering &TLI,
Dan Gohman475871a2008-07-27 21:46:04 +00002416 SDValue Op, SelectionDAG *DAG) {
Chris Lattner4376fea2008-04-27 00:09:47 +00002417 assert(OpInfo.Codes.size() > 1 && "Doesn't have multiple constraint options");
2418 unsigned BestIdx = 0;
2419 TargetLowering::ConstraintType BestType = TargetLowering::C_Unknown;
2420 int BestGenerality = -1;
2421
2422 // Loop over the options, keeping track of the most general one.
2423 for (unsigned i = 0, e = OpInfo.Codes.size(); i != e; ++i) {
2424 TargetLowering::ConstraintType CType =
2425 TLI.getConstraintType(OpInfo.Codes[i]);
2426
Chris Lattner5a096902008-04-27 00:37:18 +00002427 // If this is an 'other' constraint, see if the operand is valid for it.
2428 // For example, on X86 we might have an 'rI' constraint. If the operand
2429 // is an integer in the range [0..31] we want to use I (saving a load
2430 // of a register), otherwise we must use 'r'.
Gabor Greifba36cb52008-08-28 21:40:38 +00002431 if (CType == TargetLowering::C_Other && Op.getNode()) {
Chris Lattner5a096902008-04-27 00:37:18 +00002432 assert(OpInfo.Codes[i].size() == 1 &&
2433 "Unhandled multi-letter 'other' constraint");
Dan Gohman475871a2008-07-27 21:46:04 +00002434 std::vector<SDValue> ResultOps;
Evan Chengda43bcf2008-09-24 00:05:32 +00002435 TLI.LowerAsmOperandForConstraint(Op, OpInfo.Codes[i][0], hasMemory,
Chris Lattner5a096902008-04-27 00:37:18 +00002436 ResultOps, *DAG);
2437 if (!ResultOps.empty()) {
2438 BestType = CType;
2439 BestIdx = i;
2440 break;
2441 }
2442 }
2443
Chris Lattner4376fea2008-04-27 00:09:47 +00002444 // This constraint letter is more general than the previous one, use it.
2445 int Generality = getConstraintGenerality(CType);
2446 if (Generality > BestGenerality) {
2447 BestType = CType;
2448 BestIdx = i;
2449 BestGenerality = Generality;
2450 }
2451 }
2452
2453 OpInfo.ConstraintCode = OpInfo.Codes[BestIdx];
2454 OpInfo.ConstraintType = BestType;
2455}
2456
2457/// ComputeConstraintToUse - Determines the constraint code and constraint
2458/// type to use for the specific AsmOperandInfo, setting
2459/// OpInfo.ConstraintCode and OpInfo.ConstraintType.
Chris Lattner5a096902008-04-27 00:37:18 +00002460void TargetLowering::ComputeConstraintToUse(AsmOperandInfo &OpInfo,
Dan Gohman475871a2008-07-27 21:46:04 +00002461 SDValue Op,
Evan Chengda43bcf2008-09-24 00:05:32 +00002462 bool hasMemory,
Chris Lattner5a096902008-04-27 00:37:18 +00002463 SelectionDAG *DAG) const {
Chris Lattner4376fea2008-04-27 00:09:47 +00002464 assert(!OpInfo.Codes.empty() && "Must have at least one constraint");
2465
2466 // Single-letter constraints ('r') are very common.
2467 if (OpInfo.Codes.size() == 1) {
2468 OpInfo.ConstraintCode = OpInfo.Codes[0];
2469 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2470 } else {
Evan Chengda43bcf2008-09-24 00:05:32 +00002471 ChooseConstraint(OpInfo, hasMemory, *this, Op, DAG);
Chris Lattner4376fea2008-04-27 00:09:47 +00002472 }
2473
2474 // 'X' matches anything.
2475 if (OpInfo.ConstraintCode == "X" && OpInfo.CallOperandVal) {
2476 // Labels and constants are handled elsewhere ('X' is the only thing
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00002477 // that matches labels). For Functions, the type here is the type of
Dale Johannesen5339c552009-07-20 23:27:39 +00002478 // the result, which is not what we want to look at; leave them alone.
2479 Value *v = OpInfo.CallOperandVal;
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00002480 if (isa<BasicBlock>(v) || isa<ConstantInt>(v) || isa<Function>(v)) {
2481 OpInfo.CallOperandVal = v;
Chris Lattner4376fea2008-04-27 00:09:47 +00002482 return;
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00002483 }
Chris Lattner4376fea2008-04-27 00:09:47 +00002484
2485 // Otherwise, try to resolve it to something we know about by looking at
2486 // the actual operand type.
2487 if (const char *Repl = LowerXConstraint(OpInfo.ConstraintVT)) {
2488 OpInfo.ConstraintCode = Repl;
2489 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2490 }
2491 }
2492}
2493
2494//===----------------------------------------------------------------------===//
Evan Cheng30b37b52006-03-13 23:18:16 +00002495// Loop Strength Reduction hooks
2496//===----------------------------------------------------------------------===//
2497
Chris Lattner1436bb62007-03-30 23:14:50 +00002498/// isLegalAddressingMode - Return true if the addressing mode represented
2499/// by AM is legal for this target, for a load/store of the specified type.
2500bool TargetLowering::isLegalAddressingMode(const AddrMode &AM,
2501 const Type *Ty) const {
2502 // The default implementation of this implements a conservative RISCy, r+r and
2503 // r+i addr mode.
2504
2505 // Allows a sign-extended 16-bit immediate field.
2506 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
2507 return false;
2508
2509 // No global is ever allowed as a base.
2510 if (AM.BaseGV)
2511 return false;
2512
2513 // Only support r+r,
2514 switch (AM.Scale) {
2515 case 0: // "r+i" or just "i", depending on HasBaseReg.
2516 break;
2517 case 1:
2518 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
2519 return false;
2520 // Otherwise we have r+r or r+i.
2521 break;
2522 case 2:
2523 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
2524 return false;
2525 // Allow 2*r as r+r.
2526 break;
2527 }
2528
2529 return true;
2530}
2531
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002532/// BuildSDIVSequence - Given an ISD::SDIV node expressing a divide by constant,
2533/// return a DAG expression to select that will generate the same value by
2534/// multiplying by a magic number. See:
2535/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Dan Gohman475871a2008-07-27 21:46:04 +00002536SDValue TargetLowering::BuildSDIV(SDNode *N, SelectionDAG &DAG,
2537 std::vector<SDNode*>* Created) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002538 EVT VT = N->getValueType(0);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002539 DebugLoc dl= N->getDebugLoc();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002540
2541 // Check to see if we can do this.
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002542 // FIXME: We should be more aggressive here.
2543 if (!isTypeLegal(VT))
2544 return SDValue();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002545
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002546 APInt d = cast<ConstantSDNode>(N->getOperand(1))->getAPIntValue();
Jay Foad4e5ea552009-04-30 10:15:35 +00002547 APInt::ms magics = d.magic();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002548
2549 // Multiply the numerator (operand 0) by the magic value
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002550 // FIXME: We should support doing a MUL in a wider type
Dan Gohman475871a2008-07-27 21:46:04 +00002551 SDValue Q;
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002552 if (isOperationLegalOrCustom(ISD::MULHS, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002553 Q = DAG.getNode(ISD::MULHS, dl, VT, N->getOperand(0),
Dan Gohman525178c2007-10-08 18:33:35 +00002554 DAG.getConstant(magics.m, VT));
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002555 else if (isOperationLegalOrCustom(ISD::SMUL_LOHI, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002556 Q = SDValue(DAG.getNode(ISD::SMUL_LOHI, dl, DAG.getVTList(VT, VT),
Dan Gohman525178c2007-10-08 18:33:35 +00002557 N->getOperand(0),
Gabor Greifba36cb52008-08-28 21:40:38 +00002558 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00002559 else
Dan Gohman475871a2008-07-27 21:46:04 +00002560 return SDValue(); // No mulhs or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002561 // If d > 0 and m < 0, add the numerator
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002562 if (d.isStrictlyPositive() && magics.m.isNegative()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002563 Q = DAG.getNode(ISD::ADD, dl, VT, Q, N->getOperand(0));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002564 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002565 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002566 }
2567 // If d < 0 and m > 0, subtract the numerator.
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002568 if (d.isNegative() && magics.m.isStrictlyPositive()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002569 Q = DAG.getNode(ISD::SUB, dl, VT, Q, N->getOperand(0));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002570 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002571 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002572 }
2573 // Shift right algebraic if shift value is nonzero
2574 if (magics.s > 0) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002575 Q = DAG.getNode(ISD::SRA, dl, VT, Q,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002576 DAG.getConstant(magics.s, getShiftAmountTy()));
2577 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002578 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002579 }
2580 // Extract the sign bit and add it to the quotient
Dan Gohman475871a2008-07-27 21:46:04 +00002581 SDValue T =
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002582 DAG.getNode(ISD::SRL, dl, VT, Q, DAG.getConstant(VT.getSizeInBits()-1,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002583 getShiftAmountTy()));
2584 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002585 Created->push_back(T.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002586 return DAG.getNode(ISD::ADD, dl, VT, Q, T);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002587}
2588
2589/// BuildUDIVSequence - Given an ISD::UDIV node expressing a divide by constant,
2590/// return a DAG expression to select that will generate the same value by
2591/// multiplying by a magic number. See:
2592/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Dan Gohman475871a2008-07-27 21:46:04 +00002593SDValue TargetLowering::BuildUDIV(SDNode *N, SelectionDAG &DAG,
2594 std::vector<SDNode*>* Created) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002595 EVT VT = N->getValueType(0);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002596 DebugLoc dl = N->getDebugLoc();
Eli Friedman201c9772008-11-30 06:02:26 +00002597
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002598 // Check to see if we can do this.
Eli Friedman201c9772008-11-30 06:02:26 +00002599 // FIXME: We should be more aggressive here.
2600 if (!isTypeLegal(VT))
2601 return SDValue();
2602
2603 // FIXME: We should use a narrower constant when the upper
2604 // bits are known to be zero.
2605 ConstantSDNode *N1C = cast<ConstantSDNode>(N->getOperand(1));
Jay Foad4e5ea552009-04-30 10:15:35 +00002606 APInt::mu magics = N1C->getAPIntValue().magicu();
Eli Friedman201c9772008-11-30 06:02:26 +00002607
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002608 // Multiply the numerator (operand 0) by the magic value
Eli Friedman201c9772008-11-30 06:02:26 +00002609 // FIXME: We should support doing a MUL in a wider type
Dan Gohman475871a2008-07-27 21:46:04 +00002610 SDValue Q;
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002611 if (isOperationLegalOrCustom(ISD::MULHU, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002612 Q = DAG.getNode(ISD::MULHU, dl, VT, N->getOperand(0),
Dan Gohman525178c2007-10-08 18:33:35 +00002613 DAG.getConstant(magics.m, VT));
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002614 else if (isOperationLegalOrCustom(ISD::UMUL_LOHI, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002615 Q = SDValue(DAG.getNode(ISD::UMUL_LOHI, dl, DAG.getVTList(VT, VT),
Dan Gohman525178c2007-10-08 18:33:35 +00002616 N->getOperand(0),
Gabor Greifba36cb52008-08-28 21:40:38 +00002617 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00002618 else
Dan Gohman475871a2008-07-27 21:46:04 +00002619 return SDValue(); // No mulhu or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002620 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002621 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002622
2623 if (magics.a == 0) {
Eli Friedman201c9772008-11-30 06:02:26 +00002624 assert(magics.s < N1C->getAPIntValue().getBitWidth() &&
2625 "We shouldn't generate an undefined shift!");
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002626 return DAG.getNode(ISD::SRL, dl, VT, Q,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002627 DAG.getConstant(magics.s, getShiftAmountTy()));
2628 } else {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002629 SDValue NPQ = DAG.getNode(ISD::SUB, dl, VT, N->getOperand(0), Q);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002630 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002631 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002632 NPQ = DAG.getNode(ISD::SRL, dl, VT, NPQ,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002633 DAG.getConstant(1, getShiftAmountTy()));
2634 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002635 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002636 NPQ = DAG.getNode(ISD::ADD, dl, VT, NPQ, Q);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002637 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002638 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002639 return DAG.getNode(ISD::SRL, dl, VT, NPQ,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002640 DAG.getConstant(magics.s-1, getShiftAmountTy()));
2641 }
2642}