blob: 71e2823b2a621efc742a601d9816d038378d90fa [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrVFP.td - VFP support for ARM -------------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Jim Grosbache5d20f92008-09-11 21:41:29 +000010// This file describes the ARM VFP instruction set.
Evan Chenga8e29892007-01-19 07:51:42 +000011//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014def SDT_FTOI :
15SDTypeProfile<1, 1, [SDTCisVT<0, f32>, SDTCisFP<1>]>;
16def SDT_ITOF :
17SDTypeProfile<1, 1, [SDTCisFP<0>, SDTCisVT<1, f32>]>;
18def SDT_CMPFP0 :
19SDTypeProfile<0, 1, [SDTCisFP<0>]>;
Jim Grosbache5165492009-11-09 00:11:35 +000020def SDT_VMOVDRR :
Evan Chenga8e29892007-01-19 07:51:42 +000021SDTypeProfile<1, 2, [SDTCisVT<0, f64>, SDTCisVT<1, i32>,
22 SDTCisSameAs<1, 2>]>;
23
Bob Wilson76a312b2010-03-19 22:51:32 +000024def arm_ftoui : SDNode<"ARMISD::FTOUI", SDT_FTOI>;
25def arm_ftosi : SDNode<"ARMISD::FTOSI", SDT_FTOI>;
26def arm_sitof : SDNode<"ARMISD::SITOF", SDT_ITOF>;
27def arm_uitof : SDNode<"ARMISD::UITOF", SDT_ITOF>;
Chris Lattner48be23c2008-01-15 22:02:54 +000028def arm_fmstat : SDNode<"ARMISD::FMSTAT", SDTNone, [SDNPInFlag,SDNPOutFlag]>;
Evan Cheng96581d32008-11-11 02:11:05 +000029def arm_cmpfp : SDNode<"ARMISD::CMPFP", SDT_ARMCmp, [SDNPOutFlag]>;
30def arm_cmpfp0 : SDNode<"ARMISD::CMPFPw0",SDT_CMPFP0, [SDNPOutFlag]>;
Jim Grosbache5165492009-11-09 00:11:35 +000031def arm_fmdrr : SDNode<"ARMISD::VMOVDRR", SDT_VMOVDRR>;
Evan Chenga8e29892007-01-19 07:51:42 +000032
33//===----------------------------------------------------------------------===//
Evan Cheng39382422009-10-28 01:44:26 +000034// Operand Definitions.
35//
36
37
38def vfp_f32imm : Operand<f32>,
39 PatLeaf<(f32 fpimm), [{
40 return ARM::getVFPf32Imm(N->getValueAPF()) != -1;
41 }]> {
42 let PrintMethod = "printVFPf32ImmOperand";
43}
44
45def vfp_f64imm : Operand<f64>,
46 PatLeaf<(f64 fpimm), [{
47 return ARM::getVFPf64Imm(N->getValueAPF()) != -1;
48 }]> {
49 let PrintMethod = "printVFPf64ImmOperand";
50}
51
52
53//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +000054// Load / store Instructions.
55//
56
Dan Gohmanbc9d98b2010-02-27 23:47:46 +000057let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbache5165492009-11-09 00:11:35 +000058def VLDRD : ADI5<0b1101, 0b01, (outs DPR:$dst), (ins addrmode5:$addr),
59 IIC_fpLoad64, "vldr", ".64\t$dst, $addr",
Chris Lattnerd10a53d2010-03-08 18:51:21 +000060 [(set DPR:$dst, (f64 (load addrmode5:$addr)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +000061
Jim Grosbache5165492009-11-09 00:11:35 +000062def VLDRS : ASI5<0b1101, 0b01, (outs SPR:$dst), (ins addrmode5:$addr),
63 IIC_fpLoad32, "vldr", ".32\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +000064 [(set SPR:$dst, (load addrmode5:$addr))]>;
Dan Gohman15511cf2008-12-03 18:15:48 +000065} // canFoldAsLoad
Evan Chenga8e29892007-01-19 07:51:42 +000066
Jim Grosbache5165492009-11-09 00:11:35 +000067def VSTRD : ADI5<0b1101, 0b00, (outs), (ins DPR:$src, addrmode5:$addr),
68 IIC_fpStore64, "vstr", ".64\t$src, $addr",
Chris Lattnerd10a53d2010-03-08 18:51:21 +000069 [(store (f64 DPR:$src), addrmode5:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +000070
Jim Grosbache5165492009-11-09 00:11:35 +000071def VSTRS : ASI5<0b1101, 0b00, (outs), (ins SPR:$src, addrmode5:$addr),
72 IIC_fpStore32, "vstr", ".32\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +000073 [(store SPR:$src, addrmode5:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +000074
75//===----------------------------------------------------------------------===//
76// Load / store multiple Instructions.
77//
78
Evan Cheng5fd1c9b2010-05-19 06:07:03 +000079let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilsond4bfd542010-08-27 23:18:17 +000080def VLDMD : AXDI5<(outs), (ins addrmode4:$addr, pred:$p, reglist:$dsts,
Bob Wilsonbffb5b32010-03-13 07:34:35 +000081 variable_ops), IndexModeNone, IIC_fpLoadm,
Bob Wilsond4bfd542010-08-27 23:18:17 +000082 "vldm${addr:submode}${p}\t$addr, $dsts", "", []> {
Evan Chengcd8e66a2008-11-11 21:48:44 +000083 let Inst{20} = 1;
84}
Evan Chenga8e29892007-01-19 07:51:42 +000085
Bob Wilsond4bfd542010-08-27 23:18:17 +000086def VLDMS : AXSI5<(outs), (ins addrmode4:$addr, pred:$p, reglist:$dsts,
Bob Wilsonbffb5b32010-03-13 07:34:35 +000087 variable_ops), IndexModeNone, IIC_fpLoadm,
Bob Wilsond4bfd542010-08-27 23:18:17 +000088 "vldm${addr:submode}${p}\t$addr, $dsts", "", []> {
Bob Wilson815baeb2010-03-13 01:08:20 +000089 let Inst{20} = 1;
90}
91
Bob Wilsond4bfd542010-08-27 23:18:17 +000092def VLDMD_UPD : AXDI5<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
Bob Wilson815baeb2010-03-13 01:08:20 +000093 reglist:$dsts, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +000094 IndexModeUpd, IIC_fpLoadm,
Bob Wilsond4bfd542010-08-27 23:18:17 +000095 "vldm${addr:submode}${p}\t$addr!, $dsts",
96 "$addr.addr = $wb", []> {
Bob Wilson815baeb2010-03-13 01:08:20 +000097 let Inst{20} = 1;
98}
99
Bob Wilsond4bfd542010-08-27 23:18:17 +0000100def VLDMS_UPD : AXSI5<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
Bob Wilson815baeb2010-03-13 01:08:20 +0000101 reglist:$dsts, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000102 IndexModeUpd, IIC_fpLoadm,
Bob Wilsond4bfd542010-08-27 23:18:17 +0000103 "vldm${addr:submode}${p}\t$addr!, $dsts",
104 "$addr.addr = $wb", []> {
Evan Chengcd8e66a2008-11-11 21:48:44 +0000105 let Inst{20} = 1;
106}
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000107} // mayLoad, neverHasSideEffects, hasExtraDefRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +0000108
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000109let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilsond4bfd542010-08-27 23:18:17 +0000110def VSTMD : AXDI5<(outs), (ins addrmode4:$addr, pred:$p, reglist:$srcs,
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000111 variable_ops), IndexModeNone, IIC_fpStorem,
Bob Wilsond4bfd542010-08-27 23:18:17 +0000112 "vstm${addr:submode}${p}\t$addr, $srcs", "", []> {
Evan Chengcd8e66a2008-11-11 21:48:44 +0000113 let Inst{20} = 0;
114}
Evan Chenga8e29892007-01-19 07:51:42 +0000115
Bob Wilsond4bfd542010-08-27 23:18:17 +0000116def VSTMS : AXSI5<(outs), (ins addrmode4:$addr, pred:$p, reglist:$srcs,
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000117 variable_ops), IndexModeNone, IIC_fpStorem,
Bob Wilsond4bfd542010-08-27 23:18:17 +0000118 "vstm${addr:submode}${p}\t$addr, $srcs", "", []> {
Bob Wilson815baeb2010-03-13 01:08:20 +0000119 let Inst{20} = 0;
120}
121
Bob Wilsond4bfd542010-08-27 23:18:17 +0000122def VSTMD_UPD : AXDI5<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
Bob Wilson815baeb2010-03-13 01:08:20 +0000123 reglist:$srcs, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000124 IndexModeUpd, IIC_fpStorem,
Bob Wilsond4bfd542010-08-27 23:18:17 +0000125 "vstm${addr:submode}${p}\t$addr!, $srcs",
126 "$addr.addr = $wb", []> {
Bob Wilson815baeb2010-03-13 01:08:20 +0000127 let Inst{20} = 0;
128}
129
Bob Wilsond4bfd542010-08-27 23:18:17 +0000130def VSTMS_UPD : AXSI5<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
Bob Wilson815baeb2010-03-13 01:08:20 +0000131 reglist:$srcs, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000132 IndexModeUpd, IIC_fpStorem,
Bob Wilsond4bfd542010-08-27 23:18:17 +0000133 "vstm${addr:submode}${p}\t$addr!, $srcs",
134 "$addr.addr = $wb", []> {
Evan Chengcd8e66a2008-11-11 21:48:44 +0000135 let Inst{20} = 0;
136}
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000137} // mayStore, neverHasSideEffects, hasExtraSrcRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +0000138
139// FLDMX, FSTMX - mixing S/D registers for pre-armv6 cores
140
141//===----------------------------------------------------------------------===//
142// FP Binary Operations.
143//
144
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000145def VADDD : ADbI<0b11100, 0b11, 0, 0, (outs DPR:$dst), (ins DPR:$a, DPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000146 IIC_fpALU64, "vadd", ".f64\t$dst, $a, $b",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000147 [(set DPR:$dst, (fadd DPR:$a, (f64 DPR:$b)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000148
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000149def VADDS : ASbIn<0b11100, 0b11, 0, 0, (outs SPR:$dst), (ins SPR:$a, SPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000150 IIC_fpALU32, "vadd", ".f32\t$dst, $a, $b",
David Goodwin42a83f22009-08-04 17:53:06 +0000151 [(set SPR:$dst, (fadd SPR:$a, SPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000152
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000153// These are encoded as unary instructions.
Evan Cheng91449a82009-07-20 02:12:31 +0000154let Defs = [FPSCR] in {
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000155def VCMPED : ADuI<0b11101, 0b11, 0b0100, 0b11, 0, (outs), (ins DPR:$a, DPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000156 IIC_fpCMP64, "vcmpe", ".f64\t$a, $b",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000157 [(arm_cmpfp DPR:$a, (f64 DPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000158
Johnny Chen7edd8e32010-02-08 19:41:48 +0000159def VCMPD : ADuI<0b11101, 0b11, 0b0100, 0b01, 0, (outs), (ins DPR:$a, DPR:$b),
160 IIC_fpCMP64, "vcmp", ".f64\t$a, $b",
161 [/* For disassembly only; pattern left blank */]>;
162
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000163def VCMPES : ASuI<0b11101, 0b11, 0b0100, 0b11, 0, (outs), (ins SPR:$a, SPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000164 IIC_fpCMP32, "vcmpe", ".f32\t$a, $b",
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000165 [(arm_cmpfp SPR:$a, SPR:$b)]>;
Johnny Chen7edd8e32010-02-08 19:41:48 +0000166
167def VCMPS : ASuI<0b11101, 0b11, 0b0100, 0b01, 0, (outs), (ins SPR:$a, SPR:$b),
168 IIC_fpCMP32, "vcmp", ".f32\t$a, $b",
169 [/* For disassembly only; pattern left blank */]>;
Evan Cheng91449a82009-07-20 02:12:31 +0000170}
Evan Chenga8e29892007-01-19 07:51:42 +0000171
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000172def VDIVD : ADbI<0b11101, 0b00, 0, 0, (outs DPR:$dst), (ins DPR:$a, DPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000173 IIC_fpDIV64, "vdiv", ".f64\t$dst, $a, $b",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000174 [(set DPR:$dst, (fdiv DPR:$a, (f64 DPR:$b)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000175
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000176def VDIVS : ASbI<0b11101, 0b00, 0, 0, (outs SPR:$dst), (ins SPR:$a, SPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000177 IIC_fpDIV32, "vdiv", ".f32\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000178 [(set SPR:$dst, (fdiv SPR:$a, SPR:$b))]>;
179
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000180def VMULD : ADbI<0b11100, 0b10, 0, 0, (outs DPR:$dst), (ins DPR:$a, DPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000181 IIC_fpMUL64, "vmul", ".f64\t$dst, $a, $b",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000182 [(set DPR:$dst, (fmul DPR:$a, (f64 DPR:$b)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000183
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000184def VMULS : ASbIn<0b11100, 0b10, 0, 0, (outs SPR:$dst), (ins SPR:$a, SPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000185 IIC_fpMUL32, "vmul", ".f32\t$dst, $a, $b",
David Goodwin42a83f22009-08-04 17:53:06 +0000186 [(set SPR:$dst, (fmul SPR:$a, SPR:$b))]>;
Jim Grosbache5165492009-11-09 00:11:35 +0000187
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000188def VNMULD : ADbI<0b11100, 0b10, 1, 0, (outs DPR:$dst), (ins DPR:$a, DPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000189 IIC_fpMUL64, "vnmul", ".f64\t$dst, $a, $b",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000190 [(set DPR:$dst, (fneg (fmul DPR:$a, (f64 DPR:$b))))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000191
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000192def VNMULS : ASbI<0b11100, 0b10, 1, 0, (outs SPR:$dst), (ins SPR:$a, SPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000193 IIC_fpMUL32, "vnmul", ".f32\t$dst, $a, $b",
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000194 [(set SPR:$dst, (fneg (fmul SPR:$a, SPR:$b)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000195
Chris Lattner72939122007-05-03 00:32:00 +0000196// Match reassociated forms only if not sign dependent rounding.
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000197def : Pat<(fmul (fneg DPR:$a), (f64 DPR:$b)),
Jim Grosbache5165492009-11-09 00:11:35 +0000198 (VNMULD DPR:$a, DPR:$b)>, Requires<[NoHonorSignDependentRounding]>;
Chris Lattner72939122007-05-03 00:32:00 +0000199def : Pat<(fmul (fneg SPR:$a), SPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000200 (VNMULS SPR:$a, SPR:$b)>, Requires<[NoHonorSignDependentRounding]>;
Chris Lattner72939122007-05-03 00:32:00 +0000201
202
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000203def VSUBD : ADbI<0b11100, 0b11, 1, 0, (outs DPR:$dst), (ins DPR:$a, DPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000204 IIC_fpALU64, "vsub", ".f64\t$dst, $a, $b",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000205 [(set DPR:$dst, (fsub DPR:$a, (f64 DPR:$b)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000206
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000207def VSUBS : ASbIn<0b11100, 0b11, 1, 0, (outs SPR:$dst), (ins SPR:$a, SPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000208 IIC_fpALU32, "vsub", ".f32\t$dst, $a, $b",
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000209 [(set SPR:$dst, (fsub SPR:$a, SPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000210
211//===----------------------------------------------------------------------===//
212// FP Unary Operations.
213//
214
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000215def VABSD : ADuI<0b11101, 0b11, 0b0000, 0b11, 0, (outs DPR:$dst), (ins DPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000216 IIC_fpUNA64, "vabs", ".f64\t$dst, $a",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000217 [(set DPR:$dst, (fabs (f64 DPR:$a)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000218
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000219def VABSS : ASuIn<0b11101, 0b11, 0b0000, 0b11, 0,(outs SPR:$dst), (ins SPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000220 IIC_fpUNA32, "vabs", ".f32\t$dst, $a",
David Goodwin53e44712009-08-04 20:39:05 +0000221 [(set SPR:$dst, (fabs SPR:$a))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000222
Evan Cheng91449a82009-07-20 02:12:31 +0000223let Defs = [FPSCR] in {
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000224def VCMPEZD : ADuI<0b11101, 0b11, 0b0101, 0b11, 0, (outs), (ins DPR:$a),
Jim Grosbach43cca692009-11-09 15:27:51 +0000225 IIC_fpCMP64, "vcmpe", ".f64\t$a, #0",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000226 [(arm_cmpfp0 (f64 DPR:$a))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000227
Johnny Chen7edd8e32010-02-08 19:41:48 +0000228def VCMPZD : ADuI<0b11101, 0b11, 0b0101, 0b01, 0, (outs), (ins DPR:$a),
229 IIC_fpCMP64, "vcmp", ".f64\t$a, #0",
230 [/* For disassembly only; pattern left blank */]>;
231
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000232def VCMPEZS : ASuI<0b11101, 0b11, 0b0101, 0b11, 0, (outs), (ins SPR:$a),
Jim Grosbach43cca692009-11-09 15:27:51 +0000233 IIC_fpCMP32, "vcmpe", ".f32\t$a, #0",
Evan Chenga8e29892007-01-19 07:51:42 +0000234 [(arm_cmpfp0 SPR:$a)]>;
Johnny Chen7edd8e32010-02-08 19:41:48 +0000235
236def VCMPZS : ASuI<0b11101, 0b11, 0b0101, 0b01, 0, (outs), (ins SPR:$a),
237 IIC_fpCMP32, "vcmp", ".f32\t$a, #0",
238 [/* For disassembly only; pattern left blank */]>;
Evan Cheng91449a82009-07-20 02:12:31 +0000239}
Evan Chenga8e29892007-01-19 07:51:42 +0000240
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000241def VCVTDS : ASuI<0b11101, 0b11, 0b0111, 0b11, 0, (outs DPR:$dst), (ins SPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000242 IIC_fpCVTDS, "vcvt", ".f64.f32\t$dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000243 [(set DPR:$dst, (fextend SPR:$a))]>;
244
Evan Cheng96581d32008-11-11 02:11:05 +0000245// Special case encoding: bits 11-8 is 0b1011.
Jim Grosbache5165492009-11-09 00:11:35 +0000246def VCVTSD : VFPAI<(outs SPR:$dst), (ins DPR:$a), VFPUnaryFrm,
247 IIC_fpCVTSD, "vcvt", ".f32.f64\t$dst, $a",
David Goodwin3ca524e2009-07-10 17:03:29 +0000248 [(set SPR:$dst, (fround DPR:$a))]> {
Evan Cheng96581d32008-11-11 02:11:05 +0000249 let Inst{27-23} = 0b11101;
250 let Inst{21-16} = 0b110111;
251 let Inst{11-8} = 0b1011;
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000252 let Inst{7-6} = 0b11;
253 let Inst{4} = 0;
Evan Cheng96581d32008-11-11 02:11:05 +0000254}
Evan Chenga8e29892007-01-19 07:51:42 +0000255
Johnny Chen2d658df2010-02-09 17:21:56 +0000256// Between half-precision and single-precision. For disassembly only.
257
Jim Grosbach18f30e62010-06-02 21:53:11 +0000258def VCVTBSH: ASuI<0b11101, 0b11, 0b0010, 0b01, 0, (outs SPR:$dst), (ins SPR:$a),
Anton Korobeynikovc492e092010-04-07 18:19:46 +0000259 /* FIXME */ IIC_fpCVTSH, "vcvtb", ".f32.f16\t$dst, $a",
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000260 [/* For disassembly only; pattern left blank */]>;
261
Bob Wilson76a312b2010-03-19 22:51:32 +0000262def : ARMPat<(f32_to_f16 SPR:$a),
263 (i32 (COPY_TO_REGCLASS (VCVTBSH SPR:$a), GPR))>;
Johnny Chen2d658df2010-02-09 17:21:56 +0000264
Jim Grosbach18f30e62010-06-02 21:53:11 +0000265def VCVTBHS: ASuI<0b11101, 0b11, 0b0011, 0b01, 0, (outs SPR:$dst), (ins SPR:$a),
Anton Korobeynikovc492e092010-04-07 18:19:46 +0000266 /* FIXME */ IIC_fpCVTHS, "vcvtb", ".f16.f32\t$dst, $a",
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000267 [/* For disassembly only; pattern left blank */]>;
268
Bob Wilson76a312b2010-03-19 22:51:32 +0000269def : ARMPat<(f16_to_f32 GPR:$a),
270 (VCVTBHS (COPY_TO_REGCLASS GPR:$a, SPR))>;
Johnny Chen2d658df2010-02-09 17:21:56 +0000271
Jim Grosbach18f30e62010-06-02 21:53:11 +0000272def VCVTTSH: ASuI<0b11101, 0b11, 0b0010, 0b11, 0, (outs SPR:$dst), (ins SPR:$a),
Anton Korobeynikovc492e092010-04-07 18:19:46 +0000273 /* FIXME */ IIC_fpCVTSH, "vcvtt", ".f32.f16\t$dst, $a",
Johnny Chen2d658df2010-02-09 17:21:56 +0000274 [/* For disassembly only; pattern left blank */]>;
275
Jim Grosbach18f30e62010-06-02 21:53:11 +0000276def VCVTTHS: ASuI<0b11101, 0b11, 0b0011, 0b11, 0, (outs SPR:$dst), (ins SPR:$a),
Anton Korobeynikovc492e092010-04-07 18:19:46 +0000277 /* FIXME */ IIC_fpCVTHS, "vcvtt", ".f16.f32\t$dst, $a",
Johnny Chen2d658df2010-02-09 17:21:56 +0000278 [/* For disassembly only; pattern left blank */]>;
279
Evan Chengcd799b92009-06-12 20:46:18 +0000280let neverHasSideEffects = 1 in {
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000281def VMOVD: ADuI<0b11101, 0b11, 0b0000, 0b01, 0, (outs DPR:$dst), (ins DPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000282 IIC_fpUNA64, "vmov", ".f64\t$dst, $a", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000283
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000284def VMOVS: ASuI<0b11101, 0b11, 0b0000, 0b01, 0, (outs SPR:$dst), (ins SPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000285 IIC_fpUNA32, "vmov", ".f32\t$dst, $a", []>;
Evan Chengcd799b92009-06-12 20:46:18 +0000286} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +0000287
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000288def VNEGD : ADuI<0b11101, 0b11, 0b0001, 0b01, 0, (outs DPR:$dst), (ins DPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000289 IIC_fpUNA64, "vneg", ".f64\t$dst, $a",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000290 [(set DPR:$dst, (fneg (f64 DPR:$a)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000291
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000292def VNEGS : ASuIn<0b11101, 0b11, 0b0001, 0b01, 0,(outs SPR:$dst), (ins SPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000293 IIC_fpUNA32, "vneg", ".f32\t$dst, $a",
David Goodwin53e44712009-08-04 20:39:05 +0000294 [(set SPR:$dst, (fneg SPR:$a))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000295
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000296def VSQRTD : ADuI<0b11101, 0b11, 0b0001, 0b11, 0, (outs DPR:$dst), (ins DPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000297 IIC_fpSQRT64, "vsqrt", ".f64\t$dst, $a",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000298 [(set DPR:$dst, (fsqrt (f64 DPR:$a)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000299
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000300def VSQRTS : ASuI<0b11101, 0b11, 0b0001, 0b11, 0, (outs SPR:$dst), (ins SPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000301 IIC_fpSQRT32, "vsqrt", ".f32\t$dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000302 [(set SPR:$dst, (fsqrt SPR:$a))]>;
303
304//===----------------------------------------------------------------------===//
305// FP <-> GPR Copies. Int <-> FP Conversions.
306//
307
Jim Grosbache5165492009-11-09 00:11:35 +0000308def VMOVRS : AVConv2I<0b11100001, 0b1010, (outs GPR:$dst), (ins SPR:$src),
Anton Korobeynikova31c6fb2010-04-07 18:20:02 +0000309 IIC_fpMOVSI, "vmov", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +0000310 [(set GPR:$dst, (bitconvert SPR:$src))]>;
311
Jim Grosbache5165492009-11-09 00:11:35 +0000312def VMOVSR : AVConv4I<0b11100000, 0b1010, (outs SPR:$dst), (ins GPR:$src),
Anton Korobeynikova31c6fb2010-04-07 18:20:02 +0000313 IIC_fpMOVIS, "vmov", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +0000314 [(set SPR:$dst, (bitconvert GPR:$src))]>;
315
Evan Cheng020cc1b2010-05-13 00:16:46 +0000316let neverHasSideEffects = 1 in {
Jim Grosbache5165492009-11-09 00:11:35 +0000317def VMOVRRD : AVConv3I<0b11000101, 0b1011,
Evan Chengd20d6582009-10-01 01:33:39 +0000318 (outs GPR:$wb, GPR:$dst2), (ins DPR:$src),
Anton Korobeynikova31c6fb2010-04-07 18:20:02 +0000319 IIC_fpMOVDI, "vmov", "\t$wb, $dst2, $src",
Johnny Chen7acca672010-02-05 18:04:58 +0000320 [/* FIXME: Can't write pattern for multiple result instr*/]> {
321 let Inst{7-6} = 0b00;
322}
Evan Chenga8e29892007-01-19 07:51:42 +0000323
Johnny Chen23401d62010-02-08 17:26:09 +0000324def VMOVRRS : AVConv3I<0b11000101, 0b1010,
325 (outs GPR:$wb, GPR:$dst2), (ins SPR:$src1, SPR:$src2),
Anton Korobeynikova31c6fb2010-04-07 18:20:02 +0000326 IIC_fpMOVDI, "vmov", "\t$wb, $dst2, $src1, $src2",
Johnny Chen23401d62010-02-08 17:26:09 +0000327 [/* For disassembly only; pattern left blank */]> {
328 let Inst{7-6} = 0b00;
329}
Evan Cheng020cc1b2010-05-13 00:16:46 +0000330} // neverHasSideEffects
Johnny Chen23401d62010-02-08 17:26:09 +0000331
Evan Chenga8e29892007-01-19 07:51:42 +0000332// FMDHR: GPR -> SPR
333// FMDLR: GPR -> SPR
334
Jim Grosbache5165492009-11-09 00:11:35 +0000335def VMOVDRR : AVConv5I<0b11000100, 0b1011,
Evan Cheng38b6fd62008-12-11 22:02:02 +0000336 (outs DPR:$dst), (ins GPR:$src1, GPR:$src2),
Anton Korobeynikova31c6fb2010-04-07 18:20:02 +0000337 IIC_fpMOVID, "vmov", "\t$dst, $src1, $src2",
Johnny Chen7acca672010-02-05 18:04:58 +0000338 [(set DPR:$dst, (arm_fmdrr GPR:$src1, GPR:$src2))]> {
339 let Inst{7-6} = 0b00;
340}
Evan Chenga8e29892007-01-19 07:51:42 +0000341
Evan Cheng020cc1b2010-05-13 00:16:46 +0000342let neverHasSideEffects = 1 in
Johnny Chen23401d62010-02-08 17:26:09 +0000343def VMOVSRR : AVConv5I<0b11000100, 0b1010,
344 (outs SPR:$dst1, SPR:$dst2), (ins GPR:$src1, GPR:$src2),
Anton Korobeynikova31c6fb2010-04-07 18:20:02 +0000345 IIC_fpMOVID, "vmov", "\t$dst1, $dst2, $src1, $src2",
Johnny Chen23401d62010-02-08 17:26:09 +0000346 [/* For disassembly only; pattern left blank */]> {
347 let Inst{7-6} = 0b00;
348}
349
Evan Chenga8e29892007-01-19 07:51:42 +0000350// FMRDH: SPR -> GPR
351// FMRDL: SPR -> GPR
352// FMRRS: SPR -> GPR
353// FMRX : SPR system reg -> GPR
354
355// FMSRR: GPR -> SPR
356
Evan Chenga8e29892007-01-19 07:51:42 +0000357// FMXR: GPR -> VFP Sstem reg
358
359
360// Int to FP:
361
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000362def VSITOD : AVConv1I<0b11101, 0b11, 0b1000, 0b1011,
363 (outs DPR:$dst), (ins SPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000364 IIC_fpCVTID, "vcvt", ".f64.s32\t$dst, $a",
Bob Wilson76a312b2010-03-19 22:51:32 +0000365 [(set DPR:$dst, (f64 (arm_sitof SPR:$a)))]> {
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000366 let Inst{7} = 1; // s32
Evan Cheng78be83d2008-11-11 19:40:26 +0000367}
Evan Chenga8e29892007-01-19 07:51:42 +0000368
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000369def VSITOS : AVConv1In<0b11101, 0b11, 0b1000, 0b1010,
370 (outs SPR:$dst),(ins SPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000371 IIC_fpCVTIS, "vcvt", ".f32.s32\t$dst, $a",
Bob Wilson76a312b2010-03-19 22:51:32 +0000372 [(set SPR:$dst, (arm_sitof SPR:$a))]> {
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000373 let Inst{7} = 1; // s32
Evan Cheng78be83d2008-11-11 19:40:26 +0000374}
Evan Chenga8e29892007-01-19 07:51:42 +0000375
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000376def VUITOD : AVConv1I<0b11101, 0b11, 0b1000, 0b1011,
377 (outs DPR:$dst), (ins SPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000378 IIC_fpCVTID, "vcvt", ".f64.u32\t$dst, $a",
Bob Wilson76a312b2010-03-19 22:51:32 +0000379 [(set DPR:$dst, (f64 (arm_uitof SPR:$a)))]> {
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000380 let Inst{7} = 0; // u32
381}
Evan Chenga8e29892007-01-19 07:51:42 +0000382
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000383def VUITOS : AVConv1In<0b11101, 0b11, 0b1000, 0b1010,
384 (outs SPR:$dst), (ins SPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000385 IIC_fpCVTIS, "vcvt", ".f32.u32\t$dst, $a",
Bob Wilson76a312b2010-03-19 22:51:32 +0000386 [(set SPR:$dst, (arm_uitof SPR:$a))]> {
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000387 let Inst{7} = 0; // u32
388}
Evan Chenga8e29892007-01-19 07:51:42 +0000389
390// FP to Int:
391// Always set Z bit in the instruction, i.e. "round towards zero" variants.
392
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000393def VTOSIZD : AVConv1I<0b11101, 0b11, 0b1101, 0b1011,
Evan Cheng78be83d2008-11-11 19:40:26 +0000394 (outs SPR:$dst), (ins DPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000395 IIC_fpCVTDI, "vcvt", ".s32.f64\t$dst, $a",
Bob Wilson76a312b2010-03-19 22:51:32 +0000396 [(set SPR:$dst, (arm_ftosi (f64 DPR:$a)))]> {
Evan Cheng78be83d2008-11-11 19:40:26 +0000397 let Inst{7} = 1; // Z bit
398}
Evan Chenga8e29892007-01-19 07:51:42 +0000399
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000400def VTOSIZS : AVConv1In<0b11101, 0b11, 0b1101, 0b1010,
David Goodwin338268c2009-08-10 22:17:39 +0000401 (outs SPR:$dst), (ins SPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000402 IIC_fpCVTSI, "vcvt", ".s32.f32\t$dst, $a",
Bob Wilson76a312b2010-03-19 22:51:32 +0000403 [(set SPR:$dst, (arm_ftosi SPR:$a))]> {
Evan Cheng78be83d2008-11-11 19:40:26 +0000404 let Inst{7} = 1; // Z bit
405}
Evan Chenga8e29892007-01-19 07:51:42 +0000406
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000407def VTOUIZD : AVConv1I<0b11101, 0b11, 0b1100, 0b1011,
Evan Cheng78be83d2008-11-11 19:40:26 +0000408 (outs SPR:$dst), (ins DPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000409 IIC_fpCVTDI, "vcvt", ".u32.f64\t$dst, $a",
Bob Wilson76a312b2010-03-19 22:51:32 +0000410 [(set SPR:$dst, (arm_ftoui (f64 DPR:$a)))]> {
Evan Cheng78be83d2008-11-11 19:40:26 +0000411 let Inst{7} = 1; // Z bit
412}
Evan Chenga8e29892007-01-19 07:51:42 +0000413
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000414def VTOUIZS : AVConv1In<0b11101, 0b11, 0b1100, 0b1010,
David Goodwin338268c2009-08-10 22:17:39 +0000415 (outs SPR:$dst), (ins SPR:$a),
Jim Grosbache5165492009-11-09 00:11:35 +0000416 IIC_fpCVTSI, "vcvt", ".u32.f32\t$dst, $a",
Bob Wilson76a312b2010-03-19 22:51:32 +0000417 [(set SPR:$dst, (arm_ftoui SPR:$a))]> {
Evan Cheng78be83d2008-11-11 19:40:26 +0000418 let Inst{7} = 1; // Z bit
419}
Evan Chenga8e29892007-01-19 07:51:42 +0000420
Johnny Chen15b423f2010-02-08 22:02:41 +0000421// And the Z bit '0' variants, i.e. use the rounding mode specified by FPSCR.
422// For disassembly only.
Nate Begemand1fb5832010-08-03 21:31:55 +0000423let Uses = [FPSCR] in {
Johnny Chen15b423f2010-02-08 22:02:41 +0000424def VTOSIRD : AVConv1I<0b11101, 0b11, 0b1101, 0b1011,
425 (outs SPR:$dst), (ins DPR:$a),
426 IIC_fpCVTDI, "vcvtr", ".s32.f64\t$dst, $a",
Nate Begemand1fb5832010-08-03 21:31:55 +0000427 [(set SPR:$dst, (int_arm_vcvtr (f64 DPR:$a)))]> {
Johnny Chen15b423f2010-02-08 22:02:41 +0000428 let Inst{7} = 0; // Z bit
429}
430
431def VTOSIRS : AVConv1In<0b11101, 0b11, 0b1101, 0b1010,
432 (outs SPR:$dst), (ins SPR:$a),
433 IIC_fpCVTSI, "vcvtr", ".s32.f32\t$dst, $a",
Nate Begemand1fb5832010-08-03 21:31:55 +0000434 [(set SPR:$dst, (int_arm_vcvtr SPR:$a))]> {
Johnny Chen15b423f2010-02-08 22:02:41 +0000435 let Inst{7} = 0; // Z bit
436}
437
438def VTOUIRD : AVConv1I<0b11101, 0b11, 0b1100, 0b1011,
439 (outs SPR:$dst), (ins DPR:$a),
440 IIC_fpCVTDI, "vcvtr", ".u32.f64\t$dst, $a",
Nate Begemand1fb5832010-08-03 21:31:55 +0000441 [(set SPR:$dst, (int_arm_vcvtru (f64 DPR:$a)))]> {
Johnny Chen15b423f2010-02-08 22:02:41 +0000442 let Inst{7} = 0; // Z bit
443}
444
445def VTOUIRS : AVConv1In<0b11101, 0b11, 0b1100, 0b1010,
446 (outs SPR:$dst), (ins SPR:$a),
447 IIC_fpCVTSI, "vcvtr", ".u32.f32\t$dst, $a",
Nate Begemand1fb5832010-08-03 21:31:55 +0000448 [(set SPR:$dst, (int_arm_vcvtru SPR:$a))]> {
Johnny Chen15b423f2010-02-08 22:02:41 +0000449 let Inst{7} = 0; // Z bit
450}
Nate Begemand1fb5832010-08-03 21:31:55 +0000451}
Johnny Chen15b423f2010-02-08 22:02:41 +0000452
Johnny Chen27bb8d02010-02-11 18:17:16 +0000453// Convert between floating-point and fixed-point
454// Data type for fixed-point naming convention:
455// S16 (U=0, sx=0) -> SH
456// U16 (U=1, sx=0) -> UH
457// S32 (U=0, sx=1) -> SL
458// U32 (U=1, sx=1) -> UL
459
460let Constraints = "$a = $dst" in {
461
462// FP to Fixed-Point:
463
Daniel Dunbar3bcd9f72010-08-11 04:46:13 +0000464let isCodeGenOnly = 1 in {
Johnny Chen27bb8d02010-02-11 18:17:16 +0000465def VTOSHS : AVConv1XI<0b11101, 0b11, 0b1110, 0b1010, 0,
466 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
467 IIC_fpCVTSI, "vcvt", ".s16.f32\t$dst, $a, $fbits",
468 [/* For disassembly only; pattern left blank */]>;
469
470def VTOUHS : AVConv1XI<0b11101, 0b11, 0b1111, 0b1010, 0,
471 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
472 IIC_fpCVTSI, "vcvt", ".u16.f32\t$dst, $a, $fbits",
473 [/* For disassembly only; pattern left blank */]>;
474
475def VTOSLS : AVConv1XI<0b11101, 0b11, 0b1110, 0b1010, 1,
476 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
477 IIC_fpCVTSI, "vcvt", ".s32.f32\t$dst, $a, $fbits",
478 [/* For disassembly only; pattern left blank */]>;
479
480def VTOULS : AVConv1XI<0b11101, 0b11, 0b1111, 0b1010, 1,
481 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
482 IIC_fpCVTSI, "vcvt", ".u32.f32\t$dst, $a, $fbits",
483 [/* For disassembly only; pattern left blank */]>;
484
485def VTOSHD : AVConv1XI<0b11101, 0b11, 0b1110, 0b1011, 0,
486 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
487 IIC_fpCVTDI, "vcvt", ".s16.f64\t$dst, $a, $fbits",
488 [/* For disassembly only; pattern left blank */]>;
489
490def VTOUHD : AVConv1XI<0b11101, 0b11, 0b1111, 0b1011, 0,
491 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
492 IIC_fpCVTDI, "vcvt", ".u16.f64\t$dst, $a, $fbits",
493 [/* For disassembly only; pattern left blank */]>;
494
495def VTOSLD : AVConv1XI<0b11101, 0b11, 0b1110, 0b1011, 1,
496 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
497 IIC_fpCVTDI, "vcvt", ".s32.f64\t$dst, $a, $fbits",
498 [/* For disassembly only; pattern left blank */]>;
499
500def VTOULD : AVConv1XI<0b11101, 0b11, 0b1111, 0b1011, 1,
501 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
502 IIC_fpCVTDI, "vcvt", ".u32.f64\t$dst, $a, $fbits",
503 [/* For disassembly only; pattern left blank */]>;
Daniel Dunbar3bcd9f72010-08-11 04:46:13 +0000504}
Johnny Chen27bb8d02010-02-11 18:17:16 +0000505
506// Fixed-Point to FP:
507
Daniel Dunbar3bcd9f72010-08-11 04:46:13 +0000508let isCodeGenOnly = 1 in {
Johnny Chen27bb8d02010-02-11 18:17:16 +0000509def VSHTOS : AVConv1XI<0b11101, 0b11, 0b1010, 0b1010, 0,
510 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
511 IIC_fpCVTIS, "vcvt", ".f32.s16\t$dst, $a, $fbits",
512 [/* For disassembly only; pattern left blank */]>;
513
514def VUHTOS : AVConv1XI<0b11101, 0b11, 0b1011, 0b1010, 0,
515 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
516 IIC_fpCVTIS, "vcvt", ".f32.u16\t$dst, $a, $fbits",
517 [/* For disassembly only; pattern left blank */]>;
518
519def VSLTOS : AVConv1XI<0b11101, 0b11, 0b1010, 0b1010, 1,
520 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
521 IIC_fpCVTIS, "vcvt", ".f32.s32\t$dst, $a, $fbits",
522 [/* For disassembly only; pattern left blank */]>;
523
524def VULTOS : AVConv1XI<0b11101, 0b11, 0b1011, 0b1010, 1,
525 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
526 IIC_fpCVTIS, "vcvt", ".f32.u32\t$dst, $a, $fbits",
527 [/* For disassembly only; pattern left blank */]>;
528
529def VSHTOD : AVConv1XI<0b11101, 0b11, 0b1010, 0b1011, 0,
530 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
531 IIC_fpCVTID, "vcvt", ".f64.s16\t$dst, $a, $fbits",
532 [/* For disassembly only; pattern left blank */]>;
533
534def VUHTOD : AVConv1XI<0b11101, 0b11, 0b1011, 0b1011, 0,
535 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
536 IIC_fpCVTID, "vcvt", ".f64.u16\t$dst, $a, $fbits",
537 [/* For disassembly only; pattern left blank */]>;
538
539def VSLTOD : AVConv1XI<0b11101, 0b11, 0b1010, 0b1011, 1,
540 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
541 IIC_fpCVTID, "vcvt", ".f64.s32\t$dst, $a, $fbits",
542 [/* For disassembly only; pattern left blank */]>;
543
544def VULTOD : AVConv1XI<0b11101, 0b11, 0b1011, 0b1011, 1,
545 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
546 IIC_fpCVTID, "vcvt", ".f64.u32\t$dst, $a, $fbits",
547 [/* For disassembly only; pattern left blank */]>;
Daniel Dunbar3bcd9f72010-08-11 04:46:13 +0000548}
Johnny Chen27bb8d02010-02-11 18:17:16 +0000549
550} // End of 'let Constraints = "$src = $dst" in'
551
Evan Chenga8e29892007-01-19 07:51:42 +0000552//===----------------------------------------------------------------------===//
553// FP FMA Operations.
554//
555
Jim Grosbach26767372010-03-24 22:31:46 +0000556def VMLAD : ADbI_vmlX<0b11100, 0b00, 0, 0,
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000557 (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000558 IIC_fpMAC64, "vmla", ".f64\t$dst, $a, $b",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000559 [(set DPR:$dst, (fadd (fmul DPR:$a, DPR:$b),
560 (f64 DPR:$dstin)))]>,
Evan Chenga8e29892007-01-19 07:51:42 +0000561 RegConstraint<"$dstin = $dst">;
562
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000563def VMLAS : ASbIn<0b11100, 0b00, 0, 0,
564 (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000565 IIC_fpMAC32, "vmla", ".f32\t$dst, $a, $b",
David Goodwin42a83f22009-08-04 17:53:06 +0000566 [(set SPR:$dst, (fadd (fmul SPR:$a, SPR:$b), SPR:$dstin))]>,
567 RegConstraint<"$dstin = $dst">;
Evan Chenga8e29892007-01-19 07:51:42 +0000568
Jim Grosbach26767372010-03-24 22:31:46 +0000569def VNMLSD : ADbI_vmlX<0b11100, 0b01, 0, 0,
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000570 (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000571 IIC_fpMAC64, "vnmls", ".f64\t$dst, $a, $b",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000572 [(set DPR:$dst, (fsub (fmul DPR:$a, DPR:$b),
573 (f64 DPR:$dstin)))]>,
Evan Chenga8e29892007-01-19 07:51:42 +0000574 RegConstraint<"$dstin = $dst">;
575
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000576def VNMLSS : ASbI<0b11100, 0b01, 0, 0,
577 (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000578 IIC_fpMAC32, "vnmls", ".f32\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000579 [(set SPR:$dst, (fsub (fmul SPR:$a, SPR:$b), SPR:$dstin))]>,
580 RegConstraint<"$dstin = $dst">;
581
Jim Grosbach26767372010-03-24 22:31:46 +0000582def VMLSD : ADbI_vmlX<0b11100, 0b00, 1, 0,
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000583 (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000584 IIC_fpMAC64, "vmls", ".f64\t$dst, $a, $b",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000585 [(set DPR:$dst, (fadd (fneg (fmul DPR:$a, DPR:$b)),
586 (f64 DPR:$dstin)))]>,
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000587 RegConstraint<"$dstin = $dst">;
Evan Chenga8e29892007-01-19 07:51:42 +0000588
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000589def VMLSS : ASbIn<0b11100, 0b00, 1, 0,
590 (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000591 IIC_fpMAC32, "vmls", ".f32\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000592 [(set SPR:$dst, (fadd (fneg (fmul SPR:$a, SPR:$b)), SPR:$dstin))]>,
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000593 RegConstraint<"$dstin = $dst">;
Evan Chenga8e29892007-01-19 07:51:42 +0000594
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000595def : Pat<(fsub DPR:$dstin, (fmul DPR:$a, (f64 DPR:$b))),
Jim Grosbache5165492009-11-09 00:11:35 +0000596 (VMLSD DPR:$dstin, DPR:$a, DPR:$b)>, Requires<[DontUseNEONForFP]>;
David Goodwinb84f3d42009-08-04 18:44:29 +0000597def : Pat<(fsub SPR:$dstin, (fmul SPR:$a, SPR:$b)),
Jim Grosbache5165492009-11-09 00:11:35 +0000598 (VMLSS SPR:$dstin, SPR:$a, SPR:$b)>, Requires<[DontUseNEONForFP]>;
David Goodwinb84f3d42009-08-04 18:44:29 +0000599
Jim Grosbach26767372010-03-24 22:31:46 +0000600def VNMLAD : ADbI_vmlX<0b11100, 0b01, 1, 0,
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000601 (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000602 IIC_fpMAC64, "vnmla", ".f64\t$dst, $a, $b",
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000603 [(set DPR:$dst, (fsub (fneg (fmul DPR:$a, DPR:$b)),
604 (f64 DPR:$dstin)))]>,
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000605 RegConstraint<"$dstin = $dst">;
Evan Chenga8e29892007-01-19 07:51:42 +0000606
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000607def VNMLAS : ASbI<0b11100, 0b01, 1, 0,
608 (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000609 IIC_fpMAC32, "vnmla", ".f32\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000610 [(set SPR:$dst, (fsub (fneg (fmul SPR:$a, SPR:$b)), SPR:$dstin))]>,
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000611 RegConstraint<"$dstin = $dst">;
Evan Chenga8e29892007-01-19 07:51:42 +0000612
613//===----------------------------------------------------------------------===//
614// FP Conditional moves.
615//
616
Evan Cheng020cc1b2010-05-13 00:16:46 +0000617let neverHasSideEffects = 1 in {
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000618def VMOVDcc : ADuI<0b11101, 0b11, 0b0000, 0b01, 0,
Evan Cheng78be83d2008-11-11 19:40:26 +0000619 (outs DPR:$dst), (ins DPR:$false, DPR:$true),
Jim Grosbache5165492009-11-09 00:11:35 +0000620 IIC_fpUNA64, "vmov", ".f64\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +0000621 [/*(set DPR:$dst, (ARMcmov DPR:$false, DPR:$true, imm:$cc))*/]>,
622 RegConstraint<"$false = $dst">;
Evan Chenga8e29892007-01-19 07:51:42 +0000623
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000624def VMOVScc : ASuI<0b11101, 0b11, 0b0000, 0b01, 0,
Evan Cheng78be83d2008-11-11 19:40:26 +0000625 (outs SPR:$dst), (ins SPR:$false, SPR:$true),
Jim Grosbache5165492009-11-09 00:11:35 +0000626 IIC_fpUNA32, "vmov", ".f32\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +0000627 [/*(set SPR:$dst, (ARMcmov SPR:$false, SPR:$true, imm:$cc))*/]>,
628 RegConstraint<"$false = $dst">;
Evan Chenga8e29892007-01-19 07:51:42 +0000629
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000630def VNEGDcc : ADuI<0b11101, 0b11, 0b0001, 0b01, 0,
Evan Cheng78be83d2008-11-11 19:40:26 +0000631 (outs DPR:$dst), (ins DPR:$false, DPR:$true),
Jim Grosbache5165492009-11-09 00:11:35 +0000632 IIC_fpUNA64, "vneg", ".f64\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +0000633 [/*(set DPR:$dst, (ARMcneg DPR:$false, DPR:$true, imm:$cc))*/]>,
634 RegConstraint<"$false = $dst">;
Evan Chenga8e29892007-01-19 07:51:42 +0000635
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000636def VNEGScc : ASuI<0b11101, 0b11, 0b0001, 0b01, 0,
Evan Cheng78be83d2008-11-11 19:40:26 +0000637 (outs SPR:$dst), (ins SPR:$false, SPR:$true),
Jim Grosbache5165492009-11-09 00:11:35 +0000638 IIC_fpUNA32, "vneg", ".f32\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +0000639 [/*(set SPR:$dst, (ARMcneg SPR:$false, SPR:$true, imm:$cc))*/]>,
640 RegConstraint<"$false = $dst">;
Evan Cheng020cc1b2010-05-13 00:16:46 +0000641} // neverHasSideEffects
Evan Cheng78be83d2008-11-11 19:40:26 +0000642
643//===----------------------------------------------------------------------===//
644// Misc.
645//
646
Evan Cheng1e13c792009-11-10 19:44:56 +0000647// APSR is the application level alias of CPSR. This FPSCR N, Z, C, V flags
648// to APSR.
Evan Cheng91449a82009-07-20 02:12:31 +0000649let Defs = [CPSR], Uses = [FPSCR] in
Jim Grosbache5165492009-11-09 00:11:35 +0000650def FMSTAT : VFPAI<(outs), (ins), VFPMiscFrm, IIC_fpSTAT, "vmrs",
Jim Grosbachf4cbc0e2009-11-13 01:17:22 +0000651 "\tapsr_nzcv, fpscr",
Evan Chengdd22a452009-10-27 00:20:49 +0000652 [(arm_fmstat)]> {
Evan Chengcd8e66a2008-11-11 21:48:44 +0000653 let Inst{27-20} = 0b11101111;
654 let Inst{19-16} = 0b0001;
655 let Inst{15-12} = 0b1111;
656 let Inst{11-8} = 0b1010;
657 let Inst{7} = 0;
658 let Inst{4} = 1;
659}
Evan Cheng39382422009-10-28 01:44:26 +0000660
Johnny Chenc9745042010-02-09 22:35:38 +0000661// FPSCR <-> GPR (for disassembly only)
Nate Begemand1fb5832010-08-03 21:31:55 +0000662let hasSideEffects = 1, Uses = [FPSCR] in
663def VMRS : VFPAI<(outs GPR:$dst), (ins), VFPMiscFrm, IIC_fpSTAT,
664 "vmrs", "\t$dst, fpscr",
665 [(set GPR:$dst, (int_arm_get_fpscr))]> {
Johnny Chenc9745042010-02-09 22:35:38 +0000666 let Inst{27-20} = 0b11101111;
667 let Inst{19-16} = 0b0001;
668 let Inst{11-8} = 0b1010;
669 let Inst{7} = 0;
670 let Inst{4} = 1;
671}
Johnny Chenc9745042010-02-09 22:35:38 +0000672
Nate Begemand1fb5832010-08-03 21:31:55 +0000673let Defs = [FPSCR] in
674def VMSR : VFPAI<(outs), (ins GPR:$src), VFPMiscFrm, IIC_fpSTAT,
675 "vmsr", "\tfpscr, $src",
676 [(int_arm_set_fpscr GPR:$src)]> {
Johnny Chenc9745042010-02-09 22:35:38 +0000677 let Inst{27-20} = 0b11101110;
678 let Inst{19-16} = 0b0001;
679 let Inst{11-8} = 0b1010;
680 let Inst{7} = 0;
681 let Inst{4} = 1;
682}
Evan Cheng39382422009-10-28 01:44:26 +0000683
684// Materialize FP immediates. VFP3 only.
Jim Grosbache5165492009-11-09 00:11:35 +0000685let isReMaterializable = 1 in {
686def FCONSTD : VFPAI<(outs DPR:$dst), (ins vfp_f64imm:$imm),
Anton Korobeynikov63401e32010-04-07 18:19:56 +0000687 VFPMiscFrm, IIC_fpUNA64,
Evan Cheng9d172d52009-11-24 01:05:23 +0000688 "vmov", ".f64\t$dst, $imm",
Jim Grosbache5165492009-11-09 00:11:35 +0000689 [(set DPR:$dst, vfp_f64imm:$imm)]>, Requires<[HasVFP3]> {
690 let Inst{27-23} = 0b11101;
691 let Inst{21-20} = 0b11;
692 let Inst{11-9} = 0b101;
693 let Inst{8} = 1;
694 let Inst{7-4} = 0b0000;
695}
696
Evan Cheng39382422009-10-28 01:44:26 +0000697def FCONSTS : VFPAI<(outs SPR:$dst), (ins vfp_f32imm:$imm),
Anton Korobeynikov63401e32010-04-07 18:19:56 +0000698 VFPMiscFrm, IIC_fpUNA32,
Evan Cheng9d172d52009-11-24 01:05:23 +0000699 "vmov", ".f32\t$dst, $imm",
Evan Cheng39382422009-10-28 01:44:26 +0000700 [(set SPR:$dst, vfp_f32imm:$imm)]>, Requires<[HasVFP3]> {
701 let Inst{27-23} = 0b11101;
702 let Inst{21-20} = 0b11;
703 let Inst{11-9} = 0b101;
704 let Inst{8} = 0;
705 let Inst{7-4} = 0b0000;
706}
Evan Cheng39382422009-10-28 01:44:26 +0000707}