blob: 77828c929eb2d83a747f6014c5cb811e9fe6f2f0 [file] [log] [blame]
Chris Lattnere138b3d2008-01-01 20:36:19 +00001//===-- lib/CodeGen/MachineInstr.cpp --------------------------------------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Brian Gaeke21326fc2004-02-13 04:39:32 +00009//
10// Methods common to all machine instructions.
11//
Chris Lattner035dfbe2002-08-09 20:08:06 +000012//===----------------------------------------------------------------------===//
Vikram S. Adve70bc4b52001-07-21 12:41:50 +000013
Chris Lattner822b4fb2001-09-07 17:18:30 +000014#include "llvm/CodeGen/MachineInstr.h"
Evan Chengfb112882009-03-23 08:01:15 +000015#include "llvm/Constants.h"
Dan Gohman8c2b5252009-10-30 01:27:03 +000016#include "llvm/Function.h"
Evan Chengfb112882009-03-23 08:01:15 +000017#include "llvm/InlineAsm.h"
Chris Lattner72aaa3c2010-03-13 08:14:18 +000018#include "llvm/Metadata.h"
Chris Lattner5e9cd432009-12-28 08:30:43 +000019#include "llvm/Type.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000020#include "llvm/Value.h"
Dan Gohmancd26ec52009-09-23 01:33:16 +000021#include "llvm/Assembly/Writer.h"
Evan Cheng506049f2010-03-03 01:44:33 +000022#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattner8517e1f2004-02-19 16:17:08 +000023#include "llvm/CodeGen/MachineFunction.h"
Dan Gohmanc76909a2009-09-25 20:36:54 +000024#include "llvm/CodeGen/MachineMemOperand.h"
Chris Lattner62ed6b92008-01-01 01:12:31 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000026#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenge837dea2011-06-28 19:10:37 +000027#include "llvm/MC/MCInstrDesc.h"
Chris Lattner72aaa3c2010-03-13 08:14:18 +000028#include "llvm/MC/MCSymbol.h"
Chris Lattner10491642002-10-30 00:48:05 +000029#include "llvm/Target/TargetMachine.h"
Evan Chengbb81d972008-01-31 09:59:15 +000030#include "llvm/Target/TargetInstrInfo.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000031#include "llvm/Target/TargetRegisterInfo.h"
Dan Gohmane33f44c2009-10-07 17:38:06 +000032#include "llvm/Analysis/AliasAnalysis.h"
Argyrios Kyrtzidisa26eae62009-04-30 23:22:31 +000033#include "llvm/Analysis/DebugInfo.h"
David Greene3b325332010-01-04 23:48:20 +000034#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000035#include "llvm/Support/ErrorHandling.h"
Dan Gohman2c3f7ae2008-07-17 23:49:46 +000036#include "llvm/Support/LeakDetector.h"
Dan Gohmance42e402008-07-07 20:32:02 +000037#include "llvm/Support/MathExtras.h"
Chris Lattneredfb72c2008-08-24 20:37:32 +000038#include "llvm/Support/raw_ostream.h"
Dan Gohmanb8d2f552008-08-20 15:58:01 +000039#include "llvm/ADT/FoldingSet.h"
Chris Lattner0742b592004-02-23 18:38:20 +000040using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000041
Chris Lattnerf7382302007-12-30 21:56:09 +000042//===----------------------------------------------------------------------===//
43// MachineOperand Implementation
44//===----------------------------------------------------------------------===//
45
Chris Lattner62ed6b92008-01-01 01:12:31 +000046/// AddRegOperandToRegInfo - Add this register operand to the specified
47/// MachineRegisterInfo. If it is null, then the next/prev fields should be
48/// explicitly nulled out.
49void MachineOperand::AddRegOperandToRegInfo(MachineRegisterInfo *RegInfo) {
Dan Gohmand735b802008-10-03 15:45:36 +000050 assert(isReg() && "Can only add reg operand to use lists");
Chris Lattner62ed6b92008-01-01 01:12:31 +000051
52 // If the reginfo pointer is null, just explicitly null out or next/prev
53 // pointers, to ensure they are not garbage.
54 if (RegInfo == 0) {
55 Contents.Reg.Prev = 0;
56 Contents.Reg.Next = 0;
57 return;
58 }
59
60 // Otherwise, add this operand to the head of the registers use/def list.
Chris Lattner80fe5312008-01-01 21:08:22 +000061 MachineOperand **Head = &RegInfo->getRegUseDefListHead(getReg());
Chris Lattner62ed6b92008-01-01 01:12:31 +000062
Chris Lattner80fe5312008-01-01 21:08:22 +000063 // For SSA values, we prefer to keep the definition at the start of the list.
64 // we do this by skipping over the definition if it is at the head of the
65 // list.
66 if (*Head && (*Head)->isDef())
67 Head = &(*Head)->Contents.Reg.Next;
68
69 Contents.Reg.Next = *Head;
Chris Lattner62ed6b92008-01-01 01:12:31 +000070 if (Contents.Reg.Next) {
71 assert(getReg() == Contents.Reg.Next->getReg() &&
72 "Different regs on the same list!");
73 Contents.Reg.Next->Contents.Reg.Prev = &Contents.Reg.Next;
74 }
75
Chris Lattner80fe5312008-01-01 21:08:22 +000076 Contents.Reg.Prev = Head;
77 *Head = this;
Chris Lattner62ed6b92008-01-01 01:12:31 +000078}
79
Dan Gohman3bc1a372009-04-15 01:17:37 +000080/// RemoveRegOperandFromRegInfo - Remove this register operand from the
81/// MachineRegisterInfo it is linked with.
82void MachineOperand::RemoveRegOperandFromRegInfo() {
83 assert(isOnRegUseList() && "Reg operand is not on a use list");
84 // Unlink this from the doubly linked list of operands.
85 MachineOperand *NextOp = Contents.Reg.Next;
86 *Contents.Reg.Prev = NextOp;
87 if (NextOp) {
88 assert(NextOp->getReg() == getReg() && "Corrupt reg use/def chain!");
89 NextOp->Contents.Reg.Prev = Contents.Reg.Prev;
90 }
91 Contents.Reg.Prev = 0;
92 Contents.Reg.Next = 0;
93}
94
Chris Lattner62ed6b92008-01-01 01:12:31 +000095void MachineOperand::setReg(unsigned Reg) {
96 if (getReg() == Reg) return; // No change.
97
98 // Otherwise, we have to change the register. If this operand is embedded
99 // into a machine function, we need to update the old and new register's
100 // use/def lists.
101 if (MachineInstr *MI = getParent())
102 if (MachineBasicBlock *MBB = MI->getParent())
103 if (MachineFunction *MF = MBB->getParent()) {
104 RemoveRegOperandFromRegInfo();
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +0000105 SmallContents.RegNo = Reg;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000106 AddRegOperandToRegInfo(&MF->getRegInfo());
107 return;
108 }
109
110 // Otherwise, just change the register, no problem. :)
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +0000111 SmallContents.RegNo = Reg;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000112}
113
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +0000114void MachineOperand::substVirtReg(unsigned Reg, unsigned SubIdx,
115 const TargetRegisterInfo &TRI) {
116 assert(TargetRegisterInfo::isVirtualRegister(Reg));
117 if (SubIdx && getSubReg())
118 SubIdx = TRI.composeSubRegIndices(SubIdx, getSubReg());
119 setReg(Reg);
Jakob Stoklund Olesena5135f62010-06-01 22:39:25 +0000120 if (SubIdx)
121 setSubReg(SubIdx);
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +0000122}
123
124void MachineOperand::substPhysReg(unsigned Reg, const TargetRegisterInfo &TRI) {
125 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
126 if (getSubReg()) {
127 Reg = TRI.getSubReg(Reg, getSubReg());
Jakob Stoklund Olesencf724f02011-05-08 19:21:08 +0000128 // Note that getSubReg() may return 0 if the sub-register doesn't exist.
129 // That won't happen in legal code.
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +0000130 setSubReg(0);
131 }
132 setReg(Reg);
133}
134
Chris Lattner62ed6b92008-01-01 01:12:31 +0000135/// ChangeToImmediate - Replace this operand with a new immediate operand of
136/// the specified value. If an operand is known to be an immediate already,
137/// the setImm method should be used.
138void MachineOperand::ChangeToImmediate(int64_t ImmVal) {
139 // If this operand is currently a register operand, and if this is in a
140 // function, deregister the operand from the register's use/def list.
Dan Gohmand735b802008-10-03 15:45:36 +0000141 if (isReg() && getParent() && getParent()->getParent() &&
Chris Lattner62ed6b92008-01-01 01:12:31 +0000142 getParent()->getParent()->getParent())
143 RemoveRegOperandFromRegInfo();
144
145 OpKind = MO_Immediate;
146 Contents.ImmVal = ImmVal;
147}
148
149/// ChangeToRegister - Replace this operand with a new register operand of
150/// the specified value. If an operand is known to be an register already,
151/// the setReg method should be used.
152void MachineOperand::ChangeToRegister(unsigned Reg, bool isDef, bool isImp,
Dale Johannesen9653f9e2010-02-10 00:41:49 +0000153 bool isKill, bool isDead, bool isUndef,
154 bool isDebug) {
Chris Lattner62ed6b92008-01-01 01:12:31 +0000155 // If this operand is already a register operand, use setReg to update the
156 // register's use/def lists.
Dan Gohmand735b802008-10-03 15:45:36 +0000157 if (isReg()) {
Dale Johannesene0091802008-09-14 01:44:36 +0000158 assert(!isEarlyClobber());
Chris Lattner62ed6b92008-01-01 01:12:31 +0000159 setReg(Reg);
160 } else {
161 // Otherwise, change this to a register and set the reg#.
162 OpKind = MO_Register;
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +0000163 SmallContents.RegNo = Reg;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000164
165 // If this operand is embedded in a function, add the operand to the
166 // register's use/def list.
167 if (MachineInstr *MI = getParent())
168 if (MachineBasicBlock *MBB = MI->getParent())
169 if (MachineFunction *MF = MBB->getParent())
170 AddRegOperandToRegInfo(&MF->getRegInfo());
171 }
172
173 IsDef = isDef;
174 IsImp = isImp;
175 IsKill = isKill;
176 IsDead = isDead;
Evan Cheng4784f1f2009-06-30 08:49:04 +0000177 IsUndef = isUndef;
Dale Johannesene0091802008-09-14 01:44:36 +0000178 IsEarlyClobber = false;
Dale Johannesen9653f9e2010-02-10 00:41:49 +0000179 IsDebug = isDebug;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000180 SubReg = 0;
181}
182
Chris Lattnerf7382302007-12-30 21:56:09 +0000183/// isIdenticalTo - Return true if this operand is identical to the specified
184/// operand.
185bool MachineOperand::isIdenticalTo(const MachineOperand &Other) const {
Chris Lattner31530612009-06-24 17:54:48 +0000186 if (getType() != Other.getType() ||
187 getTargetFlags() != Other.getTargetFlags())
188 return false;
Chris Lattnerf7382302007-12-30 21:56:09 +0000189
190 switch (getType()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000191 default: llvm_unreachable("Unrecognized operand type");
Chris Lattnerf7382302007-12-30 21:56:09 +0000192 case MachineOperand::MO_Register:
193 return getReg() == Other.getReg() && isDef() == Other.isDef() &&
194 getSubReg() == Other.getSubReg();
195 case MachineOperand::MO_Immediate:
196 return getImm() == Other.getImm();
Cameron Zwarichc20fb632011-07-01 23:45:21 +0000197 case MachineOperand::MO_CImmediate:
198 return getCImm() == Other.getCImm();
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000199 case MachineOperand::MO_FPImmediate:
200 return getFPImm() == Other.getFPImm();
Chris Lattnerf7382302007-12-30 21:56:09 +0000201 case MachineOperand::MO_MachineBasicBlock:
202 return getMBB() == Other.getMBB();
203 case MachineOperand::MO_FrameIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000204 return getIndex() == Other.getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000205 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000206 return getIndex() == Other.getIndex() && getOffset() == Other.getOffset();
Chris Lattnerf7382302007-12-30 21:56:09 +0000207 case MachineOperand::MO_JumpTableIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000208 return getIndex() == Other.getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000209 case MachineOperand::MO_GlobalAddress:
210 return getGlobal() == Other.getGlobal() && getOffset() == Other.getOffset();
211 case MachineOperand::MO_ExternalSymbol:
212 return !strcmp(getSymbolName(), Other.getSymbolName()) &&
213 getOffset() == Other.getOffset();
Dan Gohman8c2b5252009-10-30 01:27:03 +0000214 case MachineOperand::MO_BlockAddress:
215 return getBlockAddress() == Other.getBlockAddress();
Chris Lattner72aaa3c2010-03-13 08:14:18 +0000216 case MachineOperand::MO_MCSymbol:
217 return getMCSymbol() == Other.getMCSymbol();
Chris Lattner24ad3ed2010-04-07 18:03:19 +0000218 case MachineOperand::MO_Metadata:
219 return getMetadata() == Other.getMetadata();
Chris Lattnerf7382302007-12-30 21:56:09 +0000220 }
221}
222
223/// print - Print the specified machine operand.
224///
Mon P Wang5ca6bd12008-10-10 01:43:55 +0000225void MachineOperand::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman80f6c582009-11-09 19:38:45 +0000226 // If the instruction is embedded into a basic block, we can find the
227 // target info for the instruction.
228 if (!TM)
229 if (const MachineInstr *MI = getParent())
230 if (const MachineBasicBlock *MBB = MI->getParent())
231 if (const MachineFunction *MF = MBB->getParent())
232 TM = &MF->getTarget();
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000233 const TargetRegisterInfo *TRI = TM ? TM->getRegisterInfo() : 0;
Dan Gohman80f6c582009-11-09 19:38:45 +0000234
Chris Lattnerf7382302007-12-30 21:56:09 +0000235 switch (getType()) {
236 case MachineOperand::MO_Register:
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000237 OS << PrintReg(getReg(), TRI, getSubReg());
Dan Gohman2ccc8392008-12-18 21:51:27 +0000238
Evan Cheng4784f1f2009-06-30 08:49:04 +0000239 if (isDef() || isKill() || isDead() || isImplicit() || isUndef() ||
240 isEarlyClobber()) {
Chris Lattner31530612009-06-24 17:54:48 +0000241 OS << '<';
Chris Lattnerf7382302007-12-30 21:56:09 +0000242 bool NeedComma = false;
Evan Cheng07897072009-10-14 23:37:31 +0000243 if (isDef()) {
Chris Lattner31530612009-06-24 17:54:48 +0000244 if (NeedComma) OS << ',';
Dale Johannesen913d3df2008-09-12 17:49:03 +0000245 if (isEarlyClobber())
246 OS << "earlyclobber,";
Evan Cheng07897072009-10-14 23:37:31 +0000247 if (isImplicit())
248 OS << "imp-";
Chris Lattnerf7382302007-12-30 21:56:09 +0000249 OS << "def";
250 NeedComma = true;
Evan Cheng5affca02009-10-21 07:56:02 +0000251 } else if (isImplicit()) {
Evan Cheng07897072009-10-14 23:37:31 +0000252 OS << "imp-use";
Evan Cheng5affca02009-10-21 07:56:02 +0000253 NeedComma = true;
254 }
Evan Cheng07897072009-10-14 23:37:31 +0000255
Evan Cheng4784f1f2009-06-30 08:49:04 +0000256 if (isKill() || isDead() || isUndef()) {
Chris Lattner31530612009-06-24 17:54:48 +0000257 if (NeedComma) OS << ',';
Bill Wendling181eb732008-02-24 00:56:13 +0000258 if (isKill()) OS << "kill";
259 if (isDead()) OS << "dead";
Evan Cheng4784f1f2009-06-30 08:49:04 +0000260 if (isUndef()) {
261 if (isKill() || isDead())
262 OS << ',';
263 OS << "undef";
264 }
Chris Lattnerf7382302007-12-30 21:56:09 +0000265 }
Chris Lattner31530612009-06-24 17:54:48 +0000266 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000267 }
268 break;
269 case MachineOperand::MO_Immediate:
270 OS << getImm();
271 break;
Devang Patel8594d422011-06-24 20:46:11 +0000272 case MachineOperand::MO_CImmediate:
273 getCImm()->getValue().print(OS, false);
274 break;
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000275 case MachineOperand::MO_FPImmediate:
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000276 if (getFPImm()->getType()->isFloatTy())
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000277 OS << getFPImm()->getValueAPF().convertToFloat();
Chris Lattner31530612009-06-24 17:54:48 +0000278 else
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000279 OS << getFPImm()->getValueAPF().convertToDouble();
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000280 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000281 case MachineOperand::MO_MachineBasicBlock:
Dan Gohman0ba90f32009-10-31 20:19:03 +0000282 OS << "<BB#" << getMBB()->getNumber() << ">";
Chris Lattnerf7382302007-12-30 21:56:09 +0000283 break;
284 case MachineOperand::MO_FrameIndex:
Chris Lattner31530612009-06-24 17:54:48 +0000285 OS << "<fi#" << getIndex() << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000286 break;
287 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000288 OS << "<cp#" << getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000289 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000290 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000291 break;
292 case MachineOperand::MO_JumpTableIndex:
Chris Lattner31530612009-06-24 17:54:48 +0000293 OS << "<jt#" << getIndex() << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000294 break;
295 case MachineOperand::MO_GlobalAddress:
Dan Gohman8d4e3b52009-11-06 18:03:10 +0000296 OS << "<ga:";
297 WriteAsOperand(OS, getGlobal(), /*PrintType=*/false);
Chris Lattnerf7382302007-12-30 21:56:09 +0000298 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000299 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000300 break;
301 case MachineOperand::MO_ExternalSymbol:
302 OS << "<es:" << getSymbolName();
303 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000304 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000305 break;
Dan Gohman8c2b5252009-10-30 01:27:03 +0000306 case MachineOperand::MO_BlockAddress:
Dale Johannesen5f72a5e2010-01-13 00:00:24 +0000307 OS << '<';
Dan Gohman0ba90f32009-10-31 20:19:03 +0000308 WriteAsOperand(OS, getBlockAddress(), /*PrintType=*/false);
Dan Gohman8c2b5252009-10-30 01:27:03 +0000309 OS << '>';
310 break;
Dale Johannesen5f72a5e2010-01-13 00:00:24 +0000311 case MachineOperand::MO_Metadata:
312 OS << '<';
313 WriteAsOperand(OS, getMetadata(), /*PrintType=*/false);
314 OS << '>';
315 break;
Chris Lattner72aaa3c2010-03-13 08:14:18 +0000316 case MachineOperand::MO_MCSymbol:
317 OS << "<MCSym=" << *getMCSymbol() << '>';
318 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000319 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000320 llvm_unreachable("Unrecognized operand type");
Chris Lattnerf7382302007-12-30 21:56:09 +0000321 }
Chris Lattner31530612009-06-24 17:54:48 +0000322
323 if (unsigned TF = getTargetFlags())
324 OS << "[TF=" << TF << ']';
Chris Lattnerf7382302007-12-30 21:56:09 +0000325}
326
327//===----------------------------------------------------------------------===//
Dan Gohmance42e402008-07-07 20:32:02 +0000328// MachineMemOperand Implementation
329//===----------------------------------------------------------------------===//
330
Chris Lattner40a858f2010-09-21 05:39:30 +0000331/// getAddrSpace - Return the LLVM IR address space number that this pointer
332/// points into.
333unsigned MachinePointerInfo::getAddrSpace() const {
334 if (V == 0) return 0;
335 return cast<PointerType>(V->getType())->getAddressSpace();
336}
337
Chris Lattnere8639032010-09-21 06:22:23 +0000338/// getConstantPool - Return a MachinePointerInfo record that refers to the
339/// constant pool.
340MachinePointerInfo MachinePointerInfo::getConstantPool() {
341 return MachinePointerInfo(PseudoSourceValue::getConstantPool());
342}
343
344/// getFixedStack - Return a MachinePointerInfo record that refers to the
345/// the specified FrameIndex.
346MachinePointerInfo MachinePointerInfo::getFixedStack(int FI, int64_t offset) {
347 return MachinePointerInfo(PseudoSourceValue::getFixedStack(FI), offset);
348}
349
Chris Lattner1daa6f42010-09-21 06:43:24 +0000350MachinePointerInfo MachinePointerInfo::getJumpTable() {
351 return MachinePointerInfo(PseudoSourceValue::getJumpTable());
352}
353
354MachinePointerInfo MachinePointerInfo::getGOT() {
355 return MachinePointerInfo(PseudoSourceValue::getGOT());
356}
Chris Lattner40a858f2010-09-21 05:39:30 +0000357
Chris Lattnerfc448ff2010-09-21 18:51:21 +0000358MachinePointerInfo MachinePointerInfo::getStack(int64_t Offset) {
359 return MachinePointerInfo(PseudoSourceValue::getStack(), Offset);
360}
361
Chris Lattnerda39c392010-09-21 04:32:08 +0000362MachineMemOperand::MachineMemOperand(MachinePointerInfo ptrinfo, unsigned f,
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000363 uint64_t s, unsigned int a,
364 const MDNode *TBAAInfo)
Chris Lattnerda39c392010-09-21 04:32:08 +0000365 : PtrInfo(ptrinfo), Size(s),
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000366 Flags((f & ((1 << MOMaxBits) - 1)) | ((Log2_32(a) + 1) << MOMaxBits)),
367 TBAAInfo(TBAAInfo) {
Chris Lattnerda39c392010-09-21 04:32:08 +0000368 assert((PtrInfo.V == 0 || isa<PointerType>(PtrInfo.V->getType())) &&
369 "invalid pointer value");
Dan Gohman28f02fd2009-09-21 19:47:04 +0000370 assert(getBaseAlignment() == a && "Alignment is not a power of 2!");
Dan Gohmanc5e1f982008-07-16 15:56:42 +0000371 assert((isLoad() || isStore()) && "Not a load/store!");
Dan Gohmance42e402008-07-07 20:32:02 +0000372}
373
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000374/// Profile - Gather unique data for the object.
375///
376void MachineMemOperand::Profile(FoldingSetNodeID &ID) const {
Chris Lattnere8e2e802010-09-21 04:23:39 +0000377 ID.AddInteger(getOffset());
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000378 ID.AddInteger(Size);
Chris Lattnere8e2e802010-09-21 04:23:39 +0000379 ID.AddPointer(getValue());
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000380 ID.AddInteger(Flags);
381}
382
Dan Gohmanc76909a2009-09-25 20:36:54 +0000383void MachineMemOperand::refineAlignment(const MachineMemOperand *MMO) {
384 // The Value and Offset may differ due to CSE. But the flags and size
385 // should be the same.
386 assert(MMO->getFlags() == getFlags() && "Flags mismatch!");
387 assert(MMO->getSize() == getSize() && "Size mismatch!");
388
389 if (MMO->getBaseAlignment() >= getBaseAlignment()) {
390 // Update the alignment value.
David Greeneba2b2972010-02-15 16:48:31 +0000391 Flags = (Flags & ((1 << MOMaxBits) - 1)) |
392 ((Log2_32(MMO->getBaseAlignment()) + 1) << MOMaxBits);
Dan Gohmanc76909a2009-09-25 20:36:54 +0000393 // Also update the base and offset, because the new alignment may
394 // not be applicable with the old ones.
Chris Lattnere8e2e802010-09-21 04:23:39 +0000395 PtrInfo = MMO->PtrInfo;
Dan Gohmanc76909a2009-09-25 20:36:54 +0000396 }
397}
398
Dan Gohman4b2ebc12009-09-25 23:33:20 +0000399/// getAlignment - Return the minimum known alignment in bytes of the
400/// actual memory reference.
401uint64_t MachineMemOperand::getAlignment() const {
402 return MinAlign(getBaseAlignment(), getOffset());
403}
404
Dan Gohmanc76909a2009-09-25 20:36:54 +0000405raw_ostream &llvm::operator<<(raw_ostream &OS, const MachineMemOperand &MMO) {
406 assert((MMO.isLoad() || MMO.isStore()) &&
Dan Gohmancd26ec52009-09-23 01:33:16 +0000407 "SV has to be a load, store or both.");
408
Dan Gohmanc76909a2009-09-25 20:36:54 +0000409 if (MMO.isVolatile())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000410 OS << "Volatile ";
411
Dan Gohmanc76909a2009-09-25 20:36:54 +0000412 if (MMO.isLoad())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000413 OS << "LD";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000414 if (MMO.isStore())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000415 OS << "ST";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000416 OS << MMO.getSize();
Dan Gohmancd26ec52009-09-23 01:33:16 +0000417
418 // Print the address information.
419 OS << "[";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000420 if (!MMO.getValue())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000421 OS << "<unknown>";
422 else
Dan Gohmanc76909a2009-09-25 20:36:54 +0000423 WriteAsOperand(OS, MMO.getValue(), /*PrintType=*/false);
Dan Gohmancd26ec52009-09-23 01:33:16 +0000424
425 // If the alignment of the memory reference itself differs from the alignment
426 // of the base pointer, print the base alignment explicitly, next to the base
427 // pointer.
Dan Gohmanc76909a2009-09-25 20:36:54 +0000428 if (MMO.getBaseAlignment() != MMO.getAlignment())
429 OS << "(align=" << MMO.getBaseAlignment() << ")";
Dan Gohmancd26ec52009-09-23 01:33:16 +0000430
Dan Gohmanc76909a2009-09-25 20:36:54 +0000431 if (MMO.getOffset() != 0)
432 OS << "+" << MMO.getOffset();
Dan Gohmancd26ec52009-09-23 01:33:16 +0000433 OS << "]";
434
435 // Print the alignment of the reference.
Dan Gohmanc76909a2009-09-25 20:36:54 +0000436 if (MMO.getBaseAlignment() != MMO.getAlignment() ||
437 MMO.getBaseAlignment() != MMO.getSize())
438 OS << "(align=" << MMO.getAlignment() << ")";
Dan Gohmancd26ec52009-09-23 01:33:16 +0000439
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000440 // Print TBAA info.
441 if (const MDNode *TBAAInfo = MMO.getTBAAInfo()) {
442 OS << "(tbaa=";
443 if (TBAAInfo->getNumOperands() > 0)
444 WriteAsOperand(OS, TBAAInfo->getOperand(0), /*PrintType=*/false);
445 else
446 OS << "<unknown>";
447 OS << ")";
448 }
449
Bill Wendlingd65ba722011-04-29 23:45:22 +0000450 // Print nontemporal info.
451 if (MMO.isNonTemporal())
452 OS << "(nontemporal)";
453
Dan Gohmancd26ec52009-09-23 01:33:16 +0000454 return OS;
455}
456
Dan Gohmance42e402008-07-07 20:32:02 +0000457//===----------------------------------------------------------------------===//
Chris Lattnerf7382302007-12-30 21:56:09 +0000458// MachineInstr Implementation
459//===----------------------------------------------------------------------===//
460
Evan Chengc0f64ff2006-11-27 23:37:22 +0000461/// MachineInstr ctor - This constructor creates a dummy MachineInstr with
Evan Chenge837dea2011-06-28 19:10:37 +0000462/// MCID NULL and no operands.
Evan Chengc0f64ff2006-11-27 23:37:22 +0000463MachineInstr::MachineInstr()
Evan Chenge837dea2011-06-28 19:10:37 +0000464 : MCID(0), NumImplicitOps(0), Flags(0), AsmPrinterFlags(0),
Anton Korobeynikov6dd97472011-03-05 18:43:04 +0000465 MemRefs(0), MemRefsEnd(0),
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000466 Parent(0) {
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000467 // Make sure that we get added to a machine basicblock
468 LeakDetector::addGarbageObject(this);
Chris Lattner72791222002-10-28 20:59:49 +0000469}
470
Evan Cheng67f660c2006-11-30 07:08:44 +0000471void MachineInstr::addImplicitDefUseOperands() {
Evan Chenge837dea2011-06-28 19:10:37 +0000472 if (MCID->ImplicitDefs)
473 for (const unsigned *ImpDefs = MCID->ImplicitDefs; *ImpDefs; ++ImpDefs)
Chris Lattner8019f412007-12-30 00:41:17 +0000474 addOperand(MachineOperand::CreateReg(*ImpDefs, true, true));
Evan Chenge837dea2011-06-28 19:10:37 +0000475 if (MCID->ImplicitUses)
476 for (const unsigned *ImpUses = MCID->ImplicitUses; *ImpUses; ++ImpUses)
Chris Lattner8019f412007-12-30 00:41:17 +0000477 addOperand(MachineOperand::CreateReg(*ImpUses, false, true));
Evan Chengd7de4962006-11-13 23:34:06 +0000478}
479
Bob Wilson0855cad2010-04-09 04:34:03 +0000480/// MachineInstr ctor - This constructor creates a MachineInstr and adds the
481/// implicit operands. It reserves space for the number of operands specified by
Evan Chenge837dea2011-06-28 19:10:37 +0000482/// the MCInstrDesc.
483MachineInstr::MachineInstr(const MCInstrDesc &tid, bool NoImp)
484 : MCID(&tid), NumImplicitOps(0), Flags(0), AsmPrinterFlags(0),
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000485 MemRefs(0), MemRefsEnd(0), Parent(0) {
Bob Wilson1793ab92010-04-09 04:46:43 +0000486 if (!NoImp)
Evan Chenge837dea2011-06-28 19:10:37 +0000487 NumImplicitOps = MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
488 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Evan Chengfa945722007-10-13 02:23:01 +0000489 if (!NoImp)
490 addImplicitDefUseOperands();
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000491 // Make sure that we get added to a machine basicblock
492 LeakDetector::addGarbageObject(this);
Evan Chengd7de4962006-11-13 23:34:06 +0000493}
494
Dale Johannesen06efc022009-01-27 23:20:29 +0000495/// MachineInstr ctor - As above, but with a DebugLoc.
Evan Chenge837dea2011-06-28 19:10:37 +0000496MachineInstr::MachineInstr(const MCInstrDesc &tid, const DebugLoc dl,
Dale Johannesen06efc022009-01-27 23:20:29 +0000497 bool NoImp)
Evan Chenge837dea2011-06-28 19:10:37 +0000498 : MCID(&tid), NumImplicitOps(0), Flags(0), AsmPrinterFlags(0),
Anton Korobeynikov6dd97472011-03-05 18:43:04 +0000499 MemRefs(0), MemRefsEnd(0), Parent(0), debugLoc(dl) {
Bob Wilson1793ab92010-04-09 04:46:43 +0000500 if (!NoImp)
Evan Chenge837dea2011-06-28 19:10:37 +0000501 NumImplicitOps = MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
502 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Dale Johannesen06efc022009-01-27 23:20:29 +0000503 if (!NoImp)
504 addImplicitDefUseOperands();
505 // Make sure that we get added to a machine basicblock
506 LeakDetector::addGarbageObject(this);
507}
508
509/// MachineInstr ctor - Work exactly the same as the ctor two above, except
510/// that the MachineInstr is created and added to the end of the specified
511/// basic block.
Evan Chenge837dea2011-06-28 19:10:37 +0000512MachineInstr::MachineInstr(MachineBasicBlock *MBB, const MCInstrDesc &tid)
513 : MCID(&tid), NumImplicitOps(0), Flags(0), AsmPrinterFlags(0),
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000514 MemRefs(0), MemRefsEnd(0), Parent(0) {
Dale Johannesen06efc022009-01-27 23:20:29 +0000515 assert(MBB && "Cannot use inserting ctor with null basic block!");
Evan Chenge837dea2011-06-28 19:10:37 +0000516 NumImplicitOps = MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
517 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Dale Johannesen06efc022009-01-27 23:20:29 +0000518 addImplicitDefUseOperands();
519 // Make sure that we get added to a machine basicblock
520 LeakDetector::addGarbageObject(this);
521 MBB->push_back(this); // Add instruction to end of basic block!
522}
523
524/// MachineInstr ctor - As above, but with a DebugLoc.
525///
526MachineInstr::MachineInstr(MachineBasicBlock *MBB, const DebugLoc dl,
Evan Chenge837dea2011-06-28 19:10:37 +0000527 const MCInstrDesc &tid)
528 : MCID(&tid), NumImplicitOps(0), Flags(0), AsmPrinterFlags(0),
Anton Korobeynikov6dd97472011-03-05 18:43:04 +0000529 MemRefs(0), MemRefsEnd(0), Parent(0), debugLoc(dl) {
Chris Lattnerddd7fcb2002-10-29 23:19:00 +0000530 assert(MBB && "Cannot use inserting ctor with null basic block!");
Evan Chenge837dea2011-06-28 19:10:37 +0000531 NumImplicitOps = MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
532 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Evan Cheng67f660c2006-11-30 07:08:44 +0000533 addImplicitDefUseOperands();
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000534 // Make sure that we get added to a machine basicblock
535 LeakDetector::addGarbageObject(this);
Chris Lattnerddd7fcb2002-10-29 23:19:00 +0000536 MBB->push_back(this); // Add instruction to end of basic block!
537}
538
Misha Brukmance22e762004-07-09 14:45:17 +0000539/// MachineInstr ctor - Copies MachineInstr arg exactly
540///
Evan Cheng1ed99222008-07-19 00:37:25 +0000541MachineInstr::MachineInstr(MachineFunction &MF, const MachineInstr &MI)
Evan Chenge837dea2011-06-28 19:10:37 +0000542 : MCID(&MI.getDesc()), NumImplicitOps(0), Flags(0), AsmPrinterFlags(0),
Dan Gohmanc76909a2009-09-25 20:36:54 +0000543 MemRefs(MI.MemRefs), MemRefsEnd(MI.MemRefsEnd),
544 Parent(0), debugLoc(MI.getDebugLoc()) {
Chris Lattner943b5e12006-05-04 19:14:44 +0000545 Operands.reserve(MI.getNumOperands());
Tanya Lattnerb5159ed2004-05-23 20:58:02 +0000546
Misha Brukmance22e762004-07-09 14:45:17 +0000547 // Add operands
Evan Cheng1ed99222008-07-19 00:37:25 +0000548 for (unsigned i = 0; i != MI.getNumOperands(); ++i)
549 addOperand(MI.getOperand(i));
550 NumImplicitOps = MI.NumImplicitOps;
Tanya Lattner0c63e032004-05-24 03:14:18 +0000551
Anton Korobeynikov6dd97472011-03-05 18:43:04 +0000552 // Copy all the flags.
553 Flags = MI.Flags;
554
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000555 // Set parent to null.
Chris Lattnerf20c1a42007-12-31 04:56:33 +0000556 Parent = 0;
Dan Gohman6116a732008-07-21 18:47:29 +0000557
558 LeakDetector::addGarbageObject(this);
Tanya Lattner466b5342004-05-23 19:35:12 +0000559}
560
Misha Brukmance22e762004-07-09 14:45:17 +0000561MachineInstr::~MachineInstr() {
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000562 LeakDetector::removeGarbageObject(this);
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000563#ifndef NDEBUG
Chris Lattner62ed6b92008-01-01 01:12:31 +0000564 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000565 assert(Operands[i].ParentMI == this && "ParentMI mismatch!");
Dan Gohmand735b802008-10-03 15:45:36 +0000566 assert((!Operands[i].isReg() || !Operands[i].isOnRegUseList()) &&
Chris Lattner62ed6b92008-01-01 01:12:31 +0000567 "Reg operand def/use list corrupted");
568 }
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000569#endif
Alkis Evlogimenosaad5c052004-02-16 07:17:43 +0000570}
571
Chris Lattner62ed6b92008-01-01 01:12:31 +0000572/// getRegInfo - If this instruction is embedded into a MachineFunction,
573/// return the MachineRegisterInfo object for the current function, otherwise
574/// return null.
575MachineRegisterInfo *MachineInstr::getRegInfo() {
576 if (MachineBasicBlock *MBB = getParent())
Dan Gohman4e526b92008-07-08 23:59:09 +0000577 return &MBB->getParent()->getRegInfo();
Chris Lattner62ed6b92008-01-01 01:12:31 +0000578 return 0;
579}
580
581/// RemoveRegOperandsFromUseLists - Unlink all of the register operands in
582/// this instruction from their respective use lists. This requires that the
583/// operands already be on their use lists.
584void MachineInstr::RemoveRegOperandsFromUseLists() {
585 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000586 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000587 Operands[i].RemoveRegOperandFromRegInfo();
588 }
589}
590
591/// AddRegOperandsToUseLists - Add all of the register operands in
592/// this instruction from their respective use lists. This requires that the
593/// operands not be on their use lists yet.
594void MachineInstr::AddRegOperandsToUseLists(MachineRegisterInfo &RegInfo) {
595 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000596 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000597 Operands[i].AddRegOperandToRegInfo(&RegInfo);
598 }
599}
600
601
602/// addOperand - Add the specified operand to the instruction. If it is an
603/// implicit operand, it is added to the end of the operand list. If it is
604/// an explicit operand it is added at the end of the explicit operand list
605/// (before the first implicit operand).
606void MachineInstr::addOperand(const MachineOperand &Op) {
Dan Gohmand735b802008-10-03 15:45:36 +0000607 bool isImpReg = Op.isReg() && Op.isImplicit();
Chris Lattner62ed6b92008-01-01 01:12:31 +0000608 assert((isImpReg || !OperandsComplete()) &&
609 "Trying to add an operand to a machine instr that is already done!");
610
Dan Gohmanbcf28c02008-12-09 22:45:08 +0000611 MachineRegisterInfo *RegInfo = getRegInfo();
612
Chris Lattner62ed6b92008-01-01 01:12:31 +0000613 // If we are adding the operand to the end of the list, our job is simpler.
614 // This is true most of the time, so this is a reasonable optimization.
615 if (isImpReg || NumImplicitOps == 0) {
616 // We can only do this optimization if we know that the operand list won't
617 // reallocate.
618 if (Operands.empty() || Operands.size()+1 <= Operands.capacity()) {
619 Operands.push_back(Op);
620
621 // Set the parent of the operand.
622 Operands.back().ParentMI = this;
623
624 // If the operand is a register, update the operand's use list.
Jim Grosbach06801722009-12-16 19:43:02 +0000625 if (Op.isReg()) {
Dan Gohmanbcf28c02008-12-09 22:45:08 +0000626 Operands.back().AddRegOperandToRegInfo(RegInfo);
Jim Grosbach06801722009-12-16 19:43:02 +0000627 // If the register operand is flagged as early, mark the operand as such
628 unsigned OpNo = Operands.size() - 1;
Evan Chenge837dea2011-06-28 19:10:37 +0000629 if (MCID->getOperandConstraint(OpNo, MCOI::EARLY_CLOBBER) != -1)
Jim Grosbach06801722009-12-16 19:43:02 +0000630 Operands[OpNo].setIsEarlyClobber(true);
631 }
Chris Lattner62ed6b92008-01-01 01:12:31 +0000632 return;
633 }
634 }
635
636 // Otherwise, we have to insert a real operand before any implicit ones.
637 unsigned OpNo = Operands.size()-NumImplicitOps;
638
Chris Lattner62ed6b92008-01-01 01:12:31 +0000639 // If this instruction isn't embedded into a function, then we don't need to
640 // update any operand lists.
641 if (RegInfo == 0) {
642 // Simple insertion, no reginfo update needed for other register operands.
643 Operands.insert(Operands.begin()+OpNo, Op);
644 Operands[OpNo].ParentMI = this;
645
646 // Do explicitly set the reginfo for this operand though, to ensure the
647 // next/prev fields are properly nulled out.
Jim Grosbach06801722009-12-16 19:43:02 +0000648 if (Operands[OpNo].isReg()) {
Chris Lattner62ed6b92008-01-01 01:12:31 +0000649 Operands[OpNo].AddRegOperandToRegInfo(0);
Jim Grosbach06801722009-12-16 19:43:02 +0000650 // If the register operand is flagged as early, mark the operand as such
Evan Chenge837dea2011-06-28 19:10:37 +0000651 if (MCID->getOperandConstraint(OpNo, MCOI::EARLY_CLOBBER) != -1)
Jim Grosbach06801722009-12-16 19:43:02 +0000652 Operands[OpNo].setIsEarlyClobber(true);
653 }
Chris Lattner62ed6b92008-01-01 01:12:31 +0000654
655 } else if (Operands.size()+1 <= Operands.capacity()) {
656 // Otherwise, we have to remove register operands from their register use
657 // list, add the operand, then add the register operands back to their use
658 // list. This also must handle the case when the operand list reallocates
659 // to somewhere else.
660
661 // If insertion of this operand won't cause reallocation of the operand
662 // list, just remove the implicit operands, add the operand, then re-add all
663 // the rest of the operands.
664 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000665 assert(Operands[i].isReg() && "Should only be an implicit reg!");
Chris Lattner62ed6b92008-01-01 01:12:31 +0000666 Operands[i].RemoveRegOperandFromRegInfo();
667 }
668
669 // Add the operand. If it is a register, add it to the reg list.
670 Operands.insert(Operands.begin()+OpNo, Op);
671 Operands[OpNo].ParentMI = this;
672
Jim Grosbach06801722009-12-16 19:43:02 +0000673 if (Operands[OpNo].isReg()) {
Chris Lattner62ed6b92008-01-01 01:12:31 +0000674 Operands[OpNo].AddRegOperandToRegInfo(RegInfo);
Jim Grosbach06801722009-12-16 19:43:02 +0000675 // If the register operand is flagged as early, mark the operand as such
Evan Chenge837dea2011-06-28 19:10:37 +0000676 if (MCID->getOperandConstraint(OpNo, MCOI::EARLY_CLOBBER) != -1)
Jim Grosbach06801722009-12-16 19:43:02 +0000677 Operands[OpNo].setIsEarlyClobber(true);
678 }
Chris Lattner62ed6b92008-01-01 01:12:31 +0000679
680 // Re-add all the implicit ops.
681 for (unsigned i = OpNo+1, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000682 assert(Operands[i].isReg() && "Should only be an implicit reg!");
Chris Lattner62ed6b92008-01-01 01:12:31 +0000683 Operands[i].AddRegOperandToRegInfo(RegInfo);
684 }
685 } else {
686 // Otherwise, we will be reallocating the operand list. Remove all reg
687 // operands from their list, then readd them after the operand list is
688 // reallocated.
689 RemoveRegOperandsFromUseLists();
690
691 Operands.insert(Operands.begin()+OpNo, Op);
692 Operands[OpNo].ParentMI = this;
693
694 // Re-add all the operands.
695 AddRegOperandsToUseLists(*RegInfo);
Jim Grosbach06801722009-12-16 19:43:02 +0000696
697 // If the register operand is flagged as early, mark the operand as such
698 if (Operands[OpNo].isReg()
Evan Chenge837dea2011-06-28 19:10:37 +0000699 && MCID->getOperandConstraint(OpNo, MCOI::EARLY_CLOBBER) != -1)
Jim Grosbach06801722009-12-16 19:43:02 +0000700 Operands[OpNo].setIsEarlyClobber(true);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000701 }
702}
703
704/// RemoveOperand - Erase an operand from an instruction, leaving it with one
705/// fewer operand than it started with.
706///
707void MachineInstr::RemoveOperand(unsigned OpNo) {
708 assert(OpNo < Operands.size() && "Invalid operand number");
709
710 // Special case removing the last one.
711 if (OpNo == Operands.size()-1) {
712 // If needed, remove from the reg def/use list.
Dan Gohmand735b802008-10-03 15:45:36 +0000713 if (Operands.back().isReg() && Operands.back().isOnRegUseList())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000714 Operands.back().RemoveRegOperandFromRegInfo();
715
716 Operands.pop_back();
717 return;
718 }
719
720 // Otherwise, we are removing an interior operand. If we have reginfo to
721 // update, remove all operands that will be shifted down from their reg lists,
722 // move everything down, then re-add them.
723 MachineRegisterInfo *RegInfo = getRegInfo();
724 if (RegInfo) {
725 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000726 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000727 Operands[i].RemoveRegOperandFromRegInfo();
728 }
729 }
730
731 Operands.erase(Operands.begin()+OpNo);
732
733 if (RegInfo) {
734 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000735 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000736 Operands[i].AddRegOperandToRegInfo(RegInfo);
737 }
738 }
739}
740
Dan Gohmanc76909a2009-09-25 20:36:54 +0000741/// addMemOperand - Add a MachineMemOperand to the machine instruction.
742/// This function should be used only occasionally. The setMemRefs function
743/// is the primary method for setting up a MachineInstr's MemRefs list.
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000744void MachineInstr::addMemOperand(MachineFunction &MF,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000745 MachineMemOperand *MO) {
746 mmo_iterator OldMemRefs = MemRefs;
747 mmo_iterator OldMemRefsEnd = MemRefsEnd;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000748
Dan Gohmanc76909a2009-09-25 20:36:54 +0000749 size_t NewNum = (MemRefsEnd - MemRefs) + 1;
750 mmo_iterator NewMemRefs = MF.allocateMemRefsArray(NewNum);
751 mmo_iterator NewMemRefsEnd = NewMemRefs + NewNum;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000752
Dan Gohmanc76909a2009-09-25 20:36:54 +0000753 std::copy(OldMemRefs, OldMemRefsEnd, NewMemRefs);
754 NewMemRefs[NewNum - 1] = MO;
755
756 MemRefs = NewMemRefs;
757 MemRefsEnd = NewMemRefsEnd;
758}
Chris Lattner62ed6b92008-01-01 01:12:31 +0000759
Evan Cheng506049f2010-03-03 01:44:33 +0000760bool MachineInstr::isIdenticalTo(const MachineInstr *Other,
761 MICheckType Check) const {
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000762 // If opcodes or number of operands are not the same then the two
763 // instructions are obviously not identical.
764 if (Other->getOpcode() != getOpcode() ||
765 Other->getNumOperands() != getNumOperands())
766 return false;
767
768 // Check operands to make sure they match.
769 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
770 const MachineOperand &MO = getOperand(i);
771 const MachineOperand &OMO = Other->getOperand(i);
Evan Chengcbc988b2011-05-12 00:56:58 +0000772 if (!MO.isReg()) {
773 if (!MO.isIdenticalTo(OMO))
774 return false;
775 continue;
776 }
777
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000778 // Clients may or may not want to ignore defs when testing for equality.
779 // For example, machine CSE pass only cares about finding common
780 // subexpressions, so it's safe to ignore virtual register defs.
Evan Chengcbc988b2011-05-12 00:56:58 +0000781 if (MO.isDef()) {
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000782 if (Check == IgnoreDefs)
783 continue;
Evan Chengcbc988b2011-05-12 00:56:58 +0000784 else if (Check == IgnoreVRegDefs) {
785 if (TargetRegisterInfo::isPhysicalRegister(MO.getReg()) ||
786 TargetRegisterInfo::isPhysicalRegister(OMO.getReg()))
787 if (MO.getReg() != OMO.getReg())
788 return false;
789 } else {
790 if (!MO.isIdenticalTo(OMO))
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000791 return false;
Evan Chengcbc988b2011-05-12 00:56:58 +0000792 if (Check == CheckKillDead && MO.isDead() != OMO.isDead())
793 return false;
794 }
795 } else {
796 if (!MO.isIdenticalTo(OMO))
797 return false;
798 if (Check == CheckKillDead && MO.isKill() != OMO.isKill())
799 return false;
800 }
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000801 }
802 return true;
Evan Cheng506049f2010-03-03 01:44:33 +0000803}
804
Chris Lattner48d7c062006-04-17 21:35:41 +0000805/// removeFromParent - This method unlinks 'this' from the containing basic
806/// block, and returns it, but does not delete it.
807MachineInstr *MachineInstr::removeFromParent() {
808 assert(getParent() && "Not embedded in a basic block!");
809 getParent()->remove(this);
810 return this;
811}
812
813
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000814/// eraseFromParent - This method unlinks 'this' from the containing basic
815/// block, and deletes it.
816void MachineInstr::eraseFromParent() {
817 assert(getParent() && "Not embedded in a basic block!");
818 getParent()->erase(this);
819}
820
821
Brian Gaeke21326fc2004-02-13 04:39:32 +0000822/// OperandComplete - Return true if it's illegal to add a new operand
823///
Chris Lattner2a90ba62004-02-12 16:09:53 +0000824bool MachineInstr::OperandsComplete() const {
Evan Chenge837dea2011-06-28 19:10:37 +0000825 unsigned short NumOperands = MCID->getNumOperands();
826 if (!MCID->isVariadic() && getNumOperands()-NumImplicitOps >= NumOperands)
Vikram S. Adve34977822003-05-31 07:39:06 +0000827 return true; // Broken: we have all the operands of this instruction!
Chris Lattner413746e2002-10-28 20:48:39 +0000828 return false;
829}
830
Evan Cheng19e3f312007-05-15 01:26:09 +0000831/// getNumExplicitOperands - Returns the number of non-implicit operands.
832///
833unsigned MachineInstr::getNumExplicitOperands() const {
Evan Chenge837dea2011-06-28 19:10:37 +0000834 unsigned NumOperands = MCID->getNumOperands();
835 if (!MCID->isVariadic())
Evan Cheng19e3f312007-05-15 01:26:09 +0000836 return NumOperands;
837
Dan Gohman9407cd42009-04-15 17:59:11 +0000838 for (unsigned i = NumOperands, e = getNumOperands(); i != e; ++i) {
839 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000840 if (!MO.isReg() || !MO.isImplicit())
Evan Cheng19e3f312007-05-15 01:26:09 +0000841 NumOperands++;
842 }
843 return NumOperands;
844}
845
Evan Chengc36b7062011-01-07 23:50:32 +0000846bool MachineInstr::isStackAligningInlineAsm() const {
847 if (isInlineAsm()) {
848 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
849 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
850 return true;
851 }
852 return false;
853}
Chris Lattner8ace2cd2006-10-20 22:39:59 +0000854
Evan Chengfaa51072007-04-26 19:00:32 +0000855/// findRegisterUseOperandIdx() - Returns the MachineOperand that is a use of
Jim Grosbachf9ca50e2009-09-17 17:57:26 +0000856/// the specific register or -1 if it is not found. It further tightens
Evan Cheng76d7e762007-02-23 01:04:26 +0000857/// the search criteria to a use that kills the register if isKill is true.
Evan Cheng6130f662008-03-05 00:59:57 +0000858int MachineInstr::findRegisterUseOperandIdx(unsigned Reg, bool isKill,
859 const TargetRegisterInfo *TRI) const {
Evan Cheng576d1232006-12-06 08:27:42 +0000860 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Chengf277ee42007-05-29 18:35:22 +0000861 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000862 if (!MO.isReg() || !MO.isUse())
Evan Cheng6130f662008-03-05 00:59:57 +0000863 continue;
864 unsigned MOReg = MO.getReg();
865 if (!MOReg)
866 continue;
867 if (MOReg == Reg ||
868 (TRI &&
869 TargetRegisterInfo::isPhysicalRegister(MOReg) &&
870 TargetRegisterInfo::isPhysicalRegister(Reg) &&
871 TRI->isSubRegister(MOReg, Reg)))
Evan Cheng76d7e762007-02-23 01:04:26 +0000872 if (!isKill || MO.isKill())
Evan Cheng32eb1f12007-03-26 22:37:45 +0000873 return i;
Evan Cheng576d1232006-12-06 08:27:42 +0000874 }
Evan Cheng32eb1f12007-03-26 22:37:45 +0000875 return -1;
Evan Cheng576d1232006-12-06 08:27:42 +0000876}
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +0000877
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +0000878/// readsWritesVirtualRegister - Return a pair of bools (reads, writes)
879/// indicating if this instruction reads or writes Reg. This also considers
880/// partial defines.
881std::pair<bool,bool>
882MachineInstr::readsWritesVirtualRegister(unsigned Reg,
883 SmallVectorImpl<unsigned> *Ops) const {
884 bool PartDef = false; // Partial redefine.
885 bool FullDef = false; // Full define.
886 bool Use = false;
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +0000887
888 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
889 const MachineOperand &MO = getOperand(i);
890 if (!MO.isReg() || MO.getReg() != Reg)
891 continue;
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +0000892 if (Ops)
893 Ops->push_back(i);
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +0000894 if (MO.isUse())
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +0000895 Use |= !MO.isUndef();
896 else if (MO.getSubReg())
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +0000897 PartDef = true;
898 else
899 FullDef = true;
900 }
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +0000901 // A partial redefine uses Reg unless there is also a full define.
902 return std::make_pair(Use || (PartDef && !FullDef), PartDef || FullDef);
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +0000903}
904
Evan Cheng6130f662008-03-05 00:59:57 +0000905/// findRegisterDefOperandIdx() - Returns the operand index that is a def of
Dan Gohman703bfe62008-05-06 00:20:10 +0000906/// the specified register or -1 if it is not found. If isDead is true, defs
907/// that are not dead are skipped. If TargetRegisterInfo is non-null, then it
908/// also checks if there is a def of a super-register.
Evan Cheng1015ba72010-05-21 20:53:24 +0000909int
910MachineInstr::findRegisterDefOperandIdx(unsigned Reg, bool isDead, bool Overlap,
911 const TargetRegisterInfo *TRI) const {
912 bool isPhys = TargetRegisterInfo::isPhysicalRegister(Reg);
Evan Chengb371f452007-02-19 21:49:54 +0000913 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Cheng6130f662008-03-05 00:59:57 +0000914 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000915 if (!MO.isReg() || !MO.isDef())
Evan Cheng6130f662008-03-05 00:59:57 +0000916 continue;
917 unsigned MOReg = MO.getReg();
Evan Cheng1015ba72010-05-21 20:53:24 +0000918 bool Found = (MOReg == Reg);
919 if (!Found && TRI && isPhys &&
920 TargetRegisterInfo::isPhysicalRegister(MOReg)) {
921 if (Overlap)
922 Found = TRI->regsOverlap(MOReg, Reg);
923 else
924 Found = TRI->isSubRegister(MOReg, Reg);
925 }
926 if (Found && (!isDead || MO.isDead()))
927 return i;
Evan Chengb371f452007-02-19 21:49:54 +0000928 }
Evan Cheng6130f662008-03-05 00:59:57 +0000929 return -1;
Evan Chengb371f452007-02-19 21:49:54 +0000930}
Evan Cheng19e3f312007-05-15 01:26:09 +0000931
Evan Chengf277ee42007-05-29 18:35:22 +0000932/// findFirstPredOperandIdx() - Find the index of the first operand in the
933/// operand list that is used to represent the predicate. It returns -1 if
934/// none is found.
935int MachineInstr::findFirstPredOperandIdx() const {
Evan Chenge837dea2011-06-28 19:10:37 +0000936 const MCInstrDesc &MCID = getDesc();
937 if (MCID.isPredicable()) {
Evan Cheng19e3f312007-05-15 01:26:09 +0000938 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Evan Chenge837dea2011-06-28 19:10:37 +0000939 if (MCID.OpInfo[i].isPredicate())
Evan Chengf277ee42007-05-29 18:35:22 +0000940 return i;
Evan Cheng19e3f312007-05-15 01:26:09 +0000941 }
942
Evan Chengf277ee42007-05-29 18:35:22 +0000943 return -1;
Evan Cheng19e3f312007-05-15 01:26:09 +0000944}
Evan Chengb371f452007-02-19 21:49:54 +0000945
Bob Wilsond9df5012009-04-09 17:16:43 +0000946/// isRegTiedToUseOperand - Given the index of a register def operand,
947/// check if the register def is tied to a source operand, due to either
948/// two-address elimination or inline assembly constraints. Returns the
949/// first tied use operand index by reference is UseOpIdx is not null.
Jakob Stoklund Olesence9be2c2009-04-29 20:57:16 +0000950bool MachineInstr::
951isRegTiedToUseOperand(unsigned DefOpIdx, unsigned *UseOpIdx) const {
Chris Lattner518bb532010-02-09 19:54:29 +0000952 if (isInlineAsm()) {
Evan Chengc36b7062011-01-07 23:50:32 +0000953 assert(DefOpIdx > InlineAsm::MIOp_FirstOperand);
Bob Wilsond9df5012009-04-09 17:16:43 +0000954 const MachineOperand &MO = getOperand(DefOpIdx);
Chris Lattnerc30aa7b2009-04-09 23:33:34 +0000955 if (!MO.isReg() || !MO.isDef() || MO.getReg() == 0)
Evan Chengfb112882009-03-23 08:01:15 +0000956 return false;
Evan Chengef5d0702009-06-24 02:05:51 +0000957 // Determine the actual operand index that corresponds to this index.
Evan Chengfb112882009-03-23 08:01:15 +0000958 unsigned DefNo = 0;
Evan Chengef5d0702009-06-24 02:05:51 +0000959 unsigned DefPart = 0;
Evan Chengc36b7062011-01-07 23:50:32 +0000960 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands();
961 i < e; ) {
Evan Chengfb112882009-03-23 08:01:15 +0000962 const MachineOperand &FMO = getOperand(i);
Jakob Stoklund Olesen45d34fe2009-07-19 19:09:59 +0000963 // After the normal asm operands there may be additional imp-def regs.
964 if (!FMO.isImm())
965 return false;
Evan Chengfb112882009-03-23 08:01:15 +0000966 // Skip over this def.
Evan Chengef5d0702009-06-24 02:05:51 +0000967 unsigned NumOps = InlineAsm::getNumOperandRegisters(FMO.getImm());
968 unsigned PrevDef = i + 1;
969 i = PrevDef + NumOps;
970 if (i > DefOpIdx) {
971 DefPart = DefOpIdx - PrevDef;
Evan Chengfb112882009-03-23 08:01:15 +0000972 break;
Evan Chengef5d0702009-06-24 02:05:51 +0000973 }
Evan Chengfb112882009-03-23 08:01:15 +0000974 ++DefNo;
975 }
Evan Chengc36b7062011-01-07 23:50:32 +0000976 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands();
977 i != e; ++i) {
Evan Chengfb112882009-03-23 08:01:15 +0000978 const MachineOperand &FMO = getOperand(i);
979 if (!FMO.isImm())
980 continue;
981 if (i+1 >= e || !getOperand(i+1).isReg() || !getOperand(i+1).isUse())
982 continue;
983 unsigned Idx;
Evan Chengef5d0702009-06-24 02:05:51 +0000984 if (InlineAsm::isUseOperandTiedToDef(FMO.getImm(), Idx) &&
Bob Wilsond9df5012009-04-09 17:16:43 +0000985 Idx == DefNo) {
986 if (UseOpIdx)
Evan Chengef5d0702009-06-24 02:05:51 +0000987 *UseOpIdx = (unsigned)i + 1 + DefPart;
Evan Chengfb112882009-03-23 08:01:15 +0000988 return true;
Bob Wilsond9df5012009-04-09 17:16:43 +0000989 }
Evan Chengfb112882009-03-23 08:01:15 +0000990 }
Evan Chengef5d0702009-06-24 02:05:51 +0000991 return false;
Evan Chengfb112882009-03-23 08:01:15 +0000992 }
993
Bob Wilsond9df5012009-04-09 17:16:43 +0000994 assert(getOperand(DefOpIdx).isDef() && "DefOpIdx is not a def!");
Evan Chenge837dea2011-06-28 19:10:37 +0000995 const MCInstrDesc &MCID = getDesc();
996 for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i) {
Evan Chengef0732d2008-07-10 07:35:43 +0000997 const MachineOperand &MO = getOperand(i);
Dan Gohman2ce7f202008-12-05 05:45:42 +0000998 if (MO.isReg() && MO.isUse() &&
Evan Chenge837dea2011-06-28 19:10:37 +0000999 MCID.getOperandConstraint(i, MCOI::TIED_TO) == (int)DefOpIdx) {
Bob Wilsond9df5012009-04-09 17:16:43 +00001000 if (UseOpIdx)
1001 *UseOpIdx = (unsigned)i;
Evan Chengef0732d2008-07-10 07:35:43 +00001002 return true;
Bob Wilsond9df5012009-04-09 17:16:43 +00001003 }
Evan Cheng32dfbea2007-10-12 08:50:34 +00001004 }
1005 return false;
1006}
1007
Evan Chenga24752f2009-03-19 20:30:06 +00001008/// isRegTiedToDefOperand - Return true if the operand of the specified index
1009/// is a register use and it is tied to an def operand. It also returns the def
1010/// operand index by reference.
Jakob Stoklund Olesence9be2c2009-04-29 20:57:16 +00001011bool MachineInstr::
1012isRegTiedToDefOperand(unsigned UseOpIdx, unsigned *DefOpIdx) const {
Chris Lattner518bb532010-02-09 19:54:29 +00001013 if (isInlineAsm()) {
Evan Chengfb112882009-03-23 08:01:15 +00001014 const MachineOperand &MO = getOperand(UseOpIdx);
Chris Lattner0c8382c2009-04-09 16:50:43 +00001015 if (!MO.isReg() || !MO.isUse() || MO.getReg() == 0)
Evan Chengfb112882009-03-23 08:01:15 +00001016 return false;
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +00001017
1018 // Find the flag operand corresponding to UseOpIdx
1019 unsigned FlagIdx, NumOps=0;
Evan Chengc36b7062011-01-07 23:50:32 +00001020 for (FlagIdx = InlineAsm::MIOp_FirstOperand;
1021 FlagIdx < UseOpIdx; FlagIdx += NumOps+1) {
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +00001022 const MachineOperand &UFMO = getOperand(FlagIdx);
Jakob Stoklund Olesen45d34fe2009-07-19 19:09:59 +00001023 // After the normal asm operands there may be additional imp-def regs.
1024 if (!UFMO.isImm())
1025 return false;
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +00001026 NumOps = InlineAsm::getNumOperandRegisters(UFMO.getImm());
1027 assert(NumOps < getNumOperands() && "Invalid inline asm flag");
1028 if (UseOpIdx < FlagIdx+NumOps+1)
1029 break;
Evan Chengef5d0702009-06-24 02:05:51 +00001030 }
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +00001031 if (FlagIdx >= UseOpIdx)
Evan Chengef5d0702009-06-24 02:05:51 +00001032 return false;
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +00001033 const MachineOperand &UFMO = getOperand(FlagIdx);
Evan Chengfb112882009-03-23 08:01:15 +00001034 unsigned DefNo;
1035 if (InlineAsm::isUseOperandTiedToDef(UFMO.getImm(), DefNo)) {
1036 if (!DefOpIdx)
1037 return true;
1038
Evan Chengc36b7062011-01-07 23:50:32 +00001039 unsigned DefIdx = InlineAsm::MIOp_FirstOperand;
Dale Johannesenf1e309e2010-07-02 20:16:09 +00001040 // Remember to adjust the index. First operand is asm string, second is
Evan Chengc36b7062011-01-07 23:50:32 +00001041 // the HasSideEffects and AlignStack bits, then there is a flag for each.
Evan Chengfb112882009-03-23 08:01:15 +00001042 while (DefNo) {
1043 const MachineOperand &FMO = getOperand(DefIdx);
1044 assert(FMO.isImm());
1045 // Skip over this def.
1046 DefIdx += InlineAsm::getNumOperandRegisters(FMO.getImm()) + 1;
1047 --DefNo;
1048 }
Evan Chengef5d0702009-06-24 02:05:51 +00001049 *DefOpIdx = DefIdx + UseOpIdx - FlagIdx;
Evan Chengfb112882009-03-23 08:01:15 +00001050 return true;
1051 }
1052 return false;
1053 }
1054
Evan Chenge837dea2011-06-28 19:10:37 +00001055 const MCInstrDesc &MCID = getDesc();
1056 if (UseOpIdx >= MCID.getNumOperands())
Evan Chenga24752f2009-03-19 20:30:06 +00001057 return false;
1058 const MachineOperand &MO = getOperand(UseOpIdx);
1059 if (!MO.isReg() || !MO.isUse())
1060 return false;
Evan Chenge837dea2011-06-28 19:10:37 +00001061 int DefIdx = MCID.getOperandConstraint(UseOpIdx, MCOI::TIED_TO);
Evan Chenga24752f2009-03-19 20:30:06 +00001062 if (DefIdx == -1)
1063 return false;
1064 if (DefOpIdx)
1065 *DefOpIdx = (unsigned)DefIdx;
1066 return true;
1067}
1068
Dan Gohmane6cd7572010-05-13 20:34:42 +00001069/// clearKillInfo - Clears kill flags on all operands.
1070///
1071void MachineInstr::clearKillInfo() {
1072 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1073 MachineOperand &MO = getOperand(i);
1074 if (MO.isReg() && MO.isUse())
1075 MO.setIsKill(false);
1076 }
1077}
1078
Evan Cheng576d1232006-12-06 08:27:42 +00001079/// copyKillDeadInfo - Copies kill / dead operand properties from MI.
1080///
1081void MachineInstr::copyKillDeadInfo(const MachineInstr *MI) {
1082 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1083 const MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001084 if (!MO.isReg() || (!MO.isKill() && !MO.isDead()))
Evan Cheng576d1232006-12-06 08:27:42 +00001085 continue;
1086 for (unsigned j = 0, ee = getNumOperands(); j != ee; ++j) {
1087 MachineOperand &MOp = getOperand(j);
1088 if (!MOp.isIdenticalTo(MO))
1089 continue;
1090 if (MO.isKill())
1091 MOp.setIsKill();
1092 else
1093 MOp.setIsDead();
1094 break;
1095 }
1096 }
1097}
1098
Evan Cheng19e3f312007-05-15 01:26:09 +00001099/// copyPredicates - Copies predicate operand(s) from MI.
1100void MachineInstr::copyPredicates(const MachineInstr *MI) {
Evan Chenge837dea2011-06-28 19:10:37 +00001101 const MCInstrDesc &MCID = MI->getDesc();
1102 if (!MCID.isPredicable())
Evan Chengb27087f2008-03-13 00:44:09 +00001103 return;
1104 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
Evan Chenge837dea2011-06-28 19:10:37 +00001105 if (MCID.OpInfo[i].isPredicate()) {
Evan Chengb27087f2008-03-13 00:44:09 +00001106 // Predicated operands must be last operands.
1107 addOperand(MI->getOperand(i));
Evan Cheng19e3f312007-05-15 01:26:09 +00001108 }
1109 }
1110}
1111
Jakob Stoklund Olesen9edf7de2010-06-02 22:47:25 +00001112void MachineInstr::substituteRegister(unsigned FromReg,
1113 unsigned ToReg,
1114 unsigned SubIdx,
1115 const TargetRegisterInfo &RegInfo) {
1116 if (TargetRegisterInfo::isPhysicalRegister(ToReg)) {
1117 if (SubIdx)
1118 ToReg = RegInfo.getSubReg(ToReg, SubIdx);
1119 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1120 MachineOperand &MO = getOperand(i);
1121 if (!MO.isReg() || MO.getReg() != FromReg)
1122 continue;
1123 MO.substPhysReg(ToReg, RegInfo);
1124 }
1125 } else {
1126 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1127 MachineOperand &MO = getOperand(i);
1128 if (!MO.isReg() || MO.getReg() != FromReg)
1129 continue;
1130 MO.substVirtReg(ToReg, SubIdx, RegInfo);
1131 }
1132 }
1133}
1134
Evan Cheng9f1c8312008-07-03 09:09:37 +00001135/// isSafeToMove - Return true if it is safe to move this instruction. If
1136/// SawStore is set to true, it means that there is a store (or call) between
1137/// the instruction's location and its intended destination.
Dan Gohmanb3b930a2008-11-18 19:04:29 +00001138bool MachineInstr::isSafeToMove(const TargetInstrInfo *TII,
Evan Chengac1abde2010-03-02 19:03:01 +00001139 AliasAnalysis *AA,
1140 bool &SawStore) const {
Evan Chengb27087f2008-03-13 00:44:09 +00001141 // Ignore stuff that we obviously can't move.
Evan Chenge837dea2011-06-28 19:10:37 +00001142 if (MCID->mayStore() || MCID->isCall()) {
Evan Chengb27087f2008-03-13 00:44:09 +00001143 SawStore = true;
1144 return false;
1145 }
Evan Cheng30a343a2011-01-07 21:08:26 +00001146
1147 if (isLabel() || isDebugValue() ||
Evan Chenge837dea2011-06-28 19:10:37 +00001148 MCID->isTerminator() || hasUnmodeledSideEffects())
Evan Chengb27087f2008-03-13 00:44:09 +00001149 return false;
1150
1151 // See if this instruction does a load. If so, we have to guarantee that the
1152 // loaded value doesn't change between the load and the its intended
1153 // destination. The check for isInvariantLoad gives the targe the chance to
1154 // classify the load as always returning a constant, e.g. a constant pool
1155 // load.
Evan Chenge837dea2011-06-28 19:10:37 +00001156 if (MCID->mayLoad() && !isInvariantLoad(AA))
Evan Chengb27087f2008-03-13 00:44:09 +00001157 // Otherwise, this is a real load. If there is a store between the load and
Evan Cheng7cc2c402009-07-28 21:49:18 +00001158 // end of block, or if the load is volatile, we can't move it.
Dan Gohmand790a5c2008-10-02 15:04:30 +00001159 return !SawStore && !hasVolatileMemoryRef();
Dan Gohman3e4fb702008-09-24 00:06:15 +00001160
Evan Chengb27087f2008-03-13 00:44:09 +00001161 return true;
1162}
1163
Evan Chengdf3b9932008-08-27 20:33:50 +00001164/// isSafeToReMat - Return true if it's safe to rematerialize the specified
1165/// instruction which defined the specified register instead of copying it.
Dan Gohmanb3b930a2008-11-18 19:04:29 +00001166bool MachineInstr::isSafeToReMat(const TargetInstrInfo *TII,
Evan Chengac1abde2010-03-02 19:03:01 +00001167 AliasAnalysis *AA,
1168 unsigned DstReg) const {
Evan Chengdf3b9932008-08-27 20:33:50 +00001169 bool SawStore = false;
Dan Gohmana70dca12009-10-09 23:27:56 +00001170 if (!TII->isTriviallyReMaterializable(this, AA) ||
Evan Chengac1abde2010-03-02 19:03:01 +00001171 !isSafeToMove(TII, AA, SawStore))
Evan Chengdf3b9932008-08-27 20:33:50 +00001172 return false;
1173 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Dan Gohmancbad42c2008-11-18 19:49:32 +00001174 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001175 if (!MO.isReg())
Evan Chengdf3b9932008-08-27 20:33:50 +00001176 continue;
1177 // FIXME: For now, do not remat any instruction with register operands.
1178 // Later on, we can loosen the restriction is the register operands have
1179 // not been modified between the def and use. Note, this is different from
Evan Cheng8763c1c2008-08-27 20:58:54 +00001180 // MachineSink because the code is no longer in two-address form (at least
Evan Chengdf3b9932008-08-27 20:33:50 +00001181 // partially).
1182 if (MO.isUse())
1183 return false;
1184 else if (!MO.isDead() && MO.getReg() != DstReg)
1185 return false;
1186 }
1187 return true;
1188}
1189
Dan Gohman3e4fb702008-09-24 00:06:15 +00001190/// hasVolatileMemoryRef - Return true if this instruction may have a
1191/// volatile memory reference, or if the information describing the
1192/// memory reference is not available. Return false if it is known to
1193/// have no volatile memory references.
1194bool MachineInstr::hasVolatileMemoryRef() const {
1195 // An instruction known never to access memory won't have a volatile access.
Evan Chenge837dea2011-06-28 19:10:37 +00001196 if (!MCID->mayStore() &&
1197 !MCID->mayLoad() &&
1198 !MCID->isCall() &&
Evan Chengc36b7062011-01-07 23:50:32 +00001199 !hasUnmodeledSideEffects())
Dan Gohman3e4fb702008-09-24 00:06:15 +00001200 return false;
1201
1202 // Otherwise, if the instruction has no memory reference information,
1203 // conservatively assume it wasn't preserved.
1204 if (memoperands_empty())
1205 return true;
1206
1207 // Check the memory reference information for volatile references.
Dan Gohmanc76909a2009-09-25 20:36:54 +00001208 for (mmo_iterator I = memoperands_begin(), E = memoperands_end(); I != E; ++I)
1209 if ((*I)->isVolatile())
Dan Gohman3e4fb702008-09-24 00:06:15 +00001210 return true;
1211
1212 return false;
1213}
1214
Dan Gohmane33f44c2009-10-07 17:38:06 +00001215/// isInvariantLoad - Return true if this instruction is loading from a
1216/// location whose value is invariant across the function. For example,
Dan Gohmanf451cb82010-02-10 16:03:48 +00001217/// loading a value from the constant pool or from the argument area
Dan Gohmane33f44c2009-10-07 17:38:06 +00001218/// of a function if it does not change. This should only return true of
1219/// *all* loads the instruction does are invariant (if it does multiple loads).
1220bool MachineInstr::isInvariantLoad(AliasAnalysis *AA) const {
1221 // If the instruction doesn't load at all, it isn't an invariant load.
Evan Chenge837dea2011-06-28 19:10:37 +00001222 if (!MCID->mayLoad())
Dan Gohmane33f44c2009-10-07 17:38:06 +00001223 return false;
1224
1225 // If the instruction has lost its memoperands, conservatively assume that
1226 // it may not be an invariant load.
1227 if (memoperands_empty())
1228 return false;
1229
1230 const MachineFrameInfo *MFI = getParent()->getParent()->getFrameInfo();
1231
1232 for (mmo_iterator I = memoperands_begin(),
1233 E = memoperands_end(); I != E; ++I) {
1234 if ((*I)->isVolatile()) return false;
1235 if ((*I)->isStore()) return false;
1236
1237 if (const Value *V = (*I)->getValue()) {
1238 // A load from a constant PseudoSourceValue is invariant.
1239 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V))
1240 if (PSV->isConstant(MFI))
1241 continue;
1242 // If we have an AliasAnalysis, ask it whether the memory is constant.
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00001243 if (AA && AA->pointsToConstantMemory(
1244 AliasAnalysis::Location(V, (*I)->getSize(),
1245 (*I)->getTBAAInfo())))
Dan Gohmane33f44c2009-10-07 17:38:06 +00001246 continue;
1247 }
1248
1249 // Otherwise assume conservatively.
1250 return false;
1251 }
1252
1253 // Everything checks out.
1254 return true;
1255}
1256
Evan Cheng229694f2009-12-03 02:31:43 +00001257/// isConstantValuePHI - If the specified instruction is a PHI that always
1258/// merges together the same virtual register, return the register, otherwise
1259/// return 0.
1260unsigned MachineInstr::isConstantValuePHI() const {
Chris Lattner518bb532010-02-09 19:54:29 +00001261 if (!isPHI())
Evan Cheng229694f2009-12-03 02:31:43 +00001262 return 0;
Evan Chengd8f079c2009-12-07 23:10:34 +00001263 assert(getNumOperands() >= 3 &&
1264 "It's illegal to have a PHI without source operands");
Evan Cheng229694f2009-12-03 02:31:43 +00001265
1266 unsigned Reg = getOperand(1).getReg();
1267 for (unsigned i = 3, e = getNumOperands(); i < e; i += 2)
1268 if (getOperand(i).getReg() != Reg)
1269 return 0;
1270 return Reg;
1271}
1272
Evan Chengc36b7062011-01-07 23:50:32 +00001273bool MachineInstr::hasUnmodeledSideEffects() const {
1274 if (getDesc().hasUnmodeledSideEffects())
1275 return true;
1276 if (isInlineAsm()) {
1277 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1278 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1279 return true;
1280 }
1281
1282 return false;
1283}
1284
Evan Chenga57fabe2010-04-08 20:02:37 +00001285/// allDefsAreDead - Return true if all the defs of this instruction are dead.
1286///
1287bool MachineInstr::allDefsAreDead() const {
1288 for (unsigned i = 0, e = getNumOperands(); i < e; ++i) {
1289 const MachineOperand &MO = getOperand(i);
1290 if (!MO.isReg() || MO.isUse())
1291 continue;
1292 if (!MO.isDead())
1293 return false;
1294 }
1295 return true;
1296}
1297
Evan Chengc8f46c42010-10-22 21:49:09 +00001298/// copyImplicitOps - Copy implicit register operands from specified
1299/// instruction to this instruction.
1300void MachineInstr::copyImplicitOps(const MachineInstr *MI) {
1301 for (unsigned i = MI->getDesc().getNumOperands(), e = MI->getNumOperands();
1302 i != e; ++i) {
1303 const MachineOperand &MO = MI->getOperand(i);
1304 if (MO.isReg() && MO.isImplicit())
1305 addOperand(MO);
1306 }
1307}
1308
Brian Gaeke21326fc2004-02-13 04:39:32 +00001309void MachineInstr::dump() const {
David Greene3b325332010-01-04 23:48:20 +00001310 dbgs() << " " << *this;
Mon P Wang5ca6bd12008-10-10 01:43:55 +00001311}
1312
Devang Patelda0e89f2010-06-29 21:51:32 +00001313static void printDebugLoc(DebugLoc DL, const MachineFunction *MF,
1314 raw_ostream &CommentOS) {
1315 const LLVMContext &Ctx = MF->getFunction()->getContext();
1316 if (!DL.isUnknown()) { // Print source line info.
1317 DIScope Scope(DL.getScope(Ctx));
1318 // Omit the directory, because it's likely to be long and uninteresting.
1319 if (Scope.Verify())
1320 CommentOS << Scope.getFilename();
1321 else
1322 CommentOS << "<unknown>";
1323 CommentOS << ':' << DL.getLine();
1324 if (DL.getCol() != 0)
1325 CommentOS << ':' << DL.getCol();
1326 DebugLoc InlinedAtDL = DebugLoc::getFromDILocation(DL.getInlinedAt(Ctx));
1327 if (!InlinedAtDL.isUnknown()) {
1328 CommentOS << " @[ ";
1329 printDebugLoc(InlinedAtDL, MF, CommentOS);
1330 CommentOS << " ]";
1331 }
1332 }
1333}
1334
Mon P Wang5ca6bd12008-10-10 01:43:55 +00001335void MachineInstr::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman80f6c582009-11-09 19:38:45 +00001336 // We can be a bit tidier if we know the TargetMachine and/or MachineFunction.
1337 const MachineFunction *MF = 0;
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001338 const MachineRegisterInfo *MRI = 0;
Dan Gohman80f6c582009-11-09 19:38:45 +00001339 if (const MachineBasicBlock *MBB = getParent()) {
1340 MF = MBB->getParent();
1341 if (!TM && MF)
1342 TM = &MF->getTarget();
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001343 if (MF)
1344 MRI = &MF->getRegInfo();
Dan Gohman80f6c582009-11-09 19:38:45 +00001345 }
Dan Gohman0ba90f32009-10-31 20:19:03 +00001346
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001347 // Save a list of virtual registers.
1348 SmallVector<unsigned, 8> VirtRegs;
1349
Dan Gohman0ba90f32009-10-31 20:19:03 +00001350 // Print explicitly defined operands on the left of an assignment syntax.
Dan Gohman80f6c582009-11-09 19:38:45 +00001351 unsigned StartOp = 0, e = getNumOperands();
Dan Gohman0ba90f32009-10-31 20:19:03 +00001352 for (; StartOp < e && getOperand(StartOp).isReg() &&
1353 getOperand(StartOp).isDef() &&
1354 !getOperand(StartOp).isImplicit();
1355 ++StartOp) {
1356 if (StartOp != 0) OS << ", ";
1357 getOperand(StartOp).print(OS, TM);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001358 unsigned Reg = getOperand(StartOp).getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001359 if (TargetRegisterInfo::isVirtualRegister(Reg))
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001360 VirtRegs.push_back(Reg);
Chris Lattner6a592272002-10-30 01:55:38 +00001361 }
Tanya Lattnerb1407622004-06-25 00:13:11 +00001362
Dan Gohman0ba90f32009-10-31 20:19:03 +00001363 if (StartOp != 0)
1364 OS << " = ";
1365
1366 // Print the opcode name.
Chris Lattner749c6f62008-01-07 07:27:27 +00001367 OS << getDesc().getName();
Misha Brukmanedf128a2005-04-21 22:36:52 +00001368
Dan Gohman0ba90f32009-10-31 20:19:03 +00001369 // Print the rest of the operands.
Dan Gohman80f6c582009-11-09 19:38:45 +00001370 bool OmittedAnyCallClobbers = false;
1371 bool FirstOp = true;
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001372 unsigned AsmDescOp = ~0u;
1373 unsigned AsmOpCount = 0;
Evan Chengc36b7062011-01-07 23:50:32 +00001374
1375 if (isInlineAsm()) {
1376 // Print asm string.
1377 OS << " ";
1378 getOperand(InlineAsm::MIOp_AsmString).print(OS, TM);
1379
1380 // Print HasSideEffects, IsAlignStack
1381 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1382 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1383 OS << " [sideeffect]";
1384 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
1385 OS << " [alignstack]";
1386
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001387 StartOp = AsmDescOp = InlineAsm::MIOp_FirstOperand;
Evan Chengc36b7062011-01-07 23:50:32 +00001388 FirstOp = false;
1389 }
1390
1391
Chris Lattner6a592272002-10-30 01:55:38 +00001392 for (unsigned i = StartOp, e = getNumOperands(); i != e; ++i) {
Dan Gohman80f6c582009-11-09 19:38:45 +00001393 const MachineOperand &MO = getOperand(i);
1394
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001395 if (MO.isReg() && TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001396 VirtRegs.push_back(MO.getReg());
1397
Dan Gohman80f6c582009-11-09 19:38:45 +00001398 // Omit call-clobbered registers which aren't used anywhere. This makes
1399 // call instructions much less noisy on targets where calls clobber lots
1400 // of registers. Don't rely on MO.isDead() because we may be called before
1401 // LiveVariables is run, or we may be looking at a non-allocatable reg.
1402 if (MF && getDesc().isCall() &&
1403 MO.isReg() && MO.isImplicit() && MO.isDef()) {
1404 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001405 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Dan Gohman80f6c582009-11-09 19:38:45 +00001406 const MachineRegisterInfo &MRI = MF->getRegInfo();
1407 if (MRI.use_empty(Reg) && !MRI.isLiveOut(Reg)) {
1408 bool HasAliasLive = false;
1409 for (const unsigned *Alias = TM->getRegisterInfo()->getAliasSet(Reg);
1410 unsigned AliasReg = *Alias; ++Alias)
1411 if (!MRI.use_empty(AliasReg) || MRI.isLiveOut(AliasReg)) {
1412 HasAliasLive = true;
1413 break;
1414 }
1415 if (!HasAliasLive) {
1416 OmittedAnyCallClobbers = true;
1417 continue;
1418 }
1419 }
1420 }
1421 }
1422
1423 if (FirstOp) FirstOp = false; else OS << ",";
Chris Lattner6a592272002-10-30 01:55:38 +00001424 OS << " ";
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001425 if (i < getDesc().NumOperands) {
Evan Chenge837dea2011-06-28 19:10:37 +00001426 const MCOperandInfo &MCOI = getDesc().OpInfo[i];
1427 if (MCOI.isPredicate())
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001428 OS << "pred:";
Evan Chenge837dea2011-06-28 19:10:37 +00001429 if (MCOI.isOptionalDef())
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001430 OS << "opt:";
1431 }
Evan Cheng59b36552010-04-28 20:03:13 +00001432 if (isDebugValue() && MO.isMetadata()) {
1433 // Pretty print DBG_VALUE instructions.
1434 const MDNode *MD = MO.getMetadata();
1435 if (const MDString *MDS = dyn_cast<MDString>(MD->getOperand(2)))
1436 OS << "!\"" << MDS->getString() << '\"';
1437 else
1438 MO.print(OS, TM);
Jakob Stoklund Olesenb1e11452010-07-04 23:24:23 +00001439 } else if (TM && (isInsertSubreg() || isRegSequence()) && MO.isImm()) {
1440 OS << TM->getRegisterInfo()->getSubRegIndexName(MO.getImm());
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001441 } else if (i == AsmDescOp && MO.isImm()) {
1442 // Pretty print the inline asm operand descriptor.
1443 OS << '$' << AsmOpCount++;
1444 unsigned Flag = MO.getImm();
1445 switch (InlineAsm::getKind(Flag)) {
1446 case InlineAsm::Kind_RegUse: OS << ":[reguse]"; break;
1447 case InlineAsm::Kind_RegDef: OS << ":[regdef]"; break;
Jakob Stoklund Olesenf792fa92011-06-27 04:08:33 +00001448 case InlineAsm::Kind_RegDefEarlyClobber: OS << ":[regdef-ec]"; break;
1449 case InlineAsm::Kind_Clobber: OS << ":[clobber]"; break;
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001450 case InlineAsm::Kind_Imm: OS << ":[imm]"; break;
1451 case InlineAsm::Kind_Mem: OS << ":[mem]"; break;
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001452 default: OS << ":[??" << InlineAsm::getKind(Flag) << ']'; break;
1453 }
1454
1455 unsigned TiedTo = 0;
1456 if (InlineAsm::isUseOperandTiedToDef(Flag, TiedTo))
1457 OS << " [tiedto:$" << TiedTo << ']';
1458
1459 // Compute the index of the next operand descriptor.
1460 AsmDescOp += 1 + InlineAsm::getNumOperandRegisters(Flag);
Evan Cheng59b36552010-04-28 20:03:13 +00001461 } else
1462 MO.print(OS, TM);
Dan Gohman80f6c582009-11-09 19:38:45 +00001463 }
1464
1465 // Briefly indicate whether any call clobbers were omitted.
1466 if (OmittedAnyCallClobbers) {
Bill Wendling164558e2009-12-25 13:45:50 +00001467 if (!FirstOp) OS << ",";
Dan Gohman80f6c582009-11-09 19:38:45 +00001468 OS << " ...";
Chris Lattner10491642002-10-30 00:48:05 +00001469 }
Misha Brukmanedf128a2005-04-21 22:36:52 +00001470
Dan Gohman0ba90f32009-10-31 20:19:03 +00001471 bool HaveSemi = false;
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001472 if (Flags) {
1473 if (!HaveSemi) OS << ";"; HaveSemi = true;
1474 OS << " flags: ";
1475
1476 if (Flags & FrameSetup)
1477 OS << "FrameSetup";
1478 }
1479
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001480 if (!memoperands_empty()) {
Dan Gohman0ba90f32009-10-31 20:19:03 +00001481 if (!HaveSemi) OS << ";"; HaveSemi = true;
1482
1483 OS << " mem:";
Dan Gohmanc76909a2009-09-25 20:36:54 +00001484 for (mmo_iterator i = memoperands_begin(), e = memoperands_end();
1485 i != e; ++i) {
1486 OS << **i;
Oscar Fuentesee56c422010-08-02 06:00:15 +00001487 if (llvm::next(i) != e)
Dan Gohmancd26ec52009-09-23 01:33:16 +00001488 OS << " ";
Dan Gohman69de1932008-02-06 22:27:42 +00001489 }
1490 }
1491
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001492 // Print the regclass of any virtual registers encountered.
1493 if (MRI && !VirtRegs.empty()) {
1494 if (!HaveSemi) OS << ";"; HaveSemi = true;
1495 for (unsigned i = 0; i != VirtRegs.size(); ++i) {
1496 const TargetRegisterClass *RC = MRI->getRegClass(VirtRegs[i]);
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +00001497 OS << " " << RC->getName() << ':' << PrintReg(VirtRegs[i]);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001498 for (unsigned j = i+1; j != VirtRegs.size();) {
1499 if (MRI->getRegClass(VirtRegs[j]) != RC) {
1500 ++j;
1501 continue;
1502 }
1503 if (VirtRegs[i] != VirtRegs[j])
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +00001504 OS << "," << PrintReg(VirtRegs[j]);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001505 VirtRegs.erase(VirtRegs.begin()+j);
1506 }
1507 }
1508 }
1509
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001510 // Print debug location information.
Dan Gohman80f6c582009-11-09 19:38:45 +00001511 if (!debugLoc.isUnknown() && MF) {
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001512 if (!HaveSemi) OS << ";"; HaveSemi = true;
Dan Gohman75ae5932009-11-23 21:29:08 +00001513 OS << " dbg:";
Devang Patelda0e89f2010-06-29 21:51:32 +00001514 printDebugLoc(debugLoc, MF, OS);
Bill Wendlingb5ef2732009-02-19 21:44:55 +00001515 }
1516
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001517 OS << '\n';
Chris Lattner10491642002-10-30 00:48:05 +00001518}
1519
Owen Andersonb487e722008-01-24 01:10:07 +00001520bool MachineInstr::addRegisterKilled(unsigned IncomingReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +00001521 const TargetRegisterInfo *RegInfo,
Owen Andersonb487e722008-01-24 01:10:07 +00001522 bool AddIfNotFound) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001523 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001524 bool hasAliases = isPhysReg && RegInfo->getAliasSet(IncomingReg);
Dan Gohman3f629402008-09-03 15:56:16 +00001525 bool Found = false;
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001526 SmallVector<unsigned,4> DeadOps;
Bill Wendling4a23d722008-03-03 22:14:33 +00001527 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1528 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesenefb8e3e2009-08-04 20:09:25 +00001529 if (!MO.isReg() || !MO.isUse() || MO.isUndef())
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001530 continue;
1531 unsigned Reg = MO.getReg();
1532 if (!Reg)
1533 continue;
Bill Wendling4a23d722008-03-03 22:14:33 +00001534
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001535 if (Reg == IncomingReg) {
Dan Gohman3f629402008-09-03 15:56:16 +00001536 if (!Found) {
1537 if (MO.isKill())
1538 // The register is already marked kill.
1539 return true;
Jakob Stoklund Olesenece48182009-08-02 19:13:03 +00001540 if (isPhysReg && isRegTiedToDefOperand(i))
1541 // Two-address uses of physregs must not be marked kill.
1542 return true;
Dan Gohman3f629402008-09-03 15:56:16 +00001543 MO.setIsKill();
1544 Found = true;
1545 }
1546 } else if (hasAliases && MO.isKill() &&
1547 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001548 // A super-register kill already exists.
1549 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001550 return true;
1551 if (RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001552 DeadOps.push_back(i);
Bill Wendling4a23d722008-03-03 22:14:33 +00001553 }
1554 }
1555
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001556 // Trim unneeded kill operands.
1557 while (!DeadOps.empty()) {
1558 unsigned OpIdx = DeadOps.back();
1559 if (getOperand(OpIdx).isImplicit())
1560 RemoveOperand(OpIdx);
1561 else
1562 getOperand(OpIdx).setIsKill(false);
1563 DeadOps.pop_back();
1564 }
1565
Bill Wendling4a23d722008-03-03 22:14:33 +00001566 // If not found, this means an alias of one of the operands is killed. Add a
Owen Andersonb487e722008-01-24 01:10:07 +00001567 // new implicit operand if required.
Dan Gohman3f629402008-09-03 15:56:16 +00001568 if (!Found && AddIfNotFound) {
Bill Wendling4a23d722008-03-03 22:14:33 +00001569 addOperand(MachineOperand::CreateReg(IncomingReg,
1570 false /*IsDef*/,
1571 true /*IsImp*/,
1572 true /*IsKill*/));
Owen Andersonb487e722008-01-24 01:10:07 +00001573 return true;
1574 }
Dan Gohman3f629402008-09-03 15:56:16 +00001575 return Found;
Owen Andersonb487e722008-01-24 01:10:07 +00001576}
1577
1578bool MachineInstr::addRegisterDead(unsigned IncomingReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +00001579 const TargetRegisterInfo *RegInfo,
Owen Andersonb487e722008-01-24 01:10:07 +00001580 bool AddIfNotFound) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001581 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Evan Cheng01b2e232008-06-27 22:11:49 +00001582 bool hasAliases = isPhysReg && RegInfo->getAliasSet(IncomingReg);
Dan Gohman3f629402008-09-03 15:56:16 +00001583 bool Found = false;
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001584 SmallVector<unsigned,4> DeadOps;
Owen Andersonb487e722008-01-24 01:10:07 +00001585 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1586 MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001587 if (!MO.isReg() || !MO.isDef())
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001588 continue;
1589 unsigned Reg = MO.getReg();
Dan Gohman3f629402008-09-03 15:56:16 +00001590 if (!Reg)
1591 continue;
1592
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001593 if (Reg == IncomingReg) {
Jakob Stoklund Olesenb793bc12011-04-05 16:53:50 +00001594 MO.setIsDead();
1595 Found = true;
Dan Gohman3f629402008-09-03 15:56:16 +00001596 } else if (hasAliases && MO.isDead() &&
1597 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001598 // There exists a super-register that's marked dead.
1599 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001600 return true;
Owen Anderson22ae9992008-08-14 18:34:18 +00001601 if (RegInfo->getSubRegisters(IncomingReg) &&
1602 RegInfo->getSuperRegisters(Reg) &&
1603 RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001604 DeadOps.push_back(i);
Owen Andersonb487e722008-01-24 01:10:07 +00001605 }
1606 }
1607
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001608 // Trim unneeded dead operands.
1609 while (!DeadOps.empty()) {
1610 unsigned OpIdx = DeadOps.back();
1611 if (getOperand(OpIdx).isImplicit())
1612 RemoveOperand(OpIdx);
1613 else
1614 getOperand(OpIdx).setIsDead(false);
1615 DeadOps.pop_back();
1616 }
1617
Dan Gohman3f629402008-09-03 15:56:16 +00001618 // If not found, this means an alias of one of the operands is dead. Add a
1619 // new implicit operand if required.
Chris Lattner31530612009-06-24 17:54:48 +00001620 if (Found || !AddIfNotFound)
1621 return Found;
1622
1623 addOperand(MachineOperand::CreateReg(IncomingReg,
1624 true /*IsDef*/,
1625 true /*IsImp*/,
1626 false /*IsKill*/,
1627 true /*IsDead*/));
1628 return true;
Owen Andersonb487e722008-01-24 01:10:07 +00001629}
Jakob Stoklund Olesen8efadf92010-01-06 00:29:28 +00001630
1631void MachineInstr::addRegisterDefined(unsigned IncomingReg,
1632 const TargetRegisterInfo *RegInfo) {
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +00001633 if (TargetRegisterInfo::isPhysicalRegister(IncomingReg)) {
1634 MachineOperand *MO = findRegisterDefOperand(IncomingReg, false, RegInfo);
1635 if (MO)
1636 return;
1637 } else {
1638 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1639 const MachineOperand &MO = getOperand(i);
1640 if (MO.isReg() && MO.getReg() == IncomingReg && MO.isDef() &&
1641 MO.getSubReg() == 0)
1642 return;
1643 }
1644 }
1645 addOperand(MachineOperand::CreateReg(IncomingReg,
1646 true /*IsDef*/,
1647 true /*IsImp*/));
Jakob Stoklund Olesen8efadf92010-01-06 00:29:28 +00001648}
Evan Cheng67eaa082010-03-03 23:37:30 +00001649
Dan Gohmandb497122010-06-18 23:28:01 +00001650void MachineInstr::setPhysRegsDeadExcept(const SmallVectorImpl<unsigned> &UsedRegs,
1651 const TargetRegisterInfo &TRI) {
1652 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1653 MachineOperand &MO = getOperand(i);
1654 if (!MO.isReg() || !MO.isDef()) continue;
1655 unsigned Reg = MO.getReg();
1656 if (Reg == 0) continue;
1657 bool Dead = true;
1658 for (SmallVectorImpl<unsigned>::const_iterator I = UsedRegs.begin(),
1659 E = UsedRegs.end(); I != E; ++I)
1660 if (TRI.regsOverlap(*I, Reg)) {
1661 Dead = false;
1662 break;
1663 }
1664 // If there are no uses, including partial uses, the def is dead.
1665 if (Dead) MO.setIsDead();
1666 }
1667}
1668
Evan Cheng67eaa082010-03-03 23:37:30 +00001669unsigned
1670MachineInstrExpressionTrait::getHashValue(const MachineInstr* const &MI) {
1671 unsigned Hash = MI->getOpcode() * 37;
1672 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1673 const MachineOperand &MO = MI->getOperand(i);
1674 uint64_t Key = (uint64_t)MO.getType() << 32;
1675 switch (MO.getType()) {
Chris Lattner72aaa3c2010-03-13 08:14:18 +00001676 default: break;
1677 case MachineOperand::MO_Register:
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001678 if (MO.isDef() && TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Chris Lattner72aaa3c2010-03-13 08:14:18 +00001679 continue; // Skip virtual register defs.
1680 Key |= MO.getReg();
1681 break;
1682 case MachineOperand::MO_Immediate:
1683 Key |= MO.getImm();
1684 break;
1685 case MachineOperand::MO_FrameIndex:
1686 case MachineOperand::MO_ConstantPoolIndex:
1687 case MachineOperand::MO_JumpTableIndex:
1688 Key |= MO.getIndex();
1689 break;
1690 case MachineOperand::MO_MachineBasicBlock:
1691 Key |= DenseMapInfo<void*>::getHashValue(MO.getMBB());
1692 break;
1693 case MachineOperand::MO_GlobalAddress:
1694 Key |= DenseMapInfo<void*>::getHashValue(MO.getGlobal());
1695 break;
1696 case MachineOperand::MO_BlockAddress:
1697 Key |= DenseMapInfo<void*>::getHashValue(MO.getBlockAddress());
1698 break;
1699 case MachineOperand::MO_MCSymbol:
1700 Key |= DenseMapInfo<void*>::getHashValue(MO.getMCSymbol());
1701 break;
Evan Cheng67eaa082010-03-03 23:37:30 +00001702 }
1703 Key += ~(Key << 32);
1704 Key ^= (Key >> 22);
1705 Key += ~(Key << 13);
1706 Key ^= (Key >> 8);
1707 Key += (Key << 3);
1708 Key ^= (Key >> 15);
1709 Key += ~(Key << 27);
1710 Key ^= (Key >> 31);
1711 Hash = (unsigned)Key + Hash * 37;
1712 }
1713 return Hash;
1714}