blob: a40442fe023d214b5973c02e29dd012a4ab49195 [file] [log] [blame]
Eric Christopher49ac3d72011-05-09 18:16:46 +00001//===- MipsInstrInfo.td - Target Description for Mips Target -*- tablegen -*-=//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Eric Christopher49ac3d72011-05-09 18:16:46 +00009//
10// This file contains the Mips implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000013
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000014//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000015// Instruction format superclass
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000016//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000017
18include "MipsInstrFormats.td"
19
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000020//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000021// Mips profiles and nodes
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000022//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000023
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000024def SDT_MipsRet : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
25def SDT_MipsJmpLink : SDTypeProfile<0, 1, [SDTCisVT<0, iPTR>]>;
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000026def SDT_MipsCMov : SDTypeProfile<1, 4, [SDTCisSameAs<0, 1>,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +000027 SDTCisSameAs<1, 2>,
28 SDTCisSameAs<3, 4>,
29 SDTCisInt<4>]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000030def SDT_MipsCallSeqStart : SDCallSeqStart<[SDTCisVT<0, i32>]>;
31def SDT_MipsCallSeqEnd : SDCallSeqEnd<[SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000032def SDT_MipsMAddMSub : SDTypeProfile<0, 4,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000033 [SDTCisVT<0, i32>, SDTCisSameAs<0, 1>,
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000034 SDTCisSameAs<1, 2>,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000035 SDTCisSameAs<2, 3>]>;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000036def SDT_MipsDivRem : SDTypeProfile<0, 2,
Akira Hatanakadda4a072011-10-03 21:06:13 +000037 [SDTCisInt<0>,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000038 SDTCisSameAs<0, 1>]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000039
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000040def SDT_MipsThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
41
Akira Hatanaka21afc632011-06-21 00:40:49 +000042def SDT_MipsDynAlloc : SDTypeProfile<1, 1, [SDTCisVT<0, i32>,
43 SDTCisVT<1, iPTR>]>;
Akira Hatanakadb548262011-07-19 23:30:50 +000044def SDT_Sync : SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>;
Akira Hatanaka21afc632011-06-21 00:40:49 +000045
Akira Hatanaka40eda462011-09-22 23:31:54 +000046def SDT_Ext : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
47 SDTCisVT<2, i32>, SDTCisSameAs<2, 3>]>;
48def SDT_Ins : SDTypeProfile<1, 4, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
49 SDTCisVT<2, i32>, SDTCisSameAs<2, 3>,
Akira Hatanakabb15e112011-08-17 02:05:42 +000050 SDTCisSameAs<0, 4>]>;
51
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000052// Call
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000053def MipsJmpLink : SDNode<"MipsISD::JmpLink",SDT_MipsJmpLink,
Chris Lattner036609b2010-12-23 18:28:41 +000054 [SDNPHasChain, SDNPOutGlue, SDNPOptInGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000055 SDNPVariadic]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000056
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000057// Hi and Lo nodes are used to handle global addresses. Used on
58// MipsISelLowering to lower stuff like GlobalAddress, ExternalSymbol
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +000059// static model. (nothing to do with Mips Registers Hi and Lo)
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000060def MipsHi : SDNode<"MipsISD::Hi", SDTIntUnaryOp>;
61def MipsLo : SDNode<"MipsISD::Lo", SDTIntUnaryOp>;
62def MipsGPRel : SDNode<"MipsISD::GPRel", SDTIntUnaryOp>;
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +000063
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000064// TlsGd node is used to handle General Dynamic TLS
65def MipsTlsGd : SDNode<"MipsISD::TlsGd", SDTIntUnaryOp>;
66
67// TprelHi and TprelLo nodes are used to handle Local Exec TLS
68def MipsTprelHi : SDNode<"MipsISD::TprelHi", SDTIntUnaryOp>;
69def MipsTprelLo : SDNode<"MipsISD::TprelLo", SDTIntUnaryOp>;
70
71// Thread pointer
72def MipsThreadPointer: SDNode<"MipsISD::ThreadPointer", SDT_MipsThreadPointer>;
73
Eric Christopher3c999a22007-10-26 04:00:13 +000074// Return
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000075def MipsRet : SDNode<"MipsISD::Ret", SDT_MipsRet, [SDNPHasChain,
Chris Lattner036609b2010-12-23 18:28:41 +000076 SDNPOptInGlue]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000077
78// These are target-independent nodes, but have target-specific formats.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000079def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_MipsCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000080 [SDNPHasChain, SDNPOutGlue]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000081def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_MipsCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Bill Wendling0f8d9c02007-11-13 00:44:25 +000083
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000084// MAdd*/MSub* nodes
85def MipsMAdd : SDNode<"MipsISD::MAdd", SDT_MipsMAddMSub,
86 [SDNPOptInGlue, SDNPOutGlue]>;
87def MipsMAddu : SDNode<"MipsISD::MAddu", SDT_MipsMAddMSub,
88 [SDNPOptInGlue, SDNPOutGlue]>;
89def MipsMSub : SDNode<"MipsISD::MSub", SDT_MipsMAddMSub,
90 [SDNPOptInGlue, SDNPOutGlue]>;
91def MipsMSubu : SDNode<"MipsISD::MSubu", SDT_MipsMAddMSub,
92 [SDNPOptInGlue, SDNPOutGlue]>;
93
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000094// DivRem(u) nodes
95def MipsDivRem : SDNode<"MipsISD::DivRem", SDT_MipsDivRem,
96 [SDNPOutGlue]>;
97def MipsDivRemU : SDNode<"MipsISD::DivRemU", SDT_MipsDivRem,
98 [SDNPOutGlue]>;
99
Akira Hatanaka6cd4b4e2011-06-07 18:00:14 +0000100// Target constant nodes that are not part of any isel patterns and remain
101// unchanged can cause instructions with illegal operands to be emitted.
102// Wrapper node patterns give the instruction selector a chance to replace
103// target constant nodes that would otherwise remain unchanged with ADDiu
104// nodes. Without these wrapper node patterns, the following conditional move
105// instrucion is emitted when function cmov2 in test/CodeGen/Mips/cmov.ll is
106// compiled:
107// movn %got(d)($gp), %got(c)($gp), $4
108// This instruction is illegal since movn can take only register operands.
109
Akira Hatanaka342837d2011-05-28 01:07:07 +0000110def MipsWrapperPIC : SDNode<"MipsISD::WrapperPIC", SDTIntUnaryOp>;
111
Akira Hatanaka21afc632011-06-21 00:40:49 +0000112// Pointer to dynamically allocated stack area.
113def MipsDynAlloc : SDNode<"MipsISD::DynAlloc", SDT_MipsDynAlloc,
114 [SDNPHasChain, SDNPInGlue]>;
115
Akira Hatanakadb548262011-07-19 23:30:50 +0000116def MipsSync : SDNode<"MipsISD::Sync", SDT_Sync, [SDNPHasChain]>;
117
Akira Hatanakabb15e112011-08-17 02:05:42 +0000118def MipsExt : SDNode<"MipsISD::Ext", SDT_Ext>;
119def MipsIns : SDNode<"MipsISD::Ins", SDT_Ins>;
120
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000121//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000122// Mips Instruction Predicate Definitions.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000123//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000124def HasSEInReg : Predicate<"Subtarget.hasSEInReg()">;
125def HasBitCount : Predicate<"Subtarget.hasBitCount()">;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000126def HasSwap : Predicate<"Subtarget.hasSwap()">;
127def HasCondMov : Predicate<"Subtarget.hasCondMov()">;
Akira Hatanaka56633442011-09-20 23:53:09 +0000128def HasMips32 : Predicate<"Subtarget.hasMips32()">;
129def HasMips32r2 : Predicate<"Subtarget.hasMips32r2()">;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000130def IsN64 : Predicate<"Subtarget.isABI_N64()">;
131def NotN64 : Predicate<"!Subtarget.isABI_N64()">;
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000132
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000133//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000134// Mips Operand, Complex Patterns and Transformations Definitions.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000135//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000136
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000137// Instruction operand types
138def brtarget : Operand<OtherVT>;
139def calltarget : Operand<i32>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000140def simm16 : Operand<i32>;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000141def simm16_64 : Operand<i64>;
Eric Christopher3c999a22007-10-26 04:00:13 +0000142def shamt : Operand<i32>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000143
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000144// Unsigned Operand
145def uimm16 : Operand<i32> {
146 let PrintMethod = "printUnsignedImm";
147}
148
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000149// Address operand
150def mem : Operand<i32> {
151 let PrintMethod = "printMemOperand";
Akira Hatanakad3ac47f2011-07-07 18:57:00 +0000152 let MIOperandInfo = (ops CPURegs, simm16);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000153}
154
Akira Hatanakad55bb382011-10-11 00:11:12 +0000155def mem64 : Operand<i64> {
156 let PrintMethod = "printMemOperand";
157 let MIOperandInfo = (ops CPU64Regs, simm16_64);
158}
159
Akira Hatanaka03236be2011-07-07 20:54:20 +0000160def mem_ea : Operand<i32> {
161 let PrintMethod = "printMemOperandEA";
162 let MIOperandInfo = (ops CPURegs, simm16);
163}
164
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000165// Transformation Function - get the lower 16 bits.
166def LO16 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000167 return getI32Imm((unsigned)N->getZExtValue() & 0xFFFF);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000168}]>;
169
170// Transformation Function - get the higher 16 bits.
171def HI16 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000172 return getI32Imm((unsigned)N->getZExtValue() >> 16);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000173}]>;
174
175// Node immediate fits as 16-bit sign extended on target immediate.
176// e.g. addi, andi
Jakob Stoklund Olesen7552a3d2010-08-18 23:56:46 +0000177def immSExt16 : PatLeaf<(imm), [{ return isInt<16>(N->getSExtValue()); }]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000178
179// Node immediate fits as 16-bit zero extended on target immediate.
180// The LO16 param means that only the lower 16 bits of the node
181// immediate are caught.
182// e.g. addiu, sltiu
183def immZExt16 : PatLeaf<(imm), [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000184 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000185 return (uint32_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Eric Christopher3c999a22007-10-26 04:00:13 +0000186 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000187 return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000188}], LO16>;
189
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000190// shamt field must fit in 5 bits.
191def immZExt5 : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000192 return N->getZExtValue() == ((N->getZExtValue()) & 0x1f) ;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000193}]>;
194
Eric Christopher3c999a22007-10-26 04:00:13 +0000195// Mips Address Mode! SDNode frameindex could possibily be a match
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000196// since load and store instructions from stack used it.
Chris Lattnereb079a32010-02-14 21:53:19 +0000197def addr : ComplexPattern<iPTR, 2, "SelectAddr", [frameindex], []>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000198
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000199//===----------------------------------------------------------------------===//
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000200// Pattern fragment for load/store
201//===----------------------------------------------------------------------===//
202class UnalignedLoad<PatFrag Node> : PatFrag<(ops node:$ptr), (Node node:$ptr), [{
203 LoadSDNode *LD = cast<LoadSDNode>(N);
204 return LD->getMemoryVT().getSizeInBits()/8 > LD->getAlignment();
205}]>;
206
207class AlignedLoad<PatFrag Node> : PatFrag<(ops node:$ptr), (Node node:$ptr), [{
208 LoadSDNode *LD = cast<LoadSDNode>(N);
209 return LD->getMemoryVT().getSizeInBits()/8 <= LD->getAlignment();
210}]>;
211
212class UnalignedStore<PatFrag Node> : PatFrag<(ops node:$val, node:$ptr),
213 (Node node:$val, node:$ptr), [{
214 StoreSDNode *SD = cast<StoreSDNode>(N);
215 return SD->getMemoryVT().getSizeInBits()/8 > SD->getAlignment();
216}]>;
217
218class AlignedStore<PatFrag Node> : PatFrag<(ops node:$val, node:$ptr),
219 (Node node:$val, node:$ptr), [{
220 StoreSDNode *SD = cast<StoreSDNode>(N);
221 return SD->getMemoryVT().getSizeInBits()/8 <= SD->getAlignment();
222}]>;
223
224// Load/Store PatFrags.
225def sextloadi16_a : AlignedLoad<sextloadi16>;
226def zextloadi16_a : AlignedLoad<zextloadi16>;
227def extloadi16_a : AlignedLoad<extloadi16>;
228def load_a : AlignedLoad<load>;
229def truncstorei16_a : AlignedStore<truncstorei16>;
230def store_a : AlignedStore<store>;
231def sextloadi16_u : UnalignedLoad<sextloadi16>;
232def zextloadi16_u : UnalignedLoad<zextloadi16>;
233def extloadi16_u : UnalignedLoad<extloadi16>;
234def load_u : UnalignedLoad<load>;
235def truncstorei16_u : UnalignedStore<truncstorei16>;
236def store_u : UnalignedStore<store>;
237
238//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000239// Instructions specific format
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000240//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000241
242// Arithmetic 3 register operands
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000243class ArithR<bits<6> op, bits<6> func, string instr_asm, SDNode OpNode,
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000244 InstrItinClass itin, bit isComm = 0>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000245 FR<op, func, (outs CPURegs:$dst), (ins CPURegs:$b, CPURegs:$c),
246 !strconcat(instr_asm, "\t$dst, $b, $c"),
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000247 [(set CPURegs:$dst, (OpNode CPURegs:$b, CPURegs:$c))], itin> {
248 let isCommutable = isComm;
249}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000250
Akira Hatanakaedacba82011-05-25 17:32:06 +0000251class ArithOverflowR<bits<6> op, bits<6> func, string instr_asm,
252 bit isComm = 0>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000253 FR<op, func, (outs CPURegs:$dst), (ins CPURegs:$b, CPURegs:$c),
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000254 !strconcat(instr_asm, "\t$dst, $b, $c"), [], IIAlu> {
255 let isCommutable = isComm;
256}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000257
258// Arithmetic 2 register operands
Eric Christopher3c999a22007-10-26 04:00:13 +0000259class ArithI<bits<6> op, string instr_asm, SDNode OpNode,
260 Operand Od, PatLeaf imm_type> :
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000261 FI<op, (outs CPURegs:$dst), (ins CPURegs:$b, Od:$c),
262 !strconcat(instr_asm, "\t$dst, $b, $c"),
263 [(set CPURegs:$dst, (OpNode CPURegs:$b, imm_type:$c))], IIAlu>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000264
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000265class ArithOverflowI<bits<6> op, string instr_asm, SDNode OpNode,
266 Operand Od, PatLeaf imm_type> :
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000267 FI<op, (outs CPURegs:$dst), (ins CPURegs:$b, Od:$c),
268 !strconcat(instr_asm, "\t$dst, $b, $c"), [], IIAlu>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000269
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000270// Arithmetic Multiply ADD/SUB
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000271let rd = 0, shamt = 0, Defs = [HI, LO], Uses = [HI, LO] in
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000272class MArithR<bits<6> func, string instr_asm, SDNode op, bit isComm = 0> :
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000273 FR<0x1c, func, (outs), (ins CPURegs:$rs, CPURegs:$rt),
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000274 !strconcat(instr_asm, "\t$rs, $rt"),
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000275 [(op CPURegs:$rs, CPURegs:$rt, LO, HI)], IIImul> {
276 let isCommutable = isComm;
277}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000278
279// Logical
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000280let isCommutable = 1 in
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000281class LogicR<bits<6> func, string instr_asm, SDNode OpNode>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000282 FR<0x00, func, (outs CPURegs:$dst), (ins CPURegs:$b, CPURegs:$c),
283 !strconcat(instr_asm, "\t$dst, $b, $c"),
284 [(set CPURegs:$dst, (OpNode CPURegs:$b, CPURegs:$c))], IIAlu>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000285
286class LogicI<bits<6> op, string instr_asm, SDNode OpNode>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000287 FI<op, (outs CPURegs:$dst), (ins CPURegs:$b, uimm16:$c),
288 !strconcat(instr_asm, "\t$dst, $b, $c"),
289 [(set CPURegs:$dst, (OpNode CPURegs:$b, immZExt16:$c))], IIAlu>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000290
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000291let isCommutable = 1 in
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000292class LogicNOR<bits<6> op, bits<6> func, string instr_asm>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000293 FR<op, func, (outs CPURegs:$dst), (ins CPURegs:$b, CPURegs:$c),
294 !strconcat(instr_asm, "\t$dst, $b, $c"),
295 [(set CPURegs:$dst, (not (or CPURegs:$b, CPURegs:$c)))], IIAlu>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000296
297// Shifts
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000298class LogicR_shift_rotate_imm<bits<6> func, bits<5> _rs, string instr_asm,
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000299 SDNode OpNode>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000300 FR<0x00, func, (outs CPURegs:$dst), (ins CPURegs:$b, shamt:$c),
301 !strconcat(instr_asm, "\t$dst, $b, $c"),
Akira Hatanaka40eda462011-09-22 23:31:54 +0000302 [(set CPURegs:$dst, (OpNode CPURegs:$b, (i32 immZExt5:$c)))], IIAlu> {
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000303 let rs = _rs;
304}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000305
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000306class LogicR_shift_rotate_reg<bits<6> func, bits<5> _shamt, string instr_asm,
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000307 SDNode OpNode>:
308 FR<0x00, func, (outs CPURegs:$dst), (ins CPURegs:$c, CPURegs:$b),
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000309 !strconcat(instr_asm, "\t$dst, $b, $c"),
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000310 [(set CPURegs:$dst, (OpNode CPURegs:$b, CPURegs:$c))], IIAlu> {
311 let shamt = _shamt;
312}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000313
314// Load Upper Imediate
315class LoadUpper<bits<6> op, string instr_asm>:
316 FI< op,
Evan Cheng64d80e32007-07-19 01:14:50 +0000317 (outs CPURegs:$dst),
318 (ins uimm16:$imm),
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000319 !strconcat(instr_asm, "\t$dst, $imm"),
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000320 [], IIAlu>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000321
Eric Christopher3c999a22007-10-26 04:00:13 +0000322// Memory Load/Store
Akira Hatanaka8ddf6532011-09-09 20:45:50 +0000323let canFoldAsLoad = 1 in
Akira Hatanakad55bb382011-10-11 00:11:12 +0000324class LoadM<bits<6> op, string instr_asm, PatFrag OpNode, RegisterClass RC,
325 Operand MemOpnd, bit Pseudo>:
326 FI<op, (outs RC:$dst), (ins MemOpnd:$addr),
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000327 !strconcat(instr_asm, "\t$dst, $addr"),
Akira Hatanakad55bb382011-10-11 00:11:12 +0000328 [(set RC:$dst, (OpNode addr:$addr))], IILoad> {
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000329 let isPseudo = Pseudo;
330}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000331
Akira Hatanakad55bb382011-10-11 00:11:12 +0000332class StoreM<bits<6> op, string instr_asm, PatFrag OpNode, RegisterClass RC,
333 Operand MemOpnd, bit Pseudo>:
334 FI<op, (outs), (ins RC:$dst, MemOpnd:$addr),
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000335 !strconcat(instr_asm, "\t$dst, $addr"),
Akira Hatanakad55bb382011-10-11 00:11:12 +0000336 [(OpNode RC:$dst, addr:$addr)], IIStore> {
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000337 let isPseudo = Pseudo;
338}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000339
Akira Hatanakad55bb382011-10-11 00:11:12 +0000340// 32-bit load.
341multiclass LoadM32<bits<6> op, string instr_asm, PatFrag OpNode,
342 bit Pseudo = 0> {
343 def #NAME# : LoadM<op, instr_asm, OpNode, CPURegs, mem, Pseudo>,
344 Requires<[NotN64]>;
345 def _P8 : LoadM<op, instr_asm, OpNode, CPURegs, mem64, Pseudo>,
346 Requires<[IsN64]>;
347}
348
349// 64-bit load.
350multiclass LoadM64<bits<6> op, string instr_asm, PatFrag OpNode,
351 bit Pseudo = 0> {
352 def #NAME# : LoadM<op, instr_asm, OpNode, CPU64Regs, mem, Pseudo>,
353 Requires<[NotN64]>;
354 def _P8 : LoadM<op, instr_asm, OpNode, CPU64Regs, mem64, Pseudo>,
355 Requires<[IsN64]>;
356}
357
358// 32-bit store.
359multiclass StoreM32<bits<6> op, string instr_asm, PatFrag OpNode,
360 bit Pseudo = 0> {
361 def #NAME# : StoreM<op, instr_asm, OpNode, CPURegs, mem, Pseudo>,
362 Requires<[NotN64]>;
363 def _P8 : StoreM<op, instr_asm, OpNode, CPURegs, mem64, Pseudo>,
364 Requires<[IsN64]>;
365}
366
367// 64-bit store.
368multiclass StoreM64<bits<6> op, string instr_asm, PatFrag OpNode,
369 bit Pseudo = 0> {
370 def #NAME# : StoreM<op, instr_asm, OpNode, CPU64Regs, mem, Pseudo>,
371 Requires<[NotN64]>;
372 def _P8 : StoreM<op, instr_asm, OpNode, CPU64Regs, mem64, Pseudo>,
373 Requires<[IsN64]>;
374}
375
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000376// Conditional Branch
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000377let isBranch = 1, isTerminator=1, hasDelaySlot = 1 in {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000378class CBranch<bits<6> op, string instr_asm, PatFrag cond_op>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000379 FI<op, (outs), (ins CPURegs:$a, CPURegs:$b, brtarget:$offset),
380 !strconcat(instr_asm, "\t$a, $b, $offset"),
Akira Hatanaka40eda462011-09-22 23:31:54 +0000381 [(brcond (i32 (cond_op CPURegs:$a, CPURegs:$b)), bb:$offset)],
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000382 IIBranch>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000383
384class CBranchZero<bits<6> op, string instr_asm, PatFrag cond_op>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000385 FI<op, (outs), (ins CPURegs:$src, brtarget:$offset),
386 !strconcat(instr_asm, "\t$src, $offset"),
Akira Hatanaka40eda462011-09-22 23:31:54 +0000387 [(brcond (i32 (cond_op CPURegs:$src, 0)), bb:$offset)],
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000388 IIBranch>;
Eric Christopher3c999a22007-10-26 04:00:13 +0000389}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000390
Eric Christopher3c999a22007-10-26 04:00:13 +0000391// SetCC
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000392class SetCC_R<bits<6> op, bits<6> func, string instr_asm,
393 PatFrag cond_op>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000394 FR<op, func, (outs CPURegs:$dst), (ins CPURegs:$b, CPURegs:$c),
395 !strconcat(instr_asm, "\t$dst, $b, $c"),
396 [(set CPURegs:$dst, (cond_op CPURegs:$b, CPURegs:$c))],
397 IIAlu>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000398
399class SetCC_I<bits<6> op, string instr_asm, PatFrag cond_op,
400 Operand Od, PatLeaf imm_type>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000401 FI<op, (outs CPURegs:$dst), (ins CPURegs:$b, Od:$c),
402 !strconcat(instr_asm, "\t$dst, $b, $c"),
403 [(set CPURegs:$dst, (cond_op CPURegs:$b, imm_type:$c))],
404 IIAlu>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000405
406// Unconditional branch
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000407let isBranch=1, isTerminator=1, isBarrier=1, hasDelaySlot = 1 in
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000408class JumpFJ<bits<6> op, string instr_asm>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000409 FJ<op, (outs), (ins brtarget:$target),
410 !strconcat(instr_asm, "\t$target"), [(br bb:$target)], IIBranch>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000411
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000412let isBranch=1, isTerminator=1, isBarrier=1, rd=0, hasDelaySlot = 1 in
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000413class JumpFR<bits<6> op, bits<6> func, string instr_asm>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000414 FR<op, func, (outs), (ins CPURegs:$target),
415 !strconcat(instr_asm, "\t$target"), [(brind CPURegs:$target)], IIBranch>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000416
417// Jump and Link (Call)
Eric Christopher3c999a22007-10-26 04:00:13 +0000418let isCall=1, hasDelaySlot=1,
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000419 // All calls clobber the non-callee saved registers...
Jakob Stoklund Olesende12e432010-02-17 20:18:50 +0000420 Defs = [AT, V0, V1, A0, A1, A2, A3, T0, T1, T2, T3, T4, T5, T6, T7, T8, T9,
421 K0, K1, D0, D1, D2, D3, D4, D5, D6, D7, D8, D9], Uses = [GP] in {
Eric Christopher3c999a22007-10-26 04:00:13 +0000422 class JumpLink<bits<6> op, string instr_asm>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000423 FJ<op, (outs), (ins calltarget:$target, variable_ops),
424 !strconcat(instr_asm, "\t$target"), [(MipsJmpLink imm:$target)],
425 IIBranch>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000426
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000427 let rd=31 in
428 class JumpLinkReg<bits<6> op, bits<6> func, string instr_asm>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000429 FR<op, func, (outs), (ins CPURegs:$rs, variable_ops),
430 !strconcat(instr_asm, "\t$rs"), [(MipsJmpLink CPURegs:$rs)], IIBranch>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000431
432 class BranchLink<string instr_asm>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000433 FI<0x1, (outs), (ins CPURegs:$rs, brtarget:$target, variable_ops),
434 !strconcat(instr_asm, "\t$rs, $target"), [], IIBranch>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000435}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000436
Eric Christopher3c999a22007-10-26 04:00:13 +0000437// Mul, Div
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000438let Defs = [HI, LO] in {
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000439 let isCommutable = 1 in
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000440 class Mul<bits<6> func, string instr_asm, InstrItinClass itin>:
441 FR<0x00, func, (outs), (ins CPURegs:$a, CPURegs:$b),
442 !strconcat(instr_asm, "\t$a, $b"), [], itin>;
443
444 class Div<SDNode op, bits<6> func, string instr_asm, InstrItinClass itin>:
445 FR<0x00, func, (outs), (ins CPURegs:$a, CPURegs:$b),
446 !strconcat(instr_asm, "\t$$zero, $a, $b"),
447 [(op CPURegs:$a, CPURegs:$b)], itin>;
448}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000449
Eric Christopher3c999a22007-10-26 04:00:13 +0000450// Move from Hi/Lo
Akira Hatanaka36787932011-10-03 19:28:44 +0000451let shamt = 0 in {
452let rs = 0, rt = 0 in
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000453class MoveFromLOHI<bits<6> func, string instr_asm>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000454 FR<0x00, func, (outs CPURegs:$dst), (ins),
455 !strconcat(instr_asm, "\t$dst"), [], IIHiLo>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000456
Akira Hatanaka36787932011-10-03 19:28:44 +0000457let rt = 0, rd = 0 in
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000458class MoveToLOHI<bits<6> func, string instr_asm>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000459 FR<0x00, func, (outs), (ins CPURegs:$src),
460 !strconcat(instr_asm, "\t$src"), [], IIHiLo>;
Akira Hatanaka36787932011-10-03 19:28:44 +0000461}
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000462
Eric Christopher3c999a22007-10-26 04:00:13 +0000463class EffectiveAddress<string instr_asm> :
Akira Hatanaka03236be2011-07-07 20:54:20 +0000464 FI<0x09, (outs CPURegs:$dst), (ins mem_ea:$addr),
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000465 instr_asm, [(set CPURegs:$dst, addr:$addr)], IIAlu>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000466
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000467// Count Leading Ones/Zeros in Word
Bruno Cardoso Lopesc4bb67c2010-11-10 02:13:22 +0000468class CountLeading<bits<6> func, string instr_asm, list<dag> pattern>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000469 FR<0x1c, func, (outs CPURegs:$dst), (ins CPURegs:$src),
Bruno Cardoso Lopesc4bb67c2010-11-10 02:13:22 +0000470 !strconcat(instr_asm, "\t$dst, $src"), pattern, IIAlu>,
471 Requires<[HasBitCount]> {
472 let shamt = 0;
473 let rt = rd;
474}
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000475
476// Sign Extend in Register.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000477class SignExtInReg<bits<6> func, string instr_asm, ValueType vt>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000478 FR<0x3f, func, (outs CPURegs:$dst), (ins CPURegs:$src),
479 !strconcat(instr_asm, "\t$dst, $src"),
480 [(set CPURegs:$dst, (sext_inreg CPURegs:$src, vt))], NoItinerary>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000481
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000482// Byte Swap
483class ByteSwap<bits<6> func, string instr_asm>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000484 FR<0x1f, func, (outs CPURegs:$dst), (ins CPURegs:$src),
485 !strconcat(instr_asm, "\t$dst, $src"),
486 [(set CPURegs:$dst, (bswap CPURegs:$src))], NoItinerary>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000487
488// Conditional Move
489class CondMov<bits<6> func, string instr_asm, PatLeaf MovCode>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000490 FR<0x00, func, (outs CPURegs:$dst), (ins CPURegs:$F, CPURegs:$T,
491 CPURegs:$cond), !strconcat(instr_asm, "\t$dst, $T, $cond"),
Bruno Cardoso Lopesbd3af09c2010-12-07 19:04:14 +0000492 [], NoItinerary>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000493
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000494// Read Hardware
495class ReadHardware: FR<0x1f, 0x3b, (outs CPURegs:$dst), (ins HWRegs:$src),
496 "rdhwr\t$dst, $src", [], IIAlu> {
497 let rs = 0;
498 let shamt = 0;
499}
500
Akira Hatanaka667645f2011-08-17 22:59:46 +0000501// Ext and Ins
Bruno Cardoso Lopes44d12eb2011-08-18 16:30:49 +0000502class ExtIns<bits<6> _funct, string instr_asm, dag outs, dag ins,
Akira Hatanaka667645f2011-08-17 22:59:46 +0000503 list<dag> pattern, InstrItinClass itin>:
Bruno Cardoso Lopes44d12eb2011-08-18 16:30:49 +0000504 FR<0x1f, _funct, outs, ins, !strconcat(instr_asm, " $rt, $rs, $pos, $sz"),
Akira Hatanaka56633442011-09-20 23:53:09 +0000505 pattern, itin>, Requires<[HasMips32r2]> {
Akira Hatanaka667645f2011-08-17 22:59:46 +0000506 bits<5> pos;
Bruno Cardoso Lopes44d12eb2011-08-18 16:30:49 +0000507 bits<5> sz;
508 let rd = sz;
Akira Hatanaka667645f2011-08-17 22:59:46 +0000509 let shamt = pos;
510}
511
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000512// Atomic instructions with 2 source operands (ATOMIC_SWAP & ATOMIC_LOAD_*).
Akira Hatanakade9416e2011-07-20 00:53:09 +0000513class Atomic2Ops<PatFrag Op, string Opstr> :
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000514 MipsPseudo<(outs CPURegs:$dst), (ins CPURegs:$ptr, CPURegs:$incr),
515 !strconcat("atomic_", Opstr, "\t$dst, $ptr, $incr"),
516 [(set CPURegs:$dst,
517 (Op CPURegs:$ptr, CPURegs:$incr))]>;
518
519// Atomic Compare & Swap.
520class AtomicCmpSwap<PatFrag Op, string Width> :
521 MipsPseudo<(outs CPURegs:$dst),
522 (ins CPURegs:$ptr, CPURegs:$cmp, CPURegs:$swap),
523 !strconcat("atomic_cmp_swap_", Width,
524 "\t$dst, $ptr, $cmp, $swap"),
525 [(set CPURegs:$dst,
526 (Op CPURegs:$ptr, CPURegs:$cmp, CPURegs:$swap))]>;
527
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000528//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000529// Pseudo instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000530//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000531
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000532// As stack alignment is always done with addiu, we need a 16-bit immediate
Evan Cheng071a2792007-09-11 19:55:27 +0000533let Defs = [SP], Uses = [SP] in {
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000534def ADJCALLSTACKDOWN : MipsPseudo<(outs), (ins uimm16:$amt),
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000535 "!ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000536 [(callseq_start timm:$amt)]>;
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000537def ADJCALLSTACKUP : MipsPseudo<(outs), (ins uimm16:$amt1, uimm16:$amt2),
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000538 "!ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000539 [(callseq_end timm:$amt1, timm:$amt2)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000540}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000541
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000542// Some assembly macros need to avoid pseudoinstructions and assembler
543// automatic reodering, we should reorder ourselves.
544def MACRO : MipsPseudo<(outs), (ins), ".set\tmacro", []>;
545def REORDER : MipsPseudo<(outs), (ins), ".set\treorder", []>;
546def NOMACRO : MipsPseudo<(outs), (ins), ".set\tnomacro", []>;
547def NOREORDER : MipsPseudo<(outs), (ins), ".set\tnoreorder", []>;
548
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000549// These macros are inserted to prevent GAS from complaining
Bruno Cardoso Lopes99027d72011-03-04 20:48:08 +0000550// when using the AT register.
551def NOAT : MipsPseudo<(outs), (ins), ".set\tnoat", []>;
552def ATMACRO : MipsPseudo<(outs), (ins), ".set\tat", []>;
553
Eric Christopher3c999a22007-10-26 04:00:13 +0000554// When handling PIC code the assembler needs .cpload and .cprestore
555// directives. If the real instructions corresponding these directives
556// are used, we have the same behavior, but get also a bunch of warnings
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000557// from the assembler.
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000558def CPLOAD : MipsPseudo<(outs), (ins CPURegs:$picreg), ".cpload\t$picreg", []>;
Akira Hatanaka78d62b22011-07-07 22:06:18 +0000559def CPRESTORE : MipsPseudo<(outs), (ins i32imm:$loc), ".cprestore\t$loc", []>;
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000560
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000561let usesCustomInserter = 1 in {
Akira Hatanakade9416e2011-07-20 00:53:09 +0000562 def ATOMIC_LOAD_ADD_I8 : Atomic2Ops<atomic_load_add_8, "load_add_8">;
563 def ATOMIC_LOAD_ADD_I16 : Atomic2Ops<atomic_load_add_16, "load_add_16">;
564 def ATOMIC_LOAD_ADD_I32 : Atomic2Ops<atomic_load_add_32, "load_add_32">;
565 def ATOMIC_LOAD_SUB_I8 : Atomic2Ops<atomic_load_sub_8, "load_sub_8">;
566 def ATOMIC_LOAD_SUB_I16 : Atomic2Ops<atomic_load_sub_16, "load_sub_16">;
567 def ATOMIC_LOAD_SUB_I32 : Atomic2Ops<atomic_load_sub_32, "load_sub_32">;
568 def ATOMIC_LOAD_AND_I8 : Atomic2Ops<atomic_load_and_8, "load_and_8">;
569 def ATOMIC_LOAD_AND_I16 : Atomic2Ops<atomic_load_and_16, "load_and_16">;
570 def ATOMIC_LOAD_AND_I32 : Atomic2Ops<atomic_load_and_32, "load_and_32">;
571 def ATOMIC_LOAD_OR_I8 : Atomic2Ops<atomic_load_or_8, "load_or_8">;
572 def ATOMIC_LOAD_OR_I16 : Atomic2Ops<atomic_load_or_16, "load_or_16">;
573 def ATOMIC_LOAD_OR_I32 : Atomic2Ops<atomic_load_or_32, "load_or_32">;
574 def ATOMIC_LOAD_XOR_I8 : Atomic2Ops<atomic_load_xor_8, "load_xor_8">;
575 def ATOMIC_LOAD_XOR_I16 : Atomic2Ops<atomic_load_xor_16, "load_xor_16">;
576 def ATOMIC_LOAD_XOR_I32 : Atomic2Ops<atomic_load_xor_32, "load_xor_32">;
577 def ATOMIC_LOAD_NAND_I8 : Atomic2Ops<atomic_load_nand_8, "load_nand_8">;
578 def ATOMIC_LOAD_NAND_I16 : Atomic2Ops<atomic_load_nand_16, "load_nand_16">;
579 def ATOMIC_LOAD_NAND_I32 : Atomic2Ops<atomic_load_nand_32, "load_nand_32">;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000580
Akira Hatanakade9416e2011-07-20 00:53:09 +0000581 def ATOMIC_SWAP_I8 : Atomic2Ops<atomic_swap_8, "swap_8">;
582 def ATOMIC_SWAP_I16 : Atomic2Ops<atomic_swap_16, "swap_16">;
583 def ATOMIC_SWAP_I32 : Atomic2Ops<atomic_swap_32, "swap_32">;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000584
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000585 def ATOMIC_CMP_SWAP_I8 : AtomicCmpSwap<atomic_cmp_swap_8, "8">;
586 def ATOMIC_CMP_SWAP_I16 : AtomicCmpSwap<atomic_cmp_swap_16, "16">;
587 def ATOMIC_CMP_SWAP_I32 : AtomicCmpSwap<atomic_cmp_swap_32, "32">;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000588}
589
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000590//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000591// Instruction definition
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000592//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000593
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000594//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000595// MipsI Instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000596//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000597
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000598/// Arithmetic Instructions (ALU Immediate)
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000599def ADDiu : ArithI<0x09, "addiu", add, simm16, immSExt16>;
600def ADDi : ArithOverflowI<0x08, "addi", add, simm16, immSExt16>;
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000601def SLTi : SetCC_I<0x0a, "slti", setlt, simm16, immSExt16>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000602def SLTiu : SetCC_I<0x0b, "sltiu", setult, simm16, immSExt16>;
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000603def ANDi : LogicI<0x0c, "andi", and>;
604def ORi : LogicI<0x0d, "ori", or>;
605def XORi : LogicI<0x0e, "xori", xor>;
606def LUi : LoadUpper<0x0f, "lui">;
607
608/// Arithmetic Instructions (3-Operand, R-Type)
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000609def ADDu : ArithR<0x00, 0x21, "addu", add, IIAlu, 1>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000610def SUBu : ArithR<0x00, 0x23, "subu", sub, IIAlu>;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000611def ADD : ArithOverflowR<0x00, 0x20, "add", 1>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000612def SUB : ArithOverflowR<0x00, 0x22, "sub">;
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000613def SLT : SetCC_R<0x00, 0x2a, "slt", setlt>;
614def SLTu : SetCC_R<0x00, 0x2b, "sltu", setult>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000615def AND : LogicR<0x24, "and", and>;
616def OR : LogicR<0x25, "or", or>;
617def XOR : LogicR<0x26, "xor", xor>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000618def NOR : LogicNOR<0x00, 0x27, "nor">;
619
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000620/// Shift Instructions
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000621def SLL : LogicR_shift_rotate_imm<0x00, 0x00, "sll", shl>;
622def SRL : LogicR_shift_rotate_imm<0x02, 0x00, "srl", srl>;
623def SRA : LogicR_shift_rotate_imm<0x03, 0x00, "sra", sra>;
624def SLLV : LogicR_shift_rotate_reg<0x04, 0x00, "sllv", shl>;
625def SRLV : LogicR_shift_rotate_reg<0x06, 0x00, "srlv", srl>;
626def SRAV : LogicR_shift_rotate_reg<0x07, 0x00, "srav", sra>;
627
628// Rotate Instructions
Akira Hatanaka56633442011-09-20 23:53:09 +0000629let Predicates = [HasMips32r2] in {
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000630 def ROTR : LogicR_shift_rotate_imm<0x02, 0x01, "rotr", rotr>;
631 def ROTRV : LogicR_shift_rotate_reg<0x06, 0x01, "rotrv", rotr>;
632}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000633
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000634/// Load and Store Instructions
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000635/// aligned
Akira Hatanakad55bb382011-10-11 00:11:12 +0000636defm LB : LoadM32<0x20, "lb", sextloadi8>;
637defm LBu : LoadM32<0x24, "lbu", zextloadi8>;
638defm LH : LoadM32<0x21, "lh", sextloadi16_a>;
639defm LHu : LoadM32<0x25, "lhu", zextloadi16_a>;
640defm LW : LoadM32<0x23, "lw", load_a>;
641defm SB : StoreM32<0x28, "sb", truncstorei8>;
642defm SH : StoreM32<0x29, "sh", truncstorei16_a>;
643defm SW : StoreM32<0x2b, "sw", store_a>;
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000644
645/// unaligned
Akira Hatanakad55bb382011-10-11 00:11:12 +0000646defm ULH : LoadM32<0x21, "ulh", sextloadi16_u, 1>;
647defm ULHu : LoadM32<0x25, "ulhu", zextloadi16_u, 1>;
648defm ULW : LoadM32<0x23, "ulw", load_u, 1>;
649defm USH : StoreM32<0x29, "ush", truncstorei16_u, 1>;
650defm USW : StoreM32<0x2b, "usw", store_u, 1>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000651
Akira Hatanakadb548262011-07-19 23:30:50 +0000652let hasSideEffects = 1 in
653def SYNC : MipsInst<(outs), (ins i32imm:$stype), "sync $stype",
654 [(MipsSync imm:$stype)], NoItinerary>
655{
656 let opcode = 0;
657 let Inst{25-11} = 0;
658 let Inst{5-0} = 15;
659}
660
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000661/// Load-linked, Store-conditional
Akira Hatanaka8ddf6532011-09-09 20:45:50 +0000662let mayLoad = 1 in
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000663 def LL : FI<0x30, (outs CPURegs:$dst), (ins mem:$addr),
664 "ll\t$dst, $addr", [], IILoad>;
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +0000665let mayStore = 1, Constraints = "$src = $dst" in
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000666 def SC : FI<0x38, (outs CPURegs:$dst), (ins CPURegs:$src, mem:$addr),
667 "sc\t$src, $addr", [], IIStore>;
668
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000669/// Jump and Branch Instructions
670def J : JumpFJ<0x02, "j">;
Akira Hatanaka1f8d8222011-08-11 21:05:37 +0000671let isIndirectBranch = 1 in
672 def JR : JumpFR<0x00, 0x08, "jr">;
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000673def JAL : JumpLink<0x03, "jal">;
674def JALR : JumpLinkReg<0x00, 0x09, "jalr">;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000675def BEQ : CBranch<0x04, "beq", seteq>;
676def BNE : CBranch<0x05, "bne", setne>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000677
Eric Christopher3c999a22007-10-26 04:00:13 +0000678let rt=1 in
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000679 def BGEZ : CBranchZero<0x01, "bgez", setge>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000680
681let rt=0 in {
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000682 def BGTZ : CBranchZero<0x07, "bgtz", setgt>;
683 def BLEZ : CBranchZero<0x07, "blez", setle>;
684 def BLTZ : CBranchZero<0x01, "bltz", setlt>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000685}
686
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000687def BGEZAL : BranchLink<"bgezal">;
688def BLTZAL : BranchLink<"bltzal">;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000689
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000690let isReturn=1, isTerminator=1, hasDelaySlot=1,
691 isBarrier=1, hasCtrlDep=1, rs=0, rt=0, shamt=0 in
692 def RET : FR <0x00, 0x02, (outs), (ins CPURegs:$target),
693 "jr\t$target", [(MipsRet CPURegs:$target)], IIBranch>;
694
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000695/// Multiply and Divide Instructions.
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000696def MULT : Mul<0x18, "mult", IIImul>;
697def MULTu : Mul<0x19, "multu", IIImul>;
698def SDIV : Div<MipsDivRem, 0x1a, "div", IIIdiv>;
699def UDIV : Div<MipsDivRemU, 0x1b, "divu", IIIdiv>;
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000700
701let Defs = [HI] in
702 def MTHI : MoveToLOHI<0x11, "mthi">;
703let Defs = [LO] in
704 def MTLO : MoveToLOHI<0x13, "mtlo">;
705
706let Uses = [HI] in
707 def MFHI : MoveFromLOHI<0x10, "mfhi">;
708let Uses = [LO] in
709 def MFLO : MoveFromLOHI<0x12, "mflo">;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000710
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000711/// Sign Ext In Register Instructions.
712let Predicates = [HasSEInReg] in {
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000713 let shamt = 0x10, rs = 0 in
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000714 def SEB : SignExtInReg<0x21, "seb", i8>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000715
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000716 let shamt = 0x18, rs = 0 in
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000717 def SEH : SignExtInReg<0x20, "seh", i16>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000718}
719
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000720/// Count Leading
Bruno Cardoso Lopesc4bb67c2010-11-10 02:13:22 +0000721def CLZ : CountLeading<0b100000, "clz",
722 [(set CPURegs:$dst, (ctlz CPURegs:$src))]>;
723def CLO : CountLeading<0b100001, "clo",
724 [(set CPURegs:$dst, (ctlz (not CPURegs:$src)))]>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000725
726/// Byte Swap
727let Predicates = [HasSwap] in {
728 let shamt = 0x3, rs = 0 in
729 def WSBW : ByteSwap<0x20, "wsbw">;
730}
731
732/// Conditional Move
733def MIPS_CMOV_ZERO : PatLeaf<(i32 0)>;
734def MIPS_CMOV_NZERO : PatLeaf<(i32 1)>;
735
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000736// Conditional moves:
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000737// These instructions are expanded in
738// MipsISelLowering::EmitInstrWithCustomInserter if target does not have
739// conditional move instructions.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000740// flag:int, data:int
741let usesCustomInserter = 1, shamt = 0, Constraints = "$F = $dst" in
742 class CondMovIntInt<bits<6> funct, string instr_asm> :
743 FR<0, funct, (outs CPURegs:$dst),
744 (ins CPURegs:$T, CPURegs:$cond, CPURegs:$F),
745 !strconcat(instr_asm, "\t$dst, $T, $cond"), [], NoItinerary>;
746
747def MOVZ_I : CondMovIntInt<0x0a, "movz">;
748def MOVN_I : CondMovIntInt<0x0b, "movn">;
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000749
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000750/// No operation
751let addr=0 in
752 def NOP : FJ<0, (outs), (ins), "nop", [], IIAlu>;
753
Eric Christopher3c999a22007-10-26 04:00:13 +0000754// FrameIndexes are legalized when they are operands from load/store
Bruno Cardoso Lopesb42abeb2007-09-24 20:15:11 +0000755// instructions. The same not happens for stack address copies, so an
756// add op with mem ComplexPattern is used and the stack address copy
757// can be matched. It's similar to Sparc LEA_ADDRi
Akira Hatanaka03236be2011-07-07 20:54:20 +0000758def LEA_ADDiu : EffectiveAddress<"addiu\t$dst, $addr">;
Bruno Cardoso Lopesb42abeb2007-09-24 20:15:11 +0000759
Akira Hatanaka21afc632011-06-21 00:40:49 +0000760// DynAlloc node points to dynamically allocated stack space.
761// $sp is added to the list of implicitly used registers to prevent dead code
762// elimination from removing instructions that modify $sp.
763let Uses = [SP] in
Akira Hatanaka03236be2011-07-07 20:54:20 +0000764def DynAlloc : EffectiveAddress<"addiu\t$dst, $addr">;
Akira Hatanaka21afc632011-06-21 00:40:49 +0000765
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000766// MADD*/MSUB*
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000767def MADD : MArithR<0, "madd", MipsMAdd, 1>;
768def MADDU : MArithR<1, "maddu", MipsMAddu, 1>;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000769def MSUB : MArithR<4, "msub", MipsMSub>;
770def MSUBU : MArithR<5, "msubu", MipsMSubu>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000771
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000772// MUL is a assembly macro in the current used ISAs. In recent ISA's
773// it is a real instruction.
Akira Hatanaka56633442011-09-20 23:53:09 +0000774def MUL : ArithR<0x1c, 0x02, "mul", mul, IIImul, 1>, Requires<[HasMips32]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000775
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000776def RDHWR : ReadHardware;
777
Bruno Cardoso Lopes44d12eb2011-08-18 16:30:49 +0000778def EXT : ExtIns<0, "ext", (outs CPURegs:$rt),
779 (ins CPURegs:$rs, uimm16:$pos, uimm16:$sz),
780 [(set CPURegs:$rt,
781 (MipsExt CPURegs:$rs, immZExt5:$pos, immZExt5:$sz))],
Akira Hatanaka667645f2011-08-17 22:59:46 +0000782 NoItinerary>;
783
784let Constraints = "$src = $rt" in
Bruno Cardoso Lopes44d12eb2011-08-18 16:30:49 +0000785def INS : ExtIns<4, "ins", (outs CPURegs:$rt),
786 (ins CPURegs:$rs, uimm16:$pos, uimm16:$sz, CPURegs:$src),
787 [(set CPURegs:$rt,
788 (MipsIns CPURegs:$rs, immZExt5:$pos, immZExt5:$sz,
Akira Hatanaka667645f2011-08-17 22:59:46 +0000789 CPURegs:$src))],
790 NoItinerary>;
Akira Hatanakabb15e112011-08-17 02:05:42 +0000791
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000792//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000793// Arbitrary patterns that map to one or more instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000794//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000795
796// Small immediates
Eric Christopher3c999a22007-10-26 04:00:13 +0000797def : Pat<(i32 immSExt16:$in),
Bruno Cardoso Lopes332a3d22007-07-11 22:47:02 +0000798 (ADDiu ZERO, imm:$in)>;
Eric Christopher3c999a22007-10-26 04:00:13 +0000799def : Pat<(i32 immZExt16:$in),
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000800 (ORi ZERO, imm:$in)>;
801
802// Arbitrary immediates
803def : Pat<(i32 imm:$imm),
804 (ORi (LUi (HI16 imm:$imm)), (LO16 imm:$imm))>;
805
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000806// Carry patterns
807def : Pat<(subc CPURegs:$lhs, CPURegs:$rhs),
808 (SUBu CPURegs:$lhs, CPURegs:$rhs)>;
809def : Pat<(addc CPURegs:$lhs, CPURegs:$rhs),
810 (ADDu CPURegs:$lhs, CPURegs:$rhs)>;
Bruno Cardoso Lopes911a9922011-03-04 17:59:18 +0000811def : Pat<(addc CPURegs:$src, immSExt16:$imm),
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000812 (ADDiu CPURegs:$src, imm:$imm)>;
813
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000814// Call
815def : Pat<(MipsJmpLink (i32 tglobaladdr:$dst)),
816 (JAL tglobaladdr:$dst)>;
817def : Pat<(MipsJmpLink (i32 texternalsym:$dst)),
818 (JAL texternalsym:$dst)>;
Chris Lattnere0d27532010-02-28 07:23:21 +0000819//def : Pat<(MipsJmpLink CPURegs:$dst),
820// (JALR CPURegs:$dst)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000821
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000822// hi/lo relocs
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000823def : Pat<(MipsHi tglobaladdr:$in), (LUi tglobaladdr:$in)>;
Akira Hatanakaf48eb532011-04-25 17:10:45 +0000824def : Pat<(MipsHi tblockaddress:$in), (LUi tblockaddress:$in)>;
Akira Hatanakaa4b97f32011-09-13 20:13:58 +0000825def : Pat<(MipsLo tglobaladdr:$in), (ADDiu ZERO, tglobaladdr:$in)>;
826def : Pat<(MipsLo tblockaddress:$in), (ADDiu ZERO, tblockaddress:$in)>;
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000827def : Pat<(add CPURegs:$hi, (MipsLo tglobaladdr:$lo)),
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000828 (ADDiu CPURegs:$hi, tglobaladdr:$lo)>;
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000829def : Pat<(add CPURegs:$hi, (MipsLo tblockaddress:$lo)),
830 (ADDiu CPURegs:$hi, tblockaddress:$lo)>;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000831
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000832def : Pat<(MipsHi tjumptable:$in), (LUi tjumptable:$in)>;
Akira Hatanakaa4b97f32011-09-13 20:13:58 +0000833def : Pat<(MipsLo tjumptable:$in), (ADDiu ZERO, tjumptable:$in)>;
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000834def : Pat<(add CPURegs:$hi, (MipsLo tjumptable:$lo)),
835 (ADDiu CPURegs:$hi, tjumptable:$lo)>;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000836
837def : Pat<(MipsHi tconstpool:$in), (LUi tconstpool:$in)>;
Akira Hatanakaa4b97f32011-09-13 20:13:58 +0000838def : Pat<(MipsLo tconstpool:$in), (ADDiu ZERO, tconstpool:$in)>;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000839def : Pat<(add CPURegs:$hi, (MipsLo tconstpool:$lo)),
840 (ADDiu CPURegs:$hi, tconstpool:$lo)>;
841
842// gp_rel relocs
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000843def : Pat<(add CPURegs:$gp, (MipsGPRel tglobaladdr:$in)),
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +0000844 (ADDiu CPURegs:$gp, tglobaladdr:$in)>;
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000845def : Pat<(add CPURegs:$gp, (MipsGPRel tconstpool:$in)),
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000846 (ADDiu CPURegs:$gp, tconstpool:$in)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000847
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000848// tlsgd
849def : Pat<(add CPURegs:$gp, (MipsTlsGd tglobaltlsaddr:$in)),
850 (ADDiu CPURegs:$gp, tglobaltlsaddr:$in)>;
851
852// tprel hi/lo
853def : Pat<(MipsTprelHi tglobaltlsaddr:$in), (LUi tglobaltlsaddr:$in)>;
Akira Hatanakaa4b97f32011-09-13 20:13:58 +0000854def : Pat<(MipsTprelLo tglobaltlsaddr:$in), (ADDiu ZERO, tglobaltlsaddr:$in)>;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000855def : Pat<(add CPURegs:$hi, (MipsTprelLo tglobaltlsaddr:$lo)),
856 (ADDiu CPURegs:$hi, tglobaltlsaddr:$lo)>;
857
Akira Hatanaka342837d2011-05-28 01:07:07 +0000858// wrapper_pic
859class WrapperPICPat<SDNode node>:
860 Pat<(MipsWrapperPIC node:$in),
861 (ADDiu GP, node:$in)>;
862
863def : WrapperPICPat<tglobaladdr>;
864def : WrapperPICPat<tconstpool>;
865def : WrapperPICPat<texternalsym>;
866def : WrapperPICPat<tblockaddress>;
867def : WrapperPICPat<tjumptable>;
868
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000869// Mips does not have "not", so we expand our way
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000870def : Pat<(not CPURegs:$in),
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000871 (NOR CPURegs:$in, ZERO)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000872
Eric Christopher3c999a22007-10-26 04:00:13 +0000873// extended load and stores
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000874def : Pat<(extloadi1 addr:$src), (LBu addr:$src)>;
875def : Pat<(extloadi8 addr:$src), (LBu addr:$src)>;
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000876def : Pat<(extloadi16_a addr:$src), (LHu addr:$src)>;
877def : Pat<(extloadi16_u addr:$src), (ULHu addr:$src)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000878
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000879// peepholes
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000880def : Pat<(store (i32 0), addr:$dst), (SW ZERO, addr:$dst)>;
881
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000882// brcond patterns
Akira Hatanaka40eda462011-09-22 23:31:54 +0000883def : Pat<(brcond (i32 (setne CPURegs:$lhs, 0)), bb:$dst),
Bruno Cardoso Lopes332a3d22007-07-11 22:47:02 +0000884 (BNE CPURegs:$lhs, ZERO, bb:$dst)>;
Akira Hatanaka40eda462011-09-22 23:31:54 +0000885def : Pat<(brcond (i32 (seteq CPURegs:$lhs, 0)), bb:$dst),
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000886 (BEQ CPURegs:$lhs, ZERO, bb:$dst)>;
Bruno Cardoso Lopes332a3d22007-07-11 22:47:02 +0000887
Akira Hatanaka40eda462011-09-22 23:31:54 +0000888def : Pat<(brcond (i32 (setge CPURegs:$lhs, CPURegs:$rhs)), bb:$dst),
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000889 (BEQ (SLT CPURegs:$lhs, CPURegs:$rhs), ZERO, bb:$dst)>;
Akira Hatanaka40eda462011-09-22 23:31:54 +0000890def : Pat<(brcond (i32 (setuge CPURegs:$lhs, CPURegs:$rhs)), bb:$dst),
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000891 (BEQ (SLTu CPURegs:$lhs, CPURegs:$rhs), ZERO, bb:$dst)>;
Akira Hatanaka40eda462011-09-22 23:31:54 +0000892def : Pat<(brcond (i32 (setge CPURegs:$lhs, immSExt16:$rhs)), bb:$dst),
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000893 (BEQ (SLTi CPURegs:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>;
Akira Hatanaka40eda462011-09-22 23:31:54 +0000894def : Pat<(brcond (i32 (setuge CPURegs:$lhs, immSExt16:$rhs)), bb:$dst),
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000895 (BEQ (SLTiu CPURegs:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000896
Akira Hatanaka40eda462011-09-22 23:31:54 +0000897def : Pat<(brcond (i32 (setle CPURegs:$lhs, CPURegs:$rhs)), bb:$dst),
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000898 (BEQ (SLT CPURegs:$rhs, CPURegs:$lhs), ZERO, bb:$dst)>;
Akira Hatanaka40eda462011-09-22 23:31:54 +0000899def : Pat<(brcond (i32 (setule CPURegs:$lhs, CPURegs:$rhs)), bb:$dst),
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000900 (BEQ (SLTu CPURegs:$rhs, CPURegs:$lhs), ZERO, bb:$dst)>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000901
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000902def : Pat<(brcond CPURegs:$cond, bb:$dst),
903 (BNE CPURegs:$cond, ZERO, bb:$dst)>;
904
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000905// select patterns
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000906multiclass MovzPats<RegisterClass RC, Instruction MOVZInst> {
Akira Hatanaka40eda462011-09-22 23:31:54 +0000907 def : Pat<(select (i32 (setge CPURegs:$lhs, CPURegs:$rhs)), RC:$T, RC:$F),
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000908 (MOVZInst RC:$T, (SLT CPURegs:$lhs, CPURegs:$rhs), RC:$F)>;
Akira Hatanaka40eda462011-09-22 23:31:54 +0000909 def : Pat<(select (i32 (setuge CPURegs:$lhs, CPURegs:$rhs)), RC:$T, RC:$F),
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000910 (MOVZInst RC:$T, (SLTu CPURegs:$lhs, CPURegs:$rhs), RC:$F)>;
Akira Hatanaka40eda462011-09-22 23:31:54 +0000911 def : Pat<(select (i32 (setge CPURegs:$lhs, immSExt16:$rhs)), RC:$T, RC:$F),
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000912 (MOVZInst RC:$T, (SLTi CPURegs:$lhs, immSExt16:$rhs), RC:$F)>;
Akira Hatanaka40eda462011-09-22 23:31:54 +0000913 def : Pat<(select (i32 (setuge CPURegs:$lh, immSExt16:$rh)), RC:$T, RC:$F),
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000914 (MOVZInst RC:$T, (SLTiu CPURegs:$lh, immSExt16:$rh), RC:$F)>;
Akira Hatanaka40eda462011-09-22 23:31:54 +0000915 def : Pat<(select (i32 (setle CPURegs:$lhs, CPURegs:$rhs)), RC:$T, RC:$F),
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000916 (MOVZInst RC:$T, (SLT CPURegs:$rhs, CPURegs:$lhs), RC:$F)>;
Akira Hatanaka40eda462011-09-22 23:31:54 +0000917 def : Pat<(select (i32 (setule CPURegs:$lhs, CPURegs:$rhs)), RC:$T, RC:$F),
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000918 (MOVZInst RC:$T, (SLTu CPURegs:$rhs, CPURegs:$lhs), RC:$F)>;
Akira Hatanaka40eda462011-09-22 23:31:54 +0000919 def : Pat<(select (i32 (seteq CPURegs:$lhs, CPURegs:$rhs)), RC:$T, RC:$F),
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000920 (MOVZInst RC:$T, (XOR CPURegs:$lhs, CPURegs:$rhs), RC:$F)>;
Akira Hatanaka40eda462011-09-22 23:31:54 +0000921 def : Pat<(select (i32 (seteq CPURegs:$lhs, 0)), RC:$T, RC:$F),
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000922 (MOVZInst RC:$T, CPURegs:$lhs, RC:$F)>;
923}
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000924
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000925multiclass MovnPats<RegisterClass RC, Instruction MOVNInst> {
Akira Hatanaka40eda462011-09-22 23:31:54 +0000926 def : Pat<(select (i32 (setne CPURegs:$lhs, CPURegs:$rhs)), RC:$T, RC:$F),
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000927 (MOVNInst RC:$T, (XOR CPURegs:$lhs, CPURegs:$rhs), RC:$F)>;
928 def : Pat<(select CPURegs:$cond, RC:$T, RC:$F),
929 (MOVNInst RC:$T, CPURegs:$cond, RC:$F)>;
Akira Hatanaka40eda462011-09-22 23:31:54 +0000930 def : Pat<(select (i32 (setne CPURegs:$lhs, 0)), RC:$T, RC:$F),
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000931 (MOVNInst RC:$T, CPURegs:$lhs, RC:$F)>;
932}
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000933
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000934defm : MovzPats<CPURegs, MOVZ_I>;
935defm : MovnPats<CPURegs, MOVN_I>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000936
937// setcc patterns
938def : Pat<(seteq CPURegs:$lhs, CPURegs:$rhs),
939 (SLTu (XOR CPURegs:$lhs, CPURegs:$rhs), 1)>;
940def : Pat<(setne CPURegs:$lhs, CPURegs:$rhs),
941 (SLTu ZERO, (XOR CPURegs:$lhs, CPURegs:$rhs))>;
942
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000943def : Pat<(setle CPURegs:$lhs, CPURegs:$rhs),
944 (XORi (SLT CPURegs:$rhs, CPURegs:$lhs), 1)>;
945def : Pat<(setule CPURegs:$lhs, CPURegs:$rhs),
946 (XORi (SLTu CPURegs:$rhs, CPURegs:$lhs), 1)>;
947
948def : Pat<(setgt CPURegs:$lhs, CPURegs:$rhs),
949 (SLT CPURegs:$rhs, CPURegs:$lhs)>;
950def : Pat<(setugt CPURegs:$lhs, CPURegs:$rhs),
951 (SLTu CPURegs:$rhs, CPURegs:$lhs)>;
952
953def : Pat<(setge CPURegs:$lhs, CPURegs:$rhs),
954 (XORi (SLT CPURegs:$lhs, CPURegs:$rhs), 1)>;
955def : Pat<(setuge CPURegs:$lhs, CPURegs:$rhs),
956 (XORi (SLTu CPURegs:$lhs, CPURegs:$rhs), 1)>;
957
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000958def : Pat<(setge CPURegs:$lhs, immSExt16:$rhs),
959 (XORi (SLTi CPURegs:$lhs, immSExt16:$rhs), 1)>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000960def : Pat<(setuge CPURegs:$lhs, immSExt16:$rhs),
961 (XORi (SLTiu CPURegs:$lhs, immSExt16:$rhs), 1)>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000962
Akira Hatanaka21afc632011-06-21 00:40:49 +0000963// select MipsDynAlloc
964def : Pat<(MipsDynAlloc addr:$f), (DynAlloc addr:$f)>;
965
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000966//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000967// Floating Point Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000968//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000969
970include "MipsInstrFPU.td"
Akira Hatanaka95934842011-09-24 01:34:44 +0000971include "Mips64InstrInfo.td"
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000972