blob: 589e2d959d68f7591315893931595c8d21507314 [file] [log] [blame]
Misha Brukman2a8350a2005-02-05 02:24:26 +00001//===- AlphaInstrInfo.cpp - Alpha Instruction Information -------*- C++ -*-===//
Misha Brukman4633f1c2005-04-21 23:13:11 +00002//
Andrew Lenharth304d0f32005-01-22 23:41:55 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman4633f1c2005-04-21 23:13:11 +00007//
Andrew Lenharth304d0f32005-01-22 23:41:55 +00008//===----------------------------------------------------------------------===//
9//
10// This file contains the Alpha implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "Alpha.h"
15#include "AlphaInstrInfo.h"
Dan Gohman99114052009-06-03 20:30:14 +000016#include "AlphaMachineFunctionInfo.h"
Dan Gohman99114052009-06-03 20:30:14 +000017#include "llvm/CodeGen/MachineRegisterInfo.h"
Owen Anderson718cb662007-09-07 04:06:50 +000018#include "llvm/ADT/STLExtras.h"
Dan Gohmand68a0762009-01-05 17:59:02 +000019#include "llvm/ADT/SmallVector.h"
Andrew Lenharth304d0f32005-01-22 23:41:55 +000020#include "llvm/CodeGen/MachineInstrBuilder.h"
Torok Edwin804e0fe2009-07-08 19:04:27 +000021#include "llvm/Support/ErrorHandling.h"
Evan Cheng22fee2d2011-06-28 20:07:07 +000022
23#define GET_INSTRINFO_MC_DESC
24#include "AlphaGenInstrInfo.inc"
Andrew Lenharth304d0f32005-01-22 23:41:55 +000025using namespace llvm;
26
27AlphaInstrInfo::AlphaInstrInfo()
Chris Lattner64105522008-01-01 01:03:04 +000028 : TargetInstrInfoImpl(AlphaInsts, array_lengthof(AlphaInsts)),
Evan Cheng7ce45782006-11-13 23:36:35 +000029 RI(*this) { }
Andrew Lenharth304d0f32005-01-22 23:41:55 +000030
31
Chris Lattner40839602006-02-02 20:12:32 +000032unsigned
Dan Gohmancbad42c2008-11-18 19:49:32 +000033AlphaInstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
34 int &FrameIndex) const {
Chris Lattner40839602006-02-02 20:12:32 +000035 switch (MI->getOpcode()) {
36 case Alpha::LDL:
37 case Alpha::LDQ:
38 case Alpha::LDBU:
39 case Alpha::LDWU:
40 case Alpha::LDS:
41 case Alpha::LDT:
Dan Gohmand735b802008-10-03 15:45:36 +000042 if (MI->getOperand(1).isFI()) {
Chris Lattner8aa797a2007-12-30 23:10:15 +000043 FrameIndex = MI->getOperand(1).getIndex();
Chris Lattner40839602006-02-02 20:12:32 +000044 return MI->getOperand(0).getReg();
45 }
46 break;
47 }
48 return 0;
49}
50
Andrew Lenharth133d3102006-02-03 03:07:37 +000051unsigned
Dan Gohmancbad42c2008-11-18 19:49:32 +000052AlphaInstrInfo::isStoreToStackSlot(const MachineInstr *MI,
53 int &FrameIndex) const {
Andrew Lenharth133d3102006-02-03 03:07:37 +000054 switch (MI->getOpcode()) {
55 case Alpha::STL:
56 case Alpha::STQ:
57 case Alpha::STB:
58 case Alpha::STW:
59 case Alpha::STS:
60 case Alpha::STT:
Dan Gohmand735b802008-10-03 15:45:36 +000061 if (MI->getOperand(1).isFI()) {
Chris Lattner8aa797a2007-12-30 23:10:15 +000062 FrameIndex = MI->getOperand(1).getIndex();
Andrew Lenharth133d3102006-02-03 03:07:37 +000063 return MI->getOperand(0).getReg();
64 }
65 break;
66 }
67 return 0;
68}
69
Andrew Lenharthf81173f2006-10-31 16:49:55 +000070static bool isAlphaIntCondCode(unsigned Opcode) {
71 switch (Opcode) {
72 case Alpha::BEQ:
73 case Alpha::BNE:
74 case Alpha::BGE:
75 case Alpha::BGT:
76 case Alpha::BLE:
77 case Alpha::BLT:
78 case Alpha::BLBC:
79 case Alpha::BLBS:
80 return true;
81 default:
82 return false;
83 }
84}
85
Owen Anderson44eb65c2008-08-14 22:49:33 +000086unsigned AlphaInstrInfo::InsertBranch(MachineBasicBlock &MBB,
Bill Wendlingd1c321a2009-02-12 00:02:55 +000087 MachineBasicBlock *TBB,
88 MachineBasicBlock *FBB,
Stuart Hastings3bf91252010-06-17 22:43:56 +000089 const SmallVectorImpl<MachineOperand> &Cond,
90 DebugLoc DL) const {
Andrew Lenharthf81173f2006-10-31 16:49:55 +000091 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
92 assert((Cond.size() == 2 || Cond.size() == 0) &&
93 "Alpha branch conditions have two components!");
94
95 // One-way branch.
96 if (FBB == 0) {
97 if (Cond.empty()) // Unconditional branch
Stuart Hastings3bf91252010-06-17 22:43:56 +000098 BuildMI(&MBB, DL, get(Alpha::BR)).addMBB(TBB);
Andrew Lenharthf81173f2006-10-31 16:49:55 +000099 else // Conditional branch
100 if (isAlphaIntCondCode(Cond[0].getImm()))
Stuart Hastings3bf91252010-06-17 22:43:56 +0000101 BuildMI(&MBB, DL, get(Alpha::COND_BRANCH_I))
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000102 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
103 else
Stuart Hastings3bf91252010-06-17 22:43:56 +0000104 BuildMI(&MBB, DL, get(Alpha::COND_BRANCH_F))
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000105 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
Evan Chengb5cdaa22007-05-18 00:05:48 +0000106 return 1;
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000107 }
108
109 // Two-way Conditional Branch.
110 if (isAlphaIntCondCode(Cond[0].getImm()))
Stuart Hastings3bf91252010-06-17 22:43:56 +0000111 BuildMI(&MBB, DL, get(Alpha::COND_BRANCH_I))
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000112 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
113 else
Stuart Hastings3bf91252010-06-17 22:43:56 +0000114 BuildMI(&MBB, DL, get(Alpha::COND_BRANCH_F))
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000115 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
Stuart Hastings3bf91252010-06-17 22:43:56 +0000116 BuildMI(&MBB, DL, get(Alpha::BR)).addMBB(FBB);
Evan Chengb5cdaa22007-05-18 00:05:48 +0000117 return 2;
Rafael Espindola3d7d39a2006-10-24 17:07:11 +0000118}
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000119
Jakob Stoklund Olesen99666a32010-07-11 01:08:23 +0000120void AlphaInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
121 MachineBasicBlock::iterator MI, DebugLoc DL,
122 unsigned DestReg, unsigned SrcReg,
123 bool KillSrc) const {
124 if (Alpha::GPRCRegClass.contains(DestReg, SrcReg)) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000125 BuildMI(MBB, MI, DL, get(Alpha::BISr), DestReg)
126 .addReg(SrcReg)
Jakob Stoklund Olesen99666a32010-07-11 01:08:23 +0000127 .addReg(SrcReg, getKillRegState(KillSrc));
128 } else if (Alpha::F4RCRegClass.contains(DestReg, SrcReg)) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000129 BuildMI(MBB, MI, DL, get(Alpha::CPYSS), DestReg)
130 .addReg(SrcReg)
Jakob Stoklund Olesen99666a32010-07-11 01:08:23 +0000131 .addReg(SrcReg, getKillRegState(KillSrc));
132 } else if (Alpha::F8RCRegClass.contains(DestReg, SrcReg)) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000133 BuildMI(MBB, MI, DL, get(Alpha::CPYST), DestReg)
134 .addReg(SrcReg)
Jakob Stoklund Olesen99666a32010-07-11 01:08:23 +0000135 .addReg(SrcReg, getKillRegState(KillSrc));
Owen Andersond10fd972007-12-31 06:32:00 +0000136 } else {
Jakob Stoklund Olesen99666a32010-07-11 01:08:23 +0000137 llvm_unreachable("Attempt to copy register that is not GPR or FPR");
Owen Andersond10fd972007-12-31 06:32:00 +0000138 }
139}
140
Owen Andersonf6372aa2008-01-01 21:11:32 +0000141void
142AlphaInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000143 MachineBasicBlock::iterator MI,
144 unsigned SrcReg, bool isKill, int FrameIdx,
Evan Cheng746ad692010-05-06 19:06:44 +0000145 const TargetRegisterClass *RC,
146 const TargetRegisterInfo *TRI) const {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000147 //cerr << "Trying to store " << getPrettyName(SrcReg) << " to "
148 // << FrameIdx << "\n";
149 //BuildMI(MBB, MI, Alpha::WTF, 0).addReg(SrcReg);
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000150
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000151 DebugLoc DL;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000152 if (MI != MBB.end()) DL = MI->getDebugLoc();
153
Owen Andersonf6372aa2008-01-01 21:11:32 +0000154 if (RC == Alpha::F4RCRegisterClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000155 BuildMI(MBB, MI, DL, get(Alpha::STS))
Bill Wendling587daed2009-05-13 21:33:08 +0000156 .addReg(SrcReg, getKillRegState(isKill))
Owen Andersonf6372aa2008-01-01 21:11:32 +0000157 .addFrameIndex(FrameIdx).addReg(Alpha::F31);
158 else if (RC == Alpha::F8RCRegisterClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000159 BuildMI(MBB, MI, DL, get(Alpha::STT))
Bill Wendling587daed2009-05-13 21:33:08 +0000160 .addReg(SrcReg, getKillRegState(isKill))
Owen Andersonf6372aa2008-01-01 21:11:32 +0000161 .addFrameIndex(FrameIdx).addReg(Alpha::F31);
162 else if (RC == Alpha::GPRCRegisterClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000163 BuildMI(MBB, MI, DL, get(Alpha::STQ))
Bill Wendling587daed2009-05-13 21:33:08 +0000164 .addReg(SrcReg, getKillRegState(isKill))
Owen Andersonf6372aa2008-01-01 21:11:32 +0000165 .addFrameIndex(FrameIdx).addReg(Alpha::F31);
166 else
Torok Edwinc23197a2009-07-14 16:55:14 +0000167 llvm_unreachable("Unhandled register class");
Owen Andersonf6372aa2008-01-01 21:11:32 +0000168}
169
Owen Andersonf6372aa2008-01-01 21:11:32 +0000170void
171AlphaInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
172 MachineBasicBlock::iterator MI,
173 unsigned DestReg, int FrameIdx,
Evan Cheng746ad692010-05-06 19:06:44 +0000174 const TargetRegisterClass *RC,
175 const TargetRegisterInfo *TRI) const {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000176 //cerr << "Trying to load " << getPrettyName(DestReg) << " to "
177 // << FrameIdx << "\n";
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000178 DebugLoc DL;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000179 if (MI != MBB.end()) DL = MI->getDebugLoc();
180
Owen Andersonf6372aa2008-01-01 21:11:32 +0000181 if (RC == Alpha::F4RCRegisterClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000182 BuildMI(MBB, MI, DL, get(Alpha::LDS), DestReg)
Owen Andersonf6372aa2008-01-01 21:11:32 +0000183 .addFrameIndex(FrameIdx).addReg(Alpha::F31);
184 else if (RC == Alpha::F8RCRegisterClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000185 BuildMI(MBB, MI, DL, get(Alpha::LDT), DestReg)
Owen Andersonf6372aa2008-01-01 21:11:32 +0000186 .addFrameIndex(FrameIdx).addReg(Alpha::F31);
187 else if (RC == Alpha::GPRCRegisterClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000188 BuildMI(MBB, MI, DL, get(Alpha::LDQ), DestReg)
Owen Andersonf6372aa2008-01-01 21:11:32 +0000189 .addFrameIndex(FrameIdx).addReg(Alpha::F31);
190 else
Torok Edwinc23197a2009-07-14 16:55:14 +0000191 llvm_unreachable("Unhandled register class");
Owen Andersonf6372aa2008-01-01 21:11:32 +0000192}
193
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000194static unsigned AlphaRevCondCode(unsigned Opcode) {
195 switch (Opcode) {
196 case Alpha::BEQ: return Alpha::BNE;
197 case Alpha::BNE: return Alpha::BEQ;
198 case Alpha::BGE: return Alpha::BLT;
199 case Alpha::BGT: return Alpha::BLE;
200 case Alpha::BLE: return Alpha::BGT;
201 case Alpha::BLT: return Alpha::BGE;
202 case Alpha::BLBC: return Alpha::BLBS;
203 case Alpha::BLBS: return Alpha::BLBC;
204 case Alpha::FBEQ: return Alpha::FBNE;
205 case Alpha::FBNE: return Alpha::FBEQ;
206 case Alpha::FBGE: return Alpha::FBLT;
207 case Alpha::FBGT: return Alpha::FBLE;
208 case Alpha::FBLE: return Alpha::FBGT;
209 case Alpha::FBLT: return Alpha::FBGE;
210 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000211 llvm_unreachable("Unknown opcode");
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000212 }
Chris Lattnerd27c9912008-03-30 18:22:13 +0000213 return 0; // Not reached
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000214}
215
216// Branch analysis.
217bool AlphaInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,MachineBasicBlock *&TBB,
Evan Chengdc54d312009-02-09 07:14:22 +0000218 MachineBasicBlock *&FBB,
219 SmallVectorImpl<MachineOperand> &Cond,
220 bool AllowModify) const {
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000221 // If the block has no terminators, it just falls into the block after it.
222 MachineBasicBlock::iterator I = MBB.end();
Dale Johannesen93d6a7e2010-04-02 01:38:09 +0000223 if (I == MBB.begin())
224 return false;
225 --I;
226 while (I->isDebugValue()) {
227 if (I == MBB.begin())
228 return false;
229 --I;
230 }
231 if (!isUnpredicatedTerminator(I))
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000232 return false;
233
234 // Get the last instruction in the block.
235 MachineInstr *LastInst = I;
236
237 // If there is only one terminator instruction, process it.
Evan Chengbfd2ec42007-06-08 21:59:56 +0000238 if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) {
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000239 if (LastInst->getOpcode() == Alpha::BR) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000240 TBB = LastInst->getOperand(0).getMBB();
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000241 return false;
242 } else if (LastInst->getOpcode() == Alpha::COND_BRANCH_I ||
243 LastInst->getOpcode() == Alpha::COND_BRANCH_F) {
244 // Block ends with fall-through condbranch.
Chris Lattner8aa797a2007-12-30 23:10:15 +0000245 TBB = LastInst->getOperand(2).getMBB();
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000246 Cond.push_back(LastInst->getOperand(0));
247 Cond.push_back(LastInst->getOperand(1));
248 return false;
249 }
250 // Otherwise, don't know what this is.
251 return true;
252 }
253
254 // Get the instruction before it if it's a terminator.
255 MachineInstr *SecondLastInst = I;
256
257 // If there are three terminators, we don't know what sort of block this is.
258 if (SecondLastInst && I != MBB.begin() &&
Evan Chengbfd2ec42007-06-08 21:59:56 +0000259 isUnpredicatedTerminator(--I))
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000260 return true;
261
262 // If the block ends with Alpha::BR and Alpha::COND_BRANCH_*, handle it.
263 if ((SecondLastInst->getOpcode() == Alpha::COND_BRANCH_I ||
264 SecondLastInst->getOpcode() == Alpha::COND_BRANCH_F) &&
265 LastInst->getOpcode() == Alpha::BR) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000266 TBB = SecondLastInst->getOperand(2).getMBB();
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000267 Cond.push_back(SecondLastInst->getOperand(0));
268 Cond.push_back(SecondLastInst->getOperand(1));
Chris Lattner8aa797a2007-12-30 23:10:15 +0000269 FBB = LastInst->getOperand(0).getMBB();
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000270 return false;
271 }
272
Dale Johannesen13e8b512007-06-13 17:59:52 +0000273 // If the block ends with two Alpha::BRs, handle it. The second one is not
274 // executed, so remove it.
275 if (SecondLastInst->getOpcode() == Alpha::BR &&
276 LastInst->getOpcode() == Alpha::BR) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000277 TBB = SecondLastInst->getOperand(0).getMBB();
Dale Johannesen13e8b512007-06-13 17:59:52 +0000278 I = LastInst;
Evan Chengdc54d312009-02-09 07:14:22 +0000279 if (AllowModify)
280 I->eraseFromParent();
Dale Johannesen13e8b512007-06-13 17:59:52 +0000281 return false;
282 }
283
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000284 // Otherwise, can't handle this.
285 return true;
286}
287
Evan Chengb5cdaa22007-05-18 00:05:48 +0000288unsigned AlphaInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000289 MachineBasicBlock::iterator I = MBB.end();
Evan Chengb5cdaa22007-05-18 00:05:48 +0000290 if (I == MBB.begin()) return 0;
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000291 --I;
Dale Johannesen93d6a7e2010-04-02 01:38:09 +0000292 while (I->isDebugValue()) {
293 if (I == MBB.begin())
294 return 0;
295 --I;
296 }
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000297 if (I->getOpcode() != Alpha::BR &&
298 I->getOpcode() != Alpha::COND_BRANCH_I &&
299 I->getOpcode() != Alpha::COND_BRANCH_F)
Evan Chengb5cdaa22007-05-18 00:05:48 +0000300 return 0;
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000301
302 // Remove the branch.
303 I->eraseFromParent();
304
305 I = MBB.end();
306
Evan Chengb5cdaa22007-05-18 00:05:48 +0000307 if (I == MBB.begin()) return 1;
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000308 --I;
309 if (I->getOpcode() != Alpha::COND_BRANCH_I &&
310 I->getOpcode() != Alpha::COND_BRANCH_F)
Evan Chengb5cdaa22007-05-18 00:05:48 +0000311 return 1;
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000312
313 // Remove the branch.
314 I->eraseFromParent();
Evan Chengb5cdaa22007-05-18 00:05:48 +0000315 return 2;
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000316}
317
318void AlphaInstrInfo::insertNoop(MachineBasicBlock &MBB,
319 MachineBasicBlock::iterator MI) const {
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000320 DebugLoc DL;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000321 BuildMI(MBB, MI, DL, get(Alpha::BISr), Alpha::R31)
322 .addReg(Alpha::R31)
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000323 .addReg(Alpha::R31);
324}
325
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000326bool AlphaInstrInfo::
Owen Anderson44eb65c2008-08-14 22:49:33 +0000327ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000328 assert(Cond.size() == 2 && "Invalid Alpha branch opcode!");
329 Cond[0].setImm(AlphaRevCondCode(Cond[0].getImm()));
330 return false;
331}
332
Dan Gohman99114052009-06-03 20:30:14 +0000333/// getGlobalBaseReg - Return a virtual register initialized with the
334/// the global base register value. Output instructions required to
335/// initialize the register in the function entry block, if necessary.
336///
337unsigned AlphaInstrInfo::getGlobalBaseReg(MachineFunction *MF) const {
338 AlphaMachineFunctionInfo *AlphaFI = MF->getInfo<AlphaMachineFunctionInfo>();
339 unsigned GlobalBaseReg = AlphaFI->getGlobalBaseReg();
340 if (GlobalBaseReg != 0)
341 return GlobalBaseReg;
342
343 // Insert the set of GlobalBaseReg into the first MBB of the function
344 MachineBasicBlock &FirstMBB = MF->front();
345 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
346 MachineRegisterInfo &RegInfo = MF->getRegInfo();
347 const TargetInstrInfo *TII = MF->getTarget().getInstrInfo();
348
349 GlobalBaseReg = RegInfo.createVirtualRegister(&Alpha::GPRCRegClass);
Jakob Stoklund Olesen3ecf1f02010-07-10 22:43:03 +0000350 BuildMI(FirstMBB, MBBI, DebugLoc(), TII->get(TargetOpcode::COPY),
351 GlobalBaseReg).addReg(Alpha::R29);
Dan Gohman99114052009-06-03 20:30:14 +0000352 RegInfo.addLiveIn(Alpha::R29);
353
354 AlphaFI->setGlobalBaseReg(GlobalBaseReg);
355 return GlobalBaseReg;
356}
357
358/// getGlobalRetAddr - Return a virtual register initialized with the
359/// the global base register value. Output instructions required to
360/// initialize the register in the function entry block, if necessary.
361///
362unsigned AlphaInstrInfo::getGlobalRetAddr(MachineFunction *MF) const {
363 AlphaMachineFunctionInfo *AlphaFI = MF->getInfo<AlphaMachineFunctionInfo>();
364 unsigned GlobalRetAddr = AlphaFI->getGlobalRetAddr();
365 if (GlobalRetAddr != 0)
366 return GlobalRetAddr;
367
368 // Insert the set of GlobalRetAddr into the first MBB of the function
369 MachineBasicBlock &FirstMBB = MF->front();
370 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
371 MachineRegisterInfo &RegInfo = MF->getRegInfo();
372 const TargetInstrInfo *TII = MF->getTarget().getInstrInfo();
373
374 GlobalRetAddr = RegInfo.createVirtualRegister(&Alpha::GPRCRegClass);
Jakob Stoklund Olesen3ecf1f02010-07-10 22:43:03 +0000375 BuildMI(FirstMBB, MBBI, DebugLoc(), TII->get(TargetOpcode::COPY),
376 GlobalRetAddr).addReg(Alpha::R26);
Dan Gohman99114052009-06-03 20:30:14 +0000377 RegInfo.addLiveIn(Alpha::R26);
378
379 AlphaFI->setGlobalRetAddr(GlobalRetAddr);
380 return GlobalRetAddr;
381}