blob: 3d0ec369fe42eaab4e0c765f8490b5e46079084c [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Devang Patel00190342010-03-15 19:15:44 +000015#include "SDNodeDbgValue.h"
Dan Gohman2048b852009-11-23 18:04:58 +000016#include "SelectionDAGBuilder.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000017#include "llvm/ADT/BitVector.h"
Michael J. Spencer84ac4d52010-10-16 08:25:41 +000018#include "llvm/ADT/PostOrderIterator.h"
Dan Gohman5b229802008-09-04 20:49:27 +000019#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner8047d9a2009-12-24 00:37:38 +000021#include "llvm/Analysis/ConstantFolding.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000022#include "llvm/Constants.h"
23#include "llvm/CallingConv.h"
24#include "llvm/DerivedTypes.h"
25#include "llvm/Function.h"
26#include "llvm/GlobalVariable.h"
27#include "llvm/InlineAsm.h"
28#include "llvm/Instructions.h"
29#include "llvm/Intrinsics.h"
30#include "llvm/IntrinsicInst.h"
Chris Lattner6129c372010-04-08 00:09:16 +000031#include "llvm/LLVMContext.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000032#include "llvm/Module.h"
Dan Gohman5eb6d652010-04-21 01:22:34 +000033#include "llvm/CodeGen/Analysis.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000034#include "llvm/CodeGen/FastISel.h"
Dan Gohman4c3fd9f2010-07-07 16:01:37 +000035#include "llvm/CodeGen/FunctionLoweringInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000036#include "llvm/CodeGen/GCStrategy.h"
37#include "llvm/CodeGen/GCMetadata.h"
38#include "llvm/CodeGen/MachineFunction.h"
39#include "llvm/CodeGen/MachineFrameInfo.h"
40#include "llvm/CodeGen/MachineInstrBuilder.h"
41#include "llvm/CodeGen/MachineJumpTableInfo.h"
42#include "llvm/CodeGen/MachineModuleInfo.h"
43#include "llvm/CodeGen/MachineRegisterInfo.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000044#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000045#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel83489bb2009-01-13 00:35:13 +000046#include "llvm/Analysis/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000047#include "llvm/Target/TargetRegisterInfo.h"
48#include "llvm/Target/TargetData.h"
49#include "llvm/Target/TargetFrameInfo.h"
50#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000051#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000052#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000053#include "llvm/Target/TargetOptions.h"
54#include "llvm/Support/Compiler.h"
Mikhail Glushenkov2388a582009-01-16 07:02:28 +000055#include "llvm/Support/CommandLine.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000056#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000057#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000058#include "llvm/Support/MathExtras.h"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +000059#include "llvm/Support/raw_ostream.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000060#include <algorithm>
61using namespace llvm;
62
Dale Johannesen601d3c02008-09-05 01:48:15 +000063/// LimitFloatPrecision - Generate low-precision inline sequences for
64/// some float libcalls (6, 8 or 12 bits).
65static unsigned LimitFloatPrecision;
66
67static cl::opt<unsigned, true>
68LimitFPPrecision("limit-float-precision",
69 cl::desc("Generate low-precision inline sequences "
70 "for some float libcalls"),
71 cl::location(LimitFloatPrecision),
72 cl::init(0));
73
Andrew Trickde91f3c2010-11-12 17:50:46 +000074// Limit the width of DAG chains. This is important in general to prevent
75// prevent DAG-based analysis from blowing up. For example, alias analysis and
76// load clustering may not complete in reasonable time. It is difficult to
77// recognize and avoid this situation within each individual analysis, and
78// future analyses are likely to have the same behavior. Limiting DAG width is
Andrew Trickb9e6fe12010-11-20 07:26:51 +000079// the safe approach, and will be especially important with global DAGs.
Andrew Trickde91f3c2010-11-12 17:50:46 +000080//
81// MaxParallelChains default is arbitrarily high to avoid affecting
82// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickb9e6fe12010-11-20 07:26:51 +000083// sequence over this should have been converted to llvm.memcpy by the
84// frontend. It easy to induce this behavior with .ll code such as:
85// %buffer = alloca [4096 x i8]
86// %data = load [4096 x i8]* %argPtr
87// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trickde91f3c2010-11-12 17:50:46 +000088static cl::opt<unsigned>
89MaxParallelChains("dag-chain-limit", cl::desc("Max parallel isel dag chains"),
90 cl::init(64), cl::Hidden);
91
Chris Lattner3ac18842010-08-24 23:20:40 +000092static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
93 const SDValue *Parts, unsigned NumParts,
94 EVT PartVT, EVT ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +000095
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000096/// getCopyFromParts - Create a value that contains the specified legal parts
97/// combined into the value they represent. If the parts combine to a type
98/// larger then ValueVT then AssertOp can be used to specify whether the extra
99/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
100/// (ISD::AssertSext).
Chris Lattner3ac18842010-08-24 23:20:40 +0000101static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc DL,
Dale Johannesen66978ee2009-01-31 02:22:37 +0000102 const SDValue *Parts,
Owen Andersone50ed302009-08-10 22:56:29 +0000103 unsigned NumParts, EVT PartVT, EVT ValueVT,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000104 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000105 if (ValueVT.isVector())
106 return getCopyFromPartsVector(DAG, DL, Parts, NumParts, PartVT, ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000107
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000108 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +0000109 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000110 SDValue Val = Parts[0];
111
112 if (NumParts > 1) {
113 // Assemble the value from multiple parts.
Chris Lattner3ac18842010-08-24 23:20:40 +0000114 if (ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000115 unsigned PartBits = PartVT.getSizeInBits();
116 unsigned ValueBits = ValueVT.getSizeInBits();
117
118 // Assemble the power of 2 part.
119 unsigned RoundParts = NumParts & (NumParts - 1) ?
120 1 << Log2_32(NumParts) : NumParts;
121 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +0000122 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +0000123 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000124 SDValue Lo, Hi;
125
Owen Anderson23b9b192009-08-12 00:36:31 +0000126 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000127
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000128 if (RoundParts > 2) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000129 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000130 PartVT, HalfVT);
Chris Lattner3ac18842010-08-24 23:20:40 +0000131 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000132 RoundParts / 2, PartVT, HalfVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000133 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000134 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
135 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000136 }
Bill Wendling3ea3c242009-12-22 02:10:19 +0000137
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000138 if (TLI.isBigEndian())
139 std::swap(Lo, Hi);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000140
Chris Lattner3ac18842010-08-24 23:20:40 +0000141 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000142
143 if (RoundParts < NumParts) {
144 // Assemble the trailing non-power-of-2 part.
145 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000146 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000147 Hi = getCopyFromParts(DAG, DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000148 Parts + RoundParts, OddParts, PartVT, OddVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000149
150 // Combine the round and odd parts.
151 Lo = Val;
152 if (TLI.isBigEndian())
153 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000154 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000155 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
156 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000157 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000158 TLI.getPointerTy()));
Chris Lattner3ac18842010-08-24 23:20:40 +0000159 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
160 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000161 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000162 } else if (PartVT.isFloatingPoint()) {
163 // FP split into multiple FP parts (for ppcf128)
Owen Anderson825b72b2009-08-11 20:47:22 +0000164 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == EVT(MVT::f64) &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000165 "Unexpected split");
166 SDValue Lo, Hi;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000167 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
168 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000169 if (TLI.isBigEndian())
170 std::swap(Lo, Hi);
Chris Lattner3ac18842010-08-24 23:20:40 +0000171 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000172 } else {
173 // FP split into integer parts (soft fp)
174 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
175 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000176 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Chris Lattner3ac18842010-08-24 23:20:40 +0000177 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000178 }
179 }
180
181 // There is now one part, held in Val. Correct it to match ValueVT.
182 PartVT = Val.getValueType();
183
184 if (PartVT == ValueVT)
185 return Val;
186
Chris Lattner3ac18842010-08-24 23:20:40 +0000187 if (PartVT.isInteger() && ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000188 if (ValueVT.bitsLT(PartVT)) {
189 // For a truncate, see if we have any information to
190 // indicate whether the truncated bits will always be
191 // zero or sign-extension.
192 if (AssertOp != ISD::DELETED_NODE)
Chris Lattner3ac18842010-08-24 23:20:40 +0000193 Val = DAG.getNode(AssertOp, DL, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000194 DAG.getValueType(ValueVT));
Chris Lattner3ac18842010-08-24 23:20:40 +0000195 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000196 }
Chris Lattner3ac18842010-08-24 23:20:40 +0000197 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000198 }
199
200 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000201 // FP_ROUND's are always exact here.
202 if (ValueVT.bitsLT(Val.getValueType()))
203 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Bill Wendling4533cac2010-01-28 21:51:40 +0000204 DAG.getIntPtrConstant(1));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000205
Chris Lattner3ac18842010-08-24 23:20:40 +0000206 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000207 }
208
Bill Wendling4533cac2010-01-28 21:51:40 +0000209 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000210 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000211
Torok Edwinc23197a2009-07-14 16:55:14 +0000212 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000213 return SDValue();
214}
215
Chris Lattner3ac18842010-08-24 23:20:40 +0000216/// getCopyFromParts - Create a value that contains the specified legal parts
217/// combined into the value they represent. If the parts combine to a type
218/// larger then ValueVT then AssertOp can be used to specify whether the extra
219/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
220/// (ISD::AssertSext).
221static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
222 const SDValue *Parts, unsigned NumParts,
223 EVT PartVT, EVT ValueVT) {
224 assert(ValueVT.isVector() && "Not a vector value");
225 assert(NumParts > 0 && "No parts to assemble!");
226 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
227 SDValue Val = Parts[0];
Michael J. Spencere70c5262010-10-16 08:25:21 +0000228
Chris Lattner3ac18842010-08-24 23:20:40 +0000229 // Handle a multi-element vector.
230 if (NumParts > 1) {
231 EVT IntermediateVT, RegisterVT;
232 unsigned NumIntermediates;
233 unsigned NumRegs =
234 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
235 NumIntermediates, RegisterVT);
236 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
237 NumParts = NumRegs; // Silence a compiler warning.
238 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
239 assert(RegisterVT == Parts[0].getValueType() &&
240 "Part type doesn't match part!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000241
Chris Lattner3ac18842010-08-24 23:20:40 +0000242 // Assemble the parts into intermediate operands.
243 SmallVector<SDValue, 8> Ops(NumIntermediates);
244 if (NumIntermediates == NumParts) {
245 // If the register was not expanded, truncate or copy the value,
246 // as appropriate.
247 for (unsigned i = 0; i != NumParts; ++i)
248 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
249 PartVT, IntermediateVT);
250 } else if (NumParts > 0) {
251 // If the intermediate type was expanded, build the intermediate
252 // operands from the parts.
253 assert(NumParts % NumIntermediates == 0 &&
254 "Must expand into a divisible number of parts!");
255 unsigned Factor = NumParts / NumIntermediates;
256 for (unsigned i = 0; i != NumIntermediates; ++i)
257 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
258 PartVT, IntermediateVT);
259 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000260
Chris Lattner3ac18842010-08-24 23:20:40 +0000261 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
262 // intermediate operands.
263 Val = DAG.getNode(IntermediateVT.isVector() ?
264 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, DL,
265 ValueVT, &Ops[0], NumIntermediates);
266 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000267
Chris Lattner3ac18842010-08-24 23:20:40 +0000268 // There is now one part, held in Val. Correct it to match ValueVT.
269 PartVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000270
Chris Lattner3ac18842010-08-24 23:20:40 +0000271 if (PartVT == ValueVT)
272 return Val;
Michael J. Spencere70c5262010-10-16 08:25:21 +0000273
Chris Lattnere6f7c262010-08-25 22:49:25 +0000274 if (PartVT.isVector()) {
275 // If the element type of the source/dest vectors are the same, but the
276 // parts vector has more elements than the value vector, then we have a
277 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
278 // elements we want.
279 if (PartVT.getVectorElementType() == ValueVT.getVectorElementType()) {
280 assert(PartVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
281 "Cannot narrow, it would be a lossy transformation");
282 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
283 DAG.getIntPtrConstant(0));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000284 }
285
Chris Lattnere6f7c262010-08-25 22:49:25 +0000286 // Vector/Vector bitcast.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000287 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000288 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000289
Chris Lattner3ac18842010-08-24 23:20:40 +0000290 assert(ValueVT.getVectorElementType() == PartVT &&
291 ValueVT.getVectorNumElements() == 1 &&
292 "Only trivial scalar-to-vector conversions should get here!");
293 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
294}
295
296
297
Chris Lattnera13b8602010-08-24 23:10:06 +0000298
299static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc dl,
300 SDValue Val, SDValue *Parts, unsigned NumParts,
301 EVT PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000302
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000303/// getCopyToParts - Create a series of nodes that contain the specified value
304/// split into legal parts. If the parts contain more bits than Val, then, for
305/// integers, ExtendKind can be used to specify how to generate the extra bits.
Chris Lattnera13b8602010-08-24 23:10:06 +0000306static void getCopyToParts(SelectionDAG &DAG, DebugLoc DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000307 SDValue Val, SDValue *Parts, unsigned NumParts,
308 EVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000309 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Andersone50ed302009-08-10 22:56:29 +0000310 EVT ValueVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000311
Chris Lattnera13b8602010-08-24 23:10:06 +0000312 // Handle the vector case separately.
313 if (ValueVT.isVector())
314 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000315
Chris Lattnera13b8602010-08-24 23:10:06 +0000316 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000317 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000318 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000319 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
320
Chris Lattnera13b8602010-08-24 23:10:06 +0000321 if (NumParts == 0)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000322 return;
323
Chris Lattnera13b8602010-08-24 23:10:06 +0000324 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
325 if (PartVT == ValueVT) {
326 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000327 Parts[0] = Val;
328 return;
329 }
330
Chris Lattnera13b8602010-08-24 23:10:06 +0000331 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
332 // If the parts cover more bits than the value has, promote the value.
333 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
334 assert(NumParts == 1 && "Do not know what to promote to!");
335 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
336 } else {
337 assert(PartVT.isInteger() && ValueVT.isInteger() &&
Michael J. Spencere70c5262010-10-16 08:25:21 +0000338 "Unknown mismatch!");
Chris Lattnera13b8602010-08-24 23:10:06 +0000339 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
340 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
341 }
342 } else if (PartBits == ValueVT.getSizeInBits()) {
343 // Different types of the same size.
344 assert(NumParts == 1 && PartVT != ValueVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000345 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000346 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
347 // If the parts cover less bits than value has, truncate the value.
348 assert(PartVT.isInteger() && ValueVT.isInteger() &&
349 "Unknown mismatch!");
350 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
351 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
352 }
353
354 // The value may have changed - recompute ValueVT.
355 ValueVT = Val.getValueType();
356 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
357 "Failed to tile the value with PartVT!");
358
359 if (NumParts == 1) {
360 assert(PartVT == ValueVT && "Type conversion failed!");
361 Parts[0] = Val;
362 return;
363 }
364
365 // Expand the value into multiple parts.
366 if (NumParts & (NumParts - 1)) {
367 // The number of parts is not a power of 2. Split off and copy the tail.
368 assert(PartVT.isInteger() && ValueVT.isInteger() &&
369 "Do not know what to expand to!");
370 unsigned RoundParts = 1 << Log2_32(NumParts);
371 unsigned RoundBits = RoundParts * PartBits;
372 unsigned OddParts = NumParts - RoundParts;
373 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
374 DAG.getIntPtrConstant(RoundBits));
375 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT);
376
377 if (TLI.isBigEndian())
378 // The odd parts were reversed by getCopyToParts - unreverse them.
379 std::reverse(Parts + RoundParts, Parts + NumParts);
380
381 NumParts = RoundParts;
382 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
383 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
384 }
385
386 // The number of parts is a power of 2. Repeatedly bisect the value using
387 // EXTRACT_ELEMENT.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000388 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattnera13b8602010-08-24 23:10:06 +0000389 EVT::getIntegerVT(*DAG.getContext(),
390 ValueVT.getSizeInBits()),
391 Val);
392
393 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
394 for (unsigned i = 0; i < NumParts; i += StepSize) {
395 unsigned ThisBits = StepSize * PartBits / 2;
396 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
397 SDValue &Part0 = Parts[i];
398 SDValue &Part1 = Parts[i+StepSize/2];
399
400 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
401 ThisVT, Part0, DAG.getIntPtrConstant(1));
402 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
403 ThisVT, Part0, DAG.getIntPtrConstant(0));
404
405 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000406 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
407 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattnera13b8602010-08-24 23:10:06 +0000408 }
409 }
410 }
411
412 if (TLI.isBigEndian())
413 std::reverse(Parts, Parts + OrigNumParts);
414}
415
416
417/// getCopyToPartsVector - Create a series of nodes that contain the specified
418/// value split into legal parts.
419static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc DL,
420 SDValue Val, SDValue *Parts, unsigned NumParts,
421 EVT PartVT) {
422 EVT ValueVT = Val.getValueType();
423 assert(ValueVT.isVector() && "Not a vector");
424 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000425
Chris Lattnera13b8602010-08-24 23:10:06 +0000426 if (NumParts == 1) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000427 if (PartVT == ValueVT) {
428 // Nothing to do.
429 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
430 // Bitconvert vector->vector case.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000431 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000432 } else if (PartVT.isVector() &&
433 PartVT.getVectorElementType() == ValueVT.getVectorElementType()&&
434 PartVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
435 EVT ElementVT = PartVT.getVectorElementType();
436 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
437 // undef elements.
438 SmallVector<SDValue, 16> Ops;
439 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
440 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
441 ElementVT, Val, DAG.getIntPtrConstant(i)));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000442
Chris Lattnere6f7c262010-08-25 22:49:25 +0000443 for (unsigned i = ValueVT.getVectorNumElements(),
444 e = PartVT.getVectorNumElements(); i != e; ++i)
445 Ops.push_back(DAG.getUNDEF(ElementVT));
446
447 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, &Ops[0], Ops.size());
448
449 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencere70c5262010-10-16 08:25:21 +0000450
Chris Lattnere6f7c262010-08-25 22:49:25 +0000451 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
452 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
453 } else {
454 // Vector -> scalar conversion.
455 assert(ValueVT.getVectorElementType() == PartVT &&
456 ValueVT.getVectorNumElements() == 1 &&
457 "Only trivial vector-to-scalar conversions should get here!");
458 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
459 PartVT, Val, DAG.getIntPtrConstant(0));
Chris Lattnera13b8602010-08-24 23:10:06 +0000460 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000461
Chris Lattnera13b8602010-08-24 23:10:06 +0000462 Parts[0] = Val;
463 return;
464 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000465
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000466 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000467 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000468 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000469 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel8f09bea2010-08-26 20:32:32 +0000470 IntermediateVT,
471 NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000472 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000473
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000474 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
475 NumParts = NumRegs; // Silence a compiler warning.
476 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000477
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000478 // Split the vector into intermediate operands.
479 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000480 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000481 if (IntermediateVT.isVector())
Chris Lattnera13b8602010-08-24 23:10:06 +0000482 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000483 IntermediateVT, Val,
Chris Lattnera13b8602010-08-24 23:10:06 +0000484 DAG.getIntPtrConstant(i * (NumElements / NumIntermediates)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000485 else
Chris Lattnera13b8602010-08-24 23:10:06 +0000486 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Chris Lattnere6f7c262010-08-25 22:49:25 +0000487 IntermediateVT, Val, DAG.getIntPtrConstant(i));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000488 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000489
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000490 // Split the intermediate operands into legal parts.
491 if (NumParts == NumIntermediates) {
492 // If the register was not expanded, promote or copy the value,
493 // as appropriate.
494 for (unsigned i = 0; i != NumParts; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000495 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000496 } else if (NumParts > 0) {
497 // If the intermediate type was expanded, split each the value into
498 // legal parts.
499 assert(NumParts % NumIntermediates == 0 &&
500 "Must expand into a divisible number of parts!");
501 unsigned Factor = NumParts / NumIntermediates;
502 for (unsigned i = 0; i != NumIntermediates; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000503 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000504 }
505}
506
Chris Lattnera13b8602010-08-24 23:10:06 +0000507
508
509
Dan Gohman462f6b52010-05-29 17:53:24 +0000510namespace {
511 /// RegsForValue - This struct represents the registers (physical or virtual)
512 /// that a particular set of values is assigned, and the type information
513 /// about the value. The most common situation is to represent one value at a
514 /// time, but struct or array values are handled element-wise as multiple
515 /// values. The splitting of aggregates is performed recursively, so that we
516 /// never have aggregate-typed registers. The values at this point do not
517 /// necessarily have legal types, so each value may require one or more
518 /// registers of some legal type.
519 ///
520 struct RegsForValue {
521 /// ValueVTs - The value types of the values, which may not be legal, and
522 /// may need be promoted or synthesized from one or more registers.
523 ///
524 SmallVector<EVT, 4> ValueVTs;
525
526 /// RegVTs - The value types of the registers. This is the same size as
527 /// ValueVTs and it records, for each value, what the type of the assigned
528 /// register or registers are. (Individual values are never synthesized
529 /// from more than one type of register.)
530 ///
531 /// With virtual registers, the contents of RegVTs is redundant with TLI's
532 /// getRegisterType member function, however when with physical registers
533 /// it is necessary to have a separate record of the types.
534 ///
535 SmallVector<EVT, 4> RegVTs;
536
537 /// Regs - This list holds the registers assigned to the values.
538 /// Each legal or promoted value requires one register, and each
539 /// expanded value requires multiple registers.
540 ///
541 SmallVector<unsigned, 4> Regs;
542
543 RegsForValue() {}
544
545 RegsForValue(const SmallVector<unsigned, 4> &regs,
546 EVT regvt, EVT valuevt)
547 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
548
Dan Gohman462f6b52010-05-29 17:53:24 +0000549 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
550 unsigned Reg, const Type *Ty) {
551 ComputeValueVTs(tli, Ty, ValueVTs);
552
553 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
554 EVT ValueVT = ValueVTs[Value];
555 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
556 EVT RegisterVT = tli.getRegisterType(Context, ValueVT);
557 for (unsigned i = 0; i != NumRegs; ++i)
558 Regs.push_back(Reg + i);
559 RegVTs.push_back(RegisterVT);
560 Reg += NumRegs;
561 }
562 }
563
564 /// areValueTypesLegal - Return true if types of all the values are legal.
565 bool areValueTypesLegal(const TargetLowering &TLI) {
566 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
567 EVT RegisterVT = RegVTs[Value];
568 if (!TLI.isTypeLegal(RegisterVT))
569 return false;
570 }
571 return true;
572 }
573
574 /// append - Add the specified values to this one.
575 void append(const RegsForValue &RHS) {
576 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
577 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
578 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
579 }
580
581 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
582 /// this value and returns the result as a ValueVTs value. This uses
583 /// Chain/Flag as the input and updates them for the output Chain/Flag.
584 /// If the Flag pointer is NULL, no flag is used.
585 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
586 DebugLoc dl,
587 SDValue &Chain, SDValue *Flag) const;
588
589 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
590 /// specified value into the registers specified by this object. This uses
591 /// Chain/Flag as the input and updates them for the output Chain/Flag.
592 /// If the Flag pointer is NULL, no flag is used.
593 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
594 SDValue &Chain, SDValue *Flag) const;
595
596 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
597 /// operand list. This adds the code marker, matching input operand index
598 /// (if applicable), and includes the number of values added into it.
599 void AddInlineAsmOperands(unsigned Kind,
600 bool HasMatching, unsigned MatchingIdx,
601 SelectionDAG &DAG,
602 std::vector<SDValue> &Ops) const;
603 };
604}
605
606/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
607/// this value and returns the result as a ValueVT value. This uses
608/// Chain/Flag as the input and updates them for the output Chain/Flag.
609/// If the Flag pointer is NULL, no flag is used.
610SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
611 FunctionLoweringInfo &FuncInfo,
612 DebugLoc dl,
613 SDValue &Chain, SDValue *Flag) const {
Dan Gohman7da5d3f2010-07-26 18:15:41 +0000614 // A Value with type {} or [0 x %t] needs no registers.
615 if (ValueVTs.empty())
616 return SDValue();
617
Dan Gohman462f6b52010-05-29 17:53:24 +0000618 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
619
620 // Assemble the legal parts into the final values.
621 SmallVector<SDValue, 4> Values(ValueVTs.size());
622 SmallVector<SDValue, 8> Parts;
623 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
624 // Copy the legal parts from the registers.
625 EVT ValueVT = ValueVTs[Value];
626 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
627 EVT RegisterVT = RegVTs[Value];
628
629 Parts.resize(NumRegs);
630 for (unsigned i = 0; i != NumRegs; ++i) {
631 SDValue P;
632 if (Flag == 0) {
633 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
634 } else {
635 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
636 *Flag = P.getValue(2);
637 }
638
639 Chain = P.getValue(1);
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000640 Parts[i] = P;
Dan Gohman462f6b52010-05-29 17:53:24 +0000641
642 // If the source register was virtual and if we know something about it,
643 // add an assert node.
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000644 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
645 !RegisterVT.isInteger() || RegisterVT.isVector())
646 continue;
647
648 unsigned SlotNo = Regs[Part+i]-TargetRegisterInfo::FirstVirtualRegister;
649 if (SlotNo >= FuncInfo.LiveOutRegInfo.size()) continue;
650
651 const FunctionLoweringInfo::LiveOutInfo &LOI =
652 FuncInfo.LiveOutRegInfo[SlotNo];
Dan Gohman462f6b52010-05-29 17:53:24 +0000653
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000654 unsigned RegSize = RegisterVT.getSizeInBits();
655 unsigned NumSignBits = LOI.NumSignBits;
656 unsigned NumZeroBits = LOI.KnownZero.countLeadingOnes();
Dan Gohman462f6b52010-05-29 17:53:24 +0000657
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000658 // FIXME: We capture more information than the dag can represent. For
659 // now, just use the tightest assertzext/assertsext possible.
660 bool isSExt = true;
661 EVT FromVT(MVT::Other);
662 if (NumSignBits == RegSize)
663 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
664 else if (NumZeroBits >= RegSize-1)
665 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
666 else if (NumSignBits > RegSize-8)
667 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
668 else if (NumZeroBits >= RegSize-8)
669 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
670 else if (NumSignBits > RegSize-16)
671 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
672 else if (NumZeroBits >= RegSize-16)
673 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
674 else if (NumSignBits > RegSize-32)
675 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
676 else if (NumZeroBits >= RegSize-32)
677 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
678 else
679 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000680
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000681 // Add an assertion node.
682 assert(FromVT != MVT::Other);
683 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
684 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman462f6b52010-05-29 17:53:24 +0000685 }
686
687 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
688 NumRegs, RegisterVT, ValueVT);
689 Part += NumRegs;
690 Parts.clear();
691 }
692
693 return DAG.getNode(ISD::MERGE_VALUES, dl,
694 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
695 &Values[0], ValueVTs.size());
696}
697
698/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
699/// specified value into the registers specified by this object. This uses
700/// Chain/Flag as the input and updates them for the output Chain/Flag.
701/// If the Flag pointer is NULL, no flag is used.
702void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
703 SDValue &Chain, SDValue *Flag) const {
704 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
705
706 // Get the list of the values's legal parts.
707 unsigned NumRegs = Regs.size();
708 SmallVector<SDValue, 8> Parts(NumRegs);
709 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
710 EVT ValueVT = ValueVTs[Value];
711 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
712 EVT RegisterVT = RegVTs[Value];
713
Chris Lattner3ac18842010-08-24 23:20:40 +0000714 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Dan Gohman462f6b52010-05-29 17:53:24 +0000715 &Parts[Part], NumParts, RegisterVT);
716 Part += NumParts;
717 }
718
719 // Copy the parts into the registers.
720 SmallVector<SDValue, 8> Chains(NumRegs);
721 for (unsigned i = 0; i != NumRegs; ++i) {
722 SDValue Part;
723 if (Flag == 0) {
724 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
725 } else {
726 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
727 *Flag = Part.getValue(1);
728 }
729
730 Chains[i] = Part.getValue(0);
731 }
732
733 if (NumRegs == 1 || Flag)
734 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
735 // flagged to it. That is the CopyToReg nodes and the user are considered
736 // a single scheduling unit. If we create a TokenFactor and return it as
737 // chain, then the TokenFactor is both a predecessor (operand) of the
738 // user as well as a successor (the TF operands are flagged to the user).
739 // c1, f1 = CopyToReg
740 // c2, f2 = CopyToReg
741 // c3 = TokenFactor c1, c2
742 // ...
743 // = op c3, ..., f2
744 Chain = Chains[NumRegs-1];
745 else
746 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
747}
748
749/// AddInlineAsmOperands - Add this value to the specified inlineasm node
750/// operand list. This adds the code marker and includes the number of
751/// values added into it.
752void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
753 unsigned MatchingIdx,
754 SelectionDAG &DAG,
755 std::vector<SDValue> &Ops) const {
756 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
757
758 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
759 if (HasMatching)
760 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
761 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
762 Ops.push_back(Res);
763
764 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
765 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
766 EVT RegisterVT = RegVTs[Value];
767 for (unsigned i = 0; i != NumRegs; ++i) {
768 assert(Reg < Regs.size() && "Mismatch in # registers expected");
769 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
770 }
771 }
772}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000773
Dan Gohman2048b852009-11-23 18:04:58 +0000774void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000775 AA = &aa;
776 GFI = gfi;
777 TD = DAG.getTarget().getTargetData();
778}
779
Dan Gohmanb02b62a2010-04-14 18:24:06 +0000780/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000781/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000782/// for a new block. This doesn't clear out information about
783/// additional blocks that are needed to complete switch lowering
784/// or PHI node updating; that information is cleared out as it is
785/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000786void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000787 NodeMap.clear();
Devang Patel9126c0d2010-06-01 19:59:01 +0000788 UnusedArgNodeMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000789 PendingLoads.clear();
790 PendingExports.clear();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000791 DanglingDebugInfoMap.clear();
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000792 CurDebugLoc = DebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000793 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000794}
795
796/// getRoot - Return the current virtual root of the Selection DAG,
797/// flushing any PendingLoad items. This must be done before emitting
798/// a store or any other node that may need to be ordered after any
799/// prior load instructions.
800///
Dan Gohman2048b852009-11-23 18:04:58 +0000801SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000802 if (PendingLoads.empty())
803 return DAG.getRoot();
804
805 if (PendingLoads.size() == 1) {
806 SDValue Root = PendingLoads[0];
807 DAG.setRoot(Root);
808 PendingLoads.clear();
809 return Root;
810 }
811
812 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000813 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000814 &PendingLoads[0], PendingLoads.size());
815 PendingLoads.clear();
816 DAG.setRoot(Root);
817 return Root;
818}
819
820/// getControlRoot - Similar to getRoot, but instead of flushing all the
821/// PendingLoad items, flush all the PendingExports items. It is necessary
822/// to do this before emitting a terminator instruction.
823///
Dan Gohman2048b852009-11-23 18:04:58 +0000824SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000825 SDValue Root = DAG.getRoot();
826
827 if (PendingExports.empty())
828 return Root;
829
830 // Turn all of the CopyToReg chains into one factored node.
831 if (Root.getOpcode() != ISD::EntryToken) {
832 unsigned i = 0, e = PendingExports.size();
833 for (; i != e; ++i) {
834 assert(PendingExports[i].getNode()->getNumOperands() > 1);
835 if (PendingExports[i].getNode()->getOperand(0) == Root)
836 break; // Don't add the root if we already indirectly depend on it.
837 }
838
839 if (i == e)
840 PendingExports.push_back(Root);
841 }
842
Owen Anderson825b72b2009-08-11 20:47:22 +0000843 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000844 &PendingExports[0],
845 PendingExports.size());
846 PendingExports.clear();
847 DAG.setRoot(Root);
848 return Root;
849}
850
Bill Wendling4533cac2010-01-28 21:51:40 +0000851void SelectionDAGBuilder::AssignOrderingToNode(const SDNode *Node) {
852 if (DAG.GetOrdering(Node) != 0) return; // Already has ordering.
853 DAG.AssignOrdering(Node, SDNodeOrder);
854
855 for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I)
856 AssignOrderingToNode(Node->getOperand(I).getNode());
857}
858
Dan Gohman46510a72010-04-15 01:51:59 +0000859void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohmanc105a2b2010-04-22 20:55:53 +0000860 // Set up outgoing PHI node register values before emitting the terminator.
861 if (isa<TerminatorInst>(&I))
862 HandlePHINodesInSuccessorBlocks(I.getParent());
863
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000864 CurDebugLoc = I.getDebugLoc();
865
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000866 visit(I.getOpcode(), I);
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000867
Dan Gohman92884f72010-04-20 15:03:56 +0000868 if (!isa<TerminatorInst>(&I) && !HasTailCall)
869 CopyToExportRegsIfNeeded(&I);
870
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000871 CurDebugLoc = DebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000872}
873
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000874void SelectionDAGBuilder::visitPHI(const PHINode &) {
875 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
876}
877
Dan Gohman46510a72010-04-15 01:51:59 +0000878void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000879 // Note: this doesn't use InstVisitor, because it has to work with
880 // ConstantExpr's in addition to instructions.
881 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000882 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000883 // Build the switch statement using the Instruction.def file.
884#define HANDLE_INST(NUM, OPCODE, CLASS) \
Bill Wendling4533cac2010-01-28 21:51:40 +0000885 case Instruction::OPCODE: visit##OPCODE((CLASS&)I); break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000886#include "llvm/Instruction.def"
887 }
Bill Wendling4533cac2010-01-28 21:51:40 +0000888
889 // Assign the ordering to the freshly created DAG nodes.
890 if (NodeMap.count(&I)) {
891 ++SDNodeOrder;
892 AssignOrderingToNode(getValue(&I).getNode());
893 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000894}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000895
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000896// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
897// generate the debug data structures now that we've seen its definition.
898void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
899 SDValue Val) {
900 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patel4cf81c42010-08-26 23:35:15 +0000901 if (DDI.getDI()) {
902 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000903 DebugLoc dl = DDI.getdl();
904 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Devang Patel4cf81c42010-08-26 23:35:15 +0000905 MDNode *Variable = DI->getVariable();
906 uint64_t Offset = DI->getOffset();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000907 SDDbgValue *SDV;
908 if (Val.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +0000909 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, Val)) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000910 SDV = DAG.getDbgValue(Variable, Val.getNode(),
911 Val.getResNo(), Offset, dl, DbgSDNodeOrder);
912 DAG.AddDbgValue(SDV, Val.getNode(), false);
913 }
Devang Patelafeaae72010-12-06 22:39:26 +0000914 } else
915 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000916 DanglingDebugInfoMap[V] = DanglingDebugInfo();
917 }
918}
919
Dan Gohman28a17352010-07-01 01:59:43 +0000920// getValue - Return an SDValue for the given Value.
Dan Gohman2048b852009-11-23 18:04:58 +0000921SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohman28a17352010-07-01 01:59:43 +0000922 // If we already have an SDValue for this value, use it. It's important
923 // to do this first, so that we don't create a CopyFromReg if we already
924 // have a regular SDValue.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000925 SDValue &N = NodeMap[V];
926 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000927
Dan Gohman28a17352010-07-01 01:59:43 +0000928 // If there's a virtual register allocated and initialized for this
929 // value, use it.
930 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
931 if (It != FuncInfo.ValueMap.end()) {
932 unsigned InReg = It->second;
933 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
934 SDValue Chain = DAG.getEntryNode();
Devang Patele130d782010-08-26 20:33:42 +0000935 return N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain,NULL);
Dan Gohman28a17352010-07-01 01:59:43 +0000936 }
937
938 // Otherwise create a new SDValue and remember it.
939 SDValue Val = getValueImpl(V);
940 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000941 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000942 return Val;
943}
944
945/// getNonRegisterValue - Return an SDValue for the given Value, but
946/// don't look in FuncInfo.ValueMap for a virtual register.
947SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
948 // If we already have an SDValue for this value, use it.
949 SDValue &N = NodeMap[V];
950 if (N.getNode()) return N;
951
952 // Otherwise create a new SDValue and remember it.
953 SDValue Val = getValueImpl(V);
954 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000955 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000956 return Val;
957}
958
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000959/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohman28a17352010-07-01 01:59:43 +0000960/// Create an SDValue for the given value.
961SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Dan Gohman383b5f62010-04-17 15:32:28 +0000962 if (const Constant *C = dyn_cast<Constant>(V)) {
Owen Andersone50ed302009-08-10 22:56:29 +0000963 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000964
Dan Gohman383b5f62010-04-17 15:32:28 +0000965 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000966 return DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000967
Dan Gohman383b5f62010-04-17 15:32:28 +0000968 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Devang Patel0d881da2010-07-06 22:08:15 +0000969 return DAG.getGlobalAddress(GV, getCurDebugLoc(), VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000970
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000971 if (isa<ConstantPointerNull>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000972 return DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000973
Dan Gohman383b5f62010-04-17 15:32:28 +0000974 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000975 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000976
Nate Begeman9008ca62009-04-27 18:41:29 +0000977 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohman28a17352010-07-01 01:59:43 +0000978 return DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000979
Dan Gohman383b5f62010-04-17 15:32:28 +0000980 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000981 visit(CE->getOpcode(), *CE);
982 SDValue N1 = NodeMap[V];
Dan Gohmanac7d05c2010-04-16 16:55:18 +0000983 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000984 return N1;
985 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000986
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000987 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
988 SmallVector<SDValue, 4> Constants;
989 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
990 OI != OE; ++OI) {
991 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +0000992 // If the operand is an empty aggregate, there are no values.
993 if (!Val) continue;
994 // Add each leaf value from the operand to the Constants list
995 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000996 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
997 Constants.push_back(SDValue(Val, i));
998 }
Bill Wendling87710f02009-12-21 23:47:40 +0000999
Bill Wendling4533cac2010-01-28 21:51:40 +00001000 return DAG.getMergeValues(&Constants[0], Constants.size(),
1001 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001002 }
1003
Duncan Sands1df98592010-02-16 11:11:14 +00001004 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001005 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1006 "Unknown struct or array constant!");
1007
Owen Andersone50ed302009-08-10 22:56:29 +00001008 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001009 ComputeValueVTs(TLI, C->getType(), ValueVTs);
1010 unsigned NumElts = ValueVTs.size();
1011 if (NumElts == 0)
1012 return SDValue(); // empty struct
1013 SmallVector<SDValue, 4> Constants(NumElts);
1014 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00001015 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001016 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +00001017 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001018 else if (EltVT.isFloatingPoint())
1019 Constants[i] = DAG.getConstantFP(0, EltVT);
1020 else
1021 Constants[i] = DAG.getConstant(0, EltVT);
1022 }
Bill Wendling87710f02009-12-21 23:47:40 +00001023
Bill Wendling4533cac2010-01-28 21:51:40 +00001024 return DAG.getMergeValues(&Constants[0], NumElts,
1025 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001026 }
1027
Dan Gohman383b5f62010-04-17 15:32:28 +00001028 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +00001029 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +00001030
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001031 const VectorType *VecTy = cast<VectorType>(V->getType());
1032 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001033
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001034 // Now that we know the number and type of the elements, get that number of
1035 // elements into the Ops array based on what kind of constant it is.
1036 SmallVector<SDValue, 16> Ops;
Dan Gohman383b5f62010-04-17 15:32:28 +00001037 if (const ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001038 for (unsigned i = 0; i != NumElements; ++i)
1039 Ops.push_back(getValue(CP->getOperand(i)));
1040 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00001041 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +00001042 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001043
1044 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00001045 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001046 Op = DAG.getConstantFP(0, EltVT);
1047 else
1048 Op = DAG.getConstant(0, EltVT);
1049 Ops.assign(NumElements, Op);
1050 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001051
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001052 // Create a BUILD_VECTOR node.
Bill Wendling4533cac2010-01-28 21:51:40 +00001053 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
1054 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001055 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001056
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001057 // If this is a static alloca, generate it as the frameindex instead of
1058 // computation.
1059 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1060 DenseMap<const AllocaInst*, int>::iterator SI =
1061 FuncInfo.StaticAllocaMap.find(AI);
1062 if (SI != FuncInfo.StaticAllocaMap.end())
1063 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
1064 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001065
Dan Gohman28a17352010-07-01 01:59:43 +00001066 // If this is an instruction which fast-isel has deferred, select it now.
1067 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +00001068 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
1069 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
1070 SDValue Chain = DAG.getEntryNode();
1071 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Dan Gohman28a17352010-07-01 01:59:43 +00001072 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001073
Dan Gohman28a17352010-07-01 01:59:43 +00001074 llvm_unreachable("Can't get register for value!");
1075 return SDValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001076}
1077
Dan Gohman46510a72010-04-15 01:51:59 +00001078void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001079 SDValue Chain = getControlRoot();
1080 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00001081 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001082
Dan Gohman7451d3e2010-05-29 17:03:36 +00001083 if (!FuncInfo.CanLowerReturn) {
1084 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001085 const Function *F = I.getParent()->getParent();
1086
1087 // Emit a store of the return value through the virtual register.
1088 // Leave Outs empty so that LowerReturn won't try to load return
1089 // registers the usual way.
1090 SmallVector<EVT, 1> PtrValueVTs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001091 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001092 PtrValueVTs);
1093
1094 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1095 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001096
Owen Andersone50ed302009-08-10 22:56:29 +00001097 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001098 SmallVector<uint64_t, 4> Offsets;
1099 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001100 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001101
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001102 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendling87710f02009-12-21 23:47:40 +00001103 for (unsigned i = 0; i != NumValues; ++i) {
Chris Lattnera13b8602010-08-24 23:10:06 +00001104 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(),
1105 RetPtr.getValueType(), RetPtr,
1106 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendling87710f02009-12-21 23:47:40 +00001107 Chains[i] =
1108 DAG.getStore(Chain, getCurDebugLoc(),
1109 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattner84bd98a2010-09-21 18:58:22 +00001110 // FIXME: better loc info would be nice.
1111 Add, MachinePointerInfo(), false, false, 0);
Bill Wendling87710f02009-12-21 23:47:40 +00001112 }
1113
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001114 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
1115 MVT::Other, &Chains[0], NumValues);
Chris Lattner25d58372010-02-28 18:53:13 +00001116 } else if (I.getNumOperands() != 0) {
1117 SmallVector<EVT, 4> ValueVTs;
1118 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
1119 unsigned NumValues = ValueVTs.size();
1120 if (NumValues) {
1121 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001122 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1123 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001124
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001125 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001126
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001127 const Function *F = I.getParent()->getParent();
1128 if (F->paramHasAttr(0, Attribute::SExt))
1129 ExtendKind = ISD::SIGN_EXTEND;
1130 else if (F->paramHasAttr(0, Attribute::ZExt))
1131 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001132
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001133 // FIXME: C calling convention requires the return type to be promoted
1134 // to at least 32-bit. But this is not necessary for non-C calling
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001135 // conventions. The frontend should mark functions whose return values
1136 // require promoting with signext or zeroext attributes.
1137 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) {
1138 EVT MinVT = TLI.getRegisterType(*DAG.getContext(), MVT::i32);
1139 if (VT.bitsLT(MinVT))
1140 VT = MinVT;
1141 }
1142
1143 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
1144 EVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
1145 SmallVector<SDValue, 4> Parts(NumParts);
Bill Wendling46ada192010-03-02 01:55:18 +00001146 getCopyToParts(DAG, getCurDebugLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001147 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
1148 &Parts[0], NumParts, PartVT, ExtendKind);
1149
1150 // 'inreg' on function refers to return value
1151 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1152 if (F->paramHasAttr(0, Attribute::InReg))
1153 Flags.setInReg();
1154
1155 // Propagate extension type if any
1156 if (F->paramHasAttr(0, Attribute::SExt))
1157 Flags.setSExt();
1158 else if (F->paramHasAttr(0, Attribute::ZExt))
1159 Flags.setZExt();
1160
Dan Gohmanc9403652010-07-07 15:54:55 +00001161 for (unsigned i = 0; i < NumParts; ++i) {
1162 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
1163 /*isfixed=*/true));
1164 OutVals.push_back(Parts[i]);
1165 }
Evan Cheng3927f432009-03-25 20:20:11 +00001166 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001167 }
1168 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001169
1170 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001171 CallingConv::ID CallConv =
1172 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001173 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00001174 Outs, OutVals, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +00001175
1176 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00001177 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00001178 "LowerReturn didn't return a valid chain!");
1179
1180 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001181 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001182}
1183
Dan Gohmanad62f532009-04-23 23:13:24 +00001184/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1185/// created for it, emit nodes to copy the value into the virtual
1186/// registers.
Dan Gohman46510a72010-04-15 01:51:59 +00001187void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Dan Gohman33b7a292010-04-16 17:15:02 +00001188 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1189 if (VMI != FuncInfo.ValueMap.end()) {
1190 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1191 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohmanad62f532009-04-23 23:13:24 +00001192 }
1193}
1194
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001195/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1196/// the current basic block, add it to ValueMap now so that we'll get a
1197/// CopyTo/FromReg.
Dan Gohman46510a72010-04-15 01:51:59 +00001198void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001199 // No need to export constants.
1200 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001201
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001202 // Already exported?
1203 if (FuncInfo.isExportedInst(V)) return;
1204
1205 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1206 CopyValueToVirtualRegister(V, Reg);
1207}
1208
Dan Gohman46510a72010-04-15 01:51:59 +00001209bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman2048b852009-11-23 18:04:58 +00001210 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001211 // The operands of the setcc have to be in this block. We don't know
1212 // how to export them from some other block.
Dan Gohman46510a72010-04-15 01:51:59 +00001213 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001214 // Can export from current BB.
1215 if (VI->getParent() == FromBB)
1216 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001217
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001218 // Is already exported, noop.
1219 return FuncInfo.isExportedInst(V);
1220 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001221
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001222 // If this is an argument, we can export it if the BB is the entry block or
1223 // if it is already exported.
1224 if (isa<Argument>(V)) {
1225 if (FromBB == &FromBB->getParent()->getEntryBlock())
1226 return true;
1227
1228 // Otherwise, can only export this if it is already exported.
1229 return FuncInfo.isExportedInst(V);
1230 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001231
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001232 // Otherwise, constants can always be exported.
1233 return true;
1234}
1235
1236static bool InBlock(const Value *V, const BasicBlock *BB) {
1237 if (const Instruction *I = dyn_cast<Instruction>(V))
1238 return I->getParent() == BB;
1239 return true;
1240}
1241
Dan Gohmanc2277342008-10-17 21:16:08 +00001242/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1243/// This function emits a branch and is used at the leaves of an OR or an
1244/// AND operator tree.
1245///
1246void
Dan Gohman46510a72010-04-15 01:51:59 +00001247SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001248 MachineBasicBlock *TBB,
1249 MachineBasicBlock *FBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001250 MachineBasicBlock *CurBB,
1251 MachineBasicBlock *SwitchBB) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001252 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001253
Dan Gohmanc2277342008-10-17 21:16:08 +00001254 // If the leaf of the tree is a comparison, merge the condition into
1255 // the caseblock.
Dan Gohman46510a72010-04-15 01:51:59 +00001256 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001257 // The operands of the cmp have to be in this block. We don't know
1258 // how to export them from some other block. If this is the first block
1259 // of the sequence, no exporting is needed.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001260 if (CurBB == SwitchBB ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001261 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1262 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001263 ISD::CondCode Condition;
Dan Gohman46510a72010-04-15 01:51:59 +00001264 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001265 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohman46510a72010-04-15 01:51:59 +00001266 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001267 Condition = getFCmpCondCode(FC->getPredicate());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001268 } else {
1269 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001270 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001271 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001272
1273 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001274 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1275 SwitchCases.push_back(CB);
1276 return;
1277 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001278 }
1279
1280 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001281 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001282 NULL, TBB, FBB, CurBB);
1283 SwitchCases.push_back(CB);
1284}
1285
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001286/// FindMergedConditions - If Cond is an expression like
Dan Gohman46510a72010-04-15 01:51:59 +00001287void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001288 MachineBasicBlock *TBB,
1289 MachineBasicBlock *FBB,
1290 MachineBasicBlock *CurBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001291 MachineBasicBlock *SwitchBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001292 unsigned Opc) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001293 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohman46510a72010-04-15 01:51:59 +00001294 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001295 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001296 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1297 BOp->getParent() != CurBB->getBasicBlock() ||
1298 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1299 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001300 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001301 return;
1302 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001303
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001304 // Create TmpBB after CurBB.
1305 MachineFunction::iterator BBI = CurBB;
1306 MachineFunction &MF = DAG.getMachineFunction();
1307 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1308 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001309
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001310 if (Opc == Instruction::Or) {
1311 // Codegen X | Y as:
1312 // jmp_if_X TBB
1313 // jmp TmpBB
1314 // TmpBB:
1315 // jmp_if_Y TBB
1316 // jmp FBB
1317 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001318
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001319 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001320 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001321
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001322 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001323 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001324 } else {
1325 assert(Opc == Instruction::And && "Unknown merge op!");
1326 // Codegen X & Y as:
1327 // jmp_if_X TmpBB
1328 // jmp FBB
1329 // TmpBB:
1330 // jmp_if_Y TBB
1331 // jmp FBB
1332 //
1333 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001334
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001335 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001336 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001337
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001338 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001339 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001340 }
1341}
1342
1343/// If the set of cases should be emitted as a series of branches, return true.
1344/// If we should emit this as a bunch of and/or'd together conditions, return
1345/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001346bool
Dan Gohman2048b852009-11-23 18:04:58 +00001347SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001348 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001349
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001350 // If this is two comparisons of the same values or'd or and'd together, they
1351 // will get folded into a single comparison, so don't emit two blocks.
1352 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1353 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1354 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1355 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1356 return false;
1357 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001358
Chris Lattner133ce872010-01-02 00:00:03 +00001359 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1360 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1361 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1362 Cases[0].CC == Cases[1].CC &&
1363 isa<Constant>(Cases[0].CmpRHS) &&
1364 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1365 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1366 return false;
1367 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1368 return false;
1369 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00001370
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001371 return true;
1372}
1373
Dan Gohman46510a72010-04-15 01:51:59 +00001374void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001375 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001376
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001377 // Update machine-CFG edges.
1378 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1379
1380 // Figure out which block is immediately after the current one.
1381 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001382 MachineFunction::iterator BBI = BrMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001383 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001384 NextBlock = BBI;
1385
1386 if (I.isUnconditional()) {
1387 // Update machine-CFG edges.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001388 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001389
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001390 // If this is not a fall-through branch, emit the branch.
Bill Wendling4533cac2010-01-28 21:51:40 +00001391 if (Succ0MBB != NextBlock)
1392 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001393 MVT::Other, getControlRoot(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001394 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001395
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001396 return;
1397 }
1398
1399 // If this condition is one of the special cases we handle, do special stuff
1400 // now.
Dan Gohman46510a72010-04-15 01:51:59 +00001401 const Value *CondVal = I.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001402 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1403
1404 // If this is a series of conditions that are or'd or and'd together, emit
1405 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerde189be2010-11-30 18:12:52 +00001406 // As long as jumps are not expensive, this should improve performance.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001407 // For example, instead of something like:
1408 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001409 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001410 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001411 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001412 // or C, F
1413 // jnz foo
1414 // Emit:
1415 // cmp A, B
1416 // je foo
1417 // cmp D, E
1418 // jle foo
1419 //
Dan Gohman46510a72010-04-15 01:51:59 +00001420 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Chris Lattnerde189be2010-11-30 18:12:52 +00001421 if (!TLI.isJumpExpensive() &&
1422 BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001423 (BOp->getOpcode() == Instruction::And ||
1424 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001425 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
1426 BOp->getOpcode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001427 // If the compares in later blocks need to use values not currently
1428 // exported from this block, export them now. This block should always
1429 // be the first entry.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001430 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001431
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001432 // Allow some cases to be rejected.
1433 if (ShouldEmitAsBranches(SwitchCases)) {
1434 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1435 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1436 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1437 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001438
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001439 // Emit the branch for this block.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001440 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001441 SwitchCases.erase(SwitchCases.begin());
1442 return;
1443 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001444
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001445 // Okay, we decided not to do this, remove any inserted MBB's and clear
1446 // SwitchCases.
1447 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001448 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001449
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001450 SwitchCases.clear();
1451 }
1452 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001453
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001454 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001455 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohman99be8ae2010-04-19 22:41:47 +00001456 NULL, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001457
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001458 // Use visitSwitchCase to actually insert the fast branch sequence for this
1459 // cond branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001460 visitSwitchCase(CB, BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001461}
1462
1463/// visitSwitchCase - Emits the necessary code to represent a single node in
1464/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001465void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1466 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001467 SDValue Cond;
1468 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001469 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001470
1471 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001472 if (CB.CmpMHS == NULL) {
1473 // Fold "(X == true)" to X and "(X == false)" to !X to
1474 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001475 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001476 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001477 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001478 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001479 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001480 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001481 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001482 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001483 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001484 } else {
1485 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
1486
Anton Korobeynikov23218582008-12-23 22:25:27 +00001487 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1488 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001489
1490 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001491 EVT VT = CmpOp.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001492
1493 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001494 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Dale Johannesenf5d97892009-02-04 01:48:28 +00001495 ISD::SETLE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001496 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001497 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001498 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001499 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001500 DAG.getConstant(High-Low, VT), ISD::SETULE);
1501 }
1502 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001503
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001504 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001505 SwitchBB->addSuccessor(CB.TrueBB);
1506 SwitchBB->addSuccessor(CB.FalseBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001507
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001508 // Set NextBlock to be the MBB immediately after the current one, if any.
1509 // This is used to avoid emitting unnecessary branches to the next block.
1510 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001511 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001512 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001513 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001514
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001515 // If the lhs block is the next block, invert the condition so that we can
1516 // fall through to the lhs instead of the rhs block.
1517 if (CB.TrueBB == NextBlock) {
1518 std::swap(CB.TrueBB, CB.FalseBB);
1519 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001520 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001521 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001522
Dale Johannesenf5d97892009-02-04 01:48:28 +00001523 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001524 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001525 DAG.getBasicBlock(CB.TrueBB));
Bill Wendling87710f02009-12-21 23:47:40 +00001526
Evan Cheng266a99d2010-09-23 06:51:55 +00001527 // Insert the false branch. Do this even if it's a fall through branch,
1528 // this makes it easier to do DAG optimizations which require inverting
1529 // the branch condition.
1530 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1531 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001532
1533 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001534}
1535
1536/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001537void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001538 // Emit the code for the jump table
1539 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001540 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001541 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1542 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001543 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001544 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
1545 MVT::Other, Index.getValue(1),
1546 Table, Index);
1547 DAG.setRoot(BrJumpTable);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001548}
1549
1550/// visitJumpTableHeader - This function emits necessary code to produce index
1551/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001552void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001553 JumpTableHeader &JTH,
1554 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001555 // Subtract the lowest switch case value from the value being switched on and
1556 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001557 // difference between smallest and largest cases.
1558 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001559 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001560 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001561 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001562
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001563 // The SDNode we just created, which holds the value being switched on minus
Dan Gohmanf451cb82010-02-10 16:03:48 +00001564 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001565 // can be used as an index into the jump table in a subsequent basic block.
1566 // This value may be smaller or larger than the target's pointer type, and
1567 // therefore require extension or truncating.
Bill Wendling87710f02009-12-21 23:47:40 +00001568 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001569
Dan Gohman89496d02010-07-02 00:10:16 +00001570 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001571 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1572 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001573 JT.Reg = JumpTableReg;
1574
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001575 // Emit the range check for the jump table, and branch to the default block
1576 // for the switch statement if the value being switched on exceeds the largest
1577 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001578 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001579 TLI.getSetCCResultType(Sub.getValueType()), Sub,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001580 DAG.getConstant(JTH.Last-JTH.First,VT),
1581 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001582
1583 // Set NextBlock to be the MBB immediately after the current one, if any.
1584 // This is used to avoid emitting unnecessary branches to the next block.
1585 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001586 MachineFunction::iterator BBI = SwitchBB;
Bill Wendling87710f02009-12-21 23:47:40 +00001587
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001588 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001589 NextBlock = BBI;
1590
Dale Johannesen66978ee2009-01-31 02:22:37 +00001591 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001592 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001593 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001594
Bill Wendling4533cac2010-01-28 21:51:40 +00001595 if (JT.MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001596 BrCond = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
1597 DAG.getBasicBlock(JT.MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001598
Bill Wendling87710f02009-12-21 23:47:40 +00001599 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001600}
1601
1602/// visitBitTestHeader - This function emits necessary code to produce value
1603/// suitable for "bit tests"
Dan Gohman99be8ae2010-04-19 22:41:47 +00001604void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1605 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001606 // Subtract the minimum value
1607 SDValue SwitchOp = getValue(B.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001608 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001609 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001610 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001611
1612 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001613 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001614 TLI.getSetCCResultType(Sub.getValueType()),
1615 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001616 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001617
Bill Wendling87710f02009-12-21 23:47:40 +00001618 SDValue ShiftOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(),
1619 TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001620
Dan Gohman89496d02010-07-02 00:10:16 +00001621 B.Reg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001622 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1623 B.Reg, ShiftOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001624
1625 // Set NextBlock to be the MBB immediately after the current one, if any.
1626 // This is used to avoid emitting unnecessary branches to the next block.
1627 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001628 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001629 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001630 NextBlock = BBI;
1631
1632 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1633
Dan Gohman99be8ae2010-04-19 22:41:47 +00001634 SwitchBB->addSuccessor(B.Default);
1635 SwitchBB->addSuccessor(MBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001636
Dale Johannesen66978ee2009-01-31 02:22:37 +00001637 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001638 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001639 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001640
Evan Cheng8c1f4322010-09-23 18:32:19 +00001641 if (MBB != NextBlock)
1642 BrRange = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
1643 DAG.getBasicBlock(MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001644
Bill Wendling87710f02009-12-21 23:47:40 +00001645 DAG.setRoot(BrRange);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001646}
1647
1648/// visitBitTestCase - this function produces one "bit test"
Dan Gohman2048b852009-11-23 18:04:58 +00001649void SelectionDAGBuilder::visitBitTestCase(MachineBasicBlock* NextMBB,
1650 unsigned Reg,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001651 BitTestCase &B,
1652 MachineBasicBlock *SwitchBB) {
Dale Johannesena04b7572009-02-03 23:04:43 +00001653 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(), Reg,
Duncan Sands92abc622009-01-31 15:50:11 +00001654 TLI.getPointerTy());
Dan Gohman8e0163a2010-06-24 02:06:24 +00001655 SDValue Cmp;
1656 if (CountPopulation_64(B.Mask) == 1) {
1657 // Testing for a single bit; just compare the shift count with what it
1658 // would need to be to shift a 1 bit in that position.
1659 Cmp = DAG.getSetCC(getCurDebugLoc(),
1660 TLI.getSetCCResultType(ShiftOp.getValueType()),
1661 ShiftOp,
1662 DAG.getConstant(CountTrailingZeros_64(B.Mask),
1663 TLI.getPointerTy()),
1664 ISD::SETEQ);
1665 } else {
1666 // Make desired shift
1667 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(),
1668 TLI.getPointerTy(),
1669 DAG.getConstant(1, TLI.getPointerTy()),
1670 ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001671
Dan Gohman8e0163a2010-06-24 02:06:24 +00001672 // Emit bit tests and jumps
1673 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
1674 TLI.getPointerTy(), SwitchVal,
1675 DAG.getConstant(B.Mask, TLI.getPointerTy()));
1676 Cmp = DAG.getSetCC(getCurDebugLoc(),
1677 TLI.getSetCCResultType(AndOp.getValueType()),
1678 AndOp, DAG.getConstant(0, TLI.getPointerTy()),
1679 ISD::SETNE);
1680 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001681
Dan Gohman99be8ae2010-04-19 22:41:47 +00001682 SwitchBB->addSuccessor(B.TargetBB);
1683 SwitchBB->addSuccessor(NextMBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001684
Dale Johannesen66978ee2009-01-31 02:22:37 +00001685 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001686 MVT::Other, getControlRoot(),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001687 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001688
1689 // Set NextBlock to be the MBB immediately after the current one, if any.
1690 // This is used to avoid emitting unnecessary branches to the next block.
1691 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001692 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001693 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001694 NextBlock = BBI;
1695
Evan Cheng8c1f4322010-09-23 18:32:19 +00001696 if (NextMBB != NextBlock)
1697 BrAnd = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
1698 DAG.getBasicBlock(NextMBB));
Bill Wendling0777e922009-12-21 21:59:52 +00001699
Bill Wendling87710f02009-12-21 23:47:40 +00001700 DAG.setRoot(BrAnd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001701}
1702
Dan Gohman46510a72010-04-15 01:51:59 +00001703void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001704 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001705
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001706 // Retrieve successors.
1707 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1708 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1709
Gabor Greifb67e6b32009-01-15 11:10:44 +00001710 const Value *Callee(I.getCalledValue());
1711 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001712 visitInlineAsm(&I);
1713 else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001714 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001715
1716 // If the value of the invoke is used outside of its defining block, make it
1717 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001718 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001719
1720 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001721 InvokeMBB->addSuccessor(Return);
1722 InvokeMBB->addSuccessor(LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001723
1724 // Drop into normal successor.
Bill Wendling4533cac2010-01-28 21:51:40 +00001725 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
1726 MVT::Other, getControlRoot(),
1727 DAG.getBasicBlock(Return)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001728}
1729
Dan Gohman46510a72010-04-15 01:51:59 +00001730void SelectionDAGBuilder::visitUnwind(const UnwindInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001731}
1732
1733/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1734/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00001735bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
1736 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001737 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001738 MachineBasicBlock *Default,
1739 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001740 Case& BackCase = *(CR.Range.second-1);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001741
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001742 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001743 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001744 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001745 return false;
1746
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001747 // Get the MachineFunction which holds the current MBB. This is used when
1748 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001749 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001750
1751 // Figure out which block is immediately after the current one.
1752 MachineBasicBlock *NextBlock = 0;
1753 MachineFunction::iterator BBI = CR.CaseBB;
1754
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001755 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001756 NextBlock = BBI;
1757
Benjamin Kramerce750f02010-11-22 09:45:38 +00001758 // If any two of the cases has the same destination, and if one value
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001759 // is the same as the other, but has one bit unset that the other has set,
1760 // use bit manipulation to do two compares at once. For example:
1761 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Benjamin Kramerce750f02010-11-22 09:45:38 +00001762 // TODO: This could be extended to merge any 2 cases in switches with 3 cases.
1763 // TODO: Handle cases where CR.CaseBB != SwitchBB.
1764 if (Size == 2 && CR.CaseBB == SwitchBB) {
1765 Case &Small = *CR.Range.first;
1766 Case &Big = *(CR.Range.second-1);
1767
1768 if (Small.Low == Small.High && Big.Low == Big.High && Small.BB == Big.BB) {
1769 const APInt& SmallValue = cast<ConstantInt>(Small.Low)->getValue();
1770 const APInt& BigValue = cast<ConstantInt>(Big.Low)->getValue();
1771
1772 // Check that there is only one bit different.
1773 if (BigValue.countPopulation() == SmallValue.countPopulation() + 1 &&
1774 (SmallValue | BigValue) == BigValue) {
1775 // Isolate the common bit.
1776 APInt CommonBit = BigValue & ~SmallValue;
1777 assert((SmallValue | CommonBit) == BigValue &&
1778 CommonBit.countPopulation() == 1 && "Not a common bit?");
1779
1780 SDValue CondLHS = getValue(SV);
1781 EVT VT = CondLHS.getValueType();
1782 DebugLoc DL = getCurDebugLoc();
1783
1784 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
1785 DAG.getConstant(CommonBit, VT));
1786 SDValue Cond = DAG.getSetCC(DL, MVT::i1,
1787 Or, DAG.getConstant(BigValue, VT),
1788 ISD::SETEQ);
1789
1790 // Update successor info.
1791 SwitchBB->addSuccessor(Small.BB);
1792 SwitchBB->addSuccessor(Default);
1793
1794 // Insert the true branch.
1795 SDValue BrCond = DAG.getNode(ISD::BRCOND, DL, MVT::Other,
1796 getControlRoot(), Cond,
1797 DAG.getBasicBlock(Small.BB));
1798
1799 // Insert the false branch.
1800 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
1801 DAG.getBasicBlock(Default));
1802
1803 DAG.setRoot(BrCond);
1804 return true;
1805 }
1806 }
1807 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001808
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001809 // Rearrange the case blocks so that the last one falls through if possible.
1810 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
1811 // The last case block won't fall through into 'NextBlock' if we emit the
1812 // branches in this order. See if rearranging a case value would help.
1813 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
1814 if (I->BB == NextBlock) {
1815 std::swap(*I, BackCase);
1816 break;
1817 }
1818 }
1819 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001820
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001821 // Create a CaseBlock record representing a conditional branch to
1822 // the Case's target mbb if the value being switched on SV is equal
1823 // to C.
1824 MachineBasicBlock *CurBlock = CR.CaseBB;
1825 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1826 MachineBasicBlock *FallThrough;
1827 if (I != E-1) {
1828 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
1829 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001830
1831 // Put SV in a virtual register to make it available from the new blocks.
1832 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001833 } else {
1834 // If the last case doesn't match, go to the default block.
1835 FallThrough = Default;
1836 }
1837
Dan Gohman46510a72010-04-15 01:51:59 +00001838 const Value *RHS, *LHS, *MHS;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001839 ISD::CondCode CC;
1840 if (I->High == I->Low) {
1841 // This is just small small case range :) containing exactly 1 case
1842 CC = ISD::SETEQ;
1843 LHS = SV; RHS = I->High; MHS = NULL;
1844 } else {
1845 CC = ISD::SETLE;
1846 LHS = I->Low; MHS = SV; RHS = I->High;
1847 }
1848 CaseBlock CB(CC, LHS, RHS, MHS, I->BB, FallThrough, CurBlock);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001849
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001850 // If emitting the first comparison, just call visitSwitchCase to emit the
1851 // code into the current block. Otherwise, push the CaseBlock onto the
1852 // vector to be later processed by SDISel, and insert the node's MBB
1853 // before the next MBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001854 if (CurBlock == SwitchBB)
1855 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001856 else
1857 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001858
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001859 CurBlock = FallThrough;
1860 }
1861
1862 return true;
1863}
1864
1865static inline bool areJTsAllowed(const TargetLowering &TLI) {
1866 return !DisableJumpTables &&
Owen Anderson825b72b2009-08-11 20:47:22 +00001867 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
1868 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001869}
Anton Korobeynikov23218582008-12-23 22:25:27 +00001870
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001871static APInt ComputeRange(const APInt &First, const APInt &Last) {
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001872 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
Jay Foad40f8f622010-12-07 08:25:19 +00001873 APInt LastExt = Last.sext(BitWidth), FirstExt = First.sext(BitWidth);
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001874 return (LastExt - FirstExt + 1ULL);
1875}
1876
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001877/// handleJTSwitchCase - Emit jumptable for current switch case range
Dan Gohman2048b852009-11-23 18:04:58 +00001878bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec& CR,
1879 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001880 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001881 MachineBasicBlock* Default,
1882 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001883 Case& FrontCase = *CR.Range.first;
1884 Case& BackCase = *(CR.Range.second-1);
1885
Chris Lattnere880efe2009-11-07 07:50:34 +00001886 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1887 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001888
Chris Lattnere880efe2009-11-07 07:50:34 +00001889 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001890 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1891 I!=E; ++I)
1892 TSize += I->size();
1893
Dan Gohmane0567812010-04-08 23:03:40 +00001894 if (!areJTsAllowed(TLI) || TSize.ult(4))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001895 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001896
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001897 APInt Range = ComputeRange(First, Last);
Chris Lattnere880efe2009-11-07 07:50:34 +00001898 double Density = TSize.roundToDouble() / Range.roundToDouble();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001899 if (Density < 0.4)
1900 return false;
1901
David Greene4b69d992010-01-05 01:24:57 +00001902 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001903 << "First entry: " << First << ". Last entry: " << Last << '\n'
1904 << "Range: " << Range
1905 << "Size: " << TSize << ". Density: " << Density << "\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001906
1907 // Get the MachineFunction which holds the current MBB. This is used when
1908 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001909 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001910
1911 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001912 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001913 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001914
1915 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1916
1917 // Create a new basic block to hold the code for loading the address
1918 // of the jump table, and jumping to it. Update successor information;
1919 // we will either branch to the default case for the switch, or the jump
1920 // table.
1921 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1922 CurMF->insert(BBI, JumpTableBB);
1923 CR.CaseBB->addSuccessor(Default);
1924 CR.CaseBB->addSuccessor(JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001925
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001926 // Build a vector of destination BBs, corresponding to each target
1927 // of the jump table. If the value of the jump table slot corresponds to
1928 // a case statement, push the case's BB onto the vector, otherwise, push
1929 // the default BB.
1930 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001931 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001932 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattner071c62f2010-01-25 23:26:13 +00001933 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
1934 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001935
1936 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001937 DestBBs.push_back(I->BB);
1938 if (TEI==High)
1939 ++I;
1940 } else {
1941 DestBBs.push_back(Default);
1942 }
1943 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001944
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001945 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001946 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
1947 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001948 E = DestBBs.end(); I != E; ++I) {
1949 if (!SuccsHandled[(*I)->getNumber()]) {
1950 SuccsHandled[(*I)->getNumber()] = true;
1951 JumpTableBB->addSuccessor(*I);
1952 }
1953 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001954
Bob Wilsond1ec31d2010-03-18 18:42:41 +00001955 // Create a jump table index for this jump table.
Chris Lattner071c62f2010-01-25 23:26:13 +00001956 unsigned JTEncoding = TLI.getJumpTableEncoding();
1957 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilsond1ec31d2010-03-18 18:42:41 +00001958 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001959
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001960 // Set the jump table information so that we can codegen it as a second
1961 // MachineBasicBlock
1962 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman99be8ae2010-04-19 22:41:47 +00001963 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
1964 if (CR.CaseBB == SwitchBB)
1965 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001966
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001967 JTCases.push_back(JumpTableBlock(JTH, JT));
1968
1969 return true;
1970}
1971
1972/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
1973/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00001974bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
1975 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001976 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001977 MachineBasicBlock *Default,
1978 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001979 // Get the MachineFunction which holds the current MBB. This is used when
1980 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001981 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001982
1983 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001984 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001985 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001986
1987 Case& FrontCase = *CR.Range.first;
1988 Case& BackCase = *(CR.Range.second-1);
1989 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1990
1991 // Size is the number of Cases represented by this range.
1992 unsigned Size = CR.Range.second - CR.Range.first;
1993
Chris Lattnere880efe2009-11-07 07:50:34 +00001994 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1995 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001996 double FMetric = 0;
1997 CaseItr Pivot = CR.Range.first + Size/2;
1998
1999 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
2000 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00002001 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002002 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2003 I!=E; ++I)
2004 TSize += I->size();
2005
Chris Lattnere880efe2009-11-07 07:50:34 +00002006 APInt LSize = FrontCase.size();
2007 APInt RSize = TSize-LSize;
David Greene4b69d992010-01-05 01:24:57 +00002008 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002009 << "First: " << First << ", Last: " << Last <<'\n'
2010 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002011 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
2012 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00002013 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
2014 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002015 APInt Range = ComputeRange(LEnd, RBegin);
2016 assert((Range - 2ULL).isNonNegative() &&
2017 "Invalid case distance");
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002018 double LDensity = (double)LSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002019 (LEnd - First + 1ULL).roundToDouble();
2020 double RDensity = (double)RSize.roundToDouble() /
2021 (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002022 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002023 // Should always split in some non-trivial place
David Greene4b69d992010-01-05 01:24:57 +00002024 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002025 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
2026 << "LDensity: " << LDensity
2027 << ", RDensity: " << RDensity << '\n'
2028 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002029 if (FMetric < Metric) {
2030 Pivot = J;
2031 FMetric = Metric;
David Greene4b69d992010-01-05 01:24:57 +00002032 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002033 }
2034
2035 LSize += J->size();
2036 RSize -= J->size();
2037 }
2038 if (areJTsAllowed(TLI)) {
2039 // If our case is dense we *really* should handle it earlier!
2040 assert((FMetric > 0) && "Should handle dense range earlier!");
2041 } else {
2042 Pivot = CR.Range.first + Size/2;
2043 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002044
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002045 CaseRange LHSR(CR.Range.first, Pivot);
2046 CaseRange RHSR(Pivot, CR.Range.second);
2047 Constant *C = Pivot->Low;
2048 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002049
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002050 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002051 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002052 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002053 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002054 // Pivot's Value, then we can branch directly to the LHS's Target,
2055 // rather than creating a leaf node for it.
2056 if ((LHSR.second - LHSR.first) == 1 &&
2057 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002058 cast<ConstantInt>(C)->getValue() ==
2059 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002060 TrueBB = LHSR.first->BB;
2061 } else {
2062 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2063 CurMF->insert(BBI, TrueBB);
2064 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002065
2066 // Put SV in a virtual register to make it available from the new blocks.
2067 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002068 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002069
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002070 // Similar to the optimization above, if the Value being switched on is
2071 // known to be less than the Constant CR.LT, and the current Case Value
2072 // is CR.LT - 1, then we can branch directly to the target block for
2073 // the current Case Value, rather than emitting a RHS leaf node for it.
2074 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002075 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
2076 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002077 FalseBB = RHSR.first->BB;
2078 } else {
2079 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2080 CurMF->insert(BBI, FalseBB);
2081 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002082
2083 // Put SV in a virtual register to make it available from the new blocks.
2084 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002085 }
2086
2087 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002088 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002089 // Otherwise, branch to LHS.
2090 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
2091
Dan Gohman99be8ae2010-04-19 22:41:47 +00002092 if (CR.CaseBB == SwitchBB)
2093 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002094 else
2095 SwitchCases.push_back(CB);
2096
2097 return true;
2098}
2099
2100/// handleBitTestsSwitchCase - if current case range has few destination and
2101/// range span less, than machine word bitwidth, encode case range into series
2102/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00002103bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2104 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002105 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002106 MachineBasicBlock* Default,
2107 MachineBasicBlock *SwitchBB){
Owen Andersone50ed302009-08-10 22:56:29 +00002108 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002109 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002110
2111 Case& FrontCase = *CR.Range.first;
2112 Case& BackCase = *(CR.Range.second-1);
2113
2114 // Get the MachineFunction which holds the current MBB. This is used when
2115 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002116 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002117
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00002118 // If target does not have legal shift left, do not emit bit tests at all.
2119 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
2120 return false;
2121
Anton Korobeynikov23218582008-12-23 22:25:27 +00002122 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002123 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2124 I!=E; ++I) {
2125 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002126 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002127 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002128
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002129 // Count unique destinations
2130 SmallSet<MachineBasicBlock*, 4> Dests;
2131 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2132 Dests.insert(I->BB);
2133 if (Dests.size() > 3)
2134 // Don't bother the code below, if there are too much unique destinations
2135 return false;
2136 }
David Greene4b69d992010-01-05 01:24:57 +00002137 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002138 << Dests.size() << '\n'
2139 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002140
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002141 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002142 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2143 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002144 APInt cmpRange = maxValue - minValue;
2145
David Greene4b69d992010-01-05 01:24:57 +00002146 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002147 << "Low bound: " << minValue << '\n'
2148 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002149
Dan Gohmane0567812010-04-08 23:03:40 +00002150 if (cmpRange.uge(IntPtrBits) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002151 (!(Dests.size() == 1 && numCmps >= 3) &&
2152 !(Dests.size() == 2 && numCmps >= 5) &&
2153 !(Dests.size() >= 3 && numCmps >= 6)))
2154 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002155
David Greene4b69d992010-01-05 01:24:57 +00002156 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00002157 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2158
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002159 // Optimize the case where all the case values fit in a
2160 // word without having to subtract minValue. In this case,
2161 // we can optimize away the subtraction.
Dan Gohmane0567812010-04-08 23:03:40 +00002162 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002163 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002164 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002165 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002166 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002167
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002168 CaseBitsVector CasesBits;
2169 unsigned i, count = 0;
2170
2171 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2172 MachineBasicBlock* Dest = I->BB;
2173 for (i = 0; i < count; ++i)
2174 if (Dest == CasesBits[i].BB)
2175 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002176
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002177 if (i == count) {
2178 assert((count < 3) && "Too much destinations to test!");
2179 CasesBits.push_back(CaseBits(0, Dest, 0));
2180 count++;
2181 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002182
2183 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2184 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2185
2186 uint64_t lo = (lowValue - lowBound).getZExtValue();
2187 uint64_t hi = (highValue - lowBound).getZExtValue();
2188
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002189 for (uint64_t j = lo; j <= hi; j++) {
2190 CasesBits[i].Mask |= 1ULL << j;
2191 CasesBits[i].Bits++;
2192 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002193
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002194 }
2195 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00002196
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002197 BitTestInfo BTC;
2198
2199 // Figure out which block is immediately after the current one.
2200 MachineFunction::iterator BBI = CR.CaseBB;
2201 ++BBI;
2202
2203 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2204
David Greene4b69d992010-01-05 01:24:57 +00002205 DEBUG(dbgs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002206 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene4b69d992010-01-05 01:24:57 +00002207 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002208 << ", Bits: " << CasesBits[i].Bits
2209 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002210
2211 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2212 CurMF->insert(BBI, CaseBB);
2213 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2214 CaseBB,
2215 CasesBits[i].BB));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002216
2217 // Put SV in a virtual register to make it available from the new blocks.
2218 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002219 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002220
2221 BitTestBlock BTB(lowBound, cmpRange, SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002222 -1U, (CR.CaseBB == SwitchBB),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002223 CR.CaseBB, Default, BTC);
2224
Dan Gohman99be8ae2010-04-19 22:41:47 +00002225 if (CR.CaseBB == SwitchBB)
2226 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002227
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002228 BitTestCases.push_back(BTB);
2229
2230 return true;
2231}
2232
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002233/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00002234size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2235 const SwitchInst& SI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002236 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002237
2238 // Start with "simple" cases
Anton Korobeynikov23218582008-12-23 22:25:27 +00002239 for (size_t i = 1; i < SI.getNumSuccessors(); ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002240 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SI.getSuccessor(i)];
2241 Cases.push_back(Case(SI.getSuccessorValue(i),
2242 SI.getSuccessorValue(i),
2243 SMBB));
2244 }
2245 std::sort(Cases.begin(), Cases.end(), CaseCmp());
2246
2247 // Merge case into clusters
Anton Korobeynikov23218582008-12-23 22:25:27 +00002248 if (Cases.size() >= 2)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002249 // Must recompute end() each iteration because it may be
2250 // invalidated by erase if we hold on to it
Anton Korobeynikov23218582008-12-23 22:25:27 +00002251 for (CaseItr I = Cases.begin(), J = ++(Cases.begin()); J != Cases.end(); ) {
2252 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2253 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002254 MachineBasicBlock* nextBB = J->BB;
2255 MachineBasicBlock* currentBB = I->BB;
2256
2257 // If the two neighboring cases go to the same destination, merge them
2258 // into a single case.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002259 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002260 I->High = J->High;
2261 J = Cases.erase(J);
2262 } else {
2263 I = J++;
2264 }
2265 }
2266
2267 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2268 if (I->Low != I->High)
2269 // A range counts double, since it requires two compares.
2270 ++numCmps;
2271 }
2272
2273 return numCmps;
2274}
2275
Jakob Stoklund Olesen2622f462010-09-30 19:44:31 +00002276void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2277 MachineBasicBlock *Last) {
2278 // Update JTCases.
2279 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2280 if (JTCases[i].first.HeaderBB == First)
2281 JTCases[i].first.HeaderBB = Last;
2282
2283 // Update BitTestCases.
2284 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2285 if (BitTestCases[i].Parent == First)
2286 BitTestCases[i].Parent = Last;
2287}
2288
Dan Gohman46510a72010-04-15 01:51:59 +00002289void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohman84023e02010-07-10 09:00:22 +00002290 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002291
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002292 // Figure out which block is immediately after the current one.
2293 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002294 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2295
2296 // If there is only the default destination, branch to it if it is not the
2297 // next basic block. Otherwise, just fall through.
2298 if (SI.getNumOperands() == 2) {
2299 // Update machine-CFG edges.
2300
2301 // If this is not a fall-through branch, emit the branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002302 SwitchMBB->addSuccessor(Default);
Bill Wendling4533cac2010-01-28 21:51:40 +00002303 if (Default != NextBlock)
2304 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
2305 MVT::Other, getControlRoot(),
2306 DAG.getBasicBlock(Default)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002307
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002308 return;
2309 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002310
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002311 // If there are any non-default case statements, create a vector of Cases
2312 // representing each one, and sort the vector so that we can efficiently
2313 // create a binary search tree from them.
2314 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002315 size_t numCmps = Clusterify(Cases, SI);
David Greene4b69d992010-01-05 01:24:57 +00002316 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002317 << ". Total compares: " << numCmps << '\n');
Devang Patel8a84e442009-01-05 17:31:22 +00002318 numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002319
2320 // Get the Value to be switched on and default basic blocks, which will be
2321 // inserted into CaseBlock records, representing basic blocks in the binary
2322 // search tree.
Dan Gohman46510a72010-04-15 01:51:59 +00002323 const Value *SV = SI.getOperand(0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002324
2325 // Push the initial CaseRec onto the worklist
2326 CaseRecVector WorkList;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002327 WorkList.push_back(CaseRec(SwitchMBB,0,0,
2328 CaseRange(Cases.begin(),Cases.end())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002329
2330 while (!WorkList.empty()) {
2331 // Grab a record representing a case range to process off the worklist
2332 CaseRec CR = WorkList.back();
2333 WorkList.pop_back();
2334
Dan Gohman99be8ae2010-04-19 22:41:47 +00002335 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002336 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002337
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002338 // If the range has few cases (two or less) emit a series of specific
2339 // tests.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002340 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002341 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002342
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002343 // If the switch has more than 5 blocks, and at least 40% dense, and the
2344 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002345 // lowering the switch to a binary tree of conditional branches.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002346 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002347 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002348
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002349 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2350 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002351 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002352 }
2353}
2354
Dan Gohman46510a72010-04-15 01:51:59 +00002355void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00002356 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002357
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002358 // Update machine-CFG edges with unique successors.
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002359 SmallVector<BasicBlock*, 32> succs;
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002360 succs.reserve(I.getNumSuccessors());
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002361 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i)
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002362 succs.push_back(I.getSuccessor(i));
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002363 array_pod_sort(succs.begin(), succs.end());
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002364 succs.erase(std::unique(succs.begin(), succs.end()), succs.end());
2365 for (unsigned i = 0, e = succs.size(); i != e; ++i)
Dan Gohman99be8ae2010-04-19 22:41:47 +00002366 IndirectBrMBB->addSuccessor(FuncInfo.MBBMap[succs[i]]);
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002367
Bill Wendling4533cac2010-01-28 21:51:40 +00002368 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurDebugLoc(),
2369 MVT::Other, getControlRoot(),
2370 getValue(I.getAddress())));
Bill Wendling49fcff82009-12-21 22:30:11 +00002371}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002372
Dan Gohman46510a72010-04-15 01:51:59 +00002373void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002374 // -0.0 - X --> fneg
2375 const Type *Ty = I.getType();
Duncan Sands1df98592010-02-16 11:11:14 +00002376 if (Ty->isVectorTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002377 if (ConstantVector *CV = dyn_cast<ConstantVector>(I.getOperand(0))) {
2378 const VectorType *DestTy = cast<VectorType>(I.getType());
2379 const Type *ElTy = DestTy->getElementType();
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002380 unsigned VL = DestTy->getNumElements();
Owen Anderson6f83c9c2009-07-27 20:59:43 +00002381 std::vector<Constant*> NZ(VL, ConstantFP::getNegativeZero(ElTy));
Owen Andersonaf7ec972009-07-28 21:19:26 +00002382 Constant *CNZ = ConstantVector::get(&NZ[0], NZ.size());
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002383 if (CV == CNZ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002384 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002385 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2386 Op2.getValueType(), Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002387 return;
2388 }
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002389 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002390 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002391
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002392 if (ConstantFP *CFP = dyn_cast<ConstantFP>(I.getOperand(0)))
Owen Anderson6f83c9c2009-07-27 20:59:43 +00002393 if (CFP->isExactlyValue(ConstantFP::getNegativeZero(Ty)->getValueAPF())) {
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002394 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002395 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2396 Op2.getValueType(), Op2));
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002397 return;
2398 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002399
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002400 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002401}
2402
Dan Gohman46510a72010-04-15 01:51:59 +00002403void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002404 SDValue Op1 = getValue(I.getOperand(0));
2405 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002406 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
2407 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002408}
2409
Dan Gohman46510a72010-04-15 01:51:59 +00002410void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002411 SDValue Op1 = getValue(I.getOperand(0));
2412 SDValue Op2 = getValue(I.getOperand(1));
Duncan Sands1df98592010-02-16 11:11:14 +00002413 if (!I.getType()->isVectorTy() &&
Dan Gohman57fc82d2009-04-09 03:51:29 +00002414 Op2.getValueType() != TLI.getShiftAmountTy()) {
2415 // If the operand is smaller than the shift count type, promote it.
Owen Andersone50ed302009-08-10 22:56:29 +00002416 EVT PTy = TLI.getPointerTy();
2417 EVT STy = TLI.getShiftAmountTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002418 if (STy.bitsGT(Op2.getValueType()))
Dan Gohman57fc82d2009-04-09 03:51:29 +00002419 Op2 = DAG.getNode(ISD::ANY_EXTEND, getCurDebugLoc(),
2420 TLI.getShiftAmountTy(), Op2);
2421 // If the operand is larger than the shift count type but the shift
2422 // count type has enough bits to represent any shift value, truncate
2423 // it now. This is a common case and it exposes the truncate to
2424 // optimization early.
Owen Anderson77547be2009-08-10 18:56:59 +00002425 else if (STy.getSizeInBits() >=
Dan Gohman57fc82d2009-04-09 03:51:29 +00002426 Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2427 Op2 = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2428 TLI.getShiftAmountTy(), Op2);
2429 // Otherwise we'll need to temporarily settle for some other
2430 // convenient type; type legalization will make adjustments as
2431 // needed.
Owen Anderson77547be2009-08-10 18:56:59 +00002432 else if (PTy.bitsLT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002433 Op2 = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002434 TLI.getPointerTy(), Op2);
Owen Anderson77547be2009-08-10 18:56:59 +00002435 else if (PTy.bitsGT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002436 Op2 = DAG.getNode(ISD::ANY_EXTEND, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002437 TLI.getPointerTy(), Op2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002438 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002439
Bill Wendling4533cac2010-01-28 21:51:40 +00002440 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
2441 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002442}
2443
Dan Gohman46510a72010-04-15 01:51:59 +00002444void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002445 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002446 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002447 predicate = IC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002448 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002449 predicate = ICmpInst::Predicate(IC->getPredicate());
2450 SDValue Op1 = getValue(I.getOperand(0));
2451 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002452 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002453
Owen Andersone50ed302009-08-10 22:56:29 +00002454 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002455 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002456}
2457
Dan Gohman46510a72010-04-15 01:51:59 +00002458void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002459 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002460 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002461 predicate = FC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002462 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002463 predicate = FCmpInst::Predicate(FC->getPredicate());
2464 SDValue Op1 = getValue(I.getOperand(0));
2465 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002466 ISD::CondCode Condition = getFCmpCondCode(predicate);
Owen Andersone50ed302009-08-10 22:56:29 +00002467 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002468 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002469}
2470
Dan Gohman46510a72010-04-15 01:51:59 +00002471void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002472 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002473 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2474 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002475 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002476
Bill Wendling49fcff82009-12-21 22:30:11 +00002477 SmallVector<SDValue, 4> Values(NumValues);
2478 SDValue Cond = getValue(I.getOperand(0));
2479 SDValue TrueVal = getValue(I.getOperand(1));
2480 SDValue FalseVal = getValue(I.getOperand(2));
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002481
Bill Wendling4533cac2010-01-28 21:51:40 +00002482 for (unsigned i = 0; i != NumValues; ++i)
Bill Wendling49fcff82009-12-21 22:30:11 +00002483 Values[i] = DAG.getNode(ISD::SELECT, getCurDebugLoc(),
Chris Lattnerb3e87b22010-03-12 07:15:36 +00002484 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
2485 Cond,
Bill Wendling49fcff82009-12-21 22:30:11 +00002486 SDValue(TrueVal.getNode(),
2487 TrueVal.getResNo() + i),
2488 SDValue(FalseVal.getNode(),
2489 FalseVal.getResNo() + i));
2490
Bill Wendling4533cac2010-01-28 21:51:40 +00002491 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2492 DAG.getVTList(&ValueVTs[0], NumValues),
2493 &Values[0], NumValues));
Bill Wendling49fcff82009-12-21 22:30:11 +00002494}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002495
Dan Gohman46510a72010-04-15 01:51:59 +00002496void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002497 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2498 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002499 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002500 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002501}
2502
Dan Gohman46510a72010-04-15 01:51:59 +00002503void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002504 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2505 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2506 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002507 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002508 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002509}
2510
Dan Gohman46510a72010-04-15 01:51:59 +00002511void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002512 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2513 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2514 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002515 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002516 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002517}
2518
Dan Gohman46510a72010-04-15 01:51:59 +00002519void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002520 // FPTrunc is never a no-op cast, no need to check
2521 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002522 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002523 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
2524 DestVT, N, DAG.getIntPtrConstant(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002525}
2526
Dan Gohman46510a72010-04-15 01:51:59 +00002527void SelectionDAGBuilder::visitFPExt(const User &I){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002528 // FPTrunc is never a no-op cast, no need to check
2529 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002530 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002531 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002532}
2533
Dan Gohman46510a72010-04-15 01:51:59 +00002534void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002535 // FPToUI is never a no-op cast, no need to check
2536 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002537 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002538 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002539}
2540
Dan Gohman46510a72010-04-15 01:51:59 +00002541void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002542 // FPToSI is never a no-op cast, no need to check
2543 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002544 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002545 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002546}
2547
Dan Gohman46510a72010-04-15 01:51:59 +00002548void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002549 // UIToFP is never a no-op cast, no need to check
2550 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002551 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002552 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002553}
2554
Dan Gohman46510a72010-04-15 01:51:59 +00002555void SelectionDAGBuilder::visitSIToFP(const User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002556 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002557 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002558 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002559 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002560}
2561
Dan Gohman46510a72010-04-15 01:51:59 +00002562void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002563 // What to do depends on the size of the integer and the size of the pointer.
2564 // We can either truncate, zero extend, or no-op, accordingly.
2565 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002566 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002567 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002568}
2569
Dan Gohman46510a72010-04-15 01:51:59 +00002570void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002571 // What to do depends on the size of the integer and the size of the pointer.
2572 // We can either truncate, zero extend, or no-op, accordingly.
2573 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002574 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002575 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002576}
2577
Dan Gohman46510a72010-04-15 01:51:59 +00002578void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002579 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002580 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002581
Bill Wendling49fcff82009-12-21 22:30:11 +00002582 // BitCast assures us that source and destination are the same size so this is
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002583 // either a BITCAST or a no-op.
Bill Wendling4533cac2010-01-28 21:51:40 +00002584 if (DestVT != N.getValueType())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002585 setValue(&I, DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00002586 DestVT, N)); // convert types.
2587 else
Bill Wendling49fcff82009-12-21 22:30:11 +00002588 setValue(&I, N); // noop cast.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002589}
2590
Dan Gohman46510a72010-04-15 01:51:59 +00002591void SelectionDAGBuilder::visitInsertElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002592 SDValue InVec = getValue(I.getOperand(0));
2593 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002594 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002595 TLI.getPointerTy(),
2596 getValue(I.getOperand(2)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002597 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
2598 TLI.getValueType(I.getType()),
2599 InVec, InVal, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002600}
2601
Dan Gohman46510a72010-04-15 01:51:59 +00002602void SelectionDAGBuilder::visitExtractElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002603 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002604 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002605 TLI.getPointerTy(),
2606 getValue(I.getOperand(1)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002607 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2608 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002609}
2610
Mon P Wangaeb06d22008-11-10 04:46:22 +00002611// Utility for visitShuffleVector - Returns true if the mask is mask starting
2612// from SIndx and increasing to the element length (undefs are allowed).
Nate Begeman5a5ca152009-04-29 05:20:52 +00002613static bool SequentialMask(SmallVectorImpl<int> &Mask, unsigned SIndx) {
2614 unsigned MaskNumElts = Mask.size();
2615 for (unsigned i = 0; i != MaskNumElts; ++i)
2616 if ((Mask[i] >= 0) && (Mask[i] != (int)(i + SIndx)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002617 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002618 return true;
2619}
2620
Dan Gohman46510a72010-04-15 01:51:59 +00002621void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002622 SmallVector<int, 8> Mask;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002623 SDValue Src1 = getValue(I.getOperand(0));
2624 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002625
Nate Begeman9008ca62009-04-27 18:41:29 +00002626 // Convert the ConstantVector mask operand into an array of ints, with -1
2627 // representing undef values.
2628 SmallVector<Constant*, 8> MaskElts;
Chris Lattnerb29d5962010-02-01 20:48:08 +00002629 cast<Constant>(I.getOperand(2))->getVectorElements(MaskElts);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002630 unsigned MaskNumElts = MaskElts.size();
2631 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002632 if (isa<UndefValue>(MaskElts[i]))
2633 Mask.push_back(-1);
2634 else
2635 Mask.push_back(cast<ConstantInt>(MaskElts[i])->getSExtValue());
2636 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002637
Owen Andersone50ed302009-08-10 22:56:29 +00002638 EVT VT = TLI.getValueType(I.getType());
2639 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002640 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002641
Mon P Wangc7849c22008-11-16 05:06:27 +00002642 if (SrcNumElts == MaskNumElts) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002643 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2644 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002645 return;
2646 }
2647
2648 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002649 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2650 // Mask is longer than the source vectors and is a multiple of the source
2651 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002652 // lengths match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002653 if (SrcNumElts*2 == MaskNumElts && SequentialMask(Mask, 0)) {
2654 // The shuffle is concatenating two vectors together.
Bill Wendling4533cac2010-01-28 21:51:40 +00002655 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2656 VT, Src1, Src2));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002657 return;
2658 }
2659
Mon P Wangc7849c22008-11-16 05:06:27 +00002660 // Pad both vectors with undefs to make them the same length as the mask.
2661 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002662 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2663 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002664 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002665
Nate Begeman9008ca62009-04-27 18:41:29 +00002666 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2667 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002668 MOps1[0] = Src1;
2669 MOps2[0] = Src2;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002670
2671 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2672 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002673 &MOps1[0], NumConcat);
2674 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002675 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002676 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002677
Mon P Wangaeb06d22008-11-10 04:46:22 +00002678 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002679 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002680 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002681 int Idx = Mask[i];
Nate Begeman5a5ca152009-04-29 05:20:52 +00002682 if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002683 MappedOps.push_back(Idx);
2684 else
2685 MappedOps.push_back(Idx + MaskNumElts - SrcNumElts);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002686 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002687
Bill Wendling4533cac2010-01-28 21:51:40 +00002688 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2689 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002690 return;
2691 }
2692
Mon P Wangc7849c22008-11-16 05:06:27 +00002693 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002694 // Analyze the access pattern of the vector to see if we can extract
2695 // two subvectors and do the shuffle. The analysis is done by calculating
2696 // the range of elements the mask access on both vectors.
2697 int MinRange[2] = { SrcNumElts+1, SrcNumElts+1};
2698 int MaxRange[2] = {-1, -1};
2699
Nate Begeman5a5ca152009-04-29 05:20:52 +00002700 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002701 int Idx = Mask[i];
2702 int Input = 0;
2703 if (Idx < 0)
2704 continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002705
Nate Begeman5a5ca152009-04-29 05:20:52 +00002706 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002707 Input = 1;
2708 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002709 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002710 if (Idx > MaxRange[Input])
2711 MaxRange[Input] = Idx;
2712 if (Idx < MinRange[Input])
2713 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002714 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002715
Mon P Wangc7849c22008-11-16 05:06:27 +00002716 // Check if the access is smaller than the vector size and can we find
2717 // a reasonable extract index.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002718 int RangeUse[2] = { 2, 2 }; // 0 = Unused, 1 = Extract, 2 = Can not
2719 // Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002720 int StartIdx[2]; // StartIdx to extract from
2721 for (int Input=0; Input < 2; ++Input) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002722 if (MinRange[Input] == (int)(SrcNumElts+1) && MaxRange[Input] == -1) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002723 RangeUse[Input] = 0; // Unused
2724 StartIdx[Input] = 0;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002725 } else if (MaxRange[Input] - MinRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002726 // Fits within range but we should see if we can find a good
Mon P Wang230e4fa2008-11-21 04:25:21 +00002727 // start index that is a multiple of the mask length.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002728 if (MaxRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002729 RangeUse[Input] = 1; // Extract from beginning of the vector
2730 StartIdx[Input] = 0;
2731 } else {
2732 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002733 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002734 StartIdx[Input] + MaskNumElts < SrcNumElts)
Mon P Wangc7849c22008-11-16 05:06:27 +00002735 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002736 }
Mon P Wang230e4fa2008-11-21 04:25:21 +00002737 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002738 }
2739
Bill Wendling636e2582009-08-21 18:16:06 +00002740 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002741 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00002742 return;
2743 }
2744 else if (RangeUse[0] < 2 && RangeUse[1] < 2) {
2745 // Extract appropriate subvector and generate a vector shuffle
2746 for (int Input=0; Input < 2; ++Input) {
Bill Wendling87710f02009-12-21 23:47:40 +00002747 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002748 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00002749 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002750 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00002751 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002752 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002753 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002754
Mon P Wangc7849c22008-11-16 05:06:27 +00002755 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00002756 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002757 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002758 int Idx = Mask[i];
2759 if (Idx < 0)
2760 MappedOps.push_back(Idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002761 else if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002762 MappedOps.push_back(Idx - StartIdx[0]);
2763 else
2764 MappedOps.push_back(Idx - SrcNumElts - StartIdx[1] + MaskNumElts);
Mon P Wangc7849c22008-11-16 05:06:27 +00002765 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002766
Bill Wendling4533cac2010-01-28 21:51:40 +00002767 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2768 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002769 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002770 }
2771 }
2772
Mon P Wangc7849c22008-11-16 05:06:27 +00002773 // We can't use either concat vectors or extract subvectors so fall back to
2774 // replacing the shuffle with extract and build vector.
2775 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002776 EVT EltVT = VT.getVectorElementType();
2777 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002778 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002779 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002780 if (Mask[i] < 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002781 Ops.push_back(DAG.getUNDEF(EltVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002782 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00002783 int Idx = Mask[i];
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002784 SDValue Res;
2785
Nate Begeman5a5ca152009-04-29 05:20:52 +00002786 if (Idx < (int)SrcNumElts)
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002787 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2788 EltVT, Src1, DAG.getConstant(Idx, PtrVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002789 else
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002790 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2791 EltVT, Src2,
2792 DAG.getConstant(Idx - SrcNumElts, PtrVT));
2793
2794 Ops.push_back(Res);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002795 }
2796 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002797
Bill Wendling4533cac2010-01-28 21:51:40 +00002798 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
2799 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002800}
2801
Dan Gohman46510a72010-04-15 01:51:59 +00002802void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002803 const Value *Op0 = I.getOperand(0);
2804 const Value *Op1 = I.getOperand(1);
2805 const Type *AggTy = I.getType();
2806 const Type *ValTy = Op1->getType();
2807 bool IntoUndef = isa<UndefValue>(Op0);
2808 bool FromUndef = isa<UndefValue>(Op1);
2809
Dan Gohman0dadb152010-10-06 16:18:29 +00002810 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.idx_begin(), I.idx_end());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002811
Owen Andersone50ed302009-08-10 22:56:29 +00002812 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002813 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00002814 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002815 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2816
2817 unsigned NumAggValues = AggValueVTs.size();
2818 unsigned NumValValues = ValValueVTs.size();
2819 SmallVector<SDValue, 4> Values(NumAggValues);
2820
2821 SDValue Agg = getValue(Op0);
2822 SDValue Val = getValue(Op1);
2823 unsigned i = 0;
2824 // Copy the beginning value(s) from the original aggregate.
2825 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002826 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002827 SDValue(Agg.getNode(), Agg.getResNo() + i);
2828 // Copy values from the inserted value(s).
2829 for (; i != LinearIndex + NumValValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002830 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002831 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
2832 // Copy remaining value(s) from the original aggregate.
2833 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002834 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002835 SDValue(Agg.getNode(), Agg.getResNo() + i);
2836
Bill Wendling4533cac2010-01-28 21:51:40 +00002837 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2838 DAG.getVTList(&AggValueVTs[0], NumAggValues),
2839 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002840}
2841
Dan Gohman46510a72010-04-15 01:51:59 +00002842void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002843 const Value *Op0 = I.getOperand(0);
2844 const Type *AggTy = Op0->getType();
2845 const Type *ValTy = I.getType();
2846 bool OutOfUndef = isa<UndefValue>(Op0);
2847
Dan Gohman0dadb152010-10-06 16:18:29 +00002848 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.idx_begin(), I.idx_end());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002849
Owen Andersone50ed302009-08-10 22:56:29 +00002850 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002851 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2852
2853 unsigned NumValValues = ValValueVTs.size();
2854 SmallVector<SDValue, 4> Values(NumValValues);
2855
2856 SDValue Agg = getValue(Op0);
2857 // Copy out the selected value(s).
2858 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
2859 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002860 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00002861 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002862 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002863
Bill Wendling4533cac2010-01-28 21:51:40 +00002864 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2865 DAG.getVTList(&ValValueVTs[0], NumValValues),
2866 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002867}
2868
Dan Gohman46510a72010-04-15 01:51:59 +00002869void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002870 SDValue N = getValue(I.getOperand(0));
2871 const Type *Ty = I.getOperand(0)->getType();
2872
Dan Gohman46510a72010-04-15 01:51:59 +00002873 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002874 OI != E; ++OI) {
Dan Gohman46510a72010-04-15 01:51:59 +00002875 const Value *Idx = *OI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002876 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
2877 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
2878 if (Field) {
2879 // N = N + Offset
2880 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00002881 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002882 DAG.getIntPtrConstant(Offset));
2883 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002884
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002885 Ty = StTy->getElementType(Field);
2886 } else {
2887 Ty = cast<SequentialType>(Ty)->getElementType();
2888
2889 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +00002890 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +00002891 if (CI->isZero()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002892 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00002893 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00002894 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00002895 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002896 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00002897 if (PtrBits < 64)
Evan Cheng65b52df2009-02-09 21:01:06 +00002898 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2899 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002900 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00002901 else
Evan Chengb1032a82009-02-09 20:54:38 +00002902 OffsVal = DAG.getIntPtrConstant(Offs);
Bill Wendlinge1a90422009-12-21 23:10:19 +00002903
Dale Johannesen66978ee2009-01-31 02:22:37 +00002904 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00002905 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002906 continue;
2907 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002908
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002909 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00002910 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
2911 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002912 SDValue IdxN = getValue(Idx);
2913
2914 // If the index is smaller or larger than intptr_t, truncate or extend
2915 // it.
Duncan Sands3a66a682009-10-13 21:04:12 +00002916 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002917
2918 // If this is a multiply by a power of two, turn it into a shl
2919 // immediately. This is a very common case.
2920 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00002921 if (ElementSize.isPowerOf2()) {
2922 unsigned Amt = ElementSize.logBase2();
Scott Michelfdc40a02009-02-17 22:15:04 +00002923 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002924 N.getValueType(), IdxN,
Duncan Sands92abc622009-01-31 15:50:11 +00002925 DAG.getConstant(Amt, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002926 } else {
Dan Gohman7abbd042009-10-23 17:57:43 +00002927 SDValue Scale = DAG.getConstant(ElementSize, TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00002928 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002929 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002930 }
2931 }
2932
Scott Michelfdc40a02009-02-17 22:15:04 +00002933 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002934 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002935 }
2936 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002937
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002938 setValue(&I, N);
2939}
2940
Dan Gohman46510a72010-04-15 01:51:59 +00002941void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002942 // If this is a fixed sized alloca in the entry block of the function,
2943 // allocate it statically on the stack.
2944 if (FuncInfo.StaticAllocaMap.count(&I))
2945 return; // getValue will auto-populate this.
2946
2947 const Type *Ty = I.getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +00002948 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002949 unsigned Align =
2950 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
2951 I.getAlignment());
2952
2953 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002954
Owen Andersone50ed302009-08-10 22:56:29 +00002955 EVT IntPtr = TLI.getPointerTy();
Dan Gohmanf75a7d32010-05-28 01:14:11 +00002956 if (AllocSize.getValueType() != IntPtr)
2957 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr);
2958
2959 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), IntPtr,
2960 AllocSize,
2961 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002962
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002963 // Handle alignment. If the requested alignment is less than or equal to
2964 // the stack alignment, ignore it. If the size is greater than or equal to
2965 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Dan Gohman55e59c12010-04-19 19:05:59 +00002966 unsigned StackAlign = TM.getFrameInfo()->getStackAlignment();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002967 if (Align <= StackAlign)
2968 Align = 0;
2969
2970 // Round the size of the allocation up to the stack alignment size
2971 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00002972 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002973 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002974 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendling856ff412009-12-22 00:12:37 +00002975
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002976 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002977 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002978 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002979 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
2980
2981 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00002982 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00002983 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002984 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002985 setValue(&I, DSA);
2986 DAG.setRoot(DSA.getValue(1));
Bill Wendling856ff412009-12-22 00:12:37 +00002987
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002988 // Inform the Frame Information that we have just allocated a variable-sized
2989 // object.
Eric Christopher2b8271e2010-07-17 00:28:22 +00002990 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject(Align ? Align : 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002991}
2992
Dan Gohman46510a72010-04-15 01:51:59 +00002993void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002994 const Value *SV = I.getOperand(0);
2995 SDValue Ptr = getValue(SV);
2996
2997 const Type *Ty = I.getType();
David Greene1e559442010-02-15 17:00:31 +00002998
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002999 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003000 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003001 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003002 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003003
Owen Andersone50ed302009-08-10 22:56:29 +00003004 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003005 SmallVector<uint64_t, 4> Offsets;
3006 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
3007 unsigned NumValues = ValueVTs.size();
3008 if (NumValues == 0)
3009 return;
3010
3011 SDValue Root;
3012 bool ConstantMemory = false;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003013 if (I.isVolatile() || NumValues > MaxParallelChains)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003014 // Serialize volatile loads with other side effects.
3015 Root = getRoot();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003016 else if (AA->pointsToConstantMemory(
3017 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), TBAAInfo))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003018 // Do not serialize (non-volatile) loads of constant memory with anything.
3019 Root = DAG.getEntryNode();
3020 ConstantMemory = true;
3021 } else {
3022 // Do not serialize non-volatile loads against each other.
3023 Root = DAG.getRoot();
3024 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003025
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003026 SmallVector<SDValue, 4> Values(NumValues);
Andrew Trickde91f3c2010-11-12 17:50:46 +00003027 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3028 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003029 EVT PtrVT = Ptr.getValueType();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003030 unsigned ChainI = 0;
3031 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3032 // Serializing loads here may result in excessive register pressure, and
3033 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
3034 // could recover a bit by hoisting nodes upward in the chain by recognizing
3035 // they are side-effect free or do not alias. The optimizer should really
3036 // avoid this case by converting large object/array copies to llvm.memcpy
3037 // (MaxParallelChains should always remain as failsafe).
3038 if (ChainI == MaxParallelChains) {
3039 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
3040 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3041 MVT::Other, &Chains[0], ChainI);
3042 Root = Chain;
3043 ChainI = 0;
3044 }
Bill Wendling856ff412009-12-22 00:12:37 +00003045 SDValue A = DAG.getNode(ISD::ADD, getCurDebugLoc(),
3046 PtrVT, Ptr,
3047 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00003048 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
Michael J. Spencere70c5262010-10-16 08:25:21 +00003049 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003050 isNonTemporal, Alignment, TBAAInfo);
Bill Wendling856ff412009-12-22 00:12:37 +00003051
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003052 Values[i] = L;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003053 Chains[ChainI] = L.getValue(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003054 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003055
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003056 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003057 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003058 MVT::Other, &Chains[0], ChainI);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003059 if (isVolatile)
3060 DAG.setRoot(Chain);
3061 else
3062 PendingLoads.push_back(Chain);
3063 }
3064
Bill Wendling4533cac2010-01-28 21:51:40 +00003065 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3066 DAG.getVTList(&ValueVTs[0], NumValues),
3067 &Values[0], NumValues));
Bill Wendling856ff412009-12-22 00:12:37 +00003068}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003069
Dan Gohman46510a72010-04-15 01:51:59 +00003070void SelectionDAGBuilder::visitStore(const StoreInst &I) {
3071 const Value *SrcV = I.getOperand(0);
3072 const Value *PtrV = I.getOperand(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003073
Owen Andersone50ed302009-08-10 22:56:29 +00003074 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003075 SmallVector<uint64_t, 4> Offsets;
3076 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
3077 unsigned NumValues = ValueVTs.size();
3078 if (NumValues == 0)
3079 return;
3080
3081 // Get the lowered operands. Note that we do this after
3082 // checking if NumResults is zero, because with zero results
3083 // the operands won't have values in the map.
3084 SDValue Src = getValue(SrcV);
3085 SDValue Ptr = getValue(PtrV);
3086
3087 SDValue Root = getRoot();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003088 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3089 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003090 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003091 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003092 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003093 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003094 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Bill Wendling856ff412009-12-22 00:12:37 +00003095
Andrew Trickde91f3c2010-11-12 17:50:46 +00003096 unsigned ChainI = 0;
3097 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3098 // See visitLoad comments.
3099 if (ChainI == MaxParallelChains) {
3100 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3101 MVT::Other, &Chains[0], ChainI);
3102 Root = Chain;
3103 ChainI = 0;
3104 }
Bill Wendling856ff412009-12-22 00:12:37 +00003105 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, Ptr,
3106 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickde91f3c2010-11-12 17:50:46 +00003107 SDValue St = DAG.getStore(Root, getCurDebugLoc(),
3108 SDValue(Src.getNode(), Src.getResNo() + i),
3109 Add, MachinePointerInfo(PtrV, Offsets[i]),
3110 isVolatile, isNonTemporal, Alignment, TBAAInfo);
3111 Chains[ChainI] = St;
Bill Wendling856ff412009-12-22 00:12:37 +00003112 }
3113
Devang Patel7e13efa2010-10-26 22:14:52 +00003114 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003115 MVT::Other, &Chains[0], ChainI);
Devang Patel7e13efa2010-10-26 22:14:52 +00003116 ++SDNodeOrder;
3117 AssignOrderingToNode(StoreNode.getNode());
3118 DAG.setRoot(StoreNode);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003119}
3120
3121/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3122/// node.
Dan Gohman46510a72010-04-15 01:51:59 +00003123void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman2048b852009-11-23 18:04:58 +00003124 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003125 bool HasChain = !I.doesNotAccessMemory();
3126 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3127
3128 // Build the operand list.
3129 SmallVector<SDValue, 8> Ops;
3130 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3131 if (OnlyLoad) {
3132 // We don't need to serialize loads against other loads.
3133 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003134 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003135 Ops.push_back(getRoot());
3136 }
3137 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003138
3139 // Info is set by getTgtMemInstrinsic
3140 TargetLowering::IntrinsicInfo Info;
3141 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
3142
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003143 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson65ffec42010-09-21 17:56:22 +00003144 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3145 Info.opc == ISD::INTRINSIC_W_CHAIN)
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003146 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003147
3148 // Add all operands of the call to the operand list.
Gabor Greif0635f352010-06-25 09:38:13 +00003149 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3150 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003151 assert(TLI.isTypeLegal(Op.getValueType()) &&
3152 "Intrinsic uses a non-legal type?");
3153 Ops.push_back(Op);
3154 }
3155
Owen Andersone50ed302009-08-10 22:56:29 +00003156 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00003157 ComputeValueVTs(TLI, I.getType(), ValueVTs);
3158#ifndef NDEBUG
3159 for (unsigned Val = 0, E = ValueVTs.size(); Val != E; ++Val) {
3160 assert(TLI.isTypeLegal(ValueVTs[Val]) &&
3161 "Intrinsic uses a non-legal type?");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003162 }
Bob Wilson8d919552009-07-31 22:41:21 +00003163#endif // NDEBUG
Bill Wendling856ff412009-12-22 00:12:37 +00003164
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003165 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00003166 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003167
Bob Wilson8d919552009-07-31 22:41:21 +00003168 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003169
3170 // Create the node.
3171 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003172 if (IsTgtIntrinsic) {
3173 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00003174 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003175 VTs, &Ops[0], Ops.size(),
Chris Lattnere9ba5dd2010-09-21 04:57:15 +00003176 Info.memVT,
3177 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003178 Info.align, Info.vol,
3179 Info.readMem, Info.writeMem);
Bill Wendling856ff412009-12-22 00:12:37 +00003180 } else if (!HasChain) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003181 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003182 VTs, &Ops[0], Ops.size());
Benjamin Kramerf0127052010-01-05 13:12:22 +00003183 } else if (!I.getType()->isVoidTy()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003184 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003185 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003186 } else {
Scott Michelfdc40a02009-02-17 22:15:04 +00003187 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003188 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003189 }
3190
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003191 if (HasChain) {
3192 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3193 if (OnlyLoad)
3194 PendingLoads.push_back(Chain);
3195 else
3196 DAG.setRoot(Chain);
3197 }
Bill Wendling856ff412009-12-22 00:12:37 +00003198
Benjamin Kramerf0127052010-01-05 13:12:22 +00003199 if (!I.getType()->isVoidTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003200 if (const VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00003201 EVT VT = TLI.getValueType(PTy);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003202 Result = DAG.getNode(ISD::BITCAST, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003203 }
Bill Wendling856ff412009-12-22 00:12:37 +00003204
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003205 setValue(&I, Result);
3206 }
3207}
3208
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003209/// GetSignificand - Get the significand and build it into a floating-point
3210/// number with exponent of 1:
3211///
3212/// Op = (Op & 0x007fffff) | 0x3f800000;
3213///
3214/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003215static SDValue
Bill Wendling46ada192010-03-02 01:55:18 +00003216GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003217 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3218 DAG.getConstant(0x007fffff, MVT::i32));
3219 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3220 DAG.getConstant(0x3f800000, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003221 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003222}
3223
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003224/// GetExponent - Get the exponent:
3225///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003226/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003227///
3228/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003229static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003230GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Bill Wendling46ada192010-03-02 01:55:18 +00003231 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003232 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3233 DAG.getConstant(0x7f800000, MVT::i32));
3234 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003235 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003236 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3237 DAG.getConstant(127, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003238 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003239}
3240
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003241/// getF32Constant - Get 32-bit floating point constant.
3242static SDValue
3243getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003244 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003245}
3246
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003247/// Inlined utility function to implement binary input atomic intrinsics for
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003248/// visitIntrinsicCall: I is a call instruction
3249/// Op is the associated NodeType for I
3250const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003251SelectionDAGBuilder::implVisitBinaryAtomic(const CallInst& I,
3252 ISD::NodeType Op) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003253 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003254 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00003255 DAG.getAtomic(Op, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00003256 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003257 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00003258 getValue(I.getArgOperand(0)),
3259 getValue(I.getArgOperand(1)),
3260 I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003261 setValue(&I, L);
3262 DAG.setRoot(L.getValue(1));
3263 return 0;
3264}
3265
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003266// implVisitAluOverflow - Lower arithmetic overflow instrinsics.
Bill Wendling74c37652008-12-09 22:08:41 +00003267const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003268SelectionDAGBuilder::implVisitAluOverflow(const CallInst &I, ISD::NodeType Op) {
Gabor Greif0635f352010-06-25 09:38:13 +00003269 SDValue Op1 = getValue(I.getArgOperand(0));
3270 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74c37652008-12-09 22:08:41 +00003271
Owen Anderson825b72b2009-08-11 20:47:22 +00003272 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Bill Wendling4533cac2010-01-28 21:51:40 +00003273 setValue(&I, DAG.getNode(Op, getCurDebugLoc(), VTs, Op1, Op2));
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003274 return 0;
3275}
Bill Wendling74c37652008-12-09 22:08:41 +00003276
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003277/// visitExp - Lower an exp intrinsic. Handles the special sequences for
3278/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003279void
Dan Gohman46510a72010-04-15 01:51:59 +00003280SelectionDAGBuilder::visitExp(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003281 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003282 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003283
Gabor Greif0635f352010-06-25 09:38:13 +00003284 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003285 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003286 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003287
3288 // Put the exponent in the right bit position for later addition to the
3289 // final result:
3290 //
3291 // #define LOG2OFe 1.4426950f
3292 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003293 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003294 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003295 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003296
3297 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003298 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3299 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003300
3301 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003302 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003303 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling856ff412009-12-22 00:12:37 +00003304
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003305 if (LimitFloatPrecision <= 6) {
3306 // For floating-point precision of 6:
3307 //
3308 // TwoToFractionalPartOfX =
3309 // 0.997535578f +
3310 // (0.735607626f + 0.252464424f * x) * x;
3311 //
3312 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003313 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003314 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003315 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003316 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003317 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3318 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003319 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003320 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t5);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003321
3322 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003323 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003324 TwoToFracPartOfX, IntegerPartOfX);
3325
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003326 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t6);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003327 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3328 // For floating-point precision of 12:
3329 //
3330 // TwoToFractionalPartOfX =
3331 // 0.999892986f +
3332 // (0.696457318f +
3333 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3334 //
3335 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003336 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003337 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003338 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003339 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003340 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3341 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003342 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003343 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3344 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003345 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003346 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t7);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003347
3348 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003349 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003350 TwoToFracPartOfX, IntegerPartOfX);
3351
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003352 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t8);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003353 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3354 // For floating-point precision of 18:
3355 //
3356 // TwoToFractionalPartOfX =
3357 // 0.999999982f +
3358 // (0.693148872f +
3359 // (0.240227044f +
3360 // (0.554906021e-1f +
3361 // (0.961591928e-2f +
3362 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3363 //
3364 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003365 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003366 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003367 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003368 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003369 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3370 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003371 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003372 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3373 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003374 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003375 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3376 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003377 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003378 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3379 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003380 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003381 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3382 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003383 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003384 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003385 MVT::i32, t13);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003386
3387 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003388 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003389 TwoToFracPartOfX, IntegerPartOfX);
3390
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003391 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t14);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003392 }
3393 } else {
3394 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003395 result = DAG.getNode(ISD::FEXP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003396 getValue(I.getArgOperand(0)).getValueType(),
3397 getValue(I.getArgOperand(0)));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003398 }
3399
Dale Johannesen59e577f2008-09-05 18:38:42 +00003400 setValue(&I, result);
3401}
3402
Bill Wendling39150252008-09-09 20:39:27 +00003403/// visitLog - Lower a log intrinsic. Handles the special sequences for
3404/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003405void
Dan Gohman46510a72010-04-15 01:51:59 +00003406SelectionDAGBuilder::visitLog(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003407 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003408 DebugLoc dl = getCurDebugLoc();
Bill Wendling39150252008-09-09 20:39:27 +00003409
Gabor Greif0635f352010-06-25 09:38:13 +00003410 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003411 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003412 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003413 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003414
3415 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling46ada192010-03-02 01:55:18 +00003416 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003417 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003418 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003419
3420 // Get the significand and build it into a floating-point number with
3421 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003422 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003423
3424 if (LimitFloatPrecision <= 6) {
3425 // For floating-point precision of 6:
3426 //
3427 // LogofMantissa =
3428 // -1.1609546f +
3429 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003430 //
Bill Wendling39150252008-09-09 20:39:27 +00003431 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003432 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003433 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003434 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003435 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003436 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3437 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003438 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003439
Scott Michelfdc40a02009-02-17 22:15:04 +00003440 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003441 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003442 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3443 // For floating-point precision of 12:
3444 //
3445 // LogOfMantissa =
3446 // -1.7417939f +
3447 // (2.8212026f +
3448 // (-1.4699568f +
3449 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3450 //
3451 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003452 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003453 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003454 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003455 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003456 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3457 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003458 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003459 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3460 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003461 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003462 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3463 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003464 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003465
Scott Michelfdc40a02009-02-17 22:15:04 +00003466 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003467 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003468 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3469 // For floating-point precision of 18:
3470 //
3471 // LogOfMantissa =
3472 // -2.1072184f +
3473 // (4.2372794f +
3474 // (-3.7029485f +
3475 // (2.2781945f +
3476 // (-0.87823314f +
3477 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3478 //
3479 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003480 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003481 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003482 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003483 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003484 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3485 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003486 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003487 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3488 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003489 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003490 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3491 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003492 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003493 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3494 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003495 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003496 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3497 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003498 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003499
Scott Michelfdc40a02009-02-17 22:15:04 +00003500 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003501 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003502 }
3503 } else {
3504 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003505 result = DAG.getNode(ISD::FLOG, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003506 getValue(I.getArgOperand(0)).getValueType(),
3507 getValue(I.getArgOperand(0)));
Bill Wendling39150252008-09-09 20:39:27 +00003508 }
3509
Dale Johannesen59e577f2008-09-05 18:38:42 +00003510 setValue(&I, result);
3511}
3512
Bill Wendling3eb59402008-09-09 00:28:24 +00003513/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3514/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003515void
Dan Gohman46510a72010-04-15 01:51:59 +00003516SelectionDAGBuilder::visitLog2(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003517 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003518 DebugLoc dl = getCurDebugLoc();
Bill Wendling3eb59402008-09-09 00:28:24 +00003519
Gabor Greif0635f352010-06-25 09:38:13 +00003520 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003521 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003522 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003523 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003524
Bill Wendling39150252008-09-09 20:39:27 +00003525 // Get the exponent.
Bill Wendling46ada192010-03-02 01:55:18 +00003526 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling856ff412009-12-22 00:12:37 +00003527
Bill Wendling3eb59402008-09-09 00:28:24 +00003528 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003529 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003530 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003531
Bill Wendling3eb59402008-09-09 00:28:24 +00003532 // Different possible minimax approximations of significand in
3533 // floating-point for various degrees of accuracy over [1,2].
3534 if (LimitFloatPrecision <= 6) {
3535 // For floating-point precision of 6:
3536 //
3537 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3538 //
3539 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003540 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003541 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003542 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003543 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003544 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3545 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003546 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003547
Scott Michelfdc40a02009-02-17 22:15:04 +00003548 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003549 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003550 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3551 // For floating-point precision of 12:
3552 //
3553 // Log2ofMantissa =
3554 // -2.51285454f +
3555 // (4.07009056f +
3556 // (-2.12067489f +
3557 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003558 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003559 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003560 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003561 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003562 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003563 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003564 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3565 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003566 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003567 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3568 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003569 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003570 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3571 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003572 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003573
Scott Michelfdc40a02009-02-17 22:15:04 +00003574 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003575 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003576 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3577 // For floating-point precision of 18:
3578 //
3579 // Log2ofMantissa =
3580 // -3.0400495f +
3581 // (6.1129976f +
3582 // (-5.3420409f +
3583 // (3.2865683f +
3584 // (-1.2669343f +
3585 // (0.27515199f -
3586 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3587 //
3588 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003589 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003590 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003591 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003592 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003593 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3594 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003595 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003596 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3597 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003598 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003599 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3600 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003601 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003602 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3603 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003604 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003605 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3606 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003607 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003608
Scott Michelfdc40a02009-02-17 22:15:04 +00003609 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003610 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003611 }
Dale Johannesen853244f2008-09-05 23:49:37 +00003612 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003613 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003614 result = DAG.getNode(ISD::FLOG2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003615 getValue(I.getArgOperand(0)).getValueType(),
3616 getValue(I.getArgOperand(0)));
Dale Johannesen853244f2008-09-05 23:49:37 +00003617 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003618
Dale Johannesen59e577f2008-09-05 18:38:42 +00003619 setValue(&I, result);
3620}
3621
Bill Wendling3eb59402008-09-09 00:28:24 +00003622/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
3623/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003624void
Dan Gohman46510a72010-04-15 01:51:59 +00003625SelectionDAGBuilder::visitLog10(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003626 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003627 DebugLoc dl = getCurDebugLoc();
Bill Wendling181b6272008-10-19 20:34:04 +00003628
Gabor Greif0635f352010-06-25 09:38:13 +00003629 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003630 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003631 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003632 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003633
Bill Wendling39150252008-09-09 20:39:27 +00003634 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling46ada192010-03-02 01:55:18 +00003635 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003636 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003637 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00003638
3639 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003640 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003641 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00003642
3643 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003644 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003645 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003646 // Log10ofMantissa =
3647 // -0.50419619f +
3648 // (0.60948995f - 0.10380950f * x) * x;
3649 //
3650 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003651 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003652 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00003653 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003654 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00003655 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3656 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003657 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003658
Scott Michelfdc40a02009-02-17 22:15:04 +00003659 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003660 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003661 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3662 // For floating-point precision of 12:
3663 //
3664 // Log10ofMantissa =
3665 // -0.64831180f +
3666 // (0.91751397f +
3667 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
3668 //
3669 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003670 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003671 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00003672 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003673 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00003674 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3675 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003676 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00003677 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3678 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003679 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00003680
Scott Michelfdc40a02009-02-17 22:15:04 +00003681 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003682 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003683 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003684 // For floating-point precision of 18:
3685 //
3686 // Log10ofMantissa =
3687 // -0.84299375f +
3688 // (1.5327582f +
3689 // (-1.0688956f +
3690 // (0.49102474f +
3691 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
3692 //
3693 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003694 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003695 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00003696 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003697 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00003698 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3699 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003700 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00003701 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3702 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003703 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00003704 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3705 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003706 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003707 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3708 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003709 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003710
Scott Michelfdc40a02009-02-17 22:15:04 +00003711 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003712 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003713 }
Dale Johannesen852680a2008-09-05 21:27:19 +00003714 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003715 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003716 result = DAG.getNode(ISD::FLOG10, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003717 getValue(I.getArgOperand(0)).getValueType(),
3718 getValue(I.getArgOperand(0)));
Dale Johannesen852680a2008-09-05 21:27:19 +00003719 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003720
Dale Johannesen59e577f2008-09-05 18:38:42 +00003721 setValue(&I, result);
3722}
3723
Bill Wendlinge10c8142008-09-09 22:39:21 +00003724/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
3725/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00003726void
Dan Gohman46510a72010-04-15 01:51:59 +00003727SelectionDAGBuilder::visitExp2(const CallInst &I) {
Dale Johannesen601d3c02008-09-05 01:48:15 +00003728 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003729 DebugLoc dl = getCurDebugLoc();
Bill Wendlinge10c8142008-09-09 22:39:21 +00003730
Gabor Greif0635f352010-06-25 09:38:13 +00003731 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00003732 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003733 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003734
Owen Anderson825b72b2009-08-11 20:47:22 +00003735 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003736
3737 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003738 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3739 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003740
3741 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003742 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003743 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003744
3745 if (LimitFloatPrecision <= 6) {
3746 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003747 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00003748 // TwoToFractionalPartOfX =
3749 // 0.997535578f +
3750 // (0.735607626f + 0.252464424f * x) * x;
3751 //
3752 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003753 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003754 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003755 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003756 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003757 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3758 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003759 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003760 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003761 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003762 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003763
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003764 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003765 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003766 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3767 // For floating-point precision of 12:
3768 //
3769 // TwoToFractionalPartOfX =
3770 // 0.999892986f +
3771 // (0.696457318f +
3772 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3773 //
3774 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003775 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003776 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003777 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003778 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003779 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3780 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003781 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003782 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3783 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003784 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003785 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003786 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003787 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003788
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003789 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003790 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003791 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3792 // For floating-point precision of 18:
3793 //
3794 // TwoToFractionalPartOfX =
3795 // 0.999999982f +
3796 // (0.693148872f +
3797 // (0.240227044f +
3798 // (0.554906021e-1f +
3799 // (0.961591928e-2f +
3800 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3801 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003802 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003803 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003804 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003805 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003806 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3807 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003808 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003809 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3810 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003811 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003812 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3813 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003814 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003815 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3816 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003817 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003818 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3819 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003820 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003821 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003822 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003823 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003824
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003825 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003826 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003827 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00003828 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003829 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003830 result = DAG.getNode(ISD::FEXP2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003831 getValue(I.getArgOperand(0)).getValueType(),
3832 getValue(I.getArgOperand(0)));
Dale Johannesen601d3c02008-09-05 01:48:15 +00003833 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00003834
Dale Johannesen601d3c02008-09-05 01:48:15 +00003835 setValue(&I, result);
3836}
3837
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003838/// visitPow - Lower a pow intrinsic. Handles the special sequences for
3839/// limited-precision mode with x == 10.0f.
3840void
Dan Gohman46510a72010-04-15 01:51:59 +00003841SelectionDAGBuilder::visitPow(const CallInst &I) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003842 SDValue result;
Gabor Greif0635f352010-06-25 09:38:13 +00003843 const Value *Val = I.getArgOperand(0);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003844 DebugLoc dl = getCurDebugLoc();
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003845 bool IsExp10 = false;
3846
Owen Anderson825b72b2009-08-11 20:47:22 +00003847 if (getValue(Val).getValueType() == MVT::f32 &&
Gabor Greif0635f352010-06-25 09:38:13 +00003848 getValue(I.getArgOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003849 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3850 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
3851 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
3852 APFloat Ten(10.0f);
3853 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
3854 }
3855 }
3856 }
3857
3858 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003859 SDValue Op = getValue(I.getArgOperand(1));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003860
3861 // Put the exponent in the right bit position for later addition to the
3862 // final result:
3863 //
3864 // #define LOG2OF10 3.3219281f
3865 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Owen Anderson825b72b2009-08-11 20:47:22 +00003866 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003867 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00003868 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003869
3870 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003871 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3872 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003873
3874 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003875 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003876 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003877
3878 if (LimitFloatPrecision <= 6) {
3879 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003880 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003881 // twoToFractionalPartOfX =
3882 // 0.997535578f +
3883 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003884 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003885 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003886 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003887 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003888 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003889 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003890 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3891 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003892 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003893 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003894 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003895 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003896
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003897 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003898 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003899 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3900 // For floating-point precision of 12:
3901 //
3902 // TwoToFractionalPartOfX =
3903 // 0.999892986f +
3904 // (0.696457318f +
3905 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3906 //
3907 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003908 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003909 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003910 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003911 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003912 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3913 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003914 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003915 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3916 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003917 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003918 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003919 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003920 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003921
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003922 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003923 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003924 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3925 // For floating-point precision of 18:
3926 //
3927 // TwoToFractionalPartOfX =
3928 // 0.999999982f +
3929 // (0.693148872f +
3930 // (0.240227044f +
3931 // (0.554906021e-1f +
3932 // (0.961591928e-2f +
3933 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3934 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003935 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003936 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003937 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003938 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003939 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3940 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003941 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003942 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3943 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003944 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003945 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3946 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003947 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003948 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3949 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003950 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003951 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3952 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003953 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003954 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003955 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003956 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003957
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003958 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003959 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003960 }
3961 } else {
3962 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003963 result = DAG.getNode(ISD::FPOW, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003964 getValue(I.getArgOperand(0)).getValueType(),
3965 getValue(I.getArgOperand(0)),
3966 getValue(I.getArgOperand(1)));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003967 }
3968
3969 setValue(&I, result);
3970}
3971
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003972
3973/// ExpandPowI - Expand a llvm.powi intrinsic.
3974static SDValue ExpandPowI(DebugLoc DL, SDValue LHS, SDValue RHS,
3975 SelectionDAG &DAG) {
3976 // If RHS is a constant, we can expand this out to a multiplication tree,
3977 // otherwise we end up lowering to a call to __powidf2 (for example). When
3978 // optimizing for size, we only want to do this if the expansion would produce
3979 // a small number of multiplies, otherwise we do the full expansion.
3980 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3981 // Get the exponent as a positive value.
3982 unsigned Val = RHSC->getSExtValue();
3983 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003984
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003985 // powi(x, 0) -> 1.0
3986 if (Val == 0)
3987 return DAG.getConstantFP(1.0, LHS.getValueType());
3988
Dan Gohmanae541aa2010-04-15 04:33:49 +00003989 const Function *F = DAG.getMachineFunction().getFunction();
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003990 if (!F->hasFnAttr(Attribute::OptimizeForSize) ||
3991 // If optimizing for size, don't insert too many multiplies. This
3992 // inserts up to 5 multiplies.
3993 CountPopulation_32(Val)+Log2_32(Val) < 7) {
3994 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003995 // sequence. There are more optimal ways to do this (for example,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003996 // powi(x,15) generates one more multiply than it should), but this has
3997 // the benefit of being both really simple and much better than a libcall.
3998 SDValue Res; // Logically starts equal to 1.0
3999 SDValue CurSquare = LHS;
4000 while (Val) {
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004001 if (Val & 1) {
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004002 if (Res.getNode())
4003 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
4004 else
4005 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004006 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004007
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004008 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
4009 CurSquare, CurSquare);
4010 Val >>= 1;
4011 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004012
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004013 // If the original was negative, invert the result, producing 1/(x*x*x).
4014 if (RHSC->getSExtValue() < 0)
4015 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
4016 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
4017 return Res;
4018 }
4019 }
4020
4021 // Otherwise, expand to a libcall.
4022 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
4023}
4024
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004025/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
4026/// argument, create the corresponding DBG_VALUE machine instruction for it now.
4027/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004028bool
Devang Patel78a06e52010-08-25 20:39:26 +00004029SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V, MDNode *Variable,
Michael J. Spencere70c5262010-10-16 08:25:21 +00004030 int64_t Offset,
Dan Gohman5d11ea32010-05-01 00:33:16 +00004031 const SDValue &N) {
Devang Patel0b48ead2010-08-31 22:22:42 +00004032 const Argument *Arg = dyn_cast<Argument>(V);
4033 if (!Arg)
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004034 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004035
Devang Patel719f6a92010-04-29 20:40:36 +00004036 MachineFunction &MF = DAG.getMachineFunction();
Devang Patela90b3052010-11-02 17:01:30 +00004037 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
4038 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
4039
Devang Patela83ce982010-04-29 18:50:36 +00004040 // Ignore inlined function arguments here.
4041 DIVariable DV(Variable);
Devang Patel719f6a92010-04-29 20:40:36 +00004042 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela83ce982010-04-29 18:50:36 +00004043 return false;
4044
Dan Gohman84023e02010-07-10 09:00:22 +00004045 MachineBasicBlock *MBB = FuncInfo.MBB;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004046 if (MBB != &MF.front())
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004047 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004048
4049 unsigned Reg = 0;
Devang Patel0b48ead2010-08-31 22:22:42 +00004050 if (Arg->hasByValAttr()) {
4051 // Byval arguments' frame index is recorded during argument lowering.
4052 // Use this info directly.
Devang Patel0b48ead2010-08-31 22:22:42 +00004053 Reg = TRI->getFrameRegister(MF);
4054 Offset = FuncInfo.getByValArgumentFrameIndex(Arg);
Devang Patel27f46cd2010-10-01 19:00:44 +00004055 // If byval argument ofset is not recorded then ignore this.
4056 if (!Offset)
4057 Reg = 0;
Devang Patel0b48ead2010-08-31 22:22:42 +00004058 }
4059
Devang Patel6cd467b2010-08-26 22:53:27 +00004060 if (N.getNode() && N.getOpcode() == ISD::CopyFromReg) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004061 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
Evan Cheng1deef272010-04-29 00:59:34 +00004062 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004063 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4064 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4065 if (PR)
4066 Reg = PR;
4067 }
4068 }
4069
Evan Chenga36acad2010-04-29 06:33:38 +00004070 if (!Reg) {
Devang Patela90b3052010-11-02 17:01:30 +00004071 // Check if ValueMap has reg number.
Evan Chenga36acad2010-04-29 06:33:38 +00004072 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patel8bc9ef72010-11-02 17:19:03 +00004073 if (VMI != FuncInfo.ValueMap.end())
4074 Reg = VMI->second;
Evan Chenga36acad2010-04-29 06:33:38 +00004075 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004076
Devang Patel8bc9ef72010-11-02 17:19:03 +00004077 if (!Reg && N.getNode()) {
Devang Patela90b3052010-11-02 17:01:30 +00004078 // Check if frame index is available.
4079 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004080 if (FrameIndexSDNode *FINode =
Devang Patela90b3052010-11-02 17:01:30 +00004081 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) {
4082 Reg = TRI->getFrameRegister(MF);
4083 Offset = FINode->getIndex();
4084 }
Devang Patel8bc9ef72010-11-02 17:19:03 +00004085 }
4086
4087 if (!Reg)
4088 return false;
Devang Patela90b3052010-11-02 17:01:30 +00004089
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004090 MachineInstrBuilder MIB = BuildMI(MF, getCurDebugLoc(),
4091 TII->get(TargetOpcode::DBG_VALUE))
Evan Chenga36acad2010-04-29 06:33:38 +00004092 .addReg(Reg, RegState::Debug).addImm(Offset).addMetadata(Variable);
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004093 FuncInfo.ArgDbgValues.push_back(&*MIB);
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004094 return true;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004095}
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004096
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004097// VisualStudio defines setjmp as _setjmp
Michael J. Spencer1f409602010-09-24 19:48:47 +00004098#if defined(_MSC_VER) && defined(setjmp) && \
4099 !defined(setjmp_undefined_for_msvc)
4100# pragma push_macro("setjmp")
4101# undef setjmp
4102# define setjmp_undefined_for_msvc
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004103#endif
4104
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004105/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4106/// we want to emit this as a call to a named external function, return the name
4107/// otherwise lower it and return null.
4108const char *
Dan Gohman46510a72010-04-15 01:51:59 +00004109SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00004110 DebugLoc dl = getCurDebugLoc();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004111 SDValue Res;
4112
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004113 switch (Intrinsic) {
4114 default:
4115 // By default, turn this into a target intrinsic node.
4116 visitTargetIntrinsic(I, Intrinsic);
4117 return 0;
4118 case Intrinsic::vastart: visitVAStart(I); return 0;
4119 case Intrinsic::vaend: visitVAEnd(I); return 0;
4120 case Intrinsic::vacopy: visitVACopy(I); return 0;
4121 case Intrinsic::returnaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004122 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004123 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004124 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00004125 case Intrinsic::frameaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004126 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004127 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004128 return 0;
4129 case Intrinsic::setjmp:
4130 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004131 case Intrinsic::longjmp:
4132 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattner824b9582008-11-21 16:42:48 +00004133 case Intrinsic::memcpy: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004134 // Assert for address < 256 since we support only user defined address
4135 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004136 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004137 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004138 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004139 < 256 &&
4140 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004141 SDValue Op1 = getValue(I.getArgOperand(0));
4142 SDValue Op2 = getValue(I.getArgOperand(1));
4143 SDValue Op3 = getValue(I.getArgOperand(2));
4144 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4145 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004146 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol, false,
Chris Lattnere72f2022010-09-21 05:40:29 +00004147 MachinePointerInfo(I.getArgOperand(0)),
4148 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004149 return 0;
4150 }
Chris Lattner824b9582008-11-21 16:42:48 +00004151 case Intrinsic::memset: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004152 // Assert for address < 256 since we support only user defined address
4153 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004154 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004155 < 256 &&
4156 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004157 SDValue Op1 = getValue(I.getArgOperand(0));
4158 SDValue Op2 = getValue(I.getArgOperand(1));
4159 SDValue Op3 = getValue(I.getArgOperand(2));
4160 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4161 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004162 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004163 MachinePointerInfo(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004164 return 0;
4165 }
Chris Lattner824b9582008-11-21 16:42:48 +00004166 case Intrinsic::memmove: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004167 // Assert for address < 256 since we support only user defined address
4168 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004169 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004170 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004171 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004172 < 256 &&
4173 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004174 SDValue Op1 = getValue(I.getArgOperand(0));
4175 SDValue Op2 = getValue(I.getArgOperand(1));
4176 SDValue Op3 = getValue(I.getArgOperand(2));
4177 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4178 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004179 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004180 MachinePointerInfo(I.getArgOperand(0)),
4181 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004182 return 0;
4183 }
Bill Wendling92c1e122009-02-13 02:16:35 +00004184 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00004185 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Patelac1ceb32009-10-09 22:42:28 +00004186 MDNode *Variable = DI.getVariable();
Dan Gohman46510a72010-04-15 01:51:59 +00004187 const Value *Address = DI.getAddress();
Devang Patel8e741ed2010-09-02 21:02:27 +00004188 if (!Address || !DIVariable(DI.getVariable()).Verify())
Dale Johannesen8ac38f22010-02-08 21:53:27 +00004189 return 0;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004190
4191 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4192 // but do not always have a corresponding SDNode built. The SDNodeOrder
4193 // absolute, but not relative, values are different depending on whether
4194 // debug info exists.
4195 ++SDNodeOrder;
Devang Patel3f74a112010-09-02 21:29:42 +00004196
4197 // Check if address has undef value.
4198 if (isa<UndefValue>(Address) ||
4199 (Address->use_empty() && !isa<Argument>(Address))) {
Devang Patelafeaae72010-12-06 22:39:26 +00004200 DEBUG(dbgs() << "Dropping debug info for " << DI);
Devang Patel3f74a112010-09-02 21:29:42 +00004201 return 0;
4202 }
4203
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004204 SDValue &N = NodeMap[Address];
Devang Patel0b48ead2010-08-31 22:22:42 +00004205 if (!N.getNode() && isa<Argument>(Address))
4206 // Check unused arguments map.
4207 N = UnusedArgNodeMap[Address];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004208 SDDbgValue *SDV;
4209 if (N.getNode()) {
Devang Patel8e741ed2010-09-02 21:02:27 +00004210 // Parameters are handled specially.
Michael J. Spencere70c5262010-10-16 08:25:21 +00004211 bool isParameter =
Devang Patel8e741ed2010-09-02 21:02:27 +00004212 DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable;
4213 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4214 Address = BCI->getOperand(0);
4215 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4216
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004217 if (isParameter && !AI) {
4218 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4219 if (FINode)
4220 // Byval parameter. We have a frame index at this point.
4221 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4222 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004223 else {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004224 // Can't do anything with other non-AI cases yet. This might be a
4225 // parameter of a callee function that got inlined, for example.
Devang Patelafeaae72010-12-06 22:39:26 +00004226 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004227 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004228 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004229 } else if (AI)
4230 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
4231 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004232 else {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004233 // Can't do anything with other non-AI cases yet.
Devang Patelafeaae72010-12-06 22:39:26 +00004234 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004235 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004236 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004237 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4238 } else {
Gabor Greiffb4032f2010-10-01 10:32:19 +00004239 // If Address is an argument then try to emit its dbg value using
Michael J. Spencere70c5262010-10-16 08:25:21 +00004240 // virtual register info from the FuncInfo.ValueMap.
Devang Patel6cd467b2010-08-26 22:53:27 +00004241 if (!EmitFuncArgumentDbgValue(Address, Variable, 0, N)) {
Devang Patel1397fdc2010-09-15 14:48:53 +00004242 // If variable is pinned by a alloca in dominating bb then
4243 // use StaticAllocaMap.
4244 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel27ede1b2010-09-15 18:13:55 +00004245 if (AI->getParent() != DI.getParent()) {
4246 DenseMap<const AllocaInst*, int>::iterator SI =
4247 FuncInfo.StaticAllocaMap.find(AI);
4248 if (SI != FuncInfo.StaticAllocaMap.end()) {
4249 SDV = DAG.getDbgValue(Variable, SI->second,
4250 0, dl, SDNodeOrder);
4251 DAG.AddDbgValue(SDV, 0, false);
4252 return 0;
4253 }
Devang Patel1397fdc2010-09-15 14:48:53 +00004254 }
4255 }
Devang Patelafeaae72010-12-06 22:39:26 +00004256 DEBUG(dbgs() << "Dropping debug info for " << DI);
Devang Patel6cd467b2010-08-26 22:53:27 +00004257 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004258 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004259 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00004260 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004261 case Intrinsic::dbg_value: {
Dan Gohman46510a72010-04-15 01:51:59 +00004262 const DbgValueInst &DI = cast<DbgValueInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004263 if (!DIVariable(DI.getVariable()).Verify())
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004264 return 0;
4265
4266 MDNode *Variable = DI.getVariable();
Devang Patel00190342010-03-15 19:15:44 +00004267 uint64_t Offset = DI.getOffset();
Dan Gohman46510a72010-04-15 01:51:59 +00004268 const Value *V = DI.getValue();
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004269 if (!V)
4270 return 0;
Devang Patel00190342010-03-15 19:15:44 +00004271
4272 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4273 // but do not always have a corresponding SDNode built. The SDNodeOrder
4274 // absolute, but not relative, values are different depending on whether
4275 // debug info exists.
4276 ++SDNodeOrder;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004277 SDDbgValue *SDV;
Devang Patel00190342010-03-15 19:15:44 +00004278 if (isa<ConstantInt>(V) || isa<ConstantFP>(V)) {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004279 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4280 DAG.AddDbgValue(SDV, 0, false);
Devang Patel00190342010-03-15 19:15:44 +00004281 } else {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004282 // Do not use getValue() in here; we don't want to generate code at
4283 // this point if it hasn't been done yet.
Devang Patel9126c0d2010-06-01 19:59:01 +00004284 SDValue N = NodeMap[V];
4285 if (!N.getNode() && isa<Argument>(V))
4286 // Check unused arguments map.
4287 N = UnusedArgNodeMap[V];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004288 if (N.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +00004289 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, N)) {
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004290 SDV = DAG.getDbgValue(Variable, N.getNode(),
4291 N.getResNo(), Offset, dl, SDNodeOrder);
4292 DAG.AddDbgValue(SDV, N.getNode(), false);
4293 }
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004294 } else if (isa<PHINode>(V) && !V->use_empty() ) {
4295 // Do not call getValue(V) yet, as we don't want to generate code.
4296 // Remember it for later.
4297 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4298 DanglingDebugInfoMap[V] = DDI;
Devang Patel0991dfb2010-08-27 22:25:51 +00004299 } else {
Devang Patel00190342010-03-15 19:15:44 +00004300 // We may expand this to cover more cases. One case where we have no
Devang Patelafeaae72010-12-06 22:39:26 +00004301 // data available is an unreferenced parameter.
4302 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004303 }
Devang Patel00190342010-03-15 19:15:44 +00004304 }
4305
4306 // Build a debug info table entry.
Dan Gohman46510a72010-04-15 01:51:59 +00004307 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004308 V = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004309 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004310 // Don't handle byval struct arguments or VLAs, for example.
4311 if (!AI)
4312 return 0;
4313 DenseMap<const AllocaInst*, int>::iterator SI =
4314 FuncInfo.StaticAllocaMap.find(AI);
4315 if (SI == FuncInfo.StaticAllocaMap.end())
4316 return 0; // VLAs.
4317 int FI = SI->second;
Michael J. Spencere70c5262010-10-16 08:25:21 +00004318
Chris Lattner512063d2010-04-05 06:19:28 +00004319 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4320 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4321 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004322 return 0;
4323 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004324 case Intrinsic::eh_exception: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004325 // Insert the EXCEPTIONADDR instruction.
Dan Gohman84023e02010-07-10 09:00:22 +00004326 assert(FuncInfo.MBB->isLandingPad() &&
Dan Gohman99be8ae2010-04-19 22:41:47 +00004327 "Call to eh.exception not in landing pad!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004328 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004329 SDValue Ops[1];
4330 Ops[0] = DAG.getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004331 SDValue Op = DAG.getNode(ISD::EXCEPTIONADDR, dl, VTs, Ops, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004332 setValue(&I, Op);
4333 DAG.setRoot(Op.getValue(1));
4334 return 0;
4335 }
4336
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004337 case Intrinsic::eh_selector: {
Dan Gohman84023e02010-07-10 09:00:22 +00004338 MachineBasicBlock *CallMBB = FuncInfo.MBB;
Chris Lattner512063d2010-04-05 06:19:28 +00004339 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Dan Gohman99be8ae2010-04-19 22:41:47 +00004340 if (CallMBB->isLandingPad())
4341 AddCatchInfo(I, &MMI, CallMBB);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004342 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004343#ifndef NDEBUG
Chris Lattner3a5815f2009-09-17 23:54:54 +00004344 FuncInfo.CatchInfoLost.insert(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004345#endif
Chris Lattner3a5815f2009-09-17 23:54:54 +00004346 // FIXME: Mark exception selector register as live in. Hack for PR1508.
4347 unsigned Reg = TLI.getExceptionSelectorRegister();
Dan Gohman84023e02010-07-10 09:00:22 +00004348 if (Reg) FuncInfo.MBB->addLiveIn(Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004349 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004350
Chris Lattner3a5815f2009-09-17 23:54:54 +00004351 // Insert the EHSELECTION instruction.
4352 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
4353 SDValue Ops[2];
Gabor Greif0635f352010-06-25 09:38:13 +00004354 Ops[0] = getValue(I.getArgOperand(0));
Chris Lattner3a5815f2009-09-17 23:54:54 +00004355 Ops[1] = getRoot();
4356 SDValue Op = DAG.getNode(ISD::EHSELECTION, dl, VTs, Ops, 2);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004357 DAG.setRoot(Op.getValue(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00004358 setValue(&I, DAG.getSExtOrTrunc(Op, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004359 return 0;
4360 }
4361
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004362 case Intrinsic::eh_typeid_for: {
Chris Lattner512063d2010-04-05 06:19:28 +00004363 // Find the type id for the given typeinfo.
Gabor Greif0635f352010-06-25 09:38:13 +00004364 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattner512063d2010-04-05 06:19:28 +00004365 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4366 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004367 setValue(&I, Res);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004368 return 0;
4369 }
4370
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004371 case Intrinsic::eh_return_i32:
4372 case Intrinsic::eh_return_i64:
Chris Lattner512063d2010-04-05 06:19:28 +00004373 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
4374 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
4375 MVT::Other,
4376 getControlRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004377 getValue(I.getArgOperand(0)),
4378 getValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004379 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004380 case Intrinsic::eh_unwind_init:
Chris Lattner512063d2010-04-05 06:19:28 +00004381 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004382 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004383 case Intrinsic::eh_dwarf_cfa: {
Gabor Greif0635f352010-06-25 09:38:13 +00004384 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), dl,
Duncan Sands3a66a682009-10-13 21:04:12 +00004385 TLI.getPointerTy());
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004386 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004387 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004388 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004389 TLI.getPointerTy()),
4390 CfaArg);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004391 SDValue FA = DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004392 TLI.getPointerTy(),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004393 DAG.getConstant(0, TLI.getPointerTy()));
Bill Wendling4533cac2010-01-28 21:51:40 +00004394 setValue(&I, DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
4395 FA, Offset));
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004396 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004397 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004398 case Intrinsic::eh_sjlj_callsite: {
Chris Lattner512063d2010-04-05 06:19:28 +00004399 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greif0635f352010-06-25 09:38:13 +00004400 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbachca752c92010-01-28 01:45:32 +00004401 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattner512063d2010-04-05 06:19:28 +00004402 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbachca752c92010-01-28 01:45:32 +00004403
Chris Lattner512063d2010-04-05 06:19:28 +00004404 MMI.setCurrentCallSite(CI->getZExtValue());
Jim Grosbachca752c92010-01-28 01:45:32 +00004405 return 0;
4406 }
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004407 case Intrinsic::eh_sjlj_setjmp: {
4408 setValue(&I, DAG.getNode(ISD::EH_SJLJ_SETJMP, dl, MVT::i32, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004409 getValue(I.getArgOperand(0))));
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004410 return 0;
4411 }
Jim Grosbach5eb19512010-05-22 01:06:18 +00004412 case Intrinsic::eh_sjlj_longjmp: {
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004413 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, dl, MVT::Other,
Jim Grosbache4ad3872010-10-19 23:27:08 +00004414 getRoot(), getValue(I.getArgOperand(0))));
4415 return 0;
4416 }
4417 case Intrinsic::eh_sjlj_dispatch_setup: {
4418 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_DISPATCHSETUP, dl, MVT::Other,
4419 getRoot(), getValue(I.getArgOperand(0))));
Jim Grosbach5eb19512010-05-22 01:06:18 +00004420 return 0;
4421 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004422
Dale Johannesen0488fb62010-09-30 23:57:10 +00004423 case Intrinsic::x86_mmx_pslli_w:
4424 case Intrinsic::x86_mmx_pslli_d:
4425 case Intrinsic::x86_mmx_pslli_q:
4426 case Intrinsic::x86_mmx_psrli_w:
4427 case Intrinsic::x86_mmx_psrli_d:
4428 case Intrinsic::x86_mmx_psrli_q:
4429 case Intrinsic::x86_mmx_psrai_w:
4430 case Intrinsic::x86_mmx_psrai_d: {
4431 SDValue ShAmt = getValue(I.getArgOperand(1));
4432 if (isa<ConstantSDNode>(ShAmt)) {
4433 visitTargetIntrinsic(I, Intrinsic);
4434 return 0;
4435 }
4436 unsigned NewIntrinsic = 0;
4437 EVT ShAmtVT = MVT::v2i32;
4438 switch (Intrinsic) {
4439 case Intrinsic::x86_mmx_pslli_w:
4440 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4441 break;
4442 case Intrinsic::x86_mmx_pslli_d:
4443 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4444 break;
4445 case Intrinsic::x86_mmx_pslli_q:
4446 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4447 break;
4448 case Intrinsic::x86_mmx_psrli_w:
4449 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4450 break;
4451 case Intrinsic::x86_mmx_psrli_d:
4452 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4453 break;
4454 case Intrinsic::x86_mmx_psrli_q:
4455 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4456 break;
4457 case Intrinsic::x86_mmx_psrai_w:
4458 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4459 break;
4460 case Intrinsic::x86_mmx_psrai_d:
4461 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4462 break;
4463 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4464 }
4465
4466 // The vector shift intrinsics with scalars uses 32b shift amounts but
4467 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4468 // to be zero.
4469 // We must do this early because v2i32 is not a legal type.
4470 DebugLoc dl = getCurDebugLoc();
4471 SDValue ShOps[2];
4472 ShOps[0] = ShAmt;
4473 ShOps[1] = DAG.getConstant(0, MVT::i32);
4474 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
4475 EVT DestVT = TLI.getValueType(I.getType());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004476 ShAmt = DAG.getNode(ISD::BITCAST, dl, DestVT, ShAmt);
Dale Johannesen0488fb62010-09-30 23:57:10 +00004477 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
4478 DAG.getConstant(NewIntrinsic, MVT::i32),
4479 getValue(I.getArgOperand(0)), ShAmt);
4480 setValue(&I, Res);
4481 return 0;
4482 }
Mon P Wang77cdf302008-11-10 20:54:11 +00004483 case Intrinsic::convertff:
4484 case Intrinsic::convertfsi:
4485 case Intrinsic::convertfui:
4486 case Intrinsic::convertsif:
4487 case Intrinsic::convertuif:
4488 case Intrinsic::convertss:
4489 case Intrinsic::convertsu:
4490 case Intrinsic::convertus:
4491 case Intrinsic::convertuu: {
4492 ISD::CvtCode Code = ISD::CVT_INVALID;
4493 switch (Intrinsic) {
4494 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4495 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4496 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4497 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4498 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4499 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4500 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4501 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4502 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4503 }
Owen Andersone50ed302009-08-10 22:56:29 +00004504 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greif0635f352010-06-25 09:38:13 +00004505 const Value *Op1 = I.getArgOperand(0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004506 Res = DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1),
4507 DAG.getValueType(DestVT),
4508 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greif0635f352010-06-25 09:38:13 +00004509 getValue(I.getArgOperand(1)),
4510 getValue(I.getArgOperand(2)),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004511 Code);
4512 setValue(&I, Res);
Mon P Wang77cdf302008-11-10 20:54:11 +00004513 return 0;
4514 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004515 case Intrinsic::sqrt:
Bill Wendling4533cac2010-01-28 21:51:40 +00004516 setValue(&I, DAG.getNode(ISD::FSQRT, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004517 getValue(I.getArgOperand(0)).getValueType(),
4518 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004519 return 0;
4520 case Intrinsic::powi:
Gabor Greif0635f352010-06-25 09:38:13 +00004521 setValue(&I, ExpandPowI(dl, getValue(I.getArgOperand(0)),
4522 getValue(I.getArgOperand(1)), DAG));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004523 return 0;
4524 case Intrinsic::sin:
Bill Wendling4533cac2010-01-28 21:51:40 +00004525 setValue(&I, DAG.getNode(ISD::FSIN, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004526 getValue(I.getArgOperand(0)).getValueType(),
4527 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004528 return 0;
4529 case Intrinsic::cos:
Bill Wendling4533cac2010-01-28 21:51:40 +00004530 setValue(&I, DAG.getNode(ISD::FCOS, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004531 getValue(I.getArgOperand(0)).getValueType(),
4532 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004533 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004534 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004535 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004536 return 0;
4537 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004538 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004539 return 0;
4540 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004541 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004542 return 0;
4543 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004544 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004545 return 0;
4546 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00004547 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004548 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004549 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004550 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004551 return 0;
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004552 case Intrinsic::convert_to_fp16:
4553 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004554 MVT::i16, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004555 return 0;
4556 case Intrinsic::convert_from_fp16:
4557 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004558 MVT::f32, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004559 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004560 case Intrinsic::pcmarker: {
Gabor Greif0635f352010-06-25 09:38:13 +00004561 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004562 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004563 return 0;
4564 }
4565 case Intrinsic::readcyclecounter: {
4566 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004567 Res = DAG.getNode(ISD::READCYCLECOUNTER, dl,
4568 DAG.getVTList(MVT::i64, MVT::Other),
4569 &Op, 1);
4570 setValue(&I, Res);
4571 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004572 return 0;
4573 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004574 case Intrinsic::bswap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004575 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004576 getValue(I.getArgOperand(0)).getValueType(),
4577 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004578 return 0;
4579 case Intrinsic::cttz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004580 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004581 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004582 setValue(&I, DAG.getNode(ISD::CTTZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004583 return 0;
4584 }
4585 case Intrinsic::ctlz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004586 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004587 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004588 setValue(&I, DAG.getNode(ISD::CTLZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004589 return 0;
4590 }
4591 case Intrinsic::ctpop: {
Gabor Greif0635f352010-06-25 09:38:13 +00004592 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004593 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004594 setValue(&I, DAG.getNode(ISD::CTPOP, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004595 return 0;
4596 }
4597 case Intrinsic::stacksave: {
4598 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004599 Res = DAG.getNode(ISD::STACKSAVE, dl,
4600 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
4601 setValue(&I, Res);
4602 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004603 return 0;
4604 }
4605 case Intrinsic::stackrestore: {
Gabor Greif0635f352010-06-25 09:38:13 +00004606 Res = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004607 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Res));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004608 return 0;
4609 }
Bill Wendling57344502008-11-18 11:01:33 +00004610 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00004611 // Emit code into the DAG to store the stack guard onto the stack.
4612 MachineFunction &MF = DAG.getMachineFunction();
4613 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004614 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00004615
Gabor Greif0635f352010-06-25 09:38:13 +00004616 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value.
4617 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingb2a42982008-11-06 02:29:10 +00004618
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004619 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00004620 MFI->setStackProtectorIndex(FI);
4621
4622 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4623
4624 // Store the stack protector onto the stack.
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004625 Res = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN,
Chris Lattner84bd98a2010-09-21 18:58:22 +00004626 MachinePointerInfo::getFixedStack(FI),
4627 true, false, 0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004628 setValue(&I, Res);
4629 DAG.setRoot(Res);
Bill Wendlingb2a42982008-11-06 02:29:10 +00004630 return 0;
4631 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00004632 case Intrinsic::objectsize: {
4633 // If we don't know by now, we're never going to know.
Gabor Greif0635f352010-06-25 09:38:13 +00004634 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7b5e6172009-10-27 00:52:25 +00004635
4636 assert(CI && "Non-constant type in __builtin_object_size?");
4637
Gabor Greif0635f352010-06-25 09:38:13 +00004638 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00004639 EVT Ty = Arg.getValueType();
4640
Dan Gohmane368b462010-06-18 14:22:04 +00004641 if (CI->isZero())
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004642 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004643 else
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004644 Res = DAG.getConstant(0, Ty);
4645
4646 setValue(&I, Res);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004647 return 0;
4648 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004649 case Intrinsic::var_annotation:
4650 // Discard annotate attributes
4651 return 0;
4652
4653 case Intrinsic::init_trampoline: {
Gabor Greif0635f352010-06-25 09:38:13 +00004654 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004655
4656 SDValue Ops[6];
4657 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004658 Ops[1] = getValue(I.getArgOperand(0));
4659 Ops[2] = getValue(I.getArgOperand(1));
4660 Ops[3] = getValue(I.getArgOperand(2));
4661 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004662 Ops[5] = DAG.getSrcValue(F);
4663
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004664 Res = DAG.getNode(ISD::TRAMPOLINE, dl,
4665 DAG.getVTList(TLI.getPointerTy(), MVT::Other),
4666 Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004667
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004668 setValue(&I, Res);
4669 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004670 return 0;
4671 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004672 case Intrinsic::gcroot:
4673 if (GFI) {
Gabor Greif0635f352010-06-25 09:38:13 +00004674 const Value *Alloca = I.getArgOperand(0);
4675 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004676
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004677 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
4678 GFI->addStackRoot(FI->getIndex(), TypeMap);
4679 }
4680 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004681 case Intrinsic::gcread:
4682 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00004683 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004684 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004685 case Intrinsic::flt_rounds:
Bill Wendling4533cac2010-01-28 21:51:40 +00004686 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004687 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004688 case Intrinsic::trap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004689 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004690 return 0;
Bill Wendlingef375462008-11-21 02:38:44 +00004691 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00004692 return implVisitAluOverflow(I, ISD::UADDO);
4693 case Intrinsic::sadd_with_overflow:
4694 return implVisitAluOverflow(I, ISD::SADDO);
4695 case Intrinsic::usub_with_overflow:
4696 return implVisitAluOverflow(I, ISD::USUBO);
4697 case Intrinsic::ssub_with_overflow:
4698 return implVisitAluOverflow(I, ISD::SSUBO);
4699 case Intrinsic::umul_with_overflow:
4700 return implVisitAluOverflow(I, ISD::UMULO);
4701 case Intrinsic::smul_with_overflow:
4702 return implVisitAluOverflow(I, ISD::SMULO);
Bill Wendling7cdc3c82008-11-21 02:03:52 +00004703
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004704 case Intrinsic::prefetch: {
4705 SDValue Ops[4];
Dale Johannesen1de4aa92010-10-26 23:11:10 +00004706 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004707 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004708 Ops[1] = getValue(I.getArgOperand(0));
4709 Ops[2] = getValue(I.getArgOperand(1));
4710 Ops[3] = getValue(I.getArgOperand(2));
Dale Johannesen1de4aa92010-10-26 23:11:10 +00004711 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, dl,
4712 DAG.getVTList(MVT::Other),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004713 &Ops[0], 4,
Dale Johannesen1de4aa92010-10-26 23:11:10 +00004714 EVT::getIntegerVT(*Context, 8),
4715 MachinePointerInfo(I.getArgOperand(0)),
4716 0, /* align */
4717 false, /* volatile */
4718 rw==0, /* read */
4719 rw==1)); /* write */
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004720 return 0;
4721 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004722 case Intrinsic::memory_barrier: {
4723 SDValue Ops[6];
4724 Ops[0] = getRoot();
4725 for (int x = 1; x < 6; ++x)
Gabor Greif0635f352010-06-25 09:38:13 +00004726 Ops[x] = getValue(I.getArgOperand(x - 1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004727
Bill Wendling4533cac2010-01-28 21:51:40 +00004728 DAG.setRoot(DAG.getNode(ISD::MEMBARRIER, dl, MVT::Other, &Ops[0], 6));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004729 return 0;
4730 }
4731 case Intrinsic::atomic_cmp_swap: {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004732 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004733 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00004734 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00004735 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004736 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00004737 getValue(I.getArgOperand(0)),
4738 getValue(I.getArgOperand(1)),
4739 getValue(I.getArgOperand(2)),
Chris Lattner60bddc82010-09-21 04:53:42 +00004740 MachinePointerInfo(I.getArgOperand(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004741 setValue(&I, L);
4742 DAG.setRoot(L.getValue(1));
4743 return 0;
4744 }
4745 case Intrinsic::atomic_load_add:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004746 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_ADD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004747 case Intrinsic::atomic_load_sub:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004748 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_SUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004749 case Intrinsic::atomic_load_or:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004750 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_OR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004751 case Intrinsic::atomic_load_xor:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004752 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_XOR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004753 case Intrinsic::atomic_load_and:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004754 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_AND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004755 case Intrinsic::atomic_load_nand:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004756 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_NAND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004757 case Intrinsic::atomic_load_max:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004758 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004759 case Intrinsic::atomic_load_min:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004760 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004761 case Intrinsic::atomic_load_umin:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004762 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004763 case Intrinsic::atomic_load_umax:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004764 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004765 case Intrinsic::atomic_swap:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004766 return implVisitBinaryAtomic(I, ISD::ATOMIC_SWAP);
Duncan Sandsf07c9492009-11-10 09:08:09 +00004767
4768 case Intrinsic::invariant_start:
4769 case Intrinsic::lifetime_start:
4770 // Discard region information.
Bill Wendling4533cac2010-01-28 21:51:40 +00004771 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Duncan Sandsf07c9492009-11-10 09:08:09 +00004772 return 0;
4773 case Intrinsic::invariant_end:
4774 case Intrinsic::lifetime_end:
4775 // Discard region information.
4776 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004777 }
4778}
4779
Dan Gohman46510a72010-04-15 01:51:59 +00004780void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman2048b852009-11-23 18:04:58 +00004781 bool isTailCall,
4782 MachineBasicBlock *LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004783 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
4784 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004785 const Type *RetTy = FTy->getReturnType();
Chris Lattner512063d2010-04-05 06:19:28 +00004786 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Chris Lattner16112732010-03-14 01:41:15 +00004787 MCSymbol *BeginLabel = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004788
4789 TargetLowering::ArgListTy Args;
4790 TargetLowering::ArgListEntry Entry;
4791 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004792
4793 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00004794 SmallVector<ISD::OutputArg, 4> Outs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004795 SmallVector<uint64_t, 4> Offsets;
Dan Gohman84023e02010-07-10 09:00:22 +00004796 GetReturnInfo(RetTy, CS.getAttributes().getRetAttributes(),
4797 Outs, TLI, &Offsets);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004798
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004799 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
Dan Gohman84023e02010-07-10 09:00:22 +00004800 FTy->isVarArg(), Outs, FTy->getContext());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004801
4802 SDValue DemoteStackSlot;
Chris Lattnerecf42c42010-09-21 16:36:31 +00004803 int DemoteStackIdx = -100;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004804
4805 if (!CanLowerReturn) {
4806 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(
4807 FTy->getReturnType());
4808 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(
4809 FTy->getReturnType());
4810 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattnerecf42c42010-09-21 16:36:31 +00004811 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004812 const Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
4813
Chris Lattnerecf42c42010-09-21 16:36:31 +00004814 DemoteStackSlot = DAG.getFrameIndex(DemoteStackIdx, TLI.getPointerTy());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004815 Entry.Node = DemoteStackSlot;
4816 Entry.Ty = StackSlotPtrType;
4817 Entry.isSExt = false;
4818 Entry.isZExt = false;
4819 Entry.isInReg = false;
4820 Entry.isSRet = true;
4821 Entry.isNest = false;
4822 Entry.isByVal = false;
4823 Entry.Alignment = Align;
4824 Args.push_back(Entry);
4825 RetTy = Type::getVoidTy(FTy->getContext());
4826 }
4827
Dan Gohman46510a72010-04-15 01:51:59 +00004828 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004829 i != e; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004830 SDValue ArgNode = getValue(*i);
4831 Entry.Node = ArgNode; Entry.Ty = (*i)->getType();
4832
4833 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00004834 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
4835 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
4836 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
4837 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
4838 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
4839 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004840 Entry.Alignment = CS.getParamAlignment(attrInd);
4841 Args.push_back(Entry);
4842 }
4843
Chris Lattner512063d2010-04-05 06:19:28 +00004844 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004845 // Insert a label before the invoke call to mark the try range. This can be
4846 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00004847 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00004848
Jim Grosbachca752c92010-01-28 01:45:32 +00004849 // For SjLj, keep track of which landing pads go with which invokes
4850 // so as to maintain the ordering of pads in the LSDA.
Chris Lattner512063d2010-04-05 06:19:28 +00004851 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbachca752c92010-01-28 01:45:32 +00004852 if (CallSiteIndex) {
Chris Lattner512063d2010-04-05 06:19:28 +00004853 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Jim Grosbachca752c92010-01-28 01:45:32 +00004854 // Now that the call site is handled, stop tracking it.
Chris Lattner512063d2010-04-05 06:19:28 +00004855 MMI.setCurrentCallSite(0);
Jim Grosbachca752c92010-01-28 01:45:32 +00004856 }
4857
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004858 // Both PendingLoads and PendingExports must be flushed here;
4859 // this call might not return.
4860 (void)getRoot();
Chris Lattner7561d482010-03-14 02:33:54 +00004861 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004862 }
4863
Dan Gohman98ca4f22009-08-05 01:29:28 +00004864 // Check if target-independent constraints permit a tail call here.
4865 // Target-dependent constraints are checked within TLI.LowerCallTo.
4866 if (isTailCall &&
Evan Cheng86809cc2010-02-03 03:28:02 +00004867 !isInTailCallPosition(CS, CS.getAttributes().getRetAttributes(), TLI))
Dan Gohman98ca4f22009-08-05 01:29:28 +00004868 isTailCall = false;
4869
Dan Gohmanbadcda42010-08-28 00:51:03 +00004870 // If there's a possibility that fast-isel has already selected some amount
4871 // of the current basic block, don't emit a tail call.
4872 if (isTailCall && EnableFastISel)
4873 isTailCall = false;
4874
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004875 std::pair<SDValue,SDValue> Result =
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004876 TLI.LowerCallTo(getRoot(), RetTy,
Devang Patel05988662008-09-25 21:00:45 +00004877 CS.paramHasAttr(0, Attribute::SExt),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004878 CS.paramHasAttr(0, Attribute::ZExt), FTy->isVarArg(),
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00004879 CS.paramHasAttr(0, Attribute::InReg), FTy->getNumParams(),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004880 CS.getCallingConv(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00004881 isTailCall,
4882 !CS.getInstruction()->use_empty(),
Bill Wendling46ada192010-03-02 01:55:18 +00004883 Callee, Args, DAG, getCurDebugLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004884 assert((isTailCall || Result.second.getNode()) &&
4885 "Non-null chain expected with non-tail call!");
4886 assert((Result.second.getNode() || !Result.first.getNode()) &&
4887 "Null value expected with tail call!");
Bill Wendlinge80ae832009-12-22 00:50:32 +00004888 if (Result.first.getNode()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004889 setValue(CS.getInstruction(), Result.first);
Bill Wendlinge80ae832009-12-22 00:50:32 +00004890 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004891 // The instruction result is the result of loading from the
4892 // hidden sret parameter.
4893 SmallVector<EVT, 1> PVTs;
4894 const Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
4895
4896 ComputeValueVTs(TLI, PtrRetTy, PVTs);
4897 assert(PVTs.size() == 1 && "Pointers should fit in one register");
4898 EVT PtrVT = PVTs[0];
Dan Gohman84023e02010-07-10 09:00:22 +00004899 unsigned NumValues = Outs.size();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004900 SmallVector<SDValue, 4> Values(NumValues);
4901 SmallVector<SDValue, 4> Chains(NumValues);
4902
4903 for (unsigned i = 0; i < NumValues; ++i) {
Bill Wendlinge80ae832009-12-22 00:50:32 +00004904 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT,
4905 DemoteStackSlot,
4906 DAG.getConstant(Offsets[i], PtrVT));
Dan Gohman84023e02010-07-10 09:00:22 +00004907 SDValue L = DAG.getLoad(Outs[i].VT, getCurDebugLoc(), Result.second,
Chris Lattnerecf42c42010-09-21 16:36:31 +00004908 Add,
4909 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]),
4910 false, false, 1);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004911 Values[i] = L;
4912 Chains[i] = L.getValue(1);
4913 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004914
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004915 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
4916 MVT::Other, &Chains[0], NumValues);
4917 PendingLoads.push_back(Chain);
Michael J. Spencere70c5262010-10-16 08:25:21 +00004918
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004919 // Collect the legal value parts into potentially illegal values
4920 // that correspond to the original function's return values.
4921 SmallVector<EVT, 4> RetTys;
4922 RetTy = FTy->getReturnType();
4923 ComputeValueVTs(TLI, RetTy, RetTys);
4924 ISD::NodeType AssertOp = ISD::DELETED_NODE;
4925 SmallVector<SDValue, 4> ReturnValues;
4926 unsigned CurReg = 0;
4927 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
4928 EVT VT = RetTys[I];
4929 EVT RegisterVT = TLI.getRegisterType(RetTy->getContext(), VT);
4930 unsigned NumRegs = TLI.getNumRegisters(RetTy->getContext(), VT);
Michael J. Spencere70c5262010-10-16 08:25:21 +00004931
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004932 SDValue ReturnValue =
Bill Wendling46ada192010-03-02 01:55:18 +00004933 getCopyFromParts(DAG, getCurDebugLoc(), &Values[CurReg], NumRegs,
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004934 RegisterVT, VT, AssertOp);
4935 ReturnValues.push_back(ReturnValue);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004936 CurReg += NumRegs;
4937 }
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004938
Bill Wendling4533cac2010-01-28 21:51:40 +00004939 setValue(CS.getInstruction(),
4940 DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
4941 DAG.getVTList(&RetTys[0], RetTys.size()),
4942 &ReturnValues[0], ReturnValues.size()));
Bill Wendlinge80ae832009-12-22 00:50:32 +00004943
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004944 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004945
4946 // As a special case, a null chain means that a tail call has been emitted and
4947 // the DAG root is already updated.
Bill Wendling4533cac2010-01-28 21:51:40 +00004948 if (Result.second.getNode())
Dan Gohman98ca4f22009-08-05 01:29:28 +00004949 DAG.setRoot(Result.second);
Bill Wendling4533cac2010-01-28 21:51:40 +00004950 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00004951 HasTailCall = true;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004952
Chris Lattner512063d2010-04-05 06:19:28 +00004953 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004954 // Insert a label at the end of the invoke call to mark the try range. This
4955 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00004956 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Chris Lattner7561d482010-03-14 02:33:54 +00004957 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004958
4959 // Inform MachineModuleInfo of range.
Chris Lattner512063d2010-04-05 06:19:28 +00004960 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004961 }
4962}
4963
Chris Lattner8047d9a2009-12-24 00:37:38 +00004964/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
4965/// value is equal or not-equal to zero.
Dan Gohman46510a72010-04-15 01:51:59 +00004966static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
4967 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end();
Chris Lattner8047d9a2009-12-24 00:37:38 +00004968 UI != E; ++UI) {
Dan Gohman46510a72010-04-15 01:51:59 +00004969 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004970 if (IC->isEquality())
Dan Gohman46510a72010-04-15 01:51:59 +00004971 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004972 if (C->isNullValue())
4973 continue;
4974 // Unknown instruction.
4975 return false;
4976 }
4977 return true;
4978}
4979
Dan Gohman46510a72010-04-15 01:51:59 +00004980static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
4981 const Type *LoadTy,
Chris Lattner8047d9a2009-12-24 00:37:38 +00004982 SelectionDAGBuilder &Builder) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004983
Chris Lattner8047d9a2009-12-24 00:37:38 +00004984 // Check to see if this load can be trivially constant folded, e.g. if the
4985 // input is from a string literal.
Dan Gohman46510a72010-04-15 01:51:59 +00004986 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00004987 // Cast pointer to the type we really want to load.
Dan Gohman46510a72010-04-15 01:51:59 +00004988 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner8047d9a2009-12-24 00:37:38 +00004989 PointerType::getUnqual(LoadTy));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004990
Dan Gohman46510a72010-04-15 01:51:59 +00004991 if (const Constant *LoadCst =
4992 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
4993 Builder.TD))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004994 return Builder.getValue(LoadCst);
4995 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004996
Chris Lattner8047d9a2009-12-24 00:37:38 +00004997 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
4998 // still constant memory, the input chain can be the entry node.
4999 SDValue Root;
5000 bool ConstantMemory = false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005001
Chris Lattner8047d9a2009-12-24 00:37:38 +00005002 // Do not serialize (non-volatile) loads of constant memory with anything.
5003 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5004 Root = Builder.DAG.getEntryNode();
5005 ConstantMemory = true;
5006 } else {
5007 // Do not serialize non-volatile loads against each other.
5008 Root = Builder.DAG.getRoot();
5009 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005010
Chris Lattner8047d9a2009-12-24 00:37:38 +00005011 SDValue Ptr = Builder.getValue(PtrVal);
5012 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurDebugLoc(), Root,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005013 Ptr, MachinePointerInfo(PtrVal),
David Greene1e559442010-02-15 17:00:31 +00005014 false /*volatile*/,
5015 false /*nontemporal*/, 1 /* align=1 */);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005016
Chris Lattner8047d9a2009-12-24 00:37:38 +00005017 if (!ConstantMemory)
5018 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5019 return LoadVal;
5020}
5021
5022
5023/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5024/// If so, return true and lower it, otherwise return false and it will be
5025/// lowered like a normal call.
Dan Gohman46510a72010-04-15 01:51:59 +00005026bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005027 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greif37387d52010-06-30 12:55:46 +00005028 if (I.getNumArgOperands() != 3)
Chris Lattner8047d9a2009-12-24 00:37:38 +00005029 return false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005030
Gabor Greif0635f352010-06-25 09:38:13 +00005031 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands1df98592010-02-16 11:11:14 +00005032 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greif0635f352010-06-25 09:38:13 +00005033 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands1df98592010-02-16 11:11:14 +00005034 !I.getType()->isIntegerTy())
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005035 return false;
5036
Gabor Greif0635f352010-06-25 09:38:13 +00005037 const ConstantInt *Size = dyn_cast<ConstantInt>(I.getArgOperand(2));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005038
Chris Lattner8047d9a2009-12-24 00:37:38 +00005039 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5040 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Chris Lattner04b091a2009-12-24 01:07:17 +00005041 if (Size && IsOnlyUsedInZeroEqualityComparison(&I)) {
5042 bool ActuallyDoIt = true;
5043 MVT LoadVT;
5044 const Type *LoadTy;
5045 switch (Size->getZExtValue()) {
5046 default:
5047 LoadVT = MVT::Other;
5048 LoadTy = 0;
5049 ActuallyDoIt = false;
5050 break;
5051 case 2:
5052 LoadVT = MVT::i16;
5053 LoadTy = Type::getInt16Ty(Size->getContext());
5054 break;
5055 case 4:
5056 LoadVT = MVT::i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005057 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005058 break;
5059 case 8:
5060 LoadVT = MVT::i64;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005061 LoadTy = Type::getInt64Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005062 break;
5063 /*
5064 case 16:
5065 LoadVT = MVT::v4i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005066 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005067 LoadTy = VectorType::get(LoadTy, 4);
5068 break;
5069 */
5070 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005071
Chris Lattner04b091a2009-12-24 01:07:17 +00005072 // This turns into unaligned loads. We only do this if the target natively
5073 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5074 // we'll only produce a small number of byte loads.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005075
Chris Lattner04b091a2009-12-24 01:07:17 +00005076 // Require that we can find a legal MVT, and only do this if the target
5077 // supports unaligned loads of that type. Expanding into byte loads would
5078 // bloat the code.
5079 if (ActuallyDoIt && Size->getZExtValue() > 4) {
5080 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5081 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
5082 if (!TLI.isTypeLegal(LoadVT) ||!TLI.allowsUnalignedMemoryAccesses(LoadVT))
5083 ActuallyDoIt = false;
5084 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005085
Chris Lattner04b091a2009-12-24 01:07:17 +00005086 if (ActuallyDoIt) {
5087 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5088 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005089
Chris Lattner04b091a2009-12-24 01:07:17 +00005090 SDValue Res = DAG.getSetCC(getCurDebugLoc(), MVT::i1, LHSVal, RHSVal,
5091 ISD::SETNE);
5092 EVT CallVT = TLI.getValueType(I.getType(), true);
5093 setValue(&I, DAG.getZExtOrTrunc(Res, getCurDebugLoc(), CallVT));
5094 return true;
5095 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005096 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005097
5098
Chris Lattner8047d9a2009-12-24 00:37:38 +00005099 return false;
5100}
5101
5102
Dan Gohman46510a72010-04-15 01:51:59 +00005103void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner598751e2010-07-05 05:36:21 +00005104 // Handle inline assembly differently.
5105 if (isa<InlineAsm>(I.getCalledValue())) {
5106 visitInlineAsm(&I);
5107 return;
5108 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005109
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005110 // See if any floating point values are being passed to this function. This is
5111 // used to emit an undefined reference to fltused on Windows.
5112 const FunctionType *FT =
5113 cast<FunctionType>(I.getCalledValue()->getType()->getContainedType(0));
5114 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
5115 if (FT->isVarArg() &&
5116 !MMI.callsExternalVAFunctionWithFloatingPointArguments()) {
5117 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
5118 const Type* T = I.getArgOperand(i)->getType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005119 for (po_iterator<const Type*> i = po_begin(T), e = po_end(T);
Chris Lattnera29aae72010-11-12 17:24:29 +00005120 i != e; ++i) {
5121 if (!i->isFloatingPointTy()) continue;
5122 MMI.setCallsExternalVAFunctionWithFloatingPointArguments(true);
5123 break;
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005124 }
5125 }
5126 }
5127
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005128 const char *RenameFn = 0;
5129 if (Function *F = I.getCalledFunction()) {
5130 if (F->isDeclaration()) {
Chris Lattner598751e2010-07-05 05:36:21 +00005131 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00005132 if (unsigned IID = II->getIntrinsicID(F)) {
5133 RenameFn = visitIntrinsicCall(I, IID);
5134 if (!RenameFn)
5135 return;
5136 }
5137 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005138 if (unsigned IID = F->getIntrinsicID()) {
5139 RenameFn = visitIntrinsicCall(I, IID);
5140 if (!RenameFn)
5141 return;
5142 }
5143 }
5144
5145 // Check for well-known libc/libm calls. If the function is internal, it
5146 // can't be a library call.
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005147 if (!F->hasLocalLinkage() && F->hasName()) {
5148 StringRef Name = F->getName();
Duncan Sandsd2c817e2010-03-14 21:08:40 +00005149 if (Name == "copysign" || Name == "copysignf" || Name == "copysignl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005150 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005151 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5152 I.getType() == I.getArgOperand(0)->getType() &&
5153 I.getType() == I.getArgOperand(1)->getType()) {
5154 SDValue LHS = getValue(I.getArgOperand(0));
5155 SDValue RHS = getValue(I.getArgOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00005156 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
5157 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005158 return;
5159 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005160 } else if (Name == "fabs" || Name == "fabsf" || Name == "fabsl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005161 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005162 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5163 I.getType() == I.getArgOperand(0)->getType()) {
5164 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005165 setValue(&I, DAG.getNode(ISD::FABS, getCurDebugLoc(),
5166 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005167 return;
5168 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005169 } else if (Name == "sin" || Name == "sinf" || Name == "sinl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005170 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005171 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5172 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005173 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005174 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005175 setValue(&I, DAG.getNode(ISD::FSIN, getCurDebugLoc(),
5176 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005177 return;
5178 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005179 } else if (Name == "cos" || Name == "cosf" || Name == "cosl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005180 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005181 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5182 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005183 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005184 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005185 setValue(&I, DAG.getNode(ISD::FCOS, getCurDebugLoc(),
5186 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005187 return;
5188 }
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005189 } else if (Name == "sqrt" || Name == "sqrtf" || Name == "sqrtl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005190 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005191 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5192 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005193 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005194 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005195 setValue(&I, DAG.getNode(ISD::FSQRT, getCurDebugLoc(),
5196 Tmp.getValueType(), Tmp));
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005197 return;
5198 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005199 } else if (Name == "memcmp") {
5200 if (visitMemCmpCall(I))
5201 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005202 }
5203 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005204 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005205
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005206 SDValue Callee;
5207 if (!RenameFn)
Gabor Greif0635f352010-06-25 09:38:13 +00005208 Callee = getValue(I.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005209 else
Bill Wendling056292f2008-09-16 21:48:12 +00005210 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005211
Bill Wendling0d580132009-12-23 01:28:19 +00005212 // Check if we can potentially perform a tail call. More detailed checking is
5213 // be done within LowerCallTo, after more information about the call is known.
Evan Cheng11e67932010-01-26 23:13:04 +00005214 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005215}
5216
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005217namespace llvm {
Dan Gohman462f6b52010-05-29 17:53:24 +00005218
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005219/// AsmOperandInfo - This contains information for each constraint that we are
5220/// lowering.
Duncan Sands16d8f8b2010-05-11 20:16:09 +00005221class LLVM_LIBRARY_VISIBILITY SDISelAsmOperandInfo :
Daniel Dunbarc0c3b9a2008-09-10 04:16:29 +00005222 public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00005223public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005224 /// CallOperand - If this is the result output operand or a clobber
5225 /// this is null, otherwise it is the incoming operand to the CallInst.
5226 /// This gets modified as the asm is processed.
5227 SDValue CallOperand;
5228
5229 /// AssignedRegs - If this is a register or register class operand, this
5230 /// contains the set of register corresponding to the operand.
5231 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005232
John Thompsoneac6e1d2010-09-13 18:15:37 +00005233 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005234 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
5235 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005236
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005237 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
5238 /// busy in OutputRegs/InputRegs.
5239 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005240 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005241 std::set<unsigned> &InputRegs,
5242 const TargetRegisterInfo &TRI) const {
5243 if (isOutReg) {
5244 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5245 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
5246 }
5247 if (isInReg) {
5248 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5249 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
5250 }
5251 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005252
Owen Andersone50ed302009-08-10 22:56:29 +00005253 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00005254 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00005255 /// MVT::Other.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005256 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson1d0be152009-08-13 21:58:54 +00005257 const TargetLowering &TLI,
Chris Lattner81249c92008-10-17 17:05:25 +00005258 const TargetData *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00005259 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005260
Chris Lattner81249c92008-10-17 17:05:25 +00005261 if (isa<BasicBlock>(CallOperandVal))
5262 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005263
Chris Lattner81249c92008-10-17 17:05:25 +00005264 const llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005265
Chris Lattner81249c92008-10-17 17:05:25 +00005266 // If this is an indirect operand, the operand is a pointer to the
5267 // accessed type.
Bob Wilsone261b0c2009-12-22 18:34:19 +00005268 if (isIndirect) {
5269 const llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
5270 if (!PtrTy)
Chris Lattner75361b62010-04-07 22:58:41 +00005271 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsone261b0c2009-12-22 18:34:19 +00005272 OpTy = PtrTy->getElementType();
5273 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005274
Chris Lattner81249c92008-10-17 17:05:25 +00005275 // If OpTy is not a single value, it may be a struct/union that we
5276 // can tile with integers.
5277 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
5278 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
5279 switch (BitSize) {
5280 default: break;
5281 case 1:
5282 case 8:
5283 case 16:
5284 case 32:
5285 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00005286 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00005287 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00005288 break;
5289 }
5290 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005291
Chris Lattner81249c92008-10-17 17:05:25 +00005292 return TLI.getValueType(OpTy, true);
5293 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005294
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005295private:
5296 /// MarkRegAndAliases - Mark the specified register and all aliases in the
5297 /// specified set.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005298 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005299 const TargetRegisterInfo &TRI) {
5300 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
5301 Regs.insert(Reg);
5302 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
5303 for (; *Aliases; ++Aliases)
5304 Regs.insert(*Aliases);
5305 }
5306};
Dan Gohman462f6b52010-05-29 17:53:24 +00005307
John Thompson44ab89e2010-10-29 17:29:13 +00005308typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
5309
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005310} // end llvm namespace.
5311
Dan Gohman462f6b52010-05-29 17:53:24 +00005312/// isAllocatableRegister - If the specified register is safe to allocate,
5313/// i.e. it isn't a stack pointer or some other special register, return the
5314/// register class for the register. Otherwise, return null.
5315static const TargetRegisterClass *
5316isAllocatableRegister(unsigned Reg, MachineFunction &MF,
5317 const TargetLowering &TLI,
5318 const TargetRegisterInfo *TRI) {
5319 EVT FoundVT = MVT::Other;
5320 const TargetRegisterClass *FoundRC = 0;
5321 for (TargetRegisterInfo::regclass_iterator RCI = TRI->regclass_begin(),
5322 E = TRI->regclass_end(); RCI != E; ++RCI) {
5323 EVT ThisVT = MVT::Other;
5324
5325 const TargetRegisterClass *RC = *RCI;
5326 // If none of the value types for this register class are valid, we
5327 // can't use it. For example, 64-bit reg classes on 32-bit targets.
5328 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
5329 I != E; ++I) {
5330 if (TLI.isTypeLegal(*I)) {
5331 // If we have already found this register in a different register class,
5332 // choose the one with the largest VT specified. For example, on
5333 // PowerPC, we favor f64 register classes over f32.
5334 if (FoundVT == MVT::Other || FoundVT.bitsLT(*I)) {
5335 ThisVT = *I;
5336 break;
5337 }
5338 }
5339 }
5340
5341 if (ThisVT == MVT::Other) continue;
5342
5343 // NOTE: This isn't ideal. In particular, this might allocate the
5344 // frame pointer in functions that need it (due to them not being taken
5345 // out of allocation, because a variable sized allocation hasn't been seen
5346 // yet). This is a slight code pessimization, but should still work.
5347 for (TargetRegisterClass::iterator I = RC->allocation_order_begin(MF),
5348 E = RC->allocation_order_end(MF); I != E; ++I)
5349 if (*I == Reg) {
5350 // We found a matching register class. Keep looking at others in case
5351 // we find one with larger registers that this physreg is also in.
5352 FoundRC = RC;
5353 FoundVT = ThisVT;
5354 break;
5355 }
5356 }
5357 return FoundRC;
5358}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005359
5360/// GetRegistersForValue - Assign registers (virtual or physical) for the
5361/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00005362/// register allocator to handle the assignment process. However, if the asm
5363/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005364/// allocation. This produces generally horrible, but correct, code.
5365///
5366/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005367/// Input and OutputRegs are the set of already allocated physical registers.
5368///
Dan Gohman2048b852009-11-23 18:04:58 +00005369void SelectionDAGBuilder::
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005370GetRegistersForValue(SDISelAsmOperandInfo &OpInfo,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005371 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005372 std::set<unsigned> &InputRegs) {
Dan Gohman0d24bfb2009-08-15 02:06:22 +00005373 LLVMContext &Context = FuncInfo.Fn->getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00005374
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005375 // Compute whether this value requires an input register, an output register,
5376 // or both.
5377 bool isOutReg = false;
5378 bool isInReg = false;
5379 switch (OpInfo.Type) {
5380 case InlineAsm::isOutput:
5381 isOutReg = true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005382
5383 // If there is an input constraint that matches this, we need to reserve
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005384 // the input register so no other inputs allocate to it.
Chris Lattner6bdcda32008-10-17 16:47:46 +00005385 isInReg = OpInfo.hasMatchingInput();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005386 break;
5387 case InlineAsm::isInput:
5388 isInReg = true;
5389 isOutReg = false;
5390 break;
5391 case InlineAsm::isClobber:
5392 isOutReg = true;
5393 isInReg = true;
5394 break;
5395 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005396
5397
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005398 MachineFunction &MF = DAG.getMachineFunction();
5399 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005400
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005401 // If this is a constraint for a single physreg, or a constraint for a
5402 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005403 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005404 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5405 OpInfo.ConstraintVT);
5406
5407 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00005408 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00005409 // If this is a FP input in an integer register (or visa versa) insert a bit
5410 // cast of the input value. More generally, handle any case where the input
5411 // value disagrees with the register class we plan to stick this in.
5412 if (OpInfo.Type == InlineAsm::isInput &&
5413 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00005414 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00005415 // types are identical size, use a bitcast to convert (e.g. two differing
5416 // vector types).
Owen Andersone50ed302009-08-10 22:56:29 +00005417 EVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00005418 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005419 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005420 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005421 OpInfo.ConstraintVT = RegVT;
5422 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5423 // If the input is a FP value and we want it in FP registers, do a
5424 // bitcast to the corresponding integer type. This turns an f64 value
5425 // into i64, which can be passed with two i32 values on a 32-bit
5426 // machine.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005427 RegVT = EVT::getIntegerVT(Context,
Owen Anderson23b9b192009-08-12 00:36:31 +00005428 OpInfo.ConstraintVT.getSizeInBits());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005429 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005430 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005431 OpInfo.ConstraintVT = RegVT;
5432 }
5433 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005434
Owen Anderson23b9b192009-08-12 00:36:31 +00005435 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00005436 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005437
Owen Andersone50ed302009-08-10 22:56:29 +00005438 EVT RegVT;
5439 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005440
5441 // If this is a constraint for a specific physical register, like {r17},
5442 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005443 if (unsigned AssignedReg = PhysReg.first) {
5444 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00005445 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005446 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005447
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005448 // Get the actual register value type. This is important, because the user
5449 // may have asked for (e.g.) the AX register in i32 type. We need to
5450 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005451 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005452
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005453 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005454 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005455
5456 // If this is an expanded reference, add the rest of the regs to Regs.
5457 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005458 TargetRegisterClass::iterator I = RC->begin();
5459 for (; *I != AssignedReg; ++I)
5460 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005461
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005462 // Already added the first reg.
5463 --NumRegs; ++I;
5464 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005465 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005466 Regs.push_back(*I);
5467 }
5468 }
Bill Wendling651ad132009-12-22 01:25:10 +00005469
Dan Gohman7451d3e2010-05-29 17:03:36 +00005470 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005471 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5472 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5473 return;
5474 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005475
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005476 // Otherwise, if this was a reference to an LLVM register class, create vregs
5477 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00005478 if (const TargetRegisterClass *RC = PhysReg.second) {
5479 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00005480 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00005481 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005482
Evan Chengfb112882009-03-23 08:01:15 +00005483 // Create the appropriate number of virtual registers.
5484 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5485 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005486 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005487
Dan Gohman7451d3e2010-05-29 17:03:36 +00005488 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Chengfb112882009-03-23 08:01:15 +00005489 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005490 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005491
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005492 // This is a reference to a register class that doesn't directly correspond
5493 // to an LLVM register class. Allocate NumRegs consecutive, available,
5494 // registers from the class.
5495 std::vector<unsigned> RegClassRegs
5496 = TLI.getRegClassForInlineAsmConstraint(OpInfo.ConstraintCode,
5497 OpInfo.ConstraintVT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005498
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005499 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5500 unsigned NumAllocated = 0;
5501 for (unsigned i = 0, e = RegClassRegs.size(); i != e; ++i) {
5502 unsigned Reg = RegClassRegs[i];
5503 // See if this register is available.
5504 if ((isOutReg && OutputRegs.count(Reg)) || // Already used.
5505 (isInReg && InputRegs.count(Reg))) { // Already used.
5506 // Make sure we find consecutive registers.
5507 NumAllocated = 0;
5508 continue;
5509 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005510
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005511 // Check to see if this register is allocatable (i.e. don't give out the
5512 // stack pointer).
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005513 const TargetRegisterClass *RC = isAllocatableRegister(Reg, MF, TLI, TRI);
5514 if (!RC) { // Couldn't allocate this register.
5515 // Reset NumAllocated to make sure we return consecutive registers.
5516 NumAllocated = 0;
5517 continue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005518 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005519
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005520 // Okay, this register is good, we can use it.
5521 ++NumAllocated;
5522
5523 // If we allocated enough consecutive registers, succeed.
5524 if (NumAllocated == NumRegs) {
5525 unsigned RegStart = (i-NumAllocated)+1;
5526 unsigned RegEnd = i+1;
5527 // Mark all of the allocated registers used.
5528 for (unsigned i = RegStart; i != RegEnd; ++i)
5529 Regs.push_back(RegClassRegs[i]);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005530
Dan Gohman7451d3e2010-05-29 17:03:36 +00005531 OpInfo.AssignedRegs = RegsForValue(Regs, *RC->vt_begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005532 OpInfo.ConstraintVT);
5533 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5534 return;
5535 }
5536 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005537
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005538 // Otherwise, we couldn't allocate enough registers for this.
5539}
5540
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005541/// visitInlineAsm - Handle a call to an InlineAsm object.
5542///
Dan Gohman46510a72010-04-15 01:51:59 +00005543void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5544 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005545
5546 /// ConstraintOperands - Information about all of the constraints.
John Thompson44ab89e2010-10-29 17:29:13 +00005547 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005548
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005549 std::set<unsigned> OutputRegs, InputRegs;
5550
John Thompson44ab89e2010-10-29 17:29:13 +00005551 TargetLowering::AsmOperandInfoVector TargetConstraints = TLI.ParseConstraints(CS);
John Thompsoneac6e1d2010-09-13 18:15:37 +00005552 bool hasMemory = false;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005553
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005554 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5555 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005556 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
5557 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005558 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencere70c5262010-10-16 08:25:21 +00005559
Owen Anderson825b72b2009-08-11 20:47:22 +00005560 EVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005561
5562 // Compute the value type for each operand.
5563 switch (OpInfo.Type) {
5564 case InlineAsm::isOutput:
5565 // Indirect outputs just consume an argument.
5566 if (OpInfo.isIndirect) {
Dan Gohman46510a72010-04-15 01:51:59 +00005567 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005568 break;
5569 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005570
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005571 // The return value of the call is this value. As such, there is no
5572 // corresponding argument.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005573 assert(!CS.getType()->isVoidTy() &&
Owen Anderson1d0be152009-08-13 21:58:54 +00005574 "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005575 if (const StructType *STy = dyn_cast<StructType>(CS.getType())) {
5576 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5577 } else {
5578 assert(ResNo == 0 && "Asm only has one result!");
5579 OpVT = TLI.getValueType(CS.getType());
5580 }
5581 ++ResNo;
5582 break;
5583 case InlineAsm::isInput:
Dan Gohman46510a72010-04-15 01:51:59 +00005584 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005585 break;
5586 case InlineAsm::isClobber:
5587 // Nothing to do.
5588 break;
5589 }
5590
5591 // If this is an input or an indirect output, process the call argument.
5592 // BasicBlocks are labels, currently appearing only in asm's.
5593 if (OpInfo.CallOperandVal) {
Dan Gohman46510a72010-04-15 01:51:59 +00005594 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005595 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005596 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005597 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005598 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005599
Owen Anderson1d0be152009-08-13 21:58:54 +00005600 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005601 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005602
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005603 OpInfo.ConstraintVT = OpVT;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005604
John Thompsoneac6e1d2010-09-13 18:15:37 +00005605 // Indirect operand accesses access memory.
5606 if (OpInfo.isIndirect)
5607 hasMemory = true;
5608 else {
5609 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
5610 TargetLowering::ConstraintType CType = TLI.getConstraintType(OpInfo.Codes[j]);
5611 if (CType == TargetLowering::C_Memory) {
5612 hasMemory = true;
5613 break;
5614 }
5615 }
5616 }
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005617 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005618
John Thompsoneac6e1d2010-09-13 18:15:37 +00005619 SDValue Chain, Flag;
5620
5621 // We won't need to flush pending loads if this asm doesn't touch
5622 // memory and is nonvolatile.
5623 if (hasMemory || IA->hasSideEffects())
5624 Chain = getRoot();
5625 else
5626 Chain = DAG.getRoot();
5627
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005628 // Second pass over the constraints: compute which constraint option to use
5629 // and assign registers to constraints that want a specific physreg.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005630 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005631 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005632
John Thompson54584742010-09-24 22:24:05 +00005633 // If this is an output operand with a matching input operand, look up the
5634 // matching input. If their types mismatch, e.g. one is an integer, the
5635 // other is floating point, or their sizes are different, flag it as an
5636 // error.
5637 if (OpInfo.hasMatchingInput()) {
5638 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencere70c5262010-10-16 08:25:21 +00005639
John Thompson54584742010-09-24 22:24:05 +00005640 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
5641 if ((OpInfo.ConstraintVT.isInteger() !=
5642 Input.ConstraintVT.isInteger()) ||
5643 (OpInfo.ConstraintVT.getSizeInBits() !=
5644 Input.ConstraintVT.getSizeInBits())) {
5645 report_fatal_error("Unsupported asm: input constraint"
5646 " with a matching output constraint of"
5647 " incompatible type!");
5648 }
5649 Input.ConstraintVT = OpInfo.ConstraintVT;
5650 }
5651 }
5652
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005653 // Compute the constraint code and ConstraintType to use.
Dale Johannesen1784d162010-06-25 21:55:36 +00005654 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005655
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005656 // If this is a memory input, and if the operand is not indirect, do what we
5657 // need to to provide an address for the memory input.
5658 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5659 !OpInfo.isIndirect) {
John Thompsoneac6e1d2010-09-13 18:15:37 +00005660 assert((OpInfo.isMultipleAlternative || (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005661 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005662
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005663 // Memory operands really want the address of the value. If we don't have
5664 // an indirect input, put it in the constpool if we can, otherwise spill
5665 // it to a stack slot.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005666
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005667 // If the operand is a float, integer, or vector constant, spill to a
5668 // constant pool entry to get its address.
Dan Gohman46510a72010-04-15 01:51:59 +00005669 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005670 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
5671 isa<ConstantVector>(OpVal)) {
5672 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
5673 TLI.getPointerTy());
5674 } else {
5675 // Otherwise, create a stack slot and emit a store to it before the
5676 // asm.
5677 const Type *Ty = OpVal->getType();
Duncan Sands777d2302009-05-09 07:06:46 +00005678 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005679 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
5680 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005681 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005682 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005683 Chain = DAG.getStore(Chain, getCurDebugLoc(),
Chris Lattnerecf42c42010-09-21 16:36:31 +00005684 OpInfo.CallOperand, StackSlot,
5685 MachinePointerInfo::getFixedStack(SSFI),
David Greene1e559442010-02-15 17:00:31 +00005686 false, false, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005687 OpInfo.CallOperand = StackSlot;
5688 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005689
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005690 // There is no longer a Value* corresponding to this operand.
5691 OpInfo.CallOperandVal = 0;
Bill Wendling651ad132009-12-22 01:25:10 +00005692
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005693 // It is now an indirect operand.
5694 OpInfo.isIndirect = true;
5695 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005696
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005697 // If this constraint is for a specific register, allocate it before
5698 // anything else.
5699 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005700 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005701 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005702
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005703 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00005704 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005705 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5706 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005707
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005708 // C_Register operands have already been allocated, Other/Memory don't need
5709 // to be.
5710 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005711 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005712 }
5713
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005714 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
5715 std::vector<SDValue> AsmNodeOperands;
5716 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
5717 AsmNodeOperands.push_back(
Dan Gohmanf2d7fb32010-01-04 21:00:54 +00005718 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
5719 TLI.getPointerTy()));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005720
Chris Lattnerdecc2672010-04-07 05:20:54 +00005721 // If we have a !srcloc metadata node associated with it, we want to attach
5722 // this to the ultimately generated inline asm machineinstr. To do this, we
5723 // pass in the third operand as this (potentially null) inline asm MDNode.
5724 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
5725 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005726
Dale Johannesenf1e309e2010-07-02 20:16:09 +00005727 // Remember the AlignStack bit as operand 3.
5728 AsmNodeOperands.push_back(DAG.getTargetConstant(IA->isAlignStack() ? 1 : 0,
5729 MVT::i1));
5730
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005731 // Loop over all of the inputs, copying the operand values into the
5732 // appropriate registers and processing the output regs.
5733 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005734
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005735 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
5736 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005737
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005738 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5739 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
5740
5741 switch (OpInfo.Type) {
5742 case InlineAsm::isOutput: {
5743 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
5744 OpInfo.ConstraintType != TargetLowering::C_Register) {
5745 // Memory output, or 'other' output (e.g. 'X' constraint).
5746 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
5747
5748 // Add information to the INLINEASM node to know about this output.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005749 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
5750 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005751 TLI.getPointerTy()));
5752 AsmNodeOperands.push_back(OpInfo.CallOperand);
5753 break;
5754 }
5755
5756 // Otherwise, this is a register or register class output.
5757
5758 // Copy the output from the appropriate register. Find a register that
5759 // we can use.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005760 if (OpInfo.AssignedRegs.Regs.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005761 report_fatal_error("Couldn't allocate output reg for constraint '" +
5762 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005763
5764 // If this is an indirect operand, store through the pointer after the
5765 // asm.
5766 if (OpInfo.isIndirect) {
5767 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
5768 OpInfo.CallOperandVal));
5769 } else {
5770 // This is the result value of the call.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005771 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005772 // Concatenate this output onto the outputs list.
5773 RetValRegs.append(OpInfo.AssignedRegs);
5774 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005775
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005776 // Add information to the INLINEASM node to know that this register is
5777 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00005778 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
Chris Lattnerdecc2672010-04-07 05:20:54 +00005779 InlineAsm::Kind_RegDefEarlyClobber :
5780 InlineAsm::Kind_RegDef,
Evan Chengfb112882009-03-23 08:01:15 +00005781 false,
5782 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005783 DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005784 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005785 break;
5786 }
5787 case InlineAsm::isInput: {
5788 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005789
Chris Lattner6bdcda32008-10-17 16:47:46 +00005790 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005791 // If this is required to match an output register we have already set,
5792 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00005793 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005794
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005795 // Scan until we find the definition we already emitted of this operand.
5796 // When we find it, create a RegsForValue operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005797 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005798 for (; OperandNo; --OperandNo) {
5799 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00005800 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005801 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005802 assert((InlineAsm::isRegDefKind(OpFlag) ||
5803 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
5804 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00005805 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005806 }
5807
Evan Cheng697cbbf2009-03-20 18:03:34 +00005808 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005809 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005810 if (InlineAsm::isRegDefKind(OpFlag) ||
5811 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng697cbbf2009-03-20 18:03:34 +00005812 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner6129c372010-04-08 00:09:16 +00005813 if (OpInfo.isIndirect) {
5814 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman99be8ae2010-04-19 22:41:47 +00005815 LLVMContext &Ctx = *DAG.getContext();
Chris Lattner6129c372010-04-08 00:09:16 +00005816 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
5817 " don't know how to handle tied "
5818 "indirect register inputs");
5819 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005820
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005821 RegsForValue MatchedRegs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005822 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00005823 EVT RegVT = AsmNodeOperands[CurOp+1].getValueType();
Evan Chengfb112882009-03-23 08:01:15 +00005824 MatchedRegs.RegVTs.push_back(RegVT);
5825 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00005826 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00005827 i != e; ++i)
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005828 MatchedRegs.Regs.push_back
5829 (RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005830
5831 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00005832 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005833 Chain, &Flag);
Chris Lattnerdecc2672010-04-07 05:20:54 +00005834 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Chengfb112882009-03-23 08:01:15 +00005835 true, OpInfo.getMatchedOperand(),
Bill Wendling46ada192010-03-02 01:55:18 +00005836 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005837 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005838 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005839
Chris Lattnerdecc2672010-04-07 05:20:54 +00005840 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
5841 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
5842 "Unexpected number of operands");
5843 // Add information to the INLINEASM node to know about this input.
5844 // See InlineAsm.h isUseOperandTiedToDef.
5845 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
5846 OpInfo.getMatchedOperand());
5847 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
5848 TLI.getPointerTy()));
5849 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
5850 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005851 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005852
Dale Johannesenb5611a62010-07-13 20:17:05 +00005853 // Treat indirect 'X' constraint as memory.
Michael J. Spencere70c5262010-10-16 08:25:21 +00005854 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
5855 OpInfo.isIndirect)
Dale Johannesenb5611a62010-07-13 20:17:05 +00005856 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005857
Dale Johannesenb5611a62010-07-13 20:17:05 +00005858 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005859 std::vector<SDValue> Ops;
5860 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode[0],
Dale Johannesen1784d162010-06-25 21:55:36 +00005861 Ops, DAG);
Chris Lattner87d677c2010-04-07 23:50:38 +00005862 if (Ops.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005863 report_fatal_error("Invalid operand for inline asm constraint '" +
5864 Twine(OpInfo.ConstraintCode) + "'!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005865
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005866 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005867 unsigned ResOpType =
5868 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005869 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005870 TLI.getPointerTy()));
5871 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
5872 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +00005873 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005874
Chris Lattnerdecc2672010-04-07 05:20:54 +00005875 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005876 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
5877 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
5878 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005879
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005880 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005881 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesen86b49f82008-09-24 01:07:17 +00005882 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005883 TLI.getPointerTy()));
5884 AsmNodeOperands.push_back(InOperandVal);
5885 break;
5886 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005887
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005888 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
5889 OpInfo.ConstraintType == TargetLowering::C_Register) &&
5890 "Unknown constraint type!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005891 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005892 "Don't know how to handle indirect register inputs yet!");
5893
5894 // Copy the input into the appropriate registers.
Evan Cheng8112b532010-02-10 01:21:02 +00005895 if (OpInfo.AssignedRegs.Regs.empty() ||
Dan Gohman7451d3e2010-05-29 17:03:36 +00005896 !OpInfo.AssignedRegs.areValueTypesLegal(TLI))
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005897 report_fatal_error("Couldn't allocate input reg for constraint '" +
5898 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005899
Dale Johannesen66978ee2009-01-31 02:22:37 +00005900 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005901 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005902
Chris Lattnerdecc2672010-04-07 05:20:54 +00005903 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005904 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005905 break;
5906 }
5907 case InlineAsm::isClobber: {
5908 // Add the clobbered value to the operand list, so that the register
5909 // allocator is aware that the physreg got clobbered.
5910 if (!OpInfo.AssignedRegs.Regs.empty())
Chris Lattnerdecc2672010-04-07 05:20:54 +00005911 OpInfo.AssignedRegs.AddInlineAsmOperands(
5912 InlineAsm::Kind_RegDefEarlyClobber,
Bill Wendling46ada192010-03-02 01:55:18 +00005913 false, 0, DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005914 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005915 break;
5916 }
5917 }
5918 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005919
Chris Lattnerdecc2672010-04-07 05:20:54 +00005920 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesenf1e309e2010-07-02 20:16:09 +00005921 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005922 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005923
Dale Johannesen66978ee2009-01-31 02:22:37 +00005924 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00005925 DAG.getVTList(MVT::Other, MVT::Flag),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005926 &AsmNodeOperands[0], AsmNodeOperands.size());
5927 Flag = Chain.getValue(1);
5928
5929 // If this asm returns a register value, copy the result from that register
5930 // and set it as the value of the call.
5931 if (!RetValRegs.Regs.empty()) {
Dan Gohman7451d3e2010-05-29 17:03:36 +00005932 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005933 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005934
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005935 // FIXME: Why don't we do this for inline asms with MRVs?
5936 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00005937 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005938
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005939 // If any of the results of the inline asm is a vector, it may have the
5940 // wrong width/num elts. This can happen for register classes that can
5941 // contain multiple different value types. The preg or vreg allocated may
5942 // not have the same VT as was expected. Convert it to the right type
5943 // with bit_convert.
5944 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005945 Val = DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005946 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005947
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005948 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005949 ResultType.isInteger() && Val.getValueType().isInteger()) {
5950 // If a result value was tied to an input value, the computed result may
5951 // have a wider width than the expected result. Extract the relevant
5952 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00005953 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005954 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005955
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005956 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00005957 }
Dan Gohman95915732008-10-18 01:03:45 +00005958
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005959 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00005960 // Don't need to use this as a chain in this case.
5961 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
5962 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005963 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005964
Dan Gohman46510a72010-04-15 01:51:59 +00005965 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005966
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005967 // Process indirect outputs, first output all of the flagged copies out of
5968 // physregs.
5969 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
5970 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohman46510a72010-04-15 01:51:59 +00005971 const Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohman7451d3e2010-05-29 17:03:36 +00005972 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005973 Chain, &Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005974 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
5975 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005976
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005977 // Emit the non-flagged stores from the physregs.
5978 SmallVector<SDValue, 8> OutChains;
Bill Wendling651ad132009-12-22 01:25:10 +00005979 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
5980 SDValue Val = DAG.getStore(Chain, getCurDebugLoc(),
5981 StoresToEmit[i].first,
5982 getValue(StoresToEmit[i].second),
Chris Lattner84bd98a2010-09-21 18:58:22 +00005983 MachinePointerInfo(StoresToEmit[i].second),
David Greene1e559442010-02-15 17:00:31 +00005984 false, false, 0);
Bill Wendling651ad132009-12-22 01:25:10 +00005985 OutChains.push_back(Val);
Bill Wendling651ad132009-12-22 01:25:10 +00005986 }
5987
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005988 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00005989 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005990 &OutChains[0], OutChains.size());
Bill Wendling651ad132009-12-22 01:25:10 +00005991
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005992 DAG.setRoot(Chain);
5993}
5994
Dan Gohman46510a72010-04-15 01:51:59 +00005995void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005996 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
5997 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00005998 getValue(I.getArgOperand(0)),
5999 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006000}
6001
Dan Gohman46510a72010-04-15 01:51:59 +00006002void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Rafael Espindola9d544d02010-07-12 18:11:17 +00006003 const TargetData &TD = *TLI.getTargetData();
Dale Johannesena04b7572009-02-03 23:04:43 +00006004 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
6005 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolacbeeae22010-07-11 04:01:49 +00006006 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola9d544d02010-07-12 18:11:17 +00006007 TD.getABITypeAlignment(I.getType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006008 setValue(&I, V);
6009 DAG.setRoot(V.getValue(1));
6010}
6011
Dan Gohman46510a72010-04-15 01:51:59 +00006012void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006013 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
6014 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006015 getValue(I.getArgOperand(0)),
6016 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006017}
6018
Dan Gohman46510a72010-04-15 01:51:59 +00006019void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006020 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
6021 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006022 getValue(I.getArgOperand(0)),
6023 getValue(I.getArgOperand(1)),
6024 DAG.getSrcValue(I.getArgOperand(0)),
6025 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006026}
6027
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006028/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00006029/// implementation, which just calls LowerCall.
6030/// FIXME: When all targets are
6031/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006032std::pair<SDValue, SDValue>
6033TargetLowering::LowerCallTo(SDValue Chain, const Type *RetTy,
6034 bool RetSExt, bool RetZExt, bool isVarArg,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00006035 bool isInreg, unsigned NumFixedArgs,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00006036 CallingConv::ID CallConv, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006037 bool isReturnValueUsed,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006038 SDValue Callee,
Dan Gohmand858e902010-04-17 15:26:15 +00006039 ArgListTy &Args, SelectionDAG &DAG,
6040 DebugLoc dl) const {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006041 // Handle all of the outgoing arguments.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006042 SmallVector<ISD::OutputArg, 32> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00006043 SmallVector<SDValue, 32> OutVals;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006044 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00006045 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006046 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
6047 for (unsigned Value = 0, NumValues = ValueVTs.size();
6048 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006049 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00006050 const Type *ArgTy = VT.getTypeForEVT(RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006051 SDValue Op = SDValue(Args[i].Node.getNode(),
6052 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006053 ISD::ArgFlagsTy Flags;
6054 unsigned OriginalAlignment =
6055 getTargetData()->getABITypeAlignment(ArgTy);
6056
6057 if (Args[i].isZExt)
6058 Flags.setZExt();
6059 if (Args[i].isSExt)
6060 Flags.setSExt();
6061 if (Args[i].isInReg)
6062 Flags.setInReg();
6063 if (Args[i].isSRet)
6064 Flags.setSRet();
6065 if (Args[i].isByVal) {
6066 Flags.setByVal();
6067 const PointerType *Ty = cast<PointerType>(Args[i].Ty);
6068 const Type *ElementTy = Ty->getElementType();
6069 unsigned FrameAlign = getByValTypeAlignment(ElementTy);
Duncan Sands777d2302009-05-09 07:06:46 +00006070 unsigned FrameSize = getTargetData()->getTypeAllocSize(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006071 // For ByVal, alignment should come from FE. BE will guess if this
6072 // info is not there but there are cases it cannot get right.
6073 if (Args[i].Alignment)
6074 FrameAlign = Args[i].Alignment;
6075 Flags.setByValAlign(FrameAlign);
6076 Flags.setByValSize(FrameSize);
6077 }
6078 if (Args[i].isNest)
6079 Flags.setNest();
6080 Flags.setOrigAlign(OriginalAlignment);
6081
Owen Anderson23b9b192009-08-12 00:36:31 +00006082 EVT PartVT = getRegisterType(RetTy->getContext(), VT);
6083 unsigned NumParts = getNumRegisters(RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006084 SmallVector<SDValue, 4> Parts(NumParts);
6085 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
6086
6087 if (Args[i].isSExt)
6088 ExtendKind = ISD::SIGN_EXTEND;
6089 else if (Args[i].isZExt)
6090 ExtendKind = ISD::ZERO_EXTEND;
6091
Bill Wendling46ada192010-03-02 01:55:18 +00006092 getCopyToParts(DAG, dl, Op, &Parts[0], NumParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006093 PartVT, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006094
Dan Gohman98ca4f22009-08-05 01:29:28 +00006095 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006096 // if it isn't first piece, alignment must be 1
Dan Gohmanc9403652010-07-07 15:54:55 +00006097 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(),
6098 i < NumFixedArgs);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006099 if (NumParts > 1 && j == 0)
6100 MyFlags.Flags.setSplit();
6101 else if (j != 0)
6102 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006103
Dan Gohman98ca4f22009-08-05 01:29:28 +00006104 Outs.push_back(MyFlags);
Dan Gohmanc9403652010-07-07 15:54:55 +00006105 OutVals.push_back(Parts[j]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006106 }
6107 }
6108 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006109
Dan Gohman98ca4f22009-08-05 01:29:28 +00006110 // Handle the incoming return values from the call.
6111 SmallVector<ISD::InputArg, 32> Ins;
Owen Andersone50ed302009-08-10 22:56:29 +00006112 SmallVector<EVT, 4> RetTys;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006113 ComputeValueVTs(*this, RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006114 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006115 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006116 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6117 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006118 for (unsigned i = 0; i != NumRegs; ++i) {
6119 ISD::InputArg MyFlags;
Duncan Sands1440e8b2010-11-03 11:35:31 +00006120 MyFlags.VT = RegisterVT.getSimpleVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006121 MyFlags.Used = isReturnValueUsed;
6122 if (RetSExt)
6123 MyFlags.Flags.setSExt();
6124 if (RetZExt)
6125 MyFlags.Flags.setZExt();
6126 if (isInreg)
6127 MyFlags.Flags.setInReg();
6128 Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006129 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006130 }
6131
Dan Gohman98ca4f22009-08-05 01:29:28 +00006132 SmallVector<SDValue, 4> InVals;
Evan Cheng022d9e12010-02-02 23:55:14 +00006133 Chain = LowerCall(Chain, Callee, CallConv, isVarArg, isTailCall,
Dan Gohmanc9403652010-07-07 15:54:55 +00006134 Outs, OutVals, Ins, dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006135
6136 // Verify that the target's LowerCall behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006137 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006138 "LowerCall didn't return a valid chain!");
6139 assert((!isTailCall || InVals.empty()) &&
6140 "LowerCall emitted a return value for a tail call!");
6141 assert((isTailCall || InVals.size() == Ins.size()) &&
6142 "LowerCall didn't emit the correct number of values!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00006143
6144 // For a tail call, the return value is merely live-out and there aren't
6145 // any nodes in the DAG representing it. Return a special value to
6146 // indicate that a tail call has been emitted and no more Instructions
6147 // should be processed in the current block.
6148 if (isTailCall) {
6149 DAG.setRoot(Chain);
6150 return std::make_pair(SDValue(), SDValue());
6151 }
6152
Evan Chengaf1871f2010-03-11 19:38:18 +00006153 DEBUG(for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6154 assert(InVals[i].getNode() &&
6155 "LowerCall emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006156 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Evan Chengaf1871f2010-03-11 19:38:18 +00006157 "LowerCall emitted a value with the wrong type!");
6158 });
6159
Dan Gohman98ca4f22009-08-05 01:29:28 +00006160 // Collect the legal value parts into potentially illegal values
6161 // that correspond to the original function's return values.
6162 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6163 if (RetSExt)
6164 AssertOp = ISD::AssertSext;
6165 else if (RetZExt)
6166 AssertOp = ISD::AssertZext;
6167 SmallVector<SDValue, 4> ReturnValues;
6168 unsigned CurReg = 0;
6169 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006170 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006171 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6172 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006173
Bill Wendling46ada192010-03-02 01:55:18 +00006174 ReturnValues.push_back(getCopyFromParts(DAG, dl, &InVals[CurReg],
Bill Wendling4533cac2010-01-28 21:51:40 +00006175 NumRegs, RegisterVT, VT,
6176 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006177 CurReg += NumRegs;
6178 }
6179
6180 // For a function returning void, there is no return value. We can't create
6181 // such a node, so we just return a null return value in that case. In
6182 // that case, nothing will actualy look at the value.
6183 if (ReturnValues.empty())
6184 return std::make_pair(SDValue(), Chain);
6185
6186 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
6187 DAG.getVTList(&RetTys[0], RetTys.size()),
6188 &ReturnValues[0], ReturnValues.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006189 return std::make_pair(Res, Chain);
6190}
6191
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006192void TargetLowering::LowerOperationWrapper(SDNode *N,
6193 SmallVectorImpl<SDValue> &Results,
Dan Gohmand858e902010-04-17 15:26:15 +00006194 SelectionDAG &DAG) const {
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006195 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00006196 if (Res.getNode())
6197 Results.push_back(Res);
6198}
6199
Dan Gohmand858e902010-04-17 15:26:15 +00006200SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinc23197a2009-07-14 16:55:14 +00006201 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006202 return SDValue();
6203}
6204
Dan Gohman46510a72010-04-15 01:51:59 +00006205void
6206SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohman28a17352010-07-01 01:59:43 +00006207 SDValue Op = getNonRegisterValue(V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006208 assert((Op.getOpcode() != ISD::CopyFromReg ||
6209 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
6210 "Copy from a reg to the same reg!");
6211 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
6212
Owen Anderson23b9b192009-08-12 00:36:31 +00006213 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006214 SDValue Chain = DAG.getEntryNode();
Bill Wendling46ada192010-03-02 01:55:18 +00006215 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006216 PendingExports.push_back(Chain);
6217}
6218
6219#include "llvm/CodeGen/SelectionDAGISel.h"
6220
Dan Gohman46510a72010-04-15 01:51:59 +00006221void SelectionDAGISel::LowerArguments(const BasicBlock *LLVMBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006222 // If this is the entry block, emit arguments.
Dan Gohman46510a72010-04-15 01:51:59 +00006223 const Function &F = *LLVMBB->getParent();
Dan Gohman2048b852009-11-23 18:04:58 +00006224 SelectionDAG &DAG = SDB->DAG;
Dan Gohman2048b852009-11-23 18:04:58 +00006225 DebugLoc dl = SDB->getCurDebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006226 const TargetData *TD = TLI.getTargetData();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006227 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006228
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006229 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00006230 SmallVector<ISD::OutputArg, 4> Outs;
6231 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
6232 Outs, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006233
Dan Gohman7451d3e2010-05-29 17:03:36 +00006234 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006235 // Put in an sret pointer parameter before all the other parameters.
6236 SmallVector<EVT, 1> ValueVTs;
6237 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6238
6239 // NOTE: Assuming that a pointer will never break down to more than one VT
6240 // or one register.
6241 ISD::ArgFlagsTy Flags;
6242 Flags.setSRet();
Dan Gohmanf81eca02010-04-22 20:46:50 +00006243 EVT RegisterVT = TLI.getRegisterType(*DAG.getContext(), ValueVTs[0]);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006244 ISD::InputArg RetArg(Flags, RegisterVT, true);
6245 Ins.push_back(RetArg);
6246 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006247
Dan Gohman98ca4f22009-08-05 01:29:28 +00006248 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006249 unsigned Idx = 1;
Dan Gohman46510a72010-04-15 01:51:59 +00006250 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006251 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00006252 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006253 ComputeValueVTs(TLI, I->getType(), ValueVTs);
6254 bool isArgValueUsed = !I->use_empty();
6255 for (unsigned Value = 0, NumValues = ValueVTs.size();
6256 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006257 EVT VT = ValueVTs[Value];
Owen Anderson1d0be152009-08-13 21:58:54 +00006258 const Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00006259 ISD::ArgFlagsTy Flags;
6260 unsigned OriginalAlignment =
6261 TD->getABITypeAlignment(ArgTy);
6262
6263 if (F.paramHasAttr(Idx, Attribute::ZExt))
6264 Flags.setZExt();
6265 if (F.paramHasAttr(Idx, Attribute::SExt))
6266 Flags.setSExt();
6267 if (F.paramHasAttr(Idx, Attribute::InReg))
6268 Flags.setInReg();
6269 if (F.paramHasAttr(Idx, Attribute::StructRet))
6270 Flags.setSRet();
6271 if (F.paramHasAttr(Idx, Attribute::ByVal)) {
6272 Flags.setByVal();
6273 const PointerType *Ty = cast<PointerType>(I->getType());
6274 const Type *ElementTy = Ty->getElementType();
6275 unsigned FrameAlign = TLI.getByValTypeAlignment(ElementTy);
6276 unsigned FrameSize = TD->getTypeAllocSize(ElementTy);
6277 // For ByVal, alignment should be passed from FE. BE will guess if
6278 // this info is not there but there are cases it cannot get right.
6279 if (F.getParamAlignment(Idx))
6280 FrameAlign = F.getParamAlignment(Idx);
6281 Flags.setByValAlign(FrameAlign);
6282 Flags.setByValSize(FrameSize);
6283 }
6284 if (F.paramHasAttr(Idx, Attribute::Nest))
6285 Flags.setNest();
6286 Flags.setOrigAlign(OriginalAlignment);
6287
Owen Anderson23b9b192009-08-12 00:36:31 +00006288 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6289 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006290 for (unsigned i = 0; i != NumRegs; ++i) {
6291 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed);
6292 if (NumRegs > 1 && i == 0)
6293 MyFlags.Flags.setSplit();
6294 // if it isn't first piece, alignment must be 1
6295 else if (i > 0)
6296 MyFlags.Flags.setOrigAlign(1);
6297 Ins.push_back(MyFlags);
6298 }
6299 }
6300 }
6301
6302 // Call the target to set up the argument values.
6303 SmallVector<SDValue, 8> InVals;
6304 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
6305 F.isVarArg(), Ins,
6306 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006307
6308 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006309 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006310 "LowerFormalArguments didn't return a valid chain!");
6311 assert(InVals.size() == Ins.size() &&
6312 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendling3ea58b62009-12-22 21:35:02 +00006313 DEBUG({
6314 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6315 assert(InVals[i].getNode() &&
6316 "LowerFormalArguments emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006317 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendling3ea58b62009-12-22 21:35:02 +00006318 "LowerFormalArguments emitted a value with the wrong type!");
6319 }
6320 });
Bill Wendling3ea3c242009-12-22 02:10:19 +00006321
Dan Gohman5e866062009-08-06 15:37:27 +00006322 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006323 DAG.setRoot(NewRoot);
6324
6325 // Set up the argument values.
6326 unsigned i = 0;
6327 Idx = 1;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006328 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006329 // Create a virtual register for the sret pointer, and put in a copy
6330 // from the sret argument into it.
6331 SmallVector<EVT, 1> ValueVTs;
6332 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6333 EVT VT = ValueVTs[0];
6334 EVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6335 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling46ada192010-03-02 01:55:18 +00006336 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006337 RegVT, VT, AssertOp);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006338
Dan Gohman2048b852009-11-23 18:04:58 +00006339 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006340 MachineRegisterInfo& RegInfo = MF.getRegInfo();
6341 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT));
Dan Gohman7451d3e2010-05-29 17:03:36 +00006342 FuncInfo->DemoteRegister = SRetReg;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006343 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurDebugLoc(),
6344 SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006345 DAG.setRoot(NewRoot);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006346
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006347 // i indexes lowered arguments. Bump it past the hidden sret argument.
6348 // Idx indexes LLVM arguments. Don't touch it.
6349 ++i;
6350 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006351
Dan Gohman46510a72010-04-15 01:51:59 +00006352 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006353 ++I, ++Idx) {
6354 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00006355 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006356 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006357 unsigned NumValues = ValueVTs.size();
Devang Patel9126c0d2010-06-01 19:59:01 +00006358
6359 // If this argument is unused then remember its value. It is used to generate
6360 // debugging information.
6361 if (I->use_empty() && NumValues)
6362 SDB->setUnusedArgValue(I, InVals[i]);
6363
Dan Gohman98ca4f22009-08-05 01:29:28 +00006364 for (unsigned Value = 0; Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006365 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00006366 EVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6367 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006368
6369 if (!I->use_empty()) {
6370 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6371 if (F.paramHasAttr(Idx, Attribute::SExt))
6372 AssertOp = ISD::AssertSext;
6373 else if (F.paramHasAttr(Idx, Attribute::ZExt))
6374 AssertOp = ISD::AssertZext;
6375
Bill Wendling46ada192010-03-02 01:55:18 +00006376 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling3ea3c242009-12-22 02:10:19 +00006377 NumParts, PartVT, VT,
6378 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006379 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006380
Dan Gohman98ca4f22009-08-05 01:29:28 +00006381 i += NumParts;
6382 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006383
Devang Patel0b48ead2010-08-31 22:22:42 +00006384 // Note down frame index for byval arguments.
6385 if (I->hasByValAttr() && !ArgValues.empty())
Michael J. Spencere70c5262010-10-16 08:25:21 +00006386 if (FrameIndexSDNode *FI =
Devang Patel0b48ead2010-08-31 22:22:42 +00006387 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
6388 FuncInfo->setByValArgumentFrameIndex(I, FI->getIndex());
6389
Dan Gohman98ca4f22009-08-05 01:29:28 +00006390 if (!I->use_empty()) {
Evan Cheng8e36a5c2010-03-29 21:27:30 +00006391 SDValue Res;
6392 if (!ArgValues.empty())
6393 Res = DAG.getMergeValues(&ArgValues[0], NumValues,
6394 SDB->getCurDebugLoc());
Bill Wendling3ea3c242009-12-22 02:10:19 +00006395 SDB->setValue(I, Res);
6396
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006397 // If this argument is live outside of the entry block, insert a copy from
6398 // whereever we got it to the vreg that other BB's will reference it as.
Dan Gohman2048b852009-11-23 18:04:58 +00006399 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006400 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006401 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006402
Dan Gohman98ca4f22009-08-05 01:29:28 +00006403 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006404
6405 // Finally, if the target has anything special to do, allow it to do so.
6406 // FIXME: this should insert code into the DAG!
Dan Gohman64652652010-04-14 20:17:22 +00006407 EmitFunctionEntryCode();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006408}
6409
6410/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
6411/// ensure constants are generated when needed. Remember the virtual registers
6412/// that need to be added to the Machine PHI nodes as input. We cannot just
6413/// directly add them, because expansion might result in multiple MBB's for one
6414/// BB. As such, the start of the BB might correspond to a different MBB than
6415/// the end.
6416///
6417void
Dan Gohmanf81eca02010-04-22 20:46:50 +00006418SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohman46510a72010-04-15 01:51:59 +00006419 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006420
6421 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6422
6423 // Check successor nodes' PHI nodes that expect a constant to be available
6424 // from this block.
6425 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohman46510a72010-04-15 01:51:59 +00006426 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006427 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanf81eca02010-04-22 20:46:50 +00006428 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006429
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006430 // If this terminator has multiple identical successors (common for
6431 // switches), only handle each succ once.
6432 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006433
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006434 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006435
6436 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6437 // nodes and Machine PHI nodes, but the incoming operands have not been
6438 // emitted yet.
Dan Gohman46510a72010-04-15 01:51:59 +00006439 for (BasicBlock::const_iterator I = SuccBB->begin();
6440 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006441 // Ignore dead phi's.
6442 if (PN->use_empty()) continue;
6443
6444 unsigned Reg;
Dan Gohman46510a72010-04-15 01:51:59 +00006445 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006446
Dan Gohman46510a72010-04-15 01:51:59 +00006447 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006448 unsigned &RegOut = ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006449 if (RegOut == 0) {
Dan Gohman89496d02010-07-02 00:10:16 +00006450 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006451 CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006452 }
6453 Reg = RegOut;
6454 } else {
Dan Gohmanc25ad632010-07-01 01:33:21 +00006455 DenseMap<const Value *, unsigned>::iterator I =
6456 FuncInfo.ValueMap.find(PHIOp);
6457 if (I != FuncInfo.ValueMap.end())
6458 Reg = I->second;
6459 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006460 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanf81eca02010-04-22 20:46:50 +00006461 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006462 "Didn't codegen value into a register!??");
Dan Gohman89496d02010-07-02 00:10:16 +00006463 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006464 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006465 }
6466 }
6467
6468 // Remember that this register needs to added to the machine PHI node as
6469 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00006470 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006471 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
6472 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00006473 EVT VT = ValueVTs[vti];
Dan Gohmanf81eca02010-04-22 20:46:50 +00006474 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006475 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanf81eca02010-04-22 20:46:50 +00006476 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006477 Reg += NumRegisters;
6478 }
6479 }
6480 }
Dan Gohmanf81eca02010-04-22 20:46:50 +00006481 ConstantsOut.clear();
Dan Gohman3df24e62008-09-03 23:12:08 +00006482}