blob: 1a23bc217d0306202c461a62ea0c6f9fb65cfc25 [file] [log] [blame]
Eric Christopher50880d02010-09-18 18:52:28 +00001//===-- PTXISelLowering.cpp - PTX DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the PTXTargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
Che-Liang Chioub48f2c22010-10-19 13:14:40 +000014#include "PTX.h"
Eric Christopher50880d02010-09-18 18:52:28 +000015#include "PTXISelLowering.h"
Che-Liang Chiou3278c422010-11-08 03:00:52 +000016#include "PTXMachineFunctionInfo.h"
Eric Christopher50880d02010-09-18 18:52:28 +000017#include "PTXRegisterInfo.h"
18#include "llvm/Support/ErrorHandling.h"
Che-Liang Chioub48f2c22010-10-19 13:14:40 +000019#include "llvm/CodeGen/MachineFunction.h"
20#include "llvm/CodeGen/MachineRegisterInfo.h"
Eric Christopher50880d02010-09-18 18:52:28 +000021#include "llvm/CodeGen/SelectionDAG.h"
22#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Che-Liang Chioufd8978b2011-03-02 03:20:28 +000023#include "llvm/Support/raw_ostream.h"
Eric Christopher50880d02010-09-18 18:52:28 +000024
25using namespace llvm;
26
27PTXTargetLowering::PTXTargetLowering(TargetMachine &TM)
28 : TargetLowering(TM, new TargetLoweringObjectFileELF()) {
29 // Set up the register classes.
Che-Liang Chioub48f2c22010-10-19 13:14:40 +000030 addRegisterClass(MVT::i1, PTX::PredsRegisterClass);
Che-Liang Chioufd8978b2011-03-02 03:20:28 +000031 addRegisterClass(MVT::i16, PTX::RRegu16RegisterClass);
32 addRegisterClass(MVT::i32, PTX::RRegu32RegisterClass);
33 addRegisterClass(MVT::i64, PTX::RRegu64RegisterClass);
Che-Liang Chiouf7172022011-02-28 06:34:09 +000034 addRegisterClass(MVT::f32, PTX::RRegf32RegisterClass);
Che-Liang Chioufd8978b2011-03-02 03:20:28 +000035 addRegisterClass(MVT::f64, PTX::RRegf64RegisterClass);
36
Che-Liang Chioufc7072c2010-12-22 10:38:51 +000037 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
38
Che-Liang Chiouf7172022011-02-28 06:34:09 +000039 setOperationAction(ISD::ConstantFP, MVT::f32, Legal);
Che-Liang Chioufd8978b2011-03-02 03:20:28 +000040 setOperationAction(ISD::ConstantFP, MVT::f64, Legal);
41
Che-Liang Chioufc7072c2010-12-22 10:38:51 +000042 // Customize translation of memory addresses
43 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
44
Che-Liang Chiou88d33672011-03-18 11:08:52 +000045 // Expand BR_CC into BRCOND
46 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
47
Eric Christopher50880d02010-09-18 18:52:28 +000048 // Compute derived properties from the register classes
49 computeRegisterProperties();
50}
51
Che-Liang Chioufc7072c2010-12-22 10:38:51 +000052SDValue PTXTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
53 switch (Op.getOpcode()) {
Che-Liang Chiou88d33672011-03-18 11:08:52 +000054 default:
55 llvm_unreachable("Unimplemented operand");
56 case ISD::GlobalAddress:
57 return LowerGlobalAddress(Op, DAG);
58 case ISD::BRCOND:
59 return LowerGlobalAddress(Op, DAG);
Che-Liang Chioufc7072c2010-12-22 10:38:51 +000060 }
61}
62
Eric Christopher50880d02010-09-18 18:52:28 +000063const char *PTXTargetLowering::getTargetNodeName(unsigned Opcode) const {
64 switch (Opcode) {
Che-Liang Chiou8e5d01c2011-02-10 12:01:24 +000065 default:
66 llvm_unreachable("Unknown opcode");
Justin Holewinski8af78c92011-03-18 19:24:28 +000067 case PTXISD::COPY_ADDRESS:
68 return "PTXISD::COPY_ADDRESS";
Che-Liang Chiou8e5d01c2011-02-10 12:01:24 +000069 case PTXISD::READ_PARAM:
70 return "PTXISD::READ_PARAM";
71 case PTXISD::EXIT:
72 return "PTXISD::EXIT";
73 case PTXISD::RET:
74 return "PTXISD::RET";
Eric Christopher50880d02010-09-18 18:52:28 +000075 }
76}
77
78//===----------------------------------------------------------------------===//
Che-Liang Chioufc7072c2010-12-22 10:38:51 +000079// Custom Lower Operation
80//===----------------------------------------------------------------------===//
81
82SDValue PTXTargetLowering::
83LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
84 EVT PtrVT = getPointerTy();
85 DebugLoc dl = Op.getDebugLoc();
86 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Justin Holewinski8af78c92011-03-18 19:24:28 +000087
88 SDValue targetGlobal = DAG.getTargetGlobalAddress(GV, dl, PtrVT);
89 SDValue movInstr = DAG.getNode(PTXISD::COPY_ADDRESS,
90 dl,
91 MVT::i32,
92 targetGlobal);
93
94 return movInstr;
Che-Liang Chioufc7072c2010-12-22 10:38:51 +000095}
96
97//===----------------------------------------------------------------------===//
Eric Christopher50880d02010-09-18 18:52:28 +000098// Calling Convention Implementation
99//===----------------------------------------------------------------------===//
100
Benjamin Kramera3ac4272010-10-22 17:35:07 +0000101namespace {
102struct argmap_entry {
Che-Liang Chioub48f2c22010-10-19 13:14:40 +0000103 MVT::SimpleValueType VT;
104 TargetRegisterClass *RC;
105 TargetRegisterClass::iterator loc;
106
107 argmap_entry(MVT::SimpleValueType _VT, TargetRegisterClass *_RC)
108 : VT(_VT), RC(_RC), loc(_RC->begin()) {}
109
Benjamin Kramera3ac4272010-10-22 17:35:07 +0000110 void reset() { loc = RC->begin(); }
111 bool operator==(MVT::SimpleValueType _VT) const { return VT == _VT; }
Che-Liang Chioub48f2c22010-10-19 13:14:40 +0000112} argmap[] = {
113 argmap_entry(MVT::i1, PTX::PredsRegisterClass),
Che-Liang Chioufd8978b2011-03-02 03:20:28 +0000114 argmap_entry(MVT::i16, PTX::RRegu16RegisterClass),
115 argmap_entry(MVT::i32, PTX::RRegu32RegisterClass),
116 argmap_entry(MVT::i64, PTX::RRegu64RegisterClass),
117 argmap_entry(MVT::f32, PTX::RRegf32RegisterClass),
118 argmap_entry(MVT::f64, PTX::RRegf64RegisterClass)
Che-Liang Chioub48f2c22010-10-19 13:14:40 +0000119};
Che-Liang Chioufd8978b2011-03-02 03:20:28 +0000120} // end anonymous namespace
Che-Liang Chioub48f2c22010-10-19 13:14:40 +0000121
Eric Christopher50880d02010-09-18 18:52:28 +0000122SDValue PTXTargetLowering::
123 LowerFormalArguments(SDValue Chain,
124 CallingConv::ID CallConv,
125 bool isVarArg,
126 const SmallVectorImpl<ISD::InputArg> &Ins,
127 DebugLoc dl,
128 SelectionDAG &DAG,
129 SmallVectorImpl<SDValue> &InVals) const {
Che-Liang Chioub48f2c22010-10-19 13:14:40 +0000130 if (isVarArg) llvm_unreachable("PTX does not support varargs");
131
Che-Liang Chiou3278c422010-11-08 03:00:52 +0000132 MachineFunction &MF = DAG.getMachineFunction();
133 PTXMachineFunctionInfo *MFI = MF.getInfo<PTXMachineFunctionInfo>();
134
Che-Liang Chioub48f2c22010-10-19 13:14:40 +0000135 switch (CallConv) {
136 default:
137 llvm_unreachable("Unsupported calling convention");
138 break;
139 case CallingConv::PTX_Kernel:
Che-Liang Chiou8e5d01c2011-02-10 12:01:24 +0000140 MFI->setKernel(true);
Che-Liang Chioub48f2c22010-10-19 13:14:40 +0000141 break;
142 case CallingConv::PTX_Device:
Che-Liang Chiou3278c422010-11-08 03:00:52 +0000143 MFI->setKernel(false);
Che-Liang Chioub48f2c22010-10-19 13:14:40 +0000144 break;
145 }
146
Che-Liang Chiou8e5d01c2011-02-10 12:01:24 +0000147 // Make sure we don't add argument registers twice
148 if (MFI->isDoneAddArg())
149 llvm_unreachable("cannot add argument registers twice");
150
Che-Liang Chioub48f2c22010-10-19 13:14:40 +0000151 // Reset argmap before allocation
152 for (struct argmap_entry *i = argmap, *e = argmap + array_lengthof(argmap);
153 i != e; ++ i)
154 i->reset();
155
156 for (int i = 0, e = Ins.size(); i != e; ++ i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +0000157 MVT::SimpleValueType VT = Ins[i].VT.SimpleTy;
Che-Liang Chioub48f2c22010-10-19 13:14:40 +0000158
159 struct argmap_entry *entry = std::find(argmap,
160 argmap + array_lengthof(argmap), VT);
161 if (entry == argmap + array_lengthof(argmap))
162 llvm_unreachable("Type of argument is not supported");
163
Che-Liang Chiou8e5d01c2011-02-10 12:01:24 +0000164 if (MFI->isKernel() && entry->RC == PTX::PredsRegisterClass)
165 llvm_unreachable("cannot pass preds to kernel");
Che-Liang Chiou3278c422010-11-08 03:00:52 +0000166
Che-Liang Chiou8e5d01c2011-02-10 12:01:24 +0000167 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
168
169 unsigned preg = *++(entry->loc); // allocate start from register 1
170 unsigned vreg = RegInfo.createVirtualRegister(entry->RC);
171 RegInfo.addLiveIn(preg, vreg);
172
173 MFI->addArgReg(preg);
174
175 SDValue inval;
176 if (MFI->isKernel())
177 inval = DAG.getNode(PTXISD::READ_PARAM, dl, VT, Chain,
178 DAG.getTargetConstant(i, MVT::i32));
179 else
180 inval = DAG.getCopyFromReg(Chain, dl, vreg, VT);
181 InVals.push_back(inval);
Che-Liang Chioub48f2c22010-10-19 13:14:40 +0000182 }
183
Che-Liang Chiou8e5d01c2011-02-10 12:01:24 +0000184 MFI->doneAddArg();
Che-Liang Chiou3278c422010-11-08 03:00:52 +0000185
Eric Christopher50880d02010-09-18 18:52:28 +0000186 return Chain;
187}
188
189SDValue PTXTargetLowering::
190 LowerReturn(SDValue Chain,
191 CallingConv::ID CallConv,
192 bool isVarArg,
193 const SmallVectorImpl<ISD::OutputArg> &Outs,
194 const SmallVectorImpl<SDValue> &OutVals,
195 DebugLoc dl,
196 SelectionDAG &DAG) const {
Che-Liang Chioub48f2c22010-10-19 13:14:40 +0000197 if (isVarArg) llvm_unreachable("PTX does not support varargs");
Che-Liang Chiouf9930da2010-09-25 07:46:17 +0000198
199 switch (CallConv) {
200 default:
201 llvm_unreachable("Unsupported calling convention.");
202 case CallingConv::PTX_Kernel:
203 assert(Outs.size() == 0 && "Kernel must return void.");
204 return DAG.getNode(PTXISD::EXIT, dl, MVT::Other, Chain);
205 case CallingConv::PTX_Device:
206 assert(Outs.size() <= 1 && "Can at most return one value.");
207 break;
208 }
209
210 // PTX_Device
211
Che-Liang Chioub48f2c22010-10-19 13:14:40 +0000212 // return void
Che-Liang Chiouf9930da2010-09-25 07:46:17 +0000213 if (Outs.size() == 0)
214 return DAG.getNode(PTXISD::RET, dl, MVT::Other, Chain);
215
Che-Liang Chiouf9930da2010-09-25 07:46:17 +0000216 SDValue Flag;
Che-Liang Chiouf7172022011-02-28 06:34:09 +0000217 unsigned reg;
218
Che-Liang Chioufd8978b2011-03-02 03:20:28 +0000219 if (Outs[0].VT == MVT::i16) {
220 reg = PTX::RH0;
221 }
222 else if (Outs[0].VT == MVT::i32) {
Che-Liang Chiouf7172022011-02-28 06:34:09 +0000223 reg = PTX::R0;
224 }
Che-Liang Chioufd8978b2011-03-02 03:20:28 +0000225 else if (Outs[0].VT == MVT::i64) {
226 reg = PTX::RD0;
227 }
Che-Liang Chiouf7172022011-02-28 06:34:09 +0000228 else if (Outs[0].VT == MVT::f32) {
229 reg = PTX::F0;
230 }
231 else {
Duncan Sands75548de2011-03-15 08:41:24 +0000232 assert(Outs[0].VT == MVT::f64 && "Can return only basic types");
233 reg = PTX::FD0;
Che-Liang Chiouf7172022011-02-28 06:34:09 +0000234 }
Che-Liang Chioub48f2c22010-10-19 13:14:40 +0000235
Che-Liang Chiou3278c422010-11-08 03:00:52 +0000236 MachineFunction &MF = DAG.getMachineFunction();
237 PTXMachineFunctionInfo *MFI = MF.getInfo<PTXMachineFunctionInfo>();
238 MFI->setRetReg(reg);
239
Che-Liang Chioub48f2c22010-10-19 13:14:40 +0000240 // If this is the first return lowered for this function, add the regs to the
241 // liveout set for the function
242 if (DAG.getMachineFunction().getRegInfo().liveout_empty())
243 DAG.getMachineFunction().getRegInfo().addLiveOut(reg);
244
245 // Copy the result values into the output registers
246 Chain = DAG.getCopyToReg(Chain, dl, reg, OutVals[0], Flag);
247
248 // Guarantee that all emitted copies are stuck together,
249 // avoiding something bad
250 Flag = Chain.getValue(1);
251
Che-Liang Chiouf9930da2010-09-25 07:46:17 +0000252 return DAG.getNode(PTXISD::RET, dl, MVT::Other, Chain, Flag);
Eric Christopher50880d02010-09-18 18:52:28 +0000253}