blob: 1543631020718dd4600fbabb2ed3755ccba03b75 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
18#include "X86TargetMachine.h"
19#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000020#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000021#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000022#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000023#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000024#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000025#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000026#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000027#include "llvm/LLVMContext.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000028#include "llvm/ADT/BitVector.h"
Evan Cheng30b37b52006-03-13 23:18:16 +000029#include "llvm/ADT/VectorExtras.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenga844bde2008-02-02 04:07:54 +000033#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000034#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000035#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chengef6ffb12006-01-31 03:14:29 +000036#include "llvm/Support/MathExtras.h"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000037#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000038#include "llvm/Support/ErrorHandling.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000039#include "llvm/Target/TargetLoweringObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000040#include "llvm/Target/TargetOptions.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000041#include "llvm/ADT/SmallSet.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000042#include "llvm/ADT/StringExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000043#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000044#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000045using namespace llvm;
46
Mon P Wang3c81d352008-11-23 04:37:22 +000047static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000048DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000049
Evan Cheng10e86422008-04-25 19:11:04 +000050// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000051static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000052 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000053
Chris Lattnerf0144122009-07-28 03:13:23 +000054static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
55 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
56 default: llvm_unreachable("unknown subtarget type");
57 case X86Subtarget::isDarwin:
Chris Lattnerf26e03b2009-07-31 17:42:42 +000058 return new TargetLoweringObjectFileMachO();
Chris Lattnerf0144122009-07-28 03:13:23 +000059 case X86Subtarget::isELF:
60 return new TargetLoweringObjectFileELF();
61 case X86Subtarget::isMingw:
62 case X86Subtarget::isCygwin:
63 case X86Subtarget::isWindows:
64 return new TargetLoweringObjectFileCOFF();
65 }
66
67}
68
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000069X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000070 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000071 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000072 X86ScalarSSEf64 = Subtarget->hasSSE2();
73 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000074 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000075
Anton Korobeynikov2365f512007-07-14 14:06:15 +000076 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000077 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000078
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000079 // Set up the TargetLowering object.
80
81 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +000082 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000083 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +000084 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000085 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000086
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000087 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +000088 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000089 setUseUnderscoreSetJmp(false);
90 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +000091 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000092 // MS runtime is weird: it exports _setjmp, but longjmp!
93 setUseUnderscoreSetJmp(true);
94 setUseUnderscoreLongJmp(false);
95 } else {
96 setUseUnderscoreSetJmp(true);
97 setUseUnderscoreLongJmp(true);
98 }
Scott Michelfdc40a02009-02-17 22:15:04 +000099
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000100 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000101 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
102 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
103 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000104 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000105 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000106
Owen Anderson825b72b2009-08-11 20:47:22 +0000107 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000108
Scott Michelfdc40a02009-02-17 22:15:04 +0000109 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000110 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
111 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
112 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
113 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
114 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
115 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000116
117 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000118 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
119 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
120 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
121 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
122 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
123 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000124
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000125 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
126 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
128 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
129 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000130
Evan Cheng25ab6902006-09-08 06:48:29 +0000131 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000132 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
133 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000134 } else if (!UseSoftFloat) {
135 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000136 // We have an impenetrably clever algorithm for ui64->double only.
Owen Anderson825b72b2009-08-11 20:47:22 +0000137 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000138 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000139 // We have an algorithm for SSE2, and we turn this into a 64-bit
140 // FILD for other targets.
Owen Anderson825b72b2009-08-11 20:47:22 +0000141 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000142 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000143
144 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
145 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000146 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
147 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000148
Devang Patel6a784892009-06-05 18:48:29 +0000149 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000150 // SSE has no i16 to fp conversion, only i32
151 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000153 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000154 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000155 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
157 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000158 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000159 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000160 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
161 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000162 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000163
Dale Johannesen73328d12007-09-19 23:55:34 +0000164 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
165 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000166 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
167 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000168
Evan Cheng02568ff2006-01-30 22:13:22 +0000169 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
170 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000171 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
172 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000173
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000174 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000175 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000176 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000178 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000179 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
180 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000181 }
182
183 // Handle FP_TO_UINT by promoting the destination to a larger signed
184 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
186 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
187 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000188
Evan Cheng25ab6902006-09-08 06:48:29 +0000189 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
191 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000192 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000193 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000194 // Expand FP_TO_UINT into a select.
195 // FIXME: We would like to use a Custom expander here eventually to do
196 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000197 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000198 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000199 // With SSE3 we can use fisttpll to convert to a signed i64; without
200 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000202 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000203
Chris Lattner399610a2006-12-05 18:22:22 +0000204 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000205 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000206 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
207 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Chris Lattnerf3597a12006-12-05 18:45:06 +0000208 }
Chris Lattner21f66852005-12-23 05:15:23 +0000209
Dan Gohmanb00ee212008-02-18 19:34:53 +0000210 // Scalar integer divide and remainder are lowered to use operations that
211 // produce two results, to match the available instructions. This exposes
212 // the two-result form to trivial CSE, which is able to combine x/y and x%y
213 // into a single instruction.
214 //
215 // Scalar integer multiply-high is also lowered to use two-result
216 // operations, to match the available instructions. However, plain multiply
217 // (low) operations are left as Legal, as there are single-result
218 // instructions for this in x86. Using the two-result multiply instructions
219 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
221 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
222 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
223 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
224 setOperationAction(ISD::SREM , MVT::i8 , Expand);
225 setOperationAction(ISD::UREM , MVT::i8 , Expand);
226 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
227 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
228 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
229 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
230 setOperationAction(ISD::SREM , MVT::i16 , Expand);
231 setOperationAction(ISD::UREM , MVT::i16 , Expand);
232 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
233 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
234 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
235 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
236 setOperationAction(ISD::SREM , MVT::i32 , Expand);
237 setOperationAction(ISD::UREM , MVT::i32 , Expand);
238 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
239 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
240 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
241 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
242 setOperationAction(ISD::SREM , MVT::i64 , Expand);
243 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000244
Owen Anderson825b72b2009-08-11 20:47:22 +0000245 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
246 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
247 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
248 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000249 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000250 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
251 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
252 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
253 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
254 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
255 setOperationAction(ISD::FREM , MVT::f32 , Expand);
256 setOperationAction(ISD::FREM , MVT::f64 , Expand);
257 setOperationAction(ISD::FREM , MVT::f80 , Expand);
258 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000259
Owen Anderson825b72b2009-08-11 20:47:22 +0000260 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
261 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
262 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
263 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
264 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
265 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
266 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
267 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
268 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000269 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
271 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
272 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000273 }
274
Owen Anderson825b72b2009-08-11 20:47:22 +0000275 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
276 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000277
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000278 // These should be promoted to a larger select which is supported.
Owen Anderson825b72b2009-08-11 20:47:22 +0000279 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
280 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000281 // X86 wants to expand cmov itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
283 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
284 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
285 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
286 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
287 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
288 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
289 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
290 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
291 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
292 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000293 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
295 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000296 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000298
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000299 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000300 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
301 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
302 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
303 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000304 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000305 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
306 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000307 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
309 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
310 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
311 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000312 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000313 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
315 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
316 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000317 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
319 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
320 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000321 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000322
Evan Chengd2cde682008-03-10 19:38:10 +0000323 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000325
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000326 if (!Subtarget->hasSSE2())
Owen Anderson825b72b2009-08-11 20:47:22 +0000327 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000328
Mon P Wang63307c32008-05-05 19:05:59 +0000329 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
331 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
332 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
333 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000334
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
336 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
337 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
338 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000339
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000340 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
342 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
343 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
344 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
345 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
346 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
347 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000348 }
349
Dan Gohman7f460202008-06-30 20:59:49 +0000350 // Use the default ISD::DBG_STOPPOINT, ISD::DECLARE expansion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000351 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Evan Cheng3c992d22006-03-07 02:02:57 +0000352 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000353 if (!Subtarget->isTargetDarwin() &&
354 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000355 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000356 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
357 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000358 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000359
Owen Anderson825b72b2009-08-11 20:47:22 +0000360 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
361 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
362 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
363 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000364 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000365 setExceptionPointerRegister(X86::RAX);
366 setExceptionSelectorRegister(X86::RDX);
367 } else {
368 setExceptionPointerRegister(X86::EAX);
369 setExceptionSelectorRegister(X86::EDX);
370 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000371 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
372 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000373
Owen Anderson825b72b2009-08-11 20:47:22 +0000374 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000375
Owen Anderson825b72b2009-08-11 20:47:22 +0000376 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000377
Nate Begemanacc398c2006-01-25 18:21:52 +0000378 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000379 setOperationAction(ISD::VASTART , MVT::Other, Custom);
380 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000381 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000382 setOperationAction(ISD::VAARG , MVT::Other, Custom);
383 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000384 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000385 setOperationAction(ISD::VAARG , MVT::Other, Expand);
386 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000387 }
Evan Chengae642192007-03-02 23:16:35 +0000388
Owen Anderson825b72b2009-08-11 20:47:22 +0000389 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
390 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000391 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000392 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000393 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000395 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000396 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000397
Evan Chengc7ce29b2009-02-13 22:36:38 +0000398 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000399 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000400 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000401 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
402 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000403
Evan Cheng223547a2006-01-31 22:28:30 +0000404 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setOperationAction(ISD::FABS , MVT::f64, Custom);
406 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000407
408 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000409 setOperationAction(ISD::FNEG , MVT::f64, Custom);
410 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000411
Evan Cheng68c47cb2007-01-05 07:55:56 +0000412 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
414 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000415
Evan Chengd25e9e82006-02-02 00:28:23 +0000416 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000417 setOperationAction(ISD::FSIN , MVT::f64, Expand);
418 setOperationAction(ISD::FCOS , MVT::f64, Expand);
419 setOperationAction(ISD::FSIN , MVT::f32, Expand);
420 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000421
Chris Lattnera54aa942006-01-29 06:26:08 +0000422 // Expand FP immediates into loads from the stack, except for the special
423 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000424 addLegalFPImmediate(APFloat(+0.0)); // xorpd
425 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000426 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000427 // Use SSE for f32, x87 for f64.
428 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000429 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
430 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000431
432 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000434
435 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000437
Owen Anderson825b72b2009-08-11 20:47:22 +0000438 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000439
440 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
442 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000443
444 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000445 setOperationAction(ISD::FSIN , MVT::f32, Expand);
446 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000447
Nate Begemane1795842008-02-14 08:57:00 +0000448 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000449 addLegalFPImmediate(APFloat(+0.0f)); // xorps
450 addLegalFPImmediate(APFloat(+0.0)); // FLD0
451 addLegalFPImmediate(APFloat(+1.0)); // FLD1
452 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
453 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
454
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000455 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000456 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
457 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000458 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000459 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000460 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000461 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000462 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
463 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000464
Owen Anderson825b72b2009-08-11 20:47:22 +0000465 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
466 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
467 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
468 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000469
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000470 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000471 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
472 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000473 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000474 addLegalFPImmediate(APFloat(+0.0)); // FLD0
475 addLegalFPImmediate(APFloat(+1.0)); // FLD1
476 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
477 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000478 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
479 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
480 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
481 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000482 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000483
Dale Johannesen59a58732007-08-05 18:49:15 +0000484 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000485 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000486 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
487 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
488 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000489 {
490 bool ignored;
491 APFloat TmpFlt(+0.0);
492 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
493 &ignored);
494 addLegalFPImmediate(TmpFlt); // FLD0
495 TmpFlt.changeSign();
496 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
497 APFloat TmpFlt2(+1.0);
498 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
499 &ignored);
500 addLegalFPImmediate(TmpFlt2); // FLD1
501 TmpFlt2.changeSign();
502 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
503 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000504
Evan Chengc7ce29b2009-02-13 22:36:38 +0000505 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000506 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
507 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000508 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000509 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000510
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000511 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000512 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
513 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
514 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000515
Owen Anderson825b72b2009-08-11 20:47:22 +0000516 setOperationAction(ISD::FLOG, MVT::f80, Expand);
517 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
518 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
519 setOperationAction(ISD::FEXP, MVT::f80, Expand);
520 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000521
Mon P Wangf007a8b2008-11-06 05:31:54 +0000522 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000523 // (for widening) or expand (for scalarization). Then we will selectively
524 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000525 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
526 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
527 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
528 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
529 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
530 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
531 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
532 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
533 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
534 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
535 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
536 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
537 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
538 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
539 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
540 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
541 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
542 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
543 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
544 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
545 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
546 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
547 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
548 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
549 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
550 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
551 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000575 }
576
Evan Chengc7ce29b2009-02-13 22:36:38 +0000577 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
578 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000579 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000580 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
581 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
582 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
583 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
584 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000585
Owen Anderson825b72b2009-08-11 20:47:22 +0000586 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
587 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
588 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
589 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000590
Owen Anderson825b72b2009-08-11 20:47:22 +0000591 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
592 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
593 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
594 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000595
Owen Anderson825b72b2009-08-11 20:47:22 +0000596 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
597 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000598
Owen Anderson825b72b2009-08-11 20:47:22 +0000599 setOperationAction(ISD::AND, MVT::v8i8, Promote);
600 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
601 setOperationAction(ISD::AND, MVT::v4i16, Promote);
602 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
603 setOperationAction(ISD::AND, MVT::v2i32, Promote);
604 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
605 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000606
Owen Anderson825b72b2009-08-11 20:47:22 +0000607 setOperationAction(ISD::OR, MVT::v8i8, Promote);
608 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
609 setOperationAction(ISD::OR, MVT::v4i16, Promote);
610 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
611 setOperationAction(ISD::OR, MVT::v2i32, Promote);
612 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
613 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000614
Owen Anderson825b72b2009-08-11 20:47:22 +0000615 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
616 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
617 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
618 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
619 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
620 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
621 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000622
Owen Anderson825b72b2009-08-11 20:47:22 +0000623 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
624 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
625 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
626 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
627 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
628 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
629 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
630 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
631 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000632
Owen Anderson825b72b2009-08-11 20:47:22 +0000633 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
634 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
635 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
636 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
637 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000638
Owen Anderson825b72b2009-08-11 20:47:22 +0000639 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
640 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
641 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
642 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000643
Owen Anderson825b72b2009-08-11 20:47:22 +0000644 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
645 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
646 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
647 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000648
Owen Anderson825b72b2009-08-11 20:47:22 +0000649 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000650
Owen Anderson825b72b2009-08-11 20:47:22 +0000651 setTruncStoreAction(MVT::v8i16, MVT::v8i8, Expand);
652 setOperationAction(ISD::TRUNCATE, MVT::v8i8, Expand);
653 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
654 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
655 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
656 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
657 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
658 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
659 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000660 }
661
Evan Cheng92722532009-03-26 23:06:32 +0000662 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000663 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000664
Owen Anderson825b72b2009-08-11 20:47:22 +0000665 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
666 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
667 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
668 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
669 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
670 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
671 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
672 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
673 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
674 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
675 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
676 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000677 }
678
Evan Cheng92722532009-03-26 23:06:32 +0000679 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000680 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000681
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000682 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
683 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000684 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
685 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
686 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
687 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000688
Owen Anderson825b72b2009-08-11 20:47:22 +0000689 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
690 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
691 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
692 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
693 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
694 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
695 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
696 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
697 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
698 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
699 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
700 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
701 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
702 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
703 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
704 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000705
Owen Anderson825b72b2009-08-11 20:47:22 +0000706 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
707 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
708 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
709 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000710
Owen Anderson825b72b2009-08-11 20:47:22 +0000711 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
712 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
713 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
714 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
715 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000716
Evan Cheng2c3ae372006-04-12 21:21:57 +0000717 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000718 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
719 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000720 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000721 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000722 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000723 // Do not attempt to custom lower non-128-bit vectors
724 if (!VT.is128BitVector())
725 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000726 setOperationAction(ISD::BUILD_VECTOR,
727 VT.getSimpleVT().SimpleTy, Custom);
728 setOperationAction(ISD::VECTOR_SHUFFLE,
729 VT.getSimpleVT().SimpleTy, Custom);
730 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
731 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000732 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000733
Owen Anderson825b72b2009-08-11 20:47:22 +0000734 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
735 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
736 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
737 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
738 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
739 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000740
Nate Begemancdd1eec2008-02-12 22:51:28 +0000741 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000742 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
743 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000744 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000745
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000746 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000747 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
748 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000749 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000750
751 // Do not attempt to promote non-128-bit vectors
752 if (!VT.is128BitVector()) {
753 continue;
754 }
Owen Andersond6662ad2009-08-10 20:46:15 +0000755 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000756 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000757 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000758 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000759 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000760 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000761 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000762 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000763 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000764 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000765 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000766
Owen Anderson825b72b2009-08-11 20:47:22 +0000767 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000768
Evan Cheng2c3ae372006-04-12 21:21:57 +0000769 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000770 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
771 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
772 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
773 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000774
Owen Anderson825b72b2009-08-11 20:47:22 +0000775 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
776 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000777 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000778 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
779 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000780 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000781 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000782
Nate Begeman14d12ca2008-02-11 04:19:36 +0000783 if (Subtarget->hasSSE41()) {
784 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000785 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000786
787 // i8 and i16 vectors are custom , because the source register and source
788 // source memory operand types are not the same width. f32 vectors are
789 // custom since the immediate controlling the insert encodes additional
790 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000791 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
792 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
793 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
794 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000795
Owen Anderson825b72b2009-08-11 20:47:22 +0000796 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
797 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
798 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
799 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000800
801 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000802 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
803 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000804 }
805 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000806
Nate Begeman30a0de92008-07-17 16:51:19 +0000807 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000808 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000809 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000810
David Greene9b9838d2009-06-29 16:47:10 +0000811 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000812 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
813 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
814 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
815 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000816
Owen Anderson825b72b2009-08-11 20:47:22 +0000817 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
818 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
819 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
820 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
821 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
822 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
823 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
824 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
825 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
826 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
827 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
828 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
829 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
830 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
831 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000832
833 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000834 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
835 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
836 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
837 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
838 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
839 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
840 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
841 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
842 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
843 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
844 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
845 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
846 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
847 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000848
Owen Anderson825b72b2009-08-11 20:47:22 +0000849 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
850 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
851 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
852 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000853
Owen Anderson825b72b2009-08-11 20:47:22 +0000854 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
855 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
856 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
857 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
858 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000859
Owen Anderson825b72b2009-08-11 20:47:22 +0000860 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
861 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
862 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
863 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
864 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
865 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000866
867#if 0
868 // Not sure we want to do this since there are no 256-bit integer
869 // operations in AVX
870
871 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
872 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000873 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
874 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000875
876 // Do not attempt to custom lower non-power-of-2 vectors
877 if (!isPowerOf2_32(VT.getVectorNumElements()))
878 continue;
879
880 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
881 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
882 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
883 }
884
885 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000886 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
887 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000888 }
889#endif
890
891#if 0
892 // Not sure we want to do this since there are no 256-bit integer
893 // operations in AVX
894
895 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
896 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000897 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
898 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000899
900 if (!VT.is256BitVector()) {
901 continue;
902 }
903 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000904 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000905 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000906 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000907 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000908 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000909 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000910 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000911 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000912 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000913 }
914
Owen Anderson825b72b2009-08-11 20:47:22 +0000915 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000916#endif
917 }
918
Evan Cheng6be2c582006-04-05 23:38:46 +0000919 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000920 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000921
Bill Wendling74c37652008-12-09 22:08:41 +0000922 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000923 setOperationAction(ISD::SADDO, MVT::i32, Custom);
924 setOperationAction(ISD::SADDO, MVT::i64, Custom);
925 setOperationAction(ISD::UADDO, MVT::i32, Custom);
926 setOperationAction(ISD::UADDO, MVT::i64, Custom);
927 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
928 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
929 setOperationAction(ISD::USUBO, MVT::i32, Custom);
930 setOperationAction(ISD::USUBO, MVT::i64, Custom);
931 setOperationAction(ISD::SMULO, MVT::i32, Custom);
932 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000933
Evan Chengd54f2d52009-03-31 19:38:51 +0000934 if (!Subtarget->is64Bit()) {
935 // These libcalls are not available in 32-bit.
936 setLibcallName(RTLIB::SHL_I128, 0);
937 setLibcallName(RTLIB::SRL_I128, 0);
938 setLibcallName(RTLIB::SRA_I128, 0);
939 }
940
Evan Cheng206ee9d2006-07-07 08:33:52 +0000941 // We have target-specific dag combine patterns for the following nodes:
942 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chengd880b972008-05-09 21:53:03 +0000943 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000944 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000945 setTargetDAGCombine(ISD::SHL);
946 setTargetDAGCombine(ISD::SRA);
947 setTargetDAGCombine(ISD::SRL);
Chris Lattner149a4e52008-02-22 02:09:43 +0000948 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +0000949 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng0b0cd912009-03-28 05:57:29 +0000950 if (Subtarget->is64Bit())
951 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +0000952
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000953 computeRegisterProperties();
954
Evan Cheng87ed7162006-02-14 08:25:08 +0000955 // FIXME: These should be based on subtarget info. Plus, the values should
956 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +0000957 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
958 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
959 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000960 allowUnalignedMemoryAccesses = true; // x86 supports it!
Evan Chengfb8075d2008-02-28 00:43:03 +0000961 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000962 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000963}
964
Scott Michel5b8f82e2008-03-10 15:42:14 +0000965
Owen Anderson825b72b2009-08-11 20:47:22 +0000966MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
967 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000968}
969
970
Evan Cheng29286502008-01-23 23:17:41 +0000971/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
972/// the desired ByVal argument alignment.
973static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
974 if (MaxAlign == 16)
975 return;
976 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
977 if (VTy->getBitWidth() == 128)
978 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +0000979 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
980 unsigned EltAlign = 0;
981 getMaxByValAlign(ATy->getElementType(), EltAlign);
982 if (EltAlign > MaxAlign)
983 MaxAlign = EltAlign;
984 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
985 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
986 unsigned EltAlign = 0;
987 getMaxByValAlign(STy->getElementType(i), EltAlign);
988 if (EltAlign > MaxAlign)
989 MaxAlign = EltAlign;
990 if (MaxAlign == 16)
991 break;
992 }
993 }
994 return;
995}
996
997/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
998/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +0000999/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1000/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001001unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001002 if (Subtarget->is64Bit()) {
1003 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001004 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001005 if (TyAlign > 8)
1006 return TyAlign;
1007 return 8;
1008 }
1009
Evan Cheng29286502008-01-23 23:17:41 +00001010 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001011 if (Subtarget->hasSSE1())
1012 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001013 return Align;
1014}
Chris Lattner2b02a442007-02-25 08:29:00 +00001015
Evan Chengf0df0312008-05-15 08:39:06 +00001016/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +00001017/// and store operations as a result of memset, memcpy, and memmove
Owen Anderson825b72b2009-08-11 20:47:22 +00001018/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +00001019/// determining it.
Owen Andersone50ed302009-08-10 22:56:29 +00001020EVT
Evan Chengf0df0312008-05-15 08:39:06 +00001021X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Devang Patel578efa92009-06-05 21:57:13 +00001022 bool isSrcConst, bool isSrcStr,
1023 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001024 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1025 // linux. This is because the stack realignment code can't handle certain
1026 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +00001027 const Function *F = DAG.getMachineFunction().getFunction();
1028 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
1029 if (!NoImplicitFloatOps && Subtarget->getStackAlignment() >= 16) {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001030 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001031 return MVT::v4i32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001032 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001033 return MVT::v4f32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001034 }
Evan Chengf0df0312008-05-15 08:39:06 +00001035 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001036 return MVT::i64;
1037 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001038}
1039
Evan Chengcc415862007-11-09 01:32:10 +00001040/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1041/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001042SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Evan Chengcc415862007-11-09 01:32:10 +00001043 SelectionDAG &DAG) const {
1044 if (usesGlobalOffsetTable())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001045 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Chris Lattnere4df7562009-07-09 03:15:51 +00001046 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001047 // This doesn't have DebugLoc associated with it, but is not really the
1048 // same as a Register.
1049 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1050 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001051 return Table;
1052}
1053
Bill Wendlingb4202b82009-07-01 18:50:55 +00001054/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001055unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
1056 return F->hasFnAttr(Attribute::OptimizeForSize) ? 1 : 4;
1057}
1058
Chris Lattner2b02a442007-02-25 08:29:00 +00001059//===----------------------------------------------------------------------===//
1060// Return Value Calling Convention Implementation
1061//===----------------------------------------------------------------------===//
1062
Chris Lattner59ed56b2007-02-28 04:55:35 +00001063#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001064
Dan Gohman98ca4f22009-08-05 01:29:28 +00001065SDValue
1066X86TargetLowering::LowerReturn(SDValue Chain,
1067 unsigned CallConv, bool isVarArg,
1068 const SmallVectorImpl<ISD::OutputArg> &Outs,
1069 DebugLoc dl, SelectionDAG &DAG) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001070
Chris Lattner9774c912007-02-27 05:28:59 +00001071 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001072 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1073 RVLocs, *DAG.getContext());
1074 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001075
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001076 // If this is the first return lowered for this function, add the regs to the
1077 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001078 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattner9774c912007-02-27 05:28:59 +00001079 for (unsigned i = 0; i != RVLocs.size(); ++i)
1080 if (RVLocs[i].isRegLoc())
Chris Lattner84bc5422007-12-31 04:13:23 +00001081 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001082 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001083
Dan Gohman475871a2008-07-27 21:46:04 +00001084 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001085
Dan Gohman475871a2008-07-27 21:46:04 +00001086 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001087 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1088 // Operand #1 = Bytes To Pop
Owen Anderson825b72b2009-08-11 20:47:22 +00001089 RetOps.push_back(DAG.getConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001090
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001091 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001092 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1093 CCValAssign &VA = RVLocs[i];
1094 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00001095 SDValue ValToCopy = Outs[i].Val;
Scott Michelfdc40a02009-02-17 22:15:04 +00001096
Chris Lattner447ff682008-03-11 03:23:40 +00001097 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1098 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001099 if (VA.getLocReg() == X86::ST0 ||
1100 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001101 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1102 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001103 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001104 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001105 RetOps.push_back(ValToCopy);
1106 // Don't emit a copytoreg.
1107 continue;
1108 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001109
Evan Cheng242b38b2009-02-23 09:03:22 +00001110 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1111 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001112 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001113 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001114 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001115 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001116 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001117 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001118 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001119 }
1120
Dale Johannesendd64c412009-02-04 00:33:20 +00001121 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001122 Flag = Chain.getValue(1);
1123 }
Dan Gohman61a92132008-04-21 23:59:07 +00001124
1125 // The x86-64 ABI for returning structs by value requires that we copy
1126 // the sret argument into %rax for the return. We saved the argument into
1127 // a virtual register in the entry block, so now we copy the value out
1128 // and into %rax.
1129 if (Subtarget->is64Bit() &&
1130 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1131 MachineFunction &MF = DAG.getMachineFunction();
1132 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1133 unsigned Reg = FuncInfo->getSRetReturnReg();
1134 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001135 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001136 FuncInfo->setSRetReturnReg(Reg);
1137 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001138 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001139
Dale Johannesendd64c412009-02-04 00:33:20 +00001140 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001141 Flag = Chain.getValue(1);
1142 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001143
Chris Lattner447ff682008-03-11 03:23:40 +00001144 RetOps[0] = Chain; // Update chain.
1145
1146 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001147 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001148 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001149
1150 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001151 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001152}
1153
Dan Gohman98ca4f22009-08-05 01:29:28 +00001154/// LowerCallResult - Lower the result values of a call into the
1155/// appropriate copies out of appropriate physical registers.
1156///
1157SDValue
1158X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
1159 unsigned CallConv, bool isVarArg,
1160 const SmallVectorImpl<ISD::InputArg> &Ins,
1161 DebugLoc dl, SelectionDAG &DAG,
1162 SmallVectorImpl<SDValue> &InVals) {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001163
Chris Lattnere32bbf62007-02-28 07:09:55 +00001164 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001165 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001166 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001167 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001168 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001169 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001170
Chris Lattner3085e152007-02-25 08:59:22 +00001171 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001172 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001173 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001174 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001175
Torok Edwin3f142c32009-02-01 18:15:56 +00001176 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001177 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001178 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Torok Edwin804e0fe2009-07-08 19:04:27 +00001179 llvm_report_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001180 }
1181
Chris Lattner8e6da152008-03-10 21:08:41 +00001182 // If this is a call to a function that returns an fp value on the floating
1183 // point stack, but where we prefer to use the value in xmm registers, copy
1184 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001185 if ((VA.getLocReg() == X86::ST0 ||
1186 VA.getLocReg() == X86::ST1) &&
1187 isScalarFPTypeInSSEReg(VA.getValVT())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001188 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001189 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001190
Evan Cheng79fb3b42009-02-20 20:43:02 +00001191 SDValue Val;
1192 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001193 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1194 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1195 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001196 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001197 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001198 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1199 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001200 } else {
1201 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001202 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001203 Val = Chain.getValue(0);
1204 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001205 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1206 } else {
1207 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1208 CopyVT, InFlag).getValue(1);
1209 Val = Chain.getValue(0);
1210 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001211 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001212
Dan Gohman37eed792009-02-04 17:28:58 +00001213 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001214 // Round the F80 the right size, which also moves to the appropriate xmm
1215 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001216 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001217 // This truncation won't change the value.
1218 DAG.getIntPtrConstant(1));
1219 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001220
Dan Gohman98ca4f22009-08-05 01:29:28 +00001221 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001222 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001223
Dan Gohman98ca4f22009-08-05 01:29:28 +00001224 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001225}
1226
1227
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001228//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001229// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001230//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001231// StdCall calling convention seems to be standard for many Windows' API
1232// routines and around. It differs from C calling convention just a little:
1233// callee should clean up the stack, not caller. Symbols should be also
1234// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001235// For info on fast calling convention see Fast Calling Convention (tail call)
1236// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001237
Dan Gohman98ca4f22009-08-05 01:29:28 +00001238/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001239/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001240static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1241 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001242 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001243
Dan Gohman98ca4f22009-08-05 01:29:28 +00001244 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001245}
1246
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001247/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001248/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001249static bool
1250ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1251 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001252 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001253
Dan Gohman98ca4f22009-08-05 01:29:28 +00001254 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001255}
1256
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001257/// IsCalleePop - Determines whether the callee is required to pop its
1258/// own arguments. Callee pop is necessary to support tail calls.
Dan Gohman095cc292008-09-13 01:54:27 +00001259bool X86TargetLowering::IsCalleePop(bool IsVarArg, unsigned CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001260 if (IsVarArg)
1261 return false;
1262
Dan Gohman095cc292008-09-13 01:54:27 +00001263 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001264 default:
1265 return false;
1266 case CallingConv::X86_StdCall:
1267 return !Subtarget->is64Bit();
1268 case CallingConv::X86_FastCall:
1269 return !Subtarget->is64Bit();
1270 case CallingConv::Fast:
1271 return PerformTailCallOpt;
1272 }
1273}
1274
Dan Gohman095cc292008-09-13 01:54:27 +00001275/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1276/// given CallingConvention value.
1277CCAssignFn *X86TargetLowering::CCAssignFnForNode(unsigned CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001278 if (Subtarget->is64Bit()) {
Anton Korobeynikov1a979d92008-03-22 20:57:27 +00001279 if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001280 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001281 else
1282 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001283 }
1284
Gordon Henriksen86737662008-01-05 16:56:59 +00001285 if (CC == CallingConv::X86_FastCall)
1286 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001287 else if (CC == CallingConv::Fast)
1288 return CC_X86_32_FastCC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001289 else
1290 return CC_X86_32_C;
1291}
1292
Dan Gohman98ca4f22009-08-05 01:29:28 +00001293/// NameDecorationForCallConv - Selects the appropriate decoration to
1294/// apply to a MachineFunction containing a given calling convention.
Gordon Henriksen86737662008-01-05 16:56:59 +00001295NameDecorationStyle
Dan Gohman98ca4f22009-08-05 01:29:28 +00001296X86TargetLowering::NameDecorationForCallConv(unsigned CallConv) {
1297 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001298 return FastCall;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001299 else if (CallConv == CallingConv::X86_StdCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001300 return StdCall;
1301 return None;
1302}
1303
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001304
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001305/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1306/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001307/// the specific parameter attribute. The copy will be passed as a byval
1308/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001309static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001310CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001311 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1312 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001313 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001314 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001315 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001316}
1317
Dan Gohman98ca4f22009-08-05 01:29:28 +00001318SDValue
1319X86TargetLowering::LowerMemArgument(SDValue Chain,
1320 unsigned CallConv,
1321 const SmallVectorImpl<ISD::InputArg> &Ins,
1322 DebugLoc dl, SelectionDAG &DAG,
1323 const CCValAssign &VA,
1324 MachineFrameInfo *MFI,
1325 unsigned i) {
1326
Rafael Espindola7effac52007-09-14 15:48:13 +00001327 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001328 ISD::ArgFlagsTy Flags = Ins[i].Flags;
1329 bool AlwaysUseMutable = (CallConv==CallingConv::Fast) && PerformTailCallOpt;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001330 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001331 EVT ValVT;
1332
1333 // If value is passed by pointer we have address passed instead of the value
1334 // itself.
1335 if (VA.getLocInfo() == CCValAssign::Indirect)
1336 ValVT = VA.getLocVT();
1337 else
1338 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001339
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001340 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001341 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001342 // In case of tail call optimization mark all arguments mutable. Since they
1343 // could be overwritten by lowering of arguments in case of a tail call.
Anton Korobeynikov22472762009-08-14 18:19:10 +00001344 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001345 VA.getLocMemOffset(), isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00001346 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Duncan Sands276dcbd2008-03-21 09:14:45 +00001347 if (Flags.isByVal())
Rafael Espindola7effac52007-09-14 15:48:13 +00001348 return FIN;
Anton Korobeynikov22472762009-08-14 18:19:10 +00001349 return DAG.getLoad(ValVT, dl, Chain, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001350 PseudoSourceValue::getFixedStack(FI), 0);
Rafael Espindola7effac52007-09-14 15:48:13 +00001351}
1352
Dan Gohman475871a2008-07-27 21:46:04 +00001353SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001354X86TargetLowering::LowerFormalArguments(SDValue Chain,
1355 unsigned CallConv,
1356 bool isVarArg,
1357 const SmallVectorImpl<ISD::InputArg> &Ins,
1358 DebugLoc dl,
1359 SelectionDAG &DAG,
1360 SmallVectorImpl<SDValue> &InVals) {
1361
Evan Cheng1bc78042006-04-26 01:20:17 +00001362 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001363 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001364
Gordon Henriksen86737662008-01-05 16:56:59 +00001365 const Function* Fn = MF.getFunction();
1366 if (Fn->hasExternalLinkage() &&
1367 Subtarget->isTargetCygMing() &&
1368 Fn->getName() == "main")
1369 FuncInfo->setForceFramePointer(true);
1370
1371 // Decorate the function name.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001372 FuncInfo->setDecorationStyle(NameDecorationForCallConv(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001373
Evan Cheng1bc78042006-04-26 01:20:17 +00001374 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001375 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001376 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001377
Dan Gohman98ca4f22009-08-05 01:29:28 +00001378 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001379 "Var args not supported with calling convention fastcc");
1380
Chris Lattner638402b2007-02-28 07:00:42 +00001381 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001382 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001383 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1384 ArgLocs, *DAG.getContext());
1385 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001386
Chris Lattnerf39f7712007-02-28 05:46:49 +00001387 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001388 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001389 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1390 CCValAssign &VA = ArgLocs[i];
1391 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1392 // places.
1393 assert(VA.getValNo() != LastVal &&
1394 "Don't support value assigned to multiple locs yet");
1395 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001396
Chris Lattnerf39f7712007-02-28 05:46:49 +00001397 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001398 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001399 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001400 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001401 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001402 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001403 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001404 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001405 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001406 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001407 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001408 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001409 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001410 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1411 RC = X86::VR64RegisterClass;
1412 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001413 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001414
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001415 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001416 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001417
Chris Lattnerf39f7712007-02-28 05:46:49 +00001418 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1419 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1420 // right size.
1421 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001422 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001423 DAG.getValueType(VA.getValVT()));
1424 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001425 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001426 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001427 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001428 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001429
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001430 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001431 // Handle MMX values passed in XMM regs.
1432 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001433 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1434 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001435 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1436 } else
1437 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001438 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001439 } else {
1440 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001441 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001442 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001443
1444 // If value is passed via pointer - do a load.
1445 if (VA.getLocInfo() == CCValAssign::Indirect)
Dan Gohman98ca4f22009-08-05 01:29:28 +00001446 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001447
Dan Gohman98ca4f22009-08-05 01:29:28 +00001448 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001449 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001450
Dan Gohman61a92132008-04-21 23:59:07 +00001451 // The x86-64 ABI for returning structs by value requires that we copy
1452 // the sret argument into %rax for the return. Save the argument into
1453 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001454 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001455 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1456 unsigned Reg = FuncInfo->getSRetReturnReg();
1457 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001458 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001459 FuncInfo->setSRetReturnReg(Reg);
1460 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001461 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001462 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001463 }
1464
Chris Lattnerf39f7712007-02-28 05:46:49 +00001465 unsigned StackSize = CCInfo.getNextStackOffset();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001466 // align stack specially for tail calls
Dan Gohman98ca4f22009-08-05 01:29:28 +00001467 if (PerformTailCallOpt && CallConv == CallingConv::Fast)
Gordon Henriksenae636f82008-01-03 16:47:34 +00001468 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001469
Evan Cheng1bc78042006-04-26 01:20:17 +00001470 // If the function takes variable number of arguments, make a frame index for
1471 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001472 if (isVarArg) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001473 if (Is64Bit || CallConv != CallingConv::X86_FastCall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001474 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
1475 }
1476 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001477 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1478
1479 // FIXME: We should really autogenerate these arrays
1480 static const unsigned GPR64ArgRegsWin64[] = {
1481 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001482 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001483 static const unsigned XMMArgRegsWin64[] = {
1484 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1485 };
1486 static const unsigned GPR64ArgRegs64Bit[] = {
1487 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1488 };
1489 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001490 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1491 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1492 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001493 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1494
1495 if (IsWin64) {
1496 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1497 GPR64ArgRegs = GPR64ArgRegsWin64;
1498 XMMArgRegs = XMMArgRegsWin64;
1499 } else {
1500 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1501 GPR64ArgRegs = GPR64ArgRegs64Bit;
1502 XMMArgRegs = XMMArgRegs64Bit;
1503 }
1504 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1505 TotalNumIntRegs);
1506 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1507 TotalNumXMMRegs);
1508
Devang Patel578efa92009-06-05 21:57:13 +00001509 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001510 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001511 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001512 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001513 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001514 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001515 // Kernel mode asks for SSE to be disabled, so don't push them
1516 // on the stack.
1517 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001518
Gordon Henriksen86737662008-01-05 16:56:59 +00001519 // For X86-64, if there are vararg parameters that are passed via
1520 // registers, then we must store them to their spots on the stack so they
1521 // may be loaded by deferencing the result of va_next.
1522 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001523 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1524 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
1525 TotalNumXMMRegs * 16, 16);
1526
Gordon Henriksen86737662008-01-05 16:56:59 +00001527 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001528 SmallVector<SDValue, 8> MemOps;
1529 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dan Gohmand6708ea2009-08-15 01:38:56 +00001530 unsigned Offset = VarArgsGPOffset;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001531 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001532 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1533 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001534 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1535 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001536 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001537 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001538 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohmand6708ea2009-08-15 01:38:56 +00001539 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
1540 Offset);
Gordon Henriksen86737662008-01-05 16:56:59 +00001541 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001542 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001543 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001544
Dan Gohmand6708ea2009-08-15 01:38:56 +00001545 if (!MemOps.empty())
1546 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1547 &MemOps[0], MemOps.size());
1548
Gordon Henriksen86737662008-01-05 16:56:59 +00001549 // Now store the XMM (fp + vector) parameter registers.
Dan Gohmand6708ea2009-08-15 01:38:56 +00001550 SmallVector<SDValue, 11> SaveXMMOps;
1551 SaveXMMOps.push_back(Chain);
1552
1553 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1554 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1555 SaveXMMOps.push_back(ALVal);
1556
1557 SaveXMMOps.push_back(DAG.getIntPtrConstant(RegSaveFrameIndex));
1558 SaveXMMOps.push_back(DAG.getIntPtrConstant(VarArgsFPOffset));
1559
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001560 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Bob Wilson998e1252009-04-20 18:36:57 +00001561 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1562 X86::VR128RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001563 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001564 SaveXMMOps.push_back(Val);
Gordon Henriksen86737662008-01-05 16:56:59 +00001565 }
Dan Gohmand6708ea2009-08-15 01:38:56 +00001566 Chain = DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl, MVT::Other,
1567 &SaveXMMOps[0], SaveXMMOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001568 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001569 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001570
Gordon Henriksen86737662008-01-05 16:56:59 +00001571 // Some CCs need callee pop.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001572 if (IsCalleePop(isVarArg, CallConv)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001573 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001574 BytesCallerReserves = 0;
1575 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001576 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001577 // If this is an sret function, the return should pop the hidden pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001578 if (!Is64Bit && CallConv != CallingConv::Fast && ArgsAreStructReturn(Ins))
Scott Michelfdc40a02009-02-17 22:15:04 +00001579 BytesToPopOnReturn = 4;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001580 BytesCallerReserves = StackSize;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001581 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001582
Gordon Henriksen86737662008-01-05 16:56:59 +00001583 if (!Is64Bit) {
1584 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001585 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001586 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1587 }
Evan Cheng25caf632006-05-23 21:06:34 +00001588
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001589 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001590
Dan Gohman98ca4f22009-08-05 01:29:28 +00001591 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001592}
1593
Dan Gohman475871a2008-07-27 21:46:04 +00001594SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001595X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1596 SDValue StackPtr, SDValue Arg,
1597 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001598 const CCValAssign &VA,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001599 ISD::ArgFlagsTy Flags) {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001600 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001601 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001602 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001603 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001604 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001605 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001606 }
Dale Johannesenace16102009-02-03 19:33:06 +00001607 return DAG.getStore(Chain, dl, Arg, PtrOff,
Dan Gohman3069b872008-02-07 18:41:25 +00001608 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengdffbd832008-01-10 00:09:10 +00001609}
1610
Bill Wendling64e87322009-01-16 19:25:27 +00001611/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001612/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001613SDValue
1614X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001615 SDValue &OutRetAddr,
Scott Michelfdc40a02009-02-17 22:15:04 +00001616 SDValue Chain,
1617 bool IsTailCall,
1618 bool Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001619 int FPDiff,
1620 DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001621 if (!IsTailCall || FPDiff==0) return Chain;
1622
1623 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001624 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001625 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001626
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001627 // Load the "old" Return address.
Dale Johannesenace16102009-02-03 19:33:06 +00001628 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001629 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001630}
1631
1632/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1633/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001634static SDValue
1635EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001636 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001637 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001638 // Store the return address to the appropriate stack slot.
1639 if (!FPDiff) return Chain;
1640 // Calculate the new stack slot for the return address.
1641 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001642 int NewReturnAddrFI =
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001643 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize);
Owen Anderson825b72b2009-08-11 20:47:22 +00001644 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001645 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001646 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Dan Gohmana54cf172008-07-11 22:44:52 +00001647 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001648 return Chain;
1649}
1650
Dan Gohman98ca4f22009-08-05 01:29:28 +00001651SDValue
1652X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
1653 unsigned CallConv, bool isVarArg, bool isTailCall,
1654 const SmallVectorImpl<ISD::OutputArg> &Outs,
1655 const SmallVectorImpl<ISD::InputArg> &Ins,
1656 DebugLoc dl, SelectionDAG &DAG,
1657 SmallVectorImpl<SDValue> &InVals) {
Gordon Henriksenae636f82008-01-03 16:47:34 +00001658
Dan Gohman98ca4f22009-08-05 01:29:28 +00001659 MachineFunction &MF = DAG.getMachineFunction();
1660 bool Is64Bit = Subtarget->is64Bit();
1661 bool IsStructRet = CallIsStructReturn(Outs);
1662
1663 assert((!isTailCall ||
1664 (CallConv == CallingConv::Fast && PerformTailCallOpt)) &&
1665 "IsEligibleForTailCallOptimization missed a case!");
1666 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001667 "Var args not supported with calling convention fastcc");
1668
Chris Lattner638402b2007-02-28 07:00:42 +00001669 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001670 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001671 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1672 ArgLocs, *DAG.getContext());
1673 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001674
Chris Lattner423c5f42007-02-28 05:31:48 +00001675 // Get a count of how many bytes are to be pushed on the stack.
1676 unsigned NumBytes = CCInfo.getNextStackOffset();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001677 if (PerformTailCallOpt && CallConv == CallingConv::Fast)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001678 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001679
Gordon Henriksen86737662008-01-05 16:56:59 +00001680 int FPDiff = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001681 if (isTailCall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001682 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001683 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001684 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1685 FPDiff = NumBytesCallerPushed - NumBytes;
1686
1687 // Set the delta of movement of the returnaddr stackslot.
1688 // But only set if delta is greater than previous delta.
1689 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1690 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1691 }
1692
Chris Lattnere563bbc2008-10-11 22:08:30 +00001693 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001694
Dan Gohman475871a2008-07-27 21:46:04 +00001695 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001696 // Load return adress for tail calls.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001697 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001698 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001699
Dan Gohman475871a2008-07-27 21:46:04 +00001700 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1701 SmallVector<SDValue, 8> MemOpChains;
1702 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001703
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001704 // Walk the register/memloc assignments, inserting copies/loads. In the case
1705 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001706 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1707 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001708 EVT RegVT = VA.getLocVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001709 SDValue Arg = Outs[i].Val;
1710 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001711 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001712
Chris Lattner423c5f42007-02-28 05:31:48 +00001713 // Promote the value if needed.
1714 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001715 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001716 case CCValAssign::Full: break;
1717 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001718 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001719 break;
1720 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001721 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001722 break;
1723 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001724 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1725 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001726 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1727 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1728 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001729 } else
1730 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1731 break;
1732 case CCValAssign::BCvt:
1733 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001734 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001735 case CCValAssign::Indirect: {
1736 // Store the argument.
1737 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
1738 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
1739 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
1740 PseudoSourceValue::getFixedStack(FI), 0);
1741 Arg = SpillSlot;
1742 break;
1743 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001744 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001745
Chris Lattner423c5f42007-02-28 05:31:48 +00001746 if (VA.isRegLoc()) {
1747 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1748 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001749 if (!isTailCall || (isTailCall && isByVal)) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001750 assert(VA.isMemLoc());
Gabor Greifba36cb52008-08-28 21:40:38 +00001751 if (StackPtr.getNode() == 0)
Dale Johannesendd64c412009-02-04 00:33:20 +00001752 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00001753
Dan Gohman98ca4f22009-08-05 01:29:28 +00001754 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1755 dl, DAG, VA, Flags));
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001756 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001757 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001758 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001759
Evan Cheng32fe1032006-05-25 00:59:30 +00001760 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001761 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001762 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001763
Evan Cheng347d5f72006-04-28 21:29:37 +00001764 // Build a sequence of copy-to-reg nodes chained together with token chain
1765 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001766 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001767 // Tail call byval lowering might overwrite argument registers so in case of
1768 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001769 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001770 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001771 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001772 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001773 InFlag = Chain.getValue(1);
1774 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001775
Chris Lattner951bf7d2009-07-09 02:44:11 +00001776
Chris Lattner88e1fd52009-07-09 04:24:46 +00001777 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001778 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1779 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001780 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001781 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1782 DAG.getNode(X86ISD::GlobalBaseReg,
1783 DebugLoc::getUnknownLoc(),
1784 getPointerTy()),
1785 InFlag);
1786 InFlag = Chain.getValue(1);
1787 } else {
1788 // If we are tail calling and generating PIC/GOT style code load the
1789 // address of the callee into ECX. The value in ecx is used as target of
1790 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1791 // for tail calls on PIC/GOT architectures. Normally we would just put the
1792 // address of GOT into ebx and then call target@PLT. But for tail calls
1793 // ebx would be restored (since ebx is callee saved) before jumping to the
1794 // target@PLT.
1795
1796 // Note: The actual moving to ECX is done further down.
1797 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1798 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1799 !G->getGlobal()->hasProtectedVisibility())
1800 Callee = LowerGlobalAddress(Callee, DAG);
1801 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001802 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001803 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001804 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001805
Gordon Henriksen86737662008-01-05 16:56:59 +00001806 if (Is64Bit && isVarArg) {
1807 // From AMD64 ABI document:
1808 // For calls that may call functions that use varargs or stdargs
1809 // (prototype-less calls or calls to functions containing ellipsis (...) in
1810 // the declaration) %al is used as hidden argument to specify the number
1811 // of SSE registers used. The contents of %al do not need to match exactly
1812 // the number of registers, but must be an ubound on the number of SSE
1813 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001814
1815 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001816 // Count the number of XMM registers allocated.
1817 static const unsigned XMMArgRegs[] = {
1818 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1819 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1820 };
1821 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001822 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001823 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001824
Dale Johannesendd64c412009-02-04 00:33:20 +00001825 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00001826 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001827 InFlag = Chain.getValue(1);
1828 }
1829
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001830
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001831 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001832 if (isTailCall) {
1833 // Force all the incoming stack arguments to be loaded from the stack
1834 // before any new outgoing arguments are stored to the stack, because the
1835 // outgoing stack slots may alias the incoming argument stack slots, and
1836 // the alias isn't otherwise explicit. This is slightly more conservative
1837 // than necessary, because it means that each store effectively depends
1838 // on every argument instead of just those arguments it would clobber.
1839 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
1840
Dan Gohman475871a2008-07-27 21:46:04 +00001841 SmallVector<SDValue, 8> MemOpChains2;
1842 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001843 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001844 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001845 InFlag = SDValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001846 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1847 CCValAssign &VA = ArgLocs[i];
1848 if (!VA.isRegLoc()) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001849 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001850 SDValue Arg = Outs[i].Val;
1851 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00001852 // Create frame index.
1853 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001854 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001855 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001856 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001857
Duncan Sands276dcbd2008-03-21 09:14:45 +00001858 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001859 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00001860 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00001861 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00001862 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00001863 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001864 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001865
Dan Gohman98ca4f22009-08-05 01:29:28 +00001866 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
1867 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001868 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00001869 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001870 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00001871 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00001872 DAG.getStore(ArgChain, dl, Arg, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001873 PseudoSourceValue::getFixedStack(FI), 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001874 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001875 }
1876 }
1877
1878 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001879 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00001880 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001881
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001882 // Copy arguments to their registers.
1883 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001884 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001885 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001886 InFlag = Chain.getValue(1);
1887 }
Dan Gohman475871a2008-07-27 21:46:04 +00001888 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001889
Gordon Henriksen86737662008-01-05 16:56:59 +00001890 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001891 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001892 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001893 }
1894
Evan Cheng32fe1032006-05-25 00:59:30 +00001895 // If the callee is a GlobalAddress node (quite common, every direct call is)
1896 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikova5986852006-11-20 10:46:14 +00001897 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00001898 // We should use extra load for direct calls to dllimported functions in
1899 // non-JIT mode.
Chris Lattner74e726e2009-07-09 05:27:35 +00001900 GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00001901 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001902 unsigned char OpFlags = 0;
1903
1904 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
1905 // external symbols most go through the PLT in PIC mode. If the symbol
1906 // has hidden or protected visibility, or if it is static or local, then
1907 // we don't need to use the PLT - we can directly call it.
1908 if (Subtarget->isTargetELF() &&
1909 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001910 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001911 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00001912 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001913 (GV->isDeclaration() || GV->isWeakForLinker()) &&
1914 Subtarget->getDarwinVers() < 9) {
1915 // PC-relative references to external symbols should go through $stub,
1916 // unless we're building with the leopard linker or later, which
1917 // automatically synthesizes these stubs.
1918 OpFlags = X86II::MO_DARWIN_STUB;
1919 }
Chris Lattner48a7d022009-07-09 05:02:21 +00001920
Chris Lattner74e726e2009-07-09 05:27:35 +00001921 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00001922 G->getOffset(), OpFlags);
1923 }
Bill Wendling056292f2008-09-16 21:48:12 +00001924 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001925 unsigned char OpFlags = 0;
1926
1927 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
1928 // symbols should go through the PLT.
1929 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001930 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001931 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00001932 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001933 Subtarget->getDarwinVers() < 9) {
1934 // PC-relative references to external symbols should go through $stub,
1935 // unless we're building with the leopard linker or later, which
1936 // automatically synthesizes these stubs.
1937 OpFlags = X86II::MO_DARWIN_STUB;
1938 }
1939
Chris Lattner48a7d022009-07-09 05:02:21 +00001940 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
1941 OpFlags);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001942 } else if (isTailCall) {
Arnold Schwaighoferbbd8c332009-06-12 16:26:57 +00001943 unsigned Opc = Is64Bit ? X86::R11 : X86::EAX;
Gordon Henriksen86737662008-01-05 16:56:59 +00001944
Dale Johannesendd64c412009-02-04 00:33:20 +00001945 Chain = DAG.getCopyToReg(Chain, dl,
Scott Michelfdc40a02009-02-17 22:15:04 +00001946 DAG.getRegister(Opc, getPointerTy()),
Gordon Henriksen86737662008-01-05 16:56:59 +00001947 Callee,InFlag);
1948 Callee = DAG.getRegister(Opc, getPointerTy());
1949 // Add register as live out.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001950 MF.getRegInfo().addLiveOut(Opc);
Gordon Henriksenae636f82008-01-03 16:47:34 +00001951 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001952
Chris Lattnerd96d0722007-02-25 06:40:16 +00001953 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00001954 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001955 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00001956
Dan Gohman98ca4f22009-08-05 01:29:28 +00001957 if (isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00001958 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1959 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001960 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00001961 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001962
Nate Begeman4c5dcf52006-02-17 00:03:04 +00001963 Ops.push_back(Chain);
1964 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00001965
Dan Gohman98ca4f22009-08-05 01:29:28 +00001966 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00001967 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00001968
Gordon Henriksen86737662008-01-05 16:56:59 +00001969 // Add argument registers to the end of the list so that they are known live
1970 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00001971 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1972 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1973 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00001974
Evan Cheng586ccac2008-03-18 23:36:35 +00001975 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001976 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00001977 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
1978
1979 // Add an implicit use of AL for x86 vararg functions.
1980 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00001981 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00001982
Gabor Greifba36cb52008-08-28 21:40:38 +00001983 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00001984 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00001985
Dan Gohman98ca4f22009-08-05 01:29:28 +00001986 if (isTailCall) {
1987 // If this is the first return lowered for this function, add the regs
1988 // to the liveout set for the function.
1989 if (MF.getRegInfo().liveout_empty()) {
1990 SmallVector<CCValAssign, 16> RVLocs;
1991 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1992 *DAG.getContext());
1993 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
1994 for (unsigned i = 0; i != RVLocs.size(); ++i)
1995 if (RVLocs[i].isRegLoc())
1996 MF.getRegInfo().addLiveOut(RVLocs[i].getLocReg());
1997 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001998
Dan Gohman98ca4f22009-08-05 01:29:28 +00001999 assert(((Callee.getOpcode() == ISD::Register &&
2000 (cast<RegisterSDNode>(Callee)->getReg() == X86::EAX ||
2001 cast<RegisterSDNode>(Callee)->getReg() == X86::R9)) ||
2002 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2003 Callee.getOpcode() == ISD::TargetGlobalAddress) &&
2004 "Expecting an global address, external symbol, or register");
2005
2006 return DAG.getNode(X86ISD::TC_RETURN, dl,
2007 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002008 }
2009
Dale Johannesenace16102009-02-03 19:33:06 +00002010 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002011 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002012
Chris Lattner2d297092006-05-23 18:50:38 +00002013 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002014 unsigned NumBytesForCalleeToPush;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002015 if (IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002016 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Dan Gohman98ca4f22009-08-05 01:29:28 +00002017 else if (!Is64Bit && CallConv != CallingConv::Fast && IsStructRet)
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002018 // If this is is a call to a struct-return function, the callee
2019 // pops the hidden struct pointer, so we have to push it back.
2020 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002021 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002022 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002023 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002024
Gordon Henriksenae636f82008-01-03 16:47:34 +00002025 // Returns a flag for retval copy to use.
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002026 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00002027 DAG.getIntPtrConstant(NumBytes, true),
2028 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2029 true),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002030 InFlag);
Chris Lattner3085e152007-02-25 08:59:22 +00002031 InFlag = Chain.getValue(1);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002032
Chris Lattner3085e152007-02-25 08:59:22 +00002033 // Handle result values, copying them out of physregs into vregs that we
2034 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002035 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2036 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002037}
2038
Evan Cheng25ab6902006-09-08 06:48:29 +00002039
2040//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002041// Fast Calling Convention (tail call) implementation
2042//===----------------------------------------------------------------------===//
2043
2044// Like std call, callee cleans arguments, convention except that ECX is
2045// reserved for storing the tail called function address. Only 2 registers are
2046// free for argument passing (inreg). Tail call optimization is performed
2047// provided:
2048// * tailcallopt is enabled
2049// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002050// On X86_64 architecture with GOT-style position independent code only local
2051// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002052// To keep the stack aligned according to platform abi the function
2053// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2054// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002055// If a tail called function callee has more arguments than the caller the
2056// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002057// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002058// original REtADDR, but before the saved framepointer or the spilled registers
2059// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2060// stack layout:
2061// arg1
2062// arg2
2063// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002064// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002065// move area ]
2066// (possible EBP)
2067// ESI
2068// EDI
2069// local1 ..
2070
2071/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2072/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002073unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002074 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002075 MachineFunction &MF = DAG.getMachineFunction();
2076 const TargetMachine &TM = MF.getTarget();
2077 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2078 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002079 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002080 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002081 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002082 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2083 // Number smaller than 12 so just add the difference.
2084 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2085 } else {
2086 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002087 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002088 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002089 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002090 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002091}
2092
Dan Gohman98ca4f22009-08-05 01:29:28 +00002093/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2094/// for tail call optimization. Targets which want to do tail call
2095/// optimization should implement this function.
2096bool
2097X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
2098 unsigned CalleeCC,
2099 bool isVarArg,
2100 const SmallVectorImpl<ISD::InputArg> &Ins,
2101 SelectionDAG& DAG) const {
2102 MachineFunction &MF = DAG.getMachineFunction();
2103 unsigned CallerCC = MF.getFunction()->getCallingConv();
2104 return CalleeCC == CallingConv::Fast && CallerCC == CalleeCC;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002105}
2106
Dan Gohman3df24e62008-09-03 23:12:08 +00002107FastISel *
2108X86TargetLowering::createFastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +00002109 MachineModuleInfo *mmo,
Devang Patel83489bb2009-01-13 00:35:13 +00002110 DwarfWriter *dw,
Dan Gohman3df24e62008-09-03 23:12:08 +00002111 DenseMap<const Value *, unsigned> &vm,
2112 DenseMap<const BasicBlock *,
Dan Gohman0586d912008-09-10 20:11:02 +00002113 MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002114 DenseMap<const AllocaInst *, int> &am
2115#ifndef NDEBUG
2116 , SmallSet<Instruction*, 8> &cil
2117#endif
2118 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002119 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002120#ifndef NDEBUG
2121 , cil
2122#endif
2123 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002124}
2125
2126
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002127//===----------------------------------------------------------------------===//
2128// Other Lowering Hooks
2129//===----------------------------------------------------------------------===//
2130
2131
Dan Gohman475871a2008-07-27 21:46:04 +00002132SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002133 MachineFunction &MF = DAG.getMachineFunction();
2134 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2135 int ReturnAddrIndex = FuncInfo->getRAIndex();
2136
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002137 if (ReturnAddrIndex == 0) {
2138 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002139 uint64_t SlotSize = TD->getPointerSize();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002140 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002141 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002142 }
2143
Evan Cheng25ab6902006-09-08 06:48:29 +00002144 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002145}
2146
2147
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002148bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2149 bool hasSymbolicDisplacement) {
2150 // Offset should fit into 32 bit immediate field.
2151 if (!isInt32(Offset))
2152 return false;
2153
2154 // If we don't have a symbolic displacement - we don't have any extra
2155 // restrictions.
2156 if (!hasSymbolicDisplacement)
2157 return true;
2158
2159 // FIXME: Some tweaks might be needed for medium code model.
2160 if (M != CodeModel::Small && M != CodeModel::Kernel)
2161 return false;
2162
2163 // For small code model we assume that latest object is 16MB before end of 31
2164 // bits boundary. We may also accept pretty large negative constants knowing
2165 // that all objects are in the positive half of address space.
2166 if (M == CodeModel::Small && Offset < 16*1024*1024)
2167 return true;
2168
2169 // For kernel code model we know that all object resist in the negative half
2170 // of 32bits address space. We may not accept negative offsets, since they may
2171 // be just off and we may accept pretty large positive ones.
2172 if (M == CodeModel::Kernel && Offset > 0)
2173 return true;
2174
2175 return false;
2176}
2177
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002178/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2179/// specific condition code, returning the condition code and the LHS/RHS of the
2180/// comparison to make.
2181static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2182 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002183 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002184 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2185 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2186 // X > -1 -> X == 0, jump !sign.
2187 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002188 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002189 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2190 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002191 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002192 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002193 // X < 1 -> X <= 0
2194 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002195 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002196 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002197 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002198
Evan Chengd9558e02006-01-06 00:43:03 +00002199 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002200 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002201 case ISD::SETEQ: return X86::COND_E;
2202 case ISD::SETGT: return X86::COND_G;
2203 case ISD::SETGE: return X86::COND_GE;
2204 case ISD::SETLT: return X86::COND_L;
2205 case ISD::SETLE: return X86::COND_LE;
2206 case ISD::SETNE: return X86::COND_NE;
2207 case ISD::SETULT: return X86::COND_B;
2208 case ISD::SETUGT: return X86::COND_A;
2209 case ISD::SETULE: return X86::COND_BE;
2210 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002211 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002212 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002213
Chris Lattner4c78e022008-12-23 23:42:27 +00002214 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002215
Chris Lattner4c78e022008-12-23 23:42:27 +00002216 // If LHS is a foldable load, but RHS is not, flip the condition.
2217 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2218 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2219 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2220 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002221 }
2222
Chris Lattner4c78e022008-12-23 23:42:27 +00002223 switch (SetCCOpcode) {
2224 default: break;
2225 case ISD::SETOLT:
2226 case ISD::SETOLE:
2227 case ISD::SETUGT:
2228 case ISD::SETUGE:
2229 std::swap(LHS, RHS);
2230 break;
2231 }
2232
2233 // On a floating point condition, the flags are set as follows:
2234 // ZF PF CF op
2235 // 0 | 0 | 0 | X > Y
2236 // 0 | 0 | 1 | X < Y
2237 // 1 | 0 | 0 | X == Y
2238 // 1 | 1 | 1 | unordered
2239 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002240 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002241 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002242 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002243 case ISD::SETOLT: // flipped
2244 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002245 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002246 case ISD::SETOLE: // flipped
2247 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002248 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002249 case ISD::SETUGT: // flipped
2250 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002251 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002252 case ISD::SETUGE: // flipped
2253 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002254 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002255 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002256 case ISD::SETNE: return X86::COND_NE;
2257 case ISD::SETUO: return X86::COND_P;
2258 case ISD::SETO: return X86::COND_NP;
Chris Lattner4c78e022008-12-23 23:42:27 +00002259 }
Evan Chengd9558e02006-01-06 00:43:03 +00002260}
2261
Evan Cheng4a460802006-01-11 00:33:36 +00002262/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2263/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002264/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002265static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002266 switch (X86CC) {
2267 default:
2268 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002269 case X86::COND_B:
2270 case X86::COND_BE:
2271 case X86::COND_E:
2272 case X86::COND_P:
2273 case X86::COND_A:
2274 case X86::COND_AE:
2275 case X86::COND_NE:
2276 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002277 return true;
2278 }
2279}
2280
Nate Begeman9008ca62009-04-27 18:41:29 +00002281/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2282/// the specified range (L, H].
2283static bool isUndefOrInRange(int Val, int Low, int Hi) {
2284 return (Val < 0) || (Val >= Low && Val < Hi);
2285}
2286
2287/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2288/// specified value.
2289static bool isUndefOrEqual(int Val, int CmpVal) {
2290 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002291 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002292 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002293}
2294
Nate Begeman9008ca62009-04-27 18:41:29 +00002295/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2296/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2297/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002298static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002299 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002300 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002301 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002302 return (Mask[0] < 2 && Mask[1] < 2);
2303 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002304}
2305
Nate Begeman9008ca62009-04-27 18:41:29 +00002306bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
2307 SmallVector<int, 8> M;
2308 N->getMask(M);
2309 return ::isPSHUFDMask(M, N->getValueType(0));
2310}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002311
Nate Begeman9008ca62009-04-27 18:41:29 +00002312/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2313/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002314static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002315 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002316 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002317
2318 // Lower quadword copied in order or undef.
2319 for (int i = 0; i != 4; ++i)
2320 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002321 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002322
Evan Cheng506d3df2006-03-29 23:07:14 +00002323 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002324 for (int i = 4; i != 8; ++i)
2325 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002326 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002327
Evan Cheng506d3df2006-03-29 23:07:14 +00002328 return true;
2329}
2330
Nate Begeman9008ca62009-04-27 18:41:29 +00002331bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
2332 SmallVector<int, 8> M;
2333 N->getMask(M);
2334 return ::isPSHUFHWMask(M, N->getValueType(0));
2335}
Evan Cheng506d3df2006-03-29 23:07:14 +00002336
Nate Begeman9008ca62009-04-27 18:41:29 +00002337/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2338/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002339static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002340 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002341 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002342
Rafael Espindola15684b22009-04-24 12:40:33 +00002343 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002344 for (int i = 4; i != 8; ++i)
2345 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002346 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002347
Rafael Espindola15684b22009-04-24 12:40:33 +00002348 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002349 for (int i = 0; i != 4; ++i)
2350 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002351 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002352
Rafael Espindola15684b22009-04-24 12:40:33 +00002353 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002354}
2355
Nate Begeman9008ca62009-04-27 18:41:29 +00002356bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
2357 SmallVector<int, 8> M;
2358 N->getMask(M);
2359 return ::isPSHUFLWMask(M, N->getValueType(0));
2360}
2361
Evan Cheng14aed5e2006-03-24 01:18:28 +00002362/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2363/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002364static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002365 int NumElems = VT.getVectorNumElements();
2366 if (NumElems != 2 && NumElems != 4)
2367 return false;
2368
2369 int Half = NumElems / 2;
2370 for (int i = 0; i < Half; ++i)
2371 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002372 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002373 for (int i = Half; i < NumElems; ++i)
2374 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002375 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002376
Evan Cheng14aed5e2006-03-24 01:18:28 +00002377 return true;
2378}
2379
Nate Begeman9008ca62009-04-27 18:41:29 +00002380bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2381 SmallVector<int, 8> M;
2382 N->getMask(M);
2383 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002384}
2385
Evan Cheng213d2cf2007-05-17 18:45:50 +00002386/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002387/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2388/// half elements to come from vector 1 (which would equal the dest.) and
2389/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002390static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002391 int NumElems = VT.getVectorNumElements();
2392
2393 if (NumElems != 2 && NumElems != 4)
2394 return false;
2395
2396 int Half = NumElems / 2;
2397 for (int i = 0; i < Half; ++i)
2398 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002399 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002400 for (int i = Half; i < NumElems; ++i)
2401 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002402 return false;
2403 return true;
2404}
2405
Nate Begeman9008ca62009-04-27 18:41:29 +00002406static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2407 SmallVector<int, 8> M;
2408 N->getMask(M);
2409 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002410}
2411
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002412/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2413/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002414bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2415 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002416 return false;
2417
Evan Cheng2064a2b2006-03-28 06:50:32 +00002418 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002419 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2420 isUndefOrEqual(N->getMaskElt(1), 7) &&
2421 isUndefOrEqual(N->getMaskElt(2), 2) &&
2422 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002423}
2424
Evan Cheng5ced1d82006-04-06 23:23:56 +00002425/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2426/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002427bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2428 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002429
Evan Cheng5ced1d82006-04-06 23:23:56 +00002430 if (NumElems != 2 && NumElems != 4)
2431 return false;
2432
Evan Chengc5cdff22006-04-07 21:53:05 +00002433 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002434 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002435 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002436
Evan Chengc5cdff22006-04-07 21:53:05 +00002437 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002438 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002439 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002440
2441 return true;
2442}
2443
2444/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng533a0aa2006-04-19 20:35:22 +00002445/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
2446/// and MOVLHPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002447bool X86::isMOVHPMask(ShuffleVectorSDNode *N) {
2448 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002449
Evan Cheng5ced1d82006-04-06 23:23:56 +00002450 if (NumElems != 2 && NumElems != 4)
2451 return false;
2452
Evan Chengc5cdff22006-04-07 21:53:05 +00002453 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002454 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002455 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002456
Nate Begeman9008ca62009-04-27 18:41:29 +00002457 for (unsigned i = 0; i < NumElems/2; ++i)
2458 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002459 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002460
2461 return true;
2462}
2463
Nate Begeman9008ca62009-04-27 18:41:29 +00002464/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2465/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2466/// <2, 3, 2, 3>
2467bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2468 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2469
2470 if (NumElems != 4)
2471 return false;
2472
2473 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2474 isUndefOrEqual(N->getMaskElt(1), 3) &&
2475 isUndefOrEqual(N->getMaskElt(2), 2) &&
2476 isUndefOrEqual(N->getMaskElt(3), 3);
2477}
2478
Evan Cheng0038e592006-03-28 00:39:58 +00002479/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2480/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002481static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002482 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002483 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002484 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002485 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002486
2487 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2488 int BitI = Mask[i];
2489 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002490 if (!isUndefOrEqual(BitI, j))
2491 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002492 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002493 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002494 return false;
2495 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002496 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002497 return false;
2498 }
Evan Cheng0038e592006-03-28 00:39:58 +00002499 }
Evan Cheng0038e592006-03-28 00:39:58 +00002500 return true;
2501}
2502
Nate Begeman9008ca62009-04-27 18:41:29 +00002503bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2504 SmallVector<int, 8> M;
2505 N->getMask(M);
2506 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002507}
2508
Evan Cheng4fcb9222006-03-28 02:43:26 +00002509/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2510/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Owen Andersone50ed302009-08-10 22:56:29 +00002511static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002512 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002513 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002514 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002515 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002516
2517 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2518 int BitI = Mask[i];
2519 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002520 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002521 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002522 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002523 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002524 return false;
2525 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002526 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002527 return false;
2528 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002529 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002530 return true;
2531}
2532
Nate Begeman9008ca62009-04-27 18:41:29 +00002533bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2534 SmallVector<int, 8> M;
2535 N->getMask(M);
2536 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002537}
2538
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002539/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2540/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2541/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002542static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002543 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002544 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002545 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002546
2547 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2548 int BitI = Mask[i];
2549 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002550 if (!isUndefOrEqual(BitI, j))
2551 return false;
2552 if (!isUndefOrEqual(BitI1, j))
2553 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002554 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002555 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002556}
2557
Nate Begeman9008ca62009-04-27 18:41:29 +00002558bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2559 SmallVector<int, 8> M;
2560 N->getMask(M);
2561 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2562}
2563
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002564/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2565/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2566/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002567static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002568 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002569 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2570 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002571
2572 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2573 int BitI = Mask[i];
2574 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002575 if (!isUndefOrEqual(BitI, j))
2576 return false;
2577 if (!isUndefOrEqual(BitI1, j))
2578 return false;
2579 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002580 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002581}
2582
Nate Begeman9008ca62009-04-27 18:41:29 +00002583bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2584 SmallVector<int, 8> M;
2585 N->getMask(M);
2586 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2587}
2588
Evan Cheng017dcc62006-04-21 01:05:10 +00002589/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2590/// specifies a shuffle of elements that is suitable for input to MOVSS,
2591/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00002592static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002593 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002594 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002595
2596 int NumElts = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002597
2598 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002599 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002600
2601 for (int i = 1; i < NumElts; ++i)
2602 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002603 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002604
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002605 return true;
2606}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002607
Nate Begeman9008ca62009-04-27 18:41:29 +00002608bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2609 SmallVector<int, 8> M;
2610 N->getMask(M);
2611 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002612}
2613
Evan Cheng017dcc62006-04-21 01:05:10 +00002614/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2615/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002616/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00002617static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002618 bool V2IsSplat = false, bool V2IsUndef = false) {
2619 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002620 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002621 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002622
2623 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002624 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002625
2626 for (int i = 1; i < NumOps; ++i)
2627 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2628 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2629 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002630 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002631
Evan Cheng39623da2006-04-20 08:58:49 +00002632 return true;
2633}
2634
Nate Begeman9008ca62009-04-27 18:41:29 +00002635static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002636 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002637 SmallVector<int, 8> M;
2638 N->getMask(M);
2639 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002640}
2641
Evan Chengd9539472006-04-14 21:59:03 +00002642/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2643/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002644bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2645 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002646 return false;
2647
2648 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00002649 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002650 int Elt = N->getMaskElt(i);
2651 if (Elt >= 0 && Elt != 1)
2652 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00002653 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002654
2655 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002656 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002657 int Elt = N->getMaskElt(i);
2658 if (Elt >= 0 && Elt != 3)
2659 return false;
2660 if (Elt == 3)
2661 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002662 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002663 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00002664 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002665 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002666}
2667
2668/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2669/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002670bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
2671 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002672 return false;
2673
2674 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00002675 for (unsigned i = 0; i < 2; ++i)
2676 if (N->getMaskElt(i) > 0)
2677 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002678
2679 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002680 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002681 int Elt = N->getMaskElt(i);
2682 if (Elt >= 0 && Elt != 2)
2683 return false;
2684 if (Elt == 2)
2685 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002686 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002687 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002688 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002689}
2690
Evan Cheng0b457f02008-09-25 20:50:48 +00002691/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2692/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002693bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
2694 int e = N->getValueType(0).getVectorNumElements() / 2;
2695
2696 for (int i = 0; i < e; ++i)
2697 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002698 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002699 for (int i = 0; i < e; ++i)
2700 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002701 return false;
2702 return true;
2703}
2704
Evan Cheng63d33002006-03-22 08:01:21 +00002705/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2706/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2707/// instructions.
2708unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002709 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
2710 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
2711
Evan Chengb9df0ca2006-03-22 02:53:00 +00002712 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2713 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00002714 for (int i = 0; i < NumOperands; ++i) {
2715 int Val = SVOp->getMaskElt(NumOperands-i-1);
2716 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00002717 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00002718 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00002719 if (i != NumOperands - 1)
2720 Mask <<= Shift;
2721 }
Evan Cheng63d33002006-03-22 08:01:21 +00002722 return Mask;
2723}
2724
Evan Cheng506d3df2006-03-29 23:07:14 +00002725/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2726/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2727/// instructions.
2728unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002729 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002730 unsigned Mask = 0;
2731 // 8 nodes, but we only care about the last 4.
2732 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002733 int Val = SVOp->getMaskElt(i);
2734 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002735 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00002736 if (i != 4)
2737 Mask <<= 2;
2738 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002739 return Mask;
2740}
2741
2742/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2743/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2744/// instructions.
2745unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002746 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002747 unsigned Mask = 0;
2748 // 8 nodes, but we only care about the first 4.
2749 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002750 int Val = SVOp->getMaskElt(i);
2751 if (Val >= 0)
2752 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00002753 if (i != 0)
2754 Mask <<= 2;
2755 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002756 return Mask;
2757}
2758
Evan Cheng37b73872009-07-30 08:33:02 +00002759/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2760/// constant +0.0.
2761bool X86::isZeroNode(SDValue Elt) {
2762 return ((isa<ConstantSDNode>(Elt) &&
2763 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
2764 (isa<ConstantFPSDNode>(Elt) &&
2765 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
2766}
2767
Nate Begeman9008ca62009-04-27 18:41:29 +00002768/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
2769/// their permute mask.
2770static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
2771 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002772 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002773 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002774 SmallVector<int, 8> MaskVec;
2775
Nate Begeman5a5ca152009-04-29 05:20:52 +00002776 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002777 int idx = SVOp->getMaskElt(i);
2778 if (idx < 0)
2779 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002780 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002781 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002782 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002783 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002784 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002785 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
2786 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002787}
2788
Evan Cheng779ccea2007-12-07 21:30:01 +00002789/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
2790/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00002791static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002792 unsigned NumElems = VT.getVectorNumElements();
2793 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002794 int idx = Mask[i];
2795 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002796 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002797 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002798 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002799 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002800 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002801 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002802}
2803
Evan Cheng533a0aa2006-04-19 20:35:22 +00002804/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2805/// match movhlps. The lower half elements should come from upper half of
2806/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002807/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00002808static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
2809 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00002810 return false;
2811 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002812 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002813 return false;
2814 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002815 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002816 return false;
2817 return true;
2818}
2819
Evan Cheng5ced1d82006-04-06 23:23:56 +00002820/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00002821/// is promoted to a vector. It also returns the LoadSDNode by reference if
2822/// required.
2823static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00002824 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
2825 return false;
2826 N = N->getOperand(0).getNode();
2827 if (!ISD::isNON_EXTLoad(N))
2828 return false;
2829 if (LD)
2830 *LD = cast<LoadSDNode>(N);
2831 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002832}
2833
Evan Cheng533a0aa2006-04-19 20:35:22 +00002834/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2835/// match movlp{s|d}. The lower half elements should come from lower half of
2836/// V1 (and in order), and the upper half elements should come from the upper
2837/// half of V2 (and in order). And since V1 will become the source of the
2838/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00002839static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
2840 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00002841 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002842 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00002843 // Is V2 is a vector load, don't do this transformation. We will try to use
2844 // load folding shufps op.
2845 if (ISD::isNON_EXTLoad(V2))
2846 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002847
Nate Begeman5a5ca152009-04-29 05:20:52 +00002848 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002849
Evan Cheng533a0aa2006-04-19 20:35:22 +00002850 if (NumElems != 2 && NumElems != 4)
2851 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002852 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002853 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002854 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002855 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002856 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002857 return false;
2858 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002859}
2860
Evan Cheng39623da2006-04-20 08:58:49 +00002861/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2862/// all the same.
2863static bool isSplatVector(SDNode *N) {
2864 if (N->getOpcode() != ISD::BUILD_VECTOR)
2865 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002866
Dan Gohman475871a2008-07-27 21:46:04 +00002867 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00002868 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2869 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002870 return false;
2871 return true;
2872}
2873
Evan Cheng213d2cf2007-05-17 18:45:50 +00002874/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Nate Begeman9008ca62009-04-27 18:41:29 +00002875/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002876/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00002877static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00002878 SDValue V1 = N->getOperand(0);
2879 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002880 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2881 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002882 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002883 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002884 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00002885 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
2886 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00002887 if (Opc != ISD::BUILD_VECTOR ||
2888 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002889 return false;
2890 } else if (Idx >= 0) {
2891 unsigned Opc = V1.getOpcode();
2892 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
2893 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00002894 if (Opc != ISD::BUILD_VECTOR ||
2895 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00002896 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00002897 }
2898 }
2899 return true;
2900}
2901
2902/// getZeroVector - Returns a vector of specified type with all zero elements.
2903///
Owen Andersone50ed302009-08-10 22:56:29 +00002904static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00002905 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002906 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00002907
Chris Lattner8a594482007-11-25 00:24:49 +00002908 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2909 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00002910 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002911 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00002912 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
2913 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002914 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00002915 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
2916 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002917 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00002918 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
2919 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002920 }
Dale Johannesenace16102009-02-03 19:33:06 +00002921 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00002922}
2923
Chris Lattner8a594482007-11-25 00:24:49 +00002924/// getOnesVector - Returns a vector of specified type with all bits set.
2925///
Owen Andersone50ed302009-08-10 22:56:29 +00002926static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002927 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00002928
Chris Lattner8a594482007-11-25 00:24:49 +00002929 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2930 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00002931 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00002932 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002933 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00002934 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00002935 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00002936 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00002937 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00002938}
2939
2940
Evan Cheng39623da2006-04-20 08:58:49 +00002941/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2942/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00002943static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002944 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002945 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002946
Evan Cheng39623da2006-04-20 08:58:49 +00002947 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002948 SmallVector<int, 8> MaskVec;
2949 SVOp->getMask(MaskVec);
2950
Nate Begeman5a5ca152009-04-29 05:20:52 +00002951 for (unsigned i = 0; i != NumElems; ++i) {
2952 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002953 MaskVec[i] = NumElems;
2954 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00002955 }
Evan Cheng39623da2006-04-20 08:58:49 +00002956 }
Evan Cheng39623da2006-04-20 08:58:49 +00002957 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00002958 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
2959 SVOp->getOperand(1), &MaskVec[0]);
2960 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00002961}
2962
Evan Cheng017dcc62006-04-21 01:05:10 +00002963/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2964/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00002965static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00002966 SDValue V2) {
2967 unsigned NumElems = VT.getVectorNumElements();
2968 SmallVector<int, 8> Mask;
2969 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00002970 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002971 Mask.push_back(i);
2972 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00002973}
2974
Nate Begeman9008ca62009-04-27 18:41:29 +00002975/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00002976static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00002977 SDValue V2) {
2978 unsigned NumElems = VT.getVectorNumElements();
2979 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00002980 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002981 Mask.push_back(i);
2982 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00002983 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002984 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00002985}
2986
Nate Begeman9008ca62009-04-27 18:41:29 +00002987/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00002988static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00002989 SDValue V2) {
2990 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00002991 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00002992 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00002993 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002994 Mask.push_back(i + Half);
2995 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00002996 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002997 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00002998}
2999
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003000/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Nate Begeman9008ca62009-04-27 18:41:29 +00003001static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
3002 bool HasSSE2) {
3003 if (SV->getValueType(0).getVectorNumElements() <= 4)
3004 return SDValue(SV, 0);
3005
Owen Anderson825b72b2009-08-11 20:47:22 +00003006 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003007 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003008 DebugLoc dl = SV->getDebugLoc();
3009 SDValue V1 = SV->getOperand(0);
3010 int NumElems = VT.getVectorNumElements();
3011 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003012
Nate Begeman9008ca62009-04-27 18:41:29 +00003013 // unpack elements to the correct location
3014 while (NumElems > 4) {
3015 if (EltNo < NumElems/2) {
3016 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3017 } else {
3018 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3019 EltNo -= NumElems/2;
3020 }
3021 NumElems >>= 1;
3022 }
3023
3024 // Perform the splat.
3025 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003026 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003027 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3028 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003029}
3030
Evan Chengba05f722006-04-21 23:03:30 +00003031/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003032/// vector of zero or undef vector. This produces a shuffle where the low
3033/// element of V2 is swizzled into the zero/undef vector, landing at element
3034/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003035static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003036 bool isZero, bool HasSSE2,
3037 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003038 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003039 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003040 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3041 unsigned NumElems = VT.getVectorNumElements();
3042 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003043 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003044 // If this is the insertion idx, put the low elt of V2 here.
3045 MaskVec.push_back(i == Idx ? NumElems : i);
3046 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003047}
3048
Evan Chengf26ffe92008-05-29 08:22:04 +00003049/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3050/// a shuffle that is zero.
3051static
Nate Begeman9008ca62009-04-27 18:41:29 +00003052unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3053 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003054 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003055 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003056 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003057 int Idx = SVOp->getMaskElt(Index);
3058 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003059 ++NumZeros;
3060 continue;
3061 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003062 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003063 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003064 ++NumZeros;
3065 else
3066 break;
3067 }
3068 return NumZeros;
3069}
3070
3071/// isVectorShift - Returns true if the shuffle can be implemented as a
3072/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003073/// FIXME: split into pslldqi, psrldqi, palignr variants.
3074static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003075 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003076 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003077
3078 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003079 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003080 if (!NumZeros) {
3081 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003082 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003083 if (!NumZeros)
3084 return false;
3085 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003086 bool SeenV1 = false;
3087 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003088 for (int i = NumZeros; i < NumElems; ++i) {
3089 int Val = isLeft ? (i - NumZeros) : i;
3090 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3091 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003092 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003093 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003094 SeenV1 = true;
3095 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003096 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003097 SeenV2 = true;
3098 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003099 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003100 return false;
3101 }
3102 if (SeenV1 && SeenV2)
3103 return false;
3104
Nate Begeman9008ca62009-04-27 18:41:29 +00003105 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003106 ShAmt = NumZeros;
3107 return true;
3108}
3109
3110
Evan Chengc78d3b42006-04-24 18:01:45 +00003111/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3112///
Dan Gohman475871a2008-07-27 21:46:04 +00003113static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003114 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003115 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003116 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003117 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003118
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003119 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003120 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003121 bool First = true;
3122 for (unsigned i = 0; i < 16; ++i) {
3123 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3124 if (ThisIsNonZero && First) {
3125 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003126 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003127 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003128 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003129 First = false;
3130 }
3131
3132 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003133 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003134 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3135 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003136 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003137 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003138 }
3139 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003140 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3141 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3142 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003143 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003144 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003145 } else
3146 ThisElt = LastElt;
3147
Gabor Greifba36cb52008-08-28 21:40:38 +00003148 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003149 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003150 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003151 }
3152 }
3153
Owen Anderson825b72b2009-08-11 20:47:22 +00003154 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003155}
3156
Bill Wendlinga348c562007-03-22 18:42:45 +00003157/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003158///
Dan Gohman475871a2008-07-27 21:46:04 +00003159static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003160 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003161 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003162 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003163 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003164
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003165 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003166 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003167 bool First = true;
3168 for (unsigned i = 0; i < 8; ++i) {
3169 bool isNonZero = (NonZeros & (1 << i)) != 0;
3170 if (isNonZero) {
3171 if (First) {
3172 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003173 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003174 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003175 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003176 First = false;
3177 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003178 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003179 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003180 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003181 }
3182 }
3183
3184 return V;
3185}
3186
Evan Chengf26ffe92008-05-29 08:22:04 +00003187/// getVShift - Return a vector logical shift node.
3188///
Owen Andersone50ed302009-08-10 22:56:29 +00003189static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003190 unsigned NumBits, SelectionDAG &DAG,
3191 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003192 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003193 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003194 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003195 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3196 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3197 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003198 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003199}
3200
Dan Gohman475871a2008-07-27 21:46:04 +00003201SDValue
3202X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003203 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003204 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003205 if (ISD::isBuildVectorAllZeros(Op.getNode())
3206 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003207 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3208 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3209 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003210 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003211 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003212
Gabor Greifba36cb52008-08-28 21:40:38 +00003213 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003214 return getOnesVector(Op.getValueType(), DAG, dl);
3215 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003216 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003217
Owen Andersone50ed302009-08-10 22:56:29 +00003218 EVT VT = Op.getValueType();
3219 EVT ExtVT = VT.getVectorElementType();
3220 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003221
3222 unsigned NumElems = Op.getNumOperands();
3223 unsigned NumZero = 0;
3224 unsigned NumNonZero = 0;
3225 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003226 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003227 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003228 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003229 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003230 if (Elt.getOpcode() == ISD::UNDEF)
3231 continue;
3232 Values.insert(Elt);
3233 if (Elt.getOpcode() != ISD::Constant &&
3234 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003235 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003236 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003237 NumZero++;
3238 else {
3239 NonZeros |= (1 << i);
3240 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003241 }
3242 }
3243
Dan Gohman7f321562007-06-25 16:23:39 +00003244 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003245 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003246 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003247 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003248
Chris Lattner67f453a2008-03-09 05:42:06 +00003249 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003250 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003251 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003252 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003253
Chris Lattner62098042008-03-09 01:05:04 +00003254 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3255 // the value are obviously zero, truncate the value to i32 and do the
3256 // insertion that way. Only do this if the value is non-constant or if the
3257 // value is a constant being inserted into element 0. It is cheaper to do
3258 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003259 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003260 (!IsAllConstants || Idx == 0)) {
3261 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3262 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003263 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3264 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003265
Chris Lattner62098042008-03-09 01:05:04 +00003266 // Truncate the value (which may itself be a constant) to i32, and
3267 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003268 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003269 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003270 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3271 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003272
Chris Lattner62098042008-03-09 01:05:04 +00003273 // Now we have our 32-bit value zero extended in the low element of
3274 // a vector. If Idx != 0, swizzle it into place.
3275 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003276 SmallVector<int, 4> Mask;
3277 Mask.push_back(Idx);
3278 for (unsigned i = 1; i != VecElts; ++i)
3279 Mask.push_back(i);
3280 Item = DAG.getVectorShuffle(VecVT, dl, Item,
3281 DAG.getUNDEF(Item.getValueType()),
3282 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003283 }
Dale Johannesenace16102009-02-03 19:33:06 +00003284 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003285 }
3286 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003287
Chris Lattner19f79692008-03-08 22:59:52 +00003288 // If we have a constant or non-constant insertion into the low element of
3289 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3290 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003291 // depending on what the source datatype is.
3292 if (Idx == 0) {
3293 if (NumZero == 0) {
3294 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003295 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3296 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003297 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3298 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3299 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3300 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003301 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3302 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3303 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003304 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3305 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3306 Subtarget->hasSSE2(), DAG);
3307 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3308 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003309 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003310
3311 // Is it a vector logical left shift?
3312 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003313 X86::isZeroNode(Op.getOperand(0)) &&
3314 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003315 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003316 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003317 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003318 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003319 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003320 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003321
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003322 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003323 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003324
Chris Lattner19f79692008-03-08 22:59:52 +00003325 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3326 // is a non-constant being inserted into an element other than the low one,
3327 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3328 // movd/movss) to move this into the low element, then shuffle it into
3329 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003330 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003331 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003332
Evan Cheng0db9fe62006-04-25 20:13:52 +00003333 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003334 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3335 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003336 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003337 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003338 MaskVec.push_back(i == Idx ? 0 : 1);
3339 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003340 }
3341 }
3342
Chris Lattner67f453a2008-03-09 05:42:06 +00003343 // Splat is obviously ok. Let legalizer expand it to a shuffle.
3344 if (Values.size() == 1)
Dan Gohman475871a2008-07-27 21:46:04 +00003345 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00003346
Dan Gohmana3941172007-07-24 22:55:08 +00003347 // A vector full of immediates; various special cases are already
3348 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003349 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003350 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003351
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003352 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003353 if (EVTBits == 64) {
3354 if (NumNonZero == 1) {
3355 // One half is zero or undef.
3356 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003357 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003358 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003359 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3360 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003361 }
Dan Gohman475871a2008-07-27 21:46:04 +00003362 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003363 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003364
3365 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003366 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003367 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003368 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003369 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003370 }
3371
Bill Wendling826f36f2007-03-28 00:57:11 +00003372 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003373 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003374 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003375 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003376 }
3377
3378 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003379 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003380 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003381 if (NumElems == 4 && NumZero > 0) {
3382 for (unsigned i = 0; i < 4; ++i) {
3383 bool isZero = !(NonZeros & (1 << i));
3384 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003385 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003386 else
Dale Johannesenace16102009-02-03 19:33:06 +00003387 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003388 }
3389
3390 for (unsigned i = 0; i < 2; ++i) {
3391 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3392 default: break;
3393 case 0:
3394 V[i] = V[i*2]; // Must be a zero vector.
3395 break;
3396 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003397 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003398 break;
3399 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003400 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003401 break;
3402 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003403 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003404 break;
3405 }
3406 }
3407
Nate Begeman9008ca62009-04-27 18:41:29 +00003408 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003409 bool Reverse = (NonZeros & 0x3) == 2;
3410 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003411 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003412 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3413 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003414 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3415 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003416 }
3417
3418 if (Values.size() > 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003419 // If we have SSE 4.1, Expand into a number of inserts unless the number of
3420 // values to be inserted is equal to the number of elements, in which case
3421 // use the unpack code below in the hopes of matching the consecutive elts
3422 // load merge pattern for shuffles.
3423 // FIXME: We could probably just check that here directly.
3424 if (Values.size() < NumElems && VT.getSizeInBits() == 128 &&
3425 getSubtarget()->hasSSE41()) {
3426 V[0] = DAG.getUNDEF(VT);
3427 for (unsigned i = 0; i < NumElems; ++i)
3428 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3429 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3430 Op.getOperand(i), DAG.getIntPtrConstant(i));
3431 return V[0];
3432 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003433 // Expand into a number of unpckl*.
3434 // e.g. for v4f32
3435 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3436 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3437 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003438 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003439 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003440 NumElems >>= 1;
3441 while (NumElems != 0) {
3442 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003443 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003444 NumElems >>= 1;
3445 }
3446 return V[0];
3447 }
3448
Dan Gohman475871a2008-07-27 21:46:04 +00003449 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003450}
3451
Nate Begemanb9a47b82009-02-23 08:49:38 +00003452// v8i16 shuffles - Prefer shuffles in the following order:
3453// 1. [all] pshuflw, pshufhw, optional move
3454// 2. [ssse3] 1 x pshufb
3455// 3. [ssse3] 2 x pshufb + 1 x por
3456// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003457static
Nate Begeman9008ca62009-04-27 18:41:29 +00003458SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
3459 SelectionDAG &DAG, X86TargetLowering &TLI) {
3460 SDValue V1 = SVOp->getOperand(0);
3461 SDValue V2 = SVOp->getOperand(1);
3462 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003463 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00003464
Nate Begemanb9a47b82009-02-23 08:49:38 +00003465 // Determine if more than 1 of the words in each of the low and high quadwords
3466 // of the result come from the same quadword of one of the two inputs. Undef
3467 // mask values count as coming from any quadword, for better codegen.
3468 SmallVector<unsigned, 4> LoQuad(4);
3469 SmallVector<unsigned, 4> HiQuad(4);
3470 BitVector InputQuads(4);
3471 for (unsigned i = 0; i < 8; ++i) {
3472 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00003473 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003474 MaskVals.push_back(EltIdx);
3475 if (EltIdx < 0) {
3476 ++Quad[0];
3477 ++Quad[1];
3478 ++Quad[2];
3479 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00003480 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003481 }
3482 ++Quad[EltIdx / 4];
3483 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00003484 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003485
Nate Begemanb9a47b82009-02-23 08:49:38 +00003486 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003487 unsigned MaxQuad = 1;
3488 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003489 if (LoQuad[i] > MaxQuad) {
3490 BestLoQuad = i;
3491 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003492 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003493 }
3494
Nate Begemanb9a47b82009-02-23 08:49:38 +00003495 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003496 MaxQuad = 1;
3497 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003498 if (HiQuad[i] > MaxQuad) {
3499 BestHiQuad = i;
3500 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003501 }
3502 }
3503
Nate Begemanb9a47b82009-02-23 08:49:38 +00003504 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
3505 // of the two input vectors, shuffle them into one input vector so only a
3506 // single pshufb instruction is necessary. If There are more than 2 input
3507 // quads, disable the next transformation since it does not help SSSE3.
3508 bool V1Used = InputQuads[0] || InputQuads[1];
3509 bool V2Used = InputQuads[2] || InputQuads[3];
3510 if (TLI.getSubtarget()->hasSSSE3()) {
3511 if (InputQuads.count() == 2 && V1Used && V2Used) {
3512 BestLoQuad = InputQuads.find_first();
3513 BestHiQuad = InputQuads.find_next(BestLoQuad);
3514 }
3515 if (InputQuads.count() > 2) {
3516 BestLoQuad = -1;
3517 BestHiQuad = -1;
3518 }
3519 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003520
Nate Begemanb9a47b82009-02-23 08:49:38 +00003521 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
3522 // the shuffle mask. If a quad is scored as -1, that means that it contains
3523 // words from all 4 input quadwords.
3524 SDValue NewV;
3525 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003526 SmallVector<int, 8> MaskV;
3527 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
3528 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Owen Anderson825b72b2009-08-11 20:47:22 +00003529 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
3530 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
3531 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
3532 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003533
Nate Begemanb9a47b82009-02-23 08:49:38 +00003534 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
3535 // source words for the shuffle, to aid later transformations.
3536 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00003537 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00003538 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003539 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00003540 if (idx != (int)i)
3541 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003542 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00003543 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003544 AllWordsInNewV = false;
3545 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00003546 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003547
Nate Begemanb9a47b82009-02-23 08:49:38 +00003548 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
3549 if (AllWordsInNewV) {
3550 for (int i = 0; i != 8; ++i) {
3551 int idx = MaskVals[i];
3552 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003553 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003554 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
3555 if ((idx != i) && idx < 4)
3556 pshufhw = false;
3557 if ((idx != i) && idx > 3)
3558 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00003559 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003560 V1 = NewV;
3561 V2Used = false;
3562 BestLoQuad = 0;
3563 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003564 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003565
Nate Begemanb9a47b82009-02-23 08:49:38 +00003566 // If we've eliminated the use of V2, and the new mask is a pshuflw or
3567 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00003568 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003569 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
3570 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00003571 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003572 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003573
3574 // If we have SSSE3, and all words of the result are from 1 input vector,
3575 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
3576 // is present, fall back to case 4.
3577 if (TLI.getSubtarget()->hasSSSE3()) {
3578 SmallVector<SDValue,16> pshufbMask;
3579
3580 // If we have elements from both input vectors, set the high bit of the
3581 // shuffle mask element to zero out elements that come from V2 in the V1
3582 // mask, and elements that come from V1 in the V2 mask, so that the two
3583 // results can be OR'd together.
3584 bool TwoInputs = V1Used && V2Used;
3585 for (unsigned i = 0; i != 8; ++i) {
3586 int EltIdx = MaskVals[i] * 2;
3587 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003588 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3589 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003590 continue;
3591 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003592 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3593 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003594 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003595 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
3596 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003597 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003598 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003599 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00003600 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003601
3602 // Calculate the shuffle mask for the second input, shuffle it, and
3603 // OR it with the first shuffled input.
3604 pshufbMask.clear();
3605 for (unsigned i = 0; i != 8; ++i) {
3606 int EltIdx = MaskVals[i] * 2;
3607 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003608 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3609 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003610 continue;
3611 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003612 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3613 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003614 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003615 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
3616 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003617 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003618 MVT::v16i8, &pshufbMask[0], 16));
3619 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3620 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003621 }
3622
3623 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
3624 // and update MaskVals with new element order.
3625 BitVector InOrder(8);
3626 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003627 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003628 for (int i = 0; i != 4; ++i) {
3629 int idx = MaskVals[i];
3630 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003631 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003632 InOrder.set(i);
3633 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003634 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003635 InOrder.set(i);
3636 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003637 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003638 }
3639 }
3640 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003641 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00003642 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00003643 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003644 }
3645
3646 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
3647 // and update MaskVals with the new element order.
3648 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003649 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003650 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003651 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003652 for (unsigned i = 4; i != 8; ++i) {
3653 int idx = MaskVals[i];
3654 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003655 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003656 InOrder.set(i);
3657 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003658 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003659 InOrder.set(i);
3660 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003661 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003662 }
3663 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003664 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00003665 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003666 }
3667
3668 // In case BestHi & BestLo were both -1, which means each quadword has a word
3669 // from each of the four input quadwords, calculate the InOrder bitvector now
3670 // before falling through to the insert/extract cleanup.
3671 if (BestLoQuad == -1 && BestHiQuad == -1) {
3672 NewV = V1;
3673 for (int i = 0; i != 8; ++i)
3674 if (MaskVals[i] < 0 || MaskVals[i] == i)
3675 InOrder.set(i);
3676 }
3677
3678 // The other elements are put in the right place using pextrw and pinsrw.
3679 for (unsigned i = 0; i != 8; ++i) {
3680 if (InOrder[i])
3681 continue;
3682 int EltIdx = MaskVals[i];
3683 if (EltIdx < 0)
3684 continue;
3685 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00003686 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003687 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00003688 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003689 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003690 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003691 DAG.getIntPtrConstant(i));
3692 }
3693 return NewV;
3694}
3695
3696// v16i8 shuffles - Prefer shuffles in the following order:
3697// 1. [ssse3] 1 x pshufb
3698// 2. [ssse3] 2 x pshufb + 1 x por
3699// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
3700static
Nate Begeman9008ca62009-04-27 18:41:29 +00003701SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
3702 SelectionDAG &DAG, X86TargetLowering &TLI) {
3703 SDValue V1 = SVOp->getOperand(0);
3704 SDValue V2 = SVOp->getOperand(1);
3705 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003706 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00003707 SVOp->getMask(MaskVals);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003708
3709 // If we have SSSE3, case 1 is generated when all result bytes come from
3710 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
3711 // present, fall back to case 3.
3712 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
3713 bool V1Only = true;
3714 bool V2Only = true;
3715 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003716 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00003717 if (EltIdx < 0)
3718 continue;
3719 if (EltIdx < 16)
3720 V2Only = false;
3721 else
3722 V1Only = false;
3723 }
3724
3725 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
3726 if (TLI.getSubtarget()->hasSSSE3()) {
3727 SmallVector<SDValue,16> pshufbMask;
3728
3729 // If all result elements are from one input vector, then only translate
3730 // undef mask values to 0x80 (zero out result) in the pshufb mask.
3731 //
3732 // Otherwise, we have elements from both input vectors, and must zero out
3733 // elements that come from V2 in the first mask, and V1 in the second mask
3734 // so that we can OR them together.
3735 bool TwoInputs = !(V1Only || V2Only);
3736 for (unsigned i = 0; i != 16; ++i) {
3737 int EltIdx = MaskVals[i];
3738 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003739 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003740 continue;
3741 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003742 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003743 }
3744 // If all the elements are from V2, assign it to V1 and return after
3745 // building the first pshufb.
3746 if (V2Only)
3747 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00003748 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003749 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003750 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003751 if (!TwoInputs)
3752 return V1;
3753
3754 // Calculate the shuffle mask for the second input, shuffle it, and
3755 // OR it with the first shuffled input.
3756 pshufbMask.clear();
3757 for (unsigned i = 0; i != 16; ++i) {
3758 int EltIdx = MaskVals[i];
3759 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003760 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003761 continue;
3762 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003763 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003764 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003765 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003766 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003767 MVT::v16i8, &pshufbMask[0], 16));
3768 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003769 }
3770
3771 // No SSSE3 - Calculate in place words and then fix all out of place words
3772 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
3773 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00003774 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3775 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003776 SDValue NewV = V2Only ? V2 : V1;
3777 for (int i = 0; i != 8; ++i) {
3778 int Elt0 = MaskVals[i*2];
3779 int Elt1 = MaskVals[i*2+1];
3780
3781 // This word of the result is all undef, skip it.
3782 if (Elt0 < 0 && Elt1 < 0)
3783 continue;
3784
3785 // This word of the result is already in the correct place, skip it.
3786 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
3787 continue;
3788 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
3789 continue;
3790
3791 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
3792 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
3793 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00003794
3795 // If Elt0 and Elt1 are defined, are consecutive, and can be load
3796 // using a single extract together, load it and store it.
3797 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003798 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00003799 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00003800 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00003801 DAG.getIntPtrConstant(i));
3802 continue;
3803 }
3804
Nate Begemanb9a47b82009-02-23 08:49:38 +00003805 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00003806 // source byte is not also odd, shift the extracted word left 8 bits
3807 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00003808 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003809 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003810 DAG.getIntPtrConstant(Elt1 / 2));
3811 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00003812 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003813 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003814 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00003815 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
3816 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003817 }
3818 // If Elt0 is defined, extract it from the appropriate source. If the
3819 // source byte is not also even, shift the extracted word right 8 bits. If
3820 // Elt1 was also defined, OR the extracted values together before
3821 // inserting them in the result.
3822 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003823 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003824 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
3825 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00003826 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003827 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003828 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00003829 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
3830 DAG.getConstant(0x00FF, MVT::i16));
3831 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00003832 : InsElt0;
3833 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003834 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003835 DAG.getIntPtrConstant(i));
3836 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003837 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003838}
3839
Evan Cheng7a831ce2007-12-15 03:00:47 +00003840/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
3841/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
3842/// done when every pair / quad of shuffle mask elements point to elements in
3843/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00003844/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
3845static
Nate Begeman9008ca62009-04-27 18:41:29 +00003846SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
3847 SelectionDAG &DAG,
3848 TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00003849 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003850 SDValue V1 = SVOp->getOperand(0);
3851 SDValue V2 = SVOp->getOperand(1);
3852 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00003853 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00003854 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00003855 EVT MaskEltVT = MaskVT.getVectorElementType();
3856 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00003857 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003858 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003859 case MVT::v4f32: NewVT = MVT::v2f64; break;
3860 case MVT::v4i32: NewVT = MVT::v2i64; break;
3861 case MVT::v8i16: NewVT = MVT::v4i32; break;
3862 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003863 }
3864
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003865 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003866 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00003867 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003868 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003869 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003870 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003871 int Scale = NumElems / NewWidth;
3872 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00003873 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003874 int StartIdx = -1;
3875 for (int j = 0; j < Scale; ++j) {
3876 int EltIdx = SVOp->getMaskElt(i+j);
3877 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003878 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003879 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00003880 StartIdx = EltIdx - (EltIdx % Scale);
3881 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00003882 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00003883 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003884 if (StartIdx == -1)
3885 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00003886 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003887 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003888 }
3889
Dale Johannesenace16102009-02-03 19:33:06 +00003890 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
3891 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00003892 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003893}
3894
Evan Chengd880b972008-05-09 21:53:03 +00003895/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003896///
Owen Andersone50ed302009-08-10 22:56:29 +00003897static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003898 SDValue SrcOp, SelectionDAG &DAG,
3899 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003900 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00003901 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00003902 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00003903 LD = dyn_cast<LoadSDNode>(SrcOp);
3904 if (!LD) {
3905 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
3906 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00003907 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
3908 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00003909 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
3910 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00003911 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00003912 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00003913 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00003914 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3915 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
3916 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
3917 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00003918 SrcOp.getOperand(0)
3919 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00003920 }
3921 }
3922 }
3923
Dale Johannesenace16102009-02-03 19:33:06 +00003924 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3925 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003926 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00003927 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00003928}
3929
Evan Chengace3c172008-07-22 21:13:36 +00003930/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
3931/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003932static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00003933LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
3934 SDValue V1 = SVOp->getOperand(0);
3935 SDValue V2 = SVOp->getOperand(1);
3936 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003937 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003938
Evan Chengace3c172008-07-22 21:13:36 +00003939 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00003940 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00003941 SmallVector<int, 8> Mask1(4U, -1);
3942 SmallVector<int, 8> PermMask;
3943 SVOp->getMask(PermMask);
3944
Evan Chengace3c172008-07-22 21:13:36 +00003945 unsigned NumHi = 0;
3946 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00003947 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003948 int Idx = PermMask[i];
3949 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00003950 Locs[i] = std::make_pair(-1, -1);
3951 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003952 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
3953 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00003954 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00003955 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003956 NumLo++;
3957 } else {
3958 Locs[i] = std::make_pair(1, NumHi);
3959 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00003960 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003961 NumHi++;
3962 }
3963 }
3964 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003965
Evan Chengace3c172008-07-22 21:13:36 +00003966 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003967 // If no more than two elements come from either vector. This can be
3968 // implemented with two shuffles. First shuffle gather the elements.
3969 // The second shuffle, which takes the first shuffle as both of its
3970 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00003971 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003972
Nate Begeman9008ca62009-04-27 18:41:29 +00003973 SmallVector<int, 8> Mask2(4U, -1);
3974
Evan Chengace3c172008-07-22 21:13:36 +00003975 for (unsigned i = 0; i != 4; ++i) {
3976 if (Locs[i].first == -1)
3977 continue;
3978 else {
3979 unsigned Idx = (i < 2) ? 0 : 4;
3980 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00003981 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003982 }
3983 }
3984
Nate Begeman9008ca62009-04-27 18:41:29 +00003985 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003986 } else if (NumLo == 3 || NumHi == 3) {
3987 // Otherwise, we must have three elements from one vector, call it X, and
3988 // one element from the other, call it Y. First, use a shufps to build an
3989 // intermediate vector with the one element from Y and the element from X
3990 // that will be in the same half in the final destination (the indexes don't
3991 // matter). Then, use a shufps to build the final vector, taking the half
3992 // containing the element from Y from the intermediate, and the other half
3993 // from X.
3994 if (NumHi == 3) {
3995 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00003996 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003997 std::swap(V1, V2);
3998 }
3999
4000 // Find the element from V2.
4001 unsigned HiIndex;
4002 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004003 int Val = PermMask[HiIndex];
4004 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004005 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004006 if (Val >= 4)
4007 break;
4008 }
4009
Nate Begeman9008ca62009-04-27 18:41:29 +00004010 Mask1[0] = PermMask[HiIndex];
4011 Mask1[1] = -1;
4012 Mask1[2] = PermMask[HiIndex^1];
4013 Mask1[3] = -1;
4014 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004015
4016 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004017 Mask1[0] = PermMask[0];
4018 Mask1[1] = PermMask[1];
4019 Mask1[2] = HiIndex & 1 ? 6 : 4;
4020 Mask1[3] = HiIndex & 1 ? 4 : 6;
4021 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004022 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004023 Mask1[0] = HiIndex & 1 ? 2 : 0;
4024 Mask1[1] = HiIndex & 1 ? 0 : 2;
4025 Mask1[2] = PermMask[2];
4026 Mask1[3] = PermMask[3];
4027 if (Mask1[2] >= 0)
4028 Mask1[2] += 4;
4029 if (Mask1[3] >= 0)
4030 Mask1[3] += 4;
4031 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004032 }
Evan Chengace3c172008-07-22 21:13:36 +00004033 }
4034
4035 // Break it into (shuffle shuffle_hi, shuffle_lo).
4036 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004037 SmallVector<int,8> LoMask(4U, -1);
4038 SmallVector<int,8> HiMask(4U, -1);
4039
4040 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004041 unsigned MaskIdx = 0;
4042 unsigned LoIdx = 0;
4043 unsigned HiIdx = 2;
4044 for (unsigned i = 0; i != 4; ++i) {
4045 if (i == 2) {
4046 MaskPtr = &HiMask;
4047 MaskIdx = 1;
4048 LoIdx = 0;
4049 HiIdx = 2;
4050 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004051 int Idx = PermMask[i];
4052 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004053 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004054 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004055 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004056 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004057 LoIdx++;
4058 } else {
4059 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004060 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004061 HiIdx++;
4062 }
4063 }
4064
Nate Begeman9008ca62009-04-27 18:41:29 +00004065 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4066 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4067 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004068 for (unsigned i = 0; i != 4; ++i) {
4069 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004070 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004071 } else {
4072 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004073 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004074 }
4075 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004076 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004077}
4078
Dan Gohman475871a2008-07-27 21:46:04 +00004079SDValue
4080X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004081 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004082 SDValue V1 = Op.getOperand(0);
4083 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004084 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004085 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004086 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004087 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004088 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4089 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004090 bool V1IsSplat = false;
4091 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004092
Nate Begeman9008ca62009-04-27 18:41:29 +00004093 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004094 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004095
Nate Begeman9008ca62009-04-27 18:41:29 +00004096 // Promote splats to v4f32.
4097 if (SVOp->isSplat()) {
4098 if (isMMX || NumElems < 4)
4099 return Op;
4100 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004101 }
4102
Evan Cheng7a831ce2007-12-15 03:00:47 +00004103 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4104 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004105 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004106 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004107 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004108 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004109 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004110 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004111 // FIXME: Figure out a cleaner way to do this.
4112 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004113 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004114 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004115 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004116 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4117 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4118 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004119 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004120 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004121 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4122 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004123 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004124 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004125 }
4126 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004127
4128 if (X86::isPSHUFDMask(SVOp))
4129 return Op;
4130
Evan Chengf26ffe92008-05-29 08:22:04 +00004131 // Check if this can be converted into a logical shift.
4132 bool isLeft = false;
4133 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004134 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004135 bool isShift = getSubtarget()->hasSSE2() &&
4136 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004137 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004138 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004139 // v_set0 + movlhps or movhlps, etc.
Owen Andersone50ed302009-08-10 22:56:29 +00004140 EVT EVT = VT.getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004141 ShAmt *= EVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004142 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004143 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004144
4145 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004146 if (V1IsUndef)
4147 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004148 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004149 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004150 if (!isMMX)
4151 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004152 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004153
4154 // FIXME: fold these into legal mask.
4155 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4156 X86::isMOVSLDUPMask(SVOp) ||
4157 X86::isMOVHLPSMask(SVOp) ||
4158 X86::isMOVHPMask(SVOp) ||
4159 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004160 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004161
Nate Begeman9008ca62009-04-27 18:41:29 +00004162 if (ShouldXformToMOVHLPS(SVOp) ||
4163 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4164 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004165
Evan Chengf26ffe92008-05-29 08:22:04 +00004166 if (isShift) {
4167 // No better options. Use a vshl / vsrl.
Owen Andersone50ed302009-08-10 22:56:29 +00004168 EVT EVT = VT.getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004169 ShAmt *= EVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004170 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004171 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004172
Evan Cheng9eca5e82006-10-25 21:49:50 +00004173 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004174 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4175 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004176 V1IsSplat = isSplatVector(V1.getNode());
4177 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004178
Chris Lattner8a594482007-11-25 00:24:49 +00004179 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004180 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004181 Op = CommuteVectorShuffle(SVOp, DAG);
4182 SVOp = cast<ShuffleVectorSDNode>(Op);
4183 V1 = SVOp->getOperand(0);
4184 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004185 std::swap(V1IsSplat, V2IsSplat);
4186 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004187 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004188 }
4189
Nate Begeman9008ca62009-04-27 18:41:29 +00004190 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4191 // Shuffling low element of v1 into undef, just return v1.
4192 if (V2IsUndef)
4193 return V1;
4194 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4195 // the instruction selector will not match, so get a canonical MOVL with
4196 // swapped operands to undo the commute.
4197 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004198 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004199
Nate Begeman9008ca62009-04-27 18:41:29 +00004200 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4201 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4202 X86::isUNPCKLMask(SVOp) ||
4203 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004204 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004205
Evan Cheng9bbbb982006-10-25 20:48:19 +00004206 if (V2IsSplat) {
4207 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004208 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004209 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004210 SDValue NewMask = NormalizeMask(SVOp, DAG);
4211 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4212 if (NSVOp != SVOp) {
4213 if (X86::isUNPCKLMask(NSVOp, true)) {
4214 return NewMask;
4215 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4216 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004217 }
4218 }
4219 }
4220
Evan Cheng9eca5e82006-10-25 21:49:50 +00004221 if (Commuted) {
4222 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004223 // FIXME: this seems wrong.
4224 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4225 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4226 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4227 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4228 X86::isUNPCKLMask(NewSVOp) ||
4229 X86::isUNPCKHMask(NewSVOp))
4230 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004231 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004232
Nate Begemanb9a47b82009-02-23 08:49:38 +00004233 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004234
4235 // Normalize the node to match x86 shuffle ops if needed
4236 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4237 return CommuteVectorShuffle(SVOp, DAG);
4238
4239 // Check for legal shuffle and return?
4240 SmallVector<int, 16> PermMask;
4241 SVOp->getMask(PermMask);
4242 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004243 return Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00004244
Evan Cheng14b32e12007-12-11 01:46:18 +00004245 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004246 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004247 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004248 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004249 return NewOp;
4250 }
4251
Owen Anderson825b72b2009-08-11 20:47:22 +00004252 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004253 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004254 if (NewOp.getNode())
4255 return NewOp;
4256 }
4257
Evan Chengace3c172008-07-22 21:13:36 +00004258 // Handle all 4 wide cases with a number of shuffles except for MMX.
4259 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004260 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004261
Dan Gohman475871a2008-07-27 21:46:04 +00004262 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004263}
4264
Dan Gohman475871a2008-07-27 21:46:04 +00004265SDValue
4266X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004267 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004268 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004269 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004270 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004271 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004272 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004273 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004274 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004275 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004276 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004277 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4278 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4279 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004280 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4281 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004282 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004283 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004284 Op.getOperand(0)),
4285 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004286 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004287 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004288 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004289 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004290 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004291 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004292 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4293 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004294 // result has a single use which is a store or a bitcast to i32. And in
4295 // the case of a store, it's not worth it if the index is a constant 0,
4296 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004297 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004298 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004299 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004300 if ((User->getOpcode() != ISD::STORE ||
4301 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4302 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004303 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004304 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004305 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004306 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4307 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004308 Op.getOperand(0)),
4309 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004310 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4311 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004312 // ExtractPS works with constant index.
4313 if (isa<ConstantSDNode>(Op.getOperand(1)))
4314 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004315 }
Dan Gohman475871a2008-07-27 21:46:04 +00004316 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004317}
4318
4319
Dan Gohman475871a2008-07-27 21:46:04 +00004320SDValue
4321X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004322 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004323 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004324
Evan Cheng62a3f152008-03-24 21:52:23 +00004325 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004326 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004327 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004328 return Res;
4329 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004330
Owen Andersone50ed302009-08-10 22:56:29 +00004331 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004332 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004333 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004334 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004335 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004336 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004337 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004338 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4339 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004340 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004341 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004342 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004343 // Transform it so it match pextrw which produces a 32-bit result.
Owen Anderson825b72b2009-08-11 20:47:22 +00004344 EVT EVT = (MVT::SimpleValueType)(VT.getSimpleVT().SimpleTy+1);
Dale Johannesenace16102009-02-03 19:33:06 +00004345 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004346 Op.getOperand(0), Op.getOperand(1));
Dale Johannesenace16102009-02-03 19:33:06 +00004347 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004348 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004349 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004350 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004351 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004352 if (Idx == 0)
4353 return Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00004354
Evan Cheng0db9fe62006-04-25 20:13:52 +00004355 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004356 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004357 EVT VVT = Op.getOperand(0).getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004358 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
4359 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004360 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004361 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004362 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004363 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4364 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4365 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004366 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004367 if (Idx == 0)
4368 return Op;
4369
4370 // UNPCKHPD the element to the lowest double word, then movsd.
4371 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4372 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004373 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004374 EVT VVT = Op.getOperand(0).getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004375 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
4376 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004377 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004378 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004379 }
4380
Dan Gohman475871a2008-07-27 21:46:04 +00004381 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004382}
4383
Dan Gohman475871a2008-07-27 21:46:04 +00004384SDValue
4385X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Owen Andersone50ed302009-08-10 22:56:29 +00004386 EVT VT = Op.getValueType();
4387 EVT EVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004388 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004389
Dan Gohman475871a2008-07-27 21:46:04 +00004390 SDValue N0 = Op.getOperand(0);
4391 SDValue N1 = Op.getOperand(1);
4392 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004393
Dan Gohmanef521f12008-08-14 22:53:18 +00004394 if ((EVT.getSizeInBits() == 8 || EVT.getSizeInBits() == 16) &&
4395 isa<ConstantSDNode>(N2)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004396 unsigned Opc = (EVT.getSizeInBits() == 8) ? X86ISD::PINSRB
Nate Begemanb9a47b82009-02-23 08:49:38 +00004397 : X86ISD::PINSRW;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004398 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4399 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004400 if (N1.getValueType() != MVT::i32)
4401 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4402 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004403 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004404 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Owen Anderson825b72b2009-08-11 20:47:22 +00004405 } else if (EVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004406 // Bits [7:6] of the constant are the source select. This will always be
4407 // zero here. The DAG Combiner may combine an extract_elt index into these
4408 // bits. For example (insert (extract, 3), 2) could be matched by putting
4409 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004410 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004411 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004412 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004413 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004414 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00004415 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00004416 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00004417 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Owen Anderson825b72b2009-08-11 20:47:22 +00004418 } else if (EVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00004419 // PINSR* works with constant index.
4420 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004421 }
Dan Gohman475871a2008-07-27 21:46:04 +00004422 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004423}
4424
Dan Gohman475871a2008-07-27 21:46:04 +00004425SDValue
4426X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004427 EVT VT = Op.getValueType();
4428 EVT EVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004429
4430 if (Subtarget->hasSSE41())
4431 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4432
Owen Anderson825b72b2009-08-11 20:47:22 +00004433 if (EVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004434 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004435
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004436 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004437 SDValue N0 = Op.getOperand(0);
4438 SDValue N1 = Op.getOperand(1);
4439 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004440
Eli Friedman30e71eb2009-06-06 06:32:50 +00004441 if (EVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00004442 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4443 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004444 if (N1.getValueType() != MVT::i32)
4445 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4446 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004447 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004448 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004449 }
Dan Gohman475871a2008-07-27 21:46:04 +00004450 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004451}
4452
Dan Gohman475871a2008-07-27 21:46:04 +00004453SDValue
4454X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004455 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004456 if (Op.getValueType() == MVT::v2f32)
4457 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4458 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4459 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00004460 Op.getOperand(0))));
4461
Owen Anderson825b72b2009-08-11 20:47:22 +00004462 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
4463 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00004464
Owen Anderson825b72b2009-08-11 20:47:22 +00004465 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
4466 EVT VT = MVT::v2i32;
4467 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00004468 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004469 case MVT::v16i8:
4470 case MVT::v8i16:
4471 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00004472 break;
4473 }
Dale Johannesenace16102009-02-03 19:33:06 +00004474 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
4475 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004476}
4477
Bill Wendling056292f2008-09-16 21:48:12 +00004478// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4479// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4480// one of the above mentioned nodes. It has to be wrapped because otherwise
4481// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4482// be used to form addressing mode. These wrapped nodes will be selected
4483// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00004484SDValue
4485X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004486 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Chris Lattner41621a22009-06-26 19:22:52 +00004487
4488 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4489 // global base reg.
4490 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004491 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004492 CodeModel::Model M = getTargetMachine().getCodeModel();
4493
Chris Lattner4f066492009-07-11 20:29:19 +00004494 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004495 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004496 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004497 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004498 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004499 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004500 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Chris Lattner41621a22009-06-26 19:22:52 +00004501
Evan Cheng1606e8e2009-03-13 07:51:59 +00004502 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00004503 CP->getAlignment(),
4504 CP->getOffset(), OpFlag);
4505 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00004506 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004507 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00004508 if (OpFlag) {
4509 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004510 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner41621a22009-06-26 19:22:52 +00004511 DebugLoc::getUnknownLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004512 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004513 }
4514
4515 return Result;
4516}
4517
Chris Lattner18c59872009-06-27 04:16:01 +00004518SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
4519 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
4520
4521 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4522 // global base reg.
4523 unsigned char OpFlag = 0;
4524 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004525 CodeModel::Model M = getTargetMachine().getCodeModel();
4526
Chris Lattner4f066492009-07-11 20:29:19 +00004527 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004528 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004529 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004530 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004531 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004532 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004533 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Chris Lattner18c59872009-06-27 04:16:01 +00004534
4535 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
4536 OpFlag);
4537 DebugLoc DL = JT->getDebugLoc();
4538 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
4539
4540 // With PIC, the address is actually $g + Offset.
4541 if (OpFlag) {
4542 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4543 DAG.getNode(X86ISD::GlobalBaseReg,
4544 DebugLoc::getUnknownLoc(), getPointerTy()),
4545 Result);
4546 }
4547
4548 return Result;
4549}
4550
4551SDValue
4552X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
4553 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
4554
4555 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4556 // global base reg.
4557 unsigned char OpFlag = 0;
4558 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004559 CodeModel::Model M = getTargetMachine().getCodeModel();
4560
Chris Lattner4f066492009-07-11 20:29:19 +00004561 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004562 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004563 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004564 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004565 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004566 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004567 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Chris Lattner18c59872009-06-27 04:16:01 +00004568
4569 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
4570
4571 DebugLoc DL = Op.getDebugLoc();
4572 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
4573
4574
4575 // With PIC, the address is actually $g + Offset.
4576 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00004577 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00004578 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4579 DAG.getNode(X86ISD::GlobalBaseReg,
4580 DebugLoc::getUnknownLoc(),
4581 getPointerTy()),
4582 Result);
4583 }
4584
4585 return Result;
4586}
4587
Dan Gohman475871a2008-07-27 21:46:04 +00004588SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00004589X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00004590 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00004591 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00004592 // Create the TargetGlobalAddress node, folding in the constant
4593 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00004594 unsigned char OpFlags =
4595 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004596 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00004597 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004598 if (OpFlags == X86II::MO_NO_FLAG &&
4599 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00004600 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00004601 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00004602 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004603 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00004604 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004605 }
4606
Chris Lattner4f066492009-07-11 20:29:19 +00004607 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004608 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00004609 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
4610 else
4611 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00004612
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004613 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00004614 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004615 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
4616 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004617 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004618 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004619
Chris Lattner36c25012009-07-10 07:34:39 +00004620 // For globals that require a load from a stub to get the address, emit the
4621 // load.
4622 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00004623 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Dan Gohman3069b872008-02-07 18:41:25 +00004624 PseudoSourceValue::getGOT(), 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004625
Dan Gohman6520e202008-10-18 02:06:02 +00004626 // If there was a non-zero offset that we didn't fold, create an explicit
4627 // addition for it.
4628 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004629 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00004630 DAG.getConstant(Offset, getPointerTy()));
4631
Evan Cheng0db9fe62006-04-25 20:13:52 +00004632 return Result;
4633}
4634
Evan Chengda43bcf2008-09-24 00:05:32 +00004635SDValue
4636X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
4637 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00004638 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004639 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00004640}
4641
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004642static SDValue
4643GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00004644 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00004645 unsigned char OperandFlags) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004646 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004647 DebugLoc dl = GA->getDebugLoc();
4648 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
4649 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004650 GA->getOffset(),
4651 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004652 if (InFlag) {
4653 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004654 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004655 } else {
4656 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004657 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004658 }
Rafael Espindola15f1b662009-04-24 12:59:40 +00004659 SDValue Flag = Chain.getValue(1);
4660 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004661}
4662
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004663// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004664static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004665LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00004666 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00004667 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00004668 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
4669 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004670 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004671 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004672 PtrVT), InFlag);
4673 InFlag = Chain.getValue(1);
4674
Chris Lattnerb903bed2009-06-26 21:20:29 +00004675 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004676}
4677
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004678// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004679static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004680LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00004681 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004682 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
4683 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004684}
4685
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004686// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
4687// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00004688static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00004689 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004690 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004691 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004692 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00004693 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
4694 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004695 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00004696 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00004697
4698 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
4699 NULL, 0);
4700
Chris Lattnerb903bed2009-06-26 21:20:29 +00004701 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004702 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
4703 // initialexec.
4704 unsigned WrapperKind = X86ISD::Wrapper;
4705 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004706 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00004707 } else if (is64Bit) {
4708 assert(model == TLSModel::InitialExec);
4709 OperandFlags = X86II::MO_GOTTPOFF;
4710 WrapperKind = X86ISD::WrapperRIP;
4711 } else {
4712 assert(model == TLSModel::InitialExec);
4713 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00004714 }
Chris Lattnerb903bed2009-06-26 21:20:29 +00004715
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004716 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
4717 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00004718 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004719 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004720 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004721
Rafael Espindola9a580232009-02-27 13:37:18 +00004722 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004723 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Dan Gohman3069b872008-02-07 18:41:25 +00004724 PseudoSourceValue::getGOT(), 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004725
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004726 // The address of the thread local variable is the add of the thread
4727 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004728 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004729}
4730
Dan Gohman475871a2008-07-27 21:46:04 +00004731SDValue
4732X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004733 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00004734 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004735 assert(Subtarget->isTargetELF() &&
4736 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004737 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00004738 const GlobalValue *GV = GA->getGlobal();
4739
4740 // If GV is an alias then use the aliasee for determining
4741 // thread-localness.
4742 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
4743 GV = GA->resolveAliasedGlobal(false);
4744
4745 TLSModel::Model model = getTLSModel(GV,
4746 getTargetMachine().getRelocationModel());
4747
4748 switch (model) {
4749 case TLSModel::GeneralDynamic:
4750 case TLSModel::LocalDynamic: // not implemented
4751 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00004752 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00004753 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
4754
4755 case TLSModel::InitialExec:
4756 case TLSModel::LocalExec:
4757 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
4758 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004759 }
Chris Lattnerb903bed2009-06-26 21:20:29 +00004760
Torok Edwinc23197a2009-07-14 16:55:14 +00004761 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00004762 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004763}
4764
Evan Cheng0db9fe62006-04-25 20:13:52 +00004765
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004766/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00004767/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00004768SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00004769 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00004770 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004771 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004772 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004773 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00004774 SDValue ShOpLo = Op.getOperand(0);
4775 SDValue ShOpHi = Op.getOperand(1);
4776 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00004777 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00004778 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00004779 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00004780
Dan Gohman475871a2008-07-27 21:46:04 +00004781 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004782 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004783 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
4784 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004785 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004786 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
4787 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004788 }
Evan Chenge3413162006-01-09 18:33:28 +00004789
Owen Anderson825b72b2009-08-11 20:47:22 +00004790 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
4791 DAG.getConstant(VTBits, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00004792 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004793 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00004794
Dan Gohman475871a2008-07-27 21:46:04 +00004795 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00004796 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00004797 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
4798 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00004799
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004800 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004801 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4802 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004803 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004804 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4805 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004806 }
4807
Dan Gohman475871a2008-07-27 21:46:04 +00004808 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00004809 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004810}
Evan Chenga3195e82006-01-12 22:54:21 +00004811
Dan Gohman475871a2008-07-27 21:46:04 +00004812SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004813 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00004814
4815 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004816 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00004817 return Op;
4818 }
4819 return SDValue();
4820 }
4821
Owen Anderson825b72b2009-08-11 20:47:22 +00004822 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00004823 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004824
Eli Friedman36df4992009-05-27 00:47:34 +00004825 // These are really Legal; return the operand so the caller accepts it as
4826 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00004827 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00004828 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00004829 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00004830 Subtarget->is64Bit()) {
4831 return Op;
4832 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004833
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004834 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004835 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004836 MachineFunction &MF = DAG.getMachineFunction();
4837 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
Dan Gohman475871a2008-07-27 21:46:04 +00004838 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00004839 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00004840 StackSlot,
4841 PseudoSourceValue::getFixedStack(SSFI), 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00004842 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
4843}
Evan Cheng0db9fe62006-04-25 20:13:52 +00004844
Owen Andersone50ed302009-08-10 22:56:29 +00004845SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Eli Friedman948e95a2009-05-23 09:59:16 +00004846 SDValue StackSlot,
4847 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004848 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00004849 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00004850 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00004851 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004852 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00004853 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00004854 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004855 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004856 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004857 Ops.push_back(Chain);
4858 Ops.push_back(StackSlot);
4859 Ops.push_back(DAG.getValueType(SrcVT));
Dale Johannesenace16102009-02-03 19:33:06 +00004860 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Chris Lattnerb09916b2008-02-27 05:57:41 +00004861 Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004862
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004863 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004864 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00004865 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004866
4867 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
4868 // shouldn't be necessary except that RFP cannot be live across
4869 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004870 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004871 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Dan Gohman475871a2008-07-27 21:46:04 +00004872 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00004873 Tys = DAG.getVTList(MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004874 SmallVector<SDValue, 8> Ops;
Evan Chenga3195e82006-01-12 22:54:21 +00004875 Ops.push_back(Chain);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004876 Ops.push_back(Result);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004877 Ops.push_back(StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004878 Ops.push_back(DAG.getValueType(Op.getValueType()));
4879 Ops.push_back(InFlag);
Dale Johannesenace16102009-02-03 19:33:06 +00004880 Chain = DAG.getNode(X86ISD::FST, dl, Tys, &Ops[0], Ops.size());
4881 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
Dan Gohmana54cf172008-07-11 22:44:52 +00004882 PseudoSourceValue::getFixedStack(SSFI), 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004883 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004884
Evan Cheng0db9fe62006-04-25 20:13:52 +00004885 return Result;
4886}
4887
Bill Wendling8b8a6362009-01-17 03:56:04 +00004888// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
4889SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
4890 // This algorithm is not obvious. Here it is in C code, more or less:
4891 /*
4892 double uint64_to_double( uint32_t hi, uint32_t lo ) {
4893 static const __m128i exp = { 0x4330000045300000ULL, 0 };
4894 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00004895
Bill Wendling8b8a6362009-01-17 03:56:04 +00004896 // Copy ints to xmm registers.
4897 __m128i xh = _mm_cvtsi32_si128( hi );
4898 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00004899
Bill Wendling8b8a6362009-01-17 03:56:04 +00004900 // Combine into low half of a single xmm register.
4901 __m128i x = _mm_unpacklo_epi32( xh, xl );
4902 __m128d d;
4903 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00004904
Bill Wendling8b8a6362009-01-17 03:56:04 +00004905 // Merge in appropriate exponents to give the integer bits the right
4906 // magnitude.
4907 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00004908
Bill Wendling8b8a6362009-01-17 03:56:04 +00004909 // Subtract away the biases to deal with the IEEE-754 double precision
4910 // implicit 1.
4911 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00004912
Bill Wendling8b8a6362009-01-17 03:56:04 +00004913 // All conversions up to here are exact. The correctly rounded result is
4914 // calculated using the current rounding mode using the following
4915 // horizontal add.
4916 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
4917 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
4918 // store doesn't really need to be here (except
4919 // maybe to zero the other double)
4920 return sd;
4921 }
4922 */
Dale Johannesen040225f2008-10-21 23:07:49 +00004923
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004924 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00004925 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00004926
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004927 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00004928 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00004929 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
4930 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
4931 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
4932 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00004933 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00004934 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004935
Bill Wendling8b8a6362009-01-17 03:56:04 +00004936 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00004937 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00004938 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00004939 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00004940 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00004941 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00004942 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004943
Owen Anderson825b72b2009-08-11 20:47:22 +00004944 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4945 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00004946 Op.getOperand(0),
4947 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004948 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4949 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00004950 Op.getOperand(0),
4951 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004952 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
4953 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004954 PseudoSourceValue::getConstantPool(), 0,
4955 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00004956 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
4957 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
4958 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004959 PseudoSourceValue::getConstantPool(), 0,
4960 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00004961 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00004962
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004963 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00004964 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00004965 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
4966 DAG.getUNDEF(MVT::v2f64), ShufMask);
4967 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
4968 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004969 DAG.getIntPtrConstant(0));
4970}
4971
Bill Wendling8b8a6362009-01-17 03:56:04 +00004972// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
4973SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004974 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00004975 // FP constant to bias correct the final result.
4976 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00004977 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00004978
4979 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00004980 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4981 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004982 Op.getOperand(0),
4983 DAG.getIntPtrConstant(0)));
4984
Owen Anderson825b72b2009-08-11 20:47:22 +00004985 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
4986 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00004987 DAG.getIntPtrConstant(0));
4988
4989 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00004990 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
4991 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00004992 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004993 MVT::v2f64, Load)),
4994 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00004995 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004996 MVT::v2f64, Bias)));
4997 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
4998 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00004999 DAG.getIntPtrConstant(0));
5000
5001 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005002 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005003
5004 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005005 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005006
Owen Anderson825b72b2009-08-11 20:47:22 +00005007 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005008 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005009 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005010 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005011 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005012 }
5013
5014 // Handle final rounding.
5015 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005016}
5017
5018SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005019 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005020 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005021
Evan Chenga06ec9e2009-01-19 08:08:22 +00005022 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
5023 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5024 // the optimization here.
5025 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005026 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005027
Owen Andersone50ed302009-08-10 22:56:29 +00005028 EVT SrcVT = N0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005029 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00005030 // We only handle SSE2 f64 target here; caller can expand the rest.
Owen Anderson825b72b2009-08-11 20:47:22 +00005031 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00005032 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00005033
Bill Wendling8b8a6362009-01-17 03:56:04 +00005034 return LowerUINT_TO_FP_i64(Op, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005035 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005036 return LowerUINT_TO_FP_i32(Op, DAG);
5037 }
5038
Owen Anderson825b72b2009-08-11 20:47:22 +00005039 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
Eli Friedman948e95a2009-05-23 09:59:16 +00005040
5041 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005042 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Eli Friedman948e95a2009-05-23 09:59:16 +00005043 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5044 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5045 getPointerTy(), StackSlot, WordOff);
5046 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5047 StackSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005048 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Eli Friedman948e95a2009-05-23 09:59:16 +00005049 OffsetSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005050 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005051}
5052
Dan Gohman475871a2008-07-27 21:46:04 +00005053std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005054FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005055 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005056
Owen Andersone50ed302009-08-10 22:56:29 +00005057 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005058
5059 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005060 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5061 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005062 }
5063
Owen Anderson825b72b2009-08-11 20:47:22 +00005064 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5065 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005066 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005067
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005068 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005069 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005070 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005071 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005072 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005073 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005074 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005075 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005076
Evan Cheng87c89352007-10-15 20:11:21 +00005077 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5078 // stack slot.
5079 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005080 unsigned MemSize = DstTy.getSizeInBits()/8;
Evan Cheng87c89352007-10-15 20:11:21 +00005081 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
Dan Gohman475871a2008-07-27 21:46:04 +00005082 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eli Friedman948e95a2009-05-23 09:59:16 +00005083
Evan Cheng0db9fe62006-04-25 20:13:52 +00005084 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005085 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005086 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005087 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5088 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5089 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005090 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005091
Dan Gohman475871a2008-07-27 21:46:04 +00005092 SDValue Chain = DAG.getEntryNode();
5093 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005094 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005095 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005096 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
Dan Gohmana54cf172008-07-11 22:44:52 +00005097 PseudoSourceValue::getFixedStack(SSFI), 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005098 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005099 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005100 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5101 };
Dale Johannesenace16102009-02-03 19:33:06 +00005102 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005103 Chain = Value.getValue(1);
5104 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
5105 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5106 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005107
Evan Cheng0db9fe62006-04-25 20:13:52 +00005108 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005109 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005110 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005111
Chris Lattner27a6c732007-11-24 07:07:01 +00005112 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005113}
5114
Dan Gohman475871a2008-07-27 21:46:04 +00005115SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005116 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005117 if (Op.getValueType() == MVT::v2i32 &&
5118 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005119 return Op;
5120 }
5121 return SDValue();
5122 }
5123
Eli Friedman948e95a2009-05-23 09:59:16 +00005124 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005125 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005126 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5127 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005128
Chris Lattner27a6c732007-11-24 07:07:01 +00005129 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005130 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Dale Johannesenace16102009-02-03 19:33:06 +00005131 FIST, StackSlot, NULL, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005132}
5133
Eli Friedman948e95a2009-05-23 09:59:16 +00005134SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5135 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5136 SDValue FIST = Vals.first, StackSlot = Vals.second;
5137 assert(FIST.getNode() && "Unexpected failure");
5138
5139 // Load the result.
5140 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
5141 FIST, StackSlot, NULL, 0);
5142}
5143
Dan Gohman475871a2008-07-27 21:46:04 +00005144SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005145 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005146 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005147 EVT VT = Op.getValueType();
5148 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005149 if (VT.isVector())
5150 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005151 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005152 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005153 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005154 CV.push_back(C);
5155 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005156 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005157 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005158 CV.push_back(C);
5159 CV.push_back(C);
5160 CV.push_back(C);
5161 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005162 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005163 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005164 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005165 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005166 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005167 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005168 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005169}
5170
Dan Gohman475871a2008-07-27 21:46:04 +00005171SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005172 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005173 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005174 EVT VT = Op.getValueType();
5175 EVT EltVT = VT;
Evan Chengd4d01b72007-07-19 23:36:01 +00005176 unsigned EltNum = 1;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005177 if (VT.isVector()) {
5178 EltVT = VT.getVectorElementType();
5179 EltNum = VT.getVectorNumElements();
Evan Chengd4d01b72007-07-19 23:36:01 +00005180 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005181 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005182 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005183 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005184 CV.push_back(C);
5185 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005186 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005187 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005188 CV.push_back(C);
5189 CV.push_back(C);
5190 CV.push_back(C);
5191 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005192 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005193 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005194 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005195 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005196 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005197 false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005198 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005199 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005200 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5201 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005202 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005203 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005204 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005205 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005206 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005207}
5208
Dan Gohman475871a2008-07-27 21:46:04 +00005209SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005210 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005211 SDValue Op0 = Op.getOperand(0);
5212 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005213 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005214 EVT VT = Op.getValueType();
5215 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005216
5217 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005218 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005219 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005220 SrcVT = VT;
5221 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005222 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005223 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005224 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005225 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005226 }
5227
5228 // At this point the operands and the result should have the same
5229 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005230
Evan Cheng68c47cb2007-01-05 07:55:56 +00005231 // First get the sign bit of second operand.
5232 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005233 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005234 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5235 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005236 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005237 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5238 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5239 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5240 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005241 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005242 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005243 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005244 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005245 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005246 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005247 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005248
5249 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005250 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005251 // Op0 is MVT::f32, Op1 is MVT::f64.
5252 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5253 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5254 DAG.getConstant(32, MVT::i32));
5255 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5256 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005257 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005258 }
5259
Evan Cheng73d6cf12007-01-05 21:37:56 +00005260 // Clear first operand sign bit.
5261 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005262 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005263 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5264 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005265 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005266 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5267 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5268 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5269 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005270 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005271 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005272 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005273 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005274 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005275 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005276 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005277
5278 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005279 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005280}
5281
Dan Gohman076aee32009-03-04 19:44:21 +00005282/// Emit nodes that will be selected as "test Op0,Op0", or something
5283/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005284SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5285 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005286 DebugLoc dl = Op.getDebugLoc();
5287
Dan Gohman31125812009-03-07 01:58:32 +00005288 // CF and OF aren't always set the way we want. Determine which
5289 // of these we need.
5290 bool NeedCF = false;
5291 bool NeedOF = false;
5292 switch (X86CC) {
5293 case X86::COND_A: case X86::COND_AE:
5294 case X86::COND_B: case X86::COND_BE:
5295 NeedCF = true;
5296 break;
5297 case X86::COND_G: case X86::COND_GE:
5298 case X86::COND_L: case X86::COND_LE:
5299 case X86::COND_O: case X86::COND_NO:
5300 NeedOF = true;
5301 break;
5302 default: break;
5303 }
5304
Dan Gohman076aee32009-03-04 19:44:21 +00005305 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005306 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5307 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5308 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005309 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005310 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005311 switch (Op.getNode()->getOpcode()) {
5312 case ISD::ADD:
5313 // Due to an isel shortcoming, be conservative if this add is likely to
5314 // be selected as part of a load-modify-store instruction. When the root
5315 // node in a match is a store, isel doesn't know how to remap non-chain
5316 // non-flag uses of other nodes in the match, such as the ADD in this
5317 // case. This leads to the ADD being left around and reselected, with
5318 // the result being two adds in the output.
5319 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5320 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5321 if (UI->getOpcode() == ISD::STORE)
5322 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005323 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005324 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5325 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005326 if (C->getAPIntValue() == 1) {
5327 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005328 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005329 break;
5330 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005331 // An add of negative one (subtract of one) will be selected as a DEC.
5332 if (C->getAPIntValue().isAllOnesValue()) {
5333 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005334 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005335 break;
5336 }
5337 }
Dan Gohman076aee32009-03-04 19:44:21 +00005338 // Otherwise use a regular EFLAGS-setting add.
5339 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005340 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005341 break;
5342 case ISD::SUB:
5343 // Due to the ISEL shortcoming noted above, be conservative if this sub is
5344 // likely to be selected as part of a load-modify-store instruction.
5345 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5346 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5347 if (UI->getOpcode() == ISD::STORE)
5348 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005349 // Otherwise use a regular EFLAGS-setting sub.
5350 Opcode = X86ISD::SUB;
Dan Gohman51bb4742009-03-05 21:29:28 +00005351 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005352 break;
5353 case X86ISD::ADD:
5354 case X86ISD::SUB:
5355 case X86ISD::INC:
5356 case X86ISD::DEC:
5357 return SDValue(Op.getNode(), 1);
5358 default:
5359 default_case:
5360 break;
5361 }
5362 if (Opcode != 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005363 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005364 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005365 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005366 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005367 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005368 DAG.ReplaceAllUsesWith(Op, New);
5369 return SDValue(New.getNode(), 1);
5370 }
5371 }
5372
5373 // Otherwise just emit a CMP with 0, which is the TEST pattern.
Owen Anderson825b72b2009-08-11 20:47:22 +00005374 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
Dan Gohman076aee32009-03-04 19:44:21 +00005375 DAG.getConstant(0, Op.getValueType()));
5376}
5377
5378/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5379/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005380SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5381 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005382 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5383 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005384 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005385
5386 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005387 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00005388}
5389
Dan Gohman475871a2008-07-27 21:46:04 +00005390SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005391 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
Dan Gohman475871a2008-07-27 21:46:04 +00005392 SDValue Op0 = Op.getOperand(0);
5393 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005394 DebugLoc dl = Op.getDebugLoc();
Chris Lattnere55484e2008-12-25 05:34:37 +00005395 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00005396
Dan Gohmane5af2d32009-01-29 01:59:02 +00005397 // Lower (X & (1 << N)) == 0 to BT(X, N).
5398 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
5399 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Dan Gohman286575c2009-01-13 23:25:30 +00005400 if (Op0.getOpcode() == ISD::AND &&
5401 Op0.hasOneUse() &&
5402 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane5af2d32009-01-29 01:59:02 +00005403 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
Chris Lattnere55484e2008-12-25 05:34:37 +00005404 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00005405 SDValue LHS, RHS;
5406 if (Op0.getOperand(1).getOpcode() == ISD::SHL) {
5407 if (ConstantSDNode *Op010C =
5408 dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0)))
5409 if (Op010C->getZExtValue() == 1) {
5410 LHS = Op0.getOperand(0);
5411 RHS = Op0.getOperand(1).getOperand(1);
5412 }
5413 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) {
5414 if (ConstantSDNode *Op000C =
5415 dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0)))
5416 if (Op000C->getZExtValue() == 1) {
5417 LHS = Op0.getOperand(1);
5418 RHS = Op0.getOperand(0).getOperand(1);
5419 }
5420 } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) {
5421 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1));
5422 SDValue AndLHS = Op0.getOperand(0);
5423 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
5424 LHS = AndLHS.getOperand(0);
5425 RHS = AndLHS.getOperand(1);
5426 }
5427 }
Evan Cheng0488db92007-09-25 01:57:46 +00005428
Dan Gohmane5af2d32009-01-29 01:59:02 +00005429 if (LHS.getNode()) {
Chris Lattnere55484e2008-12-25 05:34:37 +00005430 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5431 // instruction. Since the shift amount is in-range-or-undefined, we know
5432 // that doing a bittest on the i16 value is ok. We extend to i32 because
5433 // the encoding for the i16 version is larger than the i32 version.
Owen Anderson825b72b2009-08-11 20:47:22 +00005434 if (LHS.getValueType() == MVT::i8)
5435 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00005436
5437 // If the operand types disagree, extend the shift amount to match. Since
5438 // BT ignores high bits (like shifts) we can use anyextend.
5439 if (LHS.getValueType() != RHS.getValueType())
Dale Johannesenace16102009-02-03 19:33:06 +00005440 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005441
Owen Anderson825b72b2009-08-11 20:47:22 +00005442 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
Dan Gohman653456c2009-01-07 00:15:08 +00005443 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
Owen Anderson825b72b2009-08-11 20:47:22 +00005444 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5445 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00005446 }
5447 }
5448
5449 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5450 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005451
Dan Gohman31125812009-03-07 01:58:32 +00005452 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005453 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5454 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005455}
5456
Dan Gohman475871a2008-07-27 21:46:04 +00005457SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
5458 SDValue Cond;
5459 SDValue Op0 = Op.getOperand(0);
5460 SDValue Op1 = Op.getOperand(1);
5461 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005462 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00005463 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
5464 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005465 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00005466
5467 if (isFP) {
5468 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00005469 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005470 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
5471 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00005472 bool Swap = false;
5473
5474 switch (SetCCOpcode) {
5475 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005476 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00005477 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005478 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00005479 case ISD::SETGT: Swap = true; // Fallthrough
5480 case ISD::SETLT:
5481 case ISD::SETOLT: SSECC = 1; break;
5482 case ISD::SETOGE:
5483 case ISD::SETGE: Swap = true; // Fallthrough
5484 case ISD::SETLE:
5485 case ISD::SETOLE: SSECC = 2; break;
5486 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005487 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00005488 case ISD::SETNE: SSECC = 4; break;
5489 case ISD::SETULE: Swap = true;
5490 case ISD::SETUGE: SSECC = 5; break;
5491 case ISD::SETULT: Swap = true;
5492 case ISD::SETUGT: SSECC = 6; break;
5493 case ISD::SETO: SSECC = 7; break;
5494 }
5495 if (Swap)
5496 std::swap(Op0, Op1);
5497
Nate Begemanfb8ead02008-07-25 19:05:58 +00005498 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00005499 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00005500 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00005501 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00005502 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
5503 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005504 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005505 }
5506 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00005507 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00005508 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
5509 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005510 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005511 }
Torok Edwinc23197a2009-07-14 16:55:14 +00005512 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00005513 }
5514 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00005515 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00005516 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005517
Nate Begeman30a0de92008-07-17 16:51:19 +00005518 // We are handling one of the integer comparisons here. Since SSE only has
5519 // GT and EQ comparisons for integer, swapping operands and multiple
5520 // operations may be required for some comparisons.
5521 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
5522 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005523
Owen Anderson825b72b2009-08-11 20:47:22 +00005524 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00005525 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005526 case MVT::v8i8:
5527 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
5528 case MVT::v4i16:
5529 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
5530 case MVT::v2i32:
5531 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
5532 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00005533 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005534
Nate Begeman30a0de92008-07-17 16:51:19 +00005535 switch (SetCCOpcode) {
5536 default: break;
5537 case ISD::SETNE: Invert = true;
5538 case ISD::SETEQ: Opc = EQOpc; break;
5539 case ISD::SETLT: Swap = true;
5540 case ISD::SETGT: Opc = GTOpc; break;
5541 case ISD::SETGE: Swap = true;
5542 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
5543 case ISD::SETULT: Swap = true;
5544 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
5545 case ISD::SETUGE: Swap = true;
5546 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
5547 }
5548 if (Swap)
5549 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005550
Nate Begeman30a0de92008-07-17 16:51:19 +00005551 // Since SSE has no unsigned integer comparisons, we need to flip the sign
5552 // bits of the inputs before performing those operations.
5553 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00005554 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00005555 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
5556 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00005557 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00005558 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
5559 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00005560 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
5561 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00005562 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005563
Dale Johannesenace16102009-02-03 19:33:06 +00005564 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00005565
5566 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00005567 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00005568 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00005569
Nate Begeman30a0de92008-07-17 16:51:19 +00005570 return Result;
5571}
Evan Cheng0488db92007-09-25 01:57:46 +00005572
Evan Cheng370e5342008-12-03 08:38:43 +00005573// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00005574static bool isX86LogicalCmp(SDValue Op) {
5575 unsigned Opc = Op.getNode()->getOpcode();
5576 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
5577 return true;
5578 if (Op.getResNo() == 1 &&
5579 (Opc == X86ISD::ADD ||
5580 Opc == X86ISD::SUB ||
5581 Opc == X86ISD::SMUL ||
5582 Opc == X86ISD::UMUL ||
5583 Opc == X86ISD::INC ||
5584 Opc == X86ISD::DEC))
5585 return true;
5586
5587 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00005588}
5589
Dan Gohman475871a2008-07-27 21:46:04 +00005590SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005591 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005592 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005593 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005594 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00005595
Evan Cheng734503b2006-09-11 02:19:56 +00005596 if (Cond.getOpcode() == ISD::SETCC)
Evan Chenge5f62042007-09-29 00:00:36 +00005597 Cond = LowerSETCC(Cond, DAG);
Evan Cheng734503b2006-09-11 02:19:56 +00005598
Evan Cheng3f41d662007-10-08 22:16:29 +00005599 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5600 // setting operand in place of the X86ISD::SETCC.
Evan Cheng734503b2006-09-11 02:19:56 +00005601 if (Cond.getOpcode() == X86ISD::SETCC) {
5602 CC = Cond.getOperand(0);
5603
Dan Gohman475871a2008-07-27 21:46:04 +00005604 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005605 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00005606 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005607
Evan Cheng3f41d662007-10-08 22:16:29 +00005608 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005609 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00005610 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00005611 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00005612
Chris Lattnerd1980a52009-03-12 06:52:53 +00005613 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
5614 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00005615 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005616 addTest = false;
5617 }
5618 }
5619
5620 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005621 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005622 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005623 }
5624
Owen Anderson825b72b2009-08-11 20:47:22 +00005625 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005626 SmallVector<SDValue, 4> Ops;
Evan Cheng0488db92007-09-25 01:57:46 +00005627 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
5628 // condition is true.
5629 Ops.push_back(Op.getOperand(2));
5630 Ops.push_back(Op.getOperand(1));
5631 Ops.push_back(CC);
5632 Ops.push_back(Cond);
Dan Gohmanfc166572009-04-09 23:54:40 +00005633 return DAG.getNode(X86ISD::CMOV, dl, VTs, &Ops[0], Ops.size());
Evan Cheng0488db92007-09-25 01:57:46 +00005634}
5635
Evan Cheng370e5342008-12-03 08:38:43 +00005636// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
5637// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
5638// from the AND / OR.
5639static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
5640 Opc = Op.getOpcode();
5641 if (Opc != ISD::OR && Opc != ISD::AND)
5642 return false;
5643 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5644 Op.getOperand(0).hasOneUse() &&
5645 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
5646 Op.getOperand(1).hasOneUse());
5647}
5648
Evan Cheng961d6d42009-02-02 08:19:07 +00005649// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
5650// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00005651static bool isXor1OfSetCC(SDValue Op) {
5652 if (Op.getOpcode() != ISD::XOR)
5653 return false;
5654 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
5655 if (N1C && N1C->getAPIntValue() == 1) {
5656 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5657 Op.getOperand(0).hasOneUse();
5658 }
5659 return false;
5660}
5661
Dan Gohman475871a2008-07-27 21:46:04 +00005662SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005663 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005664 SDValue Chain = Op.getOperand(0);
5665 SDValue Cond = Op.getOperand(1);
5666 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005667 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005668 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00005669
Evan Cheng0db9fe62006-04-25 20:13:52 +00005670 if (Cond.getOpcode() == ISD::SETCC)
Evan Chenge5f62042007-09-29 00:00:36 +00005671 Cond = LowerSETCC(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00005672#if 0
5673 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00005674 else if (Cond.getOpcode() == X86ISD::ADD ||
5675 Cond.getOpcode() == X86ISD::SUB ||
5676 Cond.getOpcode() == X86ISD::SMUL ||
5677 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00005678 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00005679#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00005680
Evan Cheng3f41d662007-10-08 22:16:29 +00005681 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5682 // setting operand in place of the X86ISD::SETCC.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005683 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng734503b2006-09-11 02:19:56 +00005684 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005685
Dan Gohman475871a2008-07-27 21:46:04 +00005686 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005687 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00005688 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00005689 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00005690 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005691 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00005692 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00005693 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005694 default: break;
5695 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00005696 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00005697 // These can only come from an arithmetic instruction with overflow,
5698 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005699 Cond = Cond.getNode()->getOperand(1);
5700 addTest = false;
5701 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00005702 }
Evan Cheng0488db92007-09-25 01:57:46 +00005703 }
Evan Cheng370e5342008-12-03 08:38:43 +00005704 } else {
5705 unsigned CondOpc;
5706 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
5707 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00005708 if (CondOpc == ISD::OR) {
5709 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
5710 // two branches instead of an explicit OR instruction with a
5711 // separate test.
5712 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005713 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00005714 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00005715 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005716 Chain, Dest, CC, Cmp);
5717 CC = Cond.getOperand(1).getOperand(0);
5718 Cond = Cmp;
5719 addTest = false;
5720 }
5721 } else { // ISD::AND
5722 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
5723 // two branches instead of an explicit AND instruction with a
5724 // separate test. However, we only do this if this block doesn't
5725 // have a fall-through edge, because this requires an explicit
5726 // jmp when the condition is false.
5727 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005728 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00005729 Op.getNode()->hasOneUse()) {
5730 X86::CondCode CCode =
5731 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5732 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00005733 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00005734 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
5735 // Look for an unconditional branch following this conditional branch.
5736 // We need this because we need to reverse the successors in order
5737 // to implement FCMP_OEQ.
5738 if (User.getOpcode() == ISD::BR) {
5739 SDValue FalseBB = User.getOperand(1);
5740 SDValue NewBR =
5741 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
5742 assert(NewBR == User);
5743 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00005744
Dale Johannesene4d209d2009-02-03 20:21:25 +00005745 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005746 Chain, Dest, CC, Cmp);
5747 X86::CondCode CCode =
5748 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
5749 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00005750 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00005751 Cond = Cmp;
5752 addTest = false;
5753 }
5754 }
Dan Gohman279c22e2008-10-21 03:29:32 +00005755 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00005756 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
5757 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
5758 // It should be transformed during dag combiner except when the condition
5759 // is set by a arithmetics with overflow node.
5760 X86::CondCode CCode =
5761 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5762 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00005763 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00005764 Cond = Cond.getOperand(0).getOperand(1);
5765 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00005766 }
Evan Cheng0488db92007-09-25 01:57:46 +00005767 }
5768
5769 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005770 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005771 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005772 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00005773 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00005774 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005775}
5776
Anton Korobeynikove060b532007-04-17 19:34:00 +00005777
5778// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
5779// Calls to _alloca is needed to probe the stack when allocating more than 4k
5780// bytes in one go. Touching the stack at 4K increments is necessary to ensure
5781// that the guard pages used by the OS virtual memory manager are allocated in
5782// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00005783SDValue
5784X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005785 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00005786 assert(Subtarget->isTargetCygMing() &&
5787 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005788 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005789
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005790 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00005791 SDValue Chain = Op.getOperand(0);
5792 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005793 // FIXME: Ensure alignment here
5794
Dan Gohman475871a2008-07-27 21:46:04 +00005795 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005796
Owen Andersone50ed302009-08-10 22:56:29 +00005797 EVT IntPtr = getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00005798 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005799
Chris Lattnere563bbc2008-10-11 22:08:30 +00005800 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005801
Dale Johannesendd64c412009-02-04 00:33:20 +00005802 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005803 Flag = Chain.getValue(1);
5804
Owen Anderson825b72b2009-08-11 20:47:22 +00005805 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005806 SDValue Ops[] = { Chain,
Bill Wendling056292f2008-09-16 21:48:12 +00005807 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005808 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005809 DAG.getRegister(X86StackPtr, SPTy),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005810 Flag };
Dale Johannesene4d209d2009-02-03 20:21:25 +00005811 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005812 Flag = Chain.getValue(1);
5813
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005814 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00005815 DAG.getIntPtrConstant(0, true),
5816 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005817 Flag);
5818
Dale Johannesendd64c412009-02-04 00:33:20 +00005819 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005820
Dan Gohman475871a2008-07-27 21:46:04 +00005821 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00005822 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005823}
5824
Dan Gohman475871a2008-07-27 21:46:04 +00005825SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00005826X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00005827 SDValue Chain,
5828 SDValue Dst, SDValue Src,
5829 SDValue Size, unsigned Align,
5830 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00005831 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00005832 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005833
Bill Wendling6f287b22008-09-30 21:22:07 +00005834 // If not DWORD aligned or size is more than the threshold, call the library.
5835 // The libc version is likely to be faster for these cases. It can use the
5836 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00005837 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00005838 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005839 ConstantSize->getZExtValue() >
5840 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00005841 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00005842
5843 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00005844 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00005845
Bill Wendling6158d842008-10-01 00:59:58 +00005846 if (const char *bzeroEntry = V &&
5847 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00005848 EVT IntPtr = getPointerTy();
Owen Anderson1d0be152009-08-13 21:58:54 +00005849 const Type *IntPtrTy = TD->getIntPtrType(*DAG.getContext());
Scott Michelfdc40a02009-02-17 22:15:04 +00005850 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00005851 TargetLowering::ArgListEntry Entry;
5852 Entry.Node = Dst;
5853 Entry.Ty = IntPtrTy;
5854 Args.push_back(Entry);
5855 Entry.Node = Size;
5856 Args.push_back(Entry);
5857 std::pair<SDValue,SDValue> CallResult =
Owen Anderson1d0be152009-08-13 21:58:54 +00005858 LowerCallTo(Chain, Type::getVoidTy(*DAG.getContext()),
5859 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00005860 0, CallingConv::C, false, /*isReturnValueUsed=*/false,
Dale Johannesen0f502f62009-02-03 22:26:09 +00005861 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl);
Bill Wendling6158d842008-10-01 00:59:58 +00005862 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00005863 }
5864
Dan Gohman707e0182008-04-12 04:36:06 +00005865 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00005866 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00005867 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00005868
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005869 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00005870 SDValue InFlag(0, 0);
Owen Andersone50ed302009-08-10 22:56:29 +00005871 EVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00005872 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00005873 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005874 unsigned BytesLeft = 0;
5875 bool TwoRepStos = false;
5876 if (ValC) {
5877 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005878 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00005879
Evan Cheng0db9fe62006-04-25 20:13:52 +00005880 // If the value is a constant, then we can potentially use larger sets.
5881 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00005882 case 2: // WORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00005883 AVT = MVT::i16;
Evan Cheng1887c1c2008-08-21 21:00:15 +00005884 ValReg = X86::AX;
5885 Val = (Val << 8) | Val;
5886 break;
5887 case 0: // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00005888 AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00005889 ValReg = X86::EAX;
5890 Val = (Val << 8) | Val;
5891 Val = (Val << 16) | Val;
5892 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00005893 AVT = MVT::i64;
Evan Cheng1887c1c2008-08-21 21:00:15 +00005894 ValReg = X86::RAX;
5895 Val = (Val << 32) | Val;
5896 }
5897 break;
5898 default: // Byte aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00005899 AVT = MVT::i8;
Evan Cheng1887c1c2008-08-21 21:00:15 +00005900 ValReg = X86::AL;
5901 Count = DAG.getIntPtrConstant(SizeVal);
5902 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00005903 }
5904
Owen Anderson825b72b2009-08-11 20:47:22 +00005905 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005906 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00005907 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
5908 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00005909 }
5910
Dale Johannesen0f502f62009-02-03 22:26:09 +00005911 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00005912 InFlag);
5913 InFlag = Chain.getValue(1);
5914 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00005915 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00005916 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005917 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005918 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00005919 }
Evan Chengc78d3b42006-04-24 18:01:45 +00005920
Scott Michelfdc40a02009-02-17 22:15:04 +00005921 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005922 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005923 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005924 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005925 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005926 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00005927 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005928 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00005929
Owen Anderson825b72b2009-08-11 20:47:22 +00005930 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005931 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005932 Ops.push_back(Chain);
5933 Ops.push_back(DAG.getValueType(AVT));
5934 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005935 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Chengc78d3b42006-04-24 18:01:45 +00005936
Evan Cheng0db9fe62006-04-25 20:13:52 +00005937 if (TwoRepStos) {
5938 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00005939 Count = Size;
Owen Andersone50ed302009-08-10 22:56:29 +00005940 EVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00005941 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Owen Anderson825b72b2009-08-11 20:47:22 +00005942 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
5943 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005944 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005945 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005946 InFlag = Chain.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00005947 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005948 Ops.clear();
5949 Ops.push_back(Chain);
Owen Anderson825b72b2009-08-11 20:47:22 +00005950 Ops.push_back(DAG.getValueType(MVT::i8));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005951 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005952 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00005953 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00005954 // Handle the last 1 - 7 bytes.
5955 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00005956 EVT AddrVT = Dst.getValueType();
5957 EVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00005958
Dale Johannesen0f502f62009-02-03 22:26:09 +00005959 Chain = DAG.getMemset(Chain, dl,
5960 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00005961 DAG.getConstant(Offset, AddrVT)),
5962 Src,
5963 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman1f13c682008-04-28 17:15:20 +00005964 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00005965 }
Evan Cheng11e15b32006-04-03 20:53:28 +00005966
Dan Gohman707e0182008-04-12 04:36:06 +00005967 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005968 return Chain;
5969}
Evan Cheng11e15b32006-04-03 20:53:28 +00005970
Dan Gohman475871a2008-07-27 21:46:04 +00005971SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00005972X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00005973 SDValue Chain, SDValue Dst, SDValue Src,
5974 SDValue Size, unsigned Align,
5975 bool AlwaysInline,
5976 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00005977 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00005978 // This requires the copy size to be a constant, preferrably
5979 // within a subtarget-specific limit.
5980 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
5981 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00005982 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005983 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00005984 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00005985 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00005986
Evan Cheng1887c1c2008-08-21 21:00:15 +00005987 /// If not DWORD aligned, call the library.
5988 if ((Align & 3) != 0)
5989 return SDValue();
5990
5991 // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00005992 EVT AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00005993 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00005994 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005995
Duncan Sands83ec4b62008-06-06 12:08:01 +00005996 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00005997 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00005998 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00005999 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006000
Dan Gohman475871a2008-07-27 21:46:04 +00006001 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006002 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006003 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006004 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006005 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006006 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006007 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006008 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006009 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006010 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006011 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00006012 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006013 InFlag = Chain.getValue(1);
6014
Owen Anderson825b72b2009-08-11 20:47:22 +00006015 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00006016 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006017 Ops.push_back(Chain);
6018 Ops.push_back(DAG.getValueType(AVT));
6019 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006020 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006021
Dan Gohman475871a2008-07-27 21:46:04 +00006022 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00006023 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00006024 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006025 // Handle the last 1 - 7 bytes.
6026 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006027 EVT DstVT = Dst.getValueType();
6028 EVT SrcVT = Src.getValueType();
6029 EVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006030 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006031 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00006032 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00006033 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00006034 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00006035 DAG.getConstant(BytesLeft, SizeVT),
6036 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00006037 DstSV, DstSVOff + Offset,
6038 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00006039 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006040
Owen Anderson825b72b2009-08-11 20:47:22 +00006041 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006042 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006043}
6044
Dan Gohman475871a2008-07-27 21:46:04 +00006045SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00006046 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006047 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006048
Evan Cheng25ab6902006-09-08 06:48:29 +00006049 if (!Subtarget->is64Bit()) {
6050 // vastart just stores the address of the VarArgsFrameIndex slot into the
6051 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00006052 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006053 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006054 }
6055
6056 // __va_list_tag:
6057 // gp_offset (0 - 6 * 8)
6058 // fp_offset (48 - 48 + 8 * 16)
6059 // overflow_arg_area (point to parameters coming in memory).
6060 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006061 SmallVector<SDValue, 8> MemOps;
6062 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006063 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006064 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006065 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006066 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006067 MemOps.push_back(Store);
6068
6069 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006070 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006071 FIN, DAG.getIntPtrConstant(4));
6072 Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006073 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006074 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006075 MemOps.push_back(Store);
6076
6077 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006078 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006079 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006080 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006081 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006082 MemOps.push_back(Store);
6083
6084 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006085 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006086 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006087 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006088 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006089 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006090 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006091 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006092}
6093
Dan Gohman475871a2008-07-27 21:46:04 +00006094SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006095 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6096 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006097 SDValue Chain = Op.getOperand(0);
6098 SDValue SrcPtr = Op.getOperand(1);
6099 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006100
Torok Edwindac237e2009-07-08 20:53:28 +00006101 llvm_report_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006102 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006103}
6104
Dan Gohman475871a2008-07-27 21:46:04 +00006105SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006106 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006107 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006108 SDValue Chain = Op.getOperand(0);
6109 SDValue DstPtr = Op.getOperand(1);
6110 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006111 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6112 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006113 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006114
Dale Johannesendd64c412009-02-04 00:33:20 +00006115 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman28269132008-04-18 20:55:41 +00006116 DAG.getIntPtrConstant(24), 8, false,
6117 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006118}
6119
Dan Gohman475871a2008-07-27 21:46:04 +00006120SDValue
6121X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006122 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006123 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006124 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006125 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006126 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006127 case Intrinsic::x86_sse_comieq_ss:
6128 case Intrinsic::x86_sse_comilt_ss:
6129 case Intrinsic::x86_sse_comile_ss:
6130 case Intrinsic::x86_sse_comigt_ss:
6131 case Intrinsic::x86_sse_comige_ss:
6132 case Intrinsic::x86_sse_comineq_ss:
6133 case Intrinsic::x86_sse_ucomieq_ss:
6134 case Intrinsic::x86_sse_ucomilt_ss:
6135 case Intrinsic::x86_sse_ucomile_ss:
6136 case Intrinsic::x86_sse_ucomigt_ss:
6137 case Intrinsic::x86_sse_ucomige_ss:
6138 case Intrinsic::x86_sse_ucomineq_ss:
6139 case Intrinsic::x86_sse2_comieq_sd:
6140 case Intrinsic::x86_sse2_comilt_sd:
6141 case Intrinsic::x86_sse2_comile_sd:
6142 case Intrinsic::x86_sse2_comigt_sd:
6143 case Intrinsic::x86_sse2_comige_sd:
6144 case Intrinsic::x86_sse2_comineq_sd:
6145 case Intrinsic::x86_sse2_ucomieq_sd:
6146 case Intrinsic::x86_sse2_ucomilt_sd:
6147 case Intrinsic::x86_sse2_ucomile_sd:
6148 case Intrinsic::x86_sse2_ucomigt_sd:
6149 case Intrinsic::x86_sse2_ucomige_sd:
6150 case Intrinsic::x86_sse2_ucomineq_sd: {
6151 unsigned Opc = 0;
6152 ISD::CondCode CC = ISD::SETCC_INVALID;
6153 switch (IntNo) {
6154 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006155 case Intrinsic::x86_sse_comieq_ss:
6156 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006157 Opc = X86ISD::COMI;
6158 CC = ISD::SETEQ;
6159 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006160 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006161 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006162 Opc = X86ISD::COMI;
6163 CC = ISD::SETLT;
6164 break;
6165 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006166 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006167 Opc = X86ISD::COMI;
6168 CC = ISD::SETLE;
6169 break;
6170 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006171 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006172 Opc = X86ISD::COMI;
6173 CC = ISD::SETGT;
6174 break;
6175 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006176 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006177 Opc = X86ISD::COMI;
6178 CC = ISD::SETGE;
6179 break;
6180 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006181 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006182 Opc = X86ISD::COMI;
6183 CC = ISD::SETNE;
6184 break;
6185 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006186 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006187 Opc = X86ISD::UCOMI;
6188 CC = ISD::SETEQ;
6189 break;
6190 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006191 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006192 Opc = X86ISD::UCOMI;
6193 CC = ISD::SETLT;
6194 break;
6195 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006196 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006197 Opc = X86ISD::UCOMI;
6198 CC = ISD::SETLE;
6199 break;
6200 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006201 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006202 Opc = X86ISD::UCOMI;
6203 CC = ISD::SETGT;
6204 break;
6205 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006206 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006207 Opc = X86ISD::UCOMI;
6208 CC = ISD::SETGE;
6209 break;
6210 case Intrinsic::x86_sse_ucomineq_ss:
6211 case Intrinsic::x86_sse2_ucomineq_sd:
6212 Opc = X86ISD::UCOMI;
6213 CC = ISD::SETNE;
6214 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006215 }
Evan Cheng734503b2006-09-11 02:19:56 +00006216
Dan Gohman475871a2008-07-27 21:46:04 +00006217 SDValue LHS = Op.getOperand(1);
6218 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006219 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00006220 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6221 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6222 DAG.getConstant(X86CC, MVT::i8), Cond);
6223 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006224 }
Eric Christopher71c67532009-07-29 00:28:05 +00006225 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006226 // an integer value, not just an instruction so lower it to the ptest
6227 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006228 case Intrinsic::x86_sse41_ptestz:
6229 case Intrinsic::x86_sse41_ptestc:
6230 case Intrinsic::x86_sse41_ptestnzc:{
6231 unsigned X86CC = 0;
6232 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006233 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006234 case Intrinsic::x86_sse41_ptestz:
6235 // ZF = 1
6236 X86CC = X86::COND_E;
6237 break;
6238 case Intrinsic::x86_sse41_ptestc:
6239 // CF = 1
6240 X86CC = X86::COND_B;
6241 break;
6242 case Intrinsic::x86_sse41_ptestnzc:
6243 // ZF and CF = 0
6244 X86CC = X86::COND_A;
6245 break;
6246 }
6247
6248 SDValue LHS = Op.getOperand(1);
6249 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006250 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6251 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6252 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6253 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006254 }
Evan Cheng5759f972008-05-04 09:15:50 +00006255
6256 // Fix vector shift instructions where the last operand is a non-immediate
6257 // i32 value.
6258 case Intrinsic::x86_sse2_pslli_w:
6259 case Intrinsic::x86_sse2_pslli_d:
6260 case Intrinsic::x86_sse2_pslli_q:
6261 case Intrinsic::x86_sse2_psrli_w:
6262 case Intrinsic::x86_sse2_psrli_d:
6263 case Intrinsic::x86_sse2_psrli_q:
6264 case Intrinsic::x86_sse2_psrai_w:
6265 case Intrinsic::x86_sse2_psrai_d:
6266 case Intrinsic::x86_mmx_pslli_w:
6267 case Intrinsic::x86_mmx_pslli_d:
6268 case Intrinsic::x86_mmx_pslli_q:
6269 case Intrinsic::x86_mmx_psrli_w:
6270 case Intrinsic::x86_mmx_psrli_d:
6271 case Intrinsic::x86_mmx_psrli_q:
6272 case Intrinsic::x86_mmx_psrai_w:
6273 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006274 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006275 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006276 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006277
6278 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006279 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006280 switch (IntNo) {
6281 case Intrinsic::x86_sse2_pslli_w:
6282 NewIntNo = Intrinsic::x86_sse2_psll_w;
6283 break;
6284 case Intrinsic::x86_sse2_pslli_d:
6285 NewIntNo = Intrinsic::x86_sse2_psll_d;
6286 break;
6287 case Intrinsic::x86_sse2_pslli_q:
6288 NewIntNo = Intrinsic::x86_sse2_psll_q;
6289 break;
6290 case Intrinsic::x86_sse2_psrli_w:
6291 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6292 break;
6293 case Intrinsic::x86_sse2_psrli_d:
6294 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6295 break;
6296 case Intrinsic::x86_sse2_psrli_q:
6297 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6298 break;
6299 case Intrinsic::x86_sse2_psrai_w:
6300 NewIntNo = Intrinsic::x86_sse2_psra_w;
6301 break;
6302 case Intrinsic::x86_sse2_psrai_d:
6303 NewIntNo = Intrinsic::x86_sse2_psra_d;
6304 break;
6305 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00006306 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006307 switch (IntNo) {
6308 case Intrinsic::x86_mmx_pslli_w:
6309 NewIntNo = Intrinsic::x86_mmx_psll_w;
6310 break;
6311 case Intrinsic::x86_mmx_pslli_d:
6312 NewIntNo = Intrinsic::x86_mmx_psll_d;
6313 break;
6314 case Intrinsic::x86_mmx_pslli_q:
6315 NewIntNo = Intrinsic::x86_mmx_psll_q;
6316 break;
6317 case Intrinsic::x86_mmx_psrli_w:
6318 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6319 break;
6320 case Intrinsic::x86_mmx_psrli_d:
6321 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6322 break;
6323 case Intrinsic::x86_mmx_psrli_q:
6324 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6325 break;
6326 case Intrinsic::x86_mmx_psrai_w:
6327 NewIntNo = Intrinsic::x86_mmx_psra_w;
6328 break;
6329 case Intrinsic::x86_mmx_psrai_d:
6330 NewIntNo = Intrinsic::x86_mmx_psra_d;
6331 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00006332 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00006333 }
6334 break;
6335 }
6336 }
Owen Andersone50ed302009-08-10 22:56:29 +00006337 EVT VT = Op.getValueType();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006338 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT,
6339 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, ShAmtVT, ShAmt));
6340 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006341 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00006342 Op.getOperand(1), ShAmt);
6343 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00006344 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006345}
Evan Cheng72261582005-12-20 06:22:03 +00006346
Dan Gohman475871a2008-07-27 21:46:04 +00006347SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00006348 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006349 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00006350
6351 if (Depth > 0) {
6352 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6353 SDValue Offset =
6354 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00006355 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006356 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00006357 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006358 FrameAddr, Offset),
Bill Wendling64e87322009-01-16 19:25:27 +00006359 NULL, 0);
6360 }
6361
6362 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00006363 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00006364 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006365 RetAddrFI, NULL, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006366}
6367
Dan Gohman475871a2008-07-27 21:46:04 +00006368SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00006369 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6370 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00006371 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006372 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00006373 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6374 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00006375 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00006376 while (Depth--)
Dale Johannesendd64c412009-02-04 00:33:20 +00006377 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00006378 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00006379}
6380
Dan Gohman475871a2008-07-27 21:46:04 +00006381SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00006382 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006383 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006384}
6385
Dan Gohman475871a2008-07-27 21:46:04 +00006386SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006387{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006388 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00006389 SDValue Chain = Op.getOperand(0);
6390 SDValue Offset = Op.getOperand(1);
6391 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006392 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006393
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006394 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
6395 getPointerTy());
6396 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006397
Dale Johannesene4d209d2009-02-03 20:21:25 +00006398 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006399 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006400 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
6401 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00006402 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006403 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006404
Dale Johannesene4d209d2009-02-03 20:21:25 +00006405 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006406 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006407 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006408}
6409
Dan Gohman475871a2008-07-27 21:46:04 +00006410SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00006411 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00006412 SDValue Root = Op.getOperand(0);
6413 SDValue Trmp = Op.getOperand(1); // trampoline
6414 SDValue FPtr = Op.getOperand(2); // nested function
6415 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006416 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006417
Dan Gohman69de1932008-02-06 22:27:42 +00006418 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006419
Duncan Sands339e14f2008-01-16 22:55:25 +00006420 const X86InstrInfo *TII =
6421 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
6422
Duncan Sandsb116fac2007-07-27 20:02:49 +00006423 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006424 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00006425
6426 // Large code-model.
6427
6428 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
6429 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
6430
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006431 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
6432 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00006433
6434 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
6435
6436 // Load the pointer to the nested function into R11.
6437 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00006438 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00006439 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006440 Addr, TrmpAddr, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00006441
Owen Anderson825b72b2009-08-11 20:47:22 +00006442 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6443 DAG.getConstant(2, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006444 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006445
6446 // Load the 'nest' parameter value into R10.
6447 // R10 is specified in X86CallingConv.td
6448 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00006449 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6450 DAG.getConstant(10, MVT::i64));
6451 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006452 Addr, TrmpAddr, 10);
Duncan Sands339e14f2008-01-16 22:55:25 +00006453
Owen Anderson825b72b2009-08-11 20:47:22 +00006454 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6455 DAG.getConstant(12, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006456 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006457
6458 // Jump to the nested function.
6459 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00006460 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6461 DAG.getConstant(20, MVT::i64));
6462 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006463 Addr, TrmpAddr, 20);
Duncan Sands339e14f2008-01-16 22:55:25 +00006464
6465 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00006466 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6467 DAG.getConstant(22, MVT::i64));
6468 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006469 TrmpAddr, 22);
Duncan Sands339e14f2008-01-16 22:55:25 +00006470
Dan Gohman475871a2008-07-27 21:46:04 +00006471 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00006472 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006473 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006474 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00006475 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00006476 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
6477 unsigned CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00006478 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006479
6480 switch (CC) {
6481 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00006482 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00006483 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006484 case CallingConv::X86_StdCall: {
6485 // Pass 'nest' parameter in ECX.
6486 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006487 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006488
6489 // Check that ECX wasn't needed by an 'inreg' parameter.
6490 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00006491 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006492
Chris Lattner58d74912008-03-12 17:45:29 +00006493 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00006494 unsigned InRegCount = 0;
6495 unsigned Idx = 1;
6496
6497 for (FunctionType::param_iterator I = FTy->param_begin(),
6498 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00006499 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00006500 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006501 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006502
6503 if (InRegCount > 2) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00006504 llvm_report_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00006505 }
6506 }
6507 break;
6508 }
6509 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00006510 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006511 // Pass 'nest' parameter in EAX.
6512 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006513 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006514 break;
6515 }
6516
Dan Gohman475871a2008-07-27 21:46:04 +00006517 SDValue OutChains[4];
6518 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006519
Owen Anderson825b72b2009-08-11 20:47:22 +00006520 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6521 DAG.getConstant(10, MVT::i32));
6522 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006523
Duncan Sands339e14f2008-01-16 22:55:25 +00006524 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006525 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00006526 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006527 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman69de1932008-02-06 22:27:42 +00006528 Trmp, TrmpAddr, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006529
Owen Anderson825b72b2009-08-11 20:47:22 +00006530 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6531 DAG.getConstant(1, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006532 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006533
Duncan Sands339e14f2008-01-16 22:55:25 +00006534 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Owen Anderson825b72b2009-08-11 20:47:22 +00006535 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6536 DAG.getConstant(5, MVT::i32));
6537 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006538 TrmpAddr, 5, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006539
Owen Anderson825b72b2009-08-11 20:47:22 +00006540 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6541 DAG.getConstant(6, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006542 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006543
Dan Gohman475871a2008-07-27 21:46:04 +00006544 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00006545 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006546 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006547 }
6548}
6549
Dan Gohman475871a2008-07-27 21:46:04 +00006550SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006551 /*
6552 The rounding mode is in bits 11:10 of FPSR, and has the following
6553 settings:
6554 00 Round to nearest
6555 01 Round to -inf
6556 10 Round to +inf
6557 11 Round to 0
6558
6559 FLT_ROUNDS, on the other hand, expects the following:
6560 -1 Undefined
6561 0 Round to 0
6562 1 Round to nearest
6563 2 Round to +inf
6564 3 Round to -inf
6565
6566 To perform the conversion, we do:
6567 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
6568 */
6569
6570 MachineFunction &MF = DAG.getMachineFunction();
6571 const TargetMachine &TM = MF.getTarget();
6572 const TargetFrameInfo &TFI = *TM.getFrameInfo();
6573 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00006574 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006575 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006576
6577 // Save FP Control Word to stack slot
6578 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment);
Dan Gohman475871a2008-07-27 21:46:04 +00006579 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006580
Owen Anderson825b72b2009-08-11 20:47:22 +00006581 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00006582 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006583
6584 // Load FP Control Word from stack slot
Owen Anderson825b72b2009-08-11 20:47:22 +00006585 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006586
6587 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00006588 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00006589 DAG.getNode(ISD::SRL, dl, MVT::i16,
6590 DAG.getNode(ISD::AND, dl, MVT::i16,
6591 CWD, DAG.getConstant(0x800, MVT::i16)),
6592 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00006593 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00006594 DAG.getNode(ISD::SRL, dl, MVT::i16,
6595 DAG.getNode(ISD::AND, dl, MVT::i16,
6596 CWD, DAG.getConstant(0x400, MVT::i16)),
6597 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006598
Dan Gohman475871a2008-07-27 21:46:04 +00006599 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00006600 DAG.getNode(ISD::AND, dl, MVT::i16,
6601 DAG.getNode(ISD::ADD, dl, MVT::i16,
6602 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
6603 DAG.getConstant(1, MVT::i16)),
6604 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006605
6606
Duncan Sands83ec4b62008-06-06 12:08:01 +00006607 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00006608 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006609}
6610
Dan Gohman475871a2008-07-27 21:46:04 +00006611SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006612 EVT VT = Op.getValueType();
6613 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006614 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006615 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006616
6617 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006618 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00006619 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00006620 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006621 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006622 }
Evan Cheng18efe262007-12-14 02:13:44 +00006623
Evan Cheng152804e2007-12-14 08:30:15 +00006624 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00006625 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006626 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006627
6628 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006629 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006630 Ops.push_back(Op);
6631 Ops.push_back(DAG.getConstant(NumBits+NumBits-1, OpVT));
Owen Anderson825b72b2009-08-11 20:47:22 +00006632 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
Evan Cheng152804e2007-12-14 08:30:15 +00006633 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006634 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006635
6636 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00006637 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00006638
Owen Anderson825b72b2009-08-11 20:47:22 +00006639 if (VT == MVT::i8)
6640 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006641 return Op;
6642}
6643
Dan Gohman475871a2008-07-27 21:46:04 +00006644SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006645 EVT VT = Op.getValueType();
6646 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006647 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006648 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006649
6650 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006651 if (VT == MVT::i8) {
6652 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006653 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006654 }
Evan Cheng152804e2007-12-14 08:30:15 +00006655
6656 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00006657 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006658 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006659
6660 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006661 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006662 Ops.push_back(Op);
6663 Ops.push_back(DAG.getConstant(NumBits, OpVT));
Owen Anderson825b72b2009-08-11 20:47:22 +00006664 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
Evan Cheng152804e2007-12-14 08:30:15 +00006665 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006666 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006667
Owen Anderson825b72b2009-08-11 20:47:22 +00006668 if (VT == MVT::i8)
6669 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006670 return Op;
6671}
6672
Mon P Wangaf9b9522008-12-18 21:42:19 +00006673SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006674 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00006675 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006676 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00006677
Mon P Wangaf9b9522008-12-18 21:42:19 +00006678 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
6679 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
6680 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
6681 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
6682 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
6683 //
6684 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
6685 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
6686 // return AloBlo + AloBhi + AhiBlo;
6687
6688 SDValue A = Op.getOperand(0);
6689 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006690
Dale Johannesene4d209d2009-02-03 20:21:25 +00006691 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006692 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6693 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006694 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006695 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6696 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006697 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006698 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00006699 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006700 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006701 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00006702 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006703 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006704 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00006705 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006706 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006707 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6708 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006709 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006710 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6711 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006712 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
6713 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00006714 return Res;
6715}
6716
6717
Bill Wendling74c37652008-12-09 22:08:41 +00006718SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
6719 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
6720 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00006721 // looks for this combo and may remove the "setcc" instruction if the "setcc"
6722 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00006723 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00006724 SDValue LHS = N->getOperand(0);
6725 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00006726 unsigned BaseOp = 0;
6727 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006728 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00006729
6730 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006731 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00006732 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00006733 // A subtract of one will be selected as a INC. Note that INC doesn't
6734 // set CF, so we can't do this for UADDO.
6735 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6736 if (C->getAPIntValue() == 1) {
6737 BaseOp = X86ISD::INC;
6738 Cond = X86::COND_O;
6739 break;
6740 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006741 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00006742 Cond = X86::COND_O;
6743 break;
6744 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006745 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00006746 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006747 break;
6748 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00006749 // A subtract of one will be selected as a DEC. Note that DEC doesn't
6750 // set CF, so we can't do this for USUBO.
6751 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6752 if (C->getAPIntValue() == 1) {
6753 BaseOp = X86ISD::DEC;
6754 Cond = X86::COND_O;
6755 break;
6756 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006757 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00006758 Cond = X86::COND_O;
6759 break;
6760 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006761 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00006762 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006763 break;
6764 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006765 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00006766 Cond = X86::COND_O;
6767 break;
6768 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006769 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00006770 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006771 break;
6772 }
Bill Wendling3fafd932008-11-26 22:37:40 +00006773
Bill Wendling61edeb52008-12-02 01:06:39 +00006774 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00006775 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006776 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00006777
Bill Wendling61edeb52008-12-02 01:06:39 +00006778 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006779 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00006780 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00006781
Bill Wendling61edeb52008-12-02 01:06:39 +00006782 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
6783 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00006784}
6785
Dan Gohman475871a2008-07-27 21:46:04 +00006786SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006787 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006788 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00006789 unsigned Reg = 0;
6790 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006791 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006792 default:
6793 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006794 case MVT::i8: Reg = X86::AL; size = 1; break;
6795 case MVT::i16: Reg = X86::AX; size = 2; break;
6796 case MVT::i32: Reg = X86::EAX; size = 4; break;
6797 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00006798 assert(Subtarget->is64Bit() && "Node not type legal!");
6799 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00006800 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006801 }
Dale Johannesendd64c412009-02-04 00:33:20 +00006802 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00006803 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00006804 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00006805 Op.getOperand(1),
6806 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00006807 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00006808 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00006809 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006810 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00006811 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00006812 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006813 return cpOut;
6814}
6815
Duncan Sands1607f052008-12-01 11:39:25 +00006816SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00006817 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00006818 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00006819 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00006820 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006821 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006822 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006823 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
6824 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00006825 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00006826 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
6827 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00006828 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00006829 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00006830 rdx.getValue(1)
6831 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006832 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00006833}
6834
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006835SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
6836 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006837 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006838 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006839 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00006840 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006841 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006842 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006843 Node->getOperand(0),
6844 Node->getOperand(1), negOp,
6845 cast<AtomicSDNode>(Node)->getSrcValue(),
6846 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00006847}
6848
Evan Cheng0db9fe62006-04-25 20:13:52 +00006849/// LowerOperation - Provide custom lowering hooks for some operations.
6850///
Dan Gohman475871a2008-07-27 21:46:04 +00006851SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006852 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006853 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006854 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
6855 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006856 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
6857 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
6858 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
6859 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
6860 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
6861 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
6862 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006863 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00006864 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006865 case ISD::SHL_PARTS:
6866 case ISD::SRA_PARTS:
6867 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
6868 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006869 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006870 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00006871 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006872 case ISD::FABS: return LowerFABS(Op, DAG);
6873 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006874 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00006875 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00006876 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00006877 case ISD::SELECT: return LowerSELECT(Op, DAG);
6878 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006879 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006880 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00006881 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00006882 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006883 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006884 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
6885 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006886 case ISD::FRAME_TO_ARGS_OFFSET:
6887 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006888 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006889 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006890 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00006891 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00006892 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
6893 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00006894 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00006895 case ISD::SADDO:
6896 case ISD::UADDO:
6897 case ISD::SSUBO:
6898 case ISD::USUBO:
6899 case ISD::SMULO:
6900 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00006901 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006902 }
Chris Lattner27a6c732007-11-24 07:07:01 +00006903}
6904
Duncan Sands1607f052008-12-01 11:39:25 +00006905void X86TargetLowering::
6906ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
6907 SelectionDAG &DAG, unsigned NewOp) {
Owen Andersone50ed302009-08-10 22:56:29 +00006908 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006909 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00006910 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00006911
6912 SDValue Chain = Node->getOperand(0);
6913 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006914 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006915 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00006916 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006917 Node->getOperand(2), DAG.getIntPtrConstant(1));
6918 // This is a generalized SDNode, not an AtomicSDNode, so it doesn't
6919 // have a MemOperand. Pass the info through as a normal operand.
6920 SDValue LSI = DAG.getMemOperand(cast<MemSDNode>(Node)->getMemOperand());
6921 SDValue Ops[] = { Chain, In1, In2L, In2H, LSI };
Owen Anderson825b72b2009-08-11 20:47:22 +00006922 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006923 SDValue Result = DAG.getNode(NewOp, dl, Tys, Ops, 5);
Duncan Sands1607f052008-12-01 11:39:25 +00006924 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00006925 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006926 Results.push_back(Result.getValue(2));
6927}
6928
Duncan Sands126d9072008-07-04 11:47:58 +00006929/// ReplaceNodeResults - Replace a node with an illegal result type
6930/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00006931void X86TargetLowering::ReplaceNodeResults(SDNode *N,
6932 SmallVectorImpl<SDValue>&Results,
6933 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00006934 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00006935 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00006936 default:
Duncan Sands1607f052008-12-01 11:39:25 +00006937 assert(false && "Do not know how to custom type legalize this operation!");
6938 return;
6939 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00006940 std::pair<SDValue,SDValue> Vals =
6941 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00006942 SDValue FIST = Vals.first, StackSlot = Vals.second;
6943 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00006944 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00006945 // Return a load from the stack slot.
Dale Johannesene4d209d2009-02-03 20:21:25 +00006946 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00006947 }
6948 return;
6949 }
6950 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00006951 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00006952 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006953 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006954 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00006955 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006956 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006957 eax.getValue(2));
6958 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
6959 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00006960 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006961 Results.push_back(edx.getValue(1));
6962 return;
6963 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006964 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00006965 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006966 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00006967 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00006968 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
6969 DAG.getConstant(0, MVT::i32));
6970 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
6971 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00006972 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
6973 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00006974 cpInL.getValue(1));
6975 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00006976 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
6977 DAG.getConstant(0, MVT::i32));
6978 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
6979 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00006980 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00006981 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00006982 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00006983 swapInL.getValue(1));
6984 SDValue Ops[] = { swapInH.getValue(0),
6985 N->getOperand(1),
6986 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00006987 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006988 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00006989 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00006990 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00006991 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00006992 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00006993 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00006994 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006995 Results.push_back(cpOutH.getValue(1));
6996 return;
6997 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006998 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00006999 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7000 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007001 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007002 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7003 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007004 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007005 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7006 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007007 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007008 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7009 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007010 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007011 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7012 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007013 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007014 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7015 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007016 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007017 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7018 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007019 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007020}
7021
Evan Cheng72261582005-12-20 06:22:03 +00007022const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7023 switch (Opcode) {
7024 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007025 case X86ISD::BSF: return "X86ISD::BSF";
7026 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007027 case X86ISD::SHLD: return "X86ISD::SHLD";
7028 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007029 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007030 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007031 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007032 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007033 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007034 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007035 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7036 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7037 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007038 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007039 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007040 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007041 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007042 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007043 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007044 case X86ISD::COMI: return "X86ISD::COMI";
7045 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007046 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng72261582005-12-20 06:22:03 +00007047 case X86ISD::CMOV: return "X86ISD::CMOV";
7048 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007049 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007050 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7051 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007052 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007053 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007054 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007055 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007056 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007057 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7058 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007059 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007060 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007061 case X86ISD::FMAX: return "X86ISD::FMAX";
7062 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007063 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7064 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007065 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007066 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007067 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007068 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007069 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007070 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7071 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007072 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7073 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7074 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7075 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7076 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7077 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007078 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7079 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007080 case X86ISD::VSHL: return "X86ISD::VSHL";
7081 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007082 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7083 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7084 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7085 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7086 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7087 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7088 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7089 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7090 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7091 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007092 case X86ISD::ADD: return "X86ISD::ADD";
7093 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007094 case X86ISD::SMUL: return "X86ISD::SMUL";
7095 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007096 case X86ISD::INC: return "X86ISD::INC";
7097 case X86ISD::DEC: return "X86ISD::DEC";
Evan Cheng73f24c92009-03-30 21:36:47 +00007098 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007099 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007100 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Evan Cheng72261582005-12-20 06:22:03 +00007101 }
7102}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007103
Chris Lattnerc9addb72007-03-30 23:15:24 +00007104// isLegalAddressingMode - Return true if the addressing mode represented
7105// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007106bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007107 const Type *Ty) const {
7108 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007109 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007110
Chris Lattnerc9addb72007-03-30 23:15:24 +00007111 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007112 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007113 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007114
Chris Lattnerc9addb72007-03-30 23:15:24 +00007115 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007116 unsigned GVFlags =
7117 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007118
Chris Lattnerdfed4132009-07-10 07:38:24 +00007119 // If a reference to this global requires an extra load, we can't fold it.
7120 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007121 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007122
Chris Lattnerdfed4132009-07-10 07:38:24 +00007123 // If BaseGV requires a register for the PIC base, we cannot also have a
7124 // BaseReg specified.
7125 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007126 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007127
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007128 // If lower 4G is not available, then we must use rip-relative addressing.
7129 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7130 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007131 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007132
Chris Lattnerc9addb72007-03-30 23:15:24 +00007133 switch (AM.Scale) {
7134 case 0:
7135 case 1:
7136 case 2:
7137 case 4:
7138 case 8:
7139 // These scales always work.
7140 break;
7141 case 3:
7142 case 5:
7143 case 9:
7144 // These scales are formed with basereg+scalereg. Only accept if there is
7145 // no basereg yet.
7146 if (AM.HasBaseReg)
7147 return false;
7148 break;
7149 default: // Other stuff never works.
7150 return false;
7151 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007152
Chris Lattnerc9addb72007-03-30 23:15:24 +00007153 return true;
7154}
7155
7156
Evan Cheng2bd122c2007-10-26 01:56:11 +00007157bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
7158 if (!Ty1->isInteger() || !Ty2->isInteger())
7159 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007160 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7161 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007162 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007163 return false;
7164 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007165}
7166
Owen Andersone50ed302009-08-10 22:56:29 +00007167bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007168 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007169 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007170 unsigned NumBits1 = VT1.getSizeInBits();
7171 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007172 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007173 return false;
7174 return Subtarget->is64Bit() || NumBits1 < 64;
7175}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007176
Dan Gohman97121ba2009-04-08 00:15:30 +00007177bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007178 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson1d0be152009-08-13 21:58:54 +00007179 return Ty1 == Type::getInt32Ty(Ty1->getContext()) &&
7180 Ty2 == Type::getInt64Ty(Ty1->getContext()) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007181}
7182
Owen Andersone50ed302009-08-10 22:56:29 +00007183bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007184 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007185 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007186}
7187
Owen Andersone50ed302009-08-10 22:56:29 +00007188bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007189 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007190 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007191}
7192
Evan Cheng60c07e12006-07-05 22:17:51 +00007193/// isShuffleMaskLegal - Targets can use this to indicate that they only
7194/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7195/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7196/// are assumed to be legal.
7197bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007198X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00007199 EVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007200 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007201 if (VT.getSizeInBits() == 64)
7202 return false;
7203
7204 // FIXME: pshufb, blends, palignr, shifts.
7205 return (VT.getVectorNumElements() == 2 ||
7206 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7207 isMOVLMask(M, VT) ||
7208 isSHUFPMask(M, VT) ||
7209 isPSHUFDMask(M, VT) ||
7210 isPSHUFHWMask(M, VT) ||
7211 isPSHUFLWMask(M, VT) ||
7212 isUNPCKLMask(M, VT) ||
7213 isUNPCKHMask(M, VT) ||
7214 isUNPCKL_v_undef_Mask(M, VT) ||
7215 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007216}
7217
Dan Gohman7d8143f2008-04-09 20:09:42 +00007218bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007219X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00007220 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007221 unsigned NumElts = VT.getVectorNumElements();
7222 // FIXME: This collection of masks seems suspect.
7223 if (NumElts == 2)
7224 return true;
7225 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7226 return (isMOVLMask(Mask, VT) ||
7227 isCommutedMOVLMask(Mask, VT, true) ||
7228 isSHUFPMask(Mask, VT) ||
7229 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007230 }
7231 return false;
7232}
7233
7234//===----------------------------------------------------------------------===//
7235// X86 Scheduler Hooks
7236//===----------------------------------------------------------------------===//
7237
Mon P Wang63307c32008-05-05 19:05:59 +00007238// private utility function
7239MachineBasicBlock *
7240X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7241 MachineBasicBlock *MBB,
7242 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007243 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007244 unsigned LoadOpc,
7245 unsigned CXchgOpc,
7246 unsigned copyOpc,
7247 unsigned notOpc,
7248 unsigned EAXreg,
7249 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007250 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007251 // For the atomic bitwise operator, we generate
7252 // thisMBB:
7253 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007254 // ld t1 = [bitinstr.addr]
7255 // op t2 = t1, [bitinstr.val]
7256 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007257 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7258 // bz newMBB
7259 // fallthrough -->nextMBB
7260 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7261 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007262 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007263 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007264
Mon P Wang63307c32008-05-05 19:05:59 +00007265 /// First build the CFG
7266 MachineFunction *F = MBB->getParent();
7267 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007268 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7269 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7270 F->insert(MBBIter, newMBB);
7271 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007272
Mon P Wang63307c32008-05-05 19:05:59 +00007273 // Move all successors to thisMBB to nextMBB
7274 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007275
Mon P Wang63307c32008-05-05 19:05:59 +00007276 // Update thisMBB to fall through to newMBB
7277 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007278
Mon P Wang63307c32008-05-05 19:05:59 +00007279 // newMBB jumps to itself and fall through to nextMBB
7280 newMBB->addSuccessor(nextMBB);
7281 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007282
Mon P Wang63307c32008-05-05 19:05:59 +00007283 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007284 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007285 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00007286 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007287 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007288 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007289 int numArgs = bInstr->getNumOperands() - 1;
7290 for (int i=0; i < numArgs; ++i)
7291 argOpers[i] = &bInstr->getOperand(i+1);
7292
7293 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007294 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7295 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007296
Dale Johannesen140be2d2008-08-19 18:47:28 +00007297 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007298 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007299 for (int i=0; i <= lastAddrIndx; ++i)
7300 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007301
Dale Johannesen140be2d2008-08-19 18:47:28 +00007302 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007303 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007304 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007305 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007306 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007307 tt = t1;
7308
Dale Johannesen140be2d2008-08-19 18:47:28 +00007309 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00007310 assert((argOpers[valArgIndx]->isReg() ||
7311 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007312 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00007313 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007314 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007315 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007316 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007317 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00007318 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007319
Dale Johannesene4d209d2009-02-03 20:21:25 +00007320 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00007321 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007322
Dale Johannesene4d209d2009-02-03 20:21:25 +00007323 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00007324 for (int i=0; i <= lastAddrIndx; ++i)
7325 (*MIB).addOperand(*argOpers[i]);
7326 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00007327 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7328 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
7329
Dale Johannesene4d209d2009-02-03 20:21:25 +00007330 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00007331 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007332
Mon P Wang63307c32008-05-05 19:05:59 +00007333 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007334 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007335
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007336 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007337 return nextMBB;
7338}
7339
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00007340// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00007341MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007342X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7343 MachineBasicBlock *MBB,
7344 unsigned regOpcL,
7345 unsigned regOpcH,
7346 unsigned immOpcL,
7347 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007348 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007349 // For the atomic bitwise operator, we generate
7350 // thisMBB (instructions are in pairs, except cmpxchg8b)
7351 // ld t1,t2 = [bitinstr.addr]
7352 // newMBB:
7353 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
7354 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00007355 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007356 // mov ECX, EBX <- t5, t6
7357 // mov EAX, EDX <- t1, t2
7358 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
7359 // mov t3, t4 <- EAX, EDX
7360 // bz newMBB
7361 // result in out1, out2
7362 // fallthrough -->nextMBB
7363
7364 const TargetRegisterClass *RC = X86::GR32RegisterClass;
7365 const unsigned LoadOpc = X86::MOV32rm;
7366 const unsigned copyOpc = X86::MOV32rr;
7367 const unsigned NotOpc = X86::NOT32r;
7368 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7369 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7370 MachineFunction::iterator MBBIter = MBB;
7371 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007372
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007373 /// First build the CFG
7374 MachineFunction *F = MBB->getParent();
7375 MachineBasicBlock *thisMBB = MBB;
7376 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7377 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7378 F->insert(MBBIter, newMBB);
7379 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007380
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007381 // Move all successors to thisMBB to nextMBB
7382 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007383
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007384 // Update thisMBB to fall through to newMBB
7385 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007386
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007387 // newMBB jumps to itself and fall through to nextMBB
7388 newMBB->addSuccessor(nextMBB);
7389 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007390
Dale Johannesene4d209d2009-02-03 20:21:25 +00007391 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007392 // Insert instructions into newMBB based on incoming instruction
7393 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007394 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007395 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007396 MachineOperand& dest1Oper = bInstr->getOperand(0);
7397 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007398 MachineOperand* argOpers[2 + X86AddrNumOperands];
7399 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007400 argOpers[i] = &bInstr->getOperand(i+2);
7401
7402 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007403 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00007404
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007405 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007406 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007407 for (int i=0; i <= lastAddrIndx; ++i)
7408 (*MIB).addOperand(*argOpers[i]);
7409 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007410 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00007411 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00007412 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007413 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00007414 MachineOperand newOp3 = *(argOpers[3]);
7415 if (newOp3.isImm())
7416 newOp3.setImm(newOp3.getImm()+4);
7417 else
7418 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007419 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00007420 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007421
7422 // t3/4 are defined later, at the bottom of the loop
7423 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
7424 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007425 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007426 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007427 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007428 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
7429
7430 unsigned tt1 = F->getRegInfo().createVirtualRegister(RC);
7431 unsigned tt2 = F->getRegInfo().createVirtualRegister(RC);
Scott Michelfdc40a02009-02-17 22:15:04 +00007432 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007433 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt1).addReg(t1);
7434 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt2).addReg(t2);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007435 } else {
7436 tt1 = t1;
7437 tt2 = t2;
7438 }
7439
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007440 int valArgIndx = lastAddrIndx + 1;
7441 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00007442 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007443 "invalid operand");
7444 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
7445 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007446 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007447 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007448 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007449 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00007450 if (regOpcL != X86::MOV32rr)
7451 MIB.addReg(tt1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007452 (*MIB).addOperand(*argOpers[valArgIndx]);
7453 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007454 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007455 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007456 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007457 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007458 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007459 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007460 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00007461 if (regOpcH != X86::MOV32rr)
7462 MIB.addReg(tt2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007463 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007464
Dale Johannesene4d209d2009-02-03 20:21:25 +00007465 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007466 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007467 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007468 MIB.addReg(t2);
7469
Dale Johannesene4d209d2009-02-03 20:21:25 +00007470 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007471 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007472 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007473 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00007474
Dale Johannesene4d209d2009-02-03 20:21:25 +00007475 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007476 for (int i=0; i <= lastAddrIndx; ++i)
7477 (*MIB).addOperand(*argOpers[i]);
7478
7479 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7480 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
7481
Dale Johannesene4d209d2009-02-03 20:21:25 +00007482 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007483 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007484 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007485 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007486
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007487 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007488 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007489
7490 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
7491 return nextMBB;
7492}
7493
7494// private utility function
7495MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00007496X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
7497 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007498 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007499 // For the atomic min/max operator, we generate
7500 // thisMBB:
7501 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007502 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00007503 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00007504 // cmp t1, t2
7505 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00007506 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007507 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7508 // bz newMBB
7509 // fallthrough -->nextMBB
7510 //
7511 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7512 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007513 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007514 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007515
Mon P Wang63307c32008-05-05 19:05:59 +00007516 /// First build the CFG
7517 MachineFunction *F = MBB->getParent();
7518 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007519 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7520 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7521 F->insert(MBBIter, newMBB);
7522 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007523
Dan Gohmand6708ea2009-08-15 01:38:56 +00007524 // Move all successors of thisMBB to nextMBB
Mon P Wang63307c32008-05-05 19:05:59 +00007525 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007526
Mon P Wang63307c32008-05-05 19:05:59 +00007527 // Update thisMBB to fall through to newMBB
7528 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007529
Mon P Wang63307c32008-05-05 19:05:59 +00007530 // newMBB jumps to newMBB and fall through to nextMBB
7531 newMBB->addSuccessor(nextMBB);
7532 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007533
Dale Johannesene4d209d2009-02-03 20:21:25 +00007534 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007535 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007536 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007537 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00007538 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007539 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007540 int numArgs = mInstr->getNumOperands() - 1;
7541 for (int i=0; i < numArgs; ++i)
7542 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007543
Mon P Wang63307c32008-05-05 19:05:59 +00007544 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007545 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7546 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007547
Mon P Wangab3e7472008-05-05 22:56:23 +00007548 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007549 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007550 for (int i=0; i <= lastAddrIndx; ++i)
7551 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00007552
Mon P Wang63307c32008-05-05 19:05:59 +00007553 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00007554 assert((argOpers[valArgIndx]->isReg() ||
7555 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007556 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00007557
7558 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00007559 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007560 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00007561 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007562 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007563 (*MIB).addOperand(*argOpers[valArgIndx]);
7564
Dale Johannesene4d209d2009-02-03 20:21:25 +00007565 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00007566 MIB.addReg(t1);
7567
Dale Johannesene4d209d2009-02-03 20:21:25 +00007568 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00007569 MIB.addReg(t1);
7570 MIB.addReg(t2);
7571
7572 // Generate movc
7573 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007574 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00007575 MIB.addReg(t2);
7576 MIB.addReg(t1);
7577
7578 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00007579 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00007580 for (int i=0; i <= lastAddrIndx; ++i)
7581 (*MIB).addOperand(*argOpers[i]);
7582 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00007583 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7584 (*MIB).addMemOperand(*F, *mInstr->memoperands_begin());
Scott Michelfdc40a02009-02-17 22:15:04 +00007585
Dale Johannesene4d209d2009-02-03 20:21:25 +00007586 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00007587 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007588
Mon P Wang63307c32008-05-05 19:05:59 +00007589 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007590 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007591
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007592 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007593 return nextMBB;
7594}
7595
Dan Gohmand6708ea2009-08-15 01:38:56 +00007596MachineBasicBlock *
7597X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
7598 MachineInstr *MI,
7599 MachineBasicBlock *MBB) const {
7600 // Emit code to save XMM registers to the stack. The ABI says that the
7601 // number of registers to save is given in %al, so it's theoretically
7602 // possible to do an indirect jump trick to avoid saving all of them,
7603 // however this code takes a simpler approach and just executes all
7604 // of the stores if %al is non-zero. It's less code, and it's probably
7605 // easier on the hardware branch predictor, and stores aren't all that
7606 // expensive anyway.
7607
7608 // Create the new basic blocks. One block contains all the XMM stores,
7609 // and one block is the final destination regardless of whether any
7610 // stores were performed.
7611 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7612 MachineFunction *F = MBB->getParent();
7613 MachineFunction::iterator MBBIter = MBB;
7614 ++MBBIter;
7615 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
7616 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
7617 F->insert(MBBIter, XMMSaveMBB);
7618 F->insert(MBBIter, EndMBB);
7619
7620 // Set up the CFG.
7621 // Move any original successors of MBB to the end block.
7622 EndMBB->transferSuccessors(MBB);
7623 // The original block will now fall through to the XMM save block.
7624 MBB->addSuccessor(XMMSaveMBB);
7625 // The XMMSaveMBB will fall through to the end block.
7626 XMMSaveMBB->addSuccessor(EndMBB);
7627
7628 // Now add the instructions.
7629 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7630 DebugLoc DL = MI->getDebugLoc();
7631
7632 unsigned CountReg = MI->getOperand(0).getReg();
7633 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
7634 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
7635
7636 if (!Subtarget->isTargetWin64()) {
7637 // If %al is 0, branch around the XMM save block.
7638 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
7639 BuildMI(MBB, DL, TII->get(X86::JE)).addMBB(EndMBB);
7640 MBB->addSuccessor(EndMBB);
7641 }
7642
7643 // In the XMM save block, save all the XMM argument registers.
7644 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
7645 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
7646 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
7647 .addFrameIndex(RegSaveFrameIndex)
7648 .addImm(/*Scale=*/1)
7649 .addReg(/*IndexReg=*/0)
7650 .addImm(/*Disp=*/Offset)
7651 .addReg(/*Segment=*/0)
7652 .addReg(MI->getOperand(i).getReg())
7653 .addMemOperand(MachineMemOperand(
7654 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
7655 MachineMemOperand::MOStore, Offset,
7656 /*Size=*/16, /*Align=*/16));
7657 }
7658
7659 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
7660
7661 return EndMBB;
7662}
Mon P Wang63307c32008-05-05 19:05:59 +00007663
Evan Cheng60c07e12006-07-05 22:17:51 +00007664MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00007665X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007666 MachineBasicBlock *BB) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007667 DebugLoc dl = MI->getDebugLoc();
Evan Chengc0f64ff2006-11-27 23:37:22 +00007668 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng60c07e12006-07-05 22:17:51 +00007669 switch (MI->getOpcode()) {
7670 default: assert(false && "Unexpected instr type to insert");
Mon P Wang9e5ecb82008-12-12 01:25:51 +00007671 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00007672 case X86::CMOV_FR32:
7673 case X86::CMOV_FR64:
7674 case X86::CMOV_V4F32:
7675 case X86::CMOV_V2F64:
Evan Chenge5f62042007-09-29 00:00:36 +00007676 case X86::CMOV_V2I64: {
Evan Cheng60c07e12006-07-05 22:17:51 +00007677 // To "insert" a SELECT_CC instruction, we actually have to insert the
7678 // diamond control-flow pattern. The incoming instruction knows the
7679 // destination vreg to set, the condition code register to branch on, the
7680 // true/false values to select between, and a branch opcode to use.
7681 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007682 MachineFunction::iterator It = BB;
Evan Cheng60c07e12006-07-05 22:17:51 +00007683 ++It;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007684
Evan Cheng60c07e12006-07-05 22:17:51 +00007685 // thisMBB:
7686 // ...
7687 // TrueVal = ...
7688 // cmpTY ccX, r1, r2
7689 // bCC copy1MBB
7690 // fallthrough --> copy0MBB
7691 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007692 MachineFunction *F = BB->getParent();
7693 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
7694 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007695 unsigned Opc =
Chris Lattner7fbe9722006-10-20 17:42:20 +00007696 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
Dale Johannesene4d209d2009-02-03 20:21:25 +00007697 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007698 F->insert(It, copy0MBB);
7699 F->insert(It, sinkMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007700 // Update machine-CFG edges by transferring all successors of the current
Evan Cheng60c07e12006-07-05 22:17:51 +00007701 // block to the new block which will contain the Phi node for the select.
Mon P Wang63307c32008-05-05 19:05:59 +00007702 sinkMBB->transferSuccessors(BB);
7703
7704 // Add the true and fallthrough blocks as its successors.
Evan Cheng60c07e12006-07-05 22:17:51 +00007705 BB->addSuccessor(copy0MBB);
7706 BB->addSuccessor(sinkMBB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007707
Evan Cheng60c07e12006-07-05 22:17:51 +00007708 // copy0MBB:
7709 // %FalseValue = ...
7710 // # fallthrough to sinkMBB
7711 BB = copy0MBB;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007712
Evan Cheng60c07e12006-07-05 22:17:51 +00007713 // Update machine-CFG edges
7714 BB->addSuccessor(sinkMBB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007715
Evan Cheng60c07e12006-07-05 22:17:51 +00007716 // sinkMBB:
7717 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
7718 // ...
7719 BB = sinkMBB;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007720 BuildMI(BB, dl, TII->get(X86::PHI), MI->getOperand(0).getReg())
Evan Cheng60c07e12006-07-05 22:17:51 +00007721 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
7722 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
7723
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007724 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00007725 return BB;
7726 }
7727
Dale Johannesen849f2142007-07-03 00:53:03 +00007728 case X86::FP32_TO_INT16_IN_MEM:
7729 case X86::FP32_TO_INT32_IN_MEM:
7730 case X86::FP32_TO_INT64_IN_MEM:
7731 case X86::FP64_TO_INT16_IN_MEM:
7732 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00007733 case X86::FP64_TO_INT64_IN_MEM:
7734 case X86::FP80_TO_INT16_IN_MEM:
7735 case X86::FP80_TO_INT32_IN_MEM:
7736 case X86::FP80_TO_INT64_IN_MEM: {
Evan Cheng60c07e12006-07-05 22:17:51 +00007737 // Change the floating point control register to use "round towards zero"
7738 // mode when truncating to an integer value.
7739 MachineFunction *F = BB->getParent();
7740 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007741 addFrameReference(BuildMI(BB, dl, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007742
7743 // Load the old value of the high byte of the control word...
7744 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00007745 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +00007746 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007747 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007748
7749 // Set the high part to be round to zero...
Dale Johannesene4d209d2009-02-03 20:21:25 +00007750 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00007751 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00007752
7753 // Reload the modified control word now...
Dale Johannesene4d209d2009-02-03 20:21:25 +00007754 addFrameReference(BuildMI(BB, dl, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007755
7756 // Restore the memory image of control word to original value
Dale Johannesene4d209d2009-02-03 20:21:25 +00007757 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00007758 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00007759
7760 // Get the X86 opcode to use.
7761 unsigned Opc;
7762 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007763 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00007764 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
7765 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
7766 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
7767 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
7768 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
7769 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00007770 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
7771 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
7772 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00007773 }
7774
7775 X86AddressMode AM;
7776 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00007777 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00007778 AM.BaseType = X86AddressMode::RegBase;
7779 AM.Base.Reg = Op.getReg();
7780 } else {
7781 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00007782 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00007783 }
7784 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00007785 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00007786 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007787 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00007788 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00007789 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007790 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00007791 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00007792 AM.GV = Op.getGlobal();
7793 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00007794 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007795 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00007796 addFullAddress(BuildMI(BB, dl, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00007797 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00007798
7799 // Reload the original control word now.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007800 addFrameReference(BuildMI(BB, dl, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007801
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007802 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00007803 return BB;
7804 }
Mon P Wang63307c32008-05-05 19:05:59 +00007805 case X86::ATOMAND32:
7806 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007807 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007808 X86::LCMPXCHG32, X86::MOV32rr,
7809 X86::NOT32r, X86::EAX,
7810 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00007811 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00007812 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
7813 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007814 X86::LCMPXCHG32, X86::MOV32rr,
7815 X86::NOT32r, X86::EAX,
7816 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00007817 case X86::ATOMXOR32:
7818 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007819 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007820 X86::LCMPXCHG32, X86::MOV32rr,
7821 X86::NOT32r, X86::EAX,
7822 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007823 case X86::ATOMNAND32:
7824 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007825 X86::AND32ri, X86::MOV32rm,
7826 X86::LCMPXCHG32, X86::MOV32rr,
7827 X86::NOT32r, X86::EAX,
7828 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00007829 case X86::ATOMMIN32:
7830 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
7831 case X86::ATOMMAX32:
7832 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
7833 case X86::ATOMUMIN32:
7834 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
7835 case X86::ATOMUMAX32:
7836 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00007837
7838 case X86::ATOMAND16:
7839 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
7840 X86::AND16ri, X86::MOV16rm,
7841 X86::LCMPXCHG16, X86::MOV16rr,
7842 X86::NOT16r, X86::AX,
7843 X86::GR16RegisterClass);
7844 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00007845 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007846 X86::OR16ri, X86::MOV16rm,
7847 X86::LCMPXCHG16, X86::MOV16rr,
7848 X86::NOT16r, X86::AX,
7849 X86::GR16RegisterClass);
7850 case X86::ATOMXOR16:
7851 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
7852 X86::XOR16ri, X86::MOV16rm,
7853 X86::LCMPXCHG16, X86::MOV16rr,
7854 X86::NOT16r, X86::AX,
7855 X86::GR16RegisterClass);
7856 case X86::ATOMNAND16:
7857 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
7858 X86::AND16ri, X86::MOV16rm,
7859 X86::LCMPXCHG16, X86::MOV16rr,
7860 X86::NOT16r, X86::AX,
7861 X86::GR16RegisterClass, true);
7862 case X86::ATOMMIN16:
7863 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
7864 case X86::ATOMMAX16:
7865 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
7866 case X86::ATOMUMIN16:
7867 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
7868 case X86::ATOMUMAX16:
7869 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
7870
7871 case X86::ATOMAND8:
7872 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
7873 X86::AND8ri, X86::MOV8rm,
7874 X86::LCMPXCHG8, X86::MOV8rr,
7875 X86::NOT8r, X86::AL,
7876 X86::GR8RegisterClass);
7877 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00007878 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007879 X86::OR8ri, X86::MOV8rm,
7880 X86::LCMPXCHG8, X86::MOV8rr,
7881 X86::NOT8r, X86::AL,
7882 X86::GR8RegisterClass);
7883 case X86::ATOMXOR8:
7884 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
7885 X86::XOR8ri, X86::MOV8rm,
7886 X86::LCMPXCHG8, X86::MOV8rr,
7887 X86::NOT8r, X86::AL,
7888 X86::GR8RegisterClass);
7889 case X86::ATOMNAND8:
7890 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
7891 X86::AND8ri, X86::MOV8rm,
7892 X86::LCMPXCHG8, X86::MOV8rr,
7893 X86::NOT8r, X86::AL,
7894 X86::GR8RegisterClass, true);
7895 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007896 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00007897 case X86::ATOMAND64:
7898 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007899 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007900 X86::LCMPXCHG64, X86::MOV64rr,
7901 X86::NOT64r, X86::RAX,
7902 X86::GR64RegisterClass);
7903 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00007904 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
7905 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007906 X86::LCMPXCHG64, X86::MOV64rr,
7907 X86::NOT64r, X86::RAX,
7908 X86::GR64RegisterClass);
7909 case X86::ATOMXOR64:
7910 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007911 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007912 X86::LCMPXCHG64, X86::MOV64rr,
7913 X86::NOT64r, X86::RAX,
7914 X86::GR64RegisterClass);
7915 case X86::ATOMNAND64:
7916 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
7917 X86::AND64ri32, X86::MOV64rm,
7918 X86::LCMPXCHG64, X86::MOV64rr,
7919 X86::NOT64r, X86::RAX,
7920 X86::GR64RegisterClass, true);
7921 case X86::ATOMMIN64:
7922 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
7923 case X86::ATOMMAX64:
7924 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
7925 case X86::ATOMUMIN64:
7926 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
7927 case X86::ATOMUMAX64:
7928 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007929
7930 // This group does 64-bit operations on a 32-bit host.
7931 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007932 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007933 X86::AND32rr, X86::AND32rr,
7934 X86::AND32ri, X86::AND32ri,
7935 false);
7936 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007937 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007938 X86::OR32rr, X86::OR32rr,
7939 X86::OR32ri, X86::OR32ri,
7940 false);
7941 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007942 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007943 X86::XOR32rr, X86::XOR32rr,
7944 X86::XOR32ri, X86::XOR32ri,
7945 false);
7946 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007947 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007948 X86::AND32rr, X86::AND32rr,
7949 X86::AND32ri, X86::AND32ri,
7950 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007951 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007952 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007953 X86::ADD32rr, X86::ADC32rr,
7954 X86::ADD32ri, X86::ADC32ri,
7955 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007956 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007957 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007958 X86::SUB32rr, X86::SBB32rr,
7959 X86::SUB32ri, X86::SBB32ri,
7960 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00007961 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007962 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00007963 X86::MOV32rr, X86::MOV32rr,
7964 X86::MOV32ri, X86::MOV32ri,
7965 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00007966 case X86::VASTART_SAVE_XMM_REGS:
7967 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00007968 }
7969}
7970
7971//===----------------------------------------------------------------------===//
7972// X86 Optimization Hooks
7973//===----------------------------------------------------------------------===//
7974
Dan Gohman475871a2008-07-27 21:46:04 +00007975void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00007976 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007977 APInt &KnownZero,
7978 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00007979 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00007980 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007981 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00007982 assert((Opc >= ISD::BUILTIN_OP_END ||
7983 Opc == ISD::INTRINSIC_WO_CHAIN ||
7984 Opc == ISD::INTRINSIC_W_CHAIN ||
7985 Opc == ISD::INTRINSIC_VOID) &&
7986 "Should use MaskedValueIsZero if you don't know whether Op"
7987 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007988
Dan Gohmanf4f92f52008-02-13 23:07:24 +00007989 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007990 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00007991 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00007992 case X86ISD::ADD:
7993 case X86ISD::SUB:
7994 case X86ISD::SMUL:
7995 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00007996 case X86ISD::INC:
7997 case X86ISD::DEC:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00007998 // These nodes' second result is a boolean.
7999 if (Op.getResNo() == 0)
8000 break;
8001 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008002 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008003 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8004 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008005 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008006 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008007}
Chris Lattner259e97c2006-01-31 19:43:35 +00008008
Evan Cheng206ee9d2006-07-07 08:33:52 +00008009/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008010/// node is a GlobalAddress + offset.
8011bool X86TargetLowering::isGAPlusOffset(SDNode *N,
8012 GlobalValue* &GA, int64_t &Offset) const{
8013 if (N->getOpcode() == X86ISD::Wrapper) {
8014 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008015 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008016 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008017 return true;
8018 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008019 }
Evan Chengad4196b2008-05-12 19:56:52 +00008020 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008021}
8022
Evan Chengad4196b2008-05-12 19:56:52 +00008023static bool isBaseAlignmentOfN(unsigned N, SDNode *Base,
8024 const TargetLowering &TLI) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008025 GlobalValue *GV;
Nick Lewycky916a9f02008-02-02 08:29:58 +00008026 int64_t Offset = 0;
Evan Chengad4196b2008-05-12 19:56:52 +00008027 if (TLI.isGAPlusOffset(Base, GV, Offset))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008028 return (GV->getAlignment() >= N && (Offset % N) == 0);
Chris Lattnerba96fbc2008-01-26 20:07:42 +00008029 // DAG combine handles the stack object case.
Evan Cheng206ee9d2006-07-07 08:33:52 +00008030 return false;
8031}
8032
Nate Begeman9008ca62009-04-27 18:41:29 +00008033static bool EltsFromConsecutiveLoads(ShuffleVectorSDNode *N, unsigned NumElems,
Owen Andersone50ed302009-08-10 22:56:29 +00008034 EVT EVT, LoadSDNode *&LDBase,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008035 unsigned &LastLoadedElt,
Evan Chengad4196b2008-05-12 19:56:52 +00008036 SelectionDAG &DAG, MachineFrameInfo *MFI,
8037 const TargetLowering &TLI) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008038 LDBase = NULL;
Anton Korobeynikovb51b6cf2009-06-09 23:00:39 +00008039 LastLoadedElt = -1U;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008040 for (unsigned i = 0; i < NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00008041 if (N->getMaskElt(i) < 0) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008042 if (!LDBase)
Evan Cheng7e2ff772008-05-08 00:57:18 +00008043 return false;
8044 continue;
8045 }
8046
Dan Gohman475871a2008-07-27 21:46:04 +00008047 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greifba36cb52008-08-28 21:40:38 +00008048 if (!Elt.getNode() ||
8049 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008050 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008051 if (!LDBase) {
8052 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
Evan Cheng50d9e722008-05-10 06:46:49 +00008053 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008054 LDBase = cast<LoadSDNode>(Elt.getNode());
8055 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008056 continue;
8057 }
8058 if (Elt.getOpcode() == ISD::UNDEF)
8059 continue;
8060
Nate Begemanabc01992009-06-05 21:37:30 +00008061 LoadSDNode *LD = cast<LoadSDNode>(Elt);
Nate Begemanabc01992009-06-05 21:37:30 +00008062 if (!TLI.isConsecutiveLoad(LD, LDBase, EVT.getSizeInBits()/8, i, MFI))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008063 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008064 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008065 }
8066 return true;
8067}
Evan Cheng206ee9d2006-07-07 08:33:52 +00008068
8069/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8070/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8071/// if the load addresses are consecutive, non-overlapping, and in the right
Mon P Wang1e955802009-04-03 02:43:30 +00008072/// order. In the case of v2i64, it will see if it can rewrite the
8073/// shuffle to be an appropriate build vector so it can take advantage of
8074// performBuildVectorCombine.
Dan Gohman475871a2008-07-27 21:46:04 +00008075static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00008076 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008077 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008078 EVT VT = N->getValueType(0);
8079 EVT EVT = VT.getVectorElementType();
Nate Begeman9008ca62009-04-27 18:41:29 +00008080 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
8081 unsigned NumElems = VT.getVectorNumElements();
Mon P Wang1e955802009-04-03 02:43:30 +00008082
Eli Friedman7a5e5552009-06-07 06:52:44 +00008083 if (VT.getSizeInBits() != 128)
8084 return SDValue();
8085
Mon P Wang1e955802009-04-03 02:43:30 +00008086 // Try to combine a vector_shuffle into a 128-bit load.
8087 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Eli Friedman7a5e5552009-06-07 06:52:44 +00008088 LoadSDNode *LD = NULL;
8089 unsigned LastLoadedElt;
8090 if (!EltsFromConsecutiveLoads(SVN, NumElems, EVT, LD, LastLoadedElt, DAG,
8091 MFI, TLI))
Dan Gohman475871a2008-07-27 21:46:04 +00008092 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008093
Eli Friedman7a5e5552009-06-07 06:52:44 +00008094 if (LastLoadedElt == NumElems - 1) {
8095 if (isBaseAlignmentOfN(16, LD->getBasePtr().getNode(), TLI))
8096 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
8097 LD->getSrcValue(), LD->getSrcValueOffset(),
8098 LD->isVolatile());
Dale Johannesene4d209d2009-02-03 20:21:25 +00008099 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
Scott Michelfdc40a02009-02-17 22:15:04 +00008100 LD->getSrcValue(), LD->getSrcValueOffset(),
Eli Friedman7a5e5552009-06-07 06:52:44 +00008101 LD->isVolatile(), LD->getAlignment());
8102 } else if (NumElems == 4 && LastLoadedElt == 1) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008103 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
Nate Begemanabc01992009-06-05 21:37:30 +00008104 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
8105 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
Nate Begemanabc01992009-06-05 21:37:30 +00008106 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
8107 }
8108 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008109}
Evan Chengd880b972008-05-09 21:53:03 +00008110
Chris Lattner83e6c992006-10-04 06:57:07 +00008111/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008112static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00008113 const X86Subtarget *Subtarget) {
8114 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008115 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00008116 // Get the LHS/RHS of the select.
8117 SDValue LHS = N->getOperand(1);
8118 SDValue RHS = N->getOperand(2);
8119
Chris Lattner83e6c992006-10-04 06:57:07 +00008120 // If we have SSE[12] support, try to form min/max nodes.
8121 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00008122 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00008123 Cond.getOpcode() == ISD::SETCC) {
8124 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008125
Chris Lattner47b4ce82009-03-11 05:48:52 +00008126 unsigned Opcode = 0;
8127 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
8128 switch (CC) {
8129 default: break;
8130 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
8131 case ISD::SETULE:
8132 case ISD::SETLE:
8133 if (!UnsafeFPMath) break;
8134 // FALL THROUGH.
8135 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
8136 case ISD::SETLT:
8137 Opcode = X86ISD::FMIN;
8138 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008139
Chris Lattner47b4ce82009-03-11 05:48:52 +00008140 case ISD::SETOGT: // (X > Y) ? X : Y -> max
8141 case ISD::SETUGT:
8142 case ISD::SETGT:
8143 if (!UnsafeFPMath) break;
8144 // FALL THROUGH.
8145 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
8146 case ISD::SETGE:
8147 Opcode = X86ISD::FMAX;
8148 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00008149 }
Chris Lattner47b4ce82009-03-11 05:48:52 +00008150 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
8151 switch (CC) {
8152 default: break;
8153 case ISD::SETOGT: // (X > Y) ? Y : X -> min
8154 case ISD::SETUGT:
8155 case ISD::SETGT:
8156 if (!UnsafeFPMath) break;
8157 // FALL THROUGH.
8158 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
8159 case ISD::SETGE:
8160 Opcode = X86ISD::FMIN;
8161 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008162
Chris Lattner47b4ce82009-03-11 05:48:52 +00008163 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
8164 case ISD::SETULE:
8165 case ISD::SETLE:
8166 if (!UnsafeFPMath) break;
8167 // FALL THROUGH.
8168 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
8169 case ISD::SETLT:
8170 Opcode = X86ISD::FMAX;
8171 break;
8172 }
Chris Lattner83e6c992006-10-04 06:57:07 +00008173 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008174
Chris Lattner47b4ce82009-03-11 05:48:52 +00008175 if (Opcode)
8176 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00008177 }
Chris Lattner47b4ce82009-03-11 05:48:52 +00008178
Chris Lattnerd1980a52009-03-12 06:52:53 +00008179 // If this is a select between two integer constants, try to do some
8180 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00008181 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
8182 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00008183 // Don't do this for crazy integer types.
8184 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
8185 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00008186 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008187 bool NeedsCondInvert = false;
8188
Chris Lattnercee56e72009-03-13 05:53:31 +00008189 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00008190 // Efficiently invertible.
8191 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
8192 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
8193 isa<ConstantSDNode>(Cond.getOperand(1))))) {
8194 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00008195 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008196 }
8197
8198 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008199 if (FalseC->getAPIntValue() == 0 &&
8200 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00008201 if (NeedsCondInvert) // Invert the condition if needed.
8202 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8203 DAG.getConstant(1, Cond.getValueType()));
8204
8205 // Zero extend the condition if needed.
8206 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
8207
Chris Lattnercee56e72009-03-13 05:53:31 +00008208 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00008209 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00008210 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00008211 }
Chris Lattner97a29a52009-03-13 05:22:11 +00008212
8213 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00008214 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00008215 if (NeedsCondInvert) // Invert the condition if needed.
8216 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8217 DAG.getConstant(1, Cond.getValueType()));
8218
8219 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008220 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8221 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008222 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00008223 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00008224 }
Chris Lattnercee56e72009-03-13 05:53:31 +00008225
8226 // Optimize cases that will turn into an LEA instruction. This requires
8227 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00008228 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00008229 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00008230 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Chris Lattnercee56e72009-03-13 05:53:31 +00008231
8232 bool isFastMultiplier = false;
8233 if (Diff < 10) {
8234 switch ((unsigned char)Diff) {
8235 default: break;
8236 case 1: // result = add base, cond
8237 case 2: // result = lea base( , cond*2)
8238 case 3: // result = lea base(cond, cond*2)
8239 case 4: // result = lea base( , cond*4)
8240 case 5: // result = lea base(cond, cond*4)
8241 case 8: // result = lea base( , cond*8)
8242 case 9: // result = lea base(cond, cond*8)
8243 isFastMultiplier = true;
8244 break;
8245 }
8246 }
8247
8248 if (isFastMultiplier) {
8249 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8250 if (NeedsCondInvert) // Invert the condition if needed.
8251 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8252 DAG.getConstant(1, Cond.getValueType()));
8253
8254 // Zero extend the condition if needed.
8255 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8256 Cond);
8257 // Scale the condition by the difference.
8258 if (Diff != 1)
8259 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8260 DAG.getConstant(Diff, Cond.getValueType()));
8261
8262 // Add the base if non-zero.
8263 if (FalseC->getAPIntValue() != 0)
8264 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8265 SDValue(FalseC, 0));
8266 return Cond;
8267 }
8268 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008269 }
8270 }
8271
Dan Gohman475871a2008-07-27 21:46:04 +00008272 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00008273}
8274
Chris Lattnerd1980a52009-03-12 06:52:53 +00008275/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
8276static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
8277 TargetLowering::DAGCombinerInfo &DCI) {
8278 DebugLoc DL = N->getDebugLoc();
8279
8280 // If the flag operand isn't dead, don't touch this CMOV.
8281 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
8282 return SDValue();
8283
8284 // If this is a select between two integer constants, try to do some
8285 // optimizations. Note that the operands are ordered the opposite of SELECT
8286 // operands.
8287 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
8288 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
8289 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
8290 // larger than FalseC (the false value).
8291 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
8292
8293 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
8294 CC = X86::GetOppositeBranchCondition(CC);
8295 std::swap(TrueC, FalseC);
8296 }
8297
8298 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008299 // This is efficient for any integer data type (including i8/i16) and
8300 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008301 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
8302 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00008303 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8304 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008305
8306 // Zero extend the condition if needed.
8307 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
8308
8309 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
8310 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00008311 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00008312 if (N->getNumValues() == 2) // Dead flag value?
8313 return DCI.CombineTo(N, Cond, SDValue());
8314 return Cond;
8315 }
Chris Lattnercee56e72009-03-13 05:53:31 +00008316
8317 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
8318 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00008319 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
8320 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00008321 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8322 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008323
8324 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008325 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8326 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008327 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8328 SDValue(FalseC, 0));
Chris Lattnercee56e72009-03-13 05:53:31 +00008329
Chris Lattner97a29a52009-03-13 05:22:11 +00008330 if (N->getNumValues() == 2) // Dead flag value?
8331 return DCI.CombineTo(N, Cond, SDValue());
8332 return Cond;
8333 }
Chris Lattnercee56e72009-03-13 05:53:31 +00008334
8335 // Optimize cases that will turn into an LEA instruction. This requires
8336 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00008337 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00008338 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00008339 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Chris Lattnercee56e72009-03-13 05:53:31 +00008340
8341 bool isFastMultiplier = false;
8342 if (Diff < 10) {
8343 switch ((unsigned char)Diff) {
8344 default: break;
8345 case 1: // result = add base, cond
8346 case 2: // result = lea base( , cond*2)
8347 case 3: // result = lea base(cond, cond*2)
8348 case 4: // result = lea base( , cond*4)
8349 case 5: // result = lea base(cond, cond*4)
8350 case 8: // result = lea base( , cond*8)
8351 case 9: // result = lea base(cond, cond*8)
8352 isFastMultiplier = true;
8353 break;
8354 }
8355 }
8356
8357 if (isFastMultiplier) {
8358 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8359 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00008360 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8361 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00008362 // Zero extend the condition if needed.
8363 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8364 Cond);
8365 // Scale the condition by the difference.
8366 if (Diff != 1)
8367 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8368 DAG.getConstant(Diff, Cond.getValueType()));
8369
8370 // Add the base if non-zero.
8371 if (FalseC->getAPIntValue() != 0)
8372 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8373 SDValue(FalseC, 0));
8374 if (N->getNumValues() == 2) // Dead flag value?
8375 return DCI.CombineTo(N, Cond, SDValue());
8376 return Cond;
8377 }
8378 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008379 }
8380 }
8381 return SDValue();
8382}
8383
8384
Evan Cheng0b0cd912009-03-28 05:57:29 +00008385/// PerformMulCombine - Optimize a single multiply with constant into two
8386/// in order to implement it with two cheaper instructions, e.g.
8387/// LEA + SHL, LEA + LEA.
8388static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
8389 TargetLowering::DAGCombinerInfo &DCI) {
8390 if (DAG.getMachineFunction().
8391 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
8392 return SDValue();
8393
8394 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
8395 return SDValue();
8396
Owen Andersone50ed302009-08-10 22:56:29 +00008397 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008398 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00008399 return SDValue();
8400
8401 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
8402 if (!C)
8403 return SDValue();
8404 uint64_t MulAmt = C->getZExtValue();
8405 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
8406 return SDValue();
8407
8408 uint64_t MulAmt1 = 0;
8409 uint64_t MulAmt2 = 0;
8410 if ((MulAmt % 9) == 0) {
8411 MulAmt1 = 9;
8412 MulAmt2 = MulAmt / 9;
8413 } else if ((MulAmt % 5) == 0) {
8414 MulAmt1 = 5;
8415 MulAmt2 = MulAmt / 5;
8416 } else if ((MulAmt % 3) == 0) {
8417 MulAmt1 = 3;
8418 MulAmt2 = MulAmt / 3;
8419 }
8420 if (MulAmt2 &&
8421 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
8422 DebugLoc DL = N->getDebugLoc();
8423
8424 if (isPowerOf2_64(MulAmt2) &&
8425 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
8426 // If second multiplifer is pow2, issue it first. We want the multiply by
8427 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
8428 // is an add.
8429 std::swap(MulAmt1, MulAmt2);
8430
8431 SDValue NewMul;
8432 if (isPowerOf2_64(MulAmt1))
8433 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00008434 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00008435 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008436 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00008437 DAG.getConstant(MulAmt1, VT));
8438
8439 if (isPowerOf2_64(MulAmt2))
8440 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00008441 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00008442 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008443 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00008444 DAG.getConstant(MulAmt2, VT));
8445
8446 // Do not add new nodes to DAG combiner worklist.
8447 DCI.CombineTo(N, NewMul, false);
8448 }
8449 return SDValue();
8450}
8451
8452
Nate Begeman740ab032009-01-26 00:52:55 +00008453/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
8454/// when possible.
8455static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
8456 const X86Subtarget *Subtarget) {
8457 // On X86 with SSE2 support, we can transform this to a vector shift if
8458 // all elements are shifted by the same amount. We can't do this in legalize
8459 // because the a constant vector is typically transformed to a constant pool
8460 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008461 if (!Subtarget->hasSSE2())
8462 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008463
Owen Andersone50ed302009-08-10 22:56:29 +00008464 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008465 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008466 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008467
Mon P Wang3becd092009-01-28 08:12:05 +00008468 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00008469 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00008470 DebugLoc DL = N->getDebugLoc();
Mon P Wang3becd092009-01-28 08:12:05 +00008471 SDValue BaseShAmt;
8472 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
8473 unsigned NumElts = VT.getVectorNumElements();
8474 unsigned i = 0;
8475 for (; i != NumElts; ++i) {
8476 SDValue Arg = ShAmtOp.getOperand(i);
8477 if (Arg.getOpcode() == ISD::UNDEF) continue;
8478 BaseShAmt = Arg;
8479 break;
8480 }
8481 for (; i != NumElts; ++i) {
8482 SDValue Arg = ShAmtOp.getOperand(i);
8483 if (Arg.getOpcode() == ISD::UNDEF) continue;
8484 if (Arg != BaseShAmt) {
8485 return SDValue();
8486 }
8487 }
8488 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00008489 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
8490 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
8491 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00008492 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008493 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00008494
Owen Anderson825b72b2009-08-11 20:47:22 +00008495 if (EltVT.bitsGT(MVT::i32))
8496 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
8497 else if (EltVT.bitsLT(MVT::i32))
8498 BaseShAmt = DAG.getNode(ISD::ANY_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00008499
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008500 // The shift amount is identical so we can do a vector shift.
8501 SDValue ValOp = N->getOperand(0);
8502 switch (N->getOpcode()) {
8503 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00008504 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008505 break;
8506 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00008507 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008508 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008509 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008510 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008511 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008512 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008513 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008514 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008515 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008516 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008517 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008518 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008519 break;
8520 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00008521 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008522 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008523 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008524 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008525 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008526 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008527 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008528 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008529 break;
8530 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00008531 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008532 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008533 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008534 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008535 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008536 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008537 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008538 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008539 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008540 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008541 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008542 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008543 break;
Nate Begeman740ab032009-01-26 00:52:55 +00008544 }
8545 return SDValue();
8546}
8547
Chris Lattner149a4e52008-02-22 02:09:43 +00008548/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008549static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00008550 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00008551 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
8552 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00008553 // A preferable solution to the general problem is to figure out the right
8554 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00008555
8556 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00008557 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00008558 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00008559 if (VT.getSizeInBits() != 64)
8560 return SDValue();
8561
Devang Patel578efa92009-06-05 21:57:13 +00008562 const Function *F = DAG.getMachineFunction().getFunction();
8563 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
8564 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
8565 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00008566 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00008567 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00008568 isa<LoadSDNode>(St->getValue()) &&
8569 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
8570 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008571 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008572 LoadSDNode *Ld = 0;
8573 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00008574 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00008575 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008576 // Must be a store of a load. We currently handle two cases: the load
8577 // is a direct child, and it's under an intervening TokenFactor. It is
8578 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00008579 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00008580 Ld = cast<LoadSDNode>(St->getChain());
8581 else if (St->getValue().hasOneUse() &&
8582 ChainVal->getOpcode() == ISD::TokenFactor) {
8583 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008584 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00008585 TokenFactorIndex = i;
8586 Ld = cast<LoadSDNode>(St->getValue());
8587 } else
8588 Ops.push_back(ChainVal->getOperand(i));
8589 }
8590 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00008591
Evan Cheng536e6672009-03-12 05:59:15 +00008592 if (!Ld || !ISD::isNormalLoad(Ld))
8593 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008594
Evan Cheng536e6672009-03-12 05:59:15 +00008595 // If this is not the MMX case, i.e. we are just turning i64 load/store
8596 // into f64 load/store, avoid the transformation if there are multiple
8597 // uses of the loaded value.
8598 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
8599 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008600
Evan Cheng536e6672009-03-12 05:59:15 +00008601 DebugLoc LdDL = Ld->getDebugLoc();
8602 DebugLoc StDL = N->getDebugLoc();
8603 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
8604 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
8605 // pair instead.
8606 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008607 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00008608 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
8609 Ld->getBasePtr(), Ld->getSrcValue(),
8610 Ld->getSrcValueOffset(), Ld->isVolatile(),
8611 Ld->getAlignment());
8612 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00008613 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00008614 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00008615 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00008616 Ops.size());
8617 }
Evan Cheng536e6672009-03-12 05:59:15 +00008618 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00008619 St->getSrcValue(), St->getSrcValueOffset(),
8620 St->isVolatile(), St->getAlignment());
8621 }
Evan Cheng536e6672009-03-12 05:59:15 +00008622
8623 // Otherwise, lower to two pairs of 32-bit loads / stores.
8624 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00008625 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
8626 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00008627
Owen Anderson825b72b2009-08-11 20:47:22 +00008628 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00008629 Ld->getSrcValue(), Ld->getSrcValueOffset(),
8630 Ld->isVolatile(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00008631 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00008632 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
8633 Ld->isVolatile(),
8634 MinAlign(Ld->getAlignment(), 4));
8635
8636 SDValue NewChain = LoLd.getValue(1);
8637 if (TokenFactorIndex != -1) {
8638 Ops.push_back(LoLd);
8639 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00008640 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00008641 Ops.size());
8642 }
8643
8644 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00008645 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
8646 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00008647
8648 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
8649 St->getSrcValue(), St->getSrcValueOffset(),
8650 St->isVolatile(), St->getAlignment());
8651 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
8652 St->getSrcValue(),
8653 St->getSrcValueOffset() + 4,
8654 St->isVolatile(),
8655 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00008656 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00008657 }
Dan Gohman475871a2008-07-27 21:46:04 +00008658 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00008659}
8660
Chris Lattner6cf73262008-01-25 06:14:17 +00008661/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
8662/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008663static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00008664 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
8665 // F[X]OR(0.0, x) -> x
8666 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00008667 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
8668 if (C->getValueAPF().isPosZero())
8669 return N->getOperand(1);
8670 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
8671 if (C->getValueAPF().isPosZero())
8672 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00008673 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00008674}
8675
8676/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008677static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00008678 // FAND(0.0, x) -> 0.0
8679 // FAND(x, 0.0) -> 0.0
8680 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
8681 if (C->getValueAPF().isPosZero())
8682 return N->getOperand(0);
8683 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
8684 if (C->getValueAPF().isPosZero())
8685 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00008686 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00008687}
8688
Dan Gohmane5af2d32009-01-29 01:59:02 +00008689static SDValue PerformBTCombine(SDNode *N,
8690 SelectionDAG &DAG,
8691 TargetLowering::DAGCombinerInfo &DCI) {
8692 // BT ignores high bits in the bit index operand.
8693 SDValue Op1 = N->getOperand(1);
8694 if (Op1.hasOneUse()) {
8695 unsigned BitWidth = Op1.getValueSizeInBits();
8696 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
8697 APInt KnownZero, KnownOne;
8698 TargetLowering::TargetLoweringOpt TLO(DAG);
8699 TargetLowering &TLI = DAG.getTargetLoweringInfo();
8700 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
8701 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
8702 DCI.CommitTargetLoweringOpt(TLO);
8703 }
8704 return SDValue();
8705}
Chris Lattner83e6c992006-10-04 06:57:07 +00008706
Eli Friedman7a5e5552009-06-07 06:52:44 +00008707static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
8708 SDValue Op = N->getOperand(0);
8709 if (Op.getOpcode() == ISD::BIT_CONVERT)
8710 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00008711 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00008712 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
8713 VT.getVectorElementType().getSizeInBits() ==
8714 OpVT.getVectorElementType().getSizeInBits()) {
8715 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
8716 }
8717 return SDValue();
8718}
8719
Owen Anderson99177002009-06-29 18:04:45 +00008720// On X86 and X86-64, atomic operations are lowered to locked instructions.
8721// Locked instructions, in turn, have implicit fence semantics (all memory
8722// operations are flushed before issuing the locked instruction, and the
8723// are not buffered), so we can fold away the common pattern of
8724// fence-atomic-fence.
8725static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
8726 SDValue atomic = N->getOperand(0);
8727 switch (atomic.getOpcode()) {
8728 case ISD::ATOMIC_CMP_SWAP:
8729 case ISD::ATOMIC_SWAP:
8730 case ISD::ATOMIC_LOAD_ADD:
8731 case ISD::ATOMIC_LOAD_SUB:
8732 case ISD::ATOMIC_LOAD_AND:
8733 case ISD::ATOMIC_LOAD_OR:
8734 case ISD::ATOMIC_LOAD_XOR:
8735 case ISD::ATOMIC_LOAD_NAND:
8736 case ISD::ATOMIC_LOAD_MIN:
8737 case ISD::ATOMIC_LOAD_MAX:
8738 case ISD::ATOMIC_LOAD_UMIN:
8739 case ISD::ATOMIC_LOAD_UMAX:
8740 break;
8741 default:
8742 return SDValue();
8743 }
8744
8745 SDValue fence = atomic.getOperand(0);
8746 if (fence.getOpcode() != ISD::MEMBARRIER)
8747 return SDValue();
8748
8749 switch (atomic.getOpcode()) {
8750 case ISD::ATOMIC_CMP_SWAP:
8751 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
8752 atomic.getOperand(1), atomic.getOperand(2),
8753 atomic.getOperand(3));
8754 case ISD::ATOMIC_SWAP:
8755 case ISD::ATOMIC_LOAD_ADD:
8756 case ISD::ATOMIC_LOAD_SUB:
8757 case ISD::ATOMIC_LOAD_AND:
8758 case ISD::ATOMIC_LOAD_OR:
8759 case ISD::ATOMIC_LOAD_XOR:
8760 case ISD::ATOMIC_LOAD_NAND:
8761 case ISD::ATOMIC_LOAD_MIN:
8762 case ISD::ATOMIC_LOAD_MAX:
8763 case ISD::ATOMIC_LOAD_UMIN:
8764 case ISD::ATOMIC_LOAD_UMAX:
8765 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
8766 atomic.getOperand(1), atomic.getOperand(2));
8767 default:
8768 return SDValue();
8769 }
8770}
8771
Dan Gohman475871a2008-07-27 21:46:04 +00008772SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00008773 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008774 SelectionDAG &DAG = DCI.DAG;
8775 switch (N->getOpcode()) {
8776 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00008777 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00008778 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008779 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00008780 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00008781 case ISD::SHL:
8782 case ISD::SRA:
8783 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00008784 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00008785 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00008786 case X86ISD::FOR: return PerformFORCombine(N, DAG);
8787 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008788 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00008789 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00008790 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008791 }
8792
Dan Gohman475871a2008-07-27 21:46:04 +00008793 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008794}
8795
Evan Cheng60c07e12006-07-05 22:17:51 +00008796//===----------------------------------------------------------------------===//
8797// X86 Inline Assembly Support
8798//===----------------------------------------------------------------------===//
8799
Chris Lattnerb8105652009-07-20 17:51:36 +00008800static bool LowerToBSwap(CallInst *CI) {
8801 // FIXME: this should verify that we are targetting a 486 or better. If not,
8802 // we will turn this bswap into something that will be lowered to logical ops
8803 // instead of emitting the bswap asm. For now, we don't support 486 or lower
8804 // so don't worry about this.
8805
8806 // Verify this is a simple bswap.
8807 if (CI->getNumOperands() != 2 ||
8808 CI->getType() != CI->getOperand(1)->getType() ||
8809 !CI->getType()->isInteger())
8810 return false;
8811
8812 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
8813 if (!Ty || Ty->getBitWidth() % 16 != 0)
8814 return false;
8815
8816 // Okay, we can do this xform, do so now.
8817 const Type *Tys[] = { Ty };
8818 Module *M = CI->getParent()->getParent()->getParent();
8819 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
8820
8821 Value *Op = CI->getOperand(1);
8822 Op = CallInst::Create(Int, Op, CI->getName(), CI);
8823
8824 CI->replaceAllUsesWith(Op);
8825 CI->eraseFromParent();
8826 return true;
8827}
8828
8829bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
8830 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
8831 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
8832
8833 std::string AsmStr = IA->getAsmString();
8834
8835 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
8836 std::vector<std::string> AsmPieces;
8837 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
8838
8839 switch (AsmPieces.size()) {
8840 default: return false;
8841 case 1:
8842 AsmStr = AsmPieces[0];
8843 AsmPieces.clear();
8844 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
8845
8846 // bswap $0
8847 if (AsmPieces.size() == 2 &&
8848 (AsmPieces[0] == "bswap" ||
8849 AsmPieces[0] == "bswapq" ||
8850 AsmPieces[0] == "bswapl") &&
8851 (AsmPieces[1] == "$0" ||
8852 AsmPieces[1] == "${0:q}")) {
8853 // No need to check constraints, nothing other than the equivalent of
8854 // "=r,0" would be valid here.
8855 return LowerToBSwap(CI);
8856 }
8857 // rorw $$8, ${0:w} --> llvm.bswap.i16
Owen Anderson1d0be152009-08-13 21:58:54 +00008858 if (CI->getType() == Type::getInt16Ty(CI->getContext()) &&
Chris Lattnerb8105652009-07-20 17:51:36 +00008859 AsmPieces.size() == 3 &&
8860 AsmPieces[0] == "rorw" &&
8861 AsmPieces[1] == "$$8," &&
8862 AsmPieces[2] == "${0:w}" &&
8863 IA->getConstraintString() == "=r,0,~{dirflag},~{fpsr},~{flags},~{cc}") {
8864 return LowerToBSwap(CI);
8865 }
8866 break;
8867 case 3:
Owen Anderson1d0be152009-08-13 21:58:54 +00008868 if (CI->getType() == Type::getInt64Ty(CI->getContext()) &&
8869 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +00008870 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
8871 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
8872 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
8873 std::vector<std::string> Words;
8874 SplitString(AsmPieces[0], Words, " \t");
8875 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
8876 Words.clear();
8877 SplitString(AsmPieces[1], Words, " \t");
8878 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
8879 Words.clear();
8880 SplitString(AsmPieces[2], Words, " \t,");
8881 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
8882 Words[2] == "%edx") {
8883 return LowerToBSwap(CI);
8884 }
8885 }
8886 }
8887 }
8888 break;
8889 }
8890 return false;
8891}
8892
8893
8894
Chris Lattnerf4dff842006-07-11 02:54:03 +00008895/// getConstraintType - Given a constraint letter, return the type of
8896/// constraint it is for this target.
8897X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00008898X86TargetLowering::getConstraintType(const std::string &Constraint) const {
8899 if (Constraint.size() == 1) {
8900 switch (Constraint[0]) {
8901 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +00008902 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +00008903 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +00008904 case 'r':
8905 case 'R':
8906 case 'l':
8907 case 'q':
8908 case 'Q':
8909 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +00008910 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +00008911 case 'Y':
8912 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +00008913 case 'e':
8914 case 'Z':
8915 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +00008916 default:
8917 break;
8918 }
Chris Lattnerf4dff842006-07-11 02:54:03 +00008919 }
Chris Lattner4234f572007-03-25 02:14:49 +00008920 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +00008921}
8922
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008923/// LowerXConstraint - try to replace an X constraint, which matches anything,
8924/// with another that has more specific requirements based on the type of the
8925/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +00008926const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00008927LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +00008928 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
8929 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +00008930 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008931 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +00008932 return "Y";
8933 if (Subtarget->hasSSE1())
8934 return "x";
8935 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008936
Chris Lattner5e764232008-04-26 23:02:14 +00008937 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008938}
8939
Chris Lattner48884cd2007-08-25 00:47:38 +00008940/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
8941/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00008942void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00008943 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +00008944 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00008945 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00008946 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008947 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00008948
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008949 switch (Constraint) {
8950 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +00008951 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +00008952 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00008953 if (C->getZExtValue() <= 31) {
8954 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00008955 break;
8956 }
Devang Patel84f7fd22007-03-17 00:13:28 +00008957 }
Chris Lattner48884cd2007-08-25 00:47:38 +00008958 return;
Evan Cheng364091e2008-09-22 23:57:37 +00008959 case 'J':
8960 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00008961 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +00008962 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8963 break;
8964 }
8965 }
8966 return;
8967 case 'K':
8968 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00008969 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +00008970 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8971 break;
8972 }
8973 }
8974 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +00008975 case 'N':
8976 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00008977 if (C->getZExtValue() <= 255) {
8978 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00008979 break;
8980 }
Chris Lattner188b9fe2007-03-25 01:57:35 +00008981 }
Chris Lattner48884cd2007-08-25 00:47:38 +00008982 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +00008983 case 'e': {
8984 // 32-bit signed value
8985 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
8986 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00008987 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
8988 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00008989 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00008990 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +00008991 break;
8992 }
8993 // FIXME gcc accepts some relocatable values here too, but only in certain
8994 // memory models; it's complicated.
8995 }
8996 return;
8997 }
8998 case 'Z': {
8999 // 32-bit unsigned value
9000 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9001 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009002 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9003 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009004 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9005 break;
9006 }
9007 }
9008 // FIXME gcc accepts some relocatable values here too, but only in certain
9009 // memory models; it's complicated.
9010 return;
9011 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009012 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009013 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +00009014 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009015 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009016 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +00009017 break;
9018 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009019
Chris Lattnerdc43a882007-05-03 16:52:29 +00009020 // If we are in non-pic codegen mode, we allow the address of a global (with
9021 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +00009022 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009023 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00009024
Chris Lattner49921962009-05-08 18:23:14 +00009025 // Match either (GA), (GA+C), (GA+C1+C2), etc.
9026 while (1) {
9027 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
9028 Offset += GA->getOffset();
9029 break;
9030 } else if (Op.getOpcode() == ISD::ADD) {
9031 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9032 Offset += C->getZExtValue();
9033 Op = Op.getOperand(0);
9034 continue;
9035 }
9036 } else if (Op.getOpcode() == ISD::SUB) {
9037 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9038 Offset += -C->getZExtValue();
9039 Op = Op.getOperand(0);
9040 continue;
9041 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009042 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009043
Chris Lattner49921962009-05-08 18:23:14 +00009044 // Otherwise, this isn't something we can handle, reject it.
9045 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009046 }
Chris Lattner3b6b36d2009-07-10 06:29:59 +00009047
Chris Lattner36c25012009-07-10 07:34:39 +00009048 GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009049 // If we require an extra load to get this address, as in PIC mode, we
9050 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +00009051 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
9052 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009053 return;
Scott Michelfdc40a02009-02-17 22:15:04 +00009054
Dale Johannesen60b3ba02009-07-21 00:12:29 +00009055 if (hasMemory)
9056 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
9057 else
9058 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +00009059 Result = Op;
9060 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009061 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009062 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009063
Gabor Greifba36cb52008-08-28 21:40:38 +00009064 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00009065 Ops.push_back(Result);
9066 return;
9067 }
Evan Chengda43bcf2008-09-24 00:05:32 +00009068 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
9069 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009070}
9071
Chris Lattner259e97c2006-01-31 19:43:35 +00009072std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00009073getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00009074 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +00009075 if (Constraint.size() == 1) {
9076 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +00009077 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +00009078 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +00009079 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
9080 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009081 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009082 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
9083 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
9084 X86::R10D,X86::R11D,X86::R12D,
9085 X86::R13D,X86::R14D,X86::R15D,
9086 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009087 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009088 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
9089 X86::SI, X86::DI, X86::R8W,X86::R9W,
9090 X86::R10W,X86::R11W,X86::R12W,
9091 X86::R13W,X86::R14W,X86::R15W,
9092 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009093 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009094 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
9095 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
9096 X86::R10B,X86::R11B,X86::R12B,
9097 X86::R13B,X86::R14B,X86::R15B,
9098 X86::BPL, X86::SPL, 0);
9099
Owen Anderson825b72b2009-08-11 20:47:22 +00009100 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009101 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
9102 X86::RSI, X86::RDI, X86::R8, X86::R9,
9103 X86::R10, X86::R11, X86::R12,
9104 X86::R13, X86::R14, X86::R15,
9105 X86::RBP, X86::RSP, 0);
9106
9107 break;
9108 }
9109 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +00009110 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +00009111 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +00009112 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009113 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +00009114 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009115 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +00009116 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009117 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +00009118 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
9119 break;
Chris Lattner259e97c2006-01-31 19:43:35 +00009120 }
9121 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009122
Chris Lattner1efa40f2006-02-22 00:56:39 +00009123 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +00009124}
Chris Lattnerf76d1802006-07-31 23:26:50 +00009125
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009126std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +00009127X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00009128 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +00009129 // First, see if this is a constraint that directly corresponds to an LLVM
9130 // register class.
9131 if (Constraint.size() == 1) {
9132 // GCC Constraint Letters
9133 switch (Constraint[0]) {
9134 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +00009135 case 'r': // GENERAL_REGS
9136 case 'R': // LEGACY_REGS
9137 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +00009138 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +00009139 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009140 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +00009141 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009142 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +00009143 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +00009144 return std::make_pair(0U, X86::GR64RegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009145 case 'f': // FP Stack registers.
9146 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
9147 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +00009148 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009149 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009150 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009151 return std::make_pair(0U, X86::RFP64RegisterClass);
9152 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +00009153 case 'y': // MMX_REGS if MMX allowed.
9154 if (!Subtarget->hasMMX()) break;
9155 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009156 case 'Y': // SSE_REGS if SSE2 allowed
9157 if (!Subtarget->hasSSE2()) break;
9158 // FALL THROUGH.
9159 case 'x': // SSE_REGS if SSE1 allowed
9160 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009161
Owen Anderson825b72b2009-08-11 20:47:22 +00009162 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +00009163 default: break;
9164 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +00009165 case MVT::f32:
9166 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +00009167 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009168 case MVT::f64:
9169 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +00009170 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009171 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +00009172 case MVT::v16i8:
9173 case MVT::v8i16:
9174 case MVT::v4i32:
9175 case MVT::v2i64:
9176 case MVT::v4f32:
9177 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +00009178 return std::make_pair(0U, X86::VR128RegisterClass);
9179 }
Chris Lattnerad043e82007-04-09 05:11:28 +00009180 break;
9181 }
9182 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009183
Chris Lattnerf76d1802006-07-31 23:26:50 +00009184 // Use the default implementation in TargetLowering to convert the register
9185 // constraint into a member of a register class.
9186 std::pair<unsigned, const TargetRegisterClass*> Res;
9187 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +00009188
9189 // Not found as a standard register?
9190 if (Res.second == 0) {
9191 // GCC calls "st(0)" just plain "st".
9192 if (StringsEqualNoCase("{st}", Constraint)) {
9193 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +00009194 Res.second = X86::RFP80RegisterClass;
Chris Lattner1a60aa72006-10-31 19:42:44 +00009195 }
Dale Johannesen330169f2008-11-13 21:52:36 +00009196 // 'A' means EAX + EDX.
9197 if (Constraint == "A") {
9198 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +00009199 Res.second = X86::GR32_ADRegisterClass;
Dale Johannesen330169f2008-11-13 21:52:36 +00009200 }
Chris Lattner1a60aa72006-10-31 19:42:44 +00009201 return Res;
9202 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009203
Chris Lattnerf76d1802006-07-31 23:26:50 +00009204 // Otherwise, check to see if this is a register class of the wrong value
9205 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
9206 // turn into {ax},{dx}.
9207 if (Res.second->hasType(VT))
9208 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009209
Chris Lattnerf76d1802006-07-31 23:26:50 +00009210 // All of the single-register GCC register classes map their values onto
9211 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
9212 // really want an 8-bit or 32-bit register, map to the appropriate register
9213 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +00009214 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009215 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +00009216 unsigned DestReg = 0;
9217 switch (Res.first) {
9218 default: break;
9219 case X86::AX: DestReg = X86::AL; break;
9220 case X86::DX: DestReg = X86::DL; break;
9221 case X86::CX: DestReg = X86::CL; break;
9222 case X86::BX: DestReg = X86::BL; break;
9223 }
9224 if (DestReg) {
9225 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009226 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009227 }
Owen Anderson825b72b2009-08-11 20:47:22 +00009228 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +00009229 unsigned DestReg = 0;
9230 switch (Res.first) {
9231 default: break;
9232 case X86::AX: DestReg = X86::EAX; break;
9233 case X86::DX: DestReg = X86::EDX; break;
9234 case X86::CX: DestReg = X86::ECX; break;
9235 case X86::BX: DestReg = X86::EBX; break;
9236 case X86::SI: DestReg = X86::ESI; break;
9237 case X86::DI: DestReg = X86::EDI; break;
9238 case X86::BP: DestReg = X86::EBP; break;
9239 case X86::SP: DestReg = X86::ESP; break;
9240 }
9241 if (DestReg) {
9242 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009243 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009244 }
Owen Anderson825b72b2009-08-11 20:47:22 +00009245 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +00009246 unsigned DestReg = 0;
9247 switch (Res.first) {
9248 default: break;
9249 case X86::AX: DestReg = X86::RAX; break;
9250 case X86::DX: DestReg = X86::RDX; break;
9251 case X86::CX: DestReg = X86::RCX; break;
9252 case X86::BX: DestReg = X86::RBX; break;
9253 case X86::SI: DestReg = X86::RSI; break;
9254 case X86::DI: DestReg = X86::RDI; break;
9255 case X86::BP: DestReg = X86::RBP; break;
9256 case X86::SP: DestReg = X86::RSP; break;
9257 }
9258 if (DestReg) {
9259 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009260 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009261 }
Chris Lattnerf76d1802006-07-31 23:26:50 +00009262 }
Chris Lattner6ba50a92008-08-26 06:19:02 +00009263 } else if (Res.second == X86::FR32RegisterClass ||
9264 Res.second == X86::FR64RegisterClass ||
9265 Res.second == X86::VR128RegisterClass) {
9266 // Handle references to XMM physical registers that got mapped into the
9267 // wrong class. This can happen with constraints like {xmm0} where the
9268 // target independent register mapper will just pick the first match it can
9269 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +00009270 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +00009271 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00009272 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +00009273 Res.second = X86::FR64RegisterClass;
9274 else if (X86::VR128RegisterClass->hasType(VT))
9275 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +00009276 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009277
Chris Lattnerf76d1802006-07-31 23:26:50 +00009278 return Res;
9279}
Mon P Wang0c397192008-10-30 08:01:45 +00009280
9281//===----------------------------------------------------------------------===//
9282// X86 Widen vector type
9283//===----------------------------------------------------------------------===//
9284
9285/// getWidenVectorType: given a vector type, returns the type to widen
9286/// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
Owen Anderson825b72b2009-08-11 20:47:22 +00009287/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +00009288/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +00009289/// scalarizing vs using the wider vector type.
9290
Owen Andersone50ed302009-08-10 22:56:29 +00009291EVT X86TargetLowering::getWidenVectorType(EVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +00009292 assert(VT.isVector());
9293 if (isTypeLegal(VT))
9294 return VT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009295
Mon P Wang0c397192008-10-30 08:01:45 +00009296 // TODO: In computeRegisterProperty, we can compute the list of legal vector
9297 // type based on element type. This would speed up our search (though
9298 // it may not be worth it since the size of the list is relatively
9299 // small).
Owen Andersone50ed302009-08-10 22:56:29 +00009300 EVT EltVT = VT.getVectorElementType();
Mon P Wang0c397192008-10-30 08:01:45 +00009301 unsigned NElts = VT.getVectorNumElements();
Scott Michelfdc40a02009-02-17 22:15:04 +00009302
Mon P Wang0c397192008-10-30 08:01:45 +00009303 // On X86, it make sense to widen any vector wider than 1
9304 if (NElts <= 1)
Owen Anderson825b72b2009-08-11 20:47:22 +00009305 return MVT::Other;
Scott Michelfdc40a02009-02-17 22:15:04 +00009306
Owen Anderson825b72b2009-08-11 20:47:22 +00009307 for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE;
9308 nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
9309 EVT SVT = (MVT::SimpleValueType)nVT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009310
9311 if (isTypeLegal(SVT) &&
9312 SVT.getVectorElementType() == EltVT &&
Mon P Wang0c397192008-10-30 08:01:45 +00009313 SVT.getVectorNumElements() > NElts)
9314 return SVT;
9315 }
Owen Anderson825b72b2009-08-11 20:47:22 +00009316 return MVT::Other;
Mon P Wang0c397192008-10-30 08:01:45 +00009317}