blob: 9102664c6e9ef82cc9afac9eeab27f63291be32f [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Dale Johannesen51e28e62010-06-03 21:09:53 +000015#define DEBUG_TYPE "arm-isel"
Evan Chenga8e29892007-01-19 07:51:42 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
18#include "ARMConstantPoolValue.h"
19#include "ARMISelLowering.h"
20#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000021#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000022#include "ARMRegisterInfo.h"
23#include "ARMSubtarget.h"
24#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000025#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000026#include "llvm/CallingConv.h"
27#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000028#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000029#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000030#include "llvm/Instruction.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000031#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000032#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000033#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000034#include "llvm/CodeGen/MachineBasicBlock.h"
35#include "llvm/CodeGen/MachineFrameInfo.h"
36#include "llvm/CodeGen/MachineFunction.h"
37#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000038#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000039#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000040#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000041#include "llvm/MC/MCSectionMachO.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000042#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000043#include "llvm/ADT/VectorExtras.h"
Dale Johannesen51e28e62010-06-03 21:09:53 +000044#include "llvm/ADT/Statistic.h"
Jim Grosbache7b52522010-04-14 22:28:31 +000045#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000046#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000047#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000048#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000049#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000050using namespace llvm;
51
Dale Johannesen51e28e62010-06-03 21:09:53 +000052STATISTIC(NumTailCalls, "Number of tail calls");
53
54// This option should go away when tail calls fully work.
55static cl::opt<bool>
56EnableARMTailCalls("arm-tail-calls", cl::Hidden,
57 cl::desc("Generate tail calls (TEMPORARY OPTION)."),
Dale Johannesenc66cdf72010-06-18 19:00:18 +000058 cl::init(true));
Dale Johannesen51e28e62010-06-03 21:09:53 +000059
Jim Grosbache7b52522010-04-14 22:28:31 +000060static cl::opt<bool>
61EnableARMLongCalls("arm-long-calls", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000062 cl::desc("Generate calls via indirect call instructions"),
Jim Grosbache7b52522010-04-14 22:28:31 +000063 cl::init(false));
64
Evan Cheng46df4eb2010-06-16 07:35:02 +000065static cl::opt<bool>
66ARMInterworking("arm-interworking", cl::Hidden,
67 cl::desc("Enable / disable ARM interworking (for debugging only)"),
68 cl::init(true));
69
Evan Chengf6799392010-06-26 01:52:05 +000070static cl::opt<bool>
71EnableARMCodePlacement("arm-code-placement", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000072 cl::desc("Enable code placement pass for ARM"),
Evan Chengf6799392010-06-26 01:52:05 +000073 cl::init(false));
74
Owen Andersone50ed302009-08-10 22:56:29 +000075static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000076 CCValAssign::LocInfo &LocInfo,
77 ISD::ArgFlagsTy &ArgFlags,
78 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000079static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000080 CCValAssign::LocInfo &LocInfo,
81 ISD::ArgFlagsTy &ArgFlags,
82 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000083static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000084 CCValAssign::LocInfo &LocInfo,
85 ISD::ArgFlagsTy &ArgFlags,
86 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000087static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000088 CCValAssign::LocInfo &LocInfo,
89 ISD::ArgFlagsTy &ArgFlags,
90 CCState &State);
91
Owen Andersone50ed302009-08-10 22:56:29 +000092void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
93 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000094 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000095 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000096 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
97 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000098
Owen Anderson70671842009-08-10 20:18:46 +000099 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000100 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000101 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000102 }
103
Owen Andersone50ed302009-08-10 22:56:29 +0000104 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +0000105 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +0000106 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000107 if (ElemTy == MVT::i8 || ElemTy == MVT::i16)
Owen Anderson70671842009-08-10 20:18:46 +0000108 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +0000109 if (ElemTy != MVT::i32) {
110 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
111 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
112 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
113 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
114 }
Owen Anderson70671842009-08-10 20:18:46 +0000115 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
116 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Bob Wilson07f6e802010-06-16 21:34:01 +0000117 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Legal);
Anton Korobeynikov8e6c2b92009-08-21 12:40:35 +0000118 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Expand);
Bob Wilsond0910c42010-04-06 22:02:24 +0000119 setOperationAction(ISD::SELECT, VT.getSimpleVT(), Expand);
120 setOperationAction(ISD::SELECT_CC, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000121 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +0000122 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
123 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
124 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilson5bafff32009-06-22 23:27:02 +0000125 }
126
127 // Promote all bit-wise operations.
128 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000129 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000130 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
131 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000132 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000133 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000134 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000135 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000136 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000137 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000138 }
Bob Wilson16330762009-09-16 00:17:28 +0000139
140 // Neon does not support vector divide/remainder operations.
141 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
142 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
143 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
144 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
145 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
146 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000147}
148
Owen Andersone50ed302009-08-10 22:56:29 +0000149void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000150 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000151 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000152}
153
Owen Andersone50ed302009-08-10 22:56:29 +0000154void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000155 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000157}
158
Chris Lattnerf0144122009-07-28 03:13:23 +0000159static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
160 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000161 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000162
Chris Lattner80ec2792009-08-02 00:34:36 +0000163 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000164}
165
Evan Chenga8e29892007-01-19 07:51:42 +0000166ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000167 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000168 Subtarget = &TM.getSubtarget<ARMSubtarget>();
169
Evan Chengb1df8f22007-04-27 08:15:43 +0000170 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000171 // Uses VFP for Thumb libfuncs if available.
172 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
173 // Single-precision floating-point arithmetic.
174 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
175 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
176 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
177 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000178
Evan Chengb1df8f22007-04-27 08:15:43 +0000179 // Double-precision floating-point arithmetic.
180 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
181 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
182 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
183 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000184
Evan Chengb1df8f22007-04-27 08:15:43 +0000185 // Single-precision comparisons.
186 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
187 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
188 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
189 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
190 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
191 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
192 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
193 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000194
Evan Chengb1df8f22007-04-27 08:15:43 +0000195 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
196 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
197 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
198 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
199 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
200 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
201 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
202 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000203
Evan Chengb1df8f22007-04-27 08:15:43 +0000204 // Double-precision comparisons.
205 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
206 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
207 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
208 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
209 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
210 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
211 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
212 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000213
Evan Chengb1df8f22007-04-27 08:15:43 +0000214 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
215 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
216 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
217 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
218 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
219 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
220 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
221 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000222
Evan Chengb1df8f22007-04-27 08:15:43 +0000223 // Floating-point to integer conversions.
224 // i64 conversions are done via library routines even when generating VFP
225 // instructions, so use the same ones.
226 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
227 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
228 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
229 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000230
Evan Chengb1df8f22007-04-27 08:15:43 +0000231 // Conversions between floating types.
232 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
233 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
234
235 // Integer to floating-point conversions.
236 // i64 conversions are done via library routines even when generating VFP
237 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000238 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
239 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000240 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
241 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
242 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
243 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
244 }
Evan Chenga8e29892007-01-19 07:51:42 +0000245 }
246
Bob Wilson2f954612009-05-22 17:38:41 +0000247 // These libcalls are not available in 32-bit.
248 setLibcallName(RTLIB::SHL_I128, 0);
249 setLibcallName(RTLIB::SRL_I128, 0);
250 setLibcallName(RTLIB::SRA_I128, 0);
251
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000252 // Libcalls should use the AAPCS base standard ABI, even if hard float
253 // is in effect, as per the ARM RTABI specification, section 4.1.2.
254 if (Subtarget->isAAPCS_ABI()) {
255 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i) {
256 setLibcallCallingConv(static_cast<RTLIB::Libcall>(i),
257 CallingConv::ARM_AAPCS);
258 }
259 }
260
David Goodwinf1daf7d2009-07-08 23:10:31 +0000261 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000263 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000264 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000265 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
267 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000268
Owen Anderson825b72b2009-08-11 20:47:22 +0000269 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000270 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000271
272 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000273 addDRTypeForNEON(MVT::v2f32);
274 addDRTypeForNEON(MVT::v8i8);
275 addDRTypeForNEON(MVT::v4i16);
276 addDRTypeForNEON(MVT::v2i32);
277 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000278
Owen Anderson825b72b2009-08-11 20:47:22 +0000279 addQRTypeForNEON(MVT::v4f32);
280 addQRTypeForNEON(MVT::v2f64);
281 addQRTypeForNEON(MVT::v16i8);
282 addQRTypeForNEON(MVT::v8i16);
283 addQRTypeForNEON(MVT::v4i32);
284 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000285
Bob Wilson74dc72e2009-09-15 23:55:57 +0000286 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
287 // neither Neon nor VFP support any arithmetic operations on it.
288 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
289 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
290 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
291 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
292 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
293 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
294 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
295 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
296 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
297 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
298 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
299 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
300 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
301 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
302 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
303 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
304 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
305 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
306 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
307 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
308 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
309 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
310 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
311 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
312
Bob Wilson642b3292009-09-16 00:32:15 +0000313 // Neon does not support some operations on v1i64 and v2i64 types.
314 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
315 setOperationAction(ISD::MUL, MVT::v2i64, Expand);
316 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
317 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
318
Bob Wilson5bafff32009-06-22 23:27:02 +0000319 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
320 setTargetDAGCombine(ISD::SHL);
321 setTargetDAGCombine(ISD::SRL);
322 setTargetDAGCombine(ISD::SRA);
323 setTargetDAGCombine(ISD::SIGN_EXTEND);
324 setTargetDAGCombine(ISD::ZERO_EXTEND);
325 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000326 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson5bafff32009-06-22 23:27:02 +0000327 }
328
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000329 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000330
331 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000333
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000334 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000336
Evan Chenga8e29892007-01-19 07:51:42 +0000337 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000338 if (!Subtarget->isThumb1Only()) {
339 for (unsigned im = (unsigned)ISD::PRE_INC;
340 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 setIndexedLoadAction(im, MVT::i1, Legal);
342 setIndexedLoadAction(im, MVT::i8, Legal);
343 setIndexedLoadAction(im, MVT::i16, Legal);
344 setIndexedLoadAction(im, MVT::i32, Legal);
345 setIndexedStoreAction(im, MVT::i1, Legal);
346 setIndexedStoreAction(im, MVT::i8, Legal);
347 setIndexedStoreAction(im, MVT::i16, Legal);
348 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000349 }
Evan Chenga8e29892007-01-19 07:51:42 +0000350 }
351
352 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000353 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000354 setOperationAction(ISD::MUL, MVT::i64, Expand);
355 setOperationAction(ISD::MULHU, MVT::i32, Expand);
356 setOperationAction(ISD::MULHS, MVT::i32, Expand);
357 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
358 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000359 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000360 setOperationAction(ISD::MUL, MVT::i64, Expand);
361 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000362 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000364 }
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000365 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000366 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000367 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 setOperationAction(ISD::SRL, MVT::i64, Custom);
369 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000370
371 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000372 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000373 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000374 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000375 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000376 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000377
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000378 // Only ARMv6 has BSWAP.
379 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000380 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000381
Evan Chenga8e29892007-01-19 07:51:42 +0000382 // These are expanded into libcalls.
Jim Grosbach29402132010-05-05 23:44:43 +0000383 if (!Subtarget->hasDivide()) {
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000384 // v7M has a hardware divider
385 setOperationAction(ISD::SDIV, MVT::i32, Expand);
386 setOperationAction(ISD::UDIV, MVT::i32, Expand);
387 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 setOperationAction(ISD::SREM, MVT::i32, Expand);
389 setOperationAction(ISD::UREM, MVT::i32, Expand);
390 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
391 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000392
Owen Anderson825b72b2009-08-11 20:47:22 +0000393 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
394 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
395 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
396 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000397 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000398
Evan Chengfb3611d2010-05-11 07:26:32 +0000399 setOperationAction(ISD::TRAP, MVT::Other, Legal);
400
Evan Chenga8e29892007-01-19 07:51:42 +0000401 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setOperationAction(ISD::VASTART, MVT::Other, Custom);
403 setOperationAction(ISD::VAARG, MVT::Other, Expand);
404 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
405 setOperationAction(ISD::VAEND, MVT::Other, Expand);
406 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
407 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000408 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
409 // FIXME: Shouldn't need this, since no register is used, but the legalizer
410 // doesn't yet know how to not do that for SjLj.
411 setExceptionSelectorRegister(ARM::R0);
Evan Cheng3a1588a2010-04-15 22:20:34 +0000412 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Jim Grosbach7072cf62010-06-17 02:02:03 +0000413 // Handle atomics directly for ARMv[67] (except for Thumb1), otherwise
414 // use the default expansion.
Jim Grosbach68741be2010-06-18 22:35:32 +0000415 bool canHandleAtomics =
Jim Grosbach7072cf62010-06-17 02:02:03 +0000416 (Subtarget->hasV7Ops() ||
Jim Grosbach68741be2010-06-18 22:35:32 +0000417 (Subtarget->hasV6Ops() && !Subtarget->isThumb1Only()));
418 if (canHandleAtomics) {
419 // membarrier needs custom lowering; the rest are legal and handled
420 // normally.
421 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
422 } else {
423 // Set them all for expansion, which will force libcalls.
424 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
425 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Expand);
426 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Expand);
427 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000428 setOperationAction(ISD::ATOMIC_SWAP, MVT::i8, Expand);
429 setOperationAction(ISD::ATOMIC_SWAP, MVT::i16, Expand);
430 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000431 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i8, Expand);
432 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i16, Expand);
433 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
434 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Expand);
435 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Expand);
436 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
437 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i8, Expand);
438 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i16, Expand);
439 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
440 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i8, Expand);
441 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i16, Expand);
442 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
443 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i8, Expand);
444 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i16, Expand);
445 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
446 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i8, Expand);
447 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i16, Expand);
448 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
Jim Grosbach5def57a2010-06-23 16:08:49 +0000449 // Since the libcalls include locking, fold in the fences
450 setShouldFoldAtomicFences(true);
Jim Grosbach68741be2010-06-18 22:35:32 +0000451 }
452 // 64-bit versions are always libcalls (for now)
453 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000454 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000455 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Expand);
456 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Expand);
457 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Expand);
458 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Expand);
459 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Expand);
460 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000461
Eli Friedmana2c6f452010-06-26 04:36:50 +0000462 // Requires SXTB/SXTH, available on v6 and up in both ARM and Thumb modes.
463 if (!Subtarget->hasV6Ops()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000464 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
465 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000466 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000468
David Goodwinf1daf7d2009-07-08 23:10:31 +0000469 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only())
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000470 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
471 // iff target supports vfp2.
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000473
474 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000475 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000476 if (Subtarget->isTargetDarwin()) {
477 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
478 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
479 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000480
Owen Anderson825b72b2009-08-11 20:47:22 +0000481 setOperationAction(ISD::SETCC, MVT::i32, Expand);
482 setOperationAction(ISD::SETCC, MVT::f32, Expand);
483 setOperationAction(ISD::SETCC, MVT::f64, Expand);
484 setOperationAction(ISD::SELECT, MVT::i32, Expand);
485 setOperationAction(ISD::SELECT, MVT::f32, Expand);
486 setOperationAction(ISD::SELECT, MVT::f64, Expand);
487 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
488 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
489 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000490
Owen Anderson825b72b2009-08-11 20:47:22 +0000491 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
492 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
493 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
494 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
495 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000496
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000497 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000498 setOperationAction(ISD::FSIN, MVT::f64, Expand);
499 setOperationAction(ISD::FSIN, MVT::f32, Expand);
500 setOperationAction(ISD::FCOS, MVT::f32, Expand);
501 setOperationAction(ISD::FCOS, MVT::f64, Expand);
502 setOperationAction(ISD::FREM, MVT::f64, Expand);
503 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000504 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000505 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
506 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000507 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000508 setOperationAction(ISD::FPOW, MVT::f64, Expand);
509 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000510
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000511 // Various VFP goodness
512 if (!UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000513 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
514 if (Subtarget->hasVFP2()) {
515 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
516 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
517 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
518 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
519 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000520 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000521 if (!Subtarget->hasFP16()) {
522 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
523 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000524 }
Evan Cheng110cf482008-04-01 01:50:16 +0000525 }
Evan Chenga8e29892007-01-19 07:51:42 +0000526
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000527 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000528 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000529 setTargetDAGCombine(ISD::ADD);
530 setTargetDAGCombine(ISD::SUB);
Anton Korobeynikova9790d72010-05-15 18:16:59 +0000531 setTargetDAGCombine(ISD::MUL);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000532
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000533 if (Subtarget->hasV6T2Ops())
534 setTargetDAGCombine(ISD::OR);
535
Evan Chenga8e29892007-01-19 07:51:42 +0000536 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Cheng1cc39842010-05-20 23:26:43 +0000537
Evan Chengf7d87ee2010-05-21 00:43:17 +0000538 if (UseSoftFloat || Subtarget->isThumb1Only() || !Subtarget->hasVFP2())
539 setSchedulingPreference(Sched::RegPressure);
540 else
541 setSchedulingPreference(Sched::Hybrid);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000542
543 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Evan Chengf6799392010-06-26 01:52:05 +0000544
Rafael Espindolacbeeae22010-07-11 04:01:49 +0000545 // On ARM arguments smaller than 4 bytes are extended, so all arguments
546 // are at least 4 bytes aligned.
547 setMinStackArgumentAlignment(4);
548
Evan Chengf6799392010-06-26 01:52:05 +0000549 if (EnableARMCodePlacement)
550 benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000551}
552
Evan Chengd70f57b2010-07-19 22:15:08 +0000553const TargetRegisterClass *
554ARMTargetLowering::findRepresentativeClass(const TargetRegisterClass *RC) const{
555 switch (RC->getID()) {
556 default:
557 return RC;
558 case ARM::tGPRRegClassID:
559 case ARM::GPRRegClassID:
560 return ARM::GPRRegisterClass;
561 case ARM::SPRRegClassID:
562 case ARM::DPRRegClassID:
563 return ARM::DPRRegisterClass;
564 case ARM::QPRRegClassID:
565 return ARM::QPRRegisterClass;
566 }
567}
568
Evan Chenga8e29892007-01-19 07:51:42 +0000569const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
570 switch (Opcode) {
571 default: return 0;
572 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000573 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
574 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000575 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000576 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
577 case ARMISD::tCALL: return "ARMISD::tCALL";
578 case ARMISD::BRCOND: return "ARMISD::BRCOND";
579 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000580 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000581 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
582 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
583 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000584 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000585 case ARMISD::CMPFP: return "ARMISD::CMPFP";
586 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
Evan Cheng218977b2010-07-13 19:27:42 +0000587 case ARMISD::BCC_i64: return "ARMISD::BCC_i64";
Evan Chenga8e29892007-01-19 07:51:42 +0000588 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
589 case ARMISD::CMOV: return "ARMISD::CMOV";
590 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000591
Jim Grosbach3482c802010-01-18 19:58:49 +0000592 case ARMISD::RBIT: return "ARMISD::RBIT";
593
Bob Wilson76a312b2010-03-19 22:51:32 +0000594 case ARMISD::FTOSI: return "ARMISD::FTOSI";
595 case ARMISD::FTOUI: return "ARMISD::FTOUI";
596 case ARMISD::SITOF: return "ARMISD::SITOF";
597 case ARMISD::UITOF: return "ARMISD::UITOF";
598
Evan Chenga8e29892007-01-19 07:51:42 +0000599 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
600 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
601 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000602
Jim Grosbache5165492009-11-09 00:11:35 +0000603 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
604 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000605
Evan Chengc5942082009-10-28 06:55:03 +0000606 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
607 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
608
Dale Johannesen51e28e62010-06-03 21:09:53 +0000609 case ARMISD::TC_RETURN: return "ARMISD::TC_RETURN";
610
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000611 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000612
Evan Cheng86198642009-08-07 00:34:42 +0000613 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
614
Jim Grosbach3728e962009-12-10 00:11:09 +0000615 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
616 case ARMISD::SYNCBARRIER: return "ARMISD::SYNCBARRIER";
617
Bob Wilson5bafff32009-06-22 23:27:02 +0000618 case ARMISD::VCEQ: return "ARMISD::VCEQ";
619 case ARMISD::VCGE: return "ARMISD::VCGE";
620 case ARMISD::VCGEU: return "ARMISD::VCGEU";
621 case ARMISD::VCGT: return "ARMISD::VCGT";
622 case ARMISD::VCGTU: return "ARMISD::VCGTU";
623 case ARMISD::VTST: return "ARMISD::VTST";
624
625 case ARMISD::VSHL: return "ARMISD::VSHL";
626 case ARMISD::VSHRs: return "ARMISD::VSHRs";
627 case ARMISD::VSHRu: return "ARMISD::VSHRu";
628 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
629 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
630 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
631 case ARMISD::VSHRN: return "ARMISD::VSHRN";
632 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
633 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
634 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
635 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
636 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
637 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
638 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
639 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
640 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
641 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
642 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
643 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
644 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
645 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsoncba270d2010-07-13 21:16:48 +0000646 case ARMISD::VMOVIMM: return "ARMISD::VMOVIMM";
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000647 case ARMISD::VMVNIMM: return "ARMISD::VMVNIMM";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000648 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000649 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000650 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000651 case ARMISD::VREV64: return "ARMISD::VREV64";
652 case ARMISD::VREV32: return "ARMISD::VREV32";
653 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000654 case ARMISD::VZIP: return "ARMISD::VZIP";
655 case ARMISD::VUZP: return "ARMISD::VUZP";
656 case ARMISD::VTRN: return "ARMISD::VTRN";
Bob Wilson40cbe7d2010-06-04 00:04:02 +0000657 case ARMISD::BUILD_VECTOR: return "ARMISD::BUILD_VECTOR";
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000658 case ARMISD::FMAX: return "ARMISD::FMAX";
659 case ARMISD::FMIN: return "ARMISD::FMIN";
Jim Grosbachdd7d28a2010-07-17 01:50:57 +0000660 case ARMISD::BFI: return "ARMISD::BFI";
Evan Chenga8e29892007-01-19 07:51:42 +0000661 }
662}
663
Evan Cheng06b666c2010-05-15 02:18:07 +0000664/// getRegClassFor - Return the register class that should be used for the
665/// specified value type.
666TargetRegisterClass *ARMTargetLowering::getRegClassFor(EVT VT) const {
667 // Map v4i64 to QQ registers but do not make the type legal. Similarly map
668 // v8i64 to QQQQ registers. v4i64 and v8i64 are only used for REG_SEQUENCE to
669 // load / store 4 to 8 consecutive D registers.
Evan Cheng4782b1e2010-05-15 02:20:21 +0000670 if (Subtarget->hasNEON()) {
671 if (VT == MVT::v4i64)
672 return ARM::QQPRRegisterClass;
673 else if (VT == MVT::v8i64)
674 return ARM::QQQQPRRegisterClass;
675 }
Evan Cheng06b666c2010-05-15 02:18:07 +0000676 return TargetLowering::getRegClassFor(VT);
677}
678
Bill Wendlingb4202b82009-07-01 18:50:55 +0000679/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000680unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
Bob Wilsonb5b50572010-07-01 22:26:26 +0000681 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 1 : 2;
Bill Wendling20c568f2009-06-30 22:38:32 +0000682}
683
Evan Cheng1cc39842010-05-20 23:26:43 +0000684Sched::Preference ARMTargetLowering::getSchedulingPreference(SDNode *N) const {
Evan Chengc10f5432010-05-28 23:25:23 +0000685 unsigned NumVals = N->getNumValues();
686 if (!NumVals)
687 return Sched::RegPressure;
688
689 for (unsigned i = 0; i != NumVals; ++i) {
Evan Cheng1cc39842010-05-20 23:26:43 +0000690 EVT VT = N->getValueType(i);
691 if (VT.isFloatingPoint() || VT.isVector())
692 return Sched::Latency;
693 }
Evan Chengc10f5432010-05-28 23:25:23 +0000694
695 if (!N->isMachineOpcode())
696 return Sched::RegPressure;
697
698 // Load are scheduled for latency even if there instruction itinerary
699 // is not available.
700 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
701 const TargetInstrDesc &TID = TII->get(N->getMachineOpcode());
702 if (TID.mayLoad())
703 return Sched::Latency;
704
705 const InstrItineraryData &Itins = getTargetMachine().getInstrItineraryData();
706 if (!Itins.isEmpty() && Itins.getStageLatency(TID.getSchedClass()) > 2)
707 return Sched::Latency;
Evan Cheng1cc39842010-05-20 23:26:43 +0000708 return Sched::RegPressure;
709}
710
Evan Chenga8e29892007-01-19 07:51:42 +0000711//===----------------------------------------------------------------------===//
712// Lowering Code
713//===----------------------------------------------------------------------===//
714
Evan Chenga8e29892007-01-19 07:51:42 +0000715/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
716static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
717 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000718 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000719 case ISD::SETNE: return ARMCC::NE;
720 case ISD::SETEQ: return ARMCC::EQ;
721 case ISD::SETGT: return ARMCC::GT;
722 case ISD::SETGE: return ARMCC::GE;
723 case ISD::SETLT: return ARMCC::LT;
724 case ISD::SETLE: return ARMCC::LE;
725 case ISD::SETUGT: return ARMCC::HI;
726 case ISD::SETUGE: return ARMCC::HS;
727 case ISD::SETULT: return ARMCC::LO;
728 case ISD::SETULE: return ARMCC::LS;
729 }
730}
731
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000732/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
733static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000734 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000735 CondCode2 = ARMCC::AL;
736 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000737 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000738 case ISD::SETEQ:
739 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
740 case ISD::SETGT:
741 case ISD::SETOGT: CondCode = ARMCC::GT; break;
742 case ISD::SETGE:
743 case ISD::SETOGE: CondCode = ARMCC::GE; break;
744 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000745 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +0000746 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
747 case ISD::SETO: CondCode = ARMCC::VC; break;
748 case ISD::SETUO: CondCode = ARMCC::VS; break;
749 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
750 case ISD::SETUGT: CondCode = ARMCC::HI; break;
751 case ISD::SETUGE: CondCode = ARMCC::PL; break;
752 case ISD::SETLT:
753 case ISD::SETULT: CondCode = ARMCC::LT; break;
754 case ISD::SETLE:
755 case ISD::SETULE: CondCode = ARMCC::LE; break;
756 case ISD::SETNE:
757 case ISD::SETUNE: CondCode = ARMCC::NE; break;
758 }
Evan Chenga8e29892007-01-19 07:51:42 +0000759}
760
Bob Wilson1f595bb2009-04-17 19:07:39 +0000761//===----------------------------------------------------------------------===//
762// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000763//===----------------------------------------------------------------------===//
764
765#include "ARMGenCallingConv.inc"
766
767// APCS f64 is in register pairs, possibly split to stack
Owen Andersone50ed302009-08-10 22:56:29 +0000768static bool f64AssignAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000769 CCValAssign::LocInfo &LocInfo,
770 CCState &State, bool CanFail) {
771 static const unsigned RegList[] = { ARM::R0, ARM::R1, ARM::R2, ARM::R3 };
772
773 // Try to get the first register.
774 if (unsigned Reg = State.AllocateReg(RegList, 4))
775 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
776 else {
777 // For the 2nd half of a v2f64, do not fail.
778 if (CanFail)
779 return false;
780
781 // Put the whole thing on the stack.
782 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
783 State.AllocateStack(8, 4),
784 LocVT, LocInfo));
785 return true;
786 }
787
788 // Try to get the second register.
789 if (unsigned Reg = State.AllocateReg(RegList, 4))
790 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
791 else
792 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
793 State.AllocateStack(4, 4),
794 LocVT, LocInfo));
795 return true;
796}
797
Owen Andersone50ed302009-08-10 22:56:29 +0000798static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000799 CCValAssign::LocInfo &LocInfo,
800 ISD::ArgFlagsTy &ArgFlags,
801 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000802 if (!f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
803 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000804 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000805 !f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
806 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000807 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000808}
809
810// AAPCS f64 is in aligned register pairs
Owen Andersone50ed302009-08-10 22:56:29 +0000811static bool f64AssignAAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000812 CCValAssign::LocInfo &LocInfo,
813 CCState &State, bool CanFail) {
814 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
815 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
816
817 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
818 if (Reg == 0) {
819 // For the 2nd half of a v2f64, do not just fail.
820 if (CanFail)
821 return false;
822
823 // Put the whole thing on the stack.
824 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
825 State.AllocateStack(8, 8),
826 LocVT, LocInfo));
827 return true;
828 }
829
830 unsigned i;
831 for (i = 0; i < 2; ++i)
832 if (HiRegList[i] == Reg)
833 break;
834
835 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
836 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
837 LocVT, LocInfo));
838 return true;
839}
840
Owen Andersone50ed302009-08-10 22:56:29 +0000841static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000842 CCValAssign::LocInfo &LocInfo,
843 ISD::ArgFlagsTy &ArgFlags,
844 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000845 if (!f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
846 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000847 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000848 !f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
849 return false;
850 return true; // we handled it
851}
852
Owen Andersone50ed302009-08-10 22:56:29 +0000853static bool f64RetAssign(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000854 CCValAssign::LocInfo &LocInfo, CCState &State) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000855 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
856 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
857
Bob Wilsone65586b2009-04-17 20:40:45 +0000858 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
859 if (Reg == 0)
860 return false; // we didn't handle it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000861
Bob Wilsone65586b2009-04-17 20:40:45 +0000862 unsigned i;
863 for (i = 0; i < 2; ++i)
864 if (HiRegList[i] == Reg)
865 break;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000866
Bob Wilson5bafff32009-06-22 23:27:02 +0000867 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bob Wilsone65586b2009-04-17 20:40:45 +0000868 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000869 LocVT, LocInfo));
870 return true;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000871}
872
Owen Andersone50ed302009-08-10 22:56:29 +0000873static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000874 CCValAssign::LocInfo &LocInfo,
875 ISD::ArgFlagsTy &ArgFlags,
876 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000877 if (!f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
878 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000879 if (LocVT == MVT::v2f64 && !f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
Bob Wilson5bafff32009-06-22 23:27:02 +0000880 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000881 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000882}
883
Owen Andersone50ed302009-08-10 22:56:29 +0000884static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000885 CCValAssign::LocInfo &LocInfo,
886 ISD::ArgFlagsTy &ArgFlags,
887 CCState &State) {
888 return RetCC_ARM_APCS_Custom_f64(ValNo, ValVT, LocVT, LocInfo, ArgFlags,
889 State);
890}
891
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000892/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
893/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000894CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000895 bool Return,
896 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000897 switch (CC) {
898 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000899 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000900 case CallingConv::C:
901 case CallingConv::Fast:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000902 // Use target triple & subtarget features to do actual dispatch.
903 if (Subtarget->isAAPCS_ABI()) {
904 if (Subtarget->hasVFP2() &&
905 FloatABIType == FloatABI::Hard && !isVarArg)
906 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
907 else
908 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
909 } else
910 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000911 case CallingConv::ARM_AAPCS_VFP:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000912 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000913 case CallingConv::ARM_AAPCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000914 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000915 case CallingConv::ARM_APCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000916 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000917 }
918}
919
Dan Gohman98ca4f22009-08-05 01:29:28 +0000920/// LowerCallResult - Lower the result values of a call into the
921/// appropriate copies out of appropriate physical registers.
922SDValue
923ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000924 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000925 const SmallVectorImpl<ISD::InputArg> &Ins,
926 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000927 SmallVectorImpl<SDValue> &InVals) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000928
Bob Wilson1f595bb2009-04-17 19:07:39 +0000929 // Assign locations to each value returned by this call.
930 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000931 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000932 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000933 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000934 CCAssignFnForNode(CallConv, /* Return*/ true,
935 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000936
937 // Copy all of the result registers out of their specified physreg.
938 for (unsigned i = 0; i != RVLocs.size(); ++i) {
939 CCValAssign VA = RVLocs[i];
940
Bob Wilson80915242009-04-25 00:33:20 +0000941 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000942 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000943 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000944 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000945 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000946 Chain = Lo.getValue(1);
947 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000948 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000949 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000950 InFlag);
951 Chain = Hi.getValue(1);
952 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000953 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +0000954
Owen Anderson825b72b2009-08-11 20:47:22 +0000955 if (VA.getLocVT() == MVT::v2f64) {
956 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
957 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
958 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000959
960 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000961 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000962 Chain = Lo.getValue(1);
963 InFlag = Lo.getValue(2);
964 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000965 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000966 Chain = Hi.getValue(1);
967 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000968 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +0000969 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
970 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000971 }
Bob Wilson1f595bb2009-04-17 19:07:39 +0000972 } else {
Bob Wilson80915242009-04-25 00:33:20 +0000973 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
974 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000975 Chain = Val.getValue(1);
976 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000977 }
Bob Wilson80915242009-04-25 00:33:20 +0000978
979 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000980 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +0000981 case CCValAssign::Full: break;
982 case CCValAssign::BCvt:
983 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
984 break;
985 }
986
Dan Gohman98ca4f22009-08-05 01:29:28 +0000987 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000988 }
989
Dan Gohman98ca4f22009-08-05 01:29:28 +0000990 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000991}
992
993/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
994/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +0000995/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +0000996/// a byval function parameter.
997/// Sometimes what we are copying is the end of a larger object, the part that
998/// does not fit in registers.
999static SDValue
1000CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
1001 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1002 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001003 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001004 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001005 /*isVolatile=*/false, /*AlwaysInline=*/false,
1006 NULL, 0, NULL, 0);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001007}
1008
Bob Wilsondee46d72009-04-17 20:35:10 +00001009/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001010SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001011ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
1012 SDValue StackPtr, SDValue Arg,
1013 DebugLoc dl, SelectionDAG &DAG,
1014 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001015 ISD::ArgFlagsTy Flags) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001016 unsigned LocMemOffset = VA.getLocMemOffset();
1017 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
1018 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
1019 if (Flags.isByVal()) {
1020 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
1021 }
1022 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene1b58cab2010-02-15 16:55:24 +00001023 PseudoSourceValue::getStack(), LocMemOffset,
1024 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001025}
1026
Dan Gohman98ca4f22009-08-05 01:29:28 +00001027void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +00001028 SDValue Chain, SDValue &Arg,
1029 RegsToPassVector &RegsToPass,
1030 CCValAssign &VA, CCValAssign &NextVA,
1031 SDValue &StackPtr,
1032 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +00001033 ISD::ArgFlagsTy Flags) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001034
Jim Grosbache5165492009-11-09 00:11:35 +00001035 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001036 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +00001037 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
1038
1039 if (NextVA.isRegLoc())
1040 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
1041 else {
1042 assert(NextVA.isMemLoc());
1043 if (StackPtr.getNode() == 0)
1044 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
1045
Dan Gohman98ca4f22009-08-05 01:29:28 +00001046 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
1047 dl, DAG, NextVA,
1048 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001049 }
1050}
1051
Dan Gohman98ca4f22009-08-05 01:29:28 +00001052/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +00001053/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
1054/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001055SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001056ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001057 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001058 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001059 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001060 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001061 const SmallVectorImpl<ISD::InputArg> &Ins,
1062 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001063 SmallVectorImpl<SDValue> &InVals) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001064 MachineFunction &MF = DAG.getMachineFunction();
1065 bool IsStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
1066 bool IsSibCall = false;
Dale Johannesen8fa8e7f2010-06-04 18:04:24 +00001067 // Temporarily disable tail calls so things don't break.
1068 if (!EnableARMTailCalls)
1069 isTailCall = false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001070 if (isTailCall) {
1071 // Check if it's really possible to do a tail call.
1072 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1073 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001074 Outs, OutVals, Ins, DAG);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001075 // We don't support GuaranteedTailCallOpt for ARM, only automatically
1076 // detected sibcalls.
1077 if (isTailCall) {
1078 ++NumTailCalls;
1079 IsSibCall = true;
1080 }
1081 }
Evan Chenga8e29892007-01-19 07:51:42 +00001082
Bob Wilson1f595bb2009-04-17 19:07:39 +00001083 // Analyze operands of the call, assigning locations to each operand.
1084 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001085 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1086 *DAG.getContext());
1087 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001088 CCAssignFnForNode(CallConv, /* Return*/ false,
1089 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +00001090
Bob Wilson1f595bb2009-04-17 19:07:39 +00001091 // Get a count of how many bytes are to be pushed on the stack.
1092 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001093
Dale Johannesen51e28e62010-06-03 21:09:53 +00001094 // For tail calls, memory operands are available in our caller's stack.
1095 if (IsSibCall)
1096 NumBytes = 0;
1097
Evan Chenga8e29892007-01-19 07:51:42 +00001098 // Adjust the stack pointer for the new arguments...
1099 // These operations are automatically eliminated by the prolog/epilog pass
Dale Johannesen51e28e62010-06-03 21:09:53 +00001100 if (!IsSibCall)
1101 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +00001102
Jim Grosbachf9a4b762010-02-24 01:43:03 +00001103 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001104
Bob Wilson5bafff32009-06-22 23:27:02 +00001105 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001106 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +00001107
Bob Wilson1f595bb2009-04-17 19:07:39 +00001108 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +00001109 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001110 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1111 i != e;
1112 ++i, ++realArgIdx) {
1113 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00001114 SDValue Arg = OutVals[realArgIdx];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001115 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +00001116
Bob Wilson1f595bb2009-04-17 19:07:39 +00001117 // Promote the value if needed.
1118 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001119 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001120 case CCValAssign::Full: break;
1121 case CCValAssign::SExt:
1122 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
1123 break;
1124 case CCValAssign::ZExt:
1125 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
1126 break;
1127 case CCValAssign::AExt:
1128 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
1129 break;
1130 case CCValAssign::BCvt:
1131 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1132 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001133 }
1134
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001135 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +00001136 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001137 if (VA.getLocVT() == MVT::v2f64) {
1138 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1139 DAG.getConstant(0, MVT::i32));
1140 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1141 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001142
Dan Gohman98ca4f22009-08-05 01:29:28 +00001143 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001144 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1145
1146 VA = ArgLocs[++i]; // skip ahead to next loc
1147 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001148 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001149 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1150 } else {
1151 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +00001152
Dan Gohman98ca4f22009-08-05 01:29:28 +00001153 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1154 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001155 }
1156 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001157 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +00001158 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001159 }
1160 } else if (VA.isRegLoc()) {
1161 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001162 } else if (!IsSibCall) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001163 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001164
Dan Gohman98ca4f22009-08-05 01:29:28 +00001165 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1166 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001167 }
Evan Chenga8e29892007-01-19 07:51:42 +00001168 }
1169
1170 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001171 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001172 &MemOpChains[0], MemOpChains.size());
1173
1174 // Build a sequence of copy-to-reg nodes chained together with token chain
1175 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001176 SDValue InFlag;
Dale Johannesen6470a112010-06-15 22:08:33 +00001177 // Tail call byval lowering might overwrite argument registers so in case of
1178 // tail call optimization the copies to registers are lowered later.
1179 if (!isTailCall)
1180 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1181 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1182 RegsToPass[i].second, InFlag);
1183 InFlag = Chain.getValue(1);
1184 }
Evan Chenga8e29892007-01-19 07:51:42 +00001185
Dale Johannesen51e28e62010-06-03 21:09:53 +00001186 // For tail calls lower the arguments to the 'real' stack slot.
1187 if (isTailCall) {
1188 // Force all the incoming stack arguments to be loaded from the stack
1189 // before any new outgoing arguments are stored to the stack, because the
1190 // outgoing stack slots may alias the incoming argument stack slots, and
1191 // the alias isn't otherwise explicit. This is slightly more conservative
1192 // than necessary, because it means that each store effectively depends
1193 // on every argument instead of just those arguments it would clobber.
1194
1195 // Do not flag preceeding copytoreg stuff together with the following stuff.
1196 InFlag = SDValue();
1197 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1198 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1199 RegsToPass[i].second, InFlag);
1200 InFlag = Chain.getValue(1);
1201 }
1202 InFlag =SDValue();
1203 }
1204
Bill Wendling056292f2008-09-16 21:48:12 +00001205 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1206 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1207 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001208 bool isDirect = false;
1209 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001210 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001211 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbache7b52522010-04-14 22:28:31 +00001212
1213 if (EnableARMLongCalls) {
1214 assert (getTargetMachine().getRelocationModel() == Reloc::Static
1215 && "long-calls with non-static relocation model!");
1216 // Handle a global address or an external symbol. If it's not one of
1217 // those, the target's already in a register, so we don't need to do
1218 // anything extra.
1219 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson0dbdca52010-04-15 03:11:28 +00001220 const GlobalValue *GV = G->getGlobal();
Jim Grosbache7b52522010-04-14 22:28:31 +00001221 // Create a constant pool entry for the callee address
1222 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1223 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
1224 ARMPCLabelIndex,
1225 ARMCP::CPValue, 0);
1226 // Get the address of the callee into a register
1227 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1228 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1229 Callee = DAG.getLoad(getPointerTy(), dl,
1230 DAG.getEntryNode(), CPAddr,
1231 PseudoSourceValue::getConstantPool(), 0,
1232 false, false, 0);
1233 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1234 const char *Sym = S->getSymbol();
1235
1236 // Create a constant pool entry for the callee address
1237 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1238 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1239 Sym, ARMPCLabelIndex, 0);
1240 // Get the address of the callee into a register
1241 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1242 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1243 Callee = DAG.getLoad(getPointerTy(), dl,
1244 DAG.getEntryNode(), CPAddr,
1245 PseudoSourceValue::getConstantPool(), 0,
1246 false, false, 0);
1247 }
1248 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001249 const GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001250 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001251 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001252 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001253 getTargetMachine().getRelocationModel() != Reloc::Static;
1254 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001255 // ARM call to a local ARM function is predicable.
Evan Cheng46df4eb2010-06-16 07:35:02 +00001256 isLocalARMFunc = !Subtarget->isThumb() && (!isExt || !ARMInterworking);
Evan Chengc60e76d2007-01-30 20:37:08 +00001257 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001258 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001259 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001260 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001261 ARMPCLabelIndex,
1262 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001263 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001264 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001265 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001266 DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001267 PseudoSourceValue::getConstantPool(), 0,
1268 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001269 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001270 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001271 getPointerTy(), Callee, PICLabel);
Jim Grosbache7b52522010-04-14 22:28:31 +00001272 } else
Devang Patel0d881da2010-07-06 22:08:15 +00001273 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy());
Bill Wendling056292f2008-09-16 21:48:12 +00001274 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001275 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001276 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001277 getTargetMachine().getRelocationModel() != Reloc::Static;
1278 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001279 // tBX takes a register source operand.
1280 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001281 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001282 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001283 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001284 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001285 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001286 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001287 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001288 DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001289 PseudoSourceValue::getConstantPool(), 0,
1290 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001291 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001292 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001293 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +00001294 } else
Bill Wendling056292f2008-09-16 21:48:12 +00001295 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001296 }
1297
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001298 // FIXME: handle tail calls differently.
1299 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001300 if (Subtarget->isThumb()) {
1301 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001302 CallOpc = ARMISD::CALL_NOLINK;
1303 else
1304 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1305 } else {
1306 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001307 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1308 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001309 }
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001310
Dan Gohman475871a2008-07-27 21:46:04 +00001311 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001312 Ops.push_back(Chain);
1313 Ops.push_back(Callee);
1314
1315 // Add argument registers to the end of the list so that they are known live
1316 // into the call.
1317 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1318 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1319 RegsToPass[i].second.getValueType()));
1320
Gabor Greifba36cb52008-08-28 21:40:38 +00001321 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001322 Ops.push_back(InFlag);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001323
1324 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesencf296fa2010-06-05 00:51:39 +00001325 if (isTailCall)
Dale Johannesen51e28e62010-06-03 21:09:53 +00001326 return DAG.getNode(ARMISD::TC_RETURN, dl, NodeTys, &Ops[0], Ops.size());
Dale Johannesen51e28e62010-06-03 21:09:53 +00001327
Duncan Sands4bdcb612008-07-02 17:40:58 +00001328 // Returns a chain and a flag for retval copy to use.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001329 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001330 InFlag = Chain.getValue(1);
1331
Chris Lattnere563bbc2008-10-11 22:08:30 +00001332 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1333 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001334 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001335 InFlag = Chain.getValue(1);
1336
Bob Wilson1f595bb2009-04-17 19:07:39 +00001337 // Handle result values, copying them out of physregs into vregs that we
1338 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001339 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1340 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001341}
1342
Dale Johannesen51e28e62010-06-03 21:09:53 +00001343/// MatchingStackOffset - Return true if the given stack call argument is
1344/// already available in the same position (relatively) of the caller's
1345/// incoming argument stack.
1346static
1347bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
1348 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
1349 const ARMInstrInfo *TII) {
1350 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
1351 int FI = INT_MAX;
1352 if (Arg.getOpcode() == ISD::CopyFromReg) {
1353 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
1354 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
1355 return false;
1356 MachineInstr *Def = MRI->getVRegDef(VR);
1357 if (!Def)
1358 return false;
1359 if (!Flags.isByVal()) {
1360 if (!TII->isLoadFromStackSlot(Def, FI))
1361 return false;
1362 } else {
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001363 return false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001364 }
1365 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
1366 if (Flags.isByVal())
1367 // ByVal argument is passed in as a pointer but it's now being
1368 // dereferenced. e.g.
1369 // define @foo(%struct.X* %A) {
1370 // tail call @bar(%struct.X* byval %A)
1371 // }
1372 return false;
1373 SDValue Ptr = Ld->getBasePtr();
1374 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
1375 if (!FINode)
1376 return false;
1377 FI = FINode->getIndex();
1378 } else
1379 return false;
1380
1381 assert(FI != INT_MAX);
1382 if (!MFI->isFixedObjectIndex(FI))
1383 return false;
1384 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
1385}
1386
1387/// IsEligibleForTailCallOptimization - Check whether the call is eligible
1388/// for tail call optimization. Targets which want to do tail call
1389/// optimization should implement this function.
1390bool
1391ARMTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
1392 CallingConv::ID CalleeCC,
1393 bool isVarArg,
1394 bool isCalleeStructRet,
1395 bool isCallerStructRet,
1396 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001397 const SmallVectorImpl<SDValue> &OutVals,
Dale Johannesen51e28e62010-06-03 21:09:53 +00001398 const SmallVectorImpl<ISD::InputArg> &Ins,
1399 SelectionDAG& DAG) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001400 const Function *CallerF = DAG.getMachineFunction().getFunction();
1401 CallingConv::ID CallerCC = CallerF->getCallingConv();
1402 bool CCMatch = CallerCC == CalleeCC;
1403
1404 // Look for obvious safe cases to perform tail call optimization that do not
1405 // require ABI changes. This is what gcc calls sibcall.
1406
Jim Grosbach7616b642010-06-16 23:45:49 +00001407 // Do not sibcall optimize vararg calls unless the call site is not passing
1408 // any arguments.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001409 if (isVarArg && !Outs.empty())
1410 return false;
1411
1412 // Also avoid sibcall optimization if either caller or callee uses struct
1413 // return semantics.
1414 if (isCalleeStructRet || isCallerStructRet)
1415 return false;
1416
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001417 // FIXME: Completely disable sibcall for Thumb1 since Thumb1RegisterInfo::
Evan Cheng0110ac62010-06-19 01:01:32 +00001418 // emitEpilogue is not ready for them.
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001419 // Doing this is tricky, since the LDM/POP instruction on Thumb doesn't take
1420 // LR. This means if we need to reload LR, it takes an extra instructions,
1421 // which outweighs the value of the tail call; but here we don't know yet
1422 // whether LR is going to be used. Probably the right approach is to
1423 // generate the tail call here and turn it back into CALL/RET in
1424 // emitEpilogue if LR is used.
Evan Cheng0110ac62010-06-19 01:01:32 +00001425 if (Subtarget->isThumb1Only())
1426 return false;
1427
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001428 // For the moment, we can only do this to functions defined in this
1429 // compilation, or to indirect calls. A Thumb B to an ARM function,
1430 // or vice versa, is not easily fixed up in the linker unlike BL.
1431 // (We could do this by loading the address of the callee into a register;
1432 // that is an extra instruction over the direct call and burns a register
1433 // as well, so is not likely to be a win.)
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001434
1435 // It might be safe to remove this restriction on non-Darwin.
1436
1437 // Thumb1 PIC calls to external symbols use BX, so they can be tail calls,
1438 // but we need to make sure there are enough registers; the only valid
1439 // registers are the 4 used for parameters. We don't currently do this
1440 // case.
Evan Cheng0110ac62010-06-19 01:01:32 +00001441 if (isa<ExternalSymbolSDNode>(Callee))
1442 return false;
1443
1444 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001445 const GlobalValue *GV = G->getGlobal();
1446 if (GV->isDeclaration() || GV->isWeakForLinker())
Evan Cheng0110ac62010-06-19 01:01:32 +00001447 return false;
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001448 }
1449
Dale Johannesen51e28e62010-06-03 21:09:53 +00001450 // If the calling conventions do not match, then we'd better make sure the
1451 // results are returned in the same way as what the caller expects.
1452 if (!CCMatch) {
1453 SmallVector<CCValAssign, 16> RVLocs1;
1454 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
1455 RVLocs1, *DAG.getContext());
1456 CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC, true, isVarArg));
1457
1458 SmallVector<CCValAssign, 16> RVLocs2;
1459 CCState CCInfo2(CallerCC, false, getTargetMachine(),
1460 RVLocs2, *DAG.getContext());
1461 CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC, true, isVarArg));
1462
1463 if (RVLocs1.size() != RVLocs2.size())
1464 return false;
1465 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
1466 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
1467 return false;
1468 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
1469 return false;
1470 if (RVLocs1[i].isRegLoc()) {
1471 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
1472 return false;
1473 } else {
1474 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
1475 return false;
1476 }
1477 }
1478 }
1479
1480 // If the callee takes no arguments then go on to check the results of the
1481 // call.
1482 if (!Outs.empty()) {
1483 // Check if stack adjustment is needed. For now, do not do this if any
1484 // argument is passed on the stack.
1485 SmallVector<CCValAssign, 16> ArgLocs;
1486 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
1487 ArgLocs, *DAG.getContext());
1488 CCInfo.AnalyzeCallOperands(Outs,
1489 CCAssignFnForNode(CalleeCC, false, isVarArg));
1490 if (CCInfo.getNextStackOffset()) {
1491 MachineFunction &MF = DAG.getMachineFunction();
1492
1493 // Check if the arguments are already laid out in the right way as
1494 // the caller's fixed stack objects.
1495 MachineFrameInfo *MFI = MF.getFrameInfo();
1496 const MachineRegisterInfo *MRI = &MF.getRegInfo();
1497 const ARMInstrInfo *TII =
1498 ((ARMTargetMachine&)getTargetMachine()).getInstrInfo();
Dale Johannesencf296fa2010-06-05 00:51:39 +00001499 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1500 i != e;
1501 ++i, ++realArgIdx) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001502 CCValAssign &VA = ArgLocs[i];
1503 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001504 SDValue Arg = OutVals[realArgIdx];
Dale Johannesencf296fa2010-06-05 00:51:39 +00001505 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001506 if (VA.getLocInfo() == CCValAssign::Indirect)
1507 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001508 if (VA.needsCustom()) {
1509 // f64 and vector types are split into multiple registers or
1510 // register/stack-slot combinations. The types will not match
1511 // the registers; give up on memory f64 refs until we figure
1512 // out what to do about this.
1513 if (!VA.isRegLoc())
1514 return false;
1515 if (!ArgLocs[++i].isRegLoc())
1516 return false;
1517 if (RegVT == MVT::v2f64) {
1518 if (!ArgLocs[++i].isRegLoc())
1519 return false;
1520 if (!ArgLocs[++i].isRegLoc())
1521 return false;
1522 }
1523 } else if (!VA.isRegLoc()) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001524 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
1525 MFI, MRI, TII))
1526 return false;
1527 }
1528 }
1529 }
1530 }
1531
1532 return true;
1533}
1534
Dan Gohman98ca4f22009-08-05 01:29:28 +00001535SDValue
1536ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001537 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001538 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001539 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001540 DebugLoc dl, SelectionDAG &DAG) const {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001541
Bob Wilsondee46d72009-04-17 20:35:10 +00001542 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001543 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001544
Bob Wilsondee46d72009-04-17 20:35:10 +00001545 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001546 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1547 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001548
Dan Gohman98ca4f22009-08-05 01:29:28 +00001549 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001550 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1551 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001552
1553 // If this is the first return lowered for this function, add
1554 // the regs to the liveout set for the function.
1555 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1556 for (unsigned i = 0; i != RVLocs.size(); ++i)
1557 if (RVLocs[i].isRegLoc())
1558 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001559 }
1560
Bob Wilson1f595bb2009-04-17 19:07:39 +00001561 SDValue Flag;
1562
1563 // Copy the result values into the output registers.
1564 for (unsigned i = 0, realRVLocIdx = 0;
1565 i != RVLocs.size();
1566 ++i, ++realRVLocIdx) {
1567 CCValAssign &VA = RVLocs[i];
1568 assert(VA.isRegLoc() && "Can only return in registers!");
1569
Dan Gohmanc9403652010-07-07 15:54:55 +00001570 SDValue Arg = OutVals[realRVLocIdx];
Bob Wilson1f595bb2009-04-17 19:07:39 +00001571
1572 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001573 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001574 case CCValAssign::Full: break;
1575 case CCValAssign::BCvt:
1576 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1577 break;
1578 }
1579
Bob Wilson1f595bb2009-04-17 19:07:39 +00001580 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001581 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001582 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001583 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1584 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001585 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001586 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001587
1588 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1589 Flag = Chain.getValue(1);
1590 VA = RVLocs[++i]; // skip ahead to next loc
1591 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1592 HalfGPRs.getValue(1), Flag);
1593 Flag = Chain.getValue(1);
1594 VA = RVLocs[++i]; // skip ahead to next loc
1595
1596 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001597 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1598 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001599 }
1600 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1601 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001602 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001603 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001604 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001605 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001606 VA = RVLocs[++i]; // skip ahead to next loc
1607 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1608 Flag);
1609 } else
1610 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1611
Bob Wilsondee46d72009-04-17 20:35:10 +00001612 // Guarantee that all emitted copies are
1613 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001614 Flag = Chain.getValue(1);
1615 }
1616
1617 SDValue result;
1618 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001619 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001620 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001621 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001622
1623 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001624}
1625
Bob Wilsonb62d2572009-11-03 00:02:05 +00001626// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1627// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1628// one of the above mentioned nodes. It has to be wrapped because otherwise
1629// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1630// be used to form addressing mode. These wrapped nodes will be selected
1631// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001632static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001633 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001634 // FIXME there is no actual debug info here
1635 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001636 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001637 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001638 if (CP->isMachineConstantPoolEntry())
1639 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1640 CP->getAlignment());
1641 else
1642 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1643 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001644 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001645}
1646
Jim Grosbache1102ca2010-07-19 17:20:38 +00001647unsigned ARMTargetLowering::getJumpTableEncoding() const {
1648 return MachineJumpTableInfo::EK_Inline;
1649}
1650
Dan Gohmand858e902010-04-17 15:26:15 +00001651SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
1652 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001653 MachineFunction &MF = DAG.getMachineFunction();
1654 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1655 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001656 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001657 EVT PtrVT = getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +00001658 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001659 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1660 SDValue CPAddr;
1661 if (RelocM == Reloc::Static) {
1662 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1663 } else {
1664 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001665 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Bob Wilson907eebd2009-11-02 20:59:23 +00001666 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1667 ARMCP::CPBlockAddress,
1668 PCAdj);
1669 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1670 }
1671 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1672 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001673 PseudoSourceValue::getConstantPool(), 0,
1674 false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00001675 if (RelocM == Reloc::Static)
1676 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001677 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001678 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001679}
1680
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001681// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001682SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001683ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001684 SelectionDAG &DAG) const {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001685 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001686 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001687 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001688 MachineFunction &MF = DAG.getMachineFunction();
1689 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1690 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001691 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001692 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001693 ARMCP::CPValue, PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001694 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001695 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001696 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
David Greene1b58cab2010-02-15 16:55:24 +00001697 PseudoSourceValue::getConstantPool(), 0,
1698 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001699 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001700
Evan Chenge7e0d622009-11-06 22:24:13 +00001701 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001702 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001703
1704 // call __tls_get_addr.
1705 ArgListTy Args;
1706 ArgListEntry Entry;
1707 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001708 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001709 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001710 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001711 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001712 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1713 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001714 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00001715 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001716 return CallResult.first;
1717}
1718
1719// Lower ISD::GlobalTLSAddress using the "initial exec" or
1720// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001721SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001722ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001723 SelectionDAG &DAG) const {
Dan Gohman46510a72010-04-15 01:51:59 +00001724 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001725 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001726 SDValue Offset;
1727 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001728 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001729 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001730 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001731
Chris Lattner4fb63d02009-07-15 04:12:33 +00001732 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001733 MachineFunction &MF = DAG.getMachineFunction();
1734 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1735 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1736 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001737 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1738 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001739 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001740 ARMCP::CPValue, PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001741 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001742 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001743 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001744 PseudoSourceValue::getConstantPool(), 0,
1745 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001746 Chain = Offset.getValue(1);
1747
Evan Chenge7e0d622009-11-06 22:24:13 +00001748 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001749 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001750
Evan Cheng9eda6892009-10-31 03:39:36 +00001751 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001752 PseudoSourceValue::getConstantPool(), 0,
1753 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001754 } else {
1755 // local exec model
Evan Chenge4e4ed32009-08-28 23:18:09 +00001756 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001757 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001758 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001759 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001760 PseudoSourceValue::getConstantPool(), 0,
1761 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001762 }
1763
1764 // The address of the thread local variable is the add of the thread
1765 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001766 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001767}
1768
Dan Gohman475871a2008-07-27 21:46:04 +00001769SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001770ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001771 // TODO: implement the "local dynamic" model
1772 assert(Subtarget->isTargetELF() &&
1773 "TLS not implemented for non-ELF targets");
1774 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1775 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1776 // otherwise use the "Local Exec" TLS Model
1777 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1778 return LowerToTLSGeneralDynamicModel(GA, DAG);
1779 else
1780 return LowerToTLSExecModels(GA, DAG);
1781}
1782
Dan Gohman475871a2008-07-27 21:46:04 +00001783SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001784 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001785 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001786 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001787 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001788 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1789 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001790 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001791 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001792 new ARMConstantPoolValue(GV, UseGOTOFF ? "GOTOFF" : "GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001793 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001794 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001795 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001796 CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001797 PseudoSourceValue::getConstantPool(), 0,
1798 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001799 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001800 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001801 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001802 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001803 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
David Greene1b58cab2010-02-15 16:55:24 +00001804 PseudoSourceValue::getGOT(), 0,
1805 false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001806 return Result;
1807 } else {
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001808 // If we have T2 ops, we can materialize the address directly via movt/movw
1809 // pair. This is always cheaper.
1810 if (Subtarget->useMovt()) {
1811 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
Devang Patel0d881da2010-07-06 22:08:15 +00001812 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001813 } else {
1814 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
1815 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1816 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001817 PseudoSourceValue::getConstantPool(), 0,
1818 false, false, 0);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001819 }
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001820 }
1821}
1822
Dan Gohman475871a2008-07-27 21:46:04 +00001823SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001824 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001825 MachineFunction &MF = DAG.getMachineFunction();
1826 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1827 unsigned ARMPCLabelIndex = 0;
Owen Andersone50ed302009-08-10 22:56:29 +00001828 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001829 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001830 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001831 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Dan Gohman475871a2008-07-27 21:46:04 +00001832 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001833 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001834 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001835 else {
Evan Chenge7e0d622009-11-06 22:24:13 +00001836 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001837 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
1838 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001839 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001840 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001841 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001842 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001843
Evan Cheng9eda6892009-10-31 03:39:36 +00001844 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001845 PseudoSourceValue::getConstantPool(), 0,
1846 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001847 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001848
1849 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001850 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001851 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001852 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00001853
Evan Cheng63476a82009-09-03 07:04:02 +00001854 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Evan Cheng9eda6892009-10-31 03:39:36 +00001855 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
David Greene1b58cab2010-02-15 16:55:24 +00001856 PseudoSourceValue::getGOT(), 0,
1857 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001858
1859 return Result;
1860}
1861
Dan Gohman475871a2008-07-27 21:46:04 +00001862SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001863 SelectionDAG &DAG) const {
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001864 assert(Subtarget->isTargetELF() &&
1865 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00001866 MachineFunction &MF = DAG.getMachineFunction();
1867 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1868 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Andersone50ed302009-08-10 22:56:29 +00001869 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001870 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001871 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00001872 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1873 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00001874 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001875 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001876 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001877 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001878 PseudoSourceValue::getConstantPool(), 0,
1879 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001880 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001881 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001882}
1883
Jim Grosbach0e0da732009-05-12 23:59:14 +00001884SDValue
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001885ARMTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const {
1886 DebugLoc dl = Op.getDebugLoc();
Jim Grosbach0798edd2010-05-27 23:49:24 +00001887 SDValue Val = DAG.getConstant(0, MVT::i32);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001888 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(0),
1889 Op.getOperand(1), Val);
1890}
1891
1892SDValue
Jim Grosbach5eb19512010-05-22 01:06:18 +00001893ARMTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const {
1894 DebugLoc dl = Op.getDebugLoc();
1895 return DAG.getNode(ARMISD::EH_SJLJ_LONGJMP, dl, MVT::Other, Op.getOperand(0),
1896 Op.getOperand(1), DAG.getConstant(0, MVT::i32));
1897}
1898
1899SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00001900ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00001901 const ARMSubtarget *Subtarget) const {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001902 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001903 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001904 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001905 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00001906 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00001907 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00001908 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
1909 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001910 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001911 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00001912 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1913 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001914 EVT PtrVT = getPointerTy();
1915 DebugLoc dl = Op.getDebugLoc();
1916 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1917 SDValue CPAddr;
1918 unsigned PCAdj = (RelocM != Reloc::PIC_)
1919 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001920 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001921 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
1922 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001923 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001924 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001925 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00001926 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001927 PseudoSourceValue::getConstantPool(), 0,
1928 false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001929
1930 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001931 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001932 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
1933 }
1934 return Result;
1935 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001936 }
1937}
1938
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001939static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00001940 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00001941 DebugLoc dl = Op.getDebugLoc();
1942 SDValue Op5 = Op.getOperand(5);
Jim Grosbach3728e962009-12-10 00:11:09 +00001943 unsigned isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue();
Jim Grosbachc73993b2010-06-17 01:37:00 +00001944 // v6 and v7 can both handle barriers directly, but need handled a bit
1945 // differently. Thumb1 and pre-v6 ARM mode use a libcall instead and should
1946 // never get here.
1947 unsigned Opc = isDeviceBarrier ? ARMISD::SYNCBARRIER : ARMISD::MEMBARRIER;
1948 if (Subtarget->hasV7Ops())
1949 return DAG.getNode(Opc, dl, MVT::Other, Op.getOperand(0));
1950 else if (Subtarget->hasV6Ops() && !Subtarget->isThumb1Only())
1951 return DAG.getNode(Opc, dl, MVT::Other, Op.getOperand(0),
1952 DAG.getConstant(0, MVT::i32));
1953 assert(0 && "Unexpected ISD::MEMBARRIER encountered. Should be libcall!");
1954 return SDValue();
Jim Grosbach3728e962009-12-10 00:11:09 +00001955}
1956
Dan Gohman1e93df62010-04-17 14:41:14 +00001957static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
1958 MachineFunction &MF = DAG.getMachineFunction();
1959 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
1960
Evan Chenga8e29892007-01-19 07:51:42 +00001961 // vastart just stores the address of the VarArgsFrameIndex slot into the
1962 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001963 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001964 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001965 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001966 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
David Greene1b58cab2010-02-15 16:55:24 +00001967 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
1968 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001969}
1970
Dan Gohman475871a2008-07-27 21:46:04 +00001971SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001972ARMTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
1973 SelectionDAG &DAG) const {
Evan Cheng86198642009-08-07 00:34:42 +00001974 SDNode *Node = Op.getNode();
1975 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001976 EVT VT = Node->getValueType(0);
Evan Cheng86198642009-08-07 00:34:42 +00001977 SDValue Chain = Op.getOperand(0);
1978 SDValue Size = Op.getOperand(1);
1979 SDValue Align = Op.getOperand(2);
1980
1981 // Chain the dynamic stack allocation so that it doesn't modify the stack
1982 // pointer when other instructions are using the stack.
1983 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
1984
1985 unsigned AlignVal = cast<ConstantSDNode>(Align)->getZExtValue();
1986 unsigned StackAlign = getTargetMachine().getFrameInfo()->getStackAlignment();
1987 if (AlignVal > StackAlign)
1988 // Do this now since selection pass cannot introduce new target
1989 // independent node.
1990 Align = DAG.getConstant(-(uint64_t)AlignVal, VT);
1991
1992 // In Thumb1 mode, there isn't a "sub r, sp, r" instruction, we will end up
1993 // using a "add r, sp, r" instead. Negate the size now so we don't have to
1994 // do even more horrible hack later.
1995 MachineFunction &MF = DAG.getMachineFunction();
1996 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1997 if (AFI->isThumb1OnlyFunction()) {
1998 bool Negate = true;
1999 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Size);
2000 if (C) {
2001 uint32_t Val = C->getZExtValue();
2002 if (Val <= 508 && ((Val & 3) == 0))
2003 Negate = false;
2004 }
2005 if (Negate)
2006 Size = DAG.getNode(ISD::SUB, dl, VT, DAG.getConstant(0, VT), Size);
2007 }
2008
Owen Anderson825b72b2009-08-11 20:47:22 +00002009 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
Evan Cheng86198642009-08-07 00:34:42 +00002010 SDValue Ops1[] = { Chain, Size, Align };
2011 SDValue Res = DAG.getNode(ARMISD::DYN_ALLOC, dl, VTList, Ops1, 3);
2012 Chain = Res.getValue(1);
2013 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(0, true),
2014 DAG.getIntPtrConstant(0, true), SDValue());
2015 SDValue Ops2[] = { Res, Chain };
2016 return DAG.getMergeValues(Ops2, 2, dl);
2017}
2018
2019SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00002020ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
2021 SDValue &Root, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002022 DebugLoc dl) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00002023 MachineFunction &MF = DAG.getMachineFunction();
2024 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2025
2026 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002027 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00002028 RC = ARM::tGPRRegisterClass;
2029 else
2030 RC = ARM::GPRRegisterClass;
2031
2032 // Transform the arguments stored in physical registers into virtual ones.
Evan Cheng2457f2c2010-05-22 01:47:14 +00002033 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002034 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002035
2036 SDValue ArgValue2;
2037 if (NextVA.isMemLoc()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002038 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Chenged2ae132010-07-03 00:40:23 +00002039 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true);
Bob Wilson5bafff32009-06-22 23:27:02 +00002040
2041 // Create load node to retrieve arguments from the stack.
2042 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002043 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00002044 PseudoSourceValue::getFixedStack(FI), 0,
2045 false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002046 } else {
2047 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002048 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002049 }
2050
Jim Grosbache5165492009-11-09 00:11:35 +00002051 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00002052}
2053
2054SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002055ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002056 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002057 const SmallVectorImpl<ISD::InputArg>
2058 &Ins,
2059 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002060 SmallVectorImpl<SDValue> &InVals)
2061 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002062
Bob Wilson1f595bb2009-04-17 19:07:39 +00002063 MachineFunction &MF = DAG.getMachineFunction();
2064 MachineFrameInfo *MFI = MF.getFrameInfo();
2065
Bob Wilson1f595bb2009-04-17 19:07:39 +00002066 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2067
2068 // Assign locations to all of the incoming arguments.
2069 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002070 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
2071 *DAG.getContext());
2072 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002073 CCAssignFnForNode(CallConv, /* Return*/ false,
2074 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002075
2076 SmallVector<SDValue, 16> ArgValues;
2077
2078 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2079 CCValAssign &VA = ArgLocs[i];
2080
Bob Wilsondee46d72009-04-17 20:35:10 +00002081 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002082 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002083 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00002084
Bob Wilson5bafff32009-06-22 23:27:02 +00002085 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00002086 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002087 // f64 and vector types are split up into multiple registers or
2088 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00002089 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002090 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00002091 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00002092 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson6a234f02010-04-13 22:03:22 +00002093 SDValue ArgValue2;
2094 if (VA.isMemLoc()) {
Evan Chenged2ae132010-07-03 00:40:23 +00002095 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(), true);
Bob Wilson6a234f02010-04-13 22:03:22 +00002096 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2097 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
2098 PseudoSourceValue::getFixedStack(FI), 0,
2099 false, false, 0);
2100 } else {
2101 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
2102 Chain, DAG, dl);
2103 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002104 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
2105 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002106 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00002107 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002108 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
2109 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002110 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002111
Bob Wilson5bafff32009-06-22 23:27:02 +00002112 } else {
2113 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002114
Owen Anderson825b72b2009-08-11 20:47:22 +00002115 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00002116 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002117 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00002118 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002119 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002120 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002121 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002122 RC = (AFI->isThumb1OnlyFunction() ?
2123 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00002124 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002125 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00002126
2127 // Transform the arguments in physical registers into virtual ones.
2128 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002129 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002130 }
2131
2132 // If this is an 8 or 16-bit value, it is really passed promoted
2133 // to 32 bits. Insert an assert[sz]ext to capture this, then
2134 // truncate to the right size.
2135 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002136 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002137 case CCValAssign::Full: break;
2138 case CCValAssign::BCvt:
2139 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
2140 break;
2141 case CCValAssign::SExt:
2142 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
2143 DAG.getValueType(VA.getValVT()));
2144 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2145 break;
2146 case CCValAssign::ZExt:
2147 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
2148 DAG.getValueType(VA.getValVT()));
2149 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2150 break;
2151 }
2152
Dan Gohman98ca4f22009-08-05 01:29:28 +00002153 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002154
2155 } else { // VA.isRegLoc()
2156
2157 // sanity check
2158 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00002159 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002160
2161 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002162 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(), true);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002163
Bob Wilsondee46d72009-04-17 20:35:10 +00002164 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002165 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002166 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00002167 PseudoSourceValue::getFixedStack(FI), 0,
2168 false, false, 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002169 }
2170 }
2171
2172 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00002173 if (isVarArg) {
2174 static const unsigned GPRArgRegs[] = {
2175 ARM::R0, ARM::R1, ARM::R2, ARM::R3
2176 };
2177
Bob Wilsondee46d72009-04-17 20:35:10 +00002178 unsigned NumGPRs = CCInfo.getFirstUnallocated
2179 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002180
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00002181 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
2182 unsigned VARegSize = (4 - NumGPRs) * 4;
2183 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Rafael Espindolac1382b72009-10-30 14:33:14 +00002184 unsigned ArgOffset = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00002185 if (VARegSaveSize) {
2186 // If this function is vararg, store any remaining integer argument regs
2187 // to their spots on the stack so that they may be loaded by deferencing
2188 // the result of va_next.
2189 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Dan Gohman1e93df62010-04-17 14:41:14 +00002190 AFI->setVarArgsFrameIndex(
2191 MFI->CreateFixedObject(VARegSaveSize,
2192 ArgOffset + VARegSaveSize - VARegSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002193 true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002194 SDValue FIN = DAG.getFrameIndex(AFI->getVarArgsFrameIndex(),
2195 getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00002196
Dan Gohman475871a2008-07-27 21:46:04 +00002197 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00002198 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00002199 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002200 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00002201 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00002202 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00002203 RC = ARM::GPRRegisterClass;
2204
Bob Wilson998e1252009-04-20 18:36:57 +00002205 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002206 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Dan Gohman1e93df62010-04-17 14:41:14 +00002207 SDValue Store =
2208 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Jim Grosbach18f30e62010-06-02 21:53:11 +00002209 PseudoSourceValue::getFixedStack(AFI->getVarArgsFrameIndex()),
2210 0, false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002211 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002212 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00002213 DAG.getConstant(4, getPointerTy()));
2214 }
2215 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002216 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002217 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00002218 } else
2219 // This will point to the next argument passed via stack.
Evan Chenged2ae132010-07-03 00:40:23 +00002220 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(4, ArgOffset, true));
Evan Chenga8e29892007-01-19 07:51:42 +00002221 }
2222
Dan Gohman98ca4f22009-08-05 01:29:28 +00002223 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00002224}
2225
2226/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002227static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00002228 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002229 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00002230 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00002231 // Maybe this has already been legalized into the constant pool?
2232 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00002233 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002234 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohman46510a72010-04-15 01:51:59 +00002235 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002236 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00002237 }
2238 }
2239 return false;
2240}
2241
Evan Chenga8e29892007-01-19 07:51:42 +00002242/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
2243/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00002244SDValue
2245ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Evan Cheng218977b2010-07-13 19:27:42 +00002246 SDValue &ARMcc, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002247 DebugLoc dl) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00002248 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002249 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00002250 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00002251 // Constant does not fit, try adjusting it by one?
2252 switch (CC) {
2253 default: break;
2254 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00002255 case ISD::SETGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00002256 if (isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002257 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002258 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002259 }
2260 break;
2261 case ISD::SETULT:
2262 case ISD::SETUGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00002263 if (C > 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002264 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002265 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002266 }
2267 break;
2268 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00002269 case ISD::SETGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00002270 if (isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002271 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002272 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002273 }
2274 break;
2275 case ISD::SETULE:
2276 case ISD::SETUGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00002277 if (C < 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002278 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002279 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002280 }
2281 break;
2282 }
2283 }
2284 }
2285
2286 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002287 ARMISD::NodeType CompareType;
2288 switch (CondCode) {
2289 default:
2290 CompareType = ARMISD::CMP;
2291 break;
2292 case ARMCC::EQ:
2293 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00002294 // Uses only Z Flag
2295 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002296 break;
2297 }
Evan Cheng218977b2010-07-13 19:27:42 +00002298 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002299 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002300}
2301
2302/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Evan Cheng515fe3a2010-07-08 02:08:50 +00002303SDValue
Evan Cheng218977b2010-07-13 19:27:42 +00002304ARMTargetLowering::getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Evan Cheng515fe3a2010-07-08 02:08:50 +00002305 DebugLoc dl) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002306 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00002307 if (!isFloatingPointZero(RHS))
Owen Anderson825b72b2009-08-11 20:47:22 +00002308 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002309 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002310 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
2311 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002312}
2313
Dan Gohmand858e902010-04-17 15:26:15 +00002314SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002315 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002316 SDValue LHS = Op.getOperand(0);
2317 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002318 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00002319 SDValue TrueVal = Op.getOperand(2);
2320 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00002321 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002322
Owen Anderson825b72b2009-08-11 20:47:22 +00002323 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002324 SDValue ARMcc;
Owen Anderson825b72b2009-08-11 20:47:22 +00002325 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002326 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2327 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002328 }
2329
2330 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002331 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00002332
Evan Cheng218977b2010-07-13 19:27:42 +00002333 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2334 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002335 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002336 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng218977b2010-07-13 19:27:42 +00002337 ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002338 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002339 SDValue ARMcc2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002340 // FIXME: Needs another CMP because flag can have but one use.
Evan Cheng218977b2010-07-13 19:27:42 +00002341 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002342 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Evan Cheng218977b2010-07-13 19:27:42 +00002343 Result, TrueVal, ARMcc2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00002344 }
2345 return Result;
2346}
2347
Evan Cheng218977b2010-07-13 19:27:42 +00002348/// canChangeToInt - Given the fp compare operand, return true if it is suitable
2349/// to morph to an integer compare sequence.
2350static bool canChangeToInt(SDValue Op, bool &SeenZero,
2351 const ARMSubtarget *Subtarget) {
2352 SDNode *N = Op.getNode();
2353 if (!N->hasOneUse())
2354 // Otherwise it requires moving the value from fp to integer registers.
2355 return false;
2356 if (!N->getNumValues())
2357 return false;
2358 EVT VT = Op.getValueType();
2359 if (VT != MVT::f32 && !Subtarget->isFPBrccSlow())
2360 // f32 case is generally profitable. f64 case only makes sense when vcmpe +
2361 // vmrs are very slow, e.g. cortex-a8.
2362 return false;
2363
2364 if (isFloatingPointZero(Op)) {
2365 SeenZero = true;
2366 return true;
2367 }
2368 return ISD::isNormalLoad(N);
2369}
2370
2371static SDValue bitcastf32Toi32(SDValue Op, SelectionDAG &DAG) {
2372 if (isFloatingPointZero(Op))
2373 return DAG.getConstant(0, MVT::i32);
2374
2375 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op))
2376 return DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2377 Ld->getChain(), Ld->getBasePtr(),
2378 Ld->getSrcValue(), Ld->getSrcValueOffset(),
2379 Ld->isVolatile(), Ld->isNonTemporal(),
2380 Ld->getAlignment());
2381
2382 llvm_unreachable("Unknown VFP cmp argument!");
2383}
2384
2385static void expandf64Toi32(SDValue Op, SelectionDAG &DAG,
2386 SDValue &RetVal1, SDValue &RetVal2) {
2387 if (isFloatingPointZero(Op)) {
2388 RetVal1 = DAG.getConstant(0, MVT::i32);
2389 RetVal2 = DAG.getConstant(0, MVT::i32);
2390 return;
2391 }
2392
2393 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op)) {
2394 SDValue Ptr = Ld->getBasePtr();
2395 RetVal1 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2396 Ld->getChain(), Ptr,
2397 Ld->getSrcValue(), Ld->getSrcValueOffset(),
2398 Ld->isVolatile(), Ld->isNonTemporal(),
2399 Ld->getAlignment());
2400
2401 EVT PtrType = Ptr.getValueType();
2402 unsigned NewAlign = MinAlign(Ld->getAlignment(), 4);
2403 SDValue NewPtr = DAG.getNode(ISD::ADD, Op.getDebugLoc(),
2404 PtrType, Ptr, DAG.getConstant(4, PtrType));
2405 RetVal2 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2406 Ld->getChain(), NewPtr,
2407 Ld->getSrcValue(), Ld->getSrcValueOffset() + 4,
2408 Ld->isVolatile(), Ld->isNonTemporal(),
2409 NewAlign);
2410 return;
2411 }
2412
2413 llvm_unreachable("Unknown VFP cmp argument!");
2414}
2415
2416/// OptimizeVFPBrcond - With -enable-unsafe-fp-math, it's legal to optimize some
2417/// f32 and even f64 comparisons to integer ones.
2418SDValue
2419ARMTargetLowering::OptimizeVFPBrcond(SDValue Op, SelectionDAG &DAG) const {
2420 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002421 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Evan Cheng218977b2010-07-13 19:27:42 +00002422 SDValue LHS = Op.getOperand(2);
2423 SDValue RHS = Op.getOperand(3);
2424 SDValue Dest = Op.getOperand(4);
2425 DebugLoc dl = Op.getDebugLoc();
2426
2427 bool SeenZero = false;
2428 if (canChangeToInt(LHS, SeenZero, Subtarget) &&
2429 canChangeToInt(RHS, SeenZero, Subtarget) &&
Evan Cheng60108e92010-07-15 22:07:12 +00002430 // If one of the operand is zero, it's safe to ignore the NaN case since
2431 // we only care about equality comparisons.
2432 (SeenZero || (DAG.isKnownNeverNaN(LHS) && DAG.isKnownNeverNaN(RHS)))) {
Evan Cheng218977b2010-07-13 19:27:42 +00002433 // If unsafe fp math optimization is enabled and there are no othter uses of
2434 // the CMP operands, and the condition code is EQ oe NE, we can optimize it
2435 // to an integer comparison.
2436 if (CC == ISD::SETOEQ)
2437 CC = ISD::SETEQ;
2438 else if (CC == ISD::SETUNE)
2439 CC = ISD::SETNE;
2440
2441 SDValue ARMcc;
2442 if (LHS.getValueType() == MVT::f32) {
2443 LHS = bitcastf32Toi32(LHS, DAG);
2444 RHS = bitcastf32Toi32(RHS, DAG);
2445 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2446 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2447 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
2448 Chain, Dest, ARMcc, CCR, Cmp);
2449 }
2450
2451 SDValue LHS1, LHS2;
2452 SDValue RHS1, RHS2;
2453 expandf64Toi32(LHS, DAG, LHS1, LHS2);
2454 expandf64Toi32(RHS, DAG, RHS1, RHS2);
2455 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
2456 ARMcc = DAG.getConstant(CondCode, MVT::i32);
2457 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
2458 SDValue Ops[] = { Chain, ARMcc, LHS1, LHS2, RHS1, RHS2, Dest };
2459 return DAG.getNode(ARMISD::BCC_i64, dl, VTList, Ops, 7);
2460 }
2461
2462 return SDValue();
2463}
2464
2465SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
2466 SDValue Chain = Op.getOperand(0);
2467 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
2468 SDValue LHS = Op.getOperand(2);
2469 SDValue RHS = Op.getOperand(3);
2470 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002471 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002472
Owen Anderson825b72b2009-08-11 20:47:22 +00002473 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002474 SDValue ARMcc;
2475 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002476 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002477 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Evan Cheng218977b2010-07-13 19:27:42 +00002478 Chain, Dest, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002479 }
2480
Owen Anderson825b72b2009-08-11 20:47:22 +00002481 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Cheng218977b2010-07-13 19:27:42 +00002482
2483 if (UnsafeFPMath &&
2484 (CC == ISD::SETEQ || CC == ISD::SETOEQ ||
2485 CC == ISD::SETNE || CC == ISD::SETUNE)) {
2486 SDValue Result = OptimizeVFPBrcond(Op, DAG);
2487 if (Result.getNode())
2488 return Result;
2489 }
2490
Evan Chenga8e29892007-01-19 07:51:42 +00002491 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002492 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002493
Evan Cheng218977b2010-07-13 19:27:42 +00002494 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2495 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002496 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2497 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng218977b2010-07-13 19:27:42 +00002498 SDValue Ops[] = { Chain, Dest, ARMcc, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00002499 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002500 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002501 ARMcc = DAG.getConstant(CondCode2, MVT::i32);
2502 SDValue Ops[] = { Res, Dest, ARMcc, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00002503 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002504 }
2505 return Res;
2506}
2507
Dan Gohmand858e902010-04-17 15:26:15 +00002508SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002509 SDValue Chain = Op.getOperand(0);
2510 SDValue Table = Op.getOperand(1);
2511 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002512 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002513
Owen Andersone50ed302009-08-10 22:56:29 +00002514 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00002515 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
2516 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00002517 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00002518 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00002519 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00002520 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
2521 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00002522 if (Subtarget->isThumb2()) {
2523 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
2524 // which does another jump to the destination. This also makes it easier
2525 // to translate it to TBB / TBH later.
2526 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00002527 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00002528 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002529 }
Evan Cheng66ac5312009-07-25 00:33:29 +00002530 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00002531 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
David Greene1b58cab2010-02-15 16:55:24 +00002532 PseudoSourceValue::getJumpTable(), 0,
2533 false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002534 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002535 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00002536 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002537 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00002538 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
David Greene1b58cab2010-02-15 16:55:24 +00002539 PseudoSourceValue::getJumpTable(), 0, false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002540 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002541 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002542 }
Evan Chenga8e29892007-01-19 07:51:42 +00002543}
2544
Bob Wilson76a312b2010-03-19 22:51:32 +00002545static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
2546 DebugLoc dl = Op.getDebugLoc();
2547 unsigned Opc;
2548
2549 switch (Op.getOpcode()) {
2550 default:
2551 assert(0 && "Invalid opcode!");
2552 case ISD::FP_TO_SINT:
2553 Opc = ARMISD::FTOSI;
2554 break;
2555 case ISD::FP_TO_UINT:
2556 Opc = ARMISD::FTOUI;
2557 break;
2558 }
2559 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
2560 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
2561}
2562
2563static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
2564 EVT VT = Op.getValueType();
2565 DebugLoc dl = Op.getDebugLoc();
2566 unsigned Opc;
2567
2568 switch (Op.getOpcode()) {
2569 default:
2570 assert(0 && "Invalid opcode!");
2571 case ISD::SINT_TO_FP:
2572 Opc = ARMISD::SITOF;
2573 break;
2574 case ISD::UINT_TO_FP:
2575 Opc = ARMISD::UITOF;
2576 break;
2577 }
2578
2579 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
2580 return DAG.getNode(Opc, dl, VT, Op);
2581}
2582
Evan Cheng515fe3a2010-07-08 02:08:50 +00002583SDValue ARMTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00002584 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00002585 SDValue Tmp0 = Op.getOperand(0);
2586 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00002587 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002588 EVT VT = Op.getValueType();
2589 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00002590 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
Evan Cheng218977b2010-07-13 19:27:42 +00002591 SDValue ARMcc = DAG.getConstant(ARMCC::LT, MVT::i32);
Evan Cheng515fe3a2010-07-08 02:08:50 +00002592 SDValue FP0 = DAG.getConstantFP(0.0, SrcVT);
Evan Cheng218977b2010-07-13 19:27:42 +00002593 SDValue Cmp = getVFPCmp(Tmp1, FP0, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002594 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002595 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002596}
2597
Evan Cheng2457f2c2010-05-22 01:47:14 +00002598SDValue ARMTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{
2599 MachineFunction &MF = DAG.getMachineFunction();
2600 MachineFrameInfo *MFI = MF.getFrameInfo();
2601 MFI->setReturnAddressIsTaken(true);
2602
2603 EVT VT = Op.getValueType();
2604 DebugLoc dl = Op.getDebugLoc();
2605 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
2606 if (Depth) {
2607 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
2608 SDValue Offset = DAG.getConstant(4, MVT::i32);
2609 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
2610 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
2611 NULL, 0, false, false, 0);
2612 }
2613
2614 // Return LR, which contains the return address. Mark it an implicit live-in.
Evan Chengc7cf10c2010-05-24 18:00:18 +00002615 unsigned Reg = MF.addLiveIn(ARM::LR, ARM::GPRRegisterClass);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002616 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
2617}
2618
Dan Gohmand858e902010-04-17 15:26:15 +00002619SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Jim Grosbach0e0da732009-05-12 23:59:14 +00002620 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2621 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002622
Owen Andersone50ed302009-08-10 22:56:29 +00002623 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002624 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
2625 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00002626 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00002627 ? ARM::R7 : ARM::R11;
2628 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2629 while (Depth--)
David Greene1b58cab2010-02-15 16:55:24 +00002630 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
2631 false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00002632 return FrameAddr;
2633}
2634
Bob Wilson9f3f0612010-04-17 05:30:19 +00002635/// ExpandBIT_CONVERT - If the target supports VFP, this function is called to
2636/// expand a bit convert where either the source or destination type is i64 to
2637/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
2638/// operand type is illegal (e.g., v2f32 for a target that doesn't support
2639/// vectors), since the legalizer won't know what to do with that.
Duncan Sands1607f052008-12-01 11:39:25 +00002640static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Bob Wilson9f3f0612010-04-17 05:30:19 +00002641 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2642 DebugLoc dl = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00002643 SDValue Op = N->getOperand(0);
Bob Wilson164cd8b2010-04-14 20:45:23 +00002644
Bob Wilson9f3f0612010-04-17 05:30:19 +00002645 // This function is only supposed to be called for i64 types, either as the
2646 // source or destination of the bit convert.
2647 EVT SrcVT = Op.getValueType();
2648 EVT DstVT = N->getValueType(0);
2649 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
2650 "ExpandBIT_CONVERT called for non-i64 type");
Bob Wilson164cd8b2010-04-14 20:45:23 +00002651
Bob Wilson9f3f0612010-04-17 05:30:19 +00002652 // Turn i64->f64 into VMOVDRR.
2653 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002654 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2655 DAG.getConstant(0, MVT::i32));
2656 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2657 DAG.getConstant(1, MVT::i32));
Bob Wilson1114f562010-06-11 22:45:25 +00002658 return DAG.getNode(ISD::BIT_CONVERT, dl, DstVT,
2659 DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi));
Evan Chengc7c77292008-11-04 19:57:48 +00002660 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002661
Jim Grosbache5165492009-11-09 00:11:35 +00002662 // Turn f64->i64 into VMOVRRD.
Bob Wilson9f3f0612010-04-17 05:30:19 +00002663 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
2664 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
2665 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
2666 // Merge the pieces into a single i64 value.
2667 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
2668 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002669
Bob Wilson9f3f0612010-04-17 05:30:19 +00002670 return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00002671}
2672
Bob Wilson5bafff32009-06-22 23:27:02 +00002673/// getZeroVector - Returns a vector of specified type with all zero elements.
Bob Wilsoncba270d2010-07-13 21:16:48 +00002674/// Zero vectors are used to represent vector negation and in those cases
2675/// will be implemented with the NEON VNEG instruction. However, VNEG does
2676/// not support i64 elements, so sometimes the zero vectors will need to be
2677/// explicitly constructed. Regardless, use a canonical VMOV to create the
2678/// zero vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002679static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002680 assert(VT.isVector() && "Expected a vector type");
Bob Wilsoncba270d2010-07-13 21:16:48 +00002681 // The canonical modified immediate encoding of a zero vector is....0!
2682 SDValue EncodedVal = DAG.getTargetConstant(0, MVT::i32);
2683 EVT VmovVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
2684 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, EncodedVal);
2685 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
Bob Wilson5bafff32009-06-22 23:27:02 +00002686}
2687
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002688/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
2689/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002690SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
2691 SelectionDAG &DAG) const {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002692 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2693 EVT VT = Op.getValueType();
2694 unsigned VTBits = VT.getSizeInBits();
2695 DebugLoc dl = Op.getDebugLoc();
2696 SDValue ShOpLo = Op.getOperand(0);
2697 SDValue ShOpHi = Op.getOperand(1);
2698 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00002699 SDValue ARMcc;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002700 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002701
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002702 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
2703
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002704 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2705 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2706 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
2707 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2708 DAG.getConstant(VTBits, MVT::i32));
2709 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
2710 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002711 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002712
2713 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2714 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00002715 ARMcc, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002716 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00002717 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc,
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002718 CCR, Cmp);
2719
2720 SDValue Ops[2] = { Lo, Hi };
2721 return DAG.getMergeValues(Ops, 2, dl);
2722}
2723
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002724/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
2725/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002726SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
2727 SelectionDAG &DAG) const {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002728 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2729 EVT VT = Op.getValueType();
2730 unsigned VTBits = VT.getSizeInBits();
2731 DebugLoc dl = Op.getDebugLoc();
2732 SDValue ShOpLo = Op.getOperand(0);
2733 SDValue ShOpHi = Op.getOperand(1);
2734 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00002735 SDValue ARMcc;
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002736
2737 assert(Op.getOpcode() == ISD::SHL_PARTS);
2738 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2739 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2740 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
2741 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2742 DAG.getConstant(VTBits, MVT::i32));
2743 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
2744 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
2745
2746 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
2747 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2748 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00002749 ARMcc, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002750 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00002751 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMcc,
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002752 CCR, Cmp);
2753
2754 SDValue Ops[2] = { Lo, Hi };
2755 return DAG.getMergeValues(Ops, 2, dl);
2756}
2757
Jim Grosbach3482c802010-01-18 19:58:49 +00002758static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
2759 const ARMSubtarget *ST) {
2760 EVT VT = N->getValueType(0);
2761 DebugLoc dl = N->getDebugLoc();
2762
2763 if (!ST->hasV6T2Ops())
2764 return SDValue();
2765
2766 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
2767 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
2768}
2769
Bob Wilson5bafff32009-06-22 23:27:02 +00002770static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2771 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002772 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002773 DebugLoc dl = N->getDebugLoc();
2774
2775 // Lower vector shifts on NEON to use VSHL.
2776 if (VT.isVector()) {
2777 assert(ST->hasNEON() && "unexpected vector shift");
2778
2779 // Left shifts translate directly to the vshiftu intrinsic.
2780 if (N->getOpcode() == ISD::SHL)
2781 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002782 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002783 N->getOperand(0), N->getOperand(1));
2784
2785 assert((N->getOpcode() == ISD::SRA ||
2786 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2787
2788 // NEON uses the same intrinsics for both left and right shifts. For
2789 // right shifts, the shift amounts are negative, so negate the vector of
2790 // shift amounts.
Owen Andersone50ed302009-08-10 22:56:29 +00002791 EVT ShiftVT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002792 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2793 getZeroVector(ShiftVT, DAG, dl),
2794 N->getOperand(1));
2795 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2796 Intrinsic::arm_neon_vshifts :
2797 Intrinsic::arm_neon_vshiftu);
2798 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002799 DAG.getConstant(vshiftInt, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002800 N->getOperand(0), NegatedCount);
2801 }
2802
Eli Friedmance392eb2009-08-22 03:13:10 +00002803 // We can get here for a node like i32 = ISD::SHL i32, i64
2804 if (VT != MVT::i64)
2805 return SDValue();
2806
2807 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00002808 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00002809
Chris Lattner27a6c732007-11-24 07:07:01 +00002810 // We only lower SRA, SRL of 1 here, all others use generic lowering.
2811 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002812 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00002813 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002814
Chris Lattner27a6c732007-11-24 07:07:01 +00002815 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00002816 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002817
Chris Lattner27a6c732007-11-24 07:07:01 +00002818 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00002819 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002820 DAG.getConstant(0, MVT::i32));
Owen Anderson825b72b2009-08-11 20:47:22 +00002821 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002822 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002823
Chris Lattner27a6c732007-11-24 07:07:01 +00002824 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
2825 // captures the result into a carry flag.
2826 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Owen Anderson825b72b2009-08-11 20:47:22 +00002827 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002828
Chris Lattner27a6c732007-11-24 07:07:01 +00002829 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00002830 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002831
Chris Lattner27a6c732007-11-24 07:07:01 +00002832 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002833 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002834}
2835
Bob Wilson5bafff32009-06-22 23:27:02 +00002836static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2837 SDValue TmpOp0, TmpOp1;
2838 bool Invert = false;
2839 bool Swap = false;
2840 unsigned Opc = 0;
2841
2842 SDValue Op0 = Op.getOperand(0);
2843 SDValue Op1 = Op.getOperand(1);
2844 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00002845 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002846 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2847 DebugLoc dl = Op.getDebugLoc();
2848
2849 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
2850 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002851 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002852 case ISD::SETUNE:
2853 case ISD::SETNE: Invert = true; // Fallthrough
2854 case ISD::SETOEQ:
2855 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2856 case ISD::SETOLT:
2857 case ISD::SETLT: Swap = true; // Fallthrough
2858 case ISD::SETOGT:
2859 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2860 case ISD::SETOLE:
2861 case ISD::SETLE: Swap = true; // Fallthrough
2862 case ISD::SETOGE:
2863 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2864 case ISD::SETUGE: Swap = true; // Fallthrough
2865 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
2866 case ISD::SETUGT: Swap = true; // Fallthrough
2867 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
2868 case ISD::SETUEQ: Invert = true; // Fallthrough
2869 case ISD::SETONE:
2870 // Expand this to (OLT | OGT).
2871 TmpOp0 = Op0;
2872 TmpOp1 = Op1;
2873 Opc = ISD::OR;
2874 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2875 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
2876 break;
2877 case ISD::SETUO: Invert = true; // Fallthrough
2878 case ISD::SETO:
2879 // Expand this to (OLT | OGE).
2880 TmpOp0 = Op0;
2881 TmpOp1 = Op1;
2882 Opc = ISD::OR;
2883 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2884 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
2885 break;
2886 }
2887 } else {
2888 // Integer comparisons.
2889 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002890 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002891 case ISD::SETNE: Invert = true;
2892 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2893 case ISD::SETLT: Swap = true;
2894 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2895 case ISD::SETLE: Swap = true;
2896 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2897 case ISD::SETULT: Swap = true;
2898 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
2899 case ISD::SETULE: Swap = true;
2900 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
2901 }
2902
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00002903 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00002904 if (Opc == ARMISD::VCEQ) {
2905
2906 SDValue AndOp;
2907 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
2908 AndOp = Op0;
2909 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
2910 AndOp = Op1;
2911
2912 // Ignore bitconvert.
2913 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BIT_CONVERT)
2914 AndOp = AndOp.getOperand(0);
2915
2916 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
2917 Opc = ARMISD::VTST;
2918 Op0 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(0));
2919 Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(1));
2920 Invert = !Invert;
2921 }
2922 }
2923 }
2924
2925 if (Swap)
2926 std::swap(Op0, Op1);
2927
2928 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
2929
2930 if (Invert)
2931 Result = DAG.getNOT(dl, Result, VT);
2932
2933 return Result;
2934}
2935
Bob Wilsond3c42842010-06-14 22:19:57 +00002936/// isNEONModifiedImm - Check if the specified splat value corresponds to a
2937/// valid vector constant for a NEON instruction with a "modified immediate"
Bob Wilsoncba270d2010-07-13 21:16:48 +00002938/// operand (e.g., VMOV). If so, return the encoded value.
Bob Wilsond3c42842010-06-14 22:19:57 +00002939static SDValue isNEONModifiedImm(uint64_t SplatBits, uint64_t SplatUndef,
2940 unsigned SplatBitSize, SelectionDAG &DAG,
Bob Wilsoncba270d2010-07-13 21:16:48 +00002941 EVT &VT, bool is128Bits, bool isVMOV) {
Bob Wilson6dce00c2010-07-13 04:44:34 +00002942 unsigned OpCmode, Imm;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002943
Bob Wilson827b2102010-06-15 19:05:35 +00002944 // SplatBitSize is set to the smallest size that splats the vector, so a
2945 // zero vector will always have SplatBitSize == 8. However, NEON modified
2946 // immediate instructions others than VMOV do not support the 8-bit encoding
2947 // of a zero vector, and the default encoding of zero is supposed to be the
2948 // 32-bit version.
2949 if (SplatBits == 0)
2950 SplatBitSize = 32;
2951
Bob Wilson5bafff32009-06-22 23:27:02 +00002952 switch (SplatBitSize) {
2953 case 8:
Bob Wilson7e3f0d22010-07-14 06:31:50 +00002954 if (!isVMOV)
2955 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00002956 // Any 1-byte value is OK. Op=0, Cmode=1110.
Bob Wilson5bafff32009-06-22 23:27:02 +00002957 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Bob Wilson6dce00c2010-07-13 04:44:34 +00002958 OpCmode = 0xe;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002959 Imm = SplatBits;
Bob Wilsoncba270d2010-07-13 21:16:48 +00002960 VT = is128Bits ? MVT::v16i8 : MVT::v8i8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002961 break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002962
2963 case 16:
2964 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00002965 VT = is128Bits ? MVT::v8i16 : MVT::v4i16;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002966 if ((SplatBits & ~0xff) == 0) {
2967 // Value = 0x00nn: Op=x, Cmode=100x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002968 OpCmode = 0x8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002969 Imm = SplatBits;
2970 break;
2971 }
2972 if ((SplatBits & ~0xff00) == 0) {
2973 // Value = 0xnn00: Op=x, Cmode=101x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002974 OpCmode = 0xa;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002975 Imm = SplatBits >> 8;
2976 break;
2977 }
2978 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00002979
2980 case 32:
2981 // NEON's 32-bit VMOV supports splat values where:
2982 // * only one byte is nonzero, or
2983 // * the least significant byte is 0xff and the second byte is nonzero, or
2984 // * the least significant 2 bytes are 0xff and the third is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00002985 VT = is128Bits ? MVT::v4i32 : MVT::v2i32;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002986 if ((SplatBits & ~0xff) == 0) {
2987 // Value = 0x000000nn: Op=x, Cmode=000x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002988 OpCmode = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002989 Imm = SplatBits;
2990 break;
2991 }
2992 if ((SplatBits & ~0xff00) == 0) {
2993 // Value = 0x0000nn00: Op=x, Cmode=001x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002994 OpCmode = 0x2;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002995 Imm = SplatBits >> 8;
2996 break;
2997 }
2998 if ((SplatBits & ~0xff0000) == 0) {
2999 // Value = 0x00nn0000: Op=x, Cmode=010x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003000 OpCmode = 0x4;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003001 Imm = SplatBits >> 16;
3002 break;
3003 }
3004 if ((SplatBits & ~0xff000000) == 0) {
3005 // Value = 0xnn000000: Op=x, Cmode=011x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003006 OpCmode = 0x6;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003007 Imm = SplatBits >> 24;
3008 break;
3009 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003010
3011 if ((SplatBits & ~0xffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003012 ((SplatBits | SplatUndef) & 0xff) == 0xff) {
3013 // Value = 0x0000nnff: Op=x, Cmode=1100.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003014 OpCmode = 0xc;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003015 Imm = SplatBits >> 8;
3016 SplatBits |= 0xff;
3017 break;
3018 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003019
3020 if ((SplatBits & ~0xffffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003021 ((SplatBits | SplatUndef) & 0xffff) == 0xffff) {
3022 // Value = 0x00nnffff: Op=x, Cmode=1101.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003023 OpCmode = 0xd;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003024 Imm = SplatBits >> 16;
3025 SplatBits |= 0xffff;
3026 break;
3027 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003028
3029 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
3030 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
3031 // VMOV.I32. A (very) minor optimization would be to replicate the value
3032 // and fall through here to test for a valid 64-bit splat. But, then the
3033 // caller would also need to check and handle the change in size.
Bob Wilson1a913ed2010-06-11 21:34:50 +00003034 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003035
3036 case 64: {
Bob Wilson827b2102010-06-15 19:05:35 +00003037 if (!isVMOV)
3038 return SDValue();
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003039 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
Bob Wilson5bafff32009-06-22 23:27:02 +00003040 uint64_t BitMask = 0xff;
3041 uint64_t Val = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003042 unsigned ImmMask = 1;
3043 Imm = 0;
Bob Wilson5bafff32009-06-22 23:27:02 +00003044 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00003045 if (((SplatBits | SplatUndef) & BitMask) == BitMask) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003046 Val |= BitMask;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003047 Imm |= ImmMask;
3048 } else if ((SplatBits & BitMask) != 0) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003049 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003050 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003051 BitMask <<= 8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003052 ImmMask <<= 1;
Bob Wilson5bafff32009-06-22 23:27:02 +00003053 }
Bob Wilson1a913ed2010-06-11 21:34:50 +00003054 // Op=1, Cmode=1110.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003055 OpCmode = 0x1e;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003056 SplatBits = Val;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003057 VT = is128Bits ? MVT::v2i64 : MVT::v1i64;
Bob Wilson5bafff32009-06-22 23:27:02 +00003058 break;
3059 }
3060
Bob Wilson1a913ed2010-06-11 21:34:50 +00003061 default:
Bob Wilsondc076da2010-06-19 05:32:09 +00003062 llvm_unreachable("unexpected size for isNEONModifiedImm");
Bob Wilson1a913ed2010-06-11 21:34:50 +00003063 return SDValue();
3064 }
3065
Bob Wilsoncba270d2010-07-13 21:16:48 +00003066 unsigned EncodedVal = ARM_AM::createNEONModImm(OpCmode, Imm);
3067 return DAG.getTargetConstant(EncodedVal, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00003068}
3069
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003070static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
3071 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003072 unsigned NumElts = VT.getVectorNumElements();
3073 ReverseVEXT = false;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003074 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003075
3076 // If this is a VEXT shuffle, the immediate value is the index of the first
3077 // element. The other shuffle indices must be the successive elements after
3078 // the first one.
3079 unsigned ExpectedElt = Imm;
3080 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003081 // Increment the expected index. If it wraps around, it may still be
3082 // a VEXT but the source vectors must be swapped.
3083 ExpectedElt += 1;
3084 if (ExpectedElt == NumElts * 2) {
3085 ExpectedElt = 0;
3086 ReverseVEXT = true;
3087 }
3088
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003089 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003090 return false;
3091 }
3092
3093 // Adjust the index value if the source operands will be swapped.
3094 if (ReverseVEXT)
3095 Imm -= NumElts;
3096
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003097 return true;
3098}
3099
Bob Wilson8bb9e482009-07-26 00:39:34 +00003100/// isVREVMask - Check if a vector shuffle corresponds to a VREV
3101/// instruction with the specified blocksize. (The order of the elements
3102/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003103static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
3104 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00003105 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
3106 "Only possible block sizes for VREV are: 16, 32, 64");
3107
Bob Wilson8bb9e482009-07-26 00:39:34 +00003108 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00003109 if (EltSz == 64)
3110 return false;
3111
3112 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003113 unsigned BlockElts = M[0] + 1;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003114
3115 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
3116 return false;
3117
3118 for (unsigned i = 0; i < NumElts; ++i) {
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003119 if ((unsigned) M[i] !=
Bob Wilson8bb9e482009-07-26 00:39:34 +00003120 (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
3121 return false;
3122 }
3123
3124 return true;
3125}
3126
Bob Wilsonc692cb72009-08-21 20:54:19 +00003127static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
3128 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003129 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3130 if (EltSz == 64)
3131 return false;
3132
Bob Wilsonc692cb72009-08-21 20:54:19 +00003133 unsigned NumElts = VT.getVectorNumElements();
3134 WhichResult = (M[0] == 0 ? 0 : 1);
3135 for (unsigned i = 0; i < NumElts; i += 2) {
3136 if ((unsigned) M[i] != i + WhichResult ||
3137 (unsigned) M[i+1] != i + NumElts + WhichResult)
3138 return false;
3139 }
3140 return true;
3141}
3142
Bob Wilson324f4f12009-12-03 06:40:55 +00003143/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
3144/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3145/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
3146static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3147 unsigned &WhichResult) {
3148 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3149 if (EltSz == 64)
3150 return false;
3151
3152 unsigned NumElts = VT.getVectorNumElements();
3153 WhichResult = (M[0] == 0 ? 0 : 1);
3154 for (unsigned i = 0; i < NumElts; i += 2) {
3155 if ((unsigned) M[i] != i + WhichResult ||
3156 (unsigned) M[i+1] != i + WhichResult)
3157 return false;
3158 }
3159 return true;
3160}
3161
Bob Wilsonc692cb72009-08-21 20:54:19 +00003162static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
3163 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003164 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3165 if (EltSz == 64)
3166 return false;
3167
Bob Wilsonc692cb72009-08-21 20:54:19 +00003168 unsigned NumElts = VT.getVectorNumElements();
3169 WhichResult = (M[0] == 0 ? 0 : 1);
3170 for (unsigned i = 0; i != NumElts; ++i) {
3171 if ((unsigned) M[i] != 2 * i + WhichResult)
3172 return false;
3173 }
3174
3175 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003176 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003177 return false;
3178
3179 return true;
3180}
3181
Bob Wilson324f4f12009-12-03 06:40:55 +00003182/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
3183/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3184/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
3185static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3186 unsigned &WhichResult) {
3187 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3188 if (EltSz == 64)
3189 return false;
3190
3191 unsigned Half = VT.getVectorNumElements() / 2;
3192 WhichResult = (M[0] == 0 ? 0 : 1);
3193 for (unsigned j = 0; j != 2; ++j) {
3194 unsigned Idx = WhichResult;
3195 for (unsigned i = 0; i != Half; ++i) {
3196 if ((unsigned) M[i + j * Half] != Idx)
3197 return false;
3198 Idx += 2;
3199 }
3200 }
3201
3202 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3203 if (VT.is64BitVector() && EltSz == 32)
3204 return false;
3205
3206 return true;
3207}
3208
Bob Wilsonc692cb72009-08-21 20:54:19 +00003209static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
3210 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003211 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3212 if (EltSz == 64)
3213 return false;
3214
Bob Wilsonc692cb72009-08-21 20:54:19 +00003215 unsigned NumElts = VT.getVectorNumElements();
3216 WhichResult = (M[0] == 0 ? 0 : 1);
3217 unsigned Idx = WhichResult * NumElts / 2;
3218 for (unsigned i = 0; i != NumElts; i += 2) {
3219 if ((unsigned) M[i] != Idx ||
3220 (unsigned) M[i+1] != Idx + NumElts)
3221 return false;
3222 Idx += 1;
3223 }
3224
3225 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003226 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003227 return false;
3228
3229 return true;
3230}
3231
Bob Wilson324f4f12009-12-03 06:40:55 +00003232/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
3233/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3234/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
3235static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3236 unsigned &WhichResult) {
3237 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3238 if (EltSz == 64)
3239 return false;
3240
3241 unsigned NumElts = VT.getVectorNumElements();
3242 WhichResult = (M[0] == 0 ? 0 : 1);
3243 unsigned Idx = WhichResult * NumElts / 2;
3244 for (unsigned i = 0; i != NumElts; i += 2) {
3245 if ((unsigned) M[i] != Idx ||
3246 (unsigned) M[i+1] != Idx)
3247 return false;
3248 Idx += 1;
3249 }
3250
3251 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3252 if (VT.is64BitVector() && EltSz == 32)
3253 return false;
3254
3255 return true;
3256}
3257
Bob Wilson5bafff32009-06-22 23:27:02 +00003258// If this is a case we can't handle, return null and let the default
3259// expansion code take care of it.
3260static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Bob Wilsond06791f2009-08-13 01:57:47 +00003261 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00003262 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003263 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003264
3265 APInt SplatBits, SplatUndef;
3266 unsigned SplatBitSize;
3267 bool HasAnyUndefs;
3268 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003269 if (SplatBitSize <= 64) {
Bob Wilsond3c42842010-06-14 22:19:57 +00003270 // Check if an immediate VMOV works.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003271 EVT VmovVT;
Bob Wilsond3c42842010-06-14 22:19:57 +00003272 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
Bob Wilsoncba270d2010-07-13 21:16:48 +00003273 SplatUndef.getZExtValue(), SplatBitSize,
3274 DAG, VmovVT, VT.is128BitVector(), true);
3275 if (Val.getNode()) {
3276 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, Val);
3277 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
3278 }
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003279
3280 // Try an immediate VMVN.
3281 uint64_t NegatedImm = (SplatBits.getZExtValue() ^
3282 ((1LL << SplatBitSize) - 1));
3283 Val = isNEONModifiedImm(NegatedImm,
3284 SplatUndef.getZExtValue(), SplatBitSize,
3285 DAG, VmovVT, VT.is128BitVector(), false);
3286 if (Val.getNode()) {
3287 SDValue Vmov = DAG.getNode(ARMISD::VMVNIMM, dl, VmovVT, Val);
3288 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
3289 }
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003290 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00003291 }
3292
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003293 // Scan through the operands to see if only one value is used.
3294 unsigned NumElts = VT.getVectorNumElements();
3295 bool isOnlyLowElement = true;
3296 bool usesOnlyOneValue = true;
3297 bool isConstant = true;
3298 SDValue Value;
3299 for (unsigned i = 0; i < NumElts; ++i) {
3300 SDValue V = Op.getOperand(i);
3301 if (V.getOpcode() == ISD::UNDEF)
3302 continue;
3303 if (i > 0)
3304 isOnlyLowElement = false;
3305 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
3306 isConstant = false;
3307
3308 if (!Value.getNode())
3309 Value = V;
3310 else if (V != Value)
3311 usesOnlyOneValue = false;
3312 }
3313
3314 if (!Value.getNode())
3315 return DAG.getUNDEF(VT);
3316
3317 if (isOnlyLowElement)
3318 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value);
3319
3320 // If all elements are constants, fall back to the default expansion, which
3321 // will generate a load from the constant pool.
3322 if (isConstant)
3323 return SDValue();
3324
3325 // Use VDUP for non-constant splats.
Bob Wilson069e4342010-05-23 05:42:31 +00003326 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3327 if (usesOnlyOneValue && EltSize <= 32)
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003328 return DAG.getNode(ARMISD::VDUP, dl, VT, Value);
3329
3330 // Vectors with 32- or 64-bit elements can be built by directly assigning
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003331 // the subregisters. Lower it to an ARMISD::BUILD_VECTOR so the operands
3332 // will be legalized.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003333 if (EltSize >= 32) {
3334 // Do the expansion with floating-point types, since that is what the VFP
3335 // registers are defined to use, and since i64 is not legal.
3336 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3337 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003338 SmallVector<SDValue, 8> Ops;
3339 for (unsigned i = 0; i < NumElts; ++i)
3340 Ops.push_back(DAG.getNode(ISD::BIT_CONVERT, dl, EltVT, Op.getOperand(i)));
3341 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003342 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003343 }
3344
3345 return SDValue();
3346}
3347
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003348/// isShuffleMaskLegal - Targets can use this to indicate that they only
3349/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
3350/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
3351/// are assumed to be legal.
3352bool
3353ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
3354 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003355 if (VT.getVectorNumElements() == 4 &&
3356 (VT.is128BitVector() || VT.is64BitVector())) {
3357 unsigned PFIndexes[4];
3358 for (unsigned i = 0; i != 4; ++i) {
3359 if (M[i] < 0)
3360 PFIndexes[i] = 8;
3361 else
3362 PFIndexes[i] = M[i];
3363 }
3364
3365 // Compute the index in the perfect shuffle table.
3366 unsigned PFTableIndex =
3367 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3368 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3369 unsigned Cost = (PFEntry >> 30);
3370
3371 if (Cost <= 4)
3372 return true;
3373 }
3374
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003375 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00003376 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003377
Bob Wilson53dd2452010-06-07 23:53:38 +00003378 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3379 return (EltSize >= 32 ||
3380 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003381 isVREVMask(M, VT, 64) ||
3382 isVREVMask(M, VT, 32) ||
3383 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00003384 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
3385 isVTRNMask(M, VT, WhichResult) ||
3386 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00003387 isVZIPMask(M, VT, WhichResult) ||
3388 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
3389 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
3390 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003391}
3392
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003393/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3394/// the specified operations to build the shuffle.
3395static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
3396 SDValue RHS, SelectionDAG &DAG,
3397 DebugLoc dl) {
3398 unsigned OpNum = (PFEntry >> 26) & 0x0F;
3399 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
3400 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
3401
3402 enum {
3403 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
3404 OP_VREV,
3405 OP_VDUP0,
3406 OP_VDUP1,
3407 OP_VDUP2,
3408 OP_VDUP3,
3409 OP_VEXT1,
3410 OP_VEXT2,
3411 OP_VEXT3,
3412 OP_VUZPL, // VUZP, left result
3413 OP_VUZPR, // VUZP, right result
3414 OP_VZIPL, // VZIP, left result
3415 OP_VZIPR, // VZIP, right result
3416 OP_VTRNL, // VTRN, left result
3417 OP_VTRNR // VTRN, right result
3418 };
3419
3420 if (OpNum == OP_COPY) {
3421 if (LHSID == (1*9+2)*9+3) return LHS;
3422 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3423 return RHS;
3424 }
3425
3426 SDValue OpLHS, OpRHS;
3427 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
3428 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
3429 EVT VT = OpLHS.getValueType();
3430
3431 switch (OpNum) {
3432 default: llvm_unreachable("Unknown shuffle opcode!");
3433 case OP_VREV:
3434 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
3435 case OP_VDUP0:
3436 case OP_VDUP1:
3437 case OP_VDUP2:
3438 case OP_VDUP3:
3439 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003440 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003441 case OP_VEXT1:
3442 case OP_VEXT2:
3443 case OP_VEXT3:
3444 return DAG.getNode(ARMISD::VEXT, dl, VT,
3445 OpLHS, OpRHS,
3446 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
3447 case OP_VUZPL:
3448 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003449 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003450 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
3451 case OP_VZIPL:
3452 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003453 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003454 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
3455 case OP_VTRNL:
3456 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003457 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3458 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003459 }
3460}
3461
Bob Wilson5bafff32009-06-22 23:27:02 +00003462static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003463 SDValue V1 = Op.getOperand(0);
3464 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00003465 DebugLoc dl = Op.getDebugLoc();
3466 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003467 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003468 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00003469
Bob Wilson28865062009-08-13 02:13:04 +00003470 // Convert shuffles that are directly supported on NEON to target-specific
3471 // DAG nodes, instead of keeping them as shuffles and matching them again
3472 // during code selection. This is more efficient and avoids the possibility
3473 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00003474 // FIXME: floating-point vectors should be canonicalized to integer vectors
3475 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003476 SVN->getMask(ShuffleMask);
3477
Bob Wilson53dd2452010-06-07 23:53:38 +00003478 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3479 if (EltSize <= 32) {
3480 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
3481 int Lane = SVN->getSplatIndex();
3482 // If this is undef splat, generate it via "just" vdup, if possible.
3483 if (Lane == -1) Lane = 0;
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00003484
Bob Wilson53dd2452010-06-07 23:53:38 +00003485 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3486 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
3487 }
3488 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
3489 DAG.getConstant(Lane, MVT::i32));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003490 }
Bob Wilson53dd2452010-06-07 23:53:38 +00003491
3492 bool ReverseVEXT;
3493 unsigned Imm;
3494 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
3495 if (ReverseVEXT)
3496 std::swap(V1, V2);
3497 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
3498 DAG.getConstant(Imm, MVT::i32));
3499 }
3500
3501 if (isVREVMask(ShuffleMask, VT, 64))
3502 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
3503 if (isVREVMask(ShuffleMask, VT, 32))
3504 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
3505 if (isVREVMask(ShuffleMask, VT, 16))
3506 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
3507
3508 // Check for Neon shuffles that modify both input vectors in place.
3509 // If both results are used, i.e., if there are two shuffles with the same
3510 // source operands and with masks corresponding to both results of one of
3511 // these operations, DAG memoization will ensure that a single node is
3512 // used for both shuffles.
3513 unsigned WhichResult;
3514 if (isVTRNMask(ShuffleMask, VT, WhichResult))
3515 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3516 V1, V2).getValue(WhichResult);
3517 if (isVUZPMask(ShuffleMask, VT, WhichResult))
3518 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3519 V1, V2).getValue(WhichResult);
3520 if (isVZIPMask(ShuffleMask, VT, WhichResult))
3521 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3522 V1, V2).getValue(WhichResult);
3523
3524 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
3525 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3526 V1, V1).getValue(WhichResult);
3527 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3528 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3529 V1, V1).getValue(WhichResult);
3530 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3531 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3532 V1, V1).getValue(WhichResult);
Bob Wilson0ce37102009-08-14 05:08:32 +00003533 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003534
Bob Wilsonc692cb72009-08-21 20:54:19 +00003535 // If the shuffle is not directly supported and it has 4 elements, use
3536 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003537 unsigned NumElts = VT.getVectorNumElements();
3538 if (NumElts == 4) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003539 unsigned PFIndexes[4];
3540 for (unsigned i = 0; i != 4; ++i) {
3541 if (ShuffleMask[i] < 0)
3542 PFIndexes[i] = 8;
3543 else
3544 PFIndexes[i] = ShuffleMask[i];
3545 }
3546
3547 // Compute the index in the perfect shuffle table.
3548 unsigned PFTableIndex =
3549 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003550 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3551 unsigned Cost = (PFEntry >> 30);
3552
3553 if (Cost <= 4)
3554 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
3555 }
Bob Wilsond8e17572009-08-12 22:31:50 +00003556
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003557 // Implement shuffles with 32- or 64-bit elements as ARMISD::BUILD_VECTORs.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003558 if (EltSize >= 32) {
3559 // Do the expansion with floating-point types, since that is what the VFP
3560 // registers are defined to use, and since i64 is not legal.
3561 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3562 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
3563 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, VecVT, V1);
3564 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, VecVT, V2);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003565 SmallVector<SDValue, 8> Ops;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003566 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson63b88452010-05-20 18:39:53 +00003567 if (ShuffleMask[i] < 0)
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003568 Ops.push_back(DAG.getUNDEF(EltVT));
3569 else
3570 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
3571 ShuffleMask[i] < (int)NumElts ? V1 : V2,
3572 DAG.getConstant(ShuffleMask[i] & (NumElts-1),
3573 MVT::i32)));
Bob Wilson63b88452010-05-20 18:39:53 +00003574 }
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003575 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Bob Wilson63b88452010-05-20 18:39:53 +00003576 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
3577 }
3578
Bob Wilson22cac0d2009-08-14 05:16:33 +00003579 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003580}
3581
Bob Wilson5bafff32009-06-22 23:27:02 +00003582static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003583 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003584 DebugLoc dl = Op.getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00003585 SDValue Vec = Op.getOperand(0);
3586 SDValue Lane = Op.getOperand(1);
Bob Wilson934f98b2009-10-15 23:12:05 +00003587 assert(VT == MVT::i32 &&
3588 Vec.getValueType().getVectorElementType().getSizeInBits() < 32 &&
3589 "unexpected type for custom-lowering vector extract");
3590 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
Bob Wilson5bafff32009-06-22 23:27:02 +00003591}
3592
Bob Wilsona6d65862009-08-03 20:36:38 +00003593static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3594 // The only time a CONCAT_VECTORS operation can have legal types is when
3595 // two 64-bit vectors are concatenated to a 128-bit vector.
3596 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
3597 "unexpected CONCAT_VECTORS");
3598 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00003599 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00003600 SDValue Op0 = Op.getOperand(0);
3601 SDValue Op1 = Op.getOperand(1);
3602 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003603 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3604 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00003605 DAG.getIntPtrConstant(0));
3606 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003607 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3608 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00003609 DAG.getIntPtrConstant(1));
3610 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003611}
3612
Dan Gohmand858e902010-04-17 15:26:15 +00003613SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003614 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003615 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00003616 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00003617 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003618 case ISD::GlobalAddress:
3619 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
3620 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003621 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00003622 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3623 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003624 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Evan Cheng86198642009-08-07 00:34:42 +00003625 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Dan Gohman1e93df62010-04-17 14:41:14 +00003626 case ISD::VASTART: return LowerVASTART(Op, DAG);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003627 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00003628 case ISD::SINT_TO_FP:
3629 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
3630 case ISD::FP_TO_SINT:
3631 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003632 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng2457f2c2010-05-22 01:47:14 +00003633 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Jim Grosbach0e0da732009-05-12 23:59:14 +00003634 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003635 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00003636 case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG);
Jim Grosbach5eb19512010-05-22 01:06:18 +00003637 case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00003638 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
3639 Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00003640 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003641 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00003642 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00003643 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00003644 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003645 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00003646 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00003647 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003648 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
3649 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
3650 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003651 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00003652 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003653 }
Dan Gohman475871a2008-07-27 21:46:04 +00003654 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003655}
3656
Duncan Sands1607f052008-12-01 11:39:25 +00003657/// ReplaceNodeResults - Replace the results of node with an illegal result
3658/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00003659void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
3660 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00003661 SelectionDAG &DAG) const {
Bob Wilson164cd8b2010-04-14 20:45:23 +00003662 SDValue Res;
Chris Lattner27a6c732007-11-24 07:07:01 +00003663 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00003664 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003665 llvm_unreachable("Don't know how to custom expand this!");
Bob Wilson164cd8b2010-04-14 20:45:23 +00003666 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003667 case ISD::BIT_CONVERT:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003668 Res = ExpandBIT_CONVERT(N, DAG);
3669 break;
Chris Lattner27a6c732007-11-24 07:07:01 +00003670 case ISD::SRL:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003671 case ISD::SRA:
3672 Res = LowerShift(N, DAG, Subtarget);
3673 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003674 }
Bob Wilson164cd8b2010-04-14 20:45:23 +00003675 if (Res.getNode())
3676 Results.push_back(Res);
Chris Lattner27a6c732007-11-24 07:07:01 +00003677}
Chris Lattner27a6c732007-11-24 07:07:01 +00003678
Evan Chenga8e29892007-01-19 07:51:42 +00003679//===----------------------------------------------------------------------===//
3680// ARM Scheduler Hooks
3681//===----------------------------------------------------------------------===//
3682
3683MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003684ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
3685 MachineBasicBlock *BB,
3686 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00003687 unsigned dest = MI->getOperand(0).getReg();
3688 unsigned ptr = MI->getOperand(1).getReg();
3689 unsigned oldval = MI->getOperand(2).getReg();
3690 unsigned newval = MI->getOperand(3).getReg();
3691 unsigned scratch = BB->getParent()->getRegInfo()
3692 .createVirtualRegister(ARM::GPRRegisterClass);
3693 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3694 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003695 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00003696
3697 unsigned ldrOpc, strOpc;
3698 switch (Size) {
3699 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003700 case 1:
3701 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
3702 strOpc = isThumb2 ? ARM::t2LDREXB : ARM::STREXB;
3703 break;
3704 case 2:
3705 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3706 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3707 break;
3708 case 4:
3709 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3710 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3711 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003712 }
3713
3714 MachineFunction *MF = BB->getParent();
3715 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3716 MachineFunction::iterator It = BB;
3717 ++It; // insert the new blocks after the current block
3718
3719 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3720 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3721 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3722 MF->insert(It, loop1MBB);
3723 MF->insert(It, loop2MBB);
3724 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00003725
3726 // Transfer the remainder of BB and its successor edges to exitMBB.
3727 exitMBB->splice(exitMBB->begin(), BB,
3728 llvm::next(MachineBasicBlock::iterator(MI)),
3729 BB->end());
3730 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003731
3732 // thisMBB:
3733 // ...
3734 // fallthrough --> loop1MBB
3735 BB->addSuccessor(loop1MBB);
3736
3737 // loop1MBB:
3738 // ldrex dest, [ptr]
3739 // cmp dest, oldval
3740 // bne exitMBB
3741 BB = loop1MBB;
3742 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003743 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003744 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003745 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3746 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003747 BB->addSuccessor(loop2MBB);
3748 BB->addSuccessor(exitMBB);
3749
3750 // loop2MBB:
3751 // strex scratch, newval, [ptr]
3752 // cmp scratch, #0
3753 // bne loop1MBB
3754 BB = loop2MBB;
3755 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval)
3756 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003757 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003758 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003759 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3760 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003761 BB->addSuccessor(loop1MBB);
3762 BB->addSuccessor(exitMBB);
3763
3764 // exitMBB:
3765 // ...
3766 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00003767
Dan Gohman14152b42010-07-06 20:24:04 +00003768 MI->eraseFromParent(); // The instruction is gone now.
Jim Grosbach5efaed32010-01-15 00:18:34 +00003769
Jim Grosbach5278eb82009-12-11 01:42:04 +00003770 return BB;
3771}
3772
3773MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003774ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
3775 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00003776 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
3777 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3778
3779 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003780 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003781 MachineFunction::iterator It = BB;
3782 ++It;
3783
3784 unsigned dest = MI->getOperand(0).getReg();
3785 unsigned ptr = MI->getOperand(1).getReg();
3786 unsigned incr = MI->getOperand(2).getReg();
3787 DebugLoc dl = MI->getDebugLoc();
Rafael Espindolafda60d32009-12-18 16:59:39 +00003788
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003789 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003790 unsigned ldrOpc, strOpc;
3791 switch (Size) {
3792 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003793 case 1:
3794 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00003795 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003796 break;
3797 case 2:
3798 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3799 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3800 break;
3801 case 4:
3802 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3803 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3804 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00003805 }
3806
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003807 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3808 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3809 MF->insert(It, loopMBB);
3810 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00003811
3812 // Transfer the remainder of BB and its successor edges to exitMBB.
3813 exitMBB->splice(exitMBB->begin(), BB,
3814 llvm::next(MachineBasicBlock::iterator(MI)),
3815 BB->end());
3816 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003817
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003818 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003819 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3820 unsigned scratch2 = (!BinOpcode) ? incr :
3821 RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3822
3823 // thisMBB:
3824 // ...
3825 // fallthrough --> loopMBB
3826 BB->addSuccessor(loopMBB);
3827
3828 // loopMBB:
3829 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003830 // <binop> scratch2, dest, incr
3831 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00003832 // cmp scratch, #0
3833 // bne- loopMBB
3834 // fallthrough --> exitMBB
3835 BB = loopMBB;
3836 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbachc67b5562009-12-15 00:12:35 +00003837 if (BinOpcode) {
3838 // operand order needs to go the other way for NAND
3839 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
3840 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3841 addReg(incr).addReg(dest)).addReg(0);
3842 else
3843 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3844 addReg(dest).addReg(incr)).addReg(0);
3845 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00003846
3847 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
3848 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003849 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00003850 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003851 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3852 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003853
3854 BB->addSuccessor(loopMBB);
3855 BB->addSuccessor(exitMBB);
3856
3857 // exitMBB:
3858 // ...
3859 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00003860
Dan Gohman14152b42010-07-06 20:24:04 +00003861 MI->eraseFromParent(); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00003862
Jim Grosbachc3c23542009-12-14 04:22:04 +00003863 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00003864}
3865
Evan Cheng218977b2010-07-13 19:27:42 +00003866static
3867MachineBasicBlock *OtherSucc(MachineBasicBlock *MBB, MachineBasicBlock *Succ) {
3868 for (MachineBasicBlock::succ_iterator I = MBB->succ_begin(),
3869 E = MBB->succ_end(); I != E; ++I)
3870 if (*I != Succ)
3871 return *I;
3872 llvm_unreachable("Expecting a BB with two successors!");
3873}
3874
Jim Grosbache801dc42009-12-12 01:40:06 +00003875MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00003876ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00003877 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003878 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00003879 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003880 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00003881 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00003882 default:
Jim Grosbach5278eb82009-12-11 01:42:04 +00003883 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00003884 llvm_unreachable("Unexpected instr type to insert");
Jim Grosbach5278eb82009-12-11 01:42:04 +00003885
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003886 case ARM::ATOMIC_LOAD_ADD_I8:
3887 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3888 case ARM::ATOMIC_LOAD_ADD_I16:
3889 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3890 case ARM::ATOMIC_LOAD_ADD_I32:
3891 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003892
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003893 case ARM::ATOMIC_LOAD_AND_I8:
3894 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3895 case ARM::ATOMIC_LOAD_AND_I16:
3896 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3897 case ARM::ATOMIC_LOAD_AND_I32:
3898 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003899
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003900 case ARM::ATOMIC_LOAD_OR_I8:
3901 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3902 case ARM::ATOMIC_LOAD_OR_I16:
3903 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3904 case ARM::ATOMIC_LOAD_OR_I32:
3905 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003906
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003907 case ARM::ATOMIC_LOAD_XOR_I8:
3908 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3909 case ARM::ATOMIC_LOAD_XOR_I16:
3910 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3911 case ARM::ATOMIC_LOAD_XOR_I32:
3912 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003913
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003914 case ARM::ATOMIC_LOAD_NAND_I8:
3915 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3916 case ARM::ATOMIC_LOAD_NAND_I16:
3917 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3918 case ARM::ATOMIC_LOAD_NAND_I32:
3919 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003920
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003921 case ARM::ATOMIC_LOAD_SUB_I8:
3922 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3923 case ARM::ATOMIC_LOAD_SUB_I16:
3924 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3925 case ARM::ATOMIC_LOAD_SUB_I32:
3926 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003927
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003928 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
3929 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
3930 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00003931
3932 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
3933 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
3934 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003935
Evan Cheng007ea272009-08-12 05:17:19 +00003936 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00003937 // To "insert" a SELECT_CC instruction, we actually have to insert the
3938 // diamond control-flow pattern. The incoming instruction knows the
3939 // destination vreg to set, the condition code register to branch on, the
3940 // true/false values to select between, and a branch opcode to use.
3941 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003942 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00003943 ++It;
3944
3945 // thisMBB:
3946 // ...
3947 // TrueVal = ...
3948 // cmpTY ccX, r1, r2
3949 // bCC copy1MBB
3950 // fallthrough --> copy0MBB
3951 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003952 MachineFunction *F = BB->getParent();
3953 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
3954 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohman258c58c2010-07-06 15:49:48 +00003955 F->insert(It, copy0MBB);
3956 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00003957
3958 // Transfer the remainder of BB and its successor edges to sinkMBB.
3959 sinkMBB->splice(sinkMBB->begin(), BB,
3960 llvm::next(MachineBasicBlock::iterator(MI)),
3961 BB->end());
3962 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
3963
Dan Gohman258c58c2010-07-06 15:49:48 +00003964 BB->addSuccessor(copy0MBB);
3965 BB->addSuccessor(sinkMBB);
Dan Gohmanb81c7712010-07-06 15:18:19 +00003966
Dan Gohman14152b42010-07-06 20:24:04 +00003967 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
3968 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
3969
Evan Chenga8e29892007-01-19 07:51:42 +00003970 // copy0MBB:
3971 // %FalseValue = ...
3972 // # fallthrough to sinkMBB
3973 BB = copy0MBB;
3974
3975 // Update machine-CFG edges
3976 BB->addSuccessor(sinkMBB);
3977
3978 // sinkMBB:
3979 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
3980 // ...
3981 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00003982 BuildMI(*BB, BB->begin(), dl,
3983 TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00003984 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
3985 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
3986
Dan Gohman14152b42010-07-06 20:24:04 +00003987 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00003988 return BB;
3989 }
Evan Cheng86198642009-08-07 00:34:42 +00003990
Evan Cheng218977b2010-07-13 19:27:42 +00003991 case ARM::BCCi64:
3992 case ARM::BCCZi64: {
3993 // Compare both parts that make up the double comparison separately for
3994 // equality.
3995 bool RHSisZero = MI->getOpcode() == ARM::BCCZi64;
3996
3997 unsigned LHS1 = MI->getOperand(1).getReg();
3998 unsigned LHS2 = MI->getOperand(2).getReg();
3999 if (RHSisZero) {
4000 AddDefaultPred(BuildMI(BB, dl,
4001 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
4002 .addReg(LHS1).addImm(0));
4003 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
4004 .addReg(LHS2).addImm(0)
4005 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
4006 } else {
4007 unsigned RHS1 = MI->getOperand(3).getReg();
4008 unsigned RHS2 = MI->getOperand(4).getReg();
4009 AddDefaultPred(BuildMI(BB, dl,
4010 TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
4011 .addReg(LHS1).addReg(RHS1));
4012 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
4013 .addReg(LHS2).addReg(RHS2)
4014 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
4015 }
4016
4017 MachineBasicBlock *destMBB = MI->getOperand(RHSisZero ? 3 : 5).getMBB();
4018 MachineBasicBlock *exitMBB = OtherSucc(BB, destMBB);
4019 if (MI->getOperand(0).getImm() == ARMCC::NE)
4020 std::swap(destMBB, exitMBB);
4021
4022 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4023 .addMBB(destMBB).addImm(ARMCC::EQ).addReg(ARM::CPSR);
4024 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2B : ARM::B))
4025 .addMBB(exitMBB);
4026
4027 MI->eraseFromParent(); // The pseudo instruction is gone now.
4028 return BB;
4029 }
4030
Evan Cheng86198642009-08-07 00:34:42 +00004031 case ARM::tANDsp:
4032 case ARM::tADDspr_:
4033 case ARM::tSUBspi_:
4034 case ARM::t2SUBrSPi_:
4035 case ARM::t2SUBrSPi12_:
4036 case ARM::t2SUBrSPs_: {
4037 MachineFunction *MF = BB->getParent();
4038 unsigned DstReg = MI->getOperand(0).getReg();
4039 unsigned SrcReg = MI->getOperand(1).getReg();
4040 bool DstIsDead = MI->getOperand(0).isDead();
4041 bool SrcIsKill = MI->getOperand(1).isKill();
4042
4043 if (SrcReg != ARM::SP) {
4044 // Copy the source to SP from virtual register.
4045 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(SrcReg);
4046 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
4047 ? ARM::tMOVtgpr2gpr : ARM::tMOVgpr2gpr;
Dan Gohman14152b42010-07-06 20:24:04 +00004048 BuildMI(*BB, MI, dl, TII->get(CopyOpc), ARM::SP)
Evan Cheng86198642009-08-07 00:34:42 +00004049 .addReg(SrcReg, getKillRegState(SrcIsKill));
4050 }
4051
4052 unsigned OpOpc = 0;
4053 bool NeedPred = false, NeedCC = false, NeedOp3 = false;
4054 switch (MI->getOpcode()) {
4055 default:
4056 llvm_unreachable("Unexpected pseudo instruction!");
4057 case ARM::tANDsp:
4058 OpOpc = ARM::tAND;
4059 NeedPred = true;
4060 break;
4061 case ARM::tADDspr_:
4062 OpOpc = ARM::tADDspr;
4063 break;
4064 case ARM::tSUBspi_:
4065 OpOpc = ARM::tSUBspi;
4066 break;
4067 case ARM::t2SUBrSPi_:
4068 OpOpc = ARM::t2SUBrSPi;
4069 NeedPred = true; NeedCC = true;
4070 break;
4071 case ARM::t2SUBrSPi12_:
4072 OpOpc = ARM::t2SUBrSPi12;
4073 NeedPred = true;
4074 break;
4075 case ARM::t2SUBrSPs_:
4076 OpOpc = ARM::t2SUBrSPs;
4077 NeedPred = true; NeedCC = true; NeedOp3 = true;
4078 break;
4079 }
Dan Gohman14152b42010-07-06 20:24:04 +00004080 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(OpOpc), ARM::SP);
Evan Cheng86198642009-08-07 00:34:42 +00004081 if (OpOpc == ARM::tAND)
4082 AddDefaultT1CC(MIB);
4083 MIB.addReg(ARM::SP);
4084 MIB.addOperand(MI->getOperand(2));
4085 if (NeedOp3)
4086 MIB.addOperand(MI->getOperand(3));
4087 if (NeedPred)
4088 AddDefaultPred(MIB);
4089 if (NeedCC)
4090 AddDefaultCC(MIB);
4091
4092 // Copy the result from SP to virtual register.
4093 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(DstReg);
4094 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
4095 ? ARM::tMOVgpr2tgpr : ARM::tMOVgpr2gpr;
Dan Gohman14152b42010-07-06 20:24:04 +00004096 BuildMI(*BB, MI, dl, TII->get(CopyOpc))
Evan Cheng86198642009-08-07 00:34:42 +00004097 .addReg(DstReg, getDefRegState(true) | getDeadRegState(DstIsDead))
4098 .addReg(ARM::SP);
Dan Gohman14152b42010-07-06 20:24:04 +00004099 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng86198642009-08-07 00:34:42 +00004100 return BB;
4101 }
Evan Chenga8e29892007-01-19 07:51:42 +00004102 }
4103}
4104
4105//===----------------------------------------------------------------------===//
4106// ARM Optimization Hooks
4107//===----------------------------------------------------------------------===//
4108
Chris Lattnerd1980a52009-03-12 06:52:53 +00004109static
4110SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
4111 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00004112 SelectionDAG &DAG = DCI.DAG;
4113 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004114 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00004115 unsigned Opc = N->getOpcode();
4116 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
4117 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
4118 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
4119 ISD::CondCode CC = ISD::SETCC_INVALID;
4120
4121 if (isSlctCC) {
4122 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
4123 } else {
4124 SDValue CCOp = Slct.getOperand(0);
4125 if (CCOp.getOpcode() == ISD::SETCC)
4126 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
4127 }
4128
4129 bool DoXform = false;
4130 bool InvCC = false;
4131 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
4132 "Bad input!");
4133
4134 if (LHS.getOpcode() == ISD::Constant &&
4135 cast<ConstantSDNode>(LHS)->isNullValue()) {
4136 DoXform = true;
4137 } else if (CC != ISD::SETCC_INVALID &&
4138 RHS.getOpcode() == ISD::Constant &&
4139 cast<ConstantSDNode>(RHS)->isNullValue()) {
4140 std::swap(LHS, RHS);
4141 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00004142 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00004143 Op0.getOperand(0).getValueType();
4144 bool isInt = OpVT.isInteger();
4145 CC = ISD::getSetCCInverse(CC, isInt);
4146
4147 if (!TLI.isCondCodeLegal(CC, OpVT))
4148 return SDValue(); // Inverse operator isn't legal.
4149
4150 DoXform = true;
4151 InvCC = true;
4152 }
4153
4154 if (DoXform) {
4155 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
4156 if (isSlctCC)
4157 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
4158 Slct.getOperand(0), Slct.getOperand(1), CC);
4159 SDValue CCOp = Slct.getOperand(0);
4160 if (InvCC)
4161 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
4162 CCOp.getOperand(0), CCOp.getOperand(1), CC);
4163 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
4164 CCOp, OtherOp, Result);
4165 }
4166 return SDValue();
4167}
4168
4169/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
4170static SDValue PerformADDCombine(SDNode *N,
4171 TargetLowering::DAGCombinerInfo &DCI) {
4172 // added by evan in r37685 with no testcase.
4173 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00004174
Chris Lattnerd1980a52009-03-12 06:52:53 +00004175 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
4176 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
4177 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
4178 if (Result.getNode()) return Result;
4179 }
4180 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
4181 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
4182 if (Result.getNode()) return Result;
4183 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00004184
Chris Lattnerd1980a52009-03-12 06:52:53 +00004185 return SDValue();
4186}
4187
4188/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
4189static SDValue PerformSUBCombine(SDNode *N,
4190 TargetLowering::DAGCombinerInfo &DCI) {
4191 // added by evan in r37685 with no testcase.
4192 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00004193
Chris Lattnerd1980a52009-03-12 06:52:53 +00004194 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
4195 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
4196 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
4197 if (Result.getNode()) return Result;
4198 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00004199
Chris Lattnerd1980a52009-03-12 06:52:53 +00004200 return SDValue();
4201}
4202
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004203static SDValue PerformMULCombine(SDNode *N,
4204 TargetLowering::DAGCombinerInfo &DCI,
4205 const ARMSubtarget *Subtarget) {
4206 SelectionDAG &DAG = DCI.DAG;
4207
4208 if (Subtarget->isThumb1Only())
4209 return SDValue();
4210
4211 if (DAG.getMachineFunction().
4212 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
4213 return SDValue();
4214
4215 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
4216 return SDValue();
4217
4218 EVT VT = N->getValueType(0);
4219 if (VT != MVT::i32)
4220 return SDValue();
4221
4222 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
4223 if (!C)
4224 return SDValue();
4225
4226 uint64_t MulAmt = C->getZExtValue();
4227 unsigned ShiftAmt = CountTrailingZeros_64(MulAmt);
4228 ShiftAmt = ShiftAmt & (32 - 1);
4229 SDValue V = N->getOperand(0);
4230 DebugLoc DL = N->getDebugLoc();
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004231
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004232 SDValue Res;
4233 MulAmt >>= ShiftAmt;
4234 if (isPowerOf2_32(MulAmt - 1)) {
4235 // (mul x, 2^N + 1) => (add (shl x, N), x)
4236 Res = DAG.getNode(ISD::ADD, DL, VT,
4237 V, DAG.getNode(ISD::SHL, DL, VT,
4238 V, DAG.getConstant(Log2_32(MulAmt-1),
4239 MVT::i32)));
4240 } else if (isPowerOf2_32(MulAmt + 1)) {
4241 // (mul x, 2^N - 1) => (sub (shl x, N), x)
4242 Res = DAG.getNode(ISD::SUB, DL, VT,
4243 DAG.getNode(ISD::SHL, DL, VT,
4244 V, DAG.getConstant(Log2_32(MulAmt+1),
4245 MVT::i32)),
4246 V);
4247 } else
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004248 return SDValue();
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004249
4250 if (ShiftAmt != 0)
4251 Res = DAG.getNode(ISD::SHL, DL, VT, Res,
4252 DAG.getConstant(ShiftAmt, MVT::i32));
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004253
4254 // Do not add new nodes to DAG combiner worklist.
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004255 DCI.CombineTo(N, Res, false);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004256 return SDValue();
4257}
4258
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004259/// PerformORCombine - Target-specific dag combine xforms for ISD::OR
4260static SDValue PerformORCombine(SDNode *N,
4261 TargetLowering::DAGCombinerInfo &DCI,
4262 const ARMSubtarget *Subtarget) {
Jim Grosbach54238562010-07-17 03:30:54 +00004263 // Try to use the ARM/Thumb2 BFI (bitfield insert) instruction when
4264 // reasonable.
4265
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004266 // BFI is only available on V6T2+
4267 if (Subtarget->isThumb1Only() || !Subtarget->hasV6T2Ops())
4268 return SDValue();
4269
4270 SelectionDAG &DAG = DCI.DAG;
4271 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Jim Grosbach54238562010-07-17 03:30:54 +00004272 DebugLoc DL = N->getDebugLoc();
4273 // 1) or (and A, mask), val => ARMbfi A, val, mask
4274 // iff (val & mask) == val
4275 //
4276 // 2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
4277 // 2a) iff isBitFieldInvertedMask(mask) && isBitFieldInvertedMask(~mask2)
4278 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
4279 // 2b) iff isBitFieldInvertedMask(~mask) && isBitFieldInvertedMask(mask2)
4280 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
4281 // (i.e., copy a bitfield value into another bitfield of the same width)
4282 if (N0.getOpcode() != ISD::AND)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004283 return SDValue();
4284
4285 EVT VT = N->getValueType(0);
4286 if (VT != MVT::i32)
4287 return SDValue();
4288
Jim Grosbach54238562010-07-17 03:30:54 +00004289
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004290 // The value and the mask need to be constants so we can verify this is
4291 // actually a bitfield set. If the mask is 0xffff, we can do better
4292 // via a movt instruction, so don't use BFI in that case.
4293 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
4294 if (!C)
4295 return SDValue();
4296 unsigned Mask = C->getZExtValue();
4297 if (Mask == 0xffff)
4298 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00004299 SDValue Res;
4300 // Case (1): or (and A, mask), val => ARMbfi A, val, mask
4301 if ((C = dyn_cast<ConstantSDNode>(N1))) {
4302 unsigned Val = C->getZExtValue();
4303 if (!ARM::isBitFieldInvertedMask(Mask) || (Val & ~Mask) != Val)
4304 return SDValue();
4305 Val >>= CountTrailingZeros_32(~Mask);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004306
Jim Grosbach54238562010-07-17 03:30:54 +00004307 Res = DAG.getNode(ARMISD::BFI, DL, VT, N0.getOperand(0),
4308 DAG.getConstant(Val, MVT::i32),
4309 DAG.getConstant(Mask, MVT::i32));
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004310
Jim Grosbach54238562010-07-17 03:30:54 +00004311 // Do not add new nodes to DAG combiner worklist.
4312 DCI.CombineTo(N, Res, false);
4313 } else if (N1.getOpcode() == ISD::AND) {
4314 // case (2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
4315 C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
4316 if (!C)
4317 return SDValue();
4318 unsigned Mask2 = C->getZExtValue();
4319
4320 if (ARM::isBitFieldInvertedMask(Mask) &&
4321 ARM::isBitFieldInvertedMask(~Mask2) &&
4322 (CountPopulation_32(Mask) == CountPopulation_32(~Mask2))) {
4323 // The pack halfword instruction works better for masks that fit it,
4324 // so use that when it's available.
4325 if (Subtarget->hasT2ExtractPack() &&
4326 (Mask == 0xffff || Mask == 0xffff0000))
4327 return SDValue();
4328 // 2a
4329 unsigned lsb = CountTrailingZeros_32(Mask2);
4330 Res = DAG.getNode(ISD::SRL, DL, VT, N1.getOperand(0),
4331 DAG.getConstant(lsb, MVT::i32));
4332 Res = DAG.getNode(ARMISD::BFI, DL, VT, N0.getOperand(0), Res,
4333 DAG.getConstant(Mask, MVT::i32));
4334 // Do not add new nodes to DAG combiner worklist.
4335 DCI.CombineTo(N, Res, false);
4336 } else if (ARM::isBitFieldInvertedMask(~Mask) &&
4337 ARM::isBitFieldInvertedMask(Mask2) &&
4338 (CountPopulation_32(~Mask) == CountPopulation_32(Mask2))) {
4339 // The pack halfword instruction works better for masks that fit it,
4340 // so use that when it's available.
4341 if (Subtarget->hasT2ExtractPack() &&
4342 (Mask2 == 0xffff || Mask2 == 0xffff0000))
4343 return SDValue();
4344 // 2b
4345 unsigned lsb = CountTrailingZeros_32(Mask);
4346 Res = DAG.getNode(ISD::SRL, DL, VT, N0.getOperand(0),
4347 DAG.getConstant(lsb, MVT::i32));
4348 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1.getOperand(0), Res,
4349 DAG.getConstant(Mask2, MVT::i32));
4350 // Do not add new nodes to DAG combiner worklist.
4351 DCI.CombineTo(N, Res, false);
4352 }
4353 }
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004354
4355 return SDValue();
4356}
4357
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +00004358/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
4359/// ARMISD::VMOVRRD.
Jim Grosbache5165492009-11-09 00:11:35 +00004360static SDValue PerformVMOVRRDCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004361 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004362 // fmrrd(fmdrr x, y) -> x,y
Dan Gohman475871a2008-07-27 21:46:04 +00004363 SDValue InDouble = N->getOperand(0);
Jim Grosbache5165492009-11-09 00:11:35 +00004364 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004365 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Dan Gohman475871a2008-07-27 21:46:04 +00004366 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004367}
4368
Bob Wilson9e82bf12010-07-14 01:22:12 +00004369/// PerformVDUPLANECombine - Target-specific dag combine xforms for
4370/// ARMISD::VDUPLANE.
4371static SDValue PerformVDUPLANECombine(SDNode *N,
4372 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004373 // If the source is already a VMOVIMM or VMVNIMM splat, the VDUPLANE is
4374 // redundant.
Bob Wilson9e82bf12010-07-14 01:22:12 +00004375 SDValue Op = N->getOperand(0);
4376 EVT VT = N->getValueType(0);
4377
4378 // Ignore bit_converts.
4379 while (Op.getOpcode() == ISD::BIT_CONVERT)
4380 Op = Op.getOperand(0);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004381 if (Op.getOpcode() != ARMISD::VMOVIMM && Op.getOpcode() != ARMISD::VMVNIMM)
Bob Wilson9e82bf12010-07-14 01:22:12 +00004382 return SDValue();
4383
4384 // Make sure the VMOV element size is not bigger than the VDUPLANE elements.
4385 unsigned EltSize = Op.getValueType().getVectorElementType().getSizeInBits();
4386 // The canonical VMOV for a zero vector uses a 32-bit element size.
4387 unsigned Imm = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
4388 unsigned EltBits;
4389 if (ARM_AM::decodeNEONModImm(Imm, EltBits) == 0)
4390 EltSize = 8;
4391 if (EltSize > VT.getVectorElementType().getSizeInBits())
4392 return SDValue();
4393
4394 SDValue Res = DCI.DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
4395 return DCI.CombineTo(N, Res, false);
4396}
4397
Bob Wilson5bafff32009-06-22 23:27:02 +00004398/// getVShiftImm - Check if this is a valid build_vector for the immediate
4399/// operand of a vector shift operation, where all the elements of the
4400/// build_vector must have the same constant integer value.
4401static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
4402 // Ignore bit_converts.
4403 while (Op.getOpcode() == ISD::BIT_CONVERT)
4404 Op = Op.getOperand(0);
4405 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4406 APInt SplatBits, SplatUndef;
4407 unsigned SplatBitSize;
4408 bool HasAnyUndefs;
4409 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
4410 HasAnyUndefs, ElementBits) ||
4411 SplatBitSize > ElementBits)
4412 return false;
4413 Cnt = SplatBits.getSExtValue();
4414 return true;
4415}
4416
4417/// isVShiftLImm - Check if this is a valid build_vector for the immediate
4418/// operand of a vector shift left operation. That value must be in the range:
4419/// 0 <= Value < ElementBits for a left shift; or
4420/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004421static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00004422 assert(VT.isVector() && "vector shift count is not a vector type");
4423 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4424 if (! getVShiftImm(Op, ElementBits, Cnt))
4425 return false;
4426 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
4427}
4428
4429/// isVShiftRImm - Check if this is a valid build_vector for the immediate
4430/// operand of a vector shift right operation. For a shift opcode, the value
4431/// is positive, but for an intrinsic the value count must be negative. The
4432/// absolute value must be in the range:
4433/// 1 <= |Value| <= ElementBits for a right shift; or
4434/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004435static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00004436 int64_t &Cnt) {
4437 assert(VT.isVector() && "vector shift count is not a vector type");
4438 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4439 if (! getVShiftImm(Op, ElementBits, Cnt))
4440 return false;
4441 if (isIntrinsic)
4442 Cnt = -Cnt;
4443 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
4444}
4445
4446/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
4447static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
4448 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
4449 switch (IntNo) {
4450 default:
4451 // Don't do anything for most intrinsics.
4452 break;
4453
4454 // Vector shifts: check for immediate versions and lower them.
4455 // Note: This is done during DAG combining instead of DAG legalizing because
4456 // the build_vectors for 64-bit vector element shift counts are generally
4457 // not legal, and it is hard to see their values after they get legalized to
4458 // loads from a constant pool.
4459 case Intrinsic::arm_neon_vshifts:
4460 case Intrinsic::arm_neon_vshiftu:
4461 case Intrinsic::arm_neon_vshiftls:
4462 case Intrinsic::arm_neon_vshiftlu:
4463 case Intrinsic::arm_neon_vshiftn:
4464 case Intrinsic::arm_neon_vrshifts:
4465 case Intrinsic::arm_neon_vrshiftu:
4466 case Intrinsic::arm_neon_vrshiftn:
4467 case Intrinsic::arm_neon_vqshifts:
4468 case Intrinsic::arm_neon_vqshiftu:
4469 case Intrinsic::arm_neon_vqshiftsu:
4470 case Intrinsic::arm_neon_vqshiftns:
4471 case Intrinsic::arm_neon_vqshiftnu:
4472 case Intrinsic::arm_neon_vqshiftnsu:
4473 case Intrinsic::arm_neon_vqrshiftns:
4474 case Intrinsic::arm_neon_vqrshiftnu:
4475 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00004476 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004477 int64_t Cnt;
4478 unsigned VShiftOpc = 0;
4479
4480 switch (IntNo) {
4481 case Intrinsic::arm_neon_vshifts:
4482 case Intrinsic::arm_neon_vshiftu:
4483 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
4484 VShiftOpc = ARMISD::VSHL;
4485 break;
4486 }
4487 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
4488 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
4489 ARMISD::VSHRs : ARMISD::VSHRu);
4490 break;
4491 }
4492 return SDValue();
4493
4494 case Intrinsic::arm_neon_vshiftls:
4495 case Intrinsic::arm_neon_vshiftlu:
4496 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
4497 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004498 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004499
4500 case Intrinsic::arm_neon_vrshifts:
4501 case Intrinsic::arm_neon_vrshiftu:
4502 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
4503 break;
4504 return SDValue();
4505
4506 case Intrinsic::arm_neon_vqshifts:
4507 case Intrinsic::arm_neon_vqshiftu:
4508 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4509 break;
4510 return SDValue();
4511
4512 case Intrinsic::arm_neon_vqshiftsu:
4513 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4514 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004515 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004516
4517 case Intrinsic::arm_neon_vshiftn:
4518 case Intrinsic::arm_neon_vrshiftn:
4519 case Intrinsic::arm_neon_vqshiftns:
4520 case Intrinsic::arm_neon_vqshiftnu:
4521 case Intrinsic::arm_neon_vqshiftnsu:
4522 case Intrinsic::arm_neon_vqrshiftns:
4523 case Intrinsic::arm_neon_vqrshiftnu:
4524 case Intrinsic::arm_neon_vqrshiftnsu:
4525 // Narrowing shifts require an immediate right shift.
4526 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
4527 break;
Jim Grosbach18f30e62010-06-02 21:53:11 +00004528 llvm_unreachable("invalid shift count for narrowing vector shift "
4529 "intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004530
4531 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00004532 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00004533 }
4534
4535 switch (IntNo) {
4536 case Intrinsic::arm_neon_vshifts:
4537 case Intrinsic::arm_neon_vshiftu:
4538 // Opcode already set above.
4539 break;
4540 case Intrinsic::arm_neon_vshiftls:
4541 case Intrinsic::arm_neon_vshiftlu:
4542 if (Cnt == VT.getVectorElementType().getSizeInBits())
4543 VShiftOpc = ARMISD::VSHLLi;
4544 else
4545 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
4546 ARMISD::VSHLLs : ARMISD::VSHLLu);
4547 break;
4548 case Intrinsic::arm_neon_vshiftn:
4549 VShiftOpc = ARMISD::VSHRN; break;
4550 case Intrinsic::arm_neon_vrshifts:
4551 VShiftOpc = ARMISD::VRSHRs; break;
4552 case Intrinsic::arm_neon_vrshiftu:
4553 VShiftOpc = ARMISD::VRSHRu; break;
4554 case Intrinsic::arm_neon_vrshiftn:
4555 VShiftOpc = ARMISD::VRSHRN; break;
4556 case Intrinsic::arm_neon_vqshifts:
4557 VShiftOpc = ARMISD::VQSHLs; break;
4558 case Intrinsic::arm_neon_vqshiftu:
4559 VShiftOpc = ARMISD::VQSHLu; break;
4560 case Intrinsic::arm_neon_vqshiftsu:
4561 VShiftOpc = ARMISD::VQSHLsu; break;
4562 case Intrinsic::arm_neon_vqshiftns:
4563 VShiftOpc = ARMISD::VQSHRNs; break;
4564 case Intrinsic::arm_neon_vqshiftnu:
4565 VShiftOpc = ARMISD::VQSHRNu; break;
4566 case Intrinsic::arm_neon_vqshiftnsu:
4567 VShiftOpc = ARMISD::VQSHRNsu; break;
4568 case Intrinsic::arm_neon_vqrshiftns:
4569 VShiftOpc = ARMISD::VQRSHRNs; break;
4570 case Intrinsic::arm_neon_vqrshiftnu:
4571 VShiftOpc = ARMISD::VQRSHRNu; break;
4572 case Intrinsic::arm_neon_vqrshiftnsu:
4573 VShiftOpc = ARMISD::VQRSHRNsu; break;
4574 }
4575
4576 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004577 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004578 }
4579
4580 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00004581 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004582 int64_t Cnt;
4583 unsigned VShiftOpc = 0;
4584
4585 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
4586 VShiftOpc = ARMISD::VSLI;
4587 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
4588 VShiftOpc = ARMISD::VSRI;
4589 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004590 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004591 }
4592
4593 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
4594 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00004595 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004596 }
4597
4598 case Intrinsic::arm_neon_vqrshifts:
4599 case Intrinsic::arm_neon_vqrshiftu:
4600 // No immediate versions of these to check for.
4601 break;
4602 }
4603
4604 return SDValue();
4605}
4606
4607/// PerformShiftCombine - Checks for immediate versions of vector shifts and
4608/// lowers them. As with the vector shift intrinsics, this is done during DAG
4609/// combining instead of DAG legalizing because the build_vectors for 64-bit
4610/// vector element shift counts are generally not legal, and it is hard to see
4611/// their values after they get legalized to loads from a constant pool.
4612static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
4613 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00004614 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00004615
4616 // Nothing to be done for scalar shifts.
4617 if (! VT.isVector())
4618 return SDValue();
4619
4620 assert(ST->hasNEON() && "unexpected vector shift");
4621 int64_t Cnt;
4622
4623 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004624 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00004625
4626 case ISD::SHL:
4627 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
4628 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004629 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004630 break;
4631
4632 case ISD::SRA:
4633 case ISD::SRL:
4634 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
4635 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
4636 ARMISD::VSHRs : ARMISD::VSHRu);
4637 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004638 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004639 }
4640 }
4641 return SDValue();
4642}
4643
4644/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
4645/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
4646static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
4647 const ARMSubtarget *ST) {
4648 SDValue N0 = N->getOperand(0);
4649
4650 // Check for sign- and zero-extensions of vector extract operations of 8-
4651 // and 16-bit vector elements. NEON supports these directly. They are
4652 // handled during DAG combining because type legalization will promote them
4653 // to 32-bit types and it is messy to recognize the operations after that.
4654 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
4655 SDValue Vec = N0.getOperand(0);
4656 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004657 EVT VT = N->getValueType(0);
4658 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004659 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4660
Owen Anderson825b72b2009-08-11 20:47:22 +00004661 if (VT == MVT::i32 &&
4662 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson5bafff32009-06-22 23:27:02 +00004663 TLI.isTypeLegal(Vec.getValueType())) {
4664
4665 unsigned Opc = 0;
4666 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004667 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00004668 case ISD::SIGN_EXTEND:
4669 Opc = ARMISD::VGETLANEs;
4670 break;
4671 case ISD::ZERO_EXTEND:
4672 case ISD::ANY_EXTEND:
4673 Opc = ARMISD::VGETLANEu;
4674 break;
4675 }
4676 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
4677 }
4678 }
4679
4680 return SDValue();
4681}
4682
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004683/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
4684/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
4685static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
4686 const ARMSubtarget *ST) {
4687 // If the target supports NEON, try to use vmax/vmin instructions for f32
Evan Cheng60108e92010-07-15 22:07:12 +00004688 // selects like "x < y ? x : y". Unless the NoNaNsFPMath option is set,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004689 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
4690 // a NaN; only do the transformation when it matches that behavior.
4691
4692 // For now only do this when using NEON for FP operations; if using VFP, it
4693 // is not obvious that the benefit outweighs the cost of switching to the
4694 // NEON pipeline.
4695 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
4696 N->getValueType(0) != MVT::f32)
4697 return SDValue();
4698
4699 SDValue CondLHS = N->getOperand(0);
4700 SDValue CondRHS = N->getOperand(1);
4701 SDValue LHS = N->getOperand(2);
4702 SDValue RHS = N->getOperand(3);
4703 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
4704
4705 unsigned Opcode = 0;
4706 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00004707 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004708 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00004709 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004710 IsReversed = true ; // x CC y ? y : x
4711 } else {
4712 return SDValue();
4713 }
4714
Bob Wilsone742bb52010-02-24 22:15:53 +00004715 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004716 switch (CC) {
4717 default: break;
4718 case ISD::SETOLT:
4719 case ISD::SETOLE:
4720 case ISD::SETLT:
4721 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004722 case ISD::SETULT:
4723 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004724 // If LHS is NaN, an ordered comparison will be false and the result will
4725 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
4726 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4727 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
4728 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4729 break;
4730 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
4731 // will return -0, so vmin can only be used for unsafe math or if one of
4732 // the operands is known to be nonzero.
4733 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
4734 !UnsafeFPMath &&
4735 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4736 break;
4737 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004738 break;
4739
4740 case ISD::SETOGT:
4741 case ISD::SETOGE:
4742 case ISD::SETGT:
4743 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004744 case ISD::SETUGT:
4745 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004746 // If LHS is NaN, an ordered comparison will be false and the result will
4747 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
4748 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4749 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
4750 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4751 break;
4752 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
4753 // will return +0, so vmax can only be used for unsafe math or if one of
4754 // the operands is known to be nonzero.
4755 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
4756 !UnsafeFPMath &&
4757 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4758 break;
4759 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004760 break;
4761 }
4762
4763 if (!Opcode)
4764 return SDValue();
4765 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
4766}
4767
Dan Gohman475871a2008-07-27 21:46:04 +00004768SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004769 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004770 switch (N->getOpcode()) {
4771 default: break;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004772 case ISD::ADD: return PerformADDCombine(N, DCI);
4773 case ISD::SUB: return PerformSUBCombine(N, DCI);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004774 case ISD::MUL: return PerformMULCombine(N, DCI, Subtarget);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004775 case ISD::OR: return PerformORCombine(N, DCI, Subtarget);
Jim Grosbache5165492009-11-09 00:11:35 +00004776 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson9e82bf12010-07-14 01:22:12 +00004777 case ARMISD::VDUPLANE: return PerformVDUPLANECombine(N, DCI);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004778 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004779 case ISD::SHL:
4780 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004781 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004782 case ISD::SIGN_EXTEND:
4783 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004784 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
4785 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004786 }
Dan Gohman475871a2008-07-27 21:46:04 +00004787 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004788}
4789
Bill Wendlingaf566342009-08-15 21:21:19 +00004790bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
4791 if (!Subtarget->hasV6Ops())
4792 // Pre-v6 does not support unaligned mem access.
4793 return false;
Bob Wilson86fe66d2010-06-25 04:12:31 +00004794
4795 // v6+ may or may not support unaligned mem access depending on the system
4796 // configuration.
4797 // FIXME: This is pretty conservative. Should we provide cmdline option to
4798 // control the behaviour?
4799 if (!Subtarget->isTargetDarwin())
4800 return false;
Bill Wendlingaf566342009-08-15 21:21:19 +00004801
4802 switch (VT.getSimpleVT().SimpleTy) {
4803 default:
4804 return false;
4805 case MVT::i8:
4806 case MVT::i16:
4807 case MVT::i32:
4808 return true;
4809 // FIXME: VLD1 etc with standard alignment is legal.
4810 }
4811}
4812
Evan Chenge6c835f2009-08-14 20:09:37 +00004813static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
4814 if (V < 0)
4815 return false;
4816
4817 unsigned Scale = 1;
4818 switch (VT.getSimpleVT().SimpleTy) {
4819 default: return false;
4820 case MVT::i1:
4821 case MVT::i8:
4822 // Scale == 1;
4823 break;
4824 case MVT::i16:
4825 // Scale == 2;
4826 Scale = 2;
4827 break;
4828 case MVT::i32:
4829 // Scale == 4;
4830 Scale = 4;
4831 break;
4832 }
4833
4834 if ((V & (Scale - 1)) != 0)
4835 return false;
4836 V /= Scale;
4837 return V == (V & ((1LL << 5) - 1));
4838}
4839
4840static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
4841 const ARMSubtarget *Subtarget) {
4842 bool isNeg = false;
4843 if (V < 0) {
4844 isNeg = true;
4845 V = - V;
4846 }
4847
4848 switch (VT.getSimpleVT().SimpleTy) {
4849 default: return false;
4850 case MVT::i1:
4851 case MVT::i8:
4852 case MVT::i16:
4853 case MVT::i32:
4854 // + imm12 or - imm8
4855 if (isNeg)
4856 return V == (V & ((1LL << 8) - 1));
4857 return V == (V & ((1LL << 12) - 1));
4858 case MVT::f32:
4859 case MVT::f64:
4860 // Same as ARM mode. FIXME: NEON?
4861 if (!Subtarget->hasVFP2())
4862 return false;
4863 if ((V & 3) != 0)
4864 return false;
4865 V >>= 2;
4866 return V == (V & ((1LL << 8) - 1));
4867 }
4868}
4869
Evan Chengb01fad62007-03-12 23:30:29 +00004870/// isLegalAddressImmediate - Return true if the integer value can be used
4871/// as the offset of the target addressing mode for load / store of the
4872/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00004873static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004874 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00004875 if (V == 0)
4876 return true;
4877
Evan Cheng65011532009-03-09 19:15:00 +00004878 if (!VT.isSimple())
4879 return false;
4880
Evan Chenge6c835f2009-08-14 20:09:37 +00004881 if (Subtarget->isThumb1Only())
4882 return isLegalT1AddressImmediate(V, VT);
4883 else if (Subtarget->isThumb2())
4884 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00004885
Evan Chenge6c835f2009-08-14 20:09:37 +00004886 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00004887 if (V < 0)
4888 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00004889 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00004890 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004891 case MVT::i1:
4892 case MVT::i8:
4893 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00004894 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004895 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004896 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00004897 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004898 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004899 case MVT::f32:
4900 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00004901 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00004902 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00004903 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00004904 return false;
4905 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004906 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00004907 }
Evan Chenga8e29892007-01-19 07:51:42 +00004908}
4909
Evan Chenge6c835f2009-08-14 20:09:37 +00004910bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
4911 EVT VT) const {
4912 int Scale = AM.Scale;
4913 if (Scale < 0)
4914 return false;
4915
4916 switch (VT.getSimpleVT().SimpleTy) {
4917 default: return false;
4918 case MVT::i1:
4919 case MVT::i8:
4920 case MVT::i16:
4921 case MVT::i32:
4922 if (Scale == 1)
4923 return true;
4924 // r + r << imm
4925 Scale = Scale & ~1;
4926 return Scale == 2 || Scale == 4 || Scale == 8;
4927 case MVT::i64:
4928 // r + r
4929 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
4930 return true;
4931 return false;
4932 case MVT::isVoid:
4933 // Note, we allow "void" uses (basically, uses that aren't loads or
4934 // stores), because arm allows folding a scale into many arithmetic
4935 // operations. This should be made more precise and revisited later.
4936
4937 // Allow r << imm, but the imm has to be a multiple of two.
4938 if (Scale & 1) return false;
4939 return isPowerOf2_32(Scale);
4940 }
4941}
4942
Chris Lattner37caf8c2007-04-09 23:33:39 +00004943/// isLegalAddressingMode - Return true if the addressing mode represented
4944/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004945bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004946 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004947 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00004948 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00004949 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004950
Chris Lattner37caf8c2007-04-09 23:33:39 +00004951 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004952 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004953 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004954
Chris Lattner37caf8c2007-04-09 23:33:39 +00004955 switch (AM.Scale) {
4956 case 0: // no scale reg, must be "r+i" or "r", or "i".
4957 break;
4958 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00004959 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00004960 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004961 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00004962 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004963 // ARM doesn't support any R+R*scale+imm addr modes.
4964 if (AM.BaseOffs)
4965 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004966
Bob Wilson2c7dab12009-04-08 17:55:28 +00004967 if (!VT.isSimple())
4968 return false;
4969
Evan Chenge6c835f2009-08-14 20:09:37 +00004970 if (Subtarget->isThumb2())
4971 return isLegalT2ScaledAddressingMode(AM, VT);
4972
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004973 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00004974 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00004975 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004976 case MVT::i1:
4977 case MVT::i8:
4978 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004979 if (Scale < 0) Scale = -Scale;
4980 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004981 return true;
4982 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00004983 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00004984 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00004985 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00004986 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004987 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004988 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00004989 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004990
Owen Anderson825b72b2009-08-11 20:47:22 +00004991 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00004992 // Note, we allow "void" uses (basically, uses that aren't loads or
4993 // stores), because arm allows folding a scale into many arithmetic
4994 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004995
Chris Lattner37caf8c2007-04-09 23:33:39 +00004996 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00004997 if (Scale & 1) return false;
4998 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00004999 }
5000 break;
Evan Chengb01fad62007-03-12 23:30:29 +00005001 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00005002 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00005003}
5004
Evan Cheng77e47512009-11-11 19:05:52 +00005005/// isLegalICmpImmediate - Return true if the specified immediate is legal
5006/// icmp immediate, that is the target has icmp instructions which can compare
5007/// a register against the immediate without having to materialize the
5008/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00005009bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00005010 if (!Subtarget->isThumb())
5011 return ARM_AM::getSOImmVal(Imm) != -1;
5012 if (Subtarget->isThumb2())
5013 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00005014 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00005015}
5016
Owen Andersone50ed302009-08-10 22:56:29 +00005017static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00005018 bool isSEXTLoad, SDValue &Base,
5019 SDValue &Offset, bool &isInc,
5020 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00005021 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
5022 return false;
5023
Owen Anderson825b72b2009-08-11 20:47:22 +00005024 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00005025 // AddressingMode 3
5026 Base = Ptr->getOperand(0);
5027 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005028 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00005029 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005030 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00005031 isInc = false;
5032 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5033 return true;
5034 }
5035 }
5036 isInc = (Ptr->getOpcode() == ISD::ADD);
5037 Offset = Ptr->getOperand(1);
5038 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00005039 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00005040 // AddressingMode 2
5041 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005042 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00005043 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005044 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00005045 isInc = false;
5046 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5047 Base = Ptr->getOperand(0);
5048 return true;
5049 }
5050 }
5051
5052 if (Ptr->getOpcode() == ISD::ADD) {
5053 isInc = true;
5054 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
5055 if (ShOpcVal != ARM_AM::no_shift) {
5056 Base = Ptr->getOperand(1);
5057 Offset = Ptr->getOperand(0);
5058 } else {
5059 Base = Ptr->getOperand(0);
5060 Offset = Ptr->getOperand(1);
5061 }
5062 return true;
5063 }
5064
5065 isInc = (Ptr->getOpcode() == ISD::ADD);
5066 Base = Ptr->getOperand(0);
5067 Offset = Ptr->getOperand(1);
5068 return true;
5069 }
5070
Jim Grosbache5165492009-11-09 00:11:35 +00005071 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00005072 return false;
5073}
5074
Owen Andersone50ed302009-08-10 22:56:29 +00005075static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00005076 bool isSEXTLoad, SDValue &Base,
5077 SDValue &Offset, bool &isInc,
5078 SelectionDAG &DAG) {
5079 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
5080 return false;
5081
5082 Base = Ptr->getOperand(0);
5083 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
5084 int RHSC = (int)RHS->getZExtValue();
5085 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
5086 assert(Ptr->getOpcode() == ISD::ADD);
5087 isInc = false;
5088 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5089 return true;
5090 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
5091 isInc = Ptr->getOpcode() == ISD::ADD;
5092 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
5093 return true;
5094 }
5095 }
5096
5097 return false;
5098}
5099
Evan Chenga8e29892007-01-19 07:51:42 +00005100/// getPreIndexedAddressParts - returns true by value, base pointer and
5101/// offset pointer and addressing mode by reference if the node's address
5102/// can be legally represented as pre-indexed load / store address.
5103bool
Dan Gohman475871a2008-07-27 21:46:04 +00005104ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
5105 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00005106 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00005107 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005108 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00005109 return false;
5110
Owen Andersone50ed302009-08-10 22:56:29 +00005111 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00005112 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00005113 bool isSEXTLoad = false;
5114 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
5115 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005116 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00005117 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
5118 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
5119 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005120 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00005121 } else
5122 return false;
5123
5124 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00005125 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00005126 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00005127 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
5128 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00005129 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00005130 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00005131 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00005132 if (!isLegal)
5133 return false;
5134
5135 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
5136 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00005137}
5138
5139/// getPostIndexedAddressParts - returns true by value, base pointer and
5140/// offset pointer and addressing mode by reference if this node can be
5141/// combined with a load / store to form a post-indexed load / store.
5142bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00005143 SDValue &Base,
5144 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00005145 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00005146 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005147 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00005148 return false;
5149
Owen Andersone50ed302009-08-10 22:56:29 +00005150 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00005151 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00005152 bool isSEXTLoad = false;
5153 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005154 VT = LD->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00005155 Ptr = LD->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00005156 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
5157 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005158 VT = ST->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00005159 Ptr = ST->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00005160 } else
5161 return false;
5162
5163 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00005164 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00005165 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00005166 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Cheng28dad2a2010-05-18 21:31:17 +00005167 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00005168 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00005169 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
5170 isInc, DAG);
5171 if (!isLegal)
5172 return false;
5173
Evan Cheng28dad2a2010-05-18 21:31:17 +00005174 if (Ptr != Base) {
5175 // Swap base ptr and offset to catch more post-index load / store when
5176 // it's legal. In Thumb2 mode, offset must be an immediate.
5177 if (Ptr == Offset && Op->getOpcode() == ISD::ADD &&
5178 !Subtarget->isThumb2())
5179 std::swap(Base, Offset);
5180
5181 // Post-indexed load / store update the base pointer.
5182 if (Ptr != Base)
5183 return false;
5184 }
5185
Evan Chenge88d5ce2009-07-02 07:28:31 +00005186 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
5187 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00005188}
5189
Dan Gohman475871a2008-07-27 21:46:04 +00005190void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00005191 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00005192 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005193 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005194 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00005195 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005196 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00005197 switch (Op.getOpcode()) {
5198 default: break;
5199 case ARMISD::CMOV: {
5200 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00005201 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00005202 if (KnownZero == 0 && KnownOne == 0) return;
5203
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005204 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00005205 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
5206 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00005207 KnownZero &= KnownZeroRHS;
5208 KnownOne &= KnownOneRHS;
5209 return;
5210 }
5211 }
5212}
5213
5214//===----------------------------------------------------------------------===//
5215// ARM Inline Assembly Support
5216//===----------------------------------------------------------------------===//
5217
5218/// getConstraintType - Given a constraint letter, return the type of
5219/// constraint it is for this target.
5220ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005221ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
5222 if (Constraint.size() == 1) {
5223 switch (Constraint[0]) {
5224 default: break;
5225 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005226 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00005227 }
Evan Chenga8e29892007-01-19 07:51:42 +00005228 }
Chris Lattner4234f572007-03-25 02:14:49 +00005229 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00005230}
5231
Bob Wilson2dc4f542009-03-20 22:42:55 +00005232std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00005233ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005234 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005235 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00005236 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00005237 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005238 case 'l':
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00005239 if (Subtarget->isThumb())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00005240 return std::make_pair(0U, ARM::tGPRRegisterClass);
5241 else
5242 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005243 case 'r':
5244 return std::make_pair(0U, ARM::GPRRegisterClass);
5245 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00005246 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005247 return std::make_pair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00005248 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005249 return std::make_pair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00005250 if (VT.getSizeInBits() == 128)
5251 return std::make_pair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005252 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005253 }
5254 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +00005255 if (StringRef("{cc}").equals_lower(Constraint))
Jakob Stoklund Olesen0d8ba332010-06-18 16:49:33 +00005256 return std::make_pair(unsigned(ARM::CPSR), ARM::CCRRegisterClass);
Bob Wilson33cc5cb2010-03-15 23:09:18 +00005257
Evan Chenga8e29892007-01-19 07:51:42 +00005258 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
5259}
5260
5261std::vector<unsigned> ARMTargetLowering::
5262getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005263 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005264 if (Constraint.size() != 1)
5265 return std::vector<unsigned>();
5266
5267 switch (Constraint[0]) { // GCC ARM Constraint Letters
5268 default: break;
5269 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00005270 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5271 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5272 0);
Evan Chenga8e29892007-01-19 07:51:42 +00005273 case 'r':
5274 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5275 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5276 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
5277 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005278 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00005279 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005280 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
5281 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
5282 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
5283 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
5284 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
5285 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
5286 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
5287 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Bob Wilson5afffae2009-12-18 01:03:29 +00005288 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005289 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
5290 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
5291 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
5292 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
Evan Chengd831cda2009-12-08 23:06:22 +00005293 if (VT.getSizeInBits() == 128)
5294 return make_vector<unsigned>(ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
5295 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005296 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005297 }
5298
5299 return std::vector<unsigned>();
5300}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005301
5302/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
5303/// vector. If it is invalid, don't add anything to Ops.
5304void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
5305 char Constraint,
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005306 std::vector<SDValue>&Ops,
5307 SelectionDAG &DAG) const {
5308 SDValue Result(0, 0);
5309
5310 switch (Constraint) {
5311 default: break;
5312 case 'I': case 'J': case 'K': case 'L':
5313 case 'M': case 'N': case 'O':
5314 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
5315 if (!C)
5316 return;
5317
5318 int64_t CVal64 = C->getSExtValue();
5319 int CVal = (int) CVal64;
5320 // None of these constraints allow values larger than 32 bits. Check
5321 // that the value fits in an int.
5322 if (CVal != CVal64)
5323 return;
5324
5325 switch (Constraint) {
5326 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005327 if (Subtarget->isThumb1Only()) {
5328 // This must be a constant between 0 and 255, for ADD
5329 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005330 if (CVal >= 0 && CVal <= 255)
5331 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005332 } else if (Subtarget->isThumb2()) {
5333 // A constant that can be used as an immediate value in a
5334 // data-processing instruction.
5335 if (ARM_AM::getT2SOImmVal(CVal) != -1)
5336 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005337 } else {
5338 // A constant that can be used as an immediate value in a
5339 // data-processing instruction.
5340 if (ARM_AM::getSOImmVal(CVal) != -1)
5341 break;
5342 }
5343 return;
5344
5345 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005346 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005347 // This must be a constant between -255 and -1, for negated ADD
5348 // immediates. This can be used in GCC with an "n" modifier that
5349 // prints the negated value, for use with SUB instructions. It is
5350 // not useful otherwise but is implemented for compatibility.
5351 if (CVal >= -255 && CVal <= -1)
5352 break;
5353 } else {
5354 // This must be a constant between -4095 and 4095. It is not clear
5355 // what this constraint is intended for. Implemented for
5356 // compatibility with GCC.
5357 if (CVal >= -4095 && CVal <= 4095)
5358 break;
5359 }
5360 return;
5361
5362 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005363 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005364 // A 32-bit value where only one byte has a nonzero value. Exclude
5365 // zero to match GCC. This constraint is used by GCC internally for
5366 // constants that can be loaded with a move/shift combination.
5367 // It is not useful otherwise but is implemented for compatibility.
5368 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
5369 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005370 } else if (Subtarget->isThumb2()) {
5371 // A constant whose bitwise inverse can be used as an immediate
5372 // value in a data-processing instruction. This can be used in GCC
5373 // with a "B" modifier that prints the inverted value, for use with
5374 // BIC and MVN instructions. It is not useful otherwise but is
5375 // implemented for compatibility.
5376 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
5377 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005378 } else {
5379 // A constant whose bitwise inverse can be used as an immediate
5380 // value in a data-processing instruction. This can be used in GCC
5381 // with a "B" modifier that prints the inverted value, for use with
5382 // BIC and MVN instructions. It is not useful otherwise but is
5383 // implemented for compatibility.
5384 if (ARM_AM::getSOImmVal(~CVal) != -1)
5385 break;
5386 }
5387 return;
5388
5389 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005390 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005391 // This must be a constant between -7 and 7,
5392 // for 3-operand ADD/SUB immediate instructions.
5393 if (CVal >= -7 && CVal < 7)
5394 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005395 } else if (Subtarget->isThumb2()) {
5396 // A constant whose negation can be used as an immediate value in a
5397 // data-processing instruction. This can be used in GCC with an "n"
5398 // modifier that prints the negated value, for use with SUB
5399 // instructions. It is not useful otherwise but is implemented for
5400 // compatibility.
5401 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
5402 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005403 } else {
5404 // A constant whose negation can be used as an immediate value in a
5405 // data-processing instruction. This can be used in GCC with an "n"
5406 // modifier that prints the negated value, for use with SUB
5407 // instructions. It is not useful otherwise but is implemented for
5408 // compatibility.
5409 if (ARM_AM::getSOImmVal(-CVal) != -1)
5410 break;
5411 }
5412 return;
5413
5414 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005415 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005416 // This must be a multiple of 4 between 0 and 1020, for
5417 // ADD sp + immediate.
5418 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
5419 break;
5420 } else {
5421 // A power of two or a constant between 0 and 32. This is used in
5422 // GCC for the shift amount on shifted register operands, but it is
5423 // useful in general for any shift amounts.
5424 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
5425 break;
5426 }
5427 return;
5428
5429 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005430 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005431 // This must be a constant between 0 and 31, for shift amounts.
5432 if (CVal >= 0 && CVal <= 31)
5433 break;
5434 }
5435 return;
5436
5437 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005438 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005439 // This must be a multiple of 4 between -508 and 508, for
5440 // ADD/SUB sp = sp + immediate.
5441 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
5442 break;
5443 }
5444 return;
5445 }
5446 Result = DAG.getTargetConstant(CVal, Op.getValueType());
5447 break;
5448 }
5449
5450 if (Result.getNode()) {
5451 Ops.push_back(Result);
5452 return;
5453 }
Dale Johannesen1784d162010-06-25 21:55:36 +00005454 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005455}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00005456
5457bool
5458ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5459 // The ARM target isn't yet aware of offsets.
5460 return false;
5461}
Evan Cheng39382422009-10-28 01:44:26 +00005462
5463int ARM::getVFPf32Imm(const APFloat &FPImm) {
5464 APInt Imm = FPImm.bitcastToAPInt();
5465 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
5466 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
5467 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
5468
5469 // We can handle 4 bits of mantissa.
5470 // mantissa = (16+UInt(e:f:g:h))/16.
5471 if (Mantissa & 0x7ffff)
5472 return -1;
5473 Mantissa >>= 19;
5474 if ((Mantissa & 0xf) != Mantissa)
5475 return -1;
5476
5477 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5478 if (Exp < -3 || Exp > 4)
5479 return -1;
5480 Exp = ((Exp+3) & 0x7) ^ 4;
5481
5482 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5483}
5484
5485int ARM::getVFPf64Imm(const APFloat &FPImm) {
5486 APInt Imm = FPImm.bitcastToAPInt();
5487 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
5488 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
5489 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
5490
5491 // We can handle 4 bits of mantissa.
5492 // mantissa = (16+UInt(e:f:g:h))/16.
5493 if (Mantissa & 0xffffffffffffLL)
5494 return -1;
5495 Mantissa >>= 48;
5496 if ((Mantissa & 0xf) != Mantissa)
5497 return -1;
5498
5499 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5500 if (Exp < -3 || Exp > 4)
5501 return -1;
5502 Exp = ((Exp+3) & 0x7) ^ 4;
5503
5504 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5505}
5506
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005507bool ARM::isBitFieldInvertedMask(unsigned v) {
5508 if (v == 0xffffffff)
5509 return 0;
5510 // there can be 1's on either or both "outsides", all the "inside"
5511 // bits must be 0's
5512 unsigned int lsb = 0, msb = 31;
5513 while (v & (1 << msb)) --msb;
5514 while (v & (1 << lsb)) ++lsb;
5515 for (unsigned int i = lsb; i <= msb; ++i) {
5516 if (v & (1 << i))
5517 return 0;
5518 }
5519 return 1;
5520}
5521
Evan Cheng39382422009-10-28 01:44:26 +00005522/// isFPImmLegal - Returns true if the target can instruction select the
5523/// specified FP immediate natively. If false, the legalizer will
5524/// materialize the FP immediate as a load from a constant pool.
5525bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
5526 if (!Subtarget->hasVFP3())
5527 return false;
5528 if (VT == MVT::f32)
5529 return ARM::getVFPf32Imm(Imm) != -1;
5530 if (VT == MVT::f64)
5531 return ARM::getVFPf64Imm(Imm) != -1;
5532 return false;
5533}