blob: 6ee955d37963e914b89b144182841c263e5fba1a [file] [log] [blame]
Christopher Lambbab24742007-07-26 08:18:32 +00001//===-- LowerSubregs.cpp - Subregister Lowering instruction pass ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Christopher Lambbab24742007-07-26 08:18:32 +00007//
8//===----------------------------------------------------------------------===//
Dan Gohmanbd0f1442008-09-24 23:44:12 +00009//
10// This file defines a MachineFunction pass which runs after register
11// allocation that turns subreg insert/extract instructions into register
12// copies, as needed. This ensures correct codegen even if the coalescer
13// isn't able to remove all subreg instructions.
14//
15//===----------------------------------------------------------------------===//
Christopher Lambbab24742007-07-26 08:18:32 +000016
17#define DEBUG_TYPE "lowersubregs"
18#include "llvm/CodeGen/Passes.h"
19#include "llvm/Function.h"
20#include "llvm/CodeGen/MachineFunctionPass.h"
21#include "llvm/CodeGen/MachineInstr.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000022#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000023#include "llvm/Target/TargetRegisterInfo.h"
Christopher Lambbab24742007-07-26 08:18:32 +000024#include "llvm/Target/TargetInstrInfo.h"
25#include "llvm/Target/TargetMachine.h"
26#include "llvm/Support/Debug.h"
27#include "llvm/Support/Compiler.h"
28using namespace llvm;
29
30namespace {
31 struct VISIBILITY_HIDDEN LowerSubregsInstructionPass
32 : public MachineFunctionPass {
33 static char ID; // Pass identification, replacement for typeid
Dan Gohmanae73dc12008-09-04 17:05:41 +000034 LowerSubregsInstructionPass() : MachineFunctionPass(&ID) {}
Christopher Lambbab24742007-07-26 08:18:32 +000035
36 const char *getPassName() const {
37 return "Subregister lowering instruction pass";
38 }
39
Evan Chengbbeeb2a2008-09-22 20:58:04 +000040 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
Evan Cheng8b56a902008-09-22 22:21:38 +000041 AU.addPreservedID(MachineLoopInfoID);
42 AU.addPreservedID(MachineDominatorsID);
Evan Chengbbeeb2a2008-09-22 20:58:04 +000043 MachineFunctionPass::getAnalysisUsage(AU);
44 }
45
Christopher Lambbab24742007-07-26 08:18:32 +000046 /// runOnMachineFunction - pass entry point
47 bool runOnMachineFunction(MachineFunction&);
Christopher Lamb98363222007-08-06 16:33:56 +000048
49 bool LowerExtract(MachineInstr *MI);
50 bool LowerInsert(MachineInstr *MI);
Christopher Lambc9298232008-03-16 03:12:01 +000051 bool LowerSubregToReg(MachineInstr *MI);
Christopher Lambbab24742007-07-26 08:18:32 +000052 };
53
54 char LowerSubregsInstructionPass::ID = 0;
55}
56
57FunctionPass *llvm::createLowerSubregsPass() {
58 return new LowerSubregsInstructionPass();
59}
60
Christopher Lamb98363222007-08-06 16:33:56 +000061bool LowerSubregsInstructionPass::LowerExtract(MachineInstr *MI) {
62 MachineBasicBlock *MBB = MI->getParent();
63 MachineFunction &MF = *MBB->getParent();
Dan Gohman6f0d0242008-02-10 18:45:23 +000064 const TargetRegisterInfo &TRI = *MF.getTarget().getRegisterInfo();
Owen Andersond10fd972007-12-31 06:32:00 +000065 const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo();
Christopher Lamb98363222007-08-06 16:33:56 +000066
Dan Gohmand735b802008-10-03 15:45:36 +000067 assert(MI->getOperand(0).isReg() && MI->getOperand(0).isDef() &&
68 MI->getOperand(1).isReg() && MI->getOperand(1).isUse() &&
69 MI->getOperand(2).isImm() && "Malformed extract_subreg");
Christopher Lamb98363222007-08-06 16:33:56 +000070
Christopher Lambc9298232008-03-16 03:12:01 +000071 unsigned DstReg = MI->getOperand(0).getReg();
Christopher Lamb98363222007-08-06 16:33:56 +000072 unsigned SuperReg = MI->getOperand(1).getReg();
Christopher Lambc9298232008-03-16 03:12:01 +000073 unsigned SubIdx = MI->getOperand(2).getImm();
74 unsigned SrcReg = TRI.getSubReg(SuperReg, SubIdx);
Christopher Lamb98363222007-08-06 16:33:56 +000075
Dan Gohman6f0d0242008-02-10 18:45:23 +000076 assert(TargetRegisterInfo::isPhysicalRegister(SuperReg) &&
Christopher Lamb98363222007-08-06 16:33:56 +000077 "Extract supperg source must be a physical register");
Christopher Lambc9298232008-03-16 03:12:01 +000078 assert(TargetRegisterInfo::isPhysicalRegister(DstReg) &&
79 "Insert destination must be in a physical register");
80
Christopher Lamb98363222007-08-06 16:33:56 +000081 DOUT << "subreg: CONVERTING: " << *MI;
82
83 if (SrcReg != DstReg) {
Christopher Lambc9298232008-03-16 03:12:01 +000084 const TargetRegisterClass *TRC = TRI.getPhysicalRegisterRegClass(DstReg);
Evan Chengea237812008-03-11 07:55:13 +000085 assert(TRC == TRI.getPhysicalRegisterRegClass(SrcReg) &&
Christopher Lamb98363222007-08-06 16:33:56 +000086 "Extract subreg and Dst must be of same register class");
Owen Andersond10fd972007-12-31 06:32:00 +000087 TII.copyRegToReg(*MBB, MI, DstReg, SrcReg, TRC, TRC);
Christopher Lambc9298232008-03-16 03:12:01 +000088
89#ifndef NDEBUG
Christopher Lamb98363222007-08-06 16:33:56 +000090 MachineBasicBlock::iterator dMI = MI;
91 DOUT << "subreg: " << *(--dMI);
Christopher Lambc9298232008-03-16 03:12:01 +000092#endif
Christopher Lamb98363222007-08-06 16:33:56 +000093 }
94
95 DOUT << "\n";
Dan Gohman2c3f7ae2008-07-17 23:49:46 +000096 MBB->erase(MI);
Christopher Lamb98363222007-08-06 16:33:56 +000097 return true;
98}
99
Christopher Lambc9298232008-03-16 03:12:01 +0000100bool LowerSubregsInstructionPass::LowerSubregToReg(MachineInstr *MI) {
101 MachineBasicBlock *MBB = MI->getParent();
102 MachineFunction &MF = *MBB->getParent();
103 const TargetRegisterInfo &TRI = *MF.getTarget().getRegisterInfo();
104 const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo();
Dan Gohmand735b802008-10-03 15:45:36 +0000105 assert((MI->getOperand(0).isReg() && MI->getOperand(0).isDef()) &&
106 MI->getOperand(1).isImm() &&
107 (MI->getOperand(2).isReg() && MI->getOperand(2).isUse()) &&
108 MI->getOperand(3).isImm() && "Invalid subreg_to_reg");
Christopher Lambc9298232008-03-16 03:12:01 +0000109
110 unsigned DstReg = MI->getOperand(0).getReg();
111 unsigned InsReg = MI->getOperand(2).getReg();
112 unsigned SubIdx = MI->getOperand(3).getImm();
113
114 assert(SubIdx != 0 && "Invalid index for insert_subreg");
115 unsigned DstSubReg = TRI.getSubReg(DstReg, SubIdx);
116
117 assert(TargetRegisterInfo::isPhysicalRegister(DstReg) &&
118 "Insert destination must be in a physical register");
119 assert(TargetRegisterInfo::isPhysicalRegister(InsReg) &&
120 "Inserted value must be in a physical register");
121
122 DOUT << "subreg: CONVERTING: " << *MI;
123
Dan Gohmane3d92062008-08-07 02:54:50 +0000124 if (DstSubReg == InsReg) {
125 // No need to insert an identify copy instruction.
126 DOUT << "subreg: eliminated!";
127 } else {
128 // Insert sub-register copy
129 const TargetRegisterClass *TRC0= TRI.getPhysicalRegisterRegClass(DstSubReg);
130 const TargetRegisterClass *TRC1= TRI.getPhysicalRegisterRegClass(InsReg);
131 TII.copyRegToReg(*MBB, MI, DstSubReg, InsReg, TRC0, TRC1);
Christopher Lambc9298232008-03-16 03:12:01 +0000132
133#ifndef NDEBUG
Dan Gohman08293f62008-08-20 13:50:12 +0000134 MachineBasicBlock::iterator dMI = MI;
135 DOUT << "subreg: " << *(--dMI);
Christopher Lambc9298232008-03-16 03:12:01 +0000136#endif
Dan Gohmane3d92062008-08-07 02:54:50 +0000137 }
Christopher Lambc9298232008-03-16 03:12:01 +0000138
139 DOUT << "\n";
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000140 MBB->erase(MI);
Christopher Lambc9298232008-03-16 03:12:01 +0000141 return true;
142}
Christopher Lamb98363222007-08-06 16:33:56 +0000143
144bool LowerSubregsInstructionPass::LowerInsert(MachineInstr *MI) {
145 MachineBasicBlock *MBB = MI->getParent();
146 MachineFunction &MF = *MBB->getParent();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000147 const TargetRegisterInfo &TRI = *MF.getTarget().getRegisterInfo();
Owen Andersond10fd972007-12-31 06:32:00 +0000148 const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo();
Dan Gohmand735b802008-10-03 15:45:36 +0000149 assert((MI->getOperand(0).isReg() && MI->getOperand(0).isDef()) &&
150 (MI->getOperand(1).isReg() && MI->getOperand(1).isUse()) &&
151 (MI->getOperand(2).isReg() && MI->getOperand(2).isUse()) &&
152 MI->getOperand(3).isImm() && "Invalid insert_subreg");
Christopher Lamb1fab4a62008-03-11 10:09:17 +0000153
154 unsigned DstReg = MI->getOperand(0).getReg();
Christopher Lambc9298232008-03-16 03:12:01 +0000155 unsigned SrcReg = MI->getOperand(1).getReg();
Christopher Lamb1fab4a62008-03-11 10:09:17 +0000156 unsigned InsReg = MI->getOperand(2).getReg();
157 unsigned SubIdx = MI->getOperand(3).getImm();
Christopher Lamb98363222007-08-06 16:33:56 +0000158
Christopher Lambc9298232008-03-16 03:12:01 +0000159 assert(DstReg == SrcReg && "insert_subreg not a two-address instruction?");
160 assert(SubIdx != 0 && "Invalid index for insert_subreg");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000161 unsigned DstSubReg = TRI.getSubReg(DstReg, SubIdx);
Christopher Lambc9298232008-03-16 03:12:01 +0000162
Dan Gohman6f0d0242008-02-10 18:45:23 +0000163 assert(TargetRegisterInfo::isPhysicalRegister(SrcReg) &&
Christopher Lamb98363222007-08-06 16:33:56 +0000164 "Insert superreg source must be in a physical register");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000165 assert(TargetRegisterInfo::isPhysicalRegister(InsReg) &&
Christopher Lamb98363222007-08-06 16:33:56 +0000166 "Inserted value must be in a physical register");
167
168 DOUT << "subreg: CONVERTING: " << *MI;
Christopher Lambc9298232008-03-16 03:12:01 +0000169
Evan Chengc3de8022008-06-16 22:52:53 +0000170 if (DstSubReg == InsReg) {
171 // No need to insert an identify copy instruction.
172 DOUT << "subreg: eliminated!";
173 } else {
174 // Insert sub-register copy
175 const TargetRegisterClass *TRC0= TRI.getPhysicalRegisterRegClass(DstSubReg);
176 const TargetRegisterClass *TRC1= TRI.getPhysicalRegisterRegClass(InsReg);
177 TII.copyRegToReg(*MBB, MI, DstSubReg, InsReg, TRC0, TRC1);
Christopher Lamb8b165732007-08-10 21:11:55 +0000178#ifndef NDEBUG
Evan Chengc3de8022008-06-16 22:52:53 +0000179 MachineBasicBlock::iterator dMI = MI;
180 DOUT << "subreg: " << *(--dMI);
Christopher Lamb8b165732007-08-10 21:11:55 +0000181#endif
Evan Chengc3de8022008-06-16 22:52:53 +0000182 }
Christopher Lamb98363222007-08-06 16:33:56 +0000183
184 DOUT << "\n";
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000185 MBB->erase(MI);
Christopher Lamb98363222007-08-06 16:33:56 +0000186 return true;
187}
Christopher Lambbab24742007-07-26 08:18:32 +0000188
189/// runOnMachineFunction - Reduce subregister inserts and extracts to register
190/// copies.
191///
192bool LowerSubregsInstructionPass::runOnMachineFunction(MachineFunction &MF) {
193 DOUT << "Machine Function\n";
Christopher Lambbab24742007-07-26 08:18:32 +0000194
195 bool MadeChange = false;
196
197 DOUT << "********** LOWERING SUBREG INSTRS **********\n";
198 DOUT << "********** Function: " << MF.getFunction()->getName() << '\n';
199
200 for (MachineFunction::iterator mbbi = MF.begin(), mbbe = MF.end();
201 mbbi != mbbe; ++mbbi) {
202 for (MachineBasicBlock::iterator mi = mbbi->begin(), me = mbbi->end();
Christopher Lamb98363222007-08-06 16:33:56 +0000203 mi != me;) {
204 MachineInstr *MI = mi++;
205
206 if (MI->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG) {
207 MadeChange |= LowerExtract(MI);
208 } else if (MI->getOpcode() == TargetInstrInfo::INSERT_SUBREG) {
209 MadeChange |= LowerInsert(MI);
Christopher Lambc9298232008-03-16 03:12:01 +0000210 } else if (MI->getOpcode() == TargetInstrInfo::SUBREG_TO_REG) {
211 MadeChange |= LowerSubregToReg(MI);
Christopher Lambbab24742007-07-26 08:18:32 +0000212 }
213 }
214 }
215
216 return MadeChange;
217}