Nate Begeman | 21e463b | 2005-10-16 05:39:50 +0000 | [diff] [blame] | 1 | //===- PPCInstrInfo.cpp - PowerPC32 Instruction Information -----*- C++ -*-===// |
Misha Brukman | b5f662f | 2005-04-21 23:30:14 +0000 | [diff] [blame] | 2 | // |
Misha Brukman | f2ccb77 | 2004-08-17 04:55:41 +0000 | [diff] [blame] | 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Misha Brukman | b5f662f | 2005-04-21 23:30:14 +0000 | [diff] [blame] | 7 | // |
Misha Brukman | f2ccb77 | 2004-08-17 04:55:41 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file contains the PowerPC implementation of the TargetInstrInfo class. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Chris Lattner | 16e71f2 | 2005-10-14 23:59:06 +0000 | [diff] [blame] | 14 | #include "PPCInstrInfo.h" |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 15 | #include "PPCInstrBuilder.h" |
Bill Wendling | 7194aaf | 2008-03-03 22:19:16 +0000 | [diff] [blame] | 16 | #include "PPCMachineFunctionInfo.h" |
Chris Lattner | df4ed63 | 2006-11-17 22:10:59 +0000 | [diff] [blame] | 17 | #include "PPCPredicates.h" |
Chris Lattner | 4c7b43b | 2005-10-14 23:37:35 +0000 | [diff] [blame] | 18 | #include "PPCGenInstrInfo.inc" |
Chris Lattner | b1d26f6 | 2006-06-17 00:01:04 +0000 | [diff] [blame] | 19 | #include "PPCTargetMachine.h" |
Owen Anderson | 718cb66 | 2007-09-07 04:06:50 +0000 | [diff] [blame] | 20 | #include "llvm/ADT/STLExtras.h" |
Misha Brukman | f2ccb77 | 2004-08-17 04:55:41 +0000 | [diff] [blame] | 21 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Bill Wendling | 880d0f6 | 2008-03-04 23:13:51 +0000 | [diff] [blame] | 22 | #include "llvm/Support/CommandLine.h" |
Nicolas Geoffray | 52e724a | 2008-04-16 20:10:13 +0000 | [diff] [blame] | 23 | #include "llvm/Target/TargetAsmInfo.h" |
Misha Brukman | f2ccb77 | 2004-08-17 04:55:41 +0000 | [diff] [blame] | 24 | using namespace llvm; |
| 25 | |
Bill Wendling | 4a66e9a | 2008-03-10 22:49:16 +0000 | [diff] [blame] | 26 | extern cl::opt<bool> EnablePPC32RS; // FIXME (64-bit): See PPCRegisterInfo.cpp. |
| 27 | extern cl::opt<bool> EnablePPC64RS; // FIXME (64-bit): See PPCRegisterInfo.cpp. |
Bill Wendling | 880d0f6 | 2008-03-04 23:13:51 +0000 | [diff] [blame] | 28 | |
Chris Lattner | b1d26f6 | 2006-06-17 00:01:04 +0000 | [diff] [blame] | 29 | PPCInstrInfo::PPCInstrInfo(PPCTargetMachine &tm) |
Chris Lattner | 6410552 | 2008-01-01 01:03:04 +0000 | [diff] [blame] | 30 | : TargetInstrInfoImpl(PPCInsts, array_lengthof(PPCInsts)), TM(tm), |
Evan Cheng | 7ce4578 | 2006-11-13 23:36:35 +0000 | [diff] [blame] | 31 | RI(*TM.getSubtargetImpl(), *this) {} |
Chris Lattner | b1d26f6 | 2006-06-17 00:01:04 +0000 | [diff] [blame] | 32 | |
| 33 | /// getPointerRegClass - Return the register class to use to hold pointers. |
| 34 | /// This is used for addressing modes. |
| 35 | const TargetRegisterClass *PPCInstrInfo::getPointerRegClass() const { |
| 36 | if (TM.getSubtargetImpl()->isPPC64()) |
| 37 | return &PPC::G8RCRegClass; |
| 38 | else |
| 39 | return &PPC::GPRCRegClass; |
| 40 | } |
| 41 | |
Misha Brukman | f2ccb77 | 2004-08-17 04:55:41 +0000 | [diff] [blame] | 42 | |
Nate Begeman | 21e463b | 2005-10-16 05:39:50 +0000 | [diff] [blame] | 43 | bool PPCInstrInfo::isMoveInstr(const MachineInstr& MI, |
| 44 | unsigned& sourceReg, |
| 45 | unsigned& destReg) const { |
Chris Lattner | cc8cd0c | 2008-01-07 02:48:55 +0000 | [diff] [blame] | 46 | unsigned oc = MI.getOpcode(); |
Chris Lattner | b410dc9 | 2006-06-20 23:18:58 +0000 | [diff] [blame] | 47 | if (oc == PPC::OR || oc == PPC::OR8 || oc == PPC::VOR || |
Chris Lattner | 14c09b8 | 2005-10-19 01:50:36 +0000 | [diff] [blame] | 48 | oc == PPC::OR4To8 || oc == PPC::OR8To4) { // or r1, r2, r2 |
Evan Cheng | 1e341729 | 2007-04-25 07:12:14 +0000 | [diff] [blame] | 49 | assert(MI.getNumOperands() >= 3 && |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame^] | 50 | MI.getOperand(0).isReg() && |
| 51 | MI.getOperand(1).isReg() && |
| 52 | MI.getOperand(2).isReg() && |
Misha Brukman | f2ccb77 | 2004-08-17 04:55:41 +0000 | [diff] [blame] | 53 | "invalid PPC OR instruction!"); |
| 54 | if (MI.getOperand(1).getReg() == MI.getOperand(2).getReg()) { |
| 55 | sourceReg = MI.getOperand(1).getReg(); |
| 56 | destReg = MI.getOperand(0).getReg(); |
| 57 | return true; |
| 58 | } |
| 59 | } else if (oc == PPC::ADDI) { // addi r1, r2, 0 |
Evan Cheng | 1e341729 | 2007-04-25 07:12:14 +0000 | [diff] [blame] | 60 | assert(MI.getNumOperands() >= 3 && |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame^] | 61 | MI.getOperand(0).isReg() && |
| 62 | MI.getOperand(2).isImm() && |
Misha Brukman | f2ccb77 | 2004-08-17 04:55:41 +0000 | [diff] [blame] | 63 | "invalid PPC ADDI instruction!"); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame^] | 64 | if (MI.getOperand(1).isReg() && MI.getOperand(2).getImm() == 0) { |
Misha Brukman | f2ccb77 | 2004-08-17 04:55:41 +0000 | [diff] [blame] | 65 | sourceReg = MI.getOperand(1).getReg(); |
| 66 | destReg = MI.getOperand(0).getReg(); |
| 67 | return true; |
| 68 | } |
Nate Begeman | cb90de3 | 2004-10-07 22:26:12 +0000 | [diff] [blame] | 69 | } else if (oc == PPC::ORI) { // ori r1, r2, 0 |
Evan Cheng | 1e341729 | 2007-04-25 07:12:14 +0000 | [diff] [blame] | 70 | assert(MI.getNumOperands() >= 3 && |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame^] | 71 | MI.getOperand(0).isReg() && |
| 72 | MI.getOperand(1).isReg() && |
| 73 | MI.getOperand(2).isImm() && |
Nate Begeman | cb90de3 | 2004-10-07 22:26:12 +0000 | [diff] [blame] | 74 | "invalid PPC ORI instruction!"); |
Chris Lattner | 9a1ceae | 2007-12-30 20:49:49 +0000 | [diff] [blame] | 75 | if (MI.getOperand(2).getImm() == 0) { |
Nate Begeman | cb90de3 | 2004-10-07 22:26:12 +0000 | [diff] [blame] | 76 | sourceReg = MI.getOperand(1).getReg(); |
| 77 | destReg = MI.getOperand(0).getReg(); |
| 78 | return true; |
| 79 | } |
Chris Lattner | eb5d47d | 2005-10-07 05:00:52 +0000 | [diff] [blame] | 80 | } else if (oc == PPC::FMRS || oc == PPC::FMRD || |
| 81 | oc == PPC::FMRSD) { // fmr r1, r2 |
Evan Cheng | 1e341729 | 2007-04-25 07:12:14 +0000 | [diff] [blame] | 82 | assert(MI.getNumOperands() >= 2 && |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame^] | 83 | MI.getOperand(0).isReg() && |
| 84 | MI.getOperand(1).isReg() && |
Misha Brukman | f2ccb77 | 2004-08-17 04:55:41 +0000 | [diff] [blame] | 85 | "invalid PPC FMR instruction"); |
| 86 | sourceReg = MI.getOperand(1).getReg(); |
| 87 | destReg = MI.getOperand(0).getReg(); |
| 88 | return true; |
Nate Begeman | 7af0248 | 2005-04-12 07:04:16 +0000 | [diff] [blame] | 89 | } else if (oc == PPC::MCRF) { // mcrf cr1, cr2 |
Evan Cheng | 1e341729 | 2007-04-25 07:12:14 +0000 | [diff] [blame] | 90 | assert(MI.getNumOperands() >= 2 && |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame^] | 91 | MI.getOperand(0).isReg() && |
| 92 | MI.getOperand(1).isReg() && |
Nate Begeman | 7af0248 | 2005-04-12 07:04:16 +0000 | [diff] [blame] | 93 | "invalid PPC MCRF instruction"); |
| 94 | sourceReg = MI.getOperand(1).getReg(); |
| 95 | destReg = MI.getOperand(0).getReg(); |
| 96 | return true; |
Misha Brukman | f2ccb77 | 2004-08-17 04:55:41 +0000 | [diff] [blame] | 97 | } |
| 98 | return false; |
| 99 | } |
Chris Lattner | 043870d | 2005-09-09 18:17:41 +0000 | [diff] [blame] | 100 | |
Chris Lattner | 4083960 | 2006-02-02 20:12:32 +0000 | [diff] [blame] | 101 | unsigned PPCInstrInfo::isLoadFromStackSlot(MachineInstr *MI, |
Chris Lattner | 9c09c9e | 2006-03-16 22:24:02 +0000 | [diff] [blame] | 102 | int &FrameIndex) const { |
Chris Lattner | 4083960 | 2006-02-02 20:12:32 +0000 | [diff] [blame] | 103 | switch (MI->getOpcode()) { |
| 104 | default: break; |
| 105 | case PPC::LD: |
| 106 | case PPC::LWZ: |
| 107 | case PPC::LFS: |
| 108 | case PPC::LFD: |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame^] | 109 | if (MI->getOperand(1).isImm() && !MI->getOperand(1).getImm() && |
| 110 | MI->getOperand(2).isFI()) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 111 | FrameIndex = MI->getOperand(2).getIndex(); |
Chris Lattner | 4083960 | 2006-02-02 20:12:32 +0000 | [diff] [blame] | 112 | return MI->getOperand(0).getReg(); |
| 113 | } |
| 114 | break; |
| 115 | } |
| 116 | return 0; |
Chris Lattner | 6524287 | 2006-02-02 20:16:12 +0000 | [diff] [blame] | 117 | } |
Chris Lattner | 4083960 | 2006-02-02 20:12:32 +0000 | [diff] [blame] | 118 | |
Chris Lattner | 6524287 | 2006-02-02 20:16:12 +0000 | [diff] [blame] | 119 | unsigned PPCInstrInfo::isStoreToStackSlot(MachineInstr *MI, |
| 120 | int &FrameIndex) const { |
| 121 | switch (MI->getOpcode()) { |
| 122 | default: break; |
Nate Begeman | 3b478b3 | 2006-02-02 21:07:50 +0000 | [diff] [blame] | 123 | case PPC::STD: |
Chris Lattner | 6524287 | 2006-02-02 20:16:12 +0000 | [diff] [blame] | 124 | case PPC::STW: |
| 125 | case PPC::STFS: |
| 126 | case PPC::STFD: |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame^] | 127 | if (MI->getOperand(1).isImm() && !MI->getOperand(1).getImm() && |
| 128 | MI->getOperand(2).isFI()) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 129 | FrameIndex = MI->getOperand(2).getIndex(); |
Chris Lattner | 6524287 | 2006-02-02 20:16:12 +0000 | [diff] [blame] | 130 | return MI->getOperand(0).getReg(); |
| 131 | } |
| 132 | break; |
| 133 | } |
| 134 | return 0; |
| 135 | } |
Chris Lattner | 4083960 | 2006-02-02 20:12:32 +0000 | [diff] [blame] | 136 | |
Chris Lattner | 043870d | 2005-09-09 18:17:41 +0000 | [diff] [blame] | 137 | // commuteInstruction - We can commute rlwimi instructions, but only if the |
| 138 | // rotate amt is zero. We also have to munge the immediates a bit. |
Evan Cheng | 58dcb0e | 2008-06-16 07:33:11 +0000 | [diff] [blame] | 139 | MachineInstr * |
| 140 | PPCInstrInfo::commuteInstruction(MachineInstr *MI, bool NewMI) const { |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 141 | MachineFunction &MF = *MI->getParent()->getParent(); |
| 142 | |
Chris Lattner | 043870d | 2005-09-09 18:17:41 +0000 | [diff] [blame] | 143 | // Normal instructions can be commuted the obvious way. |
| 144 | if (MI->getOpcode() != PPC::RLWIMI) |
Evan Cheng | 58dcb0e | 2008-06-16 07:33:11 +0000 | [diff] [blame] | 145 | return TargetInstrInfoImpl::commuteInstruction(MI, NewMI); |
Chris Lattner | 043870d | 2005-09-09 18:17:41 +0000 | [diff] [blame] | 146 | |
| 147 | // Cannot commute if it has a non-zero rotate count. |
Chris Lattner | 9a1ceae | 2007-12-30 20:49:49 +0000 | [diff] [blame] | 148 | if (MI->getOperand(3).getImm() != 0) |
Chris Lattner | 043870d | 2005-09-09 18:17:41 +0000 | [diff] [blame] | 149 | return 0; |
| 150 | |
| 151 | // If we have a zero rotate count, we have: |
| 152 | // M = mask(MB,ME) |
| 153 | // Op0 = (Op1 & ~M) | (Op2 & M) |
| 154 | // Change this to: |
| 155 | // M = mask((ME+1)&31, (MB-1)&31) |
| 156 | // Op0 = (Op2 & ~M) | (Op1 & M) |
| 157 | |
| 158 | // Swap op1/op2 |
Evan Cheng | a4d16a1 | 2008-02-13 02:46:49 +0000 | [diff] [blame] | 159 | unsigned Reg0 = MI->getOperand(0).getReg(); |
Chris Lattner | 043870d | 2005-09-09 18:17:41 +0000 | [diff] [blame] | 160 | unsigned Reg1 = MI->getOperand(1).getReg(); |
| 161 | unsigned Reg2 = MI->getOperand(2).getReg(); |
Evan Cheng | 6ce7dc2 | 2006-11-15 20:58:11 +0000 | [diff] [blame] | 162 | bool Reg1IsKill = MI->getOperand(1).isKill(); |
| 163 | bool Reg2IsKill = MI->getOperand(2).isKill(); |
Evan Cheng | 58dcb0e | 2008-06-16 07:33:11 +0000 | [diff] [blame] | 164 | bool ChangeReg0 = false; |
Evan Cheng | a4d16a1 | 2008-02-13 02:46:49 +0000 | [diff] [blame] | 165 | // If machine instrs are no longer in two-address forms, update |
| 166 | // destination register as well. |
| 167 | if (Reg0 == Reg1) { |
| 168 | // Must be two address instruction! |
| 169 | assert(MI->getDesc().getOperandConstraint(0, TOI::TIED_TO) && |
| 170 | "Expecting a two-address instruction!"); |
Evan Cheng | a4d16a1 | 2008-02-13 02:46:49 +0000 | [diff] [blame] | 171 | Reg2IsKill = false; |
Evan Cheng | 58dcb0e | 2008-06-16 07:33:11 +0000 | [diff] [blame] | 172 | ChangeReg0 = true; |
Evan Cheng | a4d16a1 | 2008-02-13 02:46:49 +0000 | [diff] [blame] | 173 | } |
Evan Cheng | 58dcb0e | 2008-06-16 07:33:11 +0000 | [diff] [blame] | 174 | |
| 175 | // Masks. |
| 176 | unsigned MB = MI->getOperand(4).getImm(); |
| 177 | unsigned ME = MI->getOperand(5).getImm(); |
| 178 | |
| 179 | if (NewMI) { |
| 180 | // Create a new instruction. |
| 181 | unsigned Reg0 = ChangeReg0 ? Reg2 : MI->getOperand(0).getReg(); |
| 182 | bool Reg0IsDead = MI->getOperand(0).isDead(); |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 183 | return BuildMI(MF, MI->getDesc()) |
| 184 | .addReg(Reg0, true, false, false, Reg0IsDead) |
Evan Cheng | 58dcb0e | 2008-06-16 07:33:11 +0000 | [diff] [blame] | 185 | .addReg(Reg2, false, false, Reg2IsKill) |
| 186 | .addReg(Reg1, false, false, Reg1IsKill) |
| 187 | .addImm((ME+1) & 31) |
| 188 | .addImm((MB-1) & 31); |
| 189 | } |
| 190 | |
| 191 | if (ChangeReg0) |
| 192 | MI->getOperand(0).setReg(Reg2); |
Chris Lattner | e53f4a0 | 2006-05-04 17:52:23 +0000 | [diff] [blame] | 193 | MI->getOperand(2).setReg(Reg1); |
| 194 | MI->getOperand(1).setReg(Reg2); |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 195 | MI->getOperand(2).setIsKill(Reg1IsKill); |
| 196 | MI->getOperand(1).setIsKill(Reg2IsKill); |
Chris Lattner | 043870d | 2005-09-09 18:17:41 +0000 | [diff] [blame] | 197 | |
| 198 | // Swap the mask around. |
Chris Lattner | 9a1ceae | 2007-12-30 20:49:49 +0000 | [diff] [blame] | 199 | MI->getOperand(4).setImm((ME+1) & 31); |
| 200 | MI->getOperand(5).setImm((MB-1) & 31); |
Chris Lattner | 043870d | 2005-09-09 18:17:41 +0000 | [diff] [blame] | 201 | return MI; |
| 202 | } |
Chris Lattner | bbf1c72 | 2006-03-05 23:49:55 +0000 | [diff] [blame] | 203 | |
| 204 | void PPCInstrInfo::insertNoop(MachineBasicBlock &MBB, |
| 205 | MachineBasicBlock::iterator MI) const { |
Evan Cheng | c0f64ff | 2006-11-27 23:37:22 +0000 | [diff] [blame] | 206 | BuildMI(MBB, MI, get(PPC::NOP)); |
Chris Lattner | bbf1c72 | 2006-03-05 23:49:55 +0000 | [diff] [blame] | 207 | } |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 208 | |
| 209 | |
| 210 | // Branch analysis. |
| 211 | bool PPCInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,MachineBasicBlock *&TBB, |
| 212 | MachineBasicBlock *&FBB, |
Owen Anderson | 44eb65c | 2008-08-14 22:49:33 +0000 | [diff] [blame] | 213 | SmallVectorImpl<MachineOperand> &Cond) const { |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 214 | // If the block has no terminators, it just falls into the block after it. |
| 215 | MachineBasicBlock::iterator I = MBB.end(); |
Evan Cheng | bfd2ec4 | 2007-06-08 21:59:56 +0000 | [diff] [blame] | 216 | if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 217 | return false; |
| 218 | |
| 219 | // Get the last instruction in the block. |
| 220 | MachineInstr *LastInst = I; |
| 221 | |
| 222 | // If there is only one terminator instruction, process it. |
Evan Cheng | bfd2ec4 | 2007-06-08 21:59:56 +0000 | [diff] [blame] | 223 | if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) { |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 224 | if (LastInst->getOpcode() == PPC::B) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 225 | TBB = LastInst->getOperand(0).getMBB(); |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 226 | return false; |
Chris Lattner | 289c2d5 | 2006-11-17 22:14:47 +0000 | [diff] [blame] | 227 | } else if (LastInst->getOpcode() == PPC::BCC) { |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 228 | // Block ends with fall-through condbranch. |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 229 | TBB = LastInst->getOperand(2).getMBB(); |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 230 | Cond.push_back(LastInst->getOperand(0)); |
| 231 | Cond.push_back(LastInst->getOperand(1)); |
Chris Lattner | 7c4fe25 | 2006-10-21 06:03:11 +0000 | [diff] [blame] | 232 | return false; |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 233 | } |
| 234 | // Otherwise, don't know what this is. |
| 235 | return true; |
| 236 | } |
| 237 | |
| 238 | // Get the instruction before it if it's a terminator. |
| 239 | MachineInstr *SecondLastInst = I; |
| 240 | |
| 241 | // If there are three terminators, we don't know what sort of block this is. |
| 242 | if (SecondLastInst && I != MBB.begin() && |
Evan Cheng | bfd2ec4 | 2007-06-08 21:59:56 +0000 | [diff] [blame] | 243 | isUnpredicatedTerminator(--I)) |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 244 | return true; |
| 245 | |
Chris Lattner | 289c2d5 | 2006-11-17 22:14:47 +0000 | [diff] [blame] | 246 | // If the block ends with PPC::B and PPC:BCC, handle it. |
| 247 | if (SecondLastInst->getOpcode() == PPC::BCC && |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 248 | LastInst->getOpcode() == PPC::B) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 249 | TBB = SecondLastInst->getOperand(2).getMBB(); |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 250 | Cond.push_back(SecondLastInst->getOperand(0)); |
| 251 | Cond.push_back(SecondLastInst->getOperand(1)); |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 252 | FBB = LastInst->getOperand(0).getMBB(); |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 253 | return false; |
| 254 | } |
| 255 | |
Dale Johannesen | 13e8b51 | 2007-06-13 17:59:52 +0000 | [diff] [blame] | 256 | // If the block ends with two PPC:Bs, handle it. The second one is not |
| 257 | // executed, so remove it. |
| 258 | if (SecondLastInst->getOpcode() == PPC::B && |
| 259 | LastInst->getOpcode() == PPC::B) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 260 | TBB = SecondLastInst->getOperand(0).getMBB(); |
Dale Johannesen | 13e8b51 | 2007-06-13 17:59:52 +0000 | [diff] [blame] | 261 | I = LastInst; |
| 262 | I->eraseFromParent(); |
| 263 | return false; |
| 264 | } |
| 265 | |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 266 | // Otherwise, can't handle this. |
| 267 | return true; |
| 268 | } |
| 269 | |
Evan Cheng | b5cdaa2 | 2007-05-18 00:05:48 +0000 | [diff] [blame] | 270 | unsigned PPCInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const { |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 271 | MachineBasicBlock::iterator I = MBB.end(); |
Evan Cheng | b5cdaa2 | 2007-05-18 00:05:48 +0000 | [diff] [blame] | 272 | if (I == MBB.begin()) return 0; |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 273 | --I; |
Chris Lattner | 289c2d5 | 2006-11-17 22:14:47 +0000 | [diff] [blame] | 274 | if (I->getOpcode() != PPC::B && I->getOpcode() != PPC::BCC) |
Evan Cheng | b5cdaa2 | 2007-05-18 00:05:48 +0000 | [diff] [blame] | 275 | return 0; |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 276 | |
| 277 | // Remove the branch. |
| 278 | I->eraseFromParent(); |
| 279 | |
| 280 | I = MBB.end(); |
| 281 | |
Evan Cheng | b5cdaa2 | 2007-05-18 00:05:48 +0000 | [diff] [blame] | 282 | if (I == MBB.begin()) return 1; |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 283 | --I; |
Chris Lattner | 289c2d5 | 2006-11-17 22:14:47 +0000 | [diff] [blame] | 284 | if (I->getOpcode() != PPC::BCC) |
Evan Cheng | b5cdaa2 | 2007-05-18 00:05:48 +0000 | [diff] [blame] | 285 | return 1; |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 286 | |
| 287 | // Remove the branch. |
| 288 | I->eraseFromParent(); |
Evan Cheng | b5cdaa2 | 2007-05-18 00:05:48 +0000 | [diff] [blame] | 289 | return 2; |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 290 | } |
| 291 | |
Evan Cheng | b5cdaa2 | 2007-05-18 00:05:48 +0000 | [diff] [blame] | 292 | unsigned |
| 293 | PPCInstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB, |
| 294 | MachineBasicBlock *FBB, |
Owen Anderson | 44eb65c | 2008-08-14 22:49:33 +0000 | [diff] [blame] | 295 | const SmallVectorImpl<MachineOperand> &Cond) const { |
Chris Lattner | 2dc7723 | 2006-10-17 18:06:55 +0000 | [diff] [blame] | 296 | // Shouldn't be a fall through. |
| 297 | assert(TBB && "InsertBranch must not be told to insert a fallthrough"); |
Chris Lattner | 5410806 | 2006-10-21 05:36:13 +0000 | [diff] [blame] | 298 | assert((Cond.size() == 2 || Cond.size() == 0) && |
| 299 | "PPC branch conditions have two components!"); |
Chris Lattner | 2dc7723 | 2006-10-17 18:06:55 +0000 | [diff] [blame] | 300 | |
Chris Lattner | 5410806 | 2006-10-21 05:36:13 +0000 | [diff] [blame] | 301 | // One-way branch. |
Chris Lattner | 2dc7723 | 2006-10-17 18:06:55 +0000 | [diff] [blame] | 302 | if (FBB == 0) { |
Chris Lattner | 5410806 | 2006-10-21 05:36:13 +0000 | [diff] [blame] | 303 | if (Cond.empty()) // Unconditional branch |
Evan Cheng | c0f64ff | 2006-11-27 23:37:22 +0000 | [diff] [blame] | 304 | BuildMI(&MBB, get(PPC::B)).addMBB(TBB); |
Chris Lattner | 5410806 | 2006-10-21 05:36:13 +0000 | [diff] [blame] | 305 | else // Conditional branch |
Evan Cheng | c0f64ff | 2006-11-27 23:37:22 +0000 | [diff] [blame] | 306 | BuildMI(&MBB, get(PPC::BCC)) |
Chris Lattner | 18258c6 | 2006-11-17 22:37:34 +0000 | [diff] [blame] | 307 | .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB); |
Evan Cheng | b5cdaa2 | 2007-05-18 00:05:48 +0000 | [diff] [blame] | 308 | return 1; |
Chris Lattner | 2dc7723 | 2006-10-17 18:06:55 +0000 | [diff] [blame] | 309 | } |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 310 | |
Chris Lattner | 879d09c | 2006-10-21 05:42:09 +0000 | [diff] [blame] | 311 | // Two-way Conditional Branch. |
Evan Cheng | c0f64ff | 2006-11-27 23:37:22 +0000 | [diff] [blame] | 312 | BuildMI(&MBB, get(PPC::BCC)) |
Chris Lattner | 18258c6 | 2006-11-17 22:37:34 +0000 | [diff] [blame] | 313 | .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB); |
Evan Cheng | c0f64ff | 2006-11-27 23:37:22 +0000 | [diff] [blame] | 314 | BuildMI(&MBB, get(PPC::B)).addMBB(FBB); |
Evan Cheng | b5cdaa2 | 2007-05-18 00:05:48 +0000 | [diff] [blame] | 315 | return 2; |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 316 | } |
| 317 | |
Owen Anderson | 940f83e | 2008-08-26 18:03:31 +0000 | [diff] [blame] | 318 | bool PPCInstrInfo::copyRegToReg(MachineBasicBlock &MBB, |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 319 | MachineBasicBlock::iterator MI, |
| 320 | unsigned DestReg, unsigned SrcReg, |
| 321 | const TargetRegisterClass *DestRC, |
| 322 | const TargetRegisterClass *SrcRC) const { |
| 323 | if (DestRC != SrcRC) { |
Owen Anderson | 940f83e | 2008-08-26 18:03:31 +0000 | [diff] [blame] | 324 | // Not yet supported! |
| 325 | return false; |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 326 | } |
| 327 | |
| 328 | if (DestRC == PPC::GPRCRegisterClass) { |
| 329 | BuildMI(MBB, MI, get(PPC::OR), DestReg).addReg(SrcReg).addReg(SrcReg); |
| 330 | } else if (DestRC == PPC::G8RCRegisterClass) { |
| 331 | BuildMI(MBB, MI, get(PPC::OR8), DestReg).addReg(SrcReg).addReg(SrcReg); |
| 332 | } else if (DestRC == PPC::F4RCRegisterClass) { |
| 333 | BuildMI(MBB, MI, get(PPC::FMRS), DestReg).addReg(SrcReg); |
| 334 | } else if (DestRC == PPC::F8RCRegisterClass) { |
| 335 | BuildMI(MBB, MI, get(PPC::FMRD), DestReg).addReg(SrcReg); |
| 336 | } else if (DestRC == PPC::CRRCRegisterClass) { |
| 337 | BuildMI(MBB, MI, get(PPC::MCRF), DestReg).addReg(SrcReg); |
| 338 | } else if (DestRC == PPC::VRRCRegisterClass) { |
| 339 | BuildMI(MBB, MI, get(PPC::VOR), DestReg).addReg(SrcReg).addReg(SrcReg); |
Nicolas Geoffray | 0404cd9 | 2008-03-10 14:12:10 +0000 | [diff] [blame] | 340 | } else if (DestRC == PPC::CRBITRCRegisterClass) { |
| 341 | BuildMI(MBB, MI, get(PPC::CROR), DestReg).addReg(SrcReg).addReg(SrcReg); |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 342 | } else { |
Owen Anderson | 940f83e | 2008-08-26 18:03:31 +0000 | [diff] [blame] | 343 | // Attempt to copy register that is not GPR or FPR |
| 344 | return false; |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 345 | } |
Owen Anderson | 940f83e | 2008-08-26 18:03:31 +0000 | [diff] [blame] | 346 | |
| 347 | return true; |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 348 | } |
| 349 | |
Bill Wendling | 4a66e9a | 2008-03-10 22:49:16 +0000 | [diff] [blame] | 350 | bool |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 351 | PPCInstrInfo::StoreRegToStackSlot(MachineFunction &MF, |
| 352 | unsigned SrcReg, bool isKill, |
Bill Wendling | 4a66e9a | 2008-03-10 22:49:16 +0000 | [diff] [blame] | 353 | int FrameIdx, |
| 354 | const TargetRegisterClass *RC, |
| 355 | SmallVectorImpl<MachineInstr*> &NewMIs) const{ |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 356 | if (RC == PPC::GPRCRegisterClass) { |
| 357 | if (SrcReg != PPC::LR) { |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 358 | NewMIs.push_back(addFrameReference(BuildMI(MF, get(PPC::STW)) |
Bill Wendling | 4a66e9a | 2008-03-10 22:49:16 +0000 | [diff] [blame] | 359 | .addReg(SrcReg, false, false, isKill), |
| 360 | FrameIdx)); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 361 | } else { |
| 362 | // FIXME: this spills LR immediately to memory in one step. To do this, |
| 363 | // we use R11, which we know cannot be used in the prolog/epilog. This is |
| 364 | // a hack. |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 365 | NewMIs.push_back(BuildMI(MF, get(PPC::MFLR), PPC::R11)); |
| 366 | NewMIs.push_back(addFrameReference(BuildMI(MF, get(PPC::STW)) |
Bill Wendling | 4a66e9a | 2008-03-10 22:49:16 +0000 | [diff] [blame] | 367 | .addReg(PPC::R11, false, false, isKill), |
| 368 | FrameIdx)); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 369 | } |
| 370 | } else if (RC == PPC::G8RCRegisterClass) { |
| 371 | if (SrcReg != PPC::LR8) { |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 372 | NewMIs.push_back(addFrameReference(BuildMI(MF, get(PPC::STD)) |
Chris Lattner | cb341de | 2008-03-10 18:55:53 +0000 | [diff] [blame] | 373 | .addReg(SrcReg, false, false, isKill), FrameIdx)); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 374 | } else { |
| 375 | // FIXME: this spills LR immediately to memory in one step. To do this, |
| 376 | // we use R11, which we know cannot be used in the prolog/epilog. This is |
| 377 | // a hack. |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 378 | NewMIs.push_back(BuildMI(MF, get(PPC::MFLR8), PPC::X11)); |
| 379 | NewMIs.push_back(addFrameReference(BuildMI(MF, get(PPC::STD)) |
Chris Lattner | cb341de | 2008-03-10 18:55:53 +0000 | [diff] [blame] | 380 | .addReg(PPC::X11, false, false, isKill), FrameIdx)); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 381 | } |
| 382 | } else if (RC == PPC::F8RCRegisterClass) { |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 383 | NewMIs.push_back(addFrameReference(BuildMI(MF, get(PPC::STFD)) |
Chris Lattner | cb341de | 2008-03-10 18:55:53 +0000 | [diff] [blame] | 384 | .addReg(SrcReg, false, false, isKill), FrameIdx)); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 385 | } else if (RC == PPC::F4RCRegisterClass) { |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 386 | NewMIs.push_back(addFrameReference(BuildMI(MF, get(PPC::STFS)) |
Chris Lattner | cb341de | 2008-03-10 18:55:53 +0000 | [diff] [blame] | 387 | .addReg(SrcReg, false, false, isKill), FrameIdx)); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 388 | } else if (RC == PPC::CRRCRegisterClass) { |
Bill Wendling | 4a66e9a | 2008-03-10 22:49:16 +0000 | [diff] [blame] | 389 | if ((EnablePPC32RS && !TM.getSubtargetImpl()->isPPC64()) || |
| 390 | (EnablePPC64RS && TM.getSubtargetImpl()->isPPC64())) { |
| 391 | // FIXME (64-bit): Enable |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 392 | NewMIs.push_back(addFrameReference(BuildMI(MF, get(PPC::SPILL_CR)) |
Bill Wendling | 7194aaf | 2008-03-03 22:19:16 +0000 | [diff] [blame] | 393 | .addReg(SrcReg, false, false, isKill), |
Chris Lattner | 71a2cb2 | 2008-03-20 01:22:40 +0000 | [diff] [blame] | 394 | FrameIdx)); |
Bill Wendling | 7194aaf | 2008-03-03 22:19:16 +0000 | [diff] [blame] | 395 | return true; |
| 396 | } else { |
| 397 | // FIXME: We use R0 here, because it isn't available for RA. We need to |
| 398 | // store the CR in the low 4-bits of the saved value. First, issue a MFCR |
| 399 | // to save all of the CRBits. |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 400 | NewMIs.push_back(BuildMI(MF, get(PPC::MFCR), PPC::R0)); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 401 | |
Bill Wendling | 7194aaf | 2008-03-03 22:19:16 +0000 | [diff] [blame] | 402 | // If the saved register wasn't CR0, shift the bits left so that they are |
| 403 | // in CR0's slot. |
| 404 | if (SrcReg != PPC::CR0) { |
| 405 | unsigned ShiftBits = PPCRegisterInfo::getRegisterNumbering(SrcReg)*4; |
| 406 | // rlwinm r0, r0, ShiftBits, 0, 31. |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 407 | NewMIs.push_back(BuildMI(MF, get(PPC::RLWINM), PPC::R0) |
Chris Lattner | cb341de | 2008-03-10 18:55:53 +0000 | [diff] [blame] | 408 | .addReg(PPC::R0).addImm(ShiftBits).addImm(0).addImm(31)); |
Bill Wendling | 7194aaf | 2008-03-03 22:19:16 +0000 | [diff] [blame] | 409 | } |
| 410 | |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 411 | NewMIs.push_back(addFrameReference(BuildMI(MF, get(PPC::STW)) |
Bill Wendling | 7194aaf | 2008-03-03 22:19:16 +0000 | [diff] [blame] | 412 | .addReg(PPC::R0, false, false, isKill), |
| 413 | FrameIdx)); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 414 | } |
Nicolas Geoffray | 0404cd9 | 2008-03-10 14:12:10 +0000 | [diff] [blame] | 415 | } else if (RC == PPC::CRBITRCRegisterClass) { |
| 416 | // FIXME: We use CRi here because there is no mtcrf on a bit. Since the |
| 417 | // backend currently only uses CR1EQ as an individual bit, this should |
| 418 | // not cause any bug. If we need other uses of CR bits, the following |
| 419 | // code may be invalid. |
Nicolas Geoffray | 9348c69 | 2008-03-10 17:46:45 +0000 | [diff] [blame] | 420 | unsigned Reg = 0; |
Nicolas Geoffray | 0404cd9 | 2008-03-10 14:12:10 +0000 | [diff] [blame] | 421 | if (SrcReg >= PPC::CR0LT || SrcReg <= PPC::CR0UN) |
Nicolas Geoffray | 9348c69 | 2008-03-10 17:46:45 +0000 | [diff] [blame] | 422 | Reg = PPC::CR0; |
Nicolas Geoffray | 0404cd9 | 2008-03-10 14:12:10 +0000 | [diff] [blame] | 423 | else if (SrcReg >= PPC::CR1LT || SrcReg <= PPC::CR1UN) |
Nicolas Geoffray | 9348c69 | 2008-03-10 17:46:45 +0000 | [diff] [blame] | 424 | Reg = PPC::CR1; |
| 425 | else if (SrcReg >= PPC::CR2LT || SrcReg <= PPC::CR2UN) |
| 426 | Reg = PPC::CR2; |
| 427 | else if (SrcReg >= PPC::CR3LT || SrcReg <= PPC::CR3UN) |
| 428 | Reg = PPC::CR3; |
| 429 | else if (SrcReg >= PPC::CR4LT || SrcReg <= PPC::CR4UN) |
| 430 | Reg = PPC::CR4; |
| 431 | else if (SrcReg >= PPC::CR5LT || SrcReg <= PPC::CR5UN) |
| 432 | Reg = PPC::CR5; |
| 433 | else if (SrcReg >= PPC::CR6LT || SrcReg <= PPC::CR6UN) |
| 434 | Reg = PPC::CR6; |
| 435 | else if (SrcReg >= PPC::CR7LT || SrcReg <= PPC::CR7UN) |
| 436 | Reg = PPC::CR7; |
| 437 | |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 438 | return StoreRegToStackSlot(MF, Reg, isKill, FrameIdx, |
Nicolas Geoffray | 9348c69 | 2008-03-10 17:46:45 +0000 | [diff] [blame] | 439 | PPC::CRRCRegisterClass, NewMIs); |
| 440 | |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 441 | } else if (RC == PPC::VRRCRegisterClass) { |
| 442 | // We don't have indexed addressing for vector loads. Emit: |
| 443 | // R0 = ADDI FI# |
| 444 | // STVX VAL, 0, R0 |
| 445 | // |
| 446 | // FIXME: We use R0 here, because it isn't available for RA. |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 447 | NewMIs.push_back(addFrameReference(BuildMI(MF, get(PPC::ADDI), PPC::R0), |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 448 | FrameIdx, 0, 0)); |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 449 | NewMIs.push_back(BuildMI(MF, get(PPC::STVX)) |
Chris Lattner | cb341de | 2008-03-10 18:55:53 +0000 | [diff] [blame] | 450 | .addReg(SrcReg, false, false, isKill).addReg(PPC::R0).addReg(PPC::R0)); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 451 | } else { |
| 452 | assert(0 && "Unknown regclass!"); |
| 453 | abort(); |
| 454 | } |
Bill Wendling | 7194aaf | 2008-03-03 22:19:16 +0000 | [diff] [blame] | 455 | |
| 456 | return false; |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 457 | } |
| 458 | |
| 459 | void |
| 460 | PPCInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB, |
Bill Wendling | 7194aaf | 2008-03-03 22:19:16 +0000 | [diff] [blame] | 461 | MachineBasicBlock::iterator MI, |
| 462 | unsigned SrcReg, bool isKill, int FrameIdx, |
| 463 | const TargetRegisterClass *RC) const { |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 464 | MachineFunction &MF = *MBB.getParent(); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 465 | SmallVector<MachineInstr*, 4> NewMIs; |
Bill Wendling | 7194aaf | 2008-03-03 22:19:16 +0000 | [diff] [blame] | 466 | |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 467 | if (StoreRegToStackSlot(MF, SrcReg, isKill, FrameIdx, RC, NewMIs)) { |
| 468 | PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>(); |
Bill Wendling | 7194aaf | 2008-03-03 22:19:16 +0000 | [diff] [blame] | 469 | FuncInfo->setSpillsCR(); |
| 470 | } |
| 471 | |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 472 | for (unsigned i = 0, e = NewMIs.size(); i != e; ++i) |
| 473 | MBB.insert(MI, NewMIs[i]); |
| 474 | } |
| 475 | |
| 476 | void PPCInstrInfo::storeRegToAddr(MachineFunction &MF, unsigned SrcReg, |
Bill Wendling | 7194aaf | 2008-03-03 22:19:16 +0000 | [diff] [blame] | 477 | bool isKill, |
| 478 | SmallVectorImpl<MachineOperand> &Addr, |
| 479 | const TargetRegisterClass *RC, |
| 480 | SmallVectorImpl<MachineInstr*> &NewMIs) const{ |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame^] | 481 | if (Addr[0].isFI()) { |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 482 | if (StoreRegToStackSlot(MF, SrcReg, isKill, |
| 483 | Addr[0].getIndex(), RC, NewMIs)) { |
Bill Wendling | 7194aaf | 2008-03-03 22:19:16 +0000 | [diff] [blame] | 484 | PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>(); |
| 485 | FuncInfo->setSpillsCR(); |
| 486 | } |
| 487 | |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 488 | return; |
| 489 | } |
| 490 | |
| 491 | unsigned Opc = 0; |
| 492 | if (RC == PPC::GPRCRegisterClass) { |
| 493 | Opc = PPC::STW; |
| 494 | } else if (RC == PPC::G8RCRegisterClass) { |
| 495 | Opc = PPC::STD; |
| 496 | } else if (RC == PPC::F8RCRegisterClass) { |
| 497 | Opc = PPC::STFD; |
| 498 | } else if (RC == PPC::F4RCRegisterClass) { |
| 499 | Opc = PPC::STFS; |
| 500 | } else if (RC == PPC::VRRCRegisterClass) { |
| 501 | Opc = PPC::STVX; |
| 502 | } else { |
| 503 | assert(0 && "Unknown regclass!"); |
| 504 | abort(); |
| 505 | } |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 506 | MachineInstrBuilder MIB = BuildMI(MF, get(Opc)) |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 507 | .addReg(SrcReg, false, false, isKill); |
| 508 | for (unsigned i = 0, e = Addr.size(); i != e; ++i) { |
| 509 | MachineOperand &MO = Addr[i]; |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame^] | 510 | if (MO.isReg()) |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 511 | MIB.addReg(MO.getReg()); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame^] | 512 | else if (MO.isImm()) |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 513 | MIB.addImm(MO.getImm()); |
| 514 | else |
| 515 | MIB.addFrameIndex(MO.getIndex()); |
| 516 | } |
| 517 | NewMIs.push_back(MIB); |
| 518 | return; |
| 519 | } |
| 520 | |
Bill Wendling | 4a66e9a | 2008-03-10 22:49:16 +0000 | [diff] [blame] | 521 | void |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 522 | PPCInstrInfo::LoadRegFromStackSlot(MachineFunction &MF, |
| 523 | unsigned DestReg, int FrameIdx, |
Bill Wendling | 4a66e9a | 2008-03-10 22:49:16 +0000 | [diff] [blame] | 524 | const TargetRegisterClass *RC, |
| 525 | SmallVectorImpl<MachineInstr*> &NewMIs)const{ |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 526 | if (RC == PPC::GPRCRegisterClass) { |
| 527 | if (DestReg != PPC::LR) { |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 528 | NewMIs.push_back(addFrameReference(BuildMI(MF, get(PPC::LWZ), DestReg), |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 529 | FrameIdx)); |
| 530 | } else { |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 531 | NewMIs.push_back(addFrameReference(BuildMI(MF, get(PPC::LWZ), PPC::R11), |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 532 | FrameIdx)); |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 533 | NewMIs.push_back(BuildMI(MF, get(PPC::MTLR)).addReg(PPC::R11)); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 534 | } |
| 535 | } else if (RC == PPC::G8RCRegisterClass) { |
| 536 | if (DestReg != PPC::LR8) { |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 537 | NewMIs.push_back(addFrameReference(BuildMI(MF, get(PPC::LD), DestReg), |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 538 | FrameIdx)); |
| 539 | } else { |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 540 | NewMIs.push_back(addFrameReference(BuildMI(MF, get(PPC::LD), PPC::R11), |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 541 | FrameIdx)); |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 542 | NewMIs.push_back(BuildMI(MF, get(PPC::MTLR8)).addReg(PPC::R11)); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 543 | } |
| 544 | } else if (RC == PPC::F8RCRegisterClass) { |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 545 | NewMIs.push_back(addFrameReference(BuildMI(MF, get(PPC::LFD), DestReg), |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 546 | FrameIdx)); |
| 547 | } else if (RC == PPC::F4RCRegisterClass) { |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 548 | NewMIs.push_back(addFrameReference(BuildMI(MF, get(PPC::LFS), DestReg), |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 549 | FrameIdx)); |
| 550 | } else if (RC == PPC::CRRCRegisterClass) { |
| 551 | // FIXME: We use R0 here, because it isn't available for RA. |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 552 | NewMIs.push_back(addFrameReference(BuildMI(MF, get(PPC::LWZ), PPC::R0), |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 553 | FrameIdx)); |
| 554 | |
| 555 | // If the reloaded register isn't CR0, shift the bits right so that they are |
| 556 | // in the right CR's slot. |
| 557 | if (DestReg != PPC::CR0) { |
| 558 | unsigned ShiftBits = PPCRegisterInfo::getRegisterNumbering(DestReg)*4; |
| 559 | // rlwinm r11, r11, 32-ShiftBits, 0, 31. |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 560 | NewMIs.push_back(BuildMI(MF, get(PPC::RLWINM), PPC::R0) |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 561 | .addReg(PPC::R0).addImm(32-ShiftBits).addImm(0).addImm(31)); |
| 562 | } |
| 563 | |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 564 | NewMIs.push_back(BuildMI(MF, get(PPC::MTCRF), DestReg).addReg(PPC::R0)); |
Nicolas Geoffray | 0404cd9 | 2008-03-10 14:12:10 +0000 | [diff] [blame] | 565 | } else if (RC == PPC::CRBITRCRegisterClass) { |
Nicolas Geoffray | 9348c69 | 2008-03-10 17:46:45 +0000 | [diff] [blame] | 566 | |
| 567 | unsigned Reg = 0; |
Nicolas Geoffray | 0404cd9 | 2008-03-10 14:12:10 +0000 | [diff] [blame] | 568 | if (DestReg >= PPC::CR0LT || DestReg <= PPC::CR0UN) |
Nicolas Geoffray | 9348c69 | 2008-03-10 17:46:45 +0000 | [diff] [blame] | 569 | Reg = PPC::CR0; |
Nicolas Geoffray | 0404cd9 | 2008-03-10 14:12:10 +0000 | [diff] [blame] | 570 | else if (DestReg >= PPC::CR1LT || DestReg <= PPC::CR1UN) |
Nicolas Geoffray | 9348c69 | 2008-03-10 17:46:45 +0000 | [diff] [blame] | 571 | Reg = PPC::CR1; |
| 572 | else if (DestReg >= PPC::CR2LT || DestReg <= PPC::CR2UN) |
| 573 | Reg = PPC::CR2; |
| 574 | else if (DestReg >= PPC::CR3LT || DestReg <= PPC::CR3UN) |
| 575 | Reg = PPC::CR3; |
| 576 | else if (DestReg >= PPC::CR4LT || DestReg <= PPC::CR4UN) |
| 577 | Reg = PPC::CR4; |
| 578 | else if (DestReg >= PPC::CR5LT || DestReg <= PPC::CR5UN) |
| 579 | Reg = PPC::CR5; |
| 580 | else if (DestReg >= PPC::CR6LT || DestReg <= PPC::CR6UN) |
| 581 | Reg = PPC::CR6; |
| 582 | else if (DestReg >= PPC::CR7LT || DestReg <= PPC::CR7UN) |
| 583 | Reg = PPC::CR7; |
| 584 | |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 585 | return LoadRegFromStackSlot(MF, Reg, FrameIdx, |
Nicolas Geoffray | 9348c69 | 2008-03-10 17:46:45 +0000 | [diff] [blame] | 586 | PPC::CRRCRegisterClass, NewMIs); |
| 587 | |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 588 | } else if (RC == PPC::VRRCRegisterClass) { |
| 589 | // We don't have indexed addressing for vector loads. Emit: |
| 590 | // R0 = ADDI FI# |
| 591 | // Dest = LVX 0, R0 |
| 592 | // |
| 593 | // FIXME: We use R0 here, because it isn't available for RA. |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 594 | NewMIs.push_back(addFrameReference(BuildMI(MF, get(PPC::ADDI), PPC::R0), |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 595 | FrameIdx, 0, 0)); |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 596 | NewMIs.push_back(BuildMI(MF, get(PPC::LVX),DestReg).addReg(PPC::R0) |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 597 | .addReg(PPC::R0)); |
| 598 | } else { |
| 599 | assert(0 && "Unknown regclass!"); |
| 600 | abort(); |
| 601 | } |
| 602 | } |
| 603 | |
| 604 | void |
| 605 | PPCInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB, |
Bill Wendling | 7194aaf | 2008-03-03 22:19:16 +0000 | [diff] [blame] | 606 | MachineBasicBlock::iterator MI, |
| 607 | unsigned DestReg, int FrameIdx, |
| 608 | const TargetRegisterClass *RC) const { |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 609 | MachineFunction &MF = *MBB.getParent(); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 610 | SmallVector<MachineInstr*, 4> NewMIs; |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 611 | LoadRegFromStackSlot(MF, DestReg, FrameIdx, RC, NewMIs); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 612 | for (unsigned i = 0, e = NewMIs.size(); i != e; ++i) |
| 613 | MBB.insert(MI, NewMIs[i]); |
| 614 | } |
| 615 | |
| 616 | void PPCInstrInfo::loadRegFromAddr(MachineFunction &MF, unsigned DestReg, |
Bill Wendling | 7194aaf | 2008-03-03 22:19:16 +0000 | [diff] [blame] | 617 | SmallVectorImpl<MachineOperand> &Addr, |
| 618 | const TargetRegisterClass *RC, |
| 619 | SmallVectorImpl<MachineInstr*> &NewMIs)const{ |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame^] | 620 | if (Addr[0].isFI()) { |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 621 | LoadRegFromStackSlot(MF, DestReg, Addr[0].getIndex(), RC, NewMIs); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 622 | return; |
| 623 | } |
| 624 | |
| 625 | unsigned Opc = 0; |
| 626 | if (RC == PPC::GPRCRegisterClass) { |
| 627 | assert(DestReg != PPC::LR && "Can't handle this yet!"); |
| 628 | Opc = PPC::LWZ; |
| 629 | } else if (RC == PPC::G8RCRegisterClass) { |
| 630 | assert(DestReg != PPC::LR8 && "Can't handle this yet!"); |
| 631 | Opc = PPC::LD; |
| 632 | } else if (RC == PPC::F8RCRegisterClass) { |
| 633 | Opc = PPC::LFD; |
| 634 | } else if (RC == PPC::F4RCRegisterClass) { |
| 635 | Opc = PPC::LFS; |
| 636 | } else if (RC == PPC::VRRCRegisterClass) { |
| 637 | Opc = PPC::LVX; |
| 638 | } else { |
| 639 | assert(0 && "Unknown regclass!"); |
| 640 | abort(); |
| 641 | } |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 642 | MachineInstrBuilder MIB = BuildMI(MF, get(Opc), DestReg); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 643 | for (unsigned i = 0, e = Addr.size(); i != e; ++i) { |
| 644 | MachineOperand &MO = Addr[i]; |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame^] | 645 | if (MO.isReg()) |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 646 | MIB.addReg(MO.getReg()); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame^] | 647 | else if (MO.isImm()) |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 648 | MIB.addImm(MO.getImm()); |
| 649 | else |
| 650 | MIB.addFrameIndex(MO.getIndex()); |
| 651 | } |
| 652 | NewMIs.push_back(MIB); |
| 653 | return; |
| 654 | } |
| 655 | |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 656 | /// foldMemoryOperand - PowerPC (like most RISC's) can only fold spills into |
| 657 | /// copy instructions, turning them into load/store instructions. |
Evan Cheng | 5fd79d0 | 2008-02-08 21:20:40 +0000 | [diff] [blame] | 658 | MachineInstr *PPCInstrInfo::foldMemoryOperand(MachineFunction &MF, |
| 659 | MachineInstr *MI, |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 660 | SmallVectorImpl<unsigned> &Ops, |
| 661 | int FrameIndex) const { |
| 662 | if (Ops.size() != 1) return NULL; |
| 663 | |
| 664 | // Make sure this is a reg-reg copy. Note that we can't handle MCRF, because |
| 665 | // it takes more than one instruction to store it. |
| 666 | unsigned Opc = MI->getOpcode(); |
| 667 | unsigned OpNum = Ops[0]; |
| 668 | |
| 669 | MachineInstr *NewMI = NULL; |
| 670 | if ((Opc == PPC::OR && |
| 671 | MI->getOperand(1).getReg() == MI->getOperand(2).getReg())) { |
| 672 | if (OpNum == 0) { // move -> store |
| 673 | unsigned InReg = MI->getOperand(1).getReg(); |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 674 | bool isKill = MI->getOperand(1).isKill(); |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 675 | NewMI = addFrameReference(BuildMI(MF, get(PPC::STW)) |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 676 | .addReg(InReg, false, false, isKill), |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 677 | FrameIndex); |
| 678 | } else { // move -> load |
| 679 | unsigned OutReg = MI->getOperand(0).getReg(); |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 680 | bool isDead = MI->getOperand(0).isDead(); |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 681 | NewMI = addFrameReference(BuildMI(MF, get(PPC::LWZ)) |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 682 | .addReg(OutReg, true, false, false, isDead), |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 683 | FrameIndex); |
| 684 | } |
| 685 | } else if ((Opc == PPC::OR8 && |
| 686 | MI->getOperand(1).getReg() == MI->getOperand(2).getReg())) { |
| 687 | if (OpNum == 0) { // move -> store |
| 688 | unsigned InReg = MI->getOperand(1).getReg(); |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 689 | bool isKill = MI->getOperand(1).isKill(); |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 690 | NewMI = addFrameReference(BuildMI(MF, get(PPC::STD)) |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 691 | .addReg(InReg, false, false, isKill), |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 692 | FrameIndex); |
| 693 | } else { // move -> load |
| 694 | unsigned OutReg = MI->getOperand(0).getReg(); |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 695 | bool isDead = MI->getOperand(0).isDead(); |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 696 | NewMI = addFrameReference(BuildMI(MF, get(PPC::LD)) |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 697 | .addReg(OutReg, true, false, false, isDead), |
| 698 | FrameIndex); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 699 | } |
| 700 | } else if (Opc == PPC::FMRD) { |
| 701 | if (OpNum == 0) { // move -> store |
| 702 | unsigned InReg = MI->getOperand(1).getReg(); |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 703 | bool isKill = MI->getOperand(1).isKill(); |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 704 | NewMI = addFrameReference(BuildMI(MF, get(PPC::STFD)) |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 705 | .addReg(InReg, false, false, isKill), |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 706 | FrameIndex); |
| 707 | } else { // move -> load |
| 708 | unsigned OutReg = MI->getOperand(0).getReg(); |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 709 | bool isDead = MI->getOperand(0).isDead(); |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 710 | NewMI = addFrameReference(BuildMI(MF, get(PPC::LFD)) |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 711 | .addReg(OutReg, true, false, false, isDead), |
| 712 | FrameIndex); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 713 | } |
| 714 | } else if (Opc == PPC::FMRS) { |
| 715 | if (OpNum == 0) { // move -> store |
| 716 | unsigned InReg = MI->getOperand(1).getReg(); |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 717 | bool isKill = MI->getOperand(1).isKill(); |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 718 | NewMI = addFrameReference(BuildMI(MF, get(PPC::STFS)) |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 719 | .addReg(InReg, false, false, isKill), |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 720 | FrameIndex); |
| 721 | } else { // move -> load |
| 722 | unsigned OutReg = MI->getOperand(0).getReg(); |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 723 | bool isDead = MI->getOperand(0).isDead(); |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 724 | NewMI = addFrameReference(BuildMI(MF, get(PPC::LFS)) |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 725 | .addReg(OutReg, true, false, false, isDead), |
| 726 | FrameIndex); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 727 | } |
| 728 | } |
| 729 | |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 730 | return NewMI; |
| 731 | } |
| 732 | |
| 733 | bool PPCInstrInfo::canFoldMemoryOperand(MachineInstr *MI, |
Evan Cheng | 5fd79d0 | 2008-02-08 21:20:40 +0000 | [diff] [blame] | 734 | SmallVectorImpl<unsigned> &Ops) const { |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 735 | if (Ops.size() != 1) return false; |
| 736 | |
| 737 | // Make sure this is a reg-reg copy. Note that we can't handle MCRF, because |
| 738 | // it takes more than one instruction to store it. |
| 739 | unsigned Opc = MI->getOpcode(); |
| 740 | |
| 741 | if ((Opc == PPC::OR && |
| 742 | MI->getOperand(1).getReg() == MI->getOperand(2).getReg())) |
| 743 | return true; |
| 744 | else if ((Opc == PPC::OR8 && |
| 745 | MI->getOperand(1).getReg() == MI->getOperand(2).getReg())) |
| 746 | return true; |
| 747 | else if (Opc == PPC::FMRD || Opc == PPC::FMRS) |
| 748 | return true; |
| 749 | |
| 750 | return false; |
| 751 | } |
| 752 | |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 753 | |
Chris Lattner | ef13982 | 2006-10-28 17:35:02 +0000 | [diff] [blame] | 754 | bool PPCInstrInfo::BlockHasNoFallThrough(MachineBasicBlock &MBB) const { |
| 755 | if (MBB.empty()) return false; |
| 756 | |
| 757 | switch (MBB.back().getOpcode()) { |
Evan Cheng | 126f17a | 2007-05-21 18:44:17 +0000 | [diff] [blame] | 758 | case PPC::BLR: // Return. |
Chris Lattner | ef13982 | 2006-10-28 17:35:02 +0000 | [diff] [blame] | 759 | case PPC::B: // Uncond branch. |
| 760 | case PPC::BCTR: // Indirect branch. |
| 761 | return true; |
| 762 | default: return false; |
| 763 | } |
| 764 | } |
| 765 | |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 766 | bool PPCInstrInfo:: |
Owen Anderson | 44eb65c | 2008-08-14 22:49:33 +0000 | [diff] [blame] | 767 | ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const { |
Chris Lattner | 7c4fe25 | 2006-10-21 06:03:11 +0000 | [diff] [blame] | 768 | assert(Cond.size() == 2 && "Invalid PPC branch opcode!"); |
| 769 | // Leave the CR# the same, but invert the condition. |
Chris Lattner | 18258c6 | 2006-11-17 22:37:34 +0000 | [diff] [blame] | 770 | Cond[0].setImm(PPC::InvertPredicate((PPC::Predicate)Cond[0].getImm())); |
Chris Lattner | 7c4fe25 | 2006-10-21 06:03:11 +0000 | [diff] [blame] | 771 | return false; |
Chris Lattner | c50e2bc | 2006-10-13 21:21:17 +0000 | [diff] [blame] | 772 | } |
Nicolas Geoffray | 52e724a | 2008-04-16 20:10:13 +0000 | [diff] [blame] | 773 | |
| 774 | /// GetInstSize - Return the number of bytes of code the specified |
| 775 | /// instruction may be. This returns the maximum number of bytes. |
| 776 | /// |
| 777 | unsigned PPCInstrInfo::GetInstSizeInBytes(const MachineInstr *MI) const { |
| 778 | switch (MI->getOpcode()) { |
| 779 | case PPC::INLINEASM: { // Inline Asm: Variable size. |
| 780 | const MachineFunction *MF = MI->getParent()->getParent(); |
| 781 | const char *AsmStr = MI->getOperand(0).getSymbolName(); |
| 782 | return MF->getTarget().getTargetAsmInfo()->getInlineAsmLength(AsmStr); |
| 783 | } |
Dan Gohman | 4406604 | 2008-07-01 00:05:16 +0000 | [diff] [blame] | 784 | case PPC::DBG_LABEL: |
| 785 | case PPC::EH_LABEL: |
| 786 | case PPC::GC_LABEL: |
Nicolas Geoffray | 52e724a | 2008-04-16 20:10:13 +0000 | [diff] [blame] | 787 | return 0; |
Nicolas Geoffray | 52e724a | 2008-04-16 20:10:13 +0000 | [diff] [blame] | 788 | default: |
| 789 | return 4; // PowerPC instructions are all 4 bytes |
| 790 | } |
| 791 | } |