blob: 39082284aad52ee113ff357a7debff9a4ff24220 [file] [log] [blame]
Misha Brukman91b5ca82004-07-26 18:45:48 +00001//===-- X86FloatingPoint.cpp - Floating point Reg -> Stack converter ------===//
Misha Brukman0e0a7a452005-04-21 23:38:14 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman0e0a7a452005-04-21 23:38:14 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Chris Lattnera960d952003-01-13 01:01:59 +00009//
10// This file defines the pass which converts floating point instructions from
Chris Lattner847df252004-01-30 22:25:18 +000011// virtual registers into register stack instructions. This pass uses live
12// variable information to indicate where the FPn registers are used and their
13// lifetimes.
14//
15// This pass is hampered by the lack of decent CFG manipulation routines for
16// machine code. In particular, this wants to be able to split critical edges
17// as necessary, traverse the machine basic block CFG in depth-first order, and
18// allow there to be multiple machine basic blocks for each LLVM basicblock
19// (needed for critical edge splitting).
20//
21// In particular, this pass currently barfs on critical edges. Because of this,
22// it requires the instruction selector to insert FP_REG_KILL instructions on
23// the exits of any basic block that has critical edges going from it, or which
24// branch to a critical basic block.
25//
26// FIXME: this is not implemented yet. The stackifier pass only works on local
27// basic blocks.
Chris Lattnera960d952003-01-13 01:01:59 +000028//
29//===----------------------------------------------------------------------===//
30
Chris Lattner95b2c7d2006-12-19 22:59:26 +000031#define DEBUG_TYPE "x86-codegen"
Chris Lattnera960d952003-01-13 01:01:59 +000032#include "X86.h"
33#include "X86InstrInfo.h"
34#include "llvm/CodeGen/MachineFunctionPass.h"
35#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000036#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenos359b65f2003-12-13 05:36:22 +000037#include "llvm/CodeGen/Passes.h"
Chris Lattner3501fea2003-01-14 22:00:31 +000038#include "llvm/Target/TargetInstrInfo.h"
Chris Lattnera960d952003-01-13 01:01:59 +000039#include "llvm/Target/TargetMachine.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000040#include "llvm/Support/Debug.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000041#include "llvm/Support/Compiler.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000042#include "llvm/ADT/DepthFirstIterator.h"
Owen Andersoneaa009d2008-08-14 21:01:00 +000043#include "llvm/ADT/SmallPtrSet.h"
Evan Chengddd2a452006-11-15 20:56:39 +000044#include "llvm/ADT/SmallVector.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000045#include "llvm/ADT/Statistic.h"
46#include "llvm/ADT/STLExtras.h"
Chris Lattnera960d952003-01-13 01:01:59 +000047#include <algorithm>
Chris Lattnerf2e49d42003-12-20 09:58:55 +000048using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000049
Chris Lattner95b2c7d2006-12-19 22:59:26 +000050STATISTIC(NumFXCH, "Number of fxch instructions inserted");
51STATISTIC(NumFP , "Number of floating point instructions");
Chris Lattnera960d952003-01-13 01:01:59 +000052
Chris Lattner95b2c7d2006-12-19 22:59:26 +000053namespace {
Chris Lattner2c79de82006-06-28 23:27:49 +000054 struct VISIBILITY_HIDDEN FPS : public MachineFunctionPass {
Devang Patel19974732007-05-03 01:11:54 +000055 static char ID;
Dan Gohmanae73dc12008-09-04 17:05:41 +000056 FPS() : MachineFunctionPass(&ID) {}
Devang Patel794fd752007-05-01 21:15:47 +000057
Evan Chengbbeeb2a2008-09-22 20:58:04 +000058 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
Evan Cheng8b56a902008-09-22 22:21:38 +000059 AU.addPreservedID(MachineLoopInfoID);
60 AU.addPreservedID(MachineDominatorsID);
Evan Chengbbeeb2a2008-09-22 20:58:04 +000061 MachineFunctionPass::getAnalysisUsage(AU);
62 }
63
Chris Lattnera960d952003-01-13 01:01:59 +000064 virtual bool runOnMachineFunction(MachineFunction &MF);
65
66 virtual const char *getPassName() const { return "X86 FP Stackifier"; }
67
Chris Lattnera960d952003-01-13 01:01:59 +000068 private:
Evan Cheng32644ac2006-12-01 10:11:51 +000069 const TargetInstrInfo *TII; // Machine instruction info.
Evan Cheng32644ac2006-12-01 10:11:51 +000070 MachineBasicBlock *MBB; // Current basic block
71 unsigned Stack[8]; // FP<n> Registers in each stack slot...
72 unsigned RegMap[8]; // Track which stack slot contains each register
73 unsigned StackTop; // The current top of the FP stack.
Chris Lattnera960d952003-01-13 01:01:59 +000074
75 void dumpStack() const {
Bill Wendlingf5da1332006-12-07 22:21:48 +000076 cerr << "Stack contents:";
Chris Lattnera960d952003-01-13 01:01:59 +000077 for (unsigned i = 0; i != StackTop; ++i) {
Bill Wendlingf5da1332006-12-07 22:21:48 +000078 cerr << " FP" << Stack[i];
Misha Brukman0e0a7a452005-04-21 23:38:14 +000079 assert(RegMap[Stack[i]] == i && "Stack[] doesn't match RegMap[]!");
Chris Lattnera960d952003-01-13 01:01:59 +000080 }
Bill Wendlingf5da1332006-12-07 22:21:48 +000081 cerr << "\n";
Chris Lattnera960d952003-01-13 01:01:59 +000082 }
83 private:
Chris Lattner447ff682008-03-11 03:23:40 +000084 /// isStackEmpty - Return true if the FP stack is empty.
85 bool isStackEmpty() const {
86 return StackTop == 0;
87 }
88
Chris Lattnera960d952003-01-13 01:01:59 +000089 // getSlot - Return the stack slot number a particular register number is
Chris Lattner447ff682008-03-11 03:23:40 +000090 // in.
Chris Lattnera960d952003-01-13 01:01:59 +000091 unsigned getSlot(unsigned RegNo) const {
92 assert(RegNo < 8 && "Regno out of range!");
93 return RegMap[RegNo];
94 }
95
Chris Lattner447ff682008-03-11 03:23:40 +000096 // getStackEntry - Return the X86::FP<n> register in register ST(i).
Chris Lattnera960d952003-01-13 01:01:59 +000097 unsigned getStackEntry(unsigned STi) const {
98 assert(STi < StackTop && "Access past stack top!");
99 return Stack[StackTop-1-STi];
100 }
101
102 // getSTReg - Return the X86::ST(i) register which contains the specified
Chris Lattner447ff682008-03-11 03:23:40 +0000103 // FP<RegNo> register.
Chris Lattnera960d952003-01-13 01:01:59 +0000104 unsigned getSTReg(unsigned RegNo) const {
Brian Gaeked0fde302003-11-11 22:41:34 +0000105 return StackTop - 1 - getSlot(RegNo) + llvm::X86::ST0;
Chris Lattnera960d952003-01-13 01:01:59 +0000106 }
107
Chris Lattner447ff682008-03-11 03:23:40 +0000108 // pushReg - Push the specified FP<n> register onto the stack.
Chris Lattnera960d952003-01-13 01:01:59 +0000109 void pushReg(unsigned Reg) {
110 assert(Reg < 8 && "Register number out of range!");
111 assert(StackTop < 8 && "Stack overflow!");
112 Stack[StackTop] = Reg;
113 RegMap[Reg] = StackTop++;
114 }
115
116 bool isAtTop(unsigned RegNo) const { return getSlot(RegNo) == StackTop-1; }
Chris Lattner447ff682008-03-11 03:23:40 +0000117 void moveToTop(unsigned RegNo, MachineBasicBlock::iterator I) {
118 if (isAtTop(RegNo)) return;
119
120 unsigned STReg = getSTReg(RegNo);
121 unsigned RegOnTop = getStackEntry(0);
Chris Lattnera960d952003-01-13 01:01:59 +0000122
Chris Lattner447ff682008-03-11 03:23:40 +0000123 // Swap the slots the regs are in.
124 std::swap(RegMap[RegNo], RegMap[RegOnTop]);
Chris Lattnera960d952003-01-13 01:01:59 +0000125
Chris Lattner447ff682008-03-11 03:23:40 +0000126 // Swap stack slot contents.
127 assert(RegMap[RegOnTop] < StackTop);
128 std::swap(Stack[RegMap[RegOnTop]], Stack[StackTop-1]);
Chris Lattnera960d952003-01-13 01:01:59 +0000129
Chris Lattner447ff682008-03-11 03:23:40 +0000130 // Emit an fxch to update the runtime processors version of the state.
131 BuildMI(*MBB, I, TII->get(X86::XCH_F)).addReg(STReg);
132 NumFXCH++;
Chris Lattnera960d952003-01-13 01:01:59 +0000133 }
134
Chris Lattner0526f012004-04-01 04:06:09 +0000135 void duplicateToTop(unsigned RegNo, unsigned AsReg, MachineInstr *I) {
Chris Lattnera960d952003-01-13 01:01:59 +0000136 unsigned STReg = getSTReg(RegNo);
137 pushReg(AsReg); // New register on top of stack
138
Dale Johannesene377d4d2007-07-04 21:07:47 +0000139 BuildMI(*MBB, I, TII->get(X86::LD_Frr)).addReg(STReg);
Chris Lattnera960d952003-01-13 01:01:59 +0000140 }
141
142 // popStackAfter - Pop the current value off of the top of the FP stack
143 // after the specified instruction.
144 void popStackAfter(MachineBasicBlock::iterator &I);
145
Chris Lattner0526f012004-04-01 04:06:09 +0000146 // freeStackSlotAfter - Free the specified register from the register stack,
147 // so that it is no longer in a register. If the register is currently at
148 // the top of the stack, we just pop the current instruction, otherwise we
149 // store the current top-of-stack into the specified slot, then pop the top
150 // of stack.
151 void freeStackSlotAfter(MachineBasicBlock::iterator &I, unsigned Reg);
152
Chris Lattnera960d952003-01-13 01:01:59 +0000153 bool processBasicBlock(MachineFunction &MF, MachineBasicBlock &MBB);
154
155 void handleZeroArgFP(MachineBasicBlock::iterator &I);
156 void handleOneArgFP(MachineBasicBlock::iterator &I);
Chris Lattner4a06f352004-02-02 19:23:15 +0000157 void handleOneArgFPRW(MachineBasicBlock::iterator &I);
Chris Lattnera960d952003-01-13 01:01:59 +0000158 void handleTwoArgFP(MachineBasicBlock::iterator &I);
Chris Lattnerd62d5d72004-06-11 04:25:06 +0000159 void handleCompareFP(MachineBasicBlock::iterator &I);
Chris Lattnerc1bab322004-03-31 22:02:36 +0000160 void handleCondMovFP(MachineBasicBlock::iterator &I);
Chris Lattnera960d952003-01-13 01:01:59 +0000161 void handleSpecialFP(MachineBasicBlock::iterator &I);
162 };
Devang Patel19974732007-05-03 01:11:54 +0000163 char FPS::ID = 0;
Chris Lattnera960d952003-01-13 01:01:59 +0000164}
165
Chris Lattnerf2e49d42003-12-20 09:58:55 +0000166FunctionPass *llvm::createX86FloatingPointStackifierPass() { return new FPS(); }
Chris Lattnera960d952003-01-13 01:01:59 +0000167
Chris Lattner3cc83842008-01-14 06:41:29 +0000168/// getFPReg - Return the X86::FPx register number for the specified operand.
169/// For example, this returns 3 for X86::FP3.
170static unsigned getFPReg(const MachineOperand &MO) {
Dan Gohmand735b802008-10-03 15:45:36 +0000171 assert(MO.isReg() && "Expected an FP register!");
Chris Lattner3cc83842008-01-14 06:41:29 +0000172 unsigned Reg = MO.getReg();
173 assert(Reg >= X86::FP0 && Reg <= X86::FP6 && "Expected FP register!");
174 return Reg - X86::FP0;
175}
176
177
Chris Lattnera960d952003-01-13 01:01:59 +0000178/// runOnMachineFunction - Loop over all of the basic blocks, transforming FP
179/// register references into FP stack references.
180///
181bool FPS::runOnMachineFunction(MachineFunction &MF) {
Chris Lattner42e25b32005-01-23 23:13:59 +0000182 // We only need to run this pass if there are any FP registers used in this
183 // function. If it is all integer, there is nothing for us to do!
Chris Lattner42e25b32005-01-23 23:13:59 +0000184 bool FPIsUsed = false;
185
186 assert(X86::FP6 == X86::FP0+6 && "Register enums aren't sorted right!");
187 for (unsigned i = 0; i <= 6; ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +0000188 if (MF.getRegInfo().isPhysRegUsed(X86::FP0+i)) {
Chris Lattner42e25b32005-01-23 23:13:59 +0000189 FPIsUsed = true;
190 break;
191 }
192
193 // Early exit.
194 if (!FPIsUsed) return false;
195
Evan Cheng32644ac2006-12-01 10:11:51 +0000196 TII = MF.getTarget().getInstrInfo();
Chris Lattnera960d952003-01-13 01:01:59 +0000197 StackTop = 0;
198
Chris Lattner847df252004-01-30 22:25:18 +0000199 // Process the function in depth first order so that we process at least one
200 // of the predecessors for every reachable block in the function.
Owen Andersoneaa009d2008-08-14 21:01:00 +0000201 SmallPtrSet<MachineBasicBlock*, 8> Processed;
Chris Lattner22686842004-05-01 21:27:53 +0000202 MachineBasicBlock *Entry = MF.begin();
Chris Lattner847df252004-01-30 22:25:18 +0000203
204 bool Changed = false;
Owen Andersoneaa009d2008-08-14 21:01:00 +0000205 for (df_ext_iterator<MachineBasicBlock*, SmallPtrSet<MachineBasicBlock*, 8> >
Chris Lattner847df252004-01-30 22:25:18 +0000206 I = df_ext_begin(Entry, Processed), E = df_ext_end(Entry, Processed);
207 I != E; ++I)
Chris Lattner22686842004-05-01 21:27:53 +0000208 Changed |= processBasicBlock(MF, **I);
Chris Lattner847df252004-01-30 22:25:18 +0000209
Chris Lattnera960d952003-01-13 01:01:59 +0000210 return Changed;
211}
212
213/// processBasicBlock - Loop over all of the instructions in the basic block,
214/// transforming FP instructions into their stack form.
215///
216bool FPS::processBasicBlock(MachineFunction &MF, MachineBasicBlock &BB) {
Chris Lattnera960d952003-01-13 01:01:59 +0000217 bool Changed = false;
218 MBB = &BB;
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000219
Chris Lattnera960d952003-01-13 01:01:59 +0000220 for (MachineBasicBlock::iterator I = BB.begin(); I != BB.end(); ++I) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000221 MachineInstr *MI = I;
Chris Lattner749c6f62008-01-07 07:27:27 +0000222 unsigned Flags = MI->getDesc().TSFlags;
Chris Lattnere12ecf22008-03-11 19:50:13 +0000223
224 unsigned FPInstClass = Flags & X86II::FPTypeMask;
225 if (MI->getOpcode() == TargetInstrInfo::INLINEASM)
226 FPInstClass = X86II::SpecialFP;
227
228 if (FPInstClass == X86II::NotFP)
Chris Lattner847df252004-01-30 22:25:18 +0000229 continue; // Efficiently ignore non-fp insts!
Chris Lattnera960d952003-01-13 01:01:59 +0000230
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000231 MachineInstr *PrevMI = 0;
Alkis Evlogimenosf81af212004-02-14 01:18:34 +0000232 if (I != BB.begin())
Chris Lattner6fa2f9c2008-03-09 07:05:32 +0000233 PrevMI = prior(I);
Chris Lattnera960d952003-01-13 01:01:59 +0000234
235 ++NumFP; // Keep track of # of pseudo instrs
Chris Lattnerc5f8e4f2006-12-08 05:41:26 +0000236 DOUT << "\nFPInst:\t" << *MI;
Chris Lattnera960d952003-01-13 01:01:59 +0000237
238 // Get dead variables list now because the MI pointer may be deleted as part
239 // of processing!
Evan Chengddd2a452006-11-15 20:56:39 +0000240 SmallVector<unsigned, 8> DeadRegs;
241 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
242 const MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000243 if (MO.isReg() && MO.isDead())
Evan Chengddd2a452006-11-15 20:56:39 +0000244 DeadRegs.push_back(MO.getReg());
245 }
Chris Lattnera960d952003-01-13 01:01:59 +0000246
Chris Lattnere12ecf22008-03-11 19:50:13 +0000247 switch (FPInstClass) {
Chris Lattner4a06f352004-02-02 19:23:15 +0000248 case X86II::ZeroArgFP: handleZeroArgFP(I); break;
Chris Lattnerc1bab322004-03-31 22:02:36 +0000249 case X86II::OneArgFP: handleOneArgFP(I); break; // fstp ST(0)
Chris Lattner4a06f352004-02-02 19:23:15 +0000250 case X86II::OneArgFPRW: handleOneArgFPRW(I); break; // ST(0) = fsqrt(ST(0))
Evan Cheng5cd3e9f2006-11-11 10:21:44 +0000251 case X86II::TwoArgFP: handleTwoArgFP(I); break;
Chris Lattnerab8decc2004-06-11 04:41:24 +0000252 case X86II::CompareFP: handleCompareFP(I); break;
Chris Lattnerc1bab322004-03-31 22:02:36 +0000253 case X86II::CondMovFP: handleCondMovFP(I); break;
Chris Lattner4a06f352004-02-02 19:23:15 +0000254 case X86II::SpecialFP: handleSpecialFP(I); break;
Chris Lattnera960d952003-01-13 01:01:59 +0000255 default: assert(0 && "Unknown FP Type!");
256 }
257
258 // Check to see if any of the values defined by this instruction are dead
259 // after definition. If so, pop them.
Evan Chengddd2a452006-11-15 20:56:39 +0000260 for (unsigned i = 0, e = DeadRegs.size(); i != e; ++i) {
261 unsigned Reg = DeadRegs[i];
Chris Lattnera960d952003-01-13 01:01:59 +0000262 if (Reg >= X86::FP0 && Reg <= X86::FP6) {
Bill Wendlingf5da1332006-12-07 22:21:48 +0000263 DOUT << "Register FP#" << Reg-X86::FP0 << " is dead!\n";
Chris Lattnerd62d5d72004-06-11 04:25:06 +0000264 freeStackSlotAfter(I, Reg-X86::FP0);
Chris Lattnera960d952003-01-13 01:01:59 +0000265 }
266 }
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000267
Chris Lattnera960d952003-01-13 01:01:59 +0000268 // Print out all of the instructions expanded to if -debug
Alkis Evlogimenosb929bca2004-02-15 00:46:41 +0000269 DEBUG(
270 MachineBasicBlock::iterator PrevI(PrevMI);
271 if (I == PrevI) {
Bill Wendlingf5da1332006-12-07 22:21:48 +0000272 cerr << "Just deleted pseudo instruction\n";
Alkis Evlogimenosb929bca2004-02-15 00:46:41 +0000273 } else {
274 MachineBasicBlock::iterator Start = I;
275 // Rewind to first instruction newly inserted.
276 while (Start != BB.begin() && prior(Start) != PrevI) --Start;
Bill Wendlingf5da1332006-12-07 22:21:48 +0000277 cerr << "Inserted instructions:\n\t";
278 Start->print(*cerr.stream(), &MF.getTarget());
Duncan Sands49c23932007-09-11 12:30:25 +0000279 while (++Start != next(I)) {}
Alkis Evlogimenosb929bca2004-02-15 00:46:41 +0000280 }
281 dumpStack();
282 );
Chris Lattnera960d952003-01-13 01:01:59 +0000283
284 Changed = true;
285 }
286
Chris Lattner447ff682008-03-11 03:23:40 +0000287 assert(isStackEmpty() && "Stack not empty at end of basic block?");
Chris Lattnera960d952003-01-13 01:01:59 +0000288 return Changed;
289}
290
291//===----------------------------------------------------------------------===//
292// Efficient Lookup Table Support
293//===----------------------------------------------------------------------===//
294
Chris Lattnerf2e49d42003-12-20 09:58:55 +0000295namespace {
296 struct TableEntry {
297 unsigned from;
298 unsigned to;
299 bool operator<(const TableEntry &TE) const { return from < TE.from; }
Jeff Cohen9471c8a2006-01-26 20:41:32 +0000300 friend bool operator<(const TableEntry &TE, unsigned V) {
301 return TE.from < V;
302 }
303 friend bool operator<(unsigned V, const TableEntry &TE) {
304 return V < TE.from;
305 }
Chris Lattnerf2e49d42003-12-20 09:58:55 +0000306 };
307}
Chris Lattnera960d952003-01-13 01:01:59 +0000308
Evan Chenga022bdf2008-07-21 20:02:45 +0000309#ifndef NDEBUG
Chris Lattnera960d952003-01-13 01:01:59 +0000310static bool TableIsSorted(const TableEntry *Table, unsigned NumEntries) {
311 for (unsigned i = 0; i != NumEntries-1; ++i)
312 if (!(Table[i] < Table[i+1])) return false;
313 return true;
314}
Evan Chenga022bdf2008-07-21 20:02:45 +0000315#endif
Chris Lattnera960d952003-01-13 01:01:59 +0000316
317static int Lookup(const TableEntry *Table, unsigned N, unsigned Opcode) {
318 const TableEntry *I = std::lower_bound(Table, Table+N, Opcode);
319 if (I != Table+N && I->from == Opcode)
320 return I->to;
321 return -1;
322}
323
Chris Lattnera960d952003-01-13 01:01:59 +0000324#ifdef NDEBUG
325#define ASSERT_SORTED(TABLE)
326#else
327#define ASSERT_SORTED(TABLE) \
328 { static bool TABLE##Checked = false; \
Jim Laskeyc06fe8a2006-07-19 19:33:08 +0000329 if (!TABLE##Checked) { \
Owen Anderson718cb662007-09-07 04:06:50 +0000330 assert(TableIsSorted(TABLE, array_lengthof(TABLE)) && \
Chris Lattnera960d952003-01-13 01:01:59 +0000331 "All lookup tables must be sorted for efficient access!"); \
Jim Laskeyc06fe8a2006-07-19 19:33:08 +0000332 TABLE##Checked = true; \
333 } \
Chris Lattnera960d952003-01-13 01:01:59 +0000334 }
335#endif
336
Chris Lattner58fe4592005-12-21 07:47:04 +0000337//===----------------------------------------------------------------------===//
338// Register File -> Register Stack Mapping Methods
339//===----------------------------------------------------------------------===//
340
341// OpcodeTable - Sorted map of register instructions to their stack version.
342// The first element is an register file pseudo instruction, the second is the
343// concrete X86 instruction which uses the register stack.
344//
345static const TableEntry OpcodeTable[] = {
Dale Johannesene377d4d2007-07-04 21:07:47 +0000346 { X86::ABS_Fp32 , X86::ABS_F },
347 { X86::ABS_Fp64 , X86::ABS_F },
Dale Johannesen59a58732007-08-05 18:49:15 +0000348 { X86::ABS_Fp80 , X86::ABS_F },
Dale Johannesenafdc7fd2007-07-10 21:53:30 +0000349 { X86::ADD_Fp32m , X86::ADD_F32m },
350 { X86::ADD_Fp64m , X86::ADD_F64m },
351 { X86::ADD_Fp64m32 , X86::ADD_F32m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000352 { X86::ADD_Fp80m32 , X86::ADD_F32m },
353 { X86::ADD_Fp80m64 , X86::ADD_F64m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000354 { X86::ADD_FpI16m32 , X86::ADD_FI16m },
355 { X86::ADD_FpI16m64 , X86::ADD_FI16m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000356 { X86::ADD_FpI16m80 , X86::ADD_FI16m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000357 { X86::ADD_FpI32m32 , X86::ADD_FI32m },
358 { X86::ADD_FpI32m64 , X86::ADD_FI32m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000359 { X86::ADD_FpI32m80 , X86::ADD_FI32m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000360 { X86::CHS_Fp32 , X86::CHS_F },
361 { X86::CHS_Fp64 , X86::CHS_F },
Dale Johannesen59a58732007-08-05 18:49:15 +0000362 { X86::CHS_Fp80 , X86::CHS_F },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000363 { X86::CMOVBE_Fp32 , X86::CMOVBE_F },
364 { X86::CMOVBE_Fp64 , X86::CMOVBE_F },
Dale Johannesen59a58732007-08-05 18:49:15 +0000365 { X86::CMOVBE_Fp80 , X86::CMOVBE_F },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000366 { X86::CMOVB_Fp32 , X86::CMOVB_F },
367 { X86::CMOVB_Fp64 , X86::CMOVB_F },
Dale Johannesen59a58732007-08-05 18:49:15 +0000368 { X86::CMOVB_Fp80 , X86::CMOVB_F },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000369 { X86::CMOVE_Fp32 , X86::CMOVE_F },
370 { X86::CMOVE_Fp64 , X86::CMOVE_F },
Dale Johannesen59a58732007-08-05 18:49:15 +0000371 { X86::CMOVE_Fp80 , X86::CMOVE_F },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000372 { X86::CMOVNBE_Fp32 , X86::CMOVNBE_F },
373 { X86::CMOVNBE_Fp64 , X86::CMOVNBE_F },
Dale Johannesen59a58732007-08-05 18:49:15 +0000374 { X86::CMOVNBE_Fp80 , X86::CMOVNBE_F },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000375 { X86::CMOVNB_Fp32 , X86::CMOVNB_F },
376 { X86::CMOVNB_Fp64 , X86::CMOVNB_F },
Dale Johannesen59a58732007-08-05 18:49:15 +0000377 { X86::CMOVNB_Fp80 , X86::CMOVNB_F },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000378 { X86::CMOVNE_Fp32 , X86::CMOVNE_F },
379 { X86::CMOVNE_Fp64 , X86::CMOVNE_F },
Dale Johannesen59a58732007-08-05 18:49:15 +0000380 { X86::CMOVNE_Fp80 , X86::CMOVNE_F },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000381 { X86::CMOVNP_Fp32 , X86::CMOVNP_F },
382 { X86::CMOVNP_Fp64 , X86::CMOVNP_F },
Dale Johannesen59a58732007-08-05 18:49:15 +0000383 { X86::CMOVNP_Fp80 , X86::CMOVNP_F },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000384 { X86::CMOVP_Fp32 , X86::CMOVP_F },
385 { X86::CMOVP_Fp64 , X86::CMOVP_F },
Dale Johannesen59a58732007-08-05 18:49:15 +0000386 { X86::CMOVP_Fp80 , X86::CMOVP_F },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000387 { X86::COS_Fp32 , X86::COS_F },
388 { X86::COS_Fp64 , X86::COS_F },
Dale Johannesen59a58732007-08-05 18:49:15 +0000389 { X86::COS_Fp80 , X86::COS_F },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000390 { X86::DIVR_Fp32m , X86::DIVR_F32m },
391 { X86::DIVR_Fp64m , X86::DIVR_F64m },
Dale Johannesenafdc7fd2007-07-10 21:53:30 +0000392 { X86::DIVR_Fp64m32 , X86::DIVR_F32m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000393 { X86::DIVR_Fp80m32 , X86::DIVR_F32m },
394 { X86::DIVR_Fp80m64 , X86::DIVR_F64m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000395 { X86::DIVR_FpI16m32, X86::DIVR_FI16m},
396 { X86::DIVR_FpI16m64, X86::DIVR_FI16m},
Dale Johannesen59a58732007-08-05 18:49:15 +0000397 { X86::DIVR_FpI16m80, X86::DIVR_FI16m},
Dale Johannesene377d4d2007-07-04 21:07:47 +0000398 { X86::DIVR_FpI32m32, X86::DIVR_FI32m},
399 { X86::DIVR_FpI32m64, X86::DIVR_FI32m},
Dale Johannesen59a58732007-08-05 18:49:15 +0000400 { X86::DIVR_FpI32m80, X86::DIVR_FI32m},
Dale Johannesene377d4d2007-07-04 21:07:47 +0000401 { X86::DIV_Fp32m , X86::DIV_F32m },
402 { X86::DIV_Fp64m , X86::DIV_F64m },
Dale Johannesenafdc7fd2007-07-10 21:53:30 +0000403 { X86::DIV_Fp64m32 , X86::DIV_F32m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000404 { X86::DIV_Fp80m32 , X86::DIV_F32m },
405 { X86::DIV_Fp80m64 , X86::DIV_F64m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000406 { X86::DIV_FpI16m32 , X86::DIV_FI16m },
407 { X86::DIV_FpI16m64 , X86::DIV_FI16m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000408 { X86::DIV_FpI16m80 , X86::DIV_FI16m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000409 { X86::DIV_FpI32m32 , X86::DIV_FI32m },
410 { X86::DIV_FpI32m64 , X86::DIV_FI32m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000411 { X86::DIV_FpI32m80 , X86::DIV_FI32m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000412 { X86::ILD_Fp16m32 , X86::ILD_F16m },
413 { X86::ILD_Fp16m64 , X86::ILD_F16m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000414 { X86::ILD_Fp16m80 , X86::ILD_F16m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000415 { X86::ILD_Fp32m32 , X86::ILD_F32m },
416 { X86::ILD_Fp32m64 , X86::ILD_F32m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000417 { X86::ILD_Fp32m80 , X86::ILD_F32m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000418 { X86::ILD_Fp64m32 , X86::ILD_F64m },
419 { X86::ILD_Fp64m64 , X86::ILD_F64m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000420 { X86::ILD_Fp64m80 , X86::ILD_F64m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000421 { X86::ISTT_Fp16m32 , X86::ISTT_FP16m},
422 { X86::ISTT_Fp16m64 , X86::ISTT_FP16m},
Dale Johannesena996d522007-08-07 01:17:37 +0000423 { X86::ISTT_Fp16m80 , X86::ISTT_FP16m},
Dale Johannesene377d4d2007-07-04 21:07:47 +0000424 { X86::ISTT_Fp32m32 , X86::ISTT_FP32m},
425 { X86::ISTT_Fp32m64 , X86::ISTT_FP32m},
Dale Johannesena996d522007-08-07 01:17:37 +0000426 { X86::ISTT_Fp32m80 , X86::ISTT_FP32m},
Dale Johannesene377d4d2007-07-04 21:07:47 +0000427 { X86::ISTT_Fp64m32 , X86::ISTT_FP64m},
428 { X86::ISTT_Fp64m64 , X86::ISTT_FP64m},
Dale Johannesena996d522007-08-07 01:17:37 +0000429 { X86::ISTT_Fp64m80 , X86::ISTT_FP64m},
Dale Johannesene377d4d2007-07-04 21:07:47 +0000430 { X86::IST_Fp16m32 , X86::IST_F16m },
431 { X86::IST_Fp16m64 , X86::IST_F16m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000432 { X86::IST_Fp16m80 , X86::IST_F16m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000433 { X86::IST_Fp32m32 , X86::IST_F32m },
434 { X86::IST_Fp32m64 , X86::IST_F32m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000435 { X86::IST_Fp32m80 , X86::IST_F32m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000436 { X86::IST_Fp64m32 , X86::IST_FP64m },
437 { X86::IST_Fp64m64 , X86::IST_FP64m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000438 { X86::IST_Fp64m80 , X86::IST_FP64m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000439 { X86::LD_Fp032 , X86::LD_F0 },
440 { X86::LD_Fp064 , X86::LD_F0 },
Dale Johannesen59a58732007-08-05 18:49:15 +0000441 { X86::LD_Fp080 , X86::LD_F0 },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000442 { X86::LD_Fp132 , X86::LD_F1 },
443 { X86::LD_Fp164 , X86::LD_F1 },
Dale Johannesen59a58732007-08-05 18:49:15 +0000444 { X86::LD_Fp180 , X86::LD_F1 },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000445 { X86::LD_Fp32m , X86::LD_F32m },
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000446 { X86::LD_Fp32m64 , X86::LD_F32m },
447 { X86::LD_Fp32m80 , X86::LD_F32m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000448 { X86::LD_Fp64m , X86::LD_F64m },
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000449 { X86::LD_Fp64m80 , X86::LD_F64m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000450 { X86::LD_Fp80m , X86::LD_F80m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000451 { X86::MUL_Fp32m , X86::MUL_F32m },
452 { X86::MUL_Fp64m , X86::MUL_F64m },
Dale Johannesenafdc7fd2007-07-10 21:53:30 +0000453 { X86::MUL_Fp64m32 , X86::MUL_F32m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000454 { X86::MUL_Fp80m32 , X86::MUL_F32m },
455 { X86::MUL_Fp80m64 , X86::MUL_F64m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000456 { X86::MUL_FpI16m32 , X86::MUL_FI16m },
457 { X86::MUL_FpI16m64 , X86::MUL_FI16m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000458 { X86::MUL_FpI16m80 , X86::MUL_FI16m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000459 { X86::MUL_FpI32m32 , X86::MUL_FI32m },
460 { X86::MUL_FpI32m64 , X86::MUL_FI32m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000461 { X86::MUL_FpI32m80 , X86::MUL_FI32m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000462 { X86::SIN_Fp32 , X86::SIN_F },
463 { X86::SIN_Fp64 , X86::SIN_F },
Dale Johannesen59a58732007-08-05 18:49:15 +0000464 { X86::SIN_Fp80 , X86::SIN_F },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000465 { X86::SQRT_Fp32 , X86::SQRT_F },
466 { X86::SQRT_Fp64 , X86::SQRT_F },
Dale Johannesen59a58732007-08-05 18:49:15 +0000467 { X86::SQRT_Fp80 , X86::SQRT_F },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000468 { X86::ST_Fp32m , X86::ST_F32m },
469 { X86::ST_Fp64m , X86::ST_F64m },
470 { X86::ST_Fp64m32 , X86::ST_F32m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000471 { X86::ST_Fp80m32 , X86::ST_F32m },
472 { X86::ST_Fp80m64 , X86::ST_F64m },
473 { X86::ST_FpP80m , X86::ST_FP80m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000474 { X86::SUBR_Fp32m , X86::SUBR_F32m },
475 { X86::SUBR_Fp64m , X86::SUBR_F64m },
Dale Johannesenafdc7fd2007-07-10 21:53:30 +0000476 { X86::SUBR_Fp64m32 , X86::SUBR_F32m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000477 { X86::SUBR_Fp80m32 , X86::SUBR_F32m },
478 { X86::SUBR_Fp80m64 , X86::SUBR_F64m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000479 { X86::SUBR_FpI16m32, X86::SUBR_FI16m},
480 { X86::SUBR_FpI16m64, X86::SUBR_FI16m},
Dale Johannesen59a58732007-08-05 18:49:15 +0000481 { X86::SUBR_FpI16m80, X86::SUBR_FI16m},
Dale Johannesene377d4d2007-07-04 21:07:47 +0000482 { X86::SUBR_FpI32m32, X86::SUBR_FI32m},
483 { X86::SUBR_FpI32m64, X86::SUBR_FI32m},
Dale Johannesen59a58732007-08-05 18:49:15 +0000484 { X86::SUBR_FpI32m80, X86::SUBR_FI32m},
Dale Johannesene377d4d2007-07-04 21:07:47 +0000485 { X86::SUB_Fp32m , X86::SUB_F32m },
486 { X86::SUB_Fp64m , X86::SUB_F64m },
Dale Johannesenafdc7fd2007-07-10 21:53:30 +0000487 { X86::SUB_Fp64m32 , X86::SUB_F32m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000488 { X86::SUB_Fp80m32 , X86::SUB_F32m },
489 { X86::SUB_Fp80m64 , X86::SUB_F64m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000490 { X86::SUB_FpI16m32 , X86::SUB_FI16m },
491 { X86::SUB_FpI16m64 , X86::SUB_FI16m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000492 { X86::SUB_FpI16m80 , X86::SUB_FI16m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000493 { X86::SUB_FpI32m32 , X86::SUB_FI32m },
494 { X86::SUB_FpI32m64 , X86::SUB_FI32m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000495 { X86::SUB_FpI32m80 , X86::SUB_FI32m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000496 { X86::TST_Fp32 , X86::TST_F },
497 { X86::TST_Fp64 , X86::TST_F },
Dale Johannesen59a58732007-08-05 18:49:15 +0000498 { X86::TST_Fp80 , X86::TST_F },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000499 { X86::UCOM_FpIr32 , X86::UCOM_FIr },
500 { X86::UCOM_FpIr64 , X86::UCOM_FIr },
Dale Johannesen59a58732007-08-05 18:49:15 +0000501 { X86::UCOM_FpIr80 , X86::UCOM_FIr },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000502 { X86::UCOM_Fpr32 , X86::UCOM_Fr },
503 { X86::UCOM_Fpr64 , X86::UCOM_Fr },
Dale Johannesen59a58732007-08-05 18:49:15 +0000504 { X86::UCOM_Fpr80 , X86::UCOM_Fr },
Chris Lattner58fe4592005-12-21 07:47:04 +0000505};
506
507static unsigned getConcreteOpcode(unsigned Opcode) {
508 ASSERT_SORTED(OpcodeTable);
Owen Anderson718cb662007-09-07 04:06:50 +0000509 int Opc = Lookup(OpcodeTable, array_lengthof(OpcodeTable), Opcode);
Chris Lattner58fe4592005-12-21 07:47:04 +0000510 assert(Opc != -1 && "FP Stack instruction not in OpcodeTable!");
511 return Opc;
512}
Chris Lattnera960d952003-01-13 01:01:59 +0000513
514//===----------------------------------------------------------------------===//
515// Helper Methods
516//===----------------------------------------------------------------------===//
517
518// PopTable - Sorted map of instructions to their popping version. The first
519// element is an instruction, the second is the version which pops.
520//
521static const TableEntry PopTable[] = {
Dale Johannesene377d4d2007-07-04 21:07:47 +0000522 { X86::ADD_FrST0 , X86::ADD_FPrST0 },
Chris Lattner113455b2003-08-03 21:56:36 +0000523
Dale Johannesene377d4d2007-07-04 21:07:47 +0000524 { X86::DIVR_FrST0, X86::DIVR_FPrST0 },
525 { X86::DIV_FrST0 , X86::DIV_FPrST0 },
Chris Lattner113455b2003-08-03 21:56:36 +0000526
Dale Johannesene377d4d2007-07-04 21:07:47 +0000527 { X86::IST_F16m , X86::IST_FP16m },
528 { X86::IST_F32m , X86::IST_FP32m },
Chris Lattnera960d952003-01-13 01:01:59 +0000529
Dale Johannesene377d4d2007-07-04 21:07:47 +0000530 { X86::MUL_FrST0 , X86::MUL_FPrST0 },
Chris Lattnera960d952003-01-13 01:01:59 +0000531
Dale Johannesene377d4d2007-07-04 21:07:47 +0000532 { X86::ST_F32m , X86::ST_FP32m },
533 { X86::ST_F64m , X86::ST_FP64m },
534 { X86::ST_Frr , X86::ST_FPrr },
Chris Lattner113455b2003-08-03 21:56:36 +0000535
Dale Johannesene377d4d2007-07-04 21:07:47 +0000536 { X86::SUBR_FrST0, X86::SUBR_FPrST0 },
537 { X86::SUB_FrST0 , X86::SUB_FPrST0 },
Chris Lattner113455b2003-08-03 21:56:36 +0000538
Dale Johannesene377d4d2007-07-04 21:07:47 +0000539 { X86::UCOM_FIr , X86::UCOM_FIPr },
Chris Lattnerc040bca2004-04-12 01:39:15 +0000540
Dale Johannesene377d4d2007-07-04 21:07:47 +0000541 { X86::UCOM_FPr , X86::UCOM_FPPr },
542 { X86::UCOM_Fr , X86::UCOM_FPr },
Chris Lattnera960d952003-01-13 01:01:59 +0000543};
544
545/// popStackAfter - Pop the current value off of the top of the FP stack after
546/// the specified instruction. This attempts to be sneaky and combine the pop
547/// into the instruction itself if possible. The iterator is left pointing to
548/// the last instruction, be it a new pop instruction inserted, or the old
549/// instruction if it was modified in place.
550///
551void FPS::popStackAfter(MachineBasicBlock::iterator &I) {
552 ASSERT_SORTED(PopTable);
553 assert(StackTop > 0 && "Cannot pop empty stack!");
554 RegMap[Stack[--StackTop]] = ~0; // Update state
555
556 // Check to see if there is a popping version of this instruction...
Owen Anderson718cb662007-09-07 04:06:50 +0000557 int Opcode = Lookup(PopTable, array_lengthof(PopTable), I->getOpcode());
Chris Lattnera960d952003-01-13 01:01:59 +0000558 if (Opcode != -1) {
Chris Lattner5080f4d2008-01-11 18:10:50 +0000559 I->setDesc(TII->get(Opcode));
Dale Johannesene377d4d2007-07-04 21:07:47 +0000560 if (Opcode == X86::UCOM_FPPr)
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000561 I->RemoveOperand(0);
Chris Lattnera960d952003-01-13 01:01:59 +0000562 } else { // Insert an explicit pop
Dale Johannesene377d4d2007-07-04 21:07:47 +0000563 I = BuildMI(*MBB, ++I, TII->get(X86::ST_FPrr)).addReg(X86::ST0);
Chris Lattnera960d952003-01-13 01:01:59 +0000564 }
565}
566
Chris Lattner0526f012004-04-01 04:06:09 +0000567/// freeStackSlotAfter - Free the specified register from the register stack, so
568/// that it is no longer in a register. If the register is currently at the top
569/// of the stack, we just pop the current instruction, otherwise we store the
570/// current top-of-stack into the specified slot, then pop the top of stack.
571void FPS::freeStackSlotAfter(MachineBasicBlock::iterator &I, unsigned FPRegNo) {
572 if (getStackEntry(0) == FPRegNo) { // already at the top of stack? easy.
573 popStackAfter(I);
574 return;
575 }
576
577 // Otherwise, store the top of stack into the dead slot, killing the operand
578 // without having to add in an explicit xchg then pop.
579 //
580 unsigned STReg = getSTReg(FPRegNo);
581 unsigned OldSlot = getSlot(FPRegNo);
582 unsigned TopReg = Stack[StackTop-1];
583 Stack[OldSlot] = TopReg;
584 RegMap[TopReg] = OldSlot;
585 RegMap[FPRegNo] = ~0;
586 Stack[--StackTop] = ~0;
Dale Johannesene377d4d2007-07-04 21:07:47 +0000587 I = BuildMI(*MBB, ++I, TII->get(X86::ST_FPrr)).addReg(STReg);
Chris Lattner0526f012004-04-01 04:06:09 +0000588}
589
590
Chris Lattnera960d952003-01-13 01:01:59 +0000591//===----------------------------------------------------------------------===//
592// Instruction transformation implementation
593//===----------------------------------------------------------------------===//
594
595/// handleZeroArgFP - ST(0) = fld0 ST(0) = flds <mem>
Chris Lattner4a06f352004-02-02 19:23:15 +0000596///
Chris Lattnera960d952003-01-13 01:01:59 +0000597void FPS::handleZeroArgFP(MachineBasicBlock::iterator &I) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000598 MachineInstr *MI = I;
Chris Lattnera960d952003-01-13 01:01:59 +0000599 unsigned DestReg = getFPReg(MI->getOperand(0));
Chris Lattnera960d952003-01-13 01:01:59 +0000600
Chris Lattner58fe4592005-12-21 07:47:04 +0000601 // Change from the pseudo instruction to the concrete instruction.
602 MI->RemoveOperand(0); // Remove the explicit ST(0) operand
Chris Lattner5080f4d2008-01-11 18:10:50 +0000603 MI->setDesc(TII->get(getConcreteOpcode(MI->getOpcode())));
Chris Lattner58fe4592005-12-21 07:47:04 +0000604
605 // Result gets pushed on the stack.
Chris Lattnera960d952003-01-13 01:01:59 +0000606 pushReg(DestReg);
607}
608
Chris Lattner4a06f352004-02-02 19:23:15 +0000609/// handleOneArgFP - fst <mem>, ST(0)
610///
Chris Lattnera960d952003-01-13 01:01:59 +0000611void FPS::handleOneArgFP(MachineBasicBlock::iterator &I) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000612 MachineInstr *MI = I;
Chris Lattner749c6f62008-01-07 07:27:27 +0000613 unsigned NumOps = MI->getDesc().getNumOperands();
Evan Cheng171d09e2006-11-10 01:28:43 +0000614 assert((NumOps == 5 || NumOps == 1) &&
Chris Lattnerb97046a2004-02-03 07:27:34 +0000615 "Can only handle fst* & ftst instructions!");
Chris Lattnera960d952003-01-13 01:01:59 +0000616
Chris Lattner4a06f352004-02-02 19:23:15 +0000617 // Is this the last use of the source register?
Evan Cheng171d09e2006-11-10 01:28:43 +0000618 unsigned Reg = getFPReg(MI->getOperand(NumOps-1));
Evan Cheng6130f662008-03-05 00:59:57 +0000619 bool KillsSrc = MI->killsRegister(X86::FP0+Reg);
Chris Lattnera960d952003-01-13 01:01:59 +0000620
Evan Cheng2b152712006-02-18 02:36:28 +0000621 // FISTP64m is strange because there isn't a non-popping versions.
Chris Lattnera960d952003-01-13 01:01:59 +0000622 // If we have one _and_ we don't want to pop the operand, duplicate the value
623 // on the stack instead of moving it. This ensure that popping the value is
624 // always ok.
Dale Johannesenca8035e2007-09-17 20:15:38 +0000625 // Ditto FISTTP16m, FISTTP32m, FISTTP64m, ST_FpP80m.
Chris Lattnera960d952003-01-13 01:01:59 +0000626 //
Evan Cheng2b152712006-02-18 02:36:28 +0000627 if (!KillsSrc &&
Dale Johannesene377d4d2007-07-04 21:07:47 +0000628 (MI->getOpcode() == X86::IST_Fp64m32 ||
629 MI->getOpcode() == X86::ISTT_Fp16m32 ||
630 MI->getOpcode() == X86::ISTT_Fp32m32 ||
631 MI->getOpcode() == X86::ISTT_Fp64m32 ||
632 MI->getOpcode() == X86::IST_Fp64m64 ||
633 MI->getOpcode() == X86::ISTT_Fp16m64 ||
634 MI->getOpcode() == X86::ISTT_Fp32m64 ||
Dale Johannesen59a58732007-08-05 18:49:15 +0000635 MI->getOpcode() == X86::ISTT_Fp64m64 ||
Dale Johannesen41de4362007-09-20 01:27:54 +0000636 MI->getOpcode() == X86::IST_Fp64m80 ||
Dale Johannesena996d522007-08-07 01:17:37 +0000637 MI->getOpcode() == X86::ISTT_Fp16m80 ||
638 MI->getOpcode() == X86::ISTT_Fp32m80 ||
639 MI->getOpcode() == X86::ISTT_Fp64m80 ||
Dale Johannesen59a58732007-08-05 18:49:15 +0000640 MI->getOpcode() == X86::ST_FpP80m)) {
Chris Lattnera960d952003-01-13 01:01:59 +0000641 duplicateToTop(Reg, 7 /*temp register*/, I);
642 } else {
643 moveToTop(Reg, I); // Move to the top of the stack...
644 }
Chris Lattner58fe4592005-12-21 07:47:04 +0000645
646 // Convert from the pseudo instruction to the concrete instruction.
Evan Cheng171d09e2006-11-10 01:28:43 +0000647 MI->RemoveOperand(NumOps-1); // Remove explicit ST(0) operand
Chris Lattner5080f4d2008-01-11 18:10:50 +0000648 MI->setDesc(TII->get(getConcreteOpcode(MI->getOpcode())));
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000649
Dale Johannesene377d4d2007-07-04 21:07:47 +0000650 if (MI->getOpcode() == X86::IST_FP64m ||
651 MI->getOpcode() == X86::ISTT_FP16m ||
652 MI->getOpcode() == X86::ISTT_FP32m ||
Dale Johannesen88835732007-08-06 19:50:32 +0000653 MI->getOpcode() == X86::ISTT_FP64m ||
654 MI->getOpcode() == X86::ST_FP80m) {
Chris Lattnera960d952003-01-13 01:01:59 +0000655 assert(StackTop > 0 && "Stack empty??");
656 --StackTop;
657 } else if (KillsSrc) { // Last use of operand?
658 popStackAfter(I);
659 }
660}
661
Chris Lattner4a06f352004-02-02 19:23:15 +0000662
Chris Lattner4cf15e72004-04-11 20:21:06 +0000663/// handleOneArgFPRW: Handle instructions that read from the top of stack and
664/// replace the value with a newly computed value. These instructions may have
665/// non-fp operands after their FP operands.
666///
667/// Examples:
668/// R1 = fchs R2
669/// R1 = fadd R2, [mem]
Chris Lattner4a06f352004-02-02 19:23:15 +0000670///
671void FPS::handleOneArgFPRW(MachineBasicBlock::iterator &I) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000672 MachineInstr *MI = I;
Evan Chenga022bdf2008-07-21 20:02:45 +0000673#ifndef NDEBUG
Chris Lattner749c6f62008-01-07 07:27:27 +0000674 unsigned NumOps = MI->getDesc().getNumOperands();
Evan Cheng171d09e2006-11-10 01:28:43 +0000675 assert(NumOps >= 2 && "FPRW instructions must have 2 ops!!");
Evan Chenga022bdf2008-07-21 20:02:45 +0000676#endif
Chris Lattner4a06f352004-02-02 19:23:15 +0000677
678 // Is this the last use of the source register?
679 unsigned Reg = getFPReg(MI->getOperand(1));
Evan Cheng6130f662008-03-05 00:59:57 +0000680 bool KillsSrc = MI->killsRegister(X86::FP0+Reg);
Chris Lattner4a06f352004-02-02 19:23:15 +0000681
682 if (KillsSrc) {
683 // If this is the last use of the source register, just make sure it's on
684 // the top of the stack.
685 moveToTop(Reg, I);
686 assert(StackTop > 0 && "Stack cannot be empty!");
687 --StackTop;
688 pushReg(getFPReg(MI->getOperand(0)));
689 } else {
690 // If this is not the last use of the source register, _copy_ it to the top
691 // of the stack.
692 duplicateToTop(Reg, getFPReg(MI->getOperand(0)), I);
693 }
694
Chris Lattner58fe4592005-12-21 07:47:04 +0000695 // Change from the pseudo instruction to the concrete instruction.
Chris Lattner4a06f352004-02-02 19:23:15 +0000696 MI->RemoveOperand(1); // Drop the source operand.
697 MI->RemoveOperand(0); // Drop the destination operand.
Chris Lattner5080f4d2008-01-11 18:10:50 +0000698 MI->setDesc(TII->get(getConcreteOpcode(MI->getOpcode())));
Chris Lattner4a06f352004-02-02 19:23:15 +0000699}
700
701
Chris Lattnera960d952003-01-13 01:01:59 +0000702//===----------------------------------------------------------------------===//
703// Define tables of various ways to map pseudo instructions
704//
705
706// ForwardST0Table - Map: A = B op C into: ST(0) = ST(0) op ST(i)
707static const TableEntry ForwardST0Table[] = {
Dale Johannesene377d4d2007-07-04 21:07:47 +0000708 { X86::ADD_Fp32 , X86::ADD_FST0r },
709 { X86::ADD_Fp64 , X86::ADD_FST0r },
Dale Johannesen6a308112007-08-06 21:31:06 +0000710 { X86::ADD_Fp80 , X86::ADD_FST0r },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000711 { X86::DIV_Fp32 , X86::DIV_FST0r },
712 { X86::DIV_Fp64 , X86::DIV_FST0r },
Dale Johannesen6a308112007-08-06 21:31:06 +0000713 { X86::DIV_Fp80 , X86::DIV_FST0r },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000714 { X86::MUL_Fp32 , X86::MUL_FST0r },
715 { X86::MUL_Fp64 , X86::MUL_FST0r },
Dale Johannesen6a308112007-08-06 21:31:06 +0000716 { X86::MUL_Fp80 , X86::MUL_FST0r },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000717 { X86::SUB_Fp32 , X86::SUB_FST0r },
718 { X86::SUB_Fp64 , X86::SUB_FST0r },
Dale Johannesen6a308112007-08-06 21:31:06 +0000719 { X86::SUB_Fp80 , X86::SUB_FST0r },
Chris Lattnera960d952003-01-13 01:01:59 +0000720};
721
722// ReverseST0Table - Map: A = B op C into: ST(0) = ST(i) op ST(0)
723static const TableEntry ReverseST0Table[] = {
Dale Johannesene377d4d2007-07-04 21:07:47 +0000724 { X86::ADD_Fp32 , X86::ADD_FST0r }, // commutative
725 { X86::ADD_Fp64 , X86::ADD_FST0r }, // commutative
Dale Johannesen6a308112007-08-06 21:31:06 +0000726 { X86::ADD_Fp80 , X86::ADD_FST0r }, // commutative
Dale Johannesene377d4d2007-07-04 21:07:47 +0000727 { X86::DIV_Fp32 , X86::DIVR_FST0r },
728 { X86::DIV_Fp64 , X86::DIVR_FST0r },
Dale Johannesen6a308112007-08-06 21:31:06 +0000729 { X86::DIV_Fp80 , X86::DIVR_FST0r },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000730 { X86::MUL_Fp32 , X86::MUL_FST0r }, // commutative
731 { X86::MUL_Fp64 , X86::MUL_FST0r }, // commutative
Dale Johannesen6a308112007-08-06 21:31:06 +0000732 { X86::MUL_Fp80 , X86::MUL_FST0r }, // commutative
Dale Johannesene377d4d2007-07-04 21:07:47 +0000733 { X86::SUB_Fp32 , X86::SUBR_FST0r },
734 { X86::SUB_Fp64 , X86::SUBR_FST0r },
Dale Johannesen6a308112007-08-06 21:31:06 +0000735 { X86::SUB_Fp80 , X86::SUBR_FST0r },
Chris Lattnera960d952003-01-13 01:01:59 +0000736};
737
738// ForwardSTiTable - Map: A = B op C into: ST(i) = ST(0) op ST(i)
739static const TableEntry ForwardSTiTable[] = {
Dale Johannesene377d4d2007-07-04 21:07:47 +0000740 { X86::ADD_Fp32 , X86::ADD_FrST0 }, // commutative
741 { X86::ADD_Fp64 , X86::ADD_FrST0 }, // commutative
Dale Johannesen6a308112007-08-06 21:31:06 +0000742 { X86::ADD_Fp80 , X86::ADD_FrST0 }, // commutative
Dale Johannesene377d4d2007-07-04 21:07:47 +0000743 { X86::DIV_Fp32 , X86::DIVR_FrST0 },
744 { X86::DIV_Fp64 , X86::DIVR_FrST0 },
Dale Johannesen6a308112007-08-06 21:31:06 +0000745 { X86::DIV_Fp80 , X86::DIVR_FrST0 },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000746 { X86::MUL_Fp32 , X86::MUL_FrST0 }, // commutative
747 { X86::MUL_Fp64 , X86::MUL_FrST0 }, // commutative
Dale Johannesen6a308112007-08-06 21:31:06 +0000748 { X86::MUL_Fp80 , X86::MUL_FrST0 }, // commutative
Dale Johannesene377d4d2007-07-04 21:07:47 +0000749 { X86::SUB_Fp32 , X86::SUBR_FrST0 },
750 { X86::SUB_Fp64 , X86::SUBR_FrST0 },
Dale Johannesen6a308112007-08-06 21:31:06 +0000751 { X86::SUB_Fp80 , X86::SUBR_FrST0 },
Chris Lattnera960d952003-01-13 01:01:59 +0000752};
753
754// ReverseSTiTable - Map: A = B op C into: ST(i) = ST(i) op ST(0)
755static const TableEntry ReverseSTiTable[] = {
Dale Johannesene377d4d2007-07-04 21:07:47 +0000756 { X86::ADD_Fp32 , X86::ADD_FrST0 },
757 { X86::ADD_Fp64 , X86::ADD_FrST0 },
Dale Johannesen6a308112007-08-06 21:31:06 +0000758 { X86::ADD_Fp80 , X86::ADD_FrST0 },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000759 { X86::DIV_Fp32 , X86::DIV_FrST0 },
760 { X86::DIV_Fp64 , X86::DIV_FrST0 },
Dale Johannesen6a308112007-08-06 21:31:06 +0000761 { X86::DIV_Fp80 , X86::DIV_FrST0 },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000762 { X86::MUL_Fp32 , X86::MUL_FrST0 },
763 { X86::MUL_Fp64 , X86::MUL_FrST0 },
Dale Johannesen6a308112007-08-06 21:31:06 +0000764 { X86::MUL_Fp80 , X86::MUL_FrST0 },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000765 { X86::SUB_Fp32 , X86::SUB_FrST0 },
766 { X86::SUB_Fp64 , X86::SUB_FrST0 },
Dale Johannesen6a308112007-08-06 21:31:06 +0000767 { X86::SUB_Fp80 , X86::SUB_FrST0 },
Chris Lattnera960d952003-01-13 01:01:59 +0000768};
769
770
771/// handleTwoArgFP - Handle instructions like FADD and friends which are virtual
772/// instructions which need to be simplified and possibly transformed.
773///
774/// Result: ST(0) = fsub ST(0), ST(i)
775/// ST(i) = fsub ST(0), ST(i)
776/// ST(0) = fsubr ST(0), ST(i)
777/// ST(i) = fsubr ST(0), ST(i)
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000778///
Chris Lattnera960d952003-01-13 01:01:59 +0000779void FPS::handleTwoArgFP(MachineBasicBlock::iterator &I) {
780 ASSERT_SORTED(ForwardST0Table); ASSERT_SORTED(ReverseST0Table);
781 ASSERT_SORTED(ForwardSTiTable); ASSERT_SORTED(ReverseSTiTable);
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000782 MachineInstr *MI = I;
Chris Lattnera960d952003-01-13 01:01:59 +0000783
Chris Lattner749c6f62008-01-07 07:27:27 +0000784 unsigned NumOperands = MI->getDesc().getNumOperands();
Chris Lattnerd62d5d72004-06-11 04:25:06 +0000785 assert(NumOperands == 3 && "Illegal TwoArgFP instruction!");
Chris Lattnera960d952003-01-13 01:01:59 +0000786 unsigned Dest = getFPReg(MI->getOperand(0));
787 unsigned Op0 = getFPReg(MI->getOperand(NumOperands-2));
788 unsigned Op1 = getFPReg(MI->getOperand(NumOperands-1));
Evan Cheng6130f662008-03-05 00:59:57 +0000789 bool KillsOp0 = MI->killsRegister(X86::FP0+Op0);
790 bool KillsOp1 = MI->killsRegister(X86::FP0+Op1);
Chris Lattnera960d952003-01-13 01:01:59 +0000791
Chris Lattnera960d952003-01-13 01:01:59 +0000792 unsigned TOS = getStackEntry(0);
793
794 // One of our operands must be on the top of the stack. If neither is yet, we
795 // need to move one.
796 if (Op0 != TOS && Op1 != TOS) { // No operand at TOS?
797 // We can choose to move either operand to the top of the stack. If one of
798 // the operands is killed by this instruction, we want that one so that we
799 // can update right on top of the old version.
800 if (KillsOp0) {
801 moveToTop(Op0, I); // Move dead operand to TOS.
802 TOS = Op0;
803 } else if (KillsOp1) {
804 moveToTop(Op1, I);
805 TOS = Op1;
806 } else {
807 // All of the operands are live after this instruction executes, so we
808 // cannot update on top of any operand. Because of this, we must
809 // duplicate one of the stack elements to the top. It doesn't matter
810 // which one we pick.
811 //
812 duplicateToTop(Op0, Dest, I);
813 Op0 = TOS = Dest;
814 KillsOp0 = true;
815 }
Chris Lattnerd62d5d72004-06-11 04:25:06 +0000816 } else if (!KillsOp0 && !KillsOp1) {
Chris Lattnera960d952003-01-13 01:01:59 +0000817 // If we DO have one of our operands at the top of the stack, but we don't
818 // have a dead operand, we must duplicate one of the operands to a new slot
819 // on the stack.
820 duplicateToTop(Op0, Dest, I);
821 Op0 = TOS = Dest;
822 KillsOp0 = true;
823 }
824
825 // Now we know that one of our operands is on the top of the stack, and at
826 // least one of our operands is killed by this instruction.
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000827 assert((TOS == Op0 || TOS == Op1) && (KillsOp0 || KillsOp1) &&
828 "Stack conditions not set up right!");
Chris Lattnera960d952003-01-13 01:01:59 +0000829
830 // We decide which form to use based on what is on the top of the stack, and
831 // which operand is killed by this instruction.
832 const TableEntry *InstTable;
833 bool isForward = TOS == Op0;
834 bool updateST0 = (TOS == Op0 && !KillsOp1) || (TOS == Op1 && !KillsOp0);
835 if (updateST0) {
836 if (isForward)
837 InstTable = ForwardST0Table;
838 else
839 InstTable = ReverseST0Table;
840 } else {
841 if (isForward)
842 InstTable = ForwardSTiTable;
843 else
844 InstTable = ReverseSTiTable;
845 }
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000846
Owen Anderson718cb662007-09-07 04:06:50 +0000847 int Opcode = Lookup(InstTable, array_lengthof(ForwardST0Table),
848 MI->getOpcode());
Chris Lattnera960d952003-01-13 01:01:59 +0000849 assert(Opcode != -1 && "Unknown TwoArgFP pseudo instruction!");
850
851 // NotTOS - The register which is not on the top of stack...
852 unsigned NotTOS = (TOS == Op0) ? Op1 : Op0;
853
854 // Replace the old instruction with a new instruction
Chris Lattnerc1bab322004-03-31 22:02:36 +0000855 MBB->remove(I++);
Evan Cheng12a44782006-11-30 07:12:03 +0000856 I = BuildMI(*MBB, I, TII->get(Opcode)).addReg(getSTReg(NotTOS));
Chris Lattnera960d952003-01-13 01:01:59 +0000857
858 // If both operands are killed, pop one off of the stack in addition to
859 // overwriting the other one.
860 if (KillsOp0 && KillsOp1 && Op0 != Op1) {
861 assert(!updateST0 && "Should have updated other operand!");
862 popStackAfter(I); // Pop the top of stack
863 }
864
Chris Lattnera960d952003-01-13 01:01:59 +0000865 // Update stack information so that we know the destination register is now on
866 // the stack.
Chris Lattnerd62d5d72004-06-11 04:25:06 +0000867 unsigned UpdatedSlot = getSlot(updateST0 ? TOS : NotTOS);
868 assert(UpdatedSlot < StackTop && Dest < 7);
869 Stack[UpdatedSlot] = Dest;
870 RegMap[Dest] = UpdatedSlot;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000871 MBB->getParent()->DeleteMachineInstr(MI); // Remove the old instruction
Chris Lattnerd62d5d72004-06-11 04:25:06 +0000872}
873
Chris Lattner0ca2c8e2004-06-11 04:49:02 +0000874/// handleCompareFP - Handle FUCOM and FUCOMI instructions, which have two FP
Chris Lattnerd62d5d72004-06-11 04:25:06 +0000875/// register arguments and no explicit destinations.
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000876///
Chris Lattnerd62d5d72004-06-11 04:25:06 +0000877void FPS::handleCompareFP(MachineBasicBlock::iterator &I) {
878 ASSERT_SORTED(ForwardST0Table); ASSERT_SORTED(ReverseST0Table);
879 ASSERT_SORTED(ForwardSTiTable); ASSERT_SORTED(ReverseSTiTable);
880 MachineInstr *MI = I;
881
Chris Lattner749c6f62008-01-07 07:27:27 +0000882 unsigned NumOperands = MI->getDesc().getNumOperands();
Chris Lattner0ca2c8e2004-06-11 04:49:02 +0000883 assert(NumOperands == 2 && "Illegal FUCOM* instruction!");
Chris Lattnerd62d5d72004-06-11 04:25:06 +0000884 unsigned Op0 = getFPReg(MI->getOperand(NumOperands-2));
885 unsigned Op1 = getFPReg(MI->getOperand(NumOperands-1));
Evan Cheng6130f662008-03-05 00:59:57 +0000886 bool KillsOp0 = MI->killsRegister(X86::FP0+Op0);
887 bool KillsOp1 = MI->killsRegister(X86::FP0+Op1);
Chris Lattnerd62d5d72004-06-11 04:25:06 +0000888
889 // Make sure the first operand is on the top of stack, the other one can be
890 // anywhere.
891 moveToTop(Op0, I);
892
Chris Lattner58fe4592005-12-21 07:47:04 +0000893 // Change from the pseudo instruction to the concrete instruction.
Chris Lattner57790422004-06-11 05:22:44 +0000894 MI->getOperand(0).setReg(getSTReg(Op1));
895 MI->RemoveOperand(1);
Chris Lattner5080f4d2008-01-11 18:10:50 +0000896 MI->setDesc(TII->get(getConcreteOpcode(MI->getOpcode())));
Chris Lattner57790422004-06-11 05:22:44 +0000897
Chris Lattnerd62d5d72004-06-11 04:25:06 +0000898 // If any of the operands are killed by this instruction, free them.
899 if (KillsOp0) freeStackSlotAfter(I, Op0);
900 if (KillsOp1 && Op0 != Op1) freeStackSlotAfter(I, Op1);
Chris Lattnera960d952003-01-13 01:01:59 +0000901}
902
Chris Lattnerc1bab322004-03-31 22:02:36 +0000903/// handleCondMovFP - Handle two address conditional move instructions. These
904/// instructions move a st(i) register to st(0) iff a condition is true. These
905/// instructions require that the first operand is at the top of the stack, but
906/// otherwise don't modify the stack at all.
907void FPS::handleCondMovFP(MachineBasicBlock::iterator &I) {
908 MachineInstr *MI = I;
909
910 unsigned Op0 = getFPReg(MI->getOperand(0));
Chris Lattner6cdb1ea2006-09-05 20:27:32 +0000911 unsigned Op1 = getFPReg(MI->getOperand(2));
Evan Cheng6130f662008-03-05 00:59:57 +0000912 bool KillsOp1 = MI->killsRegister(X86::FP0+Op1);
Chris Lattnerc1bab322004-03-31 22:02:36 +0000913
914 // The first operand *must* be on the top of the stack.
915 moveToTop(Op0, I);
916
917 // Change the second operand to the stack register that the operand is in.
Chris Lattner58fe4592005-12-21 07:47:04 +0000918 // Change from the pseudo instruction to the concrete instruction.
Chris Lattnerc1bab322004-03-31 22:02:36 +0000919 MI->RemoveOperand(0);
Chris Lattner6cdb1ea2006-09-05 20:27:32 +0000920 MI->RemoveOperand(1);
Chris Lattnerc1bab322004-03-31 22:02:36 +0000921 MI->getOperand(0).setReg(getSTReg(Op1));
Chris Lattner5080f4d2008-01-11 18:10:50 +0000922 MI->setDesc(TII->get(getConcreteOpcode(MI->getOpcode())));
Chris Lattner58fe4592005-12-21 07:47:04 +0000923
Chris Lattnerc1bab322004-03-31 22:02:36 +0000924 // If we kill the second operand, make sure to pop it from the stack.
Evan Chengddd2a452006-11-15 20:56:39 +0000925 if (Op0 != Op1 && KillsOp1) {
Chris Lattner76eb08b2005-08-23 22:49:55 +0000926 // Get this value off of the register stack.
927 freeStackSlotAfter(I, Op1);
928 }
Chris Lattnerc1bab322004-03-31 22:02:36 +0000929}
930
Chris Lattnera960d952003-01-13 01:01:59 +0000931
932/// handleSpecialFP - Handle special instructions which behave unlike other
Misha Brukmancf00c4a2003-10-10 17:57:28 +0000933/// floating point instructions. This is primarily intended for use by pseudo
Chris Lattnera960d952003-01-13 01:01:59 +0000934/// instructions.
935///
936void FPS::handleSpecialFP(MachineBasicBlock::iterator &I) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000937 MachineInstr *MI = I;
Chris Lattnera960d952003-01-13 01:01:59 +0000938 switch (MI->getOpcode()) {
939 default: assert(0 && "Unknown SpecialFP instruction!");
Chris Lattner6fa2f9c2008-03-09 07:05:32 +0000940 case X86::FpGET_ST0_32:// Appears immediately after a call returning FP type!
941 case X86::FpGET_ST0_64:// Appears immediately after a call returning FP type!
942 case X86::FpGET_ST0_80:// Appears immediately after a call returning FP type!
Chris Lattnera960d952003-01-13 01:01:59 +0000943 assert(StackTop == 0 && "Stack should be empty after a call!");
944 pushReg(getFPReg(MI->getOperand(0)));
945 break;
Chris Lattner24e0a542008-03-21 06:38:26 +0000946 case X86::FpGET_ST1_32:// Appears immediately after a call returning FP type!
947 case X86::FpGET_ST1_64:// Appears immediately after a call returning FP type!
948 case X86::FpGET_ST1_80:{// Appears immediately after a call returning FP type!
949 // FpGET_ST1 should occur right after a FpGET_ST0 for a call or inline asm.
950 // The pattern we expect is:
951 // CALL
952 // FP1 = FpGET_ST0
953 // FP4 = FpGET_ST1
954 //
955 // At this point, we've pushed FP1 on the top of stack, so it should be
956 // present if it isn't dead. If it was dead, we already emitted a pop to
957 // remove it from the stack and StackTop = 0.
958
959 // Push FP4 as top of stack next.
960 pushReg(getFPReg(MI->getOperand(0)));
961
962 // If StackTop was 0 before we pushed our operand, then ST(0) must have been
963 // dead. In this case, the ST(1) value is the only thing that is live, so
964 // it should be on the TOS (after the pop that was emitted) and is. Just
965 // continue in this case.
966 if (StackTop == 1)
967 break;
968
969 // Because pushReg just pushed ST(1) as TOS, we now have to swap the two top
970 // elements so that our accounting is correct.
971 unsigned RegOnTop = getStackEntry(0);
972 unsigned RegNo = getStackEntry(1);
973
974 // Swap the slots the regs are in.
975 std::swap(RegMap[RegNo], RegMap[RegOnTop]);
976
977 // Swap stack slot contents.
978 assert(RegMap[RegOnTop] < StackTop);
979 std::swap(Stack[RegMap[RegOnTop]], Stack[StackTop-1]);
980 break;
981 }
Chris Lattnerafb23f42008-03-09 07:08:44 +0000982 case X86::FpSET_ST0_32:
983 case X86::FpSET_ST0_64:
984 case X86::FpSET_ST0_80:
Chris Lattnera960d952003-01-13 01:01:59 +0000985 assert(StackTop == 1 && "Stack should have one element on it to return!");
986 --StackTop; // "Forget" we have something on the top of stack!
987 break;
Dale Johannesene377d4d2007-07-04 21:07:47 +0000988 case X86::MOV_Fp3232:
989 case X86::MOV_Fp3264:
990 case X86::MOV_Fp6432:
Dale Johannesen59a58732007-08-05 18:49:15 +0000991 case X86::MOV_Fp6464:
992 case X86::MOV_Fp3280:
993 case X86::MOV_Fp6480:
994 case X86::MOV_Fp8032:
995 case X86::MOV_Fp8064:
996 case X86::MOV_Fp8080: {
Chris Lattnera960d952003-01-13 01:01:59 +0000997 unsigned SrcReg = getFPReg(MI->getOperand(1));
998 unsigned DestReg = getFPReg(MI->getOperand(0));
Chris Lattnera960d952003-01-13 01:01:59 +0000999
Evan Cheng6130f662008-03-05 00:59:57 +00001000 if (MI->killsRegister(X86::FP0+SrcReg)) {
Chris Lattnera960d952003-01-13 01:01:59 +00001001 // If the input operand is killed, we can just change the owner of the
1002 // incoming stack slot into the result.
1003 unsigned Slot = getSlot(SrcReg);
1004 assert(Slot < 7 && DestReg < 7 && "FpMOV operands invalid!");
1005 Stack[Slot] = DestReg;
1006 RegMap[DestReg] = Slot;
1007
1008 } else {
1009 // For FMOV we just duplicate the specified value to a new stack slot.
1010 // This could be made better, but would require substantial changes.
1011 duplicateToTop(SrcReg, DestReg, I);
1012 }
Nick Lewycky3c786972008-03-11 05:56:09 +00001013 }
Chris Lattnera960d952003-01-13 01:01:59 +00001014 break;
Chris Lattnere12ecf22008-03-11 19:50:13 +00001015 case TargetInstrInfo::INLINEASM: {
1016 // The inline asm MachineInstr currently only *uses* FP registers for the
1017 // 'f' constraint. These should be turned into the current ST(x) register
1018 // in the machine instr. Also, any kills should be explicitly popped after
1019 // the inline asm.
1020 unsigned Kills[7];
1021 unsigned NumKills = 0;
1022 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1023 MachineOperand &Op = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001024 if (!Op.isReg() || Op.getReg() < X86::FP0 || Op.getReg() > X86::FP6)
Chris Lattnere12ecf22008-03-11 19:50:13 +00001025 continue;
1026 assert(Op.isUse() && "Only handle inline asm uses right now");
1027
1028 unsigned FPReg = getFPReg(Op);
1029 Op.setReg(getSTReg(FPReg));
1030
1031 // If we kill this operand, make sure to pop it from the stack after the
1032 // asm. We just remember it for now, and pop them all off at the end in
1033 // a batch.
1034 if (Op.isKill())
1035 Kills[NumKills++] = FPReg;
1036 }
1037
1038 // If this asm kills any FP registers (is the last use of them) we must
1039 // explicitly emit pop instructions for them. Do this now after the asm has
1040 // executed so that the ST(x) numbers are not off (which would happen if we
1041 // did this inline with operand rewriting).
1042 //
1043 // Note: this might be a non-optimal pop sequence. We might be able to do
1044 // better by trying to pop in stack order or something.
1045 MachineBasicBlock::iterator InsertPt = MI;
1046 while (NumKills)
1047 freeStackSlotAfter(InsertPt, Kills[--NumKills]);
1048
1049 // Don't delete the inline asm!
1050 return;
1051 }
1052
Chris Lattner447ff682008-03-11 03:23:40 +00001053 case X86::RET:
1054 case X86::RETI:
1055 // If RET has an FP register use operand, pass the first one in ST(0) and
1056 // the second one in ST(1).
1057 if (isStackEmpty()) return; // Quick check to see if any are possible.
1058
1059 // Find the register operands.
1060 unsigned FirstFPRegOp = ~0U, SecondFPRegOp = ~0U;
1061
1062 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1063 MachineOperand &Op = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001064 if (!Op.isReg() || Op.getReg() < X86::FP0 || Op.getReg() > X86::FP6)
Chris Lattner447ff682008-03-11 03:23:40 +00001065 continue;
Chris Lattner35831d02008-03-21 20:41:27 +00001066 // FP Register uses must be kills unless there are two uses of the same
1067 // register, in which case only one will be a kill.
1068 assert(Op.isUse() &&
1069 (Op.isKill() || // Marked kill.
1070 getFPReg(Op) == FirstFPRegOp || // Second instance.
1071 MI->killsRegister(Op.getReg())) && // Later use is marked kill.
1072 "Ret only defs operands, and values aren't live beyond it");
Chris Lattner447ff682008-03-11 03:23:40 +00001073
1074 if (FirstFPRegOp == ~0U)
1075 FirstFPRegOp = getFPReg(Op);
1076 else {
1077 assert(SecondFPRegOp == ~0U && "More than two fp operands!");
1078 SecondFPRegOp = getFPReg(Op);
1079 }
1080
1081 // Remove the operand so that later passes don't see it.
1082 MI->RemoveOperand(i);
1083 --i, --e;
1084 }
1085
1086 // There are only four possibilities here:
1087 // 1) we are returning a single FP value. In this case, it has to be in
1088 // ST(0) already, so just declare success by removing the value from the
1089 // FP Stack.
1090 if (SecondFPRegOp == ~0U) {
1091 // Assert that the top of stack contains the right FP register.
1092 assert(StackTop == 1 && FirstFPRegOp == getStackEntry(0) &&
1093 "Top of stack not the right register for RET!");
1094
1095 // Ok, everything is good, mark the value as not being on the stack
1096 // anymore so that our assertion about the stack being empty at end of
1097 // block doesn't fire.
1098 StackTop = 0;
1099 return;
1100 }
1101
Chris Lattner447ff682008-03-11 03:23:40 +00001102 // Otherwise, we are returning two values:
1103 // 2) If returning the same value for both, we only have one thing in the FP
1104 // stack. Consider: RET FP1, FP1
1105 if (StackTop == 1) {
1106 assert(FirstFPRegOp == SecondFPRegOp && FirstFPRegOp == getStackEntry(0)&&
1107 "Stack misconfiguration for RET!");
1108
1109 // Duplicate the TOS so that we return it twice. Just pick some other FPx
1110 // register to hold it.
1111 unsigned NewReg = (FirstFPRegOp+1)%7;
1112 duplicateToTop(FirstFPRegOp, NewReg, MI);
1113 FirstFPRegOp = NewReg;
1114 }
1115
1116 /// Okay we know we have two different FPx operands now:
1117 assert(StackTop == 2 && "Must have two values live!");
1118
1119 /// 3) If SecondFPRegOp is currently in ST(0) and FirstFPRegOp is currently
1120 /// in ST(1). In this case, emit an fxch.
1121 if (getStackEntry(0) == SecondFPRegOp) {
1122 assert(getStackEntry(1) == FirstFPRegOp && "Unknown regs live");
1123 moveToTop(FirstFPRegOp, MI);
1124 }
1125
1126 /// 4) Finally, FirstFPRegOp must be in ST(0) and SecondFPRegOp must be in
1127 /// ST(1). Just remove both from our understanding of the stack and return.
1128 assert(getStackEntry(0) == FirstFPRegOp && "Unknown regs live");
Chris Lattner03535262008-03-21 05:57:20 +00001129 assert(getStackEntry(1) == SecondFPRegOp && "Unknown regs live");
Chris Lattner447ff682008-03-11 03:23:40 +00001130 StackTop = 0;
1131 return;
Chris Lattnera960d952003-01-13 01:01:59 +00001132 }
Chris Lattnera960d952003-01-13 01:01:59 +00001133
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +00001134 I = MBB->erase(I); // Remove the pseudo instruction
1135 --I;
Chris Lattnera960d952003-01-13 01:01:59 +00001136}