blob: 38aa227c9577dcf92504b6b92f7c66ac3d7141a2 [file] [log] [blame]
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001//===-- X86ISelLowering.h - X86 DAG Lowering Interface ----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef X86ISELLOWERING_H
16#define X86ISELLOWERING_H
17
Evan Cheng559806f2006-01-27 08:10:46 +000018#include "X86Subtarget.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000019#include "llvm/Target/TargetLowering.h"
20#include "llvm/CodeGen/SelectionDAG.h"
21
22namespace llvm {
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000023 namespace X86ISD {
Evan Chengd9558e02006-01-06 00:43:03 +000024 // X86 Specific DAG Nodes
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000025 enum NodeType {
26 // Start the numbering where the builtin ops leave off.
Evan Cheng7df96d62005-12-17 01:21:05 +000027 FIRST_NUMBER = ISD::BUILTIN_OP_END+X86::INSTRUCTION_LIST_END,
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000028
Evan Chenge3413162006-01-09 18:33:28 +000029 /// SHLD, SHRD - Double shift instructions. These correspond to
30 /// X86::SHLDxx and X86::SHRDxx instructions.
31 SHLD,
32 SHRD,
33
Evan Chengef6ffb12006-01-31 03:14:29 +000034 /// FAND - Bitwise logical AND of floating point values. This corresponds
35 /// to X86::ANDPS or X86::ANDPD.
36 FAND,
37
Evan Cheng223547a2006-01-31 22:28:30 +000038 /// FXOR - Bitwise logical XOR of floating point values. This corresponds
39 /// to X86::XORPS or X86::XORPD.
40 FXOR,
41
Evan Chenge3de85b2006-02-04 02:20:30 +000042 /// FILD, FILD_FLAG - This instruction implements SINT_TO_FP with the
43 /// integer source in memory and FP reg result. This corresponds to the
44 /// X86::FILD*m instructions. It has three inputs (token chain, address,
45 /// and source type) and two outputs (FP value and token chain). FILD_FLAG
46 /// also produces a flag).
Evan Chenga3195e82006-01-12 22:54:21 +000047 FILD,
Evan Chenge3de85b2006-02-04 02:20:30 +000048 FILD_FLAG,
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000049
50 /// FP_TO_INT*_IN_MEM - This instruction implements FP_TO_SINT with the
51 /// integer destination in memory and a FP reg source. This corresponds
52 /// to the X86::FIST*m instructions and the rounding mode change stuff. It
Evan Chenga3195e82006-01-12 22:54:21 +000053 /// has two inputs (token chain and address) and two outputs (int value and
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054 /// token chain).
55 FP_TO_INT16_IN_MEM,
56 FP_TO_INT32_IN_MEM,
57 FP_TO_INT64_IN_MEM,
58
Evan Chengb077b842005-12-21 02:39:21 +000059 /// FLD - This instruction implements an extending load to FP stack slots.
60 /// This corresponds to the X86::FLD32m / X86::FLD64m. It takes a chain
Evan Cheng38bcbaf2005-12-23 07:31:11 +000061 /// operand, ptr to load from, and a ValueType node indicating the type
62 /// to load to.
Evan Chengb077b842005-12-21 02:39:21 +000063 FLD,
64
Evan Chengd90eb7f2006-01-05 00:27:02 +000065 /// FST - This instruction implements a truncating store to FP stack
66 /// slots. This corresponds to the X86::FST32m / X86::FST64m. It takes a
67 /// chain operand, value to store, address, and a ValueType to store it
68 /// as.
69 FST,
70
71 /// FP_SET_RESULT - This corresponds to FpGETRESULT pseudo instrcuction
72 /// which copies from ST(0) to the destination. It takes a chain and writes
73 /// a RFP result and a chain.
74 FP_GET_RESULT,
75
Evan Chengb077b842005-12-21 02:39:21 +000076 /// FP_SET_RESULT - This corresponds to FpSETRESULT pseudo instrcuction
77 /// which copies the source operand to ST(0). It takes a chain and writes
78 /// a chain and a flag.
79 FP_SET_RESULT,
80
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000081 /// CALL/TAILCALL - These operations represent an abstract X86 call
82 /// instruction, which includes a bunch of information. In particular the
83 /// operands of these node are:
84 ///
85 /// #0 - The incoming token chain
86 /// #1 - The callee
87 /// #2 - The number of arg bytes the caller pushes on the stack.
88 /// #3 - The number of arg bytes the callee pops off the stack.
89 /// #4 - The value to pass in AL/AX/EAX (optional)
90 /// #5 - The value to pass in DL/DX/EDX (optional)
91 ///
92 /// The result values of these nodes are:
93 ///
94 /// #0 - The outgoing token chain
95 /// #1 - The first register result value (optional)
96 /// #2 - The second register result value (optional)
97 ///
98 /// The CALL vs TAILCALL distinction boils down to whether the callee is
99 /// known not to modify the caller's stack frame, as is standard with
100 /// LLVM.
101 CALL,
102 TAILCALL,
Andrew Lenharthb873ff32005-11-20 21:41:10 +0000103
104 /// RDTSC_DAG - This operation implements the lowering for
105 /// readcyclecounter
106 RDTSC_DAG,
Evan Cheng7df96d62005-12-17 01:21:05 +0000107
108 /// X86 compare and logical compare instructions.
Evan Cheng6be2c582006-04-05 23:38:46 +0000109 CMP, TEST, COMI, UCOMI,
Evan Cheng7df96d62005-12-17 01:21:05 +0000110
Evan Chengd5781fc2005-12-21 20:21:51 +0000111 /// X86 SetCC. Operand 1 is condition code, and operand 2 is the flag
112 /// operand produced by a CMP instruction.
113 SETCC,
114
115 /// X86 conditional moves. Operand 1 and operand 2 are the two values
116 /// to select from (operand 1 is a R/W operand). Operand 3 is the condition
117 /// code, and operand 4 is the flag operand produced by a CMP or TEST
Evan Chenge3413162006-01-09 18:33:28 +0000118 /// instruction. It also writes a flag result.
Evan Cheng7df96d62005-12-17 01:21:05 +0000119 CMOV,
Evan Cheng898101c2005-12-19 23:12:38 +0000120
Evan Chengd5781fc2005-12-21 20:21:51 +0000121 /// X86 conditional branches. Operand 1 is the chain operand, operand 2
122 /// is the block to branch if condition is true, operand 3 is the
123 /// condition code, and operand 4 is the flag operand produced by a CMP
124 /// or TEST instruction.
Evan Cheng898101c2005-12-19 23:12:38 +0000125 BRCOND,
Evan Chengb077b842005-12-21 02:39:21 +0000126
Evan Cheng67f92a72006-01-11 22:15:48 +0000127 /// Return with a flag operand. Operand 1 is the chain operand, operand
128 /// 2 is the number of bytes of stack to pop.
Evan Chengb077b842005-12-21 02:39:21 +0000129 RET_FLAG,
Evan Cheng67f92a72006-01-11 22:15:48 +0000130
131 /// REP_STOS - Repeat fill, corresponds to X86::REP_STOSx.
132 REP_STOS,
133
134 /// REP_MOVS - Repeat move, corresponds to X86::REP_MOVSx.
135 REP_MOVS,
Evan Cheng223547a2006-01-31 22:28:30 +0000136
137 /// LOAD_PACK Load a 128-bit packed float / double value. It has the same
138 /// operands as a normal load.
139 LOAD_PACK,
Evan Cheng7ccced62006-02-18 00:15:05 +0000140
141 /// GlobalBaseReg - On Darwin, this node represents the result of the popl
142 /// at function entry, used for PIC code.
143 GlobalBaseReg,
Evan Chenga0ea0532006-02-23 02:43:52 +0000144
Evan Cheng020d2e82006-02-23 20:41:18 +0000145 /// TCPWrapper - A wrapper node for TargetConstantPool,
146 /// TargetExternalSymbol, and TargetGlobalAddress.
147 Wrapper,
Evan Cheng48090aa2006-03-21 23:01:21 +0000148
Evan Chengbc4832b2006-03-24 23:15:12 +0000149 /// S2VEC - X86 version of SCALAR_TO_VECTOR. The destination base does not
150 /// have to match the operand type.
151 S2VEC,
Evan Chengb9df0ca2006-03-22 02:53:00 +0000152
Evan Chengb067a1e2006-03-31 19:22:53 +0000153 /// PEXTRW - Extract a 16-bit value from a vector and zero extend it to
Evan Cheng653159f2006-03-31 21:55:24 +0000154 /// i32, corresponds to X86::PEXTRW.
Evan Chengb067a1e2006-03-31 19:22:53 +0000155 PEXTRW,
Evan Cheng653159f2006-03-31 21:55:24 +0000156
157 /// PINSRW - Insert the lower 16-bits of a 32-bit value to a vector,
158 /// corresponds to X86::PINSRW.
Chris Lattnerd74ea2b2006-05-24 17:04:05 +0000159 PINSRW
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000160 };
Evan Chengd9558e02006-01-06 00:43:03 +0000161
162 // X86 specific condition code. These correspond to X86_*_COND in
163 // X86InstrInfo.td. They must be kept in synch.
164 enum CondCode {
165 COND_A = 0,
166 COND_AE = 1,
167 COND_B = 2,
168 COND_BE = 3,
169 COND_E = 4,
170 COND_G = 5,
171 COND_GE = 6,
172 COND_L = 7,
173 COND_LE = 8,
174 COND_NE = 9,
175 COND_NO = 10,
176 COND_NP = 11,
177 COND_NS = 12,
178 COND_O = 13,
179 COND_P = 14,
180 COND_S = 15,
181 COND_INVALID
182 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000183 }
184
Evan Chengb9df0ca2006-03-22 02:53:00 +0000185 /// Define some predicates that are used for node matching.
186 namespace X86 {
Evan Cheng0188ecb2006-03-22 18:59:22 +0000187 /// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
188 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
189 bool isPSHUFDMask(SDNode *N);
190
Evan Cheng506d3df2006-03-29 23:07:14 +0000191 /// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
192 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
193 bool isPSHUFHWMask(SDNode *N);
194
195 /// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
196 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
197 bool isPSHUFLWMask(SDNode *N);
198
Evan Cheng14aed5e2006-03-24 01:18:28 +0000199 /// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
200 /// specifies a shuffle of elements that is suitable for input to SHUFP*.
201 bool isSHUFPMask(SDNode *N);
202
Evan Cheng2c0dbd02006-03-24 02:58:06 +0000203 /// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
204 /// specifies a shuffle of elements that is suitable for input to MOVHLPS.
205 bool isMOVHLPSMask(SDNode *N);
206
Evan Cheng5ced1d82006-04-06 23:23:56 +0000207 /// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
208 /// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
209 bool isMOVLPMask(SDNode *N);
210
211 /// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng533a0aa2006-04-19 20:35:22 +0000212 /// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
213 /// as well as MOVLHPS.
Evan Cheng5ced1d82006-04-06 23:23:56 +0000214 bool isMOVHPMask(SDNode *N);
215
Evan Cheng0038e592006-03-28 00:39:58 +0000216 /// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
217 /// specifies a shuffle of elements that is suitable for input to UNPCKL.
Evan Cheng39623da2006-04-20 08:58:49 +0000218 bool isUNPCKLMask(SDNode *N, bool V2IsSplat = false);
Evan Cheng0038e592006-03-28 00:39:58 +0000219
Evan Cheng4fcb9222006-03-28 02:43:26 +0000220 /// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
221 /// specifies a shuffle of elements that is suitable for input to UNPCKH.
Evan Cheng39623da2006-04-20 08:58:49 +0000222 bool isUNPCKHMask(SDNode *N, bool V2IsSplat = false);
Evan Cheng4fcb9222006-03-28 02:43:26 +0000223
Evan Cheng1d5a8cc2006-04-05 07:20:06 +0000224 /// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
225 /// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
226 /// <0, 0, 1, 1>
227 bool isUNPCKL_v_undef_Mask(SDNode *N);
228
Evan Cheng017dcc62006-04-21 01:05:10 +0000229 /// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
230 /// specifies a shuffle of elements that is suitable for input to MOVSS,
231 /// MOVSD, and MOVD, i.e. setting the lowest element.
232 bool isMOVLMask(SDNode *N);
Evan Chengd6d1cbd2006-04-11 00:19:04 +0000233
Evan Chengd9539472006-04-14 21:59:03 +0000234 /// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
235 /// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
236 bool isMOVSHDUPMask(SDNode *N);
237
238 /// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
239 /// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
240 bool isMOVSLDUPMask(SDNode *N);
241
Evan Chengb9df0ca2006-03-22 02:53:00 +0000242 /// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand
243 /// specifies a splat of a single element.
244 bool isSplatMask(SDNode *N);
245
Evan Cheng63d33002006-03-22 08:01:21 +0000246 /// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
247 /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
248 /// instructions.
249 unsigned getShuffleSHUFImmediate(SDNode *N);
Evan Cheng506d3df2006-03-29 23:07:14 +0000250
251 /// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
252 /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
253 /// instructions.
254 unsigned getShufflePSHUFHWImmediate(SDNode *N);
255
256 /// getShufflePSHUFKWImmediate - Return the appropriate immediate to shuffle
257 /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
258 /// instructions.
259 unsigned getShufflePSHUFLWImmediate(SDNode *N);
Evan Chengb9df0ca2006-03-22 02:53:00 +0000260 }
261
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000262 //===----------------------------------------------------------------------===//
263 // X86TargetLowering - X86 Implementation of the TargetLowering interface
264 class X86TargetLowering : public TargetLowering {
265 int VarArgsFrameIndex; // FrameIndex for start of varargs area.
266 int ReturnAddrIndex; // FrameIndex for return slot.
267 int BytesToPopOnReturn; // Number of arg bytes ret should pop.
268 int BytesCallerReserves; // Number of arg bytes caller makes.
269 public:
270 X86TargetLowering(TargetMachine &TM);
271
272 // Return the number of bytes that a function should pop when it returns (in
273 // addition to the space used by the return address).
274 //
275 unsigned getBytesToPopOnReturn() const { return BytesToPopOnReturn; }
276
277 // Return the number of bytes that the caller reserves for arguments passed
278 // to this function.
279 unsigned getBytesCallerReserves() const { return BytesCallerReserves; }
280
281 /// LowerOperation - Provide custom lowering hooks for some operations.
282 ///
283 virtual SDOperand LowerOperation(SDOperand Op, SelectionDAG &DAG);
284
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000285 /// LowerCallTo - This hook lowers an abstract call to a function into an
286 /// actual call.
287 virtual std::pair<SDOperand, SDOperand>
288 LowerCallTo(SDOperand Chain, const Type *RetTy, bool isVarArg, unsigned CC,
289 bool isTailCall, SDOperand Callee, ArgListTy &Args,
290 SelectionDAG &DAG);
291
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000292 virtual std::pair<SDOperand, SDOperand>
293 LowerFrameReturnAddress(bool isFrameAddr, SDOperand Chain, unsigned Depth,
294 SelectionDAG &DAG);
295
Evan Cheng4a460802006-01-11 00:33:36 +0000296 virtual MachineBasicBlock *InsertAtEndOfBasicBlock(MachineInstr *MI,
297 MachineBasicBlock *MBB);
298
Evan Cheng72261582005-12-20 06:22:03 +0000299 /// getTargetNodeName - This method returns the name of a target specific
300 /// DAG node.
301 virtual const char *getTargetNodeName(unsigned Opcode) const;
302
Nate Begeman368e18d2006-02-16 21:11:51 +0000303 /// computeMaskedBitsForTargetNode - Determine which of the bits specified
304 /// in Mask are known to be either zero or one and return them in the
305 /// KnownZero/KnownOne bitsets.
306 virtual void computeMaskedBitsForTargetNode(const SDOperand Op,
307 uint64_t Mask,
308 uint64_t &KnownZero,
309 uint64_t &KnownOne,
310 unsigned Depth = 0) const;
311
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000312 SDOperand getReturnAddressFrameIndex(SelectionDAG &DAG);
313
Chris Lattner259e97c2006-01-31 19:43:35 +0000314 std::vector<unsigned>
Chris Lattner1efa40f2006-02-22 00:56:39 +0000315 getRegClassForInlineAsmConstraint(const std::string &Constraint,
316 MVT::ValueType VT) const;
Evan Chengc4c62572006-03-13 23:20:37 +0000317
318 /// isLegalAddressImmediate - Return true if the integer value or
319 /// GlobalValue can be used as the offset of the target addressing mode.
320 virtual bool isLegalAddressImmediate(int64_t V) const;
321 virtual bool isLegalAddressImmediate(GlobalValue *GV) const;
322
Evan Cheng0188ecb2006-03-22 18:59:22 +0000323 /// isShuffleMaskLegal - Targets can use this to indicate that they only
324 /// support *some* VECTOR_SHUFFLE operations, those with specific masks.
325 /// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
326 /// are assumed to be legal.
Evan Chengca6e8ea2006-03-22 22:07:06 +0000327 virtual bool isShuffleMaskLegal(SDOperand Mask, MVT::ValueType VT) const;
Evan Cheng39623da2006-04-20 08:58:49 +0000328
329 /// isVectorClearMaskLegal - Similar to isShuffleMaskLegal. This is
330 /// used by Targets can use this to indicate if there is a suitable
331 /// VECTOR_SHUFFLE that can be used to replace a VAND with a constant
332 /// pool entry.
333 virtual bool isVectorClearMaskLegal(std::vector<SDOperand> &BVOps,
334 MVT::ValueType EVT,
335 SelectionDAG &DAG) const;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000336 private:
Evan Cheng0db9fe62006-04-25 20:13:52 +0000337 /// Subtarget - Keep a pointer to the X86Subtarget around so that we can
338 /// make the right decision when generating code for different targets.
339 const X86Subtarget *Subtarget;
340
341 /// X86ScalarSSE - Select between SSE2 or x87 floating point ops.
342 bool X86ScalarSSE;
343
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000344 // C Calling Convention implementation.
Evan Cheng25caf632006-05-23 21:06:34 +0000345 SDOperand LowerCCCArguments(SDOperand Op, SelectionDAG &DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000346 std::pair<SDOperand, SDOperand>
347 LowerCCCCallTo(SDOperand Chain, const Type *RetTy, bool isVarArg,
Chris Lattner2d297092006-05-23 18:50:38 +0000348 bool isTailCall, unsigned CallingConv,
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000349 SDOperand Callee, ArgListTy &Args, SelectionDAG &DAG);
350
351 // Fast Calling Convention implementation.
Evan Cheng25caf632006-05-23 21:06:34 +0000352 SDOperand
Evan Cheng1bc78042006-04-26 01:20:17 +0000353 LowerFastCCArguments(SDOperand Op, SelectionDAG &DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000354 std::pair<SDOperand, SDOperand>
355 LowerFastCCCallTo(SDOperand Chain, const Type *RetTy, bool isTailCall,
356 SDOperand Callee, ArgListTy &Args, SelectionDAG &DAG);
Evan Cheng559806f2006-01-27 08:10:46 +0000357
Evan Cheng0db9fe62006-04-25 20:13:52 +0000358 SDOperand LowerBUILD_VECTOR(SDOperand Op, SelectionDAG &DAG);
359 SDOperand LowerVECTOR_SHUFFLE(SDOperand Op, SelectionDAG &DAG);
360 SDOperand LowerEXTRACT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG);
361 SDOperand LowerINSERT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG);
362 SDOperand LowerSCALAR_TO_VECTOR(SDOperand Op, SelectionDAG &DAG);
363 SDOperand LowerConstantPool(SDOperand Op, SelectionDAG &DAG);
364 SDOperand LowerGlobalAddress(SDOperand Op, SelectionDAG &DAG);
365 SDOperand LowerExternalSymbol(SDOperand Op, SelectionDAG &DAG);
366 SDOperand LowerShift(SDOperand Op, SelectionDAG &DAG);
367 SDOperand LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG);
368 SDOperand LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG);
369 SDOperand LowerFABS(SDOperand Op, SelectionDAG &DAG);
370 SDOperand LowerFNEG(SDOperand Op, SelectionDAG &DAG);
371 SDOperand LowerSETCC(SDOperand Op, SelectionDAG &DAG);
372 SDOperand LowerSELECT(SDOperand Op, SelectionDAG &DAG);
373 SDOperand LowerBRCOND(SDOperand Op, SelectionDAG &DAG);
374 SDOperand LowerMEMSET(SDOperand Op, SelectionDAG &DAG);
375 SDOperand LowerMEMCPY(SDOperand Op, SelectionDAG &DAG);
376 SDOperand LowerJumpTable(SDOperand Op, SelectionDAG &DAG);
377 SDOperand LowerRET(SDOperand Op, SelectionDAG &DAG);
Evan Cheng1bc78042006-04-26 01:20:17 +0000378 SDOperand LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +0000379 SDOperand LowerREADCYCLCECOUNTER(SDOperand Op, SelectionDAG &DAG);
380 SDOperand LowerVASTART(SDOperand Op, SelectionDAG &DAG);
381 SDOperand LowerINTRINSIC_WO_CHAIN(SDOperand Op, SelectionDAG &DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000382 };
383}
384
385#endif // X86ISELLOWERING_H