blob: d58e49b8683f5d51b5574bbed5c81a004eb5b426 [file] [log] [blame]
Scott Michel7ea02ff2009-03-17 01:15:45 +00001//===-- SPUISelLowering.cpp - Cell SPU DAG Lowering Implementation --------===//
Scott Michel266bc8f2007-12-04 22:23:35 +00002// The LLVM Compiler Infrastructure
3//
Chris Lattner4ee451d2007-12-29 20:36:04 +00004// This file is distributed under the University of Illinois Open Source
5// License. See LICENSE.TXT for details.
Scott Michel266bc8f2007-12-04 22:23:35 +00006//
7//===----------------------------------------------------------------------===//
8//
9// This file implements the SPUTargetLowering class.
10//
11//===----------------------------------------------------------------------===//
12
Scott Michel266bc8f2007-12-04 22:23:35 +000013#include "SPUISelLowering.h"
14#include "SPUTargetMachine.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000015#include "SPUFrameLowering.h"
Dan Gohman1e93df62010-04-17 14:41:14 +000016#include "SPUMachineFunction.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000017#include "llvm/Constants.h"
18#include "llvm/Function.h"
19#include "llvm/Intrinsics.h"
Scott Michelc9c8b2a2009-01-26 03:31:40 +000020#include "llvm/CallingConv.h"
John Thompson44ab89e2010-10-29 17:29:13 +000021#include "llvm/Type.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000022#include "llvm/CodeGen/CallingConvLower.h"
23#include "llvm/CodeGen/MachineFrameInfo.h"
24#include "llvm/CodeGen/MachineFunction.h"
25#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000026#include "llvm/CodeGen/MachineRegisterInfo.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000027#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000028#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000029#include "llvm/Target/TargetOptions.h"
30#include "llvm/ADT/VectorExtras.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000031#include "llvm/Support/Debug.h"
Torok Edwindac237e2009-07-08 20:53:28 +000032#include "llvm/Support/ErrorHandling.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000033#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000034#include "llvm/Support/raw_ostream.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000035#include <map>
36
37using namespace llvm;
38
39// Used in getTargetNodeName() below
40namespace {
41 std::map<unsigned, const char *> node_names;
42
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +000043 // Byte offset of the preferred slot (counted from the MSB)
44 int prefslotOffset(EVT VT) {
45 int retval=0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +000046 if (VT==MVT::i1) retval=3;
47 if (VT==MVT::i8) retval=3;
48 if (VT==MVT::i16) retval=2;
Scott Michel266bc8f2007-12-04 22:23:35 +000049
50 return retval;
51 }
Scott Michel94bd57e2009-01-15 04:41:47 +000052
Scott Michelc9c8b2a2009-01-26 03:31:40 +000053 //! Expand a library call into an actual call DAG node
54 /*!
55 \note
56 This code is taken from SelectionDAGLegalize, since it is not exposed as
57 part of the LLVM SelectionDAG API.
58 */
59
60 SDValue
61 ExpandLibCall(RTLIB::Libcall LC, SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +000062 bool isSigned, SDValue &Hi, const SPUTargetLowering &TLI) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +000063 // The input chain to this libcall is the entry node of the function.
64 // Legalizing the call will automatically add the previous call to the
65 // dependence.
66 SDValue InChain = DAG.getEntryNode();
67
68 TargetLowering::ArgListTy Args;
69 TargetLowering::ArgListEntry Entry;
70 for (unsigned i = 0, e = Op.getNumOperands(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +000071 EVT ArgVT = Op.getOperand(i).getValueType();
Chris Lattnerdb125cf2011-07-18 04:54:35 +000072 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Scott Michelc9c8b2a2009-01-26 03:31:40 +000073 Entry.Node = Op.getOperand(i);
74 Entry.Ty = ArgTy;
75 Entry.isSExt = isSigned;
76 Entry.isZExt = !isSigned;
77 Args.push_back(Entry);
78 }
79 SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC),
80 TLI.getPointerTy());
81
82 // Splice the libcall in wherever FindInputOutputChains tells us to.
Chris Lattnerdb125cf2011-07-18 04:54:35 +000083 Type *RetTy =
Owen Anderson23b9b192009-08-12 00:36:31 +000084 Op.getNode()->getValueType(0).getTypeForEVT(*DAG.getContext());
Scott Michelc9c8b2a2009-01-26 03:31:40 +000085 std::pair<SDValue, SDValue> CallInfo =
86 TLI.LowerCallTo(InChain, RetTy, isSigned, !isSigned, false, false,
Anton Korobeynikov72977a42009-08-14 20:10:52 +000087 0, TLI.getLibcallCallingConv(LC), false,
Dan Gohman98ca4f22009-08-05 01:29:28 +000088 /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +000089 Callee, Args, DAG, Op.getDebugLoc());
Scott Michelc9c8b2a2009-01-26 03:31:40 +000090
91 return CallInfo.first;
92 }
Scott Michel266bc8f2007-12-04 22:23:35 +000093}
94
95SPUTargetLowering::SPUTargetLowering(SPUTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000096 : TargetLowering(TM, new TargetLoweringObjectFileELF()),
97 SPUTM(TM) {
Scott Michel266bc8f2007-12-04 22:23:35 +000098
99 // Use _setjmp/_longjmp instead of setjmp/longjmp.
100 setUseUnderscoreSetJmp(true);
101 setUseUnderscoreLongJmp(true);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000102
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000103 // Set RTLIB libcall names as used by SPU:
104 setLibcallName(RTLIB::DIV_F64, "__fast_divdf3");
105
Scott Michel266bc8f2007-12-04 22:23:35 +0000106 // Set up the SPU's register classes:
Owen Anderson825b72b2009-08-11 20:47:22 +0000107 addRegisterClass(MVT::i8, SPU::R8CRegisterClass);
108 addRegisterClass(MVT::i16, SPU::R16CRegisterClass);
109 addRegisterClass(MVT::i32, SPU::R32CRegisterClass);
110 addRegisterClass(MVT::i64, SPU::R64CRegisterClass);
111 addRegisterClass(MVT::f32, SPU::R32FPRegisterClass);
112 addRegisterClass(MVT::f64, SPU::R64FPRegisterClass);
113 addRegisterClass(MVT::i128, SPU::GPRCRegisterClass);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000114
Scott Michel266bc8f2007-12-04 22:23:35 +0000115 // SPU has no sign or zero extended loads for i1, i8, i16:
Owen Anderson825b72b2009-08-11 20:47:22 +0000116 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
117 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
118 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +0000119
Owen Anderson825b72b2009-08-11 20:47:22 +0000120 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
121 setLoadExtAction(ISD::EXTLOAD, MVT::f64, Expand);
Scott Michelb30e8f62008-12-02 19:53:53 +0000122
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 setTruncStoreAction(MVT::i128, MVT::i64, Expand);
124 setTruncStoreAction(MVT::i128, MVT::i32, Expand);
125 setTruncStoreAction(MVT::i128, MVT::i16, Expand);
126 setTruncStoreAction(MVT::i128, MVT::i8, Expand);
Eli Friedman5427d712009-07-17 06:36:24 +0000127
Owen Anderson825b72b2009-08-11 20:47:22 +0000128 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman5427d712009-07-17 06:36:24 +0000129
Scott Michel266bc8f2007-12-04 22:23:35 +0000130 // SPU constant load actions are custom lowered:
Owen Anderson825b72b2009-08-11 20:47:22 +0000131 setOperationAction(ISD::ConstantFP, MVT::f32, Legal);
132 setOperationAction(ISD::ConstantFP, MVT::f64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000133
134 // SPU's loads and stores have to be custom lowered:
Owen Anderson825b72b2009-08-11 20:47:22 +0000135 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::i128;
Scott Michel266bc8f2007-12-04 22:23:35 +0000136 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000137 MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000138
Scott Michelf0569be2008-12-27 04:51:36 +0000139 setOperationAction(ISD::LOAD, VT, Custom);
140 setOperationAction(ISD::STORE, VT, Custom);
141 setLoadExtAction(ISD::EXTLOAD, VT, Custom);
142 setLoadExtAction(ISD::ZEXTLOAD, VT, Custom);
143 setLoadExtAction(ISD::SEXTLOAD, VT, Custom);
144
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::i8; --stype) {
146 MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype;
Scott Michelf0569be2008-12-27 04:51:36 +0000147 setTruncStoreAction(VT, StoreVT, Expand);
148 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000149 }
150
Owen Anderson825b72b2009-08-11 20:47:22 +0000151 for (unsigned sctype = (unsigned) MVT::f32; sctype < (unsigned) MVT::f64;
Scott Michelf0569be2008-12-27 04:51:36 +0000152 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000153 MVT::SimpleValueType VT = (MVT::SimpleValueType) sctype;
Scott Michelf0569be2008-12-27 04:51:36 +0000154
155 setOperationAction(ISD::LOAD, VT, Custom);
156 setOperationAction(ISD::STORE, VT, Custom);
157
Owen Anderson825b72b2009-08-11 20:47:22 +0000158 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::f32; --stype) {
159 MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype;
Scott Michelf0569be2008-12-27 04:51:36 +0000160 setTruncStoreAction(VT, StoreVT, Expand);
161 }
162 }
163
Scott Michel266bc8f2007-12-04 22:23:35 +0000164 // Expand the jumptable branches
Owen Anderson825b72b2009-08-11 20:47:22 +0000165 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
166 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
Scott Michel7a1c9e92008-11-22 23:50:42 +0000167
168 // Custom lower SELECT_CC for most cases, but expand by default
Owen Anderson825b72b2009-08-11 20:47:22 +0000169 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
170 setOperationAction(ISD::SELECT_CC, MVT::i8, Custom);
171 setOperationAction(ISD::SELECT_CC, MVT::i16, Custom);
172 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
173 setOperationAction(ISD::SELECT_CC, MVT::i64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000174
175 // SPU has no intrinsics for these particular operations:
Owen Anderson825b72b2009-08-11 20:47:22 +0000176 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000177 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000178
Eli Friedman5427d712009-07-17 06:36:24 +0000179 // SPU has no division/remainder instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000180 setOperationAction(ISD::SREM, MVT::i8, Expand);
181 setOperationAction(ISD::UREM, MVT::i8, Expand);
182 setOperationAction(ISD::SDIV, MVT::i8, Expand);
183 setOperationAction(ISD::UDIV, MVT::i8, Expand);
184 setOperationAction(ISD::SDIVREM, MVT::i8, Expand);
185 setOperationAction(ISD::UDIVREM, MVT::i8, Expand);
186 setOperationAction(ISD::SREM, MVT::i16, Expand);
187 setOperationAction(ISD::UREM, MVT::i16, Expand);
188 setOperationAction(ISD::SDIV, MVT::i16, Expand);
189 setOperationAction(ISD::UDIV, MVT::i16, Expand);
190 setOperationAction(ISD::SDIVREM, MVT::i16, Expand);
191 setOperationAction(ISD::UDIVREM, MVT::i16, Expand);
192 setOperationAction(ISD::SREM, MVT::i32, Expand);
193 setOperationAction(ISD::UREM, MVT::i32, Expand);
194 setOperationAction(ISD::SDIV, MVT::i32, Expand);
195 setOperationAction(ISD::UDIV, MVT::i32, Expand);
196 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
197 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
198 setOperationAction(ISD::SREM, MVT::i64, Expand);
199 setOperationAction(ISD::UREM, MVT::i64, Expand);
200 setOperationAction(ISD::SDIV, MVT::i64, Expand);
201 setOperationAction(ISD::UDIV, MVT::i64, Expand);
202 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
203 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
204 setOperationAction(ISD::SREM, MVT::i128, Expand);
205 setOperationAction(ISD::UREM, MVT::i128, Expand);
206 setOperationAction(ISD::SDIV, MVT::i128, Expand);
207 setOperationAction(ISD::UDIV, MVT::i128, Expand);
208 setOperationAction(ISD::SDIVREM, MVT::i128, Expand);
209 setOperationAction(ISD::UDIVREM, MVT::i128, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000210
Scott Michel266bc8f2007-12-04 22:23:35 +0000211 // We don't support sin/cos/sqrt/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::FSIN , MVT::f64, Expand);
213 setOperationAction(ISD::FCOS , MVT::f64, Expand);
214 setOperationAction(ISD::FREM , MVT::f64, Expand);
215 setOperationAction(ISD::FSIN , MVT::f32, Expand);
216 setOperationAction(ISD::FCOS , MVT::f32, Expand);
217 setOperationAction(ISD::FREM , MVT::f32, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000218
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000219 // Expand fsqrt to the appropriate libcall (NOTE: should use h/w fsqrt
220 // for f32!)
Owen Anderson825b72b2009-08-11 20:47:22 +0000221 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
222 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000223
Cameron Zwarich33390842011-07-08 21:39:21 +0000224 setOperationAction(ISD::FMA, MVT::f64, Expand);
225 setOperationAction(ISD::FMA, MVT::f32, Expand);
226
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
228 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000229
230 // SPU can do rotate right and left, so legalize it... but customize for i8
231 // because instructions don't exist.
Bill Wendling9440e352008-08-31 02:59:23 +0000232
233 // FIXME: Change from "expand" to appropriate type once ROTR is supported in
234 // .td files.
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 setOperationAction(ISD::ROTR, MVT::i32, Expand /*Legal*/);
236 setOperationAction(ISD::ROTR, MVT::i16, Expand /*Legal*/);
237 setOperationAction(ISD::ROTR, MVT::i8, Expand /*Custom*/);
Bill Wendling9440e352008-08-31 02:59:23 +0000238
Owen Anderson825b72b2009-08-11 20:47:22 +0000239 setOperationAction(ISD::ROTL, MVT::i32, Legal);
240 setOperationAction(ISD::ROTL, MVT::i16, Legal);
241 setOperationAction(ISD::ROTL, MVT::i8, Custom);
Scott Micheldc91bea2008-11-20 16:36:33 +0000242
Scott Michel266bc8f2007-12-04 22:23:35 +0000243 // SPU has no native version of shift left/right for i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 setOperationAction(ISD::SHL, MVT::i8, Custom);
245 setOperationAction(ISD::SRL, MVT::i8, Custom);
246 setOperationAction(ISD::SRA, MVT::i8, Custom);
Scott Michel9c0c6b22008-11-21 02:56:16 +0000247
Scott Michel02d711b2008-12-30 23:28:25 +0000248 // Make these operations legal and handle them during instruction selection:
Owen Anderson825b72b2009-08-11 20:47:22 +0000249 setOperationAction(ISD::SHL, MVT::i64, Legal);
250 setOperationAction(ISD::SRL, MVT::i64, Legal);
251 setOperationAction(ISD::SRA, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000252
Scott Michel5af8f0e2008-07-16 17:17:29 +0000253 // Custom lower i8, i32 and i64 multiplications
Owen Anderson825b72b2009-08-11 20:47:22 +0000254 setOperationAction(ISD::MUL, MVT::i8, Custom);
255 setOperationAction(ISD::MUL, MVT::i32, Legal);
256 setOperationAction(ISD::MUL, MVT::i64, Legal);
Scott Michel9c0c6b22008-11-21 02:56:16 +0000257
Eli Friedman6314ac22009-06-16 06:40:59 +0000258 // Expand double-width multiplication
259 // FIXME: It would probably be reasonable to support some of these operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000260 setOperationAction(ISD::UMUL_LOHI, MVT::i8, Expand);
261 setOperationAction(ISD::SMUL_LOHI, MVT::i8, Expand);
262 setOperationAction(ISD::MULHU, MVT::i8, Expand);
263 setOperationAction(ISD::MULHS, MVT::i8, Expand);
264 setOperationAction(ISD::UMUL_LOHI, MVT::i16, Expand);
265 setOperationAction(ISD::SMUL_LOHI, MVT::i16, Expand);
266 setOperationAction(ISD::MULHU, MVT::i16, Expand);
267 setOperationAction(ISD::MULHS, MVT::i16, Expand);
268 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
269 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
270 setOperationAction(ISD::MULHU, MVT::i32, Expand);
271 setOperationAction(ISD::MULHS, MVT::i32, Expand);
272 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
273 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
274 setOperationAction(ISD::MULHU, MVT::i64, Expand);
275 setOperationAction(ISD::MULHS, MVT::i64, Expand);
Eli Friedman6314ac22009-06-16 06:40:59 +0000276
Scott Michel8bf61e82008-06-02 22:18:03 +0000277 // Need to custom handle (some) common i8, i64 math ops
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::ADD, MVT::i8, Custom);
279 setOperationAction(ISD::ADD, MVT::i64, Legal);
280 setOperationAction(ISD::SUB, MVT::i8, Custom);
281 setOperationAction(ISD::SUB, MVT::i64, Legal);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000282
Scott Michel266bc8f2007-12-04 22:23:35 +0000283 // SPU does not have BSWAP. It does have i32 support CTLZ.
284 // CTPOP has to be custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000285 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
286 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000287
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::CTPOP, MVT::i8, Custom);
289 setOperationAction(ISD::CTPOP, MVT::i16, Custom);
290 setOperationAction(ISD::CTPOP, MVT::i32, Custom);
291 setOperationAction(ISD::CTPOP, MVT::i64, Custom);
292 setOperationAction(ISD::CTPOP, MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000293
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 setOperationAction(ISD::CTTZ , MVT::i8, Expand);
295 setOperationAction(ISD::CTTZ , MVT::i16, Expand);
296 setOperationAction(ISD::CTTZ , MVT::i32, Expand);
297 setOperationAction(ISD::CTTZ , MVT::i64, Expand);
298 setOperationAction(ISD::CTTZ , MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000299
Owen Anderson825b72b2009-08-11 20:47:22 +0000300 setOperationAction(ISD::CTLZ , MVT::i8, Promote);
301 setOperationAction(ISD::CTLZ , MVT::i16, Promote);
302 setOperationAction(ISD::CTLZ , MVT::i32, Legal);
303 setOperationAction(ISD::CTLZ , MVT::i64, Expand);
304 setOperationAction(ISD::CTLZ , MVT::i128, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000305
Scott Michel8bf61e82008-06-02 22:18:03 +0000306 // SPU has a version of select that implements (a&~c)|(b&c), just like
Scott Michel405fba12008-03-10 23:49:09 +0000307 // select ought to work:
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 setOperationAction(ISD::SELECT, MVT::i8, Legal);
309 setOperationAction(ISD::SELECT, MVT::i16, Legal);
310 setOperationAction(ISD::SELECT, MVT::i32, Legal);
311 setOperationAction(ISD::SELECT, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000312
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 setOperationAction(ISD::SETCC, MVT::i8, Legal);
314 setOperationAction(ISD::SETCC, MVT::i16, Legal);
315 setOperationAction(ISD::SETCC, MVT::i32, Legal);
316 setOperationAction(ISD::SETCC, MVT::i64, Legal);
317 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Scott Michelad2715e2008-03-05 23:02:02 +0000318
Scott Michelf0569be2008-12-27 04:51:36 +0000319 // Custom lower i128 -> i64 truncates
Owen Anderson825b72b2009-08-11 20:47:22 +0000320 setOperationAction(ISD::TRUNCATE, MVT::i64, Custom);
Scott Michelb30e8f62008-12-02 19:53:53 +0000321
Scott Michel77f452d2009-08-25 22:37:34 +0000322 // Custom lower i32/i64 -> i128 sign extend
Scott Michelf1fa4fd2009-08-24 22:28:53 +0000323 setOperationAction(ISD::SIGN_EXTEND, MVT::i128, Custom);
324
Owen Anderson825b72b2009-08-11 20:47:22 +0000325 setOperationAction(ISD::FP_TO_SINT, MVT::i8, Promote);
326 setOperationAction(ISD::FP_TO_UINT, MVT::i8, Promote);
327 setOperationAction(ISD::FP_TO_SINT, MVT::i16, Promote);
328 setOperationAction(ISD::FP_TO_UINT, MVT::i16, Promote);
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000329 // SPU has a legal FP -> signed INT instruction for f32, but for f64, need
330 // to expand to a libcall, hence the custom lowering:
Owen Anderson825b72b2009-08-11 20:47:22 +0000331 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
332 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
333 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Expand);
334 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
335 setOperationAction(ISD::FP_TO_SINT, MVT::i128, Expand);
336 setOperationAction(ISD::FP_TO_UINT, MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000337
338 // FDIV on SPU requires custom lowering
Owen Anderson825b72b2009-08-11 20:47:22 +0000339 setOperationAction(ISD::FDIV, MVT::f64, Expand); // to libcall
Scott Michel266bc8f2007-12-04 22:23:35 +0000340
Scott Michel9de57a92009-01-26 22:33:37 +0000341 // SPU has [U|S]INT_TO_FP for f32->i32, but not for f64->i32, f64->i64:
Owen Anderson825b72b2009-08-11 20:47:22 +0000342 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
343 setOperationAction(ISD::SINT_TO_FP, MVT::i16, Promote);
344 setOperationAction(ISD::SINT_TO_FP, MVT::i8, Promote);
345 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
346 setOperationAction(ISD::UINT_TO_FP, MVT::i16, Promote);
347 setOperationAction(ISD::UINT_TO_FP, MVT::i8, Promote);
348 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
349 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000350
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000351 setOperationAction(ISD::BITCAST, MVT::i32, Legal);
352 setOperationAction(ISD::BITCAST, MVT::f32, Legal);
353 setOperationAction(ISD::BITCAST, MVT::i64, Legal);
354 setOperationAction(ISD::BITCAST, MVT::f64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000355
356 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000357 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000358
Scott Michel5af8f0e2008-07-16 17:17:29 +0000359 // We want to legalize GlobalAddress and ConstantPool nodes into the
Scott Michel266bc8f2007-12-04 22:23:35 +0000360 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::f128;
Scott Michel053c1da2008-01-29 02:16:57 +0000362 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000364
Scott Michel1df30c42008-12-29 03:23:36 +0000365 setOperationAction(ISD::GlobalAddress, VT, Custom);
366 setOperationAction(ISD::ConstantPool, VT, Custom);
367 setOperationAction(ISD::JumpTable, VT, Custom);
Scott Michel053c1da2008-01-29 02:16:57 +0000368 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000369
Scott Michel266bc8f2007-12-04 22:23:35 +0000370 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000371 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000372
Scott Michel266bc8f2007-12-04 22:23:35 +0000373 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000374 setOperationAction(ISD::VAARG , MVT::Other, Expand);
375 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
376 setOperationAction(ISD::VAEND , MVT::Other, Expand);
377 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
378 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
379 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
380 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000381
382 // Cell SPU has instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000383 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
384 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000385
Scott Michel266bc8f2007-12-04 22:23:35 +0000386 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
Owen Anderson825b72b2009-08-11 20:47:22 +0000387 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +0000388
389 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000390 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000391
392 // First set operation action for all vector types to expand. Then we
393 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 addRegisterClass(MVT::v16i8, SPU::VECREGRegisterClass);
395 addRegisterClass(MVT::v8i16, SPU::VECREGRegisterClass);
396 addRegisterClass(MVT::v4i32, SPU::VECREGRegisterClass);
397 addRegisterClass(MVT::v2i64, SPU::VECREGRegisterClass);
398 addRegisterClass(MVT::v4f32, SPU::VECREGRegisterClass);
399 addRegisterClass(MVT::v2f64, SPU::VECREGRegisterClass);
Scott Michel266bc8f2007-12-04 22:23:35 +0000400
Owen Anderson825b72b2009-08-11 20:47:22 +0000401 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
402 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
403 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Scott Michel266bc8f2007-12-04 22:23:35 +0000404
Nadav Rotem34804c42011-10-04 12:05:35 +0000405 // Set operation actions to legal types only.
406 if (!isTypeLegal(VT)) continue;
407
Duncan Sands83ec4b62008-06-06 12:08:01 +0000408 // add/sub are legal for all supported vector VT's.
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000409 setOperationAction(ISD::ADD, VT, Legal);
410 setOperationAction(ISD::SUB, VT, Legal);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000411 // mul has to be custom lowered.
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000412 setOperationAction(ISD::MUL, VT, Legal);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000413
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000414 setOperationAction(ISD::AND, VT, Legal);
415 setOperationAction(ISD::OR, VT, Legal);
416 setOperationAction(ISD::XOR, VT, Legal);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000417 setOperationAction(ISD::LOAD, VT, Custom);
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000418 setOperationAction(ISD::SELECT, VT, Legal);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000419 setOperationAction(ISD::STORE, VT, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000420
Scott Michel266bc8f2007-12-04 22:23:35 +0000421 // These operations need to be expanded:
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000422 setOperationAction(ISD::SDIV, VT, Expand);
423 setOperationAction(ISD::SREM, VT, Expand);
424 setOperationAction(ISD::UDIV, VT, Expand);
425 setOperationAction(ISD::UREM, VT, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000426
Nadav Rotem4d83b792011-10-15 20:05:17 +0000427 // Expand all trunc stores
428 for (unsigned j = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
429 j <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++j) {
430 MVT::SimpleValueType TargetVT = (MVT::SimpleValueType)j;
431 setTruncStoreAction(VT, TargetVT, Expand);
432 }
433
Scott Michel266bc8f2007-12-04 22:23:35 +0000434 // Custom lower build_vector, constant pool spills, insert and
435 // extract vector elements:
Nadav Rotem34804c42011-10-04 12:05:35 +0000436 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
437 setOperationAction(ISD::ConstantPool, VT, Custom);
438 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Custom);
439 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
440 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
441 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000442 }
443
Nadav Rotem4d83b792011-10-15 20:05:17 +0000444 setOperationAction(ISD::SHL, MVT::v2i64, Expand);
445
Owen Anderson825b72b2009-08-11 20:47:22 +0000446 setOperationAction(ISD::AND, MVT::v16i8, Custom);
447 setOperationAction(ISD::OR, MVT::v16i8, Custom);
448 setOperationAction(ISD::XOR, MVT::v16i8, Custom);
449 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000450
Owen Anderson825b72b2009-08-11 20:47:22 +0000451 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Scott Michel1df30c42008-12-29 03:23:36 +0000452
Scott Michelf0569be2008-12-27 04:51:36 +0000453 setBooleanContents(ZeroOrNegativeOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000454 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent); // FIXME: Is this correct?
Scott Michel5af8f0e2008-07-16 17:17:29 +0000455
Scott Michel266bc8f2007-12-04 22:23:35 +0000456 setStackPointerRegisterToSaveRestore(SPU::R1);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000457
Scott Michel266bc8f2007-12-04 22:23:35 +0000458 // We have target-specific dag combine patterns for the following nodes:
Scott Michel053c1da2008-01-29 02:16:57 +0000459 setTargetDAGCombine(ISD::ADD);
Scott Michela59d4692008-02-23 18:41:37 +0000460 setTargetDAGCombine(ISD::ZERO_EXTEND);
461 setTargetDAGCombine(ISD::SIGN_EXTEND);
462 setTargetDAGCombine(ISD::ANY_EXTEND);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000463
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000464 setMinFunctionAlignment(3);
465
Scott Michel266bc8f2007-12-04 22:23:35 +0000466 computeRegisterProperties();
Scott Michel7a1c9e92008-11-22 23:50:42 +0000467
Scott Michele07d3de2008-12-09 03:37:19 +0000468 // Set pre-RA register scheduler default to BURR, which produces slightly
469 // better code than the default (could also be TDRR, but TargetLowering.h
470 // needs a mod to support that model):
Evan Cheng211ffa12010-05-19 20:19:50 +0000471 setSchedulingPreference(Sched::RegPressure);
Scott Michel266bc8f2007-12-04 22:23:35 +0000472}
473
474const char *
475SPUTargetLowering::getTargetNodeName(unsigned Opcode) const
476{
477 if (node_names.empty()) {
478 node_names[(unsigned) SPUISD::RET_FLAG] = "SPUISD::RET_FLAG";
479 node_names[(unsigned) SPUISD::Hi] = "SPUISD::Hi";
480 node_names[(unsigned) SPUISD::Lo] = "SPUISD::Lo";
481 node_names[(unsigned) SPUISD::PCRelAddr] = "SPUISD::PCRelAddr";
Scott Michel9de5d0d2008-01-11 02:53:15 +0000482 node_names[(unsigned) SPUISD::AFormAddr] = "SPUISD::AFormAddr";
Scott Michel053c1da2008-01-29 02:16:57 +0000483 node_names[(unsigned) SPUISD::IndirectAddr] = "SPUISD::IndirectAddr";
Scott Michel266bc8f2007-12-04 22:23:35 +0000484 node_names[(unsigned) SPUISD::LDRESULT] = "SPUISD::LDRESULT";
485 node_names[(unsigned) SPUISD::CALL] = "SPUISD::CALL";
486 node_names[(unsigned) SPUISD::SHUFB] = "SPUISD::SHUFB";
Scott Michel7a1c9e92008-11-22 23:50:42 +0000487 node_names[(unsigned) SPUISD::SHUFFLE_MASK] = "SPUISD::SHUFFLE_MASK";
Scott Michel266bc8f2007-12-04 22:23:35 +0000488 node_names[(unsigned) SPUISD::CNTB] = "SPUISD::CNTB";
Scott Michel1df30c42008-12-29 03:23:36 +0000489 node_names[(unsigned) SPUISD::PREFSLOT2VEC] = "SPUISD::PREFSLOT2VEC";
Scott Michel104de432008-11-24 17:11:17 +0000490 node_names[(unsigned) SPUISD::VEC2PREFSLOT] = "SPUISD::VEC2PREFSLOT";
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000491 node_names[(unsigned) SPUISD::SHL_BITS] = "SPUISD::SHL_BITS";
492 node_names[(unsigned) SPUISD::SHL_BYTES] = "SPUISD::SHL_BYTES";
Scott Michel266bc8f2007-12-04 22:23:35 +0000493 node_names[(unsigned) SPUISD::VEC_ROTL] = "SPUISD::VEC_ROTL";
494 node_names[(unsigned) SPUISD::VEC_ROTR] = "SPUISD::VEC_ROTR";
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000495 node_names[(unsigned) SPUISD::ROTBYTES_LEFT] = "SPUISD::ROTBYTES_LEFT";
496 node_names[(unsigned) SPUISD::ROTBYTES_LEFT_BITS] =
497 "SPUISD::ROTBYTES_LEFT_BITS";
Scott Michel8bf61e82008-06-02 22:18:03 +0000498 node_names[(unsigned) SPUISD::SELECT_MASK] = "SPUISD::SELECT_MASK";
Scott Michel266bc8f2007-12-04 22:23:35 +0000499 node_names[(unsigned) SPUISD::SELB] = "SPUISD::SELB";
Scott Michel94bd57e2009-01-15 04:41:47 +0000500 node_names[(unsigned) SPUISD::ADD64_MARKER] = "SPUISD::ADD64_MARKER";
501 node_names[(unsigned) SPUISD::SUB64_MARKER] = "SPUISD::SUB64_MARKER";
502 node_names[(unsigned) SPUISD::MUL64_MARKER] = "SPUISD::MUL64_MARKER";
Scott Michel266bc8f2007-12-04 22:23:35 +0000503 }
504
505 std::map<unsigned, const char *>::iterator i = node_names.find(Opcode);
506
507 return ((i != node_names.end()) ? i->second : 0);
508}
509
Scott Michelf0569be2008-12-27 04:51:36 +0000510//===----------------------------------------------------------------------===//
511// Return the Cell SPU's SETCC result type
512//===----------------------------------------------------------------------===//
513
Duncan Sands28b77e92011-09-06 19:07:46 +0000514EVT SPUTargetLowering::getSetCCResultType(EVT VT) const {
Kalle Raiskila7de81012010-11-24 12:59:16 +0000515 // i8, i16 and i32 are valid SETCC result types
516 MVT::SimpleValueType retval;
517
518 switch(VT.getSimpleVT().SimpleTy){
519 case MVT::i1:
520 case MVT::i8:
521 retval = MVT::i8; break;
522 case MVT::i16:
523 retval = MVT::i16; break;
524 case MVT::i32:
525 default:
526 retval = MVT::i32;
527 }
528 return retval;
Scott Michel78c47fa2008-03-10 16:58:52 +0000529}
530
Scott Michel266bc8f2007-12-04 22:23:35 +0000531//===----------------------------------------------------------------------===//
532// Calling convention code:
533//===----------------------------------------------------------------------===//
534
535#include "SPUGenCallingConv.inc"
536
537//===----------------------------------------------------------------------===//
538// LowerOperation implementation
539//===----------------------------------------------------------------------===//
540
541/// Custom lower loads for CellSPU
542/*!
543 All CellSPU loads and stores are aligned to 16-byte boundaries, so for elements
544 within a 16-byte block, we have to rotate to extract the requested element.
Scott Michel30ee7df2008-12-04 03:02:42 +0000545
546 For extending loads, we also want to ensure that the following sequence is
Owen Anderson825b72b2009-08-11 20:47:22 +0000547 emitted, e.g. for MVT::f32 extending load to MVT::f64:
Scott Michel30ee7df2008-12-04 03:02:42 +0000548
549\verbatim
Scott Michel1df30c42008-12-29 03:23:36 +0000550%1 v16i8,ch = load
Scott Michel30ee7df2008-12-04 03:02:42 +0000551%2 v16i8,ch = rotate %1
Scott Michel1df30c42008-12-29 03:23:36 +0000552%3 v4f8, ch = bitconvert %2
Scott Michel30ee7df2008-12-04 03:02:42 +0000553%4 f32 = vec2perfslot %3
554%5 f64 = fp_extend %4
555\endverbatim
556*/
Dan Gohman475871a2008-07-27 21:46:04 +0000557static SDValue
558LowerLOAD(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000559 LoadSDNode *LN = cast<LoadSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000560 SDValue the_chain = LN->getChain();
Owen Andersone50ed302009-08-10 22:56:29 +0000561 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
562 EVT InVT = LN->getMemoryVT();
563 EVT OutVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000564 ISD::LoadExtType ExtType = LN->getExtensionType();
565 unsigned alignment = LN->getAlignment();
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000566 int pso = prefslotOffset(InVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000567 DebugLoc dl = Op.getDebugLoc();
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000568 EVT vecVT = InVT.isVector()? InVT: EVT::getVectorVT(*DAG.getContext(), InVT,
569 (128 / InVT.getSizeInBits()));
Scott Michel266bc8f2007-12-04 22:23:35 +0000570
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000571 // two sanity checks
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000572 assert( LN->getAddressingMode() == ISD::UNINDEXED
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000573 && "we should get only UNINDEXED adresses");
574 // clean aligned loads can be selected as-is
Kalle Raiskila8702e8b2011-01-17 11:59:20 +0000575 if (InVT.getSizeInBits() == 128 && (alignment%16) == 0)
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000576 return SDValue();
577
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000578 // Get pointerinfos to the memory chunk(s) that contain the data to load
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000579 uint64_t mpi_offset = LN->getPointerInfo().Offset;
580 mpi_offset -= mpi_offset%16;
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000581 MachinePointerInfo lowMemPtr(LN->getPointerInfo().V, mpi_offset);
582 MachinePointerInfo highMemPtr(LN->getPointerInfo().V, mpi_offset+16);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000583
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000584 SDValue result;
585 SDValue basePtr = LN->getBasePtr();
586 SDValue rotate;
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000587
Kalle Raiskila8702e8b2011-01-17 11:59:20 +0000588 if ((alignment%16) == 0) {
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000589 ConstantSDNode *CN;
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000590
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000591 // Special cases for a known aligned load to simplify the base pointer
592 // and the rotation amount:
593 if (basePtr.getOpcode() == ISD::ADD
594 && (CN = dyn_cast<ConstantSDNode > (basePtr.getOperand(1))) != 0) {
595 // Known offset into basePtr
596 int64_t offset = CN->getSExtValue();
597 int64_t rotamt = int64_t((offset & 0xf) - pso);
Scott Michel266bc8f2007-12-04 22:23:35 +0000598
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000599 if (rotamt < 0)
600 rotamt += 16;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000601
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000602 rotate = DAG.getConstant(rotamt, MVT::i16);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000603
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000604 // Simplify the base pointer for this case:
605 basePtr = basePtr.getOperand(0);
606 if ((offset & ~0xf) > 0) {
Dale Johannesende064702009-02-06 21:50:26 +0000607 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000608 basePtr,
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000609 DAG.getConstant((offset & ~0xf), PtrVT));
Scott Michelf0569be2008-12-27 04:51:36 +0000610 }
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000611 } else if ((basePtr.getOpcode() == SPUISD::AFormAddr)
612 || (basePtr.getOpcode() == SPUISD::IndirectAddr
613 && basePtr.getOperand(0).getOpcode() == SPUISD::Hi
614 && basePtr.getOperand(1).getOpcode() == SPUISD::Lo)) {
615 // Plain aligned a-form address: rotate into preferred slot
616 // Same for (SPUindirect (SPUhi ...), (SPUlo ...))
617 int64_t rotamt = -pso;
618 if (rotamt < 0)
619 rotamt += 16;
620 rotate = DAG.getConstant(rotamt, MVT::i16);
621 } else {
Scott Michelf0569be2008-12-27 04:51:36 +0000622 // Offset the rotate amount by the basePtr and the preferred slot
623 // byte offset
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000624 int64_t rotamt = -pso;
625 if (rotamt < 0)
626 rotamt += 16;
Dale Johannesen33c960f2009-02-04 20:06:27 +0000627 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000628 basePtr,
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000629 DAG.getConstant(rotamt, PtrVT));
Scott Michel266bc8f2007-12-04 22:23:35 +0000630 }
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000631 } else {
632 // Unaligned load: must be more pessimistic about addressing modes:
633 if (basePtr.getOpcode() == ISD::ADD) {
634 MachineFunction &MF = DAG.getMachineFunction();
635 MachineRegisterInfo &RegInfo = MF.getRegInfo();
636 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
637 SDValue Flag;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000638
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000639 SDValue Op0 = basePtr.getOperand(0);
640 SDValue Op1 = basePtr.getOperand(1);
641
642 if (isa<ConstantSDNode>(Op1)) {
643 // Convert the (add <ptr>, <const>) to an indirect address contained
644 // in a register. Note that this is done because we need to avoid
645 // creating a 0(reg) d-form address due to the SPU's block loads.
646 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
647 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
648 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
649 } else {
650 // Convert the (add <arg1>, <arg2>) to an indirect address, which
651 // will likely be lowered as a reg(reg) x-form address.
652 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
653 }
654 } else {
655 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
656 basePtr,
657 DAG.getConstant(0, PtrVT));
658 }
659
660 // Offset the rotate amount by the basePtr and the preferred slot
661 // byte offset
662 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
663 basePtr,
664 DAG.getConstant(-pso, PtrVT));
665 }
666
667 // Do the load as a i128 to allow possible shifting
668 SDValue low = DAG.getLoad(MVT::i128, dl, the_chain, basePtr,
669 lowMemPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +0000670 LN->isVolatile(), LN->isNonTemporal(), false, 16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000671
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000672 // When the size is not greater than alignment we get all data with just
673 // one load
674 if (alignment >= InVT.getSizeInBits()/8) {
Scott Michelf0569be2008-12-27 04:51:36 +0000675 // Update the chain
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000676 the_chain = low.getValue(1);
Scott Michelf0569be2008-12-27 04:51:36 +0000677
678 // Rotate into the preferred slot:
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000679 result = DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, MVT::i128,
680 low.getValue(0), rotate);
Scott Michelf0569be2008-12-27 04:51:36 +0000681
Scott Michel30ee7df2008-12-04 03:02:42 +0000682 // Convert the loaded v16i8 vector to the appropriate vector type
683 // specified by the operand:
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000684 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
Owen Anderson23b9b192009-08-12 00:36:31 +0000685 InVT, (128 / InVT.getSizeInBits()));
Dale Johannesen33c960f2009-02-04 20:06:27 +0000686 result = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, InVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000687 DAG.getNode(ISD::BITCAST, dl, vecVT, result));
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000688 }
689 // When alignment is less than the size, we might need (known only at
690 // run-time) two loads
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000691 // TODO: if the memory address is composed only from constants, we have
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000692 // extra kowledge, and might avoid the second load
693 else {
694 // storage position offset from lower 16 byte aligned memory chunk
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000695 SDValue offset = DAG.getNode(ISD::AND, dl, MVT::i32,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000696 basePtr, DAG.getConstant( 0xf, MVT::i32 ) );
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000697 // get a registerfull of ones. (this implementation is a workaround: LLVM
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000698 // cannot handle 128 bit signed int constants)
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000699 SDValue ones = DAG.getConstant(-1, MVT::v4i32 );
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000700 ones = DAG.getNode(ISD::BITCAST, dl, MVT::i128, ones);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000701
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000702 SDValue high = DAG.getLoad(MVT::i128, dl, the_chain,
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000703 DAG.getNode(ISD::ADD, dl, PtrVT,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000704 basePtr,
705 DAG.getConstant(16, PtrVT)),
706 highMemPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +0000707 LN->isVolatile(), LN->isNonTemporal(), false,
708 16);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000709
710 the_chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, low.getValue(1),
711 high.getValue(1));
712
713 // Shift the (possible) high part right to compensate the misalignemnt.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000714 // if there is no highpart (i.e. value is i64 and offset is 4), this
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000715 // will zero out the high value.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000716 high = DAG.getNode(SPUISD::SRL_BYTES, dl, MVT::i128, high,
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000717 DAG.getNode(ISD::SUB, dl, MVT::i32,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000718 DAG.getConstant( 16, MVT::i32),
719 offset
720 ));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000721
Chris Lattner7a2bdde2011-04-15 05:18:47 +0000722 // Shift the low similarly
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000723 // TODO: add SPUISD::SHL_BYTES
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000724 low = DAG.getNode(SPUISD::SHL_BYTES, dl, MVT::i128, low, offset );
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000725
726 // Merge the two parts
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000727 result = DAG.getNode(ISD::BITCAST, dl, vecVT,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000728 DAG.getNode(ISD::OR, dl, MVT::i128, low, high));
729
730 if (!InVT.isVector()) {
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000731 result = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, InVT, result );
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000732 }
733
734 }
Scott Michel30ee7df2008-12-04 03:02:42 +0000735 // Handle extending loads by extending the scalar result:
736 if (ExtType == ISD::SEXTLOAD) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000737 result = DAG.getNode(ISD::SIGN_EXTEND, dl, OutVT, result);
Scott Michel30ee7df2008-12-04 03:02:42 +0000738 } else if (ExtType == ISD::ZEXTLOAD) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000739 result = DAG.getNode(ISD::ZERO_EXTEND, dl, OutVT, result);
Scott Michel30ee7df2008-12-04 03:02:42 +0000740 } else if (ExtType == ISD::EXTLOAD) {
741 unsigned NewOpc = ISD::ANY_EXTEND;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000742
Scott Michel30ee7df2008-12-04 03:02:42 +0000743 if (OutVT.isFloatingPoint())
Scott Michel19c10e62009-01-26 03:37:41 +0000744 NewOpc = ISD::FP_EXTEND;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000745
Dale Johannesen33c960f2009-02-04 20:06:27 +0000746 result = DAG.getNode(NewOpc, dl, OutVT, result);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000747 }
748
Owen Anderson825b72b2009-08-11 20:47:22 +0000749 SDVTList retvts = DAG.getVTList(OutVT, MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +0000750 SDValue retops[2] = {
Scott Michel58c58182008-01-17 20:38:41 +0000751 result,
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000752 the_chain
Scott Michel58c58182008-01-17 20:38:41 +0000753 };
Scott Michel9de5d0d2008-01-11 02:53:15 +0000754
Dale Johannesen33c960f2009-02-04 20:06:27 +0000755 result = DAG.getNode(SPUISD::LDRESULT, dl, retvts,
Scott Michel58c58182008-01-17 20:38:41 +0000756 retops, sizeof(retops) / sizeof(retops[0]));
Scott Michel9de5d0d2008-01-11 02:53:15 +0000757 return result;
Scott Michel266bc8f2007-12-04 22:23:35 +0000758}
759
760/// Custom lower stores for CellSPU
761/*!
762 All CellSPU stores are aligned to 16-byte boundaries, so for elements
763 within a 16-byte block, we have to generate a shuffle to insert the
764 requested element into its place, then store the resulting block.
765 */
Dan Gohman475871a2008-07-27 21:46:04 +0000766static SDValue
767LowerSTORE(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000768 StoreSDNode *SN = cast<StoreSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000769 SDValue Value = SN->getValue();
Owen Andersone50ed302009-08-10 22:56:29 +0000770 EVT VT = Value.getValueType();
771 EVT StVT = (!SN->isTruncatingStore() ? VT : SN->getMemoryVT());
772 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +0000773 DebugLoc dl = Op.getDebugLoc();
Scott Michel9de5d0d2008-01-11 02:53:15 +0000774 unsigned alignment = SN->getAlignment();
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000775 SDValue result;
776 EVT vecVT = StVT.isVector()? StVT: EVT::getVectorVT(*DAG.getContext(), StVT,
777 (128 / StVT.getSizeInBits()));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000778 // Get pointerinfos to the memory chunk(s) that contain the data to load
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000779 uint64_t mpi_offset = SN->getPointerInfo().Offset;
780 mpi_offset -= mpi_offset%16;
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000781 MachinePointerInfo lowMemPtr(SN->getPointerInfo().V, mpi_offset);
782 MachinePointerInfo highMemPtr(SN->getPointerInfo().V, mpi_offset+16);
Scott Michel266bc8f2007-12-04 22:23:35 +0000783
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000784
785 // two sanity checks
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000786 assert( SN->getAddressingMode() == ISD::UNINDEXED
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000787 && "we should get only UNINDEXED adresses");
788 // clean aligned loads can be selected as-is
Kalle Raiskila8702e8b2011-01-17 11:59:20 +0000789 if (StVT.getSizeInBits() == 128 && (alignment%16) == 0)
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000790 return SDValue();
791
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000792 SDValue alignLoadVec;
793 SDValue basePtr = SN->getBasePtr();
794 SDValue the_chain = SN->getChain();
795 SDValue insertEltOffs;
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000796
Kalle Raiskila8702e8b2011-01-17 11:59:20 +0000797 if ((alignment%16) == 0) {
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000798 ConstantSDNode *CN;
799 // Special cases for a known aligned load to simplify the base pointer
800 // and insertion byte:
801 if (basePtr.getOpcode() == ISD::ADD
802 && (CN = dyn_cast<ConstantSDNode>(basePtr.getOperand(1))) != 0) {
803 // Known offset into basePtr
804 int64_t offset = CN->getSExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000805
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000806 // Simplify the base pointer for this case:
807 basePtr = basePtr.getOperand(0);
808 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
809 basePtr,
810 DAG.getConstant((offset & 0xf), PtrVT));
Scott Michel266bc8f2007-12-04 22:23:35 +0000811
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000812 if ((offset & ~0xf) > 0) {
Dale Johannesende064702009-02-06 21:50:26 +0000813 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000814 basePtr,
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000815 DAG.getConstant((offset & ~0xf), PtrVT));
Scott Michelf0569be2008-12-27 04:51:36 +0000816 }
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000817 } else {
818 // Otherwise, assume it's at byte 0 of basePtr
819 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
820 basePtr,
821 DAG.getConstant(0, PtrVT));
822 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000823 basePtr,
824 DAG.getConstant(0, PtrVT));
825 }
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000826 } else {
827 // Unaligned load: must be more pessimistic about addressing modes:
828 if (basePtr.getOpcode() == ISD::ADD) {
829 MachineFunction &MF = DAG.getMachineFunction();
830 MachineRegisterInfo &RegInfo = MF.getRegInfo();
831 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
832 SDValue Flag;
Scott Michelf0569be2008-12-27 04:51:36 +0000833
Kalle Raiskila38e0c9b2010-11-15 10:12:32 +0000834 SDValue Op0 = basePtr.getOperand(0);
835 SDValue Op1 = basePtr.getOperand(1);
836
837 if (isa<ConstantSDNode>(Op1)) {
838 // Convert the (add <ptr>, <const>) to an indirect address contained
839 // in a register. Note that this is done because we need to avoid
840 // creating a 0(reg) d-form address due to the SPU's block loads.
841 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
842 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
843 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
844 } else {
845 // Convert the (add <arg1>, <arg2>) to an indirect address, which
846 // will likely be lowered as a reg(reg) x-form address.
847 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
848 }
849 } else {
850 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
851 basePtr,
852 DAG.getConstant(0, PtrVT));
853 }
854
855 // Insertion point is solely determined by basePtr's contents
856 insertEltOffs = DAG.getNode(ISD::ADD, dl, PtrVT,
857 basePtr,
858 DAG.getConstant(0, PtrVT));
859 }
860
861 // Load the lower part of the memory to which to store.
862 SDValue low = DAG.getLoad(vecVT, dl, the_chain, basePtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +0000863 lowMemPtr, SN->isVolatile(), SN->isNonTemporal(),
864 false, 16);
Scott Michelf0569be2008-12-27 04:51:36 +0000865
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000866 // if we don't need to store over the 16 byte boundary, one store suffices
867 if (alignment >= StVT.getSizeInBits()/8) {
Scott Michelf0569be2008-12-27 04:51:36 +0000868 // Update the chain
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000869 the_chain = low.getValue(1);
Scott Michel266bc8f2007-12-04 22:23:35 +0000870
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000871 LoadSDNode *LN = cast<LoadSDNode>(low);
Dan Gohman475871a2008-07-27 21:46:04 +0000872 SDValue theValue = SN->getValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000873
874 if (StVT != VT
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000875 && (theValue.getOpcode() == ISD::AssertZext
876 || theValue.getOpcode() == ISD::AssertSext)) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000877 // Drill down and get the value for zero- and sign-extended
878 // quantities
Scott Michel5af8f0e2008-07-16 17:17:29 +0000879 theValue = theValue.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +0000880 }
881
Scott Michel9de5d0d2008-01-11 02:53:15 +0000882 // If the base pointer is already a D-form address, then just create
883 // a new D-form address with a slot offset and the orignal base pointer.
884 // Otherwise generate a D-form address with the slot offset relative
885 // to the stack pointer, which is always aligned.
Scott Michelf0569be2008-12-27 04:51:36 +0000886#if !defined(NDEBUG)
887 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +0000888 errs() << "CellSPU LowerSTORE: basePtr = ";
Scott Michelf0569be2008-12-27 04:51:36 +0000889 basePtr.getNode()->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +0000890 errs() << "\n";
Scott Michelf0569be2008-12-27 04:51:36 +0000891 }
892#endif
Scott Michel9de5d0d2008-01-11 02:53:15 +0000893
Kalle Raiskilaf53fdc22010-08-24 11:05:51 +0000894 SDValue insertEltOp = DAG.getNode(SPUISD::SHUFFLE_MASK, dl, vecVT,
895 insertEltOffs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000896 SDValue vectorizeOp = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, vecVT,
Kalle Raiskilaf53fdc22010-08-24 11:05:51 +0000897 theValue);
898
Dale Johannesen33c960f2009-02-04 20:06:27 +0000899 result = DAG.getNode(SPUISD::SHUFB, dl, vecVT,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000900 vectorizeOp, low,
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000901 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000902 MVT::v4i32, insertEltOp));
Scott Michel266bc8f2007-12-04 22:23:35 +0000903
Dale Johannesen33c960f2009-02-04 20:06:27 +0000904 result = DAG.getStore(the_chain, dl, result, basePtr,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000905 lowMemPtr,
David Greene73657df2010-02-15 16:55:58 +0000906 LN->isVolatile(), LN->isNonTemporal(),
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000907 16);
Scott Michel266bc8f2007-12-04 22:23:35 +0000908
Scott Michel266bc8f2007-12-04 22:23:35 +0000909 }
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000910 // do the store when it might cross the 16 byte memory access boundary.
911 else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000912 // TODO issue a warning if SN->isVolatile()== true? This is likely not
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000913 // what the user wanted.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000914
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000915 // address offset from nearest lower 16byte alinged address
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000916 SDValue offset = DAG.getNode(ISD::AND, dl, MVT::i32,
917 SN->getBasePtr(),
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000918 DAG.getConstant(0xf, MVT::i32));
919 // 16 - offset
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000920 SDValue offset_compl = DAG.getNode(ISD::SUB, dl, MVT::i32,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000921 DAG.getConstant( 16, MVT::i32),
922 offset);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000923 // 16 - sizeof(Value)
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000924 SDValue surplus = DAG.getNode(ISD::SUB, dl, MVT::i32,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000925 DAG.getConstant( 16, MVT::i32),
926 DAG.getConstant( VT.getSizeInBits()/8,
927 MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000928 // get a registerfull of ones
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000929 SDValue ones = DAG.getConstant(-1, MVT::v4i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000930 ones = DAG.getNode(ISD::BITCAST, dl, MVT::i128, ones);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000931
932 // Create the 128 bit masks that have ones where the data to store is
933 // located.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000934 SDValue lowmask, himask;
935 // if the value to store don't fill up the an entire 128 bits, zero
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000936 // out the last bits of the mask so that only the value we want to store
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000937 // is masked.
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000938 // this is e.g. in the case of store i32, align 2
939 if (!VT.isVector()){
940 Value = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, Value);
941 lowmask = DAG.getNode(SPUISD::SRL_BYTES, dl, MVT::i128, ones, surplus);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000942 lowmask = DAG.getNode(SPUISD::SHL_BYTES, dl, MVT::i128, lowmask,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000943 surplus);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000944 Value = DAG.getNode(ISD::BITCAST, dl, MVT::i128, Value);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000945 Value = DAG.getNode(ISD::AND, dl, MVT::i128, Value, lowmask);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000946
Torok Edwindac237e2009-07-08 20:53:28 +0000947 }
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000948 else {
949 lowmask = ones;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000950 Value = DAG.getNode(ISD::BITCAST, dl, MVT::i128, Value);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000951 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000952 // this will zero, if there are no data that goes to the high quad
953 himask = DAG.getNode(SPUISD::SHL_BYTES, dl, MVT::i128, lowmask,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000954 offset_compl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000955 lowmask = DAG.getNode(SPUISD::SRL_BYTES, dl, MVT::i128, lowmask,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000956 offset);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000957
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000958 // Load in the old data and zero out the parts that will be overwritten with
959 // the new data to store.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000960 SDValue hi = DAG.getLoad(MVT::i128, dl, the_chain,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000961 DAG.getNode(ISD::ADD, dl, PtrVT, basePtr,
962 DAG.getConstant( 16, PtrVT)),
963 highMemPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +0000964 SN->isVolatile(), SN->isNonTemporal(),
965 false, 16);
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000966 the_chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, low.getValue(1),
967 hi.getValue(1));
Scott Michel266bc8f2007-12-04 22:23:35 +0000968
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000969 low = DAG.getNode(ISD::AND, dl, MVT::i128,
970 DAG.getNode( ISD::BITCAST, dl, MVT::i128, low),
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000971 DAG.getNode( ISD::XOR, dl, MVT::i128, lowmask, ones));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000972 hi = DAG.getNode(ISD::AND, dl, MVT::i128,
973 DAG.getNode( ISD::BITCAST, dl, MVT::i128, hi),
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000974 DAG.getNode( ISD::XOR, dl, MVT::i128, himask, ones));
975
976 // Shift the Value to store into place. rlow contains the parts that go to
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000977 // the lower memory chunk, rhi has the parts that go to the upper one.
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000978 SDValue rlow = DAG.getNode(SPUISD::SRL_BYTES, dl, MVT::i128, Value, offset);
979 rlow = DAG.getNode(ISD::AND, dl, MVT::i128, rlow, lowmask);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000980 SDValue rhi = DAG.getNode(SPUISD::SHL_BYTES, dl, MVT::i128, Value,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000981 offset_compl);
982
983 // Merge the old data and the new data and store the results
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000984 // Need to convert vectors here to integer as 'OR'ing floats assert
985 rlow = DAG.getNode(ISD::OR, dl, MVT::i128,
986 DAG.getNode(ISD::BITCAST, dl, MVT::i128, low),
987 DAG.getNode(ISD::BITCAST, dl, MVT::i128, rlow));
988 rhi = DAG.getNode(ISD::OR, dl, MVT::i128,
989 DAG.getNode(ISD::BITCAST, dl, MVT::i128, hi),
990 DAG.getNode(ISD::BITCAST, dl, MVT::i128, rhi));
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000991
992 low = DAG.getStore(the_chain, dl, rlow, basePtr,
993 lowMemPtr,
994 SN->isVolatile(), SN->isNonTemporal(), 16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000995 hi = DAG.getStore(the_chain, dl, rhi,
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +0000996 DAG.getNode(ISD::ADD, dl, PtrVT, basePtr,
997 DAG.getConstant( 16, PtrVT)),
998 highMemPtr,
999 SN->isVolatile(), SN->isNonTemporal(), 16);
1000 result = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, low.getValue(0),
1001 hi.getValue(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001002 }
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +00001003
1004 return result;
Scott Michel266bc8f2007-12-04 22:23:35 +00001005}
1006
Scott Michel94bd57e2009-01-15 04:41:47 +00001007//! Generate the address of a constant pool entry.
Dan Gohman7db949d2009-08-07 01:32:21 +00001008static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001009LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00001010 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001011 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001012 const Constant *C = CP->getConstVal();
Dan Gohman475871a2008-07-27 21:46:04 +00001013 SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
1014 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001015 const TargetMachine &TM = DAG.getTarget();
Dale Johannesende064702009-02-06 21:50:26 +00001016 // FIXME there is no actual debug info here
1017 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001018
1019 if (TM.getRelocationModel() == Reloc::Static) {
1020 if (!ST->usingLargeMem()) {
Dan Gohman475871a2008-07-27 21:46:04 +00001021 // Just return the SDValue with the constant pool address in it.
Dale Johannesende064702009-02-06 21:50:26 +00001022 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, CPI, Zero);
Scott Michel266bc8f2007-12-04 22:23:35 +00001023 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001024 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, CPI, Zero);
1025 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, CPI, Zero);
1026 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel266bc8f2007-12-04 22:23:35 +00001027 }
1028 }
1029
Torok Edwinc23197a2009-07-14 16:55:14 +00001030 llvm_unreachable("LowerConstantPool: Relocation model other than static"
Torok Edwin481d15a2009-07-14 12:22:58 +00001031 " not supported.");
Dan Gohman475871a2008-07-27 21:46:04 +00001032 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001033}
1034
Scott Michel94bd57e2009-01-15 04:41:47 +00001035//! Alternate entry point for generating the address of a constant pool entry
1036SDValue
1037SPU::LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUTargetMachine &TM) {
1038 return ::LowerConstantPool(Op, DAG, TM.getSubtargetImpl());
1039}
1040
Dan Gohman475871a2008-07-27 21:46:04 +00001041static SDValue
1042LowerJumpTable(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00001043 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001044 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001045 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1046 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001047 const TargetMachine &TM = DAG.getTarget();
Dale Johannesende064702009-02-06 21:50:26 +00001048 // FIXME there is no actual debug info here
1049 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001050
1051 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michela59d4692008-02-23 18:41:37 +00001052 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +00001053 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, JTI, Zero);
Scott Michela59d4692008-02-23 18:41:37 +00001054 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001055 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, JTI, Zero);
1056 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, JTI, Zero);
1057 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michela59d4692008-02-23 18:41:37 +00001058 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001059 }
1060
Torok Edwinc23197a2009-07-14 16:55:14 +00001061 llvm_unreachable("LowerJumpTable: Relocation model other than static"
Torok Edwin481d15a2009-07-14 12:22:58 +00001062 " not supported.");
Dan Gohman475871a2008-07-27 21:46:04 +00001063 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001064}
1065
Dan Gohman475871a2008-07-27 21:46:04 +00001066static SDValue
1067LowerGlobalAddress(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00001068 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001069 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001070 const GlobalValue *GV = GSDN->getGlobal();
Devang Patel0d881da2010-07-06 22:08:15 +00001071 SDValue GA = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
1072 PtrVT, GSDN->getOffset());
Scott Michel266bc8f2007-12-04 22:23:35 +00001073 const TargetMachine &TM = DAG.getTarget();
Dan Gohman475871a2008-07-27 21:46:04 +00001074 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +00001075 // FIXME there is no actual debug info here
1076 DebugLoc dl = Op.getDebugLoc();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001077
Scott Michel266bc8f2007-12-04 22:23:35 +00001078 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michel053c1da2008-01-29 02:16:57 +00001079 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +00001080 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, GA, Zero);
Scott Michel053c1da2008-01-29 02:16:57 +00001081 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001082 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, GA, Zero);
1083 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, GA, Zero);
1084 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel053c1da2008-01-29 02:16:57 +00001085 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001086 } else {
Chris Lattner75361b62010-04-07 22:58:41 +00001087 report_fatal_error("LowerGlobalAddress: Relocation model other than static"
Torok Edwindac237e2009-07-08 20:53:28 +00001088 "not supported.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001089 /*NOTREACHED*/
1090 }
1091
Dan Gohman475871a2008-07-27 21:46:04 +00001092 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001093}
1094
Nate Begemanccef5802008-02-14 18:43:04 +00001095//! Custom lower double precision floating point constants
Dan Gohman475871a2008-07-27 21:46:04 +00001096static SDValue
1097LowerConstantFP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001098 EVT VT = Op.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00001099 // FIXME there is no actual debug info here
1100 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001101
Owen Anderson825b72b2009-08-11 20:47:22 +00001102 if (VT == MVT::f64) {
Scott Michel1a6cdb62008-12-01 17:56:02 +00001103 ConstantFPSDNode *FP = cast<ConstantFPSDNode>(Op.getNode());
1104
1105 assert((FP != 0) &&
1106 "LowerConstantFP: Node is not ConstantFPSDNode");
Scott Michel1df30c42008-12-29 03:23:36 +00001107
Scott Michel170783a2007-12-19 20:15:47 +00001108 uint64_t dbits = DoubleToBits(FP->getValueAPF().convertToDouble());
Owen Anderson825b72b2009-08-11 20:47:22 +00001109 SDValue T = DAG.getConstant(dbits, MVT::i64);
1110 SDValue Tvec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T);
Dale Johannesende064702009-02-06 21:50:26 +00001111 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001112 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Tvec));
Scott Michel266bc8f2007-12-04 22:23:35 +00001113 }
1114
Dan Gohman475871a2008-07-27 21:46:04 +00001115 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001116}
1117
Dan Gohman98ca4f22009-08-05 01:29:28 +00001118SDValue
1119SPUTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001120 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001121 const SmallVectorImpl<ISD::InputArg>
1122 &Ins,
1123 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001124 SmallVectorImpl<SDValue> &InVals)
1125 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001126
Scott Michel266bc8f2007-12-04 22:23:35 +00001127 MachineFunction &MF = DAG.getMachineFunction();
1128 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattner84bc5422007-12-31 04:13:23 +00001129 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001130 SPUFunctionInfo *FuncInfo = MF.getInfo<SPUFunctionInfo>();
Scott Michel266bc8f2007-12-04 22:23:35 +00001131
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001132 unsigned ArgOffset = SPUFrameLowering::minStackSize();
Scott Michel266bc8f2007-12-04 22:23:35 +00001133 unsigned ArgRegIdx = 0;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001134 unsigned StackSlotSize = SPUFrameLowering::stackSlotSize();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001135
Owen Andersone50ed302009-08-10 22:56:29 +00001136 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001137
Kalle Raiskilad258c492010-07-08 21:15:22 +00001138 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001139 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1140 getTargetMachine(), ArgLocs, *DAG.getContext());
Kalle Raiskilad258c492010-07-08 21:15:22 +00001141 // FIXME: allow for other calling conventions
1142 CCInfo.AnalyzeFormalArguments(Ins, CCC_SPU);
1143
Scott Michel266bc8f2007-12-04 22:23:35 +00001144 // Add DAG nodes to load the arguments or copy them out of registers.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001145 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00001146 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001147 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Scott Micheld976c212008-10-30 01:51:48 +00001148 SDValue ArgVal;
Kalle Raiskilad258c492010-07-08 21:15:22 +00001149 CCValAssign &VA = ArgLocs[ArgNo];
Scott Michel266bc8f2007-12-04 22:23:35 +00001150
Kalle Raiskilad258c492010-07-08 21:15:22 +00001151 if (VA.isRegLoc()) {
Scott Micheld976c212008-10-30 01:51:48 +00001152 const TargetRegisterClass *ArgRegClass;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001153
Owen Anderson825b72b2009-08-11 20:47:22 +00001154 switch (ObjectVT.getSimpleVT().SimpleTy) {
Benjamin Kramer1bd73352010-04-08 10:44:28 +00001155 default:
1156 report_fatal_error("LowerFormalArguments Unhandled argument type: " +
1157 Twine(ObjectVT.getEVTString()));
Owen Anderson825b72b2009-08-11 20:47:22 +00001158 case MVT::i8:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001159 ArgRegClass = &SPU::R8CRegClass;
1160 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001161 case MVT::i16:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001162 ArgRegClass = &SPU::R16CRegClass;
1163 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001164 case MVT::i32:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001165 ArgRegClass = &SPU::R32CRegClass;
1166 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001167 case MVT::i64:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001168 ArgRegClass = &SPU::R64CRegClass;
1169 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001170 case MVT::i128:
Scott Micheldd950092009-01-06 03:36:14 +00001171 ArgRegClass = &SPU::GPRCRegClass;
1172 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001173 case MVT::f32:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001174 ArgRegClass = &SPU::R32FPRegClass;
1175 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001176 case MVT::f64:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001177 ArgRegClass = &SPU::R64FPRegClass;
1178 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001179 case MVT::v2f64:
1180 case MVT::v4f32:
1181 case MVT::v2i64:
1182 case MVT::v4i32:
1183 case MVT::v8i16:
1184 case MVT::v16i8:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001185 ArgRegClass = &SPU::VECREGRegClass;
1186 break;
Scott Micheld976c212008-10-30 01:51:48 +00001187 }
1188
1189 unsigned VReg = RegInfo.createVirtualRegister(ArgRegClass);
Kalle Raiskilad258c492010-07-08 21:15:22 +00001190 RegInfo.addLiveIn(VA.getLocReg(), VReg);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001191 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Scott Micheld976c212008-10-30 01:51:48 +00001192 ++ArgRegIdx;
1193 } else {
1194 // We need to load the argument to a virtual register if we determined
1195 // above that we ran out of physical registers of the appropriate type
1196 // or we're forced to do vararg
Evan Chenged2ae132010-07-03 00:40:23 +00001197 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00001198 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnere8639032010-09-21 06:22:23 +00001199 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001200 false, false, false, 0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001201 ArgOffset += StackSlotSize;
1202 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001203
Dan Gohman98ca4f22009-08-05 01:29:28 +00001204 InVals.push_back(ArgVal);
Scott Micheld976c212008-10-30 01:51:48 +00001205 // Update the chain
Dan Gohman98ca4f22009-08-05 01:29:28 +00001206 Chain = ArgVal.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001207 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001208
Scott Micheld976c212008-10-30 01:51:48 +00001209 // vararg handling:
Scott Michel266bc8f2007-12-04 22:23:35 +00001210 if (isVarArg) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001211 // FIXME: we should be able to query the argument registers from
1212 // tablegen generated code.
Kalle Raiskilad258c492010-07-08 21:15:22 +00001213 static const unsigned ArgRegs[] = {
1214 SPU::R3, SPU::R4, SPU::R5, SPU::R6, SPU::R7, SPU::R8, SPU::R9,
1215 SPU::R10, SPU::R11, SPU::R12, SPU::R13, SPU::R14, SPU::R15, SPU::R16,
1216 SPU::R17, SPU::R18, SPU::R19, SPU::R20, SPU::R21, SPU::R22, SPU::R23,
1217 SPU::R24, SPU::R25, SPU::R26, SPU::R27, SPU::R28, SPU::R29, SPU::R30,
1218 SPU::R31, SPU::R32, SPU::R33, SPU::R34, SPU::R35, SPU::R36, SPU::R37,
1219 SPU::R38, SPU::R39, SPU::R40, SPU::R41, SPU::R42, SPU::R43, SPU::R44,
1220 SPU::R45, SPU::R46, SPU::R47, SPU::R48, SPU::R49, SPU::R50, SPU::R51,
1221 SPU::R52, SPU::R53, SPU::R54, SPU::R55, SPU::R56, SPU::R57, SPU::R58,
1222 SPU::R59, SPU::R60, SPU::R61, SPU::R62, SPU::R63, SPU::R64, SPU::R65,
1223 SPU::R66, SPU::R67, SPU::R68, SPU::R69, SPU::R70, SPU::R71, SPU::R72,
1224 SPU::R73, SPU::R74, SPU::R75, SPU::R76, SPU::R77, SPU::R78, SPU::R79
1225 };
1226 // size of ArgRegs array
1227 unsigned NumArgRegs = 77;
1228
Scott Micheld976c212008-10-30 01:51:48 +00001229 // We will spill (79-3)+1 registers to the stack
1230 SmallVector<SDValue, 79-3+1> MemOps;
1231
1232 // Create the frame slot
Scott Michel266bc8f2007-12-04 22:23:35 +00001233 for (; ArgRegIdx != NumArgRegs; ++ArgRegIdx) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001234 FuncInfo->setVarArgsFrameIndex(
Evan Chenged2ae132010-07-03 00:40:23 +00001235 MFI->CreateFixedObject(StackSlotSize, ArgOffset, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00001236 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Cameron Zwarich055cdfc2011-05-19 04:44:19 +00001237 unsigned VReg = MF.addLiveIn(ArgRegs[ArgRegIdx], &SPU::VECREGRegClass);
Chris Lattnere27e02b2010-03-29 17:38:47 +00001238 SDValue ArgVal = DAG.getRegister(VReg, MVT::v16i8);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001239 SDValue Store = DAG.getStore(Chain, dl, ArgVal, FIN, MachinePointerInfo(),
David Greene73657df2010-02-15 16:55:58 +00001240 false, false, 0);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001241 Chain = Store.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001242 MemOps.push_back(Store);
Scott Micheld976c212008-10-30 01:51:48 +00001243
1244 // Increment address by stack slot size for the next stored argument
1245 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001246 }
1247 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001248 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001249 &MemOps[0], MemOps.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001250 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001251
Dan Gohman98ca4f22009-08-05 01:29:28 +00001252 return Chain;
Scott Michel266bc8f2007-12-04 22:23:35 +00001253}
1254
1255/// isLSAAddress - Return the immediate to use if the specified
1256/// value is representable as a LSA address.
Dan Gohman475871a2008-07-27 21:46:04 +00001257static SDNode *isLSAAddress(SDValue Op, SelectionDAG &DAG) {
Scott Michel19fd42a2008-11-11 03:06:06 +00001258 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
Scott Michel266bc8f2007-12-04 22:23:35 +00001259 if (!C) return 0;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001260
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001261 int Addr = C->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001262 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1263 (Addr << 14 >> 14) != Addr)
1264 return 0; // Top 14 bits have to be sext of immediate.
Scott Michel5af8f0e2008-07-16 17:17:29 +00001265
Owen Anderson825b72b2009-08-11 20:47:22 +00001266 return DAG.getConstant((int)C->getZExtValue() >> 2, MVT::i32).getNode();
Scott Michel266bc8f2007-12-04 22:23:35 +00001267}
1268
Dan Gohman98ca4f22009-08-05 01:29:28 +00001269SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001270SPUTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001271 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001272 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001273 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001274 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001275 const SmallVectorImpl<ISD::InputArg> &Ins,
1276 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001277 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001278 // CellSPU target does not yet support tail call optimization.
1279 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001280
1281 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
1282 unsigned NumOps = Outs.size();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001283 unsigned StackSlotSize = SPUFrameLowering::stackSlotSize();
Kalle Raiskilad258c492010-07-08 21:15:22 +00001284
1285 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001286 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1287 getTargetMachine(), ArgLocs, *DAG.getContext());
Kalle Raiskilad258c492010-07-08 21:15:22 +00001288 // FIXME: allow for other calling conventions
1289 CCInfo.AnalyzeCallOperands(Outs, CCC_SPU);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001290
Kalle Raiskilad258c492010-07-08 21:15:22 +00001291 const unsigned NumArgRegs = ArgLocs.size();
1292
Scott Michel266bc8f2007-12-04 22:23:35 +00001293
1294 // Handy pointer type
Owen Andersone50ed302009-08-10 22:56:29 +00001295 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001296
Scott Michel266bc8f2007-12-04 22:23:35 +00001297 // Set up a copy of the stack pointer for use loading and storing any
1298 // arguments that may not fit in the registers available for argument
1299 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00001300 SDValue StackPtr = DAG.getRegister(SPU::R1, MVT::i32);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001301
Scott Michel266bc8f2007-12-04 22:23:35 +00001302 // Figure out which arguments are going to go in registers, and which in
1303 // memory.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001304 unsigned ArgOffset = SPUFrameLowering::minStackSize(); // Just below [LR]
Scott Michel266bc8f2007-12-04 22:23:35 +00001305 unsigned ArgRegIdx = 0;
1306
1307 // Keep track of registers passing arguments
Dan Gohman475871a2008-07-27 21:46:04 +00001308 std::vector<std::pair<unsigned, SDValue> > RegsToPass;
Scott Michel266bc8f2007-12-04 22:23:35 +00001309 // And the arguments passed on the stack
Dan Gohman475871a2008-07-27 21:46:04 +00001310 SmallVector<SDValue, 8> MemOpChains;
Scott Michel266bc8f2007-12-04 22:23:35 +00001311
Kalle Raiskilad258c492010-07-08 21:15:22 +00001312 for (; ArgRegIdx != NumOps; ++ArgRegIdx) {
1313 SDValue Arg = OutVals[ArgRegIdx];
1314 CCValAssign &VA = ArgLocs[ArgRegIdx];
Scott Michel5af8f0e2008-07-16 17:17:29 +00001315
Scott Michel266bc8f2007-12-04 22:23:35 +00001316 // PtrOff will be used to store the current argument to the stack if a
1317 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00001318 SDValue PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Dale Johannesen33c960f2009-02-04 20:06:27 +00001319 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Scott Michel266bc8f2007-12-04 22:23:35 +00001320
Owen Anderson825b72b2009-08-11 20:47:22 +00001321 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001322 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001323 case MVT::i8:
1324 case MVT::i16:
1325 case MVT::i32:
1326 case MVT::i64:
1327 case MVT::i128:
Owen Anderson825b72b2009-08-11 20:47:22 +00001328 case MVT::f32:
1329 case MVT::f64:
Owen Anderson825b72b2009-08-11 20:47:22 +00001330 case MVT::v2i64:
1331 case MVT::v2f64:
1332 case MVT::v4f32:
1333 case MVT::v4i32:
1334 case MVT::v8i16:
1335 case MVT::v16i8:
Scott Michel266bc8f2007-12-04 22:23:35 +00001336 if (ArgRegIdx != NumArgRegs) {
Kalle Raiskilad258c492010-07-08 21:15:22 +00001337 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Scott Michel266bc8f2007-12-04 22:23:35 +00001338 } else {
Chris Lattner6229d0a2010-09-21 18:41:36 +00001339 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
1340 MachinePointerInfo(),
David Greene73657df2010-02-15 16:55:58 +00001341 false, false, 0));
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001342 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001343 }
1344 break;
1345 }
1346 }
1347
Bill Wendlingce90c242009-12-28 01:31:11 +00001348 // Accumulate how many bytes are to be pushed on the stack, including the
1349 // linkage area, and parameter passing area. According to the SPU ABI,
1350 // we minimally need space for [LR] and [SP].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001351 unsigned NumStackBytes = ArgOffset - SPUFrameLowering::minStackSize();
Bill Wendlingce90c242009-12-28 01:31:11 +00001352
1353 // Insert a call sequence start
Chris Lattnere563bbc2008-10-11 22:08:30 +00001354 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumStackBytes,
1355 true));
Scott Michel266bc8f2007-12-04 22:23:35 +00001356
1357 if (!MemOpChains.empty()) {
1358 // Adjust the stack pointer for the stack arguments.
Owen Anderson825b72b2009-08-11 20:47:22 +00001359 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Scott Michel266bc8f2007-12-04 22:23:35 +00001360 &MemOpChains[0], MemOpChains.size());
1361 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001362
Scott Michel266bc8f2007-12-04 22:23:35 +00001363 // Build a sequence of copy-to-reg nodes chained together with token chain
1364 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001365 SDValue InFlag;
Scott Michel266bc8f2007-12-04 22:23:35 +00001366 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michel6e1d1472009-03-16 18:47:25 +00001367 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001368 RegsToPass[i].second, InFlag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001369 InFlag = Chain.getValue(1);
1370 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001371
Dan Gohman475871a2008-07-27 21:46:04 +00001372 SmallVector<SDValue, 8> Ops;
Scott Michel266bc8f2007-12-04 22:23:35 +00001373 unsigned CallOpc = SPUISD::CALL;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001374
Bill Wendling056292f2008-09-16 21:48:12 +00001375 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1376 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1377 // node so that legalize doesn't hack it.
Scott Michel19fd42a2008-11-11 03:06:06 +00001378 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001379 const GlobalValue *GV = G->getGlobal();
Owen Andersone50ed302009-08-10 22:56:29 +00001380 EVT CalleeVT = Callee.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001381 SDValue Zero = DAG.getConstant(0, PtrVT);
Devang Patel0d881da2010-07-06 22:08:15 +00001382 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, CalleeVT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001383
Scott Michel9de5d0d2008-01-11 02:53:15 +00001384 if (!ST->usingLargeMem()) {
1385 // Turn calls to targets that are defined (i.e., have bodies) into BRSL
1386 // style calls, otherwise, external symbols are BRASL calls. This assumes
1387 // that declared/defined symbols are in the same compilation unit and can
1388 // be reached through PC-relative jumps.
1389 //
1390 // NOTE:
1391 // This may be an unsafe assumption for JIT and really large compilation
1392 // units.
1393 if (GV->isDeclaration()) {
Dale Johannesende064702009-02-06 21:50:26 +00001394 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, GA, Zero);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001395 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001396 Callee = DAG.getNode(SPUISD::PCRelAddr, dl, CalleeVT, GA, Zero);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001397 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001398 } else {
Scott Michel9de5d0d2008-01-11 02:53:15 +00001399 // "Large memory" mode: Turn all calls into indirect calls with a X-form
1400 // address pairs:
Dale Johannesende064702009-02-06 21:50:26 +00001401 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, GA, Zero);
Scott Michel266bc8f2007-12-04 22:23:35 +00001402 }
Scott Michel1df30c42008-12-29 03:23:36 +00001403 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001404 EVT CalleeVT = Callee.getValueType();
Scott Michel1df30c42008-12-29 03:23:36 +00001405 SDValue Zero = DAG.getConstant(0, PtrVT);
1406 SDValue ExtSym = DAG.getTargetExternalSymbol(S->getSymbol(),
1407 Callee.getValueType());
1408
1409 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +00001410 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, ExtSym, Zero);
Scott Michel1df30c42008-12-29 03:23:36 +00001411 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001412 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, ExtSym, Zero);
Scott Michel1df30c42008-12-29 03:23:36 +00001413 }
1414 } else if (SDNode *Dest = isLSAAddress(Callee, DAG)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001415 // If this is an absolute destination address that appears to be a legal
1416 // local store address, use the munged value.
Dan Gohman475871a2008-07-27 21:46:04 +00001417 Callee = SDValue(Dest, 0);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001418 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001419
1420 Ops.push_back(Chain);
1421 Ops.push_back(Callee);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001422
Scott Michel266bc8f2007-12-04 22:23:35 +00001423 // Add argument registers to the end of the list so that they are known live
1424 // into the call.
1425 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Scott Michel5af8f0e2008-07-16 17:17:29 +00001426 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Scott Michel266bc8f2007-12-04 22:23:35 +00001427 RegsToPass[i].second.getValueType()));
Scott Michel5af8f0e2008-07-16 17:17:29 +00001428
Gabor Greifba36cb52008-08-28 21:40:38 +00001429 if (InFlag.getNode())
Scott Michel266bc8f2007-12-04 22:23:35 +00001430 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +00001431 // Returns a chain and a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001432 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Glue),
Duncan Sands4bdcb612008-07-02 17:40:58 +00001433 &Ops[0], Ops.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001434 InFlag = Chain.getValue(1);
1435
Chris Lattnere563bbc2008-10-11 22:08:30 +00001436 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumStackBytes, true),
1437 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001438 if (!Ins.empty())
Evan Chengebaaa912008-02-05 22:44:06 +00001439 InFlag = Chain.getValue(1);
1440
Dan Gohman98ca4f22009-08-05 01:29:28 +00001441 // If the function returns void, just return the chain.
1442 if (Ins.empty())
1443 return Chain;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001444
Kalle Raiskila55aebef2010-08-24 11:50:48 +00001445 // Now handle the return value(s)
1446 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001447 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1448 getTargetMachine(), RVLocs, *DAG.getContext());
Kalle Raiskila55aebef2010-08-24 11:50:48 +00001449 CCRetInfo.AnalyzeCallResult(Ins, CCC_SPU);
1450
1451
Scott Michel266bc8f2007-12-04 22:23:35 +00001452 // If the call has results, copy the values out of the ret val registers.
Kalle Raiskila55aebef2010-08-24 11:50:48 +00001453 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1454 CCValAssign VA = RVLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001455
Kalle Raiskila55aebef2010-08-24 11:50:48 +00001456 SDValue Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
1457 InFlag);
1458 Chain = Val.getValue(1);
1459 InFlag = Val.getValue(2);
1460 InVals.push_back(Val);
1461 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001462
Dan Gohman98ca4f22009-08-05 01:29:28 +00001463 return Chain;
Scott Michel266bc8f2007-12-04 22:23:35 +00001464}
1465
Dan Gohman98ca4f22009-08-05 01:29:28 +00001466SDValue
1467SPUTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001468 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001469 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001470 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001471 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001472
Scott Michel266bc8f2007-12-04 22:23:35 +00001473 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001474 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1475 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001476 CCInfo.AnalyzeReturn(Outs, RetCC_SPU);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001477
Scott Michel266bc8f2007-12-04 22:23:35 +00001478 // If this is the first return lowered for this function, add the regs to the
1479 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001480 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001481 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00001482 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Scott Michel266bc8f2007-12-04 22:23:35 +00001483 }
1484
Dan Gohman475871a2008-07-27 21:46:04 +00001485 SDValue Flag;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001486
Scott Michel266bc8f2007-12-04 22:23:35 +00001487 // Copy the result values into the output registers.
1488 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1489 CCValAssign &VA = RVLocs[i];
1490 assert(VA.isRegLoc() && "Can only return in registers!");
Dale Johannesena05dca42009-02-04 23:02:30 +00001491 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001492 OutVals[i], Flag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001493 Flag = Chain.getValue(1);
1494 }
1495
Gabor Greifba36cb52008-08-28 21:40:38 +00001496 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001497 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001498 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001499 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain);
Scott Michel266bc8f2007-12-04 22:23:35 +00001500}
1501
1502
1503//===----------------------------------------------------------------------===//
1504// Vector related lowering:
1505//===----------------------------------------------------------------------===//
1506
1507static ConstantSDNode *
1508getVecImm(SDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00001509 SDValue OpVal(0, 0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001510
Scott Michel266bc8f2007-12-04 22:23:35 +00001511 // Check to see if this buildvec has a single non-undef value in its elements.
1512 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1513 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +00001514 if (OpVal.getNode() == 0)
Scott Michel266bc8f2007-12-04 22:23:35 +00001515 OpVal = N->getOperand(i);
1516 else if (OpVal != N->getOperand(i))
1517 return 0;
1518 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001519
Gabor Greifba36cb52008-08-28 21:40:38 +00001520 if (OpVal.getNode() != 0) {
Scott Michel19fd42a2008-11-11 03:06:06 +00001521 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001522 return CN;
1523 }
1524 }
1525
Scott Michel7ea02ff2009-03-17 01:15:45 +00001526 return 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001527}
1528
1529/// get_vec_i18imm - Test if this vector is a vector filled with the same value
1530/// and the value fits into an unsigned 18-bit constant, and if so, return the
1531/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001532SDValue SPU::get_vec_u18imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001533 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001534 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001535 uint64_t Value = CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001536 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001537 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001538 uint32_t upper = uint32_t(UValue >> 32);
1539 uint32_t lower = uint32_t(UValue);
1540 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001541 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001542 Value = Value >> 32;
1543 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001544 if (Value <= 0x3ffff)
Dan Gohmanfa210d82008-11-05 02:06:09 +00001545 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001546 }
1547
Dan Gohman475871a2008-07-27 21:46:04 +00001548 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001549}
1550
1551/// get_vec_i16imm - Test if this vector is a vector filled with the same value
1552/// and the value fits into a signed 16-bit constant, and if so, return the
1553/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001554SDValue SPU::get_vec_i16imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001555 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001556 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001557 int64_t Value = CN->getSExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001558 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001559 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001560 uint32_t upper = uint32_t(UValue >> 32);
1561 uint32_t lower = uint32_t(UValue);
1562 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001563 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001564 Value = Value >> 32;
1565 }
Scott Michelad2715e2008-03-05 23:02:02 +00001566 if (Value >= -(1 << 15) && Value <= ((1 << 15) - 1)) {
Dan Gohmanfa210d82008-11-05 02:06:09 +00001567 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001568 }
1569 }
1570
Dan Gohman475871a2008-07-27 21:46:04 +00001571 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001572}
1573
1574/// get_vec_i10imm - Test if this vector is a vector filled with the same value
1575/// and the value fits into a signed 10-bit constant, and if so, return the
1576/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001577SDValue SPU::get_vec_i10imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001578 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001579 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001580 int64_t Value = CN->getSExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001581 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001582 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001583 uint32_t upper = uint32_t(UValue >> 32);
1584 uint32_t lower = uint32_t(UValue);
1585 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001586 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001587 Value = Value >> 32;
1588 }
Benjamin Kramer7e09deb2010-03-29 19:07:58 +00001589 if (isInt<10>(Value))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001590 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001591 }
1592
Dan Gohman475871a2008-07-27 21:46:04 +00001593 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001594}
1595
1596/// get_vec_i8imm - Test if this vector is a vector filled with the same value
1597/// and the value fits into a signed 8-bit constant, and if so, return the
1598/// constant.
1599///
1600/// @note: The incoming vector is v16i8 because that's the only way we can load
1601/// constant vectors. Thus, we test to see if the upper and lower bytes are the
1602/// same value.
Dan Gohman475871a2008-07-27 21:46:04 +00001603SDValue SPU::get_vec_i8imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001604 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001605 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001606 int Value = (int) CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001607 if (ValueType == MVT::i16
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001608 && Value <= 0xffff /* truncated from uint64_t */
1609 && ((short) Value >> 8) == ((short) Value & 0xff))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001610 return DAG.getTargetConstant(Value & 0xff, ValueType);
Owen Anderson825b72b2009-08-11 20:47:22 +00001611 else if (ValueType == MVT::i8
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001612 && (Value & 0xff) == Value)
Dan Gohmanfa210d82008-11-05 02:06:09 +00001613 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001614 }
1615
Dan Gohman475871a2008-07-27 21:46:04 +00001616 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001617}
1618
1619/// get_ILHUvec_imm - Test if this vector is a vector filled with the same value
1620/// and the value fits into a signed 16-bit constant, and if so, return the
1621/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001622SDValue SPU::get_ILHUvec_imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001623 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001624 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001625 uint64_t Value = CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001626 if ((ValueType == MVT::i32
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001627 && ((unsigned) Value & 0xffff0000) == (unsigned) Value)
Owen Anderson825b72b2009-08-11 20:47:22 +00001628 || (ValueType == MVT::i64 && (Value & 0xffff0000) == Value))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001629 return DAG.getTargetConstant(Value >> 16, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001630 }
1631
Dan Gohman475871a2008-07-27 21:46:04 +00001632 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001633}
1634
1635/// get_v4i32_imm - Catch-all for general 32-bit constant vectors
Dan Gohman475871a2008-07-27 21:46:04 +00001636SDValue SPU::get_v4i32_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001637 if (ConstantSDNode *CN = getVecImm(N)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001638 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00001639 }
1640
Dan Gohman475871a2008-07-27 21:46:04 +00001641 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001642}
1643
1644/// get_v4i32_imm - Catch-all for general 64-bit constant vectors
Dan Gohman475871a2008-07-27 21:46:04 +00001645SDValue SPU::get_v2i64_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001646 if (ConstantSDNode *CN = getVecImm(N)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001647 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i64);
Scott Michel266bc8f2007-12-04 22:23:35 +00001648 }
1649
Dan Gohman475871a2008-07-27 21:46:04 +00001650 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001651}
1652
Scott Micheld1e8d9c2009-01-21 04:58:48 +00001653//! Lower a BUILD_VECTOR instruction creatively:
Dan Gohman7db949d2009-08-07 01:32:21 +00001654static SDValue
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001655LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001656 EVT VT = Op.getValueType();
1657 EVT EltVT = VT.getVectorElementType();
Dale Johannesened2eee62009-02-06 01:31:28 +00001658 DebugLoc dl = Op.getDebugLoc();
Scott Michel7ea02ff2009-03-17 01:15:45 +00001659 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(Op.getNode());
1660 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerBUILD_VECTOR");
1661 unsigned minSplatBits = EltVT.getSizeInBits();
1662
1663 if (minSplatBits < 16)
1664 minSplatBits = 16;
1665
1666 APInt APSplatBits, APSplatUndef;
1667 unsigned SplatBitSize;
1668 bool HasAnyUndefs;
1669
1670 if (!BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
1671 HasAnyUndefs, minSplatBits)
1672 || minSplatBits < SplatBitSize)
1673 return SDValue(); // Wasn't a constant vector or splat exceeded min
1674
1675 uint64_t SplatBits = APSplatBits.getZExtValue();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001676
Owen Anderson825b72b2009-08-11 20:47:22 +00001677 switch (VT.getSimpleVT().SimpleTy) {
Benjamin Kramer1bd73352010-04-08 10:44:28 +00001678 default:
1679 report_fatal_error("CellSPU: Unhandled VT in LowerBUILD_VECTOR, VT = " +
1680 Twine(VT.getEVTString()));
Scott Micheld1e8d9c2009-01-21 04:58:48 +00001681 /*NOTREACHED*/
Owen Anderson825b72b2009-08-11 20:47:22 +00001682 case MVT::v4f32: {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001683 uint32_t Value32 = uint32_t(SplatBits);
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001684 assert(SplatBitSize == 32
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001685 && "LowerBUILD_VECTOR: Unexpected floating point vector element.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001686 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Owen Anderson825b72b2009-08-11 20:47:22 +00001687 SDValue T = DAG.getConstant(Value32, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001688 return DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,
Owen Anderson825b72b2009-08-11 20:47:22 +00001689 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, T,T,T,T));
Scott Michel266bc8f2007-12-04 22:23:35 +00001690 break;
1691 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001692 case MVT::v2f64: {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001693 uint64_t f64val = uint64_t(SplatBits);
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001694 assert(SplatBitSize == 64
Scott Michel104de432008-11-24 17:11:17 +00001695 && "LowerBUILD_VECTOR: 64-bit float vector size > 8 bytes.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001696 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Owen Anderson825b72b2009-08-11 20:47:22 +00001697 SDValue T = DAG.getConstant(f64val, MVT::i64);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001698 return DAG.getNode(ISD::BITCAST, dl, MVT::v2f64,
Owen Anderson825b72b2009-08-11 20:47:22 +00001699 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T));
Scott Michel266bc8f2007-12-04 22:23:35 +00001700 break;
1701 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001702 case MVT::v16i8: {
Scott Michel266bc8f2007-12-04 22:23:35 +00001703 // 8-bit constants have to be expanded to 16-bits
Scott Michel7ea02ff2009-03-17 01:15:45 +00001704 unsigned short Value16 = SplatBits /* | (SplatBits << 8) */;
1705 SmallVector<SDValue, 8> Ops;
1706
Owen Anderson825b72b2009-08-11 20:47:22 +00001707 Ops.assign(8, DAG.getConstant(Value16, MVT::i16));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001708 return DAG.getNode(ISD::BITCAST, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001709 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i16, &Ops[0], Ops.size()));
Scott Michel266bc8f2007-12-04 22:23:35 +00001710 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001711 case MVT::v8i16: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001712 unsigned short Value16 = SplatBits;
1713 SDValue T = DAG.getConstant(Value16, EltVT);
1714 SmallVector<SDValue, 8> Ops;
1715
1716 Ops.assign(8, T);
1717 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &Ops[0], Ops.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001718 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001719 case MVT::v4i32: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001720 SDValue T = DAG.getConstant(unsigned(SplatBits), VT.getVectorElementType());
Evan Chenga87008d2009-02-25 22:49:59 +00001721 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, T, T, T, T);
Scott Michel266bc8f2007-12-04 22:23:35 +00001722 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001723 case MVT::v2i64: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001724 return SPU::LowerV2I64Splat(VT, DAG, SplatBits, dl);
Scott Michel266bc8f2007-12-04 22:23:35 +00001725 }
1726 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001727
Dan Gohman475871a2008-07-27 21:46:04 +00001728 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001729}
1730
Scott Michel7ea02ff2009-03-17 01:15:45 +00001731/*!
1732 */
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001733SDValue
Owen Andersone50ed302009-08-10 22:56:29 +00001734SPU::LowerV2I64Splat(EVT OpVT, SelectionDAG& DAG, uint64_t SplatVal,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001735 DebugLoc dl) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001736 uint32_t upper = uint32_t(SplatVal >> 32);
1737 uint32_t lower = uint32_t(SplatVal);
1738
1739 if (upper == lower) {
1740 // Magic constant that can be matched by IL, ILA, et. al.
Owen Anderson825b72b2009-08-11 20:47:22 +00001741 SDValue Val = DAG.getTargetConstant(upper, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001742 return DAG.getNode(ISD::BITCAST, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001743 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001744 Val, Val, Val, Val));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001745 } else {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001746 bool upper_special, lower_special;
1747
1748 // NOTE: This code creates common-case shuffle masks that can be easily
1749 // detected as common expressions. It is not attempting to create highly
1750 // specialized masks to replace any and all 0's, 0xff's and 0x80's.
1751
1752 // Detect if the upper or lower half is a special shuffle mask pattern:
1753 upper_special = (upper == 0 || upper == 0xffffffff || upper == 0x80000000);
1754 lower_special = (lower == 0 || lower == 0xffffffff || lower == 0x80000000);
1755
Scott Michel7ea02ff2009-03-17 01:15:45 +00001756 // Both upper and lower are special, lower to a constant pool load:
1757 if (lower_special && upper_special) {
Nadav Rotemc32a8c92011-10-16 10:02:06 +00001758 SDValue UpperVal = DAG.getConstant(upper, MVT::i32);
1759 SDValue LowerVal = DAG.getConstant(lower, MVT::i32);
1760 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
1761 UpperVal, LowerVal, UpperVal, LowerVal);
1762 return DAG.getNode(ISD::BITCAST, dl, OpVT, BV);
Scott Michel7ea02ff2009-03-17 01:15:45 +00001763 }
1764
1765 SDValue LO32;
1766 SDValue HI32;
1767 SmallVector<SDValue, 16> ShufBytes;
1768 SDValue Result;
1769
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001770 // Create lower vector if not a special pattern
1771 if (!lower_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001772 SDValue LO32C = DAG.getConstant(lower, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001773 LO32 = DAG.getNode(ISD::BITCAST, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001774 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001775 LO32C, LO32C, LO32C, LO32C));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001776 }
1777
1778 // Create upper vector if not a special pattern
1779 if (!upper_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001780 SDValue HI32C = DAG.getConstant(upper, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001781 HI32 = DAG.getNode(ISD::BITCAST, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001782 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001783 HI32C, HI32C, HI32C, HI32C));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001784 }
1785
1786 // If either upper or lower are special, then the two input operands are
1787 // the same (basically, one of them is a "don't care")
1788 if (lower_special)
1789 LO32 = HI32;
1790 if (upper_special)
1791 HI32 = LO32;
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001792
1793 for (int i = 0; i < 4; ++i) {
1794 uint64_t val = 0;
1795 for (int j = 0; j < 4; ++j) {
1796 SDValue V;
1797 bool process_upper, process_lower;
1798 val <<= 8;
1799 process_upper = (upper_special && (i & 1) == 0);
1800 process_lower = (lower_special && (i & 1) == 1);
1801
1802 if (process_upper || process_lower) {
1803 if ((process_upper && upper == 0)
1804 || (process_lower && lower == 0))
1805 val |= 0x80;
1806 else if ((process_upper && upper == 0xffffffff)
1807 || (process_lower && lower == 0xffffffff))
1808 val |= 0xc0;
1809 else if ((process_upper && upper == 0x80000000)
1810 || (process_lower && lower == 0x80000000))
1811 val |= (j == 0 ? 0xe0 : 0x80);
1812 } else
1813 val |= i * 4 + j + ((i & 1) * 16);
1814 }
1815
Owen Anderson825b72b2009-08-11 20:47:22 +00001816 ShufBytes.push_back(DAG.getConstant(val, MVT::i32));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001817 }
1818
Dale Johannesened2eee62009-02-06 01:31:28 +00001819 return DAG.getNode(SPUISD::SHUFB, dl, OpVT, HI32, LO32,
Owen Anderson825b72b2009-08-11 20:47:22 +00001820 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001821 &ShufBytes[0], ShufBytes.size()));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001822 }
1823}
1824
Scott Michel266bc8f2007-12-04 22:23:35 +00001825/// LowerVECTOR_SHUFFLE - Lower a vector shuffle (V1, V2, V3) to something on
1826/// which the Cell can operate. The code inspects V3 to ascertain whether the
1827/// permutation vector, V3, is monotonically increasing with one "exception"
1828/// element, e.g., (0, 1, _, 3). If this is the case, then generate a
Scott Michel7a1c9e92008-11-22 23:50:42 +00001829/// SHUFFLE_MASK synthetic instruction. Otherwise, spill V3 to the constant pool.
Scott Michel266bc8f2007-12-04 22:23:35 +00001830/// In either case, the net result is going to eventually invoke SHUFB to
1831/// permute/shuffle the bytes from V1 and V2.
1832/// \note
Scott Michel7a1c9e92008-11-22 23:50:42 +00001833/// SHUFFLE_MASK is eventually selected as one of the C*D instructions, generate
Scott Michel266bc8f2007-12-04 22:23:35 +00001834/// control word for byte/halfword/word insertion. This takes care of a single
1835/// element move from V2 into V1.
1836/// \note
1837/// SPUISD::SHUFB is eventually selected as Cell's <i>shufb</i> instructions.
Dan Gohman475871a2008-07-27 21:46:04 +00001838static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00001839 const ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001840 SDValue V1 = Op.getOperand(0);
1841 SDValue V2 = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +00001842 DebugLoc dl = Op.getDebugLoc();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001843
Scott Michel266bc8f2007-12-04 22:23:35 +00001844 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001845
Scott Michel266bc8f2007-12-04 22:23:35 +00001846 // If we have a single element being moved from V1 to V2, this can be handled
1847 // using the C*[DX] compute mask instructions, but the vector elements have
Kalle Raiskilaca9460f2010-08-18 10:20:29 +00001848 // to be monotonically increasing with one exception element, and the source
1849 // slot of the element to move must be the same as the destination.
Owen Andersone50ed302009-08-10 22:56:29 +00001850 EVT VecVT = V1.getValueType();
1851 EVT EltVT = VecVT.getVectorElementType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001852 unsigned EltsFromV2 = 0;
Kalle Raiskilaca9460f2010-08-18 10:20:29 +00001853 unsigned V2EltOffset = 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001854 unsigned V2EltIdx0 = 0;
1855 unsigned CurrElt = 0;
Scott Michelcc188272008-12-04 21:01:44 +00001856 unsigned MaxElts = VecVT.getVectorNumElements();
1857 unsigned PrevElt = 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001858 bool monotonic = true;
Scott Michelcc188272008-12-04 21:01:44 +00001859 bool rotate = true;
Kalle Raiskilabb7d33a2010-09-09 07:30:15 +00001860 int rotamt=0;
Kalle Raiskila47948072010-06-21 10:17:36 +00001861 EVT maskVT; // which of the c?d instructions to use
Scott Michelcc188272008-12-04 21:01:44 +00001862
Owen Anderson825b72b2009-08-11 20:47:22 +00001863 if (EltVT == MVT::i8) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001864 V2EltIdx0 = 16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001865 maskVT = MVT::v16i8;
Owen Anderson825b72b2009-08-11 20:47:22 +00001866 } else if (EltVT == MVT::i16) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001867 V2EltIdx0 = 8;
Kalle Raiskila47948072010-06-21 10:17:36 +00001868 maskVT = MVT::v8i16;
Owen Anderson825b72b2009-08-11 20:47:22 +00001869 } else if (EltVT == MVT::i32 || EltVT == MVT::f32) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001870 V2EltIdx0 = 4;
Kalle Raiskila47948072010-06-21 10:17:36 +00001871 maskVT = MVT::v4i32;
Owen Anderson825b72b2009-08-11 20:47:22 +00001872 } else if (EltVT == MVT::i64 || EltVT == MVT::f64) {
Scott Michelcc188272008-12-04 21:01:44 +00001873 V2EltIdx0 = 2;
Kalle Raiskila47948072010-06-21 10:17:36 +00001874 maskVT = MVT::v2i64;
Scott Michelcc188272008-12-04 21:01:44 +00001875 } else
Torok Edwinc23197a2009-07-14 16:55:14 +00001876 llvm_unreachable("Unhandled vector type in LowerVECTOR_SHUFFLE");
Scott Michel266bc8f2007-12-04 22:23:35 +00001877
Nate Begeman9008ca62009-04-27 18:41:29 +00001878 for (unsigned i = 0; i != MaxElts; ++i) {
1879 if (SVN->getMaskElt(i) < 0)
1880 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001881
Nate Begeman9008ca62009-04-27 18:41:29 +00001882 unsigned SrcElt = SVN->getMaskElt(i);
Scott Michel266bc8f2007-12-04 22:23:35 +00001883
Nate Begeman9008ca62009-04-27 18:41:29 +00001884 if (monotonic) {
1885 if (SrcElt >= V2EltIdx0) {
Kalle Raiskilaca9460f2010-08-18 10:20:29 +00001886 // TODO: optimize for the monotonic case when several consecutive
1887 // elements are taken form V2. Do we ever get such a case?
1888 if (EltsFromV2 == 0 && CurrElt == (SrcElt - V2EltIdx0))
1889 V2EltOffset = (SrcElt - V2EltIdx0) * (EltVT.getSizeInBits()/8);
1890 else
1891 monotonic = false;
1892 ++EltsFromV2;
Nate Begeman9008ca62009-04-27 18:41:29 +00001893 } else if (CurrElt != SrcElt) {
1894 monotonic = false;
Scott Michelcc188272008-12-04 21:01:44 +00001895 }
1896
Nate Begeman9008ca62009-04-27 18:41:29 +00001897 ++CurrElt;
1898 }
1899
1900 if (rotate) {
1901 if (PrevElt > 0 && SrcElt < MaxElts) {
1902 if ((PrevElt == SrcElt - 1)
1903 || (PrevElt == MaxElts - 1 && SrcElt == 0)) {
Scott Michelcc188272008-12-04 21:01:44 +00001904 PrevElt = SrcElt;
1905 } else {
Scott Michelcc188272008-12-04 21:01:44 +00001906 rotate = false;
1907 }
Kalle Raiskila0b4ab0c2010-09-08 11:53:38 +00001908 } else if (i == 0 || (PrevElt==0 && SrcElt==1)) {
1909 // First time or after a "wrap around"
Kalle Raiskilad87e5712010-11-22 16:28:26 +00001910 rotamt = SrcElt-i;
Nate Begeman9008ca62009-04-27 18:41:29 +00001911 PrevElt = SrcElt;
1912 } else {
1913 // This isn't a rotation, takes elements from vector 2
1914 rotate = false;
Scott Michelcc188272008-12-04 21:01:44 +00001915 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001916 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001917 }
1918
1919 if (EltsFromV2 == 1 && monotonic) {
1920 // Compute mask and shuffle
Owen Andersone50ed302009-08-10 22:56:29 +00001921 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Kalle Raiskila47948072010-06-21 10:17:36 +00001922
1923 // As SHUFFLE_MASK becomes a c?d instruction, feed it an address
1924 // R1 ($sp) is used here only as it is guaranteed to have last bits zero
1925 SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
1926 DAG.getRegister(SPU::R1, PtrVT),
Kalle Raiskilaca9460f2010-08-18 10:20:29 +00001927 DAG.getConstant(V2EltOffset, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001928 SDValue ShufMaskOp = DAG.getNode(SPUISD::SHUFFLE_MASK, dl,
Kalle Raiskila47948072010-06-21 10:17:36 +00001929 maskVT, Pointer);
1930
Scott Michel266bc8f2007-12-04 22:23:35 +00001931 // Use shuffle mask in SHUFB synthetic instruction:
Scott Michel6e1d1472009-03-16 18:47:25 +00001932 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V2, V1,
Dale Johannesena05dca42009-02-04 23:02:30 +00001933 ShufMaskOp);
Scott Michelcc188272008-12-04 21:01:44 +00001934 } else if (rotate) {
Kalle Raiskila0b4ab0c2010-09-08 11:53:38 +00001935 if (rotamt < 0)
1936 rotamt +=MaxElts;
1937 rotamt *= EltVT.getSizeInBits()/8;
Dale Johannesena05dca42009-02-04 23:02:30 +00001938 return DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, V1.getValueType(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001939 V1, DAG.getConstant(rotamt, MVT::i16));
Scott Michel266bc8f2007-12-04 22:23:35 +00001940 } else {
Gabor Greif93c53e52008-08-31 15:37:04 +00001941 // Convert the SHUFFLE_VECTOR mask's input element units to the
1942 // actual bytes.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001943 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001944
Dan Gohman475871a2008-07-27 21:46:04 +00001945 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00001946 for (unsigned i = 0, e = MaxElts; i != e; ++i) {
1947 unsigned SrcElt = SVN->getMaskElt(i) < 0 ? 0 : SVN->getMaskElt(i);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001948
Nate Begeman9008ca62009-04-27 18:41:29 +00001949 for (unsigned j = 0; j < BytesPerElement; ++j)
Owen Anderson825b72b2009-08-11 20:47:22 +00001950 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,MVT::i8));
Scott Michel266bc8f2007-12-04 22:23:35 +00001951 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001952 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00001953 &ResultMask[0], ResultMask.size());
Dale Johannesena05dca42009-02-04 23:02:30 +00001954 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V1, V2, VPermMask);
Scott Michel266bc8f2007-12-04 22:23:35 +00001955 }
1956}
1957
Dan Gohman475871a2008-07-27 21:46:04 +00001958static SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
1959 SDValue Op0 = Op.getOperand(0); // Op0 = the scalar
Dale Johannesened2eee62009-02-06 01:31:28 +00001960 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001961
Gabor Greifba36cb52008-08-28 21:40:38 +00001962 if (Op0.getNode()->getOpcode() == ISD::Constant) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001963 // For a constant, build the appropriate constant vector, which will
1964 // eventually simplify to a vector register load.
1965
Gabor Greifba36cb52008-08-28 21:40:38 +00001966 ConstantSDNode *CN = cast<ConstantSDNode>(Op0.getNode());
Dan Gohman475871a2008-07-27 21:46:04 +00001967 SmallVector<SDValue, 16> ConstVecValues;
Owen Andersone50ed302009-08-10 22:56:29 +00001968 EVT VT;
Scott Michel266bc8f2007-12-04 22:23:35 +00001969 size_t n_copies;
1970
1971 // Create a constant vector:
Owen Anderson825b72b2009-08-11 20:47:22 +00001972 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001973 default: llvm_unreachable("Unexpected constant value type in "
Torok Edwin481d15a2009-07-14 12:22:58 +00001974 "LowerSCALAR_TO_VECTOR");
Owen Anderson825b72b2009-08-11 20:47:22 +00001975 case MVT::v16i8: n_copies = 16; VT = MVT::i8; break;
1976 case MVT::v8i16: n_copies = 8; VT = MVT::i16; break;
1977 case MVT::v4i32: n_copies = 4; VT = MVT::i32; break;
1978 case MVT::v4f32: n_copies = 4; VT = MVT::f32; break;
1979 case MVT::v2i64: n_copies = 2; VT = MVT::i64; break;
1980 case MVT::v2f64: n_copies = 2; VT = MVT::f64; break;
Scott Michel266bc8f2007-12-04 22:23:35 +00001981 }
1982
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001983 SDValue CValue = DAG.getConstant(CN->getZExtValue(), VT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001984 for (size_t j = 0; j < n_copies; ++j)
1985 ConstVecValues.push_back(CValue);
1986
Evan Chenga87008d2009-02-25 22:49:59 +00001987 return DAG.getNode(ISD::BUILD_VECTOR, dl, Op.getValueType(),
1988 &ConstVecValues[0], ConstVecValues.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001989 } else {
1990 // Otherwise, copy the value from one register to another:
Owen Anderson825b72b2009-08-11 20:47:22 +00001991 switch (Op0.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001992 default: llvm_unreachable("Unexpected value type in LowerSCALAR_TO_VECTOR");
Owen Anderson825b72b2009-08-11 20:47:22 +00001993 case MVT::i8:
1994 case MVT::i16:
1995 case MVT::i32:
1996 case MVT::i64:
1997 case MVT::f32:
1998 case MVT::f64:
Dale Johannesened2eee62009-02-06 01:31:28 +00001999 return DAG.getNode(SPUISD::PREFSLOT2VEC, dl, Op.getValueType(), Op0, Op0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002000 }
2001 }
2002
Dan Gohman475871a2008-07-27 21:46:04 +00002003 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002004}
2005
Dan Gohman475871a2008-07-27 21:46:04 +00002006static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002007 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002008 SDValue N = Op.getOperand(0);
2009 SDValue Elt = Op.getOperand(1);
Dale Johannesened2eee62009-02-06 01:31:28 +00002010 DebugLoc dl = Op.getDebugLoc();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002011 SDValue retval;
Scott Michel266bc8f2007-12-04 22:23:35 +00002012
Scott Michel7a1c9e92008-11-22 23:50:42 +00002013 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
2014 // Constant argument:
2015 int EltNo = (int) C->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002016
Scott Michel7a1c9e92008-11-22 23:50:42 +00002017 // sanity checks:
Owen Anderson825b72b2009-08-11 20:47:22 +00002018 if (VT == MVT::i8 && EltNo >= 16)
Torok Edwinc23197a2009-07-14 16:55:14 +00002019 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i8 extraction slot > 15");
Owen Anderson825b72b2009-08-11 20:47:22 +00002020 else if (VT == MVT::i16 && EltNo >= 8)
Torok Edwinc23197a2009-07-14 16:55:14 +00002021 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i16 extraction slot > 7");
Owen Anderson825b72b2009-08-11 20:47:22 +00002022 else if (VT == MVT::i32 && EltNo >= 4)
Torok Edwinc23197a2009-07-14 16:55:14 +00002023 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i32 extraction slot > 4");
Owen Anderson825b72b2009-08-11 20:47:22 +00002024 else if (VT == MVT::i64 && EltNo >= 2)
Torok Edwinc23197a2009-07-14 16:55:14 +00002025 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i64 extraction slot > 2");
Scott Michel266bc8f2007-12-04 22:23:35 +00002026
Owen Anderson825b72b2009-08-11 20:47:22 +00002027 if (EltNo == 0 && (VT == MVT::i32 || VT == MVT::i64)) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002028 // i32 and i64: Element 0 is the preferred slot
Dale Johannesened2eee62009-02-06 01:31:28 +00002029 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, N);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002030 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002031
Scott Michel7a1c9e92008-11-22 23:50:42 +00002032 // Need to generate shuffle mask and extract:
2033 int prefslot_begin = -1, prefslot_end = -1;
2034 int elt_byte = EltNo * VT.getSizeInBits() / 8;
2035
Owen Anderson825b72b2009-08-11 20:47:22 +00002036 switch (VT.getSimpleVT().SimpleTy) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002037 default:
2038 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002039 case MVT::i8: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002040 prefslot_begin = prefslot_end = 3;
2041 break;
2042 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002043 case MVT::i16: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002044 prefslot_begin = 2; prefslot_end = 3;
2045 break;
2046 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002047 case MVT::i32:
2048 case MVT::f32: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002049 prefslot_begin = 0; prefslot_end = 3;
2050 break;
2051 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002052 case MVT::i64:
2053 case MVT::f64: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002054 prefslot_begin = 0; prefslot_end = 7;
2055 break;
2056 }
2057 }
2058
2059 assert(prefslot_begin != -1 && prefslot_end != -1 &&
2060 "LowerEXTRACT_VECTOR_ELT: preferred slots uninitialized");
2061
Scott Michel9b2420d2009-08-24 21:53:27 +00002062 unsigned int ShufBytes[16] = {
2063 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
2064 };
Scott Michel7a1c9e92008-11-22 23:50:42 +00002065 for (int i = 0; i < 16; ++i) {
2066 // zero fill uppper part of preferred slot, don't care about the
2067 // other slots:
2068 unsigned int mask_val;
2069 if (i <= prefslot_end) {
2070 mask_val =
2071 ((i < prefslot_begin)
2072 ? 0x80
2073 : elt_byte + (i - prefslot_begin));
2074
2075 ShufBytes[i] = mask_val;
2076 } else
2077 ShufBytes[i] = ShufBytes[i % (prefslot_end + 1)];
2078 }
2079
2080 SDValue ShufMask[4];
2081 for (unsigned i = 0; i < sizeof(ShufMask)/sizeof(ShufMask[0]); ++i) {
Scott Michelcc188272008-12-04 21:01:44 +00002082 unsigned bidx = i * 4;
Scott Michel7a1c9e92008-11-22 23:50:42 +00002083 unsigned int bits = ((ShufBytes[bidx] << 24) |
2084 (ShufBytes[bidx+1] << 16) |
2085 (ShufBytes[bidx+2] << 8) |
2086 ShufBytes[bidx+3]);
Owen Anderson825b72b2009-08-11 20:47:22 +00002087 ShufMask[i] = DAG.getConstant(bits, MVT::i32);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002088 }
2089
Scott Michel7ea02ff2009-03-17 01:15:45 +00002090 SDValue ShufMaskVec =
Owen Anderson825b72b2009-08-11 20:47:22 +00002091 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002092 &ShufMask[0], sizeof(ShufMask)/sizeof(ShufMask[0]));
Scott Michel7a1c9e92008-11-22 23:50:42 +00002093
Dale Johannesened2eee62009-02-06 01:31:28 +00002094 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
2095 DAG.getNode(SPUISD::SHUFB, dl, N.getValueType(),
Scott Michel7a1c9e92008-11-22 23:50:42 +00002096 N, N, ShufMaskVec));
2097 } else {
2098 // Variable index: Rotate the requested element into slot 0, then replicate
2099 // slot 0 across the vector
Owen Andersone50ed302009-08-10 22:56:29 +00002100 EVT VecVT = N.getValueType();
Kalle Raiskila82fe4672010-08-02 08:54:39 +00002101 if (!VecVT.isSimple() || !VecVT.isVector()) {
Chris Lattner75361b62010-04-07 22:58:41 +00002102 report_fatal_error("LowerEXTRACT_VECTOR_ELT: Must have a simple, 128-bit"
Torok Edwindac237e2009-07-08 20:53:28 +00002103 "vector type!");
Scott Michel7a1c9e92008-11-22 23:50:42 +00002104 }
2105
2106 // Make life easier by making sure the index is zero-extended to i32
Owen Anderson825b72b2009-08-11 20:47:22 +00002107 if (Elt.getValueType() != MVT::i32)
2108 Elt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Elt);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002109
2110 // Scale the index to a bit/byte shift quantity
2111 APInt scaleFactor =
Scott Michel104de432008-11-24 17:11:17 +00002112 APInt(32, uint64_t(16 / N.getValueType().getVectorNumElements()), false);
2113 unsigned scaleShift = scaleFactor.logBase2();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002114 SDValue vecShift;
Scott Michel7a1c9e92008-11-22 23:50:42 +00002115
Scott Michel104de432008-11-24 17:11:17 +00002116 if (scaleShift > 0) {
2117 // Scale the shift factor:
Owen Anderson825b72b2009-08-11 20:47:22 +00002118 Elt = DAG.getNode(ISD::SHL, dl, MVT::i32, Elt,
2119 DAG.getConstant(scaleShift, MVT::i32));
Scott Michel7a1c9e92008-11-22 23:50:42 +00002120 }
2121
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +00002122 vecShift = DAG.getNode(SPUISD::SHL_BYTES, dl, VecVT, N, Elt);
Scott Michel104de432008-11-24 17:11:17 +00002123
2124 // Replicate the bytes starting at byte 0 across the entire vector (for
2125 // consistency with the notion of a unified register set)
Scott Michel7a1c9e92008-11-22 23:50:42 +00002126 SDValue replicate;
2127
Owen Anderson825b72b2009-08-11 20:47:22 +00002128 switch (VT.getSimpleVT().SimpleTy) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002129 default:
Chris Lattner75361b62010-04-07 22:58:41 +00002130 report_fatal_error("LowerEXTRACT_VECTOR_ELT(varable): Unhandled vector"
Torok Edwindac237e2009-07-08 20:53:28 +00002131 "type");
Scott Michel7a1c9e92008-11-22 23:50:42 +00002132 /*NOTREACHED*/
Owen Anderson825b72b2009-08-11 20:47:22 +00002133 case MVT::i8: {
2134 SDValue factor = DAG.getConstant(0x00000000, MVT::i32);
2135 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002136 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002137 break;
2138 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002139 case MVT::i16: {
2140 SDValue factor = DAG.getConstant(0x00010001, MVT::i32);
2141 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002142 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002143 break;
2144 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002145 case MVT::i32:
2146 case MVT::f32: {
2147 SDValue factor = DAG.getConstant(0x00010203, MVT::i32);
2148 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002149 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002150 break;
2151 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002152 case MVT::i64:
2153 case MVT::f64: {
2154 SDValue loFactor = DAG.getConstant(0x00010203, MVT::i32);
2155 SDValue hiFactor = DAG.getConstant(0x04050607, MVT::i32);
2156 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00002157 loFactor, hiFactor, loFactor, hiFactor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002158 break;
2159 }
2160 }
2161
Dale Johannesened2eee62009-02-06 01:31:28 +00002162 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
2163 DAG.getNode(SPUISD::SHUFB, dl, VecVT,
Scott Michel1a6cdb62008-12-01 17:56:02 +00002164 vecShift, vecShift, replicate));
Scott Michel266bc8f2007-12-04 22:23:35 +00002165 }
2166
Scott Michel7a1c9e92008-11-22 23:50:42 +00002167 return retval;
Scott Michel266bc8f2007-12-04 22:23:35 +00002168}
2169
Dan Gohman475871a2008-07-27 21:46:04 +00002170static SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
2171 SDValue VecOp = Op.getOperand(0);
2172 SDValue ValOp = Op.getOperand(1);
2173 SDValue IdxOp = Op.getOperand(2);
Dale Johannesened2eee62009-02-06 01:31:28 +00002174 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002175 EVT VT = Op.getValueType();
Kalle Raiskilabd887df2010-08-29 12:41:50 +00002176 EVT eltVT = ValOp.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00002177
Kalle Raiskila43d225d2010-06-09 09:58:17 +00002178 // use 0 when the lane to insert to is 'undef'
Kalle Raiskilabd887df2010-08-29 12:41:50 +00002179 int64_t Offset=0;
Kalle Raiskila43d225d2010-06-09 09:58:17 +00002180 if (IdxOp.getOpcode() != ISD::UNDEF) {
2181 ConstantSDNode *CN = cast<ConstantSDNode>(IdxOp);
2182 assert(CN != 0 && "LowerINSERT_VECTOR_ELT: Index is not constant!");
Kalle Raiskilabd887df2010-08-29 12:41:50 +00002183 Offset = (CN->getSExtValue()) * eltVT.getSizeInBits()/8;
Kalle Raiskila43d225d2010-06-09 09:58:17 +00002184 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002185
Owen Andersone50ed302009-08-10 22:56:29 +00002186 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel1a6cdb62008-12-01 17:56:02 +00002187 // Use $sp ($1) because it's always 16-byte aligned and it's available:
Dale Johannesened2eee62009-02-06 01:31:28 +00002188 SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel1a6cdb62008-12-01 17:56:02 +00002189 DAG.getRegister(SPU::R1, PtrVT),
Kalle Raiskilabd887df2010-08-29 12:41:50 +00002190 DAG.getConstant(Offset, PtrVT));
Kalle Raiskilabc2697c2010-08-04 13:59:48 +00002191 // widen the mask when dealing with half vectors
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002192 EVT maskVT = EVT::getVectorVT(*(DAG.getContext()), VT.getVectorElementType(),
Kalle Raiskilabc2697c2010-08-04 13:59:48 +00002193 128/ VT.getVectorElementType().getSizeInBits());
2194 SDValue ShufMask = DAG.getNode(SPUISD::SHUFFLE_MASK, dl, maskVT, Pointer);
Scott Michel266bc8f2007-12-04 22:23:35 +00002195
Dan Gohman475871a2008-07-27 21:46:04 +00002196 SDValue result =
Dale Johannesened2eee62009-02-06 01:31:28 +00002197 DAG.getNode(SPUISD::SHUFB, dl, VT,
2198 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, ValOp),
Scott Michel1df30c42008-12-29 03:23:36 +00002199 VecOp,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002200 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, ShufMask));
Scott Michel266bc8f2007-12-04 22:23:35 +00002201
2202 return result;
2203}
2204
Scott Michelf0569be2008-12-27 04:51:36 +00002205static SDValue LowerI8Math(SDValue Op, SelectionDAG &DAG, unsigned Opc,
2206 const TargetLowering &TLI)
Scott Michela59d4692008-02-23 18:41:37 +00002207{
Dan Gohman475871a2008-07-27 21:46:04 +00002208 SDValue N0 = Op.getOperand(0); // Everything has at least one operand
Dale Johannesened2eee62009-02-06 01:31:28 +00002209 DebugLoc dl = Op.getDebugLoc();
Owen Anderson95771af2011-02-25 21:41:48 +00002210 EVT ShiftVT = TLI.getShiftAmountTy(N0.getValueType());
Scott Michel266bc8f2007-12-04 22:23:35 +00002211
Owen Anderson825b72b2009-08-11 20:47:22 +00002212 assert(Op.getValueType() == MVT::i8);
Scott Michel266bc8f2007-12-04 22:23:35 +00002213 switch (Opc) {
2214 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002215 llvm_unreachable("Unhandled i8 math operator");
Scott Michel266bc8f2007-12-04 22:23:35 +00002216 /*NOTREACHED*/
2217 break;
Scott Michel02d711b2008-12-30 23:28:25 +00002218 case ISD::ADD: {
2219 // 8-bit addition: Promote the arguments up to 16-bits and truncate
2220 // the result:
2221 SDValue N1 = Op.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002222 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2223 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2224 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2225 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel02d711b2008-12-30 23:28:25 +00002226
2227 }
2228
Scott Michel266bc8f2007-12-04 22:23:35 +00002229 case ISD::SUB: {
2230 // 8-bit subtraction: Promote the arguments up to 16-bits and truncate
2231 // the result:
Dan Gohman475871a2008-07-27 21:46:04 +00002232 SDValue N1 = Op.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002233 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2234 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2235 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2236 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel5af8f0e2008-07-16 17:17:29 +00002237 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002238 case ISD::ROTR:
2239 case ISD::ROTL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002240 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002241 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002242
Owen Anderson825b72b2009-08-11 20:47:22 +00002243 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002244 if (!N1VT.bitsEq(ShiftVT)) {
2245 unsigned N1Opc = N1.getValueType().bitsLT(ShiftVT)
2246 ? ISD::ZERO_EXTEND
2247 : ISD::TRUNCATE;
2248 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2249 }
2250
2251 // Replicate lower 8-bits into upper 8:
Dan Gohman475871a2008-07-27 21:46:04 +00002252 SDValue ExpandArg =
Owen Anderson825b72b2009-08-11 20:47:22 +00002253 DAG.getNode(ISD::OR, dl, MVT::i16, N0,
2254 DAG.getNode(ISD::SHL, dl, MVT::i16,
2255 N0, DAG.getConstant(8, MVT::i32)));
Scott Michel7ea02ff2009-03-17 01:15:45 +00002256
2257 // Truncate back down to i8
Owen Anderson825b72b2009-08-11 20:47:22 +00002258 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2259 DAG.getNode(Opc, dl, MVT::i16, ExpandArg, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002260 }
2261 case ISD::SRL:
2262 case ISD::SHL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002263 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002264 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002265
Owen Anderson825b72b2009-08-11 20:47:22 +00002266 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002267 if (!N1VT.bitsEq(ShiftVT)) {
2268 unsigned N1Opc = ISD::ZERO_EXTEND;
2269
2270 if (N1.getValueType().bitsGT(ShiftVT))
2271 N1Opc = ISD::TRUNCATE;
2272
2273 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2274 }
2275
Owen Anderson825b72b2009-08-11 20:47:22 +00002276 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2277 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002278 }
2279 case ISD::SRA: {
Dan Gohman475871a2008-07-27 21:46:04 +00002280 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002281 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002282
Owen Anderson825b72b2009-08-11 20:47:22 +00002283 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002284 if (!N1VT.bitsEq(ShiftVT)) {
2285 unsigned N1Opc = ISD::SIGN_EXTEND;
2286
2287 if (N1VT.bitsGT(ShiftVT))
2288 N1Opc = ISD::TRUNCATE;
2289 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2290 }
2291
Owen Anderson825b72b2009-08-11 20:47:22 +00002292 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2293 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002294 }
2295 case ISD::MUL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002296 SDValue N1 = Op.getOperand(1);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002297
Owen Anderson825b72b2009-08-11 20:47:22 +00002298 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2299 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2300 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2301 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002302 break;
2303 }
2304 }
2305
Dan Gohman475871a2008-07-27 21:46:04 +00002306 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002307}
2308
2309//! Lower byte immediate operations for v16i8 vectors:
Dan Gohman475871a2008-07-27 21:46:04 +00002310static SDValue
2311LowerByteImmed(SDValue Op, SelectionDAG &DAG) {
2312 SDValue ConstVec;
2313 SDValue Arg;
Owen Andersone50ed302009-08-10 22:56:29 +00002314 EVT VT = Op.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00002315 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002316
2317 ConstVec = Op.getOperand(0);
2318 Arg = Op.getOperand(1);
Gabor Greifba36cb52008-08-28 21:40:38 +00002319 if (ConstVec.getNode()->getOpcode() != ISD::BUILD_VECTOR) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002320 if (ConstVec.getNode()->getOpcode() == ISD::BITCAST) {
Scott Michel266bc8f2007-12-04 22:23:35 +00002321 ConstVec = ConstVec.getOperand(0);
2322 } else {
2323 ConstVec = Op.getOperand(1);
2324 Arg = Op.getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002325 if (ConstVec.getNode()->getOpcode() == ISD::BITCAST) {
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002326 ConstVec = ConstVec.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002327 }
2328 }
2329 }
2330
Gabor Greifba36cb52008-08-28 21:40:38 +00002331 if (ConstVec.getNode()->getOpcode() == ISD::BUILD_VECTOR) {
Scott Michel7ea02ff2009-03-17 01:15:45 +00002332 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(ConstVec.getNode());
2333 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerByteImmed");
Scott Michel266bc8f2007-12-04 22:23:35 +00002334
Scott Michel7ea02ff2009-03-17 01:15:45 +00002335 APInt APSplatBits, APSplatUndef;
2336 unsigned SplatBitSize;
2337 bool HasAnyUndefs;
2338 unsigned minSplatBits = VT.getVectorElementType().getSizeInBits();
2339
2340 if (BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
2341 HasAnyUndefs, minSplatBits)
2342 && minSplatBits <= SplatBitSize) {
2343 uint64_t SplatBits = APSplatBits.getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00002344 SDValue tc = DAG.getTargetConstant(SplatBits & 0xff, MVT::i8);
Scott Michel266bc8f2007-12-04 22:23:35 +00002345
Scott Michel7ea02ff2009-03-17 01:15:45 +00002346 SmallVector<SDValue, 16> tcVec;
2347 tcVec.assign(16, tc);
Dale Johannesened2eee62009-02-06 01:31:28 +00002348 return DAG.getNode(Op.getNode()->getOpcode(), dl, VT, Arg,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002349 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &tcVec[0], tcVec.size()));
Scott Michel266bc8f2007-12-04 22:23:35 +00002350 }
2351 }
Scott Michel9de57a92009-01-26 22:33:37 +00002352
Nate Begeman24dc3462008-07-29 19:07:27 +00002353 // These operations (AND, OR, XOR) are legal, they just couldn't be custom
2354 // lowered. Return the operation, rather than a null SDValue.
2355 return Op;
Scott Michel266bc8f2007-12-04 22:23:35 +00002356}
2357
Scott Michel266bc8f2007-12-04 22:23:35 +00002358//! Custom lowering for CTPOP (count population)
2359/*!
2360 Custom lowering code that counts the number ones in the input
2361 operand. SPU has such an instruction, but it counts the number of
2362 ones per byte, which then have to be accumulated.
2363*/
Dan Gohman475871a2008-07-27 21:46:04 +00002364static SDValue LowerCTPOP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002365 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002366 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
Owen Anderson23b9b192009-08-12 00:36:31 +00002367 VT, (128 / VT.getSizeInBits()));
Dale Johannesena05dca42009-02-04 23:02:30 +00002368 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002369
Owen Anderson825b72b2009-08-11 20:47:22 +00002370 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002371 default:
2372 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002373 case MVT::i8: {
Dan Gohman475871a2008-07-27 21:46:04 +00002374 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002375 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002376
Dale Johannesena05dca42009-02-04 23:02:30 +00002377 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2378 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002379
Owen Anderson825b72b2009-08-11 20:47:22 +00002380 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i8, CNTB, Elt0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002381 }
2382
Owen Anderson825b72b2009-08-11 20:47:22 +00002383 case MVT::i16: {
Scott Michel266bc8f2007-12-04 22:23:35 +00002384 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00002385 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00002386
Chris Lattner84bc5422007-12-31 04:13:23 +00002387 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R16CRegClass);
Scott Michel266bc8f2007-12-04 22:23:35 +00002388
Dan Gohman475871a2008-07-27 21:46:04 +00002389 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002390 SDValue Elt0 = DAG.getConstant(0, MVT::i16);
2391 SDValue Mask0 = DAG.getConstant(0x0f, MVT::i16);
2392 SDValue Shift1 = DAG.getConstant(8, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002393
Dale Johannesena05dca42009-02-04 23:02:30 +00002394 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2395 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002396
2397 // CNTB_result becomes the chain to which all of the virtual registers
2398 // CNTB_reg, SUM1_reg become associated:
Dan Gohman475871a2008-07-27 21:46:04 +00002399 SDValue CNTB_result =
Owen Anderson825b72b2009-08-11 20:47:22 +00002400 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, CNTB, Elt0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00002401
Dan Gohman475871a2008-07-27 21:46:04 +00002402 SDValue CNTB_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002403 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel266bc8f2007-12-04 22:23:35 +00002404
Owen Anderson825b72b2009-08-11 20:47:22 +00002405 SDValue Tmp1 = DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i16);
Scott Michel266bc8f2007-12-04 22:23:35 +00002406
Owen Anderson825b72b2009-08-11 20:47:22 +00002407 return DAG.getNode(ISD::AND, dl, MVT::i16,
2408 DAG.getNode(ISD::ADD, dl, MVT::i16,
2409 DAG.getNode(ISD::SRL, dl, MVT::i16,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002410 Tmp1, Shift1),
2411 Tmp1),
2412 Mask0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002413 }
2414
Owen Anderson825b72b2009-08-11 20:47:22 +00002415 case MVT::i32: {
Scott Michel266bc8f2007-12-04 22:23:35 +00002416 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00002417 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00002418
Chris Lattner84bc5422007-12-31 04:13:23 +00002419 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
2420 unsigned SUM1_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
Scott Michel266bc8f2007-12-04 22:23:35 +00002421
Dan Gohman475871a2008-07-27 21:46:04 +00002422 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002423 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
2424 SDValue Mask0 = DAG.getConstant(0xff, MVT::i32);
2425 SDValue Shift1 = DAG.getConstant(16, MVT::i32);
2426 SDValue Shift2 = DAG.getConstant(8, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002427
Dale Johannesena05dca42009-02-04 23:02:30 +00002428 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2429 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002430
2431 // CNTB_result becomes the chain to which all of the virtual registers
2432 // CNTB_reg, SUM1_reg become associated:
Dan Gohman475871a2008-07-27 21:46:04 +00002433 SDValue CNTB_result =
Owen Anderson825b72b2009-08-11 20:47:22 +00002434 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32, CNTB, Elt0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00002435
Dan Gohman475871a2008-07-27 21:46:04 +00002436 SDValue CNTB_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002437 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel266bc8f2007-12-04 22:23:35 +00002438
Dan Gohman475871a2008-07-27 21:46:04 +00002439 SDValue Comp1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002440 DAG.getNode(ISD::SRL, dl, MVT::i32,
2441 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32),
Dale Johannesena05dca42009-02-04 23:02:30 +00002442 Shift1);
Scott Michel266bc8f2007-12-04 22:23:35 +00002443
Dan Gohman475871a2008-07-27 21:46:04 +00002444 SDValue Sum1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002445 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp1,
2446 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32));
Scott Michel266bc8f2007-12-04 22:23:35 +00002447
Dan Gohman475871a2008-07-27 21:46:04 +00002448 SDValue Sum1_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002449 DAG.getCopyToReg(CNTB_result, dl, SUM1_reg, Sum1);
Scott Michel266bc8f2007-12-04 22:23:35 +00002450
Dan Gohman475871a2008-07-27 21:46:04 +00002451 SDValue Comp2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002452 DAG.getNode(ISD::SRL, dl, MVT::i32,
2453 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32),
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002454 Shift2);
Dan Gohman475871a2008-07-27 21:46:04 +00002455 SDValue Sum2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002456 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp2,
2457 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32));
Scott Michel266bc8f2007-12-04 22:23:35 +00002458
Owen Anderson825b72b2009-08-11 20:47:22 +00002459 return DAG.getNode(ISD::AND, dl, MVT::i32, Sum2, Mask0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002460 }
2461
Owen Anderson825b72b2009-08-11 20:47:22 +00002462 case MVT::i64:
Scott Michel266bc8f2007-12-04 22:23:35 +00002463 break;
2464 }
2465
Dan Gohman475871a2008-07-27 21:46:04 +00002466 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002467}
2468
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002469//! Lower ISD::FP_TO_SINT, ISD::FP_TO_UINT for i32
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002470/*!
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002471 f32->i32 passes through unchanged, whereas f64->i32 expands to a libcall.
2472 All conversions to i64 are expanded to a libcall.
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002473 */
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002474static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002475 const SPUTargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002476 EVT OpVT = Op.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002477 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002478 EVT Op0VT = Op0.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002479
Owen Anderson825b72b2009-08-11 20:47:22 +00002480 if ((OpVT == MVT::i32 && Op0VT == MVT::f64)
2481 || OpVT == MVT::i64) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002482 // Convert f32 / f64 to i32 / i64 via libcall.
2483 RTLIB::Libcall LC =
2484 (Op.getOpcode() == ISD::FP_TO_SINT)
2485 ? RTLIB::getFPTOSINT(Op0VT, OpVT)
2486 : RTLIB::getFPTOUINT(Op0VT, OpVT);
2487 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd fp-to-int conversion!");
2488 SDValue Dummy;
2489 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2490 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002491
Eli Friedman36df4992009-05-27 00:47:34 +00002492 return Op;
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002493}
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002494
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002495//! Lower ISD::SINT_TO_FP, ISD::UINT_TO_FP for i32
2496/*!
2497 i32->f32 passes through unchanged, whereas i32->f64 is expanded to a libcall.
2498 All conversions from i64 are expanded to a libcall.
2499 */
2500static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002501 const SPUTargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002502 EVT OpVT = Op.getValueType();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002503 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002504 EVT Op0VT = Op0.getValueType();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002505
Owen Anderson825b72b2009-08-11 20:47:22 +00002506 if ((OpVT == MVT::f64 && Op0VT == MVT::i32)
2507 || Op0VT == MVT::i64) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002508 // Convert i32, i64 to f64 via libcall:
2509 RTLIB::Libcall LC =
2510 (Op.getOpcode() == ISD::SINT_TO_FP)
2511 ? RTLIB::getSINTTOFP(Op0VT, OpVT)
2512 : RTLIB::getUINTTOFP(Op0VT, OpVT);
2513 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd int-to-fp conversion!");
2514 SDValue Dummy;
2515 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2516 }
2517
Eli Friedman36df4992009-05-27 00:47:34 +00002518 return Op;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002519}
2520
2521//! Lower ISD::SETCC
2522/*!
Owen Anderson825b72b2009-08-11 20:47:22 +00002523 This handles MVT::f64 (double floating point) condition lowering
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002524 */
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002525static SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG,
2526 const TargetLowering &TLI) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002527 CondCodeSDNode *CC = dyn_cast<CondCodeSDNode>(Op.getOperand(2));
Dale Johannesen6f38cb62009-02-07 19:59:05 +00002528 DebugLoc dl = Op.getDebugLoc();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002529 assert(CC != 0 && "LowerSETCC: CondCodeSDNode should not be null here!\n");
2530
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002531 SDValue lhs = Op.getOperand(0);
2532 SDValue rhs = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002533 EVT lhsVT = lhs.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00002534 assert(lhsVT == MVT::f64 && "LowerSETCC: type other than MVT::64\n");
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002535
Owen Andersone50ed302009-08-10 22:56:29 +00002536 EVT ccResultVT = TLI.getSetCCResultType(lhs.getValueType());
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002537 APInt ccResultOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Owen Anderson825b72b2009-08-11 20:47:22 +00002538 EVT IntVT(MVT::i64);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002539
2540 // Take advantage of the fact that (truncate (sra arg, 32)) is efficiently
2541 // selected to a NOP:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002542 SDValue i64lhs = DAG.getNode(ISD::BITCAST, dl, IntVT, lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002543 SDValue lhsHi32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002544 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002545 DAG.getNode(ISD::SRL, dl, IntVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002546 i64lhs, DAG.getConstant(32, MVT::i32)));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002547 SDValue lhsHi32abs =
Owen Anderson825b72b2009-08-11 20:47:22 +00002548 DAG.getNode(ISD::AND, dl, MVT::i32,
2549 lhsHi32, DAG.getConstant(0x7fffffff, MVT::i32));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002550 SDValue lhsLo32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002551 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, i64lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002552
2553 // SETO and SETUO only use the lhs operand:
2554 if (CC->get() == ISD::SETO) {
2555 // Evaluates to true if Op0 is not [SQ]NaN - lowers to the inverse of
2556 // SETUO
2557 APInt ccResultAllOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00002558 return DAG.getNode(ISD::XOR, dl, ccResultVT,
2559 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002560 lhs, DAG.getConstantFP(0.0, lhsVT),
2561 ISD::SETUO),
2562 DAG.getConstant(ccResultAllOnes, ccResultVT));
2563 } else if (CC->get() == ISD::SETUO) {
2564 // Evaluates to true if Op0 is [SQ]NaN
Dale Johannesenf5d97892009-02-04 01:48:28 +00002565 return DAG.getNode(ISD::AND, dl, ccResultVT,
2566 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002567 lhsHi32abs,
Owen Anderson825b72b2009-08-11 20:47:22 +00002568 DAG.getConstant(0x7ff00000, MVT::i32),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002569 ISD::SETGE),
Dale Johannesenf5d97892009-02-04 01:48:28 +00002570 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002571 lhsLo32,
Owen Anderson825b72b2009-08-11 20:47:22 +00002572 DAG.getConstant(0, MVT::i32),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002573 ISD::SETGT));
2574 }
2575
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002576 SDValue i64rhs = DAG.getNode(ISD::BITCAST, dl, IntVT, rhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002577 SDValue rhsHi32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002578 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002579 DAG.getNode(ISD::SRL, dl, IntVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002580 i64rhs, DAG.getConstant(32, MVT::i32)));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002581
2582 // If a value is negative, subtract from the sign magnitude constant:
2583 SDValue signMag2TC = DAG.getConstant(0x8000000000000000ULL, IntVT);
2584
2585 // Convert the sign-magnitude representation into 2's complement:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002586 SDValue lhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002587 lhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00002588 SDValue lhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002589 SDValue lhsSelect =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002590 DAG.getNode(ISD::SELECT, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002591 lhsSelectMask, lhsSignMag2TC, i64lhs);
2592
Dale Johannesenf5d97892009-02-04 01:48:28 +00002593 SDValue rhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002594 rhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00002595 SDValue rhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64rhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002596 SDValue rhsSelect =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002597 DAG.getNode(ISD::SELECT, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002598 rhsSelectMask, rhsSignMag2TC, i64rhs);
2599
2600 unsigned compareOp;
2601
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002602 switch (CC->get()) {
2603 case ISD::SETOEQ:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002604 case ISD::SETUEQ:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002605 compareOp = ISD::SETEQ; break;
2606 case ISD::SETOGT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002607 case ISD::SETUGT:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002608 compareOp = ISD::SETGT; break;
2609 case ISD::SETOGE:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002610 case ISD::SETUGE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002611 compareOp = ISD::SETGE; break;
2612 case ISD::SETOLT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002613 case ISD::SETULT:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002614 compareOp = ISD::SETLT; break;
2615 case ISD::SETOLE:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002616 case ISD::SETULE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002617 compareOp = ISD::SETLE; break;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002618 case ISD::SETUNE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002619 case ISD::SETONE:
2620 compareOp = ISD::SETNE; break;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002621 default:
Chris Lattner75361b62010-04-07 22:58:41 +00002622 report_fatal_error("CellSPU ISel Select: unimplemented f64 condition");
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002623 }
2624
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002625 SDValue result =
Scott Michel6e1d1472009-03-16 18:47:25 +00002626 DAG.getSetCC(dl, ccResultVT, lhsSelect, rhsSelect,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002627 (ISD::CondCode) compareOp);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002628
2629 if ((CC->get() & 0x8) == 0) {
2630 // Ordered comparison:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002631 SDValue lhsNaN = DAG.getSetCC(dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002632 lhs, DAG.getConstantFP(0.0, MVT::f64),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002633 ISD::SETO);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002634 SDValue rhsNaN = DAG.getSetCC(dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002635 rhs, DAG.getConstantFP(0.0, MVT::f64),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002636 ISD::SETO);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002637 SDValue ordered = DAG.getNode(ISD::AND, dl, ccResultVT, lhsNaN, rhsNaN);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002638
Dale Johannesenf5d97892009-02-04 01:48:28 +00002639 result = DAG.getNode(ISD::AND, dl, ccResultVT, ordered, result);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002640 }
2641
2642 return result;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002643}
2644
Scott Michel7a1c9e92008-11-22 23:50:42 +00002645//! Lower ISD::SELECT_CC
2646/*!
2647 ISD::SELECT_CC can (generally) be implemented directly on the SPU using the
2648 SELB instruction.
2649
2650 \note Need to revisit this in the future: if the code path through the true
2651 and false value computations is longer than the latency of a branch (6
2652 cycles), then it would be more advantageous to branch and insert a new basic
2653 block and branch on the condition. However, this code does not make that
2654 assumption, given the simplisitc uses so far.
2655 */
2656
Scott Michelf0569be2008-12-27 04:51:36 +00002657static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
2658 const TargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002659 EVT VT = Op.getValueType();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002660 SDValue lhs = Op.getOperand(0);
2661 SDValue rhs = Op.getOperand(1);
2662 SDValue trueval = Op.getOperand(2);
2663 SDValue falseval = Op.getOperand(3);
2664 SDValue condition = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002665 DebugLoc dl = Op.getDebugLoc();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002666
Scott Michelf0569be2008-12-27 04:51:36 +00002667 // NOTE: SELB's arguments: $rA, $rB, $mask
2668 //
2669 // SELB selects bits from $rA where bits in $mask are 0, bits from $rB
2670 // where bits in $mask are 1. CCond will be inverted, having 1s where the
2671 // condition was true and 0s where the condition was false. Hence, the
2672 // arguments to SELB get reversed.
2673
Scott Michel7a1c9e92008-11-22 23:50:42 +00002674 // Note: Really should be ISD::SELECT instead of SPUISD::SELB, but LLVM's
2675 // legalizer insists on combining SETCC/SELECT into SELECT_CC, so we end up
2676 // with another "cannot select select_cc" assert:
2677
Dale Johannesende064702009-02-06 21:50:26 +00002678 SDValue compare = DAG.getNode(ISD::SETCC, dl,
Duncan Sands5480c042009-01-01 15:52:00 +00002679 TLI.getSetCCResultType(Op.getValueType()),
Scott Michelf0569be2008-12-27 04:51:36 +00002680 lhs, rhs, condition);
Dale Johannesende064702009-02-06 21:50:26 +00002681 return DAG.getNode(SPUISD::SELB, dl, VT, falseval, trueval, compare);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002682}
2683
Scott Michelb30e8f62008-12-02 19:53:53 +00002684//! Custom lower ISD::TRUNCATE
2685static SDValue LowerTRUNCATE(SDValue Op, SelectionDAG &DAG)
2686{
Scott Michel6e1d1472009-03-16 18:47:25 +00002687 // Type to truncate to
Owen Andersone50ed302009-08-10 22:56:29 +00002688 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00002689 MVT simpleVT = VT.getSimpleVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002690 EVT VecVT = EVT::getVectorVT(*DAG.getContext(),
Owen Anderson23b9b192009-08-12 00:36:31 +00002691 VT, (128 / VT.getSizeInBits()));
Dale Johannesende064702009-02-06 21:50:26 +00002692 DebugLoc dl = Op.getDebugLoc();
Scott Michelb30e8f62008-12-02 19:53:53 +00002693
Scott Michel6e1d1472009-03-16 18:47:25 +00002694 // Type to truncate from
Scott Michelb30e8f62008-12-02 19:53:53 +00002695 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002696 EVT Op0VT = Op0.getValueType();
Scott Michelb30e8f62008-12-02 19:53:53 +00002697
Duncan Sandscdfad362010-11-03 12:17:33 +00002698 if (Op0VT == MVT::i128 && simpleVT == MVT::i64) {
Scott Michel52d00012009-01-03 00:27:53 +00002699 // Create shuffle mask, least significant doubleword of quadword
Scott Michelf0569be2008-12-27 04:51:36 +00002700 unsigned maskHigh = 0x08090a0b;
2701 unsigned maskLow = 0x0c0d0e0f;
2702 // Use a shuffle to perform the truncation
Owen Anderson825b72b2009-08-11 20:47:22 +00002703 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2704 DAG.getConstant(maskHigh, MVT::i32),
2705 DAG.getConstant(maskLow, MVT::i32),
2706 DAG.getConstant(maskHigh, MVT::i32),
2707 DAG.getConstant(maskLow, MVT::i32));
Scott Michelf0569be2008-12-27 04:51:36 +00002708
Scott Michel6e1d1472009-03-16 18:47:25 +00002709 SDValue truncShuffle = DAG.getNode(SPUISD::SHUFB, dl, VecVT,
2710 Op0, Op0, shufMask);
Scott Michelf0569be2008-12-27 04:51:36 +00002711
Scott Michel6e1d1472009-03-16 18:47:25 +00002712 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, truncShuffle);
Scott Michelb30e8f62008-12-02 19:53:53 +00002713 }
2714
Scott Michelf0569be2008-12-27 04:51:36 +00002715 return SDValue(); // Leave the truncate unmolested
Scott Michelb30e8f62008-12-02 19:53:53 +00002716}
2717
Scott Michel77f452d2009-08-25 22:37:34 +00002718/*!
2719 * Emit the instruction sequence for i64/i32 -> i128 sign extend. The basic
2720 * algorithm is to duplicate the sign bit using rotmai to generate at
2721 * least one byte full of sign bits. Then propagate the "sign-byte" into
2722 * the leftmost words and the i64/i32 into the rightmost words using shufb.
2723 *
2724 * @param Op The sext operand
2725 * @param DAG The current DAG
2726 * @return The SDValue with the entire instruction sequence
2727 */
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002728static SDValue LowerSIGN_EXTEND(SDValue Op, SelectionDAG &DAG)
2729{
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002730 DebugLoc dl = Op.getDebugLoc();
2731
Scott Michel77f452d2009-08-25 22:37:34 +00002732 // Type to extend to
2733 MVT OpVT = Op.getValueType().getSimpleVT();
Scott Michel77f452d2009-08-25 22:37:34 +00002734
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002735 // Type to extend from
2736 SDValue Op0 = Op.getOperand(0);
Scott Michel77f452d2009-08-25 22:37:34 +00002737 MVT Op0VT = Op0.getValueType().getSimpleVT();
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002738
Kalle Raiskila5106b842011-01-20 15:49:06 +00002739 // extend i8 & i16 via i32
2740 if (Op0VT == MVT::i8 || Op0VT == MVT::i16) {
2741 Op0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i32, Op0);
2742 Op0VT = MVT::i32;
2743 }
2744
Scott Michel77f452d2009-08-25 22:37:34 +00002745 // The type to extend to needs to be a i128 and
2746 // the type to extend from needs to be i64 or i32.
2747 assert((OpVT == MVT::i128 && (Op0VT == MVT::i64 || Op0VT == MVT::i32)) &&
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002748 "LowerSIGN_EXTEND: input and/or output operand have wrong size");
Duncan Sands1f6a3292011-08-12 14:54:45 +00002749 (void)OpVT;
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002750
2751 // Create shuffle mask
Scott Michel77f452d2009-08-25 22:37:34 +00002752 unsigned mask1 = 0x10101010; // byte 0 - 3 and 4 - 7
2753 unsigned mask2 = Op0VT == MVT::i64 ? 0x00010203 : 0x10101010; // byte 8 - 11
2754 unsigned mask3 = Op0VT == MVT::i64 ? 0x04050607 : 0x00010203; // byte 12 - 15
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002755 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2756 DAG.getConstant(mask1, MVT::i32),
2757 DAG.getConstant(mask1, MVT::i32),
2758 DAG.getConstant(mask2, MVT::i32),
2759 DAG.getConstant(mask3, MVT::i32));
2760
Scott Michel77f452d2009-08-25 22:37:34 +00002761 // Word wise arithmetic right shift to generate at least one byte
2762 // that contains sign bits.
2763 MVT mvt = Op0VT == MVT::i64 ? MVT::v2i64 : MVT::v4i32;
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002764 SDValue sraVal = DAG.getNode(ISD::SRA,
2765 dl,
Scott Michel77f452d2009-08-25 22:37:34 +00002766 mvt,
2767 DAG.getNode(SPUISD::PREFSLOT2VEC, dl, mvt, Op0, Op0),
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002768 DAG.getConstant(31, MVT::i32));
2769
Kalle Raiskila940e7962010-10-18 09:34:19 +00002770 // reinterpret as a i128 (SHUFB requires it). This gets lowered away.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002771 SDValue extended = SDValue(DAG.getMachineNode(TargetOpcode::COPY_TO_REGCLASS,
Kalle Raiskila940e7962010-10-18 09:34:19 +00002772 dl, Op0VT, Op0,
2773 DAG.getTargetConstant(
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002774 SPU::GPRCRegClass.getID(),
Kalle Raiskila940e7962010-10-18 09:34:19 +00002775 MVT::i32)), 0);
Scott Michel77f452d2009-08-25 22:37:34 +00002776 // Shuffle bytes - Copy the sign bits into the upper 64 bits
2777 // and the input value into the lower 64 bits.
2778 SDValue extShuffle = DAG.getNode(SPUISD::SHUFB, dl, mvt,
Kalle Raiskila940e7962010-10-18 09:34:19 +00002779 extended, sraVal, shufMask);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002780 return DAG.getNode(ISD::BITCAST, dl, MVT::i128, extShuffle);
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002781}
2782
Scott Michel7a1c9e92008-11-22 23:50:42 +00002783//! Custom (target-specific) lowering entry point
2784/*!
2785 This is where LLVM's DAG selection process calls to do target-specific
2786 lowering of nodes.
2787 */
Dan Gohman475871a2008-07-27 21:46:04 +00002788SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00002789SPUTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const
Scott Michel266bc8f2007-12-04 22:23:35 +00002790{
Scott Michela59d4692008-02-23 18:41:37 +00002791 unsigned Opc = (unsigned) Op.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00002792 EVT VT = Op.getValueType();
Scott Michela59d4692008-02-23 18:41:37 +00002793
2794 switch (Opc) {
Scott Michel266bc8f2007-12-04 22:23:35 +00002795 default: {
Torok Edwindac237e2009-07-08 20:53:28 +00002796#ifndef NDEBUG
Chris Lattner4437ae22009-08-23 07:05:07 +00002797 errs() << "SPUTargetLowering::LowerOperation(): need to lower this!\n";
2798 errs() << "Op.getOpcode() = " << Opc << "\n";
2799 errs() << "*Op.getNode():\n";
Gabor Greifba36cb52008-08-28 21:40:38 +00002800 Op.getNode()->dump();
Torok Edwindac237e2009-07-08 20:53:28 +00002801#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00002802 llvm_unreachable(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002803 }
2804 case ISD::LOAD:
Scott Michelb30e8f62008-12-02 19:53:53 +00002805 case ISD::EXTLOAD:
Scott Michel266bc8f2007-12-04 22:23:35 +00002806 case ISD::SEXTLOAD:
2807 case ISD::ZEXTLOAD:
2808 return LowerLOAD(Op, DAG, SPUTM.getSubtargetImpl());
2809 case ISD::STORE:
2810 return LowerSTORE(Op, DAG, SPUTM.getSubtargetImpl());
2811 case ISD::ConstantPool:
2812 return LowerConstantPool(Op, DAG, SPUTM.getSubtargetImpl());
2813 case ISD::GlobalAddress:
2814 return LowerGlobalAddress(Op, DAG, SPUTM.getSubtargetImpl());
2815 case ISD::JumpTable:
2816 return LowerJumpTable(Op, DAG, SPUTM.getSubtargetImpl());
Scott Michel266bc8f2007-12-04 22:23:35 +00002817 case ISD::ConstantFP:
2818 return LowerConstantFP(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002819
Scott Michel02d711b2008-12-30 23:28:25 +00002820 // i8, i64 math ops:
Scott Michel8bf61e82008-06-02 22:18:03 +00002821 case ISD::ADD:
Scott Michel266bc8f2007-12-04 22:23:35 +00002822 case ISD::SUB:
2823 case ISD::ROTR:
2824 case ISD::ROTL:
2825 case ISD::SRL:
2826 case ISD::SHL:
Scott Michel8bf61e82008-06-02 22:18:03 +00002827 case ISD::SRA: {
Owen Anderson825b72b2009-08-11 20:47:22 +00002828 if (VT == MVT::i8)
Scott Michelf0569be2008-12-27 04:51:36 +00002829 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michela59d4692008-02-23 18:41:37 +00002830 break;
Scott Michel8bf61e82008-06-02 22:18:03 +00002831 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002832
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002833 case ISD::FP_TO_SINT:
2834 case ISD::FP_TO_UINT:
2835 return LowerFP_TO_INT(Op, DAG, *this);
2836
2837 case ISD::SINT_TO_FP:
2838 case ISD::UINT_TO_FP:
2839 return LowerINT_TO_FP(Op, DAG, *this);
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002840
Scott Michel266bc8f2007-12-04 22:23:35 +00002841 // Vector-related lowering.
2842 case ISD::BUILD_VECTOR:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002843 return LowerBUILD_VECTOR(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002844 case ISD::SCALAR_TO_VECTOR:
2845 return LowerSCALAR_TO_VECTOR(Op, DAG);
2846 case ISD::VECTOR_SHUFFLE:
2847 return LowerVECTOR_SHUFFLE(Op, DAG);
2848 case ISD::EXTRACT_VECTOR_ELT:
2849 return LowerEXTRACT_VECTOR_ELT(Op, DAG);
2850 case ISD::INSERT_VECTOR_ELT:
2851 return LowerINSERT_VECTOR_ELT(Op, DAG);
2852
2853 // Look for ANDBI, ORBI and XORBI opportunities and lower appropriately:
2854 case ISD::AND:
2855 case ISD::OR:
2856 case ISD::XOR:
2857 return LowerByteImmed(Op, DAG);
2858
2859 // Vector and i8 multiply:
2860 case ISD::MUL:
Owen Anderson825b72b2009-08-11 20:47:22 +00002861 if (VT == MVT::i8)
Scott Michelf0569be2008-12-27 04:51:36 +00002862 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michel266bc8f2007-12-04 22:23:35 +00002863
Scott Michel266bc8f2007-12-04 22:23:35 +00002864 case ISD::CTPOP:
2865 return LowerCTPOP(Op, DAG);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002866
2867 case ISD::SELECT_CC:
Scott Michelf0569be2008-12-27 04:51:36 +00002868 return LowerSELECT_CC(Op, DAG, *this);
Scott Michelb30e8f62008-12-02 19:53:53 +00002869
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002870 case ISD::SETCC:
2871 return LowerSETCC(Op, DAG, *this);
2872
Scott Michelb30e8f62008-12-02 19:53:53 +00002873 case ISD::TRUNCATE:
2874 return LowerTRUNCATE(Op, DAG);
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002875
2876 case ISD::SIGN_EXTEND:
2877 return LowerSIGN_EXTEND(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002878 }
2879
Dan Gohman475871a2008-07-27 21:46:04 +00002880 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002881}
2882
Duncan Sands1607f052008-12-01 11:39:25 +00002883void SPUTargetLowering::ReplaceNodeResults(SDNode *N,
2884 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00002885 SelectionDAG &DAG) const
Scott Michel73ce1c52008-11-10 23:43:06 +00002886{
2887#if 0
2888 unsigned Opc = (unsigned) N->getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00002889 EVT OpVT = N->getValueType(0);
Scott Michel73ce1c52008-11-10 23:43:06 +00002890
2891 switch (Opc) {
2892 default: {
Chris Lattner4437ae22009-08-23 07:05:07 +00002893 errs() << "SPUTargetLowering::ReplaceNodeResults(): need to fix this!\n";
2894 errs() << "Op.getOpcode() = " << Opc << "\n";
2895 errs() << "*Op.getNode():\n";
Scott Michel73ce1c52008-11-10 23:43:06 +00002896 N->dump();
2897 abort();
2898 /*NOTREACHED*/
2899 }
2900 }
2901#endif
2902
2903 /* Otherwise, return unchanged */
Scott Michel73ce1c52008-11-10 23:43:06 +00002904}
2905
Scott Michel266bc8f2007-12-04 22:23:35 +00002906//===----------------------------------------------------------------------===//
Scott Michel266bc8f2007-12-04 22:23:35 +00002907// Target Optimization Hooks
2908//===----------------------------------------------------------------------===//
2909
Dan Gohman475871a2008-07-27 21:46:04 +00002910SDValue
Scott Michel266bc8f2007-12-04 22:23:35 +00002911SPUTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const
2912{
2913#if 0
2914 TargetMachine &TM = getTargetMachine();
Scott Michel053c1da2008-01-29 02:16:57 +00002915#endif
2916 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
Scott Michel266bc8f2007-12-04 22:23:35 +00002917 SelectionDAG &DAG = DCI.DAG;
Scott Michel1a6cdb62008-12-01 17:56:02 +00002918 SDValue Op0 = N->getOperand(0); // everything has at least one operand
Owen Andersone50ed302009-08-10 22:56:29 +00002919 EVT NodeVT = N->getValueType(0); // The node's value type
2920 EVT Op0VT = Op0.getValueType(); // The first operand's result
Scott Michel1a6cdb62008-12-01 17:56:02 +00002921 SDValue Result; // Initially, empty result
Dale Johannesende064702009-02-06 21:50:26 +00002922 DebugLoc dl = N->getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002923
2924 switch (N->getOpcode()) {
2925 default: break;
Scott Michel053c1da2008-01-29 02:16:57 +00002926 case ISD::ADD: {
Dan Gohman475871a2008-07-27 21:46:04 +00002927 SDValue Op1 = N->getOperand(1);
Scott Michel053c1da2008-01-29 02:16:57 +00002928
Scott Michelf0569be2008-12-27 04:51:36 +00002929 if (Op0.getOpcode() == SPUISD::IndirectAddr
2930 || Op1.getOpcode() == SPUISD::IndirectAddr) {
2931 // Normalize the operands to reduce repeated code
2932 SDValue IndirectArg = Op0, AddArg = Op1;
Scott Michel1df30c42008-12-29 03:23:36 +00002933
Scott Michelf0569be2008-12-27 04:51:36 +00002934 if (Op1.getOpcode() == SPUISD::IndirectAddr) {
2935 IndirectArg = Op1;
2936 AddArg = Op0;
2937 }
2938
2939 if (isa<ConstantSDNode>(AddArg)) {
2940 ConstantSDNode *CN0 = cast<ConstantSDNode > (AddArg);
2941 SDValue IndOp1 = IndirectArg.getOperand(1);
2942
2943 if (CN0->isNullValue()) {
2944 // (add (SPUindirect <arg>, <arg>), 0) ->
2945 // (SPUindirect <arg>, <arg>)
Scott Michel053c1da2008-01-29 02:16:57 +00002946
Scott Michel23f2ff72008-12-04 17:16:59 +00002947#if !defined(NDEBUG)
Scott Michelf0569be2008-12-27 04:51:36 +00002948 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002949 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002950 << "Replace: (add (SPUindirect <arg>, <arg>), 0)\n"
2951 << "With: (SPUindirect <arg>, <arg>)\n";
2952 }
Scott Michel30ee7df2008-12-04 03:02:42 +00002953#endif
2954
Scott Michelf0569be2008-12-27 04:51:36 +00002955 return IndirectArg;
2956 } else if (isa<ConstantSDNode>(IndOp1)) {
2957 // (add (SPUindirect <arg>, <const>), <const>) ->
2958 // (SPUindirect <arg>, <const + const>)
2959 ConstantSDNode *CN1 = cast<ConstantSDNode > (IndOp1);
2960 int64_t combinedConst = CN0->getSExtValue() + CN1->getSExtValue();
2961 SDValue combinedValue = DAG.getConstant(combinedConst, Op0VT);
Scott Michel053c1da2008-01-29 02:16:57 +00002962
Scott Michelf0569be2008-12-27 04:51:36 +00002963#if !defined(NDEBUG)
2964 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002965 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002966 << "Replace: (add (SPUindirect <arg>, " << CN1->getSExtValue()
2967 << "), " << CN0->getSExtValue() << ")\n"
2968 << "With: (SPUindirect <arg>, "
2969 << combinedConst << ")\n";
2970 }
2971#endif
Scott Michel053c1da2008-01-29 02:16:57 +00002972
Dale Johannesende064702009-02-06 21:50:26 +00002973 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michelf0569be2008-12-27 04:51:36 +00002974 IndirectArg, combinedValue);
2975 }
Scott Michel053c1da2008-01-29 02:16:57 +00002976 }
2977 }
Scott Michela59d4692008-02-23 18:41:37 +00002978 break;
2979 }
2980 case ISD::SIGN_EXTEND:
2981 case ISD::ZERO_EXTEND:
2982 case ISD::ANY_EXTEND: {
Scott Michel1a6cdb62008-12-01 17:56:02 +00002983 if (Op0.getOpcode() == SPUISD::VEC2PREFSLOT && NodeVT == Op0VT) {
Scott Michela59d4692008-02-23 18:41:37 +00002984 // (any_extend (SPUextract_elt0 <arg>)) ->
2985 // (SPUextract_elt0 <arg>)
2986 // Types must match, however...
Scott Michel23f2ff72008-12-04 17:16:59 +00002987#if !defined(NDEBUG)
2988 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002989 errs() << "\nReplace: ";
Scott Michel30ee7df2008-12-04 03:02:42 +00002990 N->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +00002991 errs() << "\nWith: ";
Scott Michel30ee7df2008-12-04 03:02:42 +00002992 Op0.getNode()->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +00002993 errs() << "\n";
Scott Michel23f2ff72008-12-04 17:16:59 +00002994 }
Scott Michel30ee7df2008-12-04 03:02:42 +00002995#endif
Scott Michela59d4692008-02-23 18:41:37 +00002996
2997 return Op0;
2998 }
2999 break;
3000 }
3001 case SPUISD::IndirectAddr: {
3002 if (!ST->usingLargeMem() && Op0.getOpcode() == SPUISD::AFormAddr) {
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003003 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N->getOperand(1));
Dan Gohmane368b462010-06-18 14:22:04 +00003004 if (CN != 0 && CN->isNullValue()) {
Scott Michela59d4692008-02-23 18:41:37 +00003005 // (SPUindirect (SPUaform <addr>, 0), 0) ->
3006 // (SPUaform <addr>, 0)
3007
Chris Lattner4437ae22009-08-23 07:05:07 +00003008 DEBUG(errs() << "Replace: ");
Scott Michela59d4692008-02-23 18:41:37 +00003009 DEBUG(N->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00003010 DEBUG(errs() << "\nWith: ");
Gabor Greifba36cb52008-08-28 21:40:38 +00003011 DEBUG(Op0.getNode()->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00003012 DEBUG(errs() << "\n");
Scott Michela59d4692008-02-23 18:41:37 +00003013
3014 return Op0;
3015 }
Scott Michelf0569be2008-12-27 04:51:36 +00003016 } else if (Op0.getOpcode() == ISD::ADD) {
3017 SDValue Op1 = N->getOperand(1);
3018 if (ConstantSDNode *CN1 = dyn_cast<ConstantSDNode>(Op1)) {
3019 // (SPUindirect (add <arg>, <arg>), 0) ->
3020 // (SPUindirect <arg>, <arg>)
3021 if (CN1->isNullValue()) {
3022
3023#if !defined(NDEBUG)
3024 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00003025 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00003026 << "Replace: (SPUindirect (add <arg>, <arg>), 0)\n"
3027 << "With: (SPUindirect <arg>, <arg>)\n";
3028 }
3029#endif
3030
Dale Johannesende064702009-02-06 21:50:26 +00003031 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michelf0569be2008-12-27 04:51:36 +00003032 Op0.getOperand(0), Op0.getOperand(1));
3033 }
3034 }
Scott Michela59d4692008-02-23 18:41:37 +00003035 }
3036 break;
3037 }
Kalle Raiskila7ea1ab52010-11-12 10:14:03 +00003038 case SPUISD::SHL_BITS:
3039 case SPUISD::SHL_BYTES:
Scott Michelf0569be2008-12-27 04:51:36 +00003040 case SPUISD::ROTBYTES_LEFT: {
Dan Gohman475871a2008-07-27 21:46:04 +00003041 SDValue Op1 = N->getOperand(1);
Scott Michela59d4692008-02-23 18:41:37 +00003042
Scott Michelf0569be2008-12-27 04:51:36 +00003043 // Kill degenerate vector shifts:
3044 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Op1)) {
3045 if (CN->isNullValue()) {
Scott Michela59d4692008-02-23 18:41:37 +00003046 Result = Op0;
3047 }
3048 }
3049 break;
3050 }
Scott Michelf0569be2008-12-27 04:51:36 +00003051 case SPUISD::PREFSLOT2VEC: {
Scott Michela59d4692008-02-23 18:41:37 +00003052 switch (Op0.getOpcode()) {
3053 default:
3054 break;
3055 case ISD::ANY_EXTEND:
3056 case ISD::ZERO_EXTEND:
3057 case ISD::SIGN_EXTEND: {
Scott Michel1df30c42008-12-29 03:23:36 +00003058 // (SPUprefslot2vec (any|zero|sign_extend (SPUvec2prefslot <arg>))) ->
Scott Michela59d4692008-02-23 18:41:37 +00003059 // <arg>
Scott Michel1df30c42008-12-29 03:23:36 +00003060 // but only if the SPUprefslot2vec and <arg> types match.
Dan Gohman475871a2008-07-27 21:46:04 +00003061 SDValue Op00 = Op0.getOperand(0);
Scott Michel104de432008-11-24 17:11:17 +00003062 if (Op00.getOpcode() == SPUISD::VEC2PREFSLOT) {
Dan Gohman475871a2008-07-27 21:46:04 +00003063 SDValue Op000 = Op00.getOperand(0);
Scott Michel1a6cdb62008-12-01 17:56:02 +00003064 if (Op000.getValueType() == NodeVT) {
Scott Michela59d4692008-02-23 18:41:37 +00003065 Result = Op000;
3066 }
3067 }
3068 break;
3069 }
Scott Michel104de432008-11-24 17:11:17 +00003070 case SPUISD::VEC2PREFSLOT: {
Scott Michel1df30c42008-12-29 03:23:36 +00003071 // (SPUprefslot2vec (SPUvec2prefslot <arg>)) ->
Scott Michela59d4692008-02-23 18:41:37 +00003072 // <arg>
3073 Result = Op0.getOperand(0);
3074 break;
Scott Michel5af8f0e2008-07-16 17:17:29 +00003075 }
Scott Michela59d4692008-02-23 18:41:37 +00003076 }
3077 break;
Scott Michel053c1da2008-01-29 02:16:57 +00003078 }
3079 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003080
Scott Michel58c58182008-01-17 20:38:41 +00003081 // Otherwise, return unchanged.
Scott Michel1a6cdb62008-12-01 17:56:02 +00003082#ifndef NDEBUG
Gabor Greifba36cb52008-08-28 21:40:38 +00003083 if (Result.getNode()) {
Chris Lattner4437ae22009-08-23 07:05:07 +00003084 DEBUG(errs() << "\nReplace.SPU: ");
Scott Michela59d4692008-02-23 18:41:37 +00003085 DEBUG(N->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00003086 DEBUG(errs() << "\nWith: ");
Gabor Greifba36cb52008-08-28 21:40:38 +00003087 DEBUG(Result.getNode()->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00003088 DEBUG(errs() << "\n");
Scott Michela59d4692008-02-23 18:41:37 +00003089 }
3090#endif
3091
3092 return Result;
Scott Michel266bc8f2007-12-04 22:23:35 +00003093}
3094
3095//===----------------------------------------------------------------------===//
3096// Inline Assembly Support
3097//===----------------------------------------------------------------------===//
3098
3099/// getConstraintType - Given a constraint letter, return the type of
3100/// constraint it is for this target.
Scott Michel5af8f0e2008-07-16 17:17:29 +00003101SPUTargetLowering::ConstraintType
Scott Michel266bc8f2007-12-04 22:23:35 +00003102SPUTargetLowering::getConstraintType(const std::string &ConstraintLetter) const {
3103 if (ConstraintLetter.size() == 1) {
3104 switch (ConstraintLetter[0]) {
3105 default: break;
3106 case 'b':
3107 case 'r':
3108 case 'f':
3109 case 'v':
3110 case 'y':
3111 return C_RegisterClass;
Scott Michel5af8f0e2008-07-16 17:17:29 +00003112 }
Scott Michel266bc8f2007-12-04 22:23:35 +00003113 }
3114 return TargetLowering::getConstraintType(ConstraintLetter);
3115}
3116
John Thompson44ab89e2010-10-29 17:29:13 +00003117/// Examine constraint type and operand type and determine a weight value.
3118/// This object must already have been set up with the operand type
3119/// and the current alternative constraint selected.
3120TargetLowering::ConstraintWeight
3121SPUTargetLowering::getSingleConstraintMatchWeight(
3122 AsmOperandInfo &info, const char *constraint) const {
3123 ConstraintWeight weight = CW_Invalid;
3124 Value *CallOperandVal = info.CallOperandVal;
3125 // If we don't have a value, we can't do a match,
3126 // but allow it at the lowest weight.
3127 if (CallOperandVal == NULL)
3128 return CW_Default;
3129 // Look at the constraint type.
3130 switch (*constraint) {
3131 default:
3132 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
Owen Anderson95771af2011-02-25 21:41:48 +00003133 break;
John Thompson44ab89e2010-10-29 17:29:13 +00003134 //FIXME: Seems like the supported constraint letters were just copied
3135 // from PPC, as the following doesn't correspond to the GCC docs.
3136 // I'm leaving it so until someone adds the corresponding lowering support.
3137 case 'b':
3138 case 'r':
3139 case 'f':
3140 case 'd':
3141 case 'v':
3142 case 'y':
3143 weight = CW_Register;
3144 break;
3145 }
3146 return weight;
3147}
3148
Scott Michel5af8f0e2008-07-16 17:17:29 +00003149std::pair<unsigned, const TargetRegisterClass*>
Scott Michel266bc8f2007-12-04 22:23:35 +00003150SPUTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00003151 EVT VT) const
Scott Michel266bc8f2007-12-04 22:23:35 +00003152{
3153 if (Constraint.size() == 1) {
3154 // GCC RS6000 Constraint Letters
3155 switch (Constraint[0]) {
3156 case 'b': // R1-R31
3157 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00003158 if (VT == MVT::i64)
Scott Michel266bc8f2007-12-04 22:23:35 +00003159 return std::make_pair(0U, SPU::R64CRegisterClass);
3160 return std::make_pair(0U, SPU::R32CRegisterClass);
3161 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00003162 if (VT == MVT::f32)
Scott Michel266bc8f2007-12-04 22:23:35 +00003163 return std::make_pair(0U, SPU::R32FPRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00003164 else if (VT == MVT::f64)
Scott Michel266bc8f2007-12-04 22:23:35 +00003165 return std::make_pair(0U, SPU::R64FPRegisterClass);
3166 break;
Scott Michel5af8f0e2008-07-16 17:17:29 +00003167 case 'v':
Scott Michel266bc8f2007-12-04 22:23:35 +00003168 return std::make_pair(0U, SPU::GPRCRegisterClass);
3169 }
3170 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00003171
Scott Michel266bc8f2007-12-04 22:23:35 +00003172 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3173}
3174
Scott Michela59d4692008-02-23 18:41:37 +00003175//! Compute used/known bits for a SPU operand
Scott Michel266bc8f2007-12-04 22:23:35 +00003176void
Dan Gohman475871a2008-07-27 21:46:04 +00003177SPUTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00003178 const APInt &Mask,
Scott Michel5af8f0e2008-07-16 17:17:29 +00003179 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003180 APInt &KnownOne,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00003181 const SelectionDAG &DAG,
3182 unsigned Depth ) const {
Scott Michel203b2d62008-04-30 00:30:08 +00003183#if 0
Dan Gohmande551f92009-04-01 18:45:54 +00003184 const uint64_t uint64_sizebits = sizeof(uint64_t) * CHAR_BIT;
Scott Michela59d4692008-02-23 18:41:37 +00003185
3186 switch (Op.getOpcode()) {
3187 default:
3188 // KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
3189 break;
Scott Michela59d4692008-02-23 18:41:37 +00003190 case CALL:
3191 case SHUFB:
Scott Michel7a1c9e92008-11-22 23:50:42 +00003192 case SHUFFLE_MASK:
Scott Michela59d4692008-02-23 18:41:37 +00003193 case CNTB:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003194 case SPUISD::PREFSLOT2VEC:
Scott Michela59d4692008-02-23 18:41:37 +00003195 case SPUISD::LDRESULT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003196 case SPUISD::VEC2PREFSLOT:
Scott Michel203b2d62008-04-30 00:30:08 +00003197 case SPUISD::SHLQUAD_L_BITS:
3198 case SPUISD::SHLQUAD_L_BYTES:
Scott Michel203b2d62008-04-30 00:30:08 +00003199 case SPUISD::VEC_ROTL:
3200 case SPUISD::VEC_ROTR:
Scott Michel203b2d62008-04-30 00:30:08 +00003201 case SPUISD::ROTBYTES_LEFT:
Scott Michel8bf61e82008-06-02 22:18:03 +00003202 case SPUISD::SELECT_MASK:
3203 case SPUISD::SELB:
Scott Michela59d4692008-02-23 18:41:37 +00003204 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003205#endif
Scott Michel266bc8f2007-12-04 22:23:35 +00003206}
Scott Michel02d711b2008-12-30 23:28:25 +00003207
Scott Michelf0569be2008-12-27 04:51:36 +00003208unsigned
3209SPUTargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
3210 unsigned Depth) const {
3211 switch (Op.getOpcode()) {
3212 default:
3213 return 1;
Scott Michel266bc8f2007-12-04 22:23:35 +00003214
Scott Michelf0569be2008-12-27 04:51:36 +00003215 case ISD::SETCC: {
Owen Andersone50ed302009-08-10 22:56:29 +00003216 EVT VT = Op.getValueType();
Scott Michelf0569be2008-12-27 04:51:36 +00003217
Owen Anderson825b72b2009-08-11 20:47:22 +00003218 if (VT != MVT::i8 && VT != MVT::i16 && VT != MVT::i32) {
3219 VT = MVT::i32;
Scott Michelf0569be2008-12-27 04:51:36 +00003220 }
3221 return VT.getSizeInBits();
3222 }
3223 }
3224}
Scott Michel1df30c42008-12-29 03:23:36 +00003225
Scott Michel203b2d62008-04-30 00:30:08 +00003226// LowerAsmOperandForConstraint
3227void
Dan Gohman475871a2008-07-27 21:46:04 +00003228SPUTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00003229 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00003230 std::vector<SDValue> &Ops,
Scott Michel203b2d62008-04-30 00:30:08 +00003231 SelectionDAG &DAG) const {
3232 // Default, for the time being, to the base class handler
Eric Christopher100c8332011-06-02 23:16:42 +00003233 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Scott Michel203b2d62008-04-30 00:30:08 +00003234}
3235
Scott Michel266bc8f2007-12-04 22:23:35 +00003236/// isLegalAddressImmediate - Return true if the integer value can be used
3237/// as the offset of the target addressing mode.
Gabor Greif93c53e52008-08-31 15:37:04 +00003238bool SPUTargetLowering::isLegalAddressImmediate(int64_t V,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003239 Type *Ty) const {
Scott Michel266bc8f2007-12-04 22:23:35 +00003240 // SPU's addresses are 256K:
3241 return (V > -(1 << 18) && V < (1 << 18) - 1);
3242}
3243
3244bool SPUTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michel5af8f0e2008-07-16 17:17:29 +00003245 return false;
Scott Michel266bc8f2007-12-04 22:23:35 +00003246}
Dan Gohman6520e202008-10-18 02:06:02 +00003247
3248bool
3249SPUTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3250 // The SPU target isn't yet aware of offsets.
3251 return false;
3252}
Kalle Raiskila8a52fa62010-10-07 16:24:35 +00003253
3254// can we compare to Imm without writing it into a register?
3255bool SPUTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
3256 //ceqi, cgti, etc. all take s10 operand
3257 return isInt<10>(Imm);
3258}
3259
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003260bool
3261SPUTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003262 Type * ) const{
Kalle Raiskila8a52fa62010-10-07 16:24:35 +00003263
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003264 // A-form: 18bit absolute address.
Kalle Raiskila8a52fa62010-10-07 16:24:35 +00003265 if (AM.BaseGV && !AM.HasBaseReg && AM.Scale == 0 && AM.BaseOffs == 0)
3266 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003267
Kalle Raiskila8a52fa62010-10-07 16:24:35 +00003268 // D-form: reg + 14bit offset
3269 if (AM.BaseGV ==0 && AM.HasBaseReg && AM.Scale == 0 && isInt<14>(AM.BaseOffs))
3270 return true;
3271
3272 // X-form: reg+reg
3273 if (AM.BaseGV == 0 && AM.HasBaseReg && AM.Scale == 1 && AM.BaseOffs ==0)
3274 return true;
3275
3276 return false;
3277}