blob: 48d9bbb5132eb863adca726dc33fd37bb5e4f4a8 [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Devang Patel00190342010-03-15 19:15:44 +000015#include "SDNodeDbgValue.h"
Dan Gohman2048b852009-11-23 18:04:58 +000016#include "SelectionDAGBuilder.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000017#include "llvm/ADT/BitVector.h"
Michael J. Spencer84ac4d52010-10-16 08:25:41 +000018#include "llvm/ADT/PostOrderIterator.h"
Dan Gohman5b229802008-09-04 20:49:27 +000019#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner8047d9a2009-12-24 00:37:38 +000021#include "llvm/Analysis/ConstantFolding.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000022#include "llvm/Constants.h"
23#include "llvm/CallingConv.h"
24#include "llvm/DerivedTypes.h"
25#include "llvm/Function.h"
26#include "llvm/GlobalVariable.h"
27#include "llvm/InlineAsm.h"
28#include "llvm/Instructions.h"
29#include "llvm/Intrinsics.h"
30#include "llvm/IntrinsicInst.h"
Chris Lattner6129c372010-04-08 00:09:16 +000031#include "llvm/LLVMContext.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000032#include "llvm/Module.h"
Dan Gohman5eb6d652010-04-21 01:22:34 +000033#include "llvm/CodeGen/Analysis.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000034#include "llvm/CodeGen/FastISel.h"
Dan Gohman4c3fd9f2010-07-07 16:01:37 +000035#include "llvm/CodeGen/FunctionLoweringInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000036#include "llvm/CodeGen/GCStrategy.h"
37#include "llvm/CodeGen/GCMetadata.h"
38#include "llvm/CodeGen/MachineFunction.h"
39#include "llvm/CodeGen/MachineFrameInfo.h"
40#include "llvm/CodeGen/MachineInstrBuilder.h"
41#include "llvm/CodeGen/MachineJumpTableInfo.h"
42#include "llvm/CodeGen/MachineModuleInfo.h"
43#include "llvm/CodeGen/MachineRegisterInfo.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000044#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000045#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel83489bb2009-01-13 00:35:13 +000046#include "llvm/Analysis/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000047#include "llvm/Target/TargetData.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000048#include "llvm/Target/TargetFrameLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000049#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000050#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000051#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000052#include "llvm/Target/TargetOptions.h"
53#include "llvm/Support/Compiler.h"
Mikhail Glushenkov2388a582009-01-16 07:02:28 +000054#include "llvm/Support/CommandLine.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000055#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000056#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000057#include "llvm/Support/MathExtras.h"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +000058#include "llvm/Support/raw_ostream.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000059#include <algorithm>
60using namespace llvm;
61
Dale Johannesen601d3c02008-09-05 01:48:15 +000062/// LimitFloatPrecision - Generate low-precision inline sequences for
63/// some float libcalls (6, 8 or 12 bits).
64static unsigned LimitFloatPrecision;
65
66static cl::opt<unsigned, true>
67LimitFPPrecision("limit-float-precision",
68 cl::desc("Generate low-precision inline sequences "
69 "for some float libcalls"),
70 cl::location(LimitFloatPrecision),
71 cl::init(0));
72
Andrew Trickde91f3c2010-11-12 17:50:46 +000073// Limit the width of DAG chains. This is important in general to prevent
74// prevent DAG-based analysis from blowing up. For example, alias analysis and
75// load clustering may not complete in reasonable time. It is difficult to
76// recognize and avoid this situation within each individual analysis, and
77// future analyses are likely to have the same behavior. Limiting DAG width is
Andrew Trickb9e6fe12010-11-20 07:26:51 +000078// the safe approach, and will be especially important with global DAGs.
Andrew Trickde91f3c2010-11-12 17:50:46 +000079//
80// MaxParallelChains default is arbitrarily high to avoid affecting
81// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickb9e6fe12010-11-20 07:26:51 +000082// sequence over this should have been converted to llvm.memcpy by the
83// frontend. It easy to induce this behavior with .ll code such as:
84// %buffer = alloca [4096 x i8]
85// %data = load [4096 x i8]* %argPtr
86// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trickde91f3c2010-11-12 17:50:46 +000087static cl::opt<unsigned>
88MaxParallelChains("dag-chain-limit", cl::desc("Max parallel isel dag chains"),
89 cl::init(64), cl::Hidden);
90
Chris Lattner3ac18842010-08-24 23:20:40 +000091static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
92 const SDValue *Parts, unsigned NumParts,
93 EVT PartVT, EVT ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +000094
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000095/// getCopyFromParts - Create a value that contains the specified legal parts
96/// combined into the value they represent. If the parts combine to a type
97/// larger then ValueVT then AssertOp can be used to specify whether the extra
98/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
99/// (ISD::AssertSext).
Chris Lattner3ac18842010-08-24 23:20:40 +0000100static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc DL,
Dale Johannesen66978ee2009-01-31 02:22:37 +0000101 const SDValue *Parts,
Owen Andersone50ed302009-08-10 22:56:29 +0000102 unsigned NumParts, EVT PartVT, EVT ValueVT,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000103 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000104 if (ValueVT.isVector())
105 return getCopyFromPartsVector(DAG, DL, Parts, NumParts, PartVT, ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000106
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000107 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +0000108 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000109 SDValue Val = Parts[0];
110
111 if (NumParts > 1) {
112 // Assemble the value from multiple parts.
Chris Lattner3ac18842010-08-24 23:20:40 +0000113 if (ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000114 unsigned PartBits = PartVT.getSizeInBits();
115 unsigned ValueBits = ValueVT.getSizeInBits();
116
117 // Assemble the power of 2 part.
118 unsigned RoundParts = NumParts & (NumParts - 1) ?
119 1 << Log2_32(NumParts) : NumParts;
120 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +0000121 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +0000122 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000123 SDValue Lo, Hi;
124
Owen Anderson23b9b192009-08-12 00:36:31 +0000125 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000126
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000127 if (RoundParts > 2) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000128 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000129 PartVT, HalfVT);
Chris Lattner3ac18842010-08-24 23:20:40 +0000130 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000131 RoundParts / 2, PartVT, HalfVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000132 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000133 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
134 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000135 }
Bill Wendling3ea3c242009-12-22 02:10:19 +0000136
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000137 if (TLI.isBigEndian())
138 std::swap(Lo, Hi);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000139
Chris Lattner3ac18842010-08-24 23:20:40 +0000140 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000141
142 if (RoundParts < NumParts) {
143 // Assemble the trailing non-power-of-2 part.
144 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000145 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000146 Hi = getCopyFromParts(DAG, DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000147 Parts + RoundParts, OddParts, PartVT, OddVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000148
149 // Combine the round and odd parts.
150 Lo = Val;
151 if (TLI.isBigEndian())
152 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000153 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000154 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
155 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000156 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000157 TLI.getPointerTy()));
Chris Lattner3ac18842010-08-24 23:20:40 +0000158 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
159 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000160 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000161 } else if (PartVT.isFloatingPoint()) {
162 // FP split into multiple FP parts (for ppcf128)
Owen Anderson825b72b2009-08-11 20:47:22 +0000163 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == EVT(MVT::f64) &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000164 "Unexpected split");
165 SDValue Lo, Hi;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000166 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
167 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000168 if (TLI.isBigEndian())
169 std::swap(Lo, Hi);
Chris Lattner3ac18842010-08-24 23:20:40 +0000170 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000171 } else {
172 // FP split into integer parts (soft fp)
173 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
174 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000175 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Chris Lattner3ac18842010-08-24 23:20:40 +0000176 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000177 }
178 }
179
180 // There is now one part, held in Val. Correct it to match ValueVT.
181 PartVT = Val.getValueType();
182
183 if (PartVT == ValueVT)
184 return Val;
185
Chris Lattner3ac18842010-08-24 23:20:40 +0000186 if (PartVT.isInteger() && ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000187 if (ValueVT.bitsLT(PartVT)) {
188 // For a truncate, see if we have any information to
189 // indicate whether the truncated bits will always be
190 // zero or sign-extension.
191 if (AssertOp != ISD::DELETED_NODE)
Chris Lattner3ac18842010-08-24 23:20:40 +0000192 Val = DAG.getNode(AssertOp, DL, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000193 DAG.getValueType(ValueVT));
Chris Lattner3ac18842010-08-24 23:20:40 +0000194 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000195 }
Chris Lattner3ac18842010-08-24 23:20:40 +0000196 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000197 }
198
199 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000200 // FP_ROUND's are always exact here.
201 if (ValueVT.bitsLT(Val.getValueType()))
202 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Bill Wendling4533cac2010-01-28 21:51:40 +0000203 DAG.getIntPtrConstant(1));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000204
Chris Lattner3ac18842010-08-24 23:20:40 +0000205 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000206 }
207
Bill Wendling4533cac2010-01-28 21:51:40 +0000208 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000209 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000210
Torok Edwinc23197a2009-07-14 16:55:14 +0000211 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000212 return SDValue();
213}
214
Chris Lattner3ac18842010-08-24 23:20:40 +0000215/// getCopyFromParts - Create a value that contains the specified legal parts
216/// combined into the value they represent. If the parts combine to a type
217/// larger then ValueVT then AssertOp can be used to specify whether the extra
218/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
219/// (ISD::AssertSext).
220static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
221 const SDValue *Parts, unsigned NumParts,
222 EVT PartVT, EVT ValueVT) {
223 assert(ValueVT.isVector() && "Not a vector value");
224 assert(NumParts > 0 && "No parts to assemble!");
225 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
226 SDValue Val = Parts[0];
Michael J. Spencere70c5262010-10-16 08:25:21 +0000227
Chris Lattner3ac18842010-08-24 23:20:40 +0000228 // Handle a multi-element vector.
229 if (NumParts > 1) {
230 EVT IntermediateVT, RegisterVT;
231 unsigned NumIntermediates;
232 unsigned NumRegs =
233 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
234 NumIntermediates, RegisterVT);
235 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
236 NumParts = NumRegs; // Silence a compiler warning.
237 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
238 assert(RegisterVT == Parts[0].getValueType() &&
239 "Part type doesn't match part!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000240
Chris Lattner3ac18842010-08-24 23:20:40 +0000241 // Assemble the parts into intermediate operands.
242 SmallVector<SDValue, 8> Ops(NumIntermediates);
243 if (NumIntermediates == NumParts) {
244 // If the register was not expanded, truncate or copy the value,
245 // as appropriate.
246 for (unsigned i = 0; i != NumParts; ++i)
247 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
248 PartVT, IntermediateVT);
249 } else if (NumParts > 0) {
250 // If the intermediate type was expanded, build the intermediate
251 // operands from the parts.
252 assert(NumParts % NumIntermediates == 0 &&
253 "Must expand into a divisible number of parts!");
254 unsigned Factor = NumParts / NumIntermediates;
255 for (unsigned i = 0; i != NumIntermediates; ++i)
256 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
257 PartVT, IntermediateVT);
258 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000259
Chris Lattner3ac18842010-08-24 23:20:40 +0000260 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
261 // intermediate operands.
262 Val = DAG.getNode(IntermediateVT.isVector() ?
263 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, DL,
264 ValueVT, &Ops[0], NumIntermediates);
265 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000266
Chris Lattner3ac18842010-08-24 23:20:40 +0000267 // There is now one part, held in Val. Correct it to match ValueVT.
268 PartVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000269
Chris Lattner3ac18842010-08-24 23:20:40 +0000270 if (PartVT == ValueVT)
271 return Val;
Michael J. Spencere70c5262010-10-16 08:25:21 +0000272
Chris Lattnere6f7c262010-08-25 22:49:25 +0000273 if (PartVT.isVector()) {
274 // If the element type of the source/dest vectors are the same, but the
275 // parts vector has more elements than the value vector, then we have a
276 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
277 // elements we want.
278 if (PartVT.getVectorElementType() == ValueVT.getVectorElementType()) {
279 assert(PartVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
280 "Cannot narrow, it would be a lossy transformation");
281 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
282 DAG.getIntPtrConstant(0));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000283 }
284
Chris Lattnere6f7c262010-08-25 22:49:25 +0000285 // Vector/Vector bitcast.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000286 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000287 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000288
Chris Lattner3ac18842010-08-24 23:20:40 +0000289 assert(ValueVT.getVectorElementType() == PartVT &&
290 ValueVT.getVectorNumElements() == 1 &&
291 "Only trivial scalar-to-vector conversions should get here!");
292 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
293}
294
295
296
Chris Lattnera13b8602010-08-24 23:10:06 +0000297
298static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc dl,
299 SDValue Val, SDValue *Parts, unsigned NumParts,
300 EVT PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000301
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000302/// getCopyToParts - Create a series of nodes that contain the specified value
303/// split into legal parts. If the parts contain more bits than Val, then, for
304/// integers, ExtendKind can be used to specify how to generate the extra bits.
Chris Lattnera13b8602010-08-24 23:10:06 +0000305static void getCopyToParts(SelectionDAG &DAG, DebugLoc DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000306 SDValue Val, SDValue *Parts, unsigned NumParts,
307 EVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000308 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Andersone50ed302009-08-10 22:56:29 +0000309 EVT ValueVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000310
Chris Lattnera13b8602010-08-24 23:10:06 +0000311 // Handle the vector case separately.
312 if (ValueVT.isVector())
313 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000314
Chris Lattnera13b8602010-08-24 23:10:06 +0000315 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000316 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000317 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000318 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
319
Chris Lattnera13b8602010-08-24 23:10:06 +0000320 if (NumParts == 0)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000321 return;
322
Chris Lattnera13b8602010-08-24 23:10:06 +0000323 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
324 if (PartVT == ValueVT) {
325 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000326 Parts[0] = Val;
327 return;
328 }
329
Chris Lattnera13b8602010-08-24 23:10:06 +0000330 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
331 // If the parts cover more bits than the value has, promote the value.
332 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
333 assert(NumParts == 1 && "Do not know what to promote to!");
334 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
335 } else {
336 assert(PartVT.isInteger() && ValueVT.isInteger() &&
Michael J. Spencere70c5262010-10-16 08:25:21 +0000337 "Unknown mismatch!");
Chris Lattnera13b8602010-08-24 23:10:06 +0000338 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
339 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
340 }
341 } else if (PartBits == ValueVT.getSizeInBits()) {
342 // Different types of the same size.
343 assert(NumParts == 1 && PartVT != ValueVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000344 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000345 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
346 // If the parts cover less bits than value has, truncate the value.
347 assert(PartVT.isInteger() && ValueVT.isInteger() &&
348 "Unknown mismatch!");
349 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
350 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
351 }
352
353 // The value may have changed - recompute ValueVT.
354 ValueVT = Val.getValueType();
355 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
356 "Failed to tile the value with PartVT!");
357
358 if (NumParts == 1) {
359 assert(PartVT == ValueVT && "Type conversion failed!");
360 Parts[0] = Val;
361 return;
362 }
363
364 // Expand the value into multiple parts.
365 if (NumParts & (NumParts - 1)) {
366 // The number of parts is not a power of 2. Split off and copy the tail.
367 assert(PartVT.isInteger() && ValueVT.isInteger() &&
368 "Do not know what to expand to!");
369 unsigned RoundParts = 1 << Log2_32(NumParts);
370 unsigned RoundBits = RoundParts * PartBits;
371 unsigned OddParts = NumParts - RoundParts;
372 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
373 DAG.getIntPtrConstant(RoundBits));
374 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT);
375
376 if (TLI.isBigEndian())
377 // The odd parts were reversed by getCopyToParts - unreverse them.
378 std::reverse(Parts + RoundParts, Parts + NumParts);
379
380 NumParts = RoundParts;
381 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
382 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
383 }
384
385 // The number of parts is a power of 2. Repeatedly bisect the value using
386 // EXTRACT_ELEMENT.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000387 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattnera13b8602010-08-24 23:10:06 +0000388 EVT::getIntegerVT(*DAG.getContext(),
389 ValueVT.getSizeInBits()),
390 Val);
391
392 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
393 for (unsigned i = 0; i < NumParts; i += StepSize) {
394 unsigned ThisBits = StepSize * PartBits / 2;
395 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
396 SDValue &Part0 = Parts[i];
397 SDValue &Part1 = Parts[i+StepSize/2];
398
399 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
400 ThisVT, Part0, DAG.getIntPtrConstant(1));
401 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
402 ThisVT, Part0, DAG.getIntPtrConstant(0));
403
404 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000405 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
406 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattnera13b8602010-08-24 23:10:06 +0000407 }
408 }
409 }
410
411 if (TLI.isBigEndian())
412 std::reverse(Parts, Parts + OrigNumParts);
413}
414
415
416/// getCopyToPartsVector - Create a series of nodes that contain the specified
417/// value split into legal parts.
418static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc DL,
419 SDValue Val, SDValue *Parts, unsigned NumParts,
420 EVT PartVT) {
421 EVT ValueVT = Val.getValueType();
422 assert(ValueVT.isVector() && "Not a vector");
423 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000424
Chris Lattnera13b8602010-08-24 23:10:06 +0000425 if (NumParts == 1) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000426 if (PartVT == ValueVT) {
427 // Nothing to do.
428 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
429 // Bitconvert vector->vector case.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000430 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000431 } else if (PartVT.isVector() &&
432 PartVT.getVectorElementType() == ValueVT.getVectorElementType()&&
433 PartVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
434 EVT ElementVT = PartVT.getVectorElementType();
435 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
436 // undef elements.
437 SmallVector<SDValue, 16> Ops;
438 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
439 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
440 ElementVT, Val, DAG.getIntPtrConstant(i)));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000441
Chris Lattnere6f7c262010-08-25 22:49:25 +0000442 for (unsigned i = ValueVT.getVectorNumElements(),
443 e = PartVT.getVectorNumElements(); i != e; ++i)
444 Ops.push_back(DAG.getUNDEF(ElementVT));
445
446 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, &Ops[0], Ops.size());
447
448 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencere70c5262010-10-16 08:25:21 +0000449
Chris Lattnere6f7c262010-08-25 22:49:25 +0000450 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
451 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
452 } else {
453 // Vector -> scalar conversion.
454 assert(ValueVT.getVectorElementType() == PartVT &&
455 ValueVT.getVectorNumElements() == 1 &&
456 "Only trivial vector-to-scalar conversions should get here!");
457 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
458 PartVT, Val, DAG.getIntPtrConstant(0));
Chris Lattnera13b8602010-08-24 23:10:06 +0000459 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000460
Chris Lattnera13b8602010-08-24 23:10:06 +0000461 Parts[0] = Val;
462 return;
463 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000464
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000465 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000466 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000467 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000468 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel8f09bea2010-08-26 20:32:32 +0000469 IntermediateVT,
470 NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000471 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000472
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000473 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
474 NumParts = NumRegs; // Silence a compiler warning.
475 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000476
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000477 // Split the vector into intermediate operands.
478 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000479 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000480 if (IntermediateVT.isVector())
Chris Lattnera13b8602010-08-24 23:10:06 +0000481 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000482 IntermediateVT, Val,
Chris Lattnera13b8602010-08-24 23:10:06 +0000483 DAG.getIntPtrConstant(i * (NumElements / NumIntermediates)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000484 else
Chris Lattnera13b8602010-08-24 23:10:06 +0000485 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Chris Lattnere6f7c262010-08-25 22:49:25 +0000486 IntermediateVT, Val, DAG.getIntPtrConstant(i));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000487 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000488
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000489 // Split the intermediate operands into legal parts.
490 if (NumParts == NumIntermediates) {
491 // If the register was not expanded, promote or copy the value,
492 // as appropriate.
493 for (unsigned i = 0; i != NumParts; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000494 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000495 } else if (NumParts > 0) {
496 // If the intermediate type was expanded, split each the value into
497 // legal parts.
498 assert(NumParts % NumIntermediates == 0 &&
499 "Must expand into a divisible number of parts!");
500 unsigned Factor = NumParts / NumIntermediates;
501 for (unsigned i = 0; i != NumIntermediates; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000502 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000503 }
504}
505
Chris Lattnera13b8602010-08-24 23:10:06 +0000506
507
508
Dan Gohman462f6b52010-05-29 17:53:24 +0000509namespace {
510 /// RegsForValue - This struct represents the registers (physical or virtual)
511 /// that a particular set of values is assigned, and the type information
512 /// about the value. The most common situation is to represent one value at a
513 /// time, but struct or array values are handled element-wise as multiple
514 /// values. The splitting of aggregates is performed recursively, so that we
515 /// never have aggregate-typed registers. The values at this point do not
516 /// necessarily have legal types, so each value may require one or more
517 /// registers of some legal type.
518 ///
519 struct RegsForValue {
520 /// ValueVTs - The value types of the values, which may not be legal, and
521 /// may need be promoted or synthesized from one or more registers.
522 ///
523 SmallVector<EVT, 4> ValueVTs;
524
525 /// RegVTs - The value types of the registers. This is the same size as
526 /// ValueVTs and it records, for each value, what the type of the assigned
527 /// register or registers are. (Individual values are never synthesized
528 /// from more than one type of register.)
529 ///
530 /// With virtual registers, the contents of RegVTs is redundant with TLI's
531 /// getRegisterType member function, however when with physical registers
532 /// it is necessary to have a separate record of the types.
533 ///
534 SmallVector<EVT, 4> RegVTs;
535
536 /// Regs - This list holds the registers assigned to the values.
537 /// Each legal or promoted value requires one register, and each
538 /// expanded value requires multiple registers.
539 ///
540 SmallVector<unsigned, 4> Regs;
541
542 RegsForValue() {}
543
544 RegsForValue(const SmallVector<unsigned, 4> &regs,
545 EVT regvt, EVT valuevt)
546 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
547
Dan Gohman462f6b52010-05-29 17:53:24 +0000548 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
549 unsigned Reg, const Type *Ty) {
550 ComputeValueVTs(tli, Ty, ValueVTs);
551
552 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
553 EVT ValueVT = ValueVTs[Value];
554 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
555 EVT RegisterVT = tli.getRegisterType(Context, ValueVT);
556 for (unsigned i = 0; i != NumRegs; ++i)
557 Regs.push_back(Reg + i);
558 RegVTs.push_back(RegisterVT);
559 Reg += NumRegs;
560 }
561 }
562
563 /// areValueTypesLegal - Return true if types of all the values are legal.
564 bool areValueTypesLegal(const TargetLowering &TLI) {
565 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
566 EVT RegisterVT = RegVTs[Value];
567 if (!TLI.isTypeLegal(RegisterVT))
568 return false;
569 }
570 return true;
571 }
572
573 /// append - Add the specified values to this one.
574 void append(const RegsForValue &RHS) {
575 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
576 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
577 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
578 }
579
580 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
581 /// this value and returns the result as a ValueVTs value. This uses
582 /// Chain/Flag as the input and updates them for the output Chain/Flag.
583 /// If the Flag pointer is NULL, no flag is used.
584 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
585 DebugLoc dl,
586 SDValue &Chain, SDValue *Flag) const;
587
588 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
589 /// specified value into the registers specified by this object. This uses
590 /// Chain/Flag as the input and updates them for the output Chain/Flag.
591 /// If the Flag pointer is NULL, no flag is used.
592 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
593 SDValue &Chain, SDValue *Flag) const;
594
595 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
596 /// operand list. This adds the code marker, matching input operand index
597 /// (if applicable), and includes the number of values added into it.
598 void AddInlineAsmOperands(unsigned Kind,
599 bool HasMatching, unsigned MatchingIdx,
600 SelectionDAG &DAG,
601 std::vector<SDValue> &Ops) const;
602 };
603}
604
605/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
606/// this value and returns the result as a ValueVT value. This uses
607/// Chain/Flag as the input and updates them for the output Chain/Flag.
608/// If the Flag pointer is NULL, no flag is used.
609SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
610 FunctionLoweringInfo &FuncInfo,
611 DebugLoc dl,
612 SDValue &Chain, SDValue *Flag) const {
Dan Gohman7da5d3f2010-07-26 18:15:41 +0000613 // A Value with type {} or [0 x %t] needs no registers.
614 if (ValueVTs.empty())
615 return SDValue();
616
Dan Gohman462f6b52010-05-29 17:53:24 +0000617 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
618
619 // Assemble the legal parts into the final values.
620 SmallVector<SDValue, 4> Values(ValueVTs.size());
621 SmallVector<SDValue, 8> Parts;
622 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
623 // Copy the legal parts from the registers.
624 EVT ValueVT = ValueVTs[Value];
625 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
626 EVT RegisterVT = RegVTs[Value];
627
628 Parts.resize(NumRegs);
629 for (unsigned i = 0; i != NumRegs; ++i) {
630 SDValue P;
631 if (Flag == 0) {
632 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
633 } else {
634 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
635 *Flag = P.getValue(2);
636 }
637
638 Chain = P.getValue(1);
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000639 Parts[i] = P;
Dan Gohman462f6b52010-05-29 17:53:24 +0000640
641 // If the source register was virtual and if we know something about it,
642 // add an assert node.
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000643 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
Cameron Zwariche1497b92011-02-24 10:00:08 +0000644 !RegisterVT.isInteger() || RegisterVT.isVector())
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000645 continue;
Cameron Zwariche1497b92011-02-24 10:00:08 +0000646
647 const FunctionLoweringInfo::LiveOutInfo *LOI =
648 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
649 if (!LOI)
650 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000651
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000652 unsigned RegSize = RegisterVT.getSizeInBits();
Cameron Zwariche1497b92011-02-24 10:00:08 +0000653 unsigned NumSignBits = LOI->NumSignBits;
654 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes();
Dan Gohman462f6b52010-05-29 17:53:24 +0000655
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000656 // FIXME: We capture more information than the dag can represent. For
657 // now, just use the tightest assertzext/assertsext possible.
658 bool isSExt = true;
659 EVT FromVT(MVT::Other);
660 if (NumSignBits == RegSize)
661 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
662 else if (NumZeroBits >= RegSize-1)
663 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
664 else if (NumSignBits > RegSize-8)
665 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
666 else if (NumZeroBits >= RegSize-8)
667 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
668 else if (NumSignBits > RegSize-16)
669 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
670 else if (NumZeroBits >= RegSize-16)
671 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
672 else if (NumSignBits > RegSize-32)
673 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
674 else if (NumZeroBits >= RegSize-32)
675 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
676 else
677 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000678
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000679 // Add an assertion node.
680 assert(FromVT != MVT::Other);
681 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
682 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman462f6b52010-05-29 17:53:24 +0000683 }
684
685 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
686 NumRegs, RegisterVT, ValueVT);
687 Part += NumRegs;
688 Parts.clear();
689 }
690
691 return DAG.getNode(ISD::MERGE_VALUES, dl,
692 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
693 &Values[0], ValueVTs.size());
694}
695
696/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
697/// specified value into the registers specified by this object. This uses
698/// Chain/Flag as the input and updates them for the output Chain/Flag.
699/// If the Flag pointer is NULL, no flag is used.
700void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
701 SDValue &Chain, SDValue *Flag) const {
702 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
703
704 // Get the list of the values's legal parts.
705 unsigned NumRegs = Regs.size();
706 SmallVector<SDValue, 8> Parts(NumRegs);
707 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
708 EVT ValueVT = ValueVTs[Value];
709 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
710 EVT RegisterVT = RegVTs[Value];
711
Chris Lattner3ac18842010-08-24 23:20:40 +0000712 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Dan Gohman462f6b52010-05-29 17:53:24 +0000713 &Parts[Part], NumParts, RegisterVT);
714 Part += NumParts;
715 }
716
717 // Copy the parts into the registers.
718 SmallVector<SDValue, 8> Chains(NumRegs);
719 for (unsigned i = 0; i != NumRegs; ++i) {
720 SDValue Part;
721 if (Flag == 0) {
722 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
723 } else {
724 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
725 *Flag = Part.getValue(1);
726 }
727
728 Chains[i] = Part.getValue(0);
729 }
730
731 if (NumRegs == 1 || Flag)
732 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
733 // flagged to it. That is the CopyToReg nodes and the user are considered
734 // a single scheduling unit. If we create a TokenFactor and return it as
735 // chain, then the TokenFactor is both a predecessor (operand) of the
736 // user as well as a successor (the TF operands are flagged to the user).
737 // c1, f1 = CopyToReg
738 // c2, f2 = CopyToReg
739 // c3 = TokenFactor c1, c2
740 // ...
741 // = op c3, ..., f2
742 Chain = Chains[NumRegs-1];
743 else
744 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
745}
746
747/// AddInlineAsmOperands - Add this value to the specified inlineasm node
748/// operand list. This adds the code marker and includes the number of
749/// values added into it.
750void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
751 unsigned MatchingIdx,
752 SelectionDAG &DAG,
753 std::vector<SDValue> &Ops) const {
754 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
755
756 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
757 if (HasMatching)
758 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
759 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
760 Ops.push_back(Res);
761
762 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
763 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
764 EVT RegisterVT = RegVTs[Value];
765 for (unsigned i = 0; i != NumRegs; ++i) {
766 assert(Reg < Regs.size() && "Mismatch in # registers expected");
767 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
768 }
769 }
770}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000771
Dan Gohman2048b852009-11-23 18:04:58 +0000772void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000773 AA = &aa;
774 GFI = gfi;
775 TD = DAG.getTarget().getTargetData();
776}
777
Dan Gohmanb02b62a2010-04-14 18:24:06 +0000778/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000779/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000780/// for a new block. This doesn't clear out information about
781/// additional blocks that are needed to complete switch lowering
782/// or PHI node updating; that information is cleared out as it is
783/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000784void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000785 NodeMap.clear();
Devang Patel9126c0d2010-06-01 19:59:01 +0000786 UnusedArgNodeMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000787 PendingLoads.clear();
788 PendingExports.clear();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000789 DanglingDebugInfoMap.clear();
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000790 CurDebugLoc = DebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000791 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000792}
793
794/// getRoot - Return the current virtual root of the Selection DAG,
795/// flushing any PendingLoad items. This must be done before emitting
796/// a store or any other node that may need to be ordered after any
797/// prior load instructions.
798///
Dan Gohman2048b852009-11-23 18:04:58 +0000799SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000800 if (PendingLoads.empty())
801 return DAG.getRoot();
802
803 if (PendingLoads.size() == 1) {
804 SDValue Root = PendingLoads[0];
805 DAG.setRoot(Root);
806 PendingLoads.clear();
807 return Root;
808 }
809
810 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000811 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000812 &PendingLoads[0], PendingLoads.size());
813 PendingLoads.clear();
814 DAG.setRoot(Root);
815 return Root;
816}
817
818/// getControlRoot - Similar to getRoot, but instead of flushing all the
819/// PendingLoad items, flush all the PendingExports items. It is necessary
820/// to do this before emitting a terminator instruction.
821///
Dan Gohman2048b852009-11-23 18:04:58 +0000822SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000823 SDValue Root = DAG.getRoot();
824
825 if (PendingExports.empty())
826 return Root;
827
828 // Turn all of the CopyToReg chains into one factored node.
829 if (Root.getOpcode() != ISD::EntryToken) {
830 unsigned i = 0, e = PendingExports.size();
831 for (; i != e; ++i) {
832 assert(PendingExports[i].getNode()->getNumOperands() > 1);
833 if (PendingExports[i].getNode()->getOperand(0) == Root)
834 break; // Don't add the root if we already indirectly depend on it.
835 }
836
837 if (i == e)
838 PendingExports.push_back(Root);
839 }
840
Owen Anderson825b72b2009-08-11 20:47:22 +0000841 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000842 &PendingExports[0],
843 PendingExports.size());
844 PendingExports.clear();
845 DAG.setRoot(Root);
846 return Root;
847}
848
Bill Wendling4533cac2010-01-28 21:51:40 +0000849void SelectionDAGBuilder::AssignOrderingToNode(const SDNode *Node) {
850 if (DAG.GetOrdering(Node) != 0) return; // Already has ordering.
851 DAG.AssignOrdering(Node, SDNodeOrder);
852
853 for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I)
854 AssignOrderingToNode(Node->getOperand(I).getNode());
855}
856
Dan Gohman46510a72010-04-15 01:51:59 +0000857void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohmanc105a2b2010-04-22 20:55:53 +0000858 // Set up outgoing PHI node register values before emitting the terminator.
859 if (isa<TerminatorInst>(&I))
860 HandlePHINodesInSuccessorBlocks(I.getParent());
861
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000862 CurDebugLoc = I.getDebugLoc();
863
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000864 visit(I.getOpcode(), I);
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000865
Dan Gohman92884f72010-04-20 15:03:56 +0000866 if (!isa<TerminatorInst>(&I) && !HasTailCall)
867 CopyToExportRegsIfNeeded(&I);
868
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000869 CurDebugLoc = DebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000870}
871
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000872void SelectionDAGBuilder::visitPHI(const PHINode &) {
873 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
874}
875
Dan Gohman46510a72010-04-15 01:51:59 +0000876void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000877 // Note: this doesn't use InstVisitor, because it has to work with
878 // ConstantExpr's in addition to instructions.
879 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000880 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000881 // Build the switch statement using the Instruction.def file.
882#define HANDLE_INST(NUM, OPCODE, CLASS) \
Bill Wendling4533cac2010-01-28 21:51:40 +0000883 case Instruction::OPCODE: visit##OPCODE((CLASS&)I); break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000884#include "llvm/Instruction.def"
885 }
Bill Wendling4533cac2010-01-28 21:51:40 +0000886
887 // Assign the ordering to the freshly created DAG nodes.
888 if (NodeMap.count(&I)) {
889 ++SDNodeOrder;
890 AssignOrderingToNode(getValue(&I).getNode());
891 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000892}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000893
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000894// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
895// generate the debug data structures now that we've seen its definition.
896void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
897 SDValue Val) {
898 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patel4cf81c42010-08-26 23:35:15 +0000899 if (DDI.getDI()) {
900 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000901 DebugLoc dl = DDI.getdl();
902 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Devang Patel4cf81c42010-08-26 23:35:15 +0000903 MDNode *Variable = DI->getVariable();
904 uint64_t Offset = DI->getOffset();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000905 SDDbgValue *SDV;
906 if (Val.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +0000907 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, Val)) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000908 SDV = DAG.getDbgValue(Variable, Val.getNode(),
909 Val.getResNo(), Offset, dl, DbgSDNodeOrder);
910 DAG.AddDbgValue(SDV, Val.getNode(), false);
911 }
Owen Anderson95771af2011-02-25 21:41:48 +0000912 } else
Devang Patelafeaae72010-12-06 22:39:26 +0000913 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000914 DanglingDebugInfoMap[V] = DanglingDebugInfo();
915 }
916}
917
Dan Gohman28a17352010-07-01 01:59:43 +0000918// getValue - Return an SDValue for the given Value.
Dan Gohman2048b852009-11-23 18:04:58 +0000919SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohman28a17352010-07-01 01:59:43 +0000920 // If we already have an SDValue for this value, use it. It's important
921 // to do this first, so that we don't create a CopyFromReg if we already
922 // have a regular SDValue.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000923 SDValue &N = NodeMap[V];
924 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000925
Dan Gohman28a17352010-07-01 01:59:43 +0000926 // If there's a virtual register allocated and initialized for this
927 // value, use it.
928 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
929 if (It != FuncInfo.ValueMap.end()) {
930 unsigned InReg = It->second;
931 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
932 SDValue Chain = DAG.getEntryNode();
Devang Patel8f314282011-01-25 18:09:58 +0000933 N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain,NULL);
934 resolveDanglingDebugInfo(V, N);
935 return N;
Dan Gohman28a17352010-07-01 01:59:43 +0000936 }
937
938 // Otherwise create a new SDValue and remember it.
939 SDValue Val = getValueImpl(V);
940 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000941 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000942 return Val;
943}
944
945/// getNonRegisterValue - Return an SDValue for the given Value, but
946/// don't look in FuncInfo.ValueMap for a virtual register.
947SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
948 // If we already have an SDValue for this value, use it.
949 SDValue &N = NodeMap[V];
950 if (N.getNode()) return N;
951
952 // Otherwise create a new SDValue and remember it.
953 SDValue Val = getValueImpl(V);
954 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000955 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000956 return Val;
957}
958
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000959/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohman28a17352010-07-01 01:59:43 +0000960/// Create an SDValue for the given value.
961SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Dan Gohman383b5f62010-04-17 15:32:28 +0000962 if (const Constant *C = dyn_cast<Constant>(V)) {
Owen Andersone50ed302009-08-10 22:56:29 +0000963 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000964
Dan Gohman383b5f62010-04-17 15:32:28 +0000965 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000966 return DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000967
Dan Gohman383b5f62010-04-17 15:32:28 +0000968 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Devang Patel0d881da2010-07-06 22:08:15 +0000969 return DAG.getGlobalAddress(GV, getCurDebugLoc(), VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000970
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000971 if (isa<ConstantPointerNull>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000972 return DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000973
Dan Gohman383b5f62010-04-17 15:32:28 +0000974 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000975 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000976
Nate Begeman9008ca62009-04-27 18:41:29 +0000977 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohman28a17352010-07-01 01:59:43 +0000978 return DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000979
Dan Gohman383b5f62010-04-17 15:32:28 +0000980 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000981 visit(CE->getOpcode(), *CE);
982 SDValue N1 = NodeMap[V];
Dan Gohmanac7d05c2010-04-16 16:55:18 +0000983 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000984 return N1;
985 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000986
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000987 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
988 SmallVector<SDValue, 4> Constants;
989 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
990 OI != OE; ++OI) {
991 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +0000992 // If the operand is an empty aggregate, there are no values.
993 if (!Val) continue;
994 // Add each leaf value from the operand to the Constants list
995 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000996 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
997 Constants.push_back(SDValue(Val, i));
998 }
Bill Wendling87710f02009-12-21 23:47:40 +0000999
Bill Wendling4533cac2010-01-28 21:51:40 +00001000 return DAG.getMergeValues(&Constants[0], Constants.size(),
1001 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001002 }
1003
Duncan Sands1df98592010-02-16 11:11:14 +00001004 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001005 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1006 "Unknown struct or array constant!");
1007
Owen Andersone50ed302009-08-10 22:56:29 +00001008 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001009 ComputeValueVTs(TLI, C->getType(), ValueVTs);
1010 unsigned NumElts = ValueVTs.size();
1011 if (NumElts == 0)
1012 return SDValue(); // empty struct
1013 SmallVector<SDValue, 4> Constants(NumElts);
1014 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00001015 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001016 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +00001017 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001018 else if (EltVT.isFloatingPoint())
1019 Constants[i] = DAG.getConstantFP(0, EltVT);
1020 else
1021 Constants[i] = DAG.getConstant(0, EltVT);
1022 }
Bill Wendling87710f02009-12-21 23:47:40 +00001023
Bill Wendling4533cac2010-01-28 21:51:40 +00001024 return DAG.getMergeValues(&Constants[0], NumElts,
1025 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001026 }
1027
Dan Gohman383b5f62010-04-17 15:32:28 +00001028 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +00001029 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +00001030
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001031 const VectorType *VecTy = cast<VectorType>(V->getType());
1032 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001033
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001034 // Now that we know the number and type of the elements, get that number of
1035 // elements into the Ops array based on what kind of constant it is.
1036 SmallVector<SDValue, 16> Ops;
Dan Gohman383b5f62010-04-17 15:32:28 +00001037 if (const ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001038 for (unsigned i = 0; i != NumElements; ++i)
1039 Ops.push_back(getValue(CP->getOperand(i)));
1040 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00001041 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +00001042 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001043
1044 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00001045 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001046 Op = DAG.getConstantFP(0, EltVT);
1047 else
1048 Op = DAG.getConstant(0, EltVT);
1049 Ops.assign(NumElements, Op);
1050 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001051
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001052 // Create a BUILD_VECTOR node.
Bill Wendling4533cac2010-01-28 21:51:40 +00001053 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
1054 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001055 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001056
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001057 // If this is a static alloca, generate it as the frameindex instead of
1058 // computation.
1059 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1060 DenseMap<const AllocaInst*, int>::iterator SI =
1061 FuncInfo.StaticAllocaMap.find(AI);
1062 if (SI != FuncInfo.StaticAllocaMap.end())
1063 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
1064 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001065
Dan Gohman28a17352010-07-01 01:59:43 +00001066 // If this is an instruction which fast-isel has deferred, select it now.
1067 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +00001068 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
1069 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
1070 SDValue Chain = DAG.getEntryNode();
1071 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Dan Gohman28a17352010-07-01 01:59:43 +00001072 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001073
Dan Gohman28a17352010-07-01 01:59:43 +00001074 llvm_unreachable("Can't get register for value!");
1075 return SDValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001076}
1077
Dan Gohman46510a72010-04-15 01:51:59 +00001078void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001079 SDValue Chain = getControlRoot();
1080 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00001081 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001082
Dan Gohman7451d3e2010-05-29 17:03:36 +00001083 if (!FuncInfo.CanLowerReturn) {
1084 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001085 const Function *F = I.getParent()->getParent();
1086
1087 // Emit a store of the return value through the virtual register.
1088 // Leave Outs empty so that LowerReturn won't try to load return
1089 // registers the usual way.
1090 SmallVector<EVT, 1> PtrValueVTs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001091 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001092 PtrValueVTs);
1093
1094 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1095 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001096
Owen Andersone50ed302009-08-10 22:56:29 +00001097 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001098 SmallVector<uint64_t, 4> Offsets;
1099 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001100 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001101
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001102 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendling87710f02009-12-21 23:47:40 +00001103 for (unsigned i = 0; i != NumValues; ++i) {
Chris Lattnera13b8602010-08-24 23:10:06 +00001104 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(),
1105 RetPtr.getValueType(), RetPtr,
1106 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendling87710f02009-12-21 23:47:40 +00001107 Chains[i] =
1108 DAG.getStore(Chain, getCurDebugLoc(),
1109 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattner84bd98a2010-09-21 18:58:22 +00001110 // FIXME: better loc info would be nice.
1111 Add, MachinePointerInfo(), false, false, 0);
Bill Wendling87710f02009-12-21 23:47:40 +00001112 }
1113
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001114 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
1115 MVT::Other, &Chains[0], NumValues);
Chris Lattner25d58372010-02-28 18:53:13 +00001116 } else if (I.getNumOperands() != 0) {
1117 SmallVector<EVT, 4> ValueVTs;
1118 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
1119 unsigned NumValues = ValueVTs.size();
1120 if (NumValues) {
1121 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001122 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1123 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001124
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001125 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001126
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001127 const Function *F = I.getParent()->getParent();
1128 if (F->paramHasAttr(0, Attribute::SExt))
1129 ExtendKind = ISD::SIGN_EXTEND;
1130 else if (F->paramHasAttr(0, Attribute::ZExt))
1131 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001132
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001133 // FIXME: C calling convention requires the return type to be promoted
1134 // to at least 32-bit. But this is not necessary for non-C calling
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001135 // conventions. The frontend should mark functions whose return values
1136 // require promoting with signext or zeroext attributes.
1137 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) {
1138 EVT MinVT = TLI.getRegisterType(*DAG.getContext(), MVT::i32);
1139 if (VT.bitsLT(MinVT))
1140 VT = MinVT;
1141 }
1142
1143 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
1144 EVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
1145 SmallVector<SDValue, 4> Parts(NumParts);
Bill Wendling46ada192010-03-02 01:55:18 +00001146 getCopyToParts(DAG, getCurDebugLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001147 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
1148 &Parts[0], NumParts, PartVT, ExtendKind);
1149
1150 // 'inreg' on function refers to return value
1151 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1152 if (F->paramHasAttr(0, Attribute::InReg))
1153 Flags.setInReg();
1154
1155 // Propagate extension type if any
1156 if (F->paramHasAttr(0, Attribute::SExt))
1157 Flags.setSExt();
1158 else if (F->paramHasAttr(0, Attribute::ZExt))
1159 Flags.setZExt();
1160
Dan Gohmanc9403652010-07-07 15:54:55 +00001161 for (unsigned i = 0; i < NumParts; ++i) {
1162 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
1163 /*isfixed=*/true));
1164 OutVals.push_back(Parts[i]);
1165 }
Evan Cheng3927f432009-03-25 20:20:11 +00001166 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001167 }
1168 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001169
1170 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001171 CallingConv::ID CallConv =
1172 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001173 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00001174 Outs, OutVals, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +00001175
1176 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00001177 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00001178 "LowerReturn didn't return a valid chain!");
1179
1180 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001181 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001182}
1183
Dan Gohmanad62f532009-04-23 23:13:24 +00001184/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1185/// created for it, emit nodes to copy the value into the virtual
1186/// registers.
Dan Gohman46510a72010-04-15 01:51:59 +00001187void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Dan Gohman33b7a292010-04-16 17:15:02 +00001188 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1189 if (VMI != FuncInfo.ValueMap.end()) {
1190 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1191 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohmanad62f532009-04-23 23:13:24 +00001192 }
1193}
1194
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001195/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1196/// the current basic block, add it to ValueMap now so that we'll get a
1197/// CopyTo/FromReg.
Dan Gohman46510a72010-04-15 01:51:59 +00001198void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001199 // No need to export constants.
1200 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001201
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001202 // Already exported?
1203 if (FuncInfo.isExportedInst(V)) return;
1204
1205 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1206 CopyValueToVirtualRegister(V, Reg);
1207}
1208
Dan Gohman46510a72010-04-15 01:51:59 +00001209bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman2048b852009-11-23 18:04:58 +00001210 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001211 // The operands of the setcc have to be in this block. We don't know
1212 // how to export them from some other block.
Dan Gohman46510a72010-04-15 01:51:59 +00001213 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001214 // Can export from current BB.
1215 if (VI->getParent() == FromBB)
1216 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001217
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001218 // Is already exported, noop.
1219 return FuncInfo.isExportedInst(V);
1220 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001221
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001222 // If this is an argument, we can export it if the BB is the entry block or
1223 // if it is already exported.
1224 if (isa<Argument>(V)) {
1225 if (FromBB == &FromBB->getParent()->getEntryBlock())
1226 return true;
1227
1228 // Otherwise, can only export this if it is already exported.
1229 return FuncInfo.isExportedInst(V);
1230 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001231
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001232 // Otherwise, constants can always be exported.
1233 return true;
1234}
1235
1236static bool InBlock(const Value *V, const BasicBlock *BB) {
1237 if (const Instruction *I = dyn_cast<Instruction>(V))
1238 return I->getParent() == BB;
1239 return true;
1240}
1241
Dan Gohmanc2277342008-10-17 21:16:08 +00001242/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1243/// This function emits a branch and is used at the leaves of an OR or an
1244/// AND operator tree.
1245///
1246void
Dan Gohman46510a72010-04-15 01:51:59 +00001247SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001248 MachineBasicBlock *TBB,
1249 MachineBasicBlock *FBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001250 MachineBasicBlock *CurBB,
1251 MachineBasicBlock *SwitchBB) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001252 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001253
Dan Gohmanc2277342008-10-17 21:16:08 +00001254 // If the leaf of the tree is a comparison, merge the condition into
1255 // the caseblock.
Dan Gohman46510a72010-04-15 01:51:59 +00001256 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001257 // The operands of the cmp have to be in this block. We don't know
1258 // how to export them from some other block. If this is the first block
1259 // of the sequence, no exporting is needed.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001260 if (CurBB == SwitchBB ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001261 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1262 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001263 ISD::CondCode Condition;
Dan Gohman46510a72010-04-15 01:51:59 +00001264 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001265 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohman46510a72010-04-15 01:51:59 +00001266 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001267 Condition = getFCmpCondCode(FC->getPredicate());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001268 } else {
1269 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001270 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001271 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001272
1273 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001274 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1275 SwitchCases.push_back(CB);
1276 return;
1277 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001278 }
1279
1280 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001281 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001282 NULL, TBB, FBB, CurBB);
1283 SwitchCases.push_back(CB);
1284}
1285
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001286/// FindMergedConditions - If Cond is an expression like
Dan Gohman46510a72010-04-15 01:51:59 +00001287void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001288 MachineBasicBlock *TBB,
1289 MachineBasicBlock *FBB,
1290 MachineBasicBlock *CurBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001291 MachineBasicBlock *SwitchBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001292 unsigned Opc) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001293 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohman46510a72010-04-15 01:51:59 +00001294 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001295 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001296 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1297 BOp->getParent() != CurBB->getBasicBlock() ||
1298 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1299 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001300 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001301 return;
1302 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001303
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001304 // Create TmpBB after CurBB.
1305 MachineFunction::iterator BBI = CurBB;
1306 MachineFunction &MF = DAG.getMachineFunction();
1307 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1308 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001309
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001310 if (Opc == Instruction::Or) {
1311 // Codegen X | Y as:
1312 // jmp_if_X TBB
1313 // jmp TmpBB
1314 // TmpBB:
1315 // jmp_if_Y TBB
1316 // jmp FBB
1317 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001318
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001319 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001320 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001321
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001322 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001323 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001324 } else {
1325 assert(Opc == Instruction::And && "Unknown merge op!");
1326 // Codegen X & Y as:
1327 // jmp_if_X TmpBB
1328 // jmp FBB
1329 // TmpBB:
1330 // jmp_if_Y TBB
1331 // jmp FBB
1332 //
1333 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001334
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001335 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001336 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001337
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001338 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001339 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001340 }
1341}
1342
1343/// If the set of cases should be emitted as a series of branches, return true.
1344/// If we should emit this as a bunch of and/or'd together conditions, return
1345/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001346bool
Dan Gohman2048b852009-11-23 18:04:58 +00001347SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001348 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001349
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001350 // If this is two comparisons of the same values or'd or and'd together, they
1351 // will get folded into a single comparison, so don't emit two blocks.
1352 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1353 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1354 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1355 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1356 return false;
1357 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001358
Chris Lattner133ce872010-01-02 00:00:03 +00001359 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1360 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1361 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1362 Cases[0].CC == Cases[1].CC &&
1363 isa<Constant>(Cases[0].CmpRHS) &&
1364 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1365 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1366 return false;
1367 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1368 return false;
1369 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00001370
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001371 return true;
1372}
1373
Dan Gohman46510a72010-04-15 01:51:59 +00001374void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001375 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001376
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001377 // Update machine-CFG edges.
1378 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1379
1380 // Figure out which block is immediately after the current one.
1381 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001382 MachineFunction::iterator BBI = BrMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001383 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001384 NextBlock = BBI;
1385
1386 if (I.isUnconditional()) {
1387 // Update machine-CFG edges.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001388 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001389
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001390 // If this is not a fall-through branch, emit the branch.
Bill Wendling4533cac2010-01-28 21:51:40 +00001391 if (Succ0MBB != NextBlock)
1392 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001393 MVT::Other, getControlRoot(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001394 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001395
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001396 return;
1397 }
1398
1399 // If this condition is one of the special cases we handle, do special stuff
1400 // now.
Dan Gohman46510a72010-04-15 01:51:59 +00001401 const Value *CondVal = I.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001402 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1403
1404 // If this is a series of conditions that are or'd or and'd together, emit
1405 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerde189be2010-11-30 18:12:52 +00001406 // As long as jumps are not expensive, this should improve performance.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001407 // For example, instead of something like:
1408 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001409 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001410 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001411 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001412 // or C, F
1413 // jnz foo
1414 // Emit:
1415 // cmp A, B
1416 // je foo
1417 // cmp D, E
1418 // jle foo
1419 //
Dan Gohman46510a72010-04-15 01:51:59 +00001420 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Owen Anderson95771af2011-02-25 21:41:48 +00001421 if (!TLI.isJumpExpensive() &&
Chris Lattnerde189be2010-11-30 18:12:52 +00001422 BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001423 (BOp->getOpcode() == Instruction::And ||
1424 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001425 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
1426 BOp->getOpcode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001427 // If the compares in later blocks need to use values not currently
1428 // exported from this block, export them now. This block should always
1429 // be the first entry.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001430 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001431
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001432 // Allow some cases to be rejected.
1433 if (ShouldEmitAsBranches(SwitchCases)) {
1434 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1435 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1436 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1437 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001438
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001439 // Emit the branch for this block.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001440 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001441 SwitchCases.erase(SwitchCases.begin());
1442 return;
1443 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001444
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001445 // Okay, we decided not to do this, remove any inserted MBB's and clear
1446 // SwitchCases.
1447 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001448 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001449
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001450 SwitchCases.clear();
1451 }
1452 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001453
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001454 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001455 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohman99be8ae2010-04-19 22:41:47 +00001456 NULL, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001457
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001458 // Use visitSwitchCase to actually insert the fast branch sequence for this
1459 // cond branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001460 visitSwitchCase(CB, BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001461}
1462
1463/// visitSwitchCase - Emits the necessary code to represent a single node in
1464/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001465void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1466 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001467 SDValue Cond;
1468 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001469 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001470
1471 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001472 if (CB.CmpMHS == NULL) {
1473 // Fold "(X == true)" to X and "(X == false)" to !X to
1474 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001475 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001476 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001477 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001478 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001479 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001480 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001481 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001482 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001483 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001484 } else {
1485 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
1486
Anton Korobeynikov23218582008-12-23 22:25:27 +00001487 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1488 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001489
1490 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001491 EVT VT = CmpOp.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001492
1493 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001494 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Dale Johannesenf5d97892009-02-04 01:48:28 +00001495 ISD::SETLE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001496 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001497 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001498 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001499 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001500 DAG.getConstant(High-Low, VT), ISD::SETULE);
1501 }
1502 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001503
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001504 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001505 SwitchBB->addSuccessor(CB.TrueBB);
1506 SwitchBB->addSuccessor(CB.FalseBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001507
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001508 // Set NextBlock to be the MBB immediately after the current one, if any.
1509 // This is used to avoid emitting unnecessary branches to the next block.
1510 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001511 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001512 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001513 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001514
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001515 // If the lhs block is the next block, invert the condition so that we can
1516 // fall through to the lhs instead of the rhs block.
1517 if (CB.TrueBB == NextBlock) {
1518 std::swap(CB.TrueBB, CB.FalseBB);
1519 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001520 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001521 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001522
Dale Johannesenf5d97892009-02-04 01:48:28 +00001523 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001524 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001525 DAG.getBasicBlock(CB.TrueBB));
Bill Wendling87710f02009-12-21 23:47:40 +00001526
Evan Cheng266a99d2010-09-23 06:51:55 +00001527 // Insert the false branch. Do this even if it's a fall through branch,
1528 // this makes it easier to do DAG optimizations which require inverting
1529 // the branch condition.
1530 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1531 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001532
1533 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001534}
1535
1536/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001537void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001538 // Emit the code for the jump table
1539 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001540 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001541 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1542 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001543 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001544 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
1545 MVT::Other, Index.getValue(1),
1546 Table, Index);
1547 DAG.setRoot(BrJumpTable);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001548}
1549
1550/// visitJumpTableHeader - This function emits necessary code to produce index
1551/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001552void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001553 JumpTableHeader &JTH,
1554 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001555 // Subtract the lowest switch case value from the value being switched on and
1556 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001557 // difference between smallest and largest cases.
1558 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001559 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001560 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001561 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001562
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001563 // The SDNode we just created, which holds the value being switched on minus
Dan Gohmanf451cb82010-02-10 16:03:48 +00001564 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001565 // can be used as an index into the jump table in a subsequent basic block.
1566 // This value may be smaller or larger than the target's pointer type, and
1567 // therefore require extension or truncating.
Bill Wendling87710f02009-12-21 23:47:40 +00001568 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001569
Dan Gohman89496d02010-07-02 00:10:16 +00001570 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001571 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1572 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001573 JT.Reg = JumpTableReg;
1574
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001575 // Emit the range check for the jump table, and branch to the default block
1576 // for the switch statement if the value being switched on exceeds the largest
1577 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001578 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001579 TLI.getSetCCResultType(Sub.getValueType()), Sub,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001580 DAG.getConstant(JTH.Last-JTH.First,VT),
1581 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001582
1583 // Set NextBlock to be the MBB immediately after the current one, if any.
1584 // This is used to avoid emitting unnecessary branches to the next block.
1585 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001586 MachineFunction::iterator BBI = SwitchBB;
Bill Wendling87710f02009-12-21 23:47:40 +00001587
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001588 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001589 NextBlock = BBI;
1590
Dale Johannesen66978ee2009-01-31 02:22:37 +00001591 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001592 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001593 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001594
Bill Wendling4533cac2010-01-28 21:51:40 +00001595 if (JT.MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001596 BrCond = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
1597 DAG.getBasicBlock(JT.MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001598
Bill Wendling87710f02009-12-21 23:47:40 +00001599 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001600}
1601
1602/// visitBitTestHeader - This function emits necessary code to produce value
1603/// suitable for "bit tests"
Dan Gohman99be8ae2010-04-19 22:41:47 +00001604void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1605 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001606 // Subtract the minimum value
1607 SDValue SwitchOp = getValue(B.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001608 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001609 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001610 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001611
1612 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001613 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001614 TLI.getSetCCResultType(Sub.getValueType()),
1615 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001616 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001617
Evan Chengd08e5b42011-01-06 01:02:44 +00001618 // Determine the type of the test operands.
1619 bool UsePtrType = false;
1620 if (!TLI.isTypeLegal(VT))
1621 UsePtrType = true;
1622 else {
1623 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
1624 if ((uint64_t)((int64_t)B.Cases[i].Mask >> VT.getSizeInBits()) + 1 >= 2) {
1625 // Switch table case range are encoded into series of masks.
1626 // Just use pointer type, it's guaranteed to fit.
1627 UsePtrType = true;
1628 break;
1629 }
1630 }
1631 if (UsePtrType) {
1632 VT = TLI.getPointerTy();
1633 Sub = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), VT);
1634 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001635
Evan Chengd08e5b42011-01-06 01:02:44 +00001636 B.RegVT = VT;
1637 B.Reg = FuncInfo.CreateReg(VT);
Dale Johannesena04b7572009-02-03 23:04:43 +00001638 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001639 B.Reg, Sub);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001640
1641 // Set NextBlock to be the MBB immediately after the current one, if any.
1642 // This is used to avoid emitting unnecessary branches to the next block.
1643 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001644 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001645 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001646 NextBlock = BBI;
1647
1648 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1649
Dan Gohman99be8ae2010-04-19 22:41:47 +00001650 SwitchBB->addSuccessor(B.Default);
1651 SwitchBB->addSuccessor(MBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001652
Dale Johannesen66978ee2009-01-31 02:22:37 +00001653 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001654 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001655 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001656
Evan Cheng8c1f4322010-09-23 18:32:19 +00001657 if (MBB != NextBlock)
1658 BrRange = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
1659 DAG.getBasicBlock(MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001660
Bill Wendling87710f02009-12-21 23:47:40 +00001661 DAG.setRoot(BrRange);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001662}
1663
1664/// visitBitTestCase - this function produces one "bit test"
Evan Chengd08e5b42011-01-06 01:02:44 +00001665void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
1666 MachineBasicBlock* NextMBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001667 unsigned Reg,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001668 BitTestCase &B,
1669 MachineBasicBlock *SwitchBB) {
Evan Chengd08e5b42011-01-06 01:02:44 +00001670 EVT VT = BB.RegVT;
1671 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1672 Reg, VT);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001673 SDValue Cmp;
1674 if (CountPopulation_64(B.Mask) == 1) {
1675 // Testing for a single bit; just compare the shift count with what it
1676 // would need to be to shift a 1 bit in that position.
1677 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001678 TLI.getSetCCResultType(VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001679 ShiftOp,
Evan Chengd08e5b42011-01-06 01:02:44 +00001680 DAG.getConstant(CountTrailingZeros_64(B.Mask), VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001681 ISD::SETEQ);
1682 } else {
1683 // Make desired shift
Evan Chengd08e5b42011-01-06 01:02:44 +00001684 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(), VT,
1685 DAG.getConstant(1, VT), ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001686
Dan Gohman8e0163a2010-06-24 02:06:24 +00001687 // Emit bit tests and jumps
1688 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001689 VT, SwitchVal, DAG.getConstant(B.Mask, VT));
Dan Gohman8e0163a2010-06-24 02:06:24 +00001690 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001691 TLI.getSetCCResultType(VT),
1692 AndOp, DAG.getConstant(0, VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001693 ISD::SETNE);
1694 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001695
Dan Gohman99be8ae2010-04-19 22:41:47 +00001696 SwitchBB->addSuccessor(B.TargetBB);
1697 SwitchBB->addSuccessor(NextMBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001698
Dale Johannesen66978ee2009-01-31 02:22:37 +00001699 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001700 MVT::Other, getControlRoot(),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001701 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001702
1703 // Set NextBlock to be the MBB immediately after the current one, if any.
1704 // This is used to avoid emitting unnecessary branches to the next block.
1705 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001706 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001707 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001708 NextBlock = BBI;
1709
Evan Cheng8c1f4322010-09-23 18:32:19 +00001710 if (NextMBB != NextBlock)
1711 BrAnd = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
1712 DAG.getBasicBlock(NextMBB));
Bill Wendling0777e922009-12-21 21:59:52 +00001713
Bill Wendling87710f02009-12-21 23:47:40 +00001714 DAG.setRoot(BrAnd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001715}
1716
Dan Gohman46510a72010-04-15 01:51:59 +00001717void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001718 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001719
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001720 // Retrieve successors.
1721 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1722 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1723
Gabor Greifb67e6b32009-01-15 11:10:44 +00001724 const Value *Callee(I.getCalledValue());
1725 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001726 visitInlineAsm(&I);
1727 else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001728 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001729
1730 // If the value of the invoke is used outside of its defining block, make it
1731 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001732 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001733
1734 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001735 InvokeMBB->addSuccessor(Return);
1736 InvokeMBB->addSuccessor(LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001737
1738 // Drop into normal successor.
Bill Wendling4533cac2010-01-28 21:51:40 +00001739 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
1740 MVT::Other, getControlRoot(),
1741 DAG.getBasicBlock(Return)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001742}
1743
Dan Gohman46510a72010-04-15 01:51:59 +00001744void SelectionDAGBuilder::visitUnwind(const UnwindInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001745}
1746
1747/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1748/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00001749bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
1750 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001751 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001752 MachineBasicBlock *Default,
1753 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001754 Case& BackCase = *(CR.Range.second-1);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001755
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001756 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001757 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001758 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001759 return false;
1760
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001761 // Get the MachineFunction which holds the current MBB. This is used when
1762 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001763 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001764
1765 // Figure out which block is immediately after the current one.
1766 MachineBasicBlock *NextBlock = 0;
1767 MachineFunction::iterator BBI = CR.CaseBB;
1768
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001769 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001770 NextBlock = BBI;
1771
Benjamin Kramerce750f02010-11-22 09:45:38 +00001772 // If any two of the cases has the same destination, and if one value
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001773 // is the same as the other, but has one bit unset that the other has set,
1774 // use bit manipulation to do two compares at once. For example:
1775 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Benjamin Kramerce750f02010-11-22 09:45:38 +00001776 // TODO: This could be extended to merge any 2 cases in switches with 3 cases.
1777 // TODO: Handle cases where CR.CaseBB != SwitchBB.
1778 if (Size == 2 && CR.CaseBB == SwitchBB) {
1779 Case &Small = *CR.Range.first;
1780 Case &Big = *(CR.Range.second-1);
1781
1782 if (Small.Low == Small.High && Big.Low == Big.High && Small.BB == Big.BB) {
1783 const APInt& SmallValue = cast<ConstantInt>(Small.Low)->getValue();
1784 const APInt& BigValue = cast<ConstantInt>(Big.Low)->getValue();
1785
1786 // Check that there is only one bit different.
1787 if (BigValue.countPopulation() == SmallValue.countPopulation() + 1 &&
1788 (SmallValue | BigValue) == BigValue) {
1789 // Isolate the common bit.
1790 APInt CommonBit = BigValue & ~SmallValue;
1791 assert((SmallValue | CommonBit) == BigValue &&
1792 CommonBit.countPopulation() == 1 && "Not a common bit?");
1793
1794 SDValue CondLHS = getValue(SV);
1795 EVT VT = CondLHS.getValueType();
1796 DebugLoc DL = getCurDebugLoc();
1797
1798 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
1799 DAG.getConstant(CommonBit, VT));
1800 SDValue Cond = DAG.getSetCC(DL, MVT::i1,
1801 Or, DAG.getConstant(BigValue, VT),
1802 ISD::SETEQ);
1803
1804 // Update successor info.
1805 SwitchBB->addSuccessor(Small.BB);
1806 SwitchBB->addSuccessor(Default);
1807
1808 // Insert the true branch.
1809 SDValue BrCond = DAG.getNode(ISD::BRCOND, DL, MVT::Other,
1810 getControlRoot(), Cond,
1811 DAG.getBasicBlock(Small.BB));
1812
1813 // Insert the false branch.
1814 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
1815 DAG.getBasicBlock(Default));
1816
1817 DAG.setRoot(BrCond);
1818 return true;
1819 }
1820 }
1821 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001822
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001823 // Rearrange the case blocks so that the last one falls through if possible.
1824 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
1825 // The last case block won't fall through into 'NextBlock' if we emit the
1826 // branches in this order. See if rearranging a case value would help.
1827 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
1828 if (I->BB == NextBlock) {
1829 std::swap(*I, BackCase);
1830 break;
1831 }
1832 }
1833 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001834
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001835 // Create a CaseBlock record representing a conditional branch to
1836 // the Case's target mbb if the value being switched on SV is equal
1837 // to C.
1838 MachineBasicBlock *CurBlock = CR.CaseBB;
1839 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1840 MachineBasicBlock *FallThrough;
1841 if (I != E-1) {
1842 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
1843 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001844
1845 // Put SV in a virtual register to make it available from the new blocks.
1846 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001847 } else {
1848 // If the last case doesn't match, go to the default block.
1849 FallThrough = Default;
1850 }
1851
Dan Gohman46510a72010-04-15 01:51:59 +00001852 const Value *RHS, *LHS, *MHS;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001853 ISD::CondCode CC;
1854 if (I->High == I->Low) {
1855 // This is just small small case range :) containing exactly 1 case
1856 CC = ISD::SETEQ;
1857 LHS = SV; RHS = I->High; MHS = NULL;
1858 } else {
1859 CC = ISD::SETLE;
1860 LHS = I->Low; MHS = SV; RHS = I->High;
1861 }
1862 CaseBlock CB(CC, LHS, RHS, MHS, I->BB, FallThrough, CurBlock);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001863
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001864 // If emitting the first comparison, just call visitSwitchCase to emit the
1865 // code into the current block. Otherwise, push the CaseBlock onto the
1866 // vector to be later processed by SDISel, and insert the node's MBB
1867 // before the next MBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001868 if (CurBlock == SwitchBB)
1869 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001870 else
1871 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001872
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001873 CurBlock = FallThrough;
1874 }
1875
1876 return true;
1877}
1878
1879static inline bool areJTsAllowed(const TargetLowering &TLI) {
1880 return !DisableJumpTables &&
Owen Anderson825b72b2009-08-11 20:47:22 +00001881 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
1882 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001883}
Anton Korobeynikov23218582008-12-23 22:25:27 +00001884
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001885static APInt ComputeRange(const APInt &First, const APInt &Last) {
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001886 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
Jay Foad40f8f622010-12-07 08:25:19 +00001887 APInt LastExt = Last.sext(BitWidth), FirstExt = First.sext(BitWidth);
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001888 return (LastExt - FirstExt + 1ULL);
1889}
1890
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001891/// handleJTSwitchCase - Emit jumptable for current switch case range
Dan Gohman2048b852009-11-23 18:04:58 +00001892bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec& CR,
1893 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001894 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001895 MachineBasicBlock* Default,
1896 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001897 Case& FrontCase = *CR.Range.first;
1898 Case& BackCase = *(CR.Range.second-1);
1899
Chris Lattnere880efe2009-11-07 07:50:34 +00001900 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1901 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001902
Chris Lattnere880efe2009-11-07 07:50:34 +00001903 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001904 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1905 I!=E; ++I)
1906 TSize += I->size();
1907
Dan Gohmane0567812010-04-08 23:03:40 +00001908 if (!areJTsAllowed(TLI) || TSize.ult(4))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001909 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001910
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001911 APInt Range = ComputeRange(First, Last);
Chris Lattnere880efe2009-11-07 07:50:34 +00001912 double Density = TSize.roundToDouble() / Range.roundToDouble();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001913 if (Density < 0.4)
1914 return false;
1915
David Greene4b69d992010-01-05 01:24:57 +00001916 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001917 << "First entry: " << First << ". Last entry: " << Last << '\n'
1918 << "Range: " << Range
Jim Grosbach3fc83172011-02-25 03:59:03 +00001919 << ". Size: " << TSize << ". Density: " << Density << "\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001920
1921 // Get the MachineFunction which holds the current MBB. This is used when
1922 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001923 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001924
1925 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001926 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001927 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001928
1929 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1930
1931 // Create a new basic block to hold the code for loading the address
1932 // of the jump table, and jumping to it. Update successor information;
1933 // we will either branch to the default case for the switch, or the jump
1934 // table.
1935 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1936 CurMF->insert(BBI, JumpTableBB);
1937 CR.CaseBB->addSuccessor(Default);
1938 CR.CaseBB->addSuccessor(JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001939
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001940 // Build a vector of destination BBs, corresponding to each target
1941 // of the jump table. If the value of the jump table slot corresponds to
1942 // a case statement, push the case's BB onto the vector, otherwise, push
1943 // the default BB.
1944 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001945 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001946 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattner071c62f2010-01-25 23:26:13 +00001947 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
1948 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001949
1950 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001951 DestBBs.push_back(I->BB);
1952 if (TEI==High)
1953 ++I;
1954 } else {
1955 DestBBs.push_back(Default);
1956 }
1957 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001958
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001959 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001960 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
1961 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001962 E = DestBBs.end(); I != E; ++I) {
1963 if (!SuccsHandled[(*I)->getNumber()]) {
1964 SuccsHandled[(*I)->getNumber()] = true;
1965 JumpTableBB->addSuccessor(*I);
1966 }
1967 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001968
Bob Wilsond1ec31d2010-03-18 18:42:41 +00001969 // Create a jump table index for this jump table.
Chris Lattner071c62f2010-01-25 23:26:13 +00001970 unsigned JTEncoding = TLI.getJumpTableEncoding();
1971 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilsond1ec31d2010-03-18 18:42:41 +00001972 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001973
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001974 // Set the jump table information so that we can codegen it as a second
1975 // MachineBasicBlock
1976 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman99be8ae2010-04-19 22:41:47 +00001977 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
1978 if (CR.CaseBB == SwitchBB)
1979 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001980
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001981 JTCases.push_back(JumpTableBlock(JTH, JT));
1982
1983 return true;
1984}
1985
1986/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
1987/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00001988bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
1989 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001990 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001991 MachineBasicBlock *Default,
1992 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001993 // Get the MachineFunction which holds the current MBB. This is used when
1994 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001995 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001996
1997 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001998 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001999 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002000
2001 Case& FrontCase = *CR.Range.first;
2002 Case& BackCase = *(CR.Range.second-1);
2003 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2004
2005 // Size is the number of Cases represented by this range.
2006 unsigned Size = CR.Range.second - CR.Range.first;
2007
Chris Lattnere880efe2009-11-07 07:50:34 +00002008 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2009 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002010 double FMetric = 0;
2011 CaseItr Pivot = CR.Range.first + Size/2;
2012
2013 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
2014 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00002015 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002016 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2017 I!=E; ++I)
2018 TSize += I->size();
2019
Chris Lattnere880efe2009-11-07 07:50:34 +00002020 APInt LSize = FrontCase.size();
2021 APInt RSize = TSize-LSize;
David Greene4b69d992010-01-05 01:24:57 +00002022 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002023 << "First: " << First << ", Last: " << Last <<'\n'
2024 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002025 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
2026 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00002027 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
2028 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002029 APInt Range = ComputeRange(LEnd, RBegin);
2030 assert((Range - 2ULL).isNonNegative() &&
2031 "Invalid case distance");
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002032 double LDensity = (double)LSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002033 (LEnd - First + 1ULL).roundToDouble();
2034 double RDensity = (double)RSize.roundToDouble() /
2035 (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002036 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002037 // Should always split in some non-trivial place
David Greene4b69d992010-01-05 01:24:57 +00002038 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002039 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
2040 << "LDensity: " << LDensity
2041 << ", RDensity: " << RDensity << '\n'
2042 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002043 if (FMetric < Metric) {
2044 Pivot = J;
2045 FMetric = Metric;
David Greene4b69d992010-01-05 01:24:57 +00002046 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002047 }
2048
2049 LSize += J->size();
2050 RSize -= J->size();
2051 }
2052 if (areJTsAllowed(TLI)) {
2053 // If our case is dense we *really* should handle it earlier!
2054 assert((FMetric > 0) && "Should handle dense range earlier!");
2055 } else {
2056 Pivot = CR.Range.first + Size/2;
2057 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002058
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002059 CaseRange LHSR(CR.Range.first, Pivot);
2060 CaseRange RHSR(Pivot, CR.Range.second);
2061 Constant *C = Pivot->Low;
2062 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002063
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002064 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002065 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002066 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002067 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002068 // Pivot's Value, then we can branch directly to the LHS's Target,
2069 // rather than creating a leaf node for it.
2070 if ((LHSR.second - LHSR.first) == 1 &&
2071 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002072 cast<ConstantInt>(C)->getValue() ==
2073 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002074 TrueBB = LHSR.first->BB;
2075 } else {
2076 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2077 CurMF->insert(BBI, TrueBB);
2078 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002079
2080 // Put SV in a virtual register to make it available from the new blocks.
2081 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002082 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002083
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002084 // Similar to the optimization above, if the Value being switched on is
2085 // known to be less than the Constant CR.LT, and the current Case Value
2086 // is CR.LT - 1, then we can branch directly to the target block for
2087 // the current Case Value, rather than emitting a RHS leaf node for it.
2088 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002089 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
2090 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002091 FalseBB = RHSR.first->BB;
2092 } else {
2093 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2094 CurMF->insert(BBI, FalseBB);
2095 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002096
2097 // Put SV in a virtual register to make it available from the new blocks.
2098 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002099 }
2100
2101 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002102 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002103 // Otherwise, branch to LHS.
2104 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
2105
Dan Gohman99be8ae2010-04-19 22:41:47 +00002106 if (CR.CaseBB == SwitchBB)
2107 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002108 else
2109 SwitchCases.push_back(CB);
2110
2111 return true;
2112}
2113
2114/// handleBitTestsSwitchCase - if current case range has few destination and
2115/// range span less, than machine word bitwidth, encode case range into series
2116/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00002117bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2118 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002119 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002120 MachineBasicBlock* Default,
2121 MachineBasicBlock *SwitchBB){
Owen Andersone50ed302009-08-10 22:56:29 +00002122 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002123 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002124
2125 Case& FrontCase = *CR.Range.first;
2126 Case& BackCase = *(CR.Range.second-1);
2127
2128 // Get the MachineFunction which holds the current MBB. This is used when
2129 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002130 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002131
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00002132 // If target does not have legal shift left, do not emit bit tests at all.
2133 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
2134 return false;
2135
Anton Korobeynikov23218582008-12-23 22:25:27 +00002136 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002137 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2138 I!=E; ++I) {
2139 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002140 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002141 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002142
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002143 // Count unique destinations
2144 SmallSet<MachineBasicBlock*, 4> Dests;
2145 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2146 Dests.insert(I->BB);
2147 if (Dests.size() > 3)
2148 // Don't bother the code below, if there are too much unique destinations
2149 return false;
2150 }
David Greene4b69d992010-01-05 01:24:57 +00002151 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002152 << Dests.size() << '\n'
2153 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002154
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002155 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002156 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2157 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002158 APInt cmpRange = maxValue - minValue;
2159
David Greene4b69d992010-01-05 01:24:57 +00002160 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002161 << "Low bound: " << minValue << '\n'
2162 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002163
Dan Gohmane0567812010-04-08 23:03:40 +00002164 if (cmpRange.uge(IntPtrBits) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002165 (!(Dests.size() == 1 && numCmps >= 3) &&
2166 !(Dests.size() == 2 && numCmps >= 5) &&
2167 !(Dests.size() >= 3 && numCmps >= 6)))
2168 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002169
David Greene4b69d992010-01-05 01:24:57 +00002170 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00002171 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2172
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002173 // Optimize the case where all the case values fit in a
2174 // word without having to subtract minValue. In this case,
2175 // we can optimize away the subtraction.
Dan Gohmane0567812010-04-08 23:03:40 +00002176 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002177 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002178 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002179 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002180 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002181
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002182 CaseBitsVector CasesBits;
2183 unsigned i, count = 0;
2184
2185 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2186 MachineBasicBlock* Dest = I->BB;
2187 for (i = 0; i < count; ++i)
2188 if (Dest == CasesBits[i].BB)
2189 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002190
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002191 if (i == count) {
2192 assert((count < 3) && "Too much destinations to test!");
2193 CasesBits.push_back(CaseBits(0, Dest, 0));
2194 count++;
2195 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002196
2197 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2198 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2199
2200 uint64_t lo = (lowValue - lowBound).getZExtValue();
2201 uint64_t hi = (highValue - lowBound).getZExtValue();
2202
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002203 for (uint64_t j = lo; j <= hi; j++) {
2204 CasesBits[i].Mask |= 1ULL << j;
2205 CasesBits[i].Bits++;
2206 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002207
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002208 }
2209 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00002210
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002211 BitTestInfo BTC;
2212
2213 // Figure out which block is immediately after the current one.
2214 MachineFunction::iterator BBI = CR.CaseBB;
2215 ++BBI;
2216
2217 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2218
David Greene4b69d992010-01-05 01:24:57 +00002219 DEBUG(dbgs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002220 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene4b69d992010-01-05 01:24:57 +00002221 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002222 << ", Bits: " << CasesBits[i].Bits
2223 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002224
2225 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2226 CurMF->insert(BBI, CaseBB);
2227 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2228 CaseBB,
2229 CasesBits[i].BB));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002230
2231 // Put SV in a virtual register to make it available from the new blocks.
2232 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002233 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002234
2235 BitTestBlock BTB(lowBound, cmpRange, SV,
Evan Chengd08e5b42011-01-06 01:02:44 +00002236 -1U, MVT::Other, (CR.CaseBB == SwitchBB),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002237 CR.CaseBB, Default, BTC);
2238
Dan Gohman99be8ae2010-04-19 22:41:47 +00002239 if (CR.CaseBB == SwitchBB)
2240 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002241
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002242 BitTestCases.push_back(BTB);
2243
2244 return true;
2245}
2246
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002247/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00002248size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2249 const SwitchInst& SI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002250 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002251
2252 // Start with "simple" cases
Anton Korobeynikov23218582008-12-23 22:25:27 +00002253 for (size_t i = 1; i < SI.getNumSuccessors(); ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002254 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SI.getSuccessor(i)];
2255 Cases.push_back(Case(SI.getSuccessorValue(i),
2256 SI.getSuccessorValue(i),
2257 SMBB));
2258 }
2259 std::sort(Cases.begin(), Cases.end(), CaseCmp());
2260
2261 // Merge case into clusters
Anton Korobeynikov23218582008-12-23 22:25:27 +00002262 if (Cases.size() >= 2)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002263 // Must recompute end() each iteration because it may be
2264 // invalidated by erase if we hold on to it
Nick Lewyckyed4efd32011-01-28 04:00:15 +00002265 for (CaseItr I = Cases.begin(), J = llvm::next(Cases.begin());
2266 J != Cases.end(); ) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002267 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2268 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002269 MachineBasicBlock* nextBB = J->BB;
2270 MachineBasicBlock* currentBB = I->BB;
2271
2272 // If the two neighboring cases go to the same destination, merge them
2273 // into a single case.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002274 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002275 I->High = J->High;
2276 J = Cases.erase(J);
2277 } else {
2278 I = J++;
2279 }
2280 }
2281
2282 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2283 if (I->Low != I->High)
2284 // A range counts double, since it requires two compares.
2285 ++numCmps;
2286 }
2287
2288 return numCmps;
2289}
2290
Jakob Stoklund Olesen2622f462010-09-30 19:44:31 +00002291void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2292 MachineBasicBlock *Last) {
2293 // Update JTCases.
2294 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2295 if (JTCases[i].first.HeaderBB == First)
2296 JTCases[i].first.HeaderBB = Last;
2297
2298 // Update BitTestCases.
2299 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2300 if (BitTestCases[i].Parent == First)
2301 BitTestCases[i].Parent = Last;
2302}
2303
Dan Gohman46510a72010-04-15 01:51:59 +00002304void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohman84023e02010-07-10 09:00:22 +00002305 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002306
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002307 // Figure out which block is immediately after the current one.
2308 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002309 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2310
2311 // If there is only the default destination, branch to it if it is not the
2312 // next basic block. Otherwise, just fall through.
2313 if (SI.getNumOperands() == 2) {
2314 // Update machine-CFG edges.
2315
2316 // If this is not a fall-through branch, emit the branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002317 SwitchMBB->addSuccessor(Default);
Bill Wendling4533cac2010-01-28 21:51:40 +00002318 if (Default != NextBlock)
2319 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
2320 MVT::Other, getControlRoot(),
2321 DAG.getBasicBlock(Default)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002322
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002323 return;
2324 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002325
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002326 // If there are any non-default case statements, create a vector of Cases
2327 // representing each one, and sort the vector so that we can efficiently
2328 // create a binary search tree from them.
2329 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002330 size_t numCmps = Clusterify(Cases, SI);
David Greene4b69d992010-01-05 01:24:57 +00002331 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002332 << ". Total compares: " << numCmps << '\n');
Devang Patel8a84e442009-01-05 17:31:22 +00002333 numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002334
2335 // Get the Value to be switched on and default basic blocks, which will be
2336 // inserted into CaseBlock records, representing basic blocks in the binary
2337 // search tree.
Dan Gohman46510a72010-04-15 01:51:59 +00002338 const Value *SV = SI.getOperand(0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002339
2340 // Push the initial CaseRec onto the worklist
2341 CaseRecVector WorkList;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002342 WorkList.push_back(CaseRec(SwitchMBB,0,0,
2343 CaseRange(Cases.begin(),Cases.end())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002344
2345 while (!WorkList.empty()) {
2346 // Grab a record representing a case range to process off the worklist
2347 CaseRec CR = WorkList.back();
2348 WorkList.pop_back();
2349
Dan Gohman99be8ae2010-04-19 22:41:47 +00002350 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002351 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002352
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002353 // If the range has few cases (two or less) emit a series of specific
2354 // tests.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002355 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002356 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002357
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002358 // If the switch has more than 5 blocks, and at least 40% dense, and the
2359 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002360 // lowering the switch to a binary tree of conditional branches.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002361 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002362 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002363
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002364 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2365 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002366 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002367 }
2368}
2369
Dan Gohman46510a72010-04-15 01:51:59 +00002370void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00002371 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002372
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002373 // Update machine-CFG edges with unique successors.
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002374 SmallVector<BasicBlock*, 32> succs;
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002375 succs.reserve(I.getNumSuccessors());
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002376 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i)
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002377 succs.push_back(I.getSuccessor(i));
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002378 array_pod_sort(succs.begin(), succs.end());
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002379 succs.erase(std::unique(succs.begin(), succs.end()), succs.end());
2380 for (unsigned i = 0, e = succs.size(); i != e; ++i)
Dan Gohman99be8ae2010-04-19 22:41:47 +00002381 IndirectBrMBB->addSuccessor(FuncInfo.MBBMap[succs[i]]);
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002382
Bill Wendling4533cac2010-01-28 21:51:40 +00002383 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurDebugLoc(),
2384 MVT::Other, getControlRoot(),
2385 getValue(I.getAddress())));
Bill Wendling49fcff82009-12-21 22:30:11 +00002386}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002387
Dan Gohman46510a72010-04-15 01:51:59 +00002388void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002389 // -0.0 - X --> fneg
2390 const Type *Ty = I.getType();
Chris Lattner2ca5c862011-02-15 00:14:00 +00002391 if (isa<Constant>(I.getOperand(0)) &&
2392 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2393 SDValue Op2 = getValue(I.getOperand(1));
2394 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2395 Op2.getValueType(), Op2));
2396 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002397 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002398
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002399 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002400}
2401
Dan Gohman46510a72010-04-15 01:51:59 +00002402void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002403 SDValue Op1 = getValue(I.getOperand(0));
2404 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002405 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
2406 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002407}
2408
Dan Gohman46510a72010-04-15 01:51:59 +00002409void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002410 SDValue Op1 = getValue(I.getOperand(0));
2411 SDValue Op2 = getValue(I.getOperand(1));
Owen Anderson95771af2011-02-25 21:41:48 +00002412
2413 MVT ShiftTy = TLI.getShiftAmountTy(Op2.getValueType());
2414
Chris Lattnerd3027732011-02-13 09:02:52 +00002415 // Coerce the shift amount to the right type if we can.
2416 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
Chris Lattner915eeb42011-02-13 09:10:56 +00002417 unsigned ShiftSize = ShiftTy.getSizeInBits();
2418 unsigned Op2Size = Op2.getValueType().getSizeInBits();
Chris Lattnerd3027732011-02-13 09:02:52 +00002419 DebugLoc DL = getCurDebugLoc();
Owen Anderson95771af2011-02-25 21:41:48 +00002420
Dan Gohman57fc82d2009-04-09 03:51:29 +00002421 // If the operand is smaller than the shift count type, promote it.
Chris Lattnerd3027732011-02-13 09:02:52 +00002422 if (ShiftSize > Op2Size)
2423 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
Owen Anderson95771af2011-02-25 21:41:48 +00002424
Dan Gohman57fc82d2009-04-09 03:51:29 +00002425 // If the operand is larger than the shift count type but the shift
2426 // count type has enough bits to represent any shift value, truncate
2427 // it now. This is a common case and it exposes the truncate to
2428 // optimization early.
Chris Lattnerd3027732011-02-13 09:02:52 +00002429 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2430 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2431 // Otherwise we'll need to temporarily settle for some other convenient
Chris Lattnere0751182011-02-13 19:09:16 +00002432 // type. Type legalization will make adjustments once the shiftee is split.
Chris Lattnerd3027732011-02-13 09:02:52 +00002433 else
Chris Lattnere0751182011-02-13 19:09:16 +00002434 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002435 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002436
Bill Wendling4533cac2010-01-28 21:51:40 +00002437 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
2438 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002439}
2440
Dan Gohman46510a72010-04-15 01:51:59 +00002441void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002442 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002443 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002444 predicate = IC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002445 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002446 predicate = ICmpInst::Predicate(IC->getPredicate());
2447 SDValue Op1 = getValue(I.getOperand(0));
2448 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002449 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002450
Owen Andersone50ed302009-08-10 22:56:29 +00002451 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002452 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002453}
2454
Dan Gohman46510a72010-04-15 01:51:59 +00002455void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002456 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002457 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002458 predicate = FC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002459 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002460 predicate = FCmpInst::Predicate(FC->getPredicate());
2461 SDValue Op1 = getValue(I.getOperand(0));
2462 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002463 ISD::CondCode Condition = getFCmpCondCode(predicate);
Owen Andersone50ed302009-08-10 22:56:29 +00002464 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002465 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002466}
2467
Dan Gohman46510a72010-04-15 01:51:59 +00002468void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002469 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002470 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2471 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002472 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002473
Bill Wendling49fcff82009-12-21 22:30:11 +00002474 SmallVector<SDValue, 4> Values(NumValues);
2475 SDValue Cond = getValue(I.getOperand(0));
2476 SDValue TrueVal = getValue(I.getOperand(1));
2477 SDValue FalseVal = getValue(I.getOperand(2));
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002478
Bill Wendling4533cac2010-01-28 21:51:40 +00002479 for (unsigned i = 0; i != NumValues; ++i)
Bill Wendling49fcff82009-12-21 22:30:11 +00002480 Values[i] = DAG.getNode(ISD::SELECT, getCurDebugLoc(),
Chris Lattnerb3e87b22010-03-12 07:15:36 +00002481 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
2482 Cond,
Bill Wendling49fcff82009-12-21 22:30:11 +00002483 SDValue(TrueVal.getNode(),
2484 TrueVal.getResNo() + i),
2485 SDValue(FalseVal.getNode(),
2486 FalseVal.getResNo() + i));
2487
Bill Wendling4533cac2010-01-28 21:51:40 +00002488 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2489 DAG.getVTList(&ValueVTs[0], NumValues),
2490 &Values[0], NumValues));
Bill Wendling49fcff82009-12-21 22:30:11 +00002491}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002492
Dan Gohman46510a72010-04-15 01:51:59 +00002493void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002494 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2495 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002496 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002497 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002498}
2499
Dan Gohman46510a72010-04-15 01:51:59 +00002500void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002501 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2502 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2503 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002504 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002505 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002506}
2507
Dan Gohman46510a72010-04-15 01:51:59 +00002508void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002509 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2510 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2511 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002512 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002513 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002514}
2515
Dan Gohman46510a72010-04-15 01:51:59 +00002516void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002517 // FPTrunc is never a no-op cast, no need to check
2518 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002519 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002520 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
2521 DestVT, N, DAG.getIntPtrConstant(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002522}
2523
Dan Gohman46510a72010-04-15 01:51:59 +00002524void SelectionDAGBuilder::visitFPExt(const User &I){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002525 // FPTrunc is never a no-op cast, no need to check
2526 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002527 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002528 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002529}
2530
Dan Gohman46510a72010-04-15 01:51:59 +00002531void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002532 // FPToUI is never a no-op cast, no need to check
2533 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002534 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002535 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002536}
2537
Dan Gohman46510a72010-04-15 01:51:59 +00002538void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002539 // FPToSI is never a no-op cast, no need to check
2540 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002541 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002542 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002543}
2544
Dan Gohman46510a72010-04-15 01:51:59 +00002545void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002546 // UIToFP is never a no-op cast, no need to check
2547 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002548 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002549 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002550}
2551
Dan Gohman46510a72010-04-15 01:51:59 +00002552void SelectionDAGBuilder::visitSIToFP(const User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002553 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002554 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002555 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002556 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002557}
2558
Dan Gohman46510a72010-04-15 01:51:59 +00002559void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002560 // What to do depends on the size of the integer and the size of the pointer.
2561 // We can either truncate, zero extend, or no-op, accordingly.
2562 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002563 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002564 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002565}
2566
Dan Gohman46510a72010-04-15 01:51:59 +00002567void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002568 // What to do depends on the size of the integer and the size of the pointer.
2569 // We can either truncate, zero extend, or no-op, accordingly.
2570 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002571 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002572 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002573}
2574
Dan Gohman46510a72010-04-15 01:51:59 +00002575void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002576 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002577 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002578
Bill Wendling49fcff82009-12-21 22:30:11 +00002579 // BitCast assures us that source and destination are the same size so this is
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002580 // either a BITCAST or a no-op.
Bill Wendling4533cac2010-01-28 21:51:40 +00002581 if (DestVT != N.getValueType())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002582 setValue(&I, DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00002583 DestVT, N)); // convert types.
2584 else
Bill Wendling49fcff82009-12-21 22:30:11 +00002585 setValue(&I, N); // noop cast.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002586}
2587
Dan Gohman46510a72010-04-15 01:51:59 +00002588void SelectionDAGBuilder::visitInsertElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002589 SDValue InVec = getValue(I.getOperand(0));
2590 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002591 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002592 TLI.getPointerTy(),
2593 getValue(I.getOperand(2)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002594 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
2595 TLI.getValueType(I.getType()),
2596 InVec, InVal, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002597}
2598
Dan Gohman46510a72010-04-15 01:51:59 +00002599void SelectionDAGBuilder::visitExtractElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002600 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002601 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002602 TLI.getPointerTy(),
2603 getValue(I.getOperand(1)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002604 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2605 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002606}
2607
Mon P Wangaeb06d22008-11-10 04:46:22 +00002608// Utility for visitShuffleVector - Returns true if the mask is mask starting
2609// from SIndx and increasing to the element length (undefs are allowed).
Nate Begeman5a5ca152009-04-29 05:20:52 +00002610static bool SequentialMask(SmallVectorImpl<int> &Mask, unsigned SIndx) {
2611 unsigned MaskNumElts = Mask.size();
2612 for (unsigned i = 0; i != MaskNumElts; ++i)
2613 if ((Mask[i] >= 0) && (Mask[i] != (int)(i + SIndx)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002614 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002615 return true;
2616}
2617
Dan Gohman46510a72010-04-15 01:51:59 +00002618void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002619 SmallVector<int, 8> Mask;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002620 SDValue Src1 = getValue(I.getOperand(0));
2621 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002622
Nate Begeman9008ca62009-04-27 18:41:29 +00002623 // Convert the ConstantVector mask operand into an array of ints, with -1
2624 // representing undef values.
2625 SmallVector<Constant*, 8> MaskElts;
Chris Lattnerb29d5962010-02-01 20:48:08 +00002626 cast<Constant>(I.getOperand(2))->getVectorElements(MaskElts);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002627 unsigned MaskNumElts = MaskElts.size();
2628 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002629 if (isa<UndefValue>(MaskElts[i]))
2630 Mask.push_back(-1);
2631 else
2632 Mask.push_back(cast<ConstantInt>(MaskElts[i])->getSExtValue());
2633 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002634
Owen Andersone50ed302009-08-10 22:56:29 +00002635 EVT VT = TLI.getValueType(I.getType());
2636 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002637 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002638
Mon P Wangc7849c22008-11-16 05:06:27 +00002639 if (SrcNumElts == MaskNumElts) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002640 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2641 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002642 return;
2643 }
2644
2645 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002646 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2647 // Mask is longer than the source vectors and is a multiple of the source
2648 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002649 // lengths match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002650 if (SrcNumElts*2 == MaskNumElts && SequentialMask(Mask, 0)) {
2651 // The shuffle is concatenating two vectors together.
Bill Wendling4533cac2010-01-28 21:51:40 +00002652 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2653 VT, Src1, Src2));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002654 return;
2655 }
2656
Mon P Wangc7849c22008-11-16 05:06:27 +00002657 // Pad both vectors with undefs to make them the same length as the mask.
2658 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002659 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2660 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002661 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002662
Nate Begeman9008ca62009-04-27 18:41:29 +00002663 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2664 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002665 MOps1[0] = Src1;
2666 MOps2[0] = Src2;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002667
2668 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2669 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002670 &MOps1[0], NumConcat);
2671 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002672 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002673 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002674
Mon P Wangaeb06d22008-11-10 04:46:22 +00002675 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002676 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002677 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002678 int Idx = Mask[i];
Nate Begeman5a5ca152009-04-29 05:20:52 +00002679 if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002680 MappedOps.push_back(Idx);
2681 else
2682 MappedOps.push_back(Idx + MaskNumElts - SrcNumElts);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002683 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002684
Bill Wendling4533cac2010-01-28 21:51:40 +00002685 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2686 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002687 return;
2688 }
2689
Mon P Wangc7849c22008-11-16 05:06:27 +00002690 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002691 // Analyze the access pattern of the vector to see if we can extract
2692 // two subvectors and do the shuffle. The analysis is done by calculating
2693 // the range of elements the mask access on both vectors.
2694 int MinRange[2] = { SrcNumElts+1, SrcNumElts+1};
2695 int MaxRange[2] = {-1, -1};
2696
Nate Begeman5a5ca152009-04-29 05:20:52 +00002697 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002698 int Idx = Mask[i];
2699 int Input = 0;
2700 if (Idx < 0)
2701 continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002702
Nate Begeman5a5ca152009-04-29 05:20:52 +00002703 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002704 Input = 1;
2705 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002706 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002707 if (Idx > MaxRange[Input])
2708 MaxRange[Input] = Idx;
2709 if (Idx < MinRange[Input])
2710 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002711 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002712
Mon P Wangc7849c22008-11-16 05:06:27 +00002713 // Check if the access is smaller than the vector size and can we find
2714 // a reasonable extract index.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002715 int RangeUse[2] = { 2, 2 }; // 0 = Unused, 1 = Extract, 2 = Can not
2716 // Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002717 int StartIdx[2]; // StartIdx to extract from
2718 for (int Input=0; Input < 2; ++Input) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002719 if (MinRange[Input] == (int)(SrcNumElts+1) && MaxRange[Input] == -1) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002720 RangeUse[Input] = 0; // Unused
2721 StartIdx[Input] = 0;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002722 } else if (MaxRange[Input] - MinRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002723 // Fits within range but we should see if we can find a good
Mon P Wang230e4fa2008-11-21 04:25:21 +00002724 // start index that is a multiple of the mask length.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002725 if (MaxRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002726 RangeUse[Input] = 1; // Extract from beginning of the vector
2727 StartIdx[Input] = 0;
2728 } else {
2729 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002730 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
Bob Wilson5e8b8332011-01-07 04:59:04 +00002731 StartIdx[Input] + MaskNumElts <= SrcNumElts)
Mon P Wangc7849c22008-11-16 05:06:27 +00002732 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002733 }
Mon P Wang230e4fa2008-11-21 04:25:21 +00002734 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002735 }
2736
Bill Wendling636e2582009-08-21 18:16:06 +00002737 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002738 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00002739 return;
2740 }
2741 else if (RangeUse[0] < 2 && RangeUse[1] < 2) {
2742 // Extract appropriate subvector and generate a vector shuffle
2743 for (int Input=0; Input < 2; ++Input) {
Bill Wendling87710f02009-12-21 23:47:40 +00002744 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002745 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00002746 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002747 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00002748 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002749 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002750 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002751
Mon P Wangc7849c22008-11-16 05:06:27 +00002752 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00002753 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002754 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002755 int Idx = Mask[i];
2756 if (Idx < 0)
2757 MappedOps.push_back(Idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002758 else if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002759 MappedOps.push_back(Idx - StartIdx[0]);
2760 else
2761 MappedOps.push_back(Idx - SrcNumElts - StartIdx[1] + MaskNumElts);
Mon P Wangc7849c22008-11-16 05:06:27 +00002762 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002763
Bill Wendling4533cac2010-01-28 21:51:40 +00002764 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2765 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002766 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002767 }
2768 }
2769
Mon P Wangc7849c22008-11-16 05:06:27 +00002770 // We can't use either concat vectors or extract subvectors so fall back to
2771 // replacing the shuffle with extract and build vector.
2772 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002773 EVT EltVT = VT.getVectorElementType();
2774 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002775 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002776 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002777 if (Mask[i] < 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002778 Ops.push_back(DAG.getUNDEF(EltVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002779 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00002780 int Idx = Mask[i];
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002781 SDValue Res;
2782
Nate Begeman5a5ca152009-04-29 05:20:52 +00002783 if (Idx < (int)SrcNumElts)
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002784 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2785 EltVT, Src1, DAG.getConstant(Idx, PtrVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002786 else
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002787 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2788 EltVT, Src2,
2789 DAG.getConstant(Idx - SrcNumElts, PtrVT));
2790
2791 Ops.push_back(Res);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002792 }
2793 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002794
Bill Wendling4533cac2010-01-28 21:51:40 +00002795 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
2796 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002797}
2798
Dan Gohman46510a72010-04-15 01:51:59 +00002799void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002800 const Value *Op0 = I.getOperand(0);
2801 const Value *Op1 = I.getOperand(1);
2802 const Type *AggTy = I.getType();
2803 const Type *ValTy = Op1->getType();
2804 bool IntoUndef = isa<UndefValue>(Op0);
2805 bool FromUndef = isa<UndefValue>(Op1);
2806
Dan Gohman0dadb152010-10-06 16:18:29 +00002807 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.idx_begin(), I.idx_end());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002808
Owen Andersone50ed302009-08-10 22:56:29 +00002809 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002810 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00002811 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002812 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2813
2814 unsigned NumAggValues = AggValueVTs.size();
2815 unsigned NumValValues = ValValueVTs.size();
2816 SmallVector<SDValue, 4> Values(NumAggValues);
2817
2818 SDValue Agg = getValue(Op0);
2819 SDValue Val = getValue(Op1);
2820 unsigned i = 0;
2821 // Copy the beginning value(s) from the original aggregate.
2822 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002823 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002824 SDValue(Agg.getNode(), Agg.getResNo() + i);
2825 // Copy values from the inserted value(s).
2826 for (; i != LinearIndex + NumValValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002827 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002828 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
2829 // Copy remaining value(s) from the original aggregate.
2830 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002831 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002832 SDValue(Agg.getNode(), Agg.getResNo() + i);
2833
Bill Wendling4533cac2010-01-28 21:51:40 +00002834 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2835 DAG.getVTList(&AggValueVTs[0], NumAggValues),
2836 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002837}
2838
Dan Gohman46510a72010-04-15 01:51:59 +00002839void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002840 const Value *Op0 = I.getOperand(0);
2841 const Type *AggTy = Op0->getType();
2842 const Type *ValTy = I.getType();
2843 bool OutOfUndef = isa<UndefValue>(Op0);
2844
Dan Gohman0dadb152010-10-06 16:18:29 +00002845 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.idx_begin(), I.idx_end());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002846
Owen Andersone50ed302009-08-10 22:56:29 +00002847 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002848 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2849
2850 unsigned NumValValues = ValValueVTs.size();
2851 SmallVector<SDValue, 4> Values(NumValValues);
2852
2853 SDValue Agg = getValue(Op0);
2854 // Copy out the selected value(s).
2855 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
2856 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002857 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00002858 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002859 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002860
Bill Wendling4533cac2010-01-28 21:51:40 +00002861 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2862 DAG.getVTList(&ValValueVTs[0], NumValValues),
2863 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002864}
2865
Dan Gohman46510a72010-04-15 01:51:59 +00002866void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002867 SDValue N = getValue(I.getOperand(0));
2868 const Type *Ty = I.getOperand(0)->getType();
2869
Dan Gohman46510a72010-04-15 01:51:59 +00002870 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002871 OI != E; ++OI) {
Dan Gohman46510a72010-04-15 01:51:59 +00002872 const Value *Idx = *OI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002873 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
2874 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
2875 if (Field) {
2876 // N = N + Offset
2877 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00002878 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002879 DAG.getIntPtrConstant(Offset));
2880 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002881
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002882 Ty = StTy->getElementType(Field);
2883 } else {
2884 Ty = cast<SequentialType>(Ty)->getElementType();
2885
2886 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +00002887 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +00002888 if (CI->isZero()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002889 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00002890 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00002891 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00002892 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002893 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00002894 if (PtrBits < 64)
Evan Cheng65b52df2009-02-09 21:01:06 +00002895 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2896 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002897 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00002898 else
Evan Chengb1032a82009-02-09 20:54:38 +00002899 OffsVal = DAG.getIntPtrConstant(Offs);
Bill Wendlinge1a90422009-12-21 23:10:19 +00002900
Dale Johannesen66978ee2009-01-31 02:22:37 +00002901 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00002902 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002903 continue;
2904 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002905
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002906 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00002907 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
2908 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002909 SDValue IdxN = getValue(Idx);
2910
2911 // If the index is smaller or larger than intptr_t, truncate or extend
2912 // it.
Duncan Sands3a66a682009-10-13 21:04:12 +00002913 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002914
2915 // If this is a multiply by a power of two, turn it into a shl
2916 // immediately. This is a very common case.
2917 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00002918 if (ElementSize.isPowerOf2()) {
2919 unsigned Amt = ElementSize.logBase2();
Scott Michelfdc40a02009-02-17 22:15:04 +00002920 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002921 N.getValueType(), IdxN,
Duncan Sands92abc622009-01-31 15:50:11 +00002922 DAG.getConstant(Amt, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002923 } else {
Dan Gohman7abbd042009-10-23 17:57:43 +00002924 SDValue Scale = DAG.getConstant(ElementSize, TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00002925 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002926 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002927 }
2928 }
2929
Scott Michelfdc40a02009-02-17 22:15:04 +00002930 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002931 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002932 }
2933 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002934
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002935 setValue(&I, N);
2936}
2937
Dan Gohman46510a72010-04-15 01:51:59 +00002938void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002939 // If this is a fixed sized alloca in the entry block of the function,
2940 // allocate it statically on the stack.
2941 if (FuncInfo.StaticAllocaMap.count(&I))
2942 return; // getValue will auto-populate this.
2943
2944 const Type *Ty = I.getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +00002945 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002946 unsigned Align =
2947 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
2948 I.getAlignment());
2949
2950 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002951
Owen Andersone50ed302009-08-10 22:56:29 +00002952 EVT IntPtr = TLI.getPointerTy();
Dan Gohmanf75a7d32010-05-28 01:14:11 +00002953 if (AllocSize.getValueType() != IntPtr)
2954 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr);
2955
2956 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), IntPtr,
2957 AllocSize,
2958 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002959
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002960 // Handle alignment. If the requested alignment is less than or equal to
2961 // the stack alignment, ignore it. If the size is greater than or equal to
2962 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002963 unsigned StackAlign = TM.getFrameLowering()->getStackAlignment();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002964 if (Align <= StackAlign)
2965 Align = 0;
2966
2967 // Round the size of the allocation up to the stack alignment size
2968 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00002969 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002970 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002971 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendling856ff412009-12-22 00:12:37 +00002972
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002973 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002974 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002975 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002976 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
2977
2978 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00002979 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00002980 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002981 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002982 setValue(&I, DSA);
2983 DAG.setRoot(DSA.getValue(1));
Bill Wendling856ff412009-12-22 00:12:37 +00002984
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002985 // Inform the Frame Information that we have just allocated a variable-sized
2986 // object.
Eric Christopher2b8271e2010-07-17 00:28:22 +00002987 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject(Align ? Align : 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002988}
2989
Dan Gohman46510a72010-04-15 01:51:59 +00002990void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002991 const Value *SV = I.getOperand(0);
2992 SDValue Ptr = getValue(SV);
2993
2994 const Type *Ty = I.getType();
David Greene1e559442010-02-15 17:00:31 +00002995
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002996 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00002997 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002998 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00002999 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003000
Owen Andersone50ed302009-08-10 22:56:29 +00003001 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003002 SmallVector<uint64_t, 4> Offsets;
3003 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
3004 unsigned NumValues = ValueVTs.size();
3005 if (NumValues == 0)
3006 return;
3007
3008 SDValue Root;
3009 bool ConstantMemory = false;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003010 if (I.isVolatile() || NumValues > MaxParallelChains)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003011 // Serialize volatile loads with other side effects.
3012 Root = getRoot();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003013 else if (AA->pointsToConstantMemory(
3014 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), TBAAInfo))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003015 // Do not serialize (non-volatile) loads of constant memory with anything.
3016 Root = DAG.getEntryNode();
3017 ConstantMemory = true;
3018 } else {
3019 // Do not serialize non-volatile loads against each other.
3020 Root = DAG.getRoot();
3021 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003022
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003023 SmallVector<SDValue, 4> Values(NumValues);
Andrew Trickde91f3c2010-11-12 17:50:46 +00003024 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3025 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003026 EVT PtrVT = Ptr.getValueType();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003027 unsigned ChainI = 0;
3028 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3029 // Serializing loads here may result in excessive register pressure, and
3030 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
3031 // could recover a bit by hoisting nodes upward in the chain by recognizing
3032 // they are side-effect free or do not alias. The optimizer should really
3033 // avoid this case by converting large object/array copies to llvm.memcpy
3034 // (MaxParallelChains should always remain as failsafe).
3035 if (ChainI == MaxParallelChains) {
3036 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
3037 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3038 MVT::Other, &Chains[0], ChainI);
3039 Root = Chain;
3040 ChainI = 0;
3041 }
Bill Wendling856ff412009-12-22 00:12:37 +00003042 SDValue A = DAG.getNode(ISD::ADD, getCurDebugLoc(),
3043 PtrVT, Ptr,
3044 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00003045 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
Michael J. Spencere70c5262010-10-16 08:25:21 +00003046 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003047 isNonTemporal, Alignment, TBAAInfo);
Bill Wendling856ff412009-12-22 00:12:37 +00003048
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003049 Values[i] = L;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003050 Chains[ChainI] = L.getValue(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003051 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003052
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003053 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003054 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003055 MVT::Other, &Chains[0], ChainI);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003056 if (isVolatile)
3057 DAG.setRoot(Chain);
3058 else
3059 PendingLoads.push_back(Chain);
3060 }
3061
Bill Wendling4533cac2010-01-28 21:51:40 +00003062 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3063 DAG.getVTList(&ValueVTs[0], NumValues),
3064 &Values[0], NumValues));
Bill Wendling856ff412009-12-22 00:12:37 +00003065}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003066
Dan Gohman46510a72010-04-15 01:51:59 +00003067void SelectionDAGBuilder::visitStore(const StoreInst &I) {
3068 const Value *SrcV = I.getOperand(0);
3069 const Value *PtrV = I.getOperand(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003070
Owen Andersone50ed302009-08-10 22:56:29 +00003071 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003072 SmallVector<uint64_t, 4> Offsets;
3073 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
3074 unsigned NumValues = ValueVTs.size();
3075 if (NumValues == 0)
3076 return;
3077
3078 // Get the lowered operands. Note that we do this after
3079 // checking if NumResults is zero, because with zero results
3080 // the operands won't have values in the map.
3081 SDValue Src = getValue(SrcV);
3082 SDValue Ptr = getValue(PtrV);
3083
3084 SDValue Root = getRoot();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003085 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3086 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003087 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003088 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003089 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003090 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003091 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Bill Wendling856ff412009-12-22 00:12:37 +00003092
Andrew Trickde91f3c2010-11-12 17:50:46 +00003093 unsigned ChainI = 0;
3094 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3095 // See visitLoad comments.
3096 if (ChainI == MaxParallelChains) {
3097 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3098 MVT::Other, &Chains[0], ChainI);
3099 Root = Chain;
3100 ChainI = 0;
3101 }
Bill Wendling856ff412009-12-22 00:12:37 +00003102 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, Ptr,
3103 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickde91f3c2010-11-12 17:50:46 +00003104 SDValue St = DAG.getStore(Root, getCurDebugLoc(),
3105 SDValue(Src.getNode(), Src.getResNo() + i),
3106 Add, MachinePointerInfo(PtrV, Offsets[i]),
3107 isVolatile, isNonTemporal, Alignment, TBAAInfo);
3108 Chains[ChainI] = St;
Bill Wendling856ff412009-12-22 00:12:37 +00003109 }
3110
Devang Patel7e13efa2010-10-26 22:14:52 +00003111 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003112 MVT::Other, &Chains[0], ChainI);
Devang Patel7e13efa2010-10-26 22:14:52 +00003113 ++SDNodeOrder;
3114 AssignOrderingToNode(StoreNode.getNode());
3115 DAG.setRoot(StoreNode);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003116}
3117
3118/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3119/// node.
Dan Gohman46510a72010-04-15 01:51:59 +00003120void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman2048b852009-11-23 18:04:58 +00003121 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003122 bool HasChain = !I.doesNotAccessMemory();
3123 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3124
3125 // Build the operand list.
3126 SmallVector<SDValue, 8> Ops;
3127 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3128 if (OnlyLoad) {
3129 // We don't need to serialize loads against other loads.
3130 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003131 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003132 Ops.push_back(getRoot());
3133 }
3134 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003135
3136 // Info is set by getTgtMemInstrinsic
3137 TargetLowering::IntrinsicInfo Info;
3138 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
3139
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003140 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson65ffec42010-09-21 17:56:22 +00003141 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3142 Info.opc == ISD::INTRINSIC_W_CHAIN)
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003143 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003144
3145 // Add all operands of the call to the operand list.
Gabor Greif0635f352010-06-25 09:38:13 +00003146 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3147 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003148 assert(TLI.isTypeLegal(Op.getValueType()) &&
3149 "Intrinsic uses a non-legal type?");
3150 Ops.push_back(Op);
3151 }
3152
Owen Andersone50ed302009-08-10 22:56:29 +00003153 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00003154 ComputeValueVTs(TLI, I.getType(), ValueVTs);
3155#ifndef NDEBUG
3156 for (unsigned Val = 0, E = ValueVTs.size(); Val != E; ++Val) {
3157 assert(TLI.isTypeLegal(ValueVTs[Val]) &&
3158 "Intrinsic uses a non-legal type?");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003159 }
Bob Wilson8d919552009-07-31 22:41:21 +00003160#endif // NDEBUG
Bill Wendling856ff412009-12-22 00:12:37 +00003161
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003162 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00003163 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003164
Bob Wilson8d919552009-07-31 22:41:21 +00003165 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003166
3167 // Create the node.
3168 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003169 if (IsTgtIntrinsic) {
3170 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00003171 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003172 VTs, &Ops[0], Ops.size(),
Chris Lattnere9ba5dd2010-09-21 04:57:15 +00003173 Info.memVT,
3174 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003175 Info.align, Info.vol,
3176 Info.readMem, Info.writeMem);
Bill Wendling856ff412009-12-22 00:12:37 +00003177 } else if (!HasChain) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003178 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003179 VTs, &Ops[0], Ops.size());
Benjamin Kramerf0127052010-01-05 13:12:22 +00003180 } else if (!I.getType()->isVoidTy()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003181 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003182 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003183 } else {
Scott Michelfdc40a02009-02-17 22:15:04 +00003184 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003185 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003186 }
3187
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003188 if (HasChain) {
3189 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3190 if (OnlyLoad)
3191 PendingLoads.push_back(Chain);
3192 else
3193 DAG.setRoot(Chain);
3194 }
Bill Wendling856ff412009-12-22 00:12:37 +00003195
Benjamin Kramerf0127052010-01-05 13:12:22 +00003196 if (!I.getType()->isVoidTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003197 if (const VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00003198 EVT VT = TLI.getValueType(PTy);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003199 Result = DAG.getNode(ISD::BITCAST, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003200 }
Bill Wendling856ff412009-12-22 00:12:37 +00003201
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003202 setValue(&I, Result);
3203 }
3204}
3205
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003206/// GetSignificand - Get the significand and build it into a floating-point
3207/// number with exponent of 1:
3208///
3209/// Op = (Op & 0x007fffff) | 0x3f800000;
3210///
3211/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003212static SDValue
Bill Wendling46ada192010-03-02 01:55:18 +00003213GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003214 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3215 DAG.getConstant(0x007fffff, MVT::i32));
3216 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3217 DAG.getConstant(0x3f800000, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003218 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003219}
3220
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003221/// GetExponent - Get the exponent:
3222///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003223/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003224///
3225/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003226static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003227GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Bill Wendling46ada192010-03-02 01:55:18 +00003228 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003229 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3230 DAG.getConstant(0x7f800000, MVT::i32));
3231 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003232 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003233 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3234 DAG.getConstant(127, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003235 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003236}
3237
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003238/// getF32Constant - Get 32-bit floating point constant.
3239static SDValue
3240getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003241 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003242}
3243
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003244/// Inlined utility function to implement binary input atomic intrinsics for
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003245/// visitIntrinsicCall: I is a call instruction
3246/// Op is the associated NodeType for I
3247const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003248SelectionDAGBuilder::implVisitBinaryAtomic(const CallInst& I,
3249 ISD::NodeType Op) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003250 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003251 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00003252 DAG.getAtomic(Op, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00003253 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003254 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00003255 getValue(I.getArgOperand(0)),
3256 getValue(I.getArgOperand(1)),
3257 I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003258 setValue(&I, L);
3259 DAG.setRoot(L.getValue(1));
3260 return 0;
3261}
3262
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003263// implVisitAluOverflow - Lower arithmetic overflow instrinsics.
Bill Wendling74c37652008-12-09 22:08:41 +00003264const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003265SelectionDAGBuilder::implVisitAluOverflow(const CallInst &I, ISD::NodeType Op) {
Gabor Greif0635f352010-06-25 09:38:13 +00003266 SDValue Op1 = getValue(I.getArgOperand(0));
3267 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74c37652008-12-09 22:08:41 +00003268
Owen Anderson825b72b2009-08-11 20:47:22 +00003269 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Bill Wendling4533cac2010-01-28 21:51:40 +00003270 setValue(&I, DAG.getNode(Op, getCurDebugLoc(), VTs, Op1, Op2));
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003271 return 0;
3272}
Bill Wendling74c37652008-12-09 22:08:41 +00003273
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003274/// visitExp - Lower an exp intrinsic. Handles the special sequences for
3275/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003276void
Dan Gohman46510a72010-04-15 01:51:59 +00003277SelectionDAGBuilder::visitExp(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003278 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003279 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003280
Gabor Greif0635f352010-06-25 09:38:13 +00003281 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003282 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003283 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003284
3285 // Put the exponent in the right bit position for later addition to the
3286 // final result:
3287 //
3288 // #define LOG2OFe 1.4426950f
3289 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003290 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003291 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003292 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003293
3294 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003295 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3296 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003297
3298 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003299 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003300 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling856ff412009-12-22 00:12:37 +00003301
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003302 if (LimitFloatPrecision <= 6) {
3303 // For floating-point precision of 6:
3304 //
3305 // TwoToFractionalPartOfX =
3306 // 0.997535578f +
3307 // (0.735607626f + 0.252464424f * x) * x;
3308 //
3309 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003310 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003311 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003312 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003313 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003314 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3315 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003316 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003317 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t5);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003318
3319 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003320 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003321 TwoToFracPartOfX, IntegerPartOfX);
3322
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003323 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t6);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003324 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3325 // For floating-point precision of 12:
3326 //
3327 // TwoToFractionalPartOfX =
3328 // 0.999892986f +
3329 // (0.696457318f +
3330 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3331 //
3332 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003333 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003334 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003335 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003336 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003337 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3338 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003339 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003340 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3341 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003342 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003343 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t7);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003344
3345 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003346 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003347 TwoToFracPartOfX, IntegerPartOfX);
3348
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003349 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t8);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003350 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3351 // For floating-point precision of 18:
3352 //
3353 // TwoToFractionalPartOfX =
3354 // 0.999999982f +
3355 // (0.693148872f +
3356 // (0.240227044f +
3357 // (0.554906021e-1f +
3358 // (0.961591928e-2f +
3359 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3360 //
3361 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003362 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003363 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003364 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003365 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003366 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3367 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003368 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003369 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3370 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003371 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003372 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3373 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003374 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003375 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3376 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003377 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003378 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3379 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003380 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003381 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003382 MVT::i32, t13);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003383
3384 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003385 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003386 TwoToFracPartOfX, IntegerPartOfX);
3387
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003388 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t14);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003389 }
3390 } else {
3391 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003392 result = DAG.getNode(ISD::FEXP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003393 getValue(I.getArgOperand(0)).getValueType(),
3394 getValue(I.getArgOperand(0)));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003395 }
3396
Dale Johannesen59e577f2008-09-05 18:38:42 +00003397 setValue(&I, result);
3398}
3399
Bill Wendling39150252008-09-09 20:39:27 +00003400/// visitLog - Lower a log intrinsic. Handles the special sequences for
3401/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003402void
Dan Gohman46510a72010-04-15 01:51:59 +00003403SelectionDAGBuilder::visitLog(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003404 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003405 DebugLoc dl = getCurDebugLoc();
Bill Wendling39150252008-09-09 20:39:27 +00003406
Gabor Greif0635f352010-06-25 09:38:13 +00003407 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003408 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003409 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003410 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003411
3412 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling46ada192010-03-02 01:55:18 +00003413 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003414 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003415 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003416
3417 // Get the significand and build it into a floating-point number with
3418 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003419 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003420
3421 if (LimitFloatPrecision <= 6) {
3422 // For floating-point precision of 6:
3423 //
3424 // LogofMantissa =
3425 // -1.1609546f +
3426 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003427 //
Bill Wendling39150252008-09-09 20:39:27 +00003428 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003429 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003430 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003431 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003432 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003433 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3434 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003435 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003436
Scott Michelfdc40a02009-02-17 22:15:04 +00003437 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003438 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003439 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3440 // For floating-point precision of 12:
3441 //
3442 // LogOfMantissa =
3443 // -1.7417939f +
3444 // (2.8212026f +
3445 // (-1.4699568f +
3446 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3447 //
3448 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003449 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003450 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003451 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003452 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003453 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3454 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003455 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003456 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3457 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003458 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003459 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3460 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003461 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003462
Scott Michelfdc40a02009-02-17 22:15:04 +00003463 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003464 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003465 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3466 // For floating-point precision of 18:
3467 //
3468 // LogOfMantissa =
3469 // -2.1072184f +
3470 // (4.2372794f +
3471 // (-3.7029485f +
3472 // (2.2781945f +
3473 // (-0.87823314f +
3474 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3475 //
3476 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003477 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003478 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003479 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003480 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003481 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3482 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003483 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003484 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3485 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003486 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003487 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3488 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003489 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003490 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3491 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003492 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003493 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3494 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003495 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003496
Scott Michelfdc40a02009-02-17 22:15:04 +00003497 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003498 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003499 }
3500 } else {
3501 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003502 result = DAG.getNode(ISD::FLOG, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003503 getValue(I.getArgOperand(0)).getValueType(),
3504 getValue(I.getArgOperand(0)));
Bill Wendling39150252008-09-09 20:39:27 +00003505 }
3506
Dale Johannesen59e577f2008-09-05 18:38:42 +00003507 setValue(&I, result);
3508}
3509
Bill Wendling3eb59402008-09-09 00:28:24 +00003510/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3511/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003512void
Dan Gohman46510a72010-04-15 01:51:59 +00003513SelectionDAGBuilder::visitLog2(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003514 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003515 DebugLoc dl = getCurDebugLoc();
Bill Wendling3eb59402008-09-09 00:28:24 +00003516
Gabor Greif0635f352010-06-25 09:38:13 +00003517 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003518 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003519 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003520 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003521
Bill Wendling39150252008-09-09 20:39:27 +00003522 // Get the exponent.
Bill Wendling46ada192010-03-02 01:55:18 +00003523 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling856ff412009-12-22 00:12:37 +00003524
Bill Wendling3eb59402008-09-09 00:28:24 +00003525 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003526 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003527 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003528
Bill Wendling3eb59402008-09-09 00:28:24 +00003529 // Different possible minimax approximations of significand in
3530 // floating-point for various degrees of accuracy over [1,2].
3531 if (LimitFloatPrecision <= 6) {
3532 // For floating-point precision of 6:
3533 //
3534 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3535 //
3536 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003537 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003538 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003539 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003540 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003541 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3542 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003543 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003544
Scott Michelfdc40a02009-02-17 22:15:04 +00003545 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003546 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003547 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3548 // For floating-point precision of 12:
3549 //
3550 // Log2ofMantissa =
3551 // -2.51285454f +
3552 // (4.07009056f +
3553 // (-2.12067489f +
3554 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003555 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003556 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003557 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003558 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003559 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003560 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003561 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3562 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003563 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003564 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3565 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003566 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003567 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3568 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003569 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003570
Scott Michelfdc40a02009-02-17 22:15:04 +00003571 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003572 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003573 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3574 // For floating-point precision of 18:
3575 //
3576 // Log2ofMantissa =
3577 // -3.0400495f +
3578 // (6.1129976f +
3579 // (-5.3420409f +
3580 // (3.2865683f +
3581 // (-1.2669343f +
3582 // (0.27515199f -
3583 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3584 //
3585 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003586 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003587 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003588 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003589 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003590 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3591 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003592 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003593 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3594 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003595 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003596 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3597 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003598 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003599 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3600 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003601 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003602 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3603 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003604 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003605
Scott Michelfdc40a02009-02-17 22:15:04 +00003606 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003607 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003608 }
Dale Johannesen853244f2008-09-05 23:49:37 +00003609 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003610 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003611 result = DAG.getNode(ISD::FLOG2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003612 getValue(I.getArgOperand(0)).getValueType(),
3613 getValue(I.getArgOperand(0)));
Dale Johannesen853244f2008-09-05 23:49:37 +00003614 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003615
Dale Johannesen59e577f2008-09-05 18:38:42 +00003616 setValue(&I, result);
3617}
3618
Bill Wendling3eb59402008-09-09 00:28:24 +00003619/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
3620/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003621void
Dan Gohman46510a72010-04-15 01:51:59 +00003622SelectionDAGBuilder::visitLog10(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003623 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003624 DebugLoc dl = getCurDebugLoc();
Bill Wendling181b6272008-10-19 20:34:04 +00003625
Gabor Greif0635f352010-06-25 09:38:13 +00003626 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003627 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003628 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003629 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003630
Bill Wendling39150252008-09-09 20:39:27 +00003631 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling46ada192010-03-02 01:55:18 +00003632 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003633 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003634 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00003635
3636 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003637 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003638 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00003639
3640 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003641 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003642 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003643 // Log10ofMantissa =
3644 // -0.50419619f +
3645 // (0.60948995f - 0.10380950f * x) * x;
3646 //
3647 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003648 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003649 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00003650 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003651 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00003652 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3653 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003654 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003655
Scott Michelfdc40a02009-02-17 22:15:04 +00003656 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003657 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003658 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3659 // For floating-point precision of 12:
3660 //
3661 // Log10ofMantissa =
3662 // -0.64831180f +
3663 // (0.91751397f +
3664 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
3665 //
3666 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003667 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003668 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00003669 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003670 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00003671 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3672 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003673 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00003674 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3675 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003676 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00003677
Scott Michelfdc40a02009-02-17 22:15:04 +00003678 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003679 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003680 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003681 // For floating-point precision of 18:
3682 //
3683 // Log10ofMantissa =
3684 // -0.84299375f +
3685 // (1.5327582f +
3686 // (-1.0688956f +
3687 // (0.49102474f +
3688 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
3689 //
3690 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003691 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003692 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00003693 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003694 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00003695 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3696 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003697 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00003698 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3699 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003700 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00003701 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3702 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003703 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003704 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3705 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003706 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003707
Scott Michelfdc40a02009-02-17 22:15:04 +00003708 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003709 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003710 }
Dale Johannesen852680a2008-09-05 21:27:19 +00003711 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003712 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003713 result = DAG.getNode(ISD::FLOG10, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003714 getValue(I.getArgOperand(0)).getValueType(),
3715 getValue(I.getArgOperand(0)));
Dale Johannesen852680a2008-09-05 21:27:19 +00003716 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003717
Dale Johannesen59e577f2008-09-05 18:38:42 +00003718 setValue(&I, result);
3719}
3720
Bill Wendlinge10c8142008-09-09 22:39:21 +00003721/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
3722/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00003723void
Dan Gohman46510a72010-04-15 01:51:59 +00003724SelectionDAGBuilder::visitExp2(const CallInst &I) {
Dale Johannesen601d3c02008-09-05 01:48:15 +00003725 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003726 DebugLoc dl = getCurDebugLoc();
Bill Wendlinge10c8142008-09-09 22:39:21 +00003727
Gabor Greif0635f352010-06-25 09:38:13 +00003728 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00003729 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003730 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003731
Owen Anderson825b72b2009-08-11 20:47:22 +00003732 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003733
3734 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003735 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3736 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003737
3738 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003739 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003740 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003741
3742 if (LimitFloatPrecision <= 6) {
3743 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003744 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00003745 // TwoToFractionalPartOfX =
3746 // 0.997535578f +
3747 // (0.735607626f + 0.252464424f * x) * x;
3748 //
3749 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003750 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003751 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003752 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003753 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003754 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3755 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003756 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003757 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003758 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003759 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003760
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003761 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003762 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003763 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3764 // For floating-point precision of 12:
3765 //
3766 // TwoToFractionalPartOfX =
3767 // 0.999892986f +
3768 // (0.696457318f +
3769 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3770 //
3771 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003772 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003773 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003774 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003775 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003776 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3777 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003778 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003779 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3780 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003781 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003782 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003783 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003784 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003785
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003786 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003787 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003788 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3789 // For floating-point precision of 18:
3790 //
3791 // TwoToFractionalPartOfX =
3792 // 0.999999982f +
3793 // (0.693148872f +
3794 // (0.240227044f +
3795 // (0.554906021e-1f +
3796 // (0.961591928e-2f +
3797 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3798 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003799 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003800 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003801 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003802 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003803 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3804 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003805 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003806 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3807 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003808 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003809 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3810 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003811 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003812 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3813 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003814 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003815 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3816 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003817 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003818 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003819 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003820 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003821
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003822 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003823 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003824 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00003825 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003826 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003827 result = DAG.getNode(ISD::FEXP2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003828 getValue(I.getArgOperand(0)).getValueType(),
3829 getValue(I.getArgOperand(0)));
Dale Johannesen601d3c02008-09-05 01:48:15 +00003830 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00003831
Dale Johannesen601d3c02008-09-05 01:48:15 +00003832 setValue(&I, result);
3833}
3834
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003835/// visitPow - Lower a pow intrinsic. Handles the special sequences for
3836/// limited-precision mode with x == 10.0f.
3837void
Dan Gohman46510a72010-04-15 01:51:59 +00003838SelectionDAGBuilder::visitPow(const CallInst &I) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003839 SDValue result;
Gabor Greif0635f352010-06-25 09:38:13 +00003840 const Value *Val = I.getArgOperand(0);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003841 DebugLoc dl = getCurDebugLoc();
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003842 bool IsExp10 = false;
3843
Owen Anderson825b72b2009-08-11 20:47:22 +00003844 if (getValue(Val).getValueType() == MVT::f32 &&
Gabor Greif0635f352010-06-25 09:38:13 +00003845 getValue(I.getArgOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003846 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3847 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
3848 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
3849 APFloat Ten(10.0f);
3850 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
3851 }
3852 }
3853 }
3854
3855 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003856 SDValue Op = getValue(I.getArgOperand(1));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003857
3858 // Put the exponent in the right bit position for later addition to the
3859 // final result:
3860 //
3861 // #define LOG2OF10 3.3219281f
3862 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Owen Anderson825b72b2009-08-11 20:47:22 +00003863 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003864 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00003865 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003866
3867 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003868 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3869 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003870
3871 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003872 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003873 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003874
3875 if (LimitFloatPrecision <= 6) {
3876 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003877 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003878 // twoToFractionalPartOfX =
3879 // 0.997535578f +
3880 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003881 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003882 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003883 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003884 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003885 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003886 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003887 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3888 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003889 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003890 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003891 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003892 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003893
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003894 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003895 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003896 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3897 // For floating-point precision of 12:
3898 //
3899 // TwoToFractionalPartOfX =
3900 // 0.999892986f +
3901 // (0.696457318f +
3902 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3903 //
3904 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003905 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003906 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003907 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003908 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003909 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3910 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003911 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003912 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3913 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003914 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003915 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003916 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003917 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003918
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003919 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003920 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003921 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3922 // For floating-point precision of 18:
3923 //
3924 // TwoToFractionalPartOfX =
3925 // 0.999999982f +
3926 // (0.693148872f +
3927 // (0.240227044f +
3928 // (0.554906021e-1f +
3929 // (0.961591928e-2f +
3930 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3931 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003932 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003933 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003934 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003935 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003936 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3937 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003938 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003939 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3940 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003941 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003942 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3943 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003944 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003945 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3946 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003947 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003948 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3949 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003950 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003951 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003952 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003953 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003954
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003955 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003956 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003957 }
3958 } else {
3959 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003960 result = DAG.getNode(ISD::FPOW, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003961 getValue(I.getArgOperand(0)).getValueType(),
3962 getValue(I.getArgOperand(0)),
3963 getValue(I.getArgOperand(1)));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003964 }
3965
3966 setValue(&I, result);
3967}
3968
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003969
3970/// ExpandPowI - Expand a llvm.powi intrinsic.
3971static SDValue ExpandPowI(DebugLoc DL, SDValue LHS, SDValue RHS,
3972 SelectionDAG &DAG) {
3973 // If RHS is a constant, we can expand this out to a multiplication tree,
3974 // otherwise we end up lowering to a call to __powidf2 (for example). When
3975 // optimizing for size, we only want to do this if the expansion would produce
3976 // a small number of multiplies, otherwise we do the full expansion.
3977 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3978 // Get the exponent as a positive value.
3979 unsigned Val = RHSC->getSExtValue();
3980 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003981
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003982 // powi(x, 0) -> 1.0
3983 if (Val == 0)
3984 return DAG.getConstantFP(1.0, LHS.getValueType());
3985
Dan Gohmanae541aa2010-04-15 04:33:49 +00003986 const Function *F = DAG.getMachineFunction().getFunction();
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003987 if (!F->hasFnAttr(Attribute::OptimizeForSize) ||
3988 // If optimizing for size, don't insert too many multiplies. This
3989 // inserts up to 5 multiplies.
3990 CountPopulation_32(Val)+Log2_32(Val) < 7) {
3991 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003992 // sequence. There are more optimal ways to do this (for example,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003993 // powi(x,15) generates one more multiply than it should), but this has
3994 // the benefit of being both really simple and much better than a libcall.
3995 SDValue Res; // Logically starts equal to 1.0
3996 SDValue CurSquare = LHS;
3997 while (Val) {
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00003998 if (Val & 1) {
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003999 if (Res.getNode())
4000 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
4001 else
4002 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004003 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004004
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004005 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
4006 CurSquare, CurSquare);
4007 Val >>= 1;
4008 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004009
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004010 // If the original was negative, invert the result, producing 1/(x*x*x).
4011 if (RHSC->getSExtValue() < 0)
4012 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
4013 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
4014 return Res;
4015 }
4016 }
4017
4018 // Otherwise, expand to a libcall.
4019 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
4020}
4021
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004022/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
4023/// argument, create the corresponding DBG_VALUE machine instruction for it now.
4024/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004025bool
Devang Patel78a06e52010-08-25 20:39:26 +00004026SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V, MDNode *Variable,
Michael J. Spencere70c5262010-10-16 08:25:21 +00004027 int64_t Offset,
Dan Gohman5d11ea32010-05-01 00:33:16 +00004028 const SDValue &N) {
Devang Patel0b48ead2010-08-31 22:22:42 +00004029 const Argument *Arg = dyn_cast<Argument>(V);
4030 if (!Arg)
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004031 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004032
Devang Patel719f6a92010-04-29 20:40:36 +00004033 MachineFunction &MF = DAG.getMachineFunction();
Devang Patela90b3052010-11-02 17:01:30 +00004034 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
4035 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
4036
Devang Patela83ce982010-04-29 18:50:36 +00004037 // Ignore inlined function arguments here.
4038 DIVariable DV(Variable);
Devang Patel719f6a92010-04-29 20:40:36 +00004039 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela83ce982010-04-29 18:50:36 +00004040 return false;
4041
Dan Gohman84023e02010-07-10 09:00:22 +00004042 MachineBasicBlock *MBB = FuncInfo.MBB;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004043 if (MBB != &MF.front())
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004044 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004045
4046 unsigned Reg = 0;
Devang Patel0b48ead2010-08-31 22:22:42 +00004047 if (Arg->hasByValAttr()) {
4048 // Byval arguments' frame index is recorded during argument lowering.
4049 // Use this info directly.
Devang Patel0b48ead2010-08-31 22:22:42 +00004050 Reg = TRI->getFrameRegister(MF);
4051 Offset = FuncInfo.getByValArgumentFrameIndex(Arg);
Devang Patel27f46cd2010-10-01 19:00:44 +00004052 // If byval argument ofset is not recorded then ignore this.
4053 if (!Offset)
4054 Reg = 0;
Devang Patel0b48ead2010-08-31 22:22:42 +00004055 }
4056
Devang Patel6cd467b2010-08-26 22:53:27 +00004057 if (N.getNode() && N.getOpcode() == ISD::CopyFromReg) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004058 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00004059 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004060 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4061 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4062 if (PR)
4063 Reg = PR;
4064 }
4065 }
4066
Evan Chenga36acad2010-04-29 06:33:38 +00004067 if (!Reg) {
Devang Patela90b3052010-11-02 17:01:30 +00004068 // Check if ValueMap has reg number.
Evan Chenga36acad2010-04-29 06:33:38 +00004069 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patel8bc9ef72010-11-02 17:19:03 +00004070 if (VMI != FuncInfo.ValueMap.end())
4071 Reg = VMI->second;
Evan Chenga36acad2010-04-29 06:33:38 +00004072 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004073
Devang Patel8bc9ef72010-11-02 17:19:03 +00004074 if (!Reg && N.getNode()) {
Devang Patela90b3052010-11-02 17:01:30 +00004075 // Check if frame index is available.
4076 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004077 if (FrameIndexSDNode *FINode =
Devang Patela90b3052010-11-02 17:01:30 +00004078 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) {
4079 Reg = TRI->getFrameRegister(MF);
4080 Offset = FINode->getIndex();
4081 }
Devang Patel8bc9ef72010-11-02 17:19:03 +00004082 }
4083
4084 if (!Reg)
4085 return false;
Devang Patela90b3052010-11-02 17:01:30 +00004086
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004087 MachineInstrBuilder MIB = BuildMI(MF, getCurDebugLoc(),
4088 TII->get(TargetOpcode::DBG_VALUE))
Evan Chenga36acad2010-04-29 06:33:38 +00004089 .addReg(Reg, RegState::Debug).addImm(Offset).addMetadata(Variable);
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004090 FuncInfo.ArgDbgValues.push_back(&*MIB);
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004091 return true;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004092}
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004093
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004094// VisualStudio defines setjmp as _setjmp
Michael J. Spencer1f409602010-09-24 19:48:47 +00004095#if defined(_MSC_VER) && defined(setjmp) && \
4096 !defined(setjmp_undefined_for_msvc)
4097# pragma push_macro("setjmp")
4098# undef setjmp
4099# define setjmp_undefined_for_msvc
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004100#endif
4101
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004102/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4103/// we want to emit this as a call to a named external function, return the name
4104/// otherwise lower it and return null.
4105const char *
Dan Gohman46510a72010-04-15 01:51:59 +00004106SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00004107 DebugLoc dl = getCurDebugLoc();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004108 SDValue Res;
4109
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004110 switch (Intrinsic) {
4111 default:
4112 // By default, turn this into a target intrinsic node.
4113 visitTargetIntrinsic(I, Intrinsic);
4114 return 0;
4115 case Intrinsic::vastart: visitVAStart(I); return 0;
4116 case Intrinsic::vaend: visitVAEnd(I); return 0;
4117 case Intrinsic::vacopy: visitVACopy(I); return 0;
4118 case Intrinsic::returnaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004119 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004120 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004121 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00004122 case Intrinsic::frameaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004123 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004124 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004125 return 0;
4126 case Intrinsic::setjmp:
4127 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004128 case Intrinsic::longjmp:
4129 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattner824b9582008-11-21 16:42:48 +00004130 case Intrinsic::memcpy: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004131 // Assert for address < 256 since we support only user defined address
4132 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004133 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004134 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004135 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004136 < 256 &&
4137 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004138 SDValue Op1 = getValue(I.getArgOperand(0));
4139 SDValue Op2 = getValue(I.getArgOperand(1));
4140 SDValue Op3 = getValue(I.getArgOperand(2));
4141 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4142 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004143 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol, false,
Chris Lattnere72f2022010-09-21 05:40:29 +00004144 MachinePointerInfo(I.getArgOperand(0)),
4145 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004146 return 0;
4147 }
Chris Lattner824b9582008-11-21 16:42:48 +00004148 case Intrinsic::memset: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004149 // Assert for address < 256 since we support only user defined address
4150 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004151 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004152 < 256 &&
4153 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004154 SDValue Op1 = getValue(I.getArgOperand(0));
4155 SDValue Op2 = getValue(I.getArgOperand(1));
4156 SDValue Op3 = getValue(I.getArgOperand(2));
4157 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4158 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004159 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004160 MachinePointerInfo(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004161 return 0;
4162 }
Chris Lattner824b9582008-11-21 16:42:48 +00004163 case Intrinsic::memmove: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004164 // Assert for address < 256 since we support only user defined address
4165 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004166 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004167 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004168 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004169 < 256 &&
4170 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004171 SDValue Op1 = getValue(I.getArgOperand(0));
4172 SDValue Op2 = getValue(I.getArgOperand(1));
4173 SDValue Op3 = getValue(I.getArgOperand(2));
4174 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4175 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004176 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004177 MachinePointerInfo(I.getArgOperand(0)),
4178 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004179 return 0;
4180 }
Bill Wendling92c1e122009-02-13 02:16:35 +00004181 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00004182 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Patelac1ceb32009-10-09 22:42:28 +00004183 MDNode *Variable = DI.getVariable();
Dan Gohman46510a72010-04-15 01:51:59 +00004184 const Value *Address = DI.getAddress();
Devang Patel8e741ed2010-09-02 21:02:27 +00004185 if (!Address || !DIVariable(DI.getVariable()).Verify())
Dale Johannesen8ac38f22010-02-08 21:53:27 +00004186 return 0;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004187
4188 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4189 // but do not always have a corresponding SDNode built. The SDNodeOrder
4190 // absolute, but not relative, values are different depending on whether
4191 // debug info exists.
4192 ++SDNodeOrder;
Devang Patel3f74a112010-09-02 21:29:42 +00004193
4194 // Check if address has undef value.
4195 if (isa<UndefValue>(Address) ||
4196 (Address->use_empty() && !isa<Argument>(Address))) {
Devang Patelafeaae72010-12-06 22:39:26 +00004197 DEBUG(dbgs() << "Dropping debug info for " << DI);
Devang Patel3f74a112010-09-02 21:29:42 +00004198 return 0;
4199 }
4200
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004201 SDValue &N = NodeMap[Address];
Devang Patel0b48ead2010-08-31 22:22:42 +00004202 if (!N.getNode() && isa<Argument>(Address))
4203 // Check unused arguments map.
4204 N = UnusedArgNodeMap[Address];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004205 SDDbgValue *SDV;
4206 if (N.getNode()) {
Devang Patel8e741ed2010-09-02 21:02:27 +00004207 // Parameters are handled specially.
Michael J. Spencere70c5262010-10-16 08:25:21 +00004208 bool isParameter =
Devang Patel8e741ed2010-09-02 21:02:27 +00004209 DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable;
4210 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4211 Address = BCI->getOperand(0);
4212 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4213
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004214 if (isParameter && !AI) {
4215 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4216 if (FINode)
4217 // Byval parameter. We have a frame index at this point.
4218 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4219 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004220 else {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004221 // Can't do anything with other non-AI cases yet. This might be a
4222 // parameter of a callee function that got inlined, for example.
Devang Patelafeaae72010-12-06 22:39:26 +00004223 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004224 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004225 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004226 } else if (AI)
4227 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
4228 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004229 else {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004230 // Can't do anything with other non-AI cases yet.
Devang Patelafeaae72010-12-06 22:39:26 +00004231 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004232 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004233 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004234 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4235 } else {
Gabor Greiffb4032f2010-10-01 10:32:19 +00004236 // If Address is an argument then try to emit its dbg value using
Michael J. Spencere70c5262010-10-16 08:25:21 +00004237 // virtual register info from the FuncInfo.ValueMap.
Devang Patel6cd467b2010-08-26 22:53:27 +00004238 if (!EmitFuncArgumentDbgValue(Address, Variable, 0, N)) {
Devang Patel1397fdc2010-09-15 14:48:53 +00004239 // If variable is pinned by a alloca in dominating bb then
4240 // use StaticAllocaMap.
4241 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel27ede1b2010-09-15 18:13:55 +00004242 if (AI->getParent() != DI.getParent()) {
4243 DenseMap<const AllocaInst*, int>::iterator SI =
4244 FuncInfo.StaticAllocaMap.find(AI);
4245 if (SI != FuncInfo.StaticAllocaMap.end()) {
4246 SDV = DAG.getDbgValue(Variable, SI->second,
4247 0, dl, SDNodeOrder);
4248 DAG.AddDbgValue(SDV, 0, false);
4249 return 0;
4250 }
Devang Patel1397fdc2010-09-15 14:48:53 +00004251 }
4252 }
Devang Patelafeaae72010-12-06 22:39:26 +00004253 DEBUG(dbgs() << "Dropping debug info for " << DI);
Devang Patel6cd467b2010-08-26 22:53:27 +00004254 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004255 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004256 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00004257 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004258 case Intrinsic::dbg_value: {
Dan Gohman46510a72010-04-15 01:51:59 +00004259 const DbgValueInst &DI = cast<DbgValueInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004260 if (!DIVariable(DI.getVariable()).Verify())
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004261 return 0;
4262
4263 MDNode *Variable = DI.getVariable();
Devang Patel00190342010-03-15 19:15:44 +00004264 uint64_t Offset = DI.getOffset();
Dan Gohman46510a72010-04-15 01:51:59 +00004265 const Value *V = DI.getValue();
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004266 if (!V)
4267 return 0;
Devang Patel00190342010-03-15 19:15:44 +00004268
4269 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4270 // but do not always have a corresponding SDNode built. The SDNodeOrder
4271 // absolute, but not relative, values are different depending on whether
4272 // debug info exists.
4273 ++SDNodeOrder;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004274 SDDbgValue *SDV;
Devang Patel00190342010-03-15 19:15:44 +00004275 if (isa<ConstantInt>(V) || isa<ConstantFP>(V)) {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004276 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4277 DAG.AddDbgValue(SDV, 0, false);
Devang Patel00190342010-03-15 19:15:44 +00004278 } else {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004279 // Do not use getValue() in here; we don't want to generate code at
4280 // this point if it hasn't been done yet.
Devang Patel9126c0d2010-06-01 19:59:01 +00004281 SDValue N = NodeMap[V];
4282 if (!N.getNode() && isa<Argument>(V))
4283 // Check unused arguments map.
4284 N = UnusedArgNodeMap[V];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004285 if (N.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +00004286 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, N)) {
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004287 SDV = DAG.getDbgValue(Variable, N.getNode(),
4288 N.getResNo(), Offset, dl, SDNodeOrder);
4289 DAG.AddDbgValue(SDV, N.getNode(), false);
4290 }
Devang Patela778f5c2011-02-18 22:43:42 +00004291 } else if (!V->use_empty() ) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004292 // Do not call getValue(V) yet, as we don't want to generate code.
4293 // Remember it for later.
4294 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4295 DanglingDebugInfoMap[V] = DDI;
Devang Patel0991dfb2010-08-27 22:25:51 +00004296 } else {
Devang Patel00190342010-03-15 19:15:44 +00004297 // We may expand this to cover more cases. One case where we have no
Devang Patelafeaae72010-12-06 22:39:26 +00004298 // data available is an unreferenced parameter.
4299 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004300 }
Devang Patel00190342010-03-15 19:15:44 +00004301 }
4302
4303 // Build a debug info table entry.
Dan Gohman46510a72010-04-15 01:51:59 +00004304 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004305 V = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004306 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004307 // Don't handle byval struct arguments or VLAs, for example.
4308 if (!AI)
4309 return 0;
4310 DenseMap<const AllocaInst*, int>::iterator SI =
4311 FuncInfo.StaticAllocaMap.find(AI);
4312 if (SI == FuncInfo.StaticAllocaMap.end())
4313 return 0; // VLAs.
4314 int FI = SI->second;
Michael J. Spencere70c5262010-10-16 08:25:21 +00004315
Chris Lattner512063d2010-04-05 06:19:28 +00004316 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4317 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4318 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004319 return 0;
4320 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004321 case Intrinsic::eh_exception: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004322 // Insert the EXCEPTIONADDR instruction.
Dan Gohman84023e02010-07-10 09:00:22 +00004323 assert(FuncInfo.MBB->isLandingPad() &&
Dan Gohman99be8ae2010-04-19 22:41:47 +00004324 "Call to eh.exception not in landing pad!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004325 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004326 SDValue Ops[1];
4327 Ops[0] = DAG.getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004328 SDValue Op = DAG.getNode(ISD::EXCEPTIONADDR, dl, VTs, Ops, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004329 setValue(&I, Op);
4330 DAG.setRoot(Op.getValue(1));
4331 return 0;
4332 }
4333
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004334 case Intrinsic::eh_selector: {
Dan Gohman84023e02010-07-10 09:00:22 +00004335 MachineBasicBlock *CallMBB = FuncInfo.MBB;
Chris Lattner512063d2010-04-05 06:19:28 +00004336 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Dan Gohman99be8ae2010-04-19 22:41:47 +00004337 if (CallMBB->isLandingPad())
4338 AddCatchInfo(I, &MMI, CallMBB);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004339 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004340#ifndef NDEBUG
Chris Lattner3a5815f2009-09-17 23:54:54 +00004341 FuncInfo.CatchInfoLost.insert(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004342#endif
Chris Lattner3a5815f2009-09-17 23:54:54 +00004343 // FIXME: Mark exception selector register as live in. Hack for PR1508.
4344 unsigned Reg = TLI.getExceptionSelectorRegister();
Dan Gohman84023e02010-07-10 09:00:22 +00004345 if (Reg) FuncInfo.MBB->addLiveIn(Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004346 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004347
Chris Lattner3a5815f2009-09-17 23:54:54 +00004348 // Insert the EHSELECTION instruction.
4349 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
4350 SDValue Ops[2];
Gabor Greif0635f352010-06-25 09:38:13 +00004351 Ops[0] = getValue(I.getArgOperand(0));
Chris Lattner3a5815f2009-09-17 23:54:54 +00004352 Ops[1] = getRoot();
4353 SDValue Op = DAG.getNode(ISD::EHSELECTION, dl, VTs, Ops, 2);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004354 DAG.setRoot(Op.getValue(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00004355 setValue(&I, DAG.getSExtOrTrunc(Op, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004356 return 0;
4357 }
4358
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004359 case Intrinsic::eh_typeid_for: {
Chris Lattner512063d2010-04-05 06:19:28 +00004360 // Find the type id for the given typeinfo.
Gabor Greif0635f352010-06-25 09:38:13 +00004361 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattner512063d2010-04-05 06:19:28 +00004362 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4363 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004364 setValue(&I, Res);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004365 return 0;
4366 }
4367
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004368 case Intrinsic::eh_return_i32:
4369 case Intrinsic::eh_return_i64:
Chris Lattner512063d2010-04-05 06:19:28 +00004370 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
4371 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
4372 MVT::Other,
4373 getControlRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004374 getValue(I.getArgOperand(0)),
4375 getValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004376 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004377 case Intrinsic::eh_unwind_init:
Chris Lattner512063d2010-04-05 06:19:28 +00004378 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004379 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004380 case Intrinsic::eh_dwarf_cfa: {
Gabor Greif0635f352010-06-25 09:38:13 +00004381 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), dl,
Duncan Sands3a66a682009-10-13 21:04:12 +00004382 TLI.getPointerTy());
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004383 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004384 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004385 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004386 TLI.getPointerTy()),
4387 CfaArg);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004388 SDValue FA = DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004389 TLI.getPointerTy(),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004390 DAG.getConstant(0, TLI.getPointerTy()));
Bill Wendling4533cac2010-01-28 21:51:40 +00004391 setValue(&I, DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
4392 FA, Offset));
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004393 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004394 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004395 case Intrinsic::eh_sjlj_callsite: {
Chris Lattner512063d2010-04-05 06:19:28 +00004396 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greif0635f352010-06-25 09:38:13 +00004397 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbachca752c92010-01-28 01:45:32 +00004398 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattner512063d2010-04-05 06:19:28 +00004399 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbachca752c92010-01-28 01:45:32 +00004400
Chris Lattner512063d2010-04-05 06:19:28 +00004401 MMI.setCurrentCallSite(CI->getZExtValue());
Jim Grosbachca752c92010-01-28 01:45:32 +00004402 return 0;
4403 }
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004404 case Intrinsic::eh_sjlj_setjmp: {
4405 setValue(&I, DAG.getNode(ISD::EH_SJLJ_SETJMP, dl, MVT::i32, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004406 getValue(I.getArgOperand(0))));
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004407 return 0;
4408 }
Jim Grosbach5eb19512010-05-22 01:06:18 +00004409 case Intrinsic::eh_sjlj_longjmp: {
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004410 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, dl, MVT::Other,
Jim Grosbache4ad3872010-10-19 23:27:08 +00004411 getRoot(), getValue(I.getArgOperand(0))));
4412 return 0;
4413 }
4414 case Intrinsic::eh_sjlj_dispatch_setup: {
4415 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_DISPATCHSETUP, dl, MVT::Other,
4416 getRoot(), getValue(I.getArgOperand(0))));
Jim Grosbach5eb19512010-05-22 01:06:18 +00004417 return 0;
4418 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004419
Dale Johannesen0488fb62010-09-30 23:57:10 +00004420 case Intrinsic::x86_mmx_pslli_w:
4421 case Intrinsic::x86_mmx_pslli_d:
4422 case Intrinsic::x86_mmx_pslli_q:
4423 case Intrinsic::x86_mmx_psrli_w:
4424 case Intrinsic::x86_mmx_psrli_d:
4425 case Intrinsic::x86_mmx_psrli_q:
4426 case Intrinsic::x86_mmx_psrai_w:
4427 case Intrinsic::x86_mmx_psrai_d: {
4428 SDValue ShAmt = getValue(I.getArgOperand(1));
4429 if (isa<ConstantSDNode>(ShAmt)) {
4430 visitTargetIntrinsic(I, Intrinsic);
4431 return 0;
4432 }
4433 unsigned NewIntrinsic = 0;
4434 EVT ShAmtVT = MVT::v2i32;
4435 switch (Intrinsic) {
4436 case Intrinsic::x86_mmx_pslli_w:
4437 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4438 break;
4439 case Intrinsic::x86_mmx_pslli_d:
4440 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4441 break;
4442 case Intrinsic::x86_mmx_pslli_q:
4443 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4444 break;
4445 case Intrinsic::x86_mmx_psrli_w:
4446 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4447 break;
4448 case Intrinsic::x86_mmx_psrli_d:
4449 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4450 break;
4451 case Intrinsic::x86_mmx_psrli_q:
4452 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4453 break;
4454 case Intrinsic::x86_mmx_psrai_w:
4455 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4456 break;
4457 case Intrinsic::x86_mmx_psrai_d:
4458 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4459 break;
4460 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4461 }
4462
4463 // The vector shift intrinsics with scalars uses 32b shift amounts but
4464 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4465 // to be zero.
4466 // We must do this early because v2i32 is not a legal type.
4467 DebugLoc dl = getCurDebugLoc();
4468 SDValue ShOps[2];
4469 ShOps[0] = ShAmt;
4470 ShOps[1] = DAG.getConstant(0, MVT::i32);
4471 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
4472 EVT DestVT = TLI.getValueType(I.getType());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004473 ShAmt = DAG.getNode(ISD::BITCAST, dl, DestVT, ShAmt);
Dale Johannesen0488fb62010-09-30 23:57:10 +00004474 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
4475 DAG.getConstant(NewIntrinsic, MVT::i32),
4476 getValue(I.getArgOperand(0)), ShAmt);
4477 setValue(&I, Res);
4478 return 0;
4479 }
Mon P Wang77cdf302008-11-10 20:54:11 +00004480 case Intrinsic::convertff:
4481 case Intrinsic::convertfsi:
4482 case Intrinsic::convertfui:
4483 case Intrinsic::convertsif:
4484 case Intrinsic::convertuif:
4485 case Intrinsic::convertss:
4486 case Intrinsic::convertsu:
4487 case Intrinsic::convertus:
4488 case Intrinsic::convertuu: {
4489 ISD::CvtCode Code = ISD::CVT_INVALID;
4490 switch (Intrinsic) {
4491 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4492 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4493 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4494 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4495 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4496 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4497 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4498 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4499 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4500 }
Owen Andersone50ed302009-08-10 22:56:29 +00004501 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greif0635f352010-06-25 09:38:13 +00004502 const Value *Op1 = I.getArgOperand(0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004503 Res = DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1),
4504 DAG.getValueType(DestVT),
4505 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greif0635f352010-06-25 09:38:13 +00004506 getValue(I.getArgOperand(1)),
4507 getValue(I.getArgOperand(2)),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004508 Code);
4509 setValue(&I, Res);
Mon P Wang77cdf302008-11-10 20:54:11 +00004510 return 0;
4511 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004512 case Intrinsic::sqrt:
Bill Wendling4533cac2010-01-28 21:51:40 +00004513 setValue(&I, DAG.getNode(ISD::FSQRT, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004514 getValue(I.getArgOperand(0)).getValueType(),
4515 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004516 return 0;
4517 case Intrinsic::powi:
Gabor Greif0635f352010-06-25 09:38:13 +00004518 setValue(&I, ExpandPowI(dl, getValue(I.getArgOperand(0)),
4519 getValue(I.getArgOperand(1)), DAG));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004520 return 0;
4521 case Intrinsic::sin:
Bill Wendling4533cac2010-01-28 21:51:40 +00004522 setValue(&I, DAG.getNode(ISD::FSIN, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004523 getValue(I.getArgOperand(0)).getValueType(),
4524 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004525 return 0;
4526 case Intrinsic::cos:
Bill Wendling4533cac2010-01-28 21:51:40 +00004527 setValue(&I, DAG.getNode(ISD::FCOS, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004528 getValue(I.getArgOperand(0)).getValueType(),
4529 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004530 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004531 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004532 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004533 return 0;
4534 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004535 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004536 return 0;
4537 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004538 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004539 return 0;
4540 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004541 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004542 return 0;
4543 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00004544 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004545 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004546 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004547 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004548 return 0;
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004549 case Intrinsic::convert_to_fp16:
4550 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004551 MVT::i16, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004552 return 0;
4553 case Intrinsic::convert_from_fp16:
4554 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004555 MVT::f32, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004556 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004557 case Intrinsic::pcmarker: {
Gabor Greif0635f352010-06-25 09:38:13 +00004558 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004559 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004560 return 0;
4561 }
4562 case Intrinsic::readcyclecounter: {
4563 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004564 Res = DAG.getNode(ISD::READCYCLECOUNTER, dl,
4565 DAG.getVTList(MVT::i64, MVT::Other),
4566 &Op, 1);
4567 setValue(&I, Res);
4568 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004569 return 0;
4570 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004571 case Intrinsic::bswap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004572 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004573 getValue(I.getArgOperand(0)).getValueType(),
4574 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004575 return 0;
4576 case Intrinsic::cttz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004577 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004578 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004579 setValue(&I, DAG.getNode(ISD::CTTZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004580 return 0;
4581 }
4582 case Intrinsic::ctlz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004583 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004584 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004585 setValue(&I, DAG.getNode(ISD::CTLZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004586 return 0;
4587 }
4588 case Intrinsic::ctpop: {
Gabor Greif0635f352010-06-25 09:38:13 +00004589 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004590 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004591 setValue(&I, DAG.getNode(ISD::CTPOP, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004592 return 0;
4593 }
4594 case Intrinsic::stacksave: {
4595 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004596 Res = DAG.getNode(ISD::STACKSAVE, dl,
4597 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
4598 setValue(&I, Res);
4599 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004600 return 0;
4601 }
4602 case Intrinsic::stackrestore: {
Gabor Greif0635f352010-06-25 09:38:13 +00004603 Res = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004604 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Res));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004605 return 0;
4606 }
Bill Wendling57344502008-11-18 11:01:33 +00004607 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00004608 // Emit code into the DAG to store the stack guard onto the stack.
4609 MachineFunction &MF = DAG.getMachineFunction();
4610 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004611 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00004612
Gabor Greif0635f352010-06-25 09:38:13 +00004613 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value.
4614 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingb2a42982008-11-06 02:29:10 +00004615
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004616 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00004617 MFI->setStackProtectorIndex(FI);
4618
4619 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4620
4621 // Store the stack protector onto the stack.
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004622 Res = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN,
Chris Lattner84bd98a2010-09-21 18:58:22 +00004623 MachinePointerInfo::getFixedStack(FI),
4624 true, false, 0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004625 setValue(&I, Res);
4626 DAG.setRoot(Res);
Bill Wendlingb2a42982008-11-06 02:29:10 +00004627 return 0;
4628 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00004629 case Intrinsic::objectsize: {
4630 // If we don't know by now, we're never going to know.
Gabor Greif0635f352010-06-25 09:38:13 +00004631 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7b5e6172009-10-27 00:52:25 +00004632
4633 assert(CI && "Non-constant type in __builtin_object_size?");
4634
Gabor Greif0635f352010-06-25 09:38:13 +00004635 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00004636 EVT Ty = Arg.getValueType();
4637
Dan Gohmane368b462010-06-18 14:22:04 +00004638 if (CI->isZero())
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004639 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004640 else
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004641 Res = DAG.getConstant(0, Ty);
4642
4643 setValue(&I, Res);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004644 return 0;
4645 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004646 case Intrinsic::var_annotation:
4647 // Discard annotate attributes
4648 return 0;
4649
4650 case Intrinsic::init_trampoline: {
Gabor Greif0635f352010-06-25 09:38:13 +00004651 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004652
4653 SDValue Ops[6];
4654 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004655 Ops[1] = getValue(I.getArgOperand(0));
4656 Ops[2] = getValue(I.getArgOperand(1));
4657 Ops[3] = getValue(I.getArgOperand(2));
4658 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004659 Ops[5] = DAG.getSrcValue(F);
4660
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004661 Res = DAG.getNode(ISD::TRAMPOLINE, dl,
4662 DAG.getVTList(TLI.getPointerTy(), MVT::Other),
4663 Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004664
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004665 setValue(&I, Res);
4666 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004667 return 0;
4668 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004669 case Intrinsic::gcroot:
4670 if (GFI) {
Gabor Greif0635f352010-06-25 09:38:13 +00004671 const Value *Alloca = I.getArgOperand(0);
4672 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004673
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004674 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
4675 GFI->addStackRoot(FI->getIndex(), TypeMap);
4676 }
4677 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004678 case Intrinsic::gcread:
4679 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00004680 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004681 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004682 case Intrinsic::flt_rounds:
Bill Wendling4533cac2010-01-28 21:51:40 +00004683 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004684 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004685 case Intrinsic::trap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004686 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004687 return 0;
Bill Wendlingef375462008-11-21 02:38:44 +00004688 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00004689 return implVisitAluOverflow(I, ISD::UADDO);
4690 case Intrinsic::sadd_with_overflow:
4691 return implVisitAluOverflow(I, ISD::SADDO);
4692 case Intrinsic::usub_with_overflow:
4693 return implVisitAluOverflow(I, ISD::USUBO);
4694 case Intrinsic::ssub_with_overflow:
4695 return implVisitAluOverflow(I, ISD::SSUBO);
4696 case Intrinsic::umul_with_overflow:
4697 return implVisitAluOverflow(I, ISD::UMULO);
4698 case Intrinsic::smul_with_overflow:
4699 return implVisitAluOverflow(I, ISD::SMULO);
Bill Wendling7cdc3c82008-11-21 02:03:52 +00004700
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004701 case Intrinsic::prefetch: {
4702 SDValue Ops[4];
Dale Johannesen1de4aa92010-10-26 23:11:10 +00004703 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004704 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004705 Ops[1] = getValue(I.getArgOperand(0));
4706 Ops[2] = getValue(I.getArgOperand(1));
4707 Ops[3] = getValue(I.getArgOperand(2));
Dale Johannesen1de4aa92010-10-26 23:11:10 +00004708 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, dl,
4709 DAG.getVTList(MVT::Other),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004710 &Ops[0], 4,
Dale Johannesen1de4aa92010-10-26 23:11:10 +00004711 EVT::getIntegerVT(*Context, 8),
4712 MachinePointerInfo(I.getArgOperand(0)),
4713 0, /* align */
4714 false, /* volatile */
4715 rw==0, /* read */
4716 rw==1)); /* write */
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004717 return 0;
4718 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004719 case Intrinsic::memory_barrier: {
4720 SDValue Ops[6];
4721 Ops[0] = getRoot();
4722 for (int x = 1; x < 6; ++x)
Gabor Greif0635f352010-06-25 09:38:13 +00004723 Ops[x] = getValue(I.getArgOperand(x - 1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004724
Bill Wendling4533cac2010-01-28 21:51:40 +00004725 DAG.setRoot(DAG.getNode(ISD::MEMBARRIER, dl, MVT::Other, &Ops[0], 6));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004726 return 0;
4727 }
4728 case Intrinsic::atomic_cmp_swap: {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004729 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004730 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00004731 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00004732 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004733 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00004734 getValue(I.getArgOperand(0)),
4735 getValue(I.getArgOperand(1)),
4736 getValue(I.getArgOperand(2)),
Chris Lattner60bddc82010-09-21 04:53:42 +00004737 MachinePointerInfo(I.getArgOperand(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004738 setValue(&I, L);
4739 DAG.setRoot(L.getValue(1));
4740 return 0;
4741 }
4742 case Intrinsic::atomic_load_add:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004743 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_ADD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004744 case Intrinsic::atomic_load_sub:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004745 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_SUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004746 case Intrinsic::atomic_load_or:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004747 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_OR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004748 case Intrinsic::atomic_load_xor:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004749 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_XOR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004750 case Intrinsic::atomic_load_and:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004751 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_AND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004752 case Intrinsic::atomic_load_nand:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004753 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_NAND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004754 case Intrinsic::atomic_load_max:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004755 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004756 case Intrinsic::atomic_load_min:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004757 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004758 case Intrinsic::atomic_load_umin:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004759 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004760 case Intrinsic::atomic_load_umax:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004761 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004762 case Intrinsic::atomic_swap:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004763 return implVisitBinaryAtomic(I, ISD::ATOMIC_SWAP);
Duncan Sandsf07c9492009-11-10 09:08:09 +00004764
4765 case Intrinsic::invariant_start:
4766 case Intrinsic::lifetime_start:
4767 // Discard region information.
Bill Wendling4533cac2010-01-28 21:51:40 +00004768 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Duncan Sandsf07c9492009-11-10 09:08:09 +00004769 return 0;
4770 case Intrinsic::invariant_end:
4771 case Intrinsic::lifetime_end:
4772 // Discard region information.
4773 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004774 }
4775}
4776
Dan Gohman46510a72010-04-15 01:51:59 +00004777void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman2048b852009-11-23 18:04:58 +00004778 bool isTailCall,
4779 MachineBasicBlock *LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004780 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
4781 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004782 const Type *RetTy = FTy->getReturnType();
Chris Lattner512063d2010-04-05 06:19:28 +00004783 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Chris Lattner16112732010-03-14 01:41:15 +00004784 MCSymbol *BeginLabel = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004785
4786 TargetLowering::ArgListTy Args;
4787 TargetLowering::ArgListEntry Entry;
4788 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004789
4790 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00004791 SmallVector<ISD::OutputArg, 4> Outs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004792 SmallVector<uint64_t, 4> Offsets;
Dan Gohman84023e02010-07-10 09:00:22 +00004793 GetReturnInfo(RetTy, CS.getAttributes().getRetAttributes(),
4794 Outs, TLI, &Offsets);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004795
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004796 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
Dan Gohman84023e02010-07-10 09:00:22 +00004797 FTy->isVarArg(), Outs, FTy->getContext());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004798
4799 SDValue DemoteStackSlot;
Chris Lattnerecf42c42010-09-21 16:36:31 +00004800 int DemoteStackIdx = -100;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004801
4802 if (!CanLowerReturn) {
4803 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(
4804 FTy->getReturnType());
4805 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(
4806 FTy->getReturnType());
4807 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattnerecf42c42010-09-21 16:36:31 +00004808 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004809 const Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
4810
Chris Lattnerecf42c42010-09-21 16:36:31 +00004811 DemoteStackSlot = DAG.getFrameIndex(DemoteStackIdx, TLI.getPointerTy());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004812 Entry.Node = DemoteStackSlot;
4813 Entry.Ty = StackSlotPtrType;
4814 Entry.isSExt = false;
4815 Entry.isZExt = false;
4816 Entry.isInReg = false;
4817 Entry.isSRet = true;
4818 Entry.isNest = false;
4819 Entry.isByVal = false;
4820 Entry.Alignment = Align;
4821 Args.push_back(Entry);
4822 RetTy = Type::getVoidTy(FTy->getContext());
4823 }
4824
Dan Gohman46510a72010-04-15 01:51:59 +00004825 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004826 i != e; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004827 SDValue ArgNode = getValue(*i);
4828 Entry.Node = ArgNode; Entry.Ty = (*i)->getType();
4829
4830 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00004831 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
4832 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
4833 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
4834 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
4835 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
4836 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004837 Entry.Alignment = CS.getParamAlignment(attrInd);
4838 Args.push_back(Entry);
4839 }
4840
Chris Lattner512063d2010-04-05 06:19:28 +00004841 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004842 // Insert a label before the invoke call to mark the try range. This can be
4843 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00004844 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00004845
Jim Grosbachca752c92010-01-28 01:45:32 +00004846 // For SjLj, keep track of which landing pads go with which invokes
4847 // so as to maintain the ordering of pads in the LSDA.
Chris Lattner512063d2010-04-05 06:19:28 +00004848 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbachca752c92010-01-28 01:45:32 +00004849 if (CallSiteIndex) {
Chris Lattner512063d2010-04-05 06:19:28 +00004850 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Jim Grosbachca752c92010-01-28 01:45:32 +00004851 // Now that the call site is handled, stop tracking it.
Chris Lattner512063d2010-04-05 06:19:28 +00004852 MMI.setCurrentCallSite(0);
Jim Grosbachca752c92010-01-28 01:45:32 +00004853 }
4854
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004855 // Both PendingLoads and PendingExports must be flushed here;
4856 // this call might not return.
4857 (void)getRoot();
Chris Lattner7561d482010-03-14 02:33:54 +00004858 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004859 }
4860
Dan Gohman98ca4f22009-08-05 01:29:28 +00004861 // Check if target-independent constraints permit a tail call here.
4862 // Target-dependent constraints are checked within TLI.LowerCallTo.
4863 if (isTailCall &&
Evan Cheng86809cc2010-02-03 03:28:02 +00004864 !isInTailCallPosition(CS, CS.getAttributes().getRetAttributes(), TLI))
Dan Gohman98ca4f22009-08-05 01:29:28 +00004865 isTailCall = false;
4866
Dan Gohmanbadcda42010-08-28 00:51:03 +00004867 // If there's a possibility that fast-isel has already selected some amount
4868 // of the current basic block, don't emit a tail call.
4869 if (isTailCall && EnableFastISel)
4870 isTailCall = false;
4871
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004872 std::pair<SDValue,SDValue> Result =
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004873 TLI.LowerCallTo(getRoot(), RetTy,
Devang Patel05988662008-09-25 21:00:45 +00004874 CS.paramHasAttr(0, Attribute::SExt),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004875 CS.paramHasAttr(0, Attribute::ZExt), FTy->isVarArg(),
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00004876 CS.paramHasAttr(0, Attribute::InReg), FTy->getNumParams(),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004877 CS.getCallingConv(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00004878 isTailCall,
4879 !CS.getInstruction()->use_empty(),
Bill Wendling46ada192010-03-02 01:55:18 +00004880 Callee, Args, DAG, getCurDebugLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004881 assert((isTailCall || Result.second.getNode()) &&
4882 "Non-null chain expected with non-tail call!");
4883 assert((Result.second.getNode() || !Result.first.getNode()) &&
4884 "Null value expected with tail call!");
Bill Wendlinge80ae832009-12-22 00:50:32 +00004885 if (Result.first.getNode()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004886 setValue(CS.getInstruction(), Result.first);
Bill Wendlinge80ae832009-12-22 00:50:32 +00004887 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004888 // The instruction result is the result of loading from the
4889 // hidden sret parameter.
4890 SmallVector<EVT, 1> PVTs;
4891 const Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
4892
4893 ComputeValueVTs(TLI, PtrRetTy, PVTs);
4894 assert(PVTs.size() == 1 && "Pointers should fit in one register");
4895 EVT PtrVT = PVTs[0];
Dan Gohman84023e02010-07-10 09:00:22 +00004896 unsigned NumValues = Outs.size();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004897 SmallVector<SDValue, 4> Values(NumValues);
4898 SmallVector<SDValue, 4> Chains(NumValues);
4899
4900 for (unsigned i = 0; i < NumValues; ++i) {
Bill Wendlinge80ae832009-12-22 00:50:32 +00004901 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT,
4902 DemoteStackSlot,
4903 DAG.getConstant(Offsets[i], PtrVT));
Dan Gohman84023e02010-07-10 09:00:22 +00004904 SDValue L = DAG.getLoad(Outs[i].VT, getCurDebugLoc(), Result.second,
Chris Lattnerecf42c42010-09-21 16:36:31 +00004905 Add,
4906 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]),
4907 false, false, 1);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004908 Values[i] = L;
4909 Chains[i] = L.getValue(1);
4910 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004911
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004912 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
4913 MVT::Other, &Chains[0], NumValues);
4914 PendingLoads.push_back(Chain);
Michael J. Spencere70c5262010-10-16 08:25:21 +00004915
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004916 // Collect the legal value parts into potentially illegal values
4917 // that correspond to the original function's return values.
4918 SmallVector<EVT, 4> RetTys;
4919 RetTy = FTy->getReturnType();
4920 ComputeValueVTs(TLI, RetTy, RetTys);
4921 ISD::NodeType AssertOp = ISD::DELETED_NODE;
4922 SmallVector<SDValue, 4> ReturnValues;
4923 unsigned CurReg = 0;
4924 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
4925 EVT VT = RetTys[I];
4926 EVT RegisterVT = TLI.getRegisterType(RetTy->getContext(), VT);
4927 unsigned NumRegs = TLI.getNumRegisters(RetTy->getContext(), VT);
Michael J. Spencere70c5262010-10-16 08:25:21 +00004928
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004929 SDValue ReturnValue =
Bill Wendling46ada192010-03-02 01:55:18 +00004930 getCopyFromParts(DAG, getCurDebugLoc(), &Values[CurReg], NumRegs,
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004931 RegisterVT, VT, AssertOp);
4932 ReturnValues.push_back(ReturnValue);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004933 CurReg += NumRegs;
4934 }
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004935
Bill Wendling4533cac2010-01-28 21:51:40 +00004936 setValue(CS.getInstruction(),
4937 DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
4938 DAG.getVTList(&RetTys[0], RetTys.size()),
4939 &ReturnValues[0], ReturnValues.size()));
Bill Wendlinge80ae832009-12-22 00:50:32 +00004940
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004941 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004942
4943 // As a special case, a null chain means that a tail call has been emitted and
4944 // the DAG root is already updated.
Bill Wendling4533cac2010-01-28 21:51:40 +00004945 if (Result.second.getNode())
Dan Gohman98ca4f22009-08-05 01:29:28 +00004946 DAG.setRoot(Result.second);
Bill Wendling4533cac2010-01-28 21:51:40 +00004947 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00004948 HasTailCall = true;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004949
Chris Lattner512063d2010-04-05 06:19:28 +00004950 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004951 // Insert a label at the end of the invoke call to mark the try range. This
4952 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00004953 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Chris Lattner7561d482010-03-14 02:33:54 +00004954 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004955
4956 // Inform MachineModuleInfo of range.
Chris Lattner512063d2010-04-05 06:19:28 +00004957 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004958 }
4959}
4960
Chris Lattner8047d9a2009-12-24 00:37:38 +00004961/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
4962/// value is equal or not-equal to zero.
Dan Gohman46510a72010-04-15 01:51:59 +00004963static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
4964 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end();
Chris Lattner8047d9a2009-12-24 00:37:38 +00004965 UI != E; ++UI) {
Dan Gohman46510a72010-04-15 01:51:59 +00004966 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004967 if (IC->isEquality())
Dan Gohman46510a72010-04-15 01:51:59 +00004968 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004969 if (C->isNullValue())
4970 continue;
4971 // Unknown instruction.
4972 return false;
4973 }
4974 return true;
4975}
4976
Dan Gohman46510a72010-04-15 01:51:59 +00004977static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
4978 const Type *LoadTy,
Chris Lattner8047d9a2009-12-24 00:37:38 +00004979 SelectionDAGBuilder &Builder) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004980
Chris Lattner8047d9a2009-12-24 00:37:38 +00004981 // Check to see if this load can be trivially constant folded, e.g. if the
4982 // input is from a string literal.
Dan Gohman46510a72010-04-15 01:51:59 +00004983 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00004984 // Cast pointer to the type we really want to load.
Dan Gohman46510a72010-04-15 01:51:59 +00004985 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner8047d9a2009-12-24 00:37:38 +00004986 PointerType::getUnqual(LoadTy));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004987
Dan Gohman46510a72010-04-15 01:51:59 +00004988 if (const Constant *LoadCst =
4989 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
4990 Builder.TD))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004991 return Builder.getValue(LoadCst);
4992 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004993
Chris Lattner8047d9a2009-12-24 00:37:38 +00004994 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
4995 // still constant memory, the input chain can be the entry node.
4996 SDValue Root;
4997 bool ConstantMemory = false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004998
Chris Lattner8047d9a2009-12-24 00:37:38 +00004999 // Do not serialize (non-volatile) loads of constant memory with anything.
5000 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5001 Root = Builder.DAG.getEntryNode();
5002 ConstantMemory = true;
5003 } else {
5004 // Do not serialize non-volatile loads against each other.
5005 Root = Builder.DAG.getRoot();
5006 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005007
Chris Lattner8047d9a2009-12-24 00:37:38 +00005008 SDValue Ptr = Builder.getValue(PtrVal);
5009 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurDebugLoc(), Root,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005010 Ptr, MachinePointerInfo(PtrVal),
David Greene1e559442010-02-15 17:00:31 +00005011 false /*volatile*/,
5012 false /*nontemporal*/, 1 /* align=1 */);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005013
Chris Lattner8047d9a2009-12-24 00:37:38 +00005014 if (!ConstantMemory)
5015 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5016 return LoadVal;
5017}
5018
5019
5020/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5021/// If so, return true and lower it, otherwise return false and it will be
5022/// lowered like a normal call.
Dan Gohman46510a72010-04-15 01:51:59 +00005023bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005024 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greif37387d52010-06-30 12:55:46 +00005025 if (I.getNumArgOperands() != 3)
Chris Lattner8047d9a2009-12-24 00:37:38 +00005026 return false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005027
Gabor Greif0635f352010-06-25 09:38:13 +00005028 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands1df98592010-02-16 11:11:14 +00005029 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greif0635f352010-06-25 09:38:13 +00005030 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands1df98592010-02-16 11:11:14 +00005031 !I.getType()->isIntegerTy())
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005032 return false;
5033
Gabor Greif0635f352010-06-25 09:38:13 +00005034 const ConstantInt *Size = dyn_cast<ConstantInt>(I.getArgOperand(2));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005035
Chris Lattner8047d9a2009-12-24 00:37:38 +00005036 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5037 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Chris Lattner04b091a2009-12-24 01:07:17 +00005038 if (Size && IsOnlyUsedInZeroEqualityComparison(&I)) {
5039 bool ActuallyDoIt = true;
5040 MVT LoadVT;
5041 const Type *LoadTy;
5042 switch (Size->getZExtValue()) {
5043 default:
5044 LoadVT = MVT::Other;
5045 LoadTy = 0;
5046 ActuallyDoIt = false;
5047 break;
5048 case 2:
5049 LoadVT = MVT::i16;
5050 LoadTy = Type::getInt16Ty(Size->getContext());
5051 break;
5052 case 4:
5053 LoadVT = MVT::i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005054 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005055 break;
5056 case 8:
5057 LoadVT = MVT::i64;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005058 LoadTy = Type::getInt64Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005059 break;
5060 /*
5061 case 16:
5062 LoadVT = MVT::v4i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005063 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005064 LoadTy = VectorType::get(LoadTy, 4);
5065 break;
5066 */
5067 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005068
Chris Lattner04b091a2009-12-24 01:07:17 +00005069 // This turns into unaligned loads. We only do this if the target natively
5070 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5071 // we'll only produce a small number of byte loads.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005072
Chris Lattner04b091a2009-12-24 01:07:17 +00005073 // Require that we can find a legal MVT, and only do this if the target
5074 // supports unaligned loads of that type. Expanding into byte loads would
5075 // bloat the code.
5076 if (ActuallyDoIt && Size->getZExtValue() > 4) {
5077 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5078 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
5079 if (!TLI.isTypeLegal(LoadVT) ||!TLI.allowsUnalignedMemoryAccesses(LoadVT))
5080 ActuallyDoIt = false;
5081 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005082
Chris Lattner04b091a2009-12-24 01:07:17 +00005083 if (ActuallyDoIt) {
5084 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5085 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005086
Chris Lattner04b091a2009-12-24 01:07:17 +00005087 SDValue Res = DAG.getSetCC(getCurDebugLoc(), MVT::i1, LHSVal, RHSVal,
5088 ISD::SETNE);
5089 EVT CallVT = TLI.getValueType(I.getType(), true);
5090 setValue(&I, DAG.getZExtOrTrunc(Res, getCurDebugLoc(), CallVT));
5091 return true;
5092 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005093 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005094
5095
Chris Lattner8047d9a2009-12-24 00:37:38 +00005096 return false;
5097}
5098
5099
Dan Gohman46510a72010-04-15 01:51:59 +00005100void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner598751e2010-07-05 05:36:21 +00005101 // Handle inline assembly differently.
5102 if (isa<InlineAsm>(I.getCalledValue())) {
5103 visitInlineAsm(&I);
5104 return;
5105 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005106
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005107 // See if any floating point values are being passed to this function. This is
5108 // used to emit an undefined reference to fltused on Windows.
5109 const FunctionType *FT =
5110 cast<FunctionType>(I.getCalledValue()->getType()->getContainedType(0));
5111 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
5112 if (FT->isVarArg() &&
5113 !MMI.callsExternalVAFunctionWithFloatingPointArguments()) {
5114 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
5115 const Type* T = I.getArgOperand(i)->getType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005116 for (po_iterator<const Type*> i = po_begin(T), e = po_end(T);
Chris Lattnera29aae72010-11-12 17:24:29 +00005117 i != e; ++i) {
5118 if (!i->isFloatingPointTy()) continue;
5119 MMI.setCallsExternalVAFunctionWithFloatingPointArguments(true);
5120 break;
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005121 }
5122 }
5123 }
5124
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005125 const char *RenameFn = 0;
5126 if (Function *F = I.getCalledFunction()) {
5127 if (F->isDeclaration()) {
Chris Lattner598751e2010-07-05 05:36:21 +00005128 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00005129 if (unsigned IID = II->getIntrinsicID(F)) {
5130 RenameFn = visitIntrinsicCall(I, IID);
5131 if (!RenameFn)
5132 return;
5133 }
5134 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005135 if (unsigned IID = F->getIntrinsicID()) {
5136 RenameFn = visitIntrinsicCall(I, IID);
5137 if (!RenameFn)
5138 return;
5139 }
5140 }
5141
5142 // Check for well-known libc/libm calls. If the function is internal, it
5143 // can't be a library call.
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005144 if (!F->hasLocalLinkage() && F->hasName()) {
5145 StringRef Name = F->getName();
Duncan Sandsd2c817e2010-03-14 21:08:40 +00005146 if (Name == "copysign" || Name == "copysignf" || Name == "copysignl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005147 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005148 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5149 I.getType() == I.getArgOperand(0)->getType() &&
5150 I.getType() == I.getArgOperand(1)->getType()) {
5151 SDValue LHS = getValue(I.getArgOperand(0));
5152 SDValue RHS = getValue(I.getArgOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00005153 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
5154 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005155 return;
5156 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005157 } else if (Name == "fabs" || Name == "fabsf" || Name == "fabsl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005158 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005159 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5160 I.getType() == I.getArgOperand(0)->getType()) {
5161 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005162 setValue(&I, DAG.getNode(ISD::FABS, getCurDebugLoc(),
5163 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005164 return;
5165 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005166 } else if (Name == "sin" || Name == "sinf" || Name == "sinl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005167 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005168 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5169 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005170 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005171 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005172 setValue(&I, DAG.getNode(ISD::FSIN, getCurDebugLoc(),
5173 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005174 return;
5175 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005176 } else if (Name == "cos" || Name == "cosf" || Name == "cosl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005177 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005178 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5179 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005180 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005181 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005182 setValue(&I, DAG.getNode(ISD::FCOS, getCurDebugLoc(),
5183 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005184 return;
5185 }
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005186 } else if (Name == "sqrt" || Name == "sqrtf" || Name == "sqrtl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005187 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005188 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5189 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005190 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005191 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005192 setValue(&I, DAG.getNode(ISD::FSQRT, getCurDebugLoc(),
5193 Tmp.getValueType(), Tmp));
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005194 return;
5195 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005196 } else if (Name == "memcmp") {
5197 if (visitMemCmpCall(I))
5198 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005199 }
5200 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005201 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005202
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005203 SDValue Callee;
5204 if (!RenameFn)
Gabor Greif0635f352010-06-25 09:38:13 +00005205 Callee = getValue(I.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005206 else
Bill Wendling056292f2008-09-16 21:48:12 +00005207 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005208
Bill Wendling0d580132009-12-23 01:28:19 +00005209 // Check if we can potentially perform a tail call. More detailed checking is
5210 // be done within LowerCallTo, after more information about the call is known.
Evan Cheng11e67932010-01-26 23:13:04 +00005211 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005212}
5213
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005214namespace llvm {
Dan Gohman462f6b52010-05-29 17:53:24 +00005215
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005216/// AsmOperandInfo - This contains information for each constraint that we are
5217/// lowering.
Duncan Sands16d8f8b2010-05-11 20:16:09 +00005218class LLVM_LIBRARY_VISIBILITY SDISelAsmOperandInfo :
Daniel Dunbarc0c3b9a2008-09-10 04:16:29 +00005219 public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00005220public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005221 /// CallOperand - If this is the result output operand or a clobber
5222 /// this is null, otherwise it is the incoming operand to the CallInst.
5223 /// This gets modified as the asm is processed.
5224 SDValue CallOperand;
5225
5226 /// AssignedRegs - If this is a register or register class operand, this
5227 /// contains the set of register corresponding to the operand.
5228 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005229
John Thompsoneac6e1d2010-09-13 18:15:37 +00005230 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005231 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
5232 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005233
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005234 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
5235 /// busy in OutputRegs/InputRegs.
5236 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005237 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005238 std::set<unsigned> &InputRegs,
5239 const TargetRegisterInfo &TRI) const {
5240 if (isOutReg) {
5241 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5242 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
5243 }
5244 if (isInReg) {
5245 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5246 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
5247 }
5248 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005249
Owen Andersone50ed302009-08-10 22:56:29 +00005250 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00005251 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00005252 /// MVT::Other.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005253 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson1d0be152009-08-13 21:58:54 +00005254 const TargetLowering &TLI,
Chris Lattner81249c92008-10-17 17:05:25 +00005255 const TargetData *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00005256 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005257
Chris Lattner81249c92008-10-17 17:05:25 +00005258 if (isa<BasicBlock>(CallOperandVal))
5259 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005260
Chris Lattner81249c92008-10-17 17:05:25 +00005261 const llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005262
Chris Lattner81249c92008-10-17 17:05:25 +00005263 // If this is an indirect operand, the operand is a pointer to the
5264 // accessed type.
Bob Wilsone261b0c2009-12-22 18:34:19 +00005265 if (isIndirect) {
5266 const llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
5267 if (!PtrTy)
Chris Lattner75361b62010-04-07 22:58:41 +00005268 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsone261b0c2009-12-22 18:34:19 +00005269 OpTy = PtrTy->getElementType();
5270 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005271
Chris Lattner81249c92008-10-17 17:05:25 +00005272 // If OpTy is not a single value, it may be a struct/union that we
5273 // can tile with integers.
5274 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
5275 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
5276 switch (BitSize) {
5277 default: break;
5278 case 1:
5279 case 8:
5280 case 16:
5281 case 32:
5282 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00005283 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00005284 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00005285 break;
5286 }
5287 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005288
Chris Lattner81249c92008-10-17 17:05:25 +00005289 return TLI.getValueType(OpTy, true);
5290 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005291
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005292private:
5293 /// MarkRegAndAliases - Mark the specified register and all aliases in the
5294 /// specified set.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005295 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005296 const TargetRegisterInfo &TRI) {
5297 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
5298 Regs.insert(Reg);
5299 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
5300 for (; *Aliases; ++Aliases)
5301 Regs.insert(*Aliases);
5302 }
5303};
Dan Gohman462f6b52010-05-29 17:53:24 +00005304
John Thompson44ab89e2010-10-29 17:29:13 +00005305typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
5306
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005307} // end llvm namespace.
5308
Dan Gohman462f6b52010-05-29 17:53:24 +00005309/// isAllocatableRegister - If the specified register is safe to allocate,
5310/// i.e. it isn't a stack pointer or some other special register, return the
5311/// register class for the register. Otherwise, return null.
5312static const TargetRegisterClass *
5313isAllocatableRegister(unsigned Reg, MachineFunction &MF,
5314 const TargetLowering &TLI,
5315 const TargetRegisterInfo *TRI) {
5316 EVT FoundVT = MVT::Other;
5317 const TargetRegisterClass *FoundRC = 0;
5318 for (TargetRegisterInfo::regclass_iterator RCI = TRI->regclass_begin(),
5319 E = TRI->regclass_end(); RCI != E; ++RCI) {
5320 EVT ThisVT = MVT::Other;
5321
5322 const TargetRegisterClass *RC = *RCI;
5323 // If none of the value types for this register class are valid, we
5324 // can't use it. For example, 64-bit reg classes on 32-bit targets.
5325 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
5326 I != E; ++I) {
5327 if (TLI.isTypeLegal(*I)) {
5328 // If we have already found this register in a different register class,
5329 // choose the one with the largest VT specified. For example, on
5330 // PowerPC, we favor f64 register classes over f32.
5331 if (FoundVT == MVT::Other || FoundVT.bitsLT(*I)) {
5332 ThisVT = *I;
5333 break;
5334 }
5335 }
5336 }
5337
5338 if (ThisVT == MVT::Other) continue;
5339
5340 // NOTE: This isn't ideal. In particular, this might allocate the
5341 // frame pointer in functions that need it (due to them not being taken
5342 // out of allocation, because a variable sized allocation hasn't been seen
5343 // yet). This is a slight code pessimization, but should still work.
5344 for (TargetRegisterClass::iterator I = RC->allocation_order_begin(MF),
5345 E = RC->allocation_order_end(MF); I != E; ++I)
5346 if (*I == Reg) {
5347 // We found a matching register class. Keep looking at others in case
5348 // we find one with larger registers that this physreg is also in.
5349 FoundRC = RC;
5350 FoundVT = ThisVT;
5351 break;
5352 }
5353 }
5354 return FoundRC;
5355}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005356
5357/// GetRegistersForValue - Assign registers (virtual or physical) for the
5358/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00005359/// register allocator to handle the assignment process. However, if the asm
5360/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005361/// allocation. This produces generally horrible, but correct, code.
5362///
5363/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005364/// Input and OutputRegs are the set of already allocated physical registers.
5365///
Dan Gohman2048b852009-11-23 18:04:58 +00005366void SelectionDAGBuilder::
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005367GetRegistersForValue(SDISelAsmOperandInfo &OpInfo,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005368 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005369 std::set<unsigned> &InputRegs) {
Dan Gohman0d24bfb2009-08-15 02:06:22 +00005370 LLVMContext &Context = FuncInfo.Fn->getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00005371
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005372 // Compute whether this value requires an input register, an output register,
5373 // or both.
5374 bool isOutReg = false;
5375 bool isInReg = false;
5376 switch (OpInfo.Type) {
5377 case InlineAsm::isOutput:
5378 isOutReg = true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005379
5380 // If there is an input constraint that matches this, we need to reserve
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005381 // the input register so no other inputs allocate to it.
Chris Lattner6bdcda32008-10-17 16:47:46 +00005382 isInReg = OpInfo.hasMatchingInput();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005383 break;
5384 case InlineAsm::isInput:
5385 isInReg = true;
5386 isOutReg = false;
5387 break;
5388 case InlineAsm::isClobber:
5389 isOutReg = true;
5390 isInReg = true;
5391 break;
5392 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005393
5394
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005395 MachineFunction &MF = DAG.getMachineFunction();
5396 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005397
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005398 // If this is a constraint for a single physreg, or a constraint for a
5399 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005400 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005401 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5402 OpInfo.ConstraintVT);
5403
5404 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00005405 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00005406 // If this is a FP input in an integer register (or visa versa) insert a bit
5407 // cast of the input value. More generally, handle any case where the input
5408 // value disagrees with the register class we plan to stick this in.
5409 if (OpInfo.Type == InlineAsm::isInput &&
5410 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00005411 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00005412 // types are identical size, use a bitcast to convert (e.g. two differing
5413 // vector types).
Owen Andersone50ed302009-08-10 22:56:29 +00005414 EVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00005415 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005416 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005417 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005418 OpInfo.ConstraintVT = RegVT;
5419 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5420 // If the input is a FP value and we want it in FP registers, do a
5421 // bitcast to the corresponding integer type. This turns an f64 value
5422 // into i64, which can be passed with two i32 values on a 32-bit
5423 // machine.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005424 RegVT = EVT::getIntegerVT(Context,
Owen Anderson23b9b192009-08-12 00:36:31 +00005425 OpInfo.ConstraintVT.getSizeInBits());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005426 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005427 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005428 OpInfo.ConstraintVT = RegVT;
5429 }
5430 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005431
Owen Anderson23b9b192009-08-12 00:36:31 +00005432 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00005433 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005434
Owen Andersone50ed302009-08-10 22:56:29 +00005435 EVT RegVT;
5436 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005437
5438 // If this is a constraint for a specific physical register, like {r17},
5439 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005440 if (unsigned AssignedReg = PhysReg.first) {
5441 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00005442 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005443 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005444
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005445 // Get the actual register value type. This is important, because the user
5446 // may have asked for (e.g.) the AX register in i32 type. We need to
5447 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005448 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005449
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005450 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005451 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005452
5453 // If this is an expanded reference, add the rest of the regs to Regs.
5454 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005455 TargetRegisterClass::iterator I = RC->begin();
5456 for (; *I != AssignedReg; ++I)
5457 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005458
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005459 // Already added the first reg.
5460 --NumRegs; ++I;
5461 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005462 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005463 Regs.push_back(*I);
5464 }
5465 }
Bill Wendling651ad132009-12-22 01:25:10 +00005466
Dan Gohman7451d3e2010-05-29 17:03:36 +00005467 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005468 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5469 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5470 return;
5471 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005472
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005473 // Otherwise, if this was a reference to an LLVM register class, create vregs
5474 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00005475 if (const TargetRegisterClass *RC = PhysReg.second) {
5476 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00005477 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00005478 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005479
Evan Chengfb112882009-03-23 08:01:15 +00005480 // Create the appropriate number of virtual registers.
5481 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5482 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005483 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005484
Dan Gohman7451d3e2010-05-29 17:03:36 +00005485 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Chengfb112882009-03-23 08:01:15 +00005486 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005487 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005488
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005489 // This is a reference to a register class that doesn't directly correspond
5490 // to an LLVM register class. Allocate NumRegs consecutive, available,
5491 // registers from the class.
5492 std::vector<unsigned> RegClassRegs
5493 = TLI.getRegClassForInlineAsmConstraint(OpInfo.ConstraintCode,
5494 OpInfo.ConstraintVT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005495
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005496 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5497 unsigned NumAllocated = 0;
5498 for (unsigned i = 0, e = RegClassRegs.size(); i != e; ++i) {
5499 unsigned Reg = RegClassRegs[i];
5500 // See if this register is available.
5501 if ((isOutReg && OutputRegs.count(Reg)) || // Already used.
5502 (isInReg && InputRegs.count(Reg))) { // Already used.
5503 // Make sure we find consecutive registers.
5504 NumAllocated = 0;
5505 continue;
5506 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005507
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005508 // Check to see if this register is allocatable (i.e. don't give out the
5509 // stack pointer).
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005510 const TargetRegisterClass *RC = isAllocatableRegister(Reg, MF, TLI, TRI);
5511 if (!RC) { // Couldn't allocate this register.
5512 // Reset NumAllocated to make sure we return consecutive registers.
5513 NumAllocated = 0;
5514 continue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005515 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005516
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005517 // Okay, this register is good, we can use it.
5518 ++NumAllocated;
5519
5520 // If we allocated enough consecutive registers, succeed.
5521 if (NumAllocated == NumRegs) {
5522 unsigned RegStart = (i-NumAllocated)+1;
5523 unsigned RegEnd = i+1;
5524 // Mark all of the allocated registers used.
5525 for (unsigned i = RegStart; i != RegEnd; ++i)
5526 Regs.push_back(RegClassRegs[i]);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005527
Dan Gohman7451d3e2010-05-29 17:03:36 +00005528 OpInfo.AssignedRegs = RegsForValue(Regs, *RC->vt_begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005529 OpInfo.ConstraintVT);
5530 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5531 return;
5532 }
5533 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005534
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005535 // Otherwise, we couldn't allocate enough registers for this.
5536}
5537
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005538/// visitInlineAsm - Handle a call to an InlineAsm object.
5539///
Dan Gohman46510a72010-04-15 01:51:59 +00005540void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5541 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005542
5543 /// ConstraintOperands - Information about all of the constraints.
John Thompson44ab89e2010-10-29 17:29:13 +00005544 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005545
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005546 std::set<unsigned> OutputRegs, InputRegs;
5547
John Thompson44ab89e2010-10-29 17:29:13 +00005548 TargetLowering::AsmOperandInfoVector TargetConstraints = TLI.ParseConstraints(CS);
John Thompsoneac6e1d2010-09-13 18:15:37 +00005549 bool hasMemory = false;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005550
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005551 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5552 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005553 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
5554 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005555 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencere70c5262010-10-16 08:25:21 +00005556
Owen Anderson825b72b2009-08-11 20:47:22 +00005557 EVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005558
5559 // Compute the value type for each operand.
5560 switch (OpInfo.Type) {
5561 case InlineAsm::isOutput:
5562 // Indirect outputs just consume an argument.
5563 if (OpInfo.isIndirect) {
Dan Gohman46510a72010-04-15 01:51:59 +00005564 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005565 break;
5566 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005567
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005568 // The return value of the call is this value. As such, there is no
5569 // corresponding argument.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005570 assert(!CS.getType()->isVoidTy() &&
Owen Anderson1d0be152009-08-13 21:58:54 +00005571 "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005572 if (const StructType *STy = dyn_cast<StructType>(CS.getType())) {
5573 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5574 } else {
5575 assert(ResNo == 0 && "Asm only has one result!");
5576 OpVT = TLI.getValueType(CS.getType());
5577 }
5578 ++ResNo;
5579 break;
5580 case InlineAsm::isInput:
Dan Gohman46510a72010-04-15 01:51:59 +00005581 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005582 break;
5583 case InlineAsm::isClobber:
5584 // Nothing to do.
5585 break;
5586 }
5587
5588 // If this is an input or an indirect output, process the call argument.
5589 // BasicBlocks are labels, currently appearing only in asm's.
5590 if (OpInfo.CallOperandVal) {
Dan Gohman46510a72010-04-15 01:51:59 +00005591 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005592 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005593 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005594 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005595 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005596
Owen Anderson1d0be152009-08-13 21:58:54 +00005597 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005598 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005599
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005600 OpInfo.ConstraintVT = OpVT;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005601
John Thompsoneac6e1d2010-09-13 18:15:37 +00005602 // Indirect operand accesses access memory.
5603 if (OpInfo.isIndirect)
5604 hasMemory = true;
5605 else {
5606 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
5607 TargetLowering::ConstraintType CType = TLI.getConstraintType(OpInfo.Codes[j]);
5608 if (CType == TargetLowering::C_Memory) {
5609 hasMemory = true;
5610 break;
5611 }
5612 }
5613 }
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005614 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005615
John Thompsoneac6e1d2010-09-13 18:15:37 +00005616 SDValue Chain, Flag;
5617
5618 // We won't need to flush pending loads if this asm doesn't touch
5619 // memory and is nonvolatile.
5620 if (hasMemory || IA->hasSideEffects())
5621 Chain = getRoot();
5622 else
5623 Chain = DAG.getRoot();
5624
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005625 // Second pass over the constraints: compute which constraint option to use
5626 // and assign registers to constraints that want a specific physreg.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005627 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005628 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005629
John Thompson54584742010-09-24 22:24:05 +00005630 // If this is an output operand with a matching input operand, look up the
5631 // matching input. If their types mismatch, e.g. one is an integer, the
5632 // other is floating point, or their sizes are different, flag it as an
5633 // error.
5634 if (OpInfo.hasMatchingInput()) {
5635 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencere70c5262010-10-16 08:25:21 +00005636
John Thompson54584742010-09-24 22:24:05 +00005637 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
5638 if ((OpInfo.ConstraintVT.isInteger() !=
5639 Input.ConstraintVT.isInteger()) ||
5640 (OpInfo.ConstraintVT.getSizeInBits() !=
5641 Input.ConstraintVT.getSizeInBits())) {
5642 report_fatal_error("Unsupported asm: input constraint"
5643 " with a matching output constraint of"
5644 " incompatible type!");
5645 }
5646 Input.ConstraintVT = OpInfo.ConstraintVT;
5647 }
5648 }
5649
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005650 // Compute the constraint code and ConstraintType to use.
Dale Johannesen1784d162010-06-25 21:55:36 +00005651 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005652
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005653 // If this is a memory input, and if the operand is not indirect, do what we
5654 // need to to provide an address for the memory input.
5655 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5656 !OpInfo.isIndirect) {
John Thompsoneac6e1d2010-09-13 18:15:37 +00005657 assert((OpInfo.isMultipleAlternative || (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005658 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005659
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005660 // Memory operands really want the address of the value. If we don't have
5661 // an indirect input, put it in the constpool if we can, otherwise spill
5662 // it to a stack slot.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005663
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005664 // If the operand is a float, integer, or vector constant, spill to a
5665 // constant pool entry to get its address.
Dan Gohman46510a72010-04-15 01:51:59 +00005666 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005667 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
5668 isa<ConstantVector>(OpVal)) {
5669 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
5670 TLI.getPointerTy());
5671 } else {
5672 // Otherwise, create a stack slot and emit a store to it before the
5673 // asm.
5674 const Type *Ty = OpVal->getType();
Duncan Sands777d2302009-05-09 07:06:46 +00005675 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005676 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
5677 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005678 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005679 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005680 Chain = DAG.getStore(Chain, getCurDebugLoc(),
Chris Lattnerecf42c42010-09-21 16:36:31 +00005681 OpInfo.CallOperand, StackSlot,
5682 MachinePointerInfo::getFixedStack(SSFI),
David Greene1e559442010-02-15 17:00:31 +00005683 false, false, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005684 OpInfo.CallOperand = StackSlot;
5685 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005686
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005687 // There is no longer a Value* corresponding to this operand.
5688 OpInfo.CallOperandVal = 0;
Bill Wendling651ad132009-12-22 01:25:10 +00005689
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005690 // It is now an indirect operand.
5691 OpInfo.isIndirect = true;
5692 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005693
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005694 // If this constraint is for a specific register, allocate it before
5695 // anything else.
5696 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005697 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005698 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005699
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005700 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00005701 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005702 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5703 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005704
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005705 // C_Register operands have already been allocated, Other/Memory don't need
5706 // to be.
5707 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005708 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005709 }
5710
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005711 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
5712 std::vector<SDValue> AsmNodeOperands;
5713 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
5714 AsmNodeOperands.push_back(
Dan Gohmanf2d7fb32010-01-04 21:00:54 +00005715 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
5716 TLI.getPointerTy()));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005717
Chris Lattnerdecc2672010-04-07 05:20:54 +00005718 // If we have a !srcloc metadata node associated with it, we want to attach
5719 // this to the ultimately generated inline asm machineinstr. To do this, we
5720 // pass in the third operand as this (potentially null) inline asm MDNode.
5721 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
5722 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005723
Evan Chengc36b7062011-01-07 23:50:32 +00005724 // Remember the HasSideEffect and AlignStack bits as operand 3.
5725 unsigned ExtraInfo = 0;
5726 if (IA->hasSideEffects())
5727 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
5728 if (IA->isAlignStack())
5729 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
5730 AsmNodeOperands.push_back(DAG.getTargetConstant(ExtraInfo,
5731 TLI.getPointerTy()));
Dale Johannesenf1e309e2010-07-02 20:16:09 +00005732
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005733 // Loop over all of the inputs, copying the operand values into the
5734 // appropriate registers and processing the output regs.
5735 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005736
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005737 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
5738 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005739
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005740 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5741 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
5742
5743 switch (OpInfo.Type) {
5744 case InlineAsm::isOutput: {
5745 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
5746 OpInfo.ConstraintType != TargetLowering::C_Register) {
5747 // Memory output, or 'other' output (e.g. 'X' constraint).
5748 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
5749
5750 // Add information to the INLINEASM node to know about this output.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005751 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
5752 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005753 TLI.getPointerTy()));
5754 AsmNodeOperands.push_back(OpInfo.CallOperand);
5755 break;
5756 }
5757
5758 // Otherwise, this is a register or register class output.
5759
5760 // Copy the output from the appropriate register. Find a register that
5761 // we can use.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005762 if (OpInfo.AssignedRegs.Regs.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005763 report_fatal_error("Couldn't allocate output reg for constraint '" +
5764 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005765
5766 // If this is an indirect operand, store through the pointer after the
5767 // asm.
5768 if (OpInfo.isIndirect) {
5769 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
5770 OpInfo.CallOperandVal));
5771 } else {
5772 // This is the result value of the call.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005773 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005774 // Concatenate this output onto the outputs list.
5775 RetValRegs.append(OpInfo.AssignedRegs);
5776 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005777
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005778 // Add information to the INLINEASM node to know that this register is
5779 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00005780 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
Chris Lattnerdecc2672010-04-07 05:20:54 +00005781 InlineAsm::Kind_RegDefEarlyClobber :
5782 InlineAsm::Kind_RegDef,
Evan Chengfb112882009-03-23 08:01:15 +00005783 false,
5784 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005785 DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005786 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005787 break;
5788 }
5789 case InlineAsm::isInput: {
5790 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005791
Chris Lattner6bdcda32008-10-17 16:47:46 +00005792 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005793 // If this is required to match an output register we have already set,
5794 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00005795 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005796
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005797 // Scan until we find the definition we already emitted of this operand.
5798 // When we find it, create a RegsForValue operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005799 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005800 for (; OperandNo; --OperandNo) {
5801 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00005802 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005803 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005804 assert((InlineAsm::isRegDefKind(OpFlag) ||
5805 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
5806 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00005807 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005808 }
5809
Evan Cheng697cbbf2009-03-20 18:03:34 +00005810 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005811 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005812 if (InlineAsm::isRegDefKind(OpFlag) ||
5813 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng697cbbf2009-03-20 18:03:34 +00005814 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner6129c372010-04-08 00:09:16 +00005815 if (OpInfo.isIndirect) {
5816 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman99be8ae2010-04-19 22:41:47 +00005817 LLVMContext &Ctx = *DAG.getContext();
Chris Lattner6129c372010-04-08 00:09:16 +00005818 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
5819 " don't know how to handle tied "
5820 "indirect register inputs");
5821 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005822
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005823 RegsForValue MatchedRegs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005824 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00005825 EVT RegVT = AsmNodeOperands[CurOp+1].getValueType();
Evan Chengfb112882009-03-23 08:01:15 +00005826 MatchedRegs.RegVTs.push_back(RegVT);
5827 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00005828 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00005829 i != e; ++i)
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005830 MatchedRegs.Regs.push_back
5831 (RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005832
5833 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00005834 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005835 Chain, &Flag);
Chris Lattnerdecc2672010-04-07 05:20:54 +00005836 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Chengfb112882009-03-23 08:01:15 +00005837 true, OpInfo.getMatchedOperand(),
Bill Wendling46ada192010-03-02 01:55:18 +00005838 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005839 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005840 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005841
Chris Lattnerdecc2672010-04-07 05:20:54 +00005842 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
5843 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
5844 "Unexpected number of operands");
5845 // Add information to the INLINEASM node to know about this input.
5846 // See InlineAsm.h isUseOperandTiedToDef.
5847 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
5848 OpInfo.getMatchedOperand());
5849 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
5850 TLI.getPointerTy()));
5851 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
5852 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005853 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005854
Dale Johannesenb5611a62010-07-13 20:17:05 +00005855 // Treat indirect 'X' constraint as memory.
Michael J. Spencere70c5262010-10-16 08:25:21 +00005856 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
5857 OpInfo.isIndirect)
Dale Johannesenb5611a62010-07-13 20:17:05 +00005858 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005859
Dale Johannesenb5611a62010-07-13 20:17:05 +00005860 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005861 std::vector<SDValue> Ops;
5862 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode[0],
Dale Johannesen1784d162010-06-25 21:55:36 +00005863 Ops, DAG);
Chris Lattner87d677c2010-04-07 23:50:38 +00005864 if (Ops.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005865 report_fatal_error("Invalid operand for inline asm constraint '" +
5866 Twine(OpInfo.ConstraintCode) + "'!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005867
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005868 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005869 unsigned ResOpType =
5870 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005871 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005872 TLI.getPointerTy()));
5873 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
5874 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +00005875 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005876
Chris Lattnerdecc2672010-04-07 05:20:54 +00005877 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005878 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
5879 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
5880 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005881
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005882 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005883 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesen86b49f82008-09-24 01:07:17 +00005884 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005885 TLI.getPointerTy()));
5886 AsmNodeOperands.push_back(InOperandVal);
5887 break;
5888 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005889
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005890 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
5891 OpInfo.ConstraintType == TargetLowering::C_Register) &&
5892 "Unknown constraint type!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005893 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005894 "Don't know how to handle indirect register inputs yet!");
5895
5896 // Copy the input into the appropriate registers.
Evan Cheng8112b532010-02-10 01:21:02 +00005897 if (OpInfo.AssignedRegs.Regs.empty() ||
Dan Gohman7451d3e2010-05-29 17:03:36 +00005898 !OpInfo.AssignedRegs.areValueTypesLegal(TLI))
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005899 report_fatal_error("Couldn't allocate input reg for constraint '" +
5900 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005901
Dale Johannesen66978ee2009-01-31 02:22:37 +00005902 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005903 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005904
Chris Lattnerdecc2672010-04-07 05:20:54 +00005905 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005906 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005907 break;
5908 }
5909 case InlineAsm::isClobber: {
5910 // Add the clobbered value to the operand list, so that the register
5911 // allocator is aware that the physreg got clobbered.
5912 if (!OpInfo.AssignedRegs.Regs.empty())
Chris Lattnerdecc2672010-04-07 05:20:54 +00005913 OpInfo.AssignedRegs.AddInlineAsmOperands(
5914 InlineAsm::Kind_RegDefEarlyClobber,
Bill Wendling46ada192010-03-02 01:55:18 +00005915 false, 0, DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005916 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005917 break;
5918 }
5919 }
5920 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005921
Chris Lattnerdecc2672010-04-07 05:20:54 +00005922 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesenf1e309e2010-07-02 20:16:09 +00005923 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005924 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005925
Dale Johannesen66978ee2009-01-31 02:22:37 +00005926 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005927 DAG.getVTList(MVT::Other, MVT::Glue),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005928 &AsmNodeOperands[0], AsmNodeOperands.size());
5929 Flag = Chain.getValue(1);
5930
5931 // If this asm returns a register value, copy the result from that register
5932 // and set it as the value of the call.
5933 if (!RetValRegs.Regs.empty()) {
Dan Gohman7451d3e2010-05-29 17:03:36 +00005934 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005935 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005936
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005937 // FIXME: Why don't we do this for inline asms with MRVs?
5938 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00005939 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005940
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005941 // If any of the results of the inline asm is a vector, it may have the
5942 // wrong width/num elts. This can happen for register classes that can
5943 // contain multiple different value types. The preg or vreg allocated may
5944 // not have the same VT as was expected. Convert it to the right type
5945 // with bit_convert.
5946 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005947 Val = DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005948 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005949
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005950 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005951 ResultType.isInteger() && Val.getValueType().isInteger()) {
5952 // If a result value was tied to an input value, the computed result may
5953 // have a wider width than the expected result. Extract the relevant
5954 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00005955 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005956 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005957
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005958 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00005959 }
Dan Gohman95915732008-10-18 01:03:45 +00005960
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005961 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00005962 // Don't need to use this as a chain in this case.
5963 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
5964 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005965 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005966
Dan Gohman46510a72010-04-15 01:51:59 +00005967 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005968
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005969 // Process indirect outputs, first output all of the flagged copies out of
5970 // physregs.
5971 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
5972 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohman46510a72010-04-15 01:51:59 +00005973 const Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohman7451d3e2010-05-29 17:03:36 +00005974 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005975 Chain, &Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005976 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
5977 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005978
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005979 // Emit the non-flagged stores from the physregs.
5980 SmallVector<SDValue, 8> OutChains;
Bill Wendling651ad132009-12-22 01:25:10 +00005981 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
5982 SDValue Val = DAG.getStore(Chain, getCurDebugLoc(),
5983 StoresToEmit[i].first,
5984 getValue(StoresToEmit[i].second),
Chris Lattner84bd98a2010-09-21 18:58:22 +00005985 MachinePointerInfo(StoresToEmit[i].second),
David Greene1e559442010-02-15 17:00:31 +00005986 false, false, 0);
Bill Wendling651ad132009-12-22 01:25:10 +00005987 OutChains.push_back(Val);
Bill Wendling651ad132009-12-22 01:25:10 +00005988 }
5989
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005990 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00005991 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005992 &OutChains[0], OutChains.size());
Bill Wendling651ad132009-12-22 01:25:10 +00005993
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005994 DAG.setRoot(Chain);
5995}
5996
Dan Gohman46510a72010-04-15 01:51:59 +00005997void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005998 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
5999 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006000 getValue(I.getArgOperand(0)),
6001 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006002}
6003
Dan Gohman46510a72010-04-15 01:51:59 +00006004void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Rafael Espindola9d544d02010-07-12 18:11:17 +00006005 const TargetData &TD = *TLI.getTargetData();
Dale Johannesena04b7572009-02-03 23:04:43 +00006006 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
6007 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolacbeeae22010-07-11 04:01:49 +00006008 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola9d544d02010-07-12 18:11:17 +00006009 TD.getABITypeAlignment(I.getType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006010 setValue(&I, V);
6011 DAG.setRoot(V.getValue(1));
6012}
6013
Dan Gohman46510a72010-04-15 01:51:59 +00006014void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006015 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
6016 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006017 getValue(I.getArgOperand(0)),
6018 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006019}
6020
Dan Gohman46510a72010-04-15 01:51:59 +00006021void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006022 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
6023 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006024 getValue(I.getArgOperand(0)),
6025 getValue(I.getArgOperand(1)),
6026 DAG.getSrcValue(I.getArgOperand(0)),
6027 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006028}
6029
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006030/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00006031/// implementation, which just calls LowerCall.
6032/// FIXME: When all targets are
6033/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006034std::pair<SDValue, SDValue>
6035TargetLowering::LowerCallTo(SDValue Chain, const Type *RetTy,
6036 bool RetSExt, bool RetZExt, bool isVarArg,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00006037 bool isInreg, unsigned NumFixedArgs,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00006038 CallingConv::ID CallConv, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006039 bool isReturnValueUsed,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006040 SDValue Callee,
Dan Gohmand858e902010-04-17 15:26:15 +00006041 ArgListTy &Args, SelectionDAG &DAG,
6042 DebugLoc dl) const {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006043 // Handle all of the outgoing arguments.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006044 SmallVector<ISD::OutputArg, 32> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00006045 SmallVector<SDValue, 32> OutVals;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006046 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00006047 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006048 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
6049 for (unsigned Value = 0, NumValues = ValueVTs.size();
6050 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006051 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00006052 const Type *ArgTy = VT.getTypeForEVT(RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006053 SDValue Op = SDValue(Args[i].Node.getNode(),
6054 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006055 ISD::ArgFlagsTy Flags;
6056 unsigned OriginalAlignment =
6057 getTargetData()->getABITypeAlignment(ArgTy);
6058
6059 if (Args[i].isZExt)
6060 Flags.setZExt();
6061 if (Args[i].isSExt)
6062 Flags.setSExt();
6063 if (Args[i].isInReg)
6064 Flags.setInReg();
6065 if (Args[i].isSRet)
6066 Flags.setSRet();
6067 if (Args[i].isByVal) {
6068 Flags.setByVal();
6069 const PointerType *Ty = cast<PointerType>(Args[i].Ty);
6070 const Type *ElementTy = Ty->getElementType();
6071 unsigned FrameAlign = getByValTypeAlignment(ElementTy);
Duncan Sands777d2302009-05-09 07:06:46 +00006072 unsigned FrameSize = getTargetData()->getTypeAllocSize(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006073 // For ByVal, alignment should come from FE. BE will guess if this
6074 // info is not there but there are cases it cannot get right.
6075 if (Args[i].Alignment)
6076 FrameAlign = Args[i].Alignment;
6077 Flags.setByValAlign(FrameAlign);
6078 Flags.setByValSize(FrameSize);
6079 }
6080 if (Args[i].isNest)
6081 Flags.setNest();
6082 Flags.setOrigAlign(OriginalAlignment);
6083
Owen Anderson23b9b192009-08-12 00:36:31 +00006084 EVT PartVT = getRegisterType(RetTy->getContext(), VT);
6085 unsigned NumParts = getNumRegisters(RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006086 SmallVector<SDValue, 4> Parts(NumParts);
6087 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
6088
6089 if (Args[i].isSExt)
6090 ExtendKind = ISD::SIGN_EXTEND;
6091 else if (Args[i].isZExt)
6092 ExtendKind = ISD::ZERO_EXTEND;
6093
Bill Wendling46ada192010-03-02 01:55:18 +00006094 getCopyToParts(DAG, dl, Op, &Parts[0], NumParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006095 PartVT, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006096
Dan Gohman98ca4f22009-08-05 01:29:28 +00006097 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006098 // if it isn't first piece, alignment must be 1
Dan Gohmanc9403652010-07-07 15:54:55 +00006099 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(),
6100 i < NumFixedArgs);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006101 if (NumParts > 1 && j == 0)
6102 MyFlags.Flags.setSplit();
6103 else if (j != 0)
6104 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006105
Dan Gohman98ca4f22009-08-05 01:29:28 +00006106 Outs.push_back(MyFlags);
Dan Gohmanc9403652010-07-07 15:54:55 +00006107 OutVals.push_back(Parts[j]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006108 }
6109 }
6110 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006111
Dan Gohman98ca4f22009-08-05 01:29:28 +00006112 // Handle the incoming return values from the call.
6113 SmallVector<ISD::InputArg, 32> Ins;
Owen Andersone50ed302009-08-10 22:56:29 +00006114 SmallVector<EVT, 4> RetTys;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006115 ComputeValueVTs(*this, RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006116 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006117 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006118 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6119 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006120 for (unsigned i = 0; i != NumRegs; ++i) {
6121 ISD::InputArg MyFlags;
Duncan Sands1440e8b2010-11-03 11:35:31 +00006122 MyFlags.VT = RegisterVT.getSimpleVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006123 MyFlags.Used = isReturnValueUsed;
6124 if (RetSExt)
6125 MyFlags.Flags.setSExt();
6126 if (RetZExt)
6127 MyFlags.Flags.setZExt();
6128 if (isInreg)
6129 MyFlags.Flags.setInReg();
6130 Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006131 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006132 }
6133
Dan Gohman98ca4f22009-08-05 01:29:28 +00006134 SmallVector<SDValue, 4> InVals;
Evan Cheng022d9e12010-02-02 23:55:14 +00006135 Chain = LowerCall(Chain, Callee, CallConv, isVarArg, isTailCall,
Dan Gohmanc9403652010-07-07 15:54:55 +00006136 Outs, OutVals, Ins, dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006137
6138 // Verify that the target's LowerCall behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006139 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006140 "LowerCall didn't return a valid chain!");
6141 assert((!isTailCall || InVals.empty()) &&
6142 "LowerCall emitted a return value for a tail call!");
6143 assert((isTailCall || InVals.size() == Ins.size()) &&
6144 "LowerCall didn't emit the correct number of values!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00006145
6146 // For a tail call, the return value is merely live-out and there aren't
6147 // any nodes in the DAG representing it. Return a special value to
6148 // indicate that a tail call has been emitted and no more Instructions
6149 // should be processed in the current block.
6150 if (isTailCall) {
6151 DAG.setRoot(Chain);
6152 return std::make_pair(SDValue(), SDValue());
6153 }
6154
Evan Chengaf1871f2010-03-11 19:38:18 +00006155 DEBUG(for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6156 assert(InVals[i].getNode() &&
6157 "LowerCall emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006158 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Evan Chengaf1871f2010-03-11 19:38:18 +00006159 "LowerCall emitted a value with the wrong type!");
6160 });
6161
Dan Gohman98ca4f22009-08-05 01:29:28 +00006162 // Collect the legal value parts into potentially illegal values
6163 // that correspond to the original function's return values.
6164 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6165 if (RetSExt)
6166 AssertOp = ISD::AssertSext;
6167 else if (RetZExt)
6168 AssertOp = ISD::AssertZext;
6169 SmallVector<SDValue, 4> ReturnValues;
6170 unsigned CurReg = 0;
6171 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006172 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006173 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6174 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006175
Bill Wendling46ada192010-03-02 01:55:18 +00006176 ReturnValues.push_back(getCopyFromParts(DAG, dl, &InVals[CurReg],
Bill Wendling4533cac2010-01-28 21:51:40 +00006177 NumRegs, RegisterVT, VT,
6178 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006179 CurReg += NumRegs;
6180 }
6181
6182 // For a function returning void, there is no return value. We can't create
6183 // such a node, so we just return a null return value in that case. In
6184 // that case, nothing will actualy look at the value.
6185 if (ReturnValues.empty())
6186 return std::make_pair(SDValue(), Chain);
6187
6188 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
6189 DAG.getVTList(&RetTys[0], RetTys.size()),
6190 &ReturnValues[0], ReturnValues.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006191 return std::make_pair(Res, Chain);
6192}
6193
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006194void TargetLowering::LowerOperationWrapper(SDNode *N,
6195 SmallVectorImpl<SDValue> &Results,
Dan Gohmand858e902010-04-17 15:26:15 +00006196 SelectionDAG &DAG) const {
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006197 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00006198 if (Res.getNode())
6199 Results.push_back(Res);
6200}
6201
Dan Gohmand858e902010-04-17 15:26:15 +00006202SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinc23197a2009-07-14 16:55:14 +00006203 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006204 return SDValue();
6205}
6206
Dan Gohman46510a72010-04-15 01:51:59 +00006207void
6208SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohman28a17352010-07-01 01:59:43 +00006209 SDValue Op = getNonRegisterValue(V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006210 assert((Op.getOpcode() != ISD::CopyFromReg ||
6211 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
6212 "Copy from a reg to the same reg!");
6213 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
6214
Owen Anderson23b9b192009-08-12 00:36:31 +00006215 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006216 SDValue Chain = DAG.getEntryNode();
Bill Wendling46ada192010-03-02 01:55:18 +00006217 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006218 PendingExports.push_back(Chain);
6219}
6220
6221#include "llvm/CodeGen/SelectionDAGISel.h"
6222
Dan Gohman46510a72010-04-15 01:51:59 +00006223void SelectionDAGISel::LowerArguments(const BasicBlock *LLVMBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006224 // If this is the entry block, emit arguments.
Dan Gohman46510a72010-04-15 01:51:59 +00006225 const Function &F = *LLVMBB->getParent();
Dan Gohman2048b852009-11-23 18:04:58 +00006226 SelectionDAG &DAG = SDB->DAG;
Dan Gohman2048b852009-11-23 18:04:58 +00006227 DebugLoc dl = SDB->getCurDebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006228 const TargetData *TD = TLI.getTargetData();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006229 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006230
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006231 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00006232 SmallVector<ISD::OutputArg, 4> Outs;
6233 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
6234 Outs, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006235
Dan Gohman7451d3e2010-05-29 17:03:36 +00006236 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006237 // Put in an sret pointer parameter before all the other parameters.
6238 SmallVector<EVT, 1> ValueVTs;
6239 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6240
6241 // NOTE: Assuming that a pointer will never break down to more than one VT
6242 // or one register.
6243 ISD::ArgFlagsTy Flags;
6244 Flags.setSRet();
Dan Gohmanf81eca02010-04-22 20:46:50 +00006245 EVT RegisterVT = TLI.getRegisterType(*DAG.getContext(), ValueVTs[0]);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006246 ISD::InputArg RetArg(Flags, RegisterVT, true);
6247 Ins.push_back(RetArg);
6248 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006249
Dan Gohman98ca4f22009-08-05 01:29:28 +00006250 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006251 unsigned Idx = 1;
Dan Gohman46510a72010-04-15 01:51:59 +00006252 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006253 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00006254 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006255 ComputeValueVTs(TLI, I->getType(), ValueVTs);
6256 bool isArgValueUsed = !I->use_empty();
6257 for (unsigned Value = 0, NumValues = ValueVTs.size();
6258 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006259 EVT VT = ValueVTs[Value];
Owen Anderson1d0be152009-08-13 21:58:54 +00006260 const Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00006261 ISD::ArgFlagsTy Flags;
6262 unsigned OriginalAlignment =
6263 TD->getABITypeAlignment(ArgTy);
6264
6265 if (F.paramHasAttr(Idx, Attribute::ZExt))
6266 Flags.setZExt();
6267 if (F.paramHasAttr(Idx, Attribute::SExt))
6268 Flags.setSExt();
6269 if (F.paramHasAttr(Idx, Attribute::InReg))
6270 Flags.setInReg();
6271 if (F.paramHasAttr(Idx, Attribute::StructRet))
6272 Flags.setSRet();
6273 if (F.paramHasAttr(Idx, Attribute::ByVal)) {
6274 Flags.setByVal();
6275 const PointerType *Ty = cast<PointerType>(I->getType());
6276 const Type *ElementTy = Ty->getElementType();
6277 unsigned FrameAlign = TLI.getByValTypeAlignment(ElementTy);
6278 unsigned FrameSize = TD->getTypeAllocSize(ElementTy);
6279 // For ByVal, alignment should be passed from FE. BE will guess if
6280 // this info is not there but there are cases it cannot get right.
6281 if (F.getParamAlignment(Idx))
6282 FrameAlign = F.getParamAlignment(Idx);
6283 Flags.setByValAlign(FrameAlign);
6284 Flags.setByValSize(FrameSize);
6285 }
6286 if (F.paramHasAttr(Idx, Attribute::Nest))
6287 Flags.setNest();
6288 Flags.setOrigAlign(OriginalAlignment);
6289
Owen Anderson23b9b192009-08-12 00:36:31 +00006290 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6291 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006292 for (unsigned i = 0; i != NumRegs; ++i) {
6293 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed);
6294 if (NumRegs > 1 && i == 0)
6295 MyFlags.Flags.setSplit();
6296 // if it isn't first piece, alignment must be 1
6297 else if (i > 0)
6298 MyFlags.Flags.setOrigAlign(1);
6299 Ins.push_back(MyFlags);
6300 }
6301 }
6302 }
6303
6304 // Call the target to set up the argument values.
6305 SmallVector<SDValue, 8> InVals;
6306 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
6307 F.isVarArg(), Ins,
6308 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006309
6310 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006311 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006312 "LowerFormalArguments didn't return a valid chain!");
6313 assert(InVals.size() == Ins.size() &&
6314 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendling3ea58b62009-12-22 21:35:02 +00006315 DEBUG({
6316 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6317 assert(InVals[i].getNode() &&
6318 "LowerFormalArguments emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006319 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendling3ea58b62009-12-22 21:35:02 +00006320 "LowerFormalArguments emitted a value with the wrong type!");
6321 }
6322 });
Bill Wendling3ea3c242009-12-22 02:10:19 +00006323
Dan Gohman5e866062009-08-06 15:37:27 +00006324 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006325 DAG.setRoot(NewRoot);
6326
6327 // Set up the argument values.
6328 unsigned i = 0;
6329 Idx = 1;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006330 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006331 // Create a virtual register for the sret pointer, and put in a copy
6332 // from the sret argument into it.
6333 SmallVector<EVT, 1> ValueVTs;
6334 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6335 EVT VT = ValueVTs[0];
6336 EVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6337 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling46ada192010-03-02 01:55:18 +00006338 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006339 RegVT, VT, AssertOp);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006340
Dan Gohman2048b852009-11-23 18:04:58 +00006341 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006342 MachineRegisterInfo& RegInfo = MF.getRegInfo();
6343 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT));
Dan Gohman7451d3e2010-05-29 17:03:36 +00006344 FuncInfo->DemoteRegister = SRetReg;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006345 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurDebugLoc(),
6346 SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006347 DAG.setRoot(NewRoot);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006348
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006349 // i indexes lowered arguments. Bump it past the hidden sret argument.
6350 // Idx indexes LLVM arguments. Don't touch it.
6351 ++i;
6352 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006353
Dan Gohman46510a72010-04-15 01:51:59 +00006354 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006355 ++I, ++Idx) {
6356 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00006357 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006358 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006359 unsigned NumValues = ValueVTs.size();
Devang Patel9126c0d2010-06-01 19:59:01 +00006360
6361 // If this argument is unused then remember its value. It is used to generate
6362 // debugging information.
6363 if (I->use_empty() && NumValues)
6364 SDB->setUnusedArgValue(I, InVals[i]);
6365
Dan Gohman98ca4f22009-08-05 01:29:28 +00006366 for (unsigned Value = 0; Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006367 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00006368 EVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6369 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006370
6371 if (!I->use_empty()) {
6372 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6373 if (F.paramHasAttr(Idx, Attribute::SExt))
6374 AssertOp = ISD::AssertSext;
6375 else if (F.paramHasAttr(Idx, Attribute::ZExt))
6376 AssertOp = ISD::AssertZext;
6377
Bill Wendling46ada192010-03-02 01:55:18 +00006378 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling3ea3c242009-12-22 02:10:19 +00006379 NumParts, PartVT, VT,
6380 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006381 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006382
Dan Gohman98ca4f22009-08-05 01:29:28 +00006383 i += NumParts;
6384 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006385
Devang Patel0b48ead2010-08-31 22:22:42 +00006386 // Note down frame index for byval arguments.
6387 if (I->hasByValAttr() && !ArgValues.empty())
Michael J. Spencere70c5262010-10-16 08:25:21 +00006388 if (FrameIndexSDNode *FI =
Devang Patel0b48ead2010-08-31 22:22:42 +00006389 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
6390 FuncInfo->setByValArgumentFrameIndex(I, FI->getIndex());
6391
Dan Gohman98ca4f22009-08-05 01:29:28 +00006392 if (!I->use_empty()) {
Evan Cheng8e36a5c2010-03-29 21:27:30 +00006393 SDValue Res;
6394 if (!ArgValues.empty())
6395 Res = DAG.getMergeValues(&ArgValues[0], NumValues,
6396 SDB->getCurDebugLoc());
Bill Wendling3ea3c242009-12-22 02:10:19 +00006397 SDB->setValue(I, Res);
6398
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006399 // If this argument is live outside of the entry block, insert a copy from
6400 // whereever we got it to the vreg that other BB's will reference it as.
Dan Gohman2048b852009-11-23 18:04:58 +00006401 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006402 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006403 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006404
Dan Gohman98ca4f22009-08-05 01:29:28 +00006405 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006406
6407 // Finally, if the target has anything special to do, allow it to do so.
6408 // FIXME: this should insert code into the DAG!
Dan Gohman64652652010-04-14 20:17:22 +00006409 EmitFunctionEntryCode();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006410}
6411
6412/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
6413/// ensure constants are generated when needed. Remember the virtual registers
6414/// that need to be added to the Machine PHI nodes as input. We cannot just
6415/// directly add them, because expansion might result in multiple MBB's for one
6416/// BB. As such, the start of the BB might correspond to a different MBB than
6417/// the end.
6418///
6419void
Dan Gohmanf81eca02010-04-22 20:46:50 +00006420SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohman46510a72010-04-15 01:51:59 +00006421 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006422
6423 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6424
6425 // Check successor nodes' PHI nodes that expect a constant to be available
6426 // from this block.
6427 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohman46510a72010-04-15 01:51:59 +00006428 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006429 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanf81eca02010-04-22 20:46:50 +00006430 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006431
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006432 // If this terminator has multiple identical successors (common for
6433 // switches), only handle each succ once.
6434 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006435
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006436 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006437
6438 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6439 // nodes and Machine PHI nodes, but the incoming operands have not been
6440 // emitted yet.
Dan Gohman46510a72010-04-15 01:51:59 +00006441 for (BasicBlock::const_iterator I = SuccBB->begin();
6442 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006443 // Ignore dead phi's.
6444 if (PN->use_empty()) continue;
6445
6446 unsigned Reg;
Dan Gohman46510a72010-04-15 01:51:59 +00006447 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006448
Dan Gohman46510a72010-04-15 01:51:59 +00006449 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006450 unsigned &RegOut = ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006451 if (RegOut == 0) {
Dan Gohman89496d02010-07-02 00:10:16 +00006452 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006453 CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006454 }
6455 Reg = RegOut;
6456 } else {
Dan Gohmanc25ad632010-07-01 01:33:21 +00006457 DenseMap<const Value *, unsigned>::iterator I =
6458 FuncInfo.ValueMap.find(PHIOp);
6459 if (I != FuncInfo.ValueMap.end())
6460 Reg = I->second;
6461 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006462 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanf81eca02010-04-22 20:46:50 +00006463 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006464 "Didn't codegen value into a register!??");
Dan Gohman89496d02010-07-02 00:10:16 +00006465 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006466 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006467 }
6468 }
6469
6470 // Remember that this register needs to added to the machine PHI node as
6471 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00006472 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006473 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
6474 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00006475 EVT VT = ValueVTs[vti];
Dan Gohmanf81eca02010-04-22 20:46:50 +00006476 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006477 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanf81eca02010-04-22 20:46:50 +00006478 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006479 Reg += NumRegisters;
6480 }
6481 }
6482 }
Dan Gohmanf81eca02010-04-22 20:46:50 +00006483 ConstantsOut.clear();
Dan Gohman3df24e62008-09-03 23:12:08 +00006484}