blob: 0d026c80a3978ac2c7a1407d9148994974d04be7 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000015#include "MCTargetDesc/PPCPredicates.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000016#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000017#include "PPCPerfectShuffle.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000018#include "PPCTargetMachine.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000020#include "llvm/CallingConv.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000026#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000027#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000028#include "llvm/Constants.h"
29#include "llvm/DerivedTypes.h"
30#include "llvm/Function.h"
31#include "llvm/Intrinsics.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000032#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
Craig Topper79aa3412012-03-17 18:46:09 +000034#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000035#include "llvm/Support/raw_ostream.h"
Craig Topper79aa3412012-03-17 18:46:09 +000036#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000037using namespace llvm;
38
Duncan Sands1e96bab2010-11-04 10:49:57 +000039static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000040 CCValAssign::LocInfo &LocInfo,
41 ISD::ArgFlagsTy &ArgFlags,
42 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000043static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000044 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000045 CCValAssign::LocInfo &LocInfo,
46 ISD::ArgFlagsTy &ArgFlags,
47 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000048static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000049 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000050 CCValAssign::LocInfo &LocInfo,
51 ISD::ArgFlagsTy &ArgFlags,
52 CCState &State);
53
Hal Finkel77838f92012-06-04 02:21:00 +000054static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
55cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000056
Hal Finkel71ffcfe2012-06-10 19:32:29 +000057static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
58cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
59
Chris Lattnerf0144122009-07-28 03:13:23 +000060static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
61 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000062 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000063
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000064 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000065}
66
Chris Lattner331d1bc2006-11-02 01:44:04 +000067PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000068 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Evan Cheng769951f2012-07-02 22:39:56 +000069 const PPCSubtarget *Subtarget = &TM.getSubtarget<PPCSubtarget>();
Scott Michelfdc40a02009-02-17 22:15:04 +000070
Nate Begeman405e3ec2005-10-21 00:02:42 +000071 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000072
Chris Lattnerd145a612005-09-27 22:18:25 +000073 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000074 setUseUnderscoreSetJmp(true);
75 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000076
Chris Lattner749dc722010-10-10 18:34:00 +000077 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
78 // arguments are at least 4/8 bytes aligned.
Evan Cheng769951f2012-07-02 22:39:56 +000079 bool isPPC64 = Subtarget->isPPC64();
80 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000081
Chris Lattner7c5a3d32005-08-16 17:14:42 +000082 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +000083 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
84 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
85 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000086
Evan Chengc5484282006-10-04 00:56:09 +000087 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000088 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
89 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000090
Owen Anderson825b72b2009-08-11 20:47:22 +000091 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000092
Chris Lattner94e509c2006-11-10 23:58:45 +000093 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000094 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
95 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
96 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
97 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
98 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
99 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
100 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
101 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
102 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
103 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000104
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000105 // This is used in the ppcf128->int sequence. Note it has different semantics
106 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000107 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000108
Roman Divacky0016f732012-08-16 18:19:29 +0000109 // We do not currently implement these libm ops for PowerPC.
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000110 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
111 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
112 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
113 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
114 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
115
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000116 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000117 setOperationAction(ISD::SREM, MVT::i32, Expand);
118 setOperationAction(ISD::UREM, MVT::i32, Expand);
119 setOperationAction(ISD::SREM, MVT::i64, Expand);
120 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000121
122 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
124 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
125 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
126 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
127 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
128 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
129 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
130 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000131
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000132 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 setOperationAction(ISD::FSIN , MVT::f64, Expand);
134 setOperationAction(ISD::FCOS , MVT::f64, Expand);
135 setOperationAction(ISD::FREM , MVT::f64, Expand);
136 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000137 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setOperationAction(ISD::FSIN , MVT::f32, Expand);
139 setOperationAction(ISD::FCOS , MVT::f32, Expand);
140 setOperationAction(ISD::FREM , MVT::f32, Expand);
141 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000142 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000143
Owen Anderson825b72b2009-08-11 20:47:22 +0000144 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000145
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000146 // If we're enabling GP optimizations, use hardware square root
Evan Cheng769951f2012-07-02 22:39:56 +0000147 if (!Subtarget->hasFSQRT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000148 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
149 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000150 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000151
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
153 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000154
Nate Begemand88fc032006-01-14 03:14:10 +0000155 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
157 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
158 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000159 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
160 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000161 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
162 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
163 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000164 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
165 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000166
Nate Begeman35ef9132006-01-11 21:21:00 +0000167 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000168 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
169 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000170
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000171 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000172 setOperationAction(ISD::SELECT, MVT::i32, Expand);
173 setOperationAction(ISD::SELECT, MVT::i64, Expand);
174 setOperationAction(ISD::SELECT, MVT::f32, Expand);
175 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000176
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000177 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
179 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000180
Nate Begeman750ac1b2006-02-01 07:19:44 +0000181 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000182 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000183
Nate Begeman81e80972006-03-17 01:40:33 +0000184 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000186
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000188
Chris Lattnerf7605322005-08-31 21:09:52 +0000189 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000191
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000192 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
194 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000195
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000196 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
197 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
198 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
199 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000200
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000201 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000203
Owen Anderson825b72b2009-08-11 20:47:22 +0000204 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
205 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
206 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
207 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000208
209
210 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000211 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
213 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000214 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000215 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
216 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
217 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
218 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000219 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
221 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000222
Nate Begeman1db3c922008-08-11 17:36:31 +0000223 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000224 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000225
226 // TRAMPOLINE is custom lowered.
Duncan Sands4a544a72011-09-06 13:37:06 +0000227 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
228 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000229
Nate Begemanacc398c2006-01-25 18:21:52 +0000230 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000232
Evan Cheng769951f2012-07-02 22:39:56 +0000233 if (Subtarget->isSVR4ABI()) {
234 if (isPPC64) {
Hal Finkel179a4dd2012-03-24 03:53:55 +0000235 // VAARG always uses double-word chunks, so promote anything smaller.
236 setOperationAction(ISD::VAARG, MVT::i1, Promote);
237 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
238 setOperationAction(ISD::VAARG, MVT::i8, Promote);
239 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
240 setOperationAction(ISD::VAARG, MVT::i16, Promote);
241 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
242 setOperationAction(ISD::VAARG, MVT::i32, Promote);
243 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
244 setOperationAction(ISD::VAARG, MVT::Other, Expand);
245 } else {
246 // VAARG is custom lowered with the 32-bit SVR4 ABI.
247 setOperationAction(ISD::VAARG, MVT::Other, Custom);
248 setOperationAction(ISD::VAARG, MVT::i64, Custom);
249 }
Roman Divackybdb226e2011-06-28 15:30:42 +0000250 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000251 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000252
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000253 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000254 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
255 setOperationAction(ISD::VAEND , MVT::Other, Expand);
256 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
257 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
258 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
259 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000260
Chris Lattner6d92cad2006-03-26 10:06:40 +0000261 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000263
Dale Johannesen53e4e442008-11-07 22:54:33 +0000264 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
266 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
267 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
268 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
269 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
270 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
271 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
272 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
273 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
274 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
275 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
276 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000277
Evan Cheng769951f2012-07-02 22:39:56 +0000278 if (Subtarget->has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000279 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000280 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
281 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
282 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
283 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000284 // This is just the low 32 bits of a (signed) fp->i64 conversion.
285 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000286 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000287
Chris Lattner7fbcef72006-03-24 07:53:47 +0000288 // FIXME: disable this lowered code. This generates 64-bit register values,
289 // and we don't model the fact that the top part is clobbered by calls. We
290 // need to flag these together so that the value isn't live across a call.
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000292 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000293 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000295 }
296
Evan Cheng769951f2012-07-02 22:39:56 +0000297 if (Subtarget->use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000298 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperc9099502012-04-20 06:31:50 +0000299 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000300 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000302 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
304 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
305 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000306 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000307 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
309 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
310 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000311 }
Evan Chengd30bf012006-03-01 01:11:20 +0000312
Evan Cheng769951f2012-07-02 22:39:56 +0000313 if (Subtarget->hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000314 // First set operation action for all vector types to expand. Then we
315 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000316 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
317 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
318 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000319
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000320 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000321 setOperationAction(ISD::ADD , VT, Legal);
322 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000323
Chris Lattner7ff7e672006-04-04 17:25:31 +0000324 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000325 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000327
328 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000329 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000331 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000333 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000335 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000337 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000339 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000341
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000342 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000343 setOperationAction(ISD::MUL , VT, Expand);
344 setOperationAction(ISD::SDIV, VT, Expand);
345 setOperationAction(ISD::SREM, VT, Expand);
346 setOperationAction(ISD::UDIV, VT, Expand);
347 setOperationAction(ISD::UREM, VT, Expand);
348 setOperationAction(ISD::FDIV, VT, Expand);
349 setOperationAction(ISD::FNEG, VT, Expand);
Craig Topper44e394c2012-11-15 08:02:19 +0000350 setOperationAction(ISD::FSQRT, VT, Expand);
351 setOperationAction(ISD::FLOG, VT, Expand);
352 setOperationAction(ISD::FLOG10, VT, Expand);
353 setOperationAction(ISD::FLOG2, VT, Expand);
354 setOperationAction(ISD::FEXP, VT, Expand);
355 setOperationAction(ISD::FEXP2, VT, Expand);
356 setOperationAction(ISD::FSIN, VT, Expand);
357 setOperationAction(ISD::FCOS, VT, Expand);
358 setOperationAction(ISD::FABS, VT, Expand);
359 setOperationAction(ISD::FPOWI, VT, Expand);
Craig Topper1ab489a2012-11-14 08:11:25 +0000360 setOperationAction(ISD::FFLOOR, VT, Expand);
Craig Topper49010472012-11-15 06:51:10 +0000361 setOperationAction(ISD::FCEIL, VT, Expand);
362 setOperationAction(ISD::FTRUNC, VT, Expand);
363 setOperationAction(ISD::FRINT, VT, Expand);
364 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000365 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
366 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
367 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
368 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
369 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
370 setOperationAction(ISD::UDIVREM, VT, Expand);
371 setOperationAction(ISD::SDIVREM, VT, Expand);
372 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
373 setOperationAction(ISD::FPOW, VT, Expand);
374 setOperationAction(ISD::CTPOP, VT, Expand);
375 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000376 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000377 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000378 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Adhemerval Zanellacfe09ed2012-11-05 17:15:56 +0000379 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
380
381 for (unsigned j = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
382 j <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++j) {
383 MVT::SimpleValueType InnerVT = (MVT::SimpleValueType)j;
384 setTruncStoreAction(VT, InnerVT, Expand);
385 }
386 setLoadExtAction(ISD::SEXTLOAD, VT, Expand);
387 setLoadExtAction(ISD::ZEXTLOAD, VT, Expand);
388 setLoadExtAction(ISD::EXTLOAD, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000389 }
390
Chris Lattner7ff7e672006-04-04 17:25:31 +0000391 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
392 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000393 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000394
Owen Anderson825b72b2009-08-11 20:47:22 +0000395 setOperationAction(ISD::AND , MVT::v4i32, Legal);
396 setOperationAction(ISD::OR , MVT::v4i32, Legal);
397 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
398 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
399 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
400 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Adhemerval Zanella51aaadb2012-10-08 17:27:24 +0000401 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
402 setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal);
403 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
404 setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal);
Adhemerval Zanellae95ed2b2012-11-15 20:56:03 +0000405 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
406 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal);
407 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal);
408 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000409
Craig Topperc9099502012-04-20 06:31:50 +0000410 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
411 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
412 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
413 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000414
Owen Anderson825b72b2009-08-11 20:47:22 +0000415 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel070b8db2012-06-22 00:49:52 +0000416 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000417 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
418 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
419 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000420
Owen Anderson825b72b2009-08-11 20:47:22 +0000421 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
422 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000423
Owen Anderson825b72b2009-08-11 20:47:22 +0000424 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
425 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
426 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
427 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Adhemerval Zanella5f41fd62012-10-30 13:50:19 +0000428
429 // Altivec does not contain unordered floating-point compare instructions
430 setCondCodeAction(ISD::SETUO, MVT::v4f32, Expand);
431 setCondCodeAction(ISD::SETUEQ, MVT::v4f32, Expand);
432 setCondCodeAction(ISD::SETUGT, MVT::v4f32, Expand);
433 setCondCodeAction(ISD::SETUGE, MVT::v4f32, Expand);
434 setCondCodeAction(ISD::SETULT, MVT::v4f32, Expand);
435 setCondCodeAction(ISD::SETULE, MVT::v4f32, Expand);
Nate Begeman425a9692005-11-29 08:17:20 +0000436 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000437
Hal Finkel8cc34742012-08-04 14:10:46 +0000438 if (Subtarget->has64BitSupport()) {
Hal Finkel19aa2b52012-04-01 20:08:17 +0000439 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel8cc34742012-08-04 14:10:46 +0000440 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Legal);
441 }
Hal Finkel19aa2b52012-04-01 20:08:17 +0000442
Eli Friedman4db5aca2011-08-29 18:23:02 +0000443 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
444 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
445
Duncan Sands03228082008-11-23 15:47:28 +0000446 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000447 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Scott Michelfdc40a02009-02-17 22:15:04 +0000448
Evan Cheng769951f2012-07-02 22:39:56 +0000449 if (isPPC64) {
Chris Lattner10da9572006-10-18 01:20:43 +0000450 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000451 setExceptionPointerRegister(PPC::X3);
452 setExceptionSelectorRegister(PPC::X4);
453 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000454 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000455 setExceptionPointerRegister(PPC::R3);
456 setExceptionSelectorRegister(PPC::R4);
457 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000458
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000459 // We have target-specific dag combine patterns for the following nodes:
460 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000461 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000462 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000463 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000464
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000465 // Darwin long double math library functions have $LDBL128 appended.
Evan Cheng769951f2012-07-02 22:39:56 +0000466 if (Subtarget->isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000467 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000468 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
469 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000470 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
471 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000472 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
473 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
474 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
475 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
476 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000477 }
478
Hal Finkelc6129162011-10-17 18:53:03 +0000479 setMinFunctionAlignment(2);
480 if (PPCSubTarget.isDarwin())
481 setPrefFunctionAlignment(4);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000482
Evan Cheng769951f2012-07-02 22:39:56 +0000483 if (isPPC64 && Subtarget->isJITCodeModel())
484 // Temporary workaround for the inability of PPC64 JIT to handle jump
485 // tables.
486 setSupportJumpTables(false);
487
Eli Friedman26689ac2011-08-03 21:06:02 +0000488 setInsertFencesForAtomic(true);
489
Hal Finkel768c65f2011-11-22 16:21:04 +0000490 setSchedulingPreference(Sched::Hybrid);
491
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000492 computeRegisterProperties();
Hal Finkel621b77a2012-08-28 16:12:39 +0000493
494 // The Freescale cores does better with aggressive inlining of memcpy and
495 // friends. Gcc uses same threshold of 128 bytes (= 32 word stores).
496 if (Subtarget->getDarwinDirective() == PPC::DIR_E500mc ||
497 Subtarget->getDarwinDirective() == PPC::DIR_E5500) {
498 maxStoresPerMemset = 32;
499 maxStoresPerMemsetOptSize = 16;
500 maxStoresPerMemcpy = 32;
501 maxStoresPerMemcpyOptSize = 8;
502 maxStoresPerMemmove = 32;
503 maxStoresPerMemmoveOptSize = 8;
504
505 setPrefFunctionAlignment(4);
506 benefitFromCodePlacementOpt = true;
507 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000508}
509
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000510/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
511/// function arguments in the caller parameter area.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000512unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000513 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000514 // Darwin passes everything on 4 byte boundary.
515 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
516 return 4;
Roman Divacky466958c2012-04-02 15:49:30 +0000517
518 // 16byte and wider vectors are passed on 16byte boundary.
519 if (VectorType *VTy = dyn_cast<VectorType>(Ty))
520 if (VTy->getBitWidth() >= 128)
521 return 16;
522
523 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
524 if (PPCSubTarget.isPPC64())
525 return 8;
526
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000527 return 4;
528}
529
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000530const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
531 switch (Opcode) {
532 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000533 case PPCISD::FSEL: return "PPCISD::FSEL";
534 case PPCISD::FCFID: return "PPCISD::FCFID";
535 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
536 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
537 case PPCISD::STFIWX: return "PPCISD::STFIWX";
538 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
539 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
540 case PPCISD::VPERM: return "PPCISD::VPERM";
541 case PPCISD::Hi: return "PPCISD::Hi";
542 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000543 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000544 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
545 case PPCISD::LOAD: return "PPCISD::LOAD";
546 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000547 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
548 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
549 case PPCISD::SRL: return "PPCISD::SRL";
550 case PPCISD::SRA: return "PPCISD::SRA";
551 case PPCISD::SHL: return "PPCISD::SHL";
552 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
553 case PPCISD::STD_32: return "PPCISD::STD_32";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000554 case PPCISD::CALL_SVR4: return "PPCISD::CALL_SVR4";
Hal Finkel5b00cea2012-03-31 14:45:15 +0000555 case PPCISD::CALL_NOP_SVR4: return "PPCISD::CALL_NOP_SVR4";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000556 case PPCISD::CALL_Darwin: return "PPCISD::CALL_Darwin";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000557 case PPCISD::NOP: return "PPCISD::NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000558 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000559 case PPCISD::BCTRL_Darwin: return "PPCISD::BCTRL_Darwin";
560 case PPCISD::BCTRL_SVR4: return "PPCISD::BCTRL_SVR4";
Evan Cheng53301922008-07-12 02:23:19 +0000561 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
562 case PPCISD::MFCR: return "PPCISD::MFCR";
563 case PPCISD::VCMP: return "PPCISD::VCMP";
564 case PPCISD::VCMPo: return "PPCISD::VCMPo";
565 case PPCISD::LBRX: return "PPCISD::LBRX";
566 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000567 case PPCISD::LARX: return "PPCISD::LARX";
568 case PPCISD::STCX: return "PPCISD::STCX";
569 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
570 case PPCISD::MFFS: return "PPCISD::MFFS";
571 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
572 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
573 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
574 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Evan Cheng53301922008-07-12 02:23:19 +0000575 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Hal Finkel82b38212012-08-28 02:10:27 +0000576 case PPCISD::CR6SET: return "PPCISD::CR6SET";
577 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET";
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000578 case PPCISD::ADDIS_TOC_HA: return "PPCISD::ADDIS_TOC_HA";
579 case PPCISD::LD_TOC_L: return "PPCISD::LD_TOC_L";
580 case PPCISD::ADDI_TOC_L: return "PPCISD::ADDI_TOC_L";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000581 }
582}
583
Duncan Sands28b77e92011-09-06 19:07:46 +0000584EVT PPCTargetLowering::getSetCCResultType(EVT VT) const {
Adhemerval Zanella1c7d69b2012-10-08 18:59:53 +0000585 if (!VT.isVector())
586 return MVT::i32;
587 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +0000588}
589
Chris Lattner1a635d62006-04-14 06:01:58 +0000590//===----------------------------------------------------------------------===//
591// Node matching predicates, for use by the tblgen matching code.
592//===----------------------------------------------------------------------===//
593
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000594/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000595static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000596 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000597 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000598 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000599 // Maybe this has already been legalized into the constant pool?
600 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000601 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000602 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000603 }
604 return false;
605}
606
Chris Lattnerddb739e2006-04-06 17:23:16 +0000607/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
608/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000609static bool isConstantOrUndef(int Op, int Val) {
610 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000611}
612
613/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
614/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000615bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000616 if (!isUnary) {
617 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000618 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000619 return false;
620 } else {
621 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000622 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
623 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000624 return false;
625 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000626 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000627}
628
629/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
630/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000631bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000632 if (!isUnary) {
633 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000634 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
635 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000636 return false;
637 } else {
638 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000639 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
640 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
641 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
642 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000643 return false;
644 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000645 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000646}
647
Chris Lattnercaad1632006-04-06 22:02:42 +0000648/// isVMerge - Common function, used to match vmrg* shuffles.
649///
Nate Begeman9008ca62009-04-27 18:41:29 +0000650static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000651 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000652 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000653 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000654 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
655 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000656
Chris Lattner116cc482006-04-06 21:11:54 +0000657 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
658 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000659 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000660 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000661 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000662 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000663 return false;
664 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000665 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000666}
667
668/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
669/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000670bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000671 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000672 if (!isUnary)
673 return isVMerge(N, UnitSize, 8, 24);
674 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000675}
676
677/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
678/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000679bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000680 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000681 if (!isUnary)
682 return isVMerge(N, UnitSize, 0, 16);
683 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000684}
685
686
Chris Lattnerd0608e12006-04-06 18:26:28 +0000687/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
688/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000689int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000690 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000691 "PPC only supports shuffles by bytes!");
692
693 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000694
Chris Lattnerd0608e12006-04-06 18:26:28 +0000695 // Find the first non-undef value in the shuffle mask.
696 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000697 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000698 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000699
Chris Lattnerd0608e12006-04-06 18:26:28 +0000700 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000701
Nate Begeman9008ca62009-04-27 18:41:29 +0000702 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000703 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000704 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000705 if (ShiftAmt < i) return -1;
706 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000707
Chris Lattnerf24380e2006-04-06 22:28:36 +0000708 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000709 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000710 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000711 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000712 return -1;
713 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000714 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000715 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000716 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000717 return -1;
718 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000719 return ShiftAmt;
720}
Chris Lattneref819f82006-03-20 06:33:01 +0000721
722/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
723/// specifies a splat of a single element that is suitable for input to
724/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000725bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000726 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000727 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000728
Chris Lattner88a99ef2006-03-20 06:37:44 +0000729 // This is a splat operation if each element of the permute is the same, and
730 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000731 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000732
Nate Begeman9008ca62009-04-27 18:41:29 +0000733 // FIXME: Handle UNDEF elements too!
734 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000735 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000736
Nate Begeman9008ca62009-04-27 18:41:29 +0000737 // Check that the indices are consecutive, in the case of a multi-byte element
738 // splatted with a v16i8 mask.
739 for (unsigned i = 1; i != EltSize; ++i)
740 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000741 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000742
Chris Lattner7ff7e672006-04-04 17:25:31 +0000743 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000744 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000745 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000746 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000747 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000748 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000749 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000750}
751
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000752/// isAllNegativeZeroVector - Returns true if all elements of build_vector
753/// are -0.0.
754bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000755 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
756
757 APInt APVal, APUndef;
758 unsigned BitSize;
759 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000760
Dale Johannesen1e608812009-11-13 01:45:18 +0000761 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000762 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000763 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000764
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000765 return false;
766}
767
Chris Lattneref819f82006-03-20 06:33:01 +0000768/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
769/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000770unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000771 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
772 assert(isSplatShuffleMask(SVOp, EltSize));
773 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000774}
775
Chris Lattnere87192a2006-04-12 17:37:20 +0000776/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000777/// by using a vspltis[bhw] instruction of the specified element size, return
778/// the constant being splatted. The ByteSize field indicates the number of
779/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000780SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
781 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000782
783 // If ByteSize of the splat is bigger than the element size of the
784 // build_vector, then we have a case where we are checking for a splat where
785 // multiple elements of the buildvector are folded together into a single
786 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
787 unsigned EltSize = 16/N->getNumOperands();
788 if (EltSize < ByteSize) {
789 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000790 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000791 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000792
Chris Lattner79d9a882006-04-08 07:14:26 +0000793 // See if all of the elements in the buildvector agree across.
794 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
795 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
796 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000797 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000798
Scott Michelfdc40a02009-02-17 22:15:04 +0000799
Gabor Greifba36cb52008-08-28 21:40:38 +0000800 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000801 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
802 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000803 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000804 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000805
Chris Lattner79d9a882006-04-08 07:14:26 +0000806 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
807 // either constant or undef values that are identical for each chunk. See
808 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000809
Chris Lattner79d9a882006-04-08 07:14:26 +0000810 // Check to see if all of the leading entries are either 0 or -1. If
811 // neither, then this won't fit into the immediate field.
812 bool LeadingZero = true;
813 bool LeadingOnes = true;
814 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000815 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000816
Chris Lattner79d9a882006-04-08 07:14:26 +0000817 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
818 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
819 }
820 // Finally, check the least significant entry.
821 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000822 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000823 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000824 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000825 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000826 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000827 }
828 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000829 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000830 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000831 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000832 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000833 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000834 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000835
Dan Gohman475871a2008-07-27 21:46:04 +0000836 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000837 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000838
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000839 // Check to see if this buildvec has a single non-undef value in its elements.
840 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
841 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000842 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000843 OpVal = N->getOperand(i);
844 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000845 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000846 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000847
Gabor Greifba36cb52008-08-28 21:40:38 +0000848 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000849
Eli Friedman1a8229b2009-05-24 02:03:36 +0000850 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000851 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000852 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000853 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000854 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000855 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000856 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000857 }
858
859 // If the splat value is larger than the element value, then we can never do
860 // this splat. The only case that we could fit the replicated bits into our
861 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000862 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000863
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000864 // If the element value is larger than the splat value, cut it in half and
865 // check to see if the two halves are equal. Continue doing this until we
866 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
867 while (ValSizeInBytes > ByteSize) {
868 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000869
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000870 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000871 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
872 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000873 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000874 }
875
876 // Properly sign extend the value.
Richard Smith1144af32012-08-24 23:29:28 +0000877 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelfdc40a02009-02-17 22:15:04 +0000878
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000879 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000880 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000881
Chris Lattner140a58f2006-04-08 06:46:53 +0000882 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith1144af32012-08-24 23:29:28 +0000883 if (SignExtend32<5>(MaskVal) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000884 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000885 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000886}
887
Chris Lattner1a635d62006-04-14 06:01:58 +0000888//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000889// Addressing Mode Selection
890//===----------------------------------------------------------------------===//
891
892/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
893/// or 64-bit immediate, and if the value can be accurately represented as a
894/// sign extension from a 16-bit value. If so, this returns true and the
895/// immediate.
896static bool isIntS16Immediate(SDNode *N, short &Imm) {
897 if (N->getOpcode() != ISD::Constant)
898 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000899
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000900 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000901 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000902 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000903 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000904 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000905}
Dan Gohman475871a2008-07-27 21:46:04 +0000906static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000907 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000908}
909
910
911/// SelectAddressRegReg - Given the specified addressed, check to see if it
912/// can be represented as an indexed [r+r] operation. Returns false if it
913/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000914bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
915 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000916 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000917 short imm = 0;
918 if (N.getOpcode() == ISD::ADD) {
919 if (isIntS16Immediate(N.getOperand(1), imm))
920 return false; // r+i
921 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
922 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000923
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000924 Base = N.getOperand(0);
925 Index = N.getOperand(1);
926 return true;
927 } else if (N.getOpcode() == ISD::OR) {
928 if (isIntS16Immediate(N.getOperand(1), imm))
929 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000930
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000931 // If this is an or of disjoint bitfields, we can codegen this as an add
932 // (for better address arithmetic) if the LHS and RHS of the OR are provably
933 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000934 APInt LHSKnownZero, LHSKnownOne;
935 APInt RHSKnownZero, RHSKnownOne;
936 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000937 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000938
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000939 if (LHSKnownZero.getBoolValue()) {
940 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000941 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000942 // If all of the bits are known zero on the LHS or RHS, the add won't
943 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000944 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000945 Base = N.getOperand(0);
946 Index = N.getOperand(1);
947 return true;
948 }
949 }
950 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000951
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000952 return false;
953}
954
955/// Returns true if the address N can be represented by a base register plus
956/// a signed 16-bit displacement [r+imm], and if it is not better
957/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000958bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000959 SDValue &Base,
960 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000961 // FIXME dl should come from parent load or store, not from address
962 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000963 // If this can be more profitably realized as r+r, fail.
964 if (SelectAddressRegReg(N, Disp, Base, DAG))
965 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000966
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000967 if (N.getOpcode() == ISD::ADD) {
968 short imm = 0;
969 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000970 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000971 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
972 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
973 } else {
974 Base = N.getOperand(0);
975 }
976 return true; // [r+i]
977 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
978 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +0000979 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000980 && "Cannot handle constant offsets yet!");
981 Disp = N.getOperand(1).getOperand(0); // The global address.
982 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackyfd42ed62012-06-04 17:36:38 +0000983 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000984 Disp.getOpcode() == ISD::TargetConstantPool ||
985 Disp.getOpcode() == ISD::TargetJumpTable);
986 Base = N.getOperand(0);
987 return true; // [&g+r]
988 }
989 } else if (N.getOpcode() == ISD::OR) {
990 short imm = 0;
991 if (isIntS16Immediate(N.getOperand(1), imm)) {
992 // If this is an or of disjoint bitfields, we can codegen this as an add
993 // (for better address arithmetic) if the LHS and RHS of the OR are
994 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000995 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +0000996 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000997
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000998 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000999 // If all of the bits are known zero on the LHS or RHS, the add won't
1000 // carry.
1001 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001002 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001003 return true;
1004 }
1005 }
1006 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1007 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +00001008
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001009 // If this address fits entirely in a 16-bit sext immediate field, codegen
1010 // this as "d, 0"
1011 short Imm;
1012 if (isIntS16Immediate(CN, Imm)) {
1013 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00001014 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1015 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001016 return true;
1017 }
Chris Lattnerbc681d62007-02-17 06:44:03 +00001018
1019 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001020 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001021 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1022 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001023
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001024 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001025 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001026
Owen Anderson825b72b2009-08-11 20:47:22 +00001027 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
1028 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001029 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001030 return true;
1031 }
1032 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001033
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001034 Disp = DAG.getTargetConstant(0, getPointerTy());
1035 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1036 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1037 else
1038 Base = N;
1039 return true; // [r+0]
1040}
1041
1042/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
1043/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +00001044bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
1045 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +00001046 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001047 // Check to see if we can easily represent this as an [r+r] address. This
1048 // will fail if it thinks that the address is more profitably represented as
1049 // reg+imm, e.g. where imm = 0.
1050 if (SelectAddressRegReg(N, Base, Index, DAG))
1051 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +00001052
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001053 // If the operand is an addition, always emit this as [r+r], since this is
1054 // better (for code size, and execution, as the memop does the add for free)
1055 // than emitting an explicit add.
1056 if (N.getOpcode() == ISD::ADD) {
1057 Base = N.getOperand(0);
1058 Index = N.getOperand(1);
1059 return true;
1060 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001061
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001062 // Otherwise, do it the hard way, using R0 as the base register.
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00001063 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1064 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001065 Index = N;
1066 return true;
1067}
1068
1069/// SelectAddressRegImmShift - Returns true if the address N can be
1070/// represented by a base register plus a signed 14-bit displacement
1071/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +00001072bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
1073 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +00001074 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001075 // FIXME dl should come from the parent load or store, not the address
1076 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001077 // If this can be more profitably realized as r+r, fail.
1078 if (SelectAddressRegReg(N, Disp, Base, DAG))
1079 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001080
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001081 if (N.getOpcode() == ISD::ADD) {
1082 short imm = 0;
1083 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Gabor Greifc77d6782012-04-20 08:58:49 +00001084 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001085 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1086 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1087 } else {
1088 Base = N.getOperand(0);
1089 }
1090 return true; // [r+i]
1091 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1092 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +00001093 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001094 && "Cannot handle constant offsets yet!");
1095 Disp = N.getOperand(1).getOperand(0); // The global address.
1096 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
1097 Disp.getOpcode() == ISD::TargetConstantPool ||
1098 Disp.getOpcode() == ISD::TargetJumpTable);
1099 Base = N.getOperand(0);
1100 return true; // [&g+r]
1101 }
1102 } else if (N.getOpcode() == ISD::OR) {
1103 short imm = 0;
1104 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
1105 // If this is an or of disjoint bitfields, we can codegen this as an add
1106 // (for better address arithmetic) if the LHS and RHS of the OR are
1107 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001108 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001109 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001110 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001111 // If all of the bits are known zero on the LHS or RHS, the add won't
1112 // carry.
1113 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001114 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001115 return true;
1116 }
1117 }
1118 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001119 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001120 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001121 // If this address fits entirely in a 14-bit sext immediate field, codegen
1122 // this as "d, 0"
1123 short Imm;
1124 if (isIntS16Immediate(CN, Imm)) {
1125 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
Cameron Zwarichd76773a2011-05-19 03:11:06 +00001126 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1127 CN->getValueType(0));
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001128 return true;
1129 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001130
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001131 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001132 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001133 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1134 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001135
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001136 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001137 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1138 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1139 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001140 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001141 return true;
1142 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001143 }
1144 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001145
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001146 Disp = DAG.getTargetConstant(0, getPointerTy());
1147 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1148 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1149 else
1150 Base = N;
1151 return true; // [r+0]
1152}
1153
1154
1155/// getPreIndexedAddressParts - returns true by value, base pointer and
1156/// offset pointer and addressing mode by reference if the node's address
1157/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001158bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1159 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001160 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001161 SelectionDAG &DAG) const {
Hal Finkel77838f92012-06-04 02:21:00 +00001162 if (DisablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001163
Dan Gohman475871a2008-07-27 21:46:04 +00001164 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001165 EVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001166 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1167 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001168 VT = LD->getMemoryVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001169
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001170 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001171 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001172 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001173 } else
1174 return false;
1175
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001176 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001177 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001178 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001179
Hal Finkelac81cc32012-06-19 02:34:32 +00001180 if (SelectAddressRegReg(Ptr, Offset, Base, DAG)) {
Hal Finkel0fcdd8b2012-06-20 15:43:03 +00001181 AM = ISD::PRE_INC;
1182 return true;
Hal Finkelac81cc32012-06-19 02:34:32 +00001183 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001184
Chris Lattner0851b4f2006-11-15 19:55:13 +00001185 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001186 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001187 // reg + imm
1188 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1189 return false;
1190 } else {
1191 // reg + imm * 4.
1192 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1193 return false;
1194 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001195
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001196 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001197 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1198 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001199 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001200 LD->getExtensionType() == ISD::SEXTLOAD &&
1201 isa<ConstantSDNode>(Offset))
1202 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001203 }
1204
Chris Lattner4eab7142006-11-10 02:08:47 +00001205 AM = ISD::PRE_INC;
1206 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001207}
1208
1209//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001210// LowerOperation implementation
1211//===----------------------------------------------------------------------===//
1212
Chris Lattner1e61e692010-11-15 02:46:57 +00001213/// GetLabelAccessInfo - Return true if we should reference labels using a
1214/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1215static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001216 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1217 HiOpFlags = PPCII::MO_HA16;
1218 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001219
Chris Lattner1e61e692010-11-15 02:46:57 +00001220 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1221 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001222 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001223 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001224 if (isPIC) {
1225 HiOpFlags |= PPCII::MO_PIC_FLAG;
1226 LoOpFlags |= PPCII::MO_PIC_FLAG;
1227 }
1228
1229 // If this is a reference to a global value that requires a non-lazy-ptr, make
1230 // sure that instruction lowering adds it.
1231 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1232 HiOpFlags |= PPCII::MO_NLP_FLAG;
1233 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001234
Chris Lattner6d2ff122010-11-15 03:13:19 +00001235 if (GV->hasHiddenVisibility()) {
1236 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1237 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1238 }
1239 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001240
Chris Lattner1e61e692010-11-15 02:46:57 +00001241 return isPIC;
1242}
1243
1244static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1245 SelectionDAG &DAG) {
1246 EVT PtrVT = HiPart.getValueType();
1247 SDValue Zero = DAG.getConstant(0, PtrVT);
1248 DebugLoc DL = HiPart.getDebugLoc();
1249
1250 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1251 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001252
Chris Lattner1e61e692010-11-15 02:46:57 +00001253 // With PIC, the first instruction is actually "GR+hi(&G)".
1254 if (isPIC)
1255 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1256 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001257
Chris Lattner1e61e692010-11-15 02:46:57 +00001258 // Generate non-pic code that has direct accesses to the constant pool.
1259 // The address of the global is just (hi(&g)+lo(&g)).
1260 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1261}
1262
Scott Michelfdc40a02009-02-17 22:15:04 +00001263SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001264 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001265 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001266 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001267 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001268
Roman Divacky9fb8b492012-08-24 16:26:02 +00001269 // 64-bit SVR4 ABI code is always position-independent.
1270 // The actual address of the GlobalValue is stored in the TOC.
1271 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1272 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
1273 return DAG.getNode(PPCISD::TOC_ENTRY, CP->getDebugLoc(), MVT::i64, GA,
1274 DAG.getRegister(PPC::X2, MVT::i64));
1275 }
1276
Chris Lattner1e61e692010-11-15 02:46:57 +00001277 unsigned MOHiFlag, MOLoFlag;
1278 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1279 SDValue CPIHi =
1280 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1281 SDValue CPILo =
1282 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1283 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001284}
1285
Dan Gohmand858e902010-04-17 15:26:15 +00001286SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001287 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001288 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001289
Roman Divacky9fb8b492012-08-24 16:26:02 +00001290 // 64-bit SVR4 ABI code is always position-independent.
1291 // The actual address of the GlobalValue is stored in the TOC.
1292 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1293 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1294 return DAG.getNode(PPCISD::TOC_ENTRY, JT->getDebugLoc(), MVT::i64, GA,
1295 DAG.getRegister(PPC::X2, MVT::i64));
1296 }
1297
Chris Lattner1e61e692010-11-15 02:46:57 +00001298 unsigned MOHiFlag, MOLoFlag;
1299 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1300 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1301 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1302 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001303}
1304
Dan Gohmand858e902010-04-17 15:26:15 +00001305SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1306 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001307 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001308
Dan Gohman46510a72010-04-15 01:51:59 +00001309 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001310
Chris Lattner1e61e692010-11-15 02:46:57 +00001311 unsigned MOHiFlag, MOLoFlag;
1312 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Michael Liao6c7ccaa2012-09-12 21:43:09 +00001313 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag);
1314 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag);
Chris Lattner1e61e692010-11-15 02:46:57 +00001315 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1316}
1317
Roman Divackyfd42ed62012-06-04 17:36:38 +00001318SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1319 SelectionDAG &DAG) const {
1320
1321 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1322 DebugLoc dl = GA->getDebugLoc();
1323 const GlobalValue *GV = GA->getGlobal();
1324 EVT PtrVT = getPointerTy();
1325 bool is64bit = PPCSubTarget.isPPC64();
1326
1327 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1328
1329 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1330 PPCII::MO_TPREL16_HA);
1331 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1332 PPCII::MO_TPREL16_LO);
1333
1334 if (model != TLSModel::LocalExec)
1335 llvm_unreachable("only local-exec TLS mode supported");
Roman Divacky3e77af42012-06-05 17:14:17 +00001336 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1337 is64bit ? MVT::i64 : MVT::i32);
1338 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
Roman Divackyfd42ed62012-06-04 17:36:38 +00001339 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1340}
1341
Chris Lattner1e61e692010-11-15 02:46:57 +00001342SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1343 SelectionDAG &DAG) const {
1344 EVT PtrVT = Op.getValueType();
1345 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1346 DebugLoc DL = GSDN->getDebugLoc();
1347 const GlobalValue *GV = GSDN->getGlobal();
1348
Chris Lattner1e61e692010-11-15 02:46:57 +00001349 // 64-bit SVR4 ABI code is always position-independent.
1350 // The actual address of the GlobalValue is stored in the TOC.
1351 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1352 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1353 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1354 DAG.getRegister(PPC::X2, MVT::i64));
1355 }
1356
Chris Lattner6d2ff122010-11-15 03:13:19 +00001357 unsigned MOHiFlag, MOLoFlag;
1358 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001359
Chris Lattner6d2ff122010-11-15 03:13:19 +00001360 SDValue GAHi =
1361 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1362 SDValue GALo =
1363 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001364
Chris Lattner6d2ff122010-11-15 03:13:19 +00001365 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001366
Chris Lattner6d2ff122010-11-15 03:13:19 +00001367 // If the global reference is actually to a non-lazy-pointer, we have to do an
1368 // extra load to get the address of the global.
1369 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1370 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001371 false, false, false, 0);
Chris Lattner6d2ff122010-11-15 03:13:19 +00001372 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001373}
1374
Dan Gohmand858e902010-04-17 15:26:15 +00001375SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001376 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001377 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001378
Chris Lattner1a635d62006-04-14 06:01:58 +00001379 // If we're comparing for equality to zero, expose the fact that this is
1380 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1381 // fold the new nodes.
1382 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1383 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001384 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001385 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001386 if (VT.bitsLT(MVT::i32)) {
1387 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001388 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001389 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001390 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001391 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1392 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001393 DAG.getConstant(Log2b, MVT::i32));
1394 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001395 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001396 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001397 // optimized. FIXME: revisit this when we can custom lower all setcc
1398 // optimizations.
1399 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001400 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001401 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001402
Chris Lattner1a635d62006-04-14 06:01:58 +00001403 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001404 // by xor'ing the rhs with the lhs, which is faster than setting a
1405 // condition register, reading it back out, and masking the correct bit. The
1406 // normal approach here uses sub to do this instead of xor. Using xor exposes
1407 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001408 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001409 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001410 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001411 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001412 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001413 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001414 }
Dan Gohman475871a2008-07-27 21:46:04 +00001415 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001416}
1417
Dan Gohman475871a2008-07-27 21:46:04 +00001418SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001419 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001420 SDNode *Node = Op.getNode();
1421 EVT VT = Node->getValueType(0);
1422 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1423 SDValue InChain = Node->getOperand(0);
1424 SDValue VAListPtr = Node->getOperand(1);
1425 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
1426 DebugLoc dl = Node->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001427
Roman Divackybdb226e2011-06-28 15:30:42 +00001428 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1429
1430 // gpr_index
1431 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1432 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1433 false, false, 0);
1434 InChain = GprIndex.getValue(1);
1435
1436 if (VT == MVT::i64) {
1437 // Check if GprIndex is even
1438 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1439 DAG.getConstant(1, MVT::i32));
1440 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1441 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1442 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1443 DAG.getConstant(1, MVT::i32));
1444 // Align GprIndex to be even if it isn't
1445 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1446 GprIndex);
1447 }
1448
1449 // fpr index is 1 byte after gpr
1450 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1451 DAG.getConstant(1, MVT::i32));
1452
1453 // fpr
1454 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1455 FprPtr, MachinePointerInfo(SV), MVT::i8,
1456 false, false, 0);
1457 InChain = FprIndex.getValue(1);
1458
1459 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1460 DAG.getConstant(8, MVT::i32));
1461
1462 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1463 DAG.getConstant(4, MVT::i32));
1464
1465 // areas
1466 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001467 MachinePointerInfo(), false, false,
1468 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001469 InChain = OverflowArea.getValue(1);
1470
1471 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001472 MachinePointerInfo(), false, false,
1473 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001474 InChain = RegSaveArea.getValue(1);
1475
1476 // select overflow_area if index > 8
1477 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1478 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1479
Roman Divackybdb226e2011-06-28 15:30:42 +00001480 // adjustment constant gpr_index * 4/8
1481 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1482 VT.isInteger() ? GprIndex : FprIndex,
1483 DAG.getConstant(VT.isInteger() ? 4 : 8,
1484 MVT::i32));
1485
1486 // OurReg = RegSaveArea + RegConstant
1487 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1488 RegConstant);
1489
1490 // Floating types are 32 bytes into RegSaveArea
1491 if (VT.isFloatingPoint())
1492 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1493 DAG.getConstant(32, MVT::i32));
1494
1495 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1496 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1497 VT.isInteger() ? GprIndex : FprIndex,
1498 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1499 MVT::i32));
1500
1501 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1502 VT.isInteger() ? VAListPtr : FprPtr,
1503 MachinePointerInfo(SV),
1504 MVT::i8, false, false, 0);
1505
1506 // determine if we should load from reg_save_area or overflow_area
1507 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1508
1509 // increase overflow_area by 4/8 if gpr/fpr > 8
1510 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1511 DAG.getConstant(VT.isInteger() ? 4 : 8,
1512 MVT::i32));
1513
1514 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1515 OverflowAreaPlusN);
1516
1517 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1518 OverflowAreaPtr,
1519 MachinePointerInfo(),
1520 MVT::i32, false, false, 0);
1521
NAKAMURA Takumi25f6b5a2012-08-30 15:52:23 +00001522 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001523 false, false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001524}
1525
Duncan Sands4a544a72011-09-06 13:37:06 +00001526SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1527 SelectionDAG &DAG) const {
1528 return Op.getOperand(0);
1529}
1530
1531SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1532 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001533 SDValue Chain = Op.getOperand(0);
1534 SDValue Trmp = Op.getOperand(1); // trampoline
1535 SDValue FPtr = Op.getOperand(2); // nested function
1536 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001537 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001538
Owen Andersone50ed302009-08-10 22:56:29 +00001539 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001540 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001541 Type *IntPtrTy =
Micah Villmow3574eca2012-10-08 16:38:25 +00001542 DAG.getTargetLoweringInfo().getDataLayout()->getIntPtrType(
Chandler Carruthece6c6b2012-11-01 08:07:29 +00001543 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001544
Scott Michelfdc40a02009-02-17 22:15:04 +00001545 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001546 TargetLowering::ArgListEntry Entry;
1547
1548 Entry.Ty = IntPtrTy;
1549 Entry.Node = Trmp; Args.push_back(Entry);
1550
1551 // TrampSize == (isPPC64 ? 48 : 40);
1552 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001553 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001554 Args.push_back(Entry);
1555
1556 Entry.Node = FPtr; Args.push_back(Entry);
1557 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001558
Bill Wendling77959322008-09-17 00:30:57 +00001559 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001560 TargetLowering::CallLoweringInfo CLI(Chain,
1561 Type::getVoidTy(*DAG.getContext()),
1562 false, false, false, false, 0,
1563 CallingConv::C,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001564 /*isTailCall=*/false,
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001565 /*doesNotRet=*/false,
1566 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001567 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001568 Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001569 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bill Wendling77959322008-09-17 00:30:57 +00001570
Duncan Sands4a544a72011-09-06 13:37:06 +00001571 return CallResult.second;
Bill Wendling77959322008-09-17 00:30:57 +00001572}
1573
Dan Gohman475871a2008-07-27 21:46:04 +00001574SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001575 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001576 MachineFunction &MF = DAG.getMachineFunction();
1577 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1578
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001579 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001580
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001581 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001582 // vastart just stores the address of the VarArgsFrameIndex slot into the
1583 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001584 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001585 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001586 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001587 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1588 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001589 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001590 }
1591
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001592 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001593 // We suppose the given va_list is already allocated.
1594 //
1595 // typedef struct {
1596 // char gpr; /* index into the array of 8 GPRs
1597 // * stored in the register save area
1598 // * gpr=0 corresponds to r3,
1599 // * gpr=1 to r4, etc.
1600 // */
1601 // char fpr; /* index into the array of 8 FPRs
1602 // * stored in the register save area
1603 // * fpr=0 corresponds to f1,
1604 // * fpr=1 to f2, etc.
1605 // */
1606 // char *overflow_arg_area;
1607 // /* location on stack that holds
1608 // * the next overflow argument
1609 // */
1610 // char *reg_save_area;
1611 // /* where r3:r10 and f1:f8 (if saved)
1612 // * are stored
1613 // */
1614 // } va_list[1];
1615
1616
Dan Gohman1e93df62010-04-17 14:41:14 +00001617 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1618 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001619
Nicolas Geoffray01119992007-04-03 13:59:52 +00001620
Owen Andersone50ed302009-08-10 22:56:29 +00001621 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001622
Dan Gohman1e93df62010-04-17 14:41:14 +00001623 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1624 PtrVT);
1625 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1626 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001627
Duncan Sands83ec4b62008-06-06 12:08:01 +00001628 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001629 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001630
Duncan Sands83ec4b62008-06-06 12:08:01 +00001631 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001632 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001633
1634 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001635 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001636
Dan Gohman69de1932008-02-06 22:27:42 +00001637 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001638
Nicolas Geoffray01119992007-04-03 13:59:52 +00001639 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001640 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001641 Op.getOperand(1),
1642 MachinePointerInfo(SV),
1643 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001644 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001645 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001646 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001647
Nicolas Geoffray01119992007-04-03 13:59:52 +00001648 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001649 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001650 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1651 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001652 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001653 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001654 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001655
Nicolas Geoffray01119992007-04-03 13:59:52 +00001656 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001657 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001658 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1659 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001660 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001661 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001662 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001663
1664 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001665 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1666 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001667 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001668
Chris Lattner1a635d62006-04-14 06:01:58 +00001669}
1670
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001671#include "PPCGenCallingConv.inc"
1672
Duncan Sands1e96bab2010-11-04 10:49:57 +00001673static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001674 CCValAssign::LocInfo &LocInfo,
1675 ISD::ArgFlagsTy &ArgFlags,
1676 CCState &State) {
1677 return true;
1678}
1679
Duncan Sands1e96bab2010-11-04 10:49:57 +00001680static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001681 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001682 CCValAssign::LocInfo &LocInfo,
1683 ISD::ArgFlagsTy &ArgFlags,
1684 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001685 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001686 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1687 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1688 };
1689 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001690
Tilmann Schellerffd02002009-07-03 06:45:56 +00001691 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1692
1693 // Skip one register if the first unallocated register has an even register
1694 // number and there are still argument registers available which have not been
1695 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1696 // need to skip a register if RegNum is odd.
1697 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1698 State.AllocateReg(ArgRegs[RegNum]);
1699 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001700
Tilmann Schellerffd02002009-07-03 06:45:56 +00001701 // Always return false here, as this function only makes sure that the first
1702 // unallocated register has an odd register number and does not actually
1703 // allocate a register for the current argument.
1704 return false;
1705}
1706
Duncan Sands1e96bab2010-11-04 10:49:57 +00001707static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001708 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001709 CCValAssign::LocInfo &LocInfo,
1710 ISD::ArgFlagsTy &ArgFlags,
1711 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001712 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001713 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1714 PPC::F8
1715 };
1716
1717 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001718
Tilmann Schellerffd02002009-07-03 06:45:56 +00001719 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1720
1721 // If there is only one Floating-point register left we need to put both f64
1722 // values of a split ppc_fp128 value on the stack.
1723 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1724 State.AllocateReg(ArgRegs[RegNum]);
1725 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001726
Tilmann Schellerffd02002009-07-03 06:45:56 +00001727 // Always return false here, as this function only makes sure that the two f64
1728 // values a ppc_fp128 value is split into are both passed in registers or both
1729 // passed on the stack and does not actually allocate a register for the
1730 // current argument.
1731 return false;
1732}
1733
Chris Lattner9f0bc652007-02-25 05:34:32 +00001734/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001735/// on Darwin.
Craig Topperb78ca422012-03-11 07:16:55 +00001736static const uint16_t *GetFPR() {
1737 static const uint16_t FPR[] = {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001738 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001739 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001740 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001741
Chris Lattner9f0bc652007-02-25 05:34:32 +00001742 return FPR;
1743}
1744
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001745/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1746/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001747static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001748 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001749 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001750 if (Flags.isByVal())
1751 ArgSize = Flags.getByValSize();
1752 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1753
1754 return ArgSize;
1755}
1756
Dan Gohman475871a2008-07-27 21:46:04 +00001757SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001758PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001759 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001760 const SmallVectorImpl<ISD::InputArg>
1761 &Ins,
1762 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001763 SmallVectorImpl<SDValue> &InVals)
1764 const {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001765 if (PPCSubTarget.isSVR4ABI()) {
1766 if (PPCSubTarget.isPPC64())
1767 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins,
1768 dl, DAG, InVals);
1769 else
1770 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins,
1771 dl, DAG, InVals);
Bill Schmidt419f3762012-09-19 15:42:13 +00001772 } else {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001773 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1774 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001775 }
1776}
1777
1778SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00001779PPCTargetLowering::LowerFormalArguments_32SVR4(
Dan Gohman98ca4f22009-08-05 01:29:28 +00001780 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001781 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001782 const SmallVectorImpl<ISD::InputArg>
1783 &Ins,
1784 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001785 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001786
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001787 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001788 // +-----------------------------------+
1789 // +--> | Back chain |
1790 // | +-----------------------------------+
1791 // | | Floating-point register save area |
1792 // | +-----------------------------------+
1793 // | | General register save area |
1794 // | +-----------------------------------+
1795 // | | CR save word |
1796 // | +-----------------------------------+
1797 // | | VRSAVE save word |
1798 // | +-----------------------------------+
1799 // | | Alignment padding |
1800 // | +-----------------------------------+
1801 // | | Vector register save area |
1802 // | +-----------------------------------+
1803 // | | Local variable space |
1804 // | +-----------------------------------+
1805 // | | Parameter list area |
1806 // | +-----------------------------------+
1807 // | | LR save word |
1808 // | +-----------------------------------+
1809 // SP--> +--- | Back chain |
1810 // +-----------------------------------+
1811 //
1812 // Specifications:
1813 // System V Application Binary Interface PowerPC Processor Supplement
1814 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001815
Tilmann Schellerffd02002009-07-03 06:45:56 +00001816 MachineFunction &MF = DAG.getMachineFunction();
1817 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001818 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001819
Owen Andersone50ed302009-08-10 22:56:29 +00001820 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001821 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001822 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1823 (CallConv == CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001824 unsigned PtrByteSize = 4;
1825
1826 // Assign locations to all of the incoming arguments.
1827 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001828 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001829 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001830
1831 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001832 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001833
Dan Gohman98ca4f22009-08-05 01:29:28 +00001834 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001835
Tilmann Schellerffd02002009-07-03 06:45:56 +00001836 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1837 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001838
Tilmann Schellerffd02002009-07-03 06:45:56 +00001839 // Arguments stored in registers.
1840 if (VA.isRegLoc()) {
Craig Topper44d23822012-02-22 05:59:10 +00001841 const TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001842 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001843
Owen Anderson825b72b2009-08-11 20:47:22 +00001844 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001845 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001846 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001847 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +00001848 RC = &PPC::GPRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001849 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001850 case MVT::f32:
Craig Topperc9099502012-04-20 06:31:50 +00001851 RC = &PPC::F4RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001852 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001853 case MVT::f64:
Craig Topperc9099502012-04-20 06:31:50 +00001854 RC = &PPC::F8RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001855 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001856 case MVT::v16i8:
1857 case MVT::v8i16:
1858 case MVT::v4i32:
1859 case MVT::v4f32:
Craig Topperc9099502012-04-20 06:31:50 +00001860 RC = &PPC::VRRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001861 break;
1862 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001863
Tilmann Schellerffd02002009-07-03 06:45:56 +00001864 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00001865 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001866 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001867
Dan Gohman98ca4f22009-08-05 01:29:28 +00001868 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001869 } else {
1870 // Argument stored in memory.
1871 assert(VA.isMemLoc());
1872
1873 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1874 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00001875 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001876
1877 // Create load nodes to retrieve arguments from the stack.
1878 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001879 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1880 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001881 false, false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001882 }
1883 }
1884
1885 // Assign locations to all of the incoming aggregate by value arguments.
1886 // Aggregates passed by value are stored in the local variable space of the
1887 // caller's stack frame, right above the parameter list area.
1888 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001889 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001890 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001891
1892 // Reserve stack space for the allocations in CCInfo.
1893 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1894
Dan Gohman98ca4f22009-08-05 01:29:28 +00001895 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001896
1897 // Area that is at least reserved in the caller of this function.
1898 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001899
Tilmann Schellerffd02002009-07-03 06:45:56 +00001900 // Set the size that is at least reserved in caller of this function. Tail
1901 // call optimized function's reserved stack space needs to be aligned so that
1902 // taking the difference between two stack areas will result in an aligned
1903 // stack.
1904 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1905
1906 MinReservedArea =
1907 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001908 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001909
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001910 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00001911 getStackAlignment();
1912 unsigned AlignMask = TargetAlign-1;
1913 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001914
Tilmann Schellerffd02002009-07-03 06:45:56 +00001915 FI->setMinReservedArea(MinReservedArea);
1916
1917 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001918
Tilmann Schellerffd02002009-07-03 06:45:56 +00001919 // If the function takes variable number of arguments, make a frame index for
1920 // the start of the first vararg value... for expansion of llvm.va_start.
1921 if (isVarArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001922 static const uint16_t GPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001923 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1924 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1925 };
1926 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
1927
Craig Topperc5eaae42012-03-11 07:57:25 +00001928 static const uint16_t FPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001929 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1930 PPC::F8
1931 };
1932 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
1933
Dan Gohman1e93df62010-04-17 14:41:14 +00001934 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
1935 NumGPArgRegs));
1936 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
1937 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001938
1939 // Make room for NumGPArgRegs and NumFPArgRegs.
1940 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00001941 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001942
Dan Gohman1e93df62010-04-17 14:41:14 +00001943 FuncInfo->setVarArgsStackOffset(
1944 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001945 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001946
Dan Gohman1e93df62010-04-17 14:41:14 +00001947 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
1948 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001949
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001950 // The fixed integer arguments of a variadic function are stored to the
1951 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
1952 // the result of va_next.
1953 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
1954 // Get an existing live-in vreg, or add a new one.
1955 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
1956 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001957 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001958
Dan Gohman98ca4f22009-08-05 01:29:28 +00001959 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001960 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1961 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001962 MemOps.push_back(Store);
1963 // Increment the address by four for the next argument to store
1964 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1965 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1966 }
1967
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001968 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
1969 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00001970 // The double arguments are stored to the VarArgsFrameIndex
1971 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001972 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
1973 // Get an existing live-in vreg, or add a new one.
1974 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
1975 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001976 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001977
Owen Anderson825b72b2009-08-11 20:47:22 +00001978 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001979 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1980 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001981 MemOps.push_back(Store);
1982 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00001983 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001984 PtrVT);
1985 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1986 }
1987 }
1988
1989 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00001990 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001991 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001992
Dan Gohman98ca4f22009-08-05 01:29:28 +00001993 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001994}
1995
Bill Schmidt726c2372012-10-23 15:51:16 +00001996// PPC64 passes i8, i16, and i32 values in i64 registers. Promote
1997// value to MVT::i64 and then truncate to the correct register size.
1998SDValue
1999PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
2000 SelectionDAG &DAG, SDValue ArgVal,
2001 DebugLoc dl) const {
2002 if (Flags.isSExt())
2003 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
2004 DAG.getValueType(ObjectVT));
2005 else if (Flags.isZExt())
2006 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
2007 DAG.getValueType(ObjectVT));
2008
2009 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
2010}
2011
2012// Set the size that is at least reserved in caller of this function. Tail
2013// call optimized functions' reserved stack space needs to be aligned so that
2014// taking the difference between two stack areas will result in an aligned
2015// stack.
2016void
2017PPCTargetLowering::setMinReservedArea(MachineFunction &MF, SelectionDAG &DAG,
2018 unsigned nAltivecParamsAtEnd,
2019 unsigned MinReservedArea,
2020 bool isPPC64) const {
2021 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2022 // Add the Altivec parameters at the end, if needed.
2023 if (nAltivecParamsAtEnd) {
2024 MinReservedArea = ((MinReservedArea+15)/16)*16;
2025 MinReservedArea += 16*nAltivecParamsAtEnd;
2026 }
2027 MinReservedArea =
2028 std::max(MinReservedArea,
2029 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2030 unsigned TargetAlign
2031 = DAG.getMachineFunction().getTarget().getFrameLowering()->
2032 getStackAlignment();
2033 unsigned AlignMask = TargetAlign-1;
2034 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2035 FI->setMinReservedArea(MinReservedArea);
2036}
2037
Tilmann Schellerffd02002009-07-03 06:45:56 +00002038SDValue
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002039PPCTargetLowering::LowerFormalArguments_64SVR4(
2040 SDValue Chain,
2041 CallingConv::ID CallConv, bool isVarArg,
2042 const SmallVectorImpl<ISD::InputArg>
2043 &Ins,
2044 DebugLoc dl, SelectionDAG &DAG,
2045 SmallVectorImpl<SDValue> &InVals) const {
2046 // TODO: add description of PPC stack frame format, or at least some docs.
2047 //
2048 MachineFunction &MF = DAG.getMachineFunction();
2049 MachineFrameInfo *MFI = MF.getFrameInfo();
2050 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2051
2052 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2053 // Potential tail calls could cause overwriting of argument stack slots.
2054 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2055 (CallConv == CallingConv::Fast));
2056 unsigned PtrByteSize = 8;
2057
2058 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
2059 // Area that is at least reserved in caller of this function.
2060 unsigned MinReservedArea = ArgOffset;
2061
2062 static const uint16_t GPR[] = {
2063 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2064 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2065 };
2066
2067 static const uint16_t *FPR = GetFPR();
2068
2069 static const uint16_t VR[] = {
2070 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2071 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2072 };
2073
2074 const unsigned Num_GPR_Regs = array_lengthof(GPR);
2075 const unsigned Num_FPR_Regs = 13;
2076 const unsigned Num_VR_Regs = array_lengthof(VR);
2077
2078 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
2079
2080 // Add DAG nodes to load the arguments or copy them out of registers. On
2081 // entry to a function on PPC, the arguments start after the linkage area,
2082 // although the first ones are often in registers.
2083
2084 SmallVector<SDValue, 8> MemOps;
2085 unsigned nAltivecParamsAtEnd = 0;
2086 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
2087 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo, ++FuncArg) {
2088 SDValue ArgVal;
2089 bool needsLoad = false;
2090 EVT ObjectVT = Ins[ArgNo].VT;
2091 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
2092 unsigned ArgSize = ObjSize;
2093 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
2094
2095 unsigned CurArgOffset = ArgOffset;
2096
2097 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
2098 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2099 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
2100 if (isVarArg) {
2101 MinReservedArea = ((MinReservedArea+15)/16)*16;
2102 MinReservedArea += CalculateStackSlotSize(ObjectVT,
2103 Flags,
2104 PtrByteSize);
2105 } else
2106 nAltivecParamsAtEnd++;
2107 } else
2108 // Calculate min reserved area.
2109 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
2110 Flags,
2111 PtrByteSize);
2112
2113 // FIXME the codegen can be much improved in some cases.
2114 // We do not have to keep everything in memory.
2115 if (Flags.isByVal()) {
2116 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
2117 ObjSize = Flags.getByValSize();
2118 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt42d43352012-10-31 01:15:05 +00002119 // Empty aggregate parameters do not take up registers. Examples:
2120 // struct { } a;
2121 // union { } b;
2122 // int c[0];
2123 // etc. However, we have to provide a place-holder in InVals, so
2124 // pretend we have an 8-byte item at the current address for that
2125 // purpose.
2126 if (!ObjSize) {
2127 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2128 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2129 InVals.push_back(FIN);
2130 continue;
2131 }
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002132 // All aggregates smaller than 8 bytes must be passed right-justified.
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002133 if (ObjSize < PtrByteSize)
2134 CurArgOffset = CurArgOffset + (PtrByteSize - ObjSize);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002135 // The value of the object is its address.
2136 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
2137 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2138 InVals.push_back(FIN);
Bill Schmidt37900c52012-10-25 13:38:09 +00002139
2140 if (ObjSize < 8) {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002141 if (GPR_idx != Num_GPR_Regs) {
Bill Schmidt37900c52012-10-25 13:38:09 +00002142 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002143 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002144 SDValue Store;
2145
2146 if (ObjSize==1 || ObjSize==2 || ObjSize==4) {
2147 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
2148 (ObjSize == 2 ? MVT::i16 : MVT::i32));
2149 Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
2150 MachinePointerInfo(FuncArg, CurArgOffset),
2151 ObjType, false, false, 0);
2152 } else {
2153 // For sizes that don't fit a truncating store (3, 5, 6, 7),
2154 // store the whole register as-is to the parameter save area
2155 // slot. The address of the parameter was already calculated
2156 // above (InVals.push_back(FIN)) to be the right-justified
2157 // offset within the slot. For this store, we need a new
2158 // frame index that points at the beginning of the slot.
2159 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2160 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2161 Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2162 MachinePointerInfo(FuncArg, ArgOffset),
2163 false, false, 0);
2164 }
2165
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002166 MemOps.push_back(Store);
2167 ++GPR_idx;
2168 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002169 // Whether we copied from a register or not, advance the offset
2170 // into the parameter save area by a full doubleword.
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002171 ArgOffset += PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002172 continue;
2173 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002174
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002175 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2176 // Store whatever pieces of the object are in registers
2177 // to memory. ArgOffset will be the address of the beginning
2178 // of the object.
2179 if (GPR_idx != Num_GPR_Regs) {
2180 unsigned VReg;
2181 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2182 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2183 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2184 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002185 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002186 MachinePointerInfo(FuncArg, ArgOffset),
2187 false, false, 0);
2188 MemOps.push_back(Store);
2189 ++GPR_idx;
2190 ArgOffset += PtrByteSize;
2191 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002192 ArgOffset += ArgSize - j;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002193 break;
2194 }
2195 }
2196 continue;
2197 }
2198
2199 switch (ObjectVT.getSimpleVT().SimpleTy) {
2200 default: llvm_unreachable("Unhandled argument type!");
2201 case MVT::i32:
2202 case MVT::i64:
2203 if (GPR_idx != Num_GPR_Regs) {
2204 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2205 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2206
Bill Schmidt726c2372012-10-23 15:51:16 +00002207 if (ObjectVT == MVT::i32)
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002208 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2209 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002210 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002211
2212 ++GPR_idx;
2213 } else {
2214 needsLoad = true;
2215 ArgSize = PtrByteSize;
2216 }
2217 ArgOffset += 8;
2218 break;
2219
2220 case MVT::f32:
2221 case MVT::f64:
2222 // Every 8 bytes of argument space consumes one of the GPRs available for
2223 // argument passing.
2224 if (GPR_idx != Num_GPR_Regs) {
2225 ++GPR_idx;
2226 }
2227 if (FPR_idx != Num_FPR_Regs) {
2228 unsigned VReg;
2229
2230 if (ObjectVT == MVT::f32)
2231 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
2232 else
2233 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
2234
2235 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2236 ++FPR_idx;
2237 } else {
2238 needsLoad = true;
Bill Schmidta867f372012-10-11 15:38:20 +00002239 ArgSize = PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002240 }
2241
2242 ArgOffset += 8;
2243 break;
2244 case MVT::v4f32:
2245 case MVT::v4i32:
2246 case MVT::v8i16:
2247 case MVT::v16i8:
2248 // Note that vector arguments in registers don't reserve stack space,
2249 // except in varargs functions.
2250 if (VR_idx != Num_VR_Regs) {
2251 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
2252 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2253 if (isVarArg) {
2254 while ((ArgOffset % 16) != 0) {
2255 ArgOffset += PtrByteSize;
2256 if (GPR_idx != Num_GPR_Regs)
2257 GPR_idx++;
2258 }
2259 ArgOffset += 16;
2260 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
2261 }
2262 ++VR_idx;
2263 } else {
2264 // Vectors are aligned.
2265 ArgOffset = ((ArgOffset+15)/16)*16;
2266 CurArgOffset = ArgOffset;
2267 ArgOffset += 16;
2268 needsLoad = true;
2269 }
2270 break;
2271 }
2272
2273 // We need to load the argument to a virtual register if we determined
2274 // above that we ran out of physical registers of the appropriate type.
2275 if (needsLoad) {
2276 int FI = MFI->CreateFixedObject(ObjSize,
2277 CurArgOffset + (ArgSize - ObjSize),
2278 isImmutable);
2279 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2280 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
2281 false, false, false, 0);
2282 }
2283
2284 InVals.push_back(ArgVal);
2285 }
2286
2287 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002288 // call optimized functions' reserved stack space needs to be aligned so that
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002289 // taking the difference between two stack areas will result in an aligned
2290 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002291 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, true);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002292
2293 // If the function takes variable number of arguments, make a frame index for
2294 // the start of the first vararg value... for expansion of llvm.va_start.
2295 if (isVarArg) {
2296 int Depth = ArgOffset;
2297
2298 FuncInfo->setVarArgsFrameIndex(
Bill Schmidt726c2372012-10-23 15:51:16 +00002299 MFI->CreateFixedObject(PtrByteSize, Depth, true));
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002300 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
2301
2302 // If this function is vararg, store any remaining integer argument regs
2303 // to their spots on the stack so that they may be loaded by deferencing the
2304 // result of va_next.
2305 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
2306 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2307 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2308 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2309 MachinePointerInfo(), false, false, 0);
2310 MemOps.push_back(Store);
2311 // Increment the address by four for the next argument to store
Bill Schmidt726c2372012-10-23 15:51:16 +00002312 SDValue PtrOff = DAG.getConstant(PtrByteSize, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002313 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2314 }
2315 }
2316
2317 if (!MemOps.empty())
2318 Chain = DAG.getNode(ISD::TokenFactor, dl,
2319 MVT::Other, &MemOps[0], MemOps.size());
2320
2321 return Chain;
2322}
2323
2324SDValue
2325PPCTargetLowering::LowerFormalArguments_Darwin(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002326 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002327 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002328 const SmallVectorImpl<ISD::InputArg>
2329 &Ins,
2330 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002331 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002332 // TODO: add description of PPC stack frame format, or at least some docs.
2333 //
2334 MachineFunction &MF = DAG.getMachineFunction();
2335 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00002336 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00002337
Owen Andersone50ed302009-08-10 22:56:29 +00002338 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002339 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002340 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002341 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2342 (CallConv == CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00002343 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00002344
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002345 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002346 // Area that is at least reserved in caller of this function.
2347 unsigned MinReservedArea = ArgOffset;
2348
Craig Topperb78ca422012-03-11 07:16:55 +00002349 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002350 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2351 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2352 };
Craig Topperb78ca422012-03-11 07:16:55 +00002353 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00002354 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2355 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2356 };
Scott Michelfdc40a02009-02-17 22:15:04 +00002357
Craig Topperb78ca422012-03-11 07:16:55 +00002358 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00002359
Craig Topperb78ca422012-03-11 07:16:55 +00002360 static const uint16_t VR[] = {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002361 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2362 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2363 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00002364
Owen Anderson718cb662007-09-07 04:06:50 +00002365 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002366 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00002367 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002368
2369 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002370
Craig Topperb78ca422012-03-11 07:16:55 +00002371 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00002372
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002373 // In 32-bit non-varargs functions, the stack space for vectors is after the
2374 // stack space for non-vectors. We do not use this space unless we have
2375 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00002376 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002377 // that out...for the pathological case, compute VecArgOffset as the
2378 // start of the vector parameter area. Computing VecArgOffset is the
2379 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002380 unsigned VecArgOffset = ArgOffset;
2381 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002382 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002383 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00002384 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002385 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002386
Duncan Sands276dcbd2008-03-21 09:14:45 +00002387 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002388 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer263109d2012-01-20 14:42:32 +00002389 unsigned ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00002390 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002391 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2392 VecArgOffset += ArgSize;
2393 continue;
2394 }
2395
Owen Anderson825b72b2009-08-11 20:47:22 +00002396 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002397 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002398 case MVT::i32:
2399 case MVT::f32:
Bill Schmidt419f3762012-09-19 15:42:13 +00002400 VecArgOffset += 4;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002401 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002402 case MVT::i64: // PPC64
2403 case MVT::f64:
Bill Schmidt419f3762012-09-19 15:42:13 +00002404 // FIXME: We are guaranteed to be !isPPC64 at this point.
2405 // Does MVT::i64 apply?
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002406 VecArgOffset += 8;
2407 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002408 case MVT::v4f32:
2409 case MVT::v4i32:
2410 case MVT::v8i16:
2411 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002412 // Nothing to do, we're only looking at Nonvector args here.
2413 break;
2414 }
2415 }
2416 }
2417 // We've found where the vector parameter area in memory is. Skip the
2418 // first 12 parameters; these don't use that memory.
2419 VecArgOffset = ((VecArgOffset+15)/16)*16;
2420 VecArgOffset += 12*16;
2421
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002422 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00002423 // entry to a function on PPC, the arguments start after the linkage area,
2424 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002425
Dan Gohman475871a2008-07-27 21:46:04 +00002426 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002427 unsigned nAltivecParamsAtEnd = 0;
Roman Divacky5236ab32012-09-24 20:47:19 +00002428 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
2429 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo, ++FuncArg) {
Dan Gohman475871a2008-07-27 21:46:04 +00002430 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002431 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00002432 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002433 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00002434 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002435 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002436
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002437 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002438
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002439 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002440 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2441 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002442 if (isVarArg || isPPC64) {
2443 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002444 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00002445 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002446 PtrByteSize);
2447 } else nAltivecParamsAtEnd++;
2448 } else
2449 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002450 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00002451 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002452 PtrByteSize);
2453
Dale Johannesen8419dd62008-03-07 20:27:40 +00002454 // FIXME the codegen can be much improved in some cases.
2455 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002456 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00002457 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002458 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00002459 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002460 // Objects of size 1 and 2 are right justified, everything else is
2461 // left justified. This means the memory address is adjusted forwards.
Dale Johannesen7f96f392008-03-08 01:41:42 +00002462 if (ObjSize==1 || ObjSize==2) {
2463 CurArgOffset = CurArgOffset + (4 - ObjSize);
2464 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002465 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00002466 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002467 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002468 InVals.push_back(FIN);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002469 if (ObjSize==1 || ObjSize==2) {
Dale Johannesen7f96f392008-03-08 01:41:42 +00002470 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002471 unsigned VReg;
2472 if (isPPC64)
2473 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2474 else
2475 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002476 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt726c2372012-10-23 15:51:16 +00002477 EVT ObjType = ObjSize == 1 ? MVT::i8 : MVT::i16;
Scott Michelfdc40a02009-02-17 22:15:04 +00002478 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002479 MachinePointerInfo(FuncArg,
2480 CurArgOffset),
Bill Schmidt419f3762012-09-19 15:42:13 +00002481 ObjType, false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002482 MemOps.push_back(Store);
2483 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002484 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002485
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002486 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002487
Dale Johannesen7f96f392008-03-08 01:41:42 +00002488 continue;
2489 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002490 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2491 // Store whatever pieces of the object are in registers
Bill Schmidt419f3762012-09-19 15:42:13 +00002492 // to memory. ArgOffset will be the address of the beginning
2493 // of the object.
Dale Johannesen8419dd62008-03-07 20:27:40 +00002494 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002495 unsigned VReg;
2496 if (isPPC64)
2497 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2498 else
2499 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002500 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002501 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002502 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002503 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002504 MachinePointerInfo(FuncArg, ArgOffset),
David Greene534502d12010-02-15 16:56:53 +00002505 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002506 MemOps.push_back(Store);
2507 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002508 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002509 } else {
2510 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2511 break;
2512 }
2513 }
2514 continue;
2515 }
2516
Owen Anderson825b72b2009-08-11 20:47:22 +00002517 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002518 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002519 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002520 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002521 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002522 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002523 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002524 ++GPR_idx;
2525 } else {
2526 needsLoad = true;
2527 ArgSize = PtrByteSize;
2528 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002529 // All int arguments reserve stack space in the Darwin ABI.
2530 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002531 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002532 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002533 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002534 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002535 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002536 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002537 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002538
Bill Schmidt726c2372012-10-23 15:51:16 +00002539 if (ObjectVT == MVT::i32)
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002540 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002541 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002542 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002543
Chris Lattnerc91a4752006-06-26 22:48:35 +00002544 ++GPR_idx;
2545 } else {
2546 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002547 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002548 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002549 // All int arguments reserve stack space in the Darwin ABI.
2550 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002551 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002552
Owen Anderson825b72b2009-08-11 20:47:22 +00002553 case MVT::f32:
2554 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002555 // Every 4 bytes of argument space consumes one of the GPRs available for
2556 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002557 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002558 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002559 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002560 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002561 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002562 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002563 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002564
Owen Anderson825b72b2009-08-11 20:47:22 +00002565 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002566 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002567 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002568 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002569
Dan Gohman98ca4f22009-08-05 01:29:28 +00002570 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002571 ++FPR_idx;
2572 } else {
2573 needsLoad = true;
2574 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002575
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002576 // All FP arguments reserve stack space in the Darwin ABI.
2577 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002578 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002579 case MVT::v4f32:
2580 case MVT::v4i32:
2581 case MVT::v8i16:
2582 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002583 // Note that vector arguments in registers don't reserve stack space,
2584 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002585 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002586 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002587 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002588 if (isVarArg) {
2589 while ((ArgOffset % 16) != 0) {
2590 ArgOffset += PtrByteSize;
2591 if (GPR_idx != Num_GPR_Regs)
2592 GPR_idx++;
2593 }
2594 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002595 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002596 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002597 ++VR_idx;
2598 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002599 if (!isVarArg && !isPPC64) {
2600 // Vectors go after all the nonvectors.
2601 CurArgOffset = VecArgOffset;
2602 VecArgOffset += 16;
2603 } else {
2604 // Vectors are aligned.
2605 ArgOffset = ((ArgOffset+15)/16)*16;
2606 CurArgOffset = ArgOffset;
2607 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002608 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002609 needsLoad = true;
2610 }
2611 break;
2612 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002613
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002614 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002615 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002616 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002617 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002618 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002619 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002620 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002621 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002622 false, false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002623 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002624
Dan Gohman98ca4f22009-08-05 01:29:28 +00002625 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002626 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002627
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002628 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002629 // call optimized functions' reserved stack space needs to be aligned so that
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002630 // taking the difference between two stack areas will result in an aligned
2631 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002632 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, isPPC64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002633
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002634 // If the function takes variable number of arguments, make a frame index for
2635 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002636 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002637 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002638
Dan Gohman1e93df62010-04-17 14:41:14 +00002639 FuncInfo->setVarArgsFrameIndex(
2640 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002641 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002642 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002643
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002644 // If this function is vararg, store any remaining integer argument regs
2645 // to their spots on the stack so that they may be loaded by deferencing the
2646 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002647 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002648 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002649
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002650 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002651 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002652 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002653 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002654
Dan Gohman98ca4f22009-08-05 01:29:28 +00002655 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002656 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2657 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002658 MemOps.push_back(Store);
2659 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002660 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002661 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002662 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002663 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002664
Dale Johannesen8419dd62008-03-07 20:27:40 +00002665 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002666 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002667 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002668
Dan Gohman98ca4f22009-08-05 01:29:28 +00002669 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002670}
2671
Bill Schmidt419f3762012-09-19 15:42:13 +00002672/// CalculateParameterAndLinkageAreaSize - Get the size of the parameter plus
2673/// linkage area for the Darwin ABI, or the 64-bit SVR4 ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002674static unsigned
2675CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2676 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002677 bool isVarArg,
2678 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002679 const SmallVectorImpl<ISD::OutputArg>
2680 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002681 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002682 unsigned &nAltivecParamsAtEnd) {
2683 // Count how many bytes are to be pushed on the stack, including the linkage
2684 // area, and parameter passing area. We start with 24/48 bytes, which is
2685 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002686 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002687 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002688 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2689
2690 // Add up all the space actually used.
2691 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2692 // they all go in registers, but we must reserve stack space for them for
2693 // possible use by the caller. In varargs or 64-bit calls, parameters are
2694 // assigned stack space in order, with padding so Altivec parameters are
2695 // 16-byte aligned.
2696 nAltivecParamsAtEnd = 0;
2697 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002698 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002699 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002700 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002701 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2702 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002703 if (!isVarArg && !isPPC64) {
2704 // Non-varargs Altivec parameters go after all the non-Altivec
2705 // parameters; handle those later so we know how much padding we need.
2706 nAltivecParamsAtEnd++;
2707 continue;
2708 }
2709 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2710 NumBytes = ((NumBytes+15)/16)*16;
2711 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002712 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002713 }
2714
2715 // Allow for Altivec parameters at the end, if needed.
2716 if (nAltivecParamsAtEnd) {
2717 NumBytes = ((NumBytes+15)/16)*16;
2718 NumBytes += 16*nAltivecParamsAtEnd;
2719 }
2720
2721 // The prolog code of the callee may store up to 8 GPR argument registers to
2722 // the stack, allowing va_start to index over them in memory if its varargs.
2723 // Because we cannot tell if this is needed on the caller side, we have to
2724 // conservatively assume that it is needed. As such, make sure we have at
2725 // least enough stack space for the caller to store the 8 GPRs.
2726 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002727 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002728
2729 // Tail call needs the stack to be aligned.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002730 if (CC == CallingConv::Fast && DAG.getTarget().Options.GuaranteedTailCallOpt){
2731 unsigned TargetAlign = DAG.getMachineFunction().getTarget().
2732 getFrameLowering()->getStackAlignment();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002733 unsigned AlignMask = TargetAlign-1;
2734 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2735 }
2736
2737 return NumBytes;
2738}
2739
2740/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002741/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002742static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002743 unsigned ParamSize) {
2744
Dale Johannesenb60d5192009-11-24 01:09:07 +00002745 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002746
2747 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2748 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2749 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2750 // Remember only if the new adjustement is bigger.
2751 if (SPDiff < FI->getTailCallSPDelta())
2752 FI->setTailCallSPDelta(SPDiff);
2753
2754 return SPDiff;
2755}
2756
Dan Gohman98ca4f22009-08-05 01:29:28 +00002757/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2758/// for tail call optimization. Targets which want to do tail call
2759/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002760bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002761PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002762 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002763 bool isVarArg,
2764 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002765 SelectionDAG& DAG) const {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002766 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002767 return false;
2768
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002769 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002770 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002771 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002772
Dan Gohman98ca4f22009-08-05 01:29:28 +00002773 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002774 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002775 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2776 // Functions containing by val parameters are not supported.
2777 for (unsigned i = 0; i != Ins.size(); i++) {
2778 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2779 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002780 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002781
2782 // Non PIC/GOT tail calls are supported.
2783 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2784 return true;
2785
2786 // At the moment we can only do local tail calls (in same module, hidden
2787 // or protected) if we are generating PIC.
2788 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2789 return G->getGlobal()->hasHiddenVisibility()
2790 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002791 }
2792
2793 return false;
2794}
2795
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002796/// isCallCompatibleAddress - Return the immediate to use if the specified
2797/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002798static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002799 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2800 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002801
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002802 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002803 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith1144af32012-08-24 23:29:28 +00002804 SignExtend32<26>(Addr) != Addr)
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002805 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002806
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002807 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002808 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002809}
2810
Dan Gohman844731a2008-05-13 00:00:25 +00002811namespace {
2812
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002813struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002814 SDValue Arg;
2815 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002816 int FrameIdx;
2817
2818 TailCallArgumentInfo() : FrameIdx(0) {}
2819};
2820
Dan Gohman844731a2008-05-13 00:00:25 +00002821}
2822
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002823/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2824static void
2825StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002826 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002827 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002828 SmallVector<SDValue, 8> &MemOpChains,
2829 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002830 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002831 SDValue Arg = TailCallArgs[i].Arg;
2832 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002833 int FI = TailCallArgs[i].FrameIdx;
2834 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002835 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002836 MachinePointerInfo::getFixedStack(FI),
2837 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002838 }
2839}
2840
2841/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2842/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002843static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002844 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002845 SDValue Chain,
2846 SDValue OldRetAddr,
2847 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002848 int SPDiff,
2849 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002850 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002851 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002852 if (SPDiff) {
2853 // Calculate the new stack slot for the return address.
2854 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002855 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002856 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002857 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002858 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002859 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002860 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002861 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002862 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00002863 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002864
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002865 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2866 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002867 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002868 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002869 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00002870 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00002871 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002872 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2873 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002874 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00002875 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002876 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002877 }
2878 return Chain;
2879}
2880
2881/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2882/// the position of the argument.
2883static void
2884CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002885 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002886 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2887 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002888 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002889 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002890 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002891 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002892 TailCallArgumentInfo Info;
2893 Info.Arg = Arg;
2894 Info.FrameIdxOp = FIN;
2895 Info.FrameIdx = FI;
2896 TailCallArguments.push_back(Info);
2897}
2898
2899/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2900/// stack slot. Returns the chain as result and the loaded frame pointers in
2901/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002902SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002903 int SPDiff,
2904 SDValue Chain,
2905 SDValue &LROpOut,
2906 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002907 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00002908 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002909 if (SPDiff) {
2910 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00002911 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002912 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002913 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002914 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002915 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002916
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002917 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
2918 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002919 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002920 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002921 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002922 false, false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002923 Chain = SDValue(FPOpOut.getNode(), 1);
2924 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002925 }
2926 return Chain;
2927}
2928
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002929/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00002930/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002931/// specified by the specific parameter attribute. The copy will be passed as
2932/// a byval function parameter.
2933/// Sometimes what we are copying is the end of a larger object, the part that
2934/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00002935static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00002936CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002937 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002938 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002939 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002940 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00002941 false, false, MachinePointerInfo(0),
2942 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002943}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002944
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002945/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2946/// tail calls.
2947static void
Dan Gohman475871a2008-07-27 21:46:04 +00002948LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2949 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002950 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002951 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00002952 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002953 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00002954 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002955 if (!isTailCall) {
2956 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002957 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002958 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002959 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002960 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002961 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002962 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002963 DAG.getConstant(ArgOffset, PtrVT));
2964 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00002965 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
2966 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002967 // Calculate and remember argument location.
2968 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2969 TailCallArguments);
2970}
2971
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002972static
2973void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
2974 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
2975 SDValue LROp, SDValue FPOp, bool isDarwinABI,
2976 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
2977 MachineFunction &MF = DAG.getMachineFunction();
2978
2979 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2980 // might overwrite each other in case of tail call optimization.
2981 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002982 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002983 InFlag = SDValue();
2984 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2985 MemOpChains2, dl);
2986 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002987 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002988 &MemOpChains2[0], MemOpChains2.size());
2989
2990 // Store the return address to the appropriate stack slot.
2991 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2992 isPPC64, isDarwinABI, dl);
2993
2994 // Emit callseq_end just before tailcall node.
2995 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2996 DAG.getIntPtrConstant(0, true), InFlag);
2997 InFlag = Chain.getValue(1);
2998}
2999
3000static
3001unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
3002 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
3003 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00003004 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003005 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003006
Chris Lattnerb9082582010-11-14 23:42:06 +00003007 bool isPPC64 = PPCSubTarget.isPPC64();
3008 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
3009
Owen Andersone50ed302009-08-10 22:56:29 +00003010 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003011 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003012 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003013
3014 unsigned CallOpc = isSVR4ABI ? PPCISD::CALL_SVR4 : PPCISD::CALL_Darwin;
3015
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003016 bool needIndirectCall = true;
3017 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003018 // If this is an absolute destination address, use the munged value.
3019 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003020 needIndirectCall = false;
3021 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003022
Chris Lattnerb9082582010-11-14 23:42:06 +00003023 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
3024 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
3025 // Use indirect calls for ALL functions calls in JIT mode, since the
3026 // far-call stubs may be outside relocation limits for a BL instruction.
3027 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
3028 unsigned OpFlags = 0;
3029 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003030 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003031 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00003032 (G->getGlobal()->isDeclaration() ||
3033 G->getGlobal()->isWeakForLinker())) {
3034 // PC-relative references to external symbols should go through $stub,
3035 // unless we're building with the leopard linker or later, which
3036 // automatically synthesizes these stubs.
3037 OpFlags = PPCII::MO_DARWIN_STUB;
3038 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003039
Chris Lattnerb9082582010-11-14 23:42:06 +00003040 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
3041 // every direct call is) turn it into a TargetGlobalAddress /
3042 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003043 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00003044 Callee.getValueType(),
3045 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003046 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003047 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003048 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003049
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003050 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003051 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003052
Chris Lattnerb9082582010-11-14 23:42:06 +00003053 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003054 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003055 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003056 // PC-relative references to external symbols should go through $stub,
3057 // unless we're building with the leopard linker or later, which
3058 // automatically synthesizes these stubs.
3059 OpFlags = PPCII::MO_DARWIN_STUB;
3060 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003061
Chris Lattnerb9082582010-11-14 23:42:06 +00003062 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
3063 OpFlags);
3064 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003065 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003066
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003067 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003068 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
3069 // to do the call, we can't use PPCISD::CALL.
3070 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003071
3072 if (isSVR4ABI && isPPC64) {
3073 // Function pointers in the 64-bit SVR4 ABI do not point to the function
3074 // entry point, but to the function descriptor (the function entry point
3075 // address is part of the function descriptor though).
3076 // The function descriptor is a three doubleword structure with the
3077 // following fields: function entry point, TOC base address and
3078 // environment pointer.
3079 // Thus for a call through a function pointer, the following actions need
3080 // to be performed:
3081 // 1. Save the TOC of the caller in the TOC save area of its stack
Bill Schmidt726c2372012-10-23 15:51:16 +00003082 // frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()).
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003083 // 2. Load the address of the function entry point from the function
3084 // descriptor.
3085 // 3. Load the TOC of the callee from the function descriptor into r2.
3086 // 4. Load the environment pointer from the function descriptor into
3087 // r11.
3088 // 5. Branch to the function entry point address.
3089 // 6. On return of the callee, the TOC of the caller needs to be
3090 // restored (this is done in FinishCall()).
3091 //
3092 // All those operations are flagged together to ensure that no other
3093 // operations can be scheduled in between. E.g. without flagging the
3094 // operations together, a TOC access in the caller could be scheduled
3095 // between the load of the callee TOC and the branch to the callee, which
3096 // results in the TOC access going through the TOC of the callee instead
3097 // of going through the TOC of the caller, which leads to incorrect code.
3098
3099 // Load the address of the function entry point from the function
3100 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003101 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003102 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
3103 InFlag.getNode() ? 3 : 2);
3104 Chain = LoadFuncPtr.getValue(1);
3105 InFlag = LoadFuncPtr.getValue(2);
3106
3107 // Load environment pointer into r11.
3108 // Offset of the environment pointer within the function descriptor.
3109 SDValue PtrOff = DAG.getIntPtrConstant(16);
3110
3111 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
3112 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
3113 InFlag);
3114 Chain = LoadEnvPtr.getValue(1);
3115 InFlag = LoadEnvPtr.getValue(2);
3116
3117 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
3118 InFlag);
3119 Chain = EnvVal.getValue(0);
3120 InFlag = EnvVal.getValue(1);
3121
3122 // Load TOC of the callee into r2. We are using a target-specific load
3123 // with r2 hard coded, because the result of a target-independent load
3124 // would never go directly into r2, since r2 is a reserved register (which
3125 // prevents the register allocator from allocating it), resulting in an
3126 // additional register being allocated and an unnecessary move instruction
3127 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003128 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003129 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
3130 Callee, InFlag);
3131 Chain = LoadTOCPtr.getValue(0);
3132 InFlag = LoadTOCPtr.getValue(1);
3133
3134 MTCTROps[0] = Chain;
3135 MTCTROps[1] = LoadFuncPtr;
3136 MTCTROps[2] = InFlag;
3137 }
3138
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003139 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
3140 2 + (InFlag.getNode() != 0));
3141 InFlag = Chain.getValue(1);
3142
3143 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00003144 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003145 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003146 Ops.push_back(Chain);
3147 CallOpc = isSVR4ABI ? PPCISD::BCTRL_SVR4 : PPCISD::BCTRL_Darwin;
3148 Callee.setNode(0);
3149 // Add CTR register as callee so a bctr can be emitted later.
3150 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00003151 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003152 }
3153
3154 // If this is a direct call, pass the chain and the callee.
3155 if (Callee.getNode()) {
3156 Ops.push_back(Chain);
3157 Ops.push_back(Callee);
3158 }
3159 // If this is a tail call add stack pointer delta.
3160 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00003161 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003162
3163 // Add argument registers to the end of the list so that they are known live
3164 // into the call.
3165 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
3166 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
3167 RegsToPass[i].second.getValueType()));
3168
3169 return CallOpc;
3170}
3171
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003172static
3173bool isLocalCall(const SDValue &Callee)
3174{
3175 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Roman Divacky6fc3ea22012-09-18 18:27:49 +00003176 return !G->getGlobal()->isDeclaration() &&
3177 !G->getGlobal()->isWeakForLinker();
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003178 return false;
3179}
3180
Dan Gohman98ca4f22009-08-05 01:29:28 +00003181SDValue
3182PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003183 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003184 const SmallVectorImpl<ISD::InputArg> &Ins,
3185 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003186 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003187
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003188 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003189 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003190 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003191 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003192
3193 // Copy all of the result registers out of their specified physreg.
3194 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
3195 CCValAssign &VA = RVLocs[i];
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003196 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand86aef0a2012-11-05 19:39:45 +00003197
3198 SDValue Val = DAG.getCopyFromReg(Chain, dl,
3199 VA.getLocReg(), VA.getLocVT(), InFlag);
3200 Chain = Val.getValue(1);
3201 InFlag = Val.getValue(2);
3202
3203 switch (VA.getLocInfo()) {
3204 default: llvm_unreachable("Unknown loc info!");
3205 case CCValAssign::Full: break;
3206 case CCValAssign::AExt:
3207 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3208 break;
3209 case CCValAssign::ZExt:
3210 Val = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), Val,
3211 DAG.getValueType(VA.getValVT()));
3212 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3213 break;
3214 case CCValAssign::SExt:
3215 Val = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), Val,
3216 DAG.getValueType(VA.getValVT()));
3217 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3218 break;
3219 }
3220
3221 InVals.push_back(Val);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003222 }
3223
Dan Gohman98ca4f22009-08-05 01:29:28 +00003224 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003225}
3226
Dan Gohman98ca4f22009-08-05 01:29:28 +00003227SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003228PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
3229 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003230 SelectionDAG &DAG,
3231 SmallVector<std::pair<unsigned, SDValue>, 8>
3232 &RegsToPass,
3233 SDValue InFlag, SDValue Chain,
3234 SDValue &Callee,
3235 int SPDiff, unsigned NumBytes,
3236 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00003237 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003238 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003239 SmallVector<SDValue, 8> Ops;
3240 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
3241 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003242 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003243
Hal Finkel82b38212012-08-28 02:10:27 +00003244 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
3245 if (isVarArg && PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
3246 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
3247
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003248 // When performing tail call optimization the callee pops its arguments off
3249 // the stack. Account for this here so these bytes can be pushed back on in
3250 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
3251 int BytesCalleePops =
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003252 (CallConv == CallingConv::Fast &&
3253 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003254
Roman Divackye46137f2012-03-06 16:41:49 +00003255 // Add a register mask operand representing the call-preserved registers.
3256 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
3257 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
3258 assert(Mask && "Missing call preserved mask for calling convention");
3259 Ops.push_back(DAG.getRegisterMask(Mask));
3260
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003261 if (InFlag.getNode())
3262 Ops.push_back(InFlag);
3263
3264 // Emit tail call.
3265 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003266 // If this is the first return lowered for this function, add the regs
3267 // to the liveout set for the function.
3268 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
3269 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003270 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003271 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003272 CCInfo.AnalyzeCallResult(Ins, RetCC_PPC);
3273 for (unsigned i = 0; i != RVLocs.size(); ++i)
3274 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
3275 }
3276
3277 assert(((Callee.getOpcode() == ISD::Register &&
3278 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
3279 Callee.getOpcode() == ISD::TargetExternalSymbol ||
3280 Callee.getOpcode() == ISD::TargetGlobalAddress ||
3281 isa<ConstantSDNode>(Callee)) &&
3282 "Expecting an global address, external symbol, absolute value or register");
3283
Owen Anderson825b72b2009-08-11 20:47:22 +00003284 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003285 }
3286
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003287 // Add a NOP immediately after the branch instruction when using the 64-bit
3288 // SVR4 ABI. At link time, if caller and callee are in a different module and
3289 // thus have a different TOC, the call will be replaced with a call to a stub
3290 // function which saves the current TOC, loads the TOC of the callee and
3291 // branches to the callee. The NOP will be replaced with a load instruction
3292 // which restores the TOC of the caller from the TOC save slot of the current
3293 // stack frame. If caller and callee belong to the same module (and have the
3294 // same TOC), the NOP will remain unchanged.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003295
3296 bool needsTOCRestore = false;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003297 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003298 if (CallOpc == PPCISD::BCTRL_SVR4) {
3299 // This is a call through a function pointer.
3300 // Restore the caller TOC from the save area into R2.
3301 // See PrepareCall() for more information about calls through function
3302 // pointers in the 64-bit SVR4 ABI.
3303 // We are using a target-specific load with r2 hard coded, because the
3304 // result of a target-independent load would never go directly into r2,
3305 // since r2 is a reserved register (which prevents the register allocator
3306 // from allocating it), resulting in an additional register being
3307 // allocated and an unnecessary move instruction being generated.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003308 needsTOCRestore = true;
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003309 } else if ((CallOpc == PPCISD::CALL_SVR4) && !isLocalCall(Callee)) {
3310 // Otherwise insert NOP for non-local calls.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003311 CallOpc = PPCISD::CALL_NOP_SVR4;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003312 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003313 }
3314
Hal Finkel5b00cea2012-03-31 14:45:15 +00003315 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
3316 InFlag = Chain.getValue(1);
3317
3318 if (needsTOCRestore) {
3319 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3320 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
3321 InFlag = Chain.getValue(1);
3322 }
3323
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003324 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3325 DAG.getIntPtrConstant(BytesCalleePops, true),
3326 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003327 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003328 InFlag = Chain.getValue(1);
3329
Dan Gohman98ca4f22009-08-05 01:29:28 +00003330 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3331 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003332}
3333
Dan Gohman98ca4f22009-08-05 01:29:28 +00003334SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003335PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00003336 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003337 SelectionDAG &DAG = CLI.DAG;
3338 DebugLoc &dl = CLI.DL;
3339 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
3340 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
3341 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
3342 SDValue Chain = CLI.Chain;
3343 SDValue Callee = CLI.Callee;
3344 bool &isTailCall = CLI.IsTailCall;
3345 CallingConv::ID CallConv = CLI.CallConv;
3346 bool isVarArg = CLI.IsVarArg;
3347
Evan Cheng0c439eb2010-01-27 00:07:07 +00003348 if (isTailCall)
3349 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
3350 Ins, DAG);
3351
Bill Schmidt726c2372012-10-23 15:51:16 +00003352 if (PPCSubTarget.isSVR4ABI()) {
3353 if (PPCSubTarget.isPPC64())
3354 return LowerCall_64SVR4(Chain, Callee, CallConv, isVarArg,
3355 isTailCall, Outs, OutVals, Ins,
3356 dl, DAG, InVals);
3357 else
3358 return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg,
3359 isTailCall, Outs, OutVals, Ins,
3360 dl, DAG, InVals);
3361 }
Chris Lattnerb9082582010-11-14 23:42:06 +00003362
Bill Schmidt726c2372012-10-23 15:51:16 +00003363 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
3364 isTailCall, Outs, OutVals, Ins,
3365 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003366}
3367
3368SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00003369PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee,
3370 CallingConv::ID CallConv, bool isVarArg,
3371 bool isTailCall,
3372 const SmallVectorImpl<ISD::OutputArg> &Outs,
3373 const SmallVectorImpl<SDValue> &OutVals,
3374 const SmallVectorImpl<ISD::InputArg> &Ins,
3375 DebugLoc dl, SelectionDAG &DAG,
3376 SmallVectorImpl<SDValue> &InVals) const {
3377 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003378 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003379
Dan Gohman98ca4f22009-08-05 01:29:28 +00003380 assert((CallConv == CallingConv::C ||
3381 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00003382
Tilmann Schellerffd02002009-07-03 06:45:56 +00003383 unsigned PtrByteSize = 4;
3384
3385 MachineFunction &MF = DAG.getMachineFunction();
3386
3387 // Mark this function as potentially containing a function that contains a
3388 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3389 // and restoring the callers stack pointer in this functions epilog. This is
3390 // done because by tail calling the called function might overwrite the value
3391 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003392 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3393 CallConv == CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00003394 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003395
Tilmann Schellerffd02002009-07-03 06:45:56 +00003396 // Count how many bytes are to be pushed on the stack, including the linkage
3397 // area, parameter list area and the part of the local variable space which
3398 // contains copies of aggregates which are passed by value.
3399
3400 // Assign locations to all of the outgoing arguments.
3401 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003402 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003403 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003404
3405 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003406 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003407
3408 if (isVarArg) {
3409 // Handle fixed and variable vector arguments differently.
3410 // Fixed vector arguments go into registers as long as registers are
3411 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003412 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003413
Tilmann Schellerffd02002009-07-03 06:45:56 +00003414 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00003415 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00003416 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003417 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003418
Dan Gohman98ca4f22009-08-05 01:29:28 +00003419 if (Outs[i].IsFixed) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00003420 Result = CC_PPC_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
3421 CCInfo);
3422 } else {
3423 Result = CC_PPC_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
3424 ArgFlags, CCInfo);
3425 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003426
Tilmann Schellerffd02002009-07-03 06:45:56 +00003427 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00003428#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00003429 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00003430 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00003431#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00003432 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003433 }
3434 }
3435 } else {
3436 // All arguments are treated the same.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003437 CCInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003438 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003439
Tilmann Schellerffd02002009-07-03 06:45:56 +00003440 // Assign locations to all of the outgoing aggregate by value arguments.
3441 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003442 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003443 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003444
3445 // Reserve stack space for the allocations in CCInfo.
3446 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
3447
Dan Gohman98ca4f22009-08-05 01:29:28 +00003448 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003449
3450 // Size of the linkage area, parameter list area and the part of the local
3451 // space variable where copies of aggregates which are passed by value are
3452 // stored.
3453 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003454
Tilmann Schellerffd02002009-07-03 06:45:56 +00003455 // Calculate by how many bytes the stack has to be adjusted in case of tail
3456 // call optimization.
3457 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3458
3459 // Adjust the stack pointer for the new arguments...
3460 // These operations are automatically eliminated by the prolog/epilog pass
3461 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3462 SDValue CallSeqStart = Chain;
3463
3464 // Load the return address and frame pointer so it can be moved somewhere else
3465 // later.
3466 SDValue LROp, FPOp;
3467 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
3468 dl);
3469
3470 // Set up a copy of the stack pointer for use loading and storing any
3471 // arguments that may not fit in the registers available for argument
3472 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00003473 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003474
Tilmann Schellerffd02002009-07-03 06:45:56 +00003475 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3476 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3477 SmallVector<SDValue, 8> MemOpChains;
3478
Roman Divacky0aaa9192011-08-30 17:04:16 +00003479 bool seenFloatArg = false;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003480 // Walk the register/memloc assignments, inserting copies/loads.
3481 for (unsigned i = 0, j = 0, e = ArgLocs.size();
3482 i != e;
3483 ++i) {
3484 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00003485 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003486 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003487
Tilmann Schellerffd02002009-07-03 06:45:56 +00003488 if (Flags.isByVal()) {
3489 // Argument is an aggregate which is passed by value, thus we need to
3490 // create a copy of it in the local variable space of the current stack
3491 // frame (which is the stack frame of the caller) and pass the address of
3492 // this copy to the callee.
3493 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
3494 CCValAssign &ByValVA = ByValArgLocs[j++];
3495 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003496
Tilmann Schellerffd02002009-07-03 06:45:56 +00003497 // Memory reserved in the local variable space of the callers stack frame.
3498 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003499
Tilmann Schellerffd02002009-07-03 06:45:56 +00003500 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3501 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003502
Tilmann Schellerffd02002009-07-03 06:45:56 +00003503 // Create a copy of the argument in the local area of the current
3504 // stack frame.
3505 SDValue MemcpyCall =
3506 CreateCopyOfByValArgument(Arg, PtrOff,
3507 CallSeqStart.getNode()->getOperand(0),
3508 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003509
Tilmann Schellerffd02002009-07-03 06:45:56 +00003510 // This must go outside the CALLSEQ_START..END.
3511 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3512 CallSeqStart.getNode()->getOperand(1));
3513 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3514 NewCallSeqStart.getNode());
3515 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003516
Tilmann Schellerffd02002009-07-03 06:45:56 +00003517 // Pass the address of the aggregate copy on the stack either in a
3518 // physical register or in the parameter list area of the current stack
3519 // frame to the callee.
3520 Arg = PtrOff;
3521 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003522
Tilmann Schellerffd02002009-07-03 06:45:56 +00003523 if (VA.isRegLoc()) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003524 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerffd02002009-07-03 06:45:56 +00003525 // Put argument in a physical register.
3526 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3527 } else {
3528 // Put argument in the parameter list area of the current stack frame.
3529 assert(VA.isMemLoc());
3530 unsigned LocMemOffset = VA.getLocMemOffset();
3531
3532 if (!isTailCall) {
3533 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3534 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3535
3536 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003537 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003538 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003539 } else {
3540 // Calculate and remember argument location.
3541 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3542 TailCallArguments);
3543 }
3544 }
3545 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003546
Tilmann Schellerffd02002009-07-03 06:45:56 +00003547 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003548 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003549 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003550
Tilmann Schellerffd02002009-07-03 06:45:56 +00003551 // Build a sequence of copy-to-reg nodes chained together with token chain
3552 // and flag operands which copy the outgoing args into the appropriate regs.
3553 SDValue InFlag;
3554 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3555 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3556 RegsToPass[i].second, InFlag);
3557 InFlag = Chain.getValue(1);
3558 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003559
Hal Finkel82b38212012-08-28 02:10:27 +00003560 // Set CR bit 6 to true if this is a vararg call with floating args passed in
3561 // registers.
3562 if (isVarArg) {
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003563 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3564 SDValue Ops[] = { Chain, InFlag };
3565
Hal Finkel82b38212012-08-28 02:10:27 +00003566 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003567 dl, VTs, Ops, InFlag.getNode() ? 2 : 1);
3568
Hal Finkel82b38212012-08-28 02:10:27 +00003569 InFlag = Chain.getValue(1);
3570 }
3571
Chris Lattnerb9082582010-11-14 23:42:06 +00003572 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003573 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3574 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003575
Dan Gohman98ca4f22009-08-05 01:29:28 +00003576 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3577 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3578 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003579}
3580
Bill Schmidt726c2372012-10-23 15:51:16 +00003581// Copy an argument into memory, being careful to do this outside the
3582// call sequence for the call to which the argument belongs.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003583SDValue
Bill Schmidt726c2372012-10-23 15:51:16 +00003584PPCTargetLowering::createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
3585 SDValue CallSeqStart,
3586 ISD::ArgFlagsTy Flags,
3587 SelectionDAG &DAG,
3588 DebugLoc dl) const {
3589 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
3590 CallSeqStart.getNode()->getOperand(0),
3591 Flags, DAG, dl);
3592 // The MEMCPY must go outside the CALLSEQ_START..END.
3593 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3594 CallSeqStart.getNode()->getOperand(1));
3595 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3596 NewCallSeqStart.getNode());
3597 return NewCallSeqStart;
3598}
3599
3600SDValue
3601PPCTargetLowering::LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003602 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003603 bool isTailCall,
3604 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003605 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003606 const SmallVectorImpl<ISD::InputArg> &Ins,
3607 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003608 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003609
Bill Schmidt726c2372012-10-23 15:51:16 +00003610 unsigned NumOps = Outs.size();
Bill Schmidt419f3762012-09-19 15:42:13 +00003611
Bill Schmidt726c2372012-10-23 15:51:16 +00003612 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3613 unsigned PtrByteSize = 8;
3614
3615 MachineFunction &MF = DAG.getMachineFunction();
3616
3617 // Mark this function as potentially containing a function that contains a
3618 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3619 // and restoring the callers stack pointer in this functions epilog. This is
3620 // done because by tail calling the called function might overwrite the value
3621 // in this function's (MF) stack pointer stack slot 0(SP).
3622 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3623 CallConv == CallingConv::Fast)
3624 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3625
3626 unsigned nAltivecParamsAtEnd = 0;
3627
3628 // Count how many bytes are to be pushed on the stack, including the linkage
3629 // area, and parameter passing area. We start with at least 48 bytes, which
3630 // is reserved space for [SP][CR][LR][3 x unused].
3631 // NOTE: For PPC64, nAltivecParamsAtEnd always remains zero as a result
3632 // of this call.
3633 unsigned NumBytes =
3634 CalculateParameterAndLinkageAreaSize(DAG, true, isVarArg, CallConv,
3635 Outs, OutVals, nAltivecParamsAtEnd);
3636
3637 // Calculate by how many bytes the stack has to be adjusted in case of tail
3638 // call optimization.
3639 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3640
3641 // To protect arguments on the stack from being clobbered in a tail call,
3642 // force all the loads to happen before doing any other lowering.
3643 if (isTailCall)
3644 Chain = DAG.getStackArgumentTokenFactor(Chain);
3645
3646 // Adjust the stack pointer for the new arguments...
3647 // These operations are automatically eliminated by the prolog/epilog pass
3648 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3649 SDValue CallSeqStart = Chain;
3650
3651 // Load the return address and frame pointer so it can be move somewhere else
3652 // later.
3653 SDValue LROp, FPOp;
3654 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3655 dl);
3656
3657 // Set up a copy of the stack pointer for use loading and storing any
3658 // arguments that may not fit in the registers available for argument
3659 // passing.
3660 SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
3661
3662 // Figure out which arguments are going to go in registers, and which in
3663 // memory. Also, if this is a vararg function, floating point operations
3664 // must be stored to our stack, and loaded into integer regs as well, if
3665 // any integer regs are available for argument passing.
3666 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
3667 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
3668
3669 static const uint16_t GPR[] = {
3670 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3671 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3672 };
3673 static const uint16_t *FPR = GetFPR();
3674
3675 static const uint16_t VR[] = {
3676 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3677 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3678 };
3679 const unsigned NumGPRs = array_lengthof(GPR);
3680 const unsigned NumFPRs = 13;
3681 const unsigned NumVRs = array_lengthof(VR);
3682
3683 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3684 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3685
3686 SmallVector<SDValue, 8> MemOpChains;
3687 for (unsigned i = 0; i != NumOps; ++i) {
3688 SDValue Arg = OutVals[i];
3689 ISD::ArgFlagsTy Flags = Outs[i].Flags;
3690
3691 // PtrOff will be used to store the current argument to the stack if a
3692 // register cannot be found for it.
3693 SDValue PtrOff;
3694
3695 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
3696
3697 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
3698
3699 // Promote integers to 64-bit values.
3700 if (Arg.getValueType() == MVT::i32) {
3701 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3702 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
3703 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
3704 }
3705
3706 // FIXME memcpy is used way more than necessary. Correctness first.
3707 // Note: "by value" is code for passing a structure by value, not
3708 // basic types.
3709 if (Flags.isByVal()) {
3710 // Note: Size includes alignment padding, so
3711 // struct x { short a; char b; }
3712 // will have Size = 4. With #pragma pack(1), it will have Size = 3.
3713 // These are the proper values we need for right-justifying the
3714 // aggregate in a parameter register.
3715 unsigned Size = Flags.getByValSize();
Bill Schmidt42d43352012-10-31 01:15:05 +00003716
3717 // An empty aggregate parameter takes up no storage and no
3718 // registers.
3719 if (Size == 0)
3720 continue;
3721
Bill Schmidt726c2372012-10-23 15:51:16 +00003722 // All aggregates smaller than 8 bytes must be passed right-justified.
3723 if (Size==1 || Size==2 || Size==4) {
3724 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32);
3725 if (GPR_idx != NumGPRs) {
3726 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
3727 MachinePointerInfo(), VT,
3728 false, false, 0);
3729 MemOpChains.push_back(Load.getValue(1));
3730 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3731
3732 ArgOffset += PtrByteSize;
3733 continue;
3734 }
3735 }
3736
3737 if (GPR_idx == NumGPRs && Size < 8) {
3738 SDValue Const = DAG.getConstant(PtrByteSize - Size,
3739 PtrOff.getValueType());
3740 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3741 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3742 CallSeqStart,
3743 Flags, DAG, dl);
3744 ArgOffset += PtrByteSize;
3745 continue;
3746 }
3747 // Copy entire object into memory. There are cases where gcc-generated
3748 // code assumes it is there, even if it could be put entirely into
3749 // registers. (This is not what the doc says.)
3750
3751 // FIXME: The above statement is likely due to a misunderstanding of the
3752 // documents. All arguments must be copied into the parameter area BY
3753 // THE CALLEE in the event that the callee takes the address of any
3754 // formal argument. That has not yet been implemented. However, it is
3755 // reasonable to use the stack area as a staging area for the register
3756 // load.
3757
3758 // Skip this for small aggregates, as we will use the same slot for a
3759 // right-justified copy, below.
3760 if (Size >= 8)
3761 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
3762 CallSeqStart,
3763 Flags, DAG, dl);
3764
3765 // When a register is available, pass a small aggregate right-justified.
3766 if (Size < 8 && GPR_idx != NumGPRs) {
3767 // The easiest way to get this right-justified in a register
3768 // is to copy the structure into the rightmost portion of a
3769 // local variable slot, then load the whole slot into the
3770 // register.
3771 // FIXME: The memcpy seems to produce pretty awful code for
3772 // small aggregates, particularly for packed ones.
3773 // FIXME: It would be preferable to use the slot in the
3774 // parameter save area instead of a new local variable.
3775 SDValue Const = DAG.getConstant(8 - Size, PtrOff.getValueType());
3776 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3777 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3778 CallSeqStart,
3779 Flags, DAG, dl);
3780
3781 // Load the slot into the register.
3782 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff,
3783 MachinePointerInfo(),
3784 false, false, false, 0);
3785 MemOpChains.push_back(Load.getValue(1));
3786 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3787
3788 // Done with this argument.
3789 ArgOffset += PtrByteSize;
3790 continue;
3791 }
3792
3793 // For aggregates larger than PtrByteSize, copy the pieces of the
3794 // object that fit into registers from the parameter save area.
3795 for (unsigned j=0; j<Size; j+=PtrByteSize) {
3796 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
3797 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
3798 if (GPR_idx != NumGPRs) {
3799 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3800 MachinePointerInfo(),
3801 false, false, false, 0);
3802 MemOpChains.push_back(Load.getValue(1));
3803 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3804 ArgOffset += PtrByteSize;
3805 } else {
3806 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
3807 break;
3808 }
3809 }
3810 continue;
3811 }
3812
3813 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
3814 default: llvm_unreachable("Unexpected ValueType for argument!");
3815 case MVT::i32:
3816 case MVT::i64:
3817 if (GPR_idx != NumGPRs) {
3818 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
3819 } else {
3820 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3821 true, isTailCall, false, MemOpChains,
3822 TailCallArguments, dl);
3823 }
3824 ArgOffset += PtrByteSize;
3825 break;
3826 case MVT::f32:
3827 case MVT::f64:
3828 if (FPR_idx != NumFPRs) {
3829 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3830
3831 if (isVarArg) {
Bill Schmidte6c56432012-10-29 21:18:16 +00003832 // A single float or an aggregate containing only a single float
3833 // must be passed right-justified in the stack doubleword, and
3834 // in the GPR, if one is available.
3835 SDValue StoreOff;
3836 if (Arg.getValueType().getSimpleVT().SimpleTy == MVT::f32) {
3837 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
3838 StoreOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
3839 } else
3840 StoreOff = PtrOff;
3841
3842 SDValue Store = DAG.getStore(Chain, dl, Arg, StoreOff,
Bill Schmidt726c2372012-10-23 15:51:16 +00003843 MachinePointerInfo(), false, false, 0);
3844 MemOpChains.push_back(Store);
3845
3846 // Float varargs are always shadowed in available integer registers
3847 if (GPR_idx != NumGPRs) {
3848 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3849 MachinePointerInfo(), false, false,
3850 false, 0);
3851 MemOpChains.push_back(Load.getValue(1));
3852 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3853 }
3854 } else if (GPR_idx != NumGPRs)
3855 // If we have any FPRs remaining, we may also have GPRs remaining.
3856 ++GPR_idx;
3857 } else {
3858 // Single-precision floating-point values are mapped to the
3859 // second (rightmost) word of the stack doubleword.
3860 if (Arg.getValueType() == MVT::f32) {
3861 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
3862 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
3863 }
3864
3865 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3866 true, isTailCall, false, MemOpChains,
3867 TailCallArguments, dl);
3868 }
3869 ArgOffset += 8;
3870 break;
3871 case MVT::v4f32:
3872 case MVT::v4i32:
3873 case MVT::v8i16:
3874 case MVT::v16i8:
3875 if (isVarArg) {
3876 // These go aligned on the stack, or in the corresponding R registers
3877 // when within range. The Darwin PPC ABI doc claims they also go in
3878 // V registers; in fact gcc does this only for arguments that are
3879 // prototyped, not for those that match the ... We do it for all
3880 // arguments, seems to work.
3881 while (ArgOffset % 16 !=0) {
3882 ArgOffset += PtrByteSize;
3883 if (GPR_idx != NumGPRs)
3884 GPR_idx++;
3885 }
3886 // We could elide this store in the case where the object fits
3887 // entirely in R registers. Maybe later.
3888 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
3889 DAG.getConstant(ArgOffset, PtrVT));
3890 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3891 MachinePointerInfo(), false, false, 0);
3892 MemOpChains.push_back(Store);
3893 if (VR_idx != NumVRs) {
3894 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
3895 MachinePointerInfo(),
3896 false, false, false, 0);
3897 MemOpChains.push_back(Load.getValue(1));
3898 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
3899 }
3900 ArgOffset += 16;
3901 for (unsigned i=0; i<16; i+=PtrByteSize) {
3902 if (GPR_idx == NumGPRs)
3903 break;
3904 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
3905 DAG.getConstant(i, PtrVT));
3906 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
3907 false, false, false, 0);
3908 MemOpChains.push_back(Load.getValue(1));
3909 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3910 }
3911 break;
3912 }
3913
3914 // Non-varargs Altivec params generally go in registers, but have
3915 // stack space allocated at the end.
3916 if (VR_idx != NumVRs) {
3917 // Doesn't have GPR space allocated.
3918 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
3919 } else {
3920 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3921 true, isTailCall, true, MemOpChains,
3922 TailCallArguments, dl);
3923 ArgOffset += 16;
3924 }
3925 break;
3926 }
3927 }
3928
3929 if (!MemOpChains.empty())
3930 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
3931 &MemOpChains[0], MemOpChains.size());
3932
3933 // Check if this is an indirect call (MTCTR/BCTRL).
3934 // See PrepareCall() for more information about calls through function
3935 // pointers in the 64-bit SVR4 ABI.
3936 if (!isTailCall &&
3937 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3938 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3939 !isBLACompatibleAddress(Callee, DAG)) {
3940 // Load r2 into a virtual register and store it to the TOC save area.
3941 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
3942 // TOC save area offset.
3943 SDValue PtrOff = DAG.getIntPtrConstant(40);
3944 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
3945 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
3946 false, false, 0);
3947 // R12 must contain the address of an indirect callee. This does not
3948 // mean the MTCTR instruction must use R12; it's easier to model this
3949 // as an extra parameter, so do that.
3950 RegsToPass.push_back(std::make_pair((unsigned)PPC::X12, Callee));
3951 }
3952
3953 // Build a sequence of copy-to-reg nodes chained together with token chain
3954 // and flag operands which copy the outgoing args into the appropriate regs.
3955 SDValue InFlag;
3956 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3957 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3958 RegsToPass[i].second, InFlag);
3959 InFlag = Chain.getValue(1);
3960 }
3961
3962 if (isTailCall)
3963 PrepareTailCall(DAG, InFlag, Chain, dl, true, SPDiff, NumBytes, LROp,
3964 FPOp, true, TailCallArguments);
3965
3966 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3967 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3968 Ins, InVals);
3969}
3970
3971SDValue
3972PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
3973 CallingConv::ID CallConv, bool isVarArg,
3974 bool isTailCall,
3975 const SmallVectorImpl<ISD::OutputArg> &Outs,
3976 const SmallVectorImpl<SDValue> &OutVals,
3977 const SmallVectorImpl<ISD::InputArg> &Ins,
3978 DebugLoc dl, SelectionDAG &DAG,
3979 SmallVectorImpl<SDValue> &InVals) const {
3980
3981 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00003982
Owen Andersone50ed302009-08-10 22:56:29 +00003983 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003984 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003985 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00003986
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003987 MachineFunction &MF = DAG.getMachineFunction();
3988
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003989 // Mark this function as potentially containing a function that contains a
3990 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3991 // and restoring the callers stack pointer in this functions epilog. This is
3992 // done because by tail calling the called function might overwrite the value
3993 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003994 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3995 CallConv == CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003996 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3997
3998 unsigned nAltivecParamsAtEnd = 0;
3999
Chris Lattnerabde4602006-05-16 22:56:08 +00004000 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00004001 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004002 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004003 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00004004 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00004005 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004006 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00004007
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004008 // Calculate by how many bytes the stack has to be adjusted in case of tail
4009 // call optimization.
4010 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00004011
Dan Gohman98ca4f22009-08-05 01:29:28 +00004012 // To protect arguments on the stack from being clobbered in a tail call,
4013 // force all the loads to happen before doing any other lowering.
4014 if (isTailCall)
4015 Chain = DAG.getStackArgumentTokenFactor(Chain);
4016
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004017 // Adjust the stack pointer for the new arguments...
4018 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00004019 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00004020 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00004021
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004022 // Load the return address and frame pointer so it can be move somewhere else
4023 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00004024 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00004025 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4026 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004027
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004028 // Set up a copy of the stack pointer for use loading and storing any
4029 // arguments that may not fit in the registers available for argument
4030 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00004031 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004032 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00004033 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004034 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004035 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004036
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004037 // Figure out which arguments are going to go in registers, and which in
4038 // memory. Also, if this is a vararg function, floating point operations
4039 // must be stored to our stack, and loaded into integer regs as well, if
4040 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004041 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004042 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00004043
Craig Topperb78ca422012-03-11 07:16:55 +00004044 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00004045 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
4046 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
4047 };
Craig Topperb78ca422012-03-11 07:16:55 +00004048 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00004049 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4050 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4051 };
Craig Topperb78ca422012-03-11 07:16:55 +00004052 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00004053
Craig Topperb78ca422012-03-11 07:16:55 +00004054 static const uint16_t VR[] = {
Chris Lattner9a2a4972006-05-17 06:01:33 +00004055 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4056 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4057 };
Owen Anderson718cb662007-09-07 04:06:50 +00004058 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004059 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00004060 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00004061
Craig Topperb78ca422012-03-11 07:16:55 +00004062 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004063
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004064 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004065 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4066
Dan Gohman475871a2008-07-27 21:46:04 +00004067 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00004068 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004069 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00004070 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004071
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004072 // PtrOff will be used to store the current argument to the stack if a
4073 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00004074 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00004075
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004076 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004077
Dale Johannesen39355f92009-02-04 02:34:38 +00004078 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004079
4080 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00004081 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00004082 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4083 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00004084 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004085 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004086
Dale Johannesen8419dd62008-03-07 20:27:40 +00004087 // FIXME memcpy is used way more than necessary. Correctness first.
Bill Schmidt419f3762012-09-19 15:42:13 +00004088 // Note: "by value" is code for passing a structure by value, not
4089 // basic types.
Duncan Sands276dcbd2008-03-21 09:14:45 +00004090 if (Flags.isByVal()) {
4091 unsigned Size = Flags.getByValSize();
Bill Schmidt726c2372012-10-23 15:51:16 +00004092 // Very small objects are passed right-justified. Everything else is
4093 // passed left-justified.
4094 if (Size==1 || Size==2) {
4095 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004096 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00004097 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00004098 MachinePointerInfo(), VT,
4099 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004100 MemOpChains.push_back(Load.getValue(1));
4101 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004102
4103 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004104 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00004105 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4106 PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004107 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Bill Schmidt726c2372012-10-23 15:51:16 +00004108 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4109 CallSeqStart,
4110 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004111 ArgOffset += PtrByteSize;
4112 }
4113 continue;
4114 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004115 // Copy entire object into memory. There are cases where gcc-generated
4116 // code assumes it is there, even if it could be put entirely into
4117 // registers. (This is not what the doc says.)
Bill Schmidt726c2372012-10-23 15:51:16 +00004118 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4119 CallSeqStart,
4120 Flags, DAG, dl);
Bill Schmidt419f3762012-09-19 15:42:13 +00004121
4122 // For small aggregates (Darwin only) and aggregates >= PtrByteSize,
4123 // copy the pieces of the object that fit into registers from the
4124 // parameter save area.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004125 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00004126 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004127 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004128 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004129 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4130 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004131 false, false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00004132 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004133 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004134 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004135 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004136 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004137 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004138 }
4139 }
4140 continue;
4141 }
4142
Owen Anderson825b72b2009-08-11 20:47:22 +00004143 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004144 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004145 case MVT::i32:
4146 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004147 if (GPR_idx != NumGPRs) {
4148 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004149 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004150 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4151 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004152 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004153 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004154 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004155 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004156 case MVT::f32:
4157 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004158 if (FPR_idx != NumFPRs) {
4159 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4160
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004161 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00004162 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4163 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004164 MemOpChains.push_back(Store);
4165
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004166 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00004167 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004168 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooperd752e0f2011-11-08 18:42:53 +00004169 MachinePointerInfo(), false, false,
4170 false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004171 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004172 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004173 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004174 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00004175 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004176 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004177 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4178 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004179 false, false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004180 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004181 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00004182 }
4183 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004184 // If we have any FPRs remaining, we may also have GPRs remaining.
4185 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
4186 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004187 if (GPR_idx != NumGPRs)
4188 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00004189 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004190 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
4191 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00004192 }
Bill Schmidt726c2372012-10-23 15:51:16 +00004193 } else
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004194 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4195 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004196 TailCallArguments, dl);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004197 if (isPPC64)
4198 ArgOffset += 8;
4199 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004200 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004201 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004202 case MVT::v4f32:
4203 case MVT::v4i32:
4204 case MVT::v8i16:
4205 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00004206 if (isVarArg) {
4207 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00004208 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00004209 // V registers; in fact gcc does this only for arguments that are
4210 // prototyped, not for those that match the ... We do it for all
4211 // arguments, seems to work.
4212 while (ArgOffset % 16 !=0) {
4213 ArgOffset += PtrByteSize;
4214 if (GPR_idx != NumGPRs)
4215 GPR_idx++;
4216 }
4217 // We could elide this store in the case where the object fits
4218 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00004219 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00004220 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00004221 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4222 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004223 MemOpChains.push_back(Store);
4224 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004225 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004226 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004227 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004228 MemOpChains.push_back(Load.getValue(1));
4229 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4230 }
4231 ArgOffset += 16;
4232 for (unsigned i=0; i<16; i+=PtrByteSize) {
4233 if (GPR_idx == NumGPRs)
4234 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00004235 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00004236 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004237 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004238 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004239 MemOpChains.push_back(Load.getValue(1));
4240 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4241 }
4242 break;
4243 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004244
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004245 // Non-varargs Altivec params generally go in registers, but have
4246 // stack space allocated at the end.
4247 if (VR_idx != NumVRs) {
4248 // Doesn't have GPR space allocated.
4249 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4250 } else if (nAltivecParamsAtEnd==0) {
4251 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004252 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4253 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004254 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00004255 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00004256 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004257 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00004258 }
Chris Lattnerabde4602006-05-16 22:56:08 +00004259 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004260 // If all Altivec parameters fit in registers, as they usually do,
4261 // they get stack space following the non-Altivec parameters. We
4262 // don't track this here because nobody below needs it.
4263 // If there are more Altivec parameters than fit in registers emit
4264 // the stores here.
4265 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
4266 unsigned j = 0;
4267 // Offset is aligned; skip 1st 12 params which go in V registers.
4268 ArgOffset = ((ArgOffset+15)/16)*16;
4269 ArgOffset += 12*16;
4270 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004271 SDValue Arg = OutVals[i];
4272 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004273 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
4274 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004275 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00004276 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004277 // We are emitting Altivec params in order.
4278 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4279 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004280 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004281 ArgOffset += 16;
4282 }
4283 }
4284 }
4285 }
4286
Chris Lattner9a2a4972006-05-17 06:01:33 +00004287 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00004288 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00004289 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00004290
Dale Johannesenf7b73042010-03-09 20:15:42 +00004291 // On Darwin, R12 must contain the address of an indirect callee. This does
4292 // not mean the MTCTR instruction must use R12; it's easier to model this as
4293 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004294 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00004295 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4296 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4297 !isBLACompatibleAddress(Callee, DAG))
4298 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
4299 PPC::R12), Callee));
4300
Chris Lattner9a2a4972006-05-17 06:01:33 +00004301 // Build a sequence of copy-to-reg nodes chained together with token chain
4302 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00004303 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00004304 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004305 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00004306 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004307 InFlag = Chain.getValue(1);
4308 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004309
Chris Lattnerb9082582010-11-14 23:42:06 +00004310 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004311 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
4312 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004313
Dan Gohman98ca4f22009-08-05 01:29:28 +00004314 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4315 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4316 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00004317}
4318
Hal Finkeld712f932011-10-14 19:51:36 +00004319bool
4320PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
4321 MachineFunction &MF, bool isVarArg,
4322 const SmallVectorImpl<ISD::OutputArg> &Outs,
4323 LLVMContext &Context) const {
4324 SmallVector<CCValAssign, 16> RVLocs;
4325 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
4326 RVLocs, Context);
4327 return CCInfo.CheckReturn(Outs, RetCC_PPC);
4328}
4329
Dan Gohman98ca4f22009-08-05 01:29:28 +00004330SDValue
4331PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00004332 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00004333 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00004334 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00004335 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00004336
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004337 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00004338 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00004339 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004340 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00004341
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004342 // If this is the first return lowered for this function, add the regs to the
4343 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00004344 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004345 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00004346 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004347 }
4348
Dan Gohman475871a2008-07-27 21:46:04 +00004349 SDValue Flag;
Scott Michelfdc40a02009-02-17 22:15:04 +00004350
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004351 // Copy the result values into the output registers.
4352 for (unsigned i = 0; i != RVLocs.size(); ++i) {
4353 CCValAssign &VA = RVLocs[i];
4354 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand86aef0a2012-11-05 19:39:45 +00004355
4356 SDValue Arg = OutVals[i];
4357
4358 switch (VA.getLocInfo()) {
4359 default: llvm_unreachable("Unknown loc info!");
4360 case CCValAssign::Full: break;
4361 case CCValAssign::AExt:
4362 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
4363 break;
4364 case CCValAssign::ZExt:
4365 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
4366 break;
4367 case CCValAssign::SExt:
4368 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
4369 break;
4370 }
4371
4372 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004373 Flag = Chain.getValue(1);
4374 }
4375
Gabor Greifba36cb52008-08-28 21:40:38 +00004376 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004377 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004378 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004379 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00004380}
4381
Dan Gohman475871a2008-07-27 21:46:04 +00004382SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004383 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00004384 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004385 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004386
Jim Laskeyefc7e522006-12-04 22:04:42 +00004387 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004388 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00004389
4390 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00004391 bool isPPC64 = Subtarget.isPPC64();
4392 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00004393 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004394
4395 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00004396 SDValue Chain = Op.getOperand(0);
4397 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004398
Jim Laskeyefc7e522006-12-04 22:04:42 +00004399 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004400 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
4401 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004402 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004403
Jim Laskeyefc7e522006-12-04 22:04:42 +00004404 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004405 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00004406
Jim Laskeyefc7e522006-12-04 22:04:42 +00004407 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004408 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004409 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004410}
4411
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004412
4413
Dan Gohman475871a2008-07-27 21:46:04 +00004414SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004415PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004416 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004417 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004418 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004419 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004420
4421 // Get current frame pointer save index. The users of this index will be
4422 // primarily DYNALLOC instructions.
4423 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4424 int RASI = FI->getReturnAddrSaveIndex();
4425
4426 // If the frame pointer save index hasn't been defined yet.
4427 if (!RASI) {
4428 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004429 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004430 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004431 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004432 // Save the result.
4433 FI->setReturnAddrSaveIndex(RASI);
4434 }
4435 return DAG.getFrameIndex(RASI, PtrVT);
4436}
4437
Dan Gohman475871a2008-07-27 21:46:04 +00004438SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004439PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
4440 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004441 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004442 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004443 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004444
4445 // Get current frame pointer save index. The users of this index will be
4446 // primarily DYNALLOC instructions.
4447 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4448 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004449
Jim Laskey2f616bf2006-11-16 22:43:37 +00004450 // If the frame pointer save index hasn't been defined yet.
4451 if (!FPSI) {
4452 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004453 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004454 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00004455
Jim Laskey2f616bf2006-11-16 22:43:37 +00004456 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004457 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004458 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00004459 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004460 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004461 return DAG.getFrameIndex(FPSI, PtrVT);
4462}
Jim Laskey2f616bf2006-11-16 22:43:37 +00004463
Dan Gohman475871a2008-07-27 21:46:04 +00004464SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004465 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004466 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004467 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00004468 SDValue Chain = Op.getOperand(0);
4469 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004470 DebugLoc dl = Op.getDebugLoc();
4471
Jim Laskey2f616bf2006-11-16 22:43:37 +00004472 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004473 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004474 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00004475 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00004476 DAG.getConstant(0, PtrVT), Size);
4477 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00004478 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004479 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00004480 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00004481 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00004482 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004483}
4484
Chris Lattner1a635d62006-04-14 06:01:58 +00004485/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
4486/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00004487SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00004488 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004489 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
4490 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00004491 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004492
Chris Lattner1a635d62006-04-14 06:01:58 +00004493 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00004494
Chris Lattner1a635d62006-04-14 06:01:58 +00004495 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00004496 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004497
Owen Andersone50ed302009-08-10 22:56:29 +00004498 EVT ResVT = Op.getValueType();
4499 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004500 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
4501 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00004502 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004503
Chris Lattner1a635d62006-04-14 06:01:58 +00004504 // If the RHS of the comparison is a 0.0, we don't need to do the
4505 // subtraction at all.
4506 if (isFloatingPointZero(RHS))
4507 switch (CC) {
4508 default: break; // SETUO etc aren't handled by fsel.
4509 case ISD::SETULT:
4510 case ISD::SETLT:
4511 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004512 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004513 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004514 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4515 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004516 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004517 case ISD::SETUGT:
4518 case ISD::SETGT:
4519 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004520 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004521 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004522 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4523 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004524 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004525 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004526 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004527
Dan Gohman475871a2008-07-27 21:46:04 +00004528 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00004529 switch (CC) {
4530 default: break; // SETUO etc aren't handled by fsel.
4531 case ISD::SETULT:
4532 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00004533 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004534 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4535 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004536 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004537 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004538 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00004539 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004540 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4541 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004542 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004543 case ISD::SETUGT:
4544 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00004545 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004546 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4547 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004548 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004549 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004550 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00004551 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004552 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4553 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004554 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004555 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00004556 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00004557}
4558
Chris Lattner1f873002007-11-28 18:44:47 +00004559// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004560SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004561 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004562 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00004563 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00004564 if (Src.getValueType() == MVT::f32)
4565 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004566
Dan Gohman475871a2008-07-27 21:46:04 +00004567 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00004568 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004569 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004570 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004571 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004572 PPCISD::FCTIDZ,
Owen Anderson825b72b2009-08-11 20:47:22 +00004573 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004574 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004575 case MVT::i64:
4576 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004577 break;
4578 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00004579
Chris Lattner1a635d62006-04-14 06:01:58 +00004580 // Convert the FP value to an int value through memory.
Owen Anderson825b72b2009-08-11 20:47:22 +00004581 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004582
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004583 // Emit a store to the stack slot.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004584 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
4585 MachinePointerInfo(), false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004586
4587 // Result is a load from the stack slot. If loading 4 bytes, make sure to
4588 // add in a bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00004589 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004590 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004591 DAG.getConstant(4, FIPtr.getValueType()));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004592 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004593 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004594}
4595
Dan Gohmand858e902010-04-17 15:26:15 +00004596SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op,
4597 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004598 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00004599 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00004600 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00004601 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00004602
Owen Anderson825b72b2009-08-11 20:47:22 +00004603 if (Op.getOperand(0).getValueType() == MVT::i64) {
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004604 SDValue SINT = Op.getOperand(0);
4605 // When converting to single-precision, we actually need to convert
4606 // to double-precision first and then round to single-precision.
4607 // To avoid double-rounding effects during that operation, we have
4608 // to prepare the input operand. Bits that might be truncated when
4609 // converting to double-precision are replaced by a bit that won't
4610 // be lost at this stage, but is below the single-precision rounding
4611 // position.
4612 //
4613 // However, if -enable-unsafe-fp-math is in effect, accept double
4614 // rounding to avoid the extra overhead.
4615 if (Op.getValueType() == MVT::f32 &&
4616 !DAG.getTarget().Options.UnsafeFPMath) {
4617
4618 // Twiddle input to make sure the low 11 bits are zero. (If this
4619 // is the case, we are guaranteed the value will fit into the 53 bit
4620 // mantissa of an IEEE double-precision value without rounding.)
4621 // If any of those low 11 bits were not zero originally, make sure
4622 // bit 12 (value 2048) is set instead, so that the final rounding
4623 // to single-precision gets the correct result.
4624 SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4625 SINT, DAG.getConstant(2047, MVT::i64));
4626 Round = DAG.getNode(ISD::ADD, dl, MVT::i64,
4627 Round, DAG.getConstant(2047, MVT::i64));
4628 Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT);
4629 Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4630 Round, DAG.getConstant(-2048, MVT::i64));
4631
4632 // However, we cannot use that value unconditionally: if the magnitude
4633 // of the input value is small, the bit-twiddling we did above might
4634 // end up visibly changing the output. Fortunately, in that case, we
4635 // don't need to twiddle bits since the original input will convert
4636 // exactly to double-precision floating-point already. Therefore,
4637 // construct a conditional to use the original value if the top 11
4638 // bits are all sign-bit copies, and use the rounded value computed
4639 // above otherwise.
4640 SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64,
4641 SINT, DAG.getConstant(53, MVT::i32));
4642 Cond = DAG.getNode(ISD::ADD, dl, MVT::i64,
4643 Cond, DAG.getConstant(1, MVT::i64));
4644 Cond = DAG.getSetCC(dl, MVT::i32,
4645 Cond, DAG.getConstant(1, MVT::i64), ISD::SETUGT);
4646
4647 SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT);
4648 }
4649 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT);
Owen Anderson825b72b2009-08-11 20:47:22 +00004650 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
4651 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00004652 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004653 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004654 return FP;
4655 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004656
Owen Anderson825b72b2009-08-11 20:47:22 +00004657 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00004658 "Unhandled SINT_TO_FP type in custom expander!");
4659 // Since we only generate this in 64-bit mode, we can take advantage of
4660 // 64-bit registers. In particular, sign extend the input value into the
4661 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
4662 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004663 MachineFunction &MF = DAG.getMachineFunction();
4664 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00004665 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
Owen Andersone50ed302009-08-10 22:56:29 +00004666 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004667 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004668
Owen Anderson825b72b2009-08-11 20:47:22 +00004669 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00004670 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00004671
Chris Lattner1a635d62006-04-14 06:01:58 +00004672 // STD the extended value into the stack slot.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004673 MachineMemOperand *MMO =
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004674 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +00004675 MachineMemOperand::MOStore, 8, 8);
Dan Gohmanc76909a2009-09-25 20:36:54 +00004676 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
4677 SDValue Store =
4678 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
4679 Ops, 4, MVT::i64, MMO);
Chris Lattner1a635d62006-04-14 06:01:58 +00004680 // Load the value as a double.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004681 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004682 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004683
Chris Lattner1a635d62006-04-14 06:01:58 +00004684 // FCFID it and return it.
Owen Anderson825b72b2009-08-11 20:47:22 +00004685 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
4686 if (Op.getValueType() == MVT::f32)
4687 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004688 return FP;
4689}
4690
Dan Gohmand858e902010-04-17 15:26:15 +00004691SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
4692 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004693 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004694 /*
4695 The rounding mode is in bits 30:31 of FPSR, and has the following
4696 settings:
4697 00 Round to nearest
4698 01 Round to 0
4699 10 Round to +inf
4700 11 Round to -inf
4701
4702 FLT_ROUNDS, on the other hand, expects the following:
4703 -1 Undefined
4704 0 Round to 0
4705 1 Round to nearest
4706 2 Round to +inf
4707 3 Round to -inf
4708
4709 To perform the conversion, we do:
4710 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
4711 */
4712
4713 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00004714 EVT VT = Op.getValueType();
4715 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
4716 std::vector<EVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00004717 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004718
4719 // Save FP Control Word to register
Owen Anderson825b72b2009-08-11 20:47:22 +00004720 NodeTys.push_back(MVT::f64); // return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004721 NodeTys.push_back(MVT::Glue); // unused in this context
Dale Johannesen33c960f2009-02-04 20:06:27 +00004722 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004723
4724 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00004725 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00004726 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004727 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004728 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004729
4730 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00004731 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004732 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004733 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004734 false, false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004735
4736 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00004737 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004738 DAG.getNode(ISD::AND, dl, MVT::i32,
4739 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00004740 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004741 DAG.getNode(ISD::SRL, dl, MVT::i32,
4742 DAG.getNode(ISD::AND, dl, MVT::i32,
4743 DAG.getNode(ISD::XOR, dl, MVT::i32,
4744 CWD, DAG.getConstant(3, MVT::i32)),
4745 DAG.getConstant(3, MVT::i32)),
4746 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004747
Dan Gohman475871a2008-07-27 21:46:04 +00004748 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00004749 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004750
Duncan Sands83ec4b62008-06-06 12:08:01 +00004751 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00004752 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004753}
4754
Dan Gohmand858e902010-04-17 15:26:15 +00004755SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004756 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004757 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004758 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004759 assert(Op.getNumOperands() == 3 &&
4760 VT == Op.getOperand(1).getValueType() &&
4761 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004762
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004763 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00004764 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00004765 SDValue Lo = Op.getOperand(0);
4766 SDValue Hi = Op.getOperand(1);
4767 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004768 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004769
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004770 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004771 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004772 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
4773 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
4774 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
4775 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004776 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004777 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
4778 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
4779 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00004780 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004781 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004782}
4783
Dan Gohmand858e902010-04-17 15:26:15 +00004784SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004785 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004786 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004787 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004788 assert(Op.getNumOperands() == 3 &&
4789 VT == Op.getOperand(1).getValueType() &&
4790 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004791
Dan Gohman9ed06db2008-03-07 20:36:53 +00004792 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00004793 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00004794 SDValue Lo = Op.getOperand(0);
4795 SDValue Hi = Op.getOperand(1);
4796 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004797 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004798
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004799 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004800 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004801 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
4802 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
4803 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
4804 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004805 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004806 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
4807 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
4808 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00004809 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004810 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004811}
4812
Dan Gohmand858e902010-04-17 15:26:15 +00004813SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004814 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004815 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004816 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004817 assert(Op.getNumOperands() == 3 &&
4818 VT == Op.getOperand(1).getValueType() &&
4819 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004820
Dan Gohman9ed06db2008-03-07 20:36:53 +00004821 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00004822 SDValue Lo = Op.getOperand(0);
4823 SDValue Hi = Op.getOperand(1);
4824 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004825 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004826
Dale Johannesenf5d97892009-02-04 01:48:28 +00004827 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004828 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00004829 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
4830 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
4831 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
4832 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004833 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00004834 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
4835 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
4836 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004837 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00004838 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004839 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004840}
4841
4842//===----------------------------------------------------------------------===//
4843// Vector related lowering.
4844//
4845
Chris Lattner4a998b92006-04-17 06:00:21 +00004846/// BuildSplatI - Build a canonical splati of Val with an element size of
4847/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00004848static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00004849 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00004850 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00004851
Owen Andersone50ed302009-08-10 22:56:29 +00004852 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00004853 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00004854 };
Chris Lattner70fa4932006-12-01 01:45:39 +00004855
Owen Anderson825b72b2009-08-11 20:47:22 +00004856 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00004857
Chris Lattner70fa4932006-12-01 01:45:39 +00004858 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
4859 if (Val == -1)
4860 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004861
Owen Andersone50ed302009-08-10 22:56:29 +00004862 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00004863
Chris Lattner4a998b92006-04-17 06:00:21 +00004864 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00004865 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00004866 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00004867 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00004868 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
4869 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004870 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004871}
4872
Chris Lattnere7c768e2006-04-18 03:24:30 +00004873/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00004874/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00004875static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00004876 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004877 EVT DestVT = MVT::Other) {
4878 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00004879 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004880 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00004881}
4882
Chris Lattnere7c768e2006-04-18 03:24:30 +00004883/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
4884/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00004885static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00004886 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00004887 DebugLoc dl, EVT DestVT = MVT::Other) {
4888 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00004889 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004890 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004891}
4892
4893
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004894/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
4895/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00004896static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00004897 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004898 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004899 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
4900 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00004901
Nate Begeman9008ca62009-04-27 18:41:29 +00004902 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004903 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004904 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00004905 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004906 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004907}
4908
Chris Lattnerf1b47082006-04-14 05:19:18 +00004909// If this is a case we can't handle, return null and let the default
4910// expansion code take care of it. If we CAN select this case, and if it
4911// selects to a single instruction, return Op. Otherwise, if we can codegen
4912// this case more efficiently than a constant pool load, lower it to the
4913// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00004914SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
4915 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004916 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004917 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4918 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00004919
Bob Wilson24e338e2009-03-02 23:24:16 +00004920 // Check if this is a splat of a constant value.
4921 APInt APSplatBits, APSplatUndef;
4922 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004923 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00004924 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00004925 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00004926 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00004927
Bob Wilsonf2950b02009-03-03 19:26:27 +00004928 unsigned SplatBits = APSplatBits.getZExtValue();
4929 unsigned SplatUndef = APSplatUndef.getZExtValue();
4930 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004931
Bob Wilsonf2950b02009-03-03 19:26:27 +00004932 // First, handle single instruction cases.
4933
4934 // All zeros?
4935 if (SplatBits == 0) {
4936 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00004937 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
4938 SDValue Z = DAG.getConstant(0, MVT::i32);
4939 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004940 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004941 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004942 return Op;
4943 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00004944
Bob Wilsonf2950b02009-03-03 19:26:27 +00004945 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
4946 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
4947 (32-SplatBitSize));
4948 if (SextVal >= -16 && SextVal <= 15)
4949 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004950
4951
Bob Wilsonf2950b02009-03-03 19:26:27 +00004952 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00004953
Bob Wilsonf2950b02009-03-03 19:26:27 +00004954 // If this value is in the range [-32,30] and is even, use:
4955 // tmp = VSPLTI[bhw], result = add tmp, tmp
4956 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004957 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004958 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004959 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004960 }
4961
4962 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
4963 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
4964 // for fneg/fabs.
4965 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
4966 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00004967 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004968
4969 // Make the VSLW intrinsic, computing 0x8000_0000.
4970 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
4971 OnesV, DAG, dl);
4972
4973 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00004974 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004975 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004976 }
4977
4978 // Check to see if this is a wide variety of vsplti*, binop self cases.
4979 static const signed char SplatCsts[] = {
4980 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
4981 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
4982 };
4983
4984 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
4985 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
4986 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
4987 int i = SplatCsts[idx];
4988
4989 // Figure out what shift amount will be used by altivec if shifted by i in
4990 // this splat size.
4991 unsigned TypeShiftAmt = i & (SplatBitSize-1);
4992
4993 // vsplti + shl self.
Richard Smith1144af32012-08-24 23:29:28 +00004994 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004995 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004996 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4997 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
4998 Intrinsic::ppc_altivec_vslw
4999 };
5000 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005001 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00005002 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005003
Bob Wilsonf2950b02009-03-03 19:26:27 +00005004 // vsplti + srl self.
5005 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005006 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005007 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5008 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
5009 Intrinsic::ppc_altivec_vsrw
5010 };
5011 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005012 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00005013 }
5014
Bob Wilsonf2950b02009-03-03 19:26:27 +00005015 // vsplti + sra self.
5016 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005017 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005018 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5019 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
5020 Intrinsic::ppc_altivec_vsraw
5021 };
5022 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005023 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00005024 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005025
Bob Wilsonf2950b02009-03-03 19:26:27 +00005026 // vsplti + rol self.
5027 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
5028 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005029 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005030 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5031 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
5032 Intrinsic::ppc_altivec_vrlw
5033 };
5034 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005035 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005036 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005037
Bob Wilsonf2950b02009-03-03 19:26:27 +00005038 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith1144af32012-08-24 23:29:28 +00005039 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005040 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005041 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00005042 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005043 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith1144af32012-08-24 23:29:28 +00005044 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005045 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005046 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005047 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005048 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith1144af32012-08-24 23:29:28 +00005049 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005050 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005051 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
5052 }
5053 }
5054
5055 // Three instruction sequences.
5056
5057 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
5058 if (SextVal >= 0 && SextVal <= 31) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005059 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
5060 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005061 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005062 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005063 }
5064 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
5065 if (SextVal >= -31 && SextVal <= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005066 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
5067 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005068 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005069 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005070 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005071
Dan Gohman475871a2008-07-27 21:46:04 +00005072 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00005073}
5074
Chris Lattner59138102006-04-17 05:28:54 +00005075/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
5076/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00005077static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00005078 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00005079 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00005080 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00005081 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00005082 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005083
Chris Lattner59138102006-04-17 05:28:54 +00005084 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00005085 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00005086 OP_VMRGHW,
5087 OP_VMRGLW,
5088 OP_VSPLTISW0,
5089 OP_VSPLTISW1,
5090 OP_VSPLTISW2,
5091 OP_VSPLTISW3,
5092 OP_VSLDOI4,
5093 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00005094 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00005095 };
Scott Michelfdc40a02009-02-17 22:15:04 +00005096
Chris Lattner59138102006-04-17 05:28:54 +00005097 if (OpNum == OP_COPY) {
5098 if (LHSID == (1*9+2)*9+3) return LHS;
5099 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
5100 return RHS;
5101 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005102
Dan Gohman475871a2008-07-27 21:46:04 +00005103 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00005104 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
5105 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005106
Nate Begeman9008ca62009-04-27 18:41:29 +00005107 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00005108 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005109 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00005110 case OP_VMRGHW:
5111 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
5112 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
5113 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
5114 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
5115 break;
5116 case OP_VMRGLW:
5117 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
5118 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
5119 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
5120 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
5121 break;
5122 case OP_VSPLTISW0:
5123 for (unsigned i = 0; i != 16; ++i)
5124 ShufIdxs[i] = (i&3)+0;
5125 break;
5126 case OP_VSPLTISW1:
5127 for (unsigned i = 0; i != 16; ++i)
5128 ShufIdxs[i] = (i&3)+4;
5129 break;
5130 case OP_VSPLTISW2:
5131 for (unsigned i = 0; i != 16; ++i)
5132 ShufIdxs[i] = (i&3)+8;
5133 break;
5134 case OP_VSPLTISW3:
5135 for (unsigned i = 0; i != 16; ++i)
5136 ShufIdxs[i] = (i&3)+12;
5137 break;
5138 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00005139 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005140 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00005141 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005142 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00005143 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005144 }
Owen Andersone50ed302009-08-10 22:56:29 +00005145 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005146 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
5147 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00005148 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005149 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00005150}
5151
Chris Lattnerf1b47082006-04-14 05:19:18 +00005152/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
5153/// is a shuffle we can handle in a single instruction, return it. Otherwise,
5154/// return the code it can be lowered into. Worst case, it can always be
5155/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00005156SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005157 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005158 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005159 SDValue V1 = Op.getOperand(0);
5160 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00005161 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00005162 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005163
Chris Lattnerf1b47082006-04-14 05:19:18 +00005164 // Cases that are handled by instructions that take permute immediates
5165 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
5166 // selected by the instruction selector.
5167 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005168 if (PPC::isSplatShuffleMask(SVOp, 1) ||
5169 PPC::isSplatShuffleMask(SVOp, 2) ||
5170 PPC::isSplatShuffleMask(SVOp, 4) ||
5171 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
5172 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
5173 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
5174 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
5175 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
5176 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
5177 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
5178 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
5179 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00005180 return Op;
5181 }
5182 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005183
Chris Lattnerf1b47082006-04-14 05:19:18 +00005184 // Altivec has a variety of "shuffle immediates" that take two vector inputs
5185 // and produce a fixed permutation. If any of these match, do not lower to
5186 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00005187 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
5188 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
5189 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
5190 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
5191 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
5192 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
5193 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
5194 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
5195 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00005196 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005197
Chris Lattner59138102006-04-17 05:28:54 +00005198 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
5199 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005200 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005201
Chris Lattner59138102006-04-17 05:28:54 +00005202 unsigned PFIndexes[4];
5203 bool isFourElementShuffle = true;
5204 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
5205 unsigned EltNo = 8; // Start out undef.
5206 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00005207 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00005208 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00005209
Nate Begeman9008ca62009-04-27 18:41:29 +00005210 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00005211 if ((ByteSource & 3) != j) {
5212 isFourElementShuffle = false;
5213 break;
5214 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005215
Chris Lattner59138102006-04-17 05:28:54 +00005216 if (EltNo == 8) {
5217 EltNo = ByteSource/4;
5218 } else if (EltNo != ByteSource/4) {
5219 isFourElementShuffle = false;
5220 break;
5221 }
5222 }
5223 PFIndexes[i] = EltNo;
5224 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005225
5226 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00005227 // perfect shuffle vector to determine if it is cost effective to do this as
5228 // discrete instructions, or whether we should use a vperm.
5229 if (isFourElementShuffle) {
5230 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00005231 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00005232 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00005233
Chris Lattner59138102006-04-17 05:28:54 +00005234 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
5235 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00005236
Chris Lattner59138102006-04-17 05:28:54 +00005237 // Determining when to avoid vperm is tricky. Many things affect the cost
5238 // of vperm, particularly how many times the perm mask needs to be computed.
5239 // For example, if the perm mask can be hoisted out of a loop or is already
5240 // used (perhaps because there are multiple permutes with the same shuffle
5241 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
5242 // the loop requires an extra register.
5243 //
5244 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00005245 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00005246 // available, if this block is within a loop, we should avoid using vperm
5247 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00005248 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00005249 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005250 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005251
Chris Lattnerf1b47082006-04-14 05:19:18 +00005252 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
5253 // vector that will get spilled to the constant pool.
5254 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00005255
Chris Lattnerf1b47082006-04-14 05:19:18 +00005256 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
5257 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00005258 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005259 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00005260
Dan Gohman475871a2008-07-27 21:46:04 +00005261 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00005262 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
5263 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00005264
Chris Lattnerf1b47082006-04-14 05:19:18 +00005265 for (unsigned j = 0; j != BytesPerElement; ++j)
5266 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00005267 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00005268 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005269
Owen Anderson825b72b2009-08-11 20:47:22 +00005270 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00005271 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00005272 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005273}
5274
Chris Lattner90564f22006-04-18 17:59:36 +00005275/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
5276/// altivec comparison. If it is, return true and fill in Opc/isDot with
5277/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00005278static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00005279 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005280 unsigned IntrinsicID =
5281 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005282 CompareOpc = -1;
5283 isDot = false;
5284 switch (IntrinsicID) {
5285 default: return false;
5286 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00005287 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
5288 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
5289 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
5290 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
5291 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
5292 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
5293 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
5294 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
5295 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
5296 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
5297 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
5298 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
5299 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005300
Chris Lattner1a635d62006-04-14 06:01:58 +00005301 // Normal Comparisons.
5302 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
5303 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
5304 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
5305 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
5306 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
5307 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
5308 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
5309 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
5310 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
5311 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
5312 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
5313 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
5314 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
5315 }
Chris Lattner90564f22006-04-18 17:59:36 +00005316 return true;
5317}
5318
5319/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
5320/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00005321SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005322 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00005323 // If this is a lowered altivec predicate compare, CompareOpc is set to the
5324 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00005325 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00005326 int CompareOpc;
5327 bool isDot;
5328 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00005329 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00005330
Chris Lattner90564f22006-04-18 17:59:36 +00005331 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00005332 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00005333 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00005334 Op.getOperand(1), Op.getOperand(2),
5335 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005336 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00005337 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005338
Chris Lattner1a635d62006-04-14 06:01:58 +00005339 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00005340 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005341 Op.getOperand(2), // LHS
5342 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00005343 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005344 };
Owen Andersone50ed302009-08-10 22:56:29 +00005345 std::vector<EVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00005346 VTs.push_back(Op.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005347 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00005348 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005349
Chris Lattner1a635d62006-04-14 06:01:58 +00005350 // Now that we have the comparison, emit a copy from the CR to a GPR.
5351 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00005352 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
5353 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00005354 CompNode.getValue(1));
5355
Chris Lattner1a635d62006-04-14 06:01:58 +00005356 // Unpack the result based on how the target uses it.
5357 unsigned BitNo; // Bit # of CR6.
5358 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005359 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00005360 default: // Can't happen, don't crash on invalid number though.
5361 case 0: // Return the value of the EQ bit of CR6.
5362 BitNo = 0; InvertBit = false;
5363 break;
5364 case 1: // Return the inverted value of the EQ bit of CR6.
5365 BitNo = 0; InvertBit = true;
5366 break;
5367 case 2: // Return the value of the LT bit of CR6.
5368 BitNo = 2; InvertBit = false;
5369 break;
5370 case 3: // Return the inverted value of the LT bit of CR6.
5371 BitNo = 2; InvertBit = true;
5372 break;
5373 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005374
Chris Lattner1a635d62006-04-14 06:01:58 +00005375 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00005376 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
5377 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005378 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00005379 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
5380 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00005381
Chris Lattner1a635d62006-04-14 06:01:58 +00005382 // If we are supposed to, toggle the bit.
5383 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00005384 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
5385 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005386 return Flags;
5387}
5388
Scott Michelfdc40a02009-02-17 22:15:04 +00005389SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005390 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005391 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00005392 // Create a stack slot that is 16-byte aligned.
5393 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00005394 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00005395 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00005396 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00005397
Chris Lattner1a635d62006-04-14 06:01:58 +00005398 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005399 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00005400 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00005401 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005402 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005403 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005404 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005405}
5406
Dan Gohmand858e902010-04-17 15:26:15 +00005407SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005408 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005409 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00005410 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005411
Owen Anderson825b72b2009-08-11 20:47:22 +00005412 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
5413 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00005414
Dan Gohman475871a2008-07-27 21:46:04 +00005415 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00005416 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005417
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005418 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005419 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
5420 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
5421 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00005422
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005423 // Low parts multiplied together, generating 32-bit results (we ignore the
5424 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00005425 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00005426 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00005427
Dan Gohman475871a2008-07-27 21:46:04 +00005428 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00005429 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005430 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00005431 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00005432 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005433 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
5434 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005435 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005436
Owen Anderson825b72b2009-08-11 20:47:22 +00005437 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005438
Chris Lattnercea2aa72006-04-18 04:28:57 +00005439 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00005440 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005441 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005442 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005443
Chris Lattner19a81522006-04-18 03:57:35 +00005444 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005445 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005446 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005447 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005448
Chris Lattner19a81522006-04-18 03:57:35 +00005449 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005450 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005451 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005452 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005453
Chris Lattner19a81522006-04-18 03:57:35 +00005454 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00005455 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00005456 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005457 Ops[i*2 ] = 2*i+1;
5458 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00005459 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005460 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005461 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005462 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005463 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00005464}
5465
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005466/// LowerOperation - Provide custom lowering hooks for some operations.
5467///
Dan Gohmand858e902010-04-17 15:26:15 +00005468SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005469 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005470 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00005471 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00005472 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005473 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackyfd42ed62012-06-04 17:36:38 +00005474 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00005475 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005476 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +00005477 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
5478 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005479 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00005480 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00005481
5482 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00005483 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00005484
Jim Laskeyefc7e522006-12-04 22:04:42 +00005485 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00005486 case ISD::DYNAMIC_STACKALLOC:
5487 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00005488
Chris Lattner1a635d62006-04-14 06:01:58 +00005489 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005490 case ISD::FP_TO_UINT:
5491 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00005492 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00005493 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00005494 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005495
Chris Lattner1a635d62006-04-14 06:01:58 +00005496 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00005497 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
5498 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
5499 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005500
Chris Lattner1a635d62006-04-14 06:01:58 +00005501 // Vector-related lowering.
5502 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
5503 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
5504 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
5505 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00005506 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005507
Chris Lattner3fc027d2007-12-08 06:59:59 +00005508 // Frame & Return address.
5509 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005510 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00005511 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005512}
5513
Duncan Sands1607f052008-12-01 11:39:25 +00005514void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
5515 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00005516 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00005517 const TargetMachine &TM = getTargetMachine();
Dale Johannesen3484c092009-02-05 22:07:54 +00005518 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00005519 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00005520 default:
Craig Topperbc219812012-02-07 02:50:20 +00005521 llvm_unreachable("Do not know how to custom type legalize this operation!");
Roman Divackybdb226e2011-06-28 15:30:42 +00005522 case ISD::VAARG: {
5523 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
5524 || TM.getSubtarget<PPCSubtarget>().isPPC64())
5525 return;
5526
5527 EVT VT = N->getValueType(0);
5528
5529 if (VT == MVT::i64) {
5530 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
5531
5532 Results.push_back(NewNode);
5533 Results.push_back(NewNode.getValue(1));
5534 }
5535 return;
5536 }
Duncan Sands1607f052008-12-01 11:39:25 +00005537 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00005538 assert(N->getValueType(0) == MVT::ppcf128);
5539 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00005540 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005541 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005542 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00005543 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005544 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005545 DAG.getIntPtrConstant(1));
5546
5547 // This sequence changes FPSCR to do round-to-zero, adds the two halves
5548 // of the long double, and puts FPSCR back the way it was. We do not
5549 // actually model FPSCR.
Owen Andersone50ed302009-08-10 22:56:29 +00005550 std::vector<EVT> NodeTys;
Duncan Sands1607f052008-12-01 11:39:25 +00005551 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
5552
Owen Anderson825b72b2009-08-11 20:47:22 +00005553 NodeTys.push_back(MVT::f64); // Return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005554 NodeTys.push_back(MVT::Glue); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00005555 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00005556 MFFSreg = Result.getValue(0);
5557 InFlag = Result.getValue(1);
5558
5559 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005560 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00005561 Ops[0] = DAG.getConstant(31, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00005562 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005563 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00005564 InFlag = Result.getValue(0);
5565
5566 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005567 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00005568 Ops[0] = DAG.getConstant(30, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00005569 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005570 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00005571 InFlag = Result.getValue(0);
5572
5573 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005574 NodeTys.push_back(MVT::f64); // result of add
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005575 NodeTys.push_back(MVT::Glue); // Returns a flag
Duncan Sands1607f052008-12-01 11:39:25 +00005576 Ops[0] = Lo;
5577 Ops[1] = Hi;
5578 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005579 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00005580 FPreg = Result.getValue(0);
5581 InFlag = Result.getValue(1);
5582
5583 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005584 NodeTys.push_back(MVT::f64);
5585 Ops[0] = DAG.getConstant(1, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00005586 Ops[1] = MFFSreg;
5587 Ops[2] = FPreg;
5588 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005589 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00005590 FPreg = Result.getValue(0);
5591
5592 // We know the low half is about to be thrown away, so just use something
5593 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00005594 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00005595 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00005596 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00005597 }
Duncan Sands1607f052008-12-01 11:39:25 +00005598 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005599 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00005600 return;
Chris Lattner1f873002007-11-28 18:44:47 +00005601 }
5602}
5603
5604
Chris Lattner1a635d62006-04-14 06:01:58 +00005605//===----------------------------------------------------------------------===//
5606// Other Lowering Code
5607//===----------------------------------------------------------------------===//
5608
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005609MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005610PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005611 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005612 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005613 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5614
5615 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5616 MachineFunction *F = BB->getParent();
5617 MachineFunction::iterator It = BB;
5618 ++It;
5619
5620 unsigned dest = MI->getOperand(0).getReg();
5621 unsigned ptrA = MI->getOperand(1).getReg();
5622 unsigned ptrB = MI->getOperand(2).getReg();
5623 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005624 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005625
5626 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5627 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5628 F->insert(It, loopMBB);
5629 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005630 exitMBB->splice(exitMBB->begin(), BB,
5631 llvm::next(MachineBasicBlock::iterator(MI)),
5632 BB->end());
5633 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005634
5635 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00005636 unsigned TmpReg = (!BinOpcode) ? incr :
5637 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00005638 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5639 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005640
5641 // thisMBB:
5642 // ...
5643 // fallthrough --> loopMBB
5644 BB->addSuccessor(loopMBB);
5645
5646 // loopMBB:
5647 // l[wd]arx dest, ptr
5648 // add r0, dest, incr
5649 // st[wd]cx. r0, ptr
5650 // bne- loopMBB
5651 // fallthrough --> exitMBB
5652 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005653 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005654 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005655 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005656 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
5657 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005658 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005659 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005660 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005661 BB->addSuccessor(loopMBB);
5662 BB->addSuccessor(exitMBB);
5663
5664 // exitMBB:
5665 // ...
5666 BB = exitMBB;
5667 return BB;
5668}
5669
5670MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00005671PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00005672 MachineBasicBlock *BB,
5673 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005674 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005675 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00005676 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5677 // In 64 bit mode we have to use 64 bits for addresses, even though the
5678 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
5679 // registers without caring whether they're 32 or 64, but here we're
5680 // doing actual arithmetic on the addresses.
5681 bool is64bit = PPCSubTarget.isPPC64();
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005682 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesen97efa362008-08-28 17:53:09 +00005683
5684 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5685 MachineFunction *F = BB->getParent();
5686 MachineFunction::iterator It = BB;
5687 ++It;
5688
5689 unsigned dest = MI->getOperand(0).getReg();
5690 unsigned ptrA = MI->getOperand(1).getReg();
5691 unsigned ptrB = MI->getOperand(2).getReg();
5692 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005693 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00005694
5695 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5696 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5697 F->insert(It, loopMBB);
5698 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005699 exitMBB->splice(exitMBB->begin(), BB,
5700 llvm::next(MachineBasicBlock::iterator(MI)),
5701 BB->end());
5702 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005703
5704 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005705 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005706 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5707 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00005708 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5709 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5710 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5711 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
5712 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5713 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5714 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5715 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5716 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
5717 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005718 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005719 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00005720 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005721
5722 // thisMBB:
5723 // ...
5724 // fallthrough --> loopMBB
5725 BB->addSuccessor(loopMBB);
5726
5727 // The 4-byte load must be aligned, while a char or short may be
5728 // anywhere in the word. Hence all this nasty bookkeeping code.
5729 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5730 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005731 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00005732 // rlwinm ptr, ptr1, 0, 0, 29
5733 // slw incr2, incr, shift
5734 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5735 // slw mask, mask2, shift
5736 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005737 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00005738 // add tmp, tmpDest, incr2
5739 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00005740 // and tmp3, tmp, mask
5741 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005742 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00005743 // bne- loopMBB
5744 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00005745 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005746 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00005747 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005748 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005749 .addReg(ptrA).addReg(ptrB);
5750 } else {
5751 Ptr1Reg = ptrB;
5752 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005753 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005754 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005755 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005756 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5757 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005758 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005759 .addReg(Ptr1Reg).addImm(0).addImm(61);
5760 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005761 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005762 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005763 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005764 .addReg(incr).addReg(ShiftReg);
5765 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005766 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00005767 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005768 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5769 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00005770 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005771 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005772 .addReg(Mask2Reg).addReg(ShiftReg);
5773
5774 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005775 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005776 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005777 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005778 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005779 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005780 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005781 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005782 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005783 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005784 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005785 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Roman Divacky951cd022011-06-17 15:21:10 +00005786 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005787 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005788 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005789 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005790 BB->addSuccessor(loopMBB);
5791 BB->addSuccessor(exitMBB);
5792
5793 // exitMBB:
5794 // ...
5795 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00005796 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
5797 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00005798 return BB;
5799}
5800
5801MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00005802PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00005803 MachineBasicBlock *BB) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +00005804 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00005805
5806 // To "insert" these instructions we actually have to insert their
5807 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005808 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00005809 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005810 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00005811
Dan Gohman8e5f2c62008-07-07 23:14:23 +00005812 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00005813
Hal Finkel009f7af2012-06-22 23:10:08 +00005814 if (PPCSubTarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
5815 MI->getOpcode() == PPC::SELECT_CC_I8)) {
5816 unsigned OpCode = MI->getOpcode() == PPC::SELECT_CC_I8 ?
5817 PPC::ISEL8 : PPC::ISEL;
5818 unsigned SelectPred = MI->getOperand(4).getImm();
5819 DebugLoc dl = MI->getDebugLoc();
5820
5821 // The SelectPred is ((BI << 5) | BO) for a BCC
5822 unsigned BO = SelectPred & 0xF;
5823 assert((BO == 12 || BO == 4) && "invalid predicate BO field for isel");
5824
5825 unsigned TrueOpNo, FalseOpNo;
5826 if (BO == 12) {
5827 TrueOpNo = 2;
5828 FalseOpNo = 3;
5829 } else {
5830 TrueOpNo = 3;
5831 FalseOpNo = 2;
5832 SelectPred = PPC::InvertPredicate((PPC::Predicate)SelectPred);
5833 }
5834
5835 BuildMI(*BB, MI, dl, TII->get(OpCode), MI->getOperand(0).getReg())
5836 .addReg(MI->getOperand(TrueOpNo).getReg())
5837 .addReg(MI->getOperand(FalseOpNo).getReg())
5838 .addImm(SelectPred).addReg(MI->getOperand(1).getReg());
5839 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
5840 MI->getOpcode() == PPC::SELECT_CC_I8 ||
5841 MI->getOpcode() == PPC::SELECT_CC_F4 ||
5842 MI->getOpcode() == PPC::SELECT_CC_F8 ||
5843 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
5844
Evan Cheng53301922008-07-12 02:23:19 +00005845
5846 // The incoming instruction knows the destination vreg to set, the
5847 // condition code register to branch on, the true/false values to
5848 // select between, and a branch opcode to use.
5849
5850 // thisMBB:
5851 // ...
5852 // TrueVal = ...
5853 // cmpTY ccX, r1, r2
5854 // bCC copy1MBB
5855 // fallthrough --> copy0MBB
5856 MachineBasicBlock *thisMBB = BB;
5857 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
5858 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
5859 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005860 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00005861 F->insert(It, copy0MBB);
5862 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005863
5864 // Transfer the remainder of BB and its successor edges to sinkMBB.
5865 sinkMBB->splice(sinkMBB->begin(), BB,
5866 llvm::next(MachineBasicBlock::iterator(MI)),
5867 BB->end());
5868 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
5869
Evan Cheng53301922008-07-12 02:23:19 +00005870 // Next, add the true and fallthrough blocks as its successors.
5871 BB->addSuccessor(copy0MBB);
5872 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005873
Dan Gohman14152b42010-07-06 20:24:04 +00005874 BuildMI(BB, dl, TII->get(PPC::BCC))
5875 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
5876
Evan Cheng53301922008-07-12 02:23:19 +00005877 // copy0MBB:
5878 // %FalseValue = ...
5879 // # fallthrough to sinkMBB
5880 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00005881
Evan Cheng53301922008-07-12 02:23:19 +00005882 // Update machine-CFG edges
5883 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005884
Evan Cheng53301922008-07-12 02:23:19 +00005885 // sinkMBB:
5886 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
5887 // ...
5888 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00005889 BuildMI(*BB, BB->begin(), dl,
5890 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00005891 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
5892 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
5893 }
Dale Johannesen97efa362008-08-28 17:53:09 +00005894 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
5895 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
5896 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
5897 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005898 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
5899 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
5900 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
5901 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005902
5903 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
5904 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
5905 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
5906 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005907 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
5908 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
5909 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
5910 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005911
5912 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
5913 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
5914 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
5915 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005916 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
5917 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
5918 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
5919 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005920
5921 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
5922 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
5923 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
5924 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005925 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
5926 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
5927 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
5928 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005929
5930 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00005931 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005932 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00005933 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005934 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00005935 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005936 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00005937 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005938
5939 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
5940 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
5941 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
5942 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005943 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
5944 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
5945 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
5946 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005947
Dale Johannesen0e55f062008-08-29 18:29:46 +00005948 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
5949 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
5950 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
5951 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
5952 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
5953 BB = EmitAtomicBinary(MI, BB, false, 0);
5954 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
5955 BB = EmitAtomicBinary(MI, BB, true, 0);
5956
Evan Cheng53301922008-07-12 02:23:19 +00005957 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
5958 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
5959 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
5960
5961 unsigned dest = MI->getOperand(0).getReg();
5962 unsigned ptrA = MI->getOperand(1).getReg();
5963 unsigned ptrB = MI->getOperand(2).getReg();
5964 unsigned oldval = MI->getOperand(3).getReg();
5965 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005966 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00005967
Dale Johannesen65e39732008-08-25 18:53:26 +00005968 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
5969 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
5970 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00005971 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005972 F->insert(It, loop1MBB);
5973 F->insert(It, loop2MBB);
5974 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00005975 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005976 exitMBB->splice(exitMBB->begin(), BB,
5977 llvm::next(MachineBasicBlock::iterator(MI)),
5978 BB->end());
5979 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00005980
5981 // thisMBB:
5982 // ...
5983 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005984 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005985
Dale Johannesen65e39732008-08-25 18:53:26 +00005986 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005987 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00005988 // cmp[wd] dest, oldval
5989 // bne- midMBB
5990 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005991 // st[wd]cx. newval, ptr
5992 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005993 // b exitBB
5994 // midMBB:
5995 // st[wd]cx. dest, ptr
5996 // exitBB:
5997 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005998 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00005999 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006000 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00006001 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006002 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00006003 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6004 BB->addSuccessor(loop2MBB);
6005 BB->addSuccessor(midMBB);
6006
6007 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006008 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00006009 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006010 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00006011 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006012 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00006013 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00006014 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006015
Dale Johannesen65e39732008-08-25 18:53:26 +00006016 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006017 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00006018 .addReg(dest).addReg(ptrA).addReg(ptrB);
6019 BB->addSuccessor(exitMBB);
6020
Evan Cheng53301922008-07-12 02:23:19 +00006021 // exitMBB:
6022 // ...
6023 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006024 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
6025 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
6026 // We must use 64-bit registers for addresses when targeting 64-bit,
6027 // since we're actually doing arithmetic on them. Other registers
6028 // can be 32-bit.
6029 bool is64bit = PPCSubTarget.isPPC64();
6030 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
6031
6032 unsigned dest = MI->getOperand(0).getReg();
6033 unsigned ptrA = MI->getOperand(1).getReg();
6034 unsigned ptrB = MI->getOperand(2).getReg();
6035 unsigned oldval = MI->getOperand(3).getReg();
6036 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006037 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006038
6039 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6040 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6041 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
6042 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6043 F->insert(It, loop1MBB);
6044 F->insert(It, loop2MBB);
6045 F->insert(It, midMBB);
6046 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006047 exitMBB->splice(exitMBB->begin(), BB,
6048 llvm::next(MachineBasicBlock::iterator(MI)),
6049 BB->end());
6050 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006051
6052 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00006053 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00006054 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
6055 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006056 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
6057 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
6058 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
6059 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
6060 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
6061 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
6062 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
6063 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
6064 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
6065 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
6066 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
6067 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
6068 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
6069 unsigned Ptr1Reg;
6070 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006071 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006072 // thisMBB:
6073 // ...
6074 // fallthrough --> loopMBB
6075 BB->addSuccessor(loop1MBB);
6076
6077 // The 4-byte load must be aligned, while a char or short may be
6078 // anywhere in the word. Hence all this nasty bookkeeping code.
6079 // add ptr1, ptrA, ptrB [copy if ptrA==0]
6080 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00006081 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006082 // rlwinm ptr, ptr1, 0, 0, 29
6083 // slw newval2, newval, shift
6084 // slw oldval2, oldval,shift
6085 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
6086 // slw mask, mask2, shift
6087 // and newval3, newval2, mask
6088 // and oldval3, oldval2, mask
6089 // loop1MBB:
6090 // lwarx tmpDest, ptr
6091 // and tmp, tmpDest, mask
6092 // cmpw tmp, oldval3
6093 // bne- midMBB
6094 // loop2MBB:
6095 // andc tmp2, tmpDest, mask
6096 // or tmp4, tmp2, newval3
6097 // stwcx. tmp4, ptr
6098 // bne- loop1MBB
6099 // b exitBB
6100 // midMBB:
6101 // stwcx. tmpDest, ptr
6102 // exitBB:
6103 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006104 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006105 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006106 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006107 .addReg(ptrA).addReg(ptrB);
6108 } else {
6109 Ptr1Reg = ptrB;
6110 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006111 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006112 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006113 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006114 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
6115 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006116 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006117 .addReg(Ptr1Reg).addImm(0).addImm(61);
6118 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00006119 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006120 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006121 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006122 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006123 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006124 .addReg(oldval).addReg(ShiftReg);
6125 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006126 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006127 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00006128 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
6129 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
6130 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006131 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006132 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006133 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006134 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006135 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006136 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006137 .addReg(OldVal2Reg).addReg(MaskReg);
6138
6139 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006140 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006141 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006142 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
6143 .addReg(TmpDestReg).addReg(MaskReg);
6144 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006145 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006146 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006147 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6148 BB->addSuccessor(loop2MBB);
6149 BB->addSuccessor(midMBB);
6150
6151 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006152 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
6153 .addReg(TmpDestReg).addReg(MaskReg);
6154 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
6155 .addReg(Tmp2Reg).addReg(NewVal3Reg);
6156 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006157 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006158 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006159 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006160 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006161 BB->addSuccessor(loop1MBB);
6162 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006163
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006164 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006165 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006166 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006167 BB->addSuccessor(exitMBB);
6168
6169 // exitMBB:
6170 // ...
6171 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00006172 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
6173 .addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006174 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00006175 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00006176 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006177
Dan Gohman14152b42010-07-06 20:24:04 +00006178 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006179 return BB;
6180}
6181
Chris Lattner1a635d62006-04-14 06:01:58 +00006182//===----------------------------------------------------------------------===//
6183// Target Optimization Hooks
6184//===----------------------------------------------------------------------===//
6185
Duncan Sands25cf2272008-11-24 14:53:14 +00006186SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
6187 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00006188 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006189 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00006190 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006191 switch (N->getOpcode()) {
6192 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006193 case PPCISD::SHL:
6194 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006195 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006196 return N->getOperand(0);
6197 }
6198 break;
6199 case PPCISD::SRL:
6200 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006201 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006202 return N->getOperand(0);
6203 }
6204 break;
6205 case PPCISD::SRA:
6206 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006207 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006208 C->isAllOnesValue()) // -1 >>s V -> -1.
6209 return N->getOperand(0);
6210 }
6211 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006212
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006213 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00006214 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006215 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
6216 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
6217 // We allow the src/dst to be either f32/f64, but the intermediate
6218 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00006219 if (N->getOperand(0).getValueType() == MVT::i64 &&
6220 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00006221 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006222 if (Val.getValueType() == MVT::f32) {
6223 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006224 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006225 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006226
Owen Anderson825b72b2009-08-11 20:47:22 +00006227 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006228 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006229 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006230 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006231 if (N->getValueType(0) == MVT::f32) {
6232 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00006233 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00006234 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006235 }
6236 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00006237 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006238 // If the intermediate type is i32, we can avoid the load/store here
6239 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006240 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006241 }
6242 }
6243 break;
Chris Lattner51269842006-03-01 05:50:56 +00006244 case ISD::STORE:
6245 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
6246 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00006247 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00006248 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006249 N->getOperand(1).getValueType() == MVT::i32 &&
6250 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00006251 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006252 if (Val.getValueType() == MVT::f32) {
6253 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006254 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006255 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006256 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006257 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006258
Owen Anderson825b72b2009-08-11 20:47:22 +00006259 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00006260 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00006261 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006262 return Val;
6263 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006264
Chris Lattnerd9989382006-07-10 20:56:58 +00006265 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00006266 if (cast<StoreSDNode>(N)->isUnindexed() &&
6267 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00006268 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006269 (N->getOperand(1).getValueType() == MVT::i32 ||
6270 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00006271 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00006272 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00006273 if (BSwapOp.getValueType() == MVT::i16)
6274 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00006275
Dan Gohmanc76909a2009-09-25 20:36:54 +00006276 SDValue Ops[] = {
6277 N->getOperand(0), BSwapOp, N->getOperand(2),
6278 DAG.getValueType(N->getOperand(1).getValueType())
6279 };
6280 return
6281 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
6282 Ops, array_lengthof(Ops),
6283 cast<StoreSDNode>(N)->getMemoryVT(),
6284 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00006285 }
6286 break;
6287 case ISD::BSWAP:
6288 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00006289 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00006290 N->getOperand(0).hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006291 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00006292 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00006293 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00006294 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00006295 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00006296 LD->getChain(), // Chain
6297 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00006298 DAG.getValueType(N->getValueType(0)) // VT
6299 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00006300 SDValue BSLoad =
6301 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
6302 DAG.getVTList(MVT::i32, MVT::Other), Ops, 3,
6303 LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00006304
Scott Michelfdc40a02009-02-17 22:15:04 +00006305 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00006306 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00006307 if (N->getValueType(0) == MVT::i16)
6308 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00006309
Chris Lattnerd9989382006-07-10 20:56:58 +00006310 // First, combine the bswap away. This makes the value produced by the
6311 // load dead.
6312 DCI.CombineTo(N, ResVal);
6313
6314 // Next, combine the load away, we give it a bogus result value but a real
6315 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00006316 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00006317
Chris Lattnerd9989382006-07-10 20:56:58 +00006318 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00006319 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00006320 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006321
Chris Lattner51269842006-03-01 05:50:56 +00006322 break;
Chris Lattner4468c222006-03-31 06:02:07 +00006323 case PPCISD::VCMP: {
6324 // If a VCMPo node already exists with exactly the same operands as this
6325 // node, use its result instead of this node (VCMPo computes both a CR6 and
6326 // a normal output).
6327 //
6328 if (!N->getOperand(0).hasOneUse() &&
6329 !N->getOperand(1).hasOneUse() &&
6330 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006331
Chris Lattner4468c222006-03-31 06:02:07 +00006332 // Scan all of the users of the LHS, looking for VCMPo's that match.
6333 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00006334
Gabor Greifba36cb52008-08-28 21:40:38 +00006335 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00006336 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
6337 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00006338 if (UI->getOpcode() == PPCISD::VCMPo &&
6339 UI->getOperand(1) == N->getOperand(1) &&
6340 UI->getOperand(2) == N->getOperand(2) &&
6341 UI->getOperand(0) == N->getOperand(0)) {
6342 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00006343 break;
6344 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006345
Chris Lattner00901202006-04-18 18:28:22 +00006346 // If there is no VCMPo node, or if the flag value has a single use, don't
6347 // transform this.
6348 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
6349 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006350
6351 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00006352 // chain, this transformation is more complex. Note that multiple things
6353 // could use the value result, which we should ignore.
6354 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00006355 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00006356 FlagUser == 0; ++UI) {
6357 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00006358 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00006359 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00006360 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00006361 FlagUser = User;
6362 break;
6363 }
6364 }
6365 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006366
Chris Lattner00901202006-04-18 18:28:22 +00006367 // If the user is a MFCR instruction, we know this is safe. Otherwise we
6368 // give up for right now.
6369 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00006370 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00006371 }
6372 break;
6373 }
Chris Lattner90564f22006-04-18 17:59:36 +00006374 case ISD::BR_CC: {
6375 // If this is a branch on an altivec predicate comparison, lower this so
6376 // that we don't have to do a MFCR: instead, branch directly on CR6. This
6377 // lowering is done pre-legalize, because the legalizer lowers the predicate
6378 // compare down to code that is difficult to reassemble.
6379 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00006380 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00006381 int CompareOpc;
6382 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00006383
Chris Lattner90564f22006-04-18 17:59:36 +00006384 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
6385 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
6386 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
6387 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00006388
Chris Lattner90564f22006-04-18 17:59:36 +00006389 // If this is a comparison against something other than 0/1, then we know
6390 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006391 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00006392 if (Val != 0 && Val != 1) {
6393 if (CC == ISD::SETEQ) // Cond never true, remove branch.
6394 return N->getOperand(0);
6395 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00006396 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00006397 N->getOperand(0), N->getOperand(4));
6398 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006399
Chris Lattner90564f22006-04-18 17:59:36 +00006400 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006401
Chris Lattner90564f22006-04-18 17:59:36 +00006402 // Create the PPCISD altivec 'dot' comparison node.
Owen Andersone50ed302009-08-10 22:56:29 +00006403 std::vector<EVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00006404 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00006405 LHS.getOperand(2), // LHS of compare
6406 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00006407 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00006408 };
Chris Lattner90564f22006-04-18 17:59:36 +00006409 VTs.push_back(LHS.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006410 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00006411 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00006412
Chris Lattner90564f22006-04-18 17:59:36 +00006413 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006414 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006415 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00006416 default: // Can't happen, don't crash on invalid number though.
6417 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006418 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00006419 break;
6420 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006421 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00006422 break;
6423 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006424 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00006425 break;
6426 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006427 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00006428 break;
6429 }
6430
Owen Anderson825b72b2009-08-11 20:47:22 +00006431 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
6432 DAG.getConstant(CompOpc, MVT::i32),
6433 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00006434 N->getOperand(4), CompNode.getValue(1));
6435 }
6436 break;
6437 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006438 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006439
Dan Gohman475871a2008-07-27 21:46:04 +00006440 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006441}
6442
Chris Lattner1a635d62006-04-14 06:01:58 +00006443//===----------------------------------------------------------------------===//
6444// Inline Assembly Support
6445//===----------------------------------------------------------------------===//
6446
Dan Gohman475871a2008-07-27 21:46:04 +00006447void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Scott Michelfdc40a02009-02-17 22:15:04 +00006448 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00006449 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00006450 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006451 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00006452 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006453 switch (Op.getOpcode()) {
6454 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00006455 case PPCISD::LBRX: {
6456 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00006457 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00006458 KnownZero = 0xFFFF0000;
6459 break;
6460 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006461 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006462 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006463 default: break;
6464 case Intrinsic::ppc_altivec_vcmpbfp_p:
6465 case Intrinsic::ppc_altivec_vcmpeqfp_p:
6466 case Intrinsic::ppc_altivec_vcmpequb_p:
6467 case Intrinsic::ppc_altivec_vcmpequh_p:
6468 case Intrinsic::ppc_altivec_vcmpequw_p:
6469 case Intrinsic::ppc_altivec_vcmpgefp_p:
6470 case Intrinsic::ppc_altivec_vcmpgtfp_p:
6471 case Intrinsic::ppc_altivec_vcmpgtsb_p:
6472 case Intrinsic::ppc_altivec_vcmpgtsh_p:
6473 case Intrinsic::ppc_altivec_vcmpgtsw_p:
6474 case Intrinsic::ppc_altivec_vcmpgtub_p:
6475 case Intrinsic::ppc_altivec_vcmpgtuh_p:
6476 case Intrinsic::ppc_altivec_vcmpgtuw_p:
6477 KnownZero = ~1U; // All bits but the low one are known to be zero.
6478 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006479 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006480 }
6481 }
6482}
6483
6484
Chris Lattner4234f572007-03-25 02:14:49 +00006485/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00006486/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00006487PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00006488PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
6489 if (Constraint.size() == 1) {
6490 switch (Constraint[0]) {
6491 default: break;
6492 case 'b':
6493 case 'r':
6494 case 'f':
6495 case 'v':
6496 case 'y':
6497 return C_RegisterClass;
Hal Finkel827b7a02012-11-05 18:18:42 +00006498 case 'Z':
6499 // FIXME: While Z does indicate a memory constraint, it specifically
6500 // indicates an r+r address (used in conjunction with the 'y' modifier
6501 // in the replacement string). Currently, we're forcing the base
6502 // register to be r0 in the asm printer (which is interpreted as zero)
6503 // and forming the complete address in the second register. This is
6504 // suboptimal.
6505 return C_Memory;
Chris Lattner4234f572007-03-25 02:14:49 +00006506 }
6507 }
6508 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00006509}
6510
John Thompson44ab89e2010-10-29 17:29:13 +00006511/// Examine constraint type and operand type and determine a weight value.
6512/// This object must already have been set up with the operand type
6513/// and the current alternative constraint selected.
6514TargetLowering::ConstraintWeight
6515PPCTargetLowering::getSingleConstraintMatchWeight(
6516 AsmOperandInfo &info, const char *constraint) const {
6517 ConstraintWeight weight = CW_Invalid;
6518 Value *CallOperandVal = info.CallOperandVal;
6519 // If we don't have a value, we can't do a match,
6520 // but allow it at the lowest weight.
6521 if (CallOperandVal == NULL)
6522 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006523 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00006524 // Look at the constraint type.
6525 switch (*constraint) {
6526 default:
6527 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
6528 break;
6529 case 'b':
6530 if (type->isIntegerTy())
6531 weight = CW_Register;
6532 break;
6533 case 'f':
6534 if (type->isFloatTy())
6535 weight = CW_Register;
6536 break;
6537 case 'd':
6538 if (type->isDoubleTy())
6539 weight = CW_Register;
6540 break;
6541 case 'v':
6542 if (type->isVectorTy())
6543 weight = CW_Register;
6544 break;
6545 case 'y':
6546 weight = CW_Register;
6547 break;
Hal Finkel827b7a02012-11-05 18:18:42 +00006548 case 'Z':
6549 weight = CW_Memory;
6550 break;
John Thompson44ab89e2010-10-29 17:29:13 +00006551 }
6552 return weight;
6553}
6554
Scott Michelfdc40a02009-02-17 22:15:04 +00006555std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00006556PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00006557 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00006558 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00006559 // GCC RS6000 Constraint Letters
6560 switch (Constraint[0]) {
6561 case 'b': // R1-R31
6562 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00006563 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Craig Topperc9099502012-04-20 06:31:50 +00006564 return std::make_pair(0U, &PPC::G8RCRegClass);
6565 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006566 case 'f':
Ulrich Weigand78dab642012-10-29 17:49:34 +00006567 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00006568 return std::make_pair(0U, &PPC::F4RCRegClass);
Ulrich Weigand78dab642012-10-29 17:49:34 +00006569 if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00006570 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006571 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006572 case 'v':
Craig Topperc9099502012-04-20 06:31:50 +00006573 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006574 case 'y': // crrc
Craig Topperc9099502012-04-20 06:31:50 +00006575 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00006576 }
6577 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006578
Chris Lattner331d1bc2006-11-02 01:44:04 +00006579 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00006580}
Chris Lattner763317d2006-02-07 00:47:13 +00006581
Chris Lattner331d1bc2006-11-02 01:44:04 +00006582
Chris Lattner48884cd2007-08-25 00:47:38 +00006583/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00006584/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00006585void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00006586 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00006587 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00006588 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00006589 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00006590
Eric Christopher100c8332011-06-02 23:16:42 +00006591 // Only support length 1 constraints.
6592 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00006593
Eric Christopher100c8332011-06-02 23:16:42 +00006594 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00006595 switch (Letter) {
6596 default: break;
6597 case 'I':
6598 case 'J':
6599 case 'K':
6600 case 'L':
6601 case 'M':
6602 case 'N':
6603 case 'O':
6604 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00006605 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00006606 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006607 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00006608 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006609 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00006610 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006611 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00006612 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006613 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006614 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
6615 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006616 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006617 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006618 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006619 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006620 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006621 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006622 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006623 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006624 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00006625 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006626 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006627 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006628 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00006629 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006630 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006631 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006632 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006633 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006634 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006635 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006636 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00006637 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006638 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006639 }
6640 break;
6641 }
6642 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006643
Gabor Greifba36cb52008-08-28 21:40:38 +00006644 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00006645 Ops.push_back(Result);
6646 return;
6647 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006648
Chris Lattner763317d2006-02-07 00:47:13 +00006649 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00006650 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00006651}
Evan Chengc4c62572006-03-13 23:20:37 +00006652
Chris Lattnerc9addb72007-03-30 23:15:24 +00006653// isLegalAddressingMode - Return true if the addressing mode represented
6654// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00006655bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006656 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00006657 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00006658
Chris Lattnerc9addb72007-03-30 23:15:24 +00006659 // PPC allows a sign-extended 16-bit immediate field.
6660 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
6661 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006662
Chris Lattnerc9addb72007-03-30 23:15:24 +00006663 // No global is ever allowed as a base.
6664 if (AM.BaseGV)
6665 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006666
6667 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00006668 switch (AM.Scale) {
6669 case 0: // "r+i" or just "i", depending on HasBaseReg.
6670 break;
6671 case 1:
6672 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
6673 return false;
6674 // Otherwise we have r+r or r+i.
6675 break;
6676 case 2:
6677 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
6678 return false;
6679 // Allow 2*r as r+r.
6680 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00006681 default:
6682 // No other scales are supported.
6683 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00006684 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006685
Chris Lattnerc9addb72007-03-30 23:15:24 +00006686 return true;
6687}
6688
Evan Chengc4c62572006-03-13 23:20:37 +00006689/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00006690/// as the offset of the target addressing mode for load / store of the
6691/// given type.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006692bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00006693 // PPC allows a sign-extended 16-bit immediate field.
6694 return (V > -(1 << 16) && V < (1 << 16)-1);
6695}
Reid Spencer3a9ec242006-08-28 01:02:49 +00006696
Craig Topperc89c7442012-03-27 07:21:54 +00006697bool PPCTargetLowering::isLegalAddressImmediate(GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00006698 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00006699}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00006700
Dan Gohmand858e902010-04-17 15:26:15 +00006701SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
6702 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00006703 MachineFunction &MF = DAG.getMachineFunction();
6704 MachineFrameInfo *MFI = MF.getFrameInfo();
6705 MFI->setReturnAddressIsTaken(true);
6706
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006707 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00006708 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00006709
Dale Johannesen08673d22010-05-03 22:59:34 +00006710 // Make sure the function does not optimize away the store of the RA to
6711 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00006712 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00006713 FuncInfo->setLRStoreRequired();
6714 bool isPPC64 = PPCSubTarget.isPPC64();
6715 bool isDarwinABI = PPCSubTarget.isDarwinABI();
6716
6717 if (Depth > 0) {
6718 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6719 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006720
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00006721 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00006722 isPPC64? MVT::i64 : MVT::i32);
6723 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
6724 DAG.getNode(ISD::ADD, dl, getPointerTy(),
6725 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00006726 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00006727 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00006728
Chris Lattner3fc027d2007-12-08 06:59:59 +00006729 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00006730 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00006731 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00006732 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00006733}
6734
Dan Gohmand858e902010-04-17 15:26:15 +00006735SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
6736 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00006737 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00006738 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00006739
Owen Andersone50ed302009-08-10 22:56:29 +00006740 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00006741 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00006742
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00006743 MachineFunction &MF = DAG.getMachineFunction();
6744 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00006745 MFI->setFrameAddressIsTaken(true);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006746 bool is31 = (getTargetMachine().Options.DisableFramePointerElim(MF) ||
6747 MFI->hasVarSizedObjects()) &&
Dale Johannesen08673d22010-05-03 22:59:34 +00006748 MFI->getStackSize() &&
Bill Wendling67658342012-10-09 07:45:08 +00006749 !MF.getFunction()->getFnAttributes().
6750 hasAttribute(Attributes::Naked);
Dale Johannesen08673d22010-05-03 22:59:34 +00006751 unsigned FrameReg = isPPC64 ? (is31 ? PPC::X31 : PPC::X1) :
6752 (is31 ? PPC::R31 : PPC::R1);
6753 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
6754 PtrVT);
6755 while (Depth--)
6756 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00006757 FrameAddr, MachinePointerInfo(), false, false,
6758 false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00006759 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00006760}
Dan Gohman54aeea32008-10-21 03:41:46 +00006761
6762bool
6763PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
6764 // The PowerPC target isn't yet aware of offsets.
6765 return false;
6766}
Tilmann Schellerffd02002009-07-03 06:45:56 +00006767
Evan Cheng42642d02010-04-01 20:10:42 +00006768/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00006769/// and store operations as a result of memset, memcpy, and memmove
6770/// lowering. If DstAlign is zero that means it's safe to destination
6771/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
6772/// means there isn't a need to check it against alignment requirement,
6773/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00006774/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengf28f8bc2010-04-02 19:36:14 +00006775/// non-scalar-integer type, e.g. empty string source, constant, or loaded
Evan Chengc3b0c342010-04-08 07:37:57 +00006776/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
6777/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00006778/// It returns EVT::Other if the type should be determined using generic
6779/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00006780EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
6781 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00006782 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00006783 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00006784 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00006785 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006786 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00006787 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00006788 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00006789 }
6790}
Hal Finkel3f31d492012-04-01 19:23:08 +00006791
Hal Finkel070b8db2012-06-22 00:49:52 +00006792/// isFMAFasterThanMulAndAdd - Return true if an FMA operation is faster than
6793/// a pair of mul and add instructions. fmuladd intrinsics will be expanded to
6794/// FMAs when this method returns true (and FMAs are legal), otherwise fmuladd
6795/// is expanded to mul + add.
6796bool PPCTargetLowering::isFMAFasterThanMulAndAdd(EVT VT) const {
6797 if (!VT.isSimple())
6798 return false;
6799
6800 switch (VT.getSimpleVT().SimpleTy) {
6801 case MVT::f32:
6802 case MVT::f64:
6803 case MVT::v4f32:
6804 return true;
6805 default:
6806 break;
6807 }
6808
6809 return false;
6810}
6811
Hal Finkel3f31d492012-04-01 19:23:08 +00006812Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Hal Finkel71ffcfe2012-06-10 19:32:29 +00006813 if (DisableILPPref)
6814 return TargetLowering::getSchedulingPreference(N);
Hal Finkel3f31d492012-04-01 19:23:08 +00006815
Hal Finkel71ffcfe2012-06-10 19:32:29 +00006816 return Sched::ILP;
Hal Finkel3f31d492012-04-01 19:23:08 +00006817}
6818