blob: 78844f5eddb22038a38499f71ad1b828fd7edcf0 [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- PPCInstr64Bit.td - The PowerPC 64-bit Support ------*- tablegen -*-===//
2//
Chris Lattner956f43c2006-06-16 20:22:01 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liu31d157a2012-02-18 12:03:15 +00007//
Chris Lattner956f43c2006-06-16 20:22:01 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the PowerPC 64-bit instructions. These patterns are used
11// both when in ppc64 mode and when in "use 64-bit extensions in 32-bit" mode.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000015//===----------------------------------------------------------------------===//
16// 64-bit operands.
17//
Chris Lattner041e9d32006-06-26 23:53:10 +000018def s16imm64 : Operand<i64> {
19 let PrintMethod = "printS16ImmOperand";
20}
21def u16imm64 : Operand<i64> {
22 let PrintMethod = "printU16ImmOperand";
23}
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000024def symbolHi64 : Operand<i64> {
25 let PrintMethod = "printSymbolHi";
Chris Lattner85cf7d72010-11-15 06:33:39 +000026 let EncoderMethod = "getHA16Encoding";
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000027}
28def symbolLo64 : Operand<i64> {
29 let PrintMethod = "printSymbolLo";
Chris Lattner85cf7d72010-11-15 06:33:39 +000030 let EncoderMethod = "getLO16Encoding";
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000031}
Hal Finkelc10d5e92012-09-05 19:22:27 +000032def tocentry : Operand<iPTR> {
33 let MIOperandInfo = (ops i32imm:$imm);
34}
Bill Schmidt34a9d4b2012-11-27 17:35:46 +000035def memrs : Operand<iPTR> { // memri where the immediate is a symbolLo64
36 let PrintMethod = "printMemRegImm";
37 let EncoderMethod = "getMemRIXEncoding";
38 let MIOperandInfo = (ops symbolLo64:$off, ptr_rc:$reg);
39}
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000040
Chris Lattnerb410dc92006-06-20 23:18:58 +000041//===----------------------------------------------------------------------===//
42// 64-bit transformation functions.
43//
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000044
Chris Lattnerb410dc92006-06-20 23:18:58 +000045def SHL64 : SDNodeXForm<imm, [{
46 // Transformation function: 63 - imm
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000047 return getI32Imm(63 - N->getZExtValue());
Chris Lattnerb410dc92006-06-20 23:18:58 +000048}]>;
49
50def SRL64 : SDNodeXForm<imm, [{
51 // Transformation function: 64 - imm
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000052 return N->getZExtValue() ? getI32Imm(64 - N->getZExtValue()) : getI32Imm(0);
Chris Lattnerb410dc92006-06-20 23:18:58 +000053}]>;
54
55def HI32_48 : SDNodeXForm<imm, [{
56 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000057 return getI32Imm((unsigned short)(N->getZExtValue() >> 32));
Chris Lattnerb410dc92006-06-20 23:18:58 +000058}]>;
59
60def HI48_64 : SDNodeXForm<imm, [{
61 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000062 return getI32Imm((unsigned short)(N->getZExtValue() >> 48));
Chris Lattnerb410dc92006-06-20 23:18:58 +000063}]>;
Chris Lattnerf27bb6d2006-06-20 21:23:06 +000064
Chris Lattner956f43c2006-06-16 20:22:01 +000065
66//===----------------------------------------------------------------------===//
Chris Lattner6a5339b2006-11-14 18:44:47 +000067// Calls.
68//
69
70let Defs = [LR8] in
Will Schmidt91638152012-10-04 18:14:28 +000071 def MovePCtoLR8 : Pseudo<(outs), (ins), "#MovePCtoLR8", []>,
Chris Lattner6a5339b2006-11-14 18:44:47 +000072 PPC970_Unit_BRU;
73
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +000074// Darwin ABI Calls.
Roman Divackye46137f2012-03-06 16:41:49 +000075let isCall = 1, PPC970_Unit = 7, Defs = [LR8] in {
Chris Lattner6a5339b2006-11-14 18:44:47 +000076 // Convenient aliases for call instructions
Dale Johannesenb384ab92008-10-29 18:26:45 +000077 let Uses = [RM] in {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +000078 def BL8_Darwin : IForm<18, 0, 1,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +000079 (outs), (ins calltarget:$func),
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +000080 "bl $func", BrB, []>; // See Pat patterns below.
81 def BLA8_Darwin : IForm<18, 1, 1,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +000082 (outs), (ins aaddr:$func),
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +000083 "bla $func", BrB, [(PPCcall_Darwin (i64 imm:$func))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +000084 }
85 let Uses = [CTR8, RM] in {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +000086 def BCTRL8_Darwin : XLForm_2_ext<19, 528, 20, 0, 1,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +000087 (outs), (ins),
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +000088 "bctrl", BrB,
89 [(PPCbctrl_Darwin)]>, Requires<[In64BitMode]>;
Dale Johannesen639076f2008-10-23 20:41:28 +000090 }
Chris Lattner6a5339b2006-11-14 18:44:47 +000091}
92
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +000093// ELF 64 ABI Calls = Darwin ABI Calls
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +000094// Used to define BL8_ELF and BLA8_ELF
Roman Divackye46137f2012-03-06 16:41:49 +000095let isCall = 1, PPC970_Unit = 7, Defs = [LR8] in {
Chris Lattner9f0bc652007-02-25 05:34:32 +000096 // Convenient aliases for call instructions
Dale Johannesenb384ab92008-10-29 18:26:45 +000097 let Uses = [RM] in {
98 def BL8_ELF : IForm<18, 0, 1,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +000099 (outs), (ins calltarget:$func),
Hal Finkel5b00cea2012-03-31 14:45:15 +0000100 "bl $func", BrB, []>; // See Pat patterns below.
101
102 let isCodeGenOnly = 1 in
103 def BL8_NOP_ELF : IForm_and_DForm_4_zero<18, 0, 1, 24,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000104 (outs), (ins calltarget:$func),
Hal Finkel5b00cea2012-03-31 14:45:15 +0000105 "bl $func\n\tnop", BrB, []>;
106
Dale Johannesenb384ab92008-10-29 18:26:45 +0000107 def BLA8_ELF : IForm<18, 1, 1,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000108 (outs), (ins aaddr:$func),
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000109 "bla $func", BrB, [(PPCcall_SVR4 (i64 imm:$func))]>;
Hal Finkel5b00cea2012-03-31 14:45:15 +0000110
111 let isCodeGenOnly = 1 in
112 def BLA8_NOP_ELF : IForm_and_DForm_4_zero<18, 1, 1, 24,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000113 (outs), (ins aaddr:$func),
Hal Finkel5b00cea2012-03-31 14:45:15 +0000114 "bla $func\n\tnop", BrB,
115 [(PPCcall_nop_SVR4 (i64 imm:$func))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +0000116 }
Hal Finkel31610392012-02-24 17:54:01 +0000117 let Uses = [X11, CTR8, RM] in {
Dale Johannesen639076f2008-10-23 20:41:28 +0000118 def BCTRL8_ELF : XLForm_2_ext<19, 528, 20, 0, 1,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000119 (outs), (ins),
Evan Cheng152b7e12007-10-23 06:42:42 +0000120 "bctrl", BrB,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000121 [(PPCbctrl_SVR4)]>, Requires<[In64BitMode]>;
Dale Johannesen639076f2008-10-23 20:41:28 +0000122 }
Chris Lattner9f0bc652007-02-25 05:34:32 +0000123}
124
125
Chris Lattner6a5339b2006-11-14 18:44:47 +0000126// Calls
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000127def : Pat<(PPCcall_Darwin (i64 tglobaladdr:$dst)),
128 (BL8_Darwin tglobaladdr:$dst)>;
129def : Pat<(PPCcall_Darwin (i64 texternalsym:$dst)),
130 (BL8_Darwin texternalsym:$dst)>;
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +0000131
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000132def : Pat<(PPCcall_SVR4 (i64 tglobaladdr:$dst)),
Chris Lattner9f0bc652007-02-25 05:34:32 +0000133 (BL8_ELF tglobaladdr:$dst)>;
Hal Finkel5b00cea2012-03-31 14:45:15 +0000134def : Pat<(PPCcall_nop_SVR4 (i64 tglobaladdr:$dst)),
135 (BL8_NOP_ELF tglobaladdr:$dst)>;
136
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000137def : Pat<(PPCcall_SVR4 (i64 texternalsym:$dst)),
Chris Lattner9f0bc652007-02-25 05:34:32 +0000138 (BL8_ELF texternalsym:$dst)>;
Hal Finkel5b00cea2012-03-31 14:45:15 +0000139def : Pat<(PPCcall_nop_SVR4 (i64 texternalsym:$dst)),
140 (BL8_NOP_ELF texternalsym:$dst)>;
141
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000142def : Pat<(PPCnop),
143 (NOP)>;
Chris Lattner6a5339b2006-11-14 18:44:47 +0000144
Evan Cheng53301922008-07-12 02:23:19 +0000145// Atomic operations
Dan Gohman533297b2009-10-29 18:10:34 +0000146let usesCustomInserter = 1 in {
Jakob Stoklund Olesencf3a7482011-04-04 17:07:09 +0000147 let Defs = [CR0] in {
Evan Cheng53301922008-07-12 02:23:19 +0000148 def ATOMIC_LOAD_ADD_I64 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000149 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_ADD_I64",
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000150 [(set G8RC:$dst, (atomic_load_add_64 xoaddr:$ptr, G8RC:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000151 def ATOMIC_LOAD_SUB_I64 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000152 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_SUB_I64",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000153 [(set G8RC:$dst, (atomic_load_sub_64 xoaddr:$ptr, G8RC:$incr))]>;
154 def ATOMIC_LOAD_OR_I64 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000155 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_OR_I64",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000156 [(set G8RC:$dst, (atomic_load_or_64 xoaddr:$ptr, G8RC:$incr))]>;
157 def ATOMIC_LOAD_XOR_I64 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000158 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_XOR_I64",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000159 [(set G8RC:$dst, (atomic_load_xor_64 xoaddr:$ptr, G8RC:$incr))]>;
160 def ATOMIC_LOAD_AND_I64 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000161 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_AND_i64",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000162 [(set G8RC:$dst, (atomic_load_and_64 xoaddr:$ptr, G8RC:$incr))]>;
163 def ATOMIC_LOAD_NAND_I64 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000164 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_NAND_I64",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000165 [(set G8RC:$dst, (atomic_load_nand_64 xoaddr:$ptr, G8RC:$incr))]>;
166
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000167 def ATOMIC_CMP_SWAP_I64 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000168 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$old, G8RC:$new), "#ATOMIC_CMP_SWAP_I64",
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000169 [(set G8RC:$dst,
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000170 (atomic_cmp_swap_64 xoaddr:$ptr, G8RC:$old, G8RC:$new))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000171
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000172 def ATOMIC_SWAP_I64 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000173 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$new), "#ATOMIC_SWAP_I64",
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000174 [(set G8RC:$dst, (atomic_swap_64 xoaddr:$ptr, G8RC:$new))]>;
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000175 }
Evan Cheng8608f2e2008-04-19 02:30:38 +0000176}
177
Evan Cheng53301922008-07-12 02:23:19 +0000178// Instructions to support atomic operations
179def LDARX : XForm_1<31, 84, (outs G8RC:$rD), (ins memrr:$ptr),
180 "ldarx $rD, $ptr", LdStLDARX,
181 [(set G8RC:$rD, (PPClarx xoaddr:$ptr))]>;
182
183let Defs = [CR0] in
184def STDCX : XForm_1<31, 214, (outs), (ins G8RC:$rS, memrr:$dst),
185 "stdcx. $rS, $dst", LdStSTDCX,
186 [(PPCstcx G8RC:$rS, xoaddr:$dst)]>,
187 isDOT;
188
Dale Johannesenb384ab92008-10-29 18:26:45 +0000189let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000190def TCRETURNdi8 :Pseudo< (outs),
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000191 (ins calltarget:$dst, i32imm:$offset),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000192 "#TC_RETURNd8 $dst $offset",
193 []>;
194
Dale Johannesenb384ab92008-10-29 18:26:45 +0000195let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000196def TCRETURNai8 :Pseudo<(outs), (ins aaddr:$func, i32imm:$offset),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000197 "#TC_RETURNa8 $func $offset",
198 [(PPCtc_return (i64 imm:$func), imm:$offset)]>;
199
Dale Johannesenb384ab92008-10-29 18:26:45 +0000200let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000201def TCRETURNri8 : Pseudo<(outs), (ins CTRRC8:$dst, i32imm:$offset),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000202 "#TC_RETURNr8 $dst $offset",
203 []>;
204
205
206let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7, isBranch = 1,
Roman Divacky0c9b5592011-06-03 15:47:49 +0000207 isIndirectBranch = 1, isCall = 1, Uses = [CTR8, RM] in {
208 let isReturn = 1 in {
209 def TAILBCTR8 : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>,
210 Requires<[In64BitMode]>;
211 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000212
Roman Divacky0c9b5592011-06-03 15:47:49 +0000213 def BCTR8 : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>,
214 Requires<[In64BitMode]>;
215}
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000216
217
218let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000219 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000220def TAILB8 : IForm<18, 0, 0, (outs), (ins calltarget:$dst),
221 "b $dst", BrB,
222 []>;
223
224
225let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000226 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000227def TAILBA8 : IForm<18, 0, 0, (outs), (ins aaddr:$dst),
228 "ba $dst", BrB,
229 []>;
230
231def : Pat<(PPCtc_return (i64 tglobaladdr:$dst), imm:$imm),
232 (TCRETURNdi8 tglobaladdr:$dst, imm:$imm)>;
233
234def : Pat<(PPCtc_return (i64 texternalsym:$dst), imm:$imm),
235 (TCRETURNdi8 texternalsym:$dst, imm:$imm)>;
236
237def : Pat<(PPCtc_return CTRRC8:$dst, imm:$imm),
238 (TCRETURNri8 CTRRC8:$dst, imm:$imm)>;
239
Hal Finkel99f823f2012-06-08 15:38:21 +0000240let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7 in {
241 let Defs = [CTR8], Uses = [CTR8] in {
Ulrich Weigand18430432012-11-13 19:15:52 +0000242 def BDZ8 : BForm_1<16, 18, 0, 0, (outs), (ins condbrtarget:$dst),
243 "bdz $dst">;
244 def BDNZ8 : BForm_1<16, 16, 0, 0, (outs), (ins condbrtarget:$dst),
245 "bdnz $dst">;
Hal Finkel99f823f2012-06-08 15:38:21 +0000246 }
247}
248
Hal Finkel234bb382011-12-07 06:34:06 +0000249// 64-but CR instructions
250def MTCRF8 : XFXForm_5<31, 144, (outs crbitm:$FXM), (ins G8RC:$rS),
251 "mtcrf $FXM, $rS", BrMCRX>,
252 PPC970_MicroCode, PPC970_Unit_CRU;
253
254def MFCR8pseud: XFXForm_3<31, 19, (outs G8RC:$rT), (ins crbitm:$FXM),
Will Schmidt91638152012-10-04 18:14:28 +0000255 "#MFCR8pseud", SprMFCR>,
Hal Finkel234bb382011-12-07 06:34:06 +0000256 PPC970_MicroCode, PPC970_Unit_CRU;
257
258def MFCR8 : XFXForm_3<31, 19, (outs G8RC:$rT), (ins),
259 "mfcr $rT", SprMFCR>,
260 PPC970_MicroCode, PPC970_Unit_CRU;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000261
Chris Lattner6a5339b2006-11-14 18:44:47 +0000262//===----------------------------------------------------------------------===//
263// 64-bit SPR manipulation instrs.
264
Dale Johannesen639076f2008-10-23 20:41:28 +0000265let Uses = [CTR8] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000266def MFCTR8 : XFXForm_1_ext<31, 339, 9, (outs G8RC:$rT), (ins),
267 "mfctr $rT", SprMFSPR>,
Chris Lattner6a5339b2006-11-14 18:44:47 +0000268 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +0000269}
270let Pattern = [(PPCmtctr G8RC:$rS)], Defs = [CTR8] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000271def MTCTR8 : XFXForm_7_ext<31, 467, 9, (outs), (ins G8RC:$rS),
272 "mtctr $rS", SprMTSPR>,
Chris Lattner6a5339b2006-11-14 18:44:47 +0000273 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner2e6b77d2006-06-27 18:36:44 +0000274}
Chris Lattner563ecfb2006-06-27 18:18:41 +0000275
Hal Finkel8cc34742012-08-04 14:10:46 +0000276let Pattern = [(set G8RC:$rT, readcyclecounter)] in
Hal Finkelf45717e2012-08-06 21:21:44 +0000277def MFTB8 : XFXForm_1_ext<31, 339, 268, (outs G8RC:$rT), (ins),
278 "mfspr $rT, 268", SprMFTB>,
Hal Finkel8cc34742012-08-04 14:10:46 +0000279 PPC970_DGroup_First, PPC970_Unit_FXU;
Hal Finkel8da94ad2012-08-07 17:04:20 +0000280// Note that encoding mftb using mfspr is now the preferred form,
281// and has been since at least ISA v2.03. The mftb instruction has
282// now been phased out. Using mfspr, however, is known not to work on
283// the POWER3.
Hal Finkel8cc34742012-08-04 14:10:46 +0000284
Evan Cheng071a2792007-09-11 19:55:27 +0000285let Defs = [X1], Uses = [X1] in
Will Schmidt91638152012-10-04 18:14:28 +0000286def DYNALLOC8 : Pseudo<(outs G8RC:$result), (ins G8RC:$negsize, memri:$fpsi),"#DYNALLOC8",
Jim Laskey2f616bf2006-11-16 22:43:37 +0000287 [(set G8RC:$result,
Evan Cheng071a2792007-09-11 19:55:27 +0000288 (PPCdynalloc G8RC:$negsize, iaddr:$fpsi))]>;
Jim Laskey2f616bf2006-11-16 22:43:37 +0000289
Dale Johannesen639076f2008-10-23 20:41:28 +0000290let Defs = [LR8] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000291def MTLR8 : XFXForm_7_ext<31, 467, 8, (outs), (ins G8RC:$rS),
292 "mtlr $rS", SprMTSPR>,
Chris Lattner6a5339b2006-11-14 18:44:47 +0000293 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +0000294}
295let Uses = [LR8] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000296def MFLR8 : XFXForm_1_ext<31, 339, 8, (outs G8RC:$rT), (ins),
297 "mflr $rT", SprMFSPR>,
Chris Lattner6a5339b2006-11-14 18:44:47 +0000298 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +0000299}
Chris Lattner6a5339b2006-11-14 18:44:47 +0000300
Chris Lattner563ecfb2006-06-27 18:18:41 +0000301//===----------------------------------------------------------------------===//
Chris Lattner956f43c2006-06-16 20:22:01 +0000302// Fixed point instructions.
303//
304
305let PPC970_Unit = 1 in { // FXU Operations.
306
Hal Finkelf3c38282012-08-28 02:10:33 +0000307let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000308def LI8 : DForm_2_r0<14, (outs G8RC:$rD), (ins symbolLo64:$imm),
Hal Finkel16803092012-06-12 19:01:24 +0000309 "li $rD, $imm", IntSimple,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000310 [(set G8RC:$rD, immSExt16:$imm)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000311def LIS8 : DForm_2_r0<15, (outs G8RC:$rD), (ins symbolHi64:$imm),
Hal Finkel16803092012-06-12 19:01:24 +0000312 "lis $rD, $imm", IntSimple,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000313 [(set G8RC:$rD, imm16ShiftedSExt:$imm)]>;
Hal Finkelf3c38282012-08-28 02:10:33 +0000314}
Chris Lattner0ea70b22006-06-20 22:34:10 +0000315
316// Logical ops.
Evan Cheng64d80e32007-07-19 01:14:50 +0000317def NAND8: XForm_6<31, 476, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000318 "nand $rA, $rS, $rB", IntSimple,
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000319 [(set G8RC:$rA, (not (and G8RC:$rS, G8RC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000320def AND8 : XForm_6<31, 28, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000321 "and $rA, $rS, $rB", IntSimple,
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000322 [(set G8RC:$rA, (and G8RC:$rS, G8RC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000323def ANDC8: XForm_6<31, 60, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000324 "andc $rA, $rS, $rB", IntSimple,
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000325 [(set G8RC:$rA, (and G8RC:$rS, (not G8RC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000326def OR8 : XForm_6<31, 444, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000327 "or $rA, $rS, $rB", IntSimple,
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000328 [(set G8RC:$rA, (or G8RC:$rS, G8RC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000329def NOR8 : XForm_6<31, 124, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000330 "nor $rA, $rS, $rB", IntSimple,
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000331 [(set G8RC:$rA, (not (or G8RC:$rS, G8RC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000332def ORC8 : XForm_6<31, 412, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000333 "orc $rA, $rS, $rB", IntSimple,
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000334 [(set G8RC:$rA, (or G8RC:$rS, (not G8RC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000335def EQV8 : XForm_6<31, 284, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000336 "eqv $rA, $rS, $rB", IntSimple,
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000337 [(set G8RC:$rA, (not (xor G8RC:$rS, G8RC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000338def XOR8 : XForm_6<31, 316, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000339 "xor $rA, $rS, $rB", IntSimple,
Chris Lattnerf2c5bca2006-06-20 23:11:59 +0000340 [(set G8RC:$rA, (xor G8RC:$rS, G8RC:$rB))]>;
341
342// Logical ops with immediate.
Evan Cheng64d80e32007-07-19 01:14:50 +0000343def ANDIo8 : DForm_4<28, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Chris Lattner0ea70b22006-06-20 22:34:10 +0000344 "andi. $dst, $src1, $src2", IntGeneral,
345 [(set G8RC:$dst, (and G8RC:$src1, immZExt16:$src2))]>,
346 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +0000347def ANDISo8 : DForm_4<29, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Chris Lattner0ea70b22006-06-20 22:34:10 +0000348 "andis. $dst, $src1, $src2", IntGeneral,
349 [(set G8RC:$dst, (and G8RC:$src1,imm16ShiftedZExt:$src2))]>,
350 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +0000351def ORI8 : DForm_4<24, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +0000352 "ori $dst, $src1, $src2", IntSimple,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000353 [(set G8RC:$dst, (or G8RC:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000354def ORIS8 : DForm_4<25, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +0000355 "oris $dst, $src1, $src2", IntSimple,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000356 [(set G8RC:$dst, (or G8RC:$src1, imm16ShiftedZExt:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000357def XORI8 : DForm_4<26, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +0000358 "xori $dst, $src1, $src2", IntSimple,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000359 [(set G8RC:$dst, (xor G8RC:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000360def XORIS8 : DForm_4<27, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +0000361 "xoris $dst, $src1, $src2", IntSimple,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000362 [(set G8RC:$dst, (xor G8RC:$src1, imm16ShiftedZExt:$src2))]>;
363
Evan Cheng64d80e32007-07-19 01:14:50 +0000364def ADD8 : XOForm_1<31, 266, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +0000365 "add $rT, $rA, $rB", IntSimple,
Chris Lattner956f43c2006-06-16 20:22:01 +0000366 [(set G8RC:$rT, (add G8RC:$rA, G8RC:$rB))]>;
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000367
Dale Johannesen8dffc812009-09-18 20:15:22 +0000368let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000369def ADDC8 : XOForm_1<31, 10, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000370 "addc $rT, $rA, $rB", IntGeneral,
371 [(set G8RC:$rT, (addc G8RC:$rA, G8RC:$rB))]>,
372 PPC970_DGroup_Cracked;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000373def ADDIC8 : DForm_2<12, (outs G8RC:$rD), (ins G8RC:$rA, s16imm64:$imm),
374 "addic $rD, $rA, $imm", IntGeneral,
375 [(set G8RC:$rD, (addc G8RC:$rA, immSExt16:$imm))]>;
376}
Evan Cheng64d80e32007-07-19 01:14:50 +0000377def ADDI8 : DForm_2<14, (outs G8RC:$rD), (ins G8RC:$rA, s16imm64:$imm),
Hal Finkel16803092012-06-12 19:01:24 +0000378 "addi $rD, $rA, $imm", IntSimple,
Chris Lattner041e9d32006-06-26 23:53:10 +0000379 [(set G8RC:$rD, (add G8RC:$rA, immSExt16:$imm))]>;
Roman Divackyfd42ed62012-06-04 17:36:38 +0000380def ADDI8L : DForm_2<14, (outs G8RC:$rD), (ins G8RC:$rA, symbolLo64:$imm),
Hal Finkel16803092012-06-12 19:01:24 +0000381 "addi $rD, $rA, $imm", IntSimple,
Roman Divackyfd42ed62012-06-04 17:36:38 +0000382 [(set G8RC:$rD, (add G8RC:$rA, immSExt16:$imm))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000383def ADDIS8 : DForm_2<15, (outs G8RC:$rD), (ins G8RC:$rA, symbolHi64:$imm),
Hal Finkel16803092012-06-12 19:01:24 +0000384 "addis $rD, $rA, $imm", IntSimple,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000385 [(set G8RC:$rD, (add G8RC:$rA, imm16ShiftedSExt:$imm))]>;
386
Dale Johannesen8dffc812009-09-18 20:15:22 +0000387let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000388def SUBFIC8: DForm_2< 8, (outs G8RC:$rD), (ins G8RC:$rA, s16imm64:$imm),
Chris Lattner563ecfb2006-06-27 18:18:41 +0000389 "subfic $rD, $rA, $imm", IntGeneral,
390 [(set G8RC:$rD, (subc immSExt16:$imm, G8RC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000391def SUBFC8 : XOForm_1<31, 8, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000392 "subfc $rT, $rA, $rB", IntGeneral,
393 [(set G8RC:$rT, (subc G8RC:$rB, G8RC:$rA))]>,
394 PPC970_DGroup_Cracked;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000395}
396def SUBF8 : XOForm_1<31, 40, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
397 "subf $rT, $rA, $rB", IntGeneral,
398 [(set G8RC:$rT, (sub G8RC:$rB, G8RC:$rA))]>;
399def NEG8 : XOForm_3<31, 104, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Hal Finkel16803092012-06-12 19:01:24 +0000400 "neg $rT, $rA", IntSimple,
Dale Johannesen8dffc812009-09-18 20:15:22 +0000401 [(set G8RC:$rT, (ineg G8RC:$rA))]>;
402let Uses = [CARRY], Defs = [CARRY] in {
403def ADDE8 : XOForm_1<31, 138, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
404 "adde $rT, $rA, $rB", IntGeneral,
405 [(set G8RC:$rT, (adde G8RC:$rA, G8RC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000406def ADDME8 : XOForm_3<31, 234, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000407 "addme $rT, $rA", IntGeneral,
Chris Lattner9f036412010-02-21 03:12:16 +0000408 [(set G8RC:$rT, (adde G8RC:$rA, -1))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000409def ADDZE8 : XOForm_3<31, 202, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000410 "addze $rT, $rA", IntGeneral,
411 [(set G8RC:$rT, (adde G8RC:$rA, 0))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000412def SUBFE8 : XOForm_1<31, 136, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
413 "subfe $rT, $rA, $rB", IntGeneral,
414 [(set G8RC:$rT, (sube G8RC:$rB, G8RC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000415def SUBFME8 : XOForm_3<31, 232, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000416 "subfme $rT, $rA", IntGeneral,
Chris Lattner9f036412010-02-21 03:12:16 +0000417 [(set G8RC:$rT, (sube -1, G8RC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000418def SUBFZE8 : XOForm_3<31, 200, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000419 "subfze $rT, $rA", IntGeneral,
420 [(set G8RC:$rT, (sube 0, G8RC:$rA))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000421}
Chris Lattnerccde4cb2007-05-17 06:52:46 +0000422
Chris Lattnerf27bb6d2006-06-20 21:23:06 +0000423
Evan Cheng64d80e32007-07-19 01:14:50 +0000424def MULHD : XOForm_1<31, 73, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000425 "mulhd $rT, $rA, $rB", IntMulHW,
426 [(set G8RC:$rT, (mulhs G8RC:$rA, G8RC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000427def MULHDU : XOForm_1<31, 9, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000428 "mulhdu $rT, $rA, $rB", IntMulHWU,
429 [(set G8RC:$rT, (mulhu G8RC:$rA, G8RC:$rB))]>;
430
Evan Chengcaf778a2007-08-01 23:07:38 +0000431def CMPD : XForm_16_ext<31, 0, (outs CRRC:$crD), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000432 "cmpd $crD, $rA, $rB", IntCompare>, isPPC64;
Evan Chengcaf778a2007-08-01 23:07:38 +0000433def CMPLD : XForm_16_ext<31, 32, (outs CRRC:$crD), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000434 "cmpld $crD, $rA, $rB", IntCompare>, isPPC64;
Evan Chengcaf778a2007-08-01 23:07:38 +0000435def CMPDI : DForm_5_ext<11, (outs CRRC:$crD), (ins G8RC:$rA, s16imm:$imm),
Chris Lattner041e9d32006-06-26 23:53:10 +0000436 "cmpdi $crD, $rA, $imm", IntCompare>, isPPC64;
Evan Chengcaf778a2007-08-01 23:07:38 +0000437def CMPLDI : DForm_6_ext<10, (outs CRRC:$dst), (ins G8RC:$src1, u16imm:$src2),
Chris Lattner041e9d32006-06-26 23:53:10 +0000438 "cmpldi $dst, $src1, $src2", IntCompare>, isPPC64;
Chris Lattner956f43c2006-06-16 20:22:01 +0000439
Evan Cheng64d80e32007-07-19 01:14:50 +0000440def SLD : XForm_6<31, 27, (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000441 "sld $rA, $rS, $rB", IntRotateD,
Chris Lattneraf8ee842008-03-07 20:18:24 +0000442 [(set G8RC:$rA, (PPCshl G8RC:$rS, GPRC:$rB))]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000443def SRD : XForm_6<31, 539, (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000444 "srd $rA, $rS, $rB", IntRotateD,
Chris Lattneraf8ee842008-03-07 20:18:24 +0000445 [(set G8RC:$rA, (PPCsrl G8RC:$rS, GPRC:$rB))]>, isPPC64;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000446let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000447def SRAD : XForm_6<31, 794, (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000448 "srad $rA, $rS, $rB", IntRotateD,
Chris Lattneraf8ee842008-03-07 20:18:24 +0000449 [(set G8RC:$rA, (PPCsra G8RC:$rS, GPRC:$rB))]>, isPPC64;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000450}
Chris Lattner94c96cc2006-12-06 21:46:13 +0000451
Evan Cheng64d80e32007-07-19 01:14:50 +0000452def EXTSB8 : XForm_11<31, 954, (outs G8RC:$rA), (ins G8RC:$rS),
Hal Finkel16803092012-06-12 19:01:24 +0000453 "extsb $rA, $rS", IntSimple,
Chris Lattner94c96cc2006-12-06 21:46:13 +0000454 [(set G8RC:$rA, (sext_inreg G8RC:$rS, i8))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000455def EXTSH8 : XForm_11<31, 922, (outs G8RC:$rA), (ins G8RC:$rS),
Hal Finkel16803092012-06-12 19:01:24 +0000456 "extsh $rA, $rS", IntSimple,
Chris Lattner94c96cc2006-12-06 21:46:13 +0000457 [(set G8RC:$rA, (sext_inreg G8RC:$rS, i16))]>;
458
Evan Cheng64d80e32007-07-19 01:14:50 +0000459def EXTSW : XForm_11<31, 986, (outs G8RC:$rA), (ins G8RC:$rS),
Hal Finkel16803092012-06-12 19:01:24 +0000460 "extsw $rA, $rS", IntSimple,
Chris Lattner956f43c2006-06-16 20:22:01 +0000461 [(set G8RC:$rA, (sext_inreg G8RC:$rS, i32))]>, isPPC64;
462/// EXTSW_32 - Just like EXTSW, but works on '32-bit' registers.
Evan Cheng64d80e32007-07-19 01:14:50 +0000463def EXTSW_32 : XForm_11<31, 986, (outs GPRC:$rA), (ins GPRC:$rS),
Hal Finkel16803092012-06-12 19:01:24 +0000464 "extsw $rA, $rS", IntSimple,
Chris Lattner956f43c2006-06-16 20:22:01 +0000465 [(set GPRC:$rA, (PPCextsw_32 GPRC:$rS))]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000466def EXTSW_32_64 : XForm_11<31, 986, (outs G8RC:$rA), (ins GPRC:$rS),
Hal Finkel16803092012-06-12 19:01:24 +0000467 "extsw $rA, $rS", IntSimple,
Chris Lattner041e9d32006-06-26 23:53:10 +0000468 [(set G8RC:$rA, (sext GPRC:$rS))]>, isPPC64;
Chris Lattner956f43c2006-06-16 20:22:01 +0000469
Dale Johannesen8dffc812009-09-18 20:15:22 +0000470let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000471def SRADI : XSForm_1<31, 413, (outs G8RC:$rA), (ins G8RC:$rS, u6imm:$SH),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000472 "sradi $rA, $rS, $SH", IntRotateDI,
Chris Lattnere4172be2006-06-27 20:07:26 +0000473 [(set G8RC:$rA, (sra G8RC:$rS, (i32 imm:$SH)))]>, isPPC64;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000474}
Evan Cheng64d80e32007-07-19 01:14:50 +0000475def CNTLZD : XForm_11<31, 58, (outs G8RC:$rA), (ins G8RC:$rS),
Chris Lattnerb6ead972007-03-25 04:44:03 +0000476 "cntlzd $rA, $rS", IntGeneral,
477 [(set G8RC:$rA, (ctlz G8RC:$rS))]>;
478
Evan Cheng64d80e32007-07-19 01:14:50 +0000479def DIVD : XOForm_1<31, 489, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000480 "divd $rT, $rA, $rB", IntDivD,
481 [(set G8RC:$rT, (sdiv G8RC:$rA, G8RC:$rB))]>, isPPC64,
482 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000483def DIVDU : XOForm_1<31, 457, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000484 "divdu $rT, $rA, $rB", IntDivD,
485 [(set G8RC:$rT, (udiv G8RC:$rA, G8RC:$rB))]>, isPPC64,
486 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000487def MULLD : XOForm_1<31, 233, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000488 "mulld $rT, $rA, $rB", IntMulHD,
489 [(set G8RC:$rT, (mul G8RC:$rA, G8RC:$rB))]>, isPPC64;
490
Chris Lattner041e9d32006-06-26 23:53:10 +0000491
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000492let isCommutable = 1 in {
Chris Lattner956f43c2006-06-16 20:22:01 +0000493def RLDIMI : MDForm_1<30, 3,
Evan Cheng64d80e32007-07-19 01:14:50 +0000494 (outs G8RC:$rA), (ins G8RC:$rSi, G8RC:$rS, u6imm:$SH, u6imm:$MB),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000495 "rldimi $rA, $rS, $SH, $MB", IntRotateDI,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000496 []>, isPPC64, RegConstraint<"$rSi = $rA">,
497 NoEncode<"$rSi">;
Chris Lattner956f43c2006-06-16 20:22:01 +0000498}
499
500// Rotate instructions.
Evan Cheng67c906d2007-09-04 20:20:29 +0000501def RLDCL : MDForm_1<30, 0,
Adhemerval Zanellaedf5e9a2012-10-26 12:09:58 +0000502 (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB, u6imm:$MBE),
503 "rldcl $rA, $rS, $rB, $MBE", IntRotateD,
Evan Cheng67c906d2007-09-04 20:20:29 +0000504 []>, isPPC64;
Chris Lattner956f43c2006-06-16 20:22:01 +0000505def RLDICL : MDForm_1<30, 0,
Adhemerval Zanellaedf5e9a2012-10-26 12:09:58 +0000506 (outs G8RC:$rA), (ins G8RC:$rS, u6imm:$SH, u6imm:$MBE),
507 "rldicl $rA, $rS, $SH, $MBE", IntRotateDI,
Chris Lattner956f43c2006-06-16 20:22:01 +0000508 []>, isPPC64;
509def RLDICR : MDForm_1<30, 1,
Adhemerval Zanellaedf5e9a2012-10-26 12:09:58 +0000510 (outs G8RC:$rA), (ins G8RC:$rS, u6imm:$SH, u6imm:$MBE),
511 "rldicr $rA, $rS, $SH, $MBE", IntRotateDI,
Chris Lattner956f43c2006-06-16 20:22:01 +0000512 []>, isPPC64;
Hal Finkel234bb382011-12-07 06:34:06 +0000513
514def RLWINM8 : MForm_2<21,
515 (outs G8RC:$rA), (ins G8RC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
516 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
517 []>;
518
Ulrich Weigandbc40df32012-11-13 19:14:19 +0000519def ISEL8 : AForm_4<31, 15,
Hal Finkel009f7af2012-06-22 23:10:08 +0000520 (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB, pred:$cond),
521 "isel $rT, $rA, $rB, $cond", IntGeneral,
522 []>;
Chris Lattner041e9d32006-06-26 23:53:10 +0000523} // End FXU Operations.
Chris Lattner956f43c2006-06-16 20:22:01 +0000524
525
526//===----------------------------------------------------------------------===//
527// Load/Store instructions.
528//
529
530
Chris Lattner518f9c72006-07-14 04:42:02 +0000531// Sign extending loads.
Dan Gohman15511cf2008-12-03 18:15:48 +0000532let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000533def LHA8: DForm_1<42, (outs G8RC:$rD), (ins memri:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000534 "lha $rD, $src", LdStLHA,
Evan Cheng466685d2006-10-09 20:57:25 +0000535 [(set G8RC:$rD, (sextloadi16 iaddr:$src))]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000536 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000537def LWA : DSForm_1<58, 2, (outs G8RC:$rD), (ins memrix:$src),
Chris Lattner047854f2006-06-20 00:38:36 +0000538 "lwa $rD, $src", LdStLWA,
Evan Cheng466685d2006-10-09 20:57:25 +0000539 [(set G8RC:$rD, (sextloadi32 ixaddr:$src))]>, isPPC64,
Chris Lattner047854f2006-06-20 00:38:36 +0000540 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000541def LHAX8: XForm_1<31, 343, (outs G8RC:$rD), (ins memrr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000542 "lhax $rD, $src", LdStLHA,
Evan Cheng466685d2006-10-09 20:57:25 +0000543 [(set G8RC:$rD, (sextloadi16 xaddr:$src))]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000544 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000545def LWAX : XForm_1<31, 341, (outs G8RC:$rD), (ins memrr:$src),
Chris Lattner956f43c2006-06-16 20:22:01 +0000546 "lwax $rD, $src", LdStLHA,
Evan Cheng466685d2006-10-09 20:57:25 +0000547 [(set G8RC:$rD, (sextloadi32 xaddr:$src))]>, isPPC64,
Chris Lattner956f43c2006-06-16 20:22:01 +0000548 PPC970_DGroup_Cracked;
Chris Lattner518f9c72006-07-14 04:42:02 +0000549
Chris Lattner94e509c2006-11-10 23:58:45 +0000550// Update forms.
Dan Gohman41474ba2008-12-03 02:30:17 +0000551let mayLoad = 1 in
Chris Lattnerb7035d02010-11-15 08:22:03 +0000552def LHAU8 : DForm_1a<43, (outs G8RC:$rD, ptr_rc:$ea_result), (ins symbolLo:$disp,
Chris Lattner94e509c2006-11-10 23:58:45 +0000553 ptr_rc:$rA),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000554 "lhau $rD, $disp($rA)", LdStLHAU,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000555 []>, RegConstraint<"$rA = $ea_result">,
556 NoEncode<"$ea_result">;
Chris Lattner94e509c2006-11-10 23:58:45 +0000557// NO LWAU!
558
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000559def LHAUX8 : XForm_1<31, 375, (outs G8RC:$rD, ptr_rc:$ea_result),
560 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000561 "lhaux $rD, $addr", LdStLHAU,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000562 []>, RegConstraint<"$addr.offreg = $ea_result">,
563 NoEncode<"$ea_result">;
Ulrich Weigand8f887362012-11-13 19:21:31 +0000564def LWAUX : XForm_1<31, 373, (outs G8RC:$rD, ptr_rc:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000565 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000566 "lwaux $rD, $addr", LdStLHAU,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000567 []>, RegConstraint<"$addr.offreg = $ea_result">,
568 NoEncode<"$ea_result">, isPPC64;
Chris Lattner94e509c2006-11-10 23:58:45 +0000569}
570
Chris Lattner518f9c72006-07-14 04:42:02 +0000571// Zero extending loads.
Dan Gohman15511cf2008-12-03 18:15:48 +0000572let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000573def LBZ8 : DForm_1<34, (outs G8RC:$rD), (ins memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000574 "lbz $rD, $src", LdStLoad,
Evan Cheng466685d2006-10-09 20:57:25 +0000575 [(set G8RC:$rD, (zextloadi8 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000576def LHZ8 : DForm_1<40, (outs G8RC:$rD), (ins memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000577 "lhz $rD, $src", LdStLoad,
Evan Cheng466685d2006-10-09 20:57:25 +0000578 [(set G8RC:$rD, (zextloadi16 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000579def LWZ8 : DForm_1<32, (outs G8RC:$rD), (ins memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000580 "lwz $rD, $src", LdStLoad,
Evan Cheng466685d2006-10-09 20:57:25 +0000581 [(set G8RC:$rD, (zextloadi32 iaddr:$src))]>, isPPC64;
Chris Lattner518f9c72006-07-14 04:42:02 +0000582
Evan Cheng64d80e32007-07-19 01:14:50 +0000583def LBZX8 : XForm_1<31, 87, (outs G8RC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000584 "lbzx $rD, $src", LdStLoad,
Evan Cheng466685d2006-10-09 20:57:25 +0000585 [(set G8RC:$rD, (zextloadi8 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000586def LHZX8 : XForm_1<31, 279, (outs G8RC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000587 "lhzx $rD, $src", LdStLoad,
Evan Cheng466685d2006-10-09 20:57:25 +0000588 [(set G8RC:$rD, (zextloadi16 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000589def LWZX8 : XForm_1<31, 23, (outs G8RC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000590 "lwzx $rD, $src", LdStLoad,
Evan Cheng466685d2006-10-09 20:57:25 +0000591 [(set G8RC:$rD, (zextloadi32 xaddr:$src))]>;
Chris Lattner94e509c2006-11-10 23:58:45 +0000592
593
594// Update forms.
Dan Gohman41474ba2008-12-03 02:30:17 +0000595let mayLoad = 1 in {
Evan Chengcaf778a2007-08-01 23:07:38 +0000596def LBZU8 : DForm_1<35, (outs G8RC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000597 "lbzu $rD, $addr", LdStLoadUpd,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000598 []>, RegConstraint<"$addr.reg = $ea_result">,
599 NoEncode<"$ea_result">;
Evan Chengcaf778a2007-08-01 23:07:38 +0000600def LHZU8 : DForm_1<41, (outs G8RC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000601 "lhzu $rD, $addr", LdStLoadUpd,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000602 []>, RegConstraint<"$addr.reg = $ea_result">,
603 NoEncode<"$ea_result">;
Evan Chengcaf778a2007-08-01 23:07:38 +0000604def LWZU8 : DForm_1<33, (outs G8RC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000605 "lwzu $rD, $addr", LdStLoadUpd,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000606 []>, RegConstraint<"$addr.reg = $ea_result">,
607 NoEncode<"$ea_result">;
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000608
609def LBZUX8 : XForm_1<31, 119, (outs G8RC:$rD, ptr_rc:$ea_result),
610 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000611 "lbzux $rD, $addr", LdStLoadUpd,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000612 []>, RegConstraint<"$addr.offreg = $ea_result">,
613 NoEncode<"$ea_result">;
Ulrich Weigand8f887362012-11-13 19:21:31 +0000614def LHZUX8 : XForm_1<31, 311, (outs G8RC:$rD, ptr_rc:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000615 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000616 "lhzux $rD, $addr", LdStLoadUpd,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000617 []>, RegConstraint<"$addr.offreg = $ea_result">,
618 NoEncode<"$ea_result">;
619def LWZUX8 : XForm_1<31, 55, (outs G8RC:$rD, ptr_rc:$ea_result),
620 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000621 "lwzux $rD, $addr", LdStLoadUpd,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000622 []>, RegConstraint<"$addr.offreg = $ea_result">,
623 NoEncode<"$ea_result">;
Chris Lattner94e509c2006-11-10 23:58:45 +0000624}
Dan Gohman41474ba2008-12-03 02:30:17 +0000625}
Chris Lattner518f9c72006-07-14 04:42:02 +0000626
627
628// Full 8-byte loads.
Dan Gohman15511cf2008-12-03 18:15:48 +0000629let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000630def LD : DSForm_1<58, 0, (outs G8RC:$rD), (ins memrix:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000631 "ld $rD, $src", LdStLD,
632 [(set G8RC:$rD, (load ixaddr:$src))]>, isPPC64;
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000633def LDrs : DSForm_1<58, 0, (outs G8RC:$rD), (ins memrs:$src),
634 "ld $rD, $src", LdStLD,
635 []>, isPPC64;
636// The following three definitions are selected for small code model only.
637// Otherwise, we need to create two instructions to form a 32-bit offset,
638// so we have a custom matcher for TOC_ENTRY in PPCDAGToDAGIsel::Select().
Chris Lattnerab638642010-11-15 03:48:58 +0000639def LDtoc: Pseudo<(outs G8RC:$rD), (ins tocentry:$disp, G8RC:$reg),
Will Schmidt91638152012-10-04 18:14:28 +0000640 "#LDtoc",
Chris Lattnerab638642010-11-15 03:48:58 +0000641 [(set G8RC:$rD,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000642 (PPCtoc_entry tglobaladdr:$disp, G8RC:$reg))]>, isPPC64;
Roman Divacky9fb8b492012-08-24 16:26:02 +0000643def LDtocJTI: Pseudo<(outs G8RC:$rD), (ins tocentry:$disp, G8RC:$reg),
Will Schmidt91638152012-10-04 18:14:28 +0000644 "#LDtocJTI",
Roman Divacky9fb8b492012-08-24 16:26:02 +0000645 [(set G8RC:$rD,
646 (PPCtoc_entry tjumptable:$disp, G8RC:$reg))]>, isPPC64;
647def LDtocCPT: Pseudo<(outs G8RC:$rD), (ins tocentry:$disp, G8RC:$reg),
Will Schmidt91638152012-10-04 18:14:28 +0000648 "#LDtocCPT",
Roman Divacky9fb8b492012-08-24 16:26:02 +0000649 [(set G8RC:$rD,
650 (PPCtoc_entry tconstpool:$disp, G8RC:$reg))]>, isPPC64;
Hal Finkel31610392012-02-24 17:54:01 +0000651
652let hasSideEffects = 1 in {
Adhemerval Zanella18560fa2012-10-25 14:29:13 +0000653let RST = 2, DS = 2 in
654def LDinto_toc: DSForm_1a<58, 0, (outs), (ins G8RC:$reg),
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000655 "ld 2, 8($reg)", LdStLD,
656 [(PPCload_toc G8RC:$reg)]>, isPPC64;
Chris Lattner142b5312010-11-14 22:48:15 +0000657
Adhemerval Zanella18560fa2012-10-25 14:29:13 +0000658let RST = 2, DS = 10, RA = 1 in
659def LDtoc_restore : DSForm_1a<58, 0, (outs), (ins),
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000660 "ld 2, 40(1)", LdStLD,
Chris Lattner6135a962010-11-14 22:22:59 +0000661 [(PPCtoc_restore)]>, isPPC64;
Hal Finkel31610392012-02-24 17:54:01 +0000662}
Evan Cheng64d80e32007-07-19 01:14:50 +0000663def LDX : XForm_1<31, 21, (outs G8RC:$rD), (ins memrr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000664 "ldx $rD, $src", LdStLD,
665 [(set G8RC:$rD, (load xaddr:$src))]>, isPPC64;
Chris Lattner94e509c2006-11-10 23:58:45 +0000666
Dan Gohman41474ba2008-12-03 02:30:17 +0000667let mayLoad = 1 in
Evan Chengcaf778a2007-08-01 23:07:38 +0000668def LDU : DSForm_1<58, 1, (outs G8RC:$rD, ptr_rc:$ea_result), (ins memrix:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000669 "ldu $rD, $addr", LdStLDU,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000670 []>, RegConstraint<"$addr.reg = $ea_result">, isPPC64,
671 NoEncode<"$ea_result">;
Chris Lattner94e509c2006-11-10 23:58:45 +0000672
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000673def LDUX : XForm_1<31, 53, (outs G8RC:$rD, ptr_rc:$ea_result),
674 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000675 "ldux $rD, $addr", LdStLDU,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000676 []>, RegConstraint<"$addr.offreg = $ea_result">,
677 NoEncode<"$ea_result">, isPPC64;
Chris Lattner956f43c2006-06-16 20:22:01 +0000678}
Chris Lattner518f9c72006-07-14 04:42:02 +0000679
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000680def : Pat<(PPCload ixaddr:$src),
681 (LD ixaddr:$src)>;
682def : Pat<(PPCload xaddr:$src),
683 (LDX xaddr:$src)>;
684
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000685// Support for medium code model.
686def ADDIStocHA: Pseudo<(outs G8RC:$rD), (ins G8RC:$reg, tocentry:$disp),
687 "#ADDIStocHA",
688 [(set G8RC:$rD,
689 (PPCaddisTocHA G8RC:$reg, tglobaladdr:$disp))]>,
690 isPPC64;
691def LDtocL: Pseudo<(outs G8RC:$rD), (ins tocentry:$disp, G8RC:$reg),
692 "#LDtocL",
693 [(set G8RC:$rD,
694 (PPCldTocL tglobaladdr:$disp, G8RC:$reg))]>, isPPC64;
695def ADDItocL: Pseudo<(outs G8RC:$rD), (ins G8RC:$reg, tocentry:$disp),
696 "#ADDItocL",
697 [(set G8RC:$rD,
698 (PPCaddiTocL G8RC:$reg, tglobaladdr:$disp))]>, isPPC64;
699
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000700let PPC970_Unit = 2 in {
Chris Lattner518f9c72006-07-14 04:42:02 +0000701// Truncating stores.
Evan Cheng64d80e32007-07-19 01:14:50 +0000702def STB8 : DForm_1<38, (outs), (ins G8RC:$rS, memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000703 "stb $rS, $src", LdStStore,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000704 [(truncstorei8 G8RC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000705def STH8 : DForm_1<44, (outs), (ins G8RC:$rS, memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000706 "sth $rS, $src", LdStStore,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000707 [(truncstorei16 G8RC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000708def STW8 : DForm_1<36, (outs), (ins G8RC:$rS, memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000709 "stw $rS, $src", LdStStore,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000710 [(truncstorei32 G8RC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000711def STBX8 : XForm_8<31, 215, (outs), (ins G8RC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000712 "stbx $rS, $dst", LdStStore,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000713 [(truncstorei8 G8RC:$rS, xaddr:$dst)]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000714 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000715def STHX8 : XForm_8<31, 407, (outs), (ins G8RC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000716 "sthx $rS, $dst", LdStStore,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000717 [(truncstorei16 G8RC:$rS, xaddr:$dst)]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000718 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000719def STWX8 : XForm_8<31, 151, (outs), (ins G8RC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000720 "stwx $rS, $dst", LdStStore,
Evan Cheng8b2794a2006-10-13 21:14:26 +0000721 [(truncstorei32 G8RC:$rS, xaddr:$dst)]>,
Chris Lattner518f9c72006-07-14 04:42:02 +0000722 PPC970_DGroup_Cracked;
Chris Lattner80df01d2006-11-16 00:57:19 +0000723// Normal 8-byte stores.
Evan Cheng64d80e32007-07-19 01:14:50 +0000724def STD : DSForm_1<62, 0, (outs), (ins G8RC:$rS, memrix:$dst),
Chris Lattner80df01d2006-11-16 00:57:19 +0000725 "std $rS, $dst", LdStSTD,
726 [(store G8RC:$rS, ixaddr:$dst)]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000727def STDX : XForm_8<31, 149, (outs), (ins G8RC:$rS, memrr:$dst),
Chris Lattner80df01d2006-11-16 00:57:19 +0000728 "stdx $rS, $dst", LdStSTD,
729 [(store G8RC:$rS, xaddr:$dst)]>, isPPC64,
730 PPC970_DGroup_Cracked;
731}
732
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000733let PPC970_Unit = 2 in {
Chris Lattner80df01d2006-11-16 00:57:19 +0000734
Ulrich Weigand8f887362012-11-13 19:21:31 +0000735def STBU8 : DForm_1a<39, (outs ptr_rc:$ea_res), (ins G8RC:$rS,
Chris Lattner80df01d2006-11-16 00:57:19 +0000736 symbolLo:$ptroff, ptr_rc:$ptrreg),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000737 "stbu $rS, $ptroff($ptrreg)", LdStStoreUpd,
Chris Lattner80df01d2006-11-16 00:57:19 +0000738 [(set ptr_rc:$ea_res,
739 (pre_truncsti8 G8RC:$rS, ptr_rc:$ptrreg,
740 iaddroff:$ptroff))]>,
741 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattnerb7035d02010-11-15 08:22:03 +0000742def STHU8 : DForm_1a<45, (outs ptr_rc:$ea_res), (ins G8RC:$rS,
Chris Lattner80df01d2006-11-16 00:57:19 +0000743 symbolLo:$ptroff, ptr_rc:$ptrreg),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000744 "sthu $rS, $ptroff($ptrreg)", LdStStoreUpd,
Chris Lattner80df01d2006-11-16 00:57:19 +0000745 [(set ptr_rc:$ea_res,
746 (pre_truncsti16 G8RC:$rS, ptr_rc:$ptrreg,
747 iaddroff:$ptroff))]>,
748 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattner80df01d2006-11-16 00:57:19 +0000749
Hal Finkel2e8e5c02012-05-20 17:11:24 +0000750def STWU8 : DForm_1a<37, (outs ptr_rc:$ea_res), (ins G8RC:$rS,
751 symbolLo:$ptroff, ptr_rc:$ptrreg),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000752 "stwu $rS, $ptroff($ptrreg)", LdStStoreUpd,
Hal Finkel2e8e5c02012-05-20 17:11:24 +0000753 [(set ptr_rc:$ea_res,
754 (pre_truncsti32 G8RC:$rS, ptr_rc:$ptrreg,
755 iaddroff:$ptroff))]>,
756 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
757
Chris Lattner17e2c182010-11-15 08:02:41 +0000758def STDU : DSForm_1a<62, 1, (outs ptr_rc:$ea_res), (ins G8RC:$rS,
759 s16immX4:$ptroff, ptr_rc:$ptrreg),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000760 "stdu $rS, $ptroff($ptrreg)", LdStSTDU,
Chris Lattner80df01d2006-11-16 00:57:19 +0000761 [(set ptr_rc:$ea_res, (pre_store G8RC:$rS, ptr_rc:$ptrreg,
762 iaddroff:$ptroff))]>,
763 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">,
764 isPPC64;
765
Hal Finkelac81cc32012-06-19 02:34:32 +0000766
767def STBUX8 : XForm_8<31, 247, (outs ptr_rc:$ea_res),
768 (ins G8RC:$rS, ptr_rc:$ptroff, ptr_rc:$ptrreg),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000769 "stbux $rS, $ptroff, $ptrreg", LdStStoreUpd,
Hal Finkelac81cc32012-06-19 02:34:32 +0000770 [(set ptr_rc:$ea_res,
771 (pre_truncsti8 G8RC:$rS,
772 ptr_rc:$ptrreg, xaddroff:$ptroff))]>,
773 RegConstraint<"$ptroff = $ea_res">, NoEncode<"$ea_res">,
774 PPC970_DGroup_Cracked;
775
776def STHUX8 : XForm_8<31, 439, (outs ptr_rc:$ea_res),
777 (ins G8RC:$rS, ptr_rc:$ptroff, ptr_rc:$ptrreg),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000778 "sthux $rS, $ptroff, $ptrreg", LdStStoreUpd,
Hal Finkelac81cc32012-06-19 02:34:32 +0000779 [(set ptr_rc:$ea_res,
780 (pre_truncsti16 G8RC:$rS,
781 ptr_rc:$ptrreg, xaddroff:$ptroff))]>,
782 RegConstraint<"$ptroff = $ea_res">, NoEncode<"$ea_res">,
783 PPC970_DGroup_Cracked;
784
785def STWUX8 : XForm_8<31, 183, (outs ptr_rc:$ea_res),
786 (ins G8RC:$rS, ptr_rc:$ptroff, ptr_rc:$ptrreg),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000787 "stwux $rS, $ptroff, $ptrreg", LdStStoreUpd,
Hal Finkelac81cc32012-06-19 02:34:32 +0000788 [(set ptr_rc:$ea_res,
789 (pre_truncsti32 G8RC:$rS,
790 ptr_rc:$ptrreg, xaddroff:$ptroff))]>,
791 RegConstraint<"$ptroff = $ea_res">, NoEncode<"$ea_res">,
792 PPC970_DGroup_Cracked;
793
794def STDUX : XForm_8<31, 181, (outs ptr_rc:$ea_res),
795 (ins G8RC:$rS, ptr_rc:$ptroff, ptr_rc:$ptrreg),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000796 "stdux $rS, $ptroff, $ptrreg", LdStSTDU,
Hal Finkelac81cc32012-06-19 02:34:32 +0000797 [(set ptr_rc:$ea_res,
798 (pre_store G8RC:$rS, ptr_rc:$ptrreg, xaddroff:$ptroff))]>,
799 RegConstraint<"$ptroff = $ea_res">, NoEncode<"$ea_res">,
800 PPC970_DGroup_Cracked, isPPC64;
Chris Lattner80df01d2006-11-16 00:57:19 +0000801
802// STD_32/STDX_32 - Just like STD/STDX, but uses a '32-bit' input register.
Evan Cheng64d80e32007-07-19 01:14:50 +0000803def STD_32 : DSForm_1<62, 0, (outs), (ins GPRC:$rT, memrix:$dst),
Chris Lattner80df01d2006-11-16 00:57:19 +0000804 "std $rT, $dst", LdStSTD,
805 [(PPCstd_32 GPRC:$rT, ixaddr:$dst)]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000806def STDX_32 : XForm_8<31, 149, (outs), (ins GPRC:$rT, memrr:$dst),
Chris Lattner80df01d2006-11-16 00:57:19 +0000807 "stdx $rT, $dst", LdStSTD,
808 [(PPCstd_32 GPRC:$rT, xaddr:$dst)]>, isPPC64,
809 PPC970_DGroup_Cracked;
Chris Lattner956f43c2006-06-16 20:22:01 +0000810}
811
812
813
814//===----------------------------------------------------------------------===//
815// Floating point instructions.
816//
817
818
Dale Johannesenb384ab92008-10-29 18:26:45 +0000819let PPC970_Unit = 3, Uses = [RM] in { // FPU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000820def FCFID : XForm_26<63, 846, (outs F8RC:$frD), (ins F8RC:$frB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000821 "fcfid $frD, $frB", FPGeneral,
822 [(set F8RC:$frD, (PPCfcfid F8RC:$frB))]>, isPPC64;
Evan Cheng64d80e32007-07-19 01:14:50 +0000823def FCTIDZ : XForm_26<63, 815, (outs F8RC:$frD), (ins F8RC:$frB),
Chris Lattner956f43c2006-06-16 20:22:01 +0000824 "fctidz $frD, $frB", FPGeneral,
825 [(set F8RC:$frD, (PPCfctidz F8RC:$frB))]>, isPPC64;
826}
827
828
829//===----------------------------------------------------------------------===//
830// Instruction Patterns
831//
Chris Lattner0ea70b22006-06-20 22:34:10 +0000832
Chris Lattner956f43c2006-06-16 20:22:01 +0000833// Extensions and truncates to/from 32-bit regs.
834def : Pat<(i64 (zext GPRC:$in)),
Hal Finkel0a3e33b2012-06-09 22:10:19 +0000835 (RLDICL (INSERT_SUBREG (i64 (IMPLICIT_DEF)), GPRC:$in, sub_32),
836 0, 32)>;
Chris Lattner956f43c2006-06-16 20:22:01 +0000837def : Pat<(i64 (anyext GPRC:$in)),
Hal Finkel0a3e33b2012-06-09 22:10:19 +0000838 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), GPRC:$in, sub_32)>;
Chris Lattner956f43c2006-06-16 20:22:01 +0000839def : Pat<(i32 (trunc G8RC:$in)),
Hal Finkel0a3e33b2012-06-09 22:10:19 +0000840 (EXTRACT_SUBREG G8RC:$in, sub_32)>;
Chris Lattner956f43c2006-06-16 20:22:01 +0000841
Chris Lattner518f9c72006-07-14 04:42:02 +0000842// Extending loads with i64 targets.
Evan Cheng466685d2006-10-09 20:57:25 +0000843def : Pat<(zextloadi1 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000844 (LBZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000845def : Pat<(zextloadi1 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000846 (LBZX8 xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000847def : Pat<(extloadi1 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000848 (LBZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000849def : Pat<(extloadi1 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000850 (LBZX8 xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000851def : Pat<(extloadi8 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000852 (LBZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000853def : Pat<(extloadi8 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000854 (LBZX8 xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000855def : Pat<(extloadi16 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000856 (LHZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000857def : Pat<(extloadi16 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000858 (LHZX8 xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000859def : Pat<(extloadi32 iaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000860 (LWZ8 iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +0000861def : Pat<(extloadi32 xaddr:$src),
Chris Lattner518f9c72006-07-14 04:42:02 +0000862 (LWZX8 xaddr:$src)>;
863
Chris Lattneraf8ee842008-03-07 20:18:24 +0000864// Standard shifts. These are represented separately from the real shifts above
865// so that we can distinguish between shifts that allow 6-bit and 7-bit shift
866// amounts.
867def : Pat<(sra G8RC:$rS, GPRC:$rB),
868 (SRAD G8RC:$rS, GPRC:$rB)>;
869def : Pat<(srl G8RC:$rS, GPRC:$rB),
870 (SRD G8RC:$rS, GPRC:$rB)>;
871def : Pat<(shl G8RC:$rS, GPRC:$rB),
872 (SLD G8RC:$rS, GPRC:$rB)>;
873
Chris Lattner956f43c2006-06-16 20:22:01 +0000874// SHL/SRL
Chris Lattner563ecfb2006-06-27 18:18:41 +0000875def : Pat<(shl G8RC:$in, (i32 imm:$imm)),
Chris Lattner956f43c2006-06-16 20:22:01 +0000876 (RLDICR G8RC:$in, imm:$imm, (SHL64 imm:$imm))>;
Chris Lattner563ecfb2006-06-27 18:18:41 +0000877def : Pat<(srl G8RC:$in, (i32 imm:$imm)),
Chris Lattner956f43c2006-06-16 20:22:01 +0000878 (RLDICL G8RC:$in, (SRL64 imm:$imm), imm:$imm)>;
Chris Lattnerf27bb6d2006-06-20 21:23:06 +0000879
Evan Cheng67c906d2007-09-04 20:20:29 +0000880// ROTL
881def : Pat<(rotl G8RC:$in, GPRC:$sh),
882 (RLDCL G8RC:$in, GPRC:$sh, 0)>;
883def : Pat<(rotl G8RC:$in, (i32 imm:$imm)),
884 (RLDICL G8RC:$in, imm:$imm, 0)>;
885
Chris Lattnerf27bb6d2006-06-20 21:23:06 +0000886// Hi and Lo for Darwin Global Addresses.
887def : Pat<(PPChi tglobaladdr:$in, 0), (LIS8 tglobaladdr:$in)>;
888def : Pat<(PPClo tglobaladdr:$in, 0), (LI8 tglobaladdr:$in)>;
889def : Pat<(PPChi tconstpool:$in , 0), (LIS8 tconstpool:$in)>;
890def : Pat<(PPClo tconstpool:$in , 0), (LI8 tconstpool:$in)>;
891def : Pat<(PPChi tjumptable:$in , 0), (LIS8 tjumptable:$in)>;
892def : Pat<(PPClo tjumptable:$in , 0), (LI8 tjumptable:$in)>;
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000893def : Pat<(PPChi tblockaddress:$in, 0), (LIS8 tblockaddress:$in)>;
894def : Pat<(PPClo tblockaddress:$in, 0), (LI8 tblockaddress:$in)>;
Roman Divackyfd42ed62012-06-04 17:36:38 +0000895def : Pat<(PPChi tglobaltlsaddr:$g, G8RC:$in),
896 (ADDIS8 G8RC:$in, tglobaltlsaddr:$g)>;
897def : Pat<(PPClo tglobaltlsaddr:$g, G8RC:$in),
898 (ADDI8L G8RC:$in, tglobaltlsaddr:$g)>;
Chris Lattnerf27bb6d2006-06-20 21:23:06 +0000899def : Pat<(add G8RC:$in, (PPChi tglobaladdr:$g, 0)),
900 (ADDIS8 G8RC:$in, tglobaladdr:$g)>;
901def : Pat<(add G8RC:$in, (PPChi tconstpool:$g, 0)),
902 (ADDIS8 G8RC:$in, tconstpool:$g)>;
903def : Pat<(add G8RC:$in, (PPChi tjumptable:$g, 0)),
904 (ADDIS8 G8RC:$in, tjumptable:$g)>;
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000905def : Pat<(add G8RC:$in, (PPChi tblockaddress:$g, 0)),
906 (ADDIS8 G8RC:$in, tblockaddress:$g)>;