blob: a29f40ad531231186792553a22bbc6d0053c12e8 [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- PPCInstrInfo.td - The PowerPC Instruction Set ------*- tablegen -*-===//
2//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liu31d157a2012-02-18 12:03:15 +00007//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00008//===----------------------------------------------------------------------===//
9//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerf3799972005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000016
Chris Lattnere6115b32005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
Chris Lattner51269842006-03-01 05:50:56 +000018// PowerPC specific type constraints.
19//
20def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx
21 SDTCisVT<0, f64>, SDTCisPtrTy<1>
22]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000023def SDT_PPCCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
24def SDT_PPCCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>,
25 SDTCisVT<1, i32> ]>;
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000026def SDT_PPCvperm : SDTypeProfile<1, 3, [
27 SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>
28]>;
29
Chris Lattnera17b1552006-03-31 05:13:27 +000030def SDT_PPCvcmp : SDTypeProfile<1, 3, [
Chris Lattner6d92cad2006-03-26 10:06:40 +000031 SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32>
32]>;
33
Chris Lattner90564f22006-04-18 17:59:36 +000034def SDT_PPCcondbr : SDTypeProfile<0, 3, [
Chris Lattner18258c62006-11-17 22:37:34 +000035 SDTCisVT<0, i32>, SDTCisVT<2, OtherVT>
Chris Lattner90564f22006-04-18 17:59:36 +000036]>;
37
Dan Gohmanc76909a2009-09-25 20:36:54 +000038def SDT_PPClbrx : SDTypeProfile<1, 2, [
39 SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>
Chris Lattnerd9989382006-07-10 20:56:58 +000040]>;
Dan Gohmanc76909a2009-09-25 20:36:54 +000041def SDT_PPCstbrx : SDTypeProfile<0, 3, [
42 SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>
Chris Lattnerd9989382006-07-10 20:56:58 +000043]>;
44
Evan Cheng53301922008-07-12 02:23:19 +000045def SDT_PPClarx : SDTypeProfile<1, 1, [
46 SDTCisInt<0>, SDTCisPtrTy<1>
Evan Cheng54fc97d2008-04-19 01:30:48 +000047]>;
Evan Cheng53301922008-07-12 02:23:19 +000048def SDT_PPCstcx : SDTypeProfile<0, 2, [
49 SDTCisInt<0>, SDTCisPtrTy<1>
Evan Cheng54fc97d2008-04-19 01:30:48 +000050]>;
51
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000052def SDT_PPCTC_ret : SDTypeProfile<0, 2, [
53 SDTCisPtrTy<0>, SDTCisVT<1, i32>
54]>;
55
Tilmann Scheller6b16eff2009-08-15 11:54:46 +000056def SDT_PPCnop : SDTypeProfile<0, 0, []>;
57
Chris Lattner51269842006-03-01 05:50:56 +000058//===----------------------------------------------------------------------===//
Chris Lattnere6115b32005-10-25 20:41:46 +000059// PowerPC specific DAG Nodes.
60//
61
62def PPCfcfid : SDNode<"PPCISD::FCFID" , SDTFPUnaryOp, []>;
63def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
64def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
Chris Lattnerc8478d82008-01-06 06:44:58 +000065def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx,
66 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnere6115b32005-10-25 20:41:46 +000067
Dale Johannesen6eaeff22007-10-10 01:01:31 +000068// This sequence is used for long double->int conversions. It changes the
69// bits in the FPSCR which is not modelled.
70def PPCmffs : SDNode<"PPCISD::MFFS", SDTypeProfile<1, 0, [SDTCisVT<0, f64>]>,
Chris Lattner036609b2010-12-23 18:28:41 +000071 [SDNPOutGlue]>;
Dale Johannesen6eaeff22007-10-10 01:01:31 +000072def PPCmtfsb0 : SDNode<"PPCISD::MTFSB0", SDTypeProfile<0, 1, [SDTCisInt<0>]>,
Chris Lattner036609b2010-12-23 18:28:41 +000073 [SDNPInGlue, SDNPOutGlue]>;
Dale Johannesen6eaeff22007-10-10 01:01:31 +000074def PPCmtfsb1 : SDNode<"PPCISD::MTFSB1", SDTypeProfile<0, 1, [SDTCisInt<0>]>,
Chris Lattner036609b2010-12-23 18:28:41 +000075 [SDNPInGlue, SDNPOutGlue]>;
Dale Johannesen6eaeff22007-10-10 01:01:31 +000076def PPCfaddrtz: SDNode<"PPCISD::FADDRTZ", SDTFPBinOp,
Chris Lattner036609b2010-12-23 18:28:41 +000077 [SDNPInGlue, SDNPOutGlue]>;
Dale Johannesen6eaeff22007-10-10 01:01:31 +000078def PPCmtfsf : SDNode<"PPCISD::MTFSF", SDTypeProfile<1, 3,
79 [SDTCisVT<0, f64>, SDTCisInt<1>, SDTCisVT<2, f64>,
80 SDTCisVT<3, f64>]>,
Chris Lattner036609b2010-12-23 18:28:41 +000081 [SDNPInGlue]>;
Dale Johannesen6eaeff22007-10-10 01:01:31 +000082
Chris Lattner9c73f092005-10-25 20:55:47 +000083def PPCfsel : SDNode<"PPCISD::FSEL",
84 // Type constraint for fsel.
85 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
86 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +000087
Nate Begeman993aeb22005-12-13 22:55:22 +000088def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
89def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +000090def PPCtoc_entry: SDNode<"PPCISD::TOC_ENTRY", SDTIntBinOp, [SDNPMayLoad]>;
Nate Begeman993aeb22005-12-13 22:55:22 +000091def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
92def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner860e8862005-11-17 07:30:41 +000093
Bill Schmidtd7802bf2012-12-04 16:18:08 +000094def PPCldGotTprel : SDNode<"PPCISD::LD_GOT_TPREL", SDTIntBinOp, [SDNPMayLoad]>;
95def PPCaddTls : SDNode<"PPCISD::ADD_TLS", SDTIntBinOp, []>;
96
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000097def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>;
Chris Lattnerb2177b92006-03-19 06:55:52 +000098
Chris Lattner4172b102005-12-06 02:10:38 +000099// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
100// amounts. These nodes are generated by the multi-precision shift code.
Chris Lattneraf8ee842008-03-07 20:18:24 +0000101def PPCsrl : SDNode<"PPCISD::SRL" , SDTIntShiftOp>;
102def PPCsra : SDNode<"PPCISD::SRA" , SDTIntShiftOp>;
103def PPCshl : SDNode<"PPCISD::SHL" , SDTIntShiftOp>;
Chris Lattner4172b102005-12-06 02:10:38 +0000104
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000105def PPCextsw_32 : SDNode<"PPCISD::EXTSW_32" , SDTIntUnaryOp>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000106def PPCstd_32 : SDNode<"PPCISD::STD_32" , SDTStore,
107 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000108
Chris Lattner937a79d2005-12-04 19:01:59 +0000109// These are target-independent nodes, but have target-specific formats.
Bill Wendlingc69107c2007-11-13 09:19:02 +0000110def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +0000111 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +0000112def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +0000113 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Chris Lattner937a79d2005-12-04 19:01:59 +0000114
Chris Lattner2e6b77d2006-06-27 18:36:44 +0000115def SDT_PPCCall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000116def PPCcall_Darwin : SDNode<"PPCISD::CALL_Darwin", SDT_PPCCall,
Chris Lattner036609b2010-12-23 18:28:41 +0000117 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000118 SDNPVariadic]>;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000119def PPCcall_SVR4 : SDNode<"PPCISD::CALL_SVR4", SDT_PPCCall,
Chris Lattner036609b2010-12-23 18:28:41 +0000120 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000121 SDNPVariadic]>;
Hal Finkel5b00cea2012-03-31 14:45:15 +0000122def PPCcall_nop_SVR4 : SDNode<"PPCISD::CALL_NOP_SVR4", SDT_PPCCall,
123 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
124 SDNPVariadic]>;
Chris Lattner036609b2010-12-23 18:28:41 +0000125def PPCnop : SDNode<"PPCISD::NOP", SDT_PPCnop, [SDNPInGlue, SDNPOutGlue]>;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000126def PPCload : SDNode<"PPCISD::LOAD", SDTypeProfile<1, 1, []>,
Chris Lattner036609b2010-12-23 18:28:41 +0000127 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000128def PPCload_toc : SDNode<"PPCISD::LOAD_TOC", SDTypeProfile<0, 1, []>,
Jakob Stoklund Olesenea476282012-08-24 14:43:27 +0000129 [SDNPHasChain, SDNPSideEffect,
130 SDNPInGlue, SDNPOutGlue]>;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000131def PPCtoc_restore : SDNode<"PPCISD::TOC_RESTORE", SDTypeProfile<0, 0, []>,
Jakob Stoklund Olesenea476282012-08-24 14:43:27 +0000132 [SDNPHasChain, SDNPSideEffect,
133 SDNPInGlue, SDNPOutGlue]>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000134def PPCmtctr : SDNode<"PPCISD::MTCTR", SDT_PPCCall,
Chris Lattner036609b2010-12-23 18:28:41 +0000135 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000136def PPCbctrl_Darwin : SDNode<"PPCISD::BCTRL_Darwin", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +0000137 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000138 SDNPVariadic]>;
Chris Lattner9f0bc652007-02-25 05:34:32 +0000139
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000140def PPCbctrl_SVR4 : SDNode<"PPCISD::BCTRL_SVR4", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +0000141 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000142 SDNPVariadic]>;
Chris Lattner9a2a4972006-05-17 06:01:33 +0000143
Chris Lattner48be23c2008-01-15 22:02:54 +0000144def retflag : SDNode<"PPCISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +0000145 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +0000146
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000147def PPCtc_return : SDNode<"PPCISD::TC_RETURN", SDT_PPCTC_ret,
Chris Lattner036609b2010-12-23 18:28:41 +0000148 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000149
Chris Lattnera17b1552006-03-31 05:13:27 +0000150def PPCvcmp : SDNode<"PPCISD::VCMP" , SDT_PPCvcmp, []>;
Chris Lattner036609b2010-12-23 18:28:41 +0000151def PPCvcmp_o : SDNode<"PPCISD::VCMPo", SDT_PPCvcmp, [SDNPOutGlue]>;
Chris Lattner6d92cad2006-03-26 10:06:40 +0000152
Chris Lattner90564f22006-04-18 17:59:36 +0000153def PPCcondbranch : SDNode<"PPCISD::COND_BRANCH", SDT_PPCcondbr,
Chris Lattner036609b2010-12-23 18:28:41 +0000154 [SDNPHasChain, SDNPOptInGlue]>;
Chris Lattner90564f22006-04-18 17:59:36 +0000155
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000156def PPClbrx : SDNode<"PPCISD::LBRX", SDT_PPClbrx,
157 [SDNPHasChain, SDNPMayLoad]>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000158def PPCstbrx : SDNode<"PPCISD::STBRX", SDT_PPCstbrx,
159 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnerd9989382006-07-10 20:56:58 +0000160
Hal Finkel82b38212012-08-28 02:10:27 +0000161// Instructions to set/unset CR bit 6 for SVR4 vararg calls
162def PPCcr6set : SDNode<"PPCISD::CR6SET", SDTNone,
163 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
164def PPCcr6unset : SDNode<"PPCISD::CR6UNSET", SDTNone,
165 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
166
Evan Cheng53301922008-07-12 02:23:19 +0000167// Instructions to support atomic operations
Evan Cheng8608f2e2008-04-19 02:30:38 +0000168def PPClarx : SDNode<"PPCISD::LARX", SDT_PPClarx,
169 [SDNPHasChain, SDNPMayLoad]>;
170def PPCstcx : SDNode<"PPCISD::STCX", SDT_PPCstcx,
171 [SDNPHasChain, SDNPMayStore]>;
Evan Cheng54fc97d2008-04-19 01:30:48 +0000172
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000173// Instructions to support medium code model
174def PPCaddisTocHA : SDNode<"PPCISD::ADDIS_TOC_HA", SDTIntBinOp, []>;
175def PPCldTocL : SDNode<"PPCISD::LD_TOC_L", SDTIntBinOp, [SDNPMayLoad]>;
176def PPCaddiTocL : SDNode<"PPCISD::ADDI_TOC_L", SDTIntBinOp, []>;
177
178
Jim Laskey2f616bf2006-11-16 22:43:37 +0000179// Instructions to support dynamic alloca.
180def SDTDynOp : SDTypeProfile<1, 2, []>;
181def PPCdynalloc : SDNode<"PPCISD::DYNALLOC", SDTDynOp, [SDNPHasChain]>;
182
Chris Lattner47f01f12005-09-08 19:50:41 +0000183//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +0000184// PowerPC specific transformation functions and pattern fragments.
185//
Nate Begeman8d948322005-10-19 01:12:32 +0000186
Nate Begeman2d5aff72005-10-19 18:42:01 +0000187def SHL32 : SDNodeXForm<imm, [{
188 // Transformation function: 31 - imm
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000189 return getI32Imm(31 - N->getZExtValue());
Nate Begeman2d5aff72005-10-19 18:42:01 +0000190}]>;
191
Nate Begeman2d5aff72005-10-19 18:42:01 +0000192def SRL32 : SDNodeXForm<imm, [{
193 // Transformation function: 32 - imm
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000194 return N->getZExtValue() ? getI32Imm(32 - N->getZExtValue()) : getI32Imm(0);
Nate Begeman2d5aff72005-10-19 18:42:01 +0000195}]>;
196
Chris Lattner2eb25172005-09-09 00:39:56 +0000197def LO16 : SDNodeXForm<imm, [{
198 // Transformation function: get the low 16 bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000199 return getI32Imm((unsigned short)N->getZExtValue());
Chris Lattner2eb25172005-09-09 00:39:56 +0000200}]>;
201
202def HI16 : SDNodeXForm<imm, [{
203 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000204 return getI32Imm((unsigned)N->getZExtValue() >> 16);
Chris Lattner2eb25172005-09-09 00:39:56 +0000205}]>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000206
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000207def HA16 : SDNodeXForm<imm, [{
208 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000209 signed int Val = N->getZExtValue();
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000210 return getI32Imm((Val - (signed short)Val) >> 16);
211}]>;
Nate Begemanf42f1332006-09-22 05:01:56 +0000212def MB : SDNodeXForm<imm, [{
213 // Transformation function: get the start bit of a mask
Duncan Sandse79f5ef2008-10-16 13:02:33 +0000214 unsigned mb = 0, me;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000215 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemanf42f1332006-09-22 05:01:56 +0000216 return getI32Imm(mb);
217}]>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000218
Nate Begemanf42f1332006-09-22 05:01:56 +0000219def ME : SDNodeXForm<imm, [{
220 // Transformation function: get the end bit of a mask
Duncan Sandse79f5ef2008-10-16 13:02:33 +0000221 unsigned mb, me = 0;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000222 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemanf42f1332006-09-22 05:01:56 +0000223 return getI32Imm(me);
224}]>;
225def maskimm32 : PatLeaf<(imm), [{
226 // maskImm predicate - True if immediate is a run of ones.
227 unsigned mb, me;
Owen Anderson825b72b2009-08-11 20:47:22 +0000228 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000229 return isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemanf42f1332006-09-22 05:01:56 +0000230 else
231 return false;
232}]>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000233
Chris Lattner3e63ead2005-09-08 17:33:10 +0000234def immSExt16 : PatLeaf<(imm), [{
235 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
236 // field. Used by instructions like 'addi'.
Owen Anderson825b72b2009-08-11 20:47:22 +0000237 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000238 return (int32_t)N->getZExtValue() == (short)N->getZExtValue();
Chris Lattner7f7b346e2006-06-20 23:21:20 +0000239 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000240 return (int64_t)N->getZExtValue() == (short)N->getZExtValue();
Chris Lattner3e63ead2005-09-08 17:33:10 +0000241}]>;
Chris Lattnerbfde0802005-09-08 17:40:49 +0000242def immZExt16 : PatLeaf<(imm), [{
243 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
244 // field. Used by instructions like 'ori'.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000245 return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000246}], LO16>;
247
Chris Lattner0ea70b22006-06-20 22:34:10 +0000248// imm16Shifted* - These match immediates where the low 16-bits are zero. There
249// are two forms: imm16ShiftedSExt and imm16ShiftedZExt. These two forms are
250// identical in 32-bit mode, but in 64-bit mode, they return true if the
251// immediate fits into a sign/zero extended 32-bit immediate (with the low bits
252// clear).
253def imm16ShiftedZExt : PatLeaf<(imm), [{
254 // imm16ShiftedZExt predicate - True if only bits in the top 16-bits of the
255 // immediate are set. Used by instructions like 'xoris'.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000256 return (N->getZExtValue() & ~uint64_t(0xFFFF0000)) == 0;
Chris Lattner0ea70b22006-06-20 22:34:10 +0000257}], HI16>;
258
259def imm16ShiftedSExt : PatLeaf<(imm), [{
260 // imm16ShiftedSExt predicate - True if only bits in the top 16-bits of the
261 // immediate are set. Used by instructions like 'addis'. Identical to
262 // imm16ShiftedZExt in 32-bit mode.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000263 if (N->getZExtValue() & 0xFFFF) return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000264 if (N->getValueType(0) == MVT::i32)
Chris Lattnerdd583432006-06-20 21:39:30 +0000265 return true;
266 // For 64-bit, make sure it is sext right.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000267 return N->getZExtValue() == (uint64_t)(int)N->getZExtValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000268}], HI16>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000269
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000270
Chris Lattner47f01f12005-09-08 19:50:41 +0000271//===----------------------------------------------------------------------===//
272// PowerPC Flag Definitions.
273
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000274class isPPC64 { bit PPC64 = 1; }
Chris Lattner883059f2005-04-19 05:15:18 +0000275class isDOT {
276 list<Register> Defs = [CR0];
277 bit RC = 1;
278}
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000279
Chris Lattner302bf9c2006-11-08 02:13:12 +0000280class RegConstraint<string C> {
281 string Constraints = C;
282}
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000283class NoEncode<string E> {
284 string DisableEncoding = E;
285}
Chris Lattner47f01f12005-09-08 19:50:41 +0000286
287
288//===----------------------------------------------------------------------===//
289// PowerPC Operand Definitions.
Chris Lattner7bb424f2004-08-14 23:27:29 +0000290
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000291def s5imm : Operand<i32> {
292 let PrintMethod = "printS5ImmOperand";
293}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000294def u5imm : Operand<i32> {
Nate Begemanc3306122004-08-21 05:56:39 +0000295 let PrintMethod = "printU5ImmOperand";
296}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000297def u6imm : Operand<i32> {
Nate Begeman07aada82004-08-30 02:28:06 +0000298 let PrintMethod = "printU6ImmOperand";
299}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000300def s16imm : Operand<i32> {
Nate Begemaned428532004-09-04 05:00:00 +0000301 let PrintMethod = "printS16ImmOperand";
302}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000303def u16imm : Operand<i32> {
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000304 let PrintMethod = "printU16ImmOperand";
305}
Chris Lattner841d12d2005-10-18 16:51:22 +0000306def s16immX4 : Operand<i32> { // Multiply imm by 4 before printing.
307 let PrintMethod = "printS16X4ImmOperand";
308}
Chris Lattner8d704112010-11-15 06:09:35 +0000309def directbrtarget : Operand<OtherVT> {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000310 let PrintMethod = "printBranchOperand";
Chris Lattner8d704112010-11-15 06:09:35 +0000311 let EncoderMethod = "getDirectBrEncoding";
312}
313def condbrtarget : Operand<OtherVT> {
Chris Lattnerb8efa6b2010-11-16 01:45:05 +0000314 let PrintMethod = "printBranchOperand";
Chris Lattner8d704112010-11-15 06:09:35 +0000315 let EncoderMethod = "getCondBrEncoding";
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000316}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000317def calltarget : Operand<iPTR> {
Chris Lattner8d704112010-11-15 06:09:35 +0000318 let EncoderMethod = "getDirectBrEncoding";
Chris Lattner3e7f86a2005-11-17 19:16:08 +0000319}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000320def aaddr : Operand<iPTR> {
Nate Begeman422b0ce2005-11-16 00:48:01 +0000321 let PrintMethod = "printAbsAddrOperand";
322}
Nate Begemaned428532004-09-04 05:00:00 +0000323def symbolHi: Operand<i32> {
324 let PrintMethod = "printSymbolHi";
Chris Lattner85cf7d72010-11-15 06:33:39 +0000325 let EncoderMethod = "getHA16Encoding";
Nate Begemaned428532004-09-04 05:00:00 +0000326}
327def symbolLo: Operand<i32> {
328 let PrintMethod = "printSymbolLo";
Chris Lattner85cf7d72010-11-15 06:33:39 +0000329 let EncoderMethod = "getLO16Encoding";
Nate Begemaned428532004-09-04 05:00:00 +0000330}
Nate Begemanadeb43d2005-07-20 22:42:00 +0000331def crbitm: Operand<i8> {
332 let PrintMethod = "printcrbitm";
Chris Lattner7192eb82010-11-15 05:19:25 +0000333 let EncoderMethod = "get_crbitm_encoding";
Nate Begemanadeb43d2005-07-20 22:42:00 +0000334}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000335// Address operands
Chris Lattner059ca0f2006-06-16 21:01:35 +0000336def memri : Operand<iPTR> {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000337 let PrintMethod = "printMemRegImm";
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000338 let MIOperandInfo = (ops i32imm:$imm, ptr_rc:$reg);
Chris Lattnerb7035d02010-11-15 08:22:03 +0000339 let EncoderMethod = "getMemRIEncoding";
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000340}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000341def memrr : Operand<iPTR> {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000342 let PrintMethod = "printMemRegReg";
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000343 let MIOperandInfo = (ops ptr_rc:$offreg, ptr_rc:$ptrreg);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000344}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000345def memrix : Operand<iPTR> { // memri where the imm is shifted 2 bits.
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000346 let PrintMethod = "printMemRegImmShifted";
Chris Lattner0851b4f2006-11-15 19:55:13 +0000347 let MIOperandInfo = (ops i32imm:$imm, ptr_rc:$reg);
Chris Lattner17e2c182010-11-15 08:02:41 +0000348 let EncoderMethod = "getMemRIXEncoding";
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000349}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000350
Chris Lattner6fc40072006-11-04 05:42:48 +0000351// PowerPC Predicate operand. 20 = (0<<5)|20 = always, CR0 is a dummy reg
Chris Lattneraf53a872006-11-04 05:27:39 +0000352// that doesn't matter.
Evan Cheng06aae672007-07-06 23:22:46 +0000353def pred : PredicateOperand<OtherVT, (ops imm, CRRC),
Nate Begemanba8d51c2008-02-13 02:58:33 +0000354 (ops (i32 20), (i32 zero_reg))> {
Chris Lattneraf53a872006-11-04 05:27:39 +0000355 let PrintMethod = "printPredicateOperand";
356}
Chris Lattner0638b262006-11-03 23:53:25 +0000357
Chris Lattnera613d262006-01-12 02:05:36 +0000358// Define PowerPC specific addressing mode.
Evan Chengaf9db752006-10-11 21:03:53 +0000359def iaddr : ComplexPattern<iPTR, 2, "SelectAddrImm", [], []>;
360def xaddr : ComplexPattern<iPTR, 2, "SelectAddrIdx", [], []>;
361def xoaddr : ComplexPattern<iPTR, 2, "SelectAddrIdxOnly",[], []>;
362def ixaddr : ComplexPattern<iPTR, 2, "SelectAddrImmShift", [], []>; // "std"
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000363
Chris Lattner74531e42006-11-16 00:41:37 +0000364/// This is just the offset part of iaddr, used for preinc.
365def iaddroff : ComplexPattern<iPTR, 1, "SelectAddrImmOffs", [], []>;
Hal Finkelac81cc32012-06-19 02:34:32 +0000366def xaddroff : ComplexPattern<iPTR, 1, "SelectAddrIdxOffs", [], []>;
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000367
Evan Cheng8c75ef92005-12-14 22:07:12 +0000368//===----------------------------------------------------------------------===//
369// PowerPC Instruction Predicate Definitions.
Evan Cheng152b7e12007-10-23 06:42:42 +0000370def In32BitMode : Predicate<"!PPCSubTarget.isPPC64()">;
371def In64BitMode : Predicate<"PPCSubTarget.isPPC64()">;
Hal Finkelc6d08f12011-10-17 04:03:49 +0000372def IsBookE : Predicate<"PPCSubTarget.isBookE()">;
Chris Lattner6a5339b2006-11-14 18:44:47 +0000373
Chris Lattner47f01f12005-09-08 19:50:41 +0000374//===----------------------------------------------------------------------===//
375// PowerPC Instruction Definitions.
376
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000377// Pseudo-instructions:
Chris Lattner47f01f12005-09-08 19:50:41 +0000378
Chris Lattner88d211f2006-03-12 09:13:49 +0000379let hasCtrlDep = 1 in {
Evan Cheng071a2792007-09-11 19:55:27 +0000380let Defs = [R1], Uses = [R1] in {
Will Schmidt91638152012-10-04 18:14:28 +0000381def ADJCALLSTACKDOWN : Pseudo<(outs), (ins u16imm:$amt), "#ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000382 [(callseq_start timm:$amt)]>;
Will Schmidt91638152012-10-04 18:14:28 +0000383def ADJCALLSTACKUP : Pseudo<(outs), (ins u16imm:$amt1, u16imm:$amt2), "#ADJCALLSTACKUP $amt1 $amt2",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000384 [(callseq_end timm:$amt1, timm:$amt2)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000385}
Chris Lattner1877ec92006-03-13 21:52:10 +0000386
Evan Cheng64d80e32007-07-19 01:14:50 +0000387def UPDATE_VRSAVE : Pseudo<(outs GPRC:$rD), (ins GPRC:$rS),
Chris Lattner1877ec92006-03-13 21:52:10 +0000388 "UPDATE_VRSAVE $rD, $rS", []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000389}
Jim Laskey2f616bf2006-11-16 22:43:37 +0000390
Evan Cheng071a2792007-09-11 19:55:27 +0000391let Defs = [R1], Uses = [R1] in
Will Schmidt91638152012-10-04 18:14:28 +0000392def DYNALLOC : Pseudo<(outs GPRC:$result), (ins GPRC:$negsize, memri:$fpsi), "#DYNALLOC",
Jim Laskey2f616bf2006-11-16 22:43:37 +0000393 [(set GPRC:$result,
Evan Cheng071a2792007-09-11 19:55:27 +0000394 (PPCdynalloc GPRC:$negsize, iaddr:$fpsi))]>;
Jim Laskey2f616bf2006-11-16 22:43:37 +0000395
Dan Gohman533297b2009-10-29 18:10:34 +0000396// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded after
397// instruction selection into a branch sequence.
398let usesCustomInserter = 1, // Expanded after instruction selection.
Chris Lattner88d211f2006-03-12 09:13:49 +0000399 PPC970_Single = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000400 def SELECT_CC_I4 : Pseudo<(outs GPRC:$dst), (ins CRRC:$cond, GPRC:$T, GPRC:$F,
Will Schmidt91638152012-10-04 18:14:28 +0000401 i32imm:$BROPC), "#SELECT_CC_I4",
Chris Lattner54689662006-09-27 02:55:21 +0000402 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000403 def SELECT_CC_I8 : Pseudo<(outs G8RC:$dst), (ins CRRC:$cond, G8RC:$T, G8RC:$F,
Will Schmidt91638152012-10-04 18:14:28 +0000404 i32imm:$BROPC), "#SELECT_CC_I8",
Chris Lattner54689662006-09-27 02:55:21 +0000405 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000406 def SELECT_CC_F4 : Pseudo<(outs F4RC:$dst), (ins CRRC:$cond, F4RC:$T, F4RC:$F,
Will Schmidt91638152012-10-04 18:14:28 +0000407 i32imm:$BROPC), "#SELECT_CC_F4",
Chris Lattner54689662006-09-27 02:55:21 +0000408 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000409 def SELECT_CC_F8 : Pseudo<(outs F8RC:$dst), (ins CRRC:$cond, F8RC:$T, F8RC:$F,
Will Schmidt91638152012-10-04 18:14:28 +0000410 i32imm:$BROPC), "#SELECT_CC_F8",
Chris Lattner54689662006-09-27 02:55:21 +0000411 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000412 def SELECT_CC_VRRC: Pseudo<(outs VRRC:$dst), (ins CRRC:$cond, VRRC:$T, VRRC:$F,
Will Schmidt91638152012-10-04 18:14:28 +0000413 i32imm:$BROPC), "#SELECT_CC_VRRC",
Chris Lattner54689662006-09-27 02:55:21 +0000414 []>;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000415}
416
Bill Wendling7194aaf2008-03-03 22:19:16 +0000417// SPILL_CR - Indicate that we're dumping the CR register, so we'll need to
418// scavenge a register for it.
Hal Finkelae37cd02011-12-07 06:33:57 +0000419let mayStore = 1 in
420def SPILL_CR : Pseudo<(outs), (ins CRRC:$cond, memri:$F),
Will Schmidt91638152012-10-04 18:14:28 +0000421 "#SPILL_CR", []>;
Bill Wendling7194aaf2008-03-03 22:19:16 +0000422
Hal Finkeld21e9302011-12-06 20:55:36 +0000423// RESTORE_CR - Indicate that we're restoring the CR register (previously
424// spilled), so we'll need to scavenge a register for it.
Hal Finkelae37cd02011-12-07 06:33:57 +0000425let mayLoad = 1 in
426def RESTORE_CR : Pseudo<(outs CRRC:$cond), (ins memri:$F),
Will Schmidt91638152012-10-04 18:14:28 +0000427 "#RESTORE_CR", []>;
Hal Finkeld21e9302011-12-06 20:55:36 +0000428
Evan Chengffbacca2007-07-21 00:34:19 +0000429let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7 in {
Will Schmidtd8755332012-10-05 15:16:11 +0000430 let isCodeGenOnly = 1, isReturn = 1, Uses = [LR, RM] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000431 def BLR : XLForm_2_br<19, 16, 0, (outs), (ins pred:$p),
Chris Lattner6fc40072006-11-04 05:42:48 +0000432 "b${p:cc}lr ${p:reg}", BrB,
433 [(retflag)]>;
Dale Johannesen639076f2008-10-23 20:41:28 +0000434 let isBranch = 1, isIndirectBranch = 1, Uses = [CTR] in
Owen Anderson20ab2902007-11-12 07:39:39 +0000435 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +0000436}
437
Chris Lattner7a823bd2005-02-15 20:26:49 +0000438let Defs = [LR] in
Will Schmidt91638152012-10-04 18:14:28 +0000439 def MovePCtoLR : Pseudo<(outs), (ins), "#MovePCtoLR", []>,
Chris Lattner88d211f2006-03-12 09:13:49 +0000440 PPC970_Unit_BRU;
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000441
Evan Chengffbacca2007-07-21 00:34:19 +0000442let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7 in {
Chris Lattner594f4c62006-10-13 19:10:34 +0000443 let isBarrier = 1 in {
Chris Lattner8d704112010-11-15 06:09:35 +0000444 def B : IForm<18, 0, 0, (outs), (ins directbrtarget:$dst),
Chris Lattner1e484782005-12-04 18:42:54 +0000445 "b $dst", BrB,
446 [(br bb:$dst)]>;
Chris Lattner594f4c62006-10-13 19:10:34 +0000447 }
Chris Lattnerdd998852004-11-22 23:07:01 +0000448
Chris Lattner18258c62006-11-17 22:37:34 +0000449 // BCC represents an arbitrary conditional branch on a predicate.
450 // FIXME: should be able to write a pattern for PPCcondbranch, but can't use
Will Schmidtd8755332012-10-05 15:16:11 +0000451 // a two-value operand where a dag node expects two operands. :(
452 let isCodeGenOnly = 1 in
453 def BCC : BForm<16, 0, 0, (outs), (ins pred:$cond, condbrtarget:$dst),
454 "b${cond:cc} ${cond:reg}, $dst"
455 /*[(PPCcondbranch CRRC:$crS, imm:$opc, bb:$dst)]*/>;
Hal Finkel99f823f2012-06-08 15:38:21 +0000456
457 let Defs = [CTR], Uses = [CTR] in {
Ulrich Weigand18430432012-11-13 19:15:52 +0000458 def BDZ : BForm_1<16, 18, 0, 0, (outs), (ins condbrtarget:$dst),
459 "bdz $dst">;
460 def BDNZ : BForm_1<16, 16, 0, 0, (outs), (ins condbrtarget:$dst),
461 "bdnz $dst">;
Hal Finkel99f823f2012-06-08 15:38:21 +0000462 }
Misha Brukmanb2edb442004-06-28 18:23:35 +0000463}
464
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000465// Darwin ABI Calls.
Roman Divackye46137f2012-03-06 16:41:49 +0000466let isCall = 1, PPC970_Unit = 7, Defs = [LR] in {
Misha Brukmanc661c302004-06-30 22:00:45 +0000467 // Convenient aliases for call instructions
Dale Johannesenb384ab92008-10-29 18:26:45 +0000468 let Uses = [RM] in {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000469 def BL_Darwin : IForm<18, 0, 1,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000470 (outs), (ins calltarget:$func),
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000471 "bl $func", BrB, []>; // See Pat patterns below.
472 def BLA_Darwin : IForm<18, 1, 1,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000473 (outs), (ins aaddr:$func),
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000474 "bla $func", BrB, [(PPCcall_Darwin (i32 imm:$func))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +0000475 }
476 let Uses = [CTR, RM] in {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000477 def BCTRL_Darwin : XLForm_2_ext<19, 528, 20, 0, 1,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000478 (outs), (ins),
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000479 "bctrl", BrB,
480 [(PPCbctrl_Darwin)]>, Requires<[In32BitMode]>;
Dale Johannesen639076f2008-10-23 20:41:28 +0000481 }
Chris Lattner9f0bc652007-02-25 05:34:32 +0000482}
483
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000484// SVR4 ABI Calls.
Roman Divackye46137f2012-03-06 16:41:49 +0000485let isCall = 1, PPC970_Unit = 7, Defs = [LR] in {
Chris Lattner9f0bc652007-02-25 05:34:32 +0000486 // Convenient aliases for call instructions
Dale Johannesenb384ab92008-10-29 18:26:45 +0000487 let Uses = [RM] in {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000488 def BL_SVR4 : IForm<18, 0, 1,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000489 (outs), (ins calltarget:$func),
Dale Johannesenb384ab92008-10-29 18:26:45 +0000490 "bl $func", BrB, []>; // See Pat patterns below.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000491 def BLA_SVR4 : IForm<18, 1, 1,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000492 (outs), (ins aaddr:$func),
Dale Johannesenb384ab92008-10-29 18:26:45 +0000493 "bla $func", BrB,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000494 [(PPCcall_SVR4 (i32 imm:$func))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +0000495 }
496 let Uses = [CTR, RM] in {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000497 def BCTRL_SVR4 : XLForm_2_ext<19, 528, 20, 0, 1,
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000498 (outs), (ins),
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000499 "bctrl", BrB,
500 [(PPCbctrl_SVR4)]>, Requires<[In32BitMode]>;
Dale Johannesen639076f2008-10-23 20:41:28 +0000501 }
Misha Brukman5fa2b022004-06-29 23:37:36 +0000502}
503
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000504
Dale Johannesenb384ab92008-10-29 18:26:45 +0000505let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000506def TCRETURNdi :Pseudo< (outs),
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000507 (ins calltarget:$dst, i32imm:$offset),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000508 "#TC_RETURNd $dst $offset",
509 []>;
510
511
Dale Johannesenb384ab92008-10-29 18:26:45 +0000512let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000513def TCRETURNai :Pseudo<(outs), (ins aaddr:$func, i32imm:$offset),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000514 "#TC_RETURNa $func $offset",
515 [(PPCtc_return (i32 imm:$func), imm:$offset)]>;
516
Dale Johannesenb384ab92008-10-29 18:26:45 +0000517let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000518def TCRETURNri : Pseudo<(outs), (ins CTRRC:$dst, i32imm:$offset),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000519 "#TC_RETURNr $dst $offset",
520 []>;
521
522
523let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7, isBranch = 1,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000524 isIndirectBranch = 1, isCall = 1, isReturn = 1, Uses = [CTR, RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000525def TAILBCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>,
526 Requires<[In32BitMode]>;
527
528
529
530let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000531 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000532def TAILB : IForm<18, 0, 0, (outs), (ins calltarget:$dst),
533 "b $dst", BrB,
534 []>;
535
536
537let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000538 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000539def TAILBA : IForm<18, 0, 0, (outs), (ins aaddr:$dst),
540 "ba $dst", BrB,
541 []>;
542
543
Chris Lattner001db452006-06-06 21:29:23 +0000544// DCB* instructions.
Evan Cheng64d80e32007-07-19 01:14:50 +0000545def DCBA : DCB_Form<758, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000546 "dcba $dst", LdStDCBF, [(int_ppc_dcba xoaddr:$dst)]>,
547 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000548def DCBF : DCB_Form<86, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000549 "dcbf $dst", LdStDCBF, [(int_ppc_dcbf xoaddr:$dst)]>,
550 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000551def DCBI : DCB_Form<470, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000552 "dcbi $dst", LdStDCBF, [(int_ppc_dcbi xoaddr:$dst)]>,
553 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000554def DCBST : DCB_Form<54, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000555 "dcbst $dst", LdStDCBF, [(int_ppc_dcbst xoaddr:$dst)]>,
556 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000557def DCBT : DCB_Form<278, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000558 "dcbt $dst", LdStDCBF, [(int_ppc_dcbt xoaddr:$dst)]>,
559 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000560def DCBTST : DCB_Form<246, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000561 "dcbtst $dst", LdStDCBF, [(int_ppc_dcbtst xoaddr:$dst)]>,
562 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000563def DCBZ : DCB_Form<1014, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000564 "dcbz $dst", LdStDCBF, [(int_ppc_dcbz xoaddr:$dst)]>,
565 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000566def DCBZL : DCB_Form<1014, 1, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000567 "dcbzl $dst", LdStDCBF, [(int_ppc_dcbzl xoaddr:$dst)]>,
568 PPC970_DGroup_Single;
Chris Lattner26e552b2006-11-14 19:19:53 +0000569
Hal Finkel19aa2b52012-04-01 20:08:17 +0000570def : Pat<(prefetch xoaddr:$dst, (i32 0), imm, (i32 1)),
571 (DCBT xoaddr:$dst)>;
572
Evan Cheng53301922008-07-12 02:23:19 +0000573// Atomic operations
Dan Gohman533297b2009-10-29 18:10:34 +0000574let usesCustomInserter = 1 in {
Jakob Stoklund Olesencf3a7482011-04-04 17:07:09 +0000575 let Defs = [CR0] in {
Dale Johannesen97efa362008-08-28 17:53:09 +0000576 def ATOMIC_LOAD_ADD_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000577 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_ADD_I8",
Dale Johannesen97efa362008-08-28 17:53:09 +0000578 [(set GPRC:$dst, (atomic_load_add_8 xoaddr:$ptr, GPRC:$incr))]>;
579 def ATOMIC_LOAD_SUB_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000580 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_SUB_I8",
Dale Johannesen97efa362008-08-28 17:53:09 +0000581 [(set GPRC:$dst, (atomic_load_sub_8 xoaddr:$ptr, GPRC:$incr))]>;
582 def ATOMIC_LOAD_AND_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000583 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_AND_I8",
Dale Johannesen97efa362008-08-28 17:53:09 +0000584 [(set GPRC:$dst, (atomic_load_and_8 xoaddr:$ptr, GPRC:$incr))]>;
585 def ATOMIC_LOAD_OR_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000586 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_OR_I8",
Dale Johannesen97efa362008-08-28 17:53:09 +0000587 [(set GPRC:$dst, (atomic_load_or_8 xoaddr:$ptr, GPRC:$incr))]>;
588 def ATOMIC_LOAD_XOR_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000589 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "ATOMIC_LOAD_XOR_I8",
Dale Johannesen97efa362008-08-28 17:53:09 +0000590 [(set GPRC:$dst, (atomic_load_xor_8 xoaddr:$ptr, GPRC:$incr))]>;
591 def ATOMIC_LOAD_NAND_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000592 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_NAND_I8",
Dale Johannesen97efa362008-08-28 17:53:09 +0000593 [(set GPRC:$dst, (atomic_load_nand_8 xoaddr:$ptr, GPRC:$incr))]>;
594 def ATOMIC_LOAD_ADD_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000595 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_ADD_I16",
Dale Johannesen97efa362008-08-28 17:53:09 +0000596 [(set GPRC:$dst, (atomic_load_add_16 xoaddr:$ptr, GPRC:$incr))]>;
597 def ATOMIC_LOAD_SUB_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000598 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_SUB_I16",
Dale Johannesen97efa362008-08-28 17:53:09 +0000599 [(set GPRC:$dst, (atomic_load_sub_16 xoaddr:$ptr, GPRC:$incr))]>;
600 def ATOMIC_LOAD_AND_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000601 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_AND_I16",
Dale Johannesen97efa362008-08-28 17:53:09 +0000602 [(set GPRC:$dst, (atomic_load_and_16 xoaddr:$ptr, GPRC:$incr))]>;
603 def ATOMIC_LOAD_OR_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000604 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_OR_I16",
Dale Johannesen97efa362008-08-28 17:53:09 +0000605 [(set GPRC:$dst, (atomic_load_or_16 xoaddr:$ptr, GPRC:$incr))]>;
606 def ATOMIC_LOAD_XOR_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000607 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_XOR_I16",
Dale Johannesen97efa362008-08-28 17:53:09 +0000608 [(set GPRC:$dst, (atomic_load_xor_16 xoaddr:$ptr, GPRC:$incr))]>;
609 def ATOMIC_LOAD_NAND_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000610 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_NAND_I16",
Dale Johannesen97efa362008-08-28 17:53:09 +0000611 [(set GPRC:$dst, (atomic_load_nand_16 xoaddr:$ptr, GPRC:$incr))]>;
Evan Cheng53301922008-07-12 02:23:19 +0000612 def ATOMIC_LOAD_ADD_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000613 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_ADD_I32",
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000614 [(set GPRC:$dst, (atomic_load_add_32 xoaddr:$ptr, GPRC:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000615 def ATOMIC_LOAD_SUB_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000616 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_SUB_I32",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000617 [(set GPRC:$dst, (atomic_load_sub_32 xoaddr:$ptr, GPRC:$incr))]>;
618 def ATOMIC_LOAD_AND_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000619 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_AND_I32",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000620 [(set GPRC:$dst, (atomic_load_and_32 xoaddr:$ptr, GPRC:$incr))]>;
621 def ATOMIC_LOAD_OR_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000622 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_OR_I32",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000623 [(set GPRC:$dst, (atomic_load_or_32 xoaddr:$ptr, GPRC:$incr))]>;
624 def ATOMIC_LOAD_XOR_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000625 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_XOR_I32",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000626 [(set GPRC:$dst, (atomic_load_xor_32 xoaddr:$ptr, GPRC:$incr))]>;
627 def ATOMIC_LOAD_NAND_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000628 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr), "#ATOMIC_LOAD_NAND_I32",
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000629 [(set GPRC:$dst, (atomic_load_nand_32 xoaddr:$ptr, GPRC:$incr))]>;
630
Dale Johannesen97efa362008-08-28 17:53:09 +0000631 def ATOMIC_CMP_SWAP_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000632 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$old, GPRC:$new), "#ATOMIC_CMP_SWAP_I8",
Dale Johannesen97efa362008-08-28 17:53:09 +0000633 [(set GPRC:$dst,
634 (atomic_cmp_swap_8 xoaddr:$ptr, GPRC:$old, GPRC:$new))]>;
635 def ATOMIC_CMP_SWAP_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000636 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$old, GPRC:$new), "#ATOMIC_CMP_SWAP_I16 $dst $ptr $old $new",
Dale Johannesen97efa362008-08-28 17:53:09 +0000637 [(set GPRC:$dst,
638 (atomic_cmp_swap_16 xoaddr:$ptr, GPRC:$old, GPRC:$new))]>;
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000639 def ATOMIC_CMP_SWAP_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000640 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$old, GPRC:$new), "#ATOMIC_CMP_SWAP_I32 $dst $ptr $old $new",
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000641 [(set GPRC:$dst,
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000642 (atomic_cmp_swap_32 xoaddr:$ptr, GPRC:$old, GPRC:$new))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000643
Dale Johannesen97efa362008-08-28 17:53:09 +0000644 def ATOMIC_SWAP_I8 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000645 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$new), "#ATOMIC_SWAP_i8",
Dale Johannesen97efa362008-08-28 17:53:09 +0000646 [(set GPRC:$dst, (atomic_swap_8 xoaddr:$ptr, GPRC:$new))]>;
647 def ATOMIC_SWAP_I16 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000648 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$new), "#ATOMIC_SWAP_I16",
Dale Johannesen97efa362008-08-28 17:53:09 +0000649 [(set GPRC:$dst, (atomic_swap_16 xoaddr:$ptr, GPRC:$new))]>;
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000650 def ATOMIC_SWAP_I32 : Pseudo<
Will Schmidt91638152012-10-04 18:14:28 +0000651 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$new), "#ATOMIC_SWAP_I32",
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000652 [(set GPRC:$dst, (atomic_swap_32 xoaddr:$ptr, GPRC:$new))]>;
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000653 }
Evan Cheng54fc97d2008-04-19 01:30:48 +0000654}
655
Evan Cheng53301922008-07-12 02:23:19 +0000656// Instructions to support atomic operations
657def LWARX : XForm_1<31, 20, (outs GPRC:$rD), (ins memrr:$src),
658 "lwarx $rD, $src", LdStLWARX,
659 [(set GPRC:$rD, (PPClarx xoaddr:$src))]>;
660
661let Defs = [CR0] in
662def STWCX : XForm_1<31, 150, (outs), (ins GPRC:$rS, memrr:$dst),
663 "stwcx. $rS, $dst", LdStSTWCX,
664 [(PPCstcx GPRC:$rS, xoaddr:$dst)]>,
665 isDOT;
666
Dan Gohmaneffc8c52010-05-14 16:46:02 +0000667let isTerminator = 1, isBarrier = 1, hasCtrlDep = 1 in
Hal Finkel20b529b2012-04-01 04:44:16 +0000668def TRAP : XForm_24<31, 4, (outs), (ins), "trap", LdStLoad, [(trap)]>;
Nate Begeman1db3c922008-08-11 17:36:31 +0000669
Chris Lattner26e552b2006-11-14 19:19:53 +0000670//===----------------------------------------------------------------------===//
671// PPC32 Load Instructions.
Nate Begeman07aada82004-08-30 02:28:06 +0000672//
Chris Lattner26e552b2006-11-14 19:19:53 +0000673
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000674// Unindexed (r+i) Loads.
Dan Gohman15511cf2008-12-03 18:15:48 +0000675let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000676def LBZ : DForm_1<34, (outs GPRC:$rD), (ins memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000677 "lbz $rD, $src", LdStLoad,
Evan Cheng466685d2006-10-09 20:57:25 +0000678 [(set GPRC:$rD, (zextloadi8 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000679def LHA : DForm_1<42, (outs GPRC:$rD), (ins memri:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000680 "lha $rD, $src", LdStLHA,
Evan Cheng466685d2006-10-09 20:57:25 +0000681 [(set GPRC:$rD, (sextloadi16 iaddr:$src))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000682 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000683def LHZ : DForm_1<40, (outs GPRC:$rD), (ins memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000684 "lhz $rD, $src", LdStLoad,
Evan Cheng466685d2006-10-09 20:57:25 +0000685 [(set GPRC:$rD, (zextloadi16 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000686def LWZ : DForm_1<32, (outs GPRC:$rD), (ins memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000687 "lwz $rD, $src", LdStLoad,
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000688 [(set GPRC:$rD, (load iaddr:$src))]>;
Chris Lattner302bf9c2006-11-08 02:13:12 +0000689
Evan Cheng64d80e32007-07-19 01:14:50 +0000690def LFS : DForm_1<48, (outs F4RC:$rD), (ins memri:$src),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000691 "lfs $rD, $src", LdStLFD,
Chris Lattner4eab7142006-11-10 02:08:47 +0000692 [(set F4RC:$rD, (load iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000693def LFD : DForm_1<50, (outs F8RC:$rD), (ins memri:$src),
Chris Lattner4eab7142006-11-10 02:08:47 +0000694 "lfd $rD, $src", LdStLFD,
695 [(set F8RC:$rD, (load iaddr:$src))]>;
696
Chris Lattner4eab7142006-11-10 02:08:47 +0000697
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000698// Unindexed (r+i) Loads with Update (preinc).
Dan Gohman41474ba2008-12-03 02:30:17 +0000699let mayLoad = 1 in {
Evan Chengcaf778a2007-08-01 23:07:38 +0000700def LBZU : DForm_1<35, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000701 "lbzu $rD, $addr", LdStLoadUpd,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000702 []>, RegConstraint<"$addr.reg = $ea_result">,
703 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000704
Evan Chengcaf778a2007-08-01 23:07:38 +0000705def LHAU : DForm_1<43, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000706 "lhau $rD, $addr", LdStLHAU,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000707 []>, RegConstraint<"$addr.reg = $ea_result">,
708 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000709
Evan Chengcaf778a2007-08-01 23:07:38 +0000710def LHZU : DForm_1<41, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000711 "lhzu $rD, $addr", LdStLoadUpd,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000712 []>, RegConstraint<"$addr.reg = $ea_result">,
713 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000714
Evan Chengcaf778a2007-08-01 23:07:38 +0000715def LWZU : DForm_1<33, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000716 "lwzu $rD, $addr", LdStLoadUpd,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000717 []>, RegConstraint<"$addr.reg = $ea_result">,
718 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000719
Evan Chengcaf778a2007-08-01 23:07:38 +0000720def LFSU : DForm_1<49, (outs F4RC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000721 "lfsu $rD, $addr", LdStLFDU,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000722 []>, RegConstraint<"$addr.reg = $ea_result">,
723 NoEncode<"$ea_result">;
724
Evan Chengcaf778a2007-08-01 23:07:38 +0000725def LFDU : DForm_1<51, (outs F8RC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000726 "lfdu $rD, $addr", LdStLFDU,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000727 []>, RegConstraint<"$addr.reg = $ea_result">,
728 NoEncode<"$ea_result">;
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000729
730
731// Indexed (r+r) Loads with Update (preinc).
732def LBZUX : XForm_1<31, 119, (outs GPRC:$rD, ptr_rc:$ea_result),
733 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000734 "lbzux $rD, $addr", LdStLoadUpd,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000735 []>, RegConstraint<"$addr.offreg = $ea_result">,
736 NoEncode<"$ea_result">;
737
738def LHAUX : XForm_1<31, 375, (outs GPRC:$rD, ptr_rc:$ea_result),
739 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000740 "lhaux $rD, $addr", LdStLHAU,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000741 []>, RegConstraint<"$addr.offreg = $ea_result">,
742 NoEncode<"$ea_result">;
743
Ulrich Weigand8f887362012-11-13 19:21:31 +0000744def LHZUX : XForm_1<31, 311, (outs GPRC:$rD, ptr_rc:$ea_result),
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000745 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000746 "lhzux $rD, $addr", LdStLoadUpd,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000747 []>, RegConstraint<"$addr.offreg = $ea_result">,
748 NoEncode<"$ea_result">;
749
750def LWZUX : XForm_1<31, 55, (outs GPRC:$rD, ptr_rc:$ea_result),
751 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000752 "lwzux $rD, $addr", LdStLoadUpd,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000753 []>, RegConstraint<"$addr.offreg = $ea_result">,
754 NoEncode<"$ea_result">;
755
756def LFSUX : XForm_1<31, 567, (outs F4RC:$rD, ptr_rc:$ea_result),
757 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000758 "lfsux $rD, $addr", LdStLFDU,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000759 []>, RegConstraint<"$addr.offreg = $ea_result">,
760 NoEncode<"$ea_result">;
761
762def LFDUX : XForm_1<31, 631, (outs F8RC:$rD, ptr_rc:$ea_result),
763 (ins memrr:$addr),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000764 "lfdux $rD, $addr", LdStLFDU,
Hal Finkel0fcdd8b2012-06-20 15:43:03 +0000765 []>, RegConstraint<"$addr.offreg = $ea_result">,
766 NoEncode<"$ea_result">;
Nate Begemanb816f022004-10-07 22:30:03 +0000767}
Dan Gohman41474ba2008-12-03 02:30:17 +0000768}
Chris Lattner302bf9c2006-11-08 02:13:12 +0000769
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000770// Indexed (r+r) Loads.
Chris Lattner26e552b2006-11-14 19:19:53 +0000771//
Dan Gohman15511cf2008-12-03 18:15:48 +0000772let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000773def LBZX : XForm_1<31, 87, (outs GPRC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000774 "lbzx $rD, $src", LdStLoad,
Chris Lattner26e552b2006-11-14 19:19:53 +0000775 [(set GPRC:$rD, (zextloadi8 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000776def LHAX : XForm_1<31, 343, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000777 "lhax $rD, $src", LdStLHA,
778 [(set GPRC:$rD, (sextloadi16 xaddr:$src))]>,
779 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000780def LHZX : XForm_1<31, 279, (outs GPRC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000781 "lhzx $rD, $src", LdStLoad,
Chris Lattner26e552b2006-11-14 19:19:53 +0000782 [(set GPRC:$rD, (zextloadi16 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000783def LWZX : XForm_1<31, 23, (outs GPRC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000784 "lwzx $rD, $src", LdStLoad,
Chris Lattner26e552b2006-11-14 19:19:53 +0000785 [(set GPRC:$rD, (load xaddr:$src))]>;
786
787
Evan Cheng64d80e32007-07-19 01:14:50 +0000788def LHBRX : XForm_1<31, 790, (outs GPRC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000789 "lhbrx $rD, $src", LdStLoad,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000790 [(set GPRC:$rD, (PPClbrx xoaddr:$src, i16))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000791def LWBRX : XForm_1<31, 534, (outs GPRC:$rD), (ins memrr:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000792 "lwbrx $rD, $src", LdStLoad,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000793 [(set GPRC:$rD, (PPClbrx xoaddr:$src, i32))]>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000794
Evan Cheng64d80e32007-07-19 01:14:50 +0000795def LFSX : XForm_25<31, 535, (outs F4RC:$frD), (ins memrr:$src),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000796 "lfsx $frD, $src", LdStLFD,
Chris Lattner26e552b2006-11-14 19:19:53 +0000797 [(set F4RC:$frD, (load xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000798def LFDX : XForm_25<31, 599, (outs F8RC:$frD), (ins memrr:$src),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000799 "lfdx $frD, $src", LdStLFD,
Chris Lattner26e552b2006-11-14 19:19:53 +0000800 [(set F8RC:$frD, (load xaddr:$src))]>;
801}
802
803//===----------------------------------------------------------------------===//
804// PPC32 Store Instructions.
805//
806
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000807// Unindexed (r+i) Stores.
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000808let PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000809def STB : DForm_1<38, (outs), (ins GPRC:$rS, memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000810 "stb $rS, $src", LdStStore,
Chris Lattner26e552b2006-11-14 19:19:53 +0000811 [(truncstorei8 GPRC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000812def STH : DForm_1<44, (outs), (ins GPRC:$rS, memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000813 "sth $rS, $src", LdStStore,
Chris Lattner26e552b2006-11-14 19:19:53 +0000814 [(truncstorei16 GPRC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000815def STW : DForm_1<36, (outs), (ins GPRC:$rS, memri:$src),
Hal Finkel20b529b2012-04-01 04:44:16 +0000816 "stw $rS, $src", LdStStore,
Chris Lattner26e552b2006-11-14 19:19:53 +0000817 [(store GPRC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000818def STFS : DForm_1<52, (outs), (ins F4RC:$rS, memri:$dst),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000819 "stfs $rS, $dst", LdStSTFD,
Chris Lattner26e552b2006-11-14 19:19:53 +0000820 [(store F4RC:$rS, iaddr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000821def STFD : DForm_1<54, (outs), (ins F8RC:$rS, memri:$dst),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000822 "stfd $rS, $dst", LdStSTFD,
Chris Lattner26e552b2006-11-14 19:19:53 +0000823 [(store F8RC:$rS, iaddr:$dst)]>;
824}
825
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000826// Unindexed (r+i) Stores with Update (preinc).
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000827let PPC970_Unit = 2 in {
Chris Lattnerb7035d02010-11-15 08:22:03 +0000828def STBU : DForm_1a<39, (outs ptr_rc:$ea_res), (ins GPRC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000829 symbolLo:$ptroff, ptr_rc:$ptrreg),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000830 "stbu $rS, $ptroff($ptrreg)", LdStStoreUpd,
Chris Lattner74531e42006-11-16 00:41:37 +0000831 [(set ptr_rc:$ea_res,
832 (pre_truncsti8 GPRC:$rS, ptr_rc:$ptrreg,
833 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000834 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattnerb7035d02010-11-15 08:22:03 +0000835def STHU : DForm_1a<45, (outs ptr_rc:$ea_res), (ins GPRC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000836 symbolLo:$ptroff, ptr_rc:$ptrreg),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000837 "sthu $rS, $ptroff($ptrreg)", LdStStoreUpd,
Chris Lattner74531e42006-11-16 00:41:37 +0000838 [(set ptr_rc:$ea_res,
839 (pre_truncsti16 GPRC:$rS, ptr_rc:$ptrreg,
840 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000841 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattnerb7035d02010-11-15 08:22:03 +0000842def STWU : DForm_1a<37, (outs ptr_rc:$ea_res), (ins GPRC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000843 symbolLo:$ptroff, ptr_rc:$ptrreg),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000844 "stwu $rS, $ptroff($ptrreg)", LdStStoreUpd,
Chris Lattner74531e42006-11-16 00:41:37 +0000845 [(set ptr_rc:$ea_res, (pre_store GPRC:$rS, ptr_rc:$ptrreg,
846 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000847 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattnerb7035d02010-11-15 08:22:03 +0000848def STFSU : DForm_1a<37, (outs ptr_rc:$ea_res), (ins F4RC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000849 symbolLo:$ptroff, ptr_rc:$ptrreg),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000850 "stfsu $rS, $ptroff($ptrreg)", LdStSTFDU,
Chris Lattner74531e42006-11-16 00:41:37 +0000851 [(set ptr_rc:$ea_res, (pre_store F4RC:$rS, ptr_rc:$ptrreg,
852 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000853 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattnerb7035d02010-11-15 08:22:03 +0000854def STFDU : DForm_1a<37, (outs ptr_rc:$ea_res), (ins F8RC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000855 symbolLo:$ptroff, ptr_rc:$ptrreg),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000856 "stfdu $rS, $ptroff($ptrreg)", LdStSTFDU,
Chris Lattner74531e42006-11-16 00:41:37 +0000857 [(set ptr_rc:$ea_res, (pre_store F8RC:$rS, ptr_rc:$ptrreg,
858 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000859 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000860}
861
862
Chris Lattner26e552b2006-11-14 19:19:53 +0000863// Indexed (r+r) Stores.
864//
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000865let PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000866def STBX : XForm_8<31, 215, (outs), (ins GPRC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000867 "stbx $rS, $dst", LdStStore,
Chris Lattner26e552b2006-11-14 19:19:53 +0000868 [(truncstorei8 GPRC:$rS, xaddr:$dst)]>,
869 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000870def STHX : XForm_8<31, 407, (outs), (ins GPRC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000871 "sthx $rS, $dst", LdStStore,
Chris Lattner26e552b2006-11-14 19:19:53 +0000872 [(truncstorei16 GPRC:$rS, xaddr:$dst)]>,
873 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000874def STWX : XForm_8<31, 151, (outs), (ins GPRC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000875 "stwx $rS, $dst", LdStStore,
Chris Lattner26e552b2006-11-14 19:19:53 +0000876 [(store GPRC:$rS, xaddr:$dst)]>,
877 PPC970_DGroup_Cracked;
Hal Finkelac81cc32012-06-19 02:34:32 +0000878
879def STBUX : XForm_8<31, 247, (outs ptr_rc:$ea_res),
880 (ins GPRC:$rS, ptr_rc:$ptroff, ptr_rc:$ptrreg),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000881 "stbux $rS, $ptroff, $ptrreg", LdStStoreUpd,
Hal Finkelac81cc32012-06-19 02:34:32 +0000882 [(set ptr_rc:$ea_res,
883 (pre_truncsti8 GPRC:$rS,
884 ptr_rc:$ptrreg, xaddroff:$ptroff))]>,
885 RegConstraint<"$ptroff = $ea_res">, NoEncode<"$ea_res">,
886 PPC970_DGroup_Cracked;
887
888def STHUX : XForm_8<31, 439, (outs ptr_rc:$ea_res),
889 (ins GPRC:$rS, ptr_rc:$ptroff, ptr_rc:$ptrreg),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000890 "sthux $rS, $ptroff, $ptrreg", LdStStoreUpd,
Hal Finkelac81cc32012-06-19 02:34:32 +0000891 [(set ptr_rc:$ea_res,
892 (pre_truncsti16 GPRC:$rS,
893 ptr_rc:$ptrreg, xaddroff:$ptroff))]>,
894 RegConstraint<"$ptroff = $ea_res">, NoEncode<"$ea_res">,
895 PPC970_DGroup_Cracked;
896
897def STWUX : XForm_8<31, 183, (outs ptr_rc:$ea_res),
898 (ins GPRC:$rS, ptr_rc:$ptroff, ptr_rc:$ptrreg),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000899 "stwux $rS, $ptroff, $ptrreg", LdStStoreUpd,
Hal Finkelac81cc32012-06-19 02:34:32 +0000900 [(set ptr_rc:$ea_res,
901 (pre_store GPRC:$rS, ptr_rc:$ptrreg, xaddroff:$ptroff))]>,
902 RegConstraint<"$ptroff = $ea_res">, NoEncode<"$ea_res">,
903 PPC970_DGroup_Cracked;
904
905def STFSUX : XForm_8<31, 695, (outs ptr_rc:$ea_res),
906 (ins F4RC:$rS, ptr_rc:$ptroff, ptr_rc:$ptrreg),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000907 "stfsux $rS, $ptroff, $ptrreg", LdStSTFDU,
Hal Finkelac81cc32012-06-19 02:34:32 +0000908 [(set ptr_rc:$ea_res,
909 (pre_store F4RC:$rS, ptr_rc:$ptrreg, xaddroff:$ptroff))]>,
910 RegConstraint<"$ptroff = $ea_res">, NoEncode<"$ea_res">,
911 PPC970_DGroup_Cracked;
912
913def STFDUX : XForm_8<31, 759, (outs ptr_rc:$ea_res),
914 (ins F8RC:$rS, ptr_rc:$ptroff, ptr_rc:$ptrreg),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000915 "stfdux $rS, $ptroff, $ptrreg", LdStSTFDU,
Hal Finkelac81cc32012-06-19 02:34:32 +0000916 [(set ptr_rc:$ea_res,
917 (pre_store F8RC:$rS, ptr_rc:$ptrreg, xaddroff:$ptroff))]>,
918 RegConstraint<"$ptroff = $ea_res">, NoEncode<"$ea_res">,
919 PPC970_DGroup_Cracked;
920
Evan Cheng64d80e32007-07-19 01:14:50 +0000921def STHBRX: XForm_8<31, 918, (outs), (ins GPRC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000922 "sthbrx $rS, $dst", LdStStore,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000923 [(PPCstbrx GPRC:$rS, xoaddr:$dst, i16)]>,
Chris Lattner26e552b2006-11-14 19:19:53 +0000924 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000925def STWBRX: XForm_8<31, 662, (outs), (ins GPRC:$rS, memrr:$dst),
Hal Finkel20b529b2012-04-01 04:44:16 +0000926 "stwbrx $rS, $dst", LdStStore,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000927 [(PPCstbrx GPRC:$rS, xoaddr:$dst, i32)]>,
Chris Lattner26e552b2006-11-14 19:19:53 +0000928 PPC970_DGroup_Cracked;
929
Evan Cheng64d80e32007-07-19 01:14:50 +0000930def STFIWX: XForm_28<31, 983, (outs), (ins F8RC:$frS, memrr:$dst),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000931 "stfiwx $frS, $dst", LdStSTFD,
Chris Lattner26e552b2006-11-14 19:19:53 +0000932 [(PPCstfiwx F8RC:$frS, xoaddr:$dst)]>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000933
Evan Cheng64d80e32007-07-19 01:14:50 +0000934def STFSX : XForm_28<31, 663, (outs), (ins F4RC:$frS, memrr:$dst),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000935 "stfsx $frS, $dst", LdStSTFD,
Chris Lattner26e552b2006-11-14 19:19:53 +0000936 [(store F4RC:$frS, xaddr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000937def STFDX : XForm_28<31, 727, (outs), (ins F8RC:$frS, memrr:$dst),
Hal Finkel8dc440a2012-08-28 02:49:14 +0000938 "stfdx $frS, $dst", LdStSTFD,
Chris Lattner26e552b2006-11-14 19:19:53 +0000939 [(store F8RC:$frS, xaddr:$dst)]>;
940}
941
Dale Johannesenf87d6c02008-08-22 17:20:54 +0000942def SYNC : XForm_24_sync<31, 598, (outs), (ins),
943 "sync", LdStSync,
944 [(int_ppc_sync)]>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000945
946//===----------------------------------------------------------------------===//
947// PPC32 Arithmetic Instructions.
948//
Chris Lattner302bf9c2006-11-08 02:13:12 +0000949
Chris Lattner88d211f2006-03-12 09:13:49 +0000950let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000951def ADDI : DForm_2<14, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Hal Finkel16803092012-06-12 19:01:24 +0000952 "addi $rD, $rA, $imm", IntSimple,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000953 [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>;
Roman Divackyfd42ed62012-06-04 17:36:38 +0000954def ADDIL : DForm_2<14, (outs GPRC:$rD), (ins GPRC:$rA, symbolLo:$imm),
Hal Finkel16803092012-06-12 19:01:24 +0000955 "addi $rD, $rA, $imm", IntSimple,
Roman Divackyfd42ed62012-06-04 17:36:38 +0000956 [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000957let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000958def ADDIC : DForm_2<12, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000959 "addic $rD, $rA, $imm", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000960 [(set GPRC:$rD, (addc GPRC:$rA, immSExt16:$imm))]>,
961 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000962def ADDICo : DForm_2<13, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000963 "addic. $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000964 []>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000965}
Evan Cheng64d80e32007-07-19 01:14:50 +0000966def ADDIS : DForm_2<15, (outs GPRC:$rD), (ins GPRC:$rA, symbolHi:$imm),
Hal Finkel16803092012-06-12 19:01:24 +0000967 "addis $rD, $rA, $imm", IntSimple,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000968 [(set GPRC:$rD, (add GPRC:$rA, imm16ShiftedSExt:$imm))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000969def LA : DForm_2<14, (outs GPRC:$rD), (ins GPRC:$rA, symbolLo:$sym),
Jim Laskey53842142005-10-19 19:51:16 +0000970 "la $rD, $sym($rA)", IntGeneral,
Chris Lattner490ad082005-11-17 17:52:01 +0000971 [(set GPRC:$rD, (add GPRC:$rA,
972 (PPClo tglobaladdr:$sym, 0)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000973def MULLI : DForm_2< 7, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000974 "mulli $rD, $rA, $imm", IntMulLI,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000975 [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000976let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000977def SUBFIC : DForm_2< 8, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000978 "subfic $rD, $rA, $imm", IntGeneral,
Nate Begeman79691bc2006-03-17 22:41:37 +0000979 [(set GPRC:$rD, (subc immSExt16:$imm, GPRC:$rA))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000980}
Bill Wendling0f940c92007-12-07 21:42:31 +0000981
Hal Finkelf3c38282012-08-28 02:10:33 +0000982let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in {
Bill Wendling0f940c92007-12-07 21:42:31 +0000983 def LI : DForm_2_r0<14, (outs GPRC:$rD), (ins symbolLo:$imm),
Hal Finkel16803092012-06-12 19:01:24 +0000984 "li $rD, $imm", IntSimple,
Bill Wendling0f940c92007-12-07 21:42:31 +0000985 [(set GPRC:$rD, immSExt16:$imm)]>;
986 def LIS : DForm_2_r0<15, (outs GPRC:$rD), (ins symbolHi:$imm),
Hal Finkel16803092012-06-12 19:01:24 +0000987 "lis $rD, $imm", IntSimple,
Bill Wendling0f940c92007-12-07 21:42:31 +0000988 [(set GPRC:$rD, imm16ShiftedSExt:$imm)]>;
989}
Chris Lattner88d211f2006-03-12 09:13:49 +0000990}
Chris Lattner26e552b2006-11-14 19:19:53 +0000991
Chris Lattner88d211f2006-03-12 09:13:49 +0000992let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000993def ANDIo : DForm_4<28, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000994 "andi. $dst, $src1, $src2", IntGeneral,
Nate Begeman789fd422006-02-12 09:09:52 +0000995 [(set GPRC:$dst, (and GPRC:$src1, immZExt16:$src2))]>,
996 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +0000997def ANDISo : DForm_4<29, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000998 "andis. $dst, $src1, $src2", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000999 [(set GPRC:$dst, (and GPRC:$src1,imm16ShiftedZExt:$src2))]>,
Nate Begeman789fd422006-02-12 09:09:52 +00001000 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +00001001def ORI : DForm_4<24, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +00001002 "ori $dst, $src1, $src2", IntSimple,
Chris Lattnerc36d0652005-09-14 18:18:39 +00001003 [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001004def ORIS : DForm_4<25, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +00001005 "oris $dst, $src1, $src2", IntSimple,
Chris Lattner0ea70b22006-06-20 22:34:10 +00001006 [(set GPRC:$dst, (or GPRC:$src1, imm16ShiftedZExt:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001007def XORI : DForm_4<26, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +00001008 "xori $dst, $src1, $src2", IntSimple,
Chris Lattnerc36d0652005-09-14 18:18:39 +00001009 [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001010def XORIS : DForm_4<27, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Hal Finkel16803092012-06-12 19:01:24 +00001011 "xoris $dst, $src1, $src2", IntSimple,
Chris Lattner0ea70b22006-06-20 22:34:10 +00001012 [(set GPRC:$dst, (xor GPRC:$src1,imm16ShiftedZExt:$src2))]>;
Hal Finkel16803092012-06-12 19:01:24 +00001013def NOP : DForm_4_zero<24, (outs), (ins), "nop", IntSimple,
Nate Begeman09761222005-12-09 23:54:18 +00001014 []>;
Evan Chengcaf778a2007-08-01 23:07:38 +00001015def CMPWI : DForm_5_ext<11, (outs CRRC:$crD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +00001016 "cmpwi $crD, $rA, $imm", IntCompare>;
Evan Chengcaf778a2007-08-01 23:07:38 +00001017def CMPLWI : DForm_6_ext<10, (outs CRRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +00001018 "cmplwi $dst, $src1, $src2", IntCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001019}
Nate Begemaned428532004-09-04 05:00:00 +00001020
Chris Lattnerb22a04d2006-03-25 07:51:43 +00001021
Chris Lattner88d211f2006-03-12 09:13:49 +00001022let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +00001023def NAND : XForm_6<31, 476, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001024 "nand $rA, $rS, $rB", IntSimple,
Chris Lattner7cd09cf2005-09-03 00:21:51 +00001025 [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001026def AND : XForm_6<31, 28, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001027 "and $rA, $rS, $rB", IntSimple,
Chris Lattnerc36d0652005-09-14 18:18:39 +00001028 [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001029def ANDC : XForm_6<31, 60, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001030 "andc $rA, $rS, $rB", IntSimple,
Chris Lattner7cd09cf2005-09-03 00:21:51 +00001031 [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001032def OR : XForm_6<31, 444, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001033 "or $rA, $rS, $rB", IntSimple,
Chris Lattnerc36d0652005-09-14 18:18:39 +00001034 [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001035def NOR : XForm_6<31, 124, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001036 "nor $rA, $rS, $rB", IntSimple,
Chris Lattner7cd09cf2005-09-03 00:21:51 +00001037 [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001038def ORC : XForm_6<31, 412, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001039 "orc $rA, $rS, $rB", IntSimple,
Chris Lattner7cd09cf2005-09-03 00:21:51 +00001040 [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001041def EQV : XForm_6<31, 284, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001042 "eqv $rA, $rS, $rB", IntSimple,
Chris Lattnerc36d0652005-09-14 18:18:39 +00001043 [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001044def XOR : XForm_6<31, 316, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001045 "xor $rA, $rS, $rB", IntSimple,
Chris Lattner4e85e642006-06-20 00:39:56 +00001046 [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001047def SLW : XForm_6<31, 24, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001048 "slw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +00001049 [(set GPRC:$rA, (PPCshl GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001050def SRW : XForm_6<31, 536, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001051 "srw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +00001052 [(set GPRC:$rA, (PPCsrl GPRC:$rS, GPRC:$rB))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001053let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001054def SRAW : XForm_6<31, 792, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001055 "sraw $rA, $rS, $rB", IntShift,
Chris Lattner4172b102005-12-06 02:10:38 +00001056 [(set GPRC:$rA, (PPCsra GPRC:$rS, GPRC:$rB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001057}
Dale Johannesen8dffc812009-09-18 20:15:22 +00001058}
Chris Lattner26e552b2006-11-14 19:19:53 +00001059
Chris Lattner88d211f2006-03-12 09:13:49 +00001060let PPC970_Unit = 1 in { // FXU Operations.
Dale Johannesen8dffc812009-09-18 20:15:22 +00001061let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001062def SRAWI : XForm_10<31, 824, (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH),
Jim Laskey53842142005-10-19 19:51:16 +00001063 "srawi $rA, $rS, $SH", IntShift,
Chris Lattnerbd059822005-12-05 02:34:05 +00001064 [(set GPRC:$rA, (sra GPRC:$rS, (i32 imm:$SH)))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001065}
Evan Cheng64d80e32007-07-19 01:14:50 +00001066def CNTLZW : XForm_11<31, 26, (outs GPRC:$rA), (ins GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +00001067 "cntlzw $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +00001068 [(set GPRC:$rA, (ctlz GPRC:$rS))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001069def EXTSB : XForm_11<31, 954, (outs GPRC:$rA), (ins GPRC:$rS),
Hal Finkel16803092012-06-12 19:01:24 +00001070 "extsb $rA, $rS", IntSimple,
Chris Lattner6159fb22005-09-02 22:35:53 +00001071 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001072def EXTSH : XForm_11<31, 922, (outs GPRC:$rA), (ins GPRC:$rS),
Hal Finkel16803092012-06-12 19:01:24 +00001073 "extsh $rA, $rS", IntSimple,
Chris Lattner6159fb22005-09-02 22:35:53 +00001074 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>;
Chris Lattnerecfe55e2006-03-22 05:30:33 +00001075
Evan Cheng64d80e32007-07-19 01:14:50 +00001076def CMPW : XForm_16_ext<31, 0, (outs CRRC:$crD), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001077 "cmpw $crD, $rA, $rB", IntCompare>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001078def CMPLW : XForm_16_ext<31, 32, (outs CRRC:$crD), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001079 "cmplw $crD, $rA, $rB", IntCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001080}
1081let PPC970_Unit = 3 in { // FPU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +00001082//def FCMPO : XForm_17<63, 32, (outs CRRC:$crD), (ins FPRC:$fA, FPRC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +00001083// "fcmpo $crD, $fA, $fB", FPCompare>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001084def FCMPUS : XForm_17<63, 0, (outs CRRC:$crD), (ins F4RC:$fA, F4RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +00001085 "fcmpu $crD, $fA, $fB", FPCompare>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001086def FCMPUD : XForm_17<63, 0, (outs CRRC:$crD), (ins F8RC:$fA, F8RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +00001087 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner26e552b2006-11-14 19:19:53 +00001088
Dale Johannesenb384ab92008-10-29 18:26:45 +00001089let Uses = [RM] in {
1090 def FCTIWZ : XForm_26<63, 15, (outs F8RC:$frD), (ins F8RC:$frB),
1091 "fctiwz $frD, $frB", FPGeneral,
1092 [(set F8RC:$frD, (PPCfctiwz F8RC:$frB))]>;
1093 def FRSP : XForm_26<63, 12, (outs F4RC:$frD), (ins F8RC:$frB),
1094 "frsp $frD, $frB", FPGeneral,
1095 [(set F4RC:$frD, (fround F8RC:$frB))]>;
1096 def FSQRT : XForm_26<63, 22, (outs F8RC:$frD), (ins F8RC:$frB),
1097 "fsqrt $frD, $frB", FPSqrt,
1098 [(set F8RC:$frD, (fsqrt F8RC:$frB))]>;
1099 def FSQRTS : XForm_26<59, 22, (outs F4RC:$frD), (ins F4RC:$frB),
1100 "fsqrts $frD, $frB", FPSqrt,
1101 [(set F4RC:$frD, (fsqrt F4RC:$frB))]>;
1102 }
Chris Lattner88d211f2006-03-12 09:13:49 +00001103}
Chris Lattner919c0322005-10-01 01:35:02 +00001104
Jakob Stoklund Olesena90c3f62010-07-16 21:03:52 +00001105/// Note that FMR is defined as pseudo-ops on the PPC970 because they are
Chris Lattner9d5da1d2006-03-24 07:12:19 +00001106/// often coalesced away and we don't want the dispatch group builder to think
Chris Lattner88d211f2006-03-12 09:13:49 +00001107/// that they will fill slots (which could cause the load of a LSU reject to
1108/// sneak into a d-group with a store).
Jakob Stoklund Olesenbaafcbb42010-02-26 21:53:24 +00001109def FMR : XForm_26<63, 72, (outs F4RC:$frD), (ins F4RC:$frB),
1110 "fmr $frD, $frB", FPGeneral,
1111 []>, // (set F4RC:$frD, F4RC:$frB)
1112 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +00001113
Chris Lattner88d211f2006-03-12 09:13:49 +00001114let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +00001115// These are artificially split into two different forms, for 4/8 byte FP.
Evan Cheng64d80e32007-07-19 01:14:50 +00001116def FABSS : XForm_26<63, 264, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001117 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001118 [(set F4RC:$frD, (fabs F4RC:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001119def FABSD : XForm_26<63, 264, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001120 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001121 [(set F8RC:$frD, (fabs F8RC:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001122def FNABSS : XForm_26<63, 136, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001123 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001124 [(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001125def FNABSD : XForm_26<63, 136, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001126 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001127 [(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001128def FNEGS : XForm_26<63, 40, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001129 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001130 [(set F4RC:$frD, (fneg F4RC:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001131def FNEGD : XForm_26<63, 40, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001132 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001133 [(set F8RC:$frD, (fneg F8RC:$frB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001134}
Chris Lattner919c0322005-10-01 01:35:02 +00001135
Nate Begeman6b3dc552004-08-29 22:45:13 +00001136
Nate Begeman07aada82004-08-30 02:28:06 +00001137// XL-Form instructions. condition register logical ops.
1138//
Evan Cheng64d80e32007-07-19 01:14:50 +00001139def MCRF : XLForm_3<19, 0, (outs CRRC:$BF), (ins CRRC:$BFA),
Chris Lattner88d211f2006-03-12 09:13:49 +00001140 "mcrf $BF, $BFA", BrMCR>,
1141 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +00001142
Nicolas Geoffray0404cd92008-03-10 14:12:10 +00001143def CREQV : XLForm_1<19, 289, (outs CRBITRC:$CRD),
1144 (ins CRBITRC:$CRA, CRBITRC:$CRB),
Chris Lattner9f0bc652007-02-25 05:34:32 +00001145 "creqv $CRD, $CRA, $CRB", BrCR,
1146 []>;
1147
Nicolas Geoffray0404cd92008-03-10 14:12:10 +00001148def CROR : XLForm_1<19, 449, (outs CRBITRC:$CRD),
1149 (ins CRBITRC:$CRA, CRBITRC:$CRB),
1150 "cror $CRD, $CRA, $CRB", BrCR,
1151 []>;
1152
1153def CRSET : XLForm_1_ext<19, 289, (outs CRBITRC:$dst), (ins),
Chris Lattner9f0bc652007-02-25 05:34:32 +00001154 "creqv $dst, $dst, $dst", BrCR,
1155 []>;
1156
Roman Divacky0aaa9192011-08-30 17:04:16 +00001157def CRUNSET: XLForm_1_ext<19, 193, (outs CRBITRC:$dst), (ins),
1158 "crxor $dst, $dst, $dst", BrCR,
1159 []>;
1160
Hal Finkel82b38212012-08-28 02:10:27 +00001161let Defs = [CR1EQ], CRD = 6 in {
1162def CR6SET : XLForm_1_ext<19, 289, (outs), (ins),
1163 "creqv 6, 6, 6", BrCR,
1164 [(PPCcr6set)]>;
1165
1166def CR6UNSET: XLForm_1_ext<19, 193, (outs), (ins),
1167 "crxor 6, 6, 6", BrCR,
1168 [(PPCcr6unset)]>;
1169}
1170
Chris Lattner88d211f2006-03-12 09:13:49 +00001171// XFX-Form instructions. Instructions that deal with SPRs.
Nate Begeman07aada82004-08-30 02:28:06 +00001172//
Dale Johannesen639076f2008-10-23 20:41:28 +00001173let Uses = [CTR] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001174def MFCTR : XFXForm_1_ext<31, 339, 9, (outs GPRC:$rT), (ins),
1175 "mfctr $rT", SprMFSPR>,
Chris Lattner88d211f2006-03-12 09:13:49 +00001176 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +00001177}
1178let Defs = [CTR], Pattern = [(PPCmtctr GPRC:$rS)] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001179def MTCTR : XFXForm_7_ext<31, 467, 9, (outs), (ins GPRC:$rS),
1180 "mtctr $rS", SprMTSPR>,
Chris Lattner1877ec92006-03-13 21:52:10 +00001181 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001182}
Chris Lattner1877ec92006-03-13 21:52:10 +00001183
Dale Johannesen639076f2008-10-23 20:41:28 +00001184let Defs = [LR] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001185def MTLR : XFXForm_7_ext<31, 467, 8, (outs), (ins GPRC:$rS),
1186 "mtlr $rS", SprMTSPR>,
Chris Lattner1877ec92006-03-13 21:52:10 +00001187 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +00001188}
1189let Uses = [LR] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001190def MFLR : XFXForm_1_ext<31, 339, 8, (outs GPRC:$rT), (ins),
1191 "mflr $rT", SprMFSPR>,
Chris Lattner88d211f2006-03-12 09:13:49 +00001192 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +00001193}
Chris Lattner1877ec92006-03-13 21:52:10 +00001194
1195// Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed like
1196// a GPR on the PPC970. As such, copies in and out have the same performance
1197// characteristics as an OR instruction.
Evan Cheng64d80e32007-07-19 01:14:50 +00001198def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (outs), (ins GPRC:$rS),
Chris Lattner1877ec92006-03-13 21:52:10 +00001199 "mtspr 256, $rS", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +00001200 PPC970_DGroup_Single, PPC970_Unit_FXU;
Evan Cheng64d80e32007-07-19 01:14:50 +00001201def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (outs GPRC:$rT), (ins),
Chris Lattner1877ec92006-03-13 21:52:10 +00001202 "mfspr $rT, 256", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +00001203 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +00001204
Hal Finkel234bb382011-12-07 06:34:06 +00001205def MTCRF : XFXForm_5<31, 144, (outs crbitm:$FXM), (ins GPRC:$rS),
Chris Lattner88d211f2006-03-12 09:13:49 +00001206 "mtcrf $FXM, $rS", BrMCRX>,
1207 PPC970_MicroCode, PPC970_Unit_CRU;
Dale Johannesen5f07d522010-05-20 17:48:26 +00001208
1209// This is a pseudo for MFCR, which implicitly uses all 8 of its subregisters;
1210// declaring that here gives the local register allocator problems with this:
Dale Johannesenb384ab92008-10-29 18:26:45 +00001211// vreg = MCRF CR0
1212// MFCR <kill of whatever preg got assigned to vreg>
Dale Johannesen5f07d522010-05-20 17:48:26 +00001213// while not declaring it breaks DeadMachineInstructionElimination.
1214// As it turns out, in all cases where we currently use this,
1215// we're only interested in one subregister of it. Represent this in the
1216// instruction to keep the register allocator from becoming confused.
Chris Lattner2ead4582010-11-14 22:03:15 +00001217//
1218// FIXME: Make this a real Pseudo instruction when the JIT switches to MC.
Dale Johannesen5f07d522010-05-20 17:48:26 +00001219def MFCRpseud: XFXForm_3<31, 19, (outs GPRC:$rT), (ins crbitm:$FXM),
Will Schmidt91638152012-10-04 18:14:28 +00001220 "#MFCRpseud", SprMFCR>,
Chris Lattner6d92cad2006-03-26 10:06:40 +00001221 PPC970_MicroCode, PPC970_Unit_CRU;
Chris Lattner2ead4582010-11-14 22:03:15 +00001222
1223def MFCR : XFXForm_3<31, 19, (outs GPRC:$rT), (ins),
1224 "mfcr $rT", SprMFCR>,
1225 PPC970_MicroCode, PPC970_Unit_CRU;
1226
Evan Cheng64d80e32007-07-19 01:14:50 +00001227def MFOCRF: XFXForm_5a<31, 19, (outs GPRC:$rT), (ins crbitm:$FXM),
Hal Finkel0a1852b2012-06-11 15:43:15 +00001228 "mfocrf $rT, $FXM", SprMFCR>,
Chris Lattner88d211f2006-03-12 09:13:49 +00001229 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +00001230
Dale Johannesen6eaeff22007-10-10 01:01:31 +00001231// Instructions to manipulate FPSCR. Only long double handling uses these.
1232// FPSCR is not modelled; we use the SDNode Flag to keep things in order.
1233
Dale Johannesenb384ab92008-10-29 18:26:45 +00001234let Uses = [RM], Defs = [RM] in {
1235 def MTFSB0 : XForm_43<63, 70, (outs), (ins u5imm:$FM),
1236 "mtfsb0 $FM", IntMTFSB0,
1237 [(PPCmtfsb0 (i32 imm:$FM))]>,
1238 PPC970_DGroup_Single, PPC970_Unit_FPU;
1239 def MTFSB1 : XForm_43<63, 38, (outs), (ins u5imm:$FM),
1240 "mtfsb1 $FM", IntMTFSB0,
1241 [(PPCmtfsb1 (i32 imm:$FM))]>,
1242 PPC970_DGroup_Single, PPC970_Unit_FPU;
1243 // MTFSF does not actually produce an FP result. We pretend it copies
1244 // input reg B to the output. If we didn't do this it would look like the
1245 // instruction had no outputs (because we aren't modelling the FPSCR) and
1246 // it would be deleted.
1247 def MTFSF : XFLForm<63, 711, (outs F8RC:$FRA),
1248 (ins i32imm:$FM, F8RC:$rT, F8RC:$FRB),
1249 "mtfsf $FM, $rT", "$FRB = $FRA", IntMTFSB0,
1250 [(set F8RC:$FRA, (PPCmtfsf (i32 imm:$FM),
1251 F8RC:$rT, F8RC:$FRB))]>,
1252 PPC970_DGroup_Single, PPC970_Unit_FPU;
1253}
1254let Uses = [RM] in {
1255 def MFFS : XForm_42<63, 583, (outs F8RC:$rT), (ins),
1256 "mffs $rT", IntMFFS,
1257 [(set F8RC:$rT, (PPCmffs))]>,
1258 PPC970_DGroup_Single, PPC970_Unit_FPU;
1259 def FADDrtz: AForm_2<63, 21,
1260 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
Hal Finkel8dc440a2012-08-28 02:49:14 +00001261 "fadd $FRT, $FRA, $FRB", FPAddSub,
Dale Johannesenb384ab92008-10-29 18:26:45 +00001262 [(set F8RC:$FRT, (PPCfaddrtz F8RC:$FRA, F8RC:$FRB))]>,
1263 PPC970_DGroup_Single, PPC970_Unit_FPU;
1264}
1265
Dale Johannesen6eaeff22007-10-10 01:01:31 +00001266
Chris Lattner88d211f2006-03-12 09:13:49 +00001267let PPC970_Unit = 1 in { // FXU Operations.
Nate Begeman07aada82004-08-30 02:28:06 +00001268
1269// XO-Form instructions. Arithmetic instructions that can set overflow bit
1270//
Evan Cheng64d80e32007-07-19 01:14:50 +00001271def ADD4 : XOForm_1<31, 266, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Hal Finkel16803092012-06-12 19:01:24 +00001272 "add $rT, $rA, $rB", IntSimple,
Chris Lattner218a15d2005-09-02 21:18:00 +00001273 [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001274let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001275def ADDC : XOForm_1<31, 10, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001276 "addc $rT, $rA, $rB", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +00001277 [(set GPRC:$rT, (addc GPRC:$rA, GPRC:$rB))]>,
1278 PPC970_DGroup_Cracked;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001279}
Evan Cheng64d80e32007-07-19 01:14:50 +00001280def DIVW : XOForm_1<31, 491, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001281 "divw $rT, $rA, $rB", IntDivW,
Chris Lattner88d211f2006-03-12 09:13:49 +00001282 [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +00001283 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +00001284def DIVWU : XOForm_1<31, 459, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001285 "divwu $rT, $rA, $rB", IntDivW,
Chris Lattner88d211f2006-03-12 09:13:49 +00001286 [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +00001287 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +00001288def MULHW : XOForm_1<31, 75, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001289 "mulhw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +00001290 [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001291def MULHWU : XOForm_1<31, 11, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001292 "mulhwu $rT, $rA, $rB", IntMulHWU,
Chris Lattner218a15d2005-09-02 21:18:00 +00001293 [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001294def MULLW : XOForm_1<31, 235, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001295 "mullw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +00001296 [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001297def SUBF : XOForm_1<31, 40, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001298 "subf $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +00001299 [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001300let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001301def SUBFC : XOForm_1<31, 8, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001302 "subfc $rT, $rA, $rB", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +00001303 [(set GPRC:$rT, (subc GPRC:$rB, GPRC:$rA))]>,
1304 PPC970_DGroup_Cracked;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001305}
1306def NEG : XOForm_3<31, 104, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Hal Finkel16803092012-06-12 19:01:24 +00001307 "neg $rT, $rA", IntSimple,
Dale Johannesen8dffc812009-09-18 20:15:22 +00001308 [(set GPRC:$rT, (ineg GPRC:$rA))]>;
1309let Uses = [CARRY], Defs = [CARRY] in {
1310def ADDE : XOForm_1<31, 138, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
1311 "adde $rT, $rA, $rB", IntGeneral,
1312 [(set GPRC:$rT, (adde GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001313def ADDME : XOForm_3<31, 234, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +00001314 "addme $rT, $rA", IntGeneral,
Chris Lattner9f036412010-02-21 03:12:16 +00001315 [(set GPRC:$rT, (adde GPRC:$rA, -1))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001316def ADDZE : XOForm_3<31, 202, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +00001317 "addze $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +00001318 [(set GPRC:$rT, (adde GPRC:$rA, 0))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001319def SUBFE : XOForm_1<31, 136, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
1320 "subfe $rT, $rA, $rB", IntGeneral,
1321 [(set GPRC:$rT, (sube GPRC:$rB, GPRC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001322def SUBFME : XOForm_3<31, 232, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Nate Begeman551bf3f2006-02-17 05:43:56 +00001323 "subfme $rT, $rA", IntGeneral,
Chris Lattner9f036412010-02-21 03:12:16 +00001324 [(set GPRC:$rT, (sube -1, GPRC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001325def SUBFZE : XOForm_3<31, 200, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +00001326 "subfze $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +00001327 [(set GPRC:$rT, (sube 0, GPRC:$rA))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001328}
Dale Johannesen8dffc812009-09-18 20:15:22 +00001329}
Nate Begeman07aada82004-08-30 02:28:06 +00001330
1331// A-Form instructions. Most of the instructions executed in the FPU are of
1332// this type.
1333//
Chris Lattner88d211f2006-03-12 09:13:49 +00001334let PPC970_Unit = 3 in { // FPU Operations.
Dale Johannesenb384ab92008-10-29 18:26:45 +00001335let Uses = [RM] in {
1336 def FMADD : AForm_1<63, 29,
1337 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1338 "fmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Hal Finkel070b8db2012-06-22 00:49:52 +00001339 [(set F8RC:$FRT,
1340 (fma F8RC:$FRA, F8RC:$FRC, F8RC:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001341 def FMADDS : AForm_1<59, 29,
1342 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1343 "fmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Hal Finkel070b8db2012-06-22 00:49:52 +00001344 [(set F4RC:$FRT,
1345 (fma F4RC:$FRA, F4RC:$FRC, F4RC:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001346 def FMSUB : AForm_1<63, 28,
1347 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1348 "fmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Hal Finkel070b8db2012-06-22 00:49:52 +00001349 [(set F8RC:$FRT,
1350 (fma F8RC:$FRA, F8RC:$FRC, (fneg F8RC:$FRB)))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001351 def FMSUBS : AForm_1<59, 28,
1352 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1353 "fmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Hal Finkel070b8db2012-06-22 00:49:52 +00001354 [(set F4RC:$FRT,
1355 (fma F4RC:$FRA, F4RC:$FRC, (fneg F4RC:$FRB)))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001356 def FNMADD : AForm_1<63, 31,
1357 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1358 "fnmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Hal Finkel070b8db2012-06-22 00:49:52 +00001359 [(set F8RC:$FRT,
1360 (fneg (fma F8RC:$FRA, F8RC:$FRC, F8RC:$FRB)))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001361 def FNMADDS : AForm_1<59, 31,
1362 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1363 "fnmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Hal Finkel070b8db2012-06-22 00:49:52 +00001364 [(set F4RC:$FRT,
1365 (fneg (fma F4RC:$FRA, F4RC:$FRC, F4RC:$FRB)))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001366 def FNMSUB : AForm_1<63, 30,
1367 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1368 "fnmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Hal Finkel070b8db2012-06-22 00:49:52 +00001369 [(set F8RC:$FRT, (fneg (fma F8RC:$FRA, F8RC:$FRC,
1370 (fneg F8RC:$FRB))))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001371 def FNMSUBS : AForm_1<59, 30,
1372 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1373 "fnmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Hal Finkel070b8db2012-06-22 00:49:52 +00001374 [(set F4RC:$FRT, (fneg (fma F4RC:$FRA, F4RC:$FRC,
1375 (fneg F4RC:$FRB))))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001376}
Chris Lattner43f07a42005-10-02 07:07:49 +00001377// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
1378// having 4 of these, force the comparison to always be an 8-byte double (code
1379// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner867940d2005-10-02 06:58:23 +00001380// and 4/8 byte forms for the result and operand type..
Chris Lattner43f07a42005-10-02 07:07:49 +00001381def FSELD : AForm_1<63, 23,
Evan Cheng64d80e32007-07-19 01:14:50 +00001382 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001383 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +00001384 [(set F8RC:$FRT, (PPCfsel F8RC:$FRA,F8RC:$FRC,F8RC:$FRB))]>;
Chris Lattner43f07a42005-10-02 07:07:49 +00001385def FSELS : AForm_1<63, 23,
Evan Cheng64d80e32007-07-19 01:14:50 +00001386 (outs F4RC:$FRT), (ins F8RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001387 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +00001388 [(set F4RC:$FRT, (PPCfsel F8RC:$FRA,F4RC:$FRC,F4RC:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001389let Uses = [RM] in {
1390 def FADD : AForm_2<63, 21,
1391 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
Hal Finkel8dc440a2012-08-28 02:49:14 +00001392 "fadd $FRT, $FRA, $FRB", FPAddSub,
Dale Johannesenb384ab92008-10-29 18:26:45 +00001393 [(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>;
1394 def FADDS : AForm_2<59, 21,
1395 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
1396 "fadds $FRT, $FRA, $FRB", FPGeneral,
1397 [(set F4RC:$FRT, (fadd F4RC:$FRA, F4RC:$FRB))]>;
1398 def FDIV : AForm_2<63, 18,
1399 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
1400 "fdiv $FRT, $FRA, $FRB", FPDivD,
1401 [(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>;
1402 def FDIVS : AForm_2<59, 18,
1403 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
1404 "fdivs $FRT, $FRA, $FRB", FPDivS,
1405 [(set F4RC:$FRT, (fdiv F4RC:$FRA, F4RC:$FRB))]>;
1406 def FMUL : AForm_3<63, 25,
Ulrich Weigand4ff09812012-11-13 19:19:46 +00001407 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC),
1408 "fmul $FRT, $FRA, $FRC", FPFused,
1409 [(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRC))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001410 def FMULS : AForm_3<59, 25,
Ulrich Weigand4ff09812012-11-13 19:19:46 +00001411 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC),
1412 "fmuls $FRT, $FRA, $FRC", FPGeneral,
1413 [(set F4RC:$FRT, (fmul F4RC:$FRA, F4RC:$FRC))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001414 def FSUB : AForm_2<63, 20,
1415 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
Hal Finkel8dc440a2012-08-28 02:49:14 +00001416 "fsub $FRT, $FRA, $FRB", FPAddSub,
Dale Johannesenb384ab92008-10-29 18:26:45 +00001417 [(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>;
1418 def FSUBS : AForm_2<59, 20,
1419 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
1420 "fsubs $FRT, $FRA, $FRB", FPGeneral,
1421 [(set F4RC:$FRT, (fsub F4RC:$FRA, F4RC:$FRB))]>;
1422 }
Chris Lattner88d211f2006-03-12 09:13:49 +00001423}
Nate Begeman07aada82004-08-30 02:28:06 +00001424
Chris Lattner88d211f2006-03-12 09:13:49 +00001425let PPC970_Unit = 1 in { // FXU Operations.
Ulrich Weigandbc40df32012-11-13 19:14:19 +00001426 def ISEL : AForm_4<31, 15,
Hal Finkel009f7af2012-06-22 23:10:08 +00001427 (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB, pred:$cond),
1428 "isel $rT, $rA, $rB, $cond", IntGeneral,
1429 []>;
1430}
1431
1432let PPC970_Unit = 1 in { // FXU Operations.
Nate Begemancc8bd9c2004-08-31 02:28:08 +00001433// M-Form instructions. rotate and mask instructions.
1434//
Chris Lattner8e28b5c2006-11-15 23:24:18 +00001435let isCommutable = 1 in {
Chris Lattner043870d2005-09-09 18:17:41 +00001436// RLWIMI can be commuted if the rotate amount is zero.
Chris Lattner14522e32005-04-19 05:21:30 +00001437def RLWIMI : MForm_2<20,
Evan Cheng64d80e32007-07-19 01:14:50 +00001438 (outs GPRC:$rA), (ins GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
Jim Laskey53842142005-10-19 19:51:16 +00001439 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME", IntRotate,
Chris Lattner8e28b5c2006-11-15 23:24:18 +00001440 []>, PPC970_DGroup_Cracked, RegConstraint<"$rSi = $rA">,
1441 NoEncode<"$rSi">;
Nate Begeman2d4c98d2004-10-16 20:43:38 +00001442}
Chris Lattner14522e32005-04-19 05:21:30 +00001443def RLWINM : MForm_2<21,
Evan Cheng64d80e32007-07-19 01:14:50 +00001444 (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001445 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +00001446 []>;
Chris Lattner14522e32005-04-19 05:21:30 +00001447def RLWINMo : MForm_2<21,
Evan Cheng64d80e32007-07-19 01:14:50 +00001448 (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001449 "rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +00001450 []>, isDOT, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +00001451def RLWNM : MForm_2<23,
Evan Cheng64d80e32007-07-19 01:14:50 +00001452 (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001453 "rlwnm $rA, $rS, $rB, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +00001454 []>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001455}
Nate Begemancc8bd9c2004-08-31 02:28:08 +00001456
Chris Lattner3c0f9cc2006-03-20 06:15:45 +00001457
Chris Lattner2eb25172005-09-09 00:39:56 +00001458//===----------------------------------------------------------------------===//
1459// PowerPC Instruction Patterns
1460//
1461
Chris Lattner30e21a42005-09-26 22:20:16 +00001462// Arbitrary immediate support. Implement in terms of LIS/ORI.
1463def : Pat<(i32 imm:$imm),
1464 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner91da8622005-09-28 17:13:15 +00001465
1466// Implement the 'not' operation with the NOR instruction.
1467def NOT : Pat<(not GPRC:$in),
1468 (NOR GPRC:$in, GPRC:$in)>;
1469
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001470// ADD an arbitrary immediate.
1471def : Pat<(add GPRC:$in, imm:$imm),
1472 (ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
1473// OR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +00001474def : Pat<(or GPRC:$in, imm:$imm),
1475 (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001476// XOR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +00001477def : Pat<(xor GPRC:$in, imm:$imm),
1478 (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begeman551bf3f2006-02-17 05:43:56 +00001479// SUBFIC
Nate Begeman79691bc2006-03-17 22:41:37 +00001480def : Pat<(sub immSExt16:$imm, GPRC:$in),
Nate Begeman551bf3f2006-02-17 05:43:56 +00001481 (SUBFIC GPRC:$in, imm:$imm)>;
Chris Lattner8be1fa52005-10-19 01:38:02 +00001482
Chris Lattner956f43c2006-06-16 20:22:01 +00001483// SHL/SRL
Chris Lattnerbd059822005-12-05 02:34:05 +00001484def : Pat<(shl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001485 (RLWINM GPRC:$in, imm:$imm, 0, (SHL32 imm:$imm))>;
Chris Lattnerbd059822005-12-05 02:34:05 +00001486def : Pat<(srl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001487 (RLWINM GPRC:$in, (SRL32 imm:$imm), imm:$imm, 31)>;
Nate Begeman2d5aff72005-10-19 18:42:01 +00001488
Nate Begeman35ef9132006-01-11 21:21:00 +00001489// ROTL
1490def : Pat<(rotl GPRC:$in, GPRC:$sh),
1491 (RLWNM GPRC:$in, GPRC:$sh, 0, 31)>;
1492def : Pat<(rotl GPRC:$in, (i32 imm:$imm)),
1493 (RLWINM GPRC:$in, imm:$imm, 0, 31)>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001494
Nate Begemanf42f1332006-09-22 05:01:56 +00001495// RLWNM
1496def : Pat<(and (rotl GPRC:$in, GPRC:$sh), maskimm32:$imm),
1497 (RLWNM GPRC:$in, GPRC:$sh, (MB maskimm32:$imm), (ME maskimm32:$imm))>;
1498
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001499// Calls
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001500def : Pat<(PPCcall_Darwin (i32 tglobaladdr:$dst)),
1501 (BL_Darwin tglobaladdr:$dst)>;
1502def : Pat<(PPCcall_Darwin (i32 texternalsym:$dst)),
1503 (BL_Darwin texternalsym:$dst)>;
1504def : Pat<(PPCcall_SVR4 (i32 tglobaladdr:$dst)),
1505 (BL_SVR4 tglobaladdr:$dst)>;
1506def : Pat<(PPCcall_SVR4 (i32 texternalsym:$dst)),
1507 (BL_SVR4 texternalsym:$dst)>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001508
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001509
1510def : Pat<(PPCtc_return (i32 tglobaladdr:$dst), imm:$imm),
1511 (TCRETURNdi tglobaladdr:$dst, imm:$imm)>;
1512
1513def : Pat<(PPCtc_return (i32 texternalsym:$dst), imm:$imm),
1514 (TCRETURNdi texternalsym:$dst, imm:$imm)>;
1515
1516def : Pat<(PPCtc_return CTRRC:$dst, imm:$imm),
1517 (TCRETURNri CTRRC:$dst, imm:$imm)>;
1518
1519
1520
Chris Lattner860e8862005-11-17 07:30:41 +00001521// Hi and Lo for Darwin Global Addresses.
Chris Lattnerd717b192005-12-11 07:45:47 +00001522def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
1523def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
1524def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
1525def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Nate Begeman37efe672006-04-22 18:53:45 +00001526def : Pat<(PPChi tjumptable:$in, 0), (LIS tjumptable:$in)>;
1527def : Pat<(PPClo tjumptable:$in, 0), (LI tjumptable:$in)>;
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001528def : Pat<(PPChi tblockaddress:$in, 0), (LIS tblockaddress:$in)>;
1529def : Pat<(PPClo tblockaddress:$in, 0), (LI tblockaddress:$in)>;
Roman Divackyfd42ed62012-06-04 17:36:38 +00001530def : Pat<(PPChi tglobaltlsaddr:$g, GPRC:$in),
1531 (ADDIS GPRC:$in, tglobaltlsaddr:$g)>;
1532def : Pat<(PPClo tglobaltlsaddr:$g, GPRC:$in),
1533 (ADDIL GPRC:$in, tglobaltlsaddr:$g)>;
Chris Lattner490ad082005-11-17 17:52:01 +00001534def : Pat<(add GPRC:$in, (PPChi tglobaladdr:$g, 0)),
1535 (ADDIS GPRC:$in, tglobaladdr:$g)>;
Nate Begeman28a6b022005-12-10 02:36:00 +00001536def : Pat<(add GPRC:$in, (PPChi tconstpool:$g, 0)),
1537 (ADDIS GPRC:$in, tconstpool:$g)>;
Nate Begeman37efe672006-04-22 18:53:45 +00001538def : Pat<(add GPRC:$in, (PPChi tjumptable:$g, 0)),
1539 (ADDIS GPRC:$in, tjumptable:$g)>;
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001540def : Pat<(add GPRC:$in, (PPChi tblockaddress:$g, 0)),
1541 (ADDIS GPRC:$in, tblockaddress:$g)>;
Chris Lattner860e8862005-11-17 07:30:41 +00001542
Chris Lattner4172b102005-12-06 02:10:38 +00001543// Standard shifts. These are represented separately from the real shifts above
1544// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
1545// amounts.
1546def : Pat<(sra GPRC:$rS, GPRC:$rB),
1547 (SRAW GPRC:$rS, GPRC:$rB)>;
1548def : Pat<(srl GPRC:$rS, GPRC:$rB),
1549 (SRW GPRC:$rS, GPRC:$rB)>;
1550def : Pat<(shl GPRC:$rS, GPRC:$rB),
1551 (SLW GPRC:$rS, GPRC:$rB)>;
1552
Evan Cheng466685d2006-10-09 20:57:25 +00001553def : Pat<(zextloadi1 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001554 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001555def : Pat<(zextloadi1 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001556 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001557def : Pat<(extloadi1 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001558 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001559def : Pat<(extloadi1 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001560 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001561def : Pat<(extloadi8 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001562 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001563def : Pat<(extloadi8 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001564 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001565def : Pat<(extloadi16 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001566 (LHZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001567def : Pat<(extloadi16 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001568 (LHZX xaddr:$src)>;
Jakob Stoklund Olesena90c3f62010-07-16 21:03:52 +00001569def : Pat<(f64 (extloadf32 iaddr:$src)),
1570 (COPY_TO_REGCLASS (LFS iaddr:$src), F8RC)>;
1571def : Pat<(f64 (extloadf32 xaddr:$src)),
1572 (COPY_TO_REGCLASS (LFSX xaddr:$src), F8RC)>;
1573
1574def : Pat<(f64 (fextend F4RC:$src)),
1575 (COPY_TO_REGCLASS F4RC:$src, F8RC)>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001576
Dale Johannesenf87d6c02008-08-22 17:20:54 +00001577// Memory barriers
Chris Lattner6d9f86b2010-02-23 06:54:29 +00001578def : Pat<(membarrier (i32 imm /*ll*/),
1579 (i32 imm /*ls*/),
1580 (i32 imm /*sl*/),
1581 (i32 imm /*ss*/),
1582 (i32 imm /*device*/)),
Dale Johannesenf87d6c02008-08-22 17:20:54 +00001583 (SYNC)>;
1584
Eli Friedman14648462011-07-27 22:21:52 +00001585def : Pat<(atomic_fence (imm), (imm)), (SYNC)>;
1586
Chris Lattnerb22a04d2006-03-25 07:51:43 +00001587include "PPCInstrAltivec.td"
Chris Lattner956f43c2006-06-16 20:22:01 +00001588include "PPCInstr64Bit.td"