blob: 4a7059a515f9e666ac9b8d2d452ac1e119116d4c [file] [log] [blame]
Chris Lattnere138b3d2008-01-01 20:36:19 +00001//===-- lib/CodeGen/MachineInstr.cpp --------------------------------------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Brian Gaeke21326fc2004-02-13 04:39:32 +00009//
10// Methods common to all machine instructions.
11//
Chris Lattner035dfbe2002-08-09 20:08:06 +000012//===----------------------------------------------------------------------===//
Vikram S. Adve70bc4b52001-07-21 12:41:50 +000013
Nate Begemane8b7ccf2008-02-14 07:39:30 +000014#include "llvm/Constants.h"
Chris Lattner822b4fb2001-09-07 17:18:30 +000015#include "llvm/CodeGen/MachineInstr.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000016#include "llvm/Value.h"
Chris Lattner8517e1f2004-02-19 16:17:08 +000017#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner62ed6b92008-01-01 01:12:31 +000018#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000019#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner10491642002-10-30 00:48:05 +000020#include "llvm/Target/TargetMachine.h"
Evan Chengbb81d972008-01-31 09:59:15 +000021#include "llvm/Target/TargetInstrInfo.h"
Chris Lattnerf14cf852008-01-07 07:42:25 +000022#include "llvm/Target/TargetInstrDesc.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000023#include "llvm/Target/TargetRegisterInfo.h"
Dan Gohman2c3f7ae2008-07-17 23:49:46 +000024#include "llvm/Support/LeakDetector.h"
Dan Gohmance42e402008-07-07 20:32:02 +000025#include "llvm/Support/MathExtras.h"
Bill Wendlinga09362e2006-11-28 22:48:48 +000026#include "llvm/Support/Streams.h"
Chris Lattneredfb72c2008-08-24 20:37:32 +000027#include "llvm/Support/raw_ostream.h"
Dan Gohmanb8d2f552008-08-20 15:58:01 +000028#include "llvm/ADT/FoldingSet.h"
Jeff Cohenc21c5ee2006-12-15 22:57:14 +000029#include <ostream>
Chris Lattner0742b592004-02-23 18:38:20 +000030using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000031
Chris Lattnerf7382302007-12-30 21:56:09 +000032//===----------------------------------------------------------------------===//
33// MachineOperand Implementation
34//===----------------------------------------------------------------------===//
35
Chris Lattner62ed6b92008-01-01 01:12:31 +000036/// AddRegOperandToRegInfo - Add this register operand to the specified
37/// MachineRegisterInfo. If it is null, then the next/prev fields should be
38/// explicitly nulled out.
39void MachineOperand::AddRegOperandToRegInfo(MachineRegisterInfo *RegInfo) {
Dan Gohman014278e2008-09-13 17:58:21 +000040 assert(isRegister() && "Can only add reg operand to use lists");
Chris Lattner62ed6b92008-01-01 01:12:31 +000041
42 // If the reginfo pointer is null, just explicitly null out or next/prev
43 // pointers, to ensure they are not garbage.
44 if (RegInfo == 0) {
45 Contents.Reg.Prev = 0;
46 Contents.Reg.Next = 0;
47 return;
48 }
49
50 // Otherwise, add this operand to the head of the registers use/def list.
Chris Lattner80fe5312008-01-01 21:08:22 +000051 MachineOperand **Head = &RegInfo->getRegUseDefListHead(getReg());
Chris Lattner62ed6b92008-01-01 01:12:31 +000052
Chris Lattner80fe5312008-01-01 21:08:22 +000053 // For SSA values, we prefer to keep the definition at the start of the list.
54 // we do this by skipping over the definition if it is at the head of the
55 // list.
56 if (*Head && (*Head)->isDef())
57 Head = &(*Head)->Contents.Reg.Next;
58
59 Contents.Reg.Next = *Head;
Chris Lattner62ed6b92008-01-01 01:12:31 +000060 if (Contents.Reg.Next) {
61 assert(getReg() == Contents.Reg.Next->getReg() &&
62 "Different regs on the same list!");
63 Contents.Reg.Next->Contents.Reg.Prev = &Contents.Reg.Next;
64 }
65
Chris Lattner80fe5312008-01-01 21:08:22 +000066 Contents.Reg.Prev = Head;
67 *Head = this;
Chris Lattner62ed6b92008-01-01 01:12:31 +000068}
69
70void MachineOperand::setReg(unsigned Reg) {
71 if (getReg() == Reg) return; // No change.
72
73 // Otherwise, we have to change the register. If this operand is embedded
74 // into a machine function, we need to update the old and new register's
75 // use/def lists.
76 if (MachineInstr *MI = getParent())
77 if (MachineBasicBlock *MBB = MI->getParent())
78 if (MachineFunction *MF = MBB->getParent()) {
79 RemoveRegOperandFromRegInfo();
80 Contents.Reg.RegNo = Reg;
81 AddRegOperandToRegInfo(&MF->getRegInfo());
82 return;
83 }
84
85 // Otherwise, just change the register, no problem. :)
86 Contents.Reg.RegNo = Reg;
87}
88
89/// ChangeToImmediate - Replace this operand with a new immediate operand of
90/// the specified value. If an operand is known to be an immediate already,
91/// the setImm method should be used.
92void MachineOperand::ChangeToImmediate(int64_t ImmVal) {
93 // If this operand is currently a register operand, and if this is in a
94 // function, deregister the operand from the register's use/def list.
Dan Gohman014278e2008-09-13 17:58:21 +000095 if (isRegister() && getParent() && getParent()->getParent() &&
Chris Lattner62ed6b92008-01-01 01:12:31 +000096 getParent()->getParent()->getParent())
97 RemoveRegOperandFromRegInfo();
98
99 OpKind = MO_Immediate;
100 Contents.ImmVal = ImmVal;
101}
102
103/// ChangeToRegister - Replace this operand with a new register operand of
104/// the specified value. If an operand is known to be an register already,
105/// the setReg method should be used.
106void MachineOperand::ChangeToRegister(unsigned Reg, bool isDef, bool isImp,
Dale Johannesene0091802008-09-14 01:44:36 +0000107 bool isKill, bool isDead) {
Chris Lattner62ed6b92008-01-01 01:12:31 +0000108 // If this operand is already a register operand, use setReg to update the
109 // register's use/def lists.
Dan Gohman014278e2008-09-13 17:58:21 +0000110 if (isRegister()) {
Dale Johannesene0091802008-09-14 01:44:36 +0000111 assert(!isEarlyClobber());
Chris Lattner62ed6b92008-01-01 01:12:31 +0000112 setReg(Reg);
113 } else {
114 // Otherwise, change this to a register and set the reg#.
115 OpKind = MO_Register;
116 Contents.Reg.RegNo = Reg;
117
118 // If this operand is embedded in a function, add the operand to the
119 // register's use/def list.
120 if (MachineInstr *MI = getParent())
121 if (MachineBasicBlock *MBB = MI->getParent())
122 if (MachineFunction *MF = MBB->getParent())
123 AddRegOperandToRegInfo(&MF->getRegInfo());
124 }
125
126 IsDef = isDef;
127 IsImp = isImp;
128 IsKill = isKill;
129 IsDead = isDead;
Dale Johannesene0091802008-09-14 01:44:36 +0000130 IsEarlyClobber = false;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000131 SubReg = 0;
132}
133
Chris Lattnerf7382302007-12-30 21:56:09 +0000134/// isIdenticalTo - Return true if this operand is identical to the specified
135/// operand.
136bool MachineOperand::isIdenticalTo(const MachineOperand &Other) const {
137 if (getType() != Other.getType()) return false;
138
139 switch (getType()) {
140 default: assert(0 && "Unrecognized operand type");
141 case MachineOperand::MO_Register:
142 return getReg() == Other.getReg() && isDef() == Other.isDef() &&
143 getSubReg() == Other.getSubReg();
144 case MachineOperand::MO_Immediate:
145 return getImm() == Other.getImm();
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000146 case MachineOperand::MO_FPImmediate:
147 return getFPImm() == Other.getFPImm();
Chris Lattnerf7382302007-12-30 21:56:09 +0000148 case MachineOperand::MO_MachineBasicBlock:
149 return getMBB() == Other.getMBB();
150 case MachineOperand::MO_FrameIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000151 return getIndex() == Other.getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000152 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000153 return getIndex() == Other.getIndex() && getOffset() == Other.getOffset();
Chris Lattnerf7382302007-12-30 21:56:09 +0000154 case MachineOperand::MO_JumpTableIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000155 return getIndex() == Other.getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000156 case MachineOperand::MO_GlobalAddress:
157 return getGlobal() == Other.getGlobal() && getOffset() == Other.getOffset();
158 case MachineOperand::MO_ExternalSymbol:
159 return !strcmp(getSymbolName(), Other.getSymbolName()) &&
160 getOffset() == Other.getOffset();
161 }
162}
163
164/// print - Print the specified machine operand.
165///
166void MachineOperand::print(std::ostream &OS, const TargetMachine *TM) const {
167 switch (getType()) {
168 case MachineOperand::MO_Register:
Dan Gohman6f0d0242008-02-10 18:45:23 +0000169 if (getReg() == 0 || TargetRegisterInfo::isVirtualRegister(getReg())) {
Chris Lattnerf7382302007-12-30 21:56:09 +0000170 OS << "%reg" << getReg();
171 } else {
172 // If the instruction is embedded into a basic block, we can find the
Chris Lattner62ed6b92008-01-01 01:12:31 +0000173 // target info for the instruction.
Chris Lattnerf7382302007-12-30 21:56:09 +0000174 if (TM == 0)
175 if (const MachineInstr *MI = getParent())
176 if (const MachineBasicBlock *MBB = MI->getParent())
177 if (const MachineFunction *MF = MBB->getParent())
178 TM = &MF->getTarget();
179
180 if (TM)
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000181 OS << "%" << TM->getRegisterInfo()->get(getReg()).Name;
Chris Lattnerf7382302007-12-30 21:56:09 +0000182 else
183 OS << "%mreg" << getReg();
184 }
185
Dale Johannesen86b49f82008-09-24 01:07:17 +0000186 if (isDef() || isKill() || isDead() || isImplicit() || isEarlyClobber()) {
Chris Lattnerf7382302007-12-30 21:56:09 +0000187 OS << "<";
188 bool NeedComma = false;
189 if (isImplicit()) {
Dale Johannesen91aac102008-09-17 21:13:11 +0000190 if (NeedComma) OS << ",";
Chris Lattnerf7382302007-12-30 21:56:09 +0000191 OS << (isDef() ? "imp-def" : "imp-use");
192 NeedComma = true;
193 } else if (isDef()) {
Dale Johannesen91aac102008-09-17 21:13:11 +0000194 if (NeedComma) OS << ",";
Dale Johannesen913d3df2008-09-12 17:49:03 +0000195 if (isEarlyClobber())
196 OS << "earlyclobber,";
Chris Lattnerf7382302007-12-30 21:56:09 +0000197 OS << "def";
198 NeedComma = true;
199 }
200 if (isKill() || isDead()) {
Bill Wendling181eb732008-02-24 00:56:13 +0000201 if (NeedComma) OS << ",";
202 if (isKill()) OS << "kill";
203 if (isDead()) OS << "dead";
Chris Lattnerf7382302007-12-30 21:56:09 +0000204 }
205 OS << ">";
206 }
207 break;
208 case MachineOperand::MO_Immediate:
209 OS << getImm();
210 break;
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000211 case MachineOperand::MO_FPImmediate:
212 if (getFPImm()->getType() == Type::FloatTy) {
213 OS << getFPImm()->getValueAPF().convertToFloat();
214 } else {
215 OS << getFPImm()->getValueAPF().convertToDouble();
216 }
217 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000218 case MachineOperand::MO_MachineBasicBlock:
219 OS << "mbb<"
Chris Lattner8aa797a2007-12-30 23:10:15 +0000220 << ((Value*)getMBB()->getBasicBlock())->getName()
221 << "," << (void*)getMBB() << ">";
Chris Lattnerf7382302007-12-30 21:56:09 +0000222 break;
223 case MachineOperand::MO_FrameIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000224 OS << "<fi#" << getIndex() << ">";
Chris Lattnerf7382302007-12-30 21:56:09 +0000225 break;
226 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000227 OS << "<cp#" << getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000228 if (getOffset()) OS << "+" << getOffset();
229 OS << ">";
230 break;
231 case MachineOperand::MO_JumpTableIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000232 OS << "<jt#" << getIndex() << ">";
Chris Lattnerf7382302007-12-30 21:56:09 +0000233 break;
234 case MachineOperand::MO_GlobalAddress:
235 OS << "<ga:" << ((Value*)getGlobal())->getName();
236 if (getOffset()) OS << "+" << getOffset();
237 OS << ">";
238 break;
239 case MachineOperand::MO_ExternalSymbol:
240 OS << "<es:" << getSymbolName();
241 if (getOffset()) OS << "+" << getOffset();
242 OS << ">";
243 break;
244 default:
245 assert(0 && "Unrecognized operand type");
246 }
247}
248
249//===----------------------------------------------------------------------===//
Dan Gohmance42e402008-07-07 20:32:02 +0000250// MachineMemOperand Implementation
251//===----------------------------------------------------------------------===//
252
253MachineMemOperand::MachineMemOperand(const Value *v, unsigned int f,
254 int64_t o, uint64_t s, unsigned int a)
255 : Offset(o), Size(s), V(v),
256 Flags((f & 7) | ((Log2_32(a) + 1) << 3)) {
Dan Gohmanf1bf29e2008-07-08 23:47:04 +0000257 assert(isPowerOf2_32(a) && "Alignment is not a power of 2!");
Dan Gohmanc5e1f982008-07-16 15:56:42 +0000258 assert((isLoad() || isStore()) && "Not a load/store!");
Dan Gohmance42e402008-07-07 20:32:02 +0000259}
260
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000261/// Profile - Gather unique data for the object.
262///
263void MachineMemOperand::Profile(FoldingSetNodeID &ID) const {
264 ID.AddInteger(Offset);
265 ID.AddInteger(Size);
266 ID.AddPointer(V);
267 ID.AddInteger(Flags);
268}
269
Dan Gohmance42e402008-07-07 20:32:02 +0000270//===----------------------------------------------------------------------===//
Chris Lattnerf7382302007-12-30 21:56:09 +0000271// MachineInstr Implementation
272//===----------------------------------------------------------------------===//
273
Evan Chengc0f64ff2006-11-27 23:37:22 +0000274/// MachineInstr ctor - This constructor creates a dummy MachineInstr with
Evan Cheng67f660c2006-11-30 07:08:44 +0000275/// TID NULL and no operands.
Evan Chengc0f64ff2006-11-27 23:37:22 +0000276MachineInstr::MachineInstr()
Chris Lattnerf20c1a42007-12-31 04:56:33 +0000277 : TID(0), NumImplicitOps(0), Parent(0) {
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000278 // Make sure that we get added to a machine basicblock
279 LeakDetector::addGarbageObject(this);
Chris Lattner72791222002-10-28 20:59:49 +0000280}
281
Evan Cheng67f660c2006-11-30 07:08:44 +0000282void MachineInstr::addImplicitDefUseOperands() {
283 if (TID->ImplicitDefs)
Chris Lattnera4161ee2007-12-30 00:12:25 +0000284 for (const unsigned *ImpDefs = TID->ImplicitDefs; *ImpDefs; ++ImpDefs)
Chris Lattner8019f412007-12-30 00:41:17 +0000285 addOperand(MachineOperand::CreateReg(*ImpDefs, true, true));
Evan Cheng67f660c2006-11-30 07:08:44 +0000286 if (TID->ImplicitUses)
Chris Lattnera4161ee2007-12-30 00:12:25 +0000287 for (const unsigned *ImpUses = TID->ImplicitUses; *ImpUses; ++ImpUses)
Chris Lattner8019f412007-12-30 00:41:17 +0000288 addOperand(MachineOperand::CreateReg(*ImpUses, false, true));
Evan Chengd7de4962006-11-13 23:34:06 +0000289}
290
291/// MachineInstr ctor - This constructor create a MachineInstr and add the
Evan Chengc0f64ff2006-11-27 23:37:22 +0000292/// implicit operands. It reserves space for number of operands specified by
Chris Lattner749c6f62008-01-07 07:27:27 +0000293/// TargetInstrDesc or the numOperands if it is not zero. (for
Evan Chengc0f64ff2006-11-27 23:37:22 +0000294/// instructions with variable number of operands).
Chris Lattner749c6f62008-01-07 07:27:27 +0000295MachineInstr::MachineInstr(const TargetInstrDesc &tid, bool NoImp)
Chris Lattnerf20c1a42007-12-31 04:56:33 +0000296 : TID(&tid), NumImplicitOps(0), Parent(0) {
Chris Lattner349c4952008-01-07 03:13:06 +0000297 if (!NoImp && TID->getImplicitDefs())
298 for (const unsigned *ImpDefs = TID->getImplicitDefs(); *ImpDefs; ++ImpDefs)
Evan Chengd7de4962006-11-13 23:34:06 +0000299 NumImplicitOps++;
Chris Lattner349c4952008-01-07 03:13:06 +0000300 if (!NoImp && TID->getImplicitUses())
301 for (const unsigned *ImpUses = TID->getImplicitUses(); *ImpUses; ++ImpUses)
Evan Chengd7de4962006-11-13 23:34:06 +0000302 NumImplicitOps++;
Chris Lattner349c4952008-01-07 03:13:06 +0000303 Operands.reserve(NumImplicitOps + TID->getNumOperands());
Evan Chengfa945722007-10-13 02:23:01 +0000304 if (!NoImp)
305 addImplicitDefUseOperands();
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000306 // Make sure that we get added to a machine basicblock
307 LeakDetector::addGarbageObject(this);
Evan Chengd7de4962006-11-13 23:34:06 +0000308}
309
Chris Lattnerddd7fcb2002-10-29 23:19:00 +0000310/// MachineInstr ctor - Work exactly the same as the ctor above, except that the
311/// MachineInstr is created and added to the end of the specified basic block.
312///
Evan Chengc0f64ff2006-11-27 23:37:22 +0000313MachineInstr::MachineInstr(MachineBasicBlock *MBB,
Chris Lattner749c6f62008-01-07 07:27:27 +0000314 const TargetInstrDesc &tid)
Chris Lattnerf20c1a42007-12-31 04:56:33 +0000315 : TID(&tid), NumImplicitOps(0), Parent(0) {
Chris Lattnerddd7fcb2002-10-29 23:19:00 +0000316 assert(MBB && "Cannot use inserting ctor with null basic block!");
Evan Cheng67f660c2006-11-30 07:08:44 +0000317 if (TID->ImplicitDefs)
Chris Lattner349c4952008-01-07 03:13:06 +0000318 for (const unsigned *ImpDefs = TID->getImplicitDefs(); *ImpDefs; ++ImpDefs)
Evan Chengd7de4962006-11-13 23:34:06 +0000319 NumImplicitOps++;
Evan Cheng67f660c2006-11-30 07:08:44 +0000320 if (TID->ImplicitUses)
Chris Lattner349c4952008-01-07 03:13:06 +0000321 for (const unsigned *ImpUses = TID->getImplicitUses(); *ImpUses; ++ImpUses)
Evan Chengd7de4962006-11-13 23:34:06 +0000322 NumImplicitOps++;
Chris Lattner349c4952008-01-07 03:13:06 +0000323 Operands.reserve(NumImplicitOps + TID->getNumOperands());
Evan Cheng67f660c2006-11-30 07:08:44 +0000324 addImplicitDefUseOperands();
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000325 // Make sure that we get added to a machine basicblock
326 LeakDetector::addGarbageObject(this);
Chris Lattnerddd7fcb2002-10-29 23:19:00 +0000327 MBB->push_back(this); // Add instruction to end of basic block!
328}
329
Misha Brukmance22e762004-07-09 14:45:17 +0000330/// MachineInstr ctor - Copies MachineInstr arg exactly
331///
Evan Cheng1ed99222008-07-19 00:37:25 +0000332MachineInstr::MachineInstr(MachineFunction &MF, const MachineInstr &MI)
333 : TID(&MI.getDesc()), NumImplicitOps(0), Parent(0) {
Chris Lattner943b5e12006-05-04 19:14:44 +0000334 Operands.reserve(MI.getNumOperands());
Tanya Lattnerb5159ed2004-05-23 20:58:02 +0000335
Misha Brukmance22e762004-07-09 14:45:17 +0000336 // Add operands
Evan Cheng1ed99222008-07-19 00:37:25 +0000337 for (unsigned i = 0; i != MI.getNumOperands(); ++i)
338 addOperand(MI.getOperand(i));
339 NumImplicitOps = MI.NumImplicitOps;
Tanya Lattner0c63e032004-05-24 03:14:18 +0000340
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000341 // Add memory operands.
Dan Gohmanfed90b62008-07-28 21:51:04 +0000342 for (std::list<MachineMemOperand>::const_iterator i = MI.memoperands_begin(),
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000343 j = MI.memoperands_end(); i != j; ++i)
344 addMemOperand(MF, *i);
345
346 // Set parent to null.
Chris Lattnerf20c1a42007-12-31 04:56:33 +0000347 Parent = 0;
Dan Gohman6116a732008-07-21 18:47:29 +0000348
349 LeakDetector::addGarbageObject(this);
Tanya Lattner466b5342004-05-23 19:35:12 +0000350}
351
Misha Brukmance22e762004-07-09 14:45:17 +0000352MachineInstr::~MachineInstr() {
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000353 LeakDetector::removeGarbageObject(this);
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000354 assert(MemOperands.empty() &&
355 "MachineInstr being deleted with live memoperands!");
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000356#ifndef NDEBUG
Chris Lattner62ed6b92008-01-01 01:12:31 +0000357 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000358 assert(Operands[i].ParentMI == this && "ParentMI mismatch!");
Dan Gohman014278e2008-09-13 17:58:21 +0000359 assert((!Operands[i].isRegister() || !Operands[i].isOnRegUseList()) &&
Chris Lattner62ed6b92008-01-01 01:12:31 +0000360 "Reg operand def/use list corrupted");
361 }
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000362#endif
Alkis Evlogimenosaad5c052004-02-16 07:17:43 +0000363}
364
Chris Lattner62ed6b92008-01-01 01:12:31 +0000365/// getRegInfo - If this instruction is embedded into a MachineFunction,
366/// return the MachineRegisterInfo object for the current function, otherwise
367/// return null.
368MachineRegisterInfo *MachineInstr::getRegInfo() {
369 if (MachineBasicBlock *MBB = getParent())
Dan Gohman4e526b92008-07-08 23:59:09 +0000370 return &MBB->getParent()->getRegInfo();
Chris Lattner62ed6b92008-01-01 01:12:31 +0000371 return 0;
372}
373
374/// RemoveRegOperandsFromUseLists - Unlink all of the register operands in
375/// this instruction from their respective use lists. This requires that the
376/// operands already be on their use lists.
377void MachineInstr::RemoveRegOperandsFromUseLists() {
378 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Dan Gohman014278e2008-09-13 17:58:21 +0000379 if (Operands[i].isRegister())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000380 Operands[i].RemoveRegOperandFromRegInfo();
381 }
382}
383
384/// AddRegOperandsToUseLists - Add all of the register operands in
385/// this instruction from their respective use lists. This requires that the
386/// operands not be on their use lists yet.
387void MachineInstr::AddRegOperandsToUseLists(MachineRegisterInfo &RegInfo) {
388 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Dan Gohman014278e2008-09-13 17:58:21 +0000389 if (Operands[i].isRegister())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000390 Operands[i].AddRegOperandToRegInfo(&RegInfo);
391 }
392}
393
394
395/// addOperand - Add the specified operand to the instruction. If it is an
396/// implicit operand, it is added to the end of the operand list. If it is
397/// an explicit operand it is added at the end of the explicit operand list
398/// (before the first implicit operand).
399void MachineInstr::addOperand(const MachineOperand &Op) {
Dan Gohman014278e2008-09-13 17:58:21 +0000400 bool isImpReg = Op.isRegister() && Op.isImplicit();
Chris Lattner62ed6b92008-01-01 01:12:31 +0000401 assert((isImpReg || !OperandsComplete()) &&
402 "Trying to add an operand to a machine instr that is already done!");
403
404 // If we are adding the operand to the end of the list, our job is simpler.
405 // This is true most of the time, so this is a reasonable optimization.
406 if (isImpReg || NumImplicitOps == 0) {
407 // We can only do this optimization if we know that the operand list won't
408 // reallocate.
409 if (Operands.empty() || Operands.size()+1 <= Operands.capacity()) {
410 Operands.push_back(Op);
411
412 // Set the parent of the operand.
413 Operands.back().ParentMI = this;
414
415 // If the operand is a register, update the operand's use list.
Dan Gohman014278e2008-09-13 17:58:21 +0000416 if (Op.isRegister())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000417 Operands.back().AddRegOperandToRegInfo(getRegInfo());
418 return;
419 }
420 }
421
422 // Otherwise, we have to insert a real operand before any implicit ones.
423 unsigned OpNo = Operands.size()-NumImplicitOps;
424
425 MachineRegisterInfo *RegInfo = getRegInfo();
426
427 // If this instruction isn't embedded into a function, then we don't need to
428 // update any operand lists.
429 if (RegInfo == 0) {
430 // Simple insertion, no reginfo update needed for other register operands.
431 Operands.insert(Operands.begin()+OpNo, Op);
432 Operands[OpNo].ParentMI = this;
433
434 // Do explicitly set the reginfo for this operand though, to ensure the
435 // next/prev fields are properly nulled out.
Dan Gohman014278e2008-09-13 17:58:21 +0000436 if (Operands[OpNo].isRegister())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000437 Operands[OpNo].AddRegOperandToRegInfo(0);
438
439 } else if (Operands.size()+1 <= Operands.capacity()) {
440 // Otherwise, we have to remove register operands from their register use
441 // list, add the operand, then add the register operands back to their use
442 // list. This also must handle the case when the operand list reallocates
443 // to somewhere else.
444
445 // If insertion of this operand won't cause reallocation of the operand
446 // list, just remove the implicit operands, add the operand, then re-add all
447 // the rest of the operands.
448 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohman014278e2008-09-13 17:58:21 +0000449 assert(Operands[i].isRegister() && "Should only be an implicit reg!");
Chris Lattner62ed6b92008-01-01 01:12:31 +0000450 Operands[i].RemoveRegOperandFromRegInfo();
451 }
452
453 // Add the operand. If it is a register, add it to the reg list.
454 Operands.insert(Operands.begin()+OpNo, Op);
455 Operands[OpNo].ParentMI = this;
456
Dan Gohman014278e2008-09-13 17:58:21 +0000457 if (Operands[OpNo].isRegister())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000458 Operands[OpNo].AddRegOperandToRegInfo(RegInfo);
459
460 // Re-add all the implicit ops.
461 for (unsigned i = OpNo+1, e = Operands.size(); i != e; ++i) {
Dan Gohman014278e2008-09-13 17:58:21 +0000462 assert(Operands[i].isRegister() && "Should only be an implicit reg!");
Chris Lattner62ed6b92008-01-01 01:12:31 +0000463 Operands[i].AddRegOperandToRegInfo(RegInfo);
464 }
465 } else {
466 // Otherwise, we will be reallocating the operand list. Remove all reg
467 // operands from their list, then readd them after the operand list is
468 // reallocated.
469 RemoveRegOperandsFromUseLists();
470
471 Operands.insert(Operands.begin()+OpNo, Op);
472 Operands[OpNo].ParentMI = this;
473
474 // Re-add all the operands.
475 AddRegOperandsToUseLists(*RegInfo);
476 }
477}
478
479/// RemoveOperand - Erase an operand from an instruction, leaving it with one
480/// fewer operand than it started with.
481///
482void MachineInstr::RemoveOperand(unsigned OpNo) {
483 assert(OpNo < Operands.size() && "Invalid operand number");
484
485 // Special case removing the last one.
486 if (OpNo == Operands.size()-1) {
487 // If needed, remove from the reg def/use list.
Dan Gohman014278e2008-09-13 17:58:21 +0000488 if (Operands.back().isRegister() && Operands.back().isOnRegUseList())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000489 Operands.back().RemoveRegOperandFromRegInfo();
490
491 Operands.pop_back();
492 return;
493 }
494
495 // Otherwise, we are removing an interior operand. If we have reginfo to
496 // update, remove all operands that will be shifted down from their reg lists,
497 // move everything down, then re-add them.
498 MachineRegisterInfo *RegInfo = getRegInfo();
499 if (RegInfo) {
500 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohman014278e2008-09-13 17:58:21 +0000501 if (Operands[i].isRegister())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000502 Operands[i].RemoveRegOperandFromRegInfo();
503 }
504 }
505
506 Operands.erase(Operands.begin()+OpNo);
507
508 if (RegInfo) {
509 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohman014278e2008-09-13 17:58:21 +0000510 if (Operands[i].isRegister())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000511 Operands[i].AddRegOperandToRegInfo(RegInfo);
512 }
513 }
514}
515
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000516/// addMemOperand - Add a MachineMemOperand to the machine instruction,
517/// referencing arbitrary storage.
518void MachineInstr::addMemOperand(MachineFunction &MF,
519 const MachineMemOperand &MO) {
Dan Gohmanfed90b62008-07-28 21:51:04 +0000520 MemOperands.push_back(MO);
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000521}
522
523/// clearMemOperands - Erase all of this MachineInstr's MachineMemOperands.
524void MachineInstr::clearMemOperands(MachineFunction &MF) {
Dan Gohmanfed90b62008-07-28 21:51:04 +0000525 MemOperands.clear();
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000526}
527
Chris Lattner62ed6b92008-01-01 01:12:31 +0000528
Chris Lattner48d7c062006-04-17 21:35:41 +0000529/// removeFromParent - This method unlinks 'this' from the containing basic
530/// block, and returns it, but does not delete it.
531MachineInstr *MachineInstr::removeFromParent() {
532 assert(getParent() && "Not embedded in a basic block!");
533 getParent()->remove(this);
534 return this;
535}
536
537
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000538/// eraseFromParent - This method unlinks 'this' from the containing basic
539/// block, and deletes it.
540void MachineInstr::eraseFromParent() {
541 assert(getParent() && "Not embedded in a basic block!");
542 getParent()->erase(this);
543}
544
545
Brian Gaeke21326fc2004-02-13 04:39:32 +0000546/// OperandComplete - Return true if it's illegal to add a new operand
547///
Chris Lattner2a90ba62004-02-12 16:09:53 +0000548bool MachineInstr::OperandsComplete() const {
Chris Lattner349c4952008-01-07 03:13:06 +0000549 unsigned short NumOperands = TID->getNumOperands();
Chris Lattner8f707e12008-01-07 05:19:29 +0000550 if (!TID->isVariadic() && getNumOperands()-NumImplicitOps >= NumOperands)
Vikram S. Adve34977822003-05-31 07:39:06 +0000551 return true; // Broken: we have all the operands of this instruction!
Chris Lattner413746e2002-10-28 20:48:39 +0000552 return false;
553}
554
Evan Cheng19e3f312007-05-15 01:26:09 +0000555/// getNumExplicitOperands - Returns the number of non-implicit operands.
556///
557unsigned MachineInstr::getNumExplicitOperands() const {
Chris Lattner349c4952008-01-07 03:13:06 +0000558 unsigned NumOperands = TID->getNumOperands();
Chris Lattner8f707e12008-01-07 05:19:29 +0000559 if (!TID->isVariadic())
Evan Cheng19e3f312007-05-15 01:26:09 +0000560 return NumOperands;
561
562 for (unsigned e = getNumOperands(); NumOperands != e; ++NumOperands) {
563 const MachineOperand &MO = getOperand(NumOperands);
564 if (!MO.isRegister() || !MO.isImplicit())
565 NumOperands++;
566 }
567 return NumOperands;
568}
569
Chris Lattner8ace2cd2006-10-20 22:39:59 +0000570
Dan Gohman44066042008-07-01 00:05:16 +0000571/// isLabel - Returns true if the MachineInstr represents a label.
572///
573bool MachineInstr::isLabel() const {
574 return getOpcode() == TargetInstrInfo::DBG_LABEL ||
575 getOpcode() == TargetInstrInfo::EH_LABEL ||
576 getOpcode() == TargetInstrInfo::GC_LABEL;
577}
578
Evan Chengbb81d972008-01-31 09:59:15 +0000579/// isDebugLabel - Returns true if the MachineInstr represents a debug label.
580///
581bool MachineInstr::isDebugLabel() const {
Dan Gohman44066042008-07-01 00:05:16 +0000582 return getOpcode() == TargetInstrInfo::DBG_LABEL;
Evan Chengbb81d972008-01-31 09:59:15 +0000583}
584
Evan Chengfaa51072007-04-26 19:00:32 +0000585/// findRegisterUseOperandIdx() - Returns the MachineOperand that is a use of
Evan Cheng32eb1f12007-03-26 22:37:45 +0000586/// the specific register or -1 if it is not found. It further tightening
Evan Cheng76d7e762007-02-23 01:04:26 +0000587/// the search criteria to a use that kills the register if isKill is true.
Evan Cheng6130f662008-03-05 00:59:57 +0000588int MachineInstr::findRegisterUseOperandIdx(unsigned Reg, bool isKill,
589 const TargetRegisterInfo *TRI) const {
Evan Cheng576d1232006-12-06 08:27:42 +0000590 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Chengf277ee42007-05-29 18:35:22 +0000591 const MachineOperand &MO = getOperand(i);
Evan Cheng6130f662008-03-05 00:59:57 +0000592 if (!MO.isRegister() || !MO.isUse())
593 continue;
594 unsigned MOReg = MO.getReg();
595 if (!MOReg)
596 continue;
597 if (MOReg == Reg ||
598 (TRI &&
599 TargetRegisterInfo::isPhysicalRegister(MOReg) &&
600 TargetRegisterInfo::isPhysicalRegister(Reg) &&
601 TRI->isSubRegister(MOReg, Reg)))
Evan Cheng76d7e762007-02-23 01:04:26 +0000602 if (!isKill || MO.isKill())
Evan Cheng32eb1f12007-03-26 22:37:45 +0000603 return i;
Evan Cheng576d1232006-12-06 08:27:42 +0000604 }
Evan Cheng32eb1f12007-03-26 22:37:45 +0000605 return -1;
Evan Cheng576d1232006-12-06 08:27:42 +0000606}
607
Evan Cheng6130f662008-03-05 00:59:57 +0000608/// findRegisterDefOperandIdx() - Returns the operand index that is a def of
Dan Gohman703bfe62008-05-06 00:20:10 +0000609/// the specified register or -1 if it is not found. If isDead is true, defs
610/// that are not dead are skipped. If TargetRegisterInfo is non-null, then it
611/// also checks if there is a def of a super-register.
Evan Cheng6130f662008-03-05 00:59:57 +0000612int MachineInstr::findRegisterDefOperandIdx(unsigned Reg, bool isDead,
613 const TargetRegisterInfo *TRI) const {
Evan Chengb371f452007-02-19 21:49:54 +0000614 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Cheng6130f662008-03-05 00:59:57 +0000615 const MachineOperand &MO = getOperand(i);
616 if (!MO.isRegister() || !MO.isDef())
617 continue;
618 unsigned MOReg = MO.getReg();
619 if (MOReg == Reg ||
620 (TRI &&
621 TargetRegisterInfo::isPhysicalRegister(MOReg) &&
622 TargetRegisterInfo::isPhysicalRegister(Reg) &&
623 TRI->isSubRegister(MOReg, Reg)))
624 if (!isDead || MO.isDead())
625 return i;
Evan Chengb371f452007-02-19 21:49:54 +0000626 }
Evan Cheng6130f662008-03-05 00:59:57 +0000627 return -1;
Evan Chengb371f452007-02-19 21:49:54 +0000628}
Evan Cheng19e3f312007-05-15 01:26:09 +0000629
Evan Chengf277ee42007-05-29 18:35:22 +0000630/// findFirstPredOperandIdx() - Find the index of the first operand in the
631/// operand list that is used to represent the predicate. It returns -1 if
632/// none is found.
633int MachineInstr::findFirstPredOperandIdx() const {
Chris Lattner749c6f62008-01-07 07:27:27 +0000634 const TargetInstrDesc &TID = getDesc();
635 if (TID.isPredicable()) {
Evan Cheng19e3f312007-05-15 01:26:09 +0000636 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Chris Lattner749c6f62008-01-07 07:27:27 +0000637 if (TID.OpInfo[i].isPredicate())
Evan Chengf277ee42007-05-29 18:35:22 +0000638 return i;
Evan Cheng19e3f312007-05-15 01:26:09 +0000639 }
640
Evan Chengf277ee42007-05-29 18:35:22 +0000641 return -1;
Evan Cheng19e3f312007-05-15 01:26:09 +0000642}
Evan Chengb371f452007-02-19 21:49:54 +0000643
Evan Chengef0732d2008-07-10 07:35:43 +0000644/// isRegReDefinedByTwoAddr - Given the defined register and the operand index,
645/// check if the register def is a re-definition due to two addr elimination.
646bool MachineInstr::isRegReDefinedByTwoAddr(unsigned Reg, unsigned DefIdx) const{
Chris Lattner749c6f62008-01-07 07:27:27 +0000647 const TargetInstrDesc &TID = getDesc();
Evan Chengef0732d2008-07-10 07:35:43 +0000648 for (unsigned i = 0, e = TID.getNumOperands(); i != e; ++i) {
649 const MachineOperand &MO = getOperand(i);
650 if (MO.isRegister() && MO.isUse() && MO.getReg() == Reg &&
651 TID.getOperandConstraint(i, TOI::TIED_TO) == (int)DefIdx)
652 return true;
Evan Cheng32dfbea2007-10-12 08:50:34 +0000653 }
654 return false;
655}
656
Evan Cheng576d1232006-12-06 08:27:42 +0000657/// copyKillDeadInfo - Copies kill / dead operand properties from MI.
658///
659void MachineInstr::copyKillDeadInfo(const MachineInstr *MI) {
660 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
661 const MachineOperand &MO = MI->getOperand(i);
Dan Gohman92dfe202007-09-14 20:33:02 +0000662 if (!MO.isRegister() || (!MO.isKill() && !MO.isDead()))
Evan Cheng576d1232006-12-06 08:27:42 +0000663 continue;
664 for (unsigned j = 0, ee = getNumOperands(); j != ee; ++j) {
665 MachineOperand &MOp = getOperand(j);
666 if (!MOp.isIdenticalTo(MO))
667 continue;
668 if (MO.isKill())
669 MOp.setIsKill();
670 else
671 MOp.setIsDead();
672 break;
673 }
674 }
675}
676
Evan Cheng19e3f312007-05-15 01:26:09 +0000677/// copyPredicates - Copies predicate operand(s) from MI.
678void MachineInstr::copyPredicates(const MachineInstr *MI) {
Chris Lattner749c6f62008-01-07 07:27:27 +0000679 const TargetInstrDesc &TID = MI->getDesc();
Evan Chengb27087f2008-03-13 00:44:09 +0000680 if (!TID.isPredicable())
681 return;
682 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
683 if (TID.OpInfo[i].isPredicate()) {
684 // Predicated operands must be last operands.
685 addOperand(MI->getOperand(i));
Evan Cheng19e3f312007-05-15 01:26:09 +0000686 }
687 }
688}
689
Evan Cheng9f1c8312008-07-03 09:09:37 +0000690/// isSafeToMove - Return true if it is safe to move this instruction. If
691/// SawStore is set to true, it means that there is a store (or call) between
692/// the instruction's location and its intended destination.
Evan Chengb27087f2008-03-13 00:44:09 +0000693bool MachineInstr::isSafeToMove(const TargetInstrInfo *TII, bool &SawStore) {
694 // Ignore stuff that we obviously can't move.
695 if (TID->mayStore() || TID->isCall()) {
696 SawStore = true;
697 return false;
698 }
699 if (TID->isReturn() || TID->isBranch() || TID->hasUnmodeledSideEffects())
700 return false;
701
702 // See if this instruction does a load. If so, we have to guarantee that the
703 // loaded value doesn't change between the load and the its intended
704 // destination. The check for isInvariantLoad gives the targe the chance to
705 // classify the load as always returning a constant, e.g. a constant pool
706 // load.
Dan Gohman3e4fb702008-09-24 00:06:15 +0000707 if (TID->mayLoad() && !TII->isInvariantLoad(this))
Evan Chengb27087f2008-03-13 00:44:09 +0000708 // Otherwise, this is a real load. If there is a store between the load and
Dan Gohman3e4fb702008-09-24 00:06:15 +0000709 // end of block, or if the laod is volatile, we can't move it.
Dan Gohmand790a5c2008-10-02 15:04:30 +0000710 return !SawStore && !hasVolatileMemoryRef();
Dan Gohman3e4fb702008-09-24 00:06:15 +0000711
Evan Chengb27087f2008-03-13 00:44:09 +0000712 return true;
713}
714
Evan Chengdf3b9932008-08-27 20:33:50 +0000715/// isSafeToReMat - Return true if it's safe to rematerialize the specified
716/// instruction which defined the specified register instead of copying it.
717bool MachineInstr::isSafeToReMat(const TargetInstrInfo *TII, unsigned DstReg) {
Evan Chengdf3b9932008-08-27 20:33:50 +0000718 bool SawStore = false;
Evan Cheng3689ff42008-08-30 09:07:18 +0000719 if (!getDesc().isRematerializable() ||
720 !TII->isTriviallyReMaterializable(this) ||
721 !isSafeToMove(TII, SawStore))
Evan Chengdf3b9932008-08-27 20:33:50 +0000722 return false;
723 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
724 MachineOperand &MO = getOperand(i);
725 if (!MO.isRegister())
726 continue;
727 // FIXME: For now, do not remat any instruction with register operands.
728 // Later on, we can loosen the restriction is the register operands have
729 // not been modified between the def and use. Note, this is different from
Evan Cheng8763c1c2008-08-27 20:58:54 +0000730 // MachineSink because the code is no longer in two-address form (at least
Evan Chengdf3b9932008-08-27 20:33:50 +0000731 // partially).
732 if (MO.isUse())
733 return false;
734 else if (!MO.isDead() && MO.getReg() != DstReg)
735 return false;
736 }
737 return true;
738}
739
Dan Gohman3e4fb702008-09-24 00:06:15 +0000740/// hasVolatileMemoryRef - Return true if this instruction may have a
741/// volatile memory reference, or if the information describing the
742/// memory reference is not available. Return false if it is known to
743/// have no volatile memory references.
744bool MachineInstr::hasVolatileMemoryRef() const {
745 // An instruction known never to access memory won't have a volatile access.
746 if (!TID->mayStore() &&
747 !TID->mayLoad() &&
748 !TID->isCall() &&
749 !TID->hasUnmodeledSideEffects())
750 return false;
751
752 // Otherwise, if the instruction has no memory reference information,
753 // conservatively assume it wasn't preserved.
754 if (memoperands_empty())
755 return true;
756
757 // Check the memory reference information for volatile references.
758 for (std::list<MachineMemOperand>::const_iterator I = memoperands_begin(),
759 E = memoperands_end(); I != E; ++I)
760 if (I->isVolatile())
761 return true;
762
763 return false;
764}
765
Brian Gaeke21326fc2004-02-13 04:39:32 +0000766void MachineInstr::dump() const {
Bill Wendlinge8156192006-12-07 01:30:32 +0000767 cerr << " " << *this;
Vikram S. Adve70bc4b52001-07-21 12:41:50 +0000768}
769
Tanya Lattnerb1407622004-06-25 00:13:11 +0000770void MachineInstr::print(std::ostream &OS, const TargetMachine *TM) const {
Chris Lattnere3087892007-12-30 21:31:53 +0000771 // Specialize printing if op#0 is definition
Chris Lattner6a592272002-10-30 01:55:38 +0000772 unsigned StartOp = 0;
Dan Gohman92dfe202007-09-14 20:33:02 +0000773 if (getNumOperands() && getOperand(0).isRegister() && getOperand(0).isDef()) {
Chris Lattnerf7382302007-12-30 21:56:09 +0000774 getOperand(0).print(OS, TM);
Chris Lattner6a592272002-10-30 01:55:38 +0000775 OS << " = ";
776 ++StartOp; // Don't print this operand again!
777 }
Tanya Lattnerb1407622004-06-25 00:13:11 +0000778
Chris Lattner749c6f62008-01-07 07:27:27 +0000779 OS << getDesc().getName();
Misha Brukmanedf128a2005-04-21 22:36:52 +0000780
Chris Lattner6a592272002-10-30 01:55:38 +0000781 for (unsigned i = StartOp, e = getNumOperands(); i != e; ++i) {
782 if (i != StartOp)
783 OS << ",";
784 OS << " ";
Chris Lattnerf7382302007-12-30 21:56:09 +0000785 getOperand(i).print(OS, TM);
Chris Lattner10491642002-10-30 00:48:05 +0000786 }
Misha Brukmanedf128a2005-04-21 22:36:52 +0000787
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000788 if (!memoperands_empty()) {
Dan Gohman2bfe6ff2008-02-07 16:18:00 +0000789 OS << ", Mem:";
Dan Gohmanfed90b62008-07-28 21:51:04 +0000790 for (std::list<MachineMemOperand>::const_iterator i = memoperands_begin(),
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000791 e = memoperands_end(); i != e; ++i) {
792 const MachineMemOperand &MRO = *i;
Dan Gohman69de1932008-02-06 22:27:42 +0000793 const Value *V = MRO.getValue();
794
Dan Gohman69de1932008-02-06 22:27:42 +0000795 assert((MRO.isLoad() || MRO.isStore()) &&
796 "SV has to be a load, store or both.");
797
798 if (MRO.isVolatile())
799 OS << "Volatile ";
Dan Gohman2bfe6ff2008-02-07 16:18:00 +0000800
Dan Gohman69de1932008-02-06 22:27:42 +0000801 if (MRO.isLoad())
Dan Gohman2bfe6ff2008-02-07 16:18:00 +0000802 OS << "LD";
Dan Gohman69de1932008-02-06 22:27:42 +0000803 if (MRO.isStore())
Dan Gohman2bfe6ff2008-02-07 16:18:00 +0000804 OS << "ST";
Dan Gohman69de1932008-02-06 22:27:42 +0000805
Evan Chengbbd83222008-02-08 22:05:07 +0000806 OS << "(" << MRO.getSize() << "," << MRO.getAlignment() << ") [";
Dan Gohman69de1932008-02-06 22:27:42 +0000807
Dan Gohman2bfe6ff2008-02-07 16:18:00 +0000808 if (!V)
809 OS << "<unknown>";
810 else if (!V->getName().empty())
811 OS << V->getName();
Chris Lattneredfb72c2008-08-24 20:37:32 +0000812 else if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V)) {
813 raw_os_ostream OSS(OS);
814 PSV->print(OSS);
815 } else
Dan Gohman2bfe6ff2008-02-07 16:18:00 +0000816 OS << V;
817
818 OS << " + " << MRO.getOffset() << "]";
Dan Gohman69de1932008-02-06 22:27:42 +0000819 }
820 }
821
Chris Lattner10491642002-10-30 00:48:05 +0000822 OS << "\n";
823}
824
Owen Andersonb487e722008-01-24 01:10:07 +0000825bool MachineInstr::addRegisterKilled(unsigned IncomingReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +0000826 const TargetRegisterInfo *RegInfo,
Owen Andersonb487e722008-01-24 01:10:07 +0000827 bool AddIfNotFound) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +0000828 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Dan Gohman2ebc11a2008-07-03 01:18:51 +0000829 bool hasAliases = isPhysReg && RegInfo->getAliasSet(IncomingReg);
Dan Gohman3f629402008-09-03 15:56:16 +0000830 bool Found = false;
Evan Cheng9b6d7b92008-04-16 09:41:59 +0000831 SmallVector<unsigned,4> DeadOps;
Bill Wendling4a23d722008-03-03 22:14:33 +0000832 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
833 MachineOperand &MO = getOperand(i);
Evan Cheng9b6d7b92008-04-16 09:41:59 +0000834 if (!MO.isRegister() || !MO.isUse())
835 continue;
836 unsigned Reg = MO.getReg();
837 if (!Reg)
838 continue;
Bill Wendling4a23d722008-03-03 22:14:33 +0000839
Evan Cheng9b6d7b92008-04-16 09:41:59 +0000840 if (Reg == IncomingReg) {
Dan Gohman3f629402008-09-03 15:56:16 +0000841 if (!Found) {
842 if (MO.isKill())
843 // The register is already marked kill.
844 return true;
845 MO.setIsKill();
846 Found = true;
847 }
848 } else if (hasAliases && MO.isKill() &&
849 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +0000850 // A super-register kill already exists.
851 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohman2ebc11a2008-07-03 01:18:51 +0000852 return true;
853 if (RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng9b6d7b92008-04-16 09:41:59 +0000854 DeadOps.push_back(i);
Bill Wendling4a23d722008-03-03 22:14:33 +0000855 }
856 }
857
Evan Cheng9b6d7b92008-04-16 09:41:59 +0000858 // Trim unneeded kill operands.
859 while (!DeadOps.empty()) {
860 unsigned OpIdx = DeadOps.back();
861 if (getOperand(OpIdx).isImplicit())
862 RemoveOperand(OpIdx);
863 else
864 getOperand(OpIdx).setIsKill(false);
865 DeadOps.pop_back();
866 }
867
Bill Wendling4a23d722008-03-03 22:14:33 +0000868 // If not found, this means an alias of one of the operands is killed. Add a
Owen Andersonb487e722008-01-24 01:10:07 +0000869 // new implicit operand if required.
Dan Gohman3f629402008-09-03 15:56:16 +0000870 if (!Found && AddIfNotFound) {
Bill Wendling4a23d722008-03-03 22:14:33 +0000871 addOperand(MachineOperand::CreateReg(IncomingReg,
872 false /*IsDef*/,
873 true /*IsImp*/,
874 true /*IsKill*/));
Owen Andersonb487e722008-01-24 01:10:07 +0000875 return true;
876 }
Dan Gohman3f629402008-09-03 15:56:16 +0000877 return Found;
Owen Andersonb487e722008-01-24 01:10:07 +0000878}
879
880bool MachineInstr::addRegisterDead(unsigned IncomingReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +0000881 const TargetRegisterInfo *RegInfo,
Owen Andersonb487e722008-01-24 01:10:07 +0000882 bool AddIfNotFound) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +0000883 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Evan Cheng01b2e232008-06-27 22:11:49 +0000884 bool hasAliases = isPhysReg && RegInfo->getAliasSet(IncomingReg);
Dan Gohman3f629402008-09-03 15:56:16 +0000885 bool Found = false;
Evan Cheng9b6d7b92008-04-16 09:41:59 +0000886 SmallVector<unsigned,4> DeadOps;
Owen Andersonb487e722008-01-24 01:10:07 +0000887 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
888 MachineOperand &MO = getOperand(i);
Evan Cheng9b6d7b92008-04-16 09:41:59 +0000889 if (!MO.isRegister() || !MO.isDef())
890 continue;
891 unsigned Reg = MO.getReg();
Dan Gohman3f629402008-09-03 15:56:16 +0000892 if (!Reg)
893 continue;
894
Evan Cheng9b6d7b92008-04-16 09:41:59 +0000895 if (Reg == IncomingReg) {
Dan Gohman3f629402008-09-03 15:56:16 +0000896 if (!Found) {
897 if (MO.isDead())
898 // The register is already marked dead.
899 return true;
900 MO.setIsDead();
901 Found = true;
902 }
903 } else if (hasAliases && MO.isDead() &&
904 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +0000905 // There exists a super-register that's marked dead.
906 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohman2ebc11a2008-07-03 01:18:51 +0000907 return true;
Owen Anderson22ae9992008-08-14 18:34:18 +0000908 if (RegInfo->getSubRegisters(IncomingReg) &&
909 RegInfo->getSuperRegisters(Reg) &&
910 RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng9b6d7b92008-04-16 09:41:59 +0000911 DeadOps.push_back(i);
Owen Andersonb487e722008-01-24 01:10:07 +0000912 }
913 }
914
Evan Cheng9b6d7b92008-04-16 09:41:59 +0000915 // Trim unneeded dead operands.
916 while (!DeadOps.empty()) {
917 unsigned OpIdx = DeadOps.back();
918 if (getOperand(OpIdx).isImplicit())
919 RemoveOperand(OpIdx);
920 else
921 getOperand(OpIdx).setIsDead(false);
922 DeadOps.pop_back();
923 }
924
Dan Gohman3f629402008-09-03 15:56:16 +0000925 // If not found, this means an alias of one of the operands is dead. Add a
926 // new implicit operand if required.
927 if (!Found && AddIfNotFound) {
928 addOperand(MachineOperand::CreateReg(IncomingReg,
929 true /*IsDef*/,
930 true /*IsImp*/,
931 false /*IsKill*/,
932 true /*IsDead*/));
Owen Andersonb487e722008-01-24 01:10:07 +0000933 return true;
934 }
Dan Gohman3f629402008-09-03 15:56:16 +0000935 return Found;
Owen Andersonb487e722008-01-24 01:10:07 +0000936}