blob: 99b605dbcfa32a6ed5aa2505a56ef431527395c7 [file] [log] [blame]
Jakob Stoklund Olesen74e2d6e2011-09-25 16:46:08 +00001//===-- ExpandPostRAPseudos.cpp - Pseudo instruction expansion pass -------===//
Christopher Lambbab24742007-07-26 08:18:32 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Christopher Lambbab24742007-07-26 08:18:32 +00007//
8//===----------------------------------------------------------------------===//
Dan Gohmanbd0f1442008-09-24 23:44:12 +00009//
Jakob Stoklund Olesen74e2d6e2011-09-25 16:46:08 +000010// This file defines a pass that expands COPY and SUBREG_TO_REG pseudo
11// instructions after register allocation.
Dan Gohmanbd0f1442008-09-24 23:44:12 +000012//
13//===----------------------------------------------------------------------===//
Christopher Lambbab24742007-07-26 08:18:32 +000014
Jakob Stoklund Olesen74e2d6e2011-09-25 16:46:08 +000015#define DEBUG_TYPE "postrapseudos"
Christopher Lambbab24742007-07-26 08:18:32 +000016#include "llvm/CodeGen/Passes.h"
Christopher Lambbab24742007-07-26 08:18:32 +000017#include "llvm/CodeGen/MachineFunctionPass.h"
18#include "llvm/CodeGen/MachineInstr.h"
Jakob Stoklund Olesen980daea2009-08-03 20:08:18 +000019#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000020#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000021#include "llvm/Target/TargetRegisterInfo.h"
Christopher Lambbab24742007-07-26 08:18:32 +000022#include "llvm/Target/TargetInstrInfo.h"
23#include "llvm/Target/TargetMachine.h"
24#include "llvm/Support/Debug.h"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +000025#include "llvm/Support/raw_ostream.h"
Christopher Lambbab24742007-07-26 08:18:32 +000026using namespace llvm;
27
28namespace {
Jakob Stoklund Olesen74e2d6e2011-09-25 16:46:08 +000029struct ExpandPostRA : public MachineFunctionPass {
30private:
31 const TargetRegisterInfo *TRI;
32 const TargetInstrInfo *TII;
Evan Chengd98e30f2009-10-25 07:49:57 +000033
Jakob Stoklund Olesen74e2d6e2011-09-25 16:46:08 +000034public:
35 static char ID; // Pass identification, replacement for typeid
36 ExpandPostRA() : MachineFunctionPass(ID) {}
Jim Grosbach08da6362011-02-25 22:53:20 +000037
Jakob Stoklund Olesen74e2d6e2011-09-25 16:46:08 +000038 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
39 AU.setPreservesCFG();
40 AU.addPreservedID(MachineLoopInfoID);
41 AU.addPreservedID(MachineDominatorsID);
42 MachineFunctionPass::getAnalysisUsage(AU);
43 }
Evan Chengbbeeb2a2008-09-22 20:58:04 +000044
Jakob Stoklund Olesen74e2d6e2011-09-25 16:46:08 +000045 /// runOnMachineFunction - pass entry point
46 bool runOnMachineFunction(MachineFunction&);
Evan Chengd98e30f2009-10-25 07:49:57 +000047
Jakob Stoklund Olesen74e2d6e2011-09-25 16:46:08 +000048private:
49 bool LowerSubregToReg(MachineInstr *MI);
50 bool LowerCopy(MachineInstr *MI);
Dan Gohmana5b2fee2008-12-18 22:14:08 +000051
Jakob Stoklund Olesen74e2d6e2011-09-25 16:46:08 +000052 void TransferDeadFlag(MachineInstr *MI, unsigned DstReg,
53 const TargetRegisterInfo *TRI);
54 void TransferImplicitDefs(MachineInstr *MI);
55};
56} // end anonymous namespace
Christopher Lambbab24742007-07-26 08:18:32 +000057
Jakob Stoklund Olesen74e2d6e2011-09-25 16:46:08 +000058char ExpandPostRA::ID = 0;
Andrew Trick1dd8c852012-02-08 21:23:13 +000059char &llvm::ExpandPostRAPseudosID = ExpandPostRA::ID;
Christopher Lambbab24742007-07-26 08:18:32 +000060
Andrew Trick1dd8c852012-02-08 21:23:13 +000061INITIALIZE_PASS(ExpandPostRA, "postrapseudos",
62 "Post-RA pseudo instruction expansion pass", false, false)
Christopher Lambbab24742007-07-26 08:18:32 +000063
Dan Gohmana5b2fee2008-12-18 22:14:08 +000064/// TransferDeadFlag - MI is a pseudo-instruction with DstReg dead,
65/// and the lowered replacement instructions immediately precede it.
66/// Mark the replacement instructions with the dead flag.
67void
Jakob Stoklund Olesen74e2d6e2011-09-25 16:46:08 +000068ExpandPostRA::TransferDeadFlag(MachineInstr *MI, unsigned DstReg,
69 const TargetRegisterInfo *TRI) {
Dan Gohmana5b2fee2008-12-18 22:14:08 +000070 for (MachineBasicBlock::iterator MII =
71 prior(MachineBasicBlock::iterator(MI)); ; --MII) {
Evan Chengd98e30f2009-10-25 07:49:57 +000072 if (MII->addRegisterDead(DstReg, TRI))
Dan Gohmana5b2fee2008-12-18 22:14:08 +000073 break;
74 assert(MII != MI->getParent()->begin() &&
Jakob Stoklund Olesen3651d922010-07-08 05:01:41 +000075 "copyPhysReg output doesn't reference destination register!");
Dan Gohmana5b2fee2008-12-18 22:14:08 +000076 }
77}
78
Bob Wilson5d521652010-06-29 18:42:49 +000079/// TransferImplicitDefs - MI is a pseudo-instruction, and the lowered
80/// replacement instructions immediately precede it. Copy any implicit-def
81/// operands from MI to the replacement instruction.
82void
Jakob Stoklund Olesen74e2d6e2011-09-25 16:46:08 +000083ExpandPostRA::TransferImplicitDefs(MachineInstr *MI) {
Bob Wilson5d521652010-06-29 18:42:49 +000084 MachineBasicBlock::iterator CopyMI = MI;
85 --CopyMI;
86
87 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
88 MachineOperand &MO = MI->getOperand(i);
89 if (!MO.isReg() || !MO.isImplicit() || MO.isUse())
90 continue;
91 CopyMI->addOperand(MachineOperand::CreateReg(MO.getReg(), true, true));
92 }
93}
94
Jakob Stoklund Olesen74e2d6e2011-09-25 16:46:08 +000095bool ExpandPostRA::LowerSubregToReg(MachineInstr *MI) {
Christopher Lambc9298232008-03-16 03:12:01 +000096 MachineBasicBlock *MBB = MI->getParent();
Dan Gohmand735b802008-10-03 15:45:36 +000097 assert((MI->getOperand(0).isReg() && MI->getOperand(0).isDef()) &&
98 MI->getOperand(1).isImm() &&
99 (MI->getOperand(2).isReg() && MI->getOperand(2).isUse()) &&
100 MI->getOperand(3).isImm() && "Invalid subreg_to_reg");
Jakob Stoklund Olesenf175c5c2010-06-22 22:11:07 +0000101
Christopher Lambc9298232008-03-16 03:12:01 +0000102 unsigned DstReg = MI->getOperand(0).getReg();
103 unsigned InsReg = MI->getOperand(2).getReg();
Jakob Stoklund Olesenf175c5c2010-06-22 22:11:07 +0000104 assert(!MI->getOperand(2).getSubReg() && "SubIdx on physreg?");
Evan Cheng7d6d4b32009-03-23 07:19:58 +0000105 unsigned SubIdx = MI->getOperand(3).getImm();
Christopher Lambc9298232008-03-16 03:12:01 +0000106
107 assert(SubIdx != 0 && "Invalid index for insert_subreg");
Evan Chengd98e30f2009-10-25 07:49:57 +0000108 unsigned DstSubReg = TRI->getSubReg(DstReg, SubIdx);
Evan Cheng7d6d4b32009-03-23 07:19:58 +0000109
Christopher Lambc9298232008-03-16 03:12:01 +0000110 assert(TargetRegisterInfo::isPhysicalRegister(DstReg) &&
111 "Insert destination must be in a physical register");
112 assert(TargetRegisterInfo::isPhysicalRegister(InsReg) &&
113 "Inserted value must be in a physical register");
114
David Greene6d206f82010-01-04 23:06:47 +0000115 DEBUG(dbgs() << "subreg: CONVERTING: " << *MI);
Christopher Lambc9298232008-03-16 03:12:01 +0000116
Jakob Stoklund Olesenf175c5c2010-06-22 22:11:07 +0000117 if (DstSubReg == InsReg) {
Dan Gohmane3d92062008-08-07 02:54:50 +0000118 // No need to insert an identify copy instruction.
Evan Cheng7d6d4b32009-03-23 07:19:58 +0000119 // Watch out for case like this:
Jakob Stoklund Olesenf175c5c2010-06-22 22:11:07 +0000120 // %RAX<def> = SUBREG_TO_REG 0, %EAX<kill>, 3
121 // We must leave %RAX live.
122 if (DstReg != InsReg) {
123 MI->setDesc(TII->get(TargetOpcode::KILL));
124 MI->RemoveOperand(3); // SubIdx
125 MI->RemoveOperand(1); // Imm
126 DEBUG(dbgs() << "subreg: replace by: " << *MI);
127 return true;
128 }
David Greene6d206f82010-01-04 23:06:47 +0000129 DEBUG(dbgs() << "subreg: eliminated!");
Dan Gohmane3d92062008-08-07 02:54:50 +0000130 } else {
Jakob Stoklund Olesen3651d922010-07-08 05:01:41 +0000131 TII->copyPhysReg(*MBB, MI, MI->getDebugLoc(), DstSubReg, InsReg,
132 MI->getOperand(2).isKill());
Jakob Stoklund Olesen72e7dbf2012-07-27 20:19:49 +0000133
134 // Implicitly define DstReg for subsequent uses.
135 MachineBasicBlock::iterator CopyMI = MI;
136 --CopyMI;
137 CopyMI->addRegisterDefined(DstReg);
138
Dan Gohmana5b2fee2008-12-18 22:14:08 +0000139 // Transfer the kill/dead flags, if needed.
140 if (MI->getOperand(0).isDead())
141 TransferDeadFlag(MI, DstSubReg, TRI);
Jakob Stoklund Olesen72e7dbf2012-07-27 20:19:49 +0000142 DEBUG(dbgs() << "subreg: " << *CopyMI);
Dan Gohmane3d92062008-08-07 02:54:50 +0000143 }
Christopher Lambc9298232008-03-16 03:12:01 +0000144
David Greene6d206f82010-01-04 23:06:47 +0000145 DEBUG(dbgs() << '\n');
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000146 MBB->erase(MI);
Anton Korobeynikovefcd89a2009-10-24 00:27:00 +0000147 return true;
Christopher Lambc9298232008-03-16 03:12:01 +0000148}
Christopher Lamb98363222007-08-06 16:33:56 +0000149
Jakob Stoklund Olesen74e2d6e2011-09-25 16:46:08 +0000150bool ExpandPostRA::LowerCopy(MachineInstr *MI) {
Jakob Stoklund Olesena4e1ba52010-07-02 22:29:50 +0000151 MachineOperand &DstMO = MI->getOperand(0);
152 MachineOperand &SrcMO = MI->getOperand(1);
153
154 if (SrcMO.getReg() == DstMO.getReg()) {
155 DEBUG(dbgs() << "identity copy: " << *MI);
156 // No need to insert an identity copy instruction, but replace with a KILL
157 // if liveness is changed.
158 if (DstMO.isDead() || SrcMO.isUndef() || MI->getNumOperands() > 2) {
159 // We must make sure the super-register gets killed. Replace the
160 // instruction with KILL.
161 MI->setDesc(TII->get(TargetOpcode::KILL));
162 DEBUG(dbgs() << "replaced by: " << *MI);
163 return true;
164 }
165 // Vanilla identity copy.
166 MI->eraseFromParent();
167 return true;
168 }
169
170 DEBUG(dbgs() << "real copy: " << *MI);
Jakob Stoklund Olesen3651d922010-07-08 05:01:41 +0000171 TII->copyPhysReg(*MI->getParent(), MI, MI->getDebugLoc(),
172 DstMO.getReg(), SrcMO.getReg(), SrcMO.isKill());
Jakob Stoklund Olesena4e1ba52010-07-02 22:29:50 +0000173
174 if (DstMO.isDead())
175 TransferDeadFlag(MI, DstMO.getReg(), TRI);
Jakob Stoklund Olesena4e1ba52010-07-02 22:29:50 +0000176 if (MI->getNumOperands() > 2)
177 TransferImplicitDefs(MI);
178 DEBUG({
179 MachineBasicBlock::iterator dMI = MI;
180 dbgs() << "replaced by: " << *(--dMI);
181 });
182 MI->eraseFromParent();
183 return true;
184}
185
Christopher Lambbab24742007-07-26 08:18:32 +0000186/// runOnMachineFunction - Reduce subregister inserts and extracts to register
187/// copies.
188///
Jakob Stoklund Olesen74e2d6e2011-09-25 16:46:08 +0000189bool ExpandPostRA::runOnMachineFunction(MachineFunction &MF) {
Jim Grosbach08da6362011-02-25 22:53:20 +0000190 DEBUG(dbgs() << "Machine Function\n"
Jakob Stoklund Olesen74e2d6e2011-09-25 16:46:08 +0000191 << "********** EXPANDING POST-RA PSEUDO INSTRS **********\n"
Jim Grosbach08da6362011-02-25 22:53:20 +0000192 << "********** Function: "
Craig Topper96601ca2012-08-22 06:07:19 +0000193 << MF.getName() << '\n');
Evan Chengd98e30f2009-10-25 07:49:57 +0000194 TRI = MF.getTarget().getRegisterInfo();
195 TII = MF.getTarget().getInstrInfo();
Christopher Lambbab24742007-07-26 08:18:32 +0000196
Bill Wendling0d6b1b12009-08-22 20:23:49 +0000197 bool MadeChange = false;
Christopher Lambbab24742007-07-26 08:18:32 +0000198
199 for (MachineFunction::iterator mbbi = MF.begin(), mbbe = MF.end();
200 mbbi != mbbe; ++mbbi) {
201 for (MachineBasicBlock::iterator mi = mbbi->begin(), me = mbbi->end();
Christopher Lamb98363222007-08-06 16:33:56 +0000202 mi != me;) {
Evan Chengd98e30f2009-10-25 07:49:57 +0000203 MachineInstr *MI = mi;
Jakob Stoklund Olesenc291e2f2011-09-25 19:21:35 +0000204 // Advance iterator here because MI may be erased.
205 ++mi;
Jakob Stoklund Olesen735fe0f2011-10-10 20:34:28 +0000206
207 // Only expand pseudos.
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000208 if (!MI->isPseudo())
Jakob Stoklund Olesen735fe0f2011-10-10 20:34:28 +0000209 continue;
210
211 // Give targets a chance to expand even standard pseudos.
212 if (TII->expandPostRAPseudo(MI)) {
213 MadeChange = true;
214 continue;
215 }
216
217 // Expand standard pseudos.
Jakob Stoklund Olesenc291e2f2011-09-25 19:21:35 +0000218 switch (MI->getOpcode()) {
219 case TargetOpcode::SUBREG_TO_REG:
Christopher Lambc9298232008-03-16 03:12:01 +0000220 MadeChange |= LowerSubregToReg(MI);
Jakob Stoklund Olesenc291e2f2011-09-25 19:21:35 +0000221 break;
222 case TargetOpcode::COPY:
Jakob Stoklund Olesena4e1ba52010-07-02 22:29:50 +0000223 MadeChange |= LowerCopy(MI);
Jakob Stoklund Olesenc291e2f2011-09-25 19:21:35 +0000224 break;
225 case TargetOpcode::DBG_VALUE:
226 continue;
227 case TargetOpcode::INSERT_SUBREG:
228 case TargetOpcode::EXTRACT_SUBREG:
229 llvm_unreachable("Sub-register pseudos should have been eliminated.");
Christopher Lambbab24742007-07-26 08:18:32 +0000230 }
Christopher Lambbab24742007-07-26 08:18:32 +0000231 }
232 }
233
234 return MadeChange;
235}