blob: 46cfbe7234b7a851814c28fff9a8068c31edbdbd [file] [log] [blame]
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +00001//===-- RegAllocGreedy.cpp - greedy register allocator --------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the RAGreedy function pass for register allocation in
11// optimized builds.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "regalloc"
Jakob Stoklund Olesendd479e92010-12-10 22:21:05 +000016#include "AllocationOrder.h"
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +000017#include "LiveIntervalUnion.h"
18#include "RegAllocBase.h"
19#include "Spiller.h"
20#include "VirtRegMap.h"
21#include "VirtRegRewriter.h"
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +000022#include "llvm/Analysis/AliasAnalysis.h"
23#include "llvm/Function.h"
24#include "llvm/PassAnalysisSupport.h"
25#include "llvm/CodeGen/CalcSpillWeights.h"
26#include "llvm/CodeGen/LiveIntervalAnalysis.h"
27#include "llvm/CodeGen/LiveStackAnalysis.h"
28#include "llvm/CodeGen/MachineFunctionPass.h"
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +000029#include "llvm/CodeGen/MachineLoopInfo.h"
30#include "llvm/CodeGen/MachineRegisterInfo.h"
31#include "llvm/CodeGen/Passes.h"
32#include "llvm/CodeGen/RegAllocRegistry.h"
33#include "llvm/CodeGen/RegisterCoalescer.h"
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +000034#include "llvm/Target/TargetOptions.h"
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +000035#include "llvm/Support/Debug.h"
36#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Jakob Stoklund Olesen533f58e2010-12-11 00:19:56 +000038#include "llvm/Support/Timer.h"
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +000039
40using namespace llvm;
41
42static RegisterRegAlloc greedyRegAlloc("greedy", "greedy register allocator",
43 createGreedyRegisterAllocator);
44
45namespace {
46class RAGreedy : public MachineFunctionPass, public RegAllocBase {
47 // context
48 MachineFunction *MF;
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +000049 BitVector ReservedRegs;
50
51 // analyses
52 LiveStacks *LS;
53
54 // state
55 std::auto_ptr<Spiller> SpillerInstance;
56
57public:
58 RAGreedy();
59
60 /// Return the pass name.
61 virtual const char* getPassName() const {
Jakob Stoklund Olesen533f58e2010-12-11 00:19:56 +000062 return "Greedy Register Allocator";
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +000063 }
64
65 /// RAGreedy analysis usage.
66 virtual void getAnalysisUsage(AnalysisUsage &AU) const;
67
68 virtual void releaseMemory();
69
70 virtual Spiller &spiller() { return *SpillerInstance; }
71
Jakob Stoklund Olesen90c1d7d2010-12-08 22:57:16 +000072 virtual float getPriority(LiveInterval *LI);
Jakob Stoklund Olesend0bec3e2010-12-08 22:22:41 +000073
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +000074 virtual unsigned selectOrSplit(LiveInterval &VirtReg,
75 SmallVectorImpl<LiveInterval*> &SplitVRegs);
76
77 /// Perform register allocation.
78 virtual bool runOnMachineFunction(MachineFunction &mf);
79
80 static char ID;
Andrew Trickb853e6c2010-12-09 18:15:21 +000081
82private:
Jakob Stoklund Olesen46c83c82010-12-14 00:37:49 +000083 bool checkUncachedInterference(LiveInterval&, unsigned);
84 LiveInterval *getSingleInterference(LiveInterval&, unsigned);
Andrew Trickb853e6c2010-12-09 18:15:21 +000085 bool reassignVReg(LiveInterval &InterferingVReg, unsigned OldPhysReg);
86 bool reassignInterferences(LiveInterval &VirtReg, unsigned PhysReg);
Jakob Stoklund Olesenb64d92e2010-12-14 00:37:44 +000087
Jakob Stoklund Olesen46c83c82010-12-14 00:37:49 +000088 unsigned tryReassign(LiveInterval&, AllocationOrder&);
Jakob Stoklund Olesenb64d92e2010-12-14 00:37:44 +000089 unsigned trySplit(LiveInterval&, AllocationOrder&,
90 SmallVectorImpl<LiveInterval*>&);
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +000091};
92} // end anonymous namespace
93
94char RAGreedy::ID = 0;
95
96FunctionPass* llvm::createGreedyRegisterAllocator() {
97 return new RAGreedy();
98}
99
100RAGreedy::RAGreedy(): MachineFunctionPass(ID) {
101 initializeLiveIntervalsPass(*PassRegistry::getPassRegistry());
102 initializeSlotIndexesPass(*PassRegistry::getPassRegistry());
103 initializeStrongPHIEliminationPass(*PassRegistry::getPassRegistry());
104 initializeRegisterCoalescerAnalysisGroup(*PassRegistry::getPassRegistry());
105 initializeCalculateSpillWeightsPass(*PassRegistry::getPassRegistry());
106 initializeLiveStacksPass(*PassRegistry::getPassRegistry());
107 initializeMachineDominatorTreePass(*PassRegistry::getPassRegistry());
108 initializeMachineLoopInfoPass(*PassRegistry::getPassRegistry());
109 initializeVirtRegMapPass(*PassRegistry::getPassRegistry());
110}
111
112void RAGreedy::getAnalysisUsage(AnalysisUsage &AU) const {
113 AU.setPreservesCFG();
114 AU.addRequired<AliasAnalysis>();
115 AU.addPreserved<AliasAnalysis>();
116 AU.addRequired<LiveIntervals>();
117 AU.addPreserved<SlotIndexes>();
118 if (StrongPHIElim)
119 AU.addRequiredID(StrongPHIEliminationID);
120 AU.addRequiredTransitive<RegisterCoalescer>();
121 AU.addRequired<CalculateSpillWeights>();
122 AU.addRequired<LiveStacks>();
123 AU.addPreserved<LiveStacks>();
124 AU.addRequiredID(MachineDominatorsID);
125 AU.addPreservedID(MachineDominatorsID);
126 AU.addRequired<MachineLoopInfo>();
127 AU.addPreserved<MachineLoopInfo>();
128 AU.addRequired<VirtRegMap>();
129 AU.addPreserved<VirtRegMap>();
130 MachineFunctionPass::getAnalysisUsage(AU);
131}
132
133void RAGreedy::releaseMemory() {
134 SpillerInstance.reset(0);
135 RegAllocBase::releaseMemory();
136}
137
Jakob Stoklund Olesen90c1d7d2010-12-08 22:57:16 +0000138float RAGreedy::getPriority(LiveInterval *LI) {
139 float Priority = LI->weight;
140
141 // Prioritize hinted registers so they are allocated first.
142 std::pair<unsigned, unsigned> Hint;
143 if (Hint.first || Hint.second) {
144 // The hint can be target specific, a virtual register, or a physreg.
145 Priority *= 2;
146
147 // Prefer physreg hints above anything else.
148 if (Hint.first == 0 && TargetRegisterInfo::isPhysicalRegister(Hint.second))
149 Priority *= 2;
150 }
151 return Priority;
152}
153
Jakob Stoklund Olesen6ce219e2010-12-10 20:45:04 +0000154// Check interference without using the cache.
155bool RAGreedy::checkUncachedInterference(LiveInterval &VirtReg,
156 unsigned PhysReg) {
157 LiveIntervalUnion::Query subQ(&VirtReg, &PhysReg2LiveUnion[PhysReg]);
158 if (subQ.checkInterference())
159 return true;
160 for (const unsigned *AliasI = TRI->getAliasSet(PhysReg); *AliasI; ++AliasI) {
161 subQ.init(&VirtReg, &PhysReg2LiveUnion[*AliasI]);
162 if (subQ.checkInterference())
163 return true;
164 }
165 return false;
166}
167
Jakob Stoklund Olesen46c83c82010-12-14 00:37:49 +0000168/// getSingleInterference - Return the single interfering virtual register
169/// assigned to PhysReg. Return 0 if more than one virtual register is
170/// interfering.
171LiveInterval *RAGreedy::getSingleInterference(LiveInterval &VirtReg,
172 unsigned PhysReg) {
173 LiveInterval *Interference = 0;
174
175 // Check direct interferences.
176 LiveIntervalUnion::Query &Q = query(VirtReg, PhysReg);
177 if (Q.checkInterference()) {
Jakob Stoklund Olesend84de8c2010-12-14 17:47:36 +0000178 Q.collectInterferingVRegs(1);
Jakob Stoklund Olesen46c83c82010-12-14 00:37:49 +0000179 if (!Q.seenAllInterferences())
180 return 0;
Jakob Stoklund Olesen46c83c82010-12-14 00:37:49 +0000181 Interference = Q.interferingVRegs().front();
182 }
183
184 // Check aliases.
185 for (const unsigned *AliasI = TRI->getAliasSet(PhysReg); *AliasI; ++AliasI) {
186 LiveIntervalUnion::Query &Q = query(VirtReg, *AliasI);
187 if (Q.checkInterference()) {
Jakob Stoklund Olesend84de8c2010-12-14 17:47:36 +0000188 if (Interference)
Jakob Stoklund Olesen46c83c82010-12-14 00:37:49 +0000189 return 0;
190 Q.collectInterferingVRegs(1);
Jakob Stoklund Olesend84de8c2010-12-14 17:47:36 +0000191 if (!Q.seenAllInterferences())
192 return 0;
Jakob Stoklund Olesen46c83c82010-12-14 00:37:49 +0000193 Interference = Q.interferingVRegs().front();
194 }
195 }
196 return Interference;
197}
198
Andrew Trickb853e6c2010-12-09 18:15:21 +0000199// Attempt to reassign this virtual register to a different physical register.
200//
201// FIXME: we are not yet caching these "second-level" interferences discovered
202// in the sub-queries. These interferences can change with each call to
203// selectOrSplit. However, we could implement a "may-interfere" cache that
204// could be conservatively dirtied when we reassign or split.
205//
206// FIXME: This may result in a lot of alias queries. We could summarize alias
207// live intervals in their parent register's live union, but it's messy.
208bool RAGreedy::reassignVReg(LiveInterval &InterferingVReg,
Jakob Stoklund Olesen46c83c82010-12-14 00:37:49 +0000209 unsigned WantedPhysReg) {
210 assert(TargetRegisterInfo::isVirtualRegister(InterferingVReg.reg) &&
211 "Can only reassign virtual registers");
212 assert(TRI->regsOverlap(WantedPhysReg, VRM->getPhys(InterferingVReg.reg)) &&
Andrew Trickb853e6c2010-12-09 18:15:21 +0000213 "inconsistent phys reg assigment");
214
Jakob Stoklund Olesendd479e92010-12-10 22:21:05 +0000215 AllocationOrder Order(InterferingVReg.reg, *VRM, ReservedRegs);
216 while (unsigned PhysReg = Order.next()) {
Jakob Stoklund Olesen46c83c82010-12-14 00:37:49 +0000217 // Don't reassign to a WantedPhysReg alias.
218 if (TRI->regsOverlap(PhysReg, WantedPhysReg))
Andrew Trickb853e6c2010-12-09 18:15:21 +0000219 continue;
220
Jakob Stoklund Olesen6ce219e2010-12-10 20:45:04 +0000221 if (checkUncachedInterference(InterferingVReg, PhysReg))
Andrew Trickb853e6c2010-12-09 18:15:21 +0000222 continue;
223
Andrew Trickb853e6c2010-12-09 18:15:21 +0000224 // Reassign the interfering virtual reg to this physical reg.
Jakob Stoklund Olesen46c83c82010-12-14 00:37:49 +0000225 unsigned OldAssign = VRM->getPhys(InterferingVReg.reg);
226 DEBUG(dbgs() << "reassigning: " << InterferingVReg << " from " <<
227 TRI->getName(OldAssign) << " to " << TRI->getName(PhysReg) << '\n');
228 PhysReg2LiveUnion[OldAssign].extract(InterferingVReg);
Andrew Trickb853e6c2010-12-09 18:15:21 +0000229 VRM->clearVirt(InterferingVReg.reg);
230 VRM->assignVirt2Phys(InterferingVReg.reg, PhysReg);
231 PhysReg2LiveUnion[PhysReg].unify(InterferingVReg);
232
233 return true;
234 }
235 return false;
236}
237
Jakob Stoklund Olesen46c83c82010-12-14 00:37:49 +0000238/// reassignInterferences - Reassign all interferences to different physical
239/// registers such that Virtreg can be assigned to PhysReg.
240/// Currently this only works with a single interference.
241/// @param VirtReg Currently unassigned virtual register.
242/// @param PhysReg Physical register to be cleared.
243/// @return True on success, false if nothing was changed.
Andrew Trickb853e6c2010-12-09 18:15:21 +0000244bool RAGreedy::reassignInterferences(LiveInterval &VirtReg, unsigned PhysReg) {
Jakob Stoklund Olesen46c83c82010-12-14 00:37:49 +0000245 LiveInterval *InterferingVReg = getSingleInterference(VirtReg, PhysReg);
246 if (!InterferingVReg)
Andrew Trickb853e6c2010-12-09 18:15:21 +0000247 return false;
Jakob Stoklund Olesen46c83c82010-12-14 00:37:49 +0000248 if (TargetRegisterInfo::isPhysicalRegister(InterferingVReg->reg))
249 return false;
250 return reassignVReg(*InterferingVReg, PhysReg);
251}
Andrew Trickb853e6c2010-12-09 18:15:21 +0000252
Jakob Stoklund Olesen46c83c82010-12-14 00:37:49 +0000253/// tryReassign - Try to reassign interferences to different physregs.
254/// @param VirtReg Currently unassigned virtual register.
255/// @param Order Physregs to try.
256/// @return Physreg to assign VirtReg, or 0.
257unsigned RAGreedy::tryReassign(LiveInterval &VirtReg, AllocationOrder &Order) {
258 NamedRegionTimer T("Reassign", TimerGroupName, TimePassesIsEnabled);
259 Order.rewind();
260 while (unsigned PhysReg = Order.next())
261 if (reassignInterferences(VirtReg, PhysReg))
262 return PhysReg;
263 return 0;
Andrew Trickb853e6c2010-12-09 18:15:21 +0000264}
265
Jakob Stoklund Olesenb64d92e2010-12-14 00:37:44 +0000266/// trySplit - Try to split VirtReg or one of its interferences, making it
267/// assignable.
268/// @return Physreg when VirtReg may be assigned and/or new SplitVRegs.
269unsigned RAGreedy::trySplit(LiveInterval &VirtReg, AllocationOrder &Order,
270 SmallVectorImpl<LiveInterval*>&SplitVRegs) {
271 NamedRegionTimer T("Splitter", TimerGroupName, TimePassesIsEnabled);
272 return 0;
273}
274
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000275unsigned RAGreedy::selectOrSplit(LiveInterval &VirtReg,
276 SmallVectorImpl<LiveInterval*> &SplitVRegs) {
277 // Populate a list of physical register spill candidates.
Jakob Stoklund Olesen885b3282010-12-14 00:58:47 +0000278 SmallVector<unsigned, 8> PhysRegSpillCands;
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000279
280 // Check for an available register in this class.
Jakob Stoklund Olesendd479e92010-12-10 22:21:05 +0000281 AllocationOrder Order(VirtReg.reg, *VRM, ReservedRegs);
282 while (unsigned PhysReg = Order.next()) {
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000283 // Check interference and as a side effect, intialize queries for this
284 // VirtReg and its aliases.
Andrew Trickb853e6c2010-12-09 18:15:21 +0000285 unsigned InterfReg = checkPhysRegInterference(VirtReg, PhysReg);
286 if (InterfReg == 0) {
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000287 // Found an available register.
288 return PhysReg;
289 }
Jakob Stoklund Olesen9b0c4f82010-12-08 23:51:35 +0000290 assert(!VirtReg.empty() && "Empty VirtReg has interference");
Andrew Trickb853e6c2010-12-09 18:15:21 +0000291 LiveInterval *InterferingVirtReg =
292 Queries[InterfReg].firstInterference().liveUnionPos().value();
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000293
Andrew Trickb853e6c2010-12-09 18:15:21 +0000294 // The current VirtReg must either be spillable, or one of its interferences
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000295 // must have less spill weight.
Jakob Stoklund Olesen46c83c82010-12-14 00:37:49 +0000296 if (InterferingVirtReg->weight < VirtReg.weight )
297 PhysRegSpillCands.push_back(PhysReg);
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000298 }
Andrew Trickb853e6c2010-12-09 18:15:21 +0000299
Jakob Stoklund Olesen46c83c82010-12-14 00:37:49 +0000300 // Try to reassign interferences.
301 if (unsigned PhysReg = tryReassign(VirtReg, Order))
302 return PhysReg;
Andrew Trickb853e6c2010-12-09 18:15:21 +0000303
Jakob Stoklund Olesen46c83c82010-12-14 00:37:49 +0000304 // Try splitting VirtReg or interferences.
Jakob Stoklund Olesenb64d92e2010-12-14 00:37:44 +0000305 unsigned PhysReg = trySplit(VirtReg, Order, SplitVRegs);
306 if (PhysReg || !SplitVRegs.empty())
307 return PhysReg;
308
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000309 // Try to spill another interfering reg with less spill weight.
Jakob Stoklund Olesen533f58e2010-12-11 00:19:56 +0000310 NamedRegionTimer T("Spiller", TimerGroupName, TimePassesIsEnabled);
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000311 //
Andrew Trickb853e6c2010-12-09 18:15:21 +0000312 // FIXME: do this in two steps: (1) check for unspillable interferences while
313 // accumulating spill weight; (2) spill the interferences with lowest
314 // aggregate spill weight.
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000315 for (SmallVectorImpl<unsigned>::iterator PhysRegI = PhysRegSpillCands.begin(),
316 PhysRegE = PhysRegSpillCands.end(); PhysRegI != PhysRegE; ++PhysRegI) {
317
318 if (!spillInterferences(VirtReg, *PhysRegI, SplitVRegs)) continue;
319
320 assert(checkPhysRegInterference(VirtReg, *PhysRegI) == 0 &&
321 "Interference after spill.");
322 // Tell the caller to allocate to this newly freed physical register.
323 return *PhysRegI;
324 }
Andrew Trickb853e6c2010-12-09 18:15:21 +0000325
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000326 // No other spill candidates were found, so spill the current VirtReg.
327 DEBUG(dbgs() << "spilling: " << VirtReg << '\n');
328 SmallVector<LiveInterval*, 1> pendingSpills;
329
330 spiller().spill(&VirtReg, SplitVRegs, pendingSpills);
331
332 // The live virtual register requesting allocation was spilled, so tell
333 // the caller not to allocate anything during this round.
334 return 0;
335}
336
337bool RAGreedy::runOnMachineFunction(MachineFunction &mf) {
338 DEBUG(dbgs() << "********** GREEDY REGISTER ALLOCATION **********\n"
339 << "********** Function: "
340 << ((Value*)mf.getFunction())->getName() << '\n');
341
342 MF = &mf;
Jakob Stoklund Olesen4680dec2010-12-10 23:49:00 +0000343 RegAllocBase::init(getAnalysis<VirtRegMap>(), getAnalysis<LiveIntervals>());
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000344
345 ReservedRegs = TRI->getReservedRegs(*MF);
Jakob Stoklund Olesenf6dff842010-12-10 22:54:44 +0000346 SpillerInstance.reset(createInlineSpiller(*this, *MF, *VRM));
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000347 allocatePhysRegs();
348 addMBBLiveIns(MF);
349
350 // Run rewriter
Jakob Stoklund Olesen533f58e2010-12-11 00:19:56 +0000351 {
352 NamedRegionTimer T("Rewriter", TimerGroupName, TimePassesIsEnabled);
353 std::auto_ptr<VirtRegRewriter> rewriter(createVirtRegRewriter());
354 rewriter->runOnMachineFunction(*MF, *VRM, LIS);
355 }
Jakob Stoklund Olesencba2e062010-12-08 03:26:16 +0000356
357 // The pass output is in VirtRegMap. Release all the transient data.
358 releaseMemory();
359
360 return true;
361}