blob: 58931a4ce3718345f25922bfba271bbfd1f187fe [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "ARM.h"
16#include "ARMAddressingModes.h"
17#include "ARMConstantPoolValue.h"
18#include "ARMISelLowering.h"
19#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000020#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000021#include "ARMRegisterInfo.h"
22#include "ARMSubtarget.h"
23#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000024#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000025#include "llvm/CallingConv.h"
26#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000027#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000028#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000029#include "llvm/Instruction.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000030#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000031#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000032#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000033#include "llvm/CodeGen/MachineBasicBlock.h"
34#include "llvm/CodeGen/MachineFrameInfo.h"
35#include "llvm/CodeGen/MachineFunction.h"
36#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000038#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000039#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000040#include "llvm/MC/MCSectionMachO.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000041#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000042#include "llvm/ADT/VectorExtras.h"
Jim Grosbache7b52522010-04-14 22:28:31 +000043#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000044#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000045#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000046#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000047#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000048using namespace llvm;
49
Jim Grosbache7b52522010-04-14 22:28:31 +000050static cl::opt<bool>
51EnableARMLongCalls("arm-long-calls", cl::Hidden,
52 cl::desc("Generate calls via indirect call instructions."),
53 cl::init(false));
54
Owen Andersone50ed302009-08-10 22:56:29 +000055static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000056 CCValAssign::LocInfo &LocInfo,
57 ISD::ArgFlagsTy &ArgFlags,
58 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000059static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000060 CCValAssign::LocInfo &LocInfo,
61 ISD::ArgFlagsTy &ArgFlags,
62 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000063static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000064 CCValAssign::LocInfo &LocInfo,
65 ISD::ArgFlagsTy &ArgFlags,
66 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000067static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000068 CCValAssign::LocInfo &LocInfo,
69 ISD::ArgFlagsTy &ArgFlags,
70 CCState &State);
71
Owen Andersone50ed302009-08-10 22:56:29 +000072void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
73 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000074 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000075 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000076 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
77 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000078
Owen Anderson70671842009-08-10 20:18:46 +000079 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000080 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000081 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000082 }
83
Owen Andersone50ed302009-08-10 22:56:29 +000084 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +000085 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +000086 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +000087 if (ElemTy == MVT::i8 || ElemTy == MVT::i16)
Owen Anderson70671842009-08-10 20:18:46 +000088 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +000089 if (ElemTy != MVT::i32) {
90 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
91 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
92 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
93 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
94 }
Owen Anderson70671842009-08-10 20:18:46 +000095 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
96 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Owen Anderson70671842009-08-10 20:18:46 +000097 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Custom);
Anton Korobeynikov8e6c2b92009-08-21 12:40:35 +000098 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Expand);
Bob Wilsond0910c42010-04-06 22:02:24 +000099 setOperationAction(ISD::SELECT, VT.getSimpleVT(), Expand);
100 setOperationAction(ISD::SELECT_CC, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000101 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +0000102 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
103 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
104 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilson5bafff32009-06-22 23:27:02 +0000105 }
106
107 // Promote all bit-wise operations.
108 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000109 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000110 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
111 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000112 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000113 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000114 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000115 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000116 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000117 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000118 }
Bob Wilson16330762009-09-16 00:17:28 +0000119
120 // Neon does not support vector divide/remainder operations.
121 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
122 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
123 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
124 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
125 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
126 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000127}
128
Owen Andersone50ed302009-08-10 22:56:29 +0000129void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000130 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000131 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000132}
133
Owen Andersone50ed302009-08-10 22:56:29 +0000134void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000135 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000136 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000137}
138
Chris Lattnerf0144122009-07-28 03:13:23 +0000139static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
140 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000141 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000142
Chris Lattner80ec2792009-08-02 00:34:36 +0000143 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000144}
145
Evan Chenga8e29892007-01-19 07:51:42 +0000146ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000147 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000148 Subtarget = &TM.getSubtarget<ARMSubtarget>();
149
Evan Chengb1df8f22007-04-27 08:15:43 +0000150 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000151 // Uses VFP for Thumb libfuncs if available.
152 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
153 // Single-precision floating-point arithmetic.
154 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
155 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
156 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
157 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000158
Evan Chengb1df8f22007-04-27 08:15:43 +0000159 // Double-precision floating-point arithmetic.
160 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
161 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
162 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
163 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000164
Evan Chengb1df8f22007-04-27 08:15:43 +0000165 // Single-precision comparisons.
166 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
167 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
168 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
169 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
170 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
171 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
172 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
173 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000174
Evan Chengb1df8f22007-04-27 08:15:43 +0000175 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
176 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
177 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
178 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
179 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
180 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
181 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
182 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000183
Evan Chengb1df8f22007-04-27 08:15:43 +0000184 // Double-precision comparisons.
185 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
186 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
187 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
188 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
189 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
190 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
191 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
192 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000193
Evan Chengb1df8f22007-04-27 08:15:43 +0000194 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
195 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
196 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
197 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
198 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
199 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
200 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
201 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000202
Evan Chengb1df8f22007-04-27 08:15:43 +0000203 // Floating-point to integer conversions.
204 // i64 conversions are done via library routines even when generating VFP
205 // instructions, so use the same ones.
206 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
207 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
208 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
209 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000210
Evan Chengb1df8f22007-04-27 08:15:43 +0000211 // Conversions between floating types.
212 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
213 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
214
215 // Integer to floating-point conversions.
216 // i64 conversions are done via library routines even when generating VFP
217 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000218 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
219 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000220 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
221 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
222 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
223 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
224 }
Evan Chenga8e29892007-01-19 07:51:42 +0000225 }
226
Bob Wilson2f954612009-05-22 17:38:41 +0000227 // These libcalls are not available in 32-bit.
228 setLibcallName(RTLIB::SHL_I128, 0);
229 setLibcallName(RTLIB::SRL_I128, 0);
230 setLibcallName(RTLIB::SRA_I128, 0);
231
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000232 // Libcalls should use the AAPCS base standard ABI, even if hard float
233 // is in effect, as per the ARM RTABI specification, section 4.1.2.
234 if (Subtarget->isAAPCS_ABI()) {
235 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i) {
236 setLibcallCallingConv(static_cast<RTLIB::Libcall>(i),
237 CallingConv::ARM_AAPCS);
238 }
239 }
240
David Goodwinf1daf7d2009-07-08 23:10:31 +0000241 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000242 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000243 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000245 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000246 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
247 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000248
Owen Anderson825b72b2009-08-11 20:47:22 +0000249 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000250 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000251
252 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000253 addDRTypeForNEON(MVT::v2f32);
254 addDRTypeForNEON(MVT::v8i8);
255 addDRTypeForNEON(MVT::v4i16);
256 addDRTypeForNEON(MVT::v2i32);
257 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000258
Owen Anderson825b72b2009-08-11 20:47:22 +0000259 addQRTypeForNEON(MVT::v4f32);
260 addQRTypeForNEON(MVT::v2f64);
261 addQRTypeForNEON(MVT::v16i8);
262 addQRTypeForNEON(MVT::v8i16);
263 addQRTypeForNEON(MVT::v4i32);
264 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000265
Bob Wilson74dc72e2009-09-15 23:55:57 +0000266 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
267 // neither Neon nor VFP support any arithmetic operations on it.
268 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
269 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
270 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
271 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
272 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
273 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
274 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
275 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
276 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
277 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
278 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
279 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
280 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
281 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
282 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
283 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
284 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
285 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
286 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
287 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
288 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
289 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
290 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
291 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
292
Bob Wilson642b3292009-09-16 00:32:15 +0000293 // Neon does not support some operations on v1i64 and v2i64 types.
294 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
295 setOperationAction(ISD::MUL, MVT::v2i64, Expand);
296 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
297 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
298
Bob Wilson5bafff32009-06-22 23:27:02 +0000299 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
300 setTargetDAGCombine(ISD::SHL);
301 setTargetDAGCombine(ISD::SRL);
302 setTargetDAGCombine(ISD::SRA);
303 setTargetDAGCombine(ISD::SIGN_EXTEND);
304 setTargetDAGCombine(ISD::ZERO_EXTEND);
305 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000306 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson5bafff32009-06-22 23:27:02 +0000307 }
308
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000309 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000310
311 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000313
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000314 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000316
Evan Chenga8e29892007-01-19 07:51:42 +0000317 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000318 if (!Subtarget->isThumb1Only()) {
319 for (unsigned im = (unsigned)ISD::PRE_INC;
320 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000321 setIndexedLoadAction(im, MVT::i1, Legal);
322 setIndexedLoadAction(im, MVT::i8, Legal);
323 setIndexedLoadAction(im, MVT::i16, Legal);
324 setIndexedLoadAction(im, MVT::i32, Legal);
325 setIndexedStoreAction(im, MVT::i1, Legal);
326 setIndexedStoreAction(im, MVT::i8, Legal);
327 setIndexedStoreAction(im, MVT::i16, Legal);
328 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000329 }
Evan Chenga8e29892007-01-19 07:51:42 +0000330 }
331
332 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000333 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 setOperationAction(ISD::MUL, MVT::i64, Expand);
335 setOperationAction(ISD::MULHU, MVT::i32, Expand);
336 setOperationAction(ISD::MULHS, MVT::i32, Expand);
337 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
338 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000339 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 setOperationAction(ISD::MUL, MVT::i64, Expand);
341 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000342 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000343 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000344 }
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000345 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000346 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000347 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000348 setOperationAction(ISD::SRL, MVT::i64, Custom);
349 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000350
351 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000352 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000353 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000354 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000355 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000356 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000357
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000358 // Only ARMv6 has BSWAP.
359 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000360 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000361
Evan Chenga8e29892007-01-19 07:51:42 +0000362 // These are expanded into libcalls.
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 setOperationAction(ISD::SDIV, MVT::i32, Expand);
364 setOperationAction(ISD::UDIV, MVT::i32, Expand);
365 setOperationAction(ISD::SREM, MVT::i32, Expand);
366 setOperationAction(ISD::UREM, MVT::i32, Expand);
367 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
368 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000369
Owen Anderson825b72b2009-08-11 20:47:22 +0000370 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
371 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
372 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
373 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000374 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000375
Evan Chenga8e29892007-01-19 07:51:42 +0000376 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000377 setOperationAction(ISD::VASTART, MVT::Other, Custom);
378 setOperationAction(ISD::VAARG, MVT::Other, Expand);
379 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
380 setOperationAction(ISD::VAEND, MVT::Other, Expand);
381 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
382 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000383 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
384 // FIXME: Shouldn't need this, since no register is used, but the legalizer
385 // doesn't yet know how to not do that for SjLj.
386 setExceptionSelectorRegister(ARM::R0);
Evan Cheng3a1588a2010-04-15 22:20:34 +0000387 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Jim Grosbach3728e962009-12-10 00:11:09 +0000388 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000389
Evan Chengd27c9fc2009-07-03 01:43:10 +0000390 if (!Subtarget->hasV6Ops() && !Subtarget->isThumb2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
392 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000393 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000395
David Goodwinf1daf7d2009-07-08 23:10:31 +0000396 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only())
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000397 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
398 // iff target supports vfp2.
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000400
401 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000403
Owen Anderson825b72b2009-08-11 20:47:22 +0000404 setOperationAction(ISD::SETCC, MVT::i32, Expand);
405 setOperationAction(ISD::SETCC, MVT::f32, Expand);
406 setOperationAction(ISD::SETCC, MVT::f64, Expand);
407 setOperationAction(ISD::SELECT, MVT::i32, Expand);
408 setOperationAction(ISD::SELECT, MVT::f32, Expand);
409 setOperationAction(ISD::SELECT, MVT::f64, Expand);
410 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
411 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
412 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000413
Owen Anderson825b72b2009-08-11 20:47:22 +0000414 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
415 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
416 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
417 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
418 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000419
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000420 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000421 setOperationAction(ISD::FSIN, MVT::f64, Expand);
422 setOperationAction(ISD::FSIN, MVT::f32, Expand);
423 setOperationAction(ISD::FCOS, MVT::f32, Expand);
424 setOperationAction(ISD::FCOS, MVT::f64, Expand);
425 setOperationAction(ISD::FREM, MVT::f64, Expand);
426 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000427 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000428 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
429 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000430 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000431 setOperationAction(ISD::FPOW, MVT::f64, Expand);
432 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000433
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000434 // Various VFP goodness
435 if (!UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000436 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
437 if (Subtarget->hasVFP2()) {
438 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
439 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
440 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
441 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
442 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000443 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000444 if (!Subtarget->hasFP16()) {
445 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
446 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000447 }
Evan Cheng110cf482008-04-01 01:50:16 +0000448 }
Evan Chenga8e29892007-01-19 07:51:42 +0000449
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000450 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000451 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000452 setTargetDAGCombine(ISD::ADD);
453 setTargetDAGCombine(ISD::SUB);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000454
Evan Chenga8e29892007-01-19 07:51:42 +0000455 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Chenga8e29892007-01-19 07:51:42 +0000456 setSchedulingPreference(SchedulingForRegPressure);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000457
Evan Chengbc9b7542009-08-15 07:59:10 +0000458 // FIXME: If-converter should use instruction latency to determine
459 // profitability rather than relying on fixed limits.
460 if (Subtarget->getCPUString() == "generic") {
461 // Generic (and overly aggressive) if-conversion limits.
462 setIfCvtBlockSizeLimit(10);
463 setIfCvtDupBlockSizeLimit(2);
Jim Grosbach35075a72010-03-24 16:15:14 +0000464 } else if (Subtarget->hasV7Ops()) {
Jim Grosbachfceabef2010-03-24 00:03:13 +0000465 setIfCvtBlockSizeLimit(3);
466 setIfCvtDupBlockSizeLimit(1);
Evan Chengbc9b7542009-08-15 07:59:10 +0000467 } else if (Subtarget->hasV6Ops()) {
468 setIfCvtBlockSizeLimit(2);
469 setIfCvtDupBlockSizeLimit(1);
470 } else {
471 setIfCvtBlockSizeLimit(3);
472 setIfCvtDupBlockSizeLimit(2);
Evan Cheng8557c2b2009-06-19 01:51:50 +0000473 }
474
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000475 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Bob Wilsone6abdff2009-05-18 20:55:32 +0000476 // Do not enable CodePlacementOpt for now: it currently runs after the
477 // ARMConstantIslandPass and messes up branch relaxation and placement
478 // of constant islands.
479 // benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000480}
481
Evan Chenga8e29892007-01-19 07:51:42 +0000482const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
483 switch (Opcode) {
484 default: return 0;
485 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000486 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
487 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000488 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000489 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
490 case ARMISD::tCALL: return "ARMISD::tCALL";
491 case ARMISD::BRCOND: return "ARMISD::BRCOND";
492 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000493 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000494 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
495 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
496 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000497 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000498 case ARMISD::CMPFP: return "ARMISD::CMPFP";
499 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
500 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
501 case ARMISD::CMOV: return "ARMISD::CMOV";
502 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000503
Jim Grosbach3482c802010-01-18 19:58:49 +0000504 case ARMISD::RBIT: return "ARMISD::RBIT";
505
Bob Wilson76a312b2010-03-19 22:51:32 +0000506 case ARMISD::FTOSI: return "ARMISD::FTOSI";
507 case ARMISD::FTOUI: return "ARMISD::FTOUI";
508 case ARMISD::SITOF: return "ARMISD::SITOF";
509 case ARMISD::UITOF: return "ARMISD::UITOF";
510
Evan Chenga8e29892007-01-19 07:51:42 +0000511 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
512 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
513 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000514
Jim Grosbache5165492009-11-09 00:11:35 +0000515 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
516 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000517
Evan Chengc5942082009-10-28 06:55:03 +0000518 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
519 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
520
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000521 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000522
Evan Cheng86198642009-08-07 00:34:42 +0000523 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
524
Jim Grosbach3728e962009-12-10 00:11:09 +0000525 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
526 case ARMISD::SYNCBARRIER: return "ARMISD::SYNCBARRIER";
527
Bob Wilson5bafff32009-06-22 23:27:02 +0000528 case ARMISD::VCEQ: return "ARMISD::VCEQ";
529 case ARMISD::VCGE: return "ARMISD::VCGE";
530 case ARMISD::VCGEU: return "ARMISD::VCGEU";
531 case ARMISD::VCGT: return "ARMISD::VCGT";
532 case ARMISD::VCGTU: return "ARMISD::VCGTU";
533 case ARMISD::VTST: return "ARMISD::VTST";
534
535 case ARMISD::VSHL: return "ARMISD::VSHL";
536 case ARMISD::VSHRs: return "ARMISD::VSHRs";
537 case ARMISD::VSHRu: return "ARMISD::VSHRu";
538 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
539 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
540 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
541 case ARMISD::VSHRN: return "ARMISD::VSHRN";
542 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
543 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
544 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
545 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
546 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
547 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
548 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
549 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
550 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
551 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
552 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
553 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
554 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
555 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000556 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000557 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000558 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000559 case ARMISD::VREV64: return "ARMISD::VREV64";
560 case ARMISD::VREV32: return "ARMISD::VREV32";
561 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000562 case ARMISD::VZIP: return "ARMISD::VZIP";
563 case ARMISD::VUZP: return "ARMISD::VUZP";
564 case ARMISD::VTRN: return "ARMISD::VTRN";
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000565 case ARMISD::FMAX: return "ARMISD::FMAX";
566 case ARMISD::FMIN: return "ARMISD::FMIN";
Evan Chenga8e29892007-01-19 07:51:42 +0000567 }
568}
569
Bill Wendlingb4202b82009-07-01 18:50:55 +0000570/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000571unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
Evan Cheng048e36f2009-10-02 06:57:25 +0000572 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 0 : 1;
Bill Wendling20c568f2009-06-30 22:38:32 +0000573}
574
Evan Chenga8e29892007-01-19 07:51:42 +0000575//===----------------------------------------------------------------------===//
576// Lowering Code
577//===----------------------------------------------------------------------===//
578
Evan Chenga8e29892007-01-19 07:51:42 +0000579/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
580static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
581 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000582 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000583 case ISD::SETNE: return ARMCC::NE;
584 case ISD::SETEQ: return ARMCC::EQ;
585 case ISD::SETGT: return ARMCC::GT;
586 case ISD::SETGE: return ARMCC::GE;
587 case ISD::SETLT: return ARMCC::LT;
588 case ISD::SETLE: return ARMCC::LE;
589 case ISD::SETUGT: return ARMCC::HI;
590 case ISD::SETUGE: return ARMCC::HS;
591 case ISD::SETULT: return ARMCC::LO;
592 case ISD::SETULE: return ARMCC::LS;
593 }
594}
595
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000596/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
597static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000598 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000599 CondCode2 = ARMCC::AL;
600 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000601 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000602 case ISD::SETEQ:
603 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
604 case ISD::SETGT:
605 case ISD::SETOGT: CondCode = ARMCC::GT; break;
606 case ISD::SETGE:
607 case ISD::SETOGE: CondCode = ARMCC::GE; break;
608 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000609 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +0000610 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
611 case ISD::SETO: CondCode = ARMCC::VC; break;
612 case ISD::SETUO: CondCode = ARMCC::VS; break;
613 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
614 case ISD::SETUGT: CondCode = ARMCC::HI; break;
615 case ISD::SETUGE: CondCode = ARMCC::PL; break;
616 case ISD::SETLT:
617 case ISD::SETULT: CondCode = ARMCC::LT; break;
618 case ISD::SETLE:
619 case ISD::SETULE: CondCode = ARMCC::LE; break;
620 case ISD::SETNE:
621 case ISD::SETUNE: CondCode = ARMCC::NE; break;
622 }
Evan Chenga8e29892007-01-19 07:51:42 +0000623}
624
Bob Wilson1f595bb2009-04-17 19:07:39 +0000625//===----------------------------------------------------------------------===//
626// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000627//===----------------------------------------------------------------------===//
628
629#include "ARMGenCallingConv.inc"
630
631// APCS f64 is in register pairs, possibly split to stack
Owen Andersone50ed302009-08-10 22:56:29 +0000632static bool f64AssignAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000633 CCValAssign::LocInfo &LocInfo,
634 CCState &State, bool CanFail) {
635 static const unsigned RegList[] = { ARM::R0, ARM::R1, ARM::R2, ARM::R3 };
636
637 // Try to get the first register.
638 if (unsigned Reg = State.AllocateReg(RegList, 4))
639 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
640 else {
641 // For the 2nd half of a v2f64, do not fail.
642 if (CanFail)
643 return false;
644
645 // Put the whole thing on the stack.
646 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
647 State.AllocateStack(8, 4),
648 LocVT, LocInfo));
649 return true;
650 }
651
652 // Try to get the second register.
653 if (unsigned Reg = State.AllocateReg(RegList, 4))
654 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
655 else
656 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
657 State.AllocateStack(4, 4),
658 LocVT, LocInfo));
659 return true;
660}
661
Owen Andersone50ed302009-08-10 22:56:29 +0000662static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000663 CCValAssign::LocInfo &LocInfo,
664 ISD::ArgFlagsTy &ArgFlags,
665 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000666 if (!f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
667 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000668 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000669 !f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
670 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000671 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000672}
673
674// AAPCS f64 is in aligned register pairs
Owen Andersone50ed302009-08-10 22:56:29 +0000675static bool f64AssignAAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000676 CCValAssign::LocInfo &LocInfo,
677 CCState &State, bool CanFail) {
678 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
679 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
680
681 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
682 if (Reg == 0) {
683 // For the 2nd half of a v2f64, do not just fail.
684 if (CanFail)
685 return false;
686
687 // Put the whole thing on the stack.
688 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
689 State.AllocateStack(8, 8),
690 LocVT, LocInfo));
691 return true;
692 }
693
694 unsigned i;
695 for (i = 0; i < 2; ++i)
696 if (HiRegList[i] == Reg)
697 break;
698
699 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
700 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
701 LocVT, LocInfo));
702 return true;
703}
704
Owen Andersone50ed302009-08-10 22:56:29 +0000705static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000706 CCValAssign::LocInfo &LocInfo,
707 ISD::ArgFlagsTy &ArgFlags,
708 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000709 if (!f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
710 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000711 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000712 !f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
713 return false;
714 return true; // we handled it
715}
716
Owen Andersone50ed302009-08-10 22:56:29 +0000717static bool f64RetAssign(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000718 CCValAssign::LocInfo &LocInfo, CCState &State) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000719 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
720 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
721
Bob Wilsone65586b2009-04-17 20:40:45 +0000722 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
723 if (Reg == 0)
724 return false; // we didn't handle it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000725
Bob Wilsone65586b2009-04-17 20:40:45 +0000726 unsigned i;
727 for (i = 0; i < 2; ++i)
728 if (HiRegList[i] == Reg)
729 break;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000730
Bob Wilson5bafff32009-06-22 23:27:02 +0000731 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bob Wilsone65586b2009-04-17 20:40:45 +0000732 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000733 LocVT, LocInfo));
734 return true;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000735}
736
Owen Andersone50ed302009-08-10 22:56:29 +0000737static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000738 CCValAssign::LocInfo &LocInfo,
739 ISD::ArgFlagsTy &ArgFlags,
740 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000741 if (!f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
742 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000743 if (LocVT == MVT::v2f64 && !f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
Bob Wilson5bafff32009-06-22 23:27:02 +0000744 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000745 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000746}
747
Owen Andersone50ed302009-08-10 22:56:29 +0000748static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000749 CCValAssign::LocInfo &LocInfo,
750 ISD::ArgFlagsTy &ArgFlags,
751 CCState &State) {
752 return RetCC_ARM_APCS_Custom_f64(ValNo, ValVT, LocVT, LocInfo, ArgFlags,
753 State);
754}
755
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000756/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
757/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000758CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000759 bool Return,
760 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000761 switch (CC) {
762 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000763 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000764 case CallingConv::C:
765 case CallingConv::Fast:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000766 // Use target triple & subtarget features to do actual dispatch.
767 if (Subtarget->isAAPCS_ABI()) {
768 if (Subtarget->hasVFP2() &&
769 FloatABIType == FloatABI::Hard && !isVarArg)
770 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
771 else
772 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
773 } else
774 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000775 case CallingConv::ARM_AAPCS_VFP:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000776 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000777 case CallingConv::ARM_AAPCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000778 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000779 case CallingConv::ARM_APCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000780 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000781 }
782}
783
Dan Gohman98ca4f22009-08-05 01:29:28 +0000784/// LowerCallResult - Lower the result values of a call into the
785/// appropriate copies out of appropriate physical registers.
786SDValue
787ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000788 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000789 const SmallVectorImpl<ISD::InputArg> &Ins,
790 DebugLoc dl, SelectionDAG &DAG,
791 SmallVectorImpl<SDValue> &InVals) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000792
Bob Wilson1f595bb2009-04-17 19:07:39 +0000793 // Assign locations to each value returned by this call.
794 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000795 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000796 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000797 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000798 CCAssignFnForNode(CallConv, /* Return*/ true,
799 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000800
801 // Copy all of the result registers out of their specified physreg.
802 for (unsigned i = 0; i != RVLocs.size(); ++i) {
803 CCValAssign VA = RVLocs[i];
804
Bob Wilson80915242009-04-25 00:33:20 +0000805 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000806 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000807 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000808 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000809 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000810 Chain = Lo.getValue(1);
811 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000812 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000813 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000814 InFlag);
815 Chain = Hi.getValue(1);
816 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000817 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +0000818
Owen Anderson825b72b2009-08-11 20:47:22 +0000819 if (VA.getLocVT() == MVT::v2f64) {
820 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
821 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
822 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000823
824 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000825 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000826 Chain = Lo.getValue(1);
827 InFlag = Lo.getValue(2);
828 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000829 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000830 Chain = Hi.getValue(1);
831 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000832 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +0000833 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
834 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000835 }
Bob Wilson1f595bb2009-04-17 19:07:39 +0000836 } else {
Bob Wilson80915242009-04-25 00:33:20 +0000837 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
838 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000839 Chain = Val.getValue(1);
840 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000841 }
Bob Wilson80915242009-04-25 00:33:20 +0000842
843 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000844 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +0000845 case CCValAssign::Full: break;
846 case CCValAssign::BCvt:
847 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
848 break;
849 }
850
Dan Gohman98ca4f22009-08-05 01:29:28 +0000851 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000852 }
853
Dan Gohman98ca4f22009-08-05 01:29:28 +0000854 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000855}
856
857/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
858/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +0000859/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +0000860/// a byval function parameter.
861/// Sometimes what we are copying is the end of a larger object, the part that
862/// does not fit in registers.
863static SDValue
864CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
865 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
866 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000867 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000868 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +0000869 /*isVolatile=*/false, /*AlwaysInline=*/false,
870 NULL, 0, NULL, 0);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000871}
872
Bob Wilsondee46d72009-04-17 20:35:10 +0000873/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000874SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +0000875ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
876 SDValue StackPtr, SDValue Arg,
877 DebugLoc dl, SelectionDAG &DAG,
878 const CCValAssign &VA,
879 ISD::ArgFlagsTy Flags) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000880 unsigned LocMemOffset = VA.getLocMemOffset();
881 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
882 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
883 if (Flags.isByVal()) {
884 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
885 }
886 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene1b58cab2010-02-15 16:55:24 +0000887 PseudoSourceValue::getStack(), LocMemOffset,
888 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +0000889}
890
Dan Gohman98ca4f22009-08-05 01:29:28 +0000891void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +0000892 SDValue Chain, SDValue &Arg,
893 RegsToPassVector &RegsToPass,
894 CCValAssign &VA, CCValAssign &NextVA,
895 SDValue &StackPtr,
896 SmallVector<SDValue, 8> &MemOpChains,
897 ISD::ArgFlagsTy Flags) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000898
Jim Grosbache5165492009-11-09 00:11:35 +0000899 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000900 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +0000901 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
902
903 if (NextVA.isRegLoc())
904 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
905 else {
906 assert(NextVA.isMemLoc());
907 if (StackPtr.getNode() == 0)
908 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
909
Dan Gohman98ca4f22009-08-05 01:29:28 +0000910 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
911 dl, DAG, NextVA,
912 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +0000913 }
914}
915
Dan Gohman98ca4f22009-08-05 01:29:28 +0000916/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +0000917/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
918/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000919SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +0000920ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000921 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +0000922 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000923 const SmallVectorImpl<ISD::OutputArg> &Outs,
924 const SmallVectorImpl<ISD::InputArg> &Ins,
925 DebugLoc dl, SelectionDAG &DAG,
926 SmallVectorImpl<SDValue> &InVals) {
Evan Cheng0c439eb2010-01-27 00:07:07 +0000927 // ARM target does not yet support tail call optimization.
928 isTailCall = false;
Evan Chenga8e29892007-01-19 07:51:42 +0000929
Bob Wilson1f595bb2009-04-17 19:07:39 +0000930 // Analyze operands of the call, assigning locations to each operand.
931 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000932 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
933 *DAG.getContext());
934 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000935 CCAssignFnForNode(CallConv, /* Return*/ false,
936 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +0000937
Bob Wilson1f595bb2009-04-17 19:07:39 +0000938 // Get a count of how many bytes are to be pushed on the stack.
939 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +0000940
941 // Adjust the stack pointer for the new arguments...
942 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +0000943 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +0000944
Jim Grosbachf9a4b762010-02-24 01:43:03 +0000945 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +0000946
Bob Wilson5bafff32009-06-22 23:27:02 +0000947 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000948 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +0000949
Bob Wilson1f595bb2009-04-17 19:07:39 +0000950 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +0000951 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000952 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
953 i != e;
954 ++i, ++realArgIdx) {
955 CCValAssign &VA = ArgLocs[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +0000956 SDValue Arg = Outs[realArgIdx].Val;
957 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +0000958
Bob Wilson1f595bb2009-04-17 19:07:39 +0000959 // Promote the value if needed.
960 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000961 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +0000962 case CCValAssign::Full: break;
963 case CCValAssign::SExt:
964 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
965 break;
966 case CCValAssign::ZExt:
967 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
968 break;
969 case CCValAssign::AExt:
970 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
971 break;
972 case CCValAssign::BCvt:
973 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
974 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000975 }
976
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000977 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +0000978 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000979 if (VA.getLocVT() == MVT::v2f64) {
980 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
981 DAG.getConstant(0, MVT::i32));
982 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
983 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000984
Dan Gohman98ca4f22009-08-05 01:29:28 +0000985 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +0000986 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
987
988 VA = ArgLocs[++i]; // skip ahead to next loc
989 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000990 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +0000991 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
992 } else {
993 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +0000994
Dan Gohman98ca4f22009-08-05 01:29:28 +0000995 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
996 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +0000997 }
998 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000999 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +00001000 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001001 }
1002 } else if (VA.isRegLoc()) {
1003 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1004 } else {
1005 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001006
Dan Gohman98ca4f22009-08-05 01:29:28 +00001007 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1008 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001009 }
Evan Chenga8e29892007-01-19 07:51:42 +00001010 }
1011
1012 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001013 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001014 &MemOpChains[0], MemOpChains.size());
1015
1016 // Build a sequence of copy-to-reg nodes chained together with token chain
1017 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001018 SDValue InFlag;
Evan Chenga8e29892007-01-19 07:51:42 +00001019 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001020 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001021 RegsToPass[i].second, InFlag);
Evan Chenga8e29892007-01-19 07:51:42 +00001022 InFlag = Chain.getValue(1);
1023 }
1024
Bill Wendling056292f2008-09-16 21:48:12 +00001025 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1026 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1027 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001028 bool isDirect = false;
1029 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001030 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001031 MachineFunction &MF = DAG.getMachineFunction();
1032 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbache7b52522010-04-14 22:28:31 +00001033
1034 if (EnableARMLongCalls) {
1035 assert (getTargetMachine().getRelocationModel() == Reloc::Static
1036 && "long-calls with non-static relocation model!");
1037 // Handle a global address or an external symbol. If it's not one of
1038 // those, the target's already in a register, so we don't need to do
1039 // anything extra.
1040 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson0dbdca52010-04-15 03:11:28 +00001041 const GlobalValue *GV = G->getGlobal();
Jim Grosbache7b52522010-04-14 22:28:31 +00001042 // Create a constant pool entry for the callee address
1043 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1044 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
1045 ARMPCLabelIndex,
1046 ARMCP::CPValue, 0);
1047 // Get the address of the callee into a register
1048 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1049 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1050 Callee = DAG.getLoad(getPointerTy(), dl,
1051 DAG.getEntryNode(), CPAddr,
1052 PseudoSourceValue::getConstantPool(), 0,
1053 false, false, 0);
1054 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1055 const char *Sym = S->getSymbol();
1056
1057 // Create a constant pool entry for the callee address
1058 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1059 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1060 Sym, ARMPCLabelIndex, 0);
1061 // Get the address of the callee into a register
1062 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1063 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1064 Callee = DAG.getLoad(getPointerTy(), dl,
1065 DAG.getEntryNode(), CPAddr,
1066 PseudoSourceValue::getConstantPool(), 0,
1067 false, false, 0);
1068 }
1069 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001070 const GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001071 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001072 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001073 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001074 getTargetMachine().getRelocationModel() != Reloc::Static;
1075 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001076 // ARM call to a local ARM function is predicable.
1077 isLocalARMFunc = !Subtarget->isThumb() && !isExt;
Evan Chengc60e76d2007-01-30 20:37:08 +00001078 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001079 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001080 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001081 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001082 ARMPCLabelIndex,
1083 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001084 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001085 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001086 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001087 DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001088 PseudoSourceValue::getConstantPool(), 0,
1089 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001090 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001091 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001092 getPointerTy(), Callee, PICLabel);
Jim Grosbache7b52522010-04-14 22:28:31 +00001093 } else
Evan Chengc60e76d2007-01-30 20:37:08 +00001094 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy());
Bill Wendling056292f2008-09-16 21:48:12 +00001095 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001096 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001097 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001098 getTargetMachine().getRelocationModel() != Reloc::Static;
1099 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001100 // tBX takes a register source operand.
1101 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001102 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001103 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001104 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001105 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001106 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001107 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001108 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001109 DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001110 PseudoSourceValue::getConstantPool(), 0,
1111 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001112 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001113 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001114 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +00001115 } else
Bill Wendling056292f2008-09-16 21:48:12 +00001116 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001117 }
1118
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001119 // FIXME: handle tail calls differently.
1120 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001121 if (Subtarget->isThumb()) {
1122 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001123 CallOpc = ARMISD::CALL_NOLINK;
1124 else
1125 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1126 } else {
1127 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001128 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1129 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001130 }
David Goodwinf1daf7d2009-07-08 23:10:31 +00001131 if (CallOpc == ARMISD::CALL_NOLINK && !Subtarget->isThumb1Only()) {
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +00001132 // implicit def LR - LR mustn't be allocated as GRP:$dst of CALL_NOLINK
Owen Anderson825b72b2009-08-11 20:47:22 +00001133 Chain = DAG.getCopyToReg(Chain, dl, ARM::LR, DAG.getUNDEF(MVT::i32),InFlag);
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001134 InFlag = Chain.getValue(1);
1135 }
1136
Dan Gohman475871a2008-07-27 21:46:04 +00001137 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001138 Ops.push_back(Chain);
1139 Ops.push_back(Callee);
1140
1141 // Add argument registers to the end of the list so that they are known live
1142 // into the call.
1143 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1144 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1145 RegsToPass[i].second.getValueType()));
1146
Gabor Greifba36cb52008-08-28 21:40:38 +00001147 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001148 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +00001149 // Returns a chain and a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00001150 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Flag),
Duncan Sands4bdcb612008-07-02 17:40:58 +00001151 &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001152 InFlag = Chain.getValue(1);
1153
Chris Lattnere563bbc2008-10-11 22:08:30 +00001154 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1155 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001156 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001157 InFlag = Chain.getValue(1);
1158
Bob Wilson1f595bb2009-04-17 19:07:39 +00001159 // Handle result values, copying them out of physregs into vregs that we
1160 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001161 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1162 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001163}
1164
Dan Gohman98ca4f22009-08-05 01:29:28 +00001165SDValue
1166ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001167 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001168 const SmallVectorImpl<ISD::OutputArg> &Outs,
1169 DebugLoc dl, SelectionDAG &DAG) {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001170
Bob Wilsondee46d72009-04-17 20:35:10 +00001171 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001172 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001173
Bob Wilsondee46d72009-04-17 20:35:10 +00001174 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001175 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1176 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001177
Dan Gohman98ca4f22009-08-05 01:29:28 +00001178 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001179 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1180 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001181
1182 // If this is the first return lowered for this function, add
1183 // the regs to the liveout set for the function.
1184 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1185 for (unsigned i = 0; i != RVLocs.size(); ++i)
1186 if (RVLocs[i].isRegLoc())
1187 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001188 }
1189
Bob Wilson1f595bb2009-04-17 19:07:39 +00001190 SDValue Flag;
1191
1192 // Copy the result values into the output registers.
1193 for (unsigned i = 0, realRVLocIdx = 0;
1194 i != RVLocs.size();
1195 ++i, ++realRVLocIdx) {
1196 CCValAssign &VA = RVLocs[i];
1197 assert(VA.isRegLoc() && "Can only return in registers!");
1198
Dan Gohman98ca4f22009-08-05 01:29:28 +00001199 SDValue Arg = Outs[realRVLocIdx].Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001200
1201 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001202 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001203 case CCValAssign::Full: break;
1204 case CCValAssign::BCvt:
1205 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1206 break;
1207 }
1208
Bob Wilson1f595bb2009-04-17 19:07:39 +00001209 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001210 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001211 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001212 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1213 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001214 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001215 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001216
1217 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1218 Flag = Chain.getValue(1);
1219 VA = RVLocs[++i]; // skip ahead to next loc
1220 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1221 HalfGPRs.getValue(1), Flag);
1222 Flag = Chain.getValue(1);
1223 VA = RVLocs[++i]; // skip ahead to next loc
1224
1225 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001226 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1227 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001228 }
1229 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1230 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001231 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001232 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001233 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001234 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001235 VA = RVLocs[++i]; // skip ahead to next loc
1236 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1237 Flag);
1238 } else
1239 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1240
Bob Wilsondee46d72009-04-17 20:35:10 +00001241 // Guarantee that all emitted copies are
1242 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001243 Flag = Chain.getValue(1);
1244 }
1245
1246 SDValue result;
1247 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001248 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001249 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001250 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001251
1252 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001253}
1254
Bob Wilsonb62d2572009-11-03 00:02:05 +00001255// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1256// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1257// one of the above mentioned nodes. It has to be wrapped because otherwise
1258// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1259// be used to form addressing mode. These wrapped nodes will be selected
1260// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001261static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001262 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001263 // FIXME there is no actual debug info here
1264 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001265 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001266 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001267 if (CP->isMachineConstantPoolEntry())
1268 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1269 CP->getAlignment());
1270 else
1271 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1272 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001273 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001274}
1275
Bob Wilsonddb16df2009-10-30 05:45:42 +00001276SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001277 MachineFunction &MF = DAG.getMachineFunction();
1278 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1279 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001280 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001281 EVT PtrVT = getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +00001282 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001283 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1284 SDValue CPAddr;
1285 if (RelocM == Reloc::Static) {
1286 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1287 } else {
1288 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001289 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Bob Wilson907eebd2009-11-02 20:59:23 +00001290 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1291 ARMCP::CPBlockAddress,
1292 PCAdj);
1293 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1294 }
1295 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1296 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001297 PseudoSourceValue::getConstantPool(), 0,
1298 false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00001299 if (RelocM == Reloc::Static)
1300 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001301 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001302 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001303}
1304
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001305// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001306SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001307ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
1308 SelectionDAG &DAG) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001309 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001310 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001311 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001312 MachineFunction &MF = DAG.getMachineFunction();
1313 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1314 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001315 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001316 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001317 ARMCP::CPValue, PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001318 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001319 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001320 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
David Greene1b58cab2010-02-15 16:55:24 +00001321 PseudoSourceValue::getConstantPool(), 0,
1322 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001323 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001324
Evan Chenge7e0d622009-11-06 22:24:13 +00001325 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001326 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001327
1328 // call __tls_get_addr.
1329 ArgListTy Args;
1330 ArgListEntry Entry;
1331 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001332 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001333 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001334 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001335 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001336 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1337 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001338 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00001339 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001340 return CallResult.first;
1341}
1342
1343// Lower ISD::GlobalTLSAddress using the "initial exec" or
1344// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001345SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001346ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001347 SelectionDAG &DAG) {
Dan Gohman46510a72010-04-15 01:51:59 +00001348 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001349 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001350 SDValue Offset;
1351 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001352 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001353 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001354 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001355
Chris Lattner4fb63d02009-07-15 04:12:33 +00001356 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001357 MachineFunction &MF = DAG.getMachineFunction();
1358 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1359 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1360 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001361 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1362 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001363 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001364 ARMCP::CPValue, PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001365 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001366 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001367 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001368 PseudoSourceValue::getConstantPool(), 0,
1369 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001370 Chain = Offset.getValue(1);
1371
Evan Chenge7e0d622009-11-06 22:24:13 +00001372 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001373 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001374
Evan Cheng9eda6892009-10-31 03:39:36 +00001375 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001376 PseudoSourceValue::getConstantPool(), 0,
1377 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001378 } else {
1379 // local exec model
Evan Chenge4e4ed32009-08-28 23:18:09 +00001380 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001381 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001382 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001383 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001384 PseudoSourceValue::getConstantPool(), 0,
1385 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001386 }
1387
1388 // The address of the thread local variable is the add of the thread
1389 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001390 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001391}
1392
Dan Gohman475871a2008-07-27 21:46:04 +00001393SDValue
1394ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001395 // TODO: implement the "local dynamic" model
1396 assert(Subtarget->isTargetELF() &&
1397 "TLS not implemented for non-ELF targets");
1398 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1399 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1400 // otherwise use the "Local Exec" TLS Model
1401 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1402 return LowerToTLSGeneralDynamicModel(GA, DAG);
1403 else
1404 return LowerToTLSExecModels(GA, DAG);
1405}
1406
Dan Gohman475871a2008-07-27 21:46:04 +00001407SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001408 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001409 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001410 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001411 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001412 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1413 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001414 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001415 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001416 new ARMConstantPoolValue(GV, UseGOTOFF ? "GOTOFF" : "GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001417 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001418 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001419 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001420 CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001421 PseudoSourceValue::getConstantPool(), 0,
1422 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001423 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001424 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001425 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001426 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001427 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
David Greene1b58cab2010-02-15 16:55:24 +00001428 PseudoSourceValue::getGOT(), 0,
1429 false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001430 return Result;
1431 } else {
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001432 // If we have T2 ops, we can materialize the address directly via movt/movw
1433 // pair. This is always cheaper.
1434 if (Subtarget->useMovt()) {
1435 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
1436 DAG.getTargetGlobalAddress(GV, PtrVT));
1437 } else {
1438 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
1439 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1440 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001441 PseudoSourceValue::getConstantPool(), 0,
1442 false, false, 0);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001443 }
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001444 }
1445}
1446
Dan Gohman475871a2008-07-27 21:46:04 +00001447SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001448 SelectionDAG &DAG) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001449 MachineFunction &MF = DAG.getMachineFunction();
1450 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1451 unsigned ARMPCLabelIndex = 0;
Owen Andersone50ed302009-08-10 22:56:29 +00001452 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001453 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001454 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001455 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Dan Gohman475871a2008-07-27 21:46:04 +00001456 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001457 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001458 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001459 else {
Evan Chenge7e0d622009-11-06 22:24:13 +00001460 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001461 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
1462 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001463 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001464 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001465 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001466 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001467
Evan Cheng9eda6892009-10-31 03:39:36 +00001468 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001469 PseudoSourceValue::getConstantPool(), 0,
1470 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001471 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001472
1473 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001474 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001475 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001476 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00001477
Evan Cheng63476a82009-09-03 07:04:02 +00001478 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Evan Cheng9eda6892009-10-31 03:39:36 +00001479 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
David Greene1b58cab2010-02-15 16:55:24 +00001480 PseudoSourceValue::getGOT(), 0,
1481 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001482
1483 return Result;
1484}
1485
Dan Gohman475871a2008-07-27 21:46:04 +00001486SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001487 SelectionDAG &DAG){
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001488 assert(Subtarget->isTargetELF() &&
1489 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00001490 MachineFunction &MF = DAG.getMachineFunction();
1491 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1492 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Andersone50ed302009-08-10 22:56:29 +00001493 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001494 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001495 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00001496 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1497 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00001498 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001499 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001500 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001501 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001502 PseudoSourceValue::getConstantPool(), 0,
1503 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001504 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001505 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001506}
1507
Jim Grosbach0e0da732009-05-12 23:59:14 +00001508SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00001509ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
1510 const ARMSubtarget *Subtarget) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001511 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001512 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001513 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001514 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00001515 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00001516 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00001517 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
1518 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001519 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001520 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00001521 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1522 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001523 EVT PtrVT = getPointerTy();
1524 DebugLoc dl = Op.getDebugLoc();
1525 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1526 SDValue CPAddr;
1527 unsigned PCAdj = (RelocM != Reloc::PIC_)
1528 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001529 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001530 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
1531 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001532 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001533 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001534 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00001535 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001536 PseudoSourceValue::getConstantPool(), 0,
1537 false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001538 SDValue Chain = Result.getValue(1);
1539
1540 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001541 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001542 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
1543 }
1544 return Result;
1545 }
Jim Grosbachf9570122009-05-14 00:46:35 +00001546 case Intrinsic::eh_sjlj_setjmp:
Jim Grosbacha87ded22010-02-08 23:22:00 +00001547 SDValue Val = Subtarget->isThumb() ?
1548 DAG.getCopyFromReg(DAG.getEntryNode(), dl, ARM::SP, MVT::i32) :
1549 DAG.getConstant(0, MVT::i32);
1550 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(1),
1551 Val);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001552 }
1553}
1554
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001555static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
1556 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00001557 DebugLoc dl = Op.getDebugLoc();
1558 SDValue Op5 = Op.getOperand(5);
1559 SDValue Res;
1560 unsigned isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue();
1561 if (isDeviceBarrier) {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001562 if (Subtarget->hasV7Ops())
1563 Res = DAG.getNode(ARMISD::SYNCBARRIER, dl, MVT::Other, Op.getOperand(0));
1564 else
1565 Res = DAG.getNode(ARMISD::SYNCBARRIER, dl, MVT::Other, Op.getOperand(0),
1566 DAG.getConstant(0, MVT::i32));
Jim Grosbach3728e962009-12-10 00:11:09 +00001567 } else {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001568 if (Subtarget->hasV7Ops())
1569 Res = DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
1570 else
1571 Res = DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0),
1572 DAG.getConstant(0, MVT::i32));
Jim Grosbach3728e962009-12-10 00:11:09 +00001573 }
1574 return Res;
1575}
1576
Dan Gohman1e93df62010-04-17 14:41:14 +00001577static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
1578 MachineFunction &MF = DAG.getMachineFunction();
1579 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
1580
Evan Chenga8e29892007-01-19 07:51:42 +00001581 // vastart just stores the address of the VarArgsFrameIndex slot into the
1582 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001583 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001584 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001585 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001586 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
David Greene1b58cab2010-02-15 16:55:24 +00001587 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
1588 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001589}
1590
Dan Gohman475871a2008-07-27 21:46:04 +00001591SDValue
Evan Cheng86198642009-08-07 00:34:42 +00001592ARMTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) {
1593 SDNode *Node = Op.getNode();
1594 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001595 EVT VT = Node->getValueType(0);
Evan Cheng86198642009-08-07 00:34:42 +00001596 SDValue Chain = Op.getOperand(0);
1597 SDValue Size = Op.getOperand(1);
1598 SDValue Align = Op.getOperand(2);
1599
1600 // Chain the dynamic stack allocation so that it doesn't modify the stack
1601 // pointer when other instructions are using the stack.
1602 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
1603
1604 unsigned AlignVal = cast<ConstantSDNode>(Align)->getZExtValue();
1605 unsigned StackAlign = getTargetMachine().getFrameInfo()->getStackAlignment();
1606 if (AlignVal > StackAlign)
1607 // Do this now since selection pass cannot introduce new target
1608 // independent node.
1609 Align = DAG.getConstant(-(uint64_t)AlignVal, VT);
1610
1611 // In Thumb1 mode, there isn't a "sub r, sp, r" instruction, we will end up
1612 // using a "add r, sp, r" instead. Negate the size now so we don't have to
1613 // do even more horrible hack later.
1614 MachineFunction &MF = DAG.getMachineFunction();
1615 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1616 if (AFI->isThumb1OnlyFunction()) {
1617 bool Negate = true;
1618 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Size);
1619 if (C) {
1620 uint32_t Val = C->getZExtValue();
1621 if (Val <= 508 && ((Val & 3) == 0))
1622 Negate = false;
1623 }
1624 if (Negate)
1625 Size = DAG.getNode(ISD::SUB, dl, VT, DAG.getConstant(0, VT), Size);
1626 }
1627
Owen Anderson825b72b2009-08-11 20:47:22 +00001628 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
Evan Cheng86198642009-08-07 00:34:42 +00001629 SDValue Ops1[] = { Chain, Size, Align };
1630 SDValue Res = DAG.getNode(ARMISD::DYN_ALLOC, dl, VTList, Ops1, 3);
1631 Chain = Res.getValue(1);
1632 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(0, true),
1633 DAG.getIntPtrConstant(0, true), SDValue());
1634 SDValue Ops2[] = { Res, Chain };
1635 return DAG.getMergeValues(Ops2, 2, dl);
1636}
1637
1638SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00001639ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
1640 SDValue &Root, SelectionDAG &DAG,
1641 DebugLoc dl) {
1642 MachineFunction &MF = DAG.getMachineFunction();
1643 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1644
1645 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001646 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00001647 RC = ARM::tGPRRegisterClass;
1648 else
1649 RC = ARM::GPRRegisterClass;
1650
1651 // Transform the arguments stored in physical registers into virtual ones.
1652 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001653 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001654
1655 SDValue ArgValue2;
1656 if (NextVA.isMemLoc()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001657 MachineFrameInfo *MFI = MF.getFrameInfo();
Bob Wilson6a234f02010-04-13 22:03:22 +00001658 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true, false);
Bob Wilson5bafff32009-06-22 23:27:02 +00001659
1660 // Create load node to retrieve arguments from the stack.
1661 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00001662 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00001663 PseudoSourceValue::getFixedStack(FI), 0,
1664 false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00001665 } else {
1666 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001667 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001668 }
1669
Jim Grosbache5165492009-11-09 00:11:35 +00001670 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00001671}
1672
1673SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001674ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001675 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001676 const SmallVectorImpl<ISD::InputArg>
1677 &Ins,
1678 DebugLoc dl, SelectionDAG &DAG,
1679 SmallVectorImpl<SDValue> &InVals) {
1680
Bob Wilson1f595bb2009-04-17 19:07:39 +00001681 MachineFunction &MF = DAG.getMachineFunction();
1682 MachineFrameInfo *MFI = MF.getFrameInfo();
1683
Bob Wilson1f595bb2009-04-17 19:07:39 +00001684 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1685
1686 // Assign locations to all of the incoming arguments.
1687 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001688 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1689 *DAG.getContext());
1690 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001691 CCAssignFnForNode(CallConv, /* Return*/ false,
1692 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001693
1694 SmallVector<SDValue, 16> ArgValues;
1695
1696 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1697 CCValAssign &VA = ArgLocs[i];
1698
Bob Wilsondee46d72009-04-17 20:35:10 +00001699 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001700 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001701 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00001702
Bob Wilson5bafff32009-06-22 23:27:02 +00001703 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001704 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001705 // f64 and vector types are split up into multiple registers or
1706 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00001707 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001708 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00001709 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00001710 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson6a234f02010-04-13 22:03:22 +00001711 SDValue ArgValue2;
1712 if (VA.isMemLoc()) {
1713 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(),
1714 true, false);
1715 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1716 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
1717 PseudoSourceValue::getFixedStack(FI), 0,
1718 false, false, 0);
1719 } else {
1720 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
1721 Chain, DAG, dl);
1722 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001723 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1724 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001725 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00001726 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001727 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
1728 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00001729 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001730
Bob Wilson5bafff32009-06-22 23:27:02 +00001731 } else {
1732 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001733
Owen Anderson825b72b2009-08-11 20:47:22 +00001734 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00001735 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001736 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00001737 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001738 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001739 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001740 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00001741 RC = (AFI->isThumb1OnlyFunction() ?
1742 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00001743 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00001744 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00001745
1746 // Transform the arguments in physical registers into virtual ones.
1747 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001748 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001749 }
1750
1751 // If this is an 8 or 16-bit value, it is really passed promoted
1752 // to 32 bits. Insert an assert[sz]ext to capture this, then
1753 // truncate to the right size.
1754 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001755 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001756 case CCValAssign::Full: break;
1757 case CCValAssign::BCvt:
1758 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1759 break;
1760 case CCValAssign::SExt:
1761 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
1762 DAG.getValueType(VA.getValVT()));
1763 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1764 break;
1765 case CCValAssign::ZExt:
1766 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
1767 DAG.getValueType(VA.getValVT()));
1768 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1769 break;
1770 }
1771
Dan Gohman98ca4f22009-08-05 01:29:28 +00001772 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001773
1774 } else { // VA.isRegLoc()
1775
1776 // sanity check
1777 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00001778 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001779
1780 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00001781 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
1782 true, false);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001783
Bob Wilsondee46d72009-04-17 20:35:10 +00001784 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001785 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00001786 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00001787 PseudoSourceValue::getFixedStack(FI), 0,
1788 false, false, 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001789 }
1790 }
1791
1792 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00001793 if (isVarArg) {
1794 static const unsigned GPRArgRegs[] = {
1795 ARM::R0, ARM::R1, ARM::R2, ARM::R3
1796 };
1797
Bob Wilsondee46d72009-04-17 20:35:10 +00001798 unsigned NumGPRs = CCInfo.getFirstUnallocated
1799 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001800
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001801 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
1802 unsigned VARegSize = (4 - NumGPRs) * 4;
1803 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Rafael Espindolac1382b72009-10-30 14:33:14 +00001804 unsigned ArgOffset = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001805 if (VARegSaveSize) {
1806 // If this function is vararg, store any remaining integer argument regs
1807 // to their spots on the stack so that they may be loaded by deferencing
1808 // the result of va_next.
1809 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Dan Gohman1e93df62010-04-17 14:41:14 +00001810 AFI->setVarArgsFrameIndex(
1811 MFI->CreateFixedObject(VARegSaveSize,
1812 ArgOffset + VARegSaveSize - VARegSize,
1813 true, false));
1814 SDValue FIN = DAG.getFrameIndex(AFI->getVarArgsFrameIndex(),
1815 getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001816
Dan Gohman475871a2008-07-27 21:46:04 +00001817 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001818 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001819 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001820 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00001821 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00001822 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00001823 RC = ARM::GPRRegisterClass;
1824
Bob Wilson998e1252009-04-20 18:36:57 +00001825 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001826 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Dan Gohman1e93df62010-04-17 14:41:14 +00001827 SDValue Store =
1828 DAG.getStore(Val.getValue(1), dl, Val, FIN,
1829 PseudoSourceValue::getFixedStack(AFI->getVarArgsFrameIndex()), 0,
1830 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001831 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001832 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00001833 DAG.getConstant(4, getPointerTy()));
1834 }
1835 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001836 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001837 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001838 } else
1839 // This will point to the next argument passed via stack.
Dan Gohman1e93df62010-04-17 14:41:14 +00001840 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(4, ArgOffset,
1841 true, false));
Evan Chenga8e29892007-01-19 07:51:42 +00001842 }
1843
Dan Gohman98ca4f22009-08-05 01:29:28 +00001844 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00001845}
1846
1847/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00001848static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00001849 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001850 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00001851 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00001852 // Maybe this has already been legalized into the constant pool?
1853 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00001854 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001855 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohman46510a72010-04-15 01:51:59 +00001856 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001857 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00001858 }
1859 }
1860 return false;
1861}
1862
Evan Chenga8e29892007-01-19 07:51:42 +00001863/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
1864/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00001865SDValue
1866ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
1867 SDValue &ARMCC, SelectionDAG &DAG, DebugLoc dl) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001868 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001869 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00001870 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001871 // Constant does not fit, try adjusting it by one?
1872 switch (CC) {
1873 default: break;
1874 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00001875 case ISD::SETGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00001876 if (isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001877 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00001878 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00001879 }
1880 break;
1881 case ISD::SETULT:
1882 case ISD::SETUGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00001883 if (C > 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001884 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00001885 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001886 }
1887 break;
1888 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00001889 case ISD::SETGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00001890 if (isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001891 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00001892 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00001893 }
1894 break;
1895 case ISD::SETULE:
1896 case ISD::SETUGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00001897 if (C < 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001898 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00001899 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001900 }
1901 break;
1902 }
1903 }
1904 }
1905
1906 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001907 ARMISD::NodeType CompareType;
1908 switch (CondCode) {
1909 default:
1910 CompareType = ARMISD::CMP;
1911 break;
1912 case ARMCC::EQ:
1913 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00001914 // Uses only Z Flag
1915 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001916 break;
1917 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001918 ARMCC = DAG.getConstant(CondCode, MVT::i32);
1919 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001920}
1921
1922/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Bob Wilson2dc4f542009-03-20 22:42:55 +00001923static SDValue getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Dale Johannesende064702009-02-06 21:50:26 +00001924 DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00001925 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00001926 if (!isFloatingPointZero(RHS))
Owen Anderson825b72b2009-08-11 20:47:22 +00001927 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001928 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001929 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
1930 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001931}
1932
Evan Cheng06b53c02009-11-12 07:13:11 +00001933SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001934 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001935 SDValue LHS = Op.getOperand(0);
1936 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001937 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001938 SDValue TrueVal = Op.getOperand(2);
1939 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00001940 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001941
Owen Anderson825b72b2009-08-11 20:47:22 +00001942 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001943 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001944 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng06b53c02009-11-12 07:13:11 +00001945 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, dl);
Dale Johannesende064702009-02-06 21:50:26 +00001946 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001947 }
1948
1949 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00001950 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00001951
Owen Anderson825b72b2009-08-11 20:47:22 +00001952 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1953 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001954 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
1955 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng0e1d3792007-07-05 07:18:20 +00001956 ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001957 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001958 SDValue ARMCC2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001959 // FIXME: Needs another CMP because flag can have but one use.
Dale Johannesende064702009-02-06 21:50:26 +00001960 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001961 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Dale Johannesende064702009-02-06 21:50:26 +00001962 Result, TrueVal, ARMCC2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00001963 }
1964 return Result;
1965}
1966
Evan Cheng06b53c02009-11-12 07:13:11 +00001967SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00001968 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001969 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001970 SDValue LHS = Op.getOperand(2);
1971 SDValue RHS = Op.getOperand(3);
1972 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00001973 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001974
Owen Anderson825b72b2009-08-11 20:47:22 +00001975 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001976 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001977 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng06b53c02009-11-12 07:13:11 +00001978 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001979 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Dale Johannesende064702009-02-06 21:50:26 +00001980 Chain, Dest, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001981 }
1982
Owen Anderson825b72b2009-08-11 20:47:22 +00001983 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Chenga8e29892007-01-19 07:51:42 +00001984 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00001985 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001986
Dale Johannesende064702009-02-06 21:50:26 +00001987 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001988 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1989 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
1990 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001991 SDValue Ops[] = { Chain, Dest, ARMCC, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00001992 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001993 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001994 ARMCC = DAG.getConstant(CondCode2, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001995 SDValue Ops[] = { Res, Dest, ARMCC, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00001996 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001997 }
1998 return Res;
1999}
2000
Dan Gohman475871a2008-07-27 21:46:04 +00002001SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) {
2002 SDValue Chain = Op.getOperand(0);
2003 SDValue Table = Op.getOperand(1);
2004 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002005 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002006
Owen Andersone50ed302009-08-10 22:56:29 +00002007 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00002008 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
2009 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00002010 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00002011 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00002012 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00002013 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
2014 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00002015 if (Subtarget->isThumb2()) {
2016 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
2017 // which does another jump to the destination. This also makes it easier
2018 // to translate it to TBB / TBH later.
2019 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00002020 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00002021 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002022 }
Evan Cheng66ac5312009-07-25 00:33:29 +00002023 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00002024 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
David Greene1b58cab2010-02-15 16:55:24 +00002025 PseudoSourceValue::getJumpTable(), 0,
2026 false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002027 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002028 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00002029 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002030 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00002031 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
David Greene1b58cab2010-02-15 16:55:24 +00002032 PseudoSourceValue::getJumpTable(), 0, false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002033 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002034 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002035 }
Evan Chenga8e29892007-01-19 07:51:42 +00002036}
2037
Bob Wilson76a312b2010-03-19 22:51:32 +00002038static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
2039 DebugLoc dl = Op.getDebugLoc();
2040 unsigned Opc;
2041
2042 switch (Op.getOpcode()) {
2043 default:
2044 assert(0 && "Invalid opcode!");
2045 case ISD::FP_TO_SINT:
2046 Opc = ARMISD::FTOSI;
2047 break;
2048 case ISD::FP_TO_UINT:
2049 Opc = ARMISD::FTOUI;
2050 break;
2051 }
2052 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
2053 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
2054}
2055
2056static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
2057 EVT VT = Op.getValueType();
2058 DebugLoc dl = Op.getDebugLoc();
2059 unsigned Opc;
2060
2061 switch (Op.getOpcode()) {
2062 default:
2063 assert(0 && "Invalid opcode!");
2064 case ISD::SINT_TO_FP:
2065 Opc = ARMISD::SITOF;
2066 break;
2067 case ISD::UINT_TO_FP:
2068 Opc = ARMISD::UITOF;
2069 break;
2070 }
2071
2072 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
2073 return DAG.getNode(Opc, dl, VT, Op);
2074}
2075
Dan Gohman475871a2008-07-27 21:46:04 +00002076static SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00002077 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00002078 SDValue Tmp0 = Op.getOperand(0);
2079 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00002080 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002081 EVT VT = Op.getValueType();
2082 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00002083 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
2084 SDValue Cmp = getVFPCmp(Tmp1, DAG.getConstantFP(0.0, SrcVT), DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002085 SDValue ARMCC = DAG.getConstant(ARMCC::LT, MVT::i32);
2086 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002087 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002088}
2089
Jim Grosbach0e0da732009-05-12 23:59:14 +00002090SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
2091 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2092 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00002093 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002094 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
2095 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00002096 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00002097 ? ARM::R7 : ARM::R11;
2098 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2099 while (Depth--)
David Greene1b58cab2010-02-15 16:55:24 +00002100 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
2101 false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00002102 return FrameAddr;
2103}
2104
Dan Gohman475871a2008-07-27 21:46:04 +00002105SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00002106ARMTargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Dan Gohman475871a2008-07-27 21:46:04 +00002107 SDValue Chain,
2108 SDValue Dst, SDValue Src,
2109 SDValue Size, unsigned Align,
Mon P Wang20adc9d2010-04-04 03:10:48 +00002110 bool isVolatile, bool AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00002111 const Value *DstSV, uint64_t DstSVOff,
2112 const Value *SrcSV, uint64_t SrcSVOff){
Evan Cheng4102eb52007-10-22 22:11:27 +00002113 // Do repeated 4-byte loads and stores. To be improved.
Dan Gohman707e0182008-04-12 04:36:06 +00002114 // This requires 4-byte alignment.
2115 if ((Align & 3) != 0)
Dan Gohman475871a2008-07-27 21:46:04 +00002116 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00002117 // This requires the copy size to be a constant, preferrably
2118 // within a subtarget-specific limit.
2119 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
2120 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00002121 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002122 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00002123 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00002124 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00002125
2126 unsigned BytesLeft = SizeVal & 3;
2127 unsigned NumMemOps = SizeVal >> 2;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002128 unsigned EmittedNumMemOps = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00002129 EVT VT = MVT::i32;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002130 unsigned VTSize = 4;
Evan Cheng4102eb52007-10-22 22:11:27 +00002131 unsigned i = 0;
Evan Chenge5e7ce42007-05-18 01:19:57 +00002132 const unsigned MAX_LOADS_IN_LDM = 6;
Dan Gohman475871a2008-07-27 21:46:04 +00002133 SDValue TFOps[MAX_LOADS_IN_LDM];
2134 SDValue Loads[MAX_LOADS_IN_LDM];
Dan Gohman1f13c682008-04-28 17:15:20 +00002135 uint64_t SrcOff = 0, DstOff = 0;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002136
Evan Cheng4102eb52007-10-22 22:11:27 +00002137 // Emit up to MAX_LOADS_IN_LDM loads, then a TokenFactor barrier, then the
2138 // same number of stores. The loads and stores will get combined into
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002139 // ldm/stm later on.
Evan Cheng4102eb52007-10-22 22:11:27 +00002140 while (EmittedNumMemOps < NumMemOps) {
2141 for (i = 0;
2142 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00002143 Loads[i] = DAG.getLoad(VT, dl, Chain,
Owen Anderson825b72b2009-08-11 20:47:22 +00002144 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
2145 DAG.getConstant(SrcOff, MVT::i32)),
Mon P Wang20adc9d2010-04-04 03:10:48 +00002146 SrcSV, SrcSVOff + SrcOff, isVolatile, false, 0);
Evan Cheng4102eb52007-10-22 22:11:27 +00002147 TFOps[i] = Loads[i].getValue(1);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002148 SrcOff += VTSize;
2149 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002150 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002151
Evan Cheng4102eb52007-10-22 22:11:27 +00002152 for (i = 0;
2153 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00002154 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
David Greene1b58cab2010-02-15 16:55:24 +00002155 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
2156 DAG.getConstant(DstOff, MVT::i32)),
Mon P Wang20adc9d2010-04-04 03:10:48 +00002157 DstSV, DstSVOff + DstOff, isVolatile, false, 0);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002158 DstOff += VTSize;
2159 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002160 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00002161
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002162 EmittedNumMemOps += i;
2163 }
2164
Bob Wilson2dc4f542009-03-20 22:42:55 +00002165 if (BytesLeft == 0)
Evan Cheng4102eb52007-10-22 22:11:27 +00002166 return Chain;
2167
2168 // Issue loads / stores for the trailing (1 - 3) bytes.
2169 unsigned BytesLeftSave = BytesLeft;
2170 i = 0;
2171 while (BytesLeft) {
2172 if (BytesLeft >= 2) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002173 VT = MVT::i16;
Evan Cheng4102eb52007-10-22 22:11:27 +00002174 VTSize = 2;
2175 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00002176 VT = MVT::i8;
Evan Cheng4102eb52007-10-22 22:11:27 +00002177 VTSize = 1;
2178 }
2179
Dale Johannesen0f502f62009-02-03 22:26:09 +00002180 Loads[i] = DAG.getLoad(VT, dl, Chain,
Owen Anderson825b72b2009-08-11 20:47:22 +00002181 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
2182 DAG.getConstant(SrcOff, MVT::i32)),
David Greene1b58cab2010-02-15 16:55:24 +00002183 SrcSV, SrcSVOff + SrcOff, false, false, 0);
Evan Cheng4102eb52007-10-22 22:11:27 +00002184 TFOps[i] = Loads[i].getValue(1);
2185 ++i;
2186 SrcOff += VTSize;
2187 BytesLeft -= VTSize;
2188 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002189 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00002190
2191 i = 0;
2192 BytesLeft = BytesLeftSave;
2193 while (BytesLeft) {
2194 if (BytesLeft >= 2) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002195 VT = MVT::i16;
Evan Cheng4102eb52007-10-22 22:11:27 +00002196 VTSize = 2;
2197 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00002198 VT = MVT::i8;
Evan Cheng4102eb52007-10-22 22:11:27 +00002199 VTSize = 1;
2200 }
2201
Dale Johannesen0f502f62009-02-03 22:26:09 +00002202 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
Owen Anderson825b72b2009-08-11 20:47:22 +00002203 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
2204 DAG.getConstant(DstOff, MVT::i32)),
David Greene1b58cab2010-02-15 16:55:24 +00002205 DstSV, DstSVOff + DstOff, false, false, 0);
Evan Cheng4102eb52007-10-22 22:11:27 +00002206 ++i;
2207 DstOff += VTSize;
2208 BytesLeft -= VTSize;
2209 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002210 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002211}
2212
Bob Wilson9f3f0612010-04-17 05:30:19 +00002213/// ExpandBIT_CONVERT - If the target supports VFP, this function is called to
2214/// expand a bit convert where either the source or destination type is i64 to
2215/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
2216/// operand type is illegal (e.g., v2f32 for a target that doesn't support
2217/// vectors), since the legalizer won't know what to do with that.
Duncan Sands1607f052008-12-01 11:39:25 +00002218static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Bob Wilson9f3f0612010-04-17 05:30:19 +00002219 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2220 DebugLoc dl = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00002221 SDValue Op = N->getOperand(0);
Bob Wilson164cd8b2010-04-14 20:45:23 +00002222
Bob Wilson9f3f0612010-04-17 05:30:19 +00002223 // This function is only supposed to be called for i64 types, either as the
2224 // source or destination of the bit convert.
2225 EVT SrcVT = Op.getValueType();
2226 EVT DstVT = N->getValueType(0);
2227 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
2228 "ExpandBIT_CONVERT called for non-i64 type");
Bob Wilson164cd8b2010-04-14 20:45:23 +00002229
Bob Wilson9f3f0612010-04-17 05:30:19 +00002230 // Turn i64->f64 into VMOVDRR.
2231 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002232 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2233 DAG.getConstant(0, MVT::i32));
2234 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2235 DAG.getConstant(1, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00002236 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Evan Chengc7c77292008-11-04 19:57:48 +00002237 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002238
Jim Grosbache5165492009-11-09 00:11:35 +00002239 // Turn f64->i64 into VMOVRRD.
Bob Wilson9f3f0612010-04-17 05:30:19 +00002240 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
2241 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
2242 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
2243 // Merge the pieces into a single i64 value.
2244 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
2245 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002246
Bob Wilson9f3f0612010-04-17 05:30:19 +00002247 return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00002248}
2249
Bob Wilson5bafff32009-06-22 23:27:02 +00002250/// getZeroVector - Returns a vector of specified type with all zero elements.
2251///
Owen Andersone50ed302009-08-10 22:56:29 +00002252static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002253 assert(VT.isVector() && "Expected a vector type");
2254
2255 // Zero vectors are used to represent vector negation and in those cases
2256 // will be implemented with the NEON VNEG instruction. However, VNEG does
2257 // not support i64 elements, so sometimes the zero vectors will need to be
2258 // explicitly constructed. For those cases, and potentially other uses in
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002259 // the future, always build zero vectors as <16 x i8> or <8 x i8> bitcasted
Bob Wilson5bafff32009-06-22 23:27:02 +00002260 // to their dest type. This ensures they get CSE'd.
2261 SDValue Vec;
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002262 SDValue Cst = DAG.getTargetConstant(0, MVT::i8);
2263 SmallVector<SDValue, 8> Ops;
2264 MVT TVT;
2265
2266 if (VT.getSizeInBits() == 64) {
2267 Ops.assign(8, Cst); TVT = MVT::v8i8;
2268 } else {
2269 Ops.assign(16, Cst); TVT = MVT::v16i8;
2270 }
2271 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, TVT, &Ops[0], Ops.size());
Bob Wilson5bafff32009-06-22 23:27:02 +00002272
2273 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2274}
2275
2276/// getOnesVector - Returns a vector of specified type with all bits set.
2277///
Owen Andersone50ed302009-08-10 22:56:29 +00002278static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002279 assert(VT.isVector() && "Expected a vector type");
2280
Bob Wilson929ffa22009-10-30 20:13:25 +00002281 // Always build ones vectors as <16 x i8> or <8 x i8> bitcasted to their
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002282 // dest type. This ensures they get CSE'd.
Bob Wilson5bafff32009-06-22 23:27:02 +00002283 SDValue Vec;
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002284 SDValue Cst = DAG.getTargetConstant(0xFF, MVT::i8);
2285 SmallVector<SDValue, 8> Ops;
2286 MVT TVT;
2287
2288 if (VT.getSizeInBits() == 64) {
2289 Ops.assign(8, Cst); TVT = MVT::v8i8;
2290 } else {
2291 Ops.assign(16, Cst); TVT = MVT::v16i8;
2292 }
2293 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, TVT, &Ops[0], Ops.size());
Bob Wilson5bafff32009-06-22 23:27:02 +00002294
2295 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2296}
2297
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002298/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
2299/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Evan Cheng06b53c02009-11-12 07:13:11 +00002300SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op, SelectionDAG &DAG) {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002301 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2302 EVT VT = Op.getValueType();
2303 unsigned VTBits = VT.getSizeInBits();
2304 DebugLoc dl = Op.getDebugLoc();
2305 SDValue ShOpLo = Op.getOperand(0);
2306 SDValue ShOpHi = Op.getOperand(1);
2307 SDValue ShAmt = Op.getOperand(2);
2308 SDValue ARMCC;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002309 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002310
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002311 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
2312
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002313 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2314 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2315 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
2316 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2317 DAG.getConstant(VTBits, MVT::i32));
2318 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
2319 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002320 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002321
2322 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2323 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng06b53c02009-11-12 07:13:11 +00002324 ARMCC, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002325 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002326 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC,
2327 CCR, Cmp);
2328
2329 SDValue Ops[2] = { Lo, Hi };
2330 return DAG.getMergeValues(Ops, 2, dl);
2331}
2332
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002333/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
2334/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Evan Cheng06b53c02009-11-12 07:13:11 +00002335SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op, SelectionDAG &DAG) {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002336 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2337 EVT VT = Op.getValueType();
2338 unsigned VTBits = VT.getSizeInBits();
2339 DebugLoc dl = Op.getDebugLoc();
2340 SDValue ShOpLo = Op.getOperand(0);
2341 SDValue ShOpHi = Op.getOperand(1);
2342 SDValue ShAmt = Op.getOperand(2);
2343 SDValue ARMCC;
2344
2345 assert(Op.getOpcode() == ISD::SHL_PARTS);
2346 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2347 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2348 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
2349 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2350 DAG.getConstant(VTBits, MVT::i32));
2351 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
2352 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
2353
2354 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
2355 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2356 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng06b53c02009-11-12 07:13:11 +00002357 ARMCC, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002358 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
2359 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMCC,
2360 CCR, Cmp);
2361
2362 SDValue Ops[2] = { Lo, Hi };
2363 return DAG.getMergeValues(Ops, 2, dl);
2364}
2365
Jim Grosbach3482c802010-01-18 19:58:49 +00002366static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
2367 const ARMSubtarget *ST) {
2368 EVT VT = N->getValueType(0);
2369 DebugLoc dl = N->getDebugLoc();
2370
2371 if (!ST->hasV6T2Ops())
2372 return SDValue();
2373
2374 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
2375 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
2376}
2377
Bob Wilson5bafff32009-06-22 23:27:02 +00002378static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2379 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002380 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002381 DebugLoc dl = N->getDebugLoc();
2382
2383 // Lower vector shifts on NEON to use VSHL.
2384 if (VT.isVector()) {
2385 assert(ST->hasNEON() && "unexpected vector shift");
2386
2387 // Left shifts translate directly to the vshiftu intrinsic.
2388 if (N->getOpcode() == ISD::SHL)
2389 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002390 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002391 N->getOperand(0), N->getOperand(1));
2392
2393 assert((N->getOpcode() == ISD::SRA ||
2394 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2395
2396 // NEON uses the same intrinsics for both left and right shifts. For
2397 // right shifts, the shift amounts are negative, so negate the vector of
2398 // shift amounts.
Owen Andersone50ed302009-08-10 22:56:29 +00002399 EVT ShiftVT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002400 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2401 getZeroVector(ShiftVT, DAG, dl),
2402 N->getOperand(1));
2403 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2404 Intrinsic::arm_neon_vshifts :
2405 Intrinsic::arm_neon_vshiftu);
2406 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002407 DAG.getConstant(vshiftInt, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002408 N->getOperand(0), NegatedCount);
2409 }
2410
Eli Friedmance392eb2009-08-22 03:13:10 +00002411 // We can get here for a node like i32 = ISD::SHL i32, i64
2412 if (VT != MVT::i64)
2413 return SDValue();
2414
2415 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00002416 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00002417
Chris Lattner27a6c732007-11-24 07:07:01 +00002418 // We only lower SRA, SRL of 1 here, all others use generic lowering.
2419 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002420 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00002421 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002422
Chris Lattner27a6c732007-11-24 07:07:01 +00002423 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00002424 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002425
Chris Lattner27a6c732007-11-24 07:07:01 +00002426 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00002427 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
2428 DAG.getConstant(0, MVT::i32));
2429 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
2430 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002431
Chris Lattner27a6c732007-11-24 07:07:01 +00002432 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
2433 // captures the result into a carry flag.
2434 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Owen Anderson825b72b2009-08-11 20:47:22 +00002435 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002436
Chris Lattner27a6c732007-11-24 07:07:01 +00002437 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00002438 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002439
Chris Lattner27a6c732007-11-24 07:07:01 +00002440 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002441 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002442}
2443
Bob Wilson5bafff32009-06-22 23:27:02 +00002444static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2445 SDValue TmpOp0, TmpOp1;
2446 bool Invert = false;
2447 bool Swap = false;
2448 unsigned Opc = 0;
2449
2450 SDValue Op0 = Op.getOperand(0);
2451 SDValue Op1 = Op.getOperand(1);
2452 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00002453 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002454 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2455 DebugLoc dl = Op.getDebugLoc();
2456
2457 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
2458 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002459 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002460 case ISD::SETUNE:
2461 case ISD::SETNE: Invert = true; // Fallthrough
2462 case ISD::SETOEQ:
2463 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2464 case ISD::SETOLT:
2465 case ISD::SETLT: Swap = true; // Fallthrough
2466 case ISD::SETOGT:
2467 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2468 case ISD::SETOLE:
2469 case ISD::SETLE: Swap = true; // Fallthrough
2470 case ISD::SETOGE:
2471 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2472 case ISD::SETUGE: Swap = true; // Fallthrough
2473 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
2474 case ISD::SETUGT: Swap = true; // Fallthrough
2475 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
2476 case ISD::SETUEQ: Invert = true; // Fallthrough
2477 case ISD::SETONE:
2478 // Expand this to (OLT | OGT).
2479 TmpOp0 = Op0;
2480 TmpOp1 = Op1;
2481 Opc = ISD::OR;
2482 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2483 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
2484 break;
2485 case ISD::SETUO: Invert = true; // Fallthrough
2486 case ISD::SETO:
2487 // Expand this to (OLT | OGE).
2488 TmpOp0 = Op0;
2489 TmpOp1 = Op1;
2490 Opc = ISD::OR;
2491 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2492 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
2493 break;
2494 }
2495 } else {
2496 // Integer comparisons.
2497 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002498 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002499 case ISD::SETNE: Invert = true;
2500 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2501 case ISD::SETLT: Swap = true;
2502 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2503 case ISD::SETLE: Swap = true;
2504 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2505 case ISD::SETULT: Swap = true;
2506 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
2507 case ISD::SETULE: Swap = true;
2508 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
2509 }
2510
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00002511 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00002512 if (Opc == ARMISD::VCEQ) {
2513
2514 SDValue AndOp;
2515 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
2516 AndOp = Op0;
2517 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
2518 AndOp = Op1;
2519
2520 // Ignore bitconvert.
2521 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BIT_CONVERT)
2522 AndOp = AndOp.getOperand(0);
2523
2524 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
2525 Opc = ARMISD::VTST;
2526 Op0 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(0));
2527 Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(1));
2528 Invert = !Invert;
2529 }
2530 }
2531 }
2532
2533 if (Swap)
2534 std::swap(Op0, Op1);
2535
2536 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
2537
2538 if (Invert)
2539 Result = DAG.getNOT(dl, Result, VT);
2540
2541 return Result;
2542}
2543
2544/// isVMOVSplat - Check if the specified splat value corresponds to an immediate
2545/// VMOV instruction, and if so, return the constant being splatted.
2546static SDValue isVMOVSplat(uint64_t SplatBits, uint64_t SplatUndef,
2547 unsigned SplatBitSize, SelectionDAG &DAG) {
2548 switch (SplatBitSize) {
2549 case 8:
2550 // Any 1-byte value is OK.
2551 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Owen Anderson825b72b2009-08-11 20:47:22 +00002552 return DAG.getTargetConstant(SplatBits, MVT::i8);
Bob Wilson5bafff32009-06-22 23:27:02 +00002553
2554 case 16:
2555 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
2556 if ((SplatBits & ~0xff) == 0 ||
2557 (SplatBits & ~0xff00) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00002558 return DAG.getTargetConstant(SplatBits, MVT::i16);
Bob Wilson5bafff32009-06-22 23:27:02 +00002559 break;
2560
2561 case 32:
2562 // NEON's 32-bit VMOV supports splat values where:
2563 // * only one byte is nonzero, or
2564 // * the least significant byte is 0xff and the second byte is nonzero, or
2565 // * the least significant 2 bytes are 0xff and the third is nonzero.
2566 if ((SplatBits & ~0xff) == 0 ||
2567 (SplatBits & ~0xff00) == 0 ||
2568 (SplatBits & ~0xff0000) == 0 ||
2569 (SplatBits & ~0xff000000) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00002570 return DAG.getTargetConstant(SplatBits, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002571
2572 if ((SplatBits & ~0xffff) == 0 &&
2573 ((SplatBits | SplatUndef) & 0xff) == 0xff)
Owen Anderson825b72b2009-08-11 20:47:22 +00002574 return DAG.getTargetConstant(SplatBits | 0xff, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002575
2576 if ((SplatBits & ~0xffffff) == 0 &&
2577 ((SplatBits | SplatUndef) & 0xffff) == 0xffff)
Owen Anderson825b72b2009-08-11 20:47:22 +00002578 return DAG.getTargetConstant(SplatBits | 0xffff, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002579
2580 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
2581 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
2582 // VMOV.I32. A (very) minor optimization would be to replicate the value
2583 // and fall through here to test for a valid 64-bit splat. But, then the
2584 // caller would also need to check and handle the change in size.
2585 break;
2586
2587 case 64: {
2588 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
2589 uint64_t BitMask = 0xff;
2590 uint64_t Val = 0;
2591 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
2592 if (((SplatBits | SplatUndef) & BitMask) == BitMask)
2593 Val |= BitMask;
2594 else if ((SplatBits & BitMask) != 0)
2595 return SDValue();
2596 BitMask <<= 8;
2597 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002598 return DAG.getTargetConstant(Val, MVT::i64);
Bob Wilson5bafff32009-06-22 23:27:02 +00002599 }
2600
2601 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002602 llvm_unreachable("unexpected size for isVMOVSplat");
Bob Wilson5bafff32009-06-22 23:27:02 +00002603 break;
2604 }
2605
2606 return SDValue();
2607}
2608
2609/// getVMOVImm - If this is a build_vector of constants which can be
2610/// formed by using a VMOV instruction of the specified element size,
2611/// return the constant being splatted. The ByteSize field indicates the
2612/// number of bytes of each element [1248].
2613SDValue ARM::getVMOVImm(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
2614 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N);
2615 APInt SplatBits, SplatUndef;
2616 unsigned SplatBitSize;
2617 bool HasAnyUndefs;
2618 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
2619 HasAnyUndefs, ByteSize * 8))
2620 return SDValue();
2621
2622 if (SplatBitSize > ByteSize * 8)
2623 return SDValue();
2624
2625 return isVMOVSplat(SplatBits.getZExtValue(), SplatUndef.getZExtValue(),
2626 SplatBitSize, DAG);
2627}
2628
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002629static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
2630 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002631 unsigned NumElts = VT.getVectorNumElements();
2632 ReverseVEXT = false;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002633 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002634
2635 // If this is a VEXT shuffle, the immediate value is the index of the first
2636 // element. The other shuffle indices must be the successive elements after
2637 // the first one.
2638 unsigned ExpectedElt = Imm;
2639 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002640 // Increment the expected index. If it wraps around, it may still be
2641 // a VEXT but the source vectors must be swapped.
2642 ExpectedElt += 1;
2643 if (ExpectedElt == NumElts * 2) {
2644 ExpectedElt = 0;
2645 ReverseVEXT = true;
2646 }
2647
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002648 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002649 return false;
2650 }
2651
2652 // Adjust the index value if the source operands will be swapped.
2653 if (ReverseVEXT)
2654 Imm -= NumElts;
2655
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002656 return true;
2657}
2658
Bob Wilson8bb9e482009-07-26 00:39:34 +00002659/// isVREVMask - Check if a vector shuffle corresponds to a VREV
2660/// instruction with the specified blocksize. (The order of the elements
2661/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002662static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
2663 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00002664 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
2665 "Only possible block sizes for VREV are: 16, 32, 64");
2666
Bob Wilson8bb9e482009-07-26 00:39:34 +00002667 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00002668 if (EltSz == 64)
2669 return false;
2670
2671 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002672 unsigned BlockElts = M[0] + 1;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002673
2674 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
2675 return false;
2676
2677 for (unsigned i = 0; i < NumElts; ++i) {
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002678 if ((unsigned) M[i] !=
Bob Wilson8bb9e482009-07-26 00:39:34 +00002679 (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
2680 return false;
2681 }
2682
2683 return true;
2684}
2685
Bob Wilsonc692cb72009-08-21 20:54:19 +00002686static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
2687 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00002688 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2689 if (EltSz == 64)
2690 return false;
2691
Bob Wilsonc692cb72009-08-21 20:54:19 +00002692 unsigned NumElts = VT.getVectorNumElements();
2693 WhichResult = (M[0] == 0 ? 0 : 1);
2694 for (unsigned i = 0; i < NumElts; i += 2) {
2695 if ((unsigned) M[i] != i + WhichResult ||
2696 (unsigned) M[i+1] != i + NumElts + WhichResult)
2697 return false;
2698 }
2699 return true;
2700}
2701
Bob Wilson324f4f12009-12-03 06:40:55 +00002702/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
2703/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
2704/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
2705static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
2706 unsigned &WhichResult) {
2707 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2708 if (EltSz == 64)
2709 return false;
2710
2711 unsigned NumElts = VT.getVectorNumElements();
2712 WhichResult = (M[0] == 0 ? 0 : 1);
2713 for (unsigned i = 0; i < NumElts; i += 2) {
2714 if ((unsigned) M[i] != i + WhichResult ||
2715 (unsigned) M[i+1] != i + WhichResult)
2716 return false;
2717 }
2718 return true;
2719}
2720
Bob Wilsonc692cb72009-08-21 20:54:19 +00002721static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
2722 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00002723 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2724 if (EltSz == 64)
2725 return false;
2726
Bob Wilsonc692cb72009-08-21 20:54:19 +00002727 unsigned NumElts = VT.getVectorNumElements();
2728 WhichResult = (M[0] == 0 ? 0 : 1);
2729 for (unsigned i = 0; i != NumElts; ++i) {
2730 if ((unsigned) M[i] != 2 * i + WhichResult)
2731 return false;
2732 }
2733
2734 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00002735 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00002736 return false;
2737
2738 return true;
2739}
2740
Bob Wilson324f4f12009-12-03 06:40:55 +00002741/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
2742/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
2743/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
2744static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
2745 unsigned &WhichResult) {
2746 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2747 if (EltSz == 64)
2748 return false;
2749
2750 unsigned Half = VT.getVectorNumElements() / 2;
2751 WhichResult = (M[0] == 0 ? 0 : 1);
2752 for (unsigned j = 0; j != 2; ++j) {
2753 unsigned Idx = WhichResult;
2754 for (unsigned i = 0; i != Half; ++i) {
2755 if ((unsigned) M[i + j * Half] != Idx)
2756 return false;
2757 Idx += 2;
2758 }
2759 }
2760
2761 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
2762 if (VT.is64BitVector() && EltSz == 32)
2763 return false;
2764
2765 return true;
2766}
2767
Bob Wilsonc692cb72009-08-21 20:54:19 +00002768static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
2769 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00002770 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2771 if (EltSz == 64)
2772 return false;
2773
Bob Wilsonc692cb72009-08-21 20:54:19 +00002774 unsigned NumElts = VT.getVectorNumElements();
2775 WhichResult = (M[0] == 0 ? 0 : 1);
2776 unsigned Idx = WhichResult * NumElts / 2;
2777 for (unsigned i = 0; i != NumElts; i += 2) {
2778 if ((unsigned) M[i] != Idx ||
2779 (unsigned) M[i+1] != Idx + NumElts)
2780 return false;
2781 Idx += 1;
2782 }
2783
2784 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00002785 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00002786 return false;
2787
2788 return true;
2789}
2790
Bob Wilson324f4f12009-12-03 06:40:55 +00002791/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
2792/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
2793/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
2794static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
2795 unsigned &WhichResult) {
2796 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2797 if (EltSz == 64)
2798 return false;
2799
2800 unsigned NumElts = VT.getVectorNumElements();
2801 WhichResult = (M[0] == 0 ? 0 : 1);
2802 unsigned Idx = WhichResult * NumElts / 2;
2803 for (unsigned i = 0; i != NumElts; i += 2) {
2804 if ((unsigned) M[i] != Idx ||
2805 (unsigned) M[i+1] != Idx)
2806 return false;
2807 Idx += 1;
2808 }
2809
2810 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
2811 if (VT.is64BitVector() && EltSz == 32)
2812 return false;
2813
2814 return true;
2815}
2816
2817
Owen Andersone50ed302009-08-10 22:56:29 +00002818static SDValue BuildSplat(SDValue Val, EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002819 // Canonicalize all-zeros and all-ones vectors.
Bob Wilsond06791f2009-08-13 01:57:47 +00002820 ConstantSDNode *ConstVal = cast<ConstantSDNode>(Val.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00002821 if (ConstVal->isNullValue())
2822 return getZeroVector(VT, DAG, dl);
2823 if (ConstVal->isAllOnesValue())
2824 return getOnesVector(VT, DAG, dl);
2825
Owen Andersone50ed302009-08-10 22:56:29 +00002826 EVT CanonicalVT;
Bob Wilson5bafff32009-06-22 23:27:02 +00002827 if (VT.is64BitVector()) {
2828 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002829 case 8: CanonicalVT = MVT::v8i8; break;
2830 case 16: CanonicalVT = MVT::v4i16; break;
2831 case 32: CanonicalVT = MVT::v2i32; break;
2832 case 64: CanonicalVT = MVT::v1i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002833 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002834 }
2835 } else {
2836 assert(VT.is128BitVector() && "unknown splat vector size");
2837 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002838 case 8: CanonicalVT = MVT::v16i8; break;
2839 case 16: CanonicalVT = MVT::v8i16; break;
2840 case 32: CanonicalVT = MVT::v4i32; break;
2841 case 64: CanonicalVT = MVT::v2i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002842 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002843 }
2844 }
2845
2846 // Build a canonical splat for this value.
2847 SmallVector<SDValue, 8> Ops;
2848 Ops.assign(CanonicalVT.getVectorNumElements(), Val);
2849 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT, &Ops[0],
2850 Ops.size());
2851 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Res);
2852}
2853
2854// If this is a case we can't handle, return null and let the default
2855// expansion code take care of it.
2856static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Bob Wilsond06791f2009-08-13 01:57:47 +00002857 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00002858 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002859 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002860
2861 APInt SplatBits, SplatUndef;
2862 unsigned SplatBitSize;
2863 bool HasAnyUndefs;
2864 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00002865 if (SplatBitSize <= 64) {
2866 SDValue Val = isVMOVSplat(SplatBits.getZExtValue(),
2867 SplatUndef.getZExtValue(), SplatBitSize, DAG);
2868 if (Val.getNode())
2869 return BuildSplat(Val, VT, DAG, dl);
2870 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00002871 }
2872
2873 // If there are only 2 elements in a 128-bit vector, insert them into an
2874 // undef vector. This handles the common case for 128-bit vector argument
2875 // passing, where the insertions should be translated to subreg accesses
2876 // with no real instructions.
2877 if (VT.is128BitVector() && Op.getNumOperands() == 2) {
2878 SDValue Val = DAG.getUNDEF(VT);
2879 SDValue Op0 = Op.getOperand(0);
2880 SDValue Op1 = Op.getOperand(1);
2881 if (Op0.getOpcode() != ISD::UNDEF)
2882 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Val, Op0,
2883 DAG.getIntPtrConstant(0));
2884 if (Op1.getOpcode() != ISD::UNDEF)
2885 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Val, Op1,
2886 DAG.getIntPtrConstant(1));
2887 return Val;
Bob Wilson5bafff32009-06-22 23:27:02 +00002888 }
2889
2890 return SDValue();
2891}
2892
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002893/// isShuffleMaskLegal - Targets can use this to indicate that they only
2894/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
2895/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
2896/// are assumed to be legal.
2897bool
2898ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
2899 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002900 if (VT.getVectorNumElements() == 4 &&
2901 (VT.is128BitVector() || VT.is64BitVector())) {
2902 unsigned PFIndexes[4];
2903 for (unsigned i = 0; i != 4; ++i) {
2904 if (M[i] < 0)
2905 PFIndexes[i] = 8;
2906 else
2907 PFIndexes[i] = M[i];
2908 }
2909
2910 // Compute the index in the perfect shuffle table.
2911 unsigned PFTableIndex =
2912 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
2913 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
2914 unsigned Cost = (PFEntry >> 30);
2915
2916 if (Cost <= 4)
2917 return true;
2918 }
2919
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002920 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00002921 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002922
2923 return (ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
2924 isVREVMask(M, VT, 64) ||
2925 isVREVMask(M, VT, 32) ||
2926 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00002927 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
2928 isVTRNMask(M, VT, WhichResult) ||
2929 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00002930 isVZIPMask(M, VT, WhichResult) ||
2931 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
2932 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
2933 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002934}
2935
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002936/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
2937/// the specified operations to build the shuffle.
2938static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
2939 SDValue RHS, SelectionDAG &DAG,
2940 DebugLoc dl) {
2941 unsigned OpNum = (PFEntry >> 26) & 0x0F;
2942 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
2943 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
2944
2945 enum {
2946 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
2947 OP_VREV,
2948 OP_VDUP0,
2949 OP_VDUP1,
2950 OP_VDUP2,
2951 OP_VDUP3,
2952 OP_VEXT1,
2953 OP_VEXT2,
2954 OP_VEXT3,
2955 OP_VUZPL, // VUZP, left result
2956 OP_VUZPR, // VUZP, right result
2957 OP_VZIPL, // VZIP, left result
2958 OP_VZIPR, // VZIP, right result
2959 OP_VTRNL, // VTRN, left result
2960 OP_VTRNR // VTRN, right result
2961 };
2962
2963 if (OpNum == OP_COPY) {
2964 if (LHSID == (1*9+2)*9+3) return LHS;
2965 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
2966 return RHS;
2967 }
2968
2969 SDValue OpLHS, OpRHS;
2970 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
2971 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
2972 EVT VT = OpLHS.getValueType();
2973
2974 switch (OpNum) {
2975 default: llvm_unreachable("Unknown shuffle opcode!");
2976 case OP_VREV:
2977 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
2978 case OP_VDUP0:
2979 case OP_VDUP1:
2980 case OP_VDUP2:
2981 case OP_VDUP3:
2982 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002983 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002984 case OP_VEXT1:
2985 case OP_VEXT2:
2986 case OP_VEXT3:
2987 return DAG.getNode(ARMISD::VEXT, dl, VT,
2988 OpLHS, OpRHS,
2989 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
2990 case OP_VUZPL:
2991 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002992 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002993 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
2994 case OP_VZIPL:
2995 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002996 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002997 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
2998 case OP_VTRNL:
2999 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003000 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3001 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003002 }
3003}
3004
Bob Wilson5bafff32009-06-22 23:27:02 +00003005static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003006 SDValue V1 = Op.getOperand(0);
3007 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00003008 DebugLoc dl = Op.getDebugLoc();
3009 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003010 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003011 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00003012
Bob Wilson28865062009-08-13 02:13:04 +00003013 // Convert shuffles that are directly supported on NEON to target-specific
3014 // DAG nodes, instead of keeping them as shuffles and matching them again
3015 // during code selection. This is more efficient and avoids the possibility
3016 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00003017 // FIXME: floating-point vectors should be canonicalized to integer vectors
3018 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003019 SVN->getMask(ShuffleMask);
3020
3021 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
Bob Wilson0ce37102009-08-14 05:08:32 +00003022 int Lane = SVN->getSplatIndex();
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00003023 // If this is undef splat, generate it via "just" vdup, if possible.
3024 if (Lane == -1) Lane = 0;
3025
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003026 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3027 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003028 }
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003029 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003030 DAG.getConstant(Lane, MVT::i32));
Bob Wilson0ce37102009-08-14 05:08:32 +00003031 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003032
3033 bool ReverseVEXT;
3034 unsigned Imm;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003035 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003036 if (ReverseVEXT)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003037 std::swap(V1, V2);
3038 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003039 DAG.getConstant(Imm, MVT::i32));
3040 }
3041
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003042 if (isVREVMask(ShuffleMask, VT, 64))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003043 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003044 if (isVREVMask(ShuffleMask, VT, 32))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003045 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003046 if (isVREVMask(ShuffleMask, VT, 16))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003047 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
3048
Bob Wilsonc692cb72009-08-21 20:54:19 +00003049 // Check for Neon shuffles that modify both input vectors in place.
3050 // If both results are used, i.e., if there are two shuffles with the same
3051 // source operands and with masks corresponding to both results of one of
3052 // these operations, DAG memoization will ensure that a single node is
3053 // used for both shuffles.
3054 unsigned WhichResult;
3055 if (isVTRNMask(ShuffleMask, VT, WhichResult))
3056 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3057 V1, V2).getValue(WhichResult);
3058 if (isVUZPMask(ShuffleMask, VT, WhichResult))
3059 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3060 V1, V2).getValue(WhichResult);
3061 if (isVZIPMask(ShuffleMask, VT, WhichResult))
3062 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3063 V1, V2).getValue(WhichResult);
3064
Bob Wilson324f4f12009-12-03 06:40:55 +00003065 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
3066 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3067 V1, V1).getValue(WhichResult);
3068 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3069 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3070 V1, V1).getValue(WhichResult);
3071 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3072 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3073 V1, V1).getValue(WhichResult);
3074
Bob Wilsonc692cb72009-08-21 20:54:19 +00003075 // If the shuffle is not directly supported and it has 4 elements, use
3076 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003077 if (VT.getVectorNumElements() == 4 &&
3078 (VT.is128BitVector() || VT.is64BitVector())) {
3079 unsigned PFIndexes[4];
3080 for (unsigned i = 0; i != 4; ++i) {
3081 if (ShuffleMask[i] < 0)
3082 PFIndexes[i] = 8;
3083 else
3084 PFIndexes[i] = ShuffleMask[i];
3085 }
3086
3087 // Compute the index in the perfect shuffle table.
3088 unsigned PFTableIndex =
3089 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3090
3091 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3092 unsigned Cost = (PFEntry >> 30);
3093
3094 if (Cost <= 4)
3095 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
3096 }
Bob Wilsond8e17572009-08-12 22:31:50 +00003097
Bob Wilson22cac0d2009-08-14 05:16:33 +00003098 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003099}
3100
Bob Wilson5bafff32009-06-22 23:27:02 +00003101static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003102 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003103 DebugLoc dl = Op.getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00003104 SDValue Vec = Op.getOperand(0);
3105 SDValue Lane = Op.getOperand(1);
Bob Wilson934f98b2009-10-15 23:12:05 +00003106 assert(VT == MVT::i32 &&
3107 Vec.getValueType().getVectorElementType().getSizeInBits() < 32 &&
3108 "unexpected type for custom-lowering vector extract");
3109 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
Bob Wilson5bafff32009-06-22 23:27:02 +00003110}
3111
Bob Wilsona6d65862009-08-03 20:36:38 +00003112static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3113 // The only time a CONCAT_VECTORS operation can have legal types is when
3114 // two 64-bit vectors are concatenated to a 128-bit vector.
3115 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
3116 "unexpected CONCAT_VECTORS");
3117 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00003118 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00003119 SDValue Op0 = Op.getOperand(0);
3120 SDValue Op1 = Op.getOperand(1);
3121 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003122 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3123 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00003124 DAG.getIntPtrConstant(0));
3125 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003126 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3127 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00003128 DAG.getIntPtrConstant(1));
3129 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003130}
3131
Dan Gohman475871a2008-07-27 21:46:04 +00003132SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00003133 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003134 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00003135 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00003136 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003137 case ISD::GlobalAddress:
3138 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
3139 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003140 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00003141 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3142 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003143 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Evan Cheng86198642009-08-07 00:34:42 +00003144 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Dan Gohman1e93df62010-04-17 14:41:14 +00003145 case ISD::VASTART: return LowerVASTART(Op, DAG);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003146 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00003147 case ISD::SINT_TO_FP:
3148 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
3149 case ISD::FP_TO_SINT:
3150 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003151 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00003152 case ISD::RETURNADDR: break;
Jim Grosbach0e0da732009-05-12 23:59:14 +00003153 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003154 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00003155 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
3156 Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00003157 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003158 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00003159 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00003160 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00003161 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003162 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00003163 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00003164 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003165 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
3166 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
3167 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003168 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00003169 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003170 }
Dan Gohman475871a2008-07-27 21:46:04 +00003171 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003172}
3173
Duncan Sands1607f052008-12-01 11:39:25 +00003174/// ReplaceNodeResults - Replace the results of node with an illegal result
3175/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00003176void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
3177 SmallVectorImpl<SDValue>&Results,
3178 SelectionDAG &DAG) {
Bob Wilson164cd8b2010-04-14 20:45:23 +00003179 SDValue Res;
Chris Lattner27a6c732007-11-24 07:07:01 +00003180 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00003181 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003182 llvm_unreachable("Don't know how to custom expand this!");
Bob Wilson164cd8b2010-04-14 20:45:23 +00003183 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003184 case ISD::BIT_CONVERT:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003185 Res = ExpandBIT_CONVERT(N, DAG);
3186 break;
Chris Lattner27a6c732007-11-24 07:07:01 +00003187 case ISD::SRL:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003188 case ISD::SRA:
3189 Res = LowerShift(N, DAG, Subtarget);
3190 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003191 }
Bob Wilson164cd8b2010-04-14 20:45:23 +00003192 if (Res.getNode())
3193 Results.push_back(Res);
Chris Lattner27a6c732007-11-24 07:07:01 +00003194}
Chris Lattner27a6c732007-11-24 07:07:01 +00003195
Evan Chenga8e29892007-01-19 07:51:42 +00003196//===----------------------------------------------------------------------===//
3197// ARM Scheduler Hooks
3198//===----------------------------------------------------------------------===//
3199
3200MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003201ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
3202 MachineBasicBlock *BB,
3203 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00003204 unsigned dest = MI->getOperand(0).getReg();
3205 unsigned ptr = MI->getOperand(1).getReg();
3206 unsigned oldval = MI->getOperand(2).getReg();
3207 unsigned newval = MI->getOperand(3).getReg();
3208 unsigned scratch = BB->getParent()->getRegInfo()
3209 .createVirtualRegister(ARM::GPRRegisterClass);
3210 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3211 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003212 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00003213
3214 unsigned ldrOpc, strOpc;
3215 switch (Size) {
3216 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003217 case 1:
3218 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
3219 strOpc = isThumb2 ? ARM::t2LDREXB : ARM::STREXB;
3220 break;
3221 case 2:
3222 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3223 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3224 break;
3225 case 4:
3226 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3227 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3228 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003229 }
3230
3231 MachineFunction *MF = BB->getParent();
3232 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3233 MachineFunction::iterator It = BB;
3234 ++It; // insert the new blocks after the current block
3235
3236 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3237 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3238 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3239 MF->insert(It, loop1MBB);
3240 MF->insert(It, loop2MBB);
3241 MF->insert(It, exitMBB);
3242 exitMBB->transferSuccessors(BB);
3243
3244 // thisMBB:
3245 // ...
3246 // fallthrough --> loop1MBB
3247 BB->addSuccessor(loop1MBB);
3248
3249 // loop1MBB:
3250 // ldrex dest, [ptr]
3251 // cmp dest, oldval
3252 // bne exitMBB
3253 BB = loop1MBB;
3254 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003255 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003256 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003257 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3258 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003259 BB->addSuccessor(loop2MBB);
3260 BB->addSuccessor(exitMBB);
3261
3262 // loop2MBB:
3263 // strex scratch, newval, [ptr]
3264 // cmp scratch, #0
3265 // bne loop1MBB
3266 BB = loop2MBB;
3267 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval)
3268 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003269 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003270 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003271 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3272 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003273 BB->addSuccessor(loop1MBB);
3274 BB->addSuccessor(exitMBB);
3275
3276 // exitMBB:
3277 // ...
3278 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00003279
3280 MF->DeleteMachineInstr(MI); // The instruction is gone now.
3281
Jim Grosbach5278eb82009-12-11 01:42:04 +00003282 return BB;
3283}
3284
3285MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003286ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
3287 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00003288 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
3289 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3290
3291 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003292 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003293 MachineFunction::iterator It = BB;
3294 ++It;
3295
3296 unsigned dest = MI->getOperand(0).getReg();
3297 unsigned ptr = MI->getOperand(1).getReg();
3298 unsigned incr = MI->getOperand(2).getReg();
3299 DebugLoc dl = MI->getDebugLoc();
Rafael Espindolafda60d32009-12-18 16:59:39 +00003300
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003301 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003302 unsigned ldrOpc, strOpc;
3303 switch (Size) {
3304 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003305 case 1:
3306 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00003307 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003308 break;
3309 case 2:
3310 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3311 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3312 break;
3313 case 4:
3314 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3315 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3316 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00003317 }
3318
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003319 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3320 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3321 MF->insert(It, loopMBB);
3322 MF->insert(It, exitMBB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003323 exitMBB->transferSuccessors(BB);
3324
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003325 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003326 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3327 unsigned scratch2 = (!BinOpcode) ? incr :
3328 RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3329
3330 // thisMBB:
3331 // ...
3332 // fallthrough --> loopMBB
3333 BB->addSuccessor(loopMBB);
3334
3335 // loopMBB:
3336 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003337 // <binop> scratch2, dest, incr
3338 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00003339 // cmp scratch, #0
3340 // bne- loopMBB
3341 // fallthrough --> exitMBB
3342 BB = loopMBB;
3343 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbachc67b5562009-12-15 00:12:35 +00003344 if (BinOpcode) {
3345 // operand order needs to go the other way for NAND
3346 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
3347 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3348 addReg(incr).addReg(dest)).addReg(0);
3349 else
3350 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3351 addReg(dest).addReg(incr)).addReg(0);
3352 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00003353
3354 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
3355 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003356 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00003357 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003358 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3359 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003360
3361 BB->addSuccessor(loopMBB);
3362 BB->addSuccessor(exitMBB);
3363
3364 // exitMBB:
3365 // ...
3366 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00003367
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003368 MF->DeleteMachineInstr(MI); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00003369
Jim Grosbachc3c23542009-12-14 04:22:04 +00003370 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00003371}
3372
3373MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00003374ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00003375 MachineBasicBlock *BB,
3376 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003377 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00003378 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003379 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00003380 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00003381 default:
Jim Grosbach5278eb82009-12-11 01:42:04 +00003382 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00003383 llvm_unreachable("Unexpected instr type to insert");
Jim Grosbach5278eb82009-12-11 01:42:04 +00003384
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003385 case ARM::ATOMIC_LOAD_ADD_I8:
3386 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3387 case ARM::ATOMIC_LOAD_ADD_I16:
3388 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3389 case ARM::ATOMIC_LOAD_ADD_I32:
3390 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003391
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003392 case ARM::ATOMIC_LOAD_AND_I8:
3393 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3394 case ARM::ATOMIC_LOAD_AND_I16:
3395 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3396 case ARM::ATOMIC_LOAD_AND_I32:
3397 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003398
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003399 case ARM::ATOMIC_LOAD_OR_I8:
3400 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3401 case ARM::ATOMIC_LOAD_OR_I16:
3402 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3403 case ARM::ATOMIC_LOAD_OR_I32:
3404 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003405
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003406 case ARM::ATOMIC_LOAD_XOR_I8:
3407 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3408 case ARM::ATOMIC_LOAD_XOR_I16:
3409 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3410 case ARM::ATOMIC_LOAD_XOR_I32:
3411 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003412
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003413 case ARM::ATOMIC_LOAD_NAND_I8:
3414 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3415 case ARM::ATOMIC_LOAD_NAND_I16:
3416 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3417 case ARM::ATOMIC_LOAD_NAND_I32:
3418 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003419
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003420 case ARM::ATOMIC_LOAD_SUB_I8:
3421 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3422 case ARM::ATOMIC_LOAD_SUB_I16:
3423 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3424 case ARM::ATOMIC_LOAD_SUB_I32:
3425 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003426
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003427 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
3428 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
3429 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00003430
3431 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
3432 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
3433 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003434
Evan Cheng007ea272009-08-12 05:17:19 +00003435 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00003436 // To "insert" a SELECT_CC instruction, we actually have to insert the
3437 // diamond control-flow pattern. The incoming instruction knows the
3438 // destination vreg to set, the condition code register to branch on, the
3439 // true/false values to select between, and a branch opcode to use.
3440 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003441 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00003442 ++It;
3443
3444 // thisMBB:
3445 // ...
3446 // TrueVal = ...
3447 // cmpTY ccX, r1, r2
3448 // bCC copy1MBB
3449 // fallthrough --> copy0MBB
3450 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003451 MachineFunction *F = BB->getParent();
3452 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
3453 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesenb6728402009-02-13 02:25:56 +00003454 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
Evan Cheng0e1d3792007-07-05 07:18:20 +00003455 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003456 F->insert(It, copy0MBB);
3457 F->insert(It, sinkMBB);
Evan Chenga8e29892007-01-19 07:51:42 +00003458 // Update machine-CFG edges by first adding all successors of the current
3459 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00003460 // Also inform sdisel of the edge changes.
3461 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
3462 E = BB->succ_end(); I != E; ++I) {
3463 EM->insert(std::make_pair(*I, sinkMBB));
3464 sinkMBB->addSuccessor(*I);
3465 }
Evan Chenga8e29892007-01-19 07:51:42 +00003466 // Next, remove all successors of the current block, and add the true
3467 // and fallthrough blocks as its successors.
Evan Chengce319102009-09-19 09:51:03 +00003468 while (!BB->succ_empty())
Evan Chenga8e29892007-01-19 07:51:42 +00003469 BB->removeSuccessor(BB->succ_begin());
3470 BB->addSuccessor(copy0MBB);
3471 BB->addSuccessor(sinkMBB);
3472
3473 // copy0MBB:
3474 // %FalseValue = ...
3475 // # fallthrough to sinkMBB
3476 BB = copy0MBB;
3477
3478 // Update machine-CFG edges
3479 BB->addSuccessor(sinkMBB);
3480
3481 // sinkMBB:
3482 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
3483 // ...
3484 BB = sinkMBB;
Dale Johannesenb6728402009-02-13 02:25:56 +00003485 BuildMI(BB, dl, TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00003486 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
3487 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
3488
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003489 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00003490 return BB;
3491 }
Evan Cheng86198642009-08-07 00:34:42 +00003492
3493 case ARM::tANDsp:
3494 case ARM::tADDspr_:
3495 case ARM::tSUBspi_:
3496 case ARM::t2SUBrSPi_:
3497 case ARM::t2SUBrSPi12_:
3498 case ARM::t2SUBrSPs_: {
3499 MachineFunction *MF = BB->getParent();
3500 unsigned DstReg = MI->getOperand(0).getReg();
3501 unsigned SrcReg = MI->getOperand(1).getReg();
3502 bool DstIsDead = MI->getOperand(0).isDead();
3503 bool SrcIsKill = MI->getOperand(1).isKill();
3504
3505 if (SrcReg != ARM::SP) {
3506 // Copy the source to SP from virtual register.
3507 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(SrcReg);
3508 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
3509 ? ARM::tMOVtgpr2gpr : ARM::tMOVgpr2gpr;
3510 BuildMI(BB, dl, TII->get(CopyOpc), ARM::SP)
3511 .addReg(SrcReg, getKillRegState(SrcIsKill));
3512 }
3513
3514 unsigned OpOpc = 0;
3515 bool NeedPred = false, NeedCC = false, NeedOp3 = false;
3516 switch (MI->getOpcode()) {
3517 default:
3518 llvm_unreachable("Unexpected pseudo instruction!");
3519 case ARM::tANDsp:
3520 OpOpc = ARM::tAND;
3521 NeedPred = true;
3522 break;
3523 case ARM::tADDspr_:
3524 OpOpc = ARM::tADDspr;
3525 break;
3526 case ARM::tSUBspi_:
3527 OpOpc = ARM::tSUBspi;
3528 break;
3529 case ARM::t2SUBrSPi_:
3530 OpOpc = ARM::t2SUBrSPi;
3531 NeedPred = true; NeedCC = true;
3532 break;
3533 case ARM::t2SUBrSPi12_:
3534 OpOpc = ARM::t2SUBrSPi12;
3535 NeedPred = true;
3536 break;
3537 case ARM::t2SUBrSPs_:
3538 OpOpc = ARM::t2SUBrSPs;
3539 NeedPred = true; NeedCC = true; NeedOp3 = true;
3540 break;
3541 }
3542 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(OpOpc), ARM::SP);
3543 if (OpOpc == ARM::tAND)
3544 AddDefaultT1CC(MIB);
3545 MIB.addReg(ARM::SP);
3546 MIB.addOperand(MI->getOperand(2));
3547 if (NeedOp3)
3548 MIB.addOperand(MI->getOperand(3));
3549 if (NeedPred)
3550 AddDefaultPred(MIB);
3551 if (NeedCC)
3552 AddDefaultCC(MIB);
3553
3554 // Copy the result from SP to virtual register.
3555 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(DstReg);
3556 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
3557 ? ARM::tMOVgpr2tgpr : ARM::tMOVgpr2gpr;
3558 BuildMI(BB, dl, TII->get(CopyOpc))
3559 .addReg(DstReg, getDefRegState(true) | getDeadRegState(DstIsDead))
3560 .addReg(ARM::SP);
3561 MF->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
3562 return BB;
3563 }
Evan Chenga8e29892007-01-19 07:51:42 +00003564 }
3565}
3566
3567//===----------------------------------------------------------------------===//
3568// ARM Optimization Hooks
3569//===----------------------------------------------------------------------===//
3570
Chris Lattnerd1980a52009-03-12 06:52:53 +00003571static
3572SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
3573 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00003574 SelectionDAG &DAG = DCI.DAG;
3575 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00003576 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00003577 unsigned Opc = N->getOpcode();
3578 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
3579 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
3580 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
3581 ISD::CondCode CC = ISD::SETCC_INVALID;
3582
3583 if (isSlctCC) {
3584 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
3585 } else {
3586 SDValue CCOp = Slct.getOperand(0);
3587 if (CCOp.getOpcode() == ISD::SETCC)
3588 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
3589 }
3590
3591 bool DoXform = false;
3592 bool InvCC = false;
3593 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
3594 "Bad input!");
3595
3596 if (LHS.getOpcode() == ISD::Constant &&
3597 cast<ConstantSDNode>(LHS)->isNullValue()) {
3598 DoXform = true;
3599 } else if (CC != ISD::SETCC_INVALID &&
3600 RHS.getOpcode() == ISD::Constant &&
3601 cast<ConstantSDNode>(RHS)->isNullValue()) {
3602 std::swap(LHS, RHS);
3603 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00003604 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00003605 Op0.getOperand(0).getValueType();
3606 bool isInt = OpVT.isInteger();
3607 CC = ISD::getSetCCInverse(CC, isInt);
3608
3609 if (!TLI.isCondCodeLegal(CC, OpVT))
3610 return SDValue(); // Inverse operator isn't legal.
3611
3612 DoXform = true;
3613 InvCC = true;
3614 }
3615
3616 if (DoXform) {
3617 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
3618 if (isSlctCC)
3619 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
3620 Slct.getOperand(0), Slct.getOperand(1), CC);
3621 SDValue CCOp = Slct.getOperand(0);
3622 if (InvCC)
3623 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
3624 CCOp.getOperand(0), CCOp.getOperand(1), CC);
3625 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
3626 CCOp, OtherOp, Result);
3627 }
3628 return SDValue();
3629}
3630
3631/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
3632static SDValue PerformADDCombine(SDNode *N,
3633 TargetLowering::DAGCombinerInfo &DCI) {
3634 // added by evan in r37685 with no testcase.
3635 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003636
Chris Lattnerd1980a52009-03-12 06:52:53 +00003637 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
3638 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
3639 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
3640 if (Result.getNode()) return Result;
3641 }
3642 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
3643 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
3644 if (Result.getNode()) return Result;
3645 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003646
Chris Lattnerd1980a52009-03-12 06:52:53 +00003647 return SDValue();
3648}
3649
3650/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
3651static SDValue PerformSUBCombine(SDNode *N,
3652 TargetLowering::DAGCombinerInfo &DCI) {
3653 // added by evan in r37685 with no testcase.
3654 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003655
Chris Lattnerd1980a52009-03-12 06:52:53 +00003656 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
3657 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
3658 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
3659 if (Result.getNode()) return Result;
3660 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003661
Chris Lattnerd1980a52009-03-12 06:52:53 +00003662 return SDValue();
3663}
3664
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +00003665/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
3666/// ARMISD::VMOVRRD.
Jim Grosbache5165492009-11-09 00:11:35 +00003667static SDValue PerformVMOVRRDCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00003668 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003669 // fmrrd(fmdrr x, y) -> x,y
Dan Gohman475871a2008-07-27 21:46:04 +00003670 SDValue InDouble = N->getOperand(0);
Jim Grosbache5165492009-11-09 00:11:35 +00003671 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003672 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Dan Gohman475871a2008-07-27 21:46:04 +00003673 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003674}
3675
Bob Wilson5bafff32009-06-22 23:27:02 +00003676/// getVShiftImm - Check if this is a valid build_vector for the immediate
3677/// operand of a vector shift operation, where all the elements of the
3678/// build_vector must have the same constant integer value.
3679static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
3680 // Ignore bit_converts.
3681 while (Op.getOpcode() == ISD::BIT_CONVERT)
3682 Op = Op.getOperand(0);
3683 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
3684 APInt SplatBits, SplatUndef;
3685 unsigned SplatBitSize;
3686 bool HasAnyUndefs;
3687 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
3688 HasAnyUndefs, ElementBits) ||
3689 SplatBitSize > ElementBits)
3690 return false;
3691 Cnt = SplatBits.getSExtValue();
3692 return true;
3693}
3694
3695/// isVShiftLImm - Check if this is a valid build_vector for the immediate
3696/// operand of a vector shift left operation. That value must be in the range:
3697/// 0 <= Value < ElementBits for a left shift; or
3698/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00003699static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003700 assert(VT.isVector() && "vector shift count is not a vector type");
3701 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
3702 if (! getVShiftImm(Op, ElementBits, Cnt))
3703 return false;
3704 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
3705}
3706
3707/// isVShiftRImm - Check if this is a valid build_vector for the immediate
3708/// operand of a vector shift right operation. For a shift opcode, the value
3709/// is positive, but for an intrinsic the value count must be negative. The
3710/// absolute value must be in the range:
3711/// 1 <= |Value| <= ElementBits for a right shift; or
3712/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00003713static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00003714 int64_t &Cnt) {
3715 assert(VT.isVector() && "vector shift count is not a vector type");
3716 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
3717 if (! getVShiftImm(Op, ElementBits, Cnt))
3718 return false;
3719 if (isIntrinsic)
3720 Cnt = -Cnt;
3721 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
3722}
3723
3724/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
3725static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
3726 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
3727 switch (IntNo) {
3728 default:
3729 // Don't do anything for most intrinsics.
3730 break;
3731
3732 // Vector shifts: check for immediate versions and lower them.
3733 // Note: This is done during DAG combining instead of DAG legalizing because
3734 // the build_vectors for 64-bit vector element shift counts are generally
3735 // not legal, and it is hard to see their values after they get legalized to
3736 // loads from a constant pool.
3737 case Intrinsic::arm_neon_vshifts:
3738 case Intrinsic::arm_neon_vshiftu:
3739 case Intrinsic::arm_neon_vshiftls:
3740 case Intrinsic::arm_neon_vshiftlu:
3741 case Intrinsic::arm_neon_vshiftn:
3742 case Intrinsic::arm_neon_vrshifts:
3743 case Intrinsic::arm_neon_vrshiftu:
3744 case Intrinsic::arm_neon_vrshiftn:
3745 case Intrinsic::arm_neon_vqshifts:
3746 case Intrinsic::arm_neon_vqshiftu:
3747 case Intrinsic::arm_neon_vqshiftsu:
3748 case Intrinsic::arm_neon_vqshiftns:
3749 case Intrinsic::arm_neon_vqshiftnu:
3750 case Intrinsic::arm_neon_vqshiftnsu:
3751 case Intrinsic::arm_neon_vqrshiftns:
3752 case Intrinsic::arm_neon_vqrshiftnu:
3753 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00003754 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003755 int64_t Cnt;
3756 unsigned VShiftOpc = 0;
3757
3758 switch (IntNo) {
3759 case Intrinsic::arm_neon_vshifts:
3760 case Intrinsic::arm_neon_vshiftu:
3761 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
3762 VShiftOpc = ARMISD::VSHL;
3763 break;
3764 }
3765 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
3766 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
3767 ARMISD::VSHRs : ARMISD::VSHRu);
3768 break;
3769 }
3770 return SDValue();
3771
3772 case Intrinsic::arm_neon_vshiftls:
3773 case Intrinsic::arm_neon_vshiftlu:
3774 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
3775 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003776 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003777
3778 case Intrinsic::arm_neon_vrshifts:
3779 case Intrinsic::arm_neon_vrshiftu:
3780 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
3781 break;
3782 return SDValue();
3783
3784 case Intrinsic::arm_neon_vqshifts:
3785 case Intrinsic::arm_neon_vqshiftu:
3786 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
3787 break;
3788 return SDValue();
3789
3790 case Intrinsic::arm_neon_vqshiftsu:
3791 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
3792 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003793 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003794
3795 case Intrinsic::arm_neon_vshiftn:
3796 case Intrinsic::arm_neon_vrshiftn:
3797 case Intrinsic::arm_neon_vqshiftns:
3798 case Intrinsic::arm_neon_vqshiftnu:
3799 case Intrinsic::arm_neon_vqshiftnsu:
3800 case Intrinsic::arm_neon_vqrshiftns:
3801 case Intrinsic::arm_neon_vqrshiftnu:
3802 case Intrinsic::arm_neon_vqrshiftnsu:
3803 // Narrowing shifts require an immediate right shift.
3804 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
3805 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003806 llvm_unreachable("invalid shift count for narrowing vector shift intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003807
3808 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003809 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00003810 }
3811
3812 switch (IntNo) {
3813 case Intrinsic::arm_neon_vshifts:
3814 case Intrinsic::arm_neon_vshiftu:
3815 // Opcode already set above.
3816 break;
3817 case Intrinsic::arm_neon_vshiftls:
3818 case Intrinsic::arm_neon_vshiftlu:
3819 if (Cnt == VT.getVectorElementType().getSizeInBits())
3820 VShiftOpc = ARMISD::VSHLLi;
3821 else
3822 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
3823 ARMISD::VSHLLs : ARMISD::VSHLLu);
3824 break;
3825 case Intrinsic::arm_neon_vshiftn:
3826 VShiftOpc = ARMISD::VSHRN; break;
3827 case Intrinsic::arm_neon_vrshifts:
3828 VShiftOpc = ARMISD::VRSHRs; break;
3829 case Intrinsic::arm_neon_vrshiftu:
3830 VShiftOpc = ARMISD::VRSHRu; break;
3831 case Intrinsic::arm_neon_vrshiftn:
3832 VShiftOpc = ARMISD::VRSHRN; break;
3833 case Intrinsic::arm_neon_vqshifts:
3834 VShiftOpc = ARMISD::VQSHLs; break;
3835 case Intrinsic::arm_neon_vqshiftu:
3836 VShiftOpc = ARMISD::VQSHLu; break;
3837 case Intrinsic::arm_neon_vqshiftsu:
3838 VShiftOpc = ARMISD::VQSHLsu; break;
3839 case Intrinsic::arm_neon_vqshiftns:
3840 VShiftOpc = ARMISD::VQSHRNs; break;
3841 case Intrinsic::arm_neon_vqshiftnu:
3842 VShiftOpc = ARMISD::VQSHRNu; break;
3843 case Intrinsic::arm_neon_vqshiftnsu:
3844 VShiftOpc = ARMISD::VQSHRNsu; break;
3845 case Intrinsic::arm_neon_vqrshiftns:
3846 VShiftOpc = ARMISD::VQRSHRNs; break;
3847 case Intrinsic::arm_neon_vqrshiftnu:
3848 VShiftOpc = ARMISD::VQRSHRNu; break;
3849 case Intrinsic::arm_neon_vqrshiftnsu:
3850 VShiftOpc = ARMISD::VQRSHRNsu; break;
3851 }
3852
3853 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003854 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003855 }
3856
3857 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00003858 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003859 int64_t Cnt;
3860 unsigned VShiftOpc = 0;
3861
3862 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
3863 VShiftOpc = ARMISD::VSLI;
3864 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
3865 VShiftOpc = ARMISD::VSRI;
3866 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00003867 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003868 }
3869
3870 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
3871 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00003872 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003873 }
3874
3875 case Intrinsic::arm_neon_vqrshifts:
3876 case Intrinsic::arm_neon_vqrshiftu:
3877 // No immediate versions of these to check for.
3878 break;
3879 }
3880
3881 return SDValue();
3882}
3883
3884/// PerformShiftCombine - Checks for immediate versions of vector shifts and
3885/// lowers them. As with the vector shift intrinsics, this is done during DAG
3886/// combining instead of DAG legalizing because the build_vectors for 64-bit
3887/// vector element shift counts are generally not legal, and it is hard to see
3888/// their values after they get legalized to loads from a constant pool.
3889static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
3890 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00003891 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00003892
3893 // Nothing to be done for scalar shifts.
3894 if (! VT.isVector())
3895 return SDValue();
3896
3897 assert(ST->hasNEON() && "unexpected vector shift");
3898 int64_t Cnt;
3899
3900 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003901 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00003902
3903 case ISD::SHL:
3904 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
3905 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003906 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003907 break;
3908
3909 case ISD::SRA:
3910 case ISD::SRL:
3911 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
3912 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
3913 ARMISD::VSHRs : ARMISD::VSHRu);
3914 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003915 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003916 }
3917 }
3918 return SDValue();
3919}
3920
3921/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
3922/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
3923static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
3924 const ARMSubtarget *ST) {
3925 SDValue N0 = N->getOperand(0);
3926
3927 // Check for sign- and zero-extensions of vector extract operations of 8-
3928 // and 16-bit vector elements. NEON supports these directly. They are
3929 // handled during DAG combining because type legalization will promote them
3930 // to 32-bit types and it is messy to recognize the operations after that.
3931 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
3932 SDValue Vec = N0.getOperand(0);
3933 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00003934 EVT VT = N->getValueType(0);
3935 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003936 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3937
Owen Anderson825b72b2009-08-11 20:47:22 +00003938 if (VT == MVT::i32 &&
3939 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson5bafff32009-06-22 23:27:02 +00003940 TLI.isTypeLegal(Vec.getValueType())) {
3941
3942 unsigned Opc = 0;
3943 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003944 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00003945 case ISD::SIGN_EXTEND:
3946 Opc = ARMISD::VGETLANEs;
3947 break;
3948 case ISD::ZERO_EXTEND:
3949 case ISD::ANY_EXTEND:
3950 Opc = ARMISD::VGETLANEu;
3951 break;
3952 }
3953 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
3954 }
3955 }
3956
3957 return SDValue();
3958}
3959
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003960/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
3961/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
3962static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
3963 const ARMSubtarget *ST) {
3964 // If the target supports NEON, try to use vmax/vmin instructions for f32
3965 // selects like "x < y ? x : y". Unless the FiniteOnlyFPMath option is set,
3966 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
3967 // a NaN; only do the transformation when it matches that behavior.
3968
3969 // For now only do this when using NEON for FP operations; if using VFP, it
3970 // is not obvious that the benefit outweighs the cost of switching to the
3971 // NEON pipeline.
3972 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
3973 N->getValueType(0) != MVT::f32)
3974 return SDValue();
3975
3976 SDValue CondLHS = N->getOperand(0);
3977 SDValue CondRHS = N->getOperand(1);
3978 SDValue LHS = N->getOperand(2);
3979 SDValue RHS = N->getOperand(3);
3980 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
3981
3982 unsigned Opcode = 0;
3983 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00003984 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003985 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00003986 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003987 IsReversed = true ; // x CC y ? y : x
3988 } else {
3989 return SDValue();
3990 }
3991
Bob Wilsone742bb52010-02-24 22:15:53 +00003992 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003993 switch (CC) {
3994 default: break;
3995 case ISD::SETOLT:
3996 case ISD::SETOLE:
3997 case ISD::SETLT:
3998 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003999 case ISD::SETULT:
4000 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004001 // If LHS is NaN, an ordered comparison will be false and the result will
4002 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
4003 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4004 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
4005 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4006 break;
4007 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
4008 // will return -0, so vmin can only be used for unsafe math or if one of
4009 // the operands is known to be nonzero.
4010 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
4011 !UnsafeFPMath &&
4012 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4013 break;
4014 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004015 break;
4016
4017 case ISD::SETOGT:
4018 case ISD::SETOGE:
4019 case ISD::SETGT:
4020 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004021 case ISD::SETUGT:
4022 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004023 // If LHS is NaN, an ordered comparison will be false and the result will
4024 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
4025 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4026 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
4027 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4028 break;
4029 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
4030 // will return +0, so vmax can only be used for unsafe math or if one of
4031 // the operands is known to be nonzero.
4032 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
4033 !UnsafeFPMath &&
4034 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4035 break;
4036 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004037 break;
4038 }
4039
4040 if (!Opcode)
4041 return SDValue();
4042 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
4043}
4044
Dan Gohman475871a2008-07-27 21:46:04 +00004045SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004046 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004047 switch (N->getOpcode()) {
4048 default: break;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004049 case ISD::ADD: return PerformADDCombine(N, DCI);
4050 case ISD::SUB: return PerformSUBCombine(N, DCI);
Jim Grosbache5165492009-11-09 00:11:35 +00004051 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004052 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004053 case ISD::SHL:
4054 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004055 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004056 case ISD::SIGN_EXTEND:
4057 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004058 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
4059 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004060 }
Dan Gohman475871a2008-07-27 21:46:04 +00004061 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004062}
4063
Bill Wendlingaf566342009-08-15 21:21:19 +00004064bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
4065 if (!Subtarget->hasV6Ops())
4066 // Pre-v6 does not support unaligned mem access.
4067 return false;
Anton Korobeynikov90cfc132010-01-30 14:08:12 +00004068 else {
4069 // v6+ may or may not support unaligned mem access depending on the system
4070 // configuration.
4071 // FIXME: This is pretty conservative. Should we provide cmdline option to
4072 // control the behaviour?
Bill Wendlingaf566342009-08-15 21:21:19 +00004073 if (!Subtarget->isTargetDarwin())
4074 return false;
4075 }
4076
4077 switch (VT.getSimpleVT().SimpleTy) {
4078 default:
4079 return false;
4080 case MVT::i8:
4081 case MVT::i16:
4082 case MVT::i32:
4083 return true;
4084 // FIXME: VLD1 etc with standard alignment is legal.
4085 }
4086}
4087
Evan Chenge6c835f2009-08-14 20:09:37 +00004088static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
4089 if (V < 0)
4090 return false;
4091
4092 unsigned Scale = 1;
4093 switch (VT.getSimpleVT().SimpleTy) {
4094 default: return false;
4095 case MVT::i1:
4096 case MVT::i8:
4097 // Scale == 1;
4098 break;
4099 case MVT::i16:
4100 // Scale == 2;
4101 Scale = 2;
4102 break;
4103 case MVT::i32:
4104 // Scale == 4;
4105 Scale = 4;
4106 break;
4107 }
4108
4109 if ((V & (Scale - 1)) != 0)
4110 return false;
4111 V /= Scale;
4112 return V == (V & ((1LL << 5) - 1));
4113}
4114
4115static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
4116 const ARMSubtarget *Subtarget) {
4117 bool isNeg = false;
4118 if (V < 0) {
4119 isNeg = true;
4120 V = - V;
4121 }
4122
4123 switch (VT.getSimpleVT().SimpleTy) {
4124 default: return false;
4125 case MVT::i1:
4126 case MVT::i8:
4127 case MVT::i16:
4128 case MVT::i32:
4129 // + imm12 or - imm8
4130 if (isNeg)
4131 return V == (V & ((1LL << 8) - 1));
4132 return V == (V & ((1LL << 12) - 1));
4133 case MVT::f32:
4134 case MVT::f64:
4135 // Same as ARM mode. FIXME: NEON?
4136 if (!Subtarget->hasVFP2())
4137 return false;
4138 if ((V & 3) != 0)
4139 return false;
4140 V >>= 2;
4141 return V == (V & ((1LL << 8) - 1));
4142 }
4143}
4144
Evan Chengb01fad62007-03-12 23:30:29 +00004145/// isLegalAddressImmediate - Return true if the integer value can be used
4146/// as the offset of the target addressing mode for load / store of the
4147/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00004148static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004149 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00004150 if (V == 0)
4151 return true;
4152
Evan Cheng65011532009-03-09 19:15:00 +00004153 if (!VT.isSimple())
4154 return false;
4155
Evan Chenge6c835f2009-08-14 20:09:37 +00004156 if (Subtarget->isThumb1Only())
4157 return isLegalT1AddressImmediate(V, VT);
4158 else if (Subtarget->isThumb2())
4159 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00004160
Evan Chenge6c835f2009-08-14 20:09:37 +00004161 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00004162 if (V < 0)
4163 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00004164 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00004165 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004166 case MVT::i1:
4167 case MVT::i8:
4168 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00004169 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004170 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004171 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00004172 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004173 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004174 case MVT::f32:
4175 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00004176 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00004177 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00004178 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00004179 return false;
4180 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004181 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00004182 }
Evan Chenga8e29892007-01-19 07:51:42 +00004183}
4184
Evan Chenge6c835f2009-08-14 20:09:37 +00004185bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
4186 EVT VT) const {
4187 int Scale = AM.Scale;
4188 if (Scale < 0)
4189 return false;
4190
4191 switch (VT.getSimpleVT().SimpleTy) {
4192 default: return false;
4193 case MVT::i1:
4194 case MVT::i8:
4195 case MVT::i16:
4196 case MVT::i32:
4197 if (Scale == 1)
4198 return true;
4199 // r + r << imm
4200 Scale = Scale & ~1;
4201 return Scale == 2 || Scale == 4 || Scale == 8;
4202 case MVT::i64:
4203 // r + r
4204 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
4205 return true;
4206 return false;
4207 case MVT::isVoid:
4208 // Note, we allow "void" uses (basically, uses that aren't loads or
4209 // stores), because arm allows folding a scale into many arithmetic
4210 // operations. This should be made more precise and revisited later.
4211
4212 // Allow r << imm, but the imm has to be a multiple of two.
4213 if (Scale & 1) return false;
4214 return isPowerOf2_32(Scale);
4215 }
4216}
4217
Chris Lattner37caf8c2007-04-09 23:33:39 +00004218/// isLegalAddressingMode - Return true if the addressing mode represented
4219/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004220bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004221 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004222 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00004223 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00004224 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004225
Chris Lattner37caf8c2007-04-09 23:33:39 +00004226 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004227 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004228 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004229
Chris Lattner37caf8c2007-04-09 23:33:39 +00004230 switch (AM.Scale) {
4231 case 0: // no scale reg, must be "r+i" or "r", or "i".
4232 break;
4233 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00004234 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00004235 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004236 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00004237 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004238 // ARM doesn't support any R+R*scale+imm addr modes.
4239 if (AM.BaseOffs)
4240 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004241
Bob Wilson2c7dab12009-04-08 17:55:28 +00004242 if (!VT.isSimple())
4243 return false;
4244
Evan Chenge6c835f2009-08-14 20:09:37 +00004245 if (Subtarget->isThumb2())
4246 return isLegalT2ScaledAddressingMode(AM, VT);
4247
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004248 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00004249 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00004250 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004251 case MVT::i1:
4252 case MVT::i8:
4253 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004254 if (Scale < 0) Scale = -Scale;
4255 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004256 return true;
4257 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00004258 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00004259 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00004260 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00004261 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004262 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004263 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00004264 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004265
Owen Anderson825b72b2009-08-11 20:47:22 +00004266 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00004267 // Note, we allow "void" uses (basically, uses that aren't loads or
4268 // stores), because arm allows folding a scale into many arithmetic
4269 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004270
Chris Lattner37caf8c2007-04-09 23:33:39 +00004271 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00004272 if (Scale & 1) return false;
4273 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00004274 }
4275 break;
Evan Chengb01fad62007-03-12 23:30:29 +00004276 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00004277 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00004278}
4279
Evan Cheng77e47512009-11-11 19:05:52 +00004280/// isLegalICmpImmediate - Return true if the specified immediate is legal
4281/// icmp immediate, that is the target has icmp instructions which can compare
4282/// a register against the immediate without having to materialize the
4283/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00004284bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00004285 if (!Subtarget->isThumb())
4286 return ARM_AM::getSOImmVal(Imm) != -1;
4287 if (Subtarget->isThumb2())
4288 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00004289 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00004290}
4291
Owen Andersone50ed302009-08-10 22:56:29 +00004292static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00004293 bool isSEXTLoad, SDValue &Base,
4294 SDValue &Offset, bool &isInc,
4295 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00004296 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
4297 return false;
4298
Owen Anderson825b72b2009-08-11 20:47:22 +00004299 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00004300 // AddressingMode 3
4301 Base = Ptr->getOperand(0);
4302 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004303 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004304 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004305 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00004306 isInc = false;
4307 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4308 return true;
4309 }
4310 }
4311 isInc = (Ptr->getOpcode() == ISD::ADD);
4312 Offset = Ptr->getOperand(1);
4313 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00004314 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00004315 // AddressingMode 2
4316 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004317 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004318 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004319 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00004320 isInc = false;
4321 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4322 Base = Ptr->getOperand(0);
4323 return true;
4324 }
4325 }
4326
4327 if (Ptr->getOpcode() == ISD::ADD) {
4328 isInc = true;
4329 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
4330 if (ShOpcVal != ARM_AM::no_shift) {
4331 Base = Ptr->getOperand(1);
4332 Offset = Ptr->getOperand(0);
4333 } else {
4334 Base = Ptr->getOperand(0);
4335 Offset = Ptr->getOperand(1);
4336 }
4337 return true;
4338 }
4339
4340 isInc = (Ptr->getOpcode() == ISD::ADD);
4341 Base = Ptr->getOperand(0);
4342 Offset = Ptr->getOperand(1);
4343 return true;
4344 }
4345
Jim Grosbache5165492009-11-09 00:11:35 +00004346 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00004347 return false;
4348}
4349
Owen Andersone50ed302009-08-10 22:56:29 +00004350static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00004351 bool isSEXTLoad, SDValue &Base,
4352 SDValue &Offset, bool &isInc,
4353 SelectionDAG &DAG) {
4354 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
4355 return false;
4356
4357 Base = Ptr->getOperand(0);
4358 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
4359 int RHSC = (int)RHS->getZExtValue();
4360 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
4361 assert(Ptr->getOpcode() == ISD::ADD);
4362 isInc = false;
4363 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4364 return true;
4365 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
4366 isInc = Ptr->getOpcode() == ISD::ADD;
4367 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
4368 return true;
4369 }
4370 }
4371
4372 return false;
4373}
4374
Evan Chenga8e29892007-01-19 07:51:42 +00004375/// getPreIndexedAddressParts - returns true by value, base pointer and
4376/// offset pointer and addressing mode by reference if the node's address
4377/// can be legally represented as pre-indexed load / store address.
4378bool
Dan Gohman475871a2008-07-27 21:46:04 +00004379ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
4380 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004381 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00004382 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004383 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00004384 return false;
4385
Owen Andersone50ed302009-08-10 22:56:29 +00004386 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00004387 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00004388 bool isSEXTLoad = false;
4389 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
4390 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004391 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004392 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
4393 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
4394 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004395 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004396 } else
4397 return false;
4398
4399 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00004400 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00004401 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00004402 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
4403 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00004404 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00004405 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00004406 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00004407 if (!isLegal)
4408 return false;
4409
4410 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
4411 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00004412}
4413
4414/// getPostIndexedAddressParts - returns true by value, base pointer and
4415/// offset pointer and addressing mode by reference if this node can be
4416/// combined with a load / store to form a post-indexed load / store.
4417bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00004418 SDValue &Base,
4419 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004420 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00004421 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004422 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00004423 return false;
4424
Owen Andersone50ed302009-08-10 22:56:29 +00004425 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00004426 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00004427 bool isSEXTLoad = false;
4428 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004429 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004430 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
4431 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004432 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004433 } else
4434 return false;
4435
4436 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00004437 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00004438 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00004439 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004440 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00004441 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00004442 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
4443 isInc, DAG);
4444 if (!isLegal)
4445 return false;
4446
4447 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
4448 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00004449}
4450
Dan Gohman475871a2008-07-27 21:46:04 +00004451void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00004452 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004453 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004454 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00004455 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00004456 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004457 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00004458 switch (Op.getOpcode()) {
4459 default: break;
4460 case ARMISD::CMOV: {
4461 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00004462 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00004463 if (KnownZero == 0 && KnownOne == 0) return;
4464
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004465 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00004466 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
4467 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00004468 KnownZero &= KnownZeroRHS;
4469 KnownOne &= KnownOneRHS;
4470 return;
4471 }
4472 }
4473}
4474
4475//===----------------------------------------------------------------------===//
4476// ARM Inline Assembly Support
4477//===----------------------------------------------------------------------===//
4478
4479/// getConstraintType - Given a constraint letter, return the type of
4480/// constraint it is for this target.
4481ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00004482ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
4483 if (Constraint.size() == 1) {
4484 switch (Constraint[0]) {
4485 default: break;
4486 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004487 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00004488 }
Evan Chenga8e29892007-01-19 07:51:42 +00004489 }
Chris Lattner4234f572007-03-25 02:14:49 +00004490 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00004491}
4492
Bob Wilson2dc4f542009-03-20 22:42:55 +00004493std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00004494ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00004495 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004496 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00004497 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00004498 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004499 case 'l':
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00004500 if (Subtarget->isThumb())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00004501 return std::make_pair(0U, ARM::tGPRRegisterClass);
4502 else
4503 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004504 case 'r':
4505 return std::make_pair(0U, ARM::GPRRegisterClass);
4506 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00004507 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004508 return std::make_pair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00004509 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004510 return std::make_pair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00004511 if (VT.getSizeInBits() == 128)
4512 return std::make_pair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004513 break;
Evan Chenga8e29892007-01-19 07:51:42 +00004514 }
4515 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +00004516 if (StringRef("{cc}").equals_lower(Constraint))
4517 return std::make_pair(0U, ARM::CCRRegisterClass);
4518
Evan Chenga8e29892007-01-19 07:51:42 +00004519 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
4520}
4521
4522std::vector<unsigned> ARMTargetLowering::
4523getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00004524 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004525 if (Constraint.size() != 1)
4526 return std::vector<unsigned>();
4527
4528 switch (Constraint[0]) { // GCC ARM Constraint Letters
4529 default: break;
4530 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00004531 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
4532 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
4533 0);
Evan Chenga8e29892007-01-19 07:51:42 +00004534 case 'r':
4535 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
4536 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
4537 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
4538 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004539 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00004540 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004541 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
4542 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
4543 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
4544 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
4545 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
4546 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
4547 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
4548 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Bob Wilson5afffae2009-12-18 01:03:29 +00004549 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004550 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
4551 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
4552 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
4553 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
Evan Chengd831cda2009-12-08 23:06:22 +00004554 if (VT.getSizeInBits() == 128)
4555 return make_vector<unsigned>(ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
4556 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004557 break;
Evan Chenga8e29892007-01-19 07:51:42 +00004558 }
4559
4560 return std::vector<unsigned>();
4561}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004562
4563/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
4564/// vector. If it is invalid, don't add anything to Ops.
4565void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
4566 char Constraint,
4567 bool hasMemory,
4568 std::vector<SDValue>&Ops,
4569 SelectionDAG &DAG) const {
4570 SDValue Result(0, 0);
4571
4572 switch (Constraint) {
4573 default: break;
4574 case 'I': case 'J': case 'K': case 'L':
4575 case 'M': case 'N': case 'O':
4576 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
4577 if (!C)
4578 return;
4579
4580 int64_t CVal64 = C->getSExtValue();
4581 int CVal = (int) CVal64;
4582 // None of these constraints allow values larger than 32 bits. Check
4583 // that the value fits in an int.
4584 if (CVal != CVal64)
4585 return;
4586
4587 switch (Constraint) {
4588 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004589 if (Subtarget->isThumb1Only()) {
4590 // This must be a constant between 0 and 255, for ADD
4591 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004592 if (CVal >= 0 && CVal <= 255)
4593 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00004594 } else if (Subtarget->isThumb2()) {
4595 // A constant that can be used as an immediate value in a
4596 // data-processing instruction.
4597 if (ARM_AM::getT2SOImmVal(CVal) != -1)
4598 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004599 } else {
4600 // A constant that can be used as an immediate value in a
4601 // data-processing instruction.
4602 if (ARM_AM::getSOImmVal(CVal) != -1)
4603 break;
4604 }
4605 return;
4606
4607 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004608 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004609 // This must be a constant between -255 and -1, for negated ADD
4610 // immediates. This can be used in GCC with an "n" modifier that
4611 // prints the negated value, for use with SUB instructions. It is
4612 // not useful otherwise but is implemented for compatibility.
4613 if (CVal >= -255 && CVal <= -1)
4614 break;
4615 } else {
4616 // This must be a constant between -4095 and 4095. It is not clear
4617 // what this constraint is intended for. Implemented for
4618 // compatibility with GCC.
4619 if (CVal >= -4095 && CVal <= 4095)
4620 break;
4621 }
4622 return;
4623
4624 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004625 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004626 // A 32-bit value where only one byte has a nonzero value. Exclude
4627 // zero to match GCC. This constraint is used by GCC internally for
4628 // constants that can be loaded with a move/shift combination.
4629 // It is not useful otherwise but is implemented for compatibility.
4630 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
4631 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00004632 } else if (Subtarget->isThumb2()) {
4633 // A constant whose bitwise inverse can be used as an immediate
4634 // value in a data-processing instruction. This can be used in GCC
4635 // with a "B" modifier that prints the inverted value, for use with
4636 // BIC and MVN instructions. It is not useful otherwise but is
4637 // implemented for compatibility.
4638 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
4639 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004640 } else {
4641 // A constant whose bitwise inverse can be used as an immediate
4642 // value in a data-processing instruction. This can be used in GCC
4643 // with a "B" modifier that prints the inverted value, for use with
4644 // BIC and MVN instructions. It is not useful otherwise but is
4645 // implemented for compatibility.
4646 if (ARM_AM::getSOImmVal(~CVal) != -1)
4647 break;
4648 }
4649 return;
4650
4651 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004652 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004653 // This must be a constant between -7 and 7,
4654 // for 3-operand ADD/SUB immediate instructions.
4655 if (CVal >= -7 && CVal < 7)
4656 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00004657 } else if (Subtarget->isThumb2()) {
4658 // A constant whose negation can be used as an immediate value in a
4659 // data-processing instruction. This can be used in GCC with an "n"
4660 // modifier that prints the negated value, for use with SUB
4661 // instructions. It is not useful otherwise but is implemented for
4662 // compatibility.
4663 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
4664 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004665 } else {
4666 // A constant whose negation can be used as an immediate value in a
4667 // data-processing instruction. This can be used in GCC with an "n"
4668 // modifier that prints the negated value, for use with SUB
4669 // instructions. It is not useful otherwise but is implemented for
4670 // compatibility.
4671 if (ARM_AM::getSOImmVal(-CVal) != -1)
4672 break;
4673 }
4674 return;
4675
4676 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004677 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004678 // This must be a multiple of 4 between 0 and 1020, for
4679 // ADD sp + immediate.
4680 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
4681 break;
4682 } else {
4683 // A power of two or a constant between 0 and 32. This is used in
4684 // GCC for the shift amount on shifted register operands, but it is
4685 // useful in general for any shift amounts.
4686 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
4687 break;
4688 }
4689 return;
4690
4691 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004692 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004693 // This must be a constant between 0 and 31, for shift amounts.
4694 if (CVal >= 0 && CVal <= 31)
4695 break;
4696 }
4697 return;
4698
4699 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004700 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004701 // This must be a multiple of 4 between -508 and 508, for
4702 // ADD/SUB sp = sp + immediate.
4703 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
4704 break;
4705 }
4706 return;
4707 }
4708 Result = DAG.getTargetConstant(CVal, Op.getValueType());
4709 break;
4710 }
4711
4712 if (Result.getNode()) {
4713 Ops.push_back(Result);
4714 return;
4715 }
4716 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
4717 Ops, DAG);
4718}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00004719
4720bool
4721ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
4722 // The ARM target isn't yet aware of offsets.
4723 return false;
4724}
Evan Cheng39382422009-10-28 01:44:26 +00004725
4726int ARM::getVFPf32Imm(const APFloat &FPImm) {
4727 APInt Imm = FPImm.bitcastToAPInt();
4728 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
4729 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
4730 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
4731
4732 // We can handle 4 bits of mantissa.
4733 // mantissa = (16+UInt(e:f:g:h))/16.
4734 if (Mantissa & 0x7ffff)
4735 return -1;
4736 Mantissa >>= 19;
4737 if ((Mantissa & 0xf) != Mantissa)
4738 return -1;
4739
4740 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
4741 if (Exp < -3 || Exp > 4)
4742 return -1;
4743 Exp = ((Exp+3) & 0x7) ^ 4;
4744
4745 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
4746}
4747
4748int ARM::getVFPf64Imm(const APFloat &FPImm) {
4749 APInt Imm = FPImm.bitcastToAPInt();
4750 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
4751 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
4752 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
4753
4754 // We can handle 4 bits of mantissa.
4755 // mantissa = (16+UInt(e:f:g:h))/16.
4756 if (Mantissa & 0xffffffffffffLL)
4757 return -1;
4758 Mantissa >>= 48;
4759 if ((Mantissa & 0xf) != Mantissa)
4760 return -1;
4761
4762 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
4763 if (Exp < -3 || Exp > 4)
4764 return -1;
4765 Exp = ((Exp+3) & 0x7) ^ 4;
4766
4767 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
4768}
4769
4770/// isFPImmLegal - Returns true if the target can instruction select the
4771/// specified FP immediate natively. If false, the legalizer will
4772/// materialize the FP immediate as a load from a constant pool.
4773bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
4774 if (!Subtarget->hasVFP3())
4775 return false;
4776 if (VT == MVT::f32)
4777 return ARM::getVFPf32Imm(Imm) != -1;
4778 if (VT == MVT::f64)
4779 return ARM::getVFPf64Imm(Imm) != -1;
4780 return false;
4781}