blob: 9428bf3b9a7f8fccdfcdda74b37e2551fe2d46ee [file] [log] [blame]
Chris Lattnerd23405e2008-03-17 03:21:36 +00001//===-- SparcISelLowering.h - Sparc DAG Lowering Interface ------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that Sparc uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef SPARC_ISELLOWERING_H
16#define SPARC_ISELLOWERING_H
17
18#include "llvm/Target/TargetLowering.h"
19#include "Sparc.h"
20
21namespace llvm {
22 namespace SPISD {
23 enum {
Dan Gohman0ba2bcf2008-09-23 18:42:32 +000024 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Chris Lattnerd23405e2008-03-17 03:21:36 +000025 CMPICC, // Compare two GPR operands, set icc.
26 CMPFCC, // Compare two FP operands, set fcc.
27 BRICC, // Branch to dest on icc condition
28 BRFCC, // Branch to dest on fcc condition
29 SELECT_ICC, // Select between two values using the current ICC flags.
30 SELECT_FCC, // Select between two values using the current FCC flags.
Anton Korobeynikov0eefda12008-10-10 20:28:10 +000031
Chris Lattnerd23405e2008-03-17 03:21:36 +000032 Hi, Lo, // Hi/Lo operations, typically on a global address.
Anton Korobeynikov0eefda12008-10-10 20:28:10 +000033
Chris Lattnerd23405e2008-03-17 03:21:36 +000034 FTOI, // FP to Int within a FP register.
35 ITOF, // Int to FP within a FP register.
Anton Korobeynikov0eefda12008-10-10 20:28:10 +000036
Chris Lattnerd23405e2008-03-17 03:21:36 +000037 CALL, // A call instruction.
Chris Lattnerdb486a62009-09-15 17:46:24 +000038 RET_FLAG, // Return with a flag operand.
39 GLOBAL_BASE_REG // Global base reg for PIC
Chris Lattnerd23405e2008-03-17 03:21:36 +000040 };
41 }
Anton Korobeynikov0eefda12008-10-10 20:28:10 +000042
Chris Lattnerd23405e2008-03-17 03:21:36 +000043 class SparcTargetLowering : public TargetLowering {
Chris Lattnerd23405e2008-03-17 03:21:36 +000044 public:
45 SparcTargetLowering(TargetMachine &TM);
Dan Gohman475871a2008-07-27 21:46:04 +000046 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG);
Anton Korobeynikov0eefda12008-10-10 20:28:10 +000047
Anton Korobeynikov0eefda12008-10-10 20:28:10 +000048 /// computeMaskedBitsForTargetNode - Determine which of the bits specified
49 /// in Mask are known to be either zero or one and return them in the
Chris Lattnerd23405e2008-03-17 03:21:36 +000050 /// KnownZero/KnownOne bitsets.
Dan Gohman475871a2008-07-27 21:46:04 +000051 virtual void computeMaskedBitsForTargetNode(const SDValue Op,
Chris Lattnerd23405e2008-03-17 03:21:36 +000052 const APInt &Mask,
Anton Korobeynikov0eefda12008-10-10 20:28:10 +000053 APInt &KnownZero,
Chris Lattnerd23405e2008-03-17 03:21:36 +000054 APInt &KnownOne,
55 const SelectionDAG &DAG,
56 unsigned Depth = 0) const;
Anton Korobeynikov0eefda12008-10-10 20:28:10 +000057
Chris Lattnerd23405e2008-03-17 03:21:36 +000058 virtual MachineBasicBlock *EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +000059 MachineBasicBlock *MBB,
60 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const;
Anton Korobeynikov0eefda12008-10-10 20:28:10 +000061
Chris Lattnerd23405e2008-03-17 03:21:36 +000062 virtual const char *getTargetNodeName(unsigned Opcode) const;
Anton Korobeynikov0eefda12008-10-10 20:28:10 +000063
64 ConstraintType getConstraintType(const std::string &Constraint) const;
65 std::pair<unsigned, const TargetRegisterClass*>
Owen Andersone50ed302009-08-10 22:56:29 +000066 getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const;
Anton Korobeynikov0eefda12008-10-10 20:28:10 +000067 std::vector<unsigned>
68 getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000069 EVT VT) const;
Dan Gohman6520e202008-10-18 02:06:02 +000070
71 virtual bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const;
Bill Wendling20c568f2009-06-30 22:38:32 +000072
Bill Wendlingb4202b82009-07-01 18:50:55 +000073 /// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +000074 virtual unsigned getFunctionAlignment(const Function *F) const;
Dan Gohman98ca4f22009-08-05 01:29:28 +000075
76 virtual SDValue
77 LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +000078 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +000079 bool isVarArg,
80 const SmallVectorImpl<ISD::InputArg> &Ins,
81 DebugLoc dl, SelectionDAG &DAG,
82 SmallVectorImpl<SDValue> &InVals);
83
84 virtual SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +000085 LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +000086 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +000087 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +000088 const SmallVectorImpl<ISD::OutputArg> &Outs,
89 const SmallVectorImpl<ISD::InputArg> &Ins,
90 DebugLoc dl, SelectionDAG &DAG,
91 SmallVectorImpl<SDValue> &InVals);
92
93 virtual SDValue
94 LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +000095 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +000096 const SmallVectorImpl<ISD::OutputArg> &Outs,
97 DebugLoc dl, SelectionDAG &DAG);
Chris Lattnerdb486a62009-09-15 17:46:24 +000098
99 SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG);
100 SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG);
Chris Lattnerd23405e2008-03-17 03:21:36 +0000101 };
102} // end namespace llvm
103
104#endif // SPARC_ISELLOWERING_H