blob: c0dea4d5ab366232a371cd761b10489759e89f8f [file] [log] [blame]
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "mips-lower"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016#include "MipsISelLowering.h"
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +000017#include "MipsMachineFunction.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018#include "MipsTargetMachine.h"
Chris Lattnerb71b9092009-08-13 06:28:06 +000019#include "MipsTargetObjectFile.h"
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000020#include "MipsSubtarget.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000023#include "llvm/GlobalVariable.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000024#include "llvm/Intrinsics.h"
25#include "llvm/CallingConv.h"
26#include "llvm/CodeGen/CallingConvLower.h"
27#include "llvm/CodeGen/MachineFrameInfo.h"
28#include "llvm/CodeGen/MachineFunction.h"
29#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000030#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000031#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000032#include "llvm/CodeGen/ValueTypes.h"
33#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000034#include "llvm/Support/ErrorHandling.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000035using namespace llvm;
36
Chris Lattnerf0144122009-07-28 03:13:23 +000037const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
38 switch (Opcode) {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +000039 case MipsISD::JmpLink : return "MipsISD::JmpLink";
40 case MipsISD::Hi : return "MipsISD::Hi";
41 case MipsISD::Lo : return "MipsISD::Lo";
42 case MipsISD::GPRel : return "MipsISD::GPRel";
43 case MipsISD::Ret : return "MipsISD::Ret";
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +000044 case MipsISD::CMov : return "MipsISD::CMov";
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +000045 case MipsISD::SelectCC : return "MipsISD::SelectCC";
46 case MipsISD::FPSelectCC : return "MipsISD::FPSelectCC";
47 case MipsISD::FPBrcond : return "MipsISD::FPBrcond";
48 case MipsISD::FPCmp : return "MipsISD::FPCmp";
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +000049 case MipsISD::FPRound : return "MipsISD::FPRound";
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +000050 default : return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000051 }
52}
53
54MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +000055MipsTargetLowering(MipsTargetMachine &TM)
Chris Lattnerb71b9092009-08-13 06:28:06 +000056 : TargetLowering(TM, new MipsTargetObjectFile()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000057 Subtarget = &TM.getSubtarget<MipsSubtarget>();
58
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000059 // Mips does not have i1 type, so use i32 for
60 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +000061 setBooleanContents(ZeroOrOneBooleanContent);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000062
63 // Set up the register classes
Owen Anderson825b72b2009-08-11 20:47:22 +000064 addRegisterClass(MVT::i32, Mips::CPURegsRegisterClass);
65 addRegisterClass(MVT::f32, Mips::FGR32RegisterClass);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000066
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000067 // When dealing with single precision only, use libcalls
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +000068 if (!Subtarget->isSingleFloat())
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000069 if (!Subtarget->isFP64bit())
Owen Anderson825b72b2009-08-11 20:47:22 +000070 addRegisterClass(MVT::f64, Mips::AFGR64RegisterClass);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000071
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000072 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +000073 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
74 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
75 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000076
Eli Friedman6055a6a2009-07-17 04:07:24 +000077 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +000078 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
79 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +000080
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +000081 // Used by legalize types to correctly generate the setcc result.
Bruno Cardoso Lopes1906c5a2008-08-02 19:37:33 +000082 // Without this, every float setcc comes with a AND/OR with the result,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +000083 // we don't want this, since the fpcmp result goes to a flag register,
84 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +000085 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +000086
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +000087 // Mips Custom Operations
Owen Anderson825b72b2009-08-11 20:47:22 +000088 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
89 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
90 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
91 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
92 setOperationAction(ISD::SELECT, MVT::f32, Custom);
93 setOperationAction(ISD::SELECT, MVT::f64, Custom);
94 setOperationAction(ISD::SELECT, MVT::i32, Custom);
95 setOperationAction(ISD::SETCC, MVT::f32, Custom);
96 setOperationAction(ISD::SETCC, MVT::f64, Custom);
97 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
98 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
99 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000100 setOperationAction(ISD::VASTART, MVT::Other, Custom);
101
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000102
Bruno Cardoso Lopes1906c5a2008-08-02 19:37:33 +0000103 // We custom lower AND/OR to handle the case where the DAG contain 'ands/ors'
104 // with operands comming from setcc fp comparions. This is necessary since
105 // the result from these setcc are in a flag registers (FCR31).
Owen Anderson825b72b2009-08-11 20:47:22 +0000106 setOperationAction(ISD::AND, MVT::i32, Custom);
107 setOperationAction(ISD::OR, MVT::i32, Custom);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000108
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000109 // Operations not directly supported by Mips.
Owen Anderson825b72b2009-08-11 20:47:22 +0000110 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
111 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
112 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
113 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
114 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
115 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
116 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
117 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
118 setOperationAction(ISD::ROTL, MVT::i32, Expand);
119 setOperationAction(ISD::ROTR, MVT::i32, Expand);
120 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
121 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
122 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
123 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
124 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
125 setOperationAction(ISD::FSIN, MVT::f32, Expand);
126 setOperationAction(ISD::FCOS, MVT::f32, Expand);
127 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
128 setOperationAction(ISD::FPOW, MVT::f32, Expand);
129 setOperationAction(ISD::FLOG, MVT::f32, Expand);
130 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
131 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
132 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000133
Owen Anderson825b72b2009-08-11 20:47:22 +0000134 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000135
136 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000137 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
138 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
139 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Bruno Cardoso Lopes85e92122008-07-07 19:11:24 +0000140
Bruno Cardoso Lopesea9d4d62008-08-04 06:44:31 +0000141 if (Subtarget->isSingleFloat())
Owen Anderson825b72b2009-08-11 20:47:22 +0000142 setOperationAction(ISD::SELECT_CC, MVT::f64, Expand);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000143
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000144 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
146 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000147 }
148
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000149 if (!Subtarget->hasBitCount())
Owen Anderson825b72b2009-08-11 20:47:22 +0000150 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000151
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000152 if (!Subtarget->hasSwap())
Owen Anderson825b72b2009-08-11 20:47:22 +0000153 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000154
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000155 setStackPointerRegisterToSaveRestore(Mips::SP);
156 computeRegisterProperties();
157}
158
Owen Anderson825b72b2009-08-11 20:47:22 +0000159MVT::SimpleValueType MipsTargetLowering::getSetCCResultType(EVT VT) const {
160 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000161}
162
Bill Wendlingb4202b82009-07-01 18:50:55 +0000163/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000164unsigned MipsTargetLowering::getFunctionAlignment(const Function *) const {
165 return 2;
166}
Scott Michel5b8f82e2008-03-10 15:42:14 +0000167
Dan Gohman475871a2008-07-27 21:46:04 +0000168SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000169LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000170{
171 switch (Op.getOpcode())
172 {
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000173 case ISD::AND: return LowerANDOR(Op, DAG);
174 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000175 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
176 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000177 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000178 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
179 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
180 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
181 case ISD::OR: return LowerANDOR(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000182 case ISD::SELECT: return LowerSELECT(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000183 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000184 case ISD::VASTART: return LowerVASTART(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000185 }
Dan Gohman475871a2008-07-27 21:46:04 +0000186 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000187}
188
189//===----------------------------------------------------------------------===//
190// Lower helper functions
191//===----------------------------------------------------------------------===//
192
193// AddLiveIn - This helper function adds the specified physical register to the
194// MachineFunction as a live in value. It also creates a corresponding
195// virtual register for it.
196static unsigned
197AddLiveIn(MachineFunction &MF, unsigned PReg, TargetRegisterClass *RC)
198{
199 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +0000200 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
201 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000202 return VReg;
203}
204
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000205// Get fp branch code (not opcode) from condition code.
206static Mips::FPBranchCode GetFPBranchCodeFromCond(Mips::CondCode CC) {
207 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
208 return Mips::BRANCH_T;
209
210 if (CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT)
211 return Mips::BRANCH_F;
212
213 return Mips::BRANCH_INVALID;
214}
215
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000216static unsigned FPBranchCodeToOpc(Mips::FPBranchCode BC) {
217 switch(BC) {
218 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000219 llvm_unreachable("Unknown branch code");
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000220 case Mips::BRANCH_T : return Mips::BC1T;
221 case Mips::BRANCH_F : return Mips::BC1F;
222 case Mips::BRANCH_TL : return Mips::BC1TL;
223 case Mips::BRANCH_FL : return Mips::BC1FL;
224 }
225}
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000226
227static Mips::CondCode FPCondCCodeToFCC(ISD::CondCode CC) {
228 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000229 default: llvm_unreachable("Unknown fp condition code!");
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000230 case ISD::SETEQ:
231 case ISD::SETOEQ: return Mips::FCOND_EQ;
232 case ISD::SETUNE: return Mips::FCOND_OGL;
233 case ISD::SETLT:
234 case ISD::SETOLT: return Mips::FCOND_OLT;
235 case ISD::SETGT:
236 case ISD::SETOGT: return Mips::FCOND_OGT;
237 case ISD::SETLE:
238 case ISD::SETOLE: return Mips::FCOND_OLE;
239 case ISD::SETGE:
240 case ISD::SETOGE: return Mips::FCOND_OGE;
241 case ISD::SETULT: return Mips::FCOND_ULT;
242 case ISD::SETULE: return Mips::FCOND_ULE;
243 case ISD::SETUGT: return Mips::FCOND_UGT;
244 case ISD::SETUGE: return Mips::FCOND_UGE;
245 case ISD::SETUO: return Mips::FCOND_UN;
246 case ISD::SETO: return Mips::FCOND_OR;
247 case ISD::SETNE:
248 case ISD::SETONE: return Mips::FCOND_NEQ;
249 case ISD::SETUEQ: return Mips::FCOND_UEQ;
250 }
251}
252
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000253MachineBasicBlock *
254MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +0000255 MachineBasicBlock *BB,
256 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000257 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
258 bool isFPCmp = false;
Dale Johannesen94817572009-02-13 02:34:39 +0000259 DebugLoc dl = MI->getDebugLoc();
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000260
261 switch (MI->getOpcode()) {
262 default: assert(false && "Unexpected instr type to insert");
263 case Mips::Select_FCC:
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +0000264 case Mips::Select_FCC_S32:
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000265 case Mips::Select_FCC_D32:
266 isFPCmp = true; // FALL THROUGH
267 case Mips::Select_CC:
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +0000268 case Mips::Select_CC_S32:
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000269 case Mips::Select_CC_D32: {
270 // To "insert" a SELECT_CC instruction, we actually have to insert the
271 // diamond control-flow pattern. The incoming instruction knows the
272 // destination vreg to set, the condition code register to branch on, the
273 // true/false values to select between, and a branch opcode to use.
274 const BasicBlock *LLVM_BB = BB->getBasicBlock();
275 MachineFunction::iterator It = BB;
276 ++It;
277
278 // thisMBB:
279 // ...
280 // TrueVal = ...
281 // setcc r1, r2, r3
282 // bNE r1, r0, copy1MBB
283 // fallthrough --> copy0MBB
284 MachineBasicBlock *thisMBB = BB;
285 MachineFunction *F = BB->getParent();
286 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
287 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
288
289 // Emit the right instruction according to the type of the operands compared
290 if (isFPCmp) {
291 // Find the condiction code present in the setcc operation.
292 Mips::CondCode CC = (Mips::CondCode)MI->getOperand(4).getImm();
293 // Get the branch opcode from the branch code.
294 unsigned Opc = FPBranchCodeToOpc(GetFPBranchCodeFromCond(CC));
Dale Johannesen94817572009-02-13 02:34:39 +0000295 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000296 } else
Dale Johannesen94817572009-02-13 02:34:39 +0000297 BuildMI(BB, dl, TII->get(Mips::BNE)).addReg(MI->getOperand(1).getReg())
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000298 .addReg(Mips::ZERO).addMBB(sinkMBB);
299
300 F->insert(It, copy0MBB);
301 F->insert(It, sinkMBB);
302 // Update machine-CFG edges by first adding all successors of the current
303 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +0000304 // Also inform sdisel of the edge changes.
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000305 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
Evan Chengce319102009-09-19 09:51:03 +0000306 e = BB->succ_end(); i != e; ++i) {
307 EM->insert(std::make_pair(*i, sinkMBB));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000308 sinkMBB->addSuccessor(*i);
Evan Chengce319102009-09-19 09:51:03 +0000309 }
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000310 // Next, remove all successors of the current block, and add the true
311 // and fallthrough blocks as its successors.
312 while(!BB->succ_empty())
313 BB->removeSuccessor(BB->succ_begin());
314 BB->addSuccessor(copy0MBB);
315 BB->addSuccessor(sinkMBB);
316
317 // copy0MBB:
318 // %FalseValue = ...
319 // # fallthrough to sinkMBB
320 BB = copy0MBB;
321
322 // Update machine-CFG edges
323 BB->addSuccessor(sinkMBB);
324
325 // sinkMBB:
326 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
327 // ...
328 BB = sinkMBB;
Dale Johannesen94817572009-02-13 02:34:39 +0000329 BuildMI(BB, dl, TII->get(Mips::PHI), MI->getOperand(0).getReg())
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000330 .addReg(MI->getOperand(2).getReg()).addMBB(copy0MBB)
331 .addReg(MI->getOperand(3).getReg()).addMBB(thisMBB);
332
333 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
334 return BB;
335 }
336 }
337}
338
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000339//===----------------------------------------------------------------------===//
340// Misc Lower Operation implementation
341//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000342
Dan Gohman475871a2008-07-27 21:46:04 +0000343SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000344LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000345{
346 if (!Subtarget->isMips1())
347 return Op;
348
349 MachineFunction &MF = DAG.getMachineFunction();
350 unsigned CCReg = AddLiveIn(MF, Mips::FCR31, Mips::CCRRegisterClass);
351
352 SDValue Chain = DAG.getEntryNode();
353 DebugLoc dl = Op.getDebugLoc();
354 SDValue Src = Op.getOperand(0);
355
356 // Set the condition register
Owen Anderson825b72b2009-08-11 20:47:22 +0000357 SDValue CondReg = DAG.getCopyFromReg(Chain, dl, CCReg, MVT::i32);
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000358 CondReg = DAG.getCopyToReg(Chain, dl, Mips::AT, CondReg);
Owen Anderson825b72b2009-08-11 20:47:22 +0000359 CondReg = DAG.getCopyFromReg(CondReg, dl, Mips::AT, MVT::i32);
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000360
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 SDValue Cst = DAG.getConstant(3, MVT::i32);
362 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::i32, CondReg, Cst);
363 Cst = DAG.getConstant(2, MVT::i32);
364 SDValue Xor = DAG.getNode(ISD::XOR, dl, MVT::i32, Or, Cst);
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000365
366 SDValue InFlag(0, 0);
367 CondReg = DAG.getCopyToReg(Chain, dl, Mips::FCR31, Xor, InFlag);
368
369 // Emit the round instruction and bit convert to integer
Owen Anderson825b72b2009-08-11 20:47:22 +0000370 SDValue Trunc = DAG.getNode(MipsISD::FPRound, dl, MVT::f32,
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000371 Src, CondReg.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +0000372 SDValue BitCvt = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Trunc);
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000373 return BitCvt;
374}
375
376SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000377LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000378{
379 SDValue Chain = Op.getOperand(0);
380 SDValue Size = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +0000381 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000382
383 // Get a reference from Mips stack pointer
Owen Anderson825b72b2009-08-11 20:47:22 +0000384 SDValue StackPointer = DAG.getCopyFromReg(Chain, dl, Mips::SP, MVT::i32);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000385
386 // Subtract the dynamic size from the actual stack size to
387 // obtain the new stack size.
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 SDValue Sub = DAG.getNode(ISD::SUB, dl, MVT::i32, StackPointer, Size);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000389
390 // The Sub result contains the new stack start address, so it
391 // must be placed in the stack pointer register.
Dale Johannesena05dca42009-02-04 23:02:30 +0000392 Chain = DAG.getCopyToReg(StackPointer.getValue(1), dl, Mips::SP, Sub);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000393
394 // This node always has two return values: a new stack pointer
395 // value and a chain
396 SDValue Ops[2] = { Sub, Chain };
Dale Johannesena05dca42009-02-04 23:02:30 +0000397 return DAG.getMergeValues(Ops, 2, dl);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000398}
399
400SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000401LowerANDOR(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000402{
403 SDValue LHS = Op.getOperand(0);
404 SDValue RHS = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +0000405 DebugLoc dl = Op.getDebugLoc();
406
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000407 if (LHS.getOpcode() != MipsISD::FPCmp || RHS.getOpcode() != MipsISD::FPCmp)
408 return Op;
409
Owen Anderson825b72b2009-08-11 20:47:22 +0000410 SDValue True = DAG.getConstant(1, MVT::i32);
411 SDValue False = DAG.getConstant(0, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000412
Dale Johannesende064702009-02-06 21:50:26 +0000413 SDValue LSEL = DAG.getNode(MipsISD::FPSelectCC, dl, True.getValueType(),
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000414 LHS, True, False, LHS.getOperand(2));
Dale Johannesende064702009-02-06 21:50:26 +0000415 SDValue RSEL = DAG.getNode(MipsISD::FPSelectCC, dl, True.getValueType(),
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000416 RHS, True, False, RHS.getOperand(2));
417
Owen Anderson825b72b2009-08-11 20:47:22 +0000418 return DAG.getNode(Op.getOpcode(), dl, MVT::i32, LSEL, RSEL);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000419}
420
421SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000422LowerBRCOND(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000423{
424 // The first operand is the chain, the second is the condition, the third is
425 // the block to branch to if the condition is true.
426 SDValue Chain = Op.getOperand(0);
427 SDValue Dest = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +0000428 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000429
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000430 if (Op.getOperand(1).getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +0000431 return Op;
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000432
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000433 SDValue CondRes = Op.getOperand(1);
434 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000435 Mips::CondCode CC =
436 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000437 SDValue BrCode = DAG.getConstant(GetFPBranchCodeFromCond(CC), MVT::i32);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000438
Dale Johannesende064702009-02-06 21:50:26 +0000439 return DAG.getNode(MipsISD::FPBrcond, dl, Op.getValueType(), Chain, BrCode,
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000440 Dest, CondRes);
441}
442
443SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000444LowerSETCC(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000445{
446 // The operands to this are the left and right operands to compare (ops #0,
447 // and #1) and the condition code to compare them with (op #2) as a
448 // CondCodeSDNode.
449 SDValue LHS = Op.getOperand(0);
Dale Johannesende064702009-02-06 21:50:26 +0000450 SDValue RHS = Op.getOperand(1);
451 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000452
453 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
454
Dale Johannesende064702009-02-06 21:50:26 +0000455 return DAG.getNode(MipsISD::FPCmp, dl, Op.getValueType(), LHS, RHS,
Owen Anderson825b72b2009-08-11 20:47:22 +0000456 DAG.getConstant(FPCondCCodeToFCC(CC), MVT::i32));
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000457}
458
459SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000460LowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000461{
462 SDValue Cond = Op.getOperand(0);
463 SDValue True = Op.getOperand(1);
464 SDValue False = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +0000465 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000466
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000467 // if the incomming condition comes from a integer compare, the select
468 // operation must be SelectCC or a conditional move if the subtarget
469 // supports it.
470 if (Cond.getOpcode() != MipsISD::FPCmp) {
471 if (Subtarget->hasCondMov() && !True.getValueType().isFloatingPoint())
472 return Op;
Dale Johannesende064702009-02-06 21:50:26 +0000473 return DAG.getNode(MipsISD::SelectCC, dl, True.getValueType(),
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000474 Cond, True, False);
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000475 }
476
477 // if the incomming condition comes from fpcmp, the select
478 // operation must use FPSelectCC.
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000479 SDValue CCNode = Cond.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +0000480 return DAG.getNode(MipsISD::FPSelectCC, dl, True.getValueType(),
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000481 Cond, True, False, CCNode);
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000482}
483
Dan Gohmand858e902010-04-17 15:26:15 +0000484SDValue MipsTargetLowering::LowerGlobalAddress(SDValue Op,
485 SelectionDAG &DAG) const {
Dale Johannesende064702009-02-06 21:50:26 +0000486 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +0000487 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +0000488 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000489
Eli Friedmane2c74082009-08-03 02:22:28 +0000490 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Chris Lattnere3736f82009-08-13 05:41:27 +0000491 SDVTList VTs = DAG.getVTList(MVT::i32);
492
Chris Lattnerb71b9092009-08-13 06:28:06 +0000493 MipsTargetObjectFile &TLOF = (MipsTargetObjectFile&)getObjFileLowering();
494
Chris Lattnere3736f82009-08-13 05:41:27 +0000495 // %gp_rel relocation
Chris Lattnerb71b9092009-08-13 06:28:06 +0000496 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000497 SDValue GA = DAG.getTargetGlobalAddress(GV, MVT::i32, 0,
498 MipsII::MO_GPREL);
Chris Lattnere3736f82009-08-13 05:41:27 +0000499 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, dl, VTs, &GA, 1);
500 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
501 return DAG.getNode(ISD::ADD, dl, MVT::i32, GOT, GPRelNode);
502 }
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000503 // %hi/%lo relocation
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000504 SDValue GA = DAG.getTargetGlobalAddress(GV, MVT::i32, 0,
505 MipsII::MO_ABS_HILO);
Chris Lattnere3736f82009-08-13 05:41:27 +0000506 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, VTs, &GA, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +0000507 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GA);
508 return DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000509
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000510 } else {
511 SDValue GA = DAG.getTargetGlobalAddress(GV, MVT::i32, 0,
512 MipsII::MO_GOT);
Owen Anderson825b72b2009-08-11 20:47:22 +0000513 SDValue ResNode = DAG.getLoad(MVT::i32, dl,
David Greenef6fa1862010-02-15 16:56:10 +0000514 DAG.getEntryNode(), GA, NULL, 0,
515 false, false, 0);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000516 // On functions and global targets not internal linked only
517 // a load from got/GP is necessary for PIC to work.
Rafael Espindolabb46f522009-01-15 20:18:42 +0000518 if (!GV->hasLocalLinkage() || isa<Function>(GV))
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000519 return ResNode;
Owen Anderson825b72b2009-08-11 20:47:22 +0000520 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GA);
521 return DAG.getNode(ISD::ADD, dl, MVT::i32, ResNode, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000522 }
523
Torok Edwinc23197a2009-07-14 16:55:14 +0000524 llvm_unreachable("Dont know how to handle GlobalAddress");
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000525 return SDValue(0,0);
526}
527
528SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000529LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000530{
Torok Edwinc23197a2009-07-14 16:55:14 +0000531 llvm_unreachable("TLS not implemented for MIPS.");
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000532 return SDValue(); // Not reached
533}
534
535SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000536LowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000537{
Dan Gohman475871a2008-07-27 21:46:04 +0000538 SDValue ResNode;
539 SDValue HiPart;
Dale Johannesende064702009-02-06 21:50:26 +0000540 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +0000541 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000542 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
543 unsigned char OpFlag = IsPIC ? MipsII::MO_GOT : MipsII::MO_ABS_HILO;
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000544
Owen Andersone50ed302009-08-10 22:56:29 +0000545 EVT PtrVT = Op.getValueType();
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000546 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000547
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000548 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, OpFlag);
549
550 if (IsPIC) {
Dan Gohman475871a2008-07-27 21:46:04 +0000551 SDValue Ops[] = { JTI };
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000552 HiPart = DAG.getNode(MipsISD::Hi, dl, DAG.getVTList(MVT::i32), Ops, 1);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000553 } else // Emit Load from Global Pointer
David Greenef6fa1862010-02-15 16:56:10 +0000554 HiPart = DAG.getLoad(MVT::i32, dl, DAG.getEntryNode(), JTI, NULL, 0,
555 false, false, 0);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000556
Owen Anderson825b72b2009-08-11 20:47:22 +0000557 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, JTI);
558 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000559
560 return ResNode;
561}
562
Dan Gohman475871a2008-07-27 21:46:04 +0000563SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000564LowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000565{
Dan Gohman475871a2008-07-27 21:46:04 +0000566 SDValue ResNode;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000567 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +0000568 const Constant *C = N->getConstVal();
Dale Johannesende064702009-02-06 21:50:26 +0000569 // FIXME there isn't actually debug info here
570 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000571
572 // gp_rel relocation
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +0000573 // FIXME: we should reference the constant pool using small data sections,
574 // but the asm printer currently doens't support this feature without
575 // hacking it. This feature should come soon so we can uncomment the
576 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +0000577 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000578 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
579 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
580 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +0000581
582 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
583 SDValue CP = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
584 N->getOffset(), MipsII::MO_ABS_HILO);
Owen Anderson825b72b2009-08-11 20:47:22 +0000585 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, MVT::i32, CP);
586 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CP);
587 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +0000588 } else {
589 SDValue CP = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
590 N->getOffset(), MipsII::MO_GOT);
591 SDValue Load = DAG.getLoad(MVT::i32, dl, DAG.getEntryNode(),
David Greenef6fa1862010-02-15 16:56:10 +0000592 CP, NULL, 0, false, false, 0);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +0000593 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CP);
594 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, Load, Lo);
595 }
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000596
597 return ResNode;
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000598}
599
Dan Gohmand858e902010-04-17 15:26:15 +0000600SDValue MipsTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +0000601 MachineFunction &MF = DAG.getMachineFunction();
602 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
603
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000604 DebugLoc dl = Op.getDebugLoc();
Dan Gohman1e93df62010-04-17 14:41:14 +0000605 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
606 getPointerTy());
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000607
608 // vastart just stores the address of the VarArgsFrameIndex slot into the
609 // memory location argument.
610 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
David Greenef6fa1862010-02-15 16:56:10 +0000611 return DAG.getStore(Op.getOperand(0), dl, FI, Op.getOperand(1), SV, 0,
612 false, false, 0);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000613}
614
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000615//===----------------------------------------------------------------------===//
616// Calling Convention Implementation
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000617//===----------------------------------------------------------------------===//
618
619#include "MipsGenCallingConv.inc"
620
621//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000622// TODO: Implement a generic logic using tblgen that can support this.
623// Mips O32 ABI rules:
624// ---
625// i32 - Passed in A0, A1, A2, A3 and stack
626// f32 - Only passed in f32 registers if no int reg has been used yet to hold
627// an argument. Otherwise, passed in A1, A2, A3 and stack.
628// f64 - Only passed in two aliased f32 registers if no int reg has been used
629// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
630// not used, it must be shadowed. If only A3 is avaiable, shadow it and
631// go to stack.
632//===----------------------------------------------------------------------===//
633
Owen Andersone50ed302009-08-10 22:56:29 +0000634static bool CC_MipsO32(unsigned ValNo, EVT ValVT,
635 EVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000636 ISD::ArgFlagsTy ArgFlags, CCState &State) {
637
638 static const unsigned IntRegsSize=4, FloatRegsSize=2;
639
640 static const unsigned IntRegs[] = {
641 Mips::A0, Mips::A1, Mips::A2, Mips::A3
642 };
643 static const unsigned F32Regs[] = {
644 Mips::F12, Mips::F14
645 };
646 static const unsigned F64Regs[] = {
647 Mips::D6, Mips::D7
648 };
649
650 unsigned Reg=0;
651 unsigned UnallocIntReg = State.getFirstUnallocated(IntRegs, IntRegsSize);
652 bool IntRegUsed = (IntRegs[UnallocIntReg] != (unsigned (Mips::A0)));
653
654 // Promote i8 and i16
Owen Anderson825b72b2009-08-11 20:47:22 +0000655 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
656 LocVT = MVT::i32;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000657 if (ArgFlags.isSExt())
658 LocInfo = CCValAssign::SExt;
659 else if (ArgFlags.isZExt())
660 LocInfo = CCValAssign::ZExt;
661 else
662 LocInfo = CCValAssign::AExt;
663 }
664
Owen Anderson825b72b2009-08-11 20:47:22 +0000665 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && IntRegUsed)) {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000666 Reg = State.AllocateReg(IntRegs, IntRegsSize);
667 IntRegUsed = true;
Owen Anderson825b72b2009-08-11 20:47:22 +0000668 LocVT = MVT::i32;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000669 }
670
671 if (ValVT.isFloatingPoint() && !IntRegUsed) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000672 if (ValVT == MVT::f32)
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000673 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
674 else
675 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
676 }
677
Owen Anderson825b72b2009-08-11 20:47:22 +0000678 if (ValVT == MVT::f64 && IntRegUsed) {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000679 if (UnallocIntReg != IntRegsSize) {
680 // If we hit register A3 as the first not allocated, we must
681 // mark it as allocated (shadow) and use the stack instead.
682 if (IntRegs[UnallocIntReg] != (unsigned (Mips::A3)))
683 Reg = Mips::A2;
684 for (;UnallocIntReg < IntRegsSize; ++UnallocIntReg)
685 State.AllocateReg(UnallocIntReg);
686 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000687 LocVT = MVT::i32;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000688 }
689
690 if (!Reg) {
691 unsigned SizeInBytes = ValVT.getSizeInBits() >> 3;
692 unsigned Offset = State.AllocateStack(SizeInBytes, SizeInBytes);
693 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
694 } else
695 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
696
697 return false; // CC must always match
698}
699
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +0000700static bool CC_MipsO32_VarArgs(unsigned ValNo, EVT ValVT,
701 EVT LocVT, CCValAssign::LocInfo LocInfo,
702 ISD::ArgFlagsTy ArgFlags, CCState &State) {
703
704 static const unsigned IntRegsSize=4;
705
706 static const unsigned IntRegs[] = {
707 Mips::A0, Mips::A1, Mips::A2, Mips::A3
708 };
709
710 // Promote i8 and i16
711 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
712 LocVT = MVT::i32;
713 if (ArgFlags.isSExt())
714 LocInfo = CCValAssign::SExt;
715 else if (ArgFlags.isZExt())
716 LocInfo = CCValAssign::ZExt;
717 else
718 LocInfo = CCValAssign::AExt;
719 }
720
721 if (ValVT == MVT::i32 || ValVT == MVT::f32) {
722 if (unsigned Reg = State.AllocateReg(IntRegs, IntRegsSize)) {
723 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, MVT::i32, LocInfo));
724 return false;
725 }
726 unsigned Off = State.AllocateStack(4, 4);
727 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Off, LocVT, LocInfo));
728 return false;
729 }
730
731 unsigned UnallocIntReg = State.getFirstUnallocated(IntRegs, IntRegsSize);
732 if (ValVT == MVT::f64) {
733 if (IntRegs[UnallocIntReg] == (unsigned (Mips::A1))) {
734 // A1 can't be used anymore, because 64 bit arguments
735 // must be aligned when copied back to the caller stack
736 State.AllocateReg(IntRegs, IntRegsSize);
737 UnallocIntReg++;
738 }
739
740 if (IntRegs[UnallocIntReg] == (unsigned (Mips::A0)) ||
741 IntRegs[UnallocIntReg] == (unsigned (Mips::A2))) {
742 unsigned Reg = State.AllocateReg(IntRegs, IntRegsSize);
743 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, MVT::i32, LocInfo));
744 // Shadow the next register so it can be used
745 // later to get the other 32bit part.
746 State.AllocateReg(IntRegs, IntRegsSize);
747 return false;
748 }
749
750 // Register is shadowed to preserve alignment, and the
751 // argument goes to a stack location.
752 if (UnallocIntReg != IntRegsSize)
753 State.AllocateReg(IntRegs, IntRegsSize);
754
755 unsigned Off = State.AllocateStack(8, 8);
756 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Off, LocVT, LocInfo));
757 return false;
758 }
759
760 return true; // CC didn't match
761}
762
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000763//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +0000764// Call Calling Convention Implementation
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000765//===----------------------------------------------------------------------===//
766
Dan Gohman98ca4f22009-08-05 01:29:28 +0000767/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +0000768/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +0000769/// TODO: isTailCall.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000770SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +0000771MipsTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000772 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +0000773 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000774 const SmallVectorImpl<ISD::OutputArg> &Outs,
775 const SmallVectorImpl<ISD::InputArg> &Ins,
776 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000777 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +0000778 // MIPs target does not yet support tail call optimization.
779 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000780
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000781 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000782 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000783 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000784
785 // Analyze operands of the call, assigning locations to each operand.
786 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000787 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
788 *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000789
Bruno Cardoso Lopesb27cb552008-07-15 02:03:36 +0000790 // To meet O32 ABI, Mips must always allocate 16 bytes on
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000791 // the stack (even if less than 4 are used as arguments)
Bruno Cardoso Lopesb27cb552008-07-15 02:03:36 +0000792 if (Subtarget->isABI_O32()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000793 int VTsize = EVT(MVT::i32).getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +0000794 MFI->CreateFixedObject(VTsize, (VTsize*3), true, false);
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +0000795 CCInfo.AnalyzeCallOperands(Outs,
796 isVarArg ? CC_MipsO32_VarArgs : CC_MipsO32);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000797 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +0000798 CCInfo.AnalyzeCallOperands(Outs, CC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000799
800 // Get a count of how many bytes are to be pushed on the stack.
801 unsigned NumBytes = CCInfo.getNextStackOffset();
Chris Lattnere563bbc2008-10-11 22:08:30 +0000802 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000803
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000804 // With EABI is it possible to have 16 args on registers.
Dan Gohman475871a2008-07-27 21:46:04 +0000805 SmallVector<std::pair<unsigned, SDValue>, 16> RegsToPass;
806 SmallVector<SDValue, 8> MemOpChains;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000807
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000808 // First/LastArgStackLoc contains the first/last
809 // "at stack" argument location.
810 int LastArgStackLoc = 0;
811 unsigned FirstStackArgLoc = (Subtarget->isABI_EABI() ? 0 : 16);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000812
813 // Walk the register/memloc assignments, inserting copies/loads.
814 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000815 SDValue Arg = Outs[i].Val;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000816 CCValAssign &VA = ArgLocs[i];
817
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000818 // Promote the value if needed.
819 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000820 default: llvm_unreachable("Unknown loc info!");
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000821 case CCValAssign::Full:
822 if (Subtarget->isABI_O32() && VA.isRegLoc()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000823 if (VA.getValVT() == MVT::f32 && VA.getLocVT() == MVT::i32)
824 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Arg);
825 if (VA.getValVT() == MVT::f64 && VA.getLocVT() == MVT::i32) {
826 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
827 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Arg,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000828 DAG.getConstant(0, getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +0000829 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Arg,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000830 DAG.getConstant(1, getPointerTy()));
831 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Lo));
832 RegsToPass.push_back(std::make_pair(VA.getLocReg()+1, Hi));
833 continue;
834 }
835 }
836 break;
Chris Lattnere0b12152008-03-17 06:57:02 +0000837 case CCValAssign::SExt:
Dale Johannesen33c960f2009-02-04 20:06:27 +0000838 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +0000839 break;
840 case CCValAssign::ZExt:
Dale Johannesen33c960f2009-02-04 20:06:27 +0000841 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +0000842 break;
843 case CCValAssign::AExt:
Dale Johannesen33c960f2009-02-04 20:06:27 +0000844 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +0000845 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000846 }
847
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000848 // Arguments that can be passed on register must be kept at
849 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000850 if (VA.isRegLoc()) {
851 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +0000852 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000853 }
Chris Lattnere0b12152008-03-17 06:57:02 +0000854
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000855 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +0000856 assert(VA.isMemLoc());
857
858 // Create the frame index object for this incoming parameter
859 // This guarantees that when allocating Local Area the firsts
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000860 // 16 bytes which are alwayes reserved won't be overwritten
861 // if O32 ABI is used. For EABI the first address is zero.
862 LastArgStackLoc = (FirstStackArgLoc + VA.getLocMemOffset());
Duncan Sands83ec4b62008-06-06 12:08:01 +0000863 int FI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
David Greene3f2bf852009-11-12 20:49:22 +0000864 LastArgStackLoc, true, false);
Chris Lattnere0b12152008-03-17 06:57:02 +0000865
Dan Gohman475871a2008-07-27 21:46:04 +0000866 SDValue PtrOff = DAG.getFrameIndex(FI,getPointerTy());
Chris Lattnere0b12152008-03-17 06:57:02 +0000867
868 // emit ISD::STORE whichs stores the
869 // parameter value to a stack Location
David Greenef6fa1862010-02-15 16:56:10 +0000870 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0,
871 false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000872 }
873
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000874 // Transform all store nodes into one single node because all store
875 // nodes are independent of each other.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000876 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +0000877 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000878 &MemOpChains[0], MemOpChains.size());
879
880 // Build a sequence of copy-to-reg nodes chained together with token
881 // chain and flag operands which copy the outgoing args into registers.
882 // The InFlag in necessary since all emited instructions must be
883 // stuck together.
Dan Gohman475871a2008-07-27 21:46:04 +0000884 SDValue InFlag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000885 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000886 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000887 RegsToPass[i].second, InFlag);
888 InFlag = Chain.getValue(1);
889 }
890
Bill Wendling056292f2008-09-16 21:48:12 +0000891 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
892 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
893 // node so that legalize doesn't hack it.
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000894 unsigned char OpFlag = IsPIC ? MipsII::MO_GOT_CALL : MipsII::MO_NO_FLAG;
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000895 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000896 Callee = DAG.getTargetGlobalAddress(G->getGlobal(),
897 getPointerTy(), 0, OpFlag);
Bill Wendling056292f2008-09-16 21:48:12 +0000898 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000899 Callee = DAG.getTargetExternalSymbol(S->getSymbol(),
900 getPointerTy(), OpFlag);
Bill Wendling056292f2008-09-16 21:48:12 +0000901
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000902 // MipsJmpLink = #chain, #target_address, #opt_in_flags...
903 // = Chain, Callee, Reg#1, Reg#2, ...
904 //
905 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +0000906 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +0000907 SmallVector<SDValue, 8> Ops;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000908 Ops.push_back(Chain);
909 Ops.push_back(Callee);
910
911 // Add argument registers to the end of the list so that they are
912 // known live into the call.
913 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
914 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
915 RegsToPass[i].second.getValueType()));
916
Gabor Greifba36cb52008-08-28 21:40:38 +0000917 if (InFlag.getNode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000918 Ops.push_back(InFlag);
919
Dale Johannesen33c960f2009-02-04 20:06:27 +0000920 Chain = DAG.getNode(MipsISD::JmpLink, dl, NodeTys, &Ops[0], Ops.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000921 InFlag = Chain.getValue(1);
922
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000923 // Create a stack location to hold GP when PIC is used. This stack
924 // location is used on function prologue to save GP and also after all
925 // emited CALL's to restore GP.
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000926 if (IsPIC) {
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000927 // Function can have an arbitrary number of calls, so
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000928 // hold the LastArgStackLoc with the biggest offset.
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000929 int FI;
930 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000931 if (LastArgStackLoc >= MipsFI->getGPStackOffset()) {
932 LastArgStackLoc = (!LastArgStackLoc) ? (16) : (LastArgStackLoc+4);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000933 // Create the frame index only once. SPOffset here can be anything
934 // (this will be fixed on processFunctionBeforeFrameFinalized)
935 if (MipsFI->getGPStackOffset() == -1) {
David Greene3f2bf852009-11-12 20:49:22 +0000936 FI = MFI->CreateFixedObject(4, 0, true, false);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000937 MipsFI->setGPFI(FI);
938 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000939 MipsFI->setGPStackOffset(LastArgStackLoc);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000940 }
941
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000942 // Reload GP value.
943 FI = MipsFI->getGPFI();
Dan Gohman475871a2008-07-27 21:46:04 +0000944 SDValue FIN = DAG.getFrameIndex(FI,getPointerTy());
David Greenef6fa1862010-02-15 16:56:10 +0000945 SDValue GPLoad = DAG.getLoad(MVT::i32, dl, Chain, FIN, NULL, 0,
946 false, false, 0);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000947 Chain = GPLoad.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +0000948 Chain = DAG.getCopyToReg(Chain, dl, DAG.getRegister(Mips::GP, MVT::i32),
Dan Gohman475871a2008-07-27 21:46:04 +0000949 GPLoad, SDValue(0,0));
Bruno Cardoso Lopesbdbb7502008-06-01 03:49:39 +0000950 InFlag = Chain.getValue(1);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000951 }
952
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +0000953 // Create the CALLSEQ_END node.
954 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
955 DAG.getIntPtrConstant(0, true), InFlag);
956 InFlag = Chain.getValue(1);
957
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000958 // Handle result values, copying them out of physregs into vregs that we
959 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000960 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
961 Ins, dl, DAG, InVals);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000962}
963
Dan Gohman98ca4f22009-08-05 01:29:28 +0000964/// LowerCallResult - Lower the result values of a call into the
965/// appropriate copies out of appropriate physical registers.
966SDValue
967MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000968 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000969 const SmallVectorImpl<ISD::InputArg> &Ins,
970 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000971 SmallVectorImpl<SDValue> &InVals) const {
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000972
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000973 // Assign locations to each value returned by this call.
974 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000975 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000976 RVLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000977
Dan Gohman98ca4f22009-08-05 01:29:28 +0000978 CCInfo.AnalyzeCallResult(Ins, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000979
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000980 // Copy all of the result registers out of their specified physreg.
981 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000982 Chain = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +0000983 RVLocs[i].getValVT(), InFlag).getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000984 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000985 InVals.push_back(Chain.getValue(0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000986 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000987
Dan Gohman98ca4f22009-08-05 01:29:28 +0000988 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000989}
990
991//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +0000992// Formal Arguments Calling Convention Implementation
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000993//===----------------------------------------------------------------------===//
994
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +0000995/// LowerFormalArguments - transform physical registers into virtual registers
996/// and generate load operations for arguments places on the stack.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000997SDValue
998MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +0000999 CallingConv::ID CallConv, bool isVarArg,
1000 const SmallVectorImpl<ISD::InputArg>
1001 &Ins,
1002 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001003 SmallVectorImpl<SDValue> &InVals)
1004 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001005
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +00001006 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001007 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00001008 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001009
1010 unsigned StackReg = MF.getTarget().getRegisterInfo()->getFrameRegister(MF);
Dan Gohman1e93df62010-04-17 14:41:14 +00001011 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001012
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001013 // Used with vargs to acumulate store chains.
1014 std::vector<SDValue> OutChains;
1015
1016 // Keep track of the last register used for arguments
1017 unsigned ArgRegEnd = 0;
1018
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001019 // Assign locations to all of the incoming arguments.
1020 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001021 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1022 ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001023
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001024 if (Subtarget->isABI_O32())
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001025 CCInfo.AnalyzeFormalArguments(Ins,
1026 isVarArg ? CC_MipsO32_VarArgs : CC_MipsO32);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001027 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00001028 CCInfo.AnalyzeFormalArguments(Ins, CC_Mips);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001029
Dan Gohman475871a2008-07-27 21:46:04 +00001030 SDValue StackPtr;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001031
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001032 unsigned FirstStackArgLoc = (Subtarget->isABI_EABI() ? 0 : 16);
1033
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001034 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001035 CCValAssign &VA = ArgLocs[i];
1036
1037 // Arguments stored on registers
1038 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001039 EVT RegVT = VA.getLocVT();
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001040 ArgRegEnd = VA.getLocReg();
Bill Wendling06b8c192008-07-09 05:55:53 +00001041 TargetRegisterClass *RC = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001042
Owen Anderson825b72b2009-08-11 20:47:22 +00001043 if (RegVT == MVT::i32)
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001044 RC = Mips::CPURegsRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001045 else if (RegVT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00001046 RC = Mips::FGR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001047 else if (RegVT == MVT::f64) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001048 if (!Subtarget->isSingleFloat())
1049 RC = Mips::AFGR64RegisterClass;
1050 } else
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001051 llvm_unreachable("RegVT not supported by FormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001052
1053 // Transform the arguments stored on
1054 // physical registers into virtual ones
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001055 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgRegEnd, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001056 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001057
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001058 // If this is an 8 or 16-bit value, it has been passed promoted
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001059 // to 32 bits. Insert an assert[sz]ext to capture this, then
1060 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001061 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +00001062 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001063 if (VA.getLocInfo() == CCValAssign::SExt)
1064 Opcode = ISD::AssertSext;
1065 else if (VA.getLocInfo() == CCValAssign::ZExt)
1066 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +00001067 if (Opcode)
1068 ArgValue = DAG.getNode(Opcode, dl, RegVT, ArgValue,
1069 DAG.getValueType(VA.getValVT()));
Dale Johannesen33c960f2009-02-04 20:06:27 +00001070 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001071 }
1072
1073 // Handle O32 ABI cases: i32->f32 and (i32,i32)->f64
1074 if (Subtarget->isABI_O32()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001075 if (RegVT == MVT::i32 && VA.getValVT() == MVT::f32)
1076 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, ArgValue);
1077 if (RegVT == MVT::i32 && VA.getValVT() == MVT::f64) {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001078 unsigned Reg2 = AddLiveIn(DAG.getMachineFunction(),
1079 VA.getLocReg()+1, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001080 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, dl, Reg2, RegVT);
Owen Anderson825b72b2009-08-11 20:47:22 +00001081 SDValue Hi = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, ArgValue);
1082 SDValue Lo = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, ArgValue2);
1083 ArgValue = DAG.getNode(ISD::BUILD_PAIR, dl, MVT::f64, Lo, Hi);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001084 }
1085 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001086
Dan Gohman98ca4f22009-08-05 01:29:28 +00001087 InVals.push_back(ArgValue);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001088 } else { // VA.isRegLoc()
1089
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001090 // sanity check
1091 assert(VA.isMemLoc());
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001092
1093 // The last argument is not a register anymore
1094 ArgRegEnd = 0;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001095
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00001096 // The stack pointer offset is relative to the caller stack frame.
1097 // Since the real stack size is unknown here, a negative SPOffset
1098 // is used so there's a way to adjust these offsets when the stack
1099 // size get known (on EliminateFrameIndex). A dummy SPOffset is
1100 // used instead of a direct negative address (which is recorded to
1101 // be used on emitPrologue) to avoid mis-calc of the first stack
1102 // offset on PEI::calculateFrameObjectOffsets.
1103 // Arguments are always 32-bit.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001104 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00001105 int FI = MFI->CreateFixedObject(ArgSize, 0, true, false);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001106 MipsFI->recordLoadArgsFI(FI, -(ArgSize+
1107 (FirstStackArgLoc + VA.getLocMemOffset())));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001108
1109 // Create load nodes to retrieve arguments from the stack
Dan Gohman475871a2008-07-27 21:46:04 +00001110 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
David Greenef6fa1862010-02-15 16:56:10 +00001111 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN, NULL, 0,
1112 false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001113 }
1114 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001115
1116 // The mips ABIs for returning structs by value requires that we copy
1117 // the sret argument into $v0 for the return. Save the argument into
1118 // a virtual register so that we can access it from the return points.
1119 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1120 unsigned Reg = MipsFI->getSRetReturnReg();
1121 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001122 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001123 MipsFI->setSRetReturnReg(Reg);
1124 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001125 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001126 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001127 }
1128
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001129 // To meet ABI, when VARARGS are passed on registers, the registers
1130 // must have their values written to the caller stack frame. If the last
1131 // argument was placed in the stack, there's no need to save any register.
1132 if ((isVarArg) && (Subtarget->isABI_O32() && ArgRegEnd)) {
1133 if (StackPtr.getNode() == 0)
1134 StackPtr = DAG.getRegister(StackReg, getPointerTy());
1135
1136 // The last register argument that must be saved is Mips::A3
1137 TargetRegisterClass *RC = Mips::CPURegsRegisterClass;
1138 unsigned StackLoc = ArgLocs.size()-1;
1139
1140 for (++ArgRegEnd; ArgRegEnd <= Mips::A3; ++ArgRegEnd, ++StackLoc) {
1141 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgRegEnd, RC);
1142 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, MVT::i32);
1143
1144 int FI = MFI->CreateFixedObject(4, 0, true, false);
1145 MipsFI->recordStoreVarArgsFI(FI, -(4+(StackLoc*4)));
1146 SDValue PtrOff = DAG.getFrameIndex(FI, getPointerTy());
David Greenef6fa1862010-02-15 16:56:10 +00001147 OutChains.push_back(DAG.getStore(Chain, dl, ArgValue, PtrOff, NULL, 0,
1148 false, false, 0));
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001149
1150 // Record the frame index of the first variable argument
1151 // which is a value necessary to VASTART.
Dan Gohman1e93df62010-04-17 14:41:14 +00001152 if (!MipsFI->getVarArgsFrameIndex())
1153 MipsFI->setVarArgsFrameIndex(FI);
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001154 }
1155 }
1156
1157 // All stores are grouped in one node to allow the matching between
1158 // the size of Ins and InVals. This only happens when on varg functions
1159 if (!OutChains.empty()) {
1160 OutChains.push_back(Chain);
1161 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1162 &OutChains[0], OutChains.size());
1163 }
1164
Dan Gohman98ca4f22009-08-05 01:29:28 +00001165 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001166}
1167
1168//===----------------------------------------------------------------------===//
1169// Return Value Calling Convention Implementation
1170//===----------------------------------------------------------------------===//
1171
Dan Gohman98ca4f22009-08-05 01:29:28 +00001172SDValue
1173MipsTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001174 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001175 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmand858e902010-04-17 15:26:15 +00001176 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001177
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001178 // CCValAssign - represent the assignment of
1179 // the return value to a location
1180 SmallVector<CCValAssign, 16> RVLocs;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001181
1182 // CCState - Info about the registers and stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001183 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1184 RVLocs, *DAG.getContext());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001185
Dan Gohman98ca4f22009-08-05 01:29:28 +00001186 // Analize return values.
1187 CCInfo.AnalyzeReturn(Outs, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001188
1189 // If this is the first return lowered for this function, add
1190 // the regs to the liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001191 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001192 for (unsigned i = 0; i != RVLocs.size(); ++i)
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001193 if (RVLocs[i].isRegLoc())
Chris Lattner84bc5422007-12-31 04:13:23 +00001194 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001195 }
1196
Dan Gohman475871a2008-07-27 21:46:04 +00001197 SDValue Flag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001198
1199 // Copy the result values into the output registers.
1200 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1201 CCValAssign &VA = RVLocs[i];
1202 assert(VA.isRegLoc() && "Can only return in registers!");
1203
Dale Johannesena05dca42009-02-04 23:02:30 +00001204 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001205 Outs[i].Val, Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001206
1207 // guarantee that all emitted copies are
1208 // stuck together, avoiding something bad
1209 Flag = Chain.getValue(1);
1210 }
1211
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001212 // The mips ABIs for returning structs by value requires that we copy
1213 // the sret argument into $v0 for the return. We saved the argument into
1214 // a virtual register in the entry block, so now we copy the value out
1215 // and into $v0.
1216 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1217 MachineFunction &MF = DAG.getMachineFunction();
1218 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
1219 unsigned Reg = MipsFI->getSRetReturnReg();
1220
1221 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00001222 llvm_unreachable("sret virtual register not created in the entry block");
Dale Johannesena05dca42009-02-04 23:02:30 +00001223 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001224
Dale Johannesena05dca42009-02-04 23:02:30 +00001225 Chain = DAG.getCopyToReg(Chain, dl, Mips::V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001226 Flag = Chain.getValue(1);
1227 }
1228
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001229 // Return on Mips is always a "jr $ra"
Gabor Greifba36cb52008-08-28 21:40:38 +00001230 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001231 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
1232 Chain, DAG.getRegister(Mips::RA, MVT::i32), Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001233 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001234 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
1235 Chain, DAG.getRegister(Mips::RA, MVT::i32));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001236}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001237
1238//===----------------------------------------------------------------------===//
1239// Mips Inline Assembly Support
1240//===----------------------------------------------------------------------===//
1241
1242/// getConstraintType - Given a constraint letter, return the type of
1243/// constraint it is for this target.
1244MipsTargetLowering::ConstraintType MipsTargetLowering::
1245getConstraintType(const std::string &Constraint) const
1246{
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001247 // Mips specific constrainy
1248 // GCC config/mips/constraints.md
1249 //
1250 // 'd' : An address register. Equivalent to r
1251 // unless generating MIPS16 code.
1252 // 'y' : Equivalent to r; retained for
1253 // backwards compatibility.
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +00001254 // 'f' : Floating Point registers.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001255 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001256 switch (Constraint[0]) {
1257 default : break;
1258 case 'd':
1259 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001260 case 'f':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001261 return C_RegisterClass;
1262 break;
1263 }
1264 }
1265 return TargetLowering::getConstraintType(Constraint);
1266}
1267
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001268/// getRegClassForInlineAsmConstraint - Given a constraint letter (e.g. "r"),
1269/// return a list of registers that can be used to satisfy the constraint.
1270/// This should only be used for C_RegisterClass constraints.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001271std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00001272getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001273{
1274 if (Constraint.size() == 1) {
1275 switch (Constraint[0]) {
1276 case 'r':
1277 return std::make_pair(0U, Mips::CPURegsRegisterClass);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001278 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00001279 if (VT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00001280 return std::make_pair(0U, Mips::FGR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001281 if (VT == MVT::f64)
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001282 if ((!Subtarget->isSingleFloat()) && (!Subtarget->isFP64bit()))
1283 return std::make_pair(0U, Mips::AFGR64RegisterClass);
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001284 }
1285 }
1286 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
1287}
1288
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001289/// Given a register class constraint, like 'r', if this corresponds directly
1290/// to an LLVM register class, return a register of 0 and the register class
1291/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001292std::vector<unsigned> MipsTargetLowering::
1293getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00001294 EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001295{
1296 if (Constraint.size() != 1)
1297 return std::vector<unsigned>();
1298
1299 switch (Constraint[0]) {
1300 default : break;
1301 case 'r':
1302 // GCC Mips Constraint Letters
1303 case 'd':
1304 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001305 return make_vector<unsigned>(Mips::T0, Mips::T1, Mips::T2, Mips::T3,
1306 Mips::T4, Mips::T5, Mips::T6, Mips::T7, Mips::S0, Mips::S1,
1307 Mips::S2, Mips::S3, Mips::S4, Mips::S5, Mips::S6, Mips::S7,
1308 Mips::T8, 0);
1309
1310 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00001311 if (VT == MVT::f32) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001312 if (Subtarget->isSingleFloat())
1313 return make_vector<unsigned>(Mips::F2, Mips::F3, Mips::F4, Mips::F5,
1314 Mips::F6, Mips::F7, Mips::F8, Mips::F9, Mips::F10, Mips::F11,
1315 Mips::F20, Mips::F21, Mips::F22, Mips::F23, Mips::F24,
1316 Mips::F25, Mips::F26, Mips::F27, Mips::F28, Mips::F29,
1317 Mips::F30, Mips::F31, 0);
1318 else
1319 return make_vector<unsigned>(Mips::F2, Mips::F4, Mips::F6, Mips::F8,
1320 Mips::F10, Mips::F20, Mips::F22, Mips::F24, Mips::F26,
1321 Mips::F28, Mips::F30, 0);
Duncan Sands15126422008-07-08 09:33:14 +00001322 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001323
Owen Anderson825b72b2009-08-11 20:47:22 +00001324 if (VT == MVT::f64)
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001325 if ((!Subtarget->isSingleFloat()) && (!Subtarget->isFP64bit()))
1326 return make_vector<unsigned>(Mips::D1, Mips::D2, Mips::D3, Mips::D4,
1327 Mips::D5, Mips::D10, Mips::D11, Mips::D12, Mips::D13,
1328 Mips::D14, Mips::D15, 0);
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001329 }
1330 return std::vector<unsigned>();
1331}
Dan Gohman6520e202008-10-18 02:06:02 +00001332
1333bool
1334MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
1335 // The Mips target isn't yet aware of offsets.
1336 return false;
1337}
Evan Chengeb2f9692009-10-27 19:56:55 +00001338
Evan Chenga1eaa3c2009-10-28 01:43:28 +00001339bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
1340 if (VT != MVT::f32 && VT != MVT::f64)
1341 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +00001342 return Imm.isZero();
1343}