blob: ef54276ecd383589806766f8ab364b1f807b1a61 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000021#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000022#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000023#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000024#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000025#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000026#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000027#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000028#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000029#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000037#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000038#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000039#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000040#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000046#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000048#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/ErrorHandling.h"
50#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000051#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000053using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054
Evan Chengb1712452010-01-27 06:25:16 +000055STATISTIC(NumTailCalls, "Number of tail calls");
56
Mon P Wang3c81d352008-11-23 04:37:22 +000057static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000058DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000059
Dan Gohman2f67df72009-09-03 17:18:51 +000060// Disable16Bit - 16-bit operations typically have a larger encoding than
61// corresponding 32-bit instructions, and 16-bit code is slow on some
62// processors. This is an experimental flag to disable 16-bit operations
63// (which forces them to be Legalized to 32-bit operations).
64static cl::opt<bool>
65Disable16Bit("disable-16bit", cl::Hidden,
66 cl::desc("Disable use of 16-bit instructions"));
Evan Cheng64b7bf72010-04-16 06:14:10 +000067static cl::opt<bool>
68Promote16Bit("promote-16bit", cl::Hidden,
69 cl::desc("Promote 16-bit instructions"));
Dan Gohman2f67df72009-09-03 17:18:51 +000070
Evan Cheng10e86422008-04-25 19:11:04 +000071// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000072static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000073 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000074
Chris Lattnerf0144122009-07-28 03:13:23 +000075static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
76 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
77 default: llvm_unreachable("unknown subtarget type");
78 case X86Subtarget::isDarwin:
Bill Wendling757e75b2010-03-15 19:04:37 +000079 if (TM.getSubtarget<X86Subtarget>().is64Bit())
80 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +000081 return new TargetLoweringObjectFileMachO();
Chris Lattnerf0144122009-07-28 03:13:23 +000082 case X86Subtarget::isELF:
Anton Korobeynikov9184b252010-02-15 22:35:59 +000083 if (TM.getSubtarget<X86Subtarget>().is64Bit())
84 return new X8664_ELFTargetObjectFile(TM);
85 return new X8632_ELFTargetObjectFile(TM);
Chris Lattnerf0144122009-07-28 03:13:23 +000086 case X86Subtarget::isMingw:
87 case X86Subtarget::isCygwin:
88 case X86Subtarget::isWindows:
89 return new TargetLoweringObjectFileCOFF();
90 }
Chris Lattnerf0144122009-07-28 03:13:23 +000091}
92
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000093X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000094 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000095 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000096 X86ScalarSSEf64 = Subtarget->hasSSE2();
97 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000098 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000099
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000100 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000101 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000102
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000103 // Set up the TargetLowering object.
104
105 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +0000106 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +0000107 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +0000108 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000109 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000110
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000111 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000112 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000113 setUseUnderscoreSetJmp(false);
114 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000115 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000116 // MS runtime is weird: it exports _setjmp, but longjmp!
117 setUseUnderscoreSetJmp(true);
118 setUseUnderscoreLongJmp(false);
119 } else {
120 setUseUnderscoreSetJmp(true);
121 setUseUnderscoreLongJmp(true);
122 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000123
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000124 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000125 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman2f67df72009-09-03 17:18:51 +0000126 if (!Disable16Bit)
127 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000128 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000129 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000130 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000131
Owen Anderson825b72b2009-08-11 20:47:22 +0000132 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000133
Scott Michelfdc40a02009-02-17 22:15:04 +0000134 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000135 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000136 if (!Disable16Bit)
137 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000139 if (!Disable16Bit)
140 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000141 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
142 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000143
144 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
146 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
147 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
148 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
149 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
150 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000151
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000152 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
153 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000154 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
155 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
156 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000157
Evan Cheng25ab6902006-09-08 06:48:29 +0000158 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000159 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
160 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000161 } else if (!UseSoftFloat) {
162 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000163 // We have an impenetrably clever algorithm for ui64->double only.
Owen Anderson825b72b2009-08-11 20:47:22 +0000164 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000165 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000166 // We have an algorithm for SSE2, and we turn this into a 64-bit
167 // FILD for other targets.
Owen Anderson825b72b2009-08-11 20:47:22 +0000168 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000169 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000170
171 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
172 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000173 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
174 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000175
Devang Patel6a784892009-06-05 18:48:29 +0000176 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000177 // SSE has no i16 to fp conversion, only i32
178 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000179 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000180 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000181 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000182 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000183 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
184 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000185 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000186 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
188 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000189 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000190
Dale Johannesen73328d12007-09-19 23:55:34 +0000191 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
192 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
194 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000195
Evan Cheng02568ff2006-01-30 22:13:22 +0000196 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
197 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000198 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
199 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000200
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000201 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000203 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000204 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000205 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000206 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
207 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000208 }
209
210 // Handle FP_TO_UINT by promoting the destination to a larger signed
211 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
213 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
214 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000215
Evan Cheng25ab6902006-09-08 06:48:29 +0000216 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000217 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
218 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000219 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000220 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000221 // Expand FP_TO_UINT into a select.
222 // FIXME: We would like to use a Custom expander here eventually to do
223 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000224 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000225 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000226 // With SSE3 we can use fisttpll to convert to a signed i64; without
227 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000228 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000229 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000230
Chris Lattner399610a2006-12-05 18:22:22 +0000231 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000232 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
234 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Chris Lattnerf3597a12006-12-05 18:45:06 +0000235 }
Chris Lattner21f66852005-12-23 05:15:23 +0000236
Dan Gohmanb00ee212008-02-18 19:34:53 +0000237 // Scalar integer divide and remainder are lowered to use operations that
238 // produce two results, to match the available instructions. This exposes
239 // the two-result form to trivial CSE, which is able to combine x/y and x%y
240 // into a single instruction.
241 //
242 // Scalar integer multiply-high is also lowered to use two-result
243 // operations, to match the available instructions. However, plain multiply
244 // (low) operations are left as Legal, as there are single-result
245 // instructions for this in x86. Using the two-result multiply instructions
246 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000247 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
248 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
249 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
250 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
251 setOperationAction(ISD::SREM , MVT::i8 , Expand);
252 setOperationAction(ISD::UREM , MVT::i8 , Expand);
253 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
254 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
255 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
256 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
257 setOperationAction(ISD::SREM , MVT::i16 , Expand);
258 setOperationAction(ISD::UREM , MVT::i16 , Expand);
259 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
260 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
261 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
262 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
263 setOperationAction(ISD::SREM , MVT::i32 , Expand);
264 setOperationAction(ISD::UREM , MVT::i32 , Expand);
265 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
266 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
267 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
268 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
269 setOperationAction(ISD::SREM , MVT::i64 , Expand);
270 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000271
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
273 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
274 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
275 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000276 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000277 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
278 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
279 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
280 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
281 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
282 setOperationAction(ISD::FREM , MVT::f32 , Expand);
283 setOperationAction(ISD::FREM , MVT::f64 , Expand);
284 setOperationAction(ISD::FREM , MVT::f80 , Expand);
285 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000286
Owen Anderson825b72b2009-08-11 20:47:22 +0000287 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
288 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
289 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
290 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000291 if (Disable16Bit) {
292 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
293 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
294 } else {
295 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
296 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
297 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000298 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
299 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
300 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000301 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000302 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
303 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
304 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000305 }
306
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
308 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000309
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000310 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000311 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000312 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000313 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000314 if (Disable16Bit)
315 setOperationAction(ISD::SELECT , MVT::i16 , Expand);
316 else
317 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
319 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
320 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
321 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
322 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000323 if (Disable16Bit)
324 setOperationAction(ISD::SETCC , MVT::i16 , Expand);
325 else
326 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000327 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
328 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
329 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
330 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000331 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
333 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000334 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000336
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000337 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
339 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
340 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
341 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000342 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000343 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
344 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000345 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000346 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000347 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
348 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
349 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
350 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000351 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000352 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000353 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000354 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
355 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
356 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000357 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000358 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
359 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
360 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000361 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000362
Evan Chengd2cde682008-03-10 19:38:10 +0000363 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000364 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000365
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000366 if (!Subtarget->hasSSE2())
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000368
Mon P Wang63307c32008-05-05 19:05:59 +0000369 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000370 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
371 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
372 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
373 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000374
Owen Anderson825b72b2009-08-11 20:47:22 +0000375 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
376 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
377 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
378 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000379
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000380 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000381 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
382 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
383 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
384 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
385 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
386 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
387 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000388 }
389
Evan Cheng3c992d22006-03-07 02:02:57 +0000390 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000391 if (!Subtarget->isTargetDarwin() &&
392 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000393 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000395 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000396
Owen Anderson825b72b2009-08-11 20:47:22 +0000397 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
398 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
399 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
400 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000401 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000402 setExceptionPointerRegister(X86::RAX);
403 setExceptionSelectorRegister(X86::RDX);
404 } else {
405 setExceptionPointerRegister(X86::EAX);
406 setExceptionSelectorRegister(X86::EDX);
407 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
409 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000410
Owen Anderson825b72b2009-08-11 20:47:22 +0000411 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000412
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000414
Nate Begemanacc398c2006-01-25 18:21:52 +0000415 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 setOperationAction(ISD::VASTART , MVT::Other, Custom);
417 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000418 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000419 setOperationAction(ISD::VAARG , MVT::Other, Custom);
420 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000421 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000422 setOperationAction(ISD::VAARG , MVT::Other, Expand);
423 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000424 }
Evan Chengae642192007-03-02 23:16:35 +0000425
Owen Anderson825b72b2009-08-11 20:47:22 +0000426 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
427 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000428 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000429 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000430 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000431 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000432 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000434
Evan Chengc7ce29b2009-02-13 22:36:38 +0000435 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000436 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000437 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000438 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
439 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000440
Evan Cheng223547a2006-01-31 22:28:30 +0000441 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000442 setOperationAction(ISD::FABS , MVT::f64, Custom);
443 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000444
445 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000446 setOperationAction(ISD::FNEG , MVT::f64, Custom);
447 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000448
Evan Cheng68c47cb2007-01-05 07:55:56 +0000449 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000450 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
451 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000452
Evan Chengd25e9e82006-02-02 00:28:23 +0000453 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000454 setOperationAction(ISD::FSIN , MVT::f64, Expand);
455 setOperationAction(ISD::FCOS , MVT::f64, Expand);
456 setOperationAction(ISD::FSIN , MVT::f32, Expand);
457 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000458
Chris Lattnera54aa942006-01-29 06:26:08 +0000459 // Expand FP immediates into loads from the stack, except for the special
460 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000461 addLegalFPImmediate(APFloat(+0.0)); // xorpd
462 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000463 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000464 // Use SSE for f32, x87 for f64.
465 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000466 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
467 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000468
469 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000470 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000471
472 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000473 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000474
Owen Anderson825b72b2009-08-11 20:47:22 +0000475 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000476
477 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000478 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
479 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000480
481 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000482 setOperationAction(ISD::FSIN , MVT::f32, Expand);
483 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000484
Nate Begemane1795842008-02-14 08:57:00 +0000485 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000486 addLegalFPImmediate(APFloat(+0.0f)); // xorps
487 addLegalFPImmediate(APFloat(+0.0)); // FLD0
488 addLegalFPImmediate(APFloat(+1.0)); // FLD1
489 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
490 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
491
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000492 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000493 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
494 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000495 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000496 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000497 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000498 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000499 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
500 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000501
Owen Anderson825b72b2009-08-11 20:47:22 +0000502 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
503 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
504 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
505 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000506
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000507 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000508 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
509 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000510 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000511 addLegalFPImmediate(APFloat(+0.0)); // FLD0
512 addLegalFPImmediate(APFloat(+1.0)); // FLD1
513 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
514 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000515 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
516 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
517 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
518 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000519 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000520
Dale Johannesen59a58732007-08-05 18:49:15 +0000521 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000522 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000523 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
524 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
525 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000526 {
527 bool ignored;
528 APFloat TmpFlt(+0.0);
529 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
530 &ignored);
531 addLegalFPImmediate(TmpFlt); // FLD0
532 TmpFlt.changeSign();
533 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
534 APFloat TmpFlt2(+1.0);
535 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
536 &ignored);
537 addLegalFPImmediate(TmpFlt2); // FLD1
538 TmpFlt2.changeSign();
539 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
540 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000541
Evan Chengc7ce29b2009-02-13 22:36:38 +0000542 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000543 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
544 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000545 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000546 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000547
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000548 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000549 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
550 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
551 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000552
Owen Anderson825b72b2009-08-11 20:47:22 +0000553 setOperationAction(ISD::FLOG, MVT::f80, Expand);
554 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
555 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
556 setOperationAction(ISD::FEXP, MVT::f80, Expand);
557 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000558
Mon P Wangf007a8b2008-11-06 05:31:54 +0000559 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000560 // (for widening) or expand (for scalarization). Then we will selectively
561 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000562 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
563 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
564 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
579 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
580 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
599 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
600 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
603 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
604 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
605 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
606 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
607 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
608 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
609 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
610 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
611 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000612 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000613 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
614 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
615 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
616 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
617 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
618 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
619 setTruncStoreAction((MVT::SimpleValueType)VT,
620 (MVT::SimpleValueType)InnerVT, Expand);
621 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
622 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
623 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000624 }
625
Evan Chengc7ce29b2009-02-13 22:36:38 +0000626 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
627 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000628 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000629 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
630 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
631 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
632 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
633 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000634
Owen Anderson825b72b2009-08-11 20:47:22 +0000635 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
636 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
637 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
638 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000639
Owen Anderson825b72b2009-08-11 20:47:22 +0000640 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
641 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
642 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
643 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000644
Owen Anderson825b72b2009-08-11 20:47:22 +0000645 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
646 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000647
Owen Anderson825b72b2009-08-11 20:47:22 +0000648 setOperationAction(ISD::AND, MVT::v8i8, Promote);
649 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
650 setOperationAction(ISD::AND, MVT::v4i16, Promote);
651 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
652 setOperationAction(ISD::AND, MVT::v2i32, Promote);
653 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
654 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000655
Owen Anderson825b72b2009-08-11 20:47:22 +0000656 setOperationAction(ISD::OR, MVT::v8i8, Promote);
657 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
658 setOperationAction(ISD::OR, MVT::v4i16, Promote);
659 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
660 setOperationAction(ISD::OR, MVT::v2i32, Promote);
661 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
662 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000663
Owen Anderson825b72b2009-08-11 20:47:22 +0000664 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
665 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
666 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
667 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
668 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
669 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
670 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000671
Owen Anderson825b72b2009-08-11 20:47:22 +0000672 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
673 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
674 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
675 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
676 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
677 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
678 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
679 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
680 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000681
Owen Anderson825b72b2009-08-11 20:47:22 +0000682 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
683 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
684 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
685 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
686 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000687
Owen Anderson825b72b2009-08-11 20:47:22 +0000688 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
689 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
690 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
691 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000692
Owen Anderson825b72b2009-08-11 20:47:22 +0000693 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
694 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
695 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
696 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000697
Owen Anderson825b72b2009-08-11 20:47:22 +0000698 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000699
Owen Anderson825b72b2009-08-11 20:47:22 +0000700 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
701 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
702 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
703 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
704 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
705 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
706 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000707 }
708
Evan Cheng92722532009-03-26 23:06:32 +0000709 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000710 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000711
Owen Anderson825b72b2009-08-11 20:47:22 +0000712 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
713 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
714 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
715 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
716 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
717 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
718 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
719 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
720 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
721 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
722 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
723 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000724 }
725
Evan Cheng92722532009-03-26 23:06:32 +0000726 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000727 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000728
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000729 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
730 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000731 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
732 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
733 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
734 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000735
Owen Anderson825b72b2009-08-11 20:47:22 +0000736 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
737 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
738 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
739 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
740 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
741 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
742 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
743 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
744 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
745 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
746 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
747 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
748 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
749 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
750 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
751 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000752
Owen Anderson825b72b2009-08-11 20:47:22 +0000753 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
754 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
755 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
756 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000757
Owen Anderson825b72b2009-08-11 20:47:22 +0000758 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
759 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
760 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
761 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
762 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000763
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000764 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
765 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
766 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
767 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
768 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
769
Evan Cheng2c3ae372006-04-12 21:21:57 +0000770 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000771 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
772 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000773 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000774 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000775 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000776 // Do not attempt to custom lower non-128-bit vectors
777 if (!VT.is128BitVector())
778 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000779 setOperationAction(ISD::BUILD_VECTOR,
780 VT.getSimpleVT().SimpleTy, Custom);
781 setOperationAction(ISD::VECTOR_SHUFFLE,
782 VT.getSimpleVT().SimpleTy, Custom);
783 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
784 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000785 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000786
Owen Anderson825b72b2009-08-11 20:47:22 +0000787 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
788 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
789 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
790 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
791 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
792 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000793
Nate Begemancdd1eec2008-02-12 22:51:28 +0000794 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000795 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
796 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000797 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000798
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000799 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000800 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
801 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000802 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000803
804 // Do not attempt to promote non-128-bit vectors
805 if (!VT.is128BitVector()) {
806 continue;
807 }
Eric Christopher4bd24c22010-03-30 01:04:59 +0000808
Owen Andersond6662ad2009-08-10 20:46:15 +0000809 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000810 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000811 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000812 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000813 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000814 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000815 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000816 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000817 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000818 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000819 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000820
Owen Anderson825b72b2009-08-11 20:47:22 +0000821 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000822
Evan Cheng2c3ae372006-04-12 21:21:57 +0000823 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000824 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
825 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
826 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
827 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000828
Owen Anderson825b72b2009-08-11 20:47:22 +0000829 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
830 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000831 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000832 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
833 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000834 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000835 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000836
Nate Begeman14d12ca2008-02-11 04:19:36 +0000837 if (Subtarget->hasSSE41()) {
838 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000839 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000840
841 // i8 and i16 vectors are custom , because the source register and source
842 // source memory operand types are not the same width. f32 vectors are
843 // custom since the immediate controlling the insert encodes additional
844 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000845 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
846 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
847 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
848 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000849
Owen Anderson825b72b2009-08-11 20:47:22 +0000850 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
851 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
852 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
853 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000854
855 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000856 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
857 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000858 }
859 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000860
Nate Begeman30a0de92008-07-17 16:51:19 +0000861 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000862 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000863 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000864
David Greene9b9838d2009-06-29 16:47:10 +0000865 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000866 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
867 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
868 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
869 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000870
Owen Anderson825b72b2009-08-11 20:47:22 +0000871 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
872 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
873 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
874 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
875 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
876 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
877 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
878 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
879 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
880 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
881 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
882 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
883 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
884 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
885 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000886
887 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000888 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
889 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
890 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
891 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
892 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
893 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
894 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
895 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
896 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
897 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
898 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
899 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
900 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
901 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000902
Owen Anderson825b72b2009-08-11 20:47:22 +0000903 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
904 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
905 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
906 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000907
Owen Anderson825b72b2009-08-11 20:47:22 +0000908 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
909 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
910 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
911 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
912 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000913
Owen Anderson825b72b2009-08-11 20:47:22 +0000914 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
915 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
916 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
917 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
918 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
919 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000920
921#if 0
922 // Not sure we want to do this since there are no 256-bit integer
923 // operations in AVX
924
925 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
926 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000927 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
928 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000929
930 // Do not attempt to custom lower non-power-of-2 vectors
931 if (!isPowerOf2_32(VT.getVectorNumElements()))
932 continue;
933
934 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
935 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
936 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
937 }
938
939 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000940 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
941 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000942 }
David Greene9b9838d2009-06-29 16:47:10 +0000943#endif
944
945#if 0
946 // Not sure we want to do this since there are no 256-bit integer
947 // operations in AVX
948
949 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
950 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000951 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
952 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000953
954 if (!VT.is256BitVector()) {
955 continue;
956 }
957 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000958 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000959 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000960 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000961 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000962 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000963 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000964 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000965 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000966 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000967 }
968
Owen Anderson825b72b2009-08-11 20:47:22 +0000969 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000970#endif
971 }
972
Evan Cheng6be2c582006-04-05 23:38:46 +0000973 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000974 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000975
Bill Wendling74c37652008-12-09 22:08:41 +0000976 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000977 setOperationAction(ISD::SADDO, MVT::i32, Custom);
978 setOperationAction(ISD::SADDO, MVT::i64, Custom);
979 setOperationAction(ISD::UADDO, MVT::i32, Custom);
980 setOperationAction(ISD::UADDO, MVT::i64, Custom);
981 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
982 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
983 setOperationAction(ISD::USUBO, MVT::i32, Custom);
984 setOperationAction(ISD::USUBO, MVT::i64, Custom);
985 setOperationAction(ISD::SMULO, MVT::i32, Custom);
986 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000987
Evan Chengd54f2d52009-03-31 19:38:51 +0000988 if (!Subtarget->is64Bit()) {
989 // These libcalls are not available in 32-bit.
990 setLibcallName(RTLIB::SHL_I128, 0);
991 setLibcallName(RTLIB::SRL_I128, 0);
992 setLibcallName(RTLIB::SRA_I128, 0);
993 }
994
Evan Cheng206ee9d2006-07-07 08:33:52 +0000995 // We have target-specific dag combine patterns for the following nodes:
996 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +0000997 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +0000998 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000999 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001000 setTargetDAGCombine(ISD::SHL);
1001 setTargetDAGCombine(ISD::SRA);
1002 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001003 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +00001004 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +00001005 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng2e489c42009-12-16 00:53:11 +00001006 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001007 if (Subtarget->is64Bit())
1008 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001009
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001010 computeRegisterProperties();
1011
Evan Cheng87ed7162006-02-14 08:25:08 +00001012 // FIXME: These should be based on subtarget info. Plus, the values should
1013 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001014 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng255f20f2010-04-01 06:04:33 +00001015 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Dan Gohman87060f52008-06-30 21:00:56 +00001016 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001017 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001018 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001019}
1020
Scott Michel5b8f82e2008-03-10 15:42:14 +00001021
Owen Anderson825b72b2009-08-11 20:47:22 +00001022MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1023 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001024}
1025
1026
Evan Cheng29286502008-01-23 23:17:41 +00001027/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1028/// the desired ByVal argument alignment.
1029static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1030 if (MaxAlign == 16)
1031 return;
1032 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1033 if (VTy->getBitWidth() == 128)
1034 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001035 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1036 unsigned EltAlign = 0;
1037 getMaxByValAlign(ATy->getElementType(), EltAlign);
1038 if (EltAlign > MaxAlign)
1039 MaxAlign = EltAlign;
1040 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1041 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1042 unsigned EltAlign = 0;
1043 getMaxByValAlign(STy->getElementType(i), EltAlign);
1044 if (EltAlign > MaxAlign)
1045 MaxAlign = EltAlign;
1046 if (MaxAlign == 16)
1047 break;
1048 }
1049 }
1050 return;
1051}
1052
1053/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1054/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001055/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1056/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001057unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001058 if (Subtarget->is64Bit()) {
1059 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001060 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001061 if (TyAlign > 8)
1062 return TyAlign;
1063 return 8;
1064 }
1065
Evan Cheng29286502008-01-23 23:17:41 +00001066 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001067 if (Subtarget->hasSSE1())
1068 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001069 return Align;
1070}
Chris Lattner2b02a442007-02-25 08:29:00 +00001071
Evan Chengf0df0312008-05-15 08:39:06 +00001072/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001073/// and store operations as a result of memset, memcpy, and memmove
1074/// lowering. If DstAlign is zero that means it's safe to destination
1075/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1076/// means there isn't a need to check it against alignment requirement,
1077/// probably because the source does not need to be loaded. If
1078/// 'NonScalarIntSafe' is true, that means it's safe to return a
1079/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1080/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1081/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001082/// It returns EVT::Other if the type should be determined using generic
1083/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001084EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001085X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1086 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00001087 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00001088 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001089 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001090 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1091 // linux. This is because the stack realignment code can't handle certain
1092 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001093 const Function *F = MF.getFunction();
Evan Chengf28f8bc2010-04-02 19:36:14 +00001094 if (NonScalarIntSafe &&
1095 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001096 if (Size >= 16 &&
1097 (Subtarget->isUnalignedMemAccessFast() ||
Chandler Carruthae1d41c2010-04-02 01:31:24 +00001098 ((DstAlign == 0 || DstAlign >= 16) &&
1099 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001100 Subtarget->getStackAlignment() >= 16) {
1101 if (Subtarget->hasSSE2())
1102 return MVT::v4i32;
Evan Chengf28f8bc2010-04-02 19:36:14 +00001103 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001104 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001105 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001106 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001107 Subtarget->getStackAlignment() >= 8 &&
Evan Chengc3b0c342010-04-08 07:37:57 +00001108 Subtarget->hasSSE2()) {
1109 // Do not use f64 to lower memcpy if source is string constant. It's
1110 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001111 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001112 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001113 }
Evan Chengf0df0312008-05-15 08:39:06 +00001114 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001115 return MVT::i64;
1116 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001117}
1118
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001119/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1120/// current function. The returned value is a member of the
1121/// MachineJumpTableInfo::JTEntryKind enum.
1122unsigned X86TargetLowering::getJumpTableEncoding() const {
1123 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1124 // symbol.
1125 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1126 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001127 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001128
1129 // Otherwise, use the normal jump table encoding heuristics.
1130 return TargetLowering::getJumpTableEncoding();
1131}
1132
Chris Lattner589c6f62010-01-26 06:28:43 +00001133/// getPICBaseSymbol - Return the X86-32 PIC base.
1134MCSymbol *
1135X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1136 MCContext &Ctx) const {
1137 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
Chris Lattner9b97a732010-03-30 18:10:53 +00001138 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1139 Twine(MF->getFunctionNumber())+"$pb");
Chris Lattner589c6f62010-01-26 06:28:43 +00001140}
1141
1142
Chris Lattnerc64daab2010-01-26 05:02:42 +00001143const MCExpr *
1144X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1145 const MachineBasicBlock *MBB,
1146 unsigned uid,MCContext &Ctx) const{
1147 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1148 Subtarget->isPICStyleGOT());
1149 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1150 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001151 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1152 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001153}
1154
Evan Chengcc415862007-11-09 01:32:10 +00001155/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1156/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001157SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001158 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001159 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001160 // This doesn't have DebugLoc associated with it, but is not really the
1161 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001162 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001163 return Table;
1164}
1165
Chris Lattner589c6f62010-01-26 06:28:43 +00001166/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1167/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1168/// MCExpr.
1169const MCExpr *X86TargetLowering::
1170getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1171 MCContext &Ctx) const {
1172 // X86-64 uses RIP relative addressing based on the jump table label.
1173 if (Subtarget->isPICStyleRIPRel())
1174 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1175
1176 // Otherwise, the reference is relative to the PIC base.
1177 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1178}
1179
Bill Wendlingb4202b82009-07-01 18:50:55 +00001180/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001181unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001182 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001183}
1184
Chris Lattner2b02a442007-02-25 08:29:00 +00001185//===----------------------------------------------------------------------===//
1186// Return Value Calling Convention Implementation
1187//===----------------------------------------------------------------------===//
1188
Chris Lattner59ed56b2007-02-28 04:55:35 +00001189#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001190
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001191bool
1192X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
1193 const SmallVectorImpl<EVT> &OutTys,
1194 const SmallVectorImpl<ISD::ArgFlagsTy> &ArgsFlags,
Dan Gohmand858e902010-04-17 15:26:15 +00001195 SelectionDAG &DAG) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001196 SmallVector<CCValAssign, 16> RVLocs;
1197 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1198 RVLocs, *DAG.getContext());
1199 return CCInfo.CheckReturn(OutTys, ArgsFlags, RetCC_X86);
1200}
1201
Dan Gohman98ca4f22009-08-05 01:29:28 +00001202SDValue
1203X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001204 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001205 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmand858e902010-04-17 15:26:15 +00001206 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001207 MachineFunction &MF = DAG.getMachineFunction();
1208 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001209
Chris Lattner9774c912007-02-27 05:28:59 +00001210 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001211 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1212 RVLocs, *DAG.getContext());
1213 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001214
Evan Chengdcea1632010-02-04 02:40:39 +00001215 // Add the regs to the liveout set for the function.
1216 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1217 for (unsigned i = 0; i != RVLocs.size(); ++i)
1218 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1219 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001220
Dan Gohman475871a2008-07-27 21:46:04 +00001221 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001222
Dan Gohman475871a2008-07-27 21:46:04 +00001223 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001224 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1225 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001226 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1227 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001228
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001229 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001230 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1231 CCValAssign &VA = RVLocs[i];
1232 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00001233 SDValue ValToCopy = Outs[i].Val;
Scott Michelfdc40a02009-02-17 22:15:04 +00001234
Chris Lattner447ff682008-03-11 03:23:40 +00001235 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1236 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001237 if (VA.getLocReg() == X86::ST0 ||
1238 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001239 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1240 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001241 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001242 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001243 RetOps.push_back(ValToCopy);
1244 // Don't emit a copytoreg.
1245 continue;
1246 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001247
Evan Cheng242b38b2009-02-23 09:03:22 +00001248 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1249 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001250 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001251 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001252 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001253 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001254 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001255 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001256 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001257 }
1258
Dale Johannesendd64c412009-02-04 00:33:20 +00001259 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001260 Flag = Chain.getValue(1);
1261 }
Dan Gohman61a92132008-04-21 23:59:07 +00001262
1263 // The x86-64 ABI for returning structs by value requires that we copy
1264 // the sret argument into %rax for the return. We saved the argument into
1265 // a virtual register in the entry block, so now we copy the value out
1266 // and into %rax.
1267 if (Subtarget->is64Bit() &&
1268 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1269 MachineFunction &MF = DAG.getMachineFunction();
1270 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1271 unsigned Reg = FuncInfo->getSRetReturnReg();
1272 if (!Reg) {
Evan Chengdcea1632010-02-04 02:40:39 +00001273 Reg = MRI.createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001274 FuncInfo->setSRetReturnReg(Reg);
1275 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001276 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001277
Dale Johannesendd64c412009-02-04 00:33:20 +00001278 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001279 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001280
1281 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001282 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001283 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001284
Chris Lattner447ff682008-03-11 03:23:40 +00001285 RetOps[0] = Chain; // Update chain.
1286
1287 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001288 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001289 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001290
1291 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001292 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001293}
1294
Dan Gohman98ca4f22009-08-05 01:29:28 +00001295/// LowerCallResult - Lower the result values of a call into the
1296/// appropriate copies out of appropriate physical registers.
1297///
1298SDValue
1299X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001300 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001301 const SmallVectorImpl<ISD::InputArg> &Ins,
1302 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001303 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001304
Chris Lattnere32bbf62007-02-28 07:09:55 +00001305 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001306 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001307 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001308 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001309 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001310 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001311
Chris Lattner3085e152007-02-25 08:59:22 +00001312 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001313 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001314 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001315 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001316
Torok Edwin3f142c32009-02-01 18:15:56 +00001317 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001318 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001319 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001320 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001321 }
1322
Chris Lattner8e6da152008-03-10 21:08:41 +00001323 // If this is a call to a function that returns an fp value on the floating
1324 // point stack, but where we prefer to use the value in xmm registers, copy
1325 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001326 if ((VA.getLocReg() == X86::ST0 ||
1327 VA.getLocReg() == X86::ST1) &&
1328 isScalarFPTypeInSSEReg(VA.getValVT())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001329 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001330 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001331
Evan Cheng79fb3b42009-02-20 20:43:02 +00001332 SDValue Val;
1333 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001334 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1335 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1336 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001337 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001338 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001339 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1340 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001341 } else {
1342 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001343 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001344 Val = Chain.getValue(0);
1345 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001346 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1347 } else {
1348 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1349 CopyVT, InFlag).getValue(1);
1350 Val = Chain.getValue(0);
1351 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001352 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001353
Dan Gohman37eed792009-02-04 17:28:58 +00001354 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001355 // Round the F80 the right size, which also moves to the appropriate xmm
1356 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001357 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001358 // This truncation won't change the value.
1359 DAG.getIntPtrConstant(1));
1360 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001361
Dan Gohman98ca4f22009-08-05 01:29:28 +00001362 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001363 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001364
Dan Gohman98ca4f22009-08-05 01:29:28 +00001365 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001366}
1367
1368
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001369//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001370// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001371//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001372// StdCall calling convention seems to be standard for many Windows' API
1373// routines and around. It differs from C calling convention just a little:
1374// callee should clean up the stack, not caller. Symbols should be also
1375// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001376// For info on fast calling convention see Fast Calling Convention (tail call)
1377// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001378
Dan Gohman98ca4f22009-08-05 01:29:28 +00001379/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001380/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001381static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1382 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001383 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001384
Dan Gohman98ca4f22009-08-05 01:29:28 +00001385 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001386}
1387
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001388/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001389/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001390static bool
1391ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1392 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001393 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001394
Dan Gohman98ca4f22009-08-05 01:29:28 +00001395 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001396}
1397
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001398/// IsCalleePop - Determines whether the callee is required to pop its
1399/// own arguments. Callee pop is necessary to support tail calls.
Dan Gohmand858e902010-04-17 15:26:15 +00001400bool X86TargetLowering::IsCalleePop(bool IsVarArg,
1401 CallingConv::ID CallingConv) const {
Gordon Henriksen86737662008-01-05 16:56:59 +00001402 if (IsVarArg)
1403 return false;
1404
Dan Gohman095cc292008-09-13 01:54:27 +00001405 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001406 default:
1407 return false;
1408 case CallingConv::X86_StdCall:
1409 return !Subtarget->is64Bit();
1410 case CallingConv::X86_FastCall:
1411 return !Subtarget->is64Bit();
1412 case CallingConv::Fast:
Dan Gohman1797ed52010-02-08 20:27:50 +00001413 return GuaranteedTailCallOpt;
Chris Lattner29689432010-03-11 00:22:57 +00001414 case CallingConv::GHC:
1415 return GuaranteedTailCallOpt;
Gordon Henriksen86737662008-01-05 16:56:59 +00001416 }
1417}
1418
Dan Gohman095cc292008-09-13 01:54:27 +00001419/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1420/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001421CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001422 if (Subtarget->is64Bit()) {
Chris Lattner29689432010-03-11 00:22:57 +00001423 if (CC == CallingConv::GHC)
1424 return CC_X86_64_GHC;
1425 else if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001426 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001427 else
1428 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001429 }
1430
Gordon Henriksen86737662008-01-05 16:56:59 +00001431 if (CC == CallingConv::X86_FastCall)
1432 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001433 else if (CC == CallingConv::Fast)
1434 return CC_X86_32_FastCC;
Chris Lattner29689432010-03-11 00:22:57 +00001435 else if (CC == CallingConv::GHC)
1436 return CC_X86_32_GHC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001437 else
1438 return CC_X86_32_C;
1439}
1440
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001441/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1442/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001443/// the specific parameter attribute. The copy will be passed as a byval
1444/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001445static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001446CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001447 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1448 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001449 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001450 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001451 /*isVolatile*/false, /*AlwaysInline=*/true,
1452 NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001453}
1454
Chris Lattner29689432010-03-11 00:22:57 +00001455/// IsTailCallConvention - Return true if the calling convention is one that
1456/// supports tail call optimization.
1457static bool IsTailCallConvention(CallingConv::ID CC) {
1458 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1459}
1460
Evan Cheng0c439eb2010-01-27 00:07:07 +00001461/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1462/// a tailcall target by changing its ABI.
1463static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001464 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001465}
1466
Dan Gohman98ca4f22009-08-05 01:29:28 +00001467SDValue
1468X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001469 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001470 const SmallVectorImpl<ISD::InputArg> &Ins,
1471 DebugLoc dl, SelectionDAG &DAG,
1472 const CCValAssign &VA,
1473 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001474 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001475 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001476 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001477 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001478 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001479 EVT ValVT;
1480
1481 // If value is passed by pointer we have address passed instead of the value
1482 // itself.
1483 if (VA.getLocInfo() == CCValAssign::Indirect)
1484 ValVT = VA.getLocVT();
1485 else
1486 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001487
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001488 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001489 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001490 // In case of tail call optimization mark all arguments mutable. Since they
1491 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001492 if (Flags.isByVal()) {
1493 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
1494 VA.getLocMemOffset(), isImmutable, false);
1495 return DAG.getFrameIndex(FI, getPointerTy());
1496 } else {
1497 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
1498 VA.getLocMemOffset(), isImmutable, false);
1499 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1500 return DAG.getLoad(ValVT, dl, Chain, FIN,
David Greene67c9d422010-02-15 16:53:33 +00001501 PseudoSourceValue::getFixedStack(FI), 0,
1502 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001503 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001504}
1505
Dan Gohman475871a2008-07-27 21:46:04 +00001506SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001507X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001508 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001509 bool isVarArg,
1510 const SmallVectorImpl<ISD::InputArg> &Ins,
1511 DebugLoc dl,
1512 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001513 SmallVectorImpl<SDValue> &InVals)
1514 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001515 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001516 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001517
Gordon Henriksen86737662008-01-05 16:56:59 +00001518 const Function* Fn = MF.getFunction();
1519 if (Fn->hasExternalLinkage() &&
1520 Subtarget->isTargetCygMing() &&
1521 Fn->getName() == "main")
1522 FuncInfo->setForceFramePointer(true);
1523
Evan Cheng1bc78042006-04-26 01:20:17 +00001524 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001525 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001526 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001527
Chris Lattner29689432010-03-11 00:22:57 +00001528 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1529 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001530
Chris Lattner638402b2007-02-28 07:00:42 +00001531 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001532 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001533 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1534 ArgLocs, *DAG.getContext());
1535 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001536
Chris Lattnerf39f7712007-02-28 05:46:49 +00001537 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001538 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001539 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1540 CCValAssign &VA = ArgLocs[i];
1541 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1542 // places.
1543 assert(VA.getValNo() != LastVal &&
1544 "Don't support value assigned to multiple locs yet");
1545 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001546
Chris Lattnerf39f7712007-02-28 05:46:49 +00001547 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001548 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001549 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001550 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001551 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001552 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001553 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001554 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001555 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001556 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001557 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001558 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001559 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001560 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1561 RC = X86::VR64RegisterClass;
1562 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001563 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001564
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001565 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001566 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001567
Chris Lattnerf39f7712007-02-28 05:46:49 +00001568 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1569 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1570 // right size.
1571 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001572 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001573 DAG.getValueType(VA.getValVT()));
1574 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001575 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001576 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001577 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001578 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001579
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001580 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001581 // Handle MMX values passed in XMM regs.
1582 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001583 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1584 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001585 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1586 } else
1587 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001588 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001589 } else {
1590 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001591 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001592 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001593
1594 // If value is passed via pointer - do a load.
1595 if (VA.getLocInfo() == CCValAssign::Indirect)
David Greene67c9d422010-02-15 16:53:33 +00001596 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0,
1597 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001598
Dan Gohman98ca4f22009-08-05 01:29:28 +00001599 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001600 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001601
Dan Gohman61a92132008-04-21 23:59:07 +00001602 // The x86-64 ABI for returning structs by value requires that we copy
1603 // the sret argument into %rax for the return. Save the argument into
1604 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001605 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001606 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1607 unsigned Reg = FuncInfo->getSRetReturnReg();
1608 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001609 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001610 FuncInfo->setSRetReturnReg(Reg);
1611 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001612 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001613 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001614 }
1615
Chris Lattnerf39f7712007-02-28 05:46:49 +00001616 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001617 // Align stack specially for tail calls.
1618 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001619 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001620
Evan Cheng1bc78042006-04-26 01:20:17 +00001621 // If the function takes variable number of arguments, make a frame index for
1622 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001623 if (isVarArg) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001624 if (Is64Bit || CallConv != CallingConv::X86_FastCall) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001625 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,
1626 true, false));
Gordon Henriksen86737662008-01-05 16:56:59 +00001627 }
1628 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001629 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1630
1631 // FIXME: We should really autogenerate these arrays
1632 static const unsigned GPR64ArgRegsWin64[] = {
1633 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001634 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001635 static const unsigned XMMArgRegsWin64[] = {
1636 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1637 };
1638 static const unsigned GPR64ArgRegs64Bit[] = {
1639 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1640 };
1641 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001642 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1643 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1644 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001645 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1646
1647 if (IsWin64) {
1648 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1649 GPR64ArgRegs = GPR64ArgRegsWin64;
1650 XMMArgRegs = XMMArgRegsWin64;
1651 } else {
1652 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1653 GPR64ArgRegs = GPR64ArgRegs64Bit;
1654 XMMArgRegs = XMMArgRegs64Bit;
1655 }
1656 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1657 TotalNumIntRegs);
1658 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1659 TotalNumXMMRegs);
1660
Devang Patel578efa92009-06-05 21:57:13 +00001661 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001662 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001663 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001664 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001665 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001666 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001667 // Kernel mode asks for SSE to be disabled, so don't push them
1668 // on the stack.
1669 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001670
Gordon Henriksen86737662008-01-05 16:56:59 +00001671 // For X86-64, if there are vararg parameters that are passed via
1672 // registers, then we must store them to their spots on the stack so they
1673 // may be loaded by deferencing the result of va_next.
Dan Gohman1e93df62010-04-17 14:41:14 +00001674 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1675 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1676 FuncInfo->setRegSaveFrameIndex(
1677 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
1678 false));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001679
Gordon Henriksen86737662008-01-05 16:56:59 +00001680 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001681 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001682 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1683 getPointerTy());
1684 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001685 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001686 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1687 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001688 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1689 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001690 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001691 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001692 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohman1e93df62010-04-17 14:41:14 +00001693 PseudoSourceValue::getFixedStack(
1694 FuncInfo->getRegSaveFrameIndex()),
David Greene67c9d422010-02-15 16:53:33 +00001695 Offset, false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001696 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001697 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001698 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001699
Dan Gohmanface41a2009-08-16 21:24:25 +00001700 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1701 // Now store the XMM (fp + vector) parameter registers.
1702 SmallVector<SDValue, 11> SaveXMMOps;
1703 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001704
Dan Gohmanface41a2009-08-16 21:24:25 +00001705 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1706 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1707 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001708
Dan Gohman1e93df62010-04-17 14:41:14 +00001709 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1710 FuncInfo->getRegSaveFrameIndex()));
1711 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1712 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001713
Dan Gohmanface41a2009-08-16 21:24:25 +00001714 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1715 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1716 X86::VR128RegisterClass);
1717 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1718 SaveXMMOps.push_back(Val);
1719 }
1720 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1721 MVT::Other,
1722 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001723 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001724
1725 if (!MemOps.empty())
1726 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1727 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001728 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001729 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001730
Gordon Henriksen86737662008-01-05 16:56:59 +00001731 // Some CCs need callee pop.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001732 if (IsCalleePop(isVarArg, CallConv)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001733 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001734 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00001735 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001736 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001737 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00001738 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001739 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001740
Gordon Henriksen86737662008-01-05 16:56:59 +00001741 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001742 // RegSaveFrameIndex is X86-64 only.
1743 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001744 if (CallConv == CallingConv::X86_FastCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00001745 // fastcc functions can't have varargs.
1746 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00001747 }
Evan Cheng25caf632006-05-23 21:06:34 +00001748
Dan Gohman98ca4f22009-08-05 01:29:28 +00001749 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001750}
1751
Dan Gohman475871a2008-07-27 21:46:04 +00001752SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001753X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1754 SDValue StackPtr, SDValue Arg,
1755 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001756 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001757 ISD::ArgFlagsTy Flags) const {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001758 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001759 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001760 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001761 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001762 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001763 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001764 }
Dale Johannesenace16102009-02-03 19:33:06 +00001765 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene67c9d422010-02-15 16:53:33 +00001766 PseudoSourceValue::getStack(), LocMemOffset,
1767 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001768}
1769
Bill Wendling64e87322009-01-16 19:25:27 +00001770/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001771/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001772SDValue
1773X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001774 SDValue &OutRetAddr, SDValue Chain,
1775 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00001776 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001777 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001778 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001779 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001780
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001781 // Load the "old" Return address.
David Greene67c9d422010-02-15 16:53:33 +00001782 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001783 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001784}
1785
1786/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1787/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001788static SDValue
1789EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001790 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001791 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001792 // Store the return address to the appropriate stack slot.
1793 if (!FPDiff) return Chain;
1794 // Calculate the new stack slot for the return address.
1795 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001796 int NewReturnAddrFI =
Arnold Schwaighofer92652752010-02-22 16:18:09 +00001797 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001798 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001799 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001800 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
David Greene67c9d422010-02-15 16:53:33 +00001801 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0,
1802 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001803 return Chain;
1804}
1805
Dan Gohman98ca4f22009-08-05 01:29:28 +00001806SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001807X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001808 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001809 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001810 const SmallVectorImpl<ISD::OutputArg> &Outs,
1811 const SmallVectorImpl<ISD::InputArg> &Ins,
1812 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001813 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001814 MachineFunction &MF = DAG.getMachineFunction();
1815 bool Is64Bit = Subtarget->is64Bit();
1816 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001817 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001818
Evan Cheng5f941932010-02-05 02:21:12 +00001819 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001820 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001821 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1822 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Evan Cheng022d9e12010-02-02 23:55:14 +00001823 Outs, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001824
1825 // Sibcalls are automatically detected tailcalls which do not require
1826 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001827 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001828 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001829
1830 if (isTailCall)
1831 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001832 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001833
Chris Lattner29689432010-03-11 00:22:57 +00001834 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1835 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001836
Chris Lattner638402b2007-02-28 07:00:42 +00001837 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001838 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001839 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1840 ArgLocs, *DAG.getContext());
1841 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001842
Chris Lattner423c5f42007-02-28 05:31:48 +00001843 // Get a count of how many bytes are to be pushed on the stack.
1844 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001845 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001846 // This is a sibcall. The memory operands are available in caller's
1847 // own caller's stack.
1848 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00001849 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00001850 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001851
Gordon Henriksen86737662008-01-05 16:56:59 +00001852 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001853 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001854 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001855 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001856 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1857 FPDiff = NumBytesCallerPushed - NumBytes;
1858
1859 // Set the delta of movement of the returnaddr stackslot.
1860 // But only set if delta is greater than previous delta.
1861 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1862 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1863 }
1864
Evan Chengf22f9b32010-02-06 03:28:46 +00001865 if (!IsSibcall)
1866 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001867
Dan Gohman475871a2008-07-27 21:46:04 +00001868 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001869 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00001870 if (isTailCall && FPDiff)
1871 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1872 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001873
Dan Gohman475871a2008-07-27 21:46:04 +00001874 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1875 SmallVector<SDValue, 8> MemOpChains;
1876 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001877
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001878 // Walk the register/memloc assignments, inserting copies/loads. In the case
1879 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001880 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1881 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001882 EVT RegVT = VA.getLocVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001883 SDValue Arg = Outs[i].Val;
1884 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001885 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001886
Chris Lattner423c5f42007-02-28 05:31:48 +00001887 // Promote the value if needed.
1888 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001889 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001890 case CCValAssign::Full: break;
1891 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001892 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001893 break;
1894 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001895 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001896 break;
1897 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001898 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1899 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001900 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1901 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1902 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001903 } else
1904 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1905 break;
1906 case CCValAssign::BCvt:
1907 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001908 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001909 case CCValAssign::Indirect: {
1910 // Store the argument.
1911 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001912 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001913 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
David Greene67c9d422010-02-15 16:53:33 +00001914 PseudoSourceValue::getFixedStack(FI), 0,
1915 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001916 Arg = SpillSlot;
1917 break;
1918 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001919 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001920
Chris Lattner423c5f42007-02-28 05:31:48 +00001921 if (VA.isRegLoc()) {
1922 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Evan Chengf22f9b32010-02-06 03:28:46 +00001923 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00001924 assert(VA.isMemLoc());
1925 if (StackPtr.getNode() == 0)
1926 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
1927 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1928 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001929 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001930 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001931
Evan Cheng32fe1032006-05-25 00:59:30 +00001932 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001933 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001934 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001935
Evan Cheng347d5f72006-04-28 21:29:37 +00001936 // Build a sequence of copy-to-reg nodes chained together with token chain
1937 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001938 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001939 // Tail call byval lowering might overwrite argument registers so in case of
1940 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001941 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001942 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001943 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001944 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001945 InFlag = Chain.getValue(1);
1946 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001947
Chris Lattner88e1fd52009-07-09 04:24:46 +00001948 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001949 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1950 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001951 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001952 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1953 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001954 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001955 InFlag);
1956 InFlag = Chain.getValue(1);
1957 } else {
1958 // If we are tail calling and generating PIC/GOT style code load the
1959 // address of the callee into ECX. The value in ecx is used as target of
1960 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1961 // for tail calls on PIC/GOT architectures. Normally we would just put the
1962 // address of GOT into ebx and then call target@PLT. But for tail calls
1963 // ebx would be restored (since ebx is callee saved) before jumping to the
1964 // target@PLT.
1965
1966 // Note: The actual moving to ECX is done further down.
1967 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1968 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1969 !G->getGlobal()->hasProtectedVisibility())
1970 Callee = LowerGlobalAddress(Callee, DAG);
1971 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001972 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001973 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001974 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001975
Gordon Henriksen86737662008-01-05 16:56:59 +00001976 if (Is64Bit && isVarArg) {
1977 // From AMD64 ABI document:
1978 // For calls that may call functions that use varargs or stdargs
1979 // (prototype-less calls or calls to functions containing ellipsis (...) in
1980 // the declaration) %al is used as hidden argument to specify the number
1981 // of SSE registers used. The contents of %al do not need to match exactly
1982 // the number of registers, but must be an ubound on the number of SSE
1983 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001984
1985 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001986 // Count the number of XMM registers allocated.
1987 static const unsigned XMMArgRegs[] = {
1988 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1989 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1990 };
1991 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001992 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001993 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001994
Dale Johannesendd64c412009-02-04 00:33:20 +00001995 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00001996 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001997 InFlag = Chain.getValue(1);
1998 }
1999
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002000
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002001 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002002 if (isTailCall) {
2003 // Force all the incoming stack arguments to be loaded from the stack
2004 // before any new outgoing arguments are stored to the stack, because the
2005 // outgoing stack slots may alias the incoming argument stack slots, and
2006 // the alias isn't otherwise explicit. This is slightly more conservative
2007 // than necessary, because it means that each store effectively depends
2008 // on every argument instead of just those arguments it would clobber.
2009 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2010
Dan Gohman475871a2008-07-27 21:46:04 +00002011 SmallVector<SDValue, 8> MemOpChains2;
2012 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002013 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002014 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002015 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002016 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002017 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2018 CCValAssign &VA = ArgLocs[i];
2019 if (VA.isRegLoc())
2020 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002021 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002022 SDValue Arg = Outs[i].Val;
2023 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002024 // Create frame index.
2025 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002026 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
David Greene3f2bf852009-11-12 20:49:22 +00002027 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true, false);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002028 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002029
Duncan Sands276dcbd2008-03-21 09:14:45 +00002030 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002031 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002032 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002033 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002034 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002035 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002036 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002037
Dan Gohman98ca4f22009-08-05 01:29:28 +00002038 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2039 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002040 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002041 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002042 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002043 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002044 DAG.getStore(ArgChain, dl, Arg, FIN,
David Greene67c9d422010-02-15 16:53:33 +00002045 PseudoSourceValue::getFixedStack(FI), 0,
2046 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002047 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002048 }
2049 }
2050
2051 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002052 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002053 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002054
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002055 // Copy arguments to their registers.
2056 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002057 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002058 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002059 InFlag = Chain.getValue(1);
2060 }
Dan Gohman475871a2008-07-27 21:46:04 +00002061 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002062
Gordon Henriksen86737662008-01-05 16:56:59 +00002063 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002064 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002065 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002066 }
2067
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002068 bool WasGlobalOrExternal = false;
2069 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2070 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2071 // In the 64-bit large code model, we have to make all calls
2072 // through a register, since the call instruction's 32-bit
2073 // pc-relative offset may not be large enough to hold the whole
2074 // address.
2075 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2076 WasGlobalOrExternal = true;
2077 // If the callee is a GlobalAddress node (quite common, every direct call
2078 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2079 // it.
2080
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002081 // We should use extra load for direct calls to dllimported functions in
2082 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002083 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002084 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002085 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002086
Chris Lattner48a7d022009-07-09 05:02:21 +00002087 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2088 // external symbols most go through the PLT in PIC mode. If the symbol
2089 // has hidden or protected visibility, or if it is static or local, then
2090 // we don't need to use the PLT - we can directly call it.
2091 if (Subtarget->isTargetELF() &&
2092 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002093 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002094 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002095 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002096 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2097 Subtarget->getDarwinVers() < 9) {
2098 // PC-relative references to external symbols should go through $stub,
2099 // unless we're building with the leopard linker or later, which
2100 // automatically synthesizes these stubs.
2101 OpFlags = X86II::MO_DARWIN_STUB;
2102 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002103
Chris Lattner74e726e2009-07-09 05:27:35 +00002104 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002105 G->getOffset(), OpFlags);
2106 }
Bill Wendling056292f2008-09-16 21:48:12 +00002107 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002108 WasGlobalOrExternal = true;
Chris Lattner48a7d022009-07-09 05:02:21 +00002109 unsigned char OpFlags = 0;
2110
2111 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2112 // symbols should go through the PLT.
2113 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002114 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002115 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002116 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002117 Subtarget->getDarwinVers() < 9) {
2118 // PC-relative references to external symbols should go through $stub,
2119 // unless we're building with the leopard linker or later, which
2120 // automatically synthesizes these stubs.
2121 OpFlags = X86II::MO_DARWIN_STUB;
2122 }
Eric Christopherfd179292009-08-27 18:07:15 +00002123
Chris Lattner48a7d022009-07-09 05:02:21 +00002124 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2125 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002126 }
2127
Chris Lattnerd96d0722007-02-25 06:40:16 +00002128 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002129 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002130 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002131
Evan Chengf22f9b32010-02-06 03:28:46 +00002132 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002133 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2134 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002135 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002136 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002137
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002138 Ops.push_back(Chain);
2139 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002140
Dan Gohman98ca4f22009-08-05 01:29:28 +00002141 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002142 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002143
Gordon Henriksen86737662008-01-05 16:56:59 +00002144 // Add argument registers to the end of the list so that they are known live
2145 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002146 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2147 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2148 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002149
Evan Cheng586ccac2008-03-18 23:36:35 +00002150 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002151 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002152 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2153
2154 // Add an implicit use of AL for x86 vararg functions.
2155 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002156 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002157
Gabor Greifba36cb52008-08-28 21:40:38 +00002158 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002159 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002160
Dan Gohman98ca4f22009-08-05 01:29:28 +00002161 if (isTailCall) {
2162 // If this is the first return lowered for this function, add the regs
2163 // to the liveout set for the function.
2164 if (MF.getRegInfo().liveout_empty()) {
2165 SmallVector<CCValAssign, 16> RVLocs;
2166 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2167 *DAG.getContext());
2168 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2169 for (unsigned i = 0; i != RVLocs.size(); ++i)
2170 if (RVLocs[i].isRegLoc())
2171 MF.getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2172 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002173 return DAG.getNode(X86ISD::TC_RETURN, dl,
2174 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002175 }
2176
Dale Johannesenace16102009-02-03 19:33:06 +00002177 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002178 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002179
Chris Lattner2d297092006-05-23 18:50:38 +00002180 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002181 unsigned NumBytesForCalleeToPush;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002182 if (IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002183 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002184 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002185 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002186 // pops the hidden struct pointer, so we have to push it back.
2187 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002188 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002189 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002190 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002191
Gordon Henriksenae636f82008-01-03 16:47:34 +00002192 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002193 if (!IsSibcall) {
2194 Chain = DAG.getCALLSEQ_END(Chain,
2195 DAG.getIntPtrConstant(NumBytes, true),
2196 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2197 true),
2198 InFlag);
2199 InFlag = Chain.getValue(1);
2200 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002201
Chris Lattner3085e152007-02-25 08:59:22 +00002202 // Handle result values, copying them out of physregs into vregs that we
2203 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002204 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2205 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002206}
2207
Evan Cheng25ab6902006-09-08 06:48:29 +00002208
2209//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002210// Fast Calling Convention (tail call) implementation
2211//===----------------------------------------------------------------------===//
2212
2213// Like std call, callee cleans arguments, convention except that ECX is
2214// reserved for storing the tail called function address. Only 2 registers are
2215// free for argument passing (inreg). Tail call optimization is performed
2216// provided:
2217// * tailcallopt is enabled
2218// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002219// On X86_64 architecture with GOT-style position independent code only local
2220// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002221// To keep the stack aligned according to platform abi the function
2222// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2223// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002224// If a tail called function callee has more arguments than the caller the
2225// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002226// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002227// original REtADDR, but before the saved framepointer or the spilled registers
2228// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2229// stack layout:
2230// arg1
2231// arg2
2232// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002233// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002234// move area ]
2235// (possible EBP)
2236// ESI
2237// EDI
2238// local1 ..
2239
2240/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2241/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002242unsigned
2243X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2244 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002245 MachineFunction &MF = DAG.getMachineFunction();
2246 const TargetMachine &TM = MF.getTarget();
2247 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2248 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002249 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002250 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002251 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002252 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2253 // Number smaller than 12 so just add the difference.
2254 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2255 } else {
2256 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002257 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002258 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002259 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002260 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002261}
2262
Evan Cheng5f941932010-02-05 02:21:12 +00002263/// MatchingStackOffset - Return true if the given stack call argument is
2264/// already available in the same position (relatively) of the caller's
2265/// incoming argument stack.
2266static
2267bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2268 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2269 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002270 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2271 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002272 if (Arg.getOpcode() == ISD::CopyFromReg) {
2273 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2274 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2275 return false;
2276 MachineInstr *Def = MRI->getVRegDef(VR);
2277 if (!Def)
2278 return false;
2279 if (!Flags.isByVal()) {
2280 if (!TII->isLoadFromStackSlot(Def, FI))
2281 return false;
2282 } else {
2283 unsigned Opcode = Def->getOpcode();
2284 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2285 Def->getOperand(1).isFI()) {
2286 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002287 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002288 } else
2289 return false;
2290 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002291 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2292 if (Flags.isByVal())
2293 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002294 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002295 // define @foo(%struct.X* %A) {
2296 // tail call @bar(%struct.X* byval %A)
2297 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002298 return false;
2299 SDValue Ptr = Ld->getBasePtr();
2300 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2301 if (!FINode)
2302 return false;
2303 FI = FINode->getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002304 } else
2305 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002306
Evan Cheng4cae1332010-03-05 08:38:04 +00002307 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002308 if (!MFI->isFixedObjectIndex(FI))
2309 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002310 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002311}
2312
Dan Gohman98ca4f22009-08-05 01:29:28 +00002313/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2314/// for tail call optimization. Targets which want to do tail call
2315/// optimization should implement this function.
2316bool
2317X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002318 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002319 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002320 bool isCalleeStructRet,
2321 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002322 const SmallVectorImpl<ISD::OutputArg> &Outs,
2323 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002324 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002325 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002326 CalleeCC != CallingConv::C)
2327 return false;
2328
Evan Cheng7096ae42010-01-29 06:45:59 +00002329 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002330 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002331 const Function *CallerF = DAG.getMachineFunction().getFunction();
Dan Gohman1797ed52010-02-08 20:27:50 +00002332 if (GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00002333 if (IsTailCallConvention(CalleeCC) &&
Evan Cheng843bd692010-01-31 06:44:49 +00002334 CallerF->getCallingConv() == CalleeCC)
2335 return true;
2336 return false;
2337 }
2338
Evan Chengb2c92902010-02-02 02:22:50 +00002339 // Look for obvious safe cases to perform tail call optimization that does not
2340 // requite ABI changes. This is what gcc calls sibcall.
2341
Evan Cheng2c12cb42010-03-26 16:26:03 +00002342 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2343 // emit a special epilogue.
2344 if (RegInfo->needsStackRealignment(MF))
2345 return false;
2346
Evan Cheng3c262ee2010-03-26 02:13:13 +00002347 // Do not sibcall optimize vararg calls unless the call site is not passing any
2348 // arguments.
2349 if (isVarArg && !Outs.empty())
Evan Cheng843bd692010-01-31 06:44:49 +00002350 return false;
2351
Evan Chenga375d472010-03-15 18:54:48 +00002352 // Also avoid sibcall optimization if either caller or callee uses struct
2353 // return semantics.
2354 if (isCalleeStructRet || isCallerStructRet)
2355 return false;
2356
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002357 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2358 // Therefore if it's not used by the call it is not safe to optimize this into
2359 // a sibcall.
2360 bool Unused = false;
2361 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2362 if (!Ins[i].Used) {
2363 Unused = true;
2364 break;
2365 }
2366 }
2367 if (Unused) {
2368 SmallVector<CCValAssign, 16> RVLocs;
2369 CCState CCInfo(CalleeCC, false, getTargetMachine(),
2370 RVLocs, *DAG.getContext());
2371 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2372 for (unsigned i = 0; i != RVLocs.size(); ++i) {
2373 CCValAssign &VA = RVLocs[i];
2374 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2375 return false;
2376 }
2377 }
2378
Evan Chenga6bff982010-01-30 01:22:00 +00002379 // If the callee takes no arguments then go on to check the results of the
2380 // call.
2381 if (!Outs.empty()) {
2382 // Check if stack adjustment is needed. For now, do not do this if any
2383 // argument is passed on the stack.
2384 SmallVector<CCValAssign, 16> ArgLocs;
2385 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2386 ArgLocs, *DAG.getContext());
2387 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengb2c92902010-02-02 02:22:50 +00002388 if (CCInfo.getNextStackOffset()) {
2389 MachineFunction &MF = DAG.getMachineFunction();
2390 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2391 return false;
2392 if (Subtarget->isTargetWin64())
2393 // Win64 ABI has additional complications.
2394 return false;
2395
2396 // Check if the arguments are already laid out in the right way as
2397 // the caller's fixed stack objects.
2398 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002399 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2400 const X86InstrInfo *TII =
2401 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002402 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2403 CCValAssign &VA = ArgLocs[i];
2404 EVT RegVT = VA.getLocVT();
2405 SDValue Arg = Outs[i].Val;
2406 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002407 if (VA.getLocInfo() == CCValAssign::Indirect)
2408 return false;
2409 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002410 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2411 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002412 return false;
2413 }
2414 }
2415 }
Evan Chenga6bff982010-01-30 01:22:00 +00002416 }
Evan Chengb1712452010-01-27 06:25:16 +00002417
Evan Cheng86809cc2010-02-03 03:28:02 +00002418 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002419}
2420
Dan Gohman3df24e62008-09-03 23:12:08 +00002421FastISel *
Chris Lattnered3a8062010-04-05 06:05:26 +00002422X86TargetLowering::createFastISel(MachineFunction &mf,
Evan Chengddc419c2010-01-26 19:04:47 +00002423 DenseMap<const Value *, unsigned> &vm,
2424 DenseMap<const BasicBlock*, MachineBasicBlock*> &bm,
2425 DenseMap<const AllocaInst *, int> &am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002426#ifndef NDEBUG
Dan Gohman25208642010-04-14 19:53:31 +00002427 , SmallSet<const Instruction *, 8> &cil
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002428#endif
Dan Gohmand858e902010-04-17 15:26:15 +00002429 ) const {
Chris Lattnered3a8062010-04-05 06:05:26 +00002430 return X86::createFastISel(mf, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002431#ifndef NDEBUG
2432 , cil
2433#endif
2434 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002435}
2436
2437
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002438//===----------------------------------------------------------------------===//
2439// Other Lowering Hooks
2440//===----------------------------------------------------------------------===//
2441
2442
Dan Gohmand858e902010-04-17 15:26:15 +00002443SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002444 MachineFunction &MF = DAG.getMachineFunction();
2445 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2446 int ReturnAddrIndex = FuncInfo->getRAIndex();
2447
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002448 if (ReturnAddrIndex == 0) {
2449 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002450 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002451 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Arnold Schwaighofer92652752010-02-22 16:18:09 +00002452 false, false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002453 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002454 }
2455
Evan Cheng25ab6902006-09-08 06:48:29 +00002456 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002457}
2458
2459
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002460bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2461 bool hasSymbolicDisplacement) {
2462 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002463 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002464 return false;
2465
2466 // If we don't have a symbolic displacement - we don't have any extra
2467 // restrictions.
2468 if (!hasSymbolicDisplacement)
2469 return true;
2470
2471 // FIXME: Some tweaks might be needed for medium code model.
2472 if (M != CodeModel::Small && M != CodeModel::Kernel)
2473 return false;
2474
2475 // For small code model we assume that latest object is 16MB before end of 31
2476 // bits boundary. We may also accept pretty large negative constants knowing
2477 // that all objects are in the positive half of address space.
2478 if (M == CodeModel::Small && Offset < 16*1024*1024)
2479 return true;
2480
2481 // For kernel code model we know that all object resist in the negative half
2482 // of 32bits address space. We may not accept negative offsets, since they may
2483 // be just off and we may accept pretty large positive ones.
2484 if (M == CodeModel::Kernel && Offset > 0)
2485 return true;
2486
2487 return false;
2488}
2489
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002490/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2491/// specific condition code, returning the condition code and the LHS/RHS of the
2492/// comparison to make.
2493static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2494 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002495 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002496 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2497 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2498 // X > -1 -> X == 0, jump !sign.
2499 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002500 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002501 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2502 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002503 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002504 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002505 // X < 1 -> X <= 0
2506 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002507 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002508 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002509 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002510
Evan Chengd9558e02006-01-06 00:43:03 +00002511 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002512 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002513 case ISD::SETEQ: return X86::COND_E;
2514 case ISD::SETGT: return X86::COND_G;
2515 case ISD::SETGE: return X86::COND_GE;
2516 case ISD::SETLT: return X86::COND_L;
2517 case ISD::SETLE: return X86::COND_LE;
2518 case ISD::SETNE: return X86::COND_NE;
2519 case ISD::SETULT: return X86::COND_B;
2520 case ISD::SETUGT: return X86::COND_A;
2521 case ISD::SETULE: return X86::COND_BE;
2522 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002523 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002524 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002525
Chris Lattner4c78e022008-12-23 23:42:27 +00002526 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002527
Chris Lattner4c78e022008-12-23 23:42:27 +00002528 // If LHS is a foldable load, but RHS is not, flip the condition.
2529 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2530 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2531 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2532 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002533 }
2534
Chris Lattner4c78e022008-12-23 23:42:27 +00002535 switch (SetCCOpcode) {
2536 default: break;
2537 case ISD::SETOLT:
2538 case ISD::SETOLE:
2539 case ISD::SETUGT:
2540 case ISD::SETUGE:
2541 std::swap(LHS, RHS);
2542 break;
2543 }
2544
2545 // On a floating point condition, the flags are set as follows:
2546 // ZF PF CF op
2547 // 0 | 0 | 0 | X > Y
2548 // 0 | 0 | 1 | X < Y
2549 // 1 | 0 | 0 | X == Y
2550 // 1 | 1 | 1 | unordered
2551 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002552 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002553 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002554 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002555 case ISD::SETOLT: // flipped
2556 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002557 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002558 case ISD::SETOLE: // flipped
2559 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002560 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002561 case ISD::SETUGT: // flipped
2562 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002563 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002564 case ISD::SETUGE: // flipped
2565 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002566 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002567 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002568 case ISD::SETNE: return X86::COND_NE;
2569 case ISD::SETUO: return X86::COND_P;
2570 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002571 case ISD::SETOEQ:
2572 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002573 }
Evan Chengd9558e02006-01-06 00:43:03 +00002574}
2575
Evan Cheng4a460802006-01-11 00:33:36 +00002576/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2577/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002578/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002579static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002580 switch (X86CC) {
2581 default:
2582 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002583 case X86::COND_B:
2584 case X86::COND_BE:
2585 case X86::COND_E:
2586 case X86::COND_P:
2587 case X86::COND_A:
2588 case X86::COND_AE:
2589 case X86::COND_NE:
2590 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002591 return true;
2592 }
2593}
2594
Evan Chengeb2f9692009-10-27 19:56:55 +00002595/// isFPImmLegal - Returns true if the target can instruction select the
2596/// specified FP immediate natively. If false, the legalizer will
2597/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002598bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002599 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2600 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2601 return true;
2602 }
2603 return false;
2604}
2605
Nate Begeman9008ca62009-04-27 18:41:29 +00002606/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2607/// the specified range (L, H].
2608static bool isUndefOrInRange(int Val, int Low, int Hi) {
2609 return (Val < 0) || (Val >= Low && Val < Hi);
2610}
2611
2612/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2613/// specified value.
2614static bool isUndefOrEqual(int Val, int CmpVal) {
2615 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002616 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002617 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002618}
2619
Nate Begeman9008ca62009-04-27 18:41:29 +00002620/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2621/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2622/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002623static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002624 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002625 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002626 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002627 return (Mask[0] < 2 && Mask[1] < 2);
2628 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002629}
2630
Nate Begeman9008ca62009-04-27 18:41:29 +00002631bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002632 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002633 N->getMask(M);
2634 return ::isPSHUFDMask(M, N->getValueType(0));
2635}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002636
Nate Begeman9008ca62009-04-27 18:41:29 +00002637/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2638/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002639static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002640 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002641 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002642
Nate Begeman9008ca62009-04-27 18:41:29 +00002643 // Lower quadword copied in order or undef.
2644 for (int i = 0; i != 4; ++i)
2645 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002646 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002647
Evan Cheng506d3df2006-03-29 23:07:14 +00002648 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002649 for (int i = 4; i != 8; ++i)
2650 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002651 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002652
Evan Cheng506d3df2006-03-29 23:07:14 +00002653 return true;
2654}
2655
Nate Begeman9008ca62009-04-27 18:41:29 +00002656bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002657 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002658 N->getMask(M);
2659 return ::isPSHUFHWMask(M, N->getValueType(0));
2660}
Evan Cheng506d3df2006-03-29 23:07:14 +00002661
Nate Begeman9008ca62009-04-27 18:41:29 +00002662/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2663/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002664static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002665 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002666 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002667
Rafael Espindola15684b22009-04-24 12:40:33 +00002668 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002669 for (int i = 4; i != 8; ++i)
2670 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002671 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002672
Rafael Espindola15684b22009-04-24 12:40:33 +00002673 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002674 for (int i = 0; i != 4; ++i)
2675 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002676 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002677
Rafael Espindola15684b22009-04-24 12:40:33 +00002678 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002679}
2680
Nate Begeman9008ca62009-04-27 18:41:29 +00002681bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002682 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002683 N->getMask(M);
2684 return ::isPSHUFLWMask(M, N->getValueType(0));
2685}
2686
Nate Begemana09008b2009-10-19 02:17:23 +00002687/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2688/// is suitable for input to PALIGNR.
2689static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2690 bool hasSSSE3) {
2691 int i, e = VT.getVectorNumElements();
2692
2693 // Do not handle v2i64 / v2f64 shuffles with palignr.
2694 if (e < 4 || !hasSSSE3)
2695 return false;
2696
2697 for (i = 0; i != e; ++i)
2698 if (Mask[i] >= 0)
2699 break;
2700
2701 // All undef, not a palignr.
2702 if (i == e)
2703 return false;
2704
2705 // Determine if it's ok to perform a palignr with only the LHS, since we
2706 // don't have access to the actual shuffle elements to see if RHS is undef.
2707 bool Unary = Mask[i] < (int)e;
2708 bool NeedsUnary = false;
2709
2710 int s = Mask[i] - i;
2711
2712 // Check the rest of the elements to see if they are consecutive.
2713 for (++i; i != e; ++i) {
2714 int m = Mask[i];
2715 if (m < 0)
2716 continue;
2717
2718 Unary = Unary && (m < (int)e);
2719 NeedsUnary = NeedsUnary || (m < s);
2720
2721 if (NeedsUnary && !Unary)
2722 return false;
2723 if (Unary && m != ((s+i) & (e-1)))
2724 return false;
2725 if (!Unary && m != (s+i))
2726 return false;
2727 }
2728 return true;
2729}
2730
2731bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2732 SmallVector<int, 8> M;
2733 N->getMask(M);
2734 return ::isPALIGNRMask(M, N->getValueType(0), true);
2735}
2736
Evan Cheng14aed5e2006-03-24 01:18:28 +00002737/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2738/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002739static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002740 int NumElems = VT.getVectorNumElements();
2741 if (NumElems != 2 && NumElems != 4)
2742 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002743
Nate Begeman9008ca62009-04-27 18:41:29 +00002744 int Half = NumElems / 2;
2745 for (int i = 0; i < Half; ++i)
2746 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002747 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002748 for (int i = Half; i < NumElems; ++i)
2749 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002750 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002751
Evan Cheng14aed5e2006-03-24 01:18:28 +00002752 return true;
2753}
2754
Nate Begeman9008ca62009-04-27 18:41:29 +00002755bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2756 SmallVector<int, 8> M;
2757 N->getMask(M);
2758 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002759}
2760
Evan Cheng213d2cf2007-05-17 18:45:50 +00002761/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002762/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2763/// half elements to come from vector 1 (which would equal the dest.) and
2764/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002765static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002766 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002767
2768 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002769 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002770
Nate Begeman9008ca62009-04-27 18:41:29 +00002771 int Half = NumElems / 2;
2772 for (int i = 0; i < Half; ++i)
2773 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002774 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002775 for (int i = Half; i < NumElems; ++i)
2776 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002777 return false;
2778 return true;
2779}
2780
Nate Begeman9008ca62009-04-27 18:41:29 +00002781static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2782 SmallVector<int, 8> M;
2783 N->getMask(M);
2784 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002785}
2786
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002787/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2788/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002789bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2790 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002791 return false;
2792
Evan Cheng2064a2b2006-03-28 06:50:32 +00002793 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002794 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2795 isUndefOrEqual(N->getMaskElt(1), 7) &&
2796 isUndefOrEqual(N->getMaskElt(2), 2) &&
2797 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002798}
2799
Nate Begeman0b10b912009-11-07 23:17:15 +00002800/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2801/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2802/// <2, 3, 2, 3>
2803bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2804 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2805
2806 if (NumElems != 4)
2807 return false;
2808
2809 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2810 isUndefOrEqual(N->getMaskElt(1), 3) &&
2811 isUndefOrEqual(N->getMaskElt(2), 2) &&
2812 isUndefOrEqual(N->getMaskElt(3), 3);
2813}
2814
Evan Cheng5ced1d82006-04-06 23:23:56 +00002815/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2816/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002817bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2818 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002819
Evan Cheng5ced1d82006-04-06 23:23:56 +00002820 if (NumElems != 2 && NumElems != 4)
2821 return false;
2822
Evan Chengc5cdff22006-04-07 21:53:05 +00002823 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002824 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002825 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002826
Evan Chengc5cdff22006-04-07 21:53:05 +00002827 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002828 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002829 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002830
2831 return true;
2832}
2833
Nate Begeman0b10b912009-11-07 23:17:15 +00002834/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2835/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2836bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002837 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002838
Evan Cheng5ced1d82006-04-06 23:23:56 +00002839 if (NumElems != 2 && NumElems != 4)
2840 return false;
2841
Evan Chengc5cdff22006-04-07 21:53:05 +00002842 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002843 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002844 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002845
Nate Begeman9008ca62009-04-27 18:41:29 +00002846 for (unsigned i = 0; i < NumElems/2; ++i)
2847 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002848 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002849
2850 return true;
2851}
2852
Evan Cheng0038e592006-03-28 00:39:58 +00002853/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2854/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002855static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002856 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002857 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002858 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002859 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002860
Nate Begeman9008ca62009-04-27 18:41:29 +00002861 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2862 int BitI = Mask[i];
2863 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002864 if (!isUndefOrEqual(BitI, j))
2865 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002866 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002867 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002868 return false;
2869 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002870 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002871 return false;
2872 }
Evan Cheng0038e592006-03-28 00:39:58 +00002873 }
Evan Cheng0038e592006-03-28 00:39:58 +00002874 return true;
2875}
2876
Nate Begeman9008ca62009-04-27 18:41:29 +00002877bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2878 SmallVector<int, 8> M;
2879 N->getMask(M);
2880 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002881}
2882
Evan Cheng4fcb9222006-03-28 02:43:26 +00002883/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2884/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002885static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002886 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002887 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002888 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002889 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002890
Nate Begeman9008ca62009-04-27 18:41:29 +00002891 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2892 int BitI = Mask[i];
2893 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002894 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002895 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002896 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002897 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002898 return false;
2899 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002900 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002901 return false;
2902 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002903 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002904 return true;
2905}
2906
Nate Begeman9008ca62009-04-27 18:41:29 +00002907bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2908 SmallVector<int, 8> M;
2909 N->getMask(M);
2910 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002911}
2912
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002913/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2914/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2915/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002916static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002917 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002918 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002919 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002920
Nate Begeman9008ca62009-04-27 18:41:29 +00002921 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2922 int BitI = Mask[i];
2923 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002924 if (!isUndefOrEqual(BitI, j))
2925 return false;
2926 if (!isUndefOrEqual(BitI1, j))
2927 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002928 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002929 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002930}
2931
Nate Begeman9008ca62009-04-27 18:41:29 +00002932bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2933 SmallVector<int, 8> M;
2934 N->getMask(M);
2935 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2936}
2937
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002938/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2939/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2940/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002941static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002942 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002943 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2944 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002945
Nate Begeman9008ca62009-04-27 18:41:29 +00002946 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2947 int BitI = Mask[i];
2948 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002949 if (!isUndefOrEqual(BitI, j))
2950 return false;
2951 if (!isUndefOrEqual(BitI1, j))
2952 return false;
2953 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002954 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002955}
2956
Nate Begeman9008ca62009-04-27 18:41:29 +00002957bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2958 SmallVector<int, 8> M;
2959 N->getMask(M);
2960 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2961}
2962
Evan Cheng017dcc62006-04-21 01:05:10 +00002963/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2964/// specifies a shuffle of elements that is suitable for input to MOVSS,
2965/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00002966static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002967 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002968 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002969
2970 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002971
Nate Begeman9008ca62009-04-27 18:41:29 +00002972 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002973 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002974
Nate Begeman9008ca62009-04-27 18:41:29 +00002975 for (int i = 1; i < NumElts; ++i)
2976 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002977 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002978
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002979 return true;
2980}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002981
Nate Begeman9008ca62009-04-27 18:41:29 +00002982bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2983 SmallVector<int, 8> M;
2984 N->getMask(M);
2985 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002986}
2987
Evan Cheng017dcc62006-04-21 01:05:10 +00002988/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2989/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002990/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00002991static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002992 bool V2IsSplat = false, bool V2IsUndef = false) {
2993 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002994 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002995 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002996
Nate Begeman9008ca62009-04-27 18:41:29 +00002997 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002998 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002999
Nate Begeman9008ca62009-04-27 18:41:29 +00003000 for (int i = 1; i < NumOps; ++i)
3001 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3002 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3003 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003004 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003005
Evan Cheng39623da2006-04-20 08:58:49 +00003006 return true;
3007}
3008
Nate Begeman9008ca62009-04-27 18:41:29 +00003009static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003010 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003011 SmallVector<int, 8> M;
3012 N->getMask(M);
3013 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003014}
3015
Evan Chengd9539472006-04-14 21:59:03 +00003016/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3017/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003018bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
3019 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003020 return false;
3021
3022 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00003023 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003024 int Elt = N->getMaskElt(i);
3025 if (Elt >= 0 && Elt != 1)
3026 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00003027 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003028
3029 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003030 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003031 int Elt = N->getMaskElt(i);
3032 if (Elt >= 0 && Elt != 3)
3033 return false;
3034 if (Elt == 3)
3035 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003036 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003037 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00003038 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003039 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003040}
3041
3042/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3043/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003044bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
3045 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003046 return false;
3047
3048 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00003049 for (unsigned i = 0; i < 2; ++i)
3050 if (N->getMaskElt(i) > 0)
3051 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003052
3053 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003054 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003055 int Elt = N->getMaskElt(i);
3056 if (Elt >= 0 && Elt != 2)
3057 return false;
3058 if (Elt == 2)
3059 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003060 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003061 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003062 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003063}
3064
Evan Cheng0b457f02008-09-25 20:50:48 +00003065/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3066/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003067bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3068 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003069
Nate Begeman9008ca62009-04-27 18:41:29 +00003070 for (int i = 0; i < e; ++i)
3071 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003072 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003073 for (int i = 0; i < e; ++i)
3074 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003075 return false;
3076 return true;
3077}
3078
Evan Cheng63d33002006-03-22 08:01:21 +00003079/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003080/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003081unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003082 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3083 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3084
Evan Chengb9df0ca2006-03-22 02:53:00 +00003085 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3086 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003087 for (int i = 0; i < NumOperands; ++i) {
3088 int Val = SVOp->getMaskElt(NumOperands-i-1);
3089 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003090 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003091 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003092 if (i != NumOperands - 1)
3093 Mask <<= Shift;
3094 }
Evan Cheng63d33002006-03-22 08:01:21 +00003095 return Mask;
3096}
3097
Evan Cheng506d3df2006-03-29 23:07:14 +00003098/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003099/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003100unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003101 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003102 unsigned Mask = 0;
3103 // 8 nodes, but we only care about the last 4.
3104 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003105 int Val = SVOp->getMaskElt(i);
3106 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003107 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003108 if (i != 4)
3109 Mask <<= 2;
3110 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003111 return Mask;
3112}
3113
3114/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003115/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003116unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003117 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003118 unsigned Mask = 0;
3119 // 8 nodes, but we only care about the first 4.
3120 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003121 int Val = SVOp->getMaskElt(i);
3122 if (Val >= 0)
3123 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003124 if (i != 0)
3125 Mask <<= 2;
3126 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003127 return Mask;
3128}
3129
Nate Begemana09008b2009-10-19 02:17:23 +00003130/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3131/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3132unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3133 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3134 EVT VVT = N->getValueType(0);
3135 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3136 int Val = 0;
3137
3138 unsigned i, e;
3139 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3140 Val = SVOp->getMaskElt(i);
3141 if (Val >= 0)
3142 break;
3143 }
3144 return (Val - i) * EltSize;
3145}
3146
Evan Cheng37b73872009-07-30 08:33:02 +00003147/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3148/// constant +0.0.
3149bool X86::isZeroNode(SDValue Elt) {
3150 return ((isa<ConstantSDNode>(Elt) &&
3151 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
3152 (isa<ConstantFPSDNode>(Elt) &&
3153 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3154}
3155
Nate Begeman9008ca62009-04-27 18:41:29 +00003156/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3157/// their permute mask.
3158static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3159 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003160 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003161 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003162 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003163
Nate Begeman5a5ca152009-04-29 05:20:52 +00003164 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003165 int idx = SVOp->getMaskElt(i);
3166 if (idx < 0)
3167 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003168 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003169 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003170 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003171 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003172 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003173 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3174 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003175}
3176
Evan Cheng779ccea2007-12-07 21:30:01 +00003177/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3178/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003179static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003180 unsigned NumElems = VT.getVectorNumElements();
3181 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003182 int idx = Mask[i];
3183 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003184 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003185 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003186 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003187 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003188 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003189 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003190}
3191
Evan Cheng533a0aa2006-04-19 20:35:22 +00003192/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3193/// match movhlps. The lower half elements should come from upper half of
3194/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003195/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003196static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3197 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003198 return false;
3199 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003200 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003201 return false;
3202 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003203 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003204 return false;
3205 return true;
3206}
3207
Evan Cheng5ced1d82006-04-06 23:23:56 +00003208/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003209/// is promoted to a vector. It also returns the LoadSDNode by reference if
3210/// required.
3211static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003212 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3213 return false;
3214 N = N->getOperand(0).getNode();
3215 if (!ISD::isNON_EXTLoad(N))
3216 return false;
3217 if (LD)
3218 *LD = cast<LoadSDNode>(N);
3219 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003220}
3221
Evan Cheng533a0aa2006-04-19 20:35:22 +00003222/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3223/// match movlp{s|d}. The lower half elements should come from lower half of
3224/// V1 (and in order), and the upper half elements should come from the upper
3225/// half of V2 (and in order). And since V1 will become the source of the
3226/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003227static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3228 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003229 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003230 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003231 // Is V2 is a vector load, don't do this transformation. We will try to use
3232 // load folding shufps op.
3233 if (ISD::isNON_EXTLoad(V2))
3234 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003235
Nate Begeman5a5ca152009-04-29 05:20:52 +00003236 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003237
Evan Cheng533a0aa2006-04-19 20:35:22 +00003238 if (NumElems != 2 && NumElems != 4)
3239 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003240 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003241 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003242 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003243 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003244 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003245 return false;
3246 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003247}
3248
Evan Cheng39623da2006-04-20 08:58:49 +00003249/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3250/// all the same.
3251static bool isSplatVector(SDNode *N) {
3252 if (N->getOpcode() != ISD::BUILD_VECTOR)
3253 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003254
Dan Gohman475871a2008-07-27 21:46:04 +00003255 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003256 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3257 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003258 return false;
3259 return true;
3260}
3261
Evan Cheng213d2cf2007-05-17 18:45:50 +00003262/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003263/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003264/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003265static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003266 SDValue V1 = N->getOperand(0);
3267 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003268 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3269 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003270 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003271 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003272 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003273 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3274 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003275 if (Opc != ISD::BUILD_VECTOR ||
3276 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003277 return false;
3278 } else if (Idx >= 0) {
3279 unsigned Opc = V1.getOpcode();
3280 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3281 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003282 if (Opc != ISD::BUILD_VECTOR ||
3283 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003284 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003285 }
3286 }
3287 return true;
3288}
3289
3290/// getZeroVector - Returns a vector of specified type with all zero elements.
3291///
Owen Andersone50ed302009-08-10 22:56:29 +00003292static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003293 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003294 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003295
Chris Lattner8a594482007-11-25 00:24:49 +00003296 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3297 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003298 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003299 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003300 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3301 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003302 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00003303 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3304 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003305 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00003306 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3307 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003308 }
Dale Johannesenace16102009-02-03 19:33:06 +00003309 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003310}
3311
Chris Lattner8a594482007-11-25 00:24:49 +00003312/// getOnesVector - Returns a vector of specified type with all bits set.
3313///
Owen Andersone50ed302009-08-10 22:56:29 +00003314static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003315 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003316
Chris Lattner8a594482007-11-25 00:24:49 +00003317 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3318 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003319 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003320 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003321 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003322 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00003323 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003324 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003325 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003326}
3327
3328
Evan Cheng39623da2006-04-20 08:58:49 +00003329/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3330/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003331static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003332 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003333 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003334
Evan Cheng39623da2006-04-20 08:58:49 +00003335 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003336 SmallVector<int, 8> MaskVec;
3337 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003338
Nate Begeman5a5ca152009-04-29 05:20:52 +00003339 for (unsigned i = 0; i != NumElems; ++i) {
3340 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003341 MaskVec[i] = NumElems;
3342 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003343 }
Evan Cheng39623da2006-04-20 08:58:49 +00003344 }
Evan Cheng39623da2006-04-20 08:58:49 +00003345 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003346 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3347 SVOp->getOperand(1), &MaskVec[0]);
3348 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003349}
3350
Evan Cheng017dcc62006-04-21 01:05:10 +00003351/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3352/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003353static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003354 SDValue V2) {
3355 unsigned NumElems = VT.getVectorNumElements();
3356 SmallVector<int, 8> Mask;
3357 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003358 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003359 Mask.push_back(i);
3360 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003361}
3362
Nate Begeman9008ca62009-04-27 18:41:29 +00003363/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003364static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003365 SDValue V2) {
3366 unsigned NumElems = VT.getVectorNumElements();
3367 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003368 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003369 Mask.push_back(i);
3370 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003371 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003372 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003373}
3374
Nate Begeman9008ca62009-04-27 18:41:29 +00003375/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003376static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003377 SDValue V2) {
3378 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003379 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003380 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003381 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003382 Mask.push_back(i + Half);
3383 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003384 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003385 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003386}
3387
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003388/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003389static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003390 bool HasSSE2) {
3391 if (SV->getValueType(0).getVectorNumElements() <= 4)
3392 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003393
Owen Anderson825b72b2009-08-11 20:47:22 +00003394 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003395 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003396 DebugLoc dl = SV->getDebugLoc();
3397 SDValue V1 = SV->getOperand(0);
3398 int NumElems = VT.getVectorNumElements();
3399 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003400
Nate Begeman9008ca62009-04-27 18:41:29 +00003401 // unpack elements to the correct location
3402 while (NumElems > 4) {
3403 if (EltNo < NumElems/2) {
3404 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3405 } else {
3406 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3407 EltNo -= NumElems/2;
3408 }
3409 NumElems >>= 1;
3410 }
Eric Christopherfd179292009-08-27 18:07:15 +00003411
Nate Begeman9008ca62009-04-27 18:41:29 +00003412 // Perform the splat.
3413 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003414 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003415 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3416 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003417}
3418
Evan Chengba05f722006-04-21 23:03:30 +00003419/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003420/// vector of zero or undef vector. This produces a shuffle where the low
3421/// element of V2 is swizzled into the zero/undef vector, landing at element
3422/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003423static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003424 bool isZero, bool HasSSE2,
3425 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003426 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003427 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003428 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3429 unsigned NumElems = VT.getVectorNumElements();
3430 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003431 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003432 // If this is the insertion idx, put the low elt of V2 here.
3433 MaskVec.push_back(i == Idx ? NumElems : i);
3434 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003435}
3436
Evan Chengf26ffe92008-05-29 08:22:04 +00003437/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3438/// a shuffle that is zero.
3439static
Nate Begeman9008ca62009-04-27 18:41:29 +00003440unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3441 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003442 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003443 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003444 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003445 int Idx = SVOp->getMaskElt(Index);
3446 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003447 ++NumZeros;
3448 continue;
3449 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003450 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003451 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003452 ++NumZeros;
3453 else
3454 break;
3455 }
3456 return NumZeros;
3457}
3458
3459/// isVectorShift - Returns true if the shuffle can be implemented as a
3460/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003461/// FIXME: split into pslldqi, psrldqi, palignr variants.
3462static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003463 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
John McCallb1fb4492010-04-07 01:49:15 +00003464 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003465
3466 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003467 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003468 if (!NumZeros) {
3469 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003470 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003471 if (!NumZeros)
3472 return false;
3473 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003474 bool SeenV1 = false;
3475 bool SeenV2 = false;
John McCallb1fb4492010-04-07 01:49:15 +00003476 for (unsigned i = NumZeros; i < NumElems; ++i) {
3477 unsigned Val = isLeft ? (i - NumZeros) : i;
3478 int Idx_ = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3479 if (Idx_ < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003480 continue;
John McCallb1fb4492010-04-07 01:49:15 +00003481 unsigned Idx = (unsigned) Idx_;
Nate Begeman9008ca62009-04-27 18:41:29 +00003482 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003483 SeenV1 = true;
3484 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003485 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003486 SeenV2 = true;
3487 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003488 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003489 return false;
3490 }
3491 if (SeenV1 && SeenV2)
3492 return false;
3493
Nate Begeman9008ca62009-04-27 18:41:29 +00003494 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003495 ShAmt = NumZeros;
3496 return true;
3497}
3498
3499
Evan Chengc78d3b42006-04-24 18:01:45 +00003500/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3501///
Dan Gohman475871a2008-07-27 21:46:04 +00003502static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003503 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00003504 SelectionDAG &DAG,
3505 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003506 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003507 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003508
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003509 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003510 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003511 bool First = true;
3512 for (unsigned i = 0; i < 16; ++i) {
3513 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3514 if (ThisIsNonZero && First) {
3515 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003516 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003517 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003518 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003519 First = false;
3520 }
3521
3522 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003523 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003524 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3525 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003526 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003527 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003528 }
3529 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003530 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3531 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3532 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003533 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003534 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003535 } else
3536 ThisElt = LastElt;
3537
Gabor Greifba36cb52008-08-28 21:40:38 +00003538 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003539 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003540 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003541 }
3542 }
3543
Owen Anderson825b72b2009-08-11 20:47:22 +00003544 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003545}
3546
Bill Wendlinga348c562007-03-22 18:42:45 +00003547/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003548///
Dan Gohman475871a2008-07-27 21:46:04 +00003549static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00003550 unsigned NumNonZero, unsigned NumZero,
3551 SelectionDAG &DAG,
3552 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003553 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003554 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003555
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003556 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003557 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003558 bool First = true;
3559 for (unsigned i = 0; i < 8; ++i) {
3560 bool isNonZero = (NonZeros & (1 << i)) != 0;
3561 if (isNonZero) {
3562 if (First) {
3563 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003564 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003565 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003566 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003567 First = false;
3568 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003569 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003570 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003571 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003572 }
3573 }
3574
3575 return V;
3576}
3577
Evan Chengf26ffe92008-05-29 08:22:04 +00003578/// getVShift - Return a vector logical shift node.
3579///
Owen Andersone50ed302009-08-10 22:56:29 +00003580static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003581 unsigned NumBits, SelectionDAG &DAG,
3582 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003583 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003584 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003585 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003586 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3587 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3588 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003589 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003590}
3591
Dan Gohman475871a2008-07-27 21:46:04 +00003592SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003593X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00003594 SelectionDAG &DAG) const {
Evan Chengc3630942009-12-09 21:00:30 +00003595
3596 // Check if the scalar load can be widened into a vector load. And if
3597 // the address is "base + cst" see if the cst can be "absorbed" into
3598 // the shuffle mask.
3599 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3600 SDValue Ptr = LD->getBasePtr();
3601 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3602 return SDValue();
3603 EVT PVT = LD->getValueType(0);
3604 if (PVT != MVT::i32 && PVT != MVT::f32)
3605 return SDValue();
3606
3607 int FI = -1;
3608 int64_t Offset = 0;
3609 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3610 FI = FINode->getIndex();
3611 Offset = 0;
3612 } else if (Ptr.getOpcode() == ISD::ADD &&
3613 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3614 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3615 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3616 Offset = Ptr.getConstantOperandVal(1);
3617 Ptr = Ptr.getOperand(0);
3618 } else {
3619 return SDValue();
3620 }
3621
3622 SDValue Chain = LD->getChain();
3623 // Make sure the stack object alignment is at least 16.
3624 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3625 if (DAG.InferPtrAlignment(Ptr) < 16) {
3626 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00003627 // Can't change the alignment. FIXME: It's possible to compute
3628 // the exact stack offset and reference FI + adjust offset instead.
3629 // If someone *really* cares about this. That's the way to implement it.
3630 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003631 } else {
3632 MFI->setObjectAlignment(FI, 16);
3633 }
3634 }
3635
3636 // (Offset % 16) must be multiple of 4. Then address is then
3637 // Ptr + (Offset & ~15).
3638 if (Offset < 0)
3639 return SDValue();
3640 if ((Offset % 16) & 3)
3641 return SDValue();
3642 int64_t StartOffset = Offset & ~15;
3643 if (StartOffset)
3644 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3645 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3646
3647 int EltNo = (Offset - StartOffset) >> 2;
3648 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3649 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
David Greene67c9d422010-02-15 16:53:33 +00003650 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0,
3651 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00003652 // Canonicalize it to a v4i32 shuffle.
3653 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3654 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3655 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3656 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3657 }
3658
3659 return SDValue();
3660}
3661
Nate Begeman1449f292010-03-24 22:19:06 +00003662/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
3663/// vector of type 'VT', see if the elements can be replaced by a single large
3664/// load which has the same value as a build_vector whose operands are 'elts'.
3665///
3666/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
3667///
3668/// FIXME: we'd also like to handle the case where the last elements are zero
3669/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
3670/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003671static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
3672 DebugLoc &dl, SelectionDAG &DAG) {
3673 EVT EltVT = VT.getVectorElementType();
3674 unsigned NumElems = Elts.size();
3675
Nate Begemanfdea31a2010-03-24 20:49:50 +00003676 LoadSDNode *LDBase = NULL;
3677 unsigned LastLoadedElt = -1U;
Nate Begeman1449f292010-03-24 22:19:06 +00003678
3679 // For each element in the initializer, see if we've found a load or an undef.
3680 // If we don't find an initial load element, or later load elements are
3681 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003682 for (unsigned i = 0; i < NumElems; ++i) {
3683 SDValue Elt = Elts[i];
3684
3685 if (!Elt.getNode() ||
3686 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
3687 return SDValue();
3688 if (!LDBase) {
3689 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
3690 return SDValue();
3691 LDBase = cast<LoadSDNode>(Elt.getNode());
3692 LastLoadedElt = i;
3693 continue;
3694 }
3695 if (Elt.getOpcode() == ISD::UNDEF)
3696 continue;
3697
3698 LoadSDNode *LD = cast<LoadSDNode>(Elt);
3699 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
3700 return SDValue();
3701 LastLoadedElt = i;
3702 }
Nate Begeman1449f292010-03-24 22:19:06 +00003703
3704 // If we have found an entire vector of loads and undefs, then return a large
3705 // load of the entire vector width starting at the base pointer. If we found
3706 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003707 if (LastLoadedElt == NumElems - 1) {
3708 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
3709 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3710 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3711 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
3712 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3713 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3714 LDBase->isVolatile(), LDBase->isNonTemporal(),
3715 LDBase->getAlignment());
3716 } else if (NumElems == 4 && LastLoadedElt == 1) {
3717 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
3718 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
3719 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
3720 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
3721 }
3722 return SDValue();
3723}
3724
Evan Chengc3630942009-12-09 21:00:30 +00003725SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00003726X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003727 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003728 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003729 if (ISD::isBuildVectorAllZeros(Op.getNode())
3730 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003731 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3732 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3733 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003734 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003735 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003736
Gabor Greifba36cb52008-08-28 21:40:38 +00003737 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003738 return getOnesVector(Op.getValueType(), DAG, dl);
3739 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003740 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003741
Owen Andersone50ed302009-08-10 22:56:29 +00003742 EVT VT = Op.getValueType();
3743 EVT ExtVT = VT.getVectorElementType();
3744 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003745
3746 unsigned NumElems = Op.getNumOperands();
3747 unsigned NumZero = 0;
3748 unsigned NumNonZero = 0;
3749 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003750 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003751 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003752 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003753 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003754 if (Elt.getOpcode() == ISD::UNDEF)
3755 continue;
3756 Values.insert(Elt);
3757 if (Elt.getOpcode() != ISD::Constant &&
3758 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003759 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003760 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003761 NumZero++;
3762 else {
3763 NonZeros |= (1 << i);
3764 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003765 }
3766 }
3767
Dan Gohman7f321562007-06-25 16:23:39 +00003768 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003769 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003770 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003771 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003772
Chris Lattner67f453a2008-03-09 05:42:06 +00003773 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003774 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003775 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003776 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003777
Chris Lattner62098042008-03-09 01:05:04 +00003778 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3779 // the value are obviously zero, truncate the value to i32 and do the
3780 // insertion that way. Only do this if the value is non-constant or if the
3781 // value is a constant being inserted into element 0. It is cheaper to do
3782 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003783 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003784 (!IsAllConstants || Idx == 0)) {
3785 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3786 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003787 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3788 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003789
Chris Lattner62098042008-03-09 01:05:04 +00003790 // Truncate the value (which may itself be a constant) to i32, and
3791 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003792 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003793 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003794 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3795 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003796
Chris Lattner62098042008-03-09 01:05:04 +00003797 // Now we have our 32-bit value zero extended in the low element of
3798 // a vector. If Idx != 0, swizzle it into place.
3799 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003800 SmallVector<int, 4> Mask;
3801 Mask.push_back(Idx);
3802 for (unsigned i = 1; i != VecElts; ++i)
3803 Mask.push_back(i);
3804 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003805 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003806 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003807 }
Dale Johannesenace16102009-02-03 19:33:06 +00003808 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003809 }
3810 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003811
Chris Lattner19f79692008-03-08 22:59:52 +00003812 // If we have a constant or non-constant insertion into the low element of
3813 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3814 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003815 // depending on what the source datatype is.
3816 if (Idx == 0) {
3817 if (NumZero == 0) {
3818 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003819 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3820 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003821 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3822 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3823 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3824 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003825 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3826 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3827 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003828 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3829 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3830 Subtarget->hasSSE2(), DAG);
3831 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3832 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003833 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003834
3835 // Is it a vector logical left shift?
3836 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003837 X86::isZeroNode(Op.getOperand(0)) &&
3838 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003839 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003840 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003841 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003842 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003843 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003844 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003845
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003846 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003847 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003848
Chris Lattner19f79692008-03-08 22:59:52 +00003849 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3850 // is a non-constant being inserted into an element other than the low one,
3851 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3852 // movd/movss) to move this into the low element, then shuffle it into
3853 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003854 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003855 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003856
Evan Cheng0db9fe62006-04-25 20:13:52 +00003857 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003858 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3859 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003860 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003861 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003862 MaskVec.push_back(i == Idx ? 0 : 1);
3863 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003864 }
3865 }
3866
Chris Lattner67f453a2008-03-09 05:42:06 +00003867 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00003868 if (Values.size() == 1) {
3869 if (EVTBits == 32) {
3870 // Instead of a shuffle like this:
3871 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
3872 // Check if it's possible to issue this instead.
3873 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
3874 unsigned Idx = CountTrailingZeros_32(NonZeros);
3875 SDValue Item = Op.getOperand(Idx);
3876 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
3877 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
3878 }
Dan Gohman475871a2008-07-27 21:46:04 +00003879 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003880 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003881
Dan Gohmana3941172007-07-24 22:55:08 +00003882 // A vector full of immediates; various special cases are already
3883 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003884 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003885 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003886
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003887 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003888 if (EVTBits == 64) {
3889 if (NumNonZero == 1) {
3890 // One half is zero or undef.
3891 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003892 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003893 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003894 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3895 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003896 }
Dan Gohman475871a2008-07-27 21:46:04 +00003897 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003898 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003899
3900 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003901 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003902 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003903 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003904 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003905 }
3906
Bill Wendling826f36f2007-03-28 00:57:11 +00003907 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003908 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003909 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003910 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003911 }
3912
3913 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003914 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003915 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003916 if (NumElems == 4 && NumZero > 0) {
3917 for (unsigned i = 0; i < 4; ++i) {
3918 bool isZero = !(NonZeros & (1 << i));
3919 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003920 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003921 else
Dale Johannesenace16102009-02-03 19:33:06 +00003922 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003923 }
3924
3925 for (unsigned i = 0; i < 2; ++i) {
3926 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3927 default: break;
3928 case 0:
3929 V[i] = V[i*2]; // Must be a zero vector.
3930 break;
3931 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003932 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003933 break;
3934 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003935 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003936 break;
3937 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003938 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003939 break;
3940 }
3941 }
3942
Nate Begeman9008ca62009-04-27 18:41:29 +00003943 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003944 bool Reverse = (NonZeros & 0x3) == 2;
3945 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003946 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003947 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3948 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003949 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3950 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003951 }
3952
Nate Begemanfdea31a2010-03-24 20:49:50 +00003953 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
3954 // Check for a build vector of consecutive loads.
3955 for (unsigned i = 0; i < NumElems; ++i)
3956 V[i] = Op.getOperand(i);
3957
3958 // Check for elements which are consecutive loads.
3959 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
3960 if (LD.getNode())
3961 return LD;
3962
3963 // For SSE 4.1, use inserts into undef.
3964 if (getSubtarget()->hasSSE41()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003965 V[0] = DAG.getUNDEF(VT);
3966 for (unsigned i = 0; i < NumElems; ++i)
3967 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3968 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3969 Op.getOperand(i), DAG.getIntPtrConstant(i));
3970 return V[0];
3971 }
Nate Begemanfdea31a2010-03-24 20:49:50 +00003972
3973 // Otherwise, expand into a number of unpckl*
Evan Cheng0db9fe62006-04-25 20:13:52 +00003974 // e.g. for v4f32
3975 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3976 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3977 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003978 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003979 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003980 NumElems >>= 1;
3981 while (NumElems != 0) {
3982 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003983 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003984 NumElems >>= 1;
3985 }
3986 return V[0];
3987 }
Dan Gohman475871a2008-07-27 21:46:04 +00003988 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003989}
3990
Mon P Wangeb38ebf2010-01-24 00:05:03 +00003991SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00003992X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00003993 // We support concatenate two MMX registers and place them in a MMX
3994 // register. This is better than doing a stack convert.
3995 DebugLoc dl = Op.getDebugLoc();
3996 EVT ResVT = Op.getValueType();
3997 assert(Op.getNumOperands() == 2);
3998 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
3999 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
4000 int Mask[2];
4001 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
4002 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4003 InVec = Op.getOperand(1);
4004 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4005 unsigned NumElts = ResVT.getVectorNumElements();
4006 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4007 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
4008 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
4009 } else {
4010 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
4011 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4012 Mask[0] = 0; Mask[1] = 2;
4013 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
4014 }
4015 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4016}
4017
Nate Begemanb9a47b82009-02-23 08:49:38 +00004018// v8i16 shuffles - Prefer shuffles in the following order:
4019// 1. [all] pshuflw, pshufhw, optional move
4020// 2. [ssse3] 1 x pshufb
4021// 3. [ssse3] 2 x pshufb + 1 x por
4022// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004023static
Nate Begeman9008ca62009-04-27 18:41:29 +00004024SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004025 SelectionDAG &DAG,
4026 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004027 SDValue V1 = SVOp->getOperand(0);
4028 SDValue V2 = SVOp->getOperand(1);
4029 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004030 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00004031
Nate Begemanb9a47b82009-02-23 08:49:38 +00004032 // Determine if more than 1 of the words in each of the low and high quadwords
4033 // of the result come from the same quadword of one of the two inputs. Undef
4034 // mask values count as coming from any quadword, for better codegen.
4035 SmallVector<unsigned, 4> LoQuad(4);
4036 SmallVector<unsigned, 4> HiQuad(4);
4037 BitVector InputQuads(4);
4038 for (unsigned i = 0; i < 8; ++i) {
4039 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00004040 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004041 MaskVals.push_back(EltIdx);
4042 if (EltIdx < 0) {
4043 ++Quad[0];
4044 ++Quad[1];
4045 ++Quad[2];
4046 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00004047 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004048 }
4049 ++Quad[EltIdx / 4];
4050 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00004051 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004052
Nate Begemanb9a47b82009-02-23 08:49:38 +00004053 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004054 unsigned MaxQuad = 1;
4055 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004056 if (LoQuad[i] > MaxQuad) {
4057 BestLoQuad = i;
4058 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004059 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004060 }
4061
Nate Begemanb9a47b82009-02-23 08:49:38 +00004062 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004063 MaxQuad = 1;
4064 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004065 if (HiQuad[i] > MaxQuad) {
4066 BestHiQuad = i;
4067 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004068 }
4069 }
4070
Nate Begemanb9a47b82009-02-23 08:49:38 +00004071 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00004072 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00004073 // single pshufb instruction is necessary. If There are more than 2 input
4074 // quads, disable the next transformation since it does not help SSSE3.
4075 bool V1Used = InputQuads[0] || InputQuads[1];
4076 bool V2Used = InputQuads[2] || InputQuads[3];
4077 if (TLI.getSubtarget()->hasSSSE3()) {
4078 if (InputQuads.count() == 2 && V1Used && V2Used) {
4079 BestLoQuad = InputQuads.find_first();
4080 BestHiQuad = InputQuads.find_next(BestLoQuad);
4081 }
4082 if (InputQuads.count() > 2) {
4083 BestLoQuad = -1;
4084 BestHiQuad = -1;
4085 }
4086 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004087
Nate Begemanb9a47b82009-02-23 08:49:38 +00004088 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
4089 // the shuffle mask. If a quad is scored as -1, that means that it contains
4090 // words from all 4 input quadwords.
4091 SDValue NewV;
4092 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004093 SmallVector<int, 8> MaskV;
4094 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
4095 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00004096 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004097 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
4098 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
4099 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004100
Nate Begemanb9a47b82009-02-23 08:49:38 +00004101 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
4102 // source words for the shuffle, to aid later transformations.
4103 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00004104 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00004105 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004106 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00004107 if (idx != (int)i)
4108 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004109 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00004110 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004111 AllWordsInNewV = false;
4112 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00004113 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004114
Nate Begemanb9a47b82009-02-23 08:49:38 +00004115 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
4116 if (AllWordsInNewV) {
4117 for (int i = 0; i != 8; ++i) {
4118 int idx = MaskVals[i];
4119 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004120 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004121 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004122 if ((idx != i) && idx < 4)
4123 pshufhw = false;
4124 if ((idx != i) && idx > 3)
4125 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00004126 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00004127 V1 = NewV;
4128 V2Used = false;
4129 BestLoQuad = 0;
4130 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004131 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004132
Nate Begemanb9a47b82009-02-23 08:49:38 +00004133 // If we've eliminated the use of V2, and the new mask is a pshuflw or
4134 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00004135 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00004136 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00004137 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00004138 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004139 }
Eric Christopherfd179292009-08-27 18:07:15 +00004140
Nate Begemanb9a47b82009-02-23 08:49:38 +00004141 // If we have SSSE3, and all words of the result are from 1 input vector,
4142 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4143 // is present, fall back to case 4.
4144 if (TLI.getSubtarget()->hasSSSE3()) {
4145 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004146
Nate Begemanb9a47b82009-02-23 08:49:38 +00004147 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004148 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004149 // mask, and elements that come from V1 in the V2 mask, so that the two
4150 // results can be OR'd together.
4151 bool TwoInputs = V1Used && V2Used;
4152 for (unsigned i = 0; i != 8; ++i) {
4153 int EltIdx = MaskVals[i] * 2;
4154 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004155 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4156 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004157 continue;
4158 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004159 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4160 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004161 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004162 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004163 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004164 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004165 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004166 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00004167 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004168
Nate Begemanb9a47b82009-02-23 08:49:38 +00004169 // Calculate the shuffle mask for the second input, shuffle it, and
4170 // OR it with the first shuffled input.
4171 pshufbMask.clear();
4172 for (unsigned i = 0; i != 8; ++i) {
4173 int EltIdx = MaskVals[i] * 2;
4174 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004175 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4176 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004177 continue;
4178 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004179 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4180 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004181 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004182 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004183 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004184 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004185 MVT::v16i8, &pshufbMask[0], 16));
4186 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4187 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004188 }
4189
4190 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4191 // and update MaskVals with new element order.
4192 BitVector InOrder(8);
4193 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004194 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004195 for (int i = 0; i != 4; ++i) {
4196 int idx = MaskVals[i];
4197 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004198 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004199 InOrder.set(i);
4200 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004201 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004202 InOrder.set(i);
4203 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004204 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004205 }
4206 }
4207 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004208 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004209 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004210 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004211 }
Eric Christopherfd179292009-08-27 18:07:15 +00004212
Nate Begemanb9a47b82009-02-23 08:49:38 +00004213 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4214 // and update MaskVals with the new element order.
4215 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004216 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004217 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004218 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004219 for (unsigned i = 4; i != 8; ++i) {
4220 int idx = MaskVals[i];
4221 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004222 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004223 InOrder.set(i);
4224 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004225 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004226 InOrder.set(i);
4227 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004228 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004229 }
4230 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004231 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004232 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004233 }
Eric Christopherfd179292009-08-27 18:07:15 +00004234
Nate Begemanb9a47b82009-02-23 08:49:38 +00004235 // In case BestHi & BestLo were both -1, which means each quadword has a word
4236 // from each of the four input quadwords, calculate the InOrder bitvector now
4237 // before falling through to the insert/extract cleanup.
4238 if (BestLoQuad == -1 && BestHiQuad == -1) {
4239 NewV = V1;
4240 for (int i = 0; i != 8; ++i)
4241 if (MaskVals[i] < 0 || MaskVals[i] == i)
4242 InOrder.set(i);
4243 }
Eric Christopherfd179292009-08-27 18:07:15 +00004244
Nate Begemanb9a47b82009-02-23 08:49:38 +00004245 // The other elements are put in the right place using pextrw and pinsrw.
4246 for (unsigned i = 0; i != 8; ++i) {
4247 if (InOrder[i])
4248 continue;
4249 int EltIdx = MaskVals[i];
4250 if (EltIdx < 0)
4251 continue;
4252 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004253 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004254 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004255 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004256 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004257 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004258 DAG.getIntPtrConstant(i));
4259 }
4260 return NewV;
4261}
4262
4263// v16i8 shuffles - Prefer shuffles in the following order:
4264// 1. [ssse3] 1 x pshufb
4265// 2. [ssse3] 2 x pshufb + 1 x por
4266// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4267static
Nate Begeman9008ca62009-04-27 18:41:29 +00004268SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004269 SelectionDAG &DAG,
4270 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004271 SDValue V1 = SVOp->getOperand(0);
4272 SDValue V2 = SVOp->getOperand(1);
4273 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004274 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004275 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004276
Nate Begemanb9a47b82009-02-23 08:49:38 +00004277 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004278 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004279 // present, fall back to case 3.
4280 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4281 bool V1Only = true;
4282 bool V2Only = true;
4283 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004284 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004285 if (EltIdx < 0)
4286 continue;
4287 if (EltIdx < 16)
4288 V2Only = false;
4289 else
4290 V1Only = false;
4291 }
Eric Christopherfd179292009-08-27 18:07:15 +00004292
Nate Begemanb9a47b82009-02-23 08:49:38 +00004293 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4294 if (TLI.getSubtarget()->hasSSSE3()) {
4295 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004296
Nate Begemanb9a47b82009-02-23 08:49:38 +00004297 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004298 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004299 //
4300 // Otherwise, we have elements from both input vectors, and must zero out
4301 // elements that come from V2 in the first mask, and V1 in the second mask
4302 // so that we can OR them together.
4303 bool TwoInputs = !(V1Only || V2Only);
4304 for (unsigned i = 0; i != 16; ++i) {
4305 int EltIdx = MaskVals[i];
4306 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004307 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004308 continue;
4309 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004310 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004311 }
4312 // If all the elements are from V2, assign it to V1 and return after
4313 // building the first pshufb.
4314 if (V2Only)
4315 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004316 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004317 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004318 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004319 if (!TwoInputs)
4320 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004321
Nate Begemanb9a47b82009-02-23 08:49:38 +00004322 // Calculate the shuffle mask for the second input, shuffle it, and
4323 // OR it with the first shuffled input.
4324 pshufbMask.clear();
4325 for (unsigned i = 0; i != 16; ++i) {
4326 int EltIdx = MaskVals[i];
4327 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004328 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004329 continue;
4330 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004331 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004332 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004333 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004334 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004335 MVT::v16i8, &pshufbMask[0], 16));
4336 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004337 }
Eric Christopherfd179292009-08-27 18:07:15 +00004338
Nate Begemanb9a47b82009-02-23 08:49:38 +00004339 // No SSSE3 - Calculate in place words and then fix all out of place words
4340 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4341 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004342 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4343 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004344 SDValue NewV = V2Only ? V2 : V1;
4345 for (int i = 0; i != 8; ++i) {
4346 int Elt0 = MaskVals[i*2];
4347 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004348
Nate Begemanb9a47b82009-02-23 08:49:38 +00004349 // This word of the result is all undef, skip it.
4350 if (Elt0 < 0 && Elt1 < 0)
4351 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004352
Nate Begemanb9a47b82009-02-23 08:49:38 +00004353 // This word of the result is already in the correct place, skip it.
4354 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4355 continue;
4356 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4357 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004358
Nate Begemanb9a47b82009-02-23 08:49:38 +00004359 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4360 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4361 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004362
4363 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4364 // using a single extract together, load it and store it.
4365 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004366 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004367 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004368 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004369 DAG.getIntPtrConstant(i));
4370 continue;
4371 }
4372
Nate Begemanb9a47b82009-02-23 08:49:38 +00004373 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004374 // source byte is not also odd, shift the extracted word left 8 bits
4375 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004376 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004377 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004378 DAG.getIntPtrConstant(Elt1 / 2));
4379 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004380 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004381 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004382 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004383 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4384 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004385 }
4386 // If Elt0 is defined, extract it from the appropriate source. If the
4387 // source byte is not also even, shift the extracted word right 8 bits. If
4388 // Elt1 was also defined, OR the extracted values together before
4389 // inserting them in the result.
4390 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004391 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004392 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4393 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004394 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004395 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004396 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004397 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4398 DAG.getConstant(0x00FF, MVT::i16));
4399 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004400 : InsElt0;
4401 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004402 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004403 DAG.getIntPtrConstant(i));
4404 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004405 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004406}
4407
Evan Cheng7a831ce2007-12-15 03:00:47 +00004408/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
4409/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
4410/// done when every pair / quad of shuffle mask elements point to elements in
4411/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004412/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4413static
Nate Begeman9008ca62009-04-27 18:41:29 +00004414SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4415 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004416 const TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004417 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004418 SDValue V1 = SVOp->getOperand(0);
4419 SDValue V2 = SVOp->getOperand(1);
4420 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004421 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00004422 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00004423 EVT MaskEltVT = MaskVT.getVectorElementType();
4424 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004425 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004426 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004427 case MVT::v4f32: NewVT = MVT::v2f64; break;
4428 case MVT::v4i32: NewVT = MVT::v2i64; break;
4429 case MVT::v8i16: NewVT = MVT::v4i32; break;
4430 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004431 }
4432
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004433 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004434 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004435 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004436 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004437 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004438 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004439 int Scale = NumElems / NewWidth;
4440 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004441 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004442 int StartIdx = -1;
4443 for (int j = 0; j < Scale; ++j) {
4444 int EltIdx = SVOp->getMaskElt(i+j);
4445 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004446 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004447 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004448 StartIdx = EltIdx - (EltIdx % Scale);
4449 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004450 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004451 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004452 if (StartIdx == -1)
4453 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004454 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004455 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004456 }
4457
Dale Johannesenace16102009-02-03 19:33:06 +00004458 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4459 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004460 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004461}
4462
Evan Chengd880b972008-05-09 21:53:03 +00004463/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004464///
Owen Andersone50ed302009-08-10 22:56:29 +00004465static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004466 SDValue SrcOp, SelectionDAG &DAG,
4467 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004468 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004469 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004470 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004471 LD = dyn_cast<LoadSDNode>(SrcOp);
4472 if (!LD) {
4473 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4474 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004475 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4476 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004477 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4478 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004479 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004480 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004481 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004482 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4483 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4484 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4485 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004486 SrcOp.getOperand(0)
4487 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004488 }
4489 }
4490 }
4491
Dale Johannesenace16102009-02-03 19:33:06 +00004492 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4493 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004494 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004495 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004496}
4497
Evan Chengace3c172008-07-22 21:13:36 +00004498/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4499/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004500static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004501LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4502 SDValue V1 = SVOp->getOperand(0);
4503 SDValue V2 = SVOp->getOperand(1);
4504 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004505 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004506
Evan Chengace3c172008-07-22 21:13:36 +00004507 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004508 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004509 SmallVector<int, 8> Mask1(4U, -1);
4510 SmallVector<int, 8> PermMask;
4511 SVOp->getMask(PermMask);
4512
Evan Chengace3c172008-07-22 21:13:36 +00004513 unsigned NumHi = 0;
4514 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004515 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004516 int Idx = PermMask[i];
4517 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004518 Locs[i] = std::make_pair(-1, -1);
4519 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004520 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4521 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004522 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004523 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004524 NumLo++;
4525 } else {
4526 Locs[i] = std::make_pair(1, NumHi);
4527 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004528 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004529 NumHi++;
4530 }
4531 }
4532 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004533
Evan Chengace3c172008-07-22 21:13:36 +00004534 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004535 // If no more than two elements come from either vector. This can be
4536 // implemented with two shuffles. First shuffle gather the elements.
4537 // The second shuffle, which takes the first shuffle as both of its
4538 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004539 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004540
Nate Begeman9008ca62009-04-27 18:41:29 +00004541 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004542
Evan Chengace3c172008-07-22 21:13:36 +00004543 for (unsigned i = 0; i != 4; ++i) {
4544 if (Locs[i].first == -1)
4545 continue;
4546 else {
4547 unsigned Idx = (i < 2) ? 0 : 4;
4548 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004549 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004550 }
4551 }
4552
Nate Begeman9008ca62009-04-27 18:41:29 +00004553 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004554 } else if (NumLo == 3 || NumHi == 3) {
4555 // Otherwise, we must have three elements from one vector, call it X, and
4556 // one element from the other, call it Y. First, use a shufps to build an
4557 // intermediate vector with the one element from Y and the element from X
4558 // that will be in the same half in the final destination (the indexes don't
4559 // matter). Then, use a shufps to build the final vector, taking the half
4560 // containing the element from Y from the intermediate, and the other half
4561 // from X.
4562 if (NumHi == 3) {
4563 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004564 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004565 std::swap(V1, V2);
4566 }
4567
4568 // Find the element from V2.
4569 unsigned HiIndex;
4570 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004571 int Val = PermMask[HiIndex];
4572 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004573 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004574 if (Val >= 4)
4575 break;
4576 }
4577
Nate Begeman9008ca62009-04-27 18:41:29 +00004578 Mask1[0] = PermMask[HiIndex];
4579 Mask1[1] = -1;
4580 Mask1[2] = PermMask[HiIndex^1];
4581 Mask1[3] = -1;
4582 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004583
4584 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004585 Mask1[0] = PermMask[0];
4586 Mask1[1] = PermMask[1];
4587 Mask1[2] = HiIndex & 1 ? 6 : 4;
4588 Mask1[3] = HiIndex & 1 ? 4 : 6;
4589 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004590 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004591 Mask1[0] = HiIndex & 1 ? 2 : 0;
4592 Mask1[1] = HiIndex & 1 ? 0 : 2;
4593 Mask1[2] = PermMask[2];
4594 Mask1[3] = PermMask[3];
4595 if (Mask1[2] >= 0)
4596 Mask1[2] += 4;
4597 if (Mask1[3] >= 0)
4598 Mask1[3] += 4;
4599 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004600 }
Evan Chengace3c172008-07-22 21:13:36 +00004601 }
4602
4603 // Break it into (shuffle shuffle_hi, shuffle_lo).
4604 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004605 SmallVector<int,8> LoMask(4U, -1);
4606 SmallVector<int,8> HiMask(4U, -1);
4607
4608 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004609 unsigned MaskIdx = 0;
4610 unsigned LoIdx = 0;
4611 unsigned HiIdx = 2;
4612 for (unsigned i = 0; i != 4; ++i) {
4613 if (i == 2) {
4614 MaskPtr = &HiMask;
4615 MaskIdx = 1;
4616 LoIdx = 0;
4617 HiIdx = 2;
4618 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004619 int Idx = PermMask[i];
4620 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004621 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004622 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004623 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004624 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004625 LoIdx++;
4626 } else {
4627 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004628 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004629 HiIdx++;
4630 }
4631 }
4632
Nate Begeman9008ca62009-04-27 18:41:29 +00004633 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4634 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4635 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004636 for (unsigned i = 0; i != 4; ++i) {
4637 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004638 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004639 } else {
4640 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004641 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004642 }
4643 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004644 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004645}
4646
Dan Gohman475871a2008-07-27 21:46:04 +00004647SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004648X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00004649 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004650 SDValue V1 = Op.getOperand(0);
4651 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004652 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004653 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004654 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004655 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004656 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4657 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004658 bool V1IsSplat = false;
4659 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004660
Nate Begeman9008ca62009-04-27 18:41:29 +00004661 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004662 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004663
Nate Begeman9008ca62009-04-27 18:41:29 +00004664 // Promote splats to v4f32.
4665 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004666 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004667 return Op;
4668 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004669 }
4670
Evan Cheng7a831ce2007-12-15 03:00:47 +00004671 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4672 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004673 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004674 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004675 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004676 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004677 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004678 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004679 // FIXME: Figure out a cleaner way to do this.
4680 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004681 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004682 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004683 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004684 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4685 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4686 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004687 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004688 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004689 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4690 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004691 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004692 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004693 }
4694 }
Eric Christopherfd179292009-08-27 18:07:15 +00004695
Nate Begeman9008ca62009-04-27 18:41:29 +00004696 if (X86::isPSHUFDMask(SVOp))
4697 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004698
Evan Chengf26ffe92008-05-29 08:22:04 +00004699 // Check if this can be converted into a logical shift.
4700 bool isLeft = false;
4701 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004702 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004703 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00004704 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004705 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004706 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004707 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004708 EVT EltVT = VT.getVectorElementType();
4709 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004710 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004711 }
Eric Christopherfd179292009-08-27 18:07:15 +00004712
Nate Begeman9008ca62009-04-27 18:41:29 +00004713 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004714 if (V1IsUndef)
4715 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004716 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004717 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004718 if (!isMMX)
4719 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004720 }
Eric Christopherfd179292009-08-27 18:07:15 +00004721
Nate Begeman9008ca62009-04-27 18:41:29 +00004722 // FIXME: fold these into legal mask.
4723 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4724 X86::isMOVSLDUPMask(SVOp) ||
4725 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00004726 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00004727 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004728 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004729
Nate Begeman9008ca62009-04-27 18:41:29 +00004730 if (ShouldXformToMOVHLPS(SVOp) ||
4731 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4732 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004733
Evan Chengf26ffe92008-05-29 08:22:04 +00004734 if (isShift) {
4735 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004736 EVT EltVT = VT.getVectorElementType();
4737 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004738 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004739 }
Eric Christopherfd179292009-08-27 18:07:15 +00004740
Evan Cheng9eca5e82006-10-25 21:49:50 +00004741 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004742 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4743 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004744 V1IsSplat = isSplatVector(V1.getNode());
4745 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004746
Chris Lattner8a594482007-11-25 00:24:49 +00004747 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004748 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004749 Op = CommuteVectorShuffle(SVOp, DAG);
4750 SVOp = cast<ShuffleVectorSDNode>(Op);
4751 V1 = SVOp->getOperand(0);
4752 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004753 std::swap(V1IsSplat, V2IsSplat);
4754 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004755 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004756 }
4757
Nate Begeman9008ca62009-04-27 18:41:29 +00004758 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4759 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004760 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004761 return V1;
4762 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4763 // the instruction selector will not match, so get a canonical MOVL with
4764 // swapped operands to undo the commute.
4765 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004766 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004767
Nate Begeman9008ca62009-04-27 18:41:29 +00004768 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4769 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4770 X86::isUNPCKLMask(SVOp) ||
4771 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004772 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004773
Evan Cheng9bbbb982006-10-25 20:48:19 +00004774 if (V2IsSplat) {
4775 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004776 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004777 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004778 SDValue NewMask = NormalizeMask(SVOp, DAG);
4779 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4780 if (NSVOp != SVOp) {
4781 if (X86::isUNPCKLMask(NSVOp, true)) {
4782 return NewMask;
4783 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4784 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004785 }
4786 }
4787 }
4788
Evan Cheng9eca5e82006-10-25 21:49:50 +00004789 if (Commuted) {
4790 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004791 // FIXME: this seems wrong.
4792 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4793 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4794 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4795 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4796 X86::isUNPCKLMask(NewSVOp) ||
4797 X86::isUNPCKHMask(NewSVOp))
4798 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004799 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004800
Nate Begemanb9a47b82009-02-23 08:49:38 +00004801 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004802
4803 // Normalize the node to match x86 shuffle ops if needed
4804 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4805 return CommuteVectorShuffle(SVOp, DAG);
4806
4807 // Check for legal shuffle and return?
4808 SmallVector<int, 16> PermMask;
4809 SVOp->getMask(PermMask);
4810 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004811 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004812
Evan Cheng14b32e12007-12-11 01:46:18 +00004813 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004814 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004815 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004816 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004817 return NewOp;
4818 }
4819
Owen Anderson825b72b2009-08-11 20:47:22 +00004820 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004821 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004822 if (NewOp.getNode())
4823 return NewOp;
4824 }
Eric Christopherfd179292009-08-27 18:07:15 +00004825
Evan Chengace3c172008-07-22 21:13:36 +00004826 // Handle all 4 wide cases with a number of shuffles except for MMX.
4827 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004828 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004829
Dan Gohman475871a2008-07-27 21:46:04 +00004830 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004831}
4832
Dan Gohman475871a2008-07-27 21:46:04 +00004833SDValue
4834X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004835 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004836 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004837 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004838 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004839 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004840 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004841 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004842 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004843 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004844 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004845 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4846 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4847 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004848 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4849 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004850 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004851 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004852 Op.getOperand(0)),
4853 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004854 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004855 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004856 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004857 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004858 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004859 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004860 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4861 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004862 // result has a single use which is a store or a bitcast to i32. And in
4863 // the case of a store, it's not worth it if the index is a constant 0,
4864 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004865 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004866 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004867 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004868 if ((User->getOpcode() != ISD::STORE ||
4869 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4870 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004871 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004872 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004873 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004874 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4875 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004876 Op.getOperand(0)),
4877 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004878 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4879 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004880 // ExtractPS works with constant index.
4881 if (isa<ConstantSDNode>(Op.getOperand(1)))
4882 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004883 }
Dan Gohman475871a2008-07-27 21:46:04 +00004884 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004885}
4886
4887
Dan Gohman475871a2008-07-27 21:46:04 +00004888SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004889X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
4890 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004891 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004892 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004893
Evan Cheng62a3f152008-03-24 21:52:23 +00004894 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004895 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004896 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004897 return Res;
4898 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004899
Owen Andersone50ed302009-08-10 22:56:29 +00004900 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004901 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004902 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004903 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004904 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004905 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004906 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004907 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4908 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004909 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004910 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004911 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004912 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00004913 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00004914 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004915 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00004916 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004917 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004918 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004919 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004920 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004921 if (Idx == 0)
4922 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004923
Evan Cheng0db9fe62006-04-25 20:13:52 +00004924 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004925 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004926 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004927 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004928 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004929 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004930 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004931 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004932 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4933 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4934 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004935 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004936 if (Idx == 0)
4937 return Op;
4938
4939 // UNPCKHPD the element to the lowest double word, then movsd.
4940 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4941 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004942 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004943 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004944 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004945 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004946 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004947 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004948 }
4949
Dan Gohman475871a2008-07-27 21:46:04 +00004950 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004951}
4952
Dan Gohman475871a2008-07-27 21:46:04 +00004953SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004954X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
4955 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004956 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004957 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004958 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004959
Dan Gohman475871a2008-07-27 21:46:04 +00004960 SDValue N0 = Op.getOperand(0);
4961 SDValue N1 = Op.getOperand(1);
4962 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004963
Dan Gohman8a55ce42009-09-23 21:02:20 +00004964 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00004965 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00004966 unsigned Opc;
4967 if (VT == MVT::v8i16)
4968 Opc = X86ISD::PINSRW;
4969 else if (VT == MVT::v4i16)
4970 Opc = X86ISD::MMX_PINSRW;
4971 else if (VT == MVT::v16i8)
4972 Opc = X86ISD::PINSRB;
4973 else
4974 Opc = X86ISD::PINSRB;
4975
Nate Begeman14d12ca2008-02-11 04:19:36 +00004976 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4977 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004978 if (N1.getValueType() != MVT::i32)
4979 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4980 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004981 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004982 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004983 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004984 // Bits [7:6] of the constant are the source select. This will always be
4985 // zero here. The DAG Combiner may combine an extract_elt index into these
4986 // bits. For example (insert (extract, 3), 2) could be matched by putting
4987 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004988 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004989 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004990 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004991 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004992 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00004993 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00004994 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00004995 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004996 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00004997 // PINSR* works with constant index.
4998 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004999 }
Dan Gohman475871a2008-07-27 21:46:04 +00005000 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005001}
5002
Dan Gohman475871a2008-07-27 21:46:04 +00005003SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005004X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005005 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005006 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005007
5008 if (Subtarget->hasSSE41())
5009 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
5010
Dan Gohman8a55ce42009-09-23 21:02:20 +00005011 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00005012 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00005013
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005014 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005015 SDValue N0 = Op.getOperand(0);
5016 SDValue N1 = Op.getOperand(1);
5017 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00005018
Dan Gohman8a55ce42009-09-23 21:02:20 +00005019 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00005020 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
5021 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005022 if (N1.getValueType() != MVT::i32)
5023 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5024 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005025 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005026 return DAG.getNode(VT == MVT::v8i16 ? X86ISD::PINSRW : X86ISD::MMX_PINSRW,
5027 dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005028 }
Dan Gohman475871a2008-07-27 21:46:04 +00005029 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005030}
5031
Dan Gohman475871a2008-07-27 21:46:04 +00005032SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005033X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005034 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005035 if (Op.getValueType() == MVT::v2f32)
5036 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
5037 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
5038 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00005039 Op.getOperand(0))));
5040
Owen Anderson825b72b2009-08-11 20:47:22 +00005041 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
5042 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00005043
Owen Anderson825b72b2009-08-11 20:47:22 +00005044 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
5045 EVT VT = MVT::v2i32;
5046 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00005047 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005048 case MVT::v16i8:
5049 case MVT::v8i16:
5050 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00005051 break;
5052 }
Dale Johannesenace16102009-02-03 19:33:06 +00005053 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
5054 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005055}
5056
Bill Wendling056292f2008-09-16 21:48:12 +00005057// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
5058// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
5059// one of the above mentioned nodes. It has to be wrapped because otherwise
5060// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
5061// be used to form addressing mode. These wrapped nodes will be selected
5062// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00005063SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005064X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005065 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005066
Chris Lattner41621a22009-06-26 19:22:52 +00005067 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5068 // global base reg.
5069 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005070 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005071 CodeModel::Model M = getTargetMachine().getCodeModel();
5072
Chris Lattner4f066492009-07-11 20:29:19 +00005073 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005074 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005075 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005076 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005077 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005078 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005079 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005080
Evan Cheng1606e8e2009-03-13 07:51:59 +00005081 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00005082 CP->getAlignment(),
5083 CP->getOffset(), OpFlag);
5084 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00005085 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005086 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00005087 if (OpFlag) {
5088 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005089 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005090 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005091 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005092 }
5093
5094 return Result;
5095}
5096
Dan Gohmand858e902010-04-17 15:26:15 +00005097SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005098 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005099
Chris Lattner18c59872009-06-27 04:16:01 +00005100 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5101 // global base reg.
5102 unsigned char OpFlag = 0;
5103 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005104 CodeModel::Model M = getTargetMachine().getCodeModel();
5105
Chris Lattner4f066492009-07-11 20:29:19 +00005106 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005107 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005108 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005109 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005110 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005111 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005112 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005113
Chris Lattner18c59872009-06-27 04:16:01 +00005114 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
5115 OpFlag);
5116 DebugLoc DL = JT->getDebugLoc();
5117 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005118
Chris Lattner18c59872009-06-27 04:16:01 +00005119 // With PIC, the address is actually $g + Offset.
5120 if (OpFlag) {
5121 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5122 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005123 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005124 Result);
5125 }
Eric Christopherfd179292009-08-27 18:07:15 +00005126
Chris Lattner18c59872009-06-27 04:16:01 +00005127 return Result;
5128}
5129
5130SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005131X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005132 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00005133
Chris Lattner18c59872009-06-27 04:16:01 +00005134 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5135 // global base reg.
5136 unsigned char OpFlag = 0;
5137 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005138 CodeModel::Model M = getTargetMachine().getCodeModel();
5139
Chris Lattner4f066492009-07-11 20:29:19 +00005140 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005141 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005142 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005143 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005144 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005145 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005146 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005147
Chris Lattner18c59872009-06-27 04:16:01 +00005148 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00005149
Chris Lattner18c59872009-06-27 04:16:01 +00005150 DebugLoc DL = Op.getDebugLoc();
5151 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005152
5153
Chris Lattner18c59872009-06-27 04:16:01 +00005154 // With PIC, the address is actually $g + Offset.
5155 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00005156 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00005157 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5158 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005159 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005160 Result);
5161 }
Eric Christopherfd179292009-08-27 18:07:15 +00005162
Chris Lattner18c59872009-06-27 04:16:01 +00005163 return Result;
5164}
5165
Dan Gohman475871a2008-07-27 21:46:04 +00005166SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005167X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00005168 // Create the TargetBlockAddressAddress node.
5169 unsigned char OpFlags =
5170 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00005171 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00005172 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00005173 DebugLoc dl = Op.getDebugLoc();
5174 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5175 /*isTarget=*/true, OpFlags);
5176
Dan Gohmanf705adb2009-10-30 01:28:02 +00005177 if (Subtarget->isPICStyleRIPRel() &&
5178 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005179 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5180 else
5181 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005182
Dan Gohman29cbade2009-11-20 23:18:13 +00005183 // With PIC, the address is actually $g + Offset.
5184 if (isGlobalRelativeToPICBase(OpFlags)) {
5185 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5186 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5187 Result);
5188 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005189
5190 return Result;
5191}
5192
5193SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005194X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005195 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005196 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005197 // Create the TargetGlobalAddress node, folding in the constant
5198 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005199 unsigned char OpFlags =
5200 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005201 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005202 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005203 if (OpFlags == X86II::MO_NO_FLAG &&
5204 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005205 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00005206 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005207 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005208 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00005209 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005210 }
Eric Christopherfd179292009-08-27 18:07:15 +00005211
Chris Lattner4f066492009-07-11 20:29:19 +00005212 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005213 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00005214 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5215 else
5216 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00005217
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005218 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00005219 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005220 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5221 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005222 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005223 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005224
Chris Lattner36c25012009-07-10 07:34:39 +00005225 // For globals that require a load from a stub to get the address, emit the
5226 // load.
5227 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00005228 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
David Greene67c9d422010-02-15 16:53:33 +00005229 PseudoSourceValue::getGOT(), 0, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005230
Dan Gohman6520e202008-10-18 02:06:02 +00005231 // If there was a non-zero offset that we didn't fold, create an explicit
5232 // addition for it.
5233 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005234 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00005235 DAG.getConstant(Offset, getPointerTy()));
5236
Evan Cheng0db9fe62006-04-25 20:13:52 +00005237 return Result;
5238}
5239
Evan Chengda43bcf2008-09-24 00:05:32 +00005240SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005241X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00005242 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00005243 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005244 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00005245}
5246
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005247static SDValue
5248GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00005249 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00005250 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005251 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00005252 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005253 DebugLoc dl = GA->getDebugLoc();
5254 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
5255 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005256 GA->getOffset(),
5257 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005258 if (InFlag) {
5259 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005260 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005261 } else {
5262 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005263 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005264 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005265
5266 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
5267 MFI->setHasCalls(true);
5268
Rafael Espindola15f1b662009-04-24 12:59:40 +00005269 SDValue Flag = Chain.getValue(1);
5270 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005271}
5272
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005273// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005274static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005275LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005276 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00005277 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00005278 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5279 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005280 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005281 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005282 InFlag = Chain.getValue(1);
5283
Chris Lattnerb903bed2009-06-26 21:20:29 +00005284 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005285}
5286
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005287// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005288static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005289LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005290 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005291 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5292 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005293}
5294
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005295// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5296// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00005297static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005298 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005299 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005300 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005301 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00005302 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005303 DebugLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005304 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00005305 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00005306
5307 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
David Greene67c9d422010-02-15 16:53:33 +00005308 NULL, 0, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00005309
Chris Lattnerb903bed2009-06-26 21:20:29 +00005310 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005311 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5312 // initialexec.
5313 unsigned WrapperKind = X86ISD::Wrapper;
5314 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005315 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00005316 } else if (is64Bit) {
5317 assert(model == TLSModel::InitialExec);
5318 OperandFlags = X86II::MO_GOTTPOFF;
5319 WrapperKind = X86ISD::WrapperRIP;
5320 } else {
5321 assert(model == TLSModel::InitialExec);
5322 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00005323 }
Eric Christopherfd179292009-08-27 18:07:15 +00005324
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005325 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5326 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00005327 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005328 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005329 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005330
Rafael Espindola9a580232009-02-27 13:37:18 +00005331 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005332 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
David Greene67c9d422010-02-15 16:53:33 +00005333 PseudoSourceValue::getGOT(), 0, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005334
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005335 // The address of the thread local variable is the add of the thread
5336 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005337 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005338}
5339
Dan Gohman475871a2008-07-27 21:46:04 +00005340SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005341X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005342 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00005343 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005344 assert(Subtarget->isTargetELF() &&
5345 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005346 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005347 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005348
Chris Lattnerb903bed2009-06-26 21:20:29 +00005349 // If GV is an alias then use the aliasee for determining
5350 // thread-localness.
5351 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5352 GV = GA->resolveAliasedGlobal(false);
Eric Christopherfd179292009-08-27 18:07:15 +00005353
Chris Lattnerb903bed2009-06-26 21:20:29 +00005354 TLSModel::Model model = getTLSModel(GV,
5355 getTargetMachine().getRelocationModel());
Eric Christopherfd179292009-08-27 18:07:15 +00005356
Chris Lattnerb903bed2009-06-26 21:20:29 +00005357 switch (model) {
5358 case TLSModel::GeneralDynamic:
5359 case TLSModel::LocalDynamic: // not implemented
5360 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00005361 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00005362 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005363
Chris Lattnerb903bed2009-06-26 21:20:29 +00005364 case TLSModel::InitialExec:
5365 case TLSModel::LocalExec:
5366 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5367 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005368 }
Eric Christopherfd179292009-08-27 18:07:15 +00005369
Torok Edwinc23197a2009-07-14 16:55:14 +00005370 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00005371 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005372}
5373
Evan Cheng0db9fe62006-04-25 20:13:52 +00005374
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005375/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00005376/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00005377SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00005378 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00005379 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005380 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005381 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005382 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00005383 SDValue ShOpLo = Op.getOperand(0);
5384 SDValue ShOpHi = Op.getOperand(1);
5385 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00005386 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00005387 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00005388 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00005389
Dan Gohman475871a2008-07-27 21:46:04 +00005390 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005391 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005392 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5393 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005394 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005395 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5396 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005397 }
Evan Chenge3413162006-01-09 18:33:28 +00005398
Owen Anderson825b72b2009-08-11 20:47:22 +00005399 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5400 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00005401 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00005402 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00005403
Dan Gohman475871a2008-07-27 21:46:04 +00005404 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00005405 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00005406 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5407 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00005408
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005409 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005410 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5411 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005412 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005413 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5414 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005415 }
5416
Dan Gohman475871a2008-07-27 21:46:04 +00005417 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00005418 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005419}
Evan Chenga3195e82006-01-12 22:54:21 +00005420
Dan Gohmand858e902010-04-17 15:26:15 +00005421SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
5422 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005423 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00005424
5425 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005426 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005427 return Op;
5428 }
5429 return SDValue();
5430 }
5431
Owen Anderson825b72b2009-08-11 20:47:22 +00005432 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00005433 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005434
Eli Friedman36df4992009-05-27 00:47:34 +00005435 // These are really Legal; return the operand so the caller accepts it as
5436 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005437 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00005438 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00005439 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00005440 Subtarget->is64Bit()) {
5441 return Op;
5442 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005443
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005444 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005445 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005446 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005447 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005448 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005449 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005450 StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005451 PseudoSourceValue::getFixedStack(SSFI), 0,
5452 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005453 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5454}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005455
Owen Andersone50ed302009-08-10 22:56:29 +00005456SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Eli Friedman948e95a2009-05-23 09:59:16 +00005457 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00005458 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005459 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005460 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005461 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005462 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005463 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005464 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005465 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005466 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005467 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00005468 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005469 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005470
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005471 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005472 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005473 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005474
5475 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5476 // shouldn't be necessary except that RFP cannot be live across
5477 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005478 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005479 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005480 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005481 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005482 SDValue Ops[] = {
5483 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
5484 };
5485 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00005486 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005487 PseudoSourceValue::getFixedStack(SSFI), 0,
5488 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005489 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005490
Evan Cheng0db9fe62006-04-25 20:13:52 +00005491 return Result;
5492}
5493
Bill Wendling8b8a6362009-01-17 03:56:04 +00005494// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00005495SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
5496 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005497 // This algorithm is not obvious. Here it is in C code, more or less:
5498 /*
5499 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5500 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5501 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005502
Bill Wendling8b8a6362009-01-17 03:56:04 +00005503 // Copy ints to xmm registers.
5504 __m128i xh = _mm_cvtsi32_si128( hi );
5505 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005506
Bill Wendling8b8a6362009-01-17 03:56:04 +00005507 // Combine into low half of a single xmm register.
5508 __m128i x = _mm_unpacklo_epi32( xh, xl );
5509 __m128d d;
5510 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005511
Bill Wendling8b8a6362009-01-17 03:56:04 +00005512 // Merge in appropriate exponents to give the integer bits the right
5513 // magnitude.
5514 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005515
Bill Wendling8b8a6362009-01-17 03:56:04 +00005516 // Subtract away the biases to deal with the IEEE-754 double precision
5517 // implicit 1.
5518 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005519
Bill Wendling8b8a6362009-01-17 03:56:04 +00005520 // All conversions up to here are exact. The correctly rounded result is
5521 // calculated using the current rounding mode using the following
5522 // horizontal add.
5523 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5524 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5525 // store doesn't really need to be here (except
5526 // maybe to zero the other double)
5527 return sd;
5528 }
5529 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005530
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005531 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005532 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005533
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005534 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005535 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005536 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5537 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5538 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5539 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005540 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005541 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005542
Bill Wendling8b8a6362009-01-17 03:56:04 +00005543 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005544 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005545 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005546 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005547 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005548 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005549 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005550
Owen Anderson825b72b2009-08-11 20:47:22 +00005551 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5552 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005553 Op.getOperand(0),
5554 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005555 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5556 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005557 Op.getOperand(0),
5558 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005559 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5560 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005561 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005562 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005563 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5564 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5565 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005566 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005567 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005568 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005569
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005570 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005571 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005572 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5573 DAG.getUNDEF(MVT::v2f64), ShufMask);
5574 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5575 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005576 DAG.getIntPtrConstant(0));
5577}
5578
Bill Wendling8b8a6362009-01-17 03:56:04 +00005579// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00005580SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
5581 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005582 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005583 // FP constant to bias correct the final result.
5584 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005585 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005586
5587 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005588 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5589 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005590 Op.getOperand(0),
5591 DAG.getIntPtrConstant(0)));
5592
Owen Anderson825b72b2009-08-11 20:47:22 +00005593 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5594 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005595 DAG.getIntPtrConstant(0));
5596
5597 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005598 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5599 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005600 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005601 MVT::v2f64, Load)),
5602 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005603 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005604 MVT::v2f64, Bias)));
5605 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5606 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005607 DAG.getIntPtrConstant(0));
5608
5609 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005610 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005611
5612 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005613 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005614
Owen Anderson825b72b2009-08-11 20:47:22 +00005615 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005616 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005617 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005618 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005619 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005620 }
5621
5622 // Handle final rounding.
5623 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005624}
5625
Dan Gohmand858e902010-04-17 15:26:15 +00005626SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
5627 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005628 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005629 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005630
Evan Chenga06ec9e2009-01-19 08:08:22 +00005631 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
5632 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5633 // the optimization here.
5634 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005635 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005636
Owen Andersone50ed302009-08-10 22:56:29 +00005637 EVT SrcVT = N0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005638 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00005639 // We only handle SSE2 f64 target here; caller can expand the rest.
Owen Anderson825b72b2009-08-11 20:47:22 +00005640 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00005641 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00005642
Bill Wendling8b8a6362009-01-17 03:56:04 +00005643 return LowerUINT_TO_FP_i64(Op, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005644 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005645 return LowerUINT_TO_FP_i32(Op, DAG);
5646 }
5647
Owen Anderson825b72b2009-08-11 20:47:22 +00005648 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
Eli Friedman948e95a2009-05-23 09:59:16 +00005649
5650 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005651 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Eli Friedman948e95a2009-05-23 09:59:16 +00005652 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5653 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5654 getPointerTy(), StackSlot, WordOff);
5655 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
David Greene67c9d422010-02-15 16:53:33 +00005656 StackSlot, NULL, 0, false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005657 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00005658 OffsetSlot, NULL, 0, false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005659 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005660}
5661
Dan Gohman475871a2008-07-27 21:46:04 +00005662std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00005663FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005664 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005665
Owen Andersone50ed302009-08-10 22:56:29 +00005666 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005667
5668 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005669 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5670 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005671 }
5672
Owen Anderson825b72b2009-08-11 20:47:22 +00005673 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5674 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005675 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005676
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005677 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005678 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005679 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005680 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005681 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005682 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005683 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005684 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005685
Evan Cheng87c89352007-10-15 20:11:21 +00005686 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5687 // stack slot.
5688 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005689 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00005690 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005691 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005692
Evan Cheng0db9fe62006-04-25 20:13:52 +00005693 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005694 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005695 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005696 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5697 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5698 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005699 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005700
Dan Gohman475871a2008-07-27 21:46:04 +00005701 SDValue Chain = DAG.getEntryNode();
5702 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005703 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005704 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005705 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005706 PseudoSourceValue::getFixedStack(SSFI), 0,
5707 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005708 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005709 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005710 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5711 };
Dale Johannesenace16102009-02-03 19:33:06 +00005712 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005713 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00005714 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005715 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5716 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005717
Evan Cheng0db9fe62006-04-25 20:13:52 +00005718 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005719 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005720 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005721
Chris Lattner27a6c732007-11-24 07:07:01 +00005722 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005723}
5724
Dan Gohmand858e902010-04-17 15:26:15 +00005725SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
5726 SelectionDAG &DAG) const {
Eli Friedman23ef1052009-06-06 03:57:58 +00005727 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005728 if (Op.getValueType() == MVT::v2i32 &&
5729 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005730 return Op;
5731 }
5732 return SDValue();
5733 }
5734
Eli Friedman948e95a2009-05-23 09:59:16 +00005735 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005736 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005737 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5738 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005739
Chris Lattner27a6c732007-11-24 07:07:01 +00005740 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005741 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005742 FIST, StackSlot, NULL, 0, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005743}
5744
Dan Gohmand858e902010-04-17 15:26:15 +00005745SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
5746 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00005747 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5748 SDValue FIST = Vals.first, StackSlot = Vals.second;
5749 assert(FIST.getNode() && "Unexpected failure");
5750
5751 // Load the result.
5752 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005753 FIST, StackSlot, NULL, 0, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005754}
5755
Dan Gohmand858e902010-04-17 15:26:15 +00005756SDValue X86TargetLowering::LowerFABS(SDValue Op,
5757 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005758 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005759 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005760 EVT VT = Op.getValueType();
5761 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005762 if (VT.isVector())
5763 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005764 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005765 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005766 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005767 CV.push_back(C);
5768 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005769 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005770 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005771 CV.push_back(C);
5772 CV.push_back(C);
5773 CV.push_back(C);
5774 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005775 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005776 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005777 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005778 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005779 PseudoSourceValue::getConstantPool(), 0,
5780 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005781 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005782}
5783
Dan Gohmand858e902010-04-17 15:26:15 +00005784SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005785 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005786 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005787 EVT VT = Op.getValueType();
5788 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005789 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005790 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005791 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005792 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005793 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005794 CV.push_back(C);
5795 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005796 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005797 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005798 CV.push_back(C);
5799 CV.push_back(C);
5800 CV.push_back(C);
5801 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005802 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005803 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005804 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005805 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005806 PseudoSourceValue::getConstantPool(), 0,
5807 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005808 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005809 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005810 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5811 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005812 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005813 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005814 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005815 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005816 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005817}
5818
Dan Gohmand858e902010-04-17 15:26:15 +00005819SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005820 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005821 SDValue Op0 = Op.getOperand(0);
5822 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005823 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005824 EVT VT = Op.getValueType();
5825 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005826
5827 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005828 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005829 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005830 SrcVT = VT;
5831 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005832 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005833 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005834 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005835 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005836 }
5837
5838 // At this point the operands and the result should have the same
5839 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005840
Evan Cheng68c47cb2007-01-05 07:55:56 +00005841 // First get the sign bit of second operand.
5842 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005843 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005844 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5845 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005846 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005847 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5848 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5849 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5850 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005851 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005852 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005853 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005854 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005855 PseudoSourceValue::getConstantPool(), 0,
5856 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005857 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005858
5859 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005860 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005861 // Op0 is MVT::f32, Op1 is MVT::f64.
5862 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5863 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5864 DAG.getConstant(32, MVT::i32));
5865 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5866 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005867 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005868 }
5869
Evan Cheng73d6cf12007-01-05 21:37:56 +00005870 // Clear first operand sign bit.
5871 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005872 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005873 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5874 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005875 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005876 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5877 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5878 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5879 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005880 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005881 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005882 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005883 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005884 PseudoSourceValue::getConstantPool(), 0,
5885 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005886 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005887
5888 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005889 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005890}
5891
Dan Gohman076aee32009-03-04 19:44:21 +00005892/// Emit nodes that will be selected as "test Op0,Op0", or something
5893/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005894SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Dan Gohmand858e902010-04-17 15:26:15 +00005895 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00005896 DebugLoc dl = Op.getDebugLoc();
5897
Dan Gohman31125812009-03-07 01:58:32 +00005898 // CF and OF aren't always set the way we want. Determine which
5899 // of these we need.
5900 bool NeedCF = false;
5901 bool NeedOF = false;
5902 switch (X86CC) {
5903 case X86::COND_A: case X86::COND_AE:
5904 case X86::COND_B: case X86::COND_BE:
5905 NeedCF = true;
5906 break;
5907 case X86::COND_G: case X86::COND_GE:
5908 case X86::COND_L: case X86::COND_LE:
5909 case X86::COND_O: case X86::COND_NO:
5910 NeedOF = true;
5911 break;
5912 default: break;
5913 }
5914
Dan Gohman076aee32009-03-04 19:44:21 +00005915 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005916 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5917 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5918 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005919 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005920 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005921 switch (Op.getNode()->getOpcode()) {
5922 case ISD::ADD:
5923 // Due to an isel shortcoming, be conservative if this add is likely to
5924 // be selected as part of a load-modify-store instruction. When the root
5925 // node in a match is a store, isel doesn't know how to remap non-chain
5926 // non-flag uses of other nodes in the match, such as the ADD in this
5927 // case. This leads to the ADD being left around and reselected, with
5928 // the result being two adds in the output.
5929 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5930 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5931 if (UI->getOpcode() == ISD::STORE)
5932 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005933 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005934 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5935 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005936 if (C->getAPIntValue() == 1) {
5937 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005938 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005939 break;
5940 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005941 // An add of negative one (subtract of one) will be selected as a DEC.
5942 if (C->getAPIntValue().isAllOnesValue()) {
5943 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005944 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005945 break;
5946 }
5947 }
Dan Gohman076aee32009-03-04 19:44:21 +00005948 // Otherwise use a regular EFLAGS-setting add.
5949 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005950 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005951 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005952 case ISD::AND: {
5953 // If the primary and result isn't used, don't bother using X86ISD::AND,
5954 // because a TEST instruction will be better.
5955 bool NonFlagUse = false;
5956 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Evan Cheng17751da2010-01-07 00:54:06 +00005957 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
5958 SDNode *User = *UI;
5959 unsigned UOpNo = UI.getOperandNo();
5960 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
5961 // Look pass truncate.
5962 UOpNo = User->use_begin().getOperandNo();
5963 User = *User->use_begin();
5964 }
5965 if (User->getOpcode() != ISD::BRCOND &&
5966 User->getOpcode() != ISD::SETCC &&
5967 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
Dan Gohmane220c4b2009-09-18 19:59:53 +00005968 NonFlagUse = true;
5969 break;
5970 }
Evan Cheng17751da2010-01-07 00:54:06 +00005971 }
Dan Gohmane220c4b2009-09-18 19:59:53 +00005972 if (!NonFlagUse)
5973 break;
5974 }
5975 // FALL THROUGH
Dan Gohman076aee32009-03-04 19:44:21 +00005976 case ISD::SUB:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005977 case ISD::OR:
5978 case ISD::XOR:
5979 // Due to the ISEL shortcoming noted above, be conservative if this op is
Dan Gohman076aee32009-03-04 19:44:21 +00005980 // likely to be selected as part of a load-modify-store instruction.
5981 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5982 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5983 if (UI->getOpcode() == ISD::STORE)
5984 goto default_case;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005985 // Otherwise use a regular EFLAGS-setting instruction.
5986 switch (Op.getNode()->getOpcode()) {
5987 case ISD::SUB: Opcode = X86ISD::SUB; break;
5988 case ISD::OR: Opcode = X86ISD::OR; break;
5989 case ISD::XOR: Opcode = X86ISD::XOR; break;
5990 case ISD::AND: Opcode = X86ISD::AND; break;
5991 default: llvm_unreachable("unexpected operator!");
5992 }
Dan Gohman51bb4742009-03-05 21:29:28 +00005993 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005994 break;
5995 case X86ISD::ADD:
5996 case X86ISD::SUB:
5997 case X86ISD::INC:
5998 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005999 case X86ISD::OR:
6000 case X86ISD::XOR:
6001 case X86ISD::AND:
Dan Gohman076aee32009-03-04 19:44:21 +00006002 return SDValue(Op.getNode(), 1);
6003 default:
6004 default_case:
6005 break;
6006 }
6007 if (Opcode != 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006008 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00006009 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00006010 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00006011 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00006012 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00006013 DAG.ReplaceAllUsesWith(Op, New);
6014 return SDValue(New.getNode(), 1);
6015 }
6016 }
6017
6018 // Otherwise just emit a CMP with 0, which is the TEST pattern.
Evan Chenge5b51ac2010-04-17 06:13:15 +00006019 if (Promote16Bit && Op.getValueType() == MVT::i16)
6020 Op = DAG.getNode(ISD::ANY_EXTEND, Op.getDebugLoc(), MVT::i32, Op);
Owen Anderson825b72b2009-08-11 20:47:22 +00006021 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
Dan Gohman076aee32009-03-04 19:44:21 +00006022 DAG.getConstant(0, Op.getValueType()));
6023}
6024
6025/// Emit nodes that will be selected as "cmp Op0,Op1", or something
6026/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006027SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Dan Gohmand858e902010-04-17 15:26:15 +00006028 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006029 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
6030 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00006031 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00006032
6033 DebugLoc dl = Op0.getDebugLoc();
Evan Chenge5b51ac2010-04-17 06:13:15 +00006034 if (Promote16Bit && Op0.getValueType() == MVT::i16) {
6035 Op0 = DAG.getNode(ISD::ANY_EXTEND, Op0.getDebugLoc(), MVT::i32, Op0);
6036 Op1 = DAG.getNode(ISD::ANY_EXTEND, Op1.getDebugLoc(), MVT::i32, Op1);
6037 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006038 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00006039}
6040
Evan Chengd40d03e2010-01-06 19:38:29 +00006041/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
6042/// if it's possible.
Evan Cheng2c755ba2010-02-27 07:36:59 +00006043static SDValue LowerToBT(SDValue And, ISD::CondCode CC,
Evan Cheng54de3ea2010-01-05 06:52:31 +00006044 DebugLoc dl, SelectionDAG &DAG) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006045 SDValue Op0 = And.getOperand(0);
6046 SDValue Op1 = And.getOperand(1);
6047 if (Op0.getOpcode() == ISD::TRUNCATE)
6048 Op0 = Op0.getOperand(0);
6049 if (Op1.getOpcode() == ISD::TRUNCATE)
6050 Op1 = Op1.getOperand(0);
6051
Evan Chengd40d03e2010-01-06 19:38:29 +00006052 SDValue LHS, RHS;
Evan Cheng2c755ba2010-02-27 07:36:59 +00006053 if (Op1.getOpcode() == ISD::SHL) {
6054 if (ConstantSDNode *And10C = dyn_cast<ConstantSDNode>(Op1.getOperand(0)))
6055 if (And10C->getZExtValue() == 1) {
6056 LHS = Op0;
6057 RHS = Op1.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006058 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006059 } else if (Op0.getOpcode() == ISD::SHL) {
6060 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
6061 if (And00C->getZExtValue() == 1) {
6062 LHS = Op1;
6063 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00006064 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006065 } else if (Op1.getOpcode() == ISD::Constant) {
6066 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
6067 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00006068 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
6069 LHS = AndLHS.getOperand(0);
6070 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006071 }
Evan Chengd40d03e2010-01-06 19:38:29 +00006072 }
Evan Cheng0488db92007-09-25 01:57:46 +00006073
Evan Chengd40d03e2010-01-06 19:38:29 +00006074 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00006075 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00006076 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00006077 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00006078 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00006079 // Also promote i16 to i32 for performance / code size reason.
6080 if (LHS.getValueType() == MVT::i8 ||
6081 (Promote16Bit && LHS.getValueType() == MVT::i16))
Evan Chengd40d03e2010-01-06 19:38:29 +00006082 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00006083
Evan Chengd40d03e2010-01-06 19:38:29 +00006084 // If the operand types disagree, extend the shift amount to match. Since
6085 // BT ignores high bits (like shifts) we can use anyextend.
6086 if (LHS.getValueType() != RHS.getValueType())
6087 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006088
Evan Chengd40d03e2010-01-06 19:38:29 +00006089 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
6090 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
6091 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6092 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00006093 }
6094
Evan Cheng54de3ea2010-01-05 06:52:31 +00006095 return SDValue();
6096}
6097
Dan Gohmand858e902010-04-17 15:26:15 +00006098SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng54de3ea2010-01-05 06:52:31 +00006099 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
6100 SDValue Op0 = Op.getOperand(0);
6101 SDValue Op1 = Op.getOperand(1);
6102 DebugLoc dl = Op.getDebugLoc();
6103 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
6104
6105 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00006106 // Lower (X & (1 << N)) == 0 to BT(X, N).
6107 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
6108 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
6109 if (Op0.getOpcode() == ISD::AND &&
6110 Op0.hasOneUse() &&
6111 Op1.getOpcode() == ISD::Constant &&
6112 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
6113 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6114 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
6115 if (NewSetCC.getNode())
6116 return NewSetCC;
6117 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00006118
Evan Cheng2c755ba2010-02-27 07:36:59 +00006119 // Look for "(setcc) == / != 1" to avoid unncessary setcc.
6120 if (Op0.getOpcode() == X86ISD::SETCC &&
6121 Op1.getOpcode() == ISD::Constant &&
6122 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
6123 cast<ConstantSDNode>(Op1)->isNullValue()) &&
6124 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6125 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
6126 bool Invert = (CC == ISD::SETNE) ^
6127 cast<ConstantSDNode>(Op1)->isNullValue();
6128 if (Invert)
6129 CCode = X86::GetOppositeBranchCondition(CCode);
6130 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6131 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
6132 }
6133
Evan Chenge5b51ac2010-04-17 06:13:15 +00006134 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00006135 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006136 if (X86CC == X86::COND_INVALID)
6137 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00006138
Dan Gohman31125812009-03-07 01:58:32 +00006139 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00006140
6141 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00006142 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00006143 return DAG.getNode(ISD::AND, dl, MVT::i8,
6144 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
6145 DAG.getConstant(X86CC, MVT::i8), Cond),
6146 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00006147
Owen Anderson825b72b2009-08-11 20:47:22 +00006148 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6149 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006150}
6151
Dan Gohmand858e902010-04-17 15:26:15 +00006152SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00006153 SDValue Cond;
6154 SDValue Op0 = Op.getOperand(0);
6155 SDValue Op1 = Op.getOperand(1);
6156 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00006157 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00006158 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
6159 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006160 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00006161
6162 if (isFP) {
6163 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00006164 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00006165 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
6166 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00006167 bool Swap = false;
6168
6169 switch (SetCCOpcode) {
6170 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006171 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00006172 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006173 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00006174 case ISD::SETGT: Swap = true; // Fallthrough
6175 case ISD::SETLT:
6176 case ISD::SETOLT: SSECC = 1; break;
6177 case ISD::SETOGE:
6178 case ISD::SETGE: Swap = true; // Fallthrough
6179 case ISD::SETLE:
6180 case ISD::SETOLE: SSECC = 2; break;
6181 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006182 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00006183 case ISD::SETNE: SSECC = 4; break;
6184 case ISD::SETULE: Swap = true;
6185 case ISD::SETUGE: SSECC = 5; break;
6186 case ISD::SETULT: Swap = true;
6187 case ISD::SETUGT: SSECC = 6; break;
6188 case ISD::SETO: SSECC = 7; break;
6189 }
6190 if (Swap)
6191 std::swap(Op0, Op1);
6192
Nate Begemanfb8ead02008-07-25 19:05:58 +00006193 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00006194 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00006195 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00006196 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006197 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
6198 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006199 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006200 }
6201 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00006202 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006203 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
6204 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006205 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006206 }
Torok Edwinc23197a2009-07-14 16:55:14 +00006207 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00006208 }
6209 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00006210 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00006211 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006212
Nate Begeman30a0de92008-07-17 16:51:19 +00006213 // We are handling one of the integer comparisons here. Since SSE only has
6214 // GT and EQ comparisons for integer, swapping operands and multiple
6215 // operations may be required for some comparisons.
6216 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
6217 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006218
Owen Anderson825b72b2009-08-11 20:47:22 +00006219 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00006220 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00006221 case MVT::v8i8:
6222 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
6223 case MVT::v4i16:
6224 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
6225 case MVT::v2i32:
6226 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
6227 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00006228 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006229
Nate Begeman30a0de92008-07-17 16:51:19 +00006230 switch (SetCCOpcode) {
6231 default: break;
6232 case ISD::SETNE: Invert = true;
6233 case ISD::SETEQ: Opc = EQOpc; break;
6234 case ISD::SETLT: Swap = true;
6235 case ISD::SETGT: Opc = GTOpc; break;
6236 case ISD::SETGE: Swap = true;
6237 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
6238 case ISD::SETULT: Swap = true;
6239 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
6240 case ISD::SETUGE: Swap = true;
6241 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
6242 }
6243 if (Swap)
6244 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006245
Nate Begeman30a0de92008-07-17 16:51:19 +00006246 // Since SSE has no unsigned integer comparisons, we need to flip the sign
6247 // bits of the inputs before performing those operations.
6248 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00006249 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00006250 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
6251 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00006252 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00006253 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
6254 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00006255 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
6256 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00006257 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006258
Dale Johannesenace16102009-02-03 19:33:06 +00006259 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00006260
6261 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00006262 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00006263 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00006264
Nate Begeman30a0de92008-07-17 16:51:19 +00006265 return Result;
6266}
Evan Cheng0488db92007-09-25 01:57:46 +00006267
Evan Cheng370e5342008-12-03 08:38:43 +00006268// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00006269static bool isX86LogicalCmp(SDValue Op) {
6270 unsigned Opc = Op.getNode()->getOpcode();
6271 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
6272 return true;
6273 if (Op.getResNo() == 1 &&
6274 (Opc == X86ISD::ADD ||
6275 Opc == X86ISD::SUB ||
6276 Opc == X86ISD::SMUL ||
6277 Opc == X86ISD::UMUL ||
6278 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00006279 Opc == X86ISD::DEC ||
6280 Opc == X86ISD::OR ||
6281 Opc == X86ISD::XOR ||
6282 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00006283 return true;
6284
6285 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00006286}
6287
Dan Gohmand858e902010-04-17 15:26:15 +00006288SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00006289 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006290 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006291 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006292 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00006293
Dan Gohman1a492952009-10-20 16:22:37 +00006294 if (Cond.getOpcode() == ISD::SETCC) {
6295 SDValue NewCond = LowerSETCC(Cond, DAG);
6296 if (NewCond.getNode())
6297 Cond = NewCond;
6298 }
Evan Cheng734503b2006-09-11 02:19:56 +00006299
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006300 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
6301 SDValue Op1 = Op.getOperand(1);
6302 SDValue Op2 = Op.getOperand(2);
6303 if (Cond.getOpcode() == X86ISD::SETCC &&
6304 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
6305 SDValue Cmp = Cond.getOperand(1);
6306 if (Cmp.getOpcode() == X86ISD::CMP) {
6307 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
6308 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
6309 ConstantSDNode *RHSC =
6310 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
6311 if (N1C && N1C->isAllOnesValue() &&
6312 N2C && N2C->isNullValue() &&
6313 RHSC && RHSC->isNullValue()) {
6314 SDValue CmpOp0 = Cmp.getOperand(0);
Chris Lattnerda0688e2010-03-14 18:44:35 +00006315 Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006316 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
6317 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
6318 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
6319 }
6320 }
6321 }
6322
Evan Chengad9c0a32009-12-15 00:53:42 +00006323 // Look pass (and (setcc_carry (cmp ...)), 1).
6324 if (Cond.getOpcode() == ISD::AND &&
6325 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6326 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6327 if (C && C->getAPIntValue() == 1)
6328 Cond = Cond.getOperand(0);
6329 }
6330
Evan Cheng3f41d662007-10-08 22:16:29 +00006331 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6332 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006333 if (Cond.getOpcode() == X86ISD::SETCC ||
6334 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006335 CC = Cond.getOperand(0);
6336
Dan Gohman475871a2008-07-27 21:46:04 +00006337 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006338 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00006339 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006340
Evan Cheng3f41d662007-10-08 22:16:29 +00006341 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006342 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00006343 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00006344 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00006345
Chris Lattnerd1980a52009-03-12 06:52:53 +00006346 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
6347 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00006348 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006349 addTest = false;
6350 }
6351 }
6352
6353 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006354 // Look pass the truncate.
6355 if (Cond.getOpcode() == ISD::TRUNCATE)
6356 Cond = Cond.getOperand(0);
6357
6358 // We know the result of AND is compared against zero. Try to match
6359 // it to BT.
6360 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6361 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6362 if (NewSetCC.getNode()) {
6363 CC = NewSetCC.getOperand(0);
6364 Cond = NewSetCC.getOperand(1);
6365 addTest = false;
6366 }
6367 }
6368 }
6369
6370 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006371 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006372 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006373 }
6374
Evan Cheng0488db92007-09-25 01:57:46 +00006375 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
6376 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006377 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
6378 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006379 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00006380}
6381
Evan Cheng370e5342008-12-03 08:38:43 +00006382// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
6383// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
6384// from the AND / OR.
6385static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
6386 Opc = Op.getOpcode();
6387 if (Opc != ISD::OR && Opc != ISD::AND)
6388 return false;
6389 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6390 Op.getOperand(0).hasOneUse() &&
6391 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
6392 Op.getOperand(1).hasOneUse());
6393}
6394
Evan Cheng961d6d42009-02-02 08:19:07 +00006395// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
6396// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00006397static bool isXor1OfSetCC(SDValue Op) {
6398 if (Op.getOpcode() != ISD::XOR)
6399 return false;
6400 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6401 if (N1C && N1C->getAPIntValue() == 1) {
6402 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6403 Op.getOperand(0).hasOneUse();
6404 }
6405 return false;
6406}
6407
Dan Gohmand858e902010-04-17 15:26:15 +00006408SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00006409 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006410 SDValue Chain = Op.getOperand(0);
6411 SDValue Cond = Op.getOperand(1);
6412 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006413 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006414 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00006415
Dan Gohman1a492952009-10-20 16:22:37 +00006416 if (Cond.getOpcode() == ISD::SETCC) {
6417 SDValue NewCond = LowerSETCC(Cond, DAG);
6418 if (NewCond.getNode())
6419 Cond = NewCond;
6420 }
Chris Lattnere55484e2008-12-25 05:34:37 +00006421#if 0
6422 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00006423 else if (Cond.getOpcode() == X86ISD::ADD ||
6424 Cond.getOpcode() == X86ISD::SUB ||
6425 Cond.getOpcode() == X86ISD::SMUL ||
6426 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00006427 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00006428#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00006429
Evan Chengad9c0a32009-12-15 00:53:42 +00006430 // Look pass (and (setcc_carry (cmp ...)), 1).
6431 if (Cond.getOpcode() == ISD::AND &&
6432 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6433 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6434 if (C && C->getAPIntValue() == 1)
6435 Cond = Cond.getOperand(0);
6436 }
6437
Evan Cheng3f41d662007-10-08 22:16:29 +00006438 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6439 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006440 if (Cond.getOpcode() == X86ISD::SETCC ||
6441 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006442 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006443
Dan Gohman475871a2008-07-27 21:46:04 +00006444 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006445 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00006446 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00006447 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00006448 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006449 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00006450 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00006451 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006452 default: break;
6453 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00006454 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00006455 // These can only come from an arithmetic instruction with overflow,
6456 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006457 Cond = Cond.getNode()->getOperand(1);
6458 addTest = false;
6459 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006460 }
Evan Cheng0488db92007-09-25 01:57:46 +00006461 }
Evan Cheng370e5342008-12-03 08:38:43 +00006462 } else {
6463 unsigned CondOpc;
6464 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6465 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00006466 if (CondOpc == ISD::OR) {
6467 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6468 // two branches instead of an explicit OR instruction with a
6469 // separate test.
6470 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006471 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00006472 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006473 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006474 Chain, Dest, CC, Cmp);
6475 CC = Cond.getOperand(1).getOperand(0);
6476 Cond = Cmp;
6477 addTest = false;
6478 }
6479 } else { // ISD::AND
6480 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6481 // two branches instead of an explicit AND instruction with a
6482 // separate test. However, we only do this if this block doesn't
6483 // have a fall-through edge, because this requires an explicit
6484 // jmp when the condition is false.
6485 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006486 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00006487 Op.getNode()->hasOneUse()) {
6488 X86::CondCode CCode =
6489 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6490 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006491 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006492 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
6493 // Look for an unconditional branch following this conditional branch.
6494 // We need this because we need to reverse the successors in order
6495 // to implement FCMP_OEQ.
6496 if (User.getOpcode() == ISD::BR) {
6497 SDValue FalseBB = User.getOperand(1);
6498 SDValue NewBR =
6499 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
6500 assert(NewBR == User);
6501 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00006502
Dale Johannesene4d209d2009-02-03 20:21:25 +00006503 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006504 Chain, Dest, CC, Cmp);
6505 X86::CondCode CCode =
6506 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6507 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006508 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006509 Cond = Cmp;
6510 addTest = false;
6511 }
6512 }
Dan Gohman279c22e2008-10-21 03:29:32 +00006513 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00006514 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6515 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6516 // It should be transformed during dag combiner except when the condition
6517 // is set by a arithmetics with overflow node.
6518 X86::CondCode CCode =
6519 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6520 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006521 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00006522 Cond = Cond.getOperand(0).getOperand(1);
6523 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00006524 }
Evan Cheng0488db92007-09-25 01:57:46 +00006525 }
6526
6527 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006528 // Look pass the truncate.
6529 if (Cond.getOpcode() == ISD::TRUNCATE)
6530 Cond = Cond.getOperand(0);
6531
6532 // We know the result of AND is compared against zero. Try to match
6533 // it to BT.
6534 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6535 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6536 if (NewSetCC.getNode()) {
6537 CC = NewSetCC.getOperand(0);
6538 Cond = NewSetCC.getOperand(1);
6539 addTest = false;
6540 }
6541 }
6542 }
6543
6544 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006545 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006546 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006547 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00006548 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00006549 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006550}
6551
Anton Korobeynikove060b532007-04-17 19:34:00 +00006552
6553// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
6554// Calls to _alloca is needed to probe the stack when allocating more than 4k
6555// bytes in one go. Touching the stack at 4K increments is necessary to ensure
6556// that the guard pages used by the OS virtual memory manager are allocated in
6557// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00006558SDValue
6559X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006560 SelectionDAG &DAG) const {
Anton Korobeynikove060b532007-04-17 19:34:00 +00006561 assert(Subtarget->isTargetCygMing() &&
6562 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006563 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006564
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006565 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00006566 SDValue Chain = Op.getOperand(0);
6567 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006568 // FIXME: Ensure alignment here
6569
Dan Gohman475871a2008-07-27 21:46:04 +00006570 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006571
Owen Andersone50ed302009-08-10 22:56:29 +00006572 EVT IntPtr = getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00006573 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006574
Dale Johannesendd64c412009-02-04 00:33:20 +00006575 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006576 Flag = Chain.getValue(1);
6577
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006578 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006579
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006580 Chain = DAG.getNode(X86ISD::MINGW_ALLOCA, dl, NodeTys, Chain, Flag);
6581 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006582
Dale Johannesendd64c412009-02-04 00:33:20 +00006583 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006584
Dan Gohman475871a2008-07-27 21:46:04 +00006585 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006586 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006587}
6588
Dan Gohman475871a2008-07-27 21:46:04 +00006589SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006590X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00006591 SDValue Chain,
6592 SDValue Dst, SDValue Src,
6593 SDValue Size, unsigned Align,
Mon P Wang20adc9d2010-04-04 03:10:48 +00006594 bool isVolatile,
Bill Wendling6f287b22008-09-30 21:22:07 +00006595 const Value *DstSV,
Dan Gohmand858e902010-04-17 15:26:15 +00006596 uint64_t DstSVOff) const {
Dan Gohman707e0182008-04-12 04:36:06 +00006597 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006598
Bill Wendling6f287b22008-09-30 21:22:07 +00006599 // If not DWORD aligned or size is more than the threshold, call the library.
6600 // The libc version is likely to be faster for these cases. It can use the
6601 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00006602 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00006603 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006604 ConstantSize->getZExtValue() >
6605 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006606 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00006607
6608 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00006609 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00006610
Bill Wendling6158d842008-10-01 00:59:58 +00006611 if (const char *bzeroEntry = V &&
6612 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00006613 EVT IntPtr = getPointerTy();
Owen Anderson1d0be152009-08-13 21:58:54 +00006614 const Type *IntPtrTy = TD->getIntPtrType(*DAG.getContext());
Scott Michelfdc40a02009-02-17 22:15:04 +00006615 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00006616 TargetLowering::ArgListEntry Entry;
6617 Entry.Node = Dst;
6618 Entry.Ty = IntPtrTy;
6619 Args.push_back(Entry);
6620 Entry.Node = Size;
6621 Args.push_back(Entry);
6622 std::pair<SDValue,SDValue> CallResult =
Owen Anderson1d0be152009-08-13 21:58:54 +00006623 LowerCallTo(Chain, Type::getVoidTy(*DAG.getContext()),
6624 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006625 0, CallingConv::C, false, /*isReturnValueUsed=*/false,
Bill Wendling46ada192010-03-02 01:55:18 +00006626 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl);
Bill Wendling6158d842008-10-01 00:59:58 +00006627 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00006628 }
6629
Dan Gohman707e0182008-04-12 04:36:06 +00006630 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00006631 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00006632 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00006633
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006634 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00006635 SDValue InFlag(0, 0);
Owen Andersone50ed302009-08-10 22:56:29 +00006636 EVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00006637 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00006638 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006639 unsigned BytesLeft = 0;
6640 bool TwoRepStos = false;
6641 if (ValC) {
6642 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006643 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00006644
Evan Cheng0db9fe62006-04-25 20:13:52 +00006645 // If the value is a constant, then we can potentially use larger sets.
6646 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00006647 case 2: // WORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006648 AVT = MVT::i16;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006649 ValReg = X86::AX;
6650 Val = (Val << 8) | Val;
6651 break;
6652 case 0: // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006653 AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006654 ValReg = X86::EAX;
6655 Val = (Val << 8) | Val;
6656 Val = (Val << 16) | Val;
6657 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006658 AVT = MVT::i64;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006659 ValReg = X86::RAX;
6660 Val = (Val << 32) | Val;
6661 }
6662 break;
6663 default: // Byte aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006664 AVT = MVT::i8;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006665 ValReg = X86::AL;
6666 Count = DAG.getIntPtrConstant(SizeVal);
6667 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00006668 }
6669
Owen Anderson825b72b2009-08-11 20:47:22 +00006670 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006671 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006672 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
6673 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006674 }
6675
Dale Johannesen0f502f62009-02-03 22:26:09 +00006676 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00006677 InFlag);
6678 InFlag = Chain.getValue(1);
6679 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00006680 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00006681 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006682 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006683 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00006684 }
Evan Chengc78d3b42006-04-24 18:01:45 +00006685
Scott Michelfdc40a02009-02-17 22:15:04 +00006686 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006687 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006688 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006689 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006690 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006691 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006692 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006693 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00006694
Owen Anderson825b72b2009-08-11 20:47:22 +00006695 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006696 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6697 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Chengc78d3b42006-04-24 18:01:45 +00006698
Evan Cheng0db9fe62006-04-25 20:13:52 +00006699 if (TwoRepStos) {
6700 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00006701 Count = Size;
Owen Andersone50ed302009-08-10 22:56:29 +00006702 EVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00006703 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Owen Anderson825b72b2009-08-11 20:47:22 +00006704 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
6705 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006706 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006707 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006708 InFlag = Chain.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006709 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006710 SDValue Ops[] = { Chain, DAG.getValueType(MVT::i8), InFlag };
6711 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006712 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006713 // Handle the last 1 - 7 bytes.
6714 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006715 EVT AddrVT = Dst.getValueType();
6716 EVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00006717
Dale Johannesen0f502f62009-02-03 22:26:09 +00006718 Chain = DAG.getMemset(Chain, dl,
6719 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00006720 DAG.getConstant(Offset, AddrVT)),
6721 Src,
6722 DAG.getConstant(BytesLeft, SizeVT),
Mon P Wang20adc9d2010-04-04 03:10:48 +00006723 Align, isVolatile, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00006724 }
Evan Cheng11e15b32006-04-03 20:53:28 +00006725
Dan Gohman707e0182008-04-12 04:36:06 +00006726 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006727 return Chain;
6728}
Evan Cheng11e15b32006-04-03 20:53:28 +00006729
Dan Gohman475871a2008-07-27 21:46:04 +00006730SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006731X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00006732 SDValue Chain, SDValue Dst, SDValue Src,
6733 SDValue Size, unsigned Align,
Mon P Wang20adc9d2010-04-04 03:10:48 +00006734 bool isVolatile, bool AlwaysInline,
Dan Gohmand858e902010-04-17 15:26:15 +00006735 const Value *DstSV,
6736 uint64_t DstSVOff,
6737 const Value *SrcSV,
6738 uint64_t SrcSVOff) const {
Dan Gohman707e0182008-04-12 04:36:06 +00006739 // This requires the copy size to be a constant, preferrably
6740 // within a subtarget-specific limit.
6741 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
6742 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00006743 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006744 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006745 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00006746 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006747
Evan Cheng1887c1c2008-08-21 21:00:15 +00006748 /// If not DWORD aligned, call the library.
6749 if ((Align & 3) != 0)
6750 return SDValue();
6751
6752 // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006753 EVT AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006754 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006755 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006756
Duncan Sands83ec4b62008-06-06 12:08:01 +00006757 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006758 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00006759 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00006760 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006761
Dan Gohman475871a2008-07-27 21:46:04 +00006762 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006763 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006764 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006765 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006766 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006767 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Evan Chengc3b0c342010-04-08 07:37:57 +00006768 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006769 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006770 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006771 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006772 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00006773 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006774 InFlag = Chain.getValue(1);
6775
Owen Anderson825b72b2009-08-11 20:47:22 +00006776 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006777 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6778 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, Ops,
6779 array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006780
Dan Gohman475871a2008-07-27 21:46:04 +00006781 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00006782 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00006783 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006784 // Handle the last 1 - 7 bytes.
6785 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006786 EVT DstVT = Dst.getValueType();
6787 EVT SrcVT = Src.getValueType();
6788 EVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006789 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006790 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00006791 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00006792 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00006793 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00006794 DAG.getConstant(BytesLeft, SizeVT),
Mon P Wang20adc9d2010-04-04 03:10:48 +00006795 Align, isVolatile, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00006796 DstSV, DstSVOff + Offset,
6797 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00006798 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006799
Owen Anderson825b72b2009-08-11 20:47:22 +00006800 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006801 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006802}
6803
Dan Gohmand858e902010-04-17 15:26:15 +00006804SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00006805 MachineFunction &MF = DAG.getMachineFunction();
6806 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
6807
Dan Gohman69de1932008-02-06 22:27:42 +00006808 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006809 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006810
Evan Cheng25ab6902006-09-08 06:48:29 +00006811 if (!Subtarget->is64Bit()) {
6812 // vastart just stores the address of the VarArgsFrameIndex slot into the
6813 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00006814 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
6815 getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006816 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
6817 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006818 }
6819
6820 // __va_list_tag:
6821 // gp_offset (0 - 6 * 8)
6822 // fp_offset (48 - 48 + 8 * 16)
6823 // overflow_arg_area (point to parameters coming in memory).
6824 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006825 SmallVector<SDValue, 8> MemOps;
6826 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006827 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006828 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00006829 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
6830 MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00006831 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006832 MemOps.push_back(Store);
6833
6834 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006835 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006836 FIN, DAG.getIntPtrConstant(4));
6837 Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00006838 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
6839 MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00006840 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006841 MemOps.push_back(Store);
6842
6843 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006844 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006845 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00006846 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
6847 getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006848 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0,
6849 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006850 MemOps.push_back(Store);
6851
6852 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006853 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006854 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00006855 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
6856 getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006857 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0,
6858 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006859 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006860 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006861 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006862}
6863
Dan Gohmand858e902010-04-17 15:26:15 +00006864SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman9018e832008-05-10 01:26:14 +00006865 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6866 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006867 SDValue Chain = Op.getOperand(0);
6868 SDValue SrcPtr = Op.getOperand(1);
6869 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006870
Chris Lattner75361b62010-04-07 22:58:41 +00006871 report_fatal_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006872 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006873}
6874
Dan Gohmand858e902010-04-17 15:26:15 +00006875SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00006876 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006877 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006878 SDValue Chain = Op.getOperand(0);
6879 SDValue DstPtr = Op.getOperand(1);
6880 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006881 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6882 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006883 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006884
Dale Johannesendd64c412009-02-04 00:33:20 +00006885 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00006886 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
6887 false, DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006888}
6889
Dan Gohman475871a2008-07-27 21:46:04 +00006890SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006891X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006892 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006893 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006894 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006895 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006896 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006897 case Intrinsic::x86_sse_comieq_ss:
6898 case Intrinsic::x86_sse_comilt_ss:
6899 case Intrinsic::x86_sse_comile_ss:
6900 case Intrinsic::x86_sse_comigt_ss:
6901 case Intrinsic::x86_sse_comige_ss:
6902 case Intrinsic::x86_sse_comineq_ss:
6903 case Intrinsic::x86_sse_ucomieq_ss:
6904 case Intrinsic::x86_sse_ucomilt_ss:
6905 case Intrinsic::x86_sse_ucomile_ss:
6906 case Intrinsic::x86_sse_ucomigt_ss:
6907 case Intrinsic::x86_sse_ucomige_ss:
6908 case Intrinsic::x86_sse_ucomineq_ss:
6909 case Intrinsic::x86_sse2_comieq_sd:
6910 case Intrinsic::x86_sse2_comilt_sd:
6911 case Intrinsic::x86_sse2_comile_sd:
6912 case Intrinsic::x86_sse2_comigt_sd:
6913 case Intrinsic::x86_sse2_comige_sd:
6914 case Intrinsic::x86_sse2_comineq_sd:
6915 case Intrinsic::x86_sse2_ucomieq_sd:
6916 case Intrinsic::x86_sse2_ucomilt_sd:
6917 case Intrinsic::x86_sse2_ucomile_sd:
6918 case Intrinsic::x86_sse2_ucomigt_sd:
6919 case Intrinsic::x86_sse2_ucomige_sd:
6920 case Intrinsic::x86_sse2_ucomineq_sd: {
6921 unsigned Opc = 0;
6922 ISD::CondCode CC = ISD::SETCC_INVALID;
6923 switch (IntNo) {
6924 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006925 case Intrinsic::x86_sse_comieq_ss:
6926 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006927 Opc = X86ISD::COMI;
6928 CC = ISD::SETEQ;
6929 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006930 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006931 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006932 Opc = X86ISD::COMI;
6933 CC = ISD::SETLT;
6934 break;
6935 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006936 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006937 Opc = X86ISD::COMI;
6938 CC = ISD::SETLE;
6939 break;
6940 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006941 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006942 Opc = X86ISD::COMI;
6943 CC = ISD::SETGT;
6944 break;
6945 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006946 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006947 Opc = X86ISD::COMI;
6948 CC = ISD::SETGE;
6949 break;
6950 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006951 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006952 Opc = X86ISD::COMI;
6953 CC = ISD::SETNE;
6954 break;
6955 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006956 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006957 Opc = X86ISD::UCOMI;
6958 CC = ISD::SETEQ;
6959 break;
6960 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006961 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006962 Opc = X86ISD::UCOMI;
6963 CC = ISD::SETLT;
6964 break;
6965 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006966 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006967 Opc = X86ISD::UCOMI;
6968 CC = ISD::SETLE;
6969 break;
6970 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006971 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006972 Opc = X86ISD::UCOMI;
6973 CC = ISD::SETGT;
6974 break;
6975 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006976 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006977 Opc = X86ISD::UCOMI;
6978 CC = ISD::SETGE;
6979 break;
6980 case Intrinsic::x86_sse_ucomineq_ss:
6981 case Intrinsic::x86_sse2_ucomineq_sd:
6982 Opc = X86ISD::UCOMI;
6983 CC = ISD::SETNE;
6984 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006985 }
Evan Cheng734503b2006-09-11 02:19:56 +00006986
Dan Gohman475871a2008-07-27 21:46:04 +00006987 SDValue LHS = Op.getOperand(1);
6988 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006989 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006990 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006991 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6992 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6993 DAG.getConstant(X86CC, MVT::i8), Cond);
6994 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006995 }
Eric Christopher71c67532009-07-29 00:28:05 +00006996 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006997 // an integer value, not just an instruction so lower it to the ptest
6998 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006999 case Intrinsic::x86_sse41_ptestz:
7000 case Intrinsic::x86_sse41_ptestc:
7001 case Intrinsic::x86_sse41_ptestnzc:{
7002 unsigned X86CC = 0;
7003 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00007004 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00007005 case Intrinsic::x86_sse41_ptestz:
7006 // ZF = 1
7007 X86CC = X86::COND_E;
7008 break;
7009 case Intrinsic::x86_sse41_ptestc:
7010 // CF = 1
7011 X86CC = X86::COND_B;
7012 break;
Eric Christopherfd179292009-08-27 18:07:15 +00007013 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00007014 // ZF and CF = 0
7015 X86CC = X86::COND_A;
7016 break;
7017 }
Eric Christopherfd179292009-08-27 18:07:15 +00007018
Eric Christopher71c67532009-07-29 00:28:05 +00007019 SDValue LHS = Op.getOperand(1);
7020 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00007021 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
7022 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
7023 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
7024 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00007025 }
Evan Cheng5759f972008-05-04 09:15:50 +00007026
7027 // Fix vector shift instructions where the last operand is a non-immediate
7028 // i32 value.
7029 case Intrinsic::x86_sse2_pslli_w:
7030 case Intrinsic::x86_sse2_pslli_d:
7031 case Intrinsic::x86_sse2_pslli_q:
7032 case Intrinsic::x86_sse2_psrli_w:
7033 case Intrinsic::x86_sse2_psrli_d:
7034 case Intrinsic::x86_sse2_psrli_q:
7035 case Intrinsic::x86_sse2_psrai_w:
7036 case Intrinsic::x86_sse2_psrai_d:
7037 case Intrinsic::x86_mmx_pslli_w:
7038 case Intrinsic::x86_mmx_pslli_d:
7039 case Intrinsic::x86_mmx_pslli_q:
7040 case Intrinsic::x86_mmx_psrli_w:
7041 case Intrinsic::x86_mmx_psrli_d:
7042 case Intrinsic::x86_mmx_psrli_q:
7043 case Intrinsic::x86_mmx_psrai_w:
7044 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00007045 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00007046 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00007047 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00007048
7049 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007050 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007051 switch (IntNo) {
7052 case Intrinsic::x86_sse2_pslli_w:
7053 NewIntNo = Intrinsic::x86_sse2_psll_w;
7054 break;
7055 case Intrinsic::x86_sse2_pslli_d:
7056 NewIntNo = Intrinsic::x86_sse2_psll_d;
7057 break;
7058 case Intrinsic::x86_sse2_pslli_q:
7059 NewIntNo = Intrinsic::x86_sse2_psll_q;
7060 break;
7061 case Intrinsic::x86_sse2_psrli_w:
7062 NewIntNo = Intrinsic::x86_sse2_psrl_w;
7063 break;
7064 case Intrinsic::x86_sse2_psrli_d:
7065 NewIntNo = Intrinsic::x86_sse2_psrl_d;
7066 break;
7067 case Intrinsic::x86_sse2_psrli_q:
7068 NewIntNo = Intrinsic::x86_sse2_psrl_q;
7069 break;
7070 case Intrinsic::x86_sse2_psrai_w:
7071 NewIntNo = Intrinsic::x86_sse2_psra_w;
7072 break;
7073 case Intrinsic::x86_sse2_psrai_d:
7074 NewIntNo = Intrinsic::x86_sse2_psra_d;
7075 break;
7076 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007077 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007078 switch (IntNo) {
7079 case Intrinsic::x86_mmx_pslli_w:
7080 NewIntNo = Intrinsic::x86_mmx_psll_w;
7081 break;
7082 case Intrinsic::x86_mmx_pslli_d:
7083 NewIntNo = Intrinsic::x86_mmx_psll_d;
7084 break;
7085 case Intrinsic::x86_mmx_pslli_q:
7086 NewIntNo = Intrinsic::x86_mmx_psll_q;
7087 break;
7088 case Intrinsic::x86_mmx_psrli_w:
7089 NewIntNo = Intrinsic::x86_mmx_psrl_w;
7090 break;
7091 case Intrinsic::x86_mmx_psrli_d:
7092 NewIntNo = Intrinsic::x86_mmx_psrl_d;
7093 break;
7094 case Intrinsic::x86_mmx_psrli_q:
7095 NewIntNo = Intrinsic::x86_mmx_psrl_q;
7096 break;
7097 case Intrinsic::x86_mmx_psrai_w:
7098 NewIntNo = Intrinsic::x86_mmx_psra_w;
7099 break;
7100 case Intrinsic::x86_mmx_psrai_d:
7101 NewIntNo = Intrinsic::x86_mmx_psra_d;
7102 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00007103 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00007104 }
7105 break;
7106 }
7107 }
Mon P Wangefa42202009-09-03 19:56:25 +00007108
7109 // The vector shift intrinsics with scalars uses 32b shift amounts but
7110 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
7111 // to be zero.
7112 SDValue ShOps[4];
7113 ShOps[0] = ShAmt;
7114 ShOps[1] = DAG.getConstant(0, MVT::i32);
7115 if (ShAmtVT == MVT::v4i32) {
7116 ShOps[2] = DAG.getUNDEF(MVT::i32);
7117 ShOps[3] = DAG.getUNDEF(MVT::i32);
7118 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
7119 } else {
7120 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
7121 }
7122
Owen Andersone50ed302009-08-10 22:56:29 +00007123 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00007124 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007125 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007126 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00007127 Op.getOperand(1), ShAmt);
7128 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00007129 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007130}
Evan Cheng72261582005-12-20 06:22:03 +00007131
Dan Gohmand858e902010-04-17 15:26:15 +00007132SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
7133 SelectionDAG &DAG) const {
Bill Wendling64e87322009-01-16 19:25:27 +00007134 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007135 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00007136
7137 if (Depth > 0) {
7138 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7139 SDValue Offset =
7140 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00007141 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007142 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00007143 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007144 FrameAddr, Offset),
David Greene67c9d422010-02-15 16:53:33 +00007145 NULL, 0, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00007146 }
7147
7148 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00007149 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00007150 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
David Greene67c9d422010-02-15 16:53:33 +00007151 RetAddrFI, NULL, 0, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007152}
7153
Dan Gohmand858e902010-04-17 15:26:15 +00007154SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00007155 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7156 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00007157 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007158 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00007159 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
7160 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00007161 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00007162 while (Depth--)
David Greene67c9d422010-02-15 16:53:33 +00007163 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
7164 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00007165 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00007166}
7167
Dan Gohman475871a2008-07-27 21:46:04 +00007168SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007169 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007170 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007171}
7172
Dan Gohmand858e902010-04-17 15:26:15 +00007173SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007174 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00007175 SDValue Chain = Op.getOperand(0);
7176 SDValue Offset = Op.getOperand(1);
7177 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007178 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007179
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007180 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
7181 getPointerTy());
7182 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007183
Dale Johannesene4d209d2009-02-03 20:21:25 +00007184 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007185 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007186 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
David Greene67c9d422010-02-15 16:53:33 +00007187 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0, false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00007188 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007189 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007190
Dale Johannesene4d209d2009-02-03 20:21:25 +00007191 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007192 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007193 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007194}
7195
Dan Gohman475871a2008-07-27 21:46:04 +00007196SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007197 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007198 SDValue Root = Op.getOperand(0);
7199 SDValue Trmp = Op.getOperand(1); // trampoline
7200 SDValue FPtr = Op.getOperand(2); // nested function
7201 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007202 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007203
Dan Gohman69de1932008-02-06 22:27:42 +00007204 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007205
7206 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007207 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00007208
7209 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00007210 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
7211 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00007212
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007213 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7214 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00007215
7216 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7217
7218 // Load the pointer to the nested function into R11.
7219 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00007220 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00007221 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007222 Addr, TrmpAddr, 0, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007223
Owen Anderson825b72b2009-08-11 20:47:22 +00007224 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7225 DAG.getConstant(2, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007226 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2,
7227 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007228
7229 // Load the 'nest' parameter value into R10.
7230 // R10 is specified in X86CallingConv.td
7231 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00007232 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7233 DAG.getConstant(10, MVT::i64));
7234 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007235 Addr, TrmpAddr, 10, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007236
Owen Anderson825b72b2009-08-11 20:47:22 +00007237 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7238 DAG.getConstant(12, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007239 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12,
7240 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007241
7242 // Jump to the nested function.
7243 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00007244 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7245 DAG.getConstant(20, MVT::i64));
7246 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007247 Addr, TrmpAddr, 20, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007248
7249 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00007250 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7251 DAG.getConstant(22, MVT::i64));
7252 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007253 TrmpAddr, 22, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007254
Dan Gohman475871a2008-07-27 21:46:04 +00007255 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007256 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007257 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007258 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00007259 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00007260 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00007261 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00007262 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007263
7264 switch (CC) {
7265 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007266 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007267 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007268 case CallingConv::X86_StdCall: {
7269 // Pass 'nest' parameter in ECX.
7270 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007271 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007272
7273 // Check that ECX wasn't needed by an 'inreg' parameter.
7274 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00007275 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007276
Chris Lattner58d74912008-03-12 17:45:29 +00007277 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00007278 unsigned InRegCount = 0;
7279 unsigned Idx = 1;
7280
7281 for (FunctionType::param_iterator I = FTy->param_begin(),
7282 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00007283 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00007284 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007285 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007286
7287 if (InRegCount > 2) {
Chris Lattner75361b62010-04-07 22:58:41 +00007288 report_fatal_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007289 }
7290 }
7291 break;
7292 }
7293 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00007294 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007295 // Pass 'nest' parameter in EAX.
7296 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007297 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007298 break;
7299 }
7300
Dan Gohman475871a2008-07-27 21:46:04 +00007301 SDValue OutChains[4];
7302 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007303
Owen Anderson825b72b2009-08-11 20:47:22 +00007304 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7305 DAG.getConstant(10, MVT::i32));
7306 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007307
Chris Lattnera62fe662010-02-05 19:20:30 +00007308 // This is storing the opcode for MOV32ri.
7309 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007310 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007311 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007312 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
David Greene67c9d422010-02-15 16:53:33 +00007313 Trmp, TrmpAddr, 0, false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007314
Owen Anderson825b72b2009-08-11 20:47:22 +00007315 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7316 DAG.getConstant(1, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007317 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1,
7318 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007319
Chris Lattnera62fe662010-02-05 19:20:30 +00007320 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00007321 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7322 DAG.getConstant(5, MVT::i32));
7323 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007324 TrmpAddr, 5, false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007325
Owen Anderson825b72b2009-08-11 20:47:22 +00007326 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7327 DAG.getConstant(6, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007328 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6,
7329 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007330
Dan Gohman475871a2008-07-27 21:46:04 +00007331 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007332 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007333 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007334 }
7335}
7336
Dan Gohmand858e902010-04-17 15:26:15 +00007337SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
7338 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007339 /*
7340 The rounding mode is in bits 11:10 of FPSR, and has the following
7341 settings:
7342 00 Round to nearest
7343 01 Round to -inf
7344 10 Round to +inf
7345 11 Round to 0
7346
7347 FLT_ROUNDS, on the other hand, expects the following:
7348 -1 Undefined
7349 0 Round to 0
7350 1 Round to nearest
7351 2 Round to +inf
7352 3 Round to -inf
7353
7354 To perform the conversion, we do:
7355 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7356 */
7357
7358 MachineFunction &MF = DAG.getMachineFunction();
7359 const TargetMachine &TM = MF.getTarget();
7360 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7361 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00007362 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007363 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007364
7365 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00007366 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007367 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007368
Owen Anderson825b72b2009-08-11 20:47:22 +00007369 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00007370 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007371
7372 // Load FP Control Word from stack slot
David Greene67c9d422010-02-15 16:53:33 +00007373 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0,
7374 false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007375
7376 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00007377 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007378 DAG.getNode(ISD::SRL, dl, MVT::i16,
7379 DAG.getNode(ISD::AND, dl, MVT::i16,
7380 CWD, DAG.getConstant(0x800, MVT::i16)),
7381 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00007382 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007383 DAG.getNode(ISD::SRL, dl, MVT::i16,
7384 DAG.getNode(ISD::AND, dl, MVT::i16,
7385 CWD, DAG.getConstant(0x400, MVT::i16)),
7386 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007387
Dan Gohman475871a2008-07-27 21:46:04 +00007388 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00007389 DAG.getNode(ISD::AND, dl, MVT::i16,
7390 DAG.getNode(ISD::ADD, dl, MVT::i16,
7391 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7392 DAG.getConstant(1, MVT::i16)),
7393 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007394
7395
Duncan Sands83ec4b62008-06-06 12:08:01 +00007396 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007397 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007398}
7399
Dan Gohmand858e902010-04-17 15:26:15 +00007400SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007401 EVT VT = Op.getValueType();
7402 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007403 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007404 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007405
7406 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007407 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00007408 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00007409 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007410 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007411 }
Evan Cheng18efe262007-12-14 02:13:44 +00007412
Evan Cheng152804e2007-12-14 08:30:15 +00007413 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007414 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007415 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007416
7417 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007418 SDValue Ops[] = {
7419 Op,
7420 DAG.getConstant(NumBits+NumBits-1, OpVT),
7421 DAG.getConstant(X86::COND_E, MVT::i8),
7422 Op.getValue(1)
7423 };
7424 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007425
7426 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007427 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00007428
Owen Anderson825b72b2009-08-11 20:47:22 +00007429 if (VT == MVT::i8)
7430 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007431 return Op;
7432}
7433
Dan Gohmand858e902010-04-17 15:26:15 +00007434SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007435 EVT VT = Op.getValueType();
7436 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007437 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007438 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007439
7440 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007441 if (VT == MVT::i8) {
7442 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007443 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007444 }
Evan Cheng152804e2007-12-14 08:30:15 +00007445
7446 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007447 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007448 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007449
7450 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007451 SDValue Ops[] = {
7452 Op,
7453 DAG.getConstant(NumBits, OpVT),
7454 DAG.getConstant(X86::COND_E, MVT::i8),
7455 Op.getValue(1)
7456 };
7457 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007458
Owen Anderson825b72b2009-08-11 20:47:22 +00007459 if (VT == MVT::i8)
7460 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007461 return Op;
7462}
7463
Dan Gohmand858e902010-04-17 15:26:15 +00007464SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007465 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007466 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007467 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00007468
Mon P Wangaf9b9522008-12-18 21:42:19 +00007469 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7470 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7471 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7472 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7473 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7474 //
7475 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7476 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7477 // return AloBlo + AloBhi + AhiBlo;
7478
7479 SDValue A = Op.getOperand(0);
7480 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007481
Dale Johannesene4d209d2009-02-03 20:21:25 +00007482 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007483 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7484 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007485 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007486 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7487 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007488 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007489 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007490 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007491 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007492 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007493 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007494 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007495 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007496 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007497 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007498 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7499 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007500 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007501 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7502 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007503 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7504 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007505 return Res;
7506}
7507
7508
Dan Gohmand858e902010-04-17 15:26:15 +00007509SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +00007510 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7511 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00007512 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7513 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00007514 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00007515 SDValue LHS = N->getOperand(0);
7516 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00007517 unsigned BaseOp = 0;
7518 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007519 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00007520
7521 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007522 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00007523 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00007524 // A subtract of one will be selected as a INC. Note that INC doesn't
7525 // set CF, so we can't do this for UADDO.
7526 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7527 if (C->getAPIntValue() == 1) {
7528 BaseOp = X86ISD::INC;
7529 Cond = X86::COND_O;
7530 break;
7531 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007532 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00007533 Cond = X86::COND_O;
7534 break;
7535 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007536 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00007537 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007538 break;
7539 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00007540 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7541 // set CF, so we can't do this for USUBO.
7542 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7543 if (C->getAPIntValue() == 1) {
7544 BaseOp = X86ISD::DEC;
7545 Cond = X86::COND_O;
7546 break;
7547 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007548 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00007549 Cond = X86::COND_O;
7550 break;
7551 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007552 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00007553 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007554 break;
7555 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007556 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00007557 Cond = X86::COND_O;
7558 break;
7559 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007560 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00007561 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007562 break;
7563 }
Bill Wendling3fafd932008-11-26 22:37:40 +00007564
Bill Wendling61edeb52008-12-02 01:06:39 +00007565 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007566 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007567 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00007568
Bill Wendling61edeb52008-12-02 01:06:39 +00007569 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00007570 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00007571 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00007572
Bill Wendling61edeb52008-12-02 01:06:39 +00007573 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7574 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00007575}
7576
Dan Gohmand858e902010-04-17 15:26:15 +00007577SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007578 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007579 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00007580 unsigned Reg = 0;
7581 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007582 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007583 default:
7584 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007585 case MVT::i8: Reg = X86::AL; size = 1; break;
7586 case MVT::i16: Reg = X86::AX; size = 2; break;
7587 case MVT::i32: Reg = X86::EAX; size = 4; break;
7588 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00007589 assert(Subtarget->is64Bit() && "Node not type legal!");
7590 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00007591 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007592 }
Dale Johannesendd64c412009-02-04 00:33:20 +00007593 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00007594 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00007595 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007596 Op.getOperand(1),
7597 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00007598 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007599 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007600 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007601 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00007602 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00007603 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00007604 return cpOut;
7605}
7606
Duncan Sands1607f052008-12-01 11:39:25 +00007607SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007608 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +00007609 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00007610 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007611 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007612 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007613 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007614 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7615 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007616 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007617 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7618 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007619 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007620 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007621 rdx.getValue(1)
7622 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007623 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007624}
7625
Dan Gohmand858e902010-04-17 15:26:15 +00007626SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007627 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007628 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007629 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007630 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007631 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007632 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007633 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007634 Node->getOperand(0),
7635 Node->getOperand(1), negOp,
7636 cast<AtomicSDNode>(Node)->getSrcValue(),
7637 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007638}
7639
Evan Cheng0db9fe62006-04-25 20:13:52 +00007640/// LowerOperation - Provide custom lowering hooks for some operations.
7641///
Dan Gohmand858e902010-04-17 15:26:15 +00007642SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007643 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007644 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007645 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7646 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007647 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00007648 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007649 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7650 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7651 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7652 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7653 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7654 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007655 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007656 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007657 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007658 case ISD::SHL_PARTS:
7659 case ISD::SRA_PARTS:
7660 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7661 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007662 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007663 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007664 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007665 case ISD::FABS: return LowerFABS(Op, DAG);
7666 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007667 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007668 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007669 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007670 case ISD::SELECT: return LowerSELECT(Op, DAG);
7671 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007672 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007673 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007674 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007675 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007676 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007677 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7678 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007679 case ISD::FRAME_TO_ARGS_OFFSET:
7680 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007681 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007682 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007683 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007684 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007685 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7686 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007687 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007688 case ISD::SADDO:
7689 case ISD::UADDO:
7690 case ISD::SSUBO:
7691 case ISD::USUBO:
7692 case ISD::SMULO:
7693 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007694 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007695 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007696}
7697
Duncan Sands1607f052008-12-01 11:39:25 +00007698void X86TargetLowering::
7699ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00007700 SelectionDAG &DAG, unsigned NewOp) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007701 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007702 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007703 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007704
7705 SDValue Chain = Node->getOperand(0);
7706 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007707 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007708 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007709 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007710 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007711 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007712 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007713 SDValue Result =
7714 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7715 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007716 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007717 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007718 Results.push_back(Result.getValue(2));
7719}
7720
Duncan Sands126d9072008-07-04 11:47:58 +00007721/// ReplaceNodeResults - Replace a node with an illegal result type
7722/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007723void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7724 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00007725 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007726 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007727 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007728 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007729 assert(false && "Do not know how to custom type legalize this operation!");
7730 return;
7731 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007732 std::pair<SDValue,SDValue> Vals =
7733 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007734 SDValue FIST = Vals.first, StackSlot = Vals.second;
7735 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007736 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007737 // Return a load from the stack slot.
David Greene67c9d422010-02-15 16:53:33 +00007738 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0,
7739 false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007740 }
7741 return;
7742 }
7743 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007744 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007745 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007746 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007747 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007748 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007749 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007750 eax.getValue(2));
7751 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7752 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007753 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007754 Results.push_back(edx.getValue(1));
7755 return;
7756 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007757 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007758 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007759 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007760 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007761 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7762 DAG.getConstant(0, MVT::i32));
7763 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7764 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007765 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7766 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007767 cpInL.getValue(1));
7768 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007769 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7770 DAG.getConstant(0, MVT::i32));
7771 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7772 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007773 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007774 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007775 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007776 swapInL.getValue(1));
7777 SDValue Ops[] = { swapInH.getValue(0),
7778 N->getOperand(1),
7779 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007780 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007781 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007782 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007783 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007784 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007785 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007786 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007787 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007788 Results.push_back(cpOutH.getValue(1));
7789 return;
7790 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007791 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007792 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7793 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007794 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007795 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7796 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007797 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007798 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7799 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007800 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007801 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7802 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007803 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007804 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7805 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007806 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007807 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7808 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007809 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007810 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7811 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007812 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007813}
7814
Evan Cheng72261582005-12-20 06:22:03 +00007815const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7816 switch (Opcode) {
7817 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007818 case X86ISD::BSF: return "X86ISD::BSF";
7819 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007820 case X86ISD::SHLD: return "X86ISD::SHLD";
7821 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007822 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007823 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007824 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007825 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007826 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007827 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007828 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7829 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7830 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007831 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007832 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007833 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007834 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007835 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007836 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007837 case X86ISD::COMI: return "X86ISD::COMI";
7838 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007839 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00007840 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00007841 case X86ISD::CMOV: return "X86ISD::CMOV";
7842 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007843 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007844 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7845 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007846 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007847 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007848 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007849 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007850 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007851 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7852 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007853 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007854 case X86ISD::MMX_PINSRW: return "X86ISD::MMX_PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007855 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007856 case X86ISD::FMAX: return "X86ISD::FMAX";
7857 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007858 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7859 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007860 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007861 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007862 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007863 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007864 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007865 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7866 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007867 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7868 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7869 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7870 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7871 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7872 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007873 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7874 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007875 case X86ISD::VSHL: return "X86ISD::VSHL";
7876 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007877 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7878 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7879 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7880 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7881 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7882 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7883 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7884 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7885 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7886 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007887 case X86ISD::ADD: return "X86ISD::ADD";
7888 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007889 case X86ISD::SMUL: return "X86ISD::SMUL";
7890 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007891 case X86ISD::INC: return "X86ISD::INC";
7892 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00007893 case X86ISD::OR: return "X86ISD::OR";
7894 case X86ISD::XOR: return "X86ISD::XOR";
7895 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00007896 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007897 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007898 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007899 case X86ISD::MINGW_ALLOCA: return "X86ISD::MINGW_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +00007900 }
7901}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007902
Chris Lattnerc9addb72007-03-30 23:15:24 +00007903// isLegalAddressingMode - Return true if the addressing mode represented
7904// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007905bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007906 const Type *Ty) const {
7907 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007908 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007909
Chris Lattnerc9addb72007-03-30 23:15:24 +00007910 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007911 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007912 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007913
Chris Lattnerc9addb72007-03-30 23:15:24 +00007914 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007915 unsigned GVFlags =
7916 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007917
Chris Lattnerdfed4132009-07-10 07:38:24 +00007918 // If a reference to this global requires an extra load, we can't fold it.
7919 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007920 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007921
Chris Lattnerdfed4132009-07-10 07:38:24 +00007922 // If BaseGV requires a register for the PIC base, we cannot also have a
7923 // BaseReg specified.
7924 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007925 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007926
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007927 // If lower 4G is not available, then we must use rip-relative addressing.
7928 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7929 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007930 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007931
Chris Lattnerc9addb72007-03-30 23:15:24 +00007932 switch (AM.Scale) {
7933 case 0:
7934 case 1:
7935 case 2:
7936 case 4:
7937 case 8:
7938 // These scales always work.
7939 break;
7940 case 3:
7941 case 5:
7942 case 9:
7943 // These scales are formed with basereg+scalereg. Only accept if there is
7944 // no basereg yet.
7945 if (AM.HasBaseReg)
7946 return false;
7947 break;
7948 default: // Other stuff never works.
7949 return false;
7950 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007951
Chris Lattnerc9addb72007-03-30 23:15:24 +00007952 return true;
7953}
7954
7955
Evan Cheng2bd122c2007-10-26 01:56:11 +00007956bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007957 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00007958 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007959 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7960 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007961 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007962 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00007963 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007964}
7965
Owen Andersone50ed302009-08-10 22:56:29 +00007966bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007967 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007968 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007969 unsigned NumBits1 = VT1.getSizeInBits();
7970 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007971 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007972 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00007973 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007974}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007975
Dan Gohman97121ba2009-04-08 00:15:30 +00007976bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007977 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007978 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007979}
7980
Owen Andersone50ed302009-08-10 22:56:29 +00007981bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007982 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007983 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007984}
7985
Owen Andersone50ed302009-08-10 22:56:29 +00007986bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007987 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007988 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007989}
7990
Evan Cheng60c07e12006-07-05 22:17:51 +00007991/// isShuffleMaskLegal - Targets can use this to indicate that they only
7992/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7993/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7994/// are assumed to be legal.
7995bool
Eric Christopherfd179292009-08-27 18:07:15 +00007996X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00007997 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +00007998 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007999 if (VT.getSizeInBits() == 64)
Eric Christophercff6f852010-04-15 01:40:20 +00008000 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3());
Nate Begeman9008ca62009-04-27 18:41:29 +00008001
Nate Begemana09008b2009-10-19 02:17:23 +00008002 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00008003 return (VT.getVectorNumElements() == 2 ||
8004 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
8005 isMOVLMask(M, VT) ||
8006 isSHUFPMask(M, VT) ||
8007 isPSHUFDMask(M, VT) ||
8008 isPSHUFHWMask(M, VT) ||
8009 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00008010 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00008011 isUNPCKLMask(M, VT) ||
8012 isUNPCKHMask(M, VT) ||
8013 isUNPCKL_v_undef_Mask(M, VT) ||
8014 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00008015}
8016
Dan Gohman7d8143f2008-04-09 20:09:42 +00008017bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00008018X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00008019 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00008020 unsigned NumElts = VT.getVectorNumElements();
8021 // FIXME: This collection of masks seems suspect.
8022 if (NumElts == 2)
8023 return true;
8024 if (NumElts == 4 && VT.getSizeInBits() == 128) {
8025 return (isMOVLMask(Mask, VT) ||
8026 isCommutedMOVLMask(Mask, VT, true) ||
8027 isSHUFPMask(Mask, VT) ||
8028 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00008029 }
8030 return false;
8031}
8032
8033//===----------------------------------------------------------------------===//
8034// X86 Scheduler Hooks
8035//===----------------------------------------------------------------------===//
8036
Mon P Wang63307c32008-05-05 19:05:59 +00008037// private utility function
8038MachineBasicBlock *
8039X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
8040 MachineBasicBlock *MBB,
8041 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008042 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008043 unsigned LoadOpc,
8044 unsigned CXchgOpc,
8045 unsigned copyOpc,
8046 unsigned notOpc,
8047 unsigned EAXreg,
8048 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008049 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008050 // For the atomic bitwise operator, we generate
8051 // thisMBB:
8052 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008053 // ld t1 = [bitinstr.addr]
8054 // op t2 = t1, [bitinstr.val]
8055 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008056 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8057 // bz newMBB
8058 // fallthrough -->nextMBB
8059 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8060 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008061 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008062 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008063
Mon P Wang63307c32008-05-05 19:05:59 +00008064 /// First build the CFG
8065 MachineFunction *F = MBB->getParent();
8066 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008067 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8068 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8069 F->insert(MBBIter, newMBB);
8070 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008071
Mon P Wang63307c32008-05-05 19:05:59 +00008072 // Move all successors to thisMBB to nextMBB
8073 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008074
Mon P Wang63307c32008-05-05 19:05:59 +00008075 // Update thisMBB to fall through to newMBB
8076 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008077
Mon P Wang63307c32008-05-05 19:05:59 +00008078 // newMBB jumps to itself and fall through to nextMBB
8079 newMBB->addSuccessor(nextMBB);
8080 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008081
Mon P Wang63307c32008-05-05 19:05:59 +00008082 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008083 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008084 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00008085 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008086 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008087 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008088 int numArgs = bInstr->getNumOperands() - 1;
8089 for (int i=0; i < numArgs; ++i)
8090 argOpers[i] = &bInstr->getOperand(i+1);
8091
8092 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008093 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
8094 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008095
Dale Johannesen140be2d2008-08-19 18:47:28 +00008096 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008097 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008098 for (int i=0; i <= lastAddrIndx; ++i)
8099 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008100
Dale Johannesen140be2d2008-08-19 18:47:28 +00008101 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008102 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008103 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008104 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008105 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008106 tt = t1;
8107
Dale Johannesen140be2d2008-08-19 18:47:28 +00008108 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00008109 assert((argOpers[valArgIndx]->isReg() ||
8110 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008111 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00008112 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008113 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008114 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008115 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008116 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00008117 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008118
Dale Johannesene4d209d2009-02-03 20:21:25 +00008119 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00008120 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008121
Dale Johannesene4d209d2009-02-03 20:21:25 +00008122 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00008123 for (int i=0; i <= lastAddrIndx; ++i)
8124 (*MIB).addOperand(*argOpers[i]);
8125 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00008126 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008127 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8128 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00008129
Dale Johannesene4d209d2009-02-03 20:21:25 +00008130 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00008131 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00008132
Mon P Wang63307c32008-05-05 19:05:59 +00008133 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008134 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008135
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008136 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008137 return nextMBB;
8138}
8139
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00008140// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00008141MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008142X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
8143 MachineBasicBlock *MBB,
8144 unsigned regOpcL,
8145 unsigned regOpcH,
8146 unsigned immOpcL,
8147 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008148 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008149 // For the atomic bitwise operator, we generate
8150 // thisMBB (instructions are in pairs, except cmpxchg8b)
8151 // ld t1,t2 = [bitinstr.addr]
8152 // newMBB:
8153 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
8154 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00008155 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008156 // mov ECX, EBX <- t5, t6
8157 // mov EAX, EDX <- t1, t2
8158 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
8159 // mov t3, t4 <- EAX, EDX
8160 // bz newMBB
8161 // result in out1, out2
8162 // fallthrough -->nextMBB
8163
8164 const TargetRegisterClass *RC = X86::GR32RegisterClass;
8165 const unsigned LoadOpc = X86::MOV32rm;
8166 const unsigned copyOpc = X86::MOV32rr;
8167 const unsigned NotOpc = X86::NOT32r;
8168 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8169 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8170 MachineFunction::iterator MBBIter = MBB;
8171 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008172
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008173 /// First build the CFG
8174 MachineFunction *F = MBB->getParent();
8175 MachineBasicBlock *thisMBB = MBB;
8176 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8177 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8178 F->insert(MBBIter, newMBB);
8179 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008180
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008181 // Move all successors to thisMBB to nextMBB
8182 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008183
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008184 // Update thisMBB to fall through to newMBB
8185 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008186
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008187 // newMBB jumps to itself and fall through to nextMBB
8188 newMBB->addSuccessor(nextMBB);
8189 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008190
Dale Johannesene4d209d2009-02-03 20:21:25 +00008191 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008192 // Insert instructions into newMBB based on incoming instruction
8193 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008194 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008195 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008196 MachineOperand& dest1Oper = bInstr->getOperand(0);
8197 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008198 MachineOperand* argOpers[2 + X86AddrNumOperands];
8199 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008200 argOpers[i] = &bInstr->getOperand(i+2);
8201
Evan Chengad5b52f2010-01-08 19:14:57 +00008202 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008203 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00008204
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008205 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008206 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008207 for (int i=0; i <= lastAddrIndx; ++i)
8208 (*MIB).addOperand(*argOpers[i]);
8209 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008210 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00008211 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00008212 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008213 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00008214 MachineOperand newOp3 = *(argOpers[3]);
8215 if (newOp3.isImm())
8216 newOp3.setImm(newOp3.getImm()+4);
8217 else
8218 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008219 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00008220 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008221
8222 // t3/4 are defined later, at the bottom of the loop
8223 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
8224 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008225 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008226 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008227 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008228 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
8229
Evan Cheng306b4ca2010-01-08 23:41:50 +00008230 // The subsequent operations should be using the destination registers of
8231 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00008232 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008233 t1 = F->getRegInfo().createVirtualRegister(RC);
8234 t2 = F->getRegInfo().createVirtualRegister(RC);
8235 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
8236 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008237 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008238 t1 = dest1Oper.getReg();
8239 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008240 }
8241
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008242 int valArgIndx = lastAddrIndx + 1;
8243 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00008244 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008245 "invalid operand");
8246 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
8247 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008248 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008249 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008250 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008251 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00008252 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008253 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008254 (*MIB).addOperand(*argOpers[valArgIndx]);
8255 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008256 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008257 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008258 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008259 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008260 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008261 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008262 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00008263 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008264 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008265 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008266
Dale Johannesene4d209d2009-02-03 20:21:25 +00008267 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008268 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008269 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008270 MIB.addReg(t2);
8271
Dale Johannesene4d209d2009-02-03 20:21:25 +00008272 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008273 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008274 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008275 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00008276
Dale Johannesene4d209d2009-02-03 20:21:25 +00008277 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008278 for (int i=0; i <= lastAddrIndx; ++i)
8279 (*MIB).addOperand(*argOpers[i]);
8280
8281 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008282 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8283 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008284
Dale Johannesene4d209d2009-02-03 20:21:25 +00008285 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008286 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008287 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008288 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008289
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008290 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008291 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008292
8293 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
8294 return nextMBB;
8295}
8296
8297// private utility function
8298MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00008299X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
8300 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008301 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008302 // For the atomic min/max operator, we generate
8303 // thisMBB:
8304 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008305 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00008306 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00008307 // cmp t1, t2
8308 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00008309 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008310 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8311 // bz newMBB
8312 // fallthrough -->nextMBB
8313 //
8314 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8315 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008316 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008317 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008318
Mon P Wang63307c32008-05-05 19:05:59 +00008319 /// First build the CFG
8320 MachineFunction *F = MBB->getParent();
8321 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008322 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8323 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8324 F->insert(MBBIter, newMBB);
8325 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008326
Dan Gohmand6708ea2009-08-15 01:38:56 +00008327 // Move all successors of thisMBB to nextMBB
Mon P Wang63307c32008-05-05 19:05:59 +00008328 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008329
Mon P Wang63307c32008-05-05 19:05:59 +00008330 // Update thisMBB to fall through to newMBB
8331 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008332
Mon P Wang63307c32008-05-05 19:05:59 +00008333 // newMBB jumps to newMBB and fall through to nextMBB
8334 newMBB->addSuccessor(nextMBB);
8335 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008336
Dale Johannesene4d209d2009-02-03 20:21:25 +00008337 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008338 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008339 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008340 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00008341 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008342 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008343 int numArgs = mInstr->getNumOperands() - 1;
8344 for (int i=0; i < numArgs; ++i)
8345 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008346
Mon P Wang63307c32008-05-05 19:05:59 +00008347 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008348 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
8349 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008350
Mon P Wangab3e7472008-05-05 22:56:23 +00008351 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008352 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008353 for (int i=0; i <= lastAddrIndx; ++i)
8354 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00008355
Mon P Wang63307c32008-05-05 19:05:59 +00008356 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00008357 assert((argOpers[valArgIndx]->isReg() ||
8358 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008359 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00008360
8361 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00008362 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008363 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00008364 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008365 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008366 (*MIB).addOperand(*argOpers[valArgIndx]);
8367
Dale Johannesene4d209d2009-02-03 20:21:25 +00008368 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00008369 MIB.addReg(t1);
8370
Dale Johannesene4d209d2009-02-03 20:21:25 +00008371 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00008372 MIB.addReg(t1);
8373 MIB.addReg(t2);
8374
8375 // Generate movc
8376 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008377 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00008378 MIB.addReg(t2);
8379 MIB.addReg(t1);
8380
8381 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00008382 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00008383 for (int i=0; i <= lastAddrIndx; ++i)
8384 (*MIB).addOperand(*argOpers[i]);
8385 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00008386 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008387 (*MIB).setMemRefs(mInstr->memoperands_begin(),
8388 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00008389
Dale Johannesene4d209d2009-02-03 20:21:25 +00008390 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00008391 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008392
Mon P Wang63307c32008-05-05 19:05:59 +00008393 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008394 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008395
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008396 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008397 return nextMBB;
8398}
8399
Eric Christopherf83a5de2009-08-27 18:08:16 +00008400// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
8401// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008402MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00008403X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00008404 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00008405
8406 MachineFunction *F = BB->getParent();
8407 DebugLoc dl = MI->getDebugLoc();
8408 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8409
8410 unsigned Opc;
Evan Chengce319102009-09-19 09:51:03 +00008411 if (memArg)
8412 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
8413 else
8414 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopherb120ab42009-08-18 22:50:32 +00008415
8416 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
8417
8418 for (unsigned i = 0; i < numArgs; ++i) {
8419 MachineOperand &Op = MI->getOperand(i+1);
8420
8421 if (!(Op.isReg() && Op.isImplicit()))
8422 MIB.addOperand(Op);
8423 }
8424
8425 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
8426 .addReg(X86::XMM0);
8427
8428 F->DeleteMachineInstr(MI);
8429
8430 return BB;
8431}
8432
8433MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00008434X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
8435 MachineInstr *MI,
8436 MachineBasicBlock *MBB) const {
8437 // Emit code to save XMM registers to the stack. The ABI says that the
8438 // number of registers to save is given in %al, so it's theoretically
8439 // possible to do an indirect jump trick to avoid saving all of them,
8440 // however this code takes a simpler approach and just executes all
8441 // of the stores if %al is non-zero. It's less code, and it's probably
8442 // easier on the hardware branch predictor, and stores aren't all that
8443 // expensive anyway.
8444
8445 // Create the new basic blocks. One block contains all the XMM stores,
8446 // and one block is the final destination regardless of whether any
8447 // stores were performed.
8448 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8449 MachineFunction *F = MBB->getParent();
8450 MachineFunction::iterator MBBIter = MBB;
8451 ++MBBIter;
8452 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8453 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8454 F->insert(MBBIter, XMMSaveMBB);
8455 F->insert(MBBIter, EndMBB);
8456
8457 // Set up the CFG.
8458 // Move any original successors of MBB to the end block.
8459 EndMBB->transferSuccessors(MBB);
8460 // The original block will now fall through to the XMM save block.
8461 MBB->addSuccessor(XMMSaveMBB);
8462 // The XMMSaveMBB will fall through to the end block.
8463 XMMSaveMBB->addSuccessor(EndMBB);
8464
8465 // Now add the instructions.
8466 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8467 DebugLoc DL = MI->getDebugLoc();
8468
8469 unsigned CountReg = MI->getOperand(0).getReg();
8470 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
8471 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
8472
8473 if (!Subtarget->isTargetWin64()) {
8474 // If %al is 0, branch around the XMM save block.
8475 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008476 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008477 MBB->addSuccessor(EndMBB);
8478 }
8479
8480 // In the XMM save block, save all the XMM argument registers.
8481 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8482 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00008483 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00008484 F->getMachineMemOperand(
8485 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8486 MachineMemOperand::MOStore, Offset,
8487 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008488 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8489 .addFrameIndex(RegSaveFrameIndex)
8490 .addImm(/*Scale=*/1)
8491 .addReg(/*IndexReg=*/0)
8492 .addImm(/*Disp=*/Offset)
8493 .addReg(/*Segment=*/0)
8494 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00008495 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008496 }
8497
8498 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8499
8500 return EndMBB;
8501}
Mon P Wang63307c32008-05-05 19:05:59 +00008502
Evan Cheng60c07e12006-07-05 22:17:51 +00008503MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00008504X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Evan Chengce319102009-09-19 09:51:03 +00008505 MachineBasicBlock *BB,
8506 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Chris Lattner52600972009-09-02 05:57:00 +00008507 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8508 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00008509
Chris Lattner52600972009-09-02 05:57:00 +00008510 // To "insert" a SELECT_CC instruction, we actually have to insert the
8511 // diamond control-flow pattern. The incoming instruction knows the
8512 // destination vreg to set, the condition code register to branch on, the
8513 // true/false values to select between, and a branch opcode to use.
8514 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8515 MachineFunction::iterator It = BB;
8516 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008517
Chris Lattner52600972009-09-02 05:57:00 +00008518 // thisMBB:
8519 // ...
8520 // TrueVal = ...
8521 // cmpTY ccX, r1, r2
8522 // bCC copy1MBB
8523 // fallthrough --> copy0MBB
8524 MachineBasicBlock *thisMBB = BB;
8525 MachineFunction *F = BB->getParent();
8526 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8527 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
8528 unsigned Opc =
8529 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
8530 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
8531 F->insert(It, copy0MBB);
8532 F->insert(It, sinkMBB);
Evan Chengce319102009-09-19 09:51:03 +00008533 // Update machine-CFG edges by first adding all successors of the current
Chris Lattner52600972009-09-02 05:57:00 +00008534 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00008535 // Also inform sdisel of the edge changes.
Daniel Dunbara279bc32009-09-20 02:20:51 +00008536 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Evan Chengce319102009-09-19 09:51:03 +00008537 E = BB->succ_end(); I != E; ++I) {
8538 EM->insert(std::make_pair(*I, sinkMBB));
8539 sinkMBB->addSuccessor(*I);
8540 }
8541 // Next, remove all successors of the current block, and add the true
8542 // and fallthrough blocks as its successors.
8543 while (!BB->succ_empty())
8544 BB->removeSuccessor(BB->succ_begin());
Chris Lattner52600972009-09-02 05:57:00 +00008545 // Add the true and fallthrough blocks as its successors.
8546 BB->addSuccessor(copy0MBB);
8547 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008548
Chris Lattner52600972009-09-02 05:57:00 +00008549 // copy0MBB:
8550 // %FalseValue = ...
8551 // # fallthrough to sinkMBB
8552 BB = copy0MBB;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008553
Chris Lattner52600972009-09-02 05:57:00 +00008554 // Update machine-CFG edges
8555 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008556
Chris Lattner52600972009-09-02 05:57:00 +00008557 // sinkMBB:
8558 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8559 // ...
8560 BB = sinkMBB;
8561 BuildMI(BB, DL, TII->get(X86::PHI), MI->getOperand(0).getReg())
8562 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
8563 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
8564
8565 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8566 return BB;
8567}
8568
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008569MachineBasicBlock *
8570X86TargetLowering::EmitLoweredMingwAlloca(MachineInstr *MI,
8571 MachineBasicBlock *BB,
8572 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
8573 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8574 DebugLoc DL = MI->getDebugLoc();
8575 MachineFunction *F = BB->getParent();
8576
8577 // The lowering is pretty easy: we're just emitting the call to _alloca. The
8578 // non-trivial part is impdef of ESP.
8579 // FIXME: The code should be tweaked as soon as we'll try to do codegen for
8580 // mingw-w64.
8581
8582 BuildMI(BB, DL, TII->get(X86::CALLpcrel32))
8583 .addExternalSymbol("_alloca")
8584 .addReg(X86::EAX, RegState::Implicit)
8585 .addReg(X86::ESP, RegState::Implicit)
8586 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
8587 .addReg(X86::ESP, RegState::Define | RegState::Implicit);
8588
8589 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8590 return BB;
8591}
Chris Lattner52600972009-09-02 05:57:00 +00008592
8593MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00008594X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00008595 MachineBasicBlock *BB,
8596 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00008597 switch (MI->getOpcode()) {
8598 default: assert(false && "Unexpected instr type to insert");
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008599 case X86::MINGW_ALLOCA:
8600 return EmitLoweredMingwAlloca(MI, BB, EM);
Dan Gohmancbbea0f2009-08-27 00:14:12 +00008601 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00008602 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00008603 case X86::CMOV_FR32:
8604 case X86::CMOV_FR64:
8605 case X86::CMOV_V4F32:
8606 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00008607 case X86::CMOV_V2I64:
Chris Lattner314a1132010-03-14 18:31:44 +00008608 case X86::CMOV_GR16:
8609 case X86::CMOV_GR32:
8610 case X86::CMOV_RFP32:
8611 case X86::CMOV_RFP64:
8612 case X86::CMOV_RFP80:
Evan Chengce319102009-09-19 09:51:03 +00008613 return EmitLoweredSelect(MI, BB, EM);
Evan Cheng60c07e12006-07-05 22:17:51 +00008614
Dale Johannesen849f2142007-07-03 00:53:03 +00008615 case X86::FP32_TO_INT16_IN_MEM:
8616 case X86::FP32_TO_INT32_IN_MEM:
8617 case X86::FP32_TO_INT64_IN_MEM:
8618 case X86::FP64_TO_INT16_IN_MEM:
8619 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00008620 case X86::FP64_TO_INT64_IN_MEM:
8621 case X86::FP80_TO_INT16_IN_MEM:
8622 case X86::FP80_TO_INT32_IN_MEM:
8623 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00008624 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8625 DebugLoc DL = MI->getDebugLoc();
8626
Evan Cheng60c07e12006-07-05 22:17:51 +00008627 // Change the floating point control register to use "round towards zero"
8628 // mode when truncating to an integer value.
8629 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00008630 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Chris Lattner52600972009-09-02 05:57:00 +00008631 addFrameReference(BuildMI(BB, DL, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008632
8633 // Load the old value of the high byte of the control word...
8634 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00008635 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Chris Lattner52600972009-09-02 05:57:00 +00008636 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008637 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008638
8639 // Set the high part to be round to zero...
Chris Lattner52600972009-09-02 05:57:00 +00008640 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008641 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00008642
8643 // Reload the modified control word now...
Chris Lattner52600972009-09-02 05:57:00 +00008644 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008645
8646 // Restore the memory image of control word to original value
Chris Lattner52600972009-09-02 05:57:00 +00008647 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008648 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00008649
8650 // Get the X86 opcode to use.
8651 unsigned Opc;
8652 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008653 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00008654 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8655 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8656 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8657 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8658 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8659 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00008660 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8661 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8662 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00008663 }
8664
8665 X86AddressMode AM;
8666 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00008667 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008668 AM.BaseType = X86AddressMode::RegBase;
8669 AM.Base.Reg = Op.getReg();
8670 } else {
8671 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00008672 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00008673 }
8674 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00008675 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008676 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008677 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00008678 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008679 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008680 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00008681 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008682 AM.GV = Op.getGlobal();
8683 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00008684 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008685 }
Chris Lattner52600972009-09-02 05:57:00 +00008686 addFullAddress(BuildMI(BB, DL, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00008687 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00008688
8689 // Reload the original control word now.
Chris Lattner52600972009-09-02 05:57:00 +00008690 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008691
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008692 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00008693 return BB;
8694 }
Dale Johannesenbfdf7f32010-03-10 22:13:47 +00008695 // DBG_VALUE. Only the frame index case is done here.
8696 case X86::DBG_VALUE: {
8697 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8698 DebugLoc DL = MI->getDebugLoc();
8699 X86AddressMode AM;
8700 MachineFunction *F = BB->getParent();
8701 AM.BaseType = X86AddressMode::FrameIndexBase;
8702 AM.Base.FrameIndex = MI->getOperand(0).getImm();
8703 addFullAddress(BuildMI(BB, DL, TII->get(X86::DBG_VALUE)), AM).
8704 addImm(MI->getOperand(1).getImm()).
8705 addMetadata(MI->getOperand(2).getMetadata());
8706 F->DeleteMachineInstr(MI); // Remove pseudo.
8707 return BB;
8708 }
8709
Eric Christopherb120ab42009-08-18 22:50:32 +00008710 // String/text processing lowering.
8711 case X86::PCMPISTRM128REG:
8712 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8713 case X86::PCMPISTRM128MEM:
8714 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8715 case X86::PCMPESTRM128REG:
8716 return EmitPCMP(MI, BB, 5, false /* in mem */);
8717 case X86::PCMPESTRM128MEM:
8718 return EmitPCMP(MI, BB, 5, true /* in mem */);
8719
8720 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00008721 case X86::ATOMAND32:
8722 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008723 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008724 X86::LCMPXCHG32, X86::MOV32rr,
8725 X86::NOT32r, X86::EAX,
8726 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008727 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00008728 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8729 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008730 X86::LCMPXCHG32, X86::MOV32rr,
8731 X86::NOT32r, X86::EAX,
8732 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008733 case X86::ATOMXOR32:
8734 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008735 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008736 X86::LCMPXCHG32, X86::MOV32rr,
8737 X86::NOT32r, X86::EAX,
8738 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008739 case X86::ATOMNAND32:
8740 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008741 X86::AND32ri, X86::MOV32rm,
8742 X86::LCMPXCHG32, X86::MOV32rr,
8743 X86::NOT32r, X86::EAX,
8744 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00008745 case X86::ATOMMIN32:
8746 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8747 case X86::ATOMMAX32:
8748 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8749 case X86::ATOMUMIN32:
8750 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8751 case X86::ATOMUMAX32:
8752 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00008753
8754 case X86::ATOMAND16:
8755 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8756 X86::AND16ri, X86::MOV16rm,
8757 X86::LCMPXCHG16, X86::MOV16rr,
8758 X86::NOT16r, X86::AX,
8759 X86::GR16RegisterClass);
8760 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00008761 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008762 X86::OR16ri, X86::MOV16rm,
8763 X86::LCMPXCHG16, X86::MOV16rr,
8764 X86::NOT16r, X86::AX,
8765 X86::GR16RegisterClass);
8766 case X86::ATOMXOR16:
8767 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8768 X86::XOR16ri, X86::MOV16rm,
8769 X86::LCMPXCHG16, X86::MOV16rr,
8770 X86::NOT16r, X86::AX,
8771 X86::GR16RegisterClass);
8772 case X86::ATOMNAND16:
8773 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8774 X86::AND16ri, X86::MOV16rm,
8775 X86::LCMPXCHG16, X86::MOV16rr,
8776 X86::NOT16r, X86::AX,
8777 X86::GR16RegisterClass, true);
8778 case X86::ATOMMIN16:
8779 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8780 case X86::ATOMMAX16:
8781 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8782 case X86::ATOMUMIN16:
8783 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8784 case X86::ATOMUMAX16:
8785 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8786
8787 case X86::ATOMAND8:
8788 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8789 X86::AND8ri, X86::MOV8rm,
8790 X86::LCMPXCHG8, X86::MOV8rr,
8791 X86::NOT8r, X86::AL,
8792 X86::GR8RegisterClass);
8793 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00008794 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008795 X86::OR8ri, X86::MOV8rm,
8796 X86::LCMPXCHG8, X86::MOV8rr,
8797 X86::NOT8r, X86::AL,
8798 X86::GR8RegisterClass);
8799 case X86::ATOMXOR8:
8800 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8801 X86::XOR8ri, X86::MOV8rm,
8802 X86::LCMPXCHG8, X86::MOV8rr,
8803 X86::NOT8r, X86::AL,
8804 X86::GR8RegisterClass);
8805 case X86::ATOMNAND8:
8806 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8807 X86::AND8ri, X86::MOV8rm,
8808 X86::LCMPXCHG8, X86::MOV8rr,
8809 X86::NOT8r, X86::AL,
8810 X86::GR8RegisterClass, true);
8811 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008812 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00008813 case X86::ATOMAND64:
8814 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008815 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008816 X86::LCMPXCHG64, X86::MOV64rr,
8817 X86::NOT64r, X86::RAX,
8818 X86::GR64RegisterClass);
8819 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008820 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8821 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008822 X86::LCMPXCHG64, X86::MOV64rr,
8823 X86::NOT64r, X86::RAX,
8824 X86::GR64RegisterClass);
8825 case X86::ATOMXOR64:
8826 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008827 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008828 X86::LCMPXCHG64, X86::MOV64rr,
8829 X86::NOT64r, X86::RAX,
8830 X86::GR64RegisterClass);
8831 case X86::ATOMNAND64:
8832 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8833 X86::AND64ri32, X86::MOV64rm,
8834 X86::LCMPXCHG64, X86::MOV64rr,
8835 X86::NOT64r, X86::RAX,
8836 X86::GR64RegisterClass, true);
8837 case X86::ATOMMIN64:
8838 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8839 case X86::ATOMMAX64:
8840 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8841 case X86::ATOMUMIN64:
8842 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8843 case X86::ATOMUMAX64:
8844 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008845
8846 // This group does 64-bit operations on a 32-bit host.
8847 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008848 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008849 X86::AND32rr, X86::AND32rr,
8850 X86::AND32ri, X86::AND32ri,
8851 false);
8852 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008853 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008854 X86::OR32rr, X86::OR32rr,
8855 X86::OR32ri, X86::OR32ri,
8856 false);
8857 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008858 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008859 X86::XOR32rr, X86::XOR32rr,
8860 X86::XOR32ri, X86::XOR32ri,
8861 false);
8862 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008863 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008864 X86::AND32rr, X86::AND32rr,
8865 X86::AND32ri, X86::AND32ri,
8866 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008867 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008868 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008869 X86::ADD32rr, X86::ADC32rr,
8870 X86::ADD32ri, X86::ADC32ri,
8871 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008872 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008873 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008874 X86::SUB32rr, X86::SBB32rr,
8875 X86::SUB32ri, X86::SBB32ri,
8876 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008877 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008878 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008879 X86::MOV32rr, X86::MOV32rr,
8880 X86::MOV32ri, X86::MOV32ri,
8881 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008882 case X86::VASTART_SAVE_XMM_REGS:
8883 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008884 }
8885}
8886
8887//===----------------------------------------------------------------------===//
8888// X86 Optimization Hooks
8889//===----------------------------------------------------------------------===//
8890
Dan Gohman475871a2008-07-27 21:46:04 +00008891void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008892 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008893 APInt &KnownZero,
8894 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008895 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00008896 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008897 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00008898 assert((Opc >= ISD::BUILTIN_OP_END ||
8899 Opc == ISD::INTRINSIC_WO_CHAIN ||
8900 Opc == ISD::INTRINSIC_W_CHAIN ||
8901 Opc == ISD::INTRINSIC_VOID) &&
8902 "Should use MaskedValueIsZero if you don't know whether Op"
8903 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008904
Dan Gohmanf4f92f52008-02-13 23:07:24 +00008905 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008906 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00008907 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008908 case X86ISD::ADD:
8909 case X86ISD::SUB:
8910 case X86ISD::SMUL:
8911 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00008912 case X86ISD::INC:
8913 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00008914 case X86ISD::OR:
8915 case X86ISD::XOR:
8916 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008917 // These nodes' second result is a boolean.
8918 if (Op.getResNo() == 0)
8919 break;
8920 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008921 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008922 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8923 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008924 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008925 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008926}
Chris Lattner259e97c2006-01-31 19:43:35 +00008927
Evan Cheng206ee9d2006-07-07 08:33:52 +00008928/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008929/// node is a GlobalAddress + offset.
8930bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +00008931 const GlobalValue* &GA,
8932 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +00008933 if (N->getOpcode() == X86ISD::Wrapper) {
8934 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008935 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008936 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008937 return true;
8938 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008939 }
Evan Chengad4196b2008-05-12 19:56:52 +00008940 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008941}
8942
Evan Cheng206ee9d2006-07-07 08:33:52 +00008943/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8944/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8945/// if the load addresses are consecutive, non-overlapping, and in the right
Nate Begemanfdea31a2010-03-24 20:49:50 +00008946/// order.
Dan Gohman475871a2008-07-27 21:46:04 +00008947static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00008948 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008949 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008950 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00008951 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
Mon P Wang1e955802009-04-03 02:43:30 +00008952
Eli Friedman7a5e5552009-06-07 06:52:44 +00008953 if (VT.getSizeInBits() != 128)
8954 return SDValue();
8955
Nate Begemanfdea31a2010-03-24 20:49:50 +00008956 SmallVector<SDValue, 16> Elts;
8957 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
8958 Elts.push_back(DAG.getShuffleScalarElt(SVN, i));
8959
8960 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00008961}
Evan Chengd880b972008-05-09 21:53:03 +00008962
Dan Gohman1bbf72b2010-03-15 23:23:03 +00008963/// PerformShuffleCombine - Detect vector gather/scatter index generation
8964/// and convert it from being a bunch of shuffles and extracts to a simple
8965/// store and scalar loads to extract the elements.
8966static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
8967 const TargetLowering &TLI) {
8968 SDValue InputVector = N->getOperand(0);
8969
8970 // Only operate on vectors of 4 elements, where the alternative shuffling
8971 // gets to be more expensive.
8972 if (InputVector.getValueType() != MVT::v4i32)
8973 return SDValue();
8974
8975 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
8976 // single use which is a sign-extend or zero-extend, and all elements are
8977 // used.
8978 SmallVector<SDNode *, 4> Uses;
8979 unsigned ExtractedElements = 0;
8980 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
8981 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
8982 if (UI.getUse().getResNo() != InputVector.getResNo())
8983 return SDValue();
8984
8985 SDNode *Extract = *UI;
8986 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
8987 return SDValue();
8988
8989 if (Extract->getValueType(0) != MVT::i32)
8990 return SDValue();
8991 if (!Extract->hasOneUse())
8992 return SDValue();
8993 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
8994 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
8995 return SDValue();
8996 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
8997 return SDValue();
8998
8999 // Record which element was extracted.
9000 ExtractedElements |=
9001 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
9002
9003 Uses.push_back(Extract);
9004 }
9005
9006 // If not all the elements were used, this may not be worthwhile.
9007 if (ExtractedElements != 15)
9008 return SDValue();
9009
9010 // Ok, we've now decided to do the transformation.
9011 DebugLoc dl = InputVector.getDebugLoc();
9012
9013 // Store the value to a temporary stack slot.
9014 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
9015 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr, NULL, 0,
9016 false, false, 0);
9017
9018 // Replace each use (extract) with a load of the appropriate element.
9019 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
9020 UE = Uses.end(); UI != UE; ++UI) {
9021 SDNode *Extract = *UI;
9022
9023 // Compute the element's address.
9024 SDValue Idx = Extract->getOperand(1);
9025 unsigned EltSize =
9026 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
9027 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
9028 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
9029
9030 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(), OffsetVal, StackPtr);
9031
9032 // Load the scalar.
9033 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch, ScalarAddr,
9034 NULL, 0, false, false, 0);
9035
9036 // Replace the exact with the load.
9037 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
9038 }
9039
9040 // The replacement was made in place; don't return anything.
9041 return SDValue();
9042}
9043
Chris Lattner83e6c992006-10-04 06:57:07 +00009044/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009045static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00009046 const X86Subtarget *Subtarget) {
9047 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00009048 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00009049 // Get the LHS/RHS of the select.
9050 SDValue LHS = N->getOperand(1);
9051 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009052
Dan Gohman670e5392009-09-21 18:03:22 +00009053 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +00009054 // instructions match the semantics of the common C idiom x<y?x:y but not
9055 // x<=y?x:y, because of how they handle negative zero (which can be
9056 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +00009057 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00009058 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00009059 Cond.getOpcode() == ISD::SETCC) {
9060 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009061
Chris Lattner47b4ce82009-03-11 05:48:52 +00009062 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00009063 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +00009064 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
9065 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009066 switch (CC) {
9067 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009068 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009069 // Converting this to a min would handle NaNs incorrectly, and swapping
9070 // the operands would cause it to handle comparisons between positive
9071 // and negative zero incorrectly.
9072 if (!FiniteOnlyFPMath() &&
9073 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) {
9074 if (!UnsafeFPMath &&
9075 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9076 break;
9077 std::swap(LHS, RHS);
9078 }
Dan Gohman670e5392009-09-21 18:03:22 +00009079 Opcode = X86ISD::FMIN;
9080 break;
9081 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009082 // Converting this to a min would handle comparisons between positive
9083 // and negative zero incorrectly.
9084 if (!UnsafeFPMath &&
9085 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
9086 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009087 Opcode = X86ISD::FMIN;
9088 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009089 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009090 // Converting this to a min would handle both negative zeros and NaNs
9091 // incorrectly, but we can swap the operands to fix both.
9092 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009093 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009094 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009095 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009096 Opcode = X86ISD::FMIN;
9097 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009098
Dan Gohman670e5392009-09-21 18:03:22 +00009099 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009100 // Converting this to a max would handle comparisons between positive
9101 // and negative zero incorrectly.
9102 if (!UnsafeFPMath &&
9103 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
9104 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009105 Opcode = X86ISD::FMAX;
9106 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009107 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009108 // Converting this to a max would handle NaNs incorrectly, and swapping
9109 // the operands would cause it to handle comparisons between positive
9110 // and negative zero incorrectly.
9111 if (!FiniteOnlyFPMath() &&
9112 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) {
9113 if (!UnsafeFPMath &&
9114 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9115 break;
9116 std::swap(LHS, RHS);
9117 }
Dan Gohman670e5392009-09-21 18:03:22 +00009118 Opcode = X86ISD::FMAX;
9119 break;
9120 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009121 // Converting this to a max would handle both negative zeros and NaNs
9122 // incorrectly, but we can swap the operands to fix both.
9123 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009124 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009125 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009126 case ISD::SETGE:
9127 Opcode = X86ISD::FMAX;
9128 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00009129 }
Dan Gohman670e5392009-09-21 18:03:22 +00009130 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +00009131 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
9132 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009133 switch (CC) {
9134 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009135 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009136 // Converting this to a min would handle comparisons between positive
9137 // and negative zero incorrectly, and swapping the operands would
9138 // cause it to handle NaNs incorrectly.
9139 if (!UnsafeFPMath &&
9140 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
9141 if (!FiniteOnlyFPMath() &&
9142 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9143 break;
9144 std::swap(LHS, RHS);
9145 }
Dan Gohman670e5392009-09-21 18:03:22 +00009146 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00009147 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009148 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009149 // Converting this to a min would handle NaNs incorrectly.
9150 if (!UnsafeFPMath &&
9151 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9152 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009153 Opcode = X86ISD::FMIN;
9154 break;
9155 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009156 // Converting this to a min would handle both negative zeros and NaNs
9157 // incorrectly, but we can swap the operands to fix both.
9158 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009159 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009160 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009161 case ISD::SETGE:
9162 Opcode = X86ISD::FMIN;
9163 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009164
Dan Gohman670e5392009-09-21 18:03:22 +00009165 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009166 // Converting this to a max would handle NaNs incorrectly.
9167 if (!FiniteOnlyFPMath() &&
9168 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9169 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009170 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00009171 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009172 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009173 // Converting this to a max would handle comparisons between positive
9174 // and negative zero incorrectly, and swapping the operands would
9175 // cause it to handle NaNs incorrectly.
9176 if (!UnsafeFPMath &&
9177 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
9178 if (!FiniteOnlyFPMath() &&
9179 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9180 break;
9181 std::swap(LHS, RHS);
9182 }
Dan Gohman670e5392009-09-21 18:03:22 +00009183 Opcode = X86ISD::FMAX;
9184 break;
9185 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009186 // Converting this to a max would handle both negative zeros and NaNs
9187 // incorrectly, but we can swap the operands to fix both.
9188 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009189 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009190 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009191 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009192 Opcode = X86ISD::FMAX;
9193 break;
9194 }
Chris Lattner83e6c992006-10-04 06:57:07 +00009195 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009196
Chris Lattner47b4ce82009-03-11 05:48:52 +00009197 if (Opcode)
9198 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00009199 }
Eric Christopherfd179292009-08-27 18:07:15 +00009200
Chris Lattnerd1980a52009-03-12 06:52:53 +00009201 // If this is a select between two integer constants, try to do some
9202 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00009203 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
9204 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00009205 // Don't do this for crazy integer types.
9206 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
9207 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00009208 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009209 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00009210
Chris Lattnercee56e72009-03-13 05:53:31 +00009211 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00009212 // Efficiently invertible.
9213 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
9214 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
9215 isa<ConstantSDNode>(Cond.getOperand(1))))) {
9216 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00009217 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009218 }
Eric Christopherfd179292009-08-27 18:07:15 +00009219
Chris Lattnerd1980a52009-03-12 06:52:53 +00009220 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009221 if (FalseC->getAPIntValue() == 0 &&
9222 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00009223 if (NeedsCondInvert) // Invert the condition if needed.
9224 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9225 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009226
Chris Lattnerd1980a52009-03-12 06:52:53 +00009227 // Zero extend the condition if needed.
9228 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009229
Chris Lattnercee56e72009-03-13 05:53:31 +00009230 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00009231 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009232 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009233 }
Eric Christopherfd179292009-08-27 18:07:15 +00009234
Chris Lattner97a29a52009-03-13 05:22:11 +00009235 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00009236 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00009237 if (NeedsCondInvert) // Invert the condition if needed.
9238 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9239 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009240
Chris Lattner97a29a52009-03-13 05:22:11 +00009241 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009242 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9243 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009244 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00009245 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00009246 }
Eric Christopherfd179292009-08-27 18:07:15 +00009247
Chris Lattnercee56e72009-03-13 05:53:31 +00009248 // Optimize cases that will turn into an LEA instruction. This requires
9249 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009250 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009251 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009252 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009253
Chris Lattnercee56e72009-03-13 05:53:31 +00009254 bool isFastMultiplier = false;
9255 if (Diff < 10) {
9256 switch ((unsigned char)Diff) {
9257 default: break;
9258 case 1: // result = add base, cond
9259 case 2: // result = lea base( , cond*2)
9260 case 3: // result = lea base(cond, cond*2)
9261 case 4: // result = lea base( , cond*4)
9262 case 5: // result = lea base(cond, cond*4)
9263 case 8: // result = lea base( , cond*8)
9264 case 9: // result = lea base(cond, cond*8)
9265 isFastMultiplier = true;
9266 break;
9267 }
9268 }
Eric Christopherfd179292009-08-27 18:07:15 +00009269
Chris Lattnercee56e72009-03-13 05:53:31 +00009270 if (isFastMultiplier) {
9271 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9272 if (NeedsCondInvert) // Invert the condition if needed.
9273 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9274 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009275
Chris Lattnercee56e72009-03-13 05:53:31 +00009276 // Zero extend the condition if needed.
9277 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9278 Cond);
9279 // Scale the condition by the difference.
9280 if (Diff != 1)
9281 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9282 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009283
Chris Lattnercee56e72009-03-13 05:53:31 +00009284 // Add the base if non-zero.
9285 if (FalseC->getAPIntValue() != 0)
9286 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9287 SDValue(FalseC, 0));
9288 return Cond;
9289 }
Eric Christopherfd179292009-08-27 18:07:15 +00009290 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009291 }
9292 }
Eric Christopherfd179292009-08-27 18:07:15 +00009293
Dan Gohman475871a2008-07-27 21:46:04 +00009294 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00009295}
9296
Chris Lattnerd1980a52009-03-12 06:52:53 +00009297/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
9298static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
9299 TargetLowering::DAGCombinerInfo &DCI) {
9300 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00009301
Chris Lattnerd1980a52009-03-12 06:52:53 +00009302 // If the flag operand isn't dead, don't touch this CMOV.
9303 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
9304 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009305
Chris Lattnerd1980a52009-03-12 06:52:53 +00009306 // If this is a select between two integer constants, try to do some
9307 // optimizations. Note that the operands are ordered the opposite of SELECT
9308 // operands.
9309 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
9310 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
9311 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
9312 // larger than FalseC (the false value).
9313 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009314
Chris Lattnerd1980a52009-03-12 06:52:53 +00009315 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
9316 CC = X86::GetOppositeBranchCondition(CC);
9317 std::swap(TrueC, FalseC);
9318 }
Eric Christopherfd179292009-08-27 18:07:15 +00009319
Chris Lattnerd1980a52009-03-12 06:52:53 +00009320 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009321 // This is efficient for any integer data type (including i8/i16) and
9322 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009323 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
9324 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009325 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9326 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009327
Chris Lattnerd1980a52009-03-12 06:52:53 +00009328 // Zero extend the condition if needed.
9329 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009330
Chris Lattnerd1980a52009-03-12 06:52:53 +00009331 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
9332 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009333 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009334 if (N->getNumValues() == 2) // Dead flag value?
9335 return DCI.CombineTo(N, Cond, SDValue());
9336 return Cond;
9337 }
Eric Christopherfd179292009-08-27 18:07:15 +00009338
Chris Lattnercee56e72009-03-13 05:53:31 +00009339 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
9340 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00009341 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
9342 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009343 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9344 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009345
Chris Lattner97a29a52009-03-13 05:22:11 +00009346 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009347 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9348 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009349 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9350 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00009351
Chris Lattner97a29a52009-03-13 05:22:11 +00009352 if (N->getNumValues() == 2) // Dead flag value?
9353 return DCI.CombineTo(N, Cond, SDValue());
9354 return Cond;
9355 }
Eric Christopherfd179292009-08-27 18:07:15 +00009356
Chris Lattnercee56e72009-03-13 05:53:31 +00009357 // Optimize cases that will turn into an LEA instruction. This requires
9358 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009359 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009360 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009361 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009362
Chris Lattnercee56e72009-03-13 05:53:31 +00009363 bool isFastMultiplier = false;
9364 if (Diff < 10) {
9365 switch ((unsigned char)Diff) {
9366 default: break;
9367 case 1: // result = add base, cond
9368 case 2: // result = lea base( , cond*2)
9369 case 3: // result = lea base(cond, cond*2)
9370 case 4: // result = lea base( , cond*4)
9371 case 5: // result = lea base(cond, cond*4)
9372 case 8: // result = lea base( , cond*8)
9373 case 9: // result = lea base(cond, cond*8)
9374 isFastMultiplier = true;
9375 break;
9376 }
9377 }
Eric Christopherfd179292009-08-27 18:07:15 +00009378
Chris Lattnercee56e72009-03-13 05:53:31 +00009379 if (isFastMultiplier) {
9380 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9381 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009382 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9383 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00009384 // Zero extend the condition if needed.
9385 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9386 Cond);
9387 // Scale the condition by the difference.
9388 if (Diff != 1)
9389 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9390 DAG.getConstant(Diff, Cond.getValueType()));
9391
9392 // Add the base if non-zero.
9393 if (FalseC->getAPIntValue() != 0)
9394 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9395 SDValue(FalseC, 0));
9396 if (N->getNumValues() == 2) // Dead flag value?
9397 return DCI.CombineTo(N, Cond, SDValue());
9398 return Cond;
9399 }
Eric Christopherfd179292009-08-27 18:07:15 +00009400 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009401 }
9402 }
9403 return SDValue();
9404}
9405
9406
Evan Cheng0b0cd912009-03-28 05:57:29 +00009407/// PerformMulCombine - Optimize a single multiply with constant into two
9408/// in order to implement it with two cheaper instructions, e.g.
9409/// LEA + SHL, LEA + LEA.
9410static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
9411 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +00009412 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9413 return SDValue();
9414
Owen Andersone50ed302009-08-10 22:56:29 +00009415 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009416 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00009417 return SDValue();
9418
9419 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
9420 if (!C)
9421 return SDValue();
9422 uint64_t MulAmt = C->getZExtValue();
9423 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
9424 return SDValue();
9425
9426 uint64_t MulAmt1 = 0;
9427 uint64_t MulAmt2 = 0;
9428 if ((MulAmt % 9) == 0) {
9429 MulAmt1 = 9;
9430 MulAmt2 = MulAmt / 9;
9431 } else if ((MulAmt % 5) == 0) {
9432 MulAmt1 = 5;
9433 MulAmt2 = MulAmt / 5;
9434 } else if ((MulAmt % 3) == 0) {
9435 MulAmt1 = 3;
9436 MulAmt2 = MulAmt / 3;
9437 }
9438 if (MulAmt2 &&
9439 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
9440 DebugLoc DL = N->getDebugLoc();
9441
9442 if (isPowerOf2_64(MulAmt2) &&
9443 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
9444 // If second multiplifer is pow2, issue it first. We want the multiply by
9445 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
9446 // is an add.
9447 std::swap(MulAmt1, MulAmt2);
9448
9449 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00009450 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009451 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00009452 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00009453 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009454 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00009455 DAG.getConstant(MulAmt1, VT));
9456
Eric Christopherfd179292009-08-27 18:07:15 +00009457 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009458 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00009459 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00009460 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009461 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00009462 DAG.getConstant(MulAmt2, VT));
9463
9464 // Do not add new nodes to DAG combiner worklist.
9465 DCI.CombineTo(N, NewMul, false);
9466 }
9467 return SDValue();
9468}
9469
Evan Chengad9c0a32009-12-15 00:53:42 +00009470static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
9471 SDValue N0 = N->getOperand(0);
9472 SDValue N1 = N->getOperand(1);
9473 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
9474 EVT VT = N0.getValueType();
9475
9476 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
9477 // since the result of setcc_c is all zero's or all ones.
9478 if (N1C && N0.getOpcode() == ISD::AND &&
9479 N0.getOperand(1).getOpcode() == ISD::Constant) {
9480 SDValue N00 = N0.getOperand(0);
9481 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
9482 ((N00.getOpcode() == ISD::ANY_EXTEND ||
9483 N00.getOpcode() == ISD::ZERO_EXTEND) &&
9484 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
9485 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
9486 APInt ShAmt = N1C->getAPIntValue();
9487 Mask = Mask.shl(ShAmt);
9488 if (Mask != 0)
9489 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
9490 N00, DAG.getConstant(Mask, VT));
9491 }
9492 }
9493
9494 return SDValue();
9495}
Evan Cheng0b0cd912009-03-28 05:57:29 +00009496
Nate Begeman740ab032009-01-26 00:52:55 +00009497/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
9498/// when possible.
9499static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
9500 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +00009501 EVT VT = N->getValueType(0);
9502 if (!VT.isVector() && VT.isInteger() &&
9503 N->getOpcode() == ISD::SHL)
9504 return PerformSHLCombine(N, DAG);
9505
Nate Begeman740ab032009-01-26 00:52:55 +00009506 // On X86 with SSE2 support, we can transform this to a vector shift if
9507 // all elements are shifted by the same amount. We can't do this in legalize
9508 // because the a constant vector is typically transformed to a constant pool
9509 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009510 if (!Subtarget->hasSSE2())
9511 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009512
Owen Anderson825b72b2009-08-11 20:47:22 +00009513 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009514 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009515
Mon P Wang3becd092009-01-28 08:12:05 +00009516 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00009517 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00009518 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00009519 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00009520 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
9521 unsigned NumElts = VT.getVectorNumElements();
9522 unsigned i = 0;
9523 for (; i != NumElts; ++i) {
9524 SDValue Arg = ShAmtOp.getOperand(i);
9525 if (Arg.getOpcode() == ISD::UNDEF) continue;
9526 BaseShAmt = Arg;
9527 break;
9528 }
9529 for (; i != NumElts; ++i) {
9530 SDValue Arg = ShAmtOp.getOperand(i);
9531 if (Arg.getOpcode() == ISD::UNDEF) continue;
9532 if (Arg != BaseShAmt) {
9533 return SDValue();
9534 }
9535 }
9536 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00009537 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00009538 SDValue InVec = ShAmtOp.getOperand(0);
9539 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
9540 unsigned NumElts = InVec.getValueType().getVectorNumElements();
9541 unsigned i = 0;
9542 for (; i != NumElts; ++i) {
9543 SDValue Arg = InVec.getOperand(i);
9544 if (Arg.getOpcode() == ISD::UNDEF) continue;
9545 BaseShAmt = Arg;
9546 break;
9547 }
9548 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
9549 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +00009550 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +00009551 if (C->getZExtValue() == SplatIdx)
9552 BaseShAmt = InVec.getOperand(1);
9553 }
9554 }
9555 if (BaseShAmt.getNode() == 0)
9556 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
9557 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00009558 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009559 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00009560
Mon P Wangefa42202009-09-03 19:56:25 +00009561 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00009562 if (EltVT.bitsGT(MVT::i32))
9563 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
9564 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00009565 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00009566
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009567 // The shift amount is identical so we can do a vector shift.
9568 SDValue ValOp = N->getOperand(0);
9569 switch (N->getOpcode()) {
9570 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009571 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009572 break;
9573 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009574 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009575 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009576 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009577 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009578 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009579 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009580 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009581 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009582 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009583 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009584 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009585 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009586 break;
9587 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00009588 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009589 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009590 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009591 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009592 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009593 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009594 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009595 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009596 break;
9597 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009598 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009599 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009600 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009601 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009602 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009603 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009604 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009605 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009606 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009607 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009608 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009609 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009610 break;
Nate Begeman740ab032009-01-26 00:52:55 +00009611 }
9612 return SDValue();
9613}
9614
Evan Cheng760d1942010-01-04 21:22:48 +00009615static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
9616 const X86Subtarget *Subtarget) {
9617 EVT VT = N->getValueType(0);
9618 if (VT != MVT::i64 || !Subtarget->is64Bit())
9619 return SDValue();
9620
9621 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
9622 SDValue N0 = N->getOperand(0);
9623 SDValue N1 = N->getOperand(1);
9624 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
9625 std::swap(N0, N1);
9626 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
9627 return SDValue();
9628
9629 SDValue ShAmt0 = N0.getOperand(1);
9630 if (ShAmt0.getValueType() != MVT::i8)
9631 return SDValue();
9632 SDValue ShAmt1 = N1.getOperand(1);
9633 if (ShAmt1.getValueType() != MVT::i8)
9634 return SDValue();
9635 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
9636 ShAmt0 = ShAmt0.getOperand(0);
9637 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
9638 ShAmt1 = ShAmt1.getOperand(0);
9639
9640 DebugLoc DL = N->getDebugLoc();
9641 unsigned Opc = X86ISD::SHLD;
9642 SDValue Op0 = N0.getOperand(0);
9643 SDValue Op1 = N1.getOperand(0);
9644 if (ShAmt0.getOpcode() == ISD::SUB) {
9645 Opc = X86ISD::SHRD;
9646 std::swap(Op0, Op1);
9647 std::swap(ShAmt0, ShAmt1);
9648 }
9649
9650 if (ShAmt1.getOpcode() == ISD::SUB) {
9651 SDValue Sum = ShAmt1.getOperand(0);
9652 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
9653 if (SumC->getSExtValue() == 64 &&
9654 ShAmt1.getOperand(1) == ShAmt0)
9655 return DAG.getNode(Opc, DL, VT,
9656 Op0, Op1,
9657 DAG.getNode(ISD::TRUNCATE, DL,
9658 MVT::i8, ShAmt0));
9659 }
9660 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
9661 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
9662 if (ShAmt0C &&
9663 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == 64)
9664 return DAG.getNode(Opc, DL, VT,
9665 N0.getOperand(0), N1.getOperand(0),
9666 DAG.getNode(ISD::TRUNCATE, DL,
9667 MVT::i8, ShAmt0));
9668 }
9669
9670 return SDValue();
9671}
9672
Chris Lattner149a4e52008-02-22 02:09:43 +00009673/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009674static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00009675 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00009676 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
9677 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00009678 // A preferable solution to the general problem is to figure out the right
9679 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00009680
9681 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00009682 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00009683 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00009684 if (VT.getSizeInBits() != 64)
9685 return SDValue();
9686
Devang Patel578efa92009-06-05 21:57:13 +00009687 const Function *F = DAG.getMachineFunction().getFunction();
9688 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00009689 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00009690 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00009691 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00009692 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00009693 isa<LoadSDNode>(St->getValue()) &&
9694 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
9695 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009696 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009697 LoadSDNode *Ld = 0;
9698 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00009699 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00009700 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009701 // Must be a store of a load. We currently handle two cases: the load
9702 // is a direct child, and it's under an intervening TokenFactor. It is
9703 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00009704 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00009705 Ld = cast<LoadSDNode>(St->getChain());
9706 else if (St->getValue().hasOneUse() &&
9707 ChainVal->getOpcode() == ISD::TokenFactor) {
9708 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009709 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00009710 TokenFactorIndex = i;
9711 Ld = cast<LoadSDNode>(St->getValue());
9712 } else
9713 Ops.push_back(ChainVal->getOperand(i));
9714 }
9715 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00009716
Evan Cheng536e6672009-03-12 05:59:15 +00009717 if (!Ld || !ISD::isNormalLoad(Ld))
9718 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009719
Evan Cheng536e6672009-03-12 05:59:15 +00009720 // If this is not the MMX case, i.e. we are just turning i64 load/store
9721 // into f64 load/store, avoid the transformation if there are multiple
9722 // uses of the loaded value.
9723 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
9724 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009725
Evan Cheng536e6672009-03-12 05:59:15 +00009726 DebugLoc LdDL = Ld->getDebugLoc();
9727 DebugLoc StDL = N->getDebugLoc();
9728 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
9729 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
9730 // pair instead.
9731 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009732 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00009733 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
9734 Ld->getBasePtr(), Ld->getSrcValue(),
9735 Ld->getSrcValueOffset(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009736 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009737 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00009738 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00009739 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00009740 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00009741 Ops.size());
9742 }
Evan Cheng536e6672009-03-12 05:59:15 +00009743 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00009744 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009745 St->isVolatile(), St->isNonTemporal(),
9746 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +00009747 }
Evan Cheng536e6672009-03-12 05:59:15 +00009748
9749 // Otherwise, lower to two pairs of 32-bit loads / stores.
9750 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009751 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
9752 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009753
Owen Anderson825b72b2009-08-11 20:47:22 +00009754 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009755 Ld->getSrcValue(), Ld->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009756 Ld->isVolatile(), Ld->isNonTemporal(),
9757 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00009758 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009759 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
David Greene67c9d422010-02-15 16:53:33 +00009760 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009761 MinAlign(Ld->getAlignment(), 4));
9762
9763 SDValue NewChain = LoLd.getValue(1);
9764 if (TokenFactorIndex != -1) {
9765 Ops.push_back(LoLd);
9766 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00009767 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00009768 Ops.size());
9769 }
9770
9771 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009772 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9773 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009774
9775 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9776 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009777 St->isVolatile(), St->isNonTemporal(),
9778 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009779 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9780 St->getSrcValue(),
9781 St->getSrcValueOffset() + 4,
9782 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009783 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009784 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00009785 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00009786 }
Dan Gohman475871a2008-07-27 21:46:04 +00009787 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00009788}
9789
Chris Lattner6cf73262008-01-25 06:14:17 +00009790/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9791/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009792static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00009793 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9794 // F[X]OR(0.0, x) -> x
9795 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00009796 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9797 if (C->getValueAPF().isPosZero())
9798 return N->getOperand(1);
9799 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9800 if (C->getValueAPF().isPosZero())
9801 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00009802 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009803}
9804
9805/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009806static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00009807 // FAND(0.0, x) -> 0.0
9808 // FAND(x, 0.0) -> 0.0
9809 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9810 if (C->getValueAPF().isPosZero())
9811 return N->getOperand(0);
9812 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9813 if (C->getValueAPF().isPosZero())
9814 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00009815 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009816}
9817
Dan Gohmane5af2d32009-01-29 01:59:02 +00009818static SDValue PerformBTCombine(SDNode *N,
9819 SelectionDAG &DAG,
9820 TargetLowering::DAGCombinerInfo &DCI) {
9821 // BT ignores high bits in the bit index operand.
9822 SDValue Op1 = N->getOperand(1);
9823 if (Op1.hasOneUse()) {
9824 unsigned BitWidth = Op1.getValueSizeInBits();
9825 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9826 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +00009827 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
9828 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +00009829 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +00009830 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9831 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9832 DCI.CommitTargetLoweringOpt(TLO);
9833 }
9834 return SDValue();
9835}
Chris Lattner83e6c992006-10-04 06:57:07 +00009836
Eli Friedman7a5e5552009-06-07 06:52:44 +00009837static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9838 SDValue Op = N->getOperand(0);
9839 if (Op.getOpcode() == ISD::BIT_CONVERT)
9840 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00009841 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00009842 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00009843 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00009844 OpVT.getVectorElementType().getSizeInBits()) {
9845 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9846 }
9847 return SDValue();
9848}
9849
Owen Anderson99177002009-06-29 18:04:45 +00009850// On X86 and X86-64, atomic operations are lowered to locked instructions.
9851// Locked instructions, in turn, have implicit fence semantics (all memory
9852// operations are flushed before issuing the locked instruction, and the
Eric Christopherfd179292009-08-27 18:07:15 +00009853// are not buffered), so we can fold away the common pattern of
Owen Anderson99177002009-06-29 18:04:45 +00009854// fence-atomic-fence.
9855static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
9856 SDValue atomic = N->getOperand(0);
9857 switch (atomic.getOpcode()) {
9858 case ISD::ATOMIC_CMP_SWAP:
9859 case ISD::ATOMIC_SWAP:
9860 case ISD::ATOMIC_LOAD_ADD:
9861 case ISD::ATOMIC_LOAD_SUB:
9862 case ISD::ATOMIC_LOAD_AND:
9863 case ISD::ATOMIC_LOAD_OR:
9864 case ISD::ATOMIC_LOAD_XOR:
9865 case ISD::ATOMIC_LOAD_NAND:
9866 case ISD::ATOMIC_LOAD_MIN:
9867 case ISD::ATOMIC_LOAD_MAX:
9868 case ISD::ATOMIC_LOAD_UMIN:
9869 case ISD::ATOMIC_LOAD_UMAX:
9870 break;
9871 default:
9872 return SDValue();
9873 }
Eric Christopherfd179292009-08-27 18:07:15 +00009874
Owen Anderson99177002009-06-29 18:04:45 +00009875 SDValue fence = atomic.getOperand(0);
9876 if (fence.getOpcode() != ISD::MEMBARRIER)
9877 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009878
Owen Anderson99177002009-06-29 18:04:45 +00009879 switch (atomic.getOpcode()) {
9880 case ISD::ATOMIC_CMP_SWAP:
9881 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9882 atomic.getOperand(1), atomic.getOperand(2),
9883 atomic.getOperand(3));
9884 case ISD::ATOMIC_SWAP:
9885 case ISD::ATOMIC_LOAD_ADD:
9886 case ISD::ATOMIC_LOAD_SUB:
9887 case ISD::ATOMIC_LOAD_AND:
9888 case ISD::ATOMIC_LOAD_OR:
9889 case ISD::ATOMIC_LOAD_XOR:
9890 case ISD::ATOMIC_LOAD_NAND:
9891 case ISD::ATOMIC_LOAD_MIN:
9892 case ISD::ATOMIC_LOAD_MAX:
9893 case ISD::ATOMIC_LOAD_UMIN:
9894 case ISD::ATOMIC_LOAD_UMAX:
9895 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9896 atomic.getOperand(1), atomic.getOperand(2));
9897 default:
9898 return SDValue();
9899 }
9900}
9901
Evan Cheng2e489c42009-12-16 00:53:11 +00009902static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
9903 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
9904 // (and (i32 x86isd::setcc_carry), 1)
9905 // This eliminates the zext. This transformation is necessary because
9906 // ISD::SETCC is always legalized to i8.
9907 DebugLoc dl = N->getDebugLoc();
9908 SDValue N0 = N->getOperand(0);
9909 EVT VT = N->getValueType(0);
9910 if (N0.getOpcode() == ISD::AND &&
9911 N0.hasOneUse() &&
9912 N0.getOperand(0).hasOneUse()) {
9913 SDValue N00 = N0.getOperand(0);
9914 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
9915 return SDValue();
9916 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
9917 if (!C || C->getZExtValue() != 1)
9918 return SDValue();
9919 return DAG.getNode(ISD::AND, dl, VT,
9920 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
9921 N00.getOperand(0), N00.getOperand(1)),
9922 DAG.getConstant(1, VT));
9923 }
9924
9925 return SDValue();
9926}
9927
Dan Gohman475871a2008-07-27 21:46:04 +00009928SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00009929 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009930 SelectionDAG &DAG = DCI.DAG;
9931 switch (N->getOpcode()) {
9932 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00009933 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009934 case ISD::EXTRACT_VECTOR_ELT:
9935 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00009936 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009937 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00009938 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00009939 case ISD::SHL:
9940 case ISD::SRA:
9941 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng760d1942010-01-04 21:22:48 +00009942 case ISD::OR: return PerformOrCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00009943 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00009944 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00009945 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9946 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009947 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00009948 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00009949 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +00009950 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009951 }
9952
Dan Gohman475871a2008-07-27 21:46:04 +00009953 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009954}
9955
Evan Chenge5b51ac2010-04-17 06:13:15 +00009956/// isTypeDesirableForOp - Return true if the target has native support for
9957/// the specified value type and it is 'desirable' to use the type for the
9958/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
9959/// instruction encodings are longer and some i16 instructions are slow.
9960bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
9961 if (!isTypeLegal(VT))
9962 return false;
9963 if (!Promote16Bit || VT != MVT::i16)
9964 return true;
9965
9966 switch (Opc) {
9967 default:
9968 return true;
9969 case ISD::SHL:
9970 case ISD::SRA:
9971 case ISD::SRL:
9972 case ISD::SUB:
9973 case ISD::ADD:
9974 case ISD::MUL:
9975 case ISD::AND:
9976 case ISD::OR:
9977 case ISD::XOR:
9978 return false;
9979 }
9980}
9981
9982/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +00009983/// beneficial for dag combiner to promote the specified node. If true, it
9984/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +00009985bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +00009986 if (!Promote16Bit)
9987 return false;
9988
9989 EVT VT = Op.getValueType();
9990 if (VT != MVT::i16)
9991 return false;
9992
9993 bool Commute = true;
9994 switch (Op.getOpcode()) {
9995 default: return false;
Evan Chenge5b51ac2010-04-17 06:13:15 +00009996 case ISD::SHL:
9997 case ISD::SRA:
9998 case ISD::SRL: {
9999 SDValue N0 = Op.getOperand(0);
10000 // Look out for (store (shl (load), x)).
10001 if (isa<LoadSDNode>(N0) && N0.hasOneUse() &&
10002 Op.hasOneUse() && Op.getNode()->use_begin()->getOpcode() == ISD::STORE)
10003 return false;
10004 break;
10005 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000010006 case ISD::SUB:
10007 Commute = false;
10008 // fallthrough
10009 case ISD::ADD:
10010 case ISD::MUL:
10011 case ISD::AND:
10012 case ISD::OR:
10013 case ISD::XOR: {
10014 SDValue N0 = Op.getOperand(0);
10015 SDValue N1 = Op.getOperand(1);
10016 if (!Commute && isa<LoadSDNode>(N1))
10017 return false;
10018 // Avoid disabling potential load folding opportunities.
10019 if ((isa<LoadSDNode>(N0) && N0.hasOneUse()) && !isa<ConstantSDNode>(N1))
10020 return false;
10021 if ((isa<LoadSDNode>(N1) && N1.hasOneUse()) && !isa<ConstantSDNode>(N0))
10022 return false;
10023 }
10024 }
10025
10026 PVT = MVT::i32;
10027 return true;
10028}
10029
Evan Cheng60c07e12006-07-05 22:17:51 +000010030//===----------------------------------------------------------------------===//
10031// X86 Inline Assembly Support
10032//===----------------------------------------------------------------------===//
10033
Chris Lattnerb8105652009-07-20 17:51:36 +000010034static bool LowerToBSwap(CallInst *CI) {
10035 // FIXME: this should verify that we are targetting a 486 or better. If not,
10036 // we will turn this bswap into something that will be lowered to logical ops
10037 // instead of emitting the bswap asm. For now, we don't support 486 or lower
10038 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +000010039
Chris Lattnerb8105652009-07-20 17:51:36 +000010040 // Verify this is a simple bswap.
10041 if (CI->getNumOperands() != 2 ||
Eric Christopher551754c2010-04-16 23:37:20 +000010042 CI->getType() != CI->getOperand(1)->getType() ||
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010043 !CI->getType()->isIntegerTy())
Chris Lattnerb8105652009-07-20 17:51:36 +000010044 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000010045
Chris Lattnerb8105652009-07-20 17:51:36 +000010046 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
10047 if (!Ty || Ty->getBitWidth() % 16 != 0)
10048 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000010049
Chris Lattnerb8105652009-07-20 17:51:36 +000010050 // Okay, we can do this xform, do so now.
10051 const Type *Tys[] = { Ty };
10052 Module *M = CI->getParent()->getParent()->getParent();
10053 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +000010054
Eric Christopher551754c2010-04-16 23:37:20 +000010055 Value *Op = CI->getOperand(1);
Chris Lattnerb8105652009-07-20 17:51:36 +000010056 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +000010057
Chris Lattnerb8105652009-07-20 17:51:36 +000010058 CI->replaceAllUsesWith(Op);
10059 CI->eraseFromParent();
10060 return true;
10061}
10062
10063bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
10064 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
10065 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
10066
10067 std::string AsmStr = IA->getAsmString();
10068
10069 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000010070 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +000010071 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
10072
10073 switch (AsmPieces.size()) {
10074 default: return false;
10075 case 1:
10076 AsmStr = AsmPieces[0];
10077 AsmPieces.clear();
10078 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
10079
10080 // bswap $0
10081 if (AsmPieces.size() == 2 &&
10082 (AsmPieces[0] == "bswap" ||
10083 AsmPieces[0] == "bswapq" ||
10084 AsmPieces[0] == "bswapl") &&
10085 (AsmPieces[1] == "$0" ||
10086 AsmPieces[1] == "${0:q}")) {
10087 // No need to check constraints, nothing other than the equivalent of
10088 // "=r,0" would be valid here.
10089 return LowerToBSwap(CI);
10090 }
10091 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010092 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010093 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000010094 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010095 AsmPieces[1] == "$$8," &&
10096 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000010097 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
10098 AsmPieces.clear();
Benjamin Kramer018cbd52010-03-12 13:54:59 +000010099 const std::string &Constraints = IA->getConstraintString();
10100 SplitString(StringRef(Constraints).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000010101 std::sort(AsmPieces.begin(), AsmPieces.end());
10102 if (AsmPieces.size() == 4 &&
10103 AsmPieces[0] == "~{cc}" &&
10104 AsmPieces[1] == "~{dirflag}" &&
10105 AsmPieces[2] == "~{flags}" &&
10106 AsmPieces[3] == "~{fpsr}") {
10107 return LowerToBSwap(CI);
10108 }
Chris Lattnerb8105652009-07-20 17:51:36 +000010109 }
10110 break;
10111 case 3:
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010112 if (CI->getType()->isIntegerTy(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +000010113 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010114 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
10115 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
10116 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +000010117 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +000010118 SplitString(AsmPieces[0], Words, " \t");
10119 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
10120 Words.clear();
10121 SplitString(AsmPieces[1], Words, " \t");
10122 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
10123 Words.clear();
10124 SplitString(AsmPieces[2], Words, " \t,");
10125 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
10126 Words[2] == "%edx") {
10127 return LowerToBSwap(CI);
10128 }
10129 }
10130 }
10131 }
10132 break;
10133 }
10134 return false;
10135}
10136
10137
10138
Chris Lattnerf4dff842006-07-11 02:54:03 +000010139/// getConstraintType - Given a constraint letter, return the type of
10140/// constraint it is for this target.
10141X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000010142X86TargetLowering::getConstraintType(const std::string &Constraint) const {
10143 if (Constraint.size() == 1) {
10144 switch (Constraint[0]) {
10145 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +000010146 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010147 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +000010148 case 'r':
10149 case 'R':
10150 case 'l':
10151 case 'q':
10152 case 'Q':
10153 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000010154 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +000010155 case 'Y':
10156 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010157 case 'e':
10158 case 'Z':
10159 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000010160 default:
10161 break;
10162 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000010163 }
Chris Lattner4234f572007-03-25 02:14:49 +000010164 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000010165}
10166
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010167/// LowerXConstraint - try to replace an X constraint, which matches anything,
10168/// with another that has more specific requirements based on the type of the
10169/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000010170const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000010171LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000010172 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
10173 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000010174 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010175 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000010176 return "Y";
10177 if (Subtarget->hasSSE1())
10178 return "x";
10179 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010180
Chris Lattner5e764232008-04-26 23:02:14 +000010181 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010182}
10183
Chris Lattner48884cd2007-08-25 00:47:38 +000010184/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
10185/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000010186void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +000010187 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +000010188 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +000010189 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000010190 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000010191 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000010192
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010193 switch (Constraint) {
10194 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000010195 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000010196 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010197 if (C->getZExtValue() <= 31) {
10198 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010199 break;
10200 }
Devang Patel84f7fd22007-03-17 00:13:28 +000010201 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010202 return;
Evan Cheng364091e2008-09-22 23:57:37 +000010203 case 'J':
10204 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010205 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000010206 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10207 break;
10208 }
10209 }
10210 return;
10211 case 'K':
10212 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010213 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000010214 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10215 break;
10216 }
10217 }
10218 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000010219 case 'N':
10220 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010221 if (C->getZExtValue() <= 255) {
10222 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010223 break;
10224 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000010225 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010226 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010227 case 'e': {
10228 // 32-bit signed value
10229 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
10230 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +000010231 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10232 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010233 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010234 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000010235 break;
10236 }
10237 // FIXME gcc accepts some relocatable values here too, but only in certain
10238 // memory models; it's complicated.
10239 }
10240 return;
10241 }
10242 case 'Z': {
10243 // 32-bit unsigned value
10244 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
10245 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +000010246 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10247 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010248 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10249 break;
10250 }
10251 }
10252 // FIXME gcc accepts some relocatable values here too, but only in certain
10253 // memory models; it's complicated.
10254 return;
10255 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010256 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010257 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000010258 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010259 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010260 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000010261 break;
10262 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010263
Chris Lattnerdc43a882007-05-03 16:52:29 +000010264 // If we are in non-pic codegen mode, we allow the address of a global (with
10265 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000010266 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010267 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000010268
Chris Lattner49921962009-05-08 18:23:14 +000010269 // Match either (GA), (GA+C), (GA+C1+C2), etc.
10270 while (1) {
10271 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
10272 Offset += GA->getOffset();
10273 break;
10274 } else if (Op.getOpcode() == ISD::ADD) {
10275 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10276 Offset += C->getZExtValue();
10277 Op = Op.getOperand(0);
10278 continue;
10279 }
10280 } else if (Op.getOpcode() == ISD::SUB) {
10281 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10282 Offset += -C->getZExtValue();
10283 Op = Op.getOperand(0);
10284 continue;
10285 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010286 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010287
Chris Lattner49921962009-05-08 18:23:14 +000010288 // Otherwise, this isn't something we can handle, reject it.
10289 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010290 }
Eric Christopherfd179292009-08-27 18:07:15 +000010291
Dan Gohman46510a72010-04-15 01:51:59 +000010292 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010293 // If we require an extra load to get this address, as in PIC mode, we
10294 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000010295 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
10296 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010297 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000010298
Dale Johannesen60b3ba02009-07-21 00:12:29 +000010299 if (hasMemory)
10300 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
10301 else
10302 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000010303 Result = Op;
10304 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010305 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010306 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010307
Gabor Greifba36cb52008-08-28 21:40:38 +000010308 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000010309 Ops.push_back(Result);
10310 return;
10311 }
Evan Chengda43bcf2008-09-24 00:05:32 +000010312 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
10313 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010314}
10315
Chris Lattner259e97c2006-01-31 19:43:35 +000010316std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +000010317getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010318 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000010319 if (Constraint.size() == 1) {
10320 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000010321 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000010322 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000010323 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
10324 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010325 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010326 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
10327 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
10328 X86::R10D,X86::R11D,X86::R12D,
10329 X86::R13D,X86::R14D,X86::R15D,
10330 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010331 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010332 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
10333 X86::SI, X86::DI, X86::R8W,X86::R9W,
10334 X86::R10W,X86::R11W,X86::R12W,
10335 X86::R13W,X86::R14W,X86::R15W,
10336 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010337 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010338 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
10339 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
10340 X86::R10B,X86::R11B,X86::R12B,
10341 X86::R13B,X86::R14B,X86::R15B,
10342 X86::BPL, X86::SPL, 0);
10343
Owen Anderson825b72b2009-08-11 20:47:22 +000010344 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010345 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
10346 X86::RSI, X86::RDI, X86::R8, X86::R9,
10347 X86::R10, X86::R11, X86::R12,
10348 X86::R13, X86::R14, X86::R15,
10349 X86::RBP, X86::RSP, 0);
10350
10351 break;
10352 }
Eric Christopherfd179292009-08-27 18:07:15 +000010353 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000010354 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010355 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010356 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010357 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010358 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010359 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000010360 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010361 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000010362 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
10363 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000010364 }
10365 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010366
Chris Lattner1efa40f2006-02-22 00:56:39 +000010367 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000010368}
Chris Lattnerf76d1802006-07-31 23:26:50 +000010369
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010370std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000010371X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010372 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000010373 // First, see if this is a constraint that directly corresponds to an LLVM
10374 // register class.
10375 if (Constraint.size() == 1) {
10376 // GCC Constraint Letters
10377 switch (Constraint[0]) {
10378 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000010379 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000010380 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010381 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000010382 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010383 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000010384 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010385 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000010386 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000010387 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000010388 case 'R': // LEGACY_REGS
10389 if (VT == MVT::i8)
10390 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
10391 if (VT == MVT::i16)
10392 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
10393 if (VT == MVT::i32 || !Subtarget->is64Bit())
10394 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
10395 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010396 case 'f': // FP Stack registers.
10397 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
10398 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000010399 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010400 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010401 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010402 return std::make_pair(0U, X86::RFP64RegisterClass);
10403 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000010404 case 'y': // MMX_REGS if MMX allowed.
10405 if (!Subtarget->hasMMX()) break;
10406 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010407 case 'Y': // SSE_REGS if SSE2 allowed
10408 if (!Subtarget->hasSSE2()) break;
10409 // FALL THROUGH.
10410 case 'x': // SSE_REGS if SSE1 allowed
10411 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010412
Owen Anderson825b72b2009-08-11 20:47:22 +000010413 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000010414 default: break;
10415 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010416 case MVT::f32:
10417 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000010418 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010419 case MVT::f64:
10420 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000010421 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010422 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010423 case MVT::v16i8:
10424 case MVT::v8i16:
10425 case MVT::v4i32:
10426 case MVT::v2i64:
10427 case MVT::v4f32:
10428 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000010429 return std::make_pair(0U, X86::VR128RegisterClass);
10430 }
Chris Lattnerad043e82007-04-09 05:11:28 +000010431 break;
10432 }
10433 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010434
Chris Lattnerf76d1802006-07-31 23:26:50 +000010435 // Use the default implementation in TargetLowering to convert the register
10436 // constraint into a member of a register class.
10437 std::pair<unsigned, const TargetRegisterClass*> Res;
10438 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000010439
10440 // Not found as a standard register?
10441 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010442 // Map st(0) -> st(7) -> ST0
10443 if (Constraint.size() == 7 && Constraint[0] == '{' &&
10444 tolower(Constraint[1]) == 's' &&
10445 tolower(Constraint[2]) == 't' &&
10446 Constraint[3] == '(' &&
10447 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
10448 Constraint[5] == ')' &&
10449 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000010450
Chris Lattner56d77c72009-09-13 22:41:48 +000010451 Res.first = X86::ST0+Constraint[4]-'0';
10452 Res.second = X86::RFP80RegisterClass;
10453 return Res;
10454 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010455
Chris Lattner56d77c72009-09-13 22:41:48 +000010456 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010457 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000010458 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000010459 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010460 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000010461 }
Chris Lattner56d77c72009-09-13 22:41:48 +000010462
10463 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010464 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010465 Res.first = X86::EFLAGS;
10466 Res.second = X86::CCRRegisterClass;
10467 return Res;
10468 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010469
Dale Johannesen330169f2008-11-13 21:52:36 +000010470 // 'A' means EAX + EDX.
10471 if (Constraint == "A") {
10472 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000010473 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010474 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000010475 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000010476 return Res;
10477 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010478
Chris Lattnerf76d1802006-07-31 23:26:50 +000010479 // Otherwise, check to see if this is a register class of the wrong value
10480 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
10481 // turn into {ax},{dx}.
10482 if (Res.second->hasType(VT))
10483 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010484
Chris Lattnerf76d1802006-07-31 23:26:50 +000010485 // All of the single-register GCC register classes map their values onto
10486 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
10487 // really want an 8-bit or 32-bit register, map to the appropriate register
10488 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000010489 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010490 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010491 unsigned DestReg = 0;
10492 switch (Res.first) {
10493 default: break;
10494 case X86::AX: DestReg = X86::AL; break;
10495 case X86::DX: DestReg = X86::DL; break;
10496 case X86::CX: DestReg = X86::CL; break;
10497 case X86::BX: DestReg = X86::BL; break;
10498 }
10499 if (DestReg) {
10500 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010501 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010502 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010503 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010504 unsigned DestReg = 0;
10505 switch (Res.first) {
10506 default: break;
10507 case X86::AX: DestReg = X86::EAX; break;
10508 case X86::DX: DestReg = X86::EDX; break;
10509 case X86::CX: DestReg = X86::ECX; break;
10510 case X86::BX: DestReg = X86::EBX; break;
10511 case X86::SI: DestReg = X86::ESI; break;
10512 case X86::DI: DestReg = X86::EDI; break;
10513 case X86::BP: DestReg = X86::EBP; break;
10514 case X86::SP: DestReg = X86::ESP; break;
10515 }
10516 if (DestReg) {
10517 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010518 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010519 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010520 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010521 unsigned DestReg = 0;
10522 switch (Res.first) {
10523 default: break;
10524 case X86::AX: DestReg = X86::RAX; break;
10525 case X86::DX: DestReg = X86::RDX; break;
10526 case X86::CX: DestReg = X86::RCX; break;
10527 case X86::BX: DestReg = X86::RBX; break;
10528 case X86::SI: DestReg = X86::RSI; break;
10529 case X86::DI: DestReg = X86::RDI; break;
10530 case X86::BP: DestReg = X86::RBP; break;
10531 case X86::SP: DestReg = X86::RSP; break;
10532 }
10533 if (DestReg) {
10534 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010535 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010536 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000010537 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000010538 } else if (Res.second == X86::FR32RegisterClass ||
10539 Res.second == X86::FR64RegisterClass ||
10540 Res.second == X86::VR128RegisterClass) {
10541 // Handle references to XMM physical registers that got mapped into the
10542 // wrong class. This can happen with constraints like {xmm0} where the
10543 // target independent register mapper will just pick the first match it can
10544 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000010545 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010546 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000010547 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010548 Res.second = X86::FR64RegisterClass;
10549 else if (X86::VR128RegisterClass->hasType(VT))
10550 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000010551 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010552
Chris Lattnerf76d1802006-07-31 23:26:50 +000010553 return Res;
10554}