blob: 41f630f4a999b5a8a7b0293d1260c7db9318bb9d [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000021#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000022#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000023#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000024#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000025#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000026#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000027#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000028#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000029#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000037#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000038#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000039#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000040#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000046#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000048#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/ErrorHandling.h"
50#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000051#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000053using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054
Evan Chengb1712452010-01-27 06:25:16 +000055STATISTIC(NumTailCalls, "Number of tail calls");
56
Mon P Wang3c81d352008-11-23 04:37:22 +000057static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000058DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000059
Evan Cheng10e86422008-04-25 19:11:04 +000060// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000061static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000062 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000063
Chris Lattnerf0144122009-07-28 03:13:23 +000064static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Eric Christopher62f35a22010-07-05 19:26:33 +000065
66 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
67
68 if (TM.getSubtarget<X86Subtarget>().isTargetDarwin()) {
69 if (is64Bit) return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +000070 return new TargetLoweringObjectFileMachO();
Eric Christopher62f35a22010-07-05 19:26:33 +000071 } else if (TM.getSubtarget<X86Subtarget>().isTargetELF() ){
72 if (is64Bit) return new X8664_ELFTargetObjectFile(TM);
Anton Korobeynikov9184b252010-02-15 22:35:59 +000073 return new X8632_ELFTargetObjectFile(TM);
Eric Christopher62f35a22010-07-05 19:26:33 +000074 } else if (TM.getSubtarget<X86Subtarget>().isTargetCOFF()) {
Chris Lattnerf0144122009-07-28 03:13:23 +000075 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +000076 }
77 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +000078}
79
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000080X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000081 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000082 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000083 X86ScalarSSEf64 = Subtarget->hasSSE2();
84 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000085 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000086
Anton Korobeynikov2365f512007-07-14 14:06:15 +000087 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000088 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000089
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000090 // Set up the TargetLowering object.
91
92 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +000093 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000094 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng211ffa12010-05-19 20:19:50 +000095 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000096 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000097
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000098 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +000099 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000100 setUseUnderscoreSetJmp(false);
101 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000102 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000103 // MS runtime is weird: it exports _setjmp, but longjmp!
104 setUseUnderscoreSetJmp(true);
105 setUseUnderscoreLongJmp(false);
106 } else {
107 setUseUnderscoreSetJmp(true);
108 setUseUnderscoreLongJmp(true);
109 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000110
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000111 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000112 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000113 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000115 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000116 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000117
Owen Anderson825b72b2009-08-11 20:47:22 +0000118 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000119
Scott Michelfdc40a02009-02-17 22:15:04 +0000120 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000121 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000122 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000124 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000125 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
126 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000127
128 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
130 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
131 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
132 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
133 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
134 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000135
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000136 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
137 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
139 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
140 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000141
Evan Cheng25ab6902006-09-08 06:48:29 +0000142 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000143 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
144 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000145 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000146 // We have an algorithm for SSE2->double, and we turn this into a
147 // 64-bit FILD followed by conditional FADD for other targets.
148 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000149 // We have an algorithm for SSE2, and we turn this into a 64-bit
150 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000151 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000152 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000153
154 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
155 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
157 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000158
Devang Patel6a784892009-06-05 18:48:29 +0000159 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000160 // SSE has no i16 to fp conversion, only i32
161 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000162 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000163 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000164 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000165 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000166 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
167 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000168 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000169 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000170 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
171 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000172 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000173
Dale Johannesen73328d12007-09-19 23:55:34 +0000174 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
175 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000176 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
177 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000178
Evan Cheng02568ff2006-01-30 22:13:22 +0000179 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
180 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000181 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
182 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000183
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000184 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000186 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000188 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000189 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
190 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000191 }
192
193 // Handle FP_TO_UINT by promoting the destination to a larger signed
194 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000195 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
196 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
197 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000198
Evan Cheng25ab6902006-09-08 06:48:29 +0000199 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
201 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000202 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000203 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000204 // Expand FP_TO_UINT into a select.
205 // FIXME: We would like to use a Custom expander here eventually to do
206 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000207 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000208 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000209 // With SSE3 we can use fisttpll to convert to a signed i64; without
210 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000212 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000213
Chris Lattner399610a2006-12-05 18:22:22 +0000214 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenacbf6342010-05-21 18:44:47 +0000215 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000216 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
217 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000218 if (Subtarget->is64Bit()) {
Dale Johannesen7d07b482010-05-21 00:52:33 +0000219 setOperationAction(ISD::BIT_CONVERT , MVT::f64 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000220 // Without SSE, i64->f64 goes through memory; i64->MMX is Legal.
221 if (Subtarget->hasMMX() && !DisableMMX)
222 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Custom);
223 else
224 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000225 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000226 }
Chris Lattner21f66852005-12-23 05:15:23 +0000227
Dan Gohmanb00ee212008-02-18 19:34:53 +0000228 // Scalar integer divide and remainder are lowered to use operations that
229 // produce two results, to match the available instructions. This exposes
230 // the two-result form to trivial CSE, which is able to combine x/y and x%y
231 // into a single instruction.
232 //
233 // Scalar integer multiply-high is also lowered to use two-result
234 // operations, to match the available instructions. However, plain multiply
235 // (low) operations are left as Legal, as there are single-result
236 // instructions for this in x86. Using the two-result multiply instructions
237 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
239 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
240 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
241 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
242 setOperationAction(ISD::SREM , MVT::i8 , Expand);
243 setOperationAction(ISD::UREM , MVT::i8 , Expand);
244 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
245 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
246 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
247 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
248 setOperationAction(ISD::SREM , MVT::i16 , Expand);
249 setOperationAction(ISD::UREM , MVT::i16 , Expand);
250 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
251 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
252 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
253 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
254 setOperationAction(ISD::SREM , MVT::i32 , Expand);
255 setOperationAction(ISD::UREM , MVT::i32 , Expand);
256 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
257 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
258 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
259 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
260 setOperationAction(ISD::SREM , MVT::i64 , Expand);
261 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000262
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
264 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
265 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
266 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000267 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
269 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
270 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
271 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
272 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
273 setOperationAction(ISD::FREM , MVT::f32 , Expand);
274 setOperationAction(ISD::FREM , MVT::f64 , Expand);
275 setOperationAction(ISD::FREM , MVT::f80 , Expand);
276 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000277
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
279 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
280 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
281 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000282 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
283 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
285 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
286 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000287 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
289 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
290 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000291 }
292
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
294 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000295
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000296 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000297 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000298 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000299 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000300 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
302 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
303 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
304 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
305 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000306 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
308 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
309 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
310 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000311 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
313 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000314 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000316
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000317 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
319 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
320 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
321 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000322 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
324 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000325 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000326 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000327 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
328 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
329 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
330 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000331 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000332 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000333 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
335 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
336 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000337 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
339 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
340 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000341 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000342
Evan Chengd2cde682008-03-10 19:38:10 +0000343 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000345
Eric Christopher9a9d2752010-07-22 02:48:34 +0000346 // We may not have a libcall for MEMBARRIER so we should lower this.
347 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
348
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000349 // On X86 and X86-64, atomic operations are lowered to locked instructions.
350 // Locked instructions, in turn, have implicit fence semantics (all memory
351 // operations are flushed before issuing the locked instruction, and they
352 // are not buffered), so we can fold away the common pattern of
353 // fence-atomic-fence.
354 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000355
Mon P Wang63307c32008-05-05 19:05:59 +0000356 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000357 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
358 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
359 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
360 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000361
Owen Anderson825b72b2009-08-11 20:47:22 +0000362 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
363 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
364 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
365 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000366
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000367 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
369 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
370 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
371 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
372 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
373 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
374 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000375 }
376
Evan Cheng3c992d22006-03-07 02:02:57 +0000377 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000378 if (!Subtarget->isTargetDarwin() &&
379 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000380 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000381 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000382 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000383
Owen Anderson825b72b2009-08-11 20:47:22 +0000384 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
385 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
386 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
387 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000388 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000389 setExceptionPointerRegister(X86::RAX);
390 setExceptionSelectorRegister(X86::RDX);
391 } else {
392 setExceptionPointerRegister(X86::EAX);
393 setExceptionSelectorRegister(X86::EDX);
394 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000395 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
396 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000397
Owen Anderson825b72b2009-08-11 20:47:22 +0000398 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000399
Owen Anderson825b72b2009-08-11 20:47:22 +0000400 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000401
Nate Begemanacc398c2006-01-25 18:21:52 +0000402 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000403 setOperationAction(ISD::VASTART , MVT::Other, Custom);
404 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000405 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000406 setOperationAction(ISD::VAARG , MVT::Other, Custom);
407 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000408 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000409 setOperationAction(ISD::VAARG , MVT::Other, Expand);
410 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000411 }
Evan Chengae642192007-03-02 23:16:35 +0000412
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
414 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000415 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000417 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000418 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000419 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000420 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000421
Evan Chengc7ce29b2009-02-13 22:36:38 +0000422 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000423 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000424 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000425 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
426 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000427
Evan Cheng223547a2006-01-31 22:28:30 +0000428 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000429 setOperationAction(ISD::FABS , MVT::f64, Custom);
430 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000431
432 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 setOperationAction(ISD::FNEG , MVT::f64, Custom);
434 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000435
Evan Cheng68c47cb2007-01-05 07:55:56 +0000436 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000437 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
438 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000439
Evan Chengd25e9e82006-02-02 00:28:23 +0000440 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setOperationAction(ISD::FSIN , MVT::f64, Expand);
442 setOperationAction(ISD::FCOS , MVT::f64, Expand);
443 setOperationAction(ISD::FSIN , MVT::f32, Expand);
444 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000445
Chris Lattnera54aa942006-01-29 06:26:08 +0000446 // Expand FP immediates into loads from the stack, except for the special
447 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000448 addLegalFPImmediate(APFloat(+0.0)); // xorpd
449 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000450 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000451 // Use SSE for f32, x87 for f64.
452 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000453 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
454 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000455
456 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000457 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000458
459 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000460 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000461
Owen Anderson825b72b2009-08-11 20:47:22 +0000462 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000463
464 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000465 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
466 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000467
468 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000469 setOperationAction(ISD::FSIN , MVT::f32, Expand);
470 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000471
Nate Begemane1795842008-02-14 08:57:00 +0000472 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000473 addLegalFPImmediate(APFloat(+0.0f)); // xorps
474 addLegalFPImmediate(APFloat(+0.0)); // FLD0
475 addLegalFPImmediate(APFloat(+1.0)); // FLD1
476 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
477 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
478
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000479 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000480 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
481 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000482 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000483 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000484 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000485 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000486 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
487 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000488
Owen Anderson825b72b2009-08-11 20:47:22 +0000489 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
490 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
491 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
492 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000493
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000494 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000495 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
496 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000497 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000498 addLegalFPImmediate(APFloat(+0.0)); // FLD0
499 addLegalFPImmediate(APFloat(+1.0)); // FLD1
500 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
501 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000502 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
503 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
504 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
505 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000506 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000507
Dale Johannesen59a58732007-08-05 18:49:15 +0000508 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000509 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000510 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
511 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
512 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000513 {
514 bool ignored;
515 APFloat TmpFlt(+0.0);
516 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
517 &ignored);
518 addLegalFPImmediate(TmpFlt); // FLD0
519 TmpFlt.changeSign();
520 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
521 APFloat TmpFlt2(+1.0);
522 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
523 &ignored);
524 addLegalFPImmediate(TmpFlt2); // FLD1
525 TmpFlt2.changeSign();
526 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
527 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000528
Evan Chengc7ce29b2009-02-13 22:36:38 +0000529 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000530 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
531 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000532 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000533 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000534
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000535 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000536 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
537 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
538 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000539
Owen Anderson825b72b2009-08-11 20:47:22 +0000540 setOperationAction(ISD::FLOG, MVT::f80, Expand);
541 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
542 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
543 setOperationAction(ISD::FEXP, MVT::f80, Expand);
544 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000545
Mon P Wangf007a8b2008-11-06 05:31:54 +0000546 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000547 // (for widening) or expand (for scalarization). Then we will selectively
548 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000549 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
550 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
551 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
566 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
567 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000599 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000600 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
603 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
604 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
605 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
606 setTruncStoreAction((MVT::SimpleValueType)VT,
607 (MVT::SimpleValueType)InnerVT, Expand);
608 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
609 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
610 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000611 }
612
Evan Chengc7ce29b2009-02-13 22:36:38 +0000613 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
614 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000615 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Dale Johannesen76090172010-04-20 22:34:09 +0000616 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass, false);
617 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass, false);
618 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass, false);
Chris Lattnere35d9842010-07-04 22:57:10 +0000619
Dale Johannesen76090172010-04-20 22:34:09 +0000620 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass, false);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000621
Owen Anderson825b72b2009-08-11 20:47:22 +0000622 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
623 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
624 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
625 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000626
Owen Anderson825b72b2009-08-11 20:47:22 +0000627 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
628 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
629 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
630 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000631
Owen Anderson825b72b2009-08-11 20:47:22 +0000632 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
633 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000634
Owen Anderson825b72b2009-08-11 20:47:22 +0000635 setOperationAction(ISD::AND, MVT::v8i8, Promote);
636 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
637 setOperationAction(ISD::AND, MVT::v4i16, Promote);
638 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
639 setOperationAction(ISD::AND, MVT::v2i32, Promote);
640 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
641 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000642
Owen Anderson825b72b2009-08-11 20:47:22 +0000643 setOperationAction(ISD::OR, MVT::v8i8, Promote);
644 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
645 setOperationAction(ISD::OR, MVT::v4i16, Promote);
646 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
647 setOperationAction(ISD::OR, MVT::v2i32, Promote);
648 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
649 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000650
Owen Anderson825b72b2009-08-11 20:47:22 +0000651 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
652 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
653 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
654 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
655 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
656 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
657 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000658
Owen Anderson825b72b2009-08-11 20:47:22 +0000659 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
660 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
661 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
662 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
663 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
664 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
Owen Anderson825b72b2009-08-11 20:47:22 +0000665 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000666
Owen Anderson825b72b2009-08-11 20:47:22 +0000667 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
668 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
669 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000670 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000671
Owen Anderson825b72b2009-08-11 20:47:22 +0000672 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
673 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
674 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
675 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000676
Owen Anderson825b72b2009-08-11 20:47:22 +0000677 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
678 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
679 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000680
Owen Anderson825b72b2009-08-11 20:47:22 +0000681 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000682
Owen Anderson825b72b2009-08-11 20:47:22 +0000683 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
684 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
685 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
686 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
687 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
688 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
689 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000690
691 if (!X86ScalarSSEf64 && Subtarget->is64Bit()) {
692 setOperationAction(ISD::BIT_CONVERT, MVT::v8i8, Custom);
693 setOperationAction(ISD::BIT_CONVERT, MVT::v4i16, Custom);
694 setOperationAction(ISD::BIT_CONVERT, MVT::v2i32, Custom);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000695 setOperationAction(ISD::BIT_CONVERT, MVT::v1i64, Custom);
696 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000697 }
698
Evan Cheng92722532009-03-26 23:06:32 +0000699 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000700 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000701
Owen Anderson825b72b2009-08-11 20:47:22 +0000702 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
703 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
704 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
705 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
706 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
707 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
708 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
709 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
710 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
711 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
712 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
713 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000714 }
715
Evan Cheng92722532009-03-26 23:06:32 +0000716 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000717 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000718
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000719 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
720 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000721 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
722 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
723 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
724 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000725
Owen Anderson825b72b2009-08-11 20:47:22 +0000726 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
727 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
728 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
729 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
730 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
731 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
732 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
733 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
734 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
735 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
736 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
737 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
738 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
739 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
740 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
741 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000742
Owen Anderson825b72b2009-08-11 20:47:22 +0000743 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
744 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
745 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
746 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000747
Owen Anderson825b72b2009-08-11 20:47:22 +0000748 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
749 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
750 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
751 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
752 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000753
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000754 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
755 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
756 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
757 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
758 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
759
Evan Cheng2c3ae372006-04-12 21:21:57 +0000760 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000761 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
762 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000763 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000764 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000765 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000766 // Do not attempt to custom lower non-128-bit vectors
767 if (!VT.is128BitVector())
768 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000769 setOperationAction(ISD::BUILD_VECTOR,
770 VT.getSimpleVT().SimpleTy, Custom);
771 setOperationAction(ISD::VECTOR_SHUFFLE,
772 VT.getSimpleVT().SimpleTy, Custom);
773 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
774 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000775 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000776
Owen Anderson825b72b2009-08-11 20:47:22 +0000777 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
778 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
779 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
780 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
781 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
782 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000783
Nate Begemancdd1eec2008-02-12 22:51:28 +0000784 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000785 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
786 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000787 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000788
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000789 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000790 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
791 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000792 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000793
794 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000795 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000796 continue;
Eric Christopher4bd24c22010-03-30 01:04:59 +0000797
Owen Andersond6662ad2009-08-10 20:46:15 +0000798 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000799 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000800 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000801 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000802 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000803 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000804 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000805 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000806 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000807 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000808 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000809
Owen Anderson825b72b2009-08-11 20:47:22 +0000810 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000811
Evan Cheng2c3ae372006-04-12 21:21:57 +0000812 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000813 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
814 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
815 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
816 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000817
Owen Anderson825b72b2009-08-11 20:47:22 +0000818 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
819 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000820 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000821 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
822 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000823 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000824 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000825
Nate Begeman14d12ca2008-02-11 04:19:36 +0000826 if (Subtarget->hasSSE41()) {
Dale Johannesen54feef22010-05-27 20:12:41 +0000827 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
828 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
829 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
830 setOperationAction(ISD::FRINT, MVT::f32, Legal);
831 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
832 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
833 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
834 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
835 setOperationAction(ISD::FRINT, MVT::f64, Legal);
836 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
837
Nate Begeman14d12ca2008-02-11 04:19:36 +0000838 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000839 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000840
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000841 // Can turn SHL into an integer multiply.
842 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
Nate Begeman51409212010-07-28 00:21:48 +0000843 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000844
Nate Begeman14d12ca2008-02-11 04:19:36 +0000845 // i8 and i16 vectors are custom , because the source register and source
846 // source memory operand types are not the same width. f32 vectors are
847 // custom since the immediate controlling the insert encodes additional
848 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000849 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
850 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
851 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
852 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000853
Owen Anderson825b72b2009-08-11 20:47:22 +0000854 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
855 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
856 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
857 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000858
859 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000860 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
861 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000862 }
863 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000864
Nate Begeman30a0de92008-07-17 16:51:19 +0000865 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000866 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000867 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000868
David Greene9b9838d2009-06-29 16:47:10 +0000869 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000870 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
871 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
872 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
873 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
Bruno Cardoso Lopes405f11b2010-08-10 01:43:16 +0000874 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000875
Owen Anderson825b72b2009-08-11 20:47:22 +0000876 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
877 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
878 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
879 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
880 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
881 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
882 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
883 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
884 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
885 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
886 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
887 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
888 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
889 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
890 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000891
892 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000893 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
894 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
895 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
896 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
897 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
898 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
899 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
900 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
901 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
902 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
903 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
904 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
905 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
906 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000907
Owen Anderson825b72b2009-08-11 20:47:22 +0000908 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
909 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
910 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
911 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000912
Owen Anderson825b72b2009-08-11 20:47:22 +0000913 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
914 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
915 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
916 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
917 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000918
Owen Anderson825b72b2009-08-11 20:47:22 +0000919 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
920 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
921 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
922 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
923 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
924 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000925
926#if 0
927 // Not sure we want to do this since there are no 256-bit integer
928 // operations in AVX
929
930 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
931 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000932 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
933 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000934
935 // Do not attempt to custom lower non-power-of-2 vectors
936 if (!isPowerOf2_32(VT.getVectorNumElements()))
937 continue;
938
939 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
940 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
941 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
942 }
943
944 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000945 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
946 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000947 }
David Greene9b9838d2009-06-29 16:47:10 +0000948#endif
949
950#if 0
951 // Not sure we want to do this since there are no 256-bit integer
952 // operations in AVX
953
954 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
955 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000956 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
957 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000958
959 if (!VT.is256BitVector()) {
960 continue;
961 }
962 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000963 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000964 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000965 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000966 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000967 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000968 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000969 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000970 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000971 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000972 }
973
Owen Anderson825b72b2009-08-11 20:47:22 +0000974 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000975#endif
976 }
977
Evan Cheng6be2c582006-04-05 23:38:46 +0000978 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000979 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000980
Bill Wendling74c37652008-12-09 22:08:41 +0000981 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000982 setOperationAction(ISD::SADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000983 setOperationAction(ISD::UADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000984 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000985 setOperationAction(ISD::USUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000986 setOperationAction(ISD::SMULO, MVT::i32, Custom);
Dan Gohman71c62a22010-06-02 19:13:40 +0000987
Eli Friedman962f5492010-06-02 19:35:46 +0000988 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
989 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +0000990 //
Eli Friedman962f5492010-06-02 19:35:46 +0000991 // FIXME: We really should do custom legalization for addition and
992 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
993 // than generic legalization for 64-bit multiplication-with-overflow, though.
Eli Friedmana993f0a2010-06-02 00:27:18 +0000994 if (Subtarget->is64Bit()) {
995 setOperationAction(ISD::SADDO, MVT::i64, Custom);
996 setOperationAction(ISD::UADDO, MVT::i64, Custom);
997 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
998 setOperationAction(ISD::USUBO, MVT::i64, Custom);
999 setOperationAction(ISD::SMULO, MVT::i64, Custom);
1000 }
Bill Wendling41ea7e72008-11-24 19:21:46 +00001001
Evan Chengd54f2d52009-03-31 19:38:51 +00001002 if (!Subtarget->is64Bit()) {
1003 // These libcalls are not available in 32-bit.
1004 setLibcallName(RTLIB::SHL_I128, 0);
1005 setLibcallName(RTLIB::SRL_I128, 0);
1006 setLibcallName(RTLIB::SRA_I128, 0);
1007 }
1008
Evan Cheng206ee9d2006-07-07 08:33:52 +00001009 // We have target-specific dag combine patterns for the following nodes:
1010 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001011 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +00001012 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +00001013 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001014 setTargetDAGCombine(ISD::SHL);
1015 setTargetDAGCombine(ISD::SRA);
1016 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001017 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +00001018 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001019 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001020 if (Subtarget->is64Bit())
1021 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001022
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001023 computeRegisterProperties();
1024
Evan Cheng87ed7162006-02-14 08:25:08 +00001025 // FIXME: These should be based on subtarget info. Plus, the values should
1026 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001027 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng255f20f2010-04-01 06:04:33 +00001028 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Dan Gohman87060f52008-06-30 21:00:56 +00001029 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001030 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001031 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001032}
1033
Scott Michel5b8f82e2008-03-10 15:42:14 +00001034
Owen Anderson825b72b2009-08-11 20:47:22 +00001035MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1036 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001037}
1038
1039
Evan Cheng29286502008-01-23 23:17:41 +00001040/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1041/// the desired ByVal argument alignment.
1042static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1043 if (MaxAlign == 16)
1044 return;
1045 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1046 if (VTy->getBitWidth() == 128)
1047 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001048 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1049 unsigned EltAlign = 0;
1050 getMaxByValAlign(ATy->getElementType(), EltAlign);
1051 if (EltAlign > MaxAlign)
1052 MaxAlign = EltAlign;
1053 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1054 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1055 unsigned EltAlign = 0;
1056 getMaxByValAlign(STy->getElementType(i), EltAlign);
1057 if (EltAlign > MaxAlign)
1058 MaxAlign = EltAlign;
1059 if (MaxAlign == 16)
1060 break;
1061 }
1062 }
1063 return;
1064}
1065
1066/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1067/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001068/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1069/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001070unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001071 if (Subtarget->is64Bit()) {
1072 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001073 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001074 if (TyAlign > 8)
1075 return TyAlign;
1076 return 8;
1077 }
1078
Evan Cheng29286502008-01-23 23:17:41 +00001079 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001080 if (Subtarget->hasSSE1())
1081 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001082 return Align;
1083}
Chris Lattner2b02a442007-02-25 08:29:00 +00001084
Evan Chengf0df0312008-05-15 08:39:06 +00001085/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001086/// and store operations as a result of memset, memcpy, and memmove
1087/// lowering. If DstAlign is zero that means it's safe to destination
1088/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1089/// means there isn't a need to check it against alignment requirement,
1090/// probably because the source does not need to be loaded. If
1091/// 'NonScalarIntSafe' is true, that means it's safe to return a
1092/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1093/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1094/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001095/// It returns EVT::Other if the type should be determined using generic
1096/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001097EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001098X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1099 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00001100 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00001101 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001102 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001103 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1104 // linux. This is because the stack realignment code can't handle certain
1105 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001106 const Function *F = MF.getFunction();
Evan Chengf28f8bc2010-04-02 19:36:14 +00001107 if (NonScalarIntSafe &&
1108 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001109 if (Size >= 16 &&
1110 (Subtarget->isUnalignedMemAccessFast() ||
Chandler Carruthae1d41c2010-04-02 01:31:24 +00001111 ((DstAlign == 0 || DstAlign >= 16) &&
1112 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001113 Subtarget->getStackAlignment() >= 16) {
1114 if (Subtarget->hasSSE2())
1115 return MVT::v4i32;
Evan Chengf28f8bc2010-04-02 19:36:14 +00001116 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001117 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001118 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001119 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001120 Subtarget->getStackAlignment() >= 8 &&
Evan Chengc3b0c342010-04-08 07:37:57 +00001121 Subtarget->hasSSE2()) {
1122 // Do not use f64 to lower memcpy if source is string constant. It's
1123 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001124 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001125 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001126 }
Evan Chengf0df0312008-05-15 08:39:06 +00001127 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001128 return MVT::i64;
1129 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001130}
1131
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001132/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1133/// current function. The returned value is a member of the
1134/// MachineJumpTableInfo::JTEntryKind enum.
1135unsigned X86TargetLowering::getJumpTableEncoding() const {
1136 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1137 // symbol.
1138 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1139 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001140 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001141
1142 // Otherwise, use the normal jump table encoding heuristics.
1143 return TargetLowering::getJumpTableEncoding();
1144}
1145
Chris Lattner589c6f62010-01-26 06:28:43 +00001146/// getPICBaseSymbol - Return the X86-32 PIC base.
1147MCSymbol *
1148X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1149 MCContext &Ctx) const {
1150 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
Chris Lattner9b97a732010-03-30 18:10:53 +00001151 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1152 Twine(MF->getFunctionNumber())+"$pb");
Chris Lattner589c6f62010-01-26 06:28:43 +00001153}
1154
1155
Chris Lattnerc64daab2010-01-26 05:02:42 +00001156const MCExpr *
1157X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1158 const MachineBasicBlock *MBB,
1159 unsigned uid,MCContext &Ctx) const{
1160 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1161 Subtarget->isPICStyleGOT());
1162 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1163 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001164 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1165 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001166}
1167
Evan Chengcc415862007-11-09 01:32:10 +00001168/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1169/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001170SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001171 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001172 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001173 // This doesn't have DebugLoc associated with it, but is not really the
1174 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001175 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001176 return Table;
1177}
1178
Chris Lattner589c6f62010-01-26 06:28:43 +00001179/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1180/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1181/// MCExpr.
1182const MCExpr *X86TargetLowering::
1183getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1184 MCContext &Ctx) const {
1185 // X86-64 uses RIP relative addressing based on the jump table label.
1186 if (Subtarget->isPICStyleRIPRel())
1187 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1188
1189 // Otherwise, the reference is relative to the PIC base.
1190 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1191}
1192
Bill Wendlingb4202b82009-07-01 18:50:55 +00001193/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001194unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001195 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001196}
1197
Evan Chengdee81012010-07-26 21:50:05 +00001198std::pair<const TargetRegisterClass*, uint8_t>
1199X86TargetLowering::findRepresentativeClass(EVT VT) const{
1200 const TargetRegisterClass *RRC = 0;
1201 uint8_t Cost = 1;
1202 switch (VT.getSimpleVT().SimpleTy) {
1203 default:
1204 return TargetLowering::findRepresentativeClass(VT);
1205 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1206 RRC = (Subtarget->is64Bit()
1207 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1208 break;
1209 case MVT::v8i8: case MVT::v4i16:
1210 case MVT::v2i32: case MVT::v1i64:
1211 RRC = X86::VR64RegisterClass;
1212 break;
1213 case MVT::f32: case MVT::f64:
1214 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1215 case MVT::v4f32: case MVT::v2f64:
1216 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1217 case MVT::v4f64:
1218 RRC = X86::VR128RegisterClass;
1219 break;
1220 }
1221 return std::make_pair(RRC, Cost);
1222}
1223
Evan Cheng70017e42010-07-24 00:39:05 +00001224unsigned
1225X86TargetLowering::getRegPressureLimit(const TargetRegisterClass *RC,
1226 MachineFunction &MF) const {
1227 unsigned FPDiff = RegInfo->hasFP(MF) ? 1 : 0;
1228 switch (RC->getID()) {
1229 default:
1230 return 0;
1231 case X86::GR32RegClassID:
1232 return 4 - FPDiff;
1233 case X86::GR64RegClassID:
1234 return 8 - FPDiff;
1235 case X86::VR128RegClassID:
1236 return Subtarget->is64Bit() ? 10 : 4;
1237 case X86::VR64RegClassID:
1238 return 4;
1239 }
1240}
1241
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001242bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1243 unsigned &Offset) const {
1244 if (!Subtarget->isTargetLinux())
1245 return false;
1246
1247 if (Subtarget->is64Bit()) {
1248 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1249 Offset = 0x28;
1250 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1251 AddressSpace = 256;
1252 else
1253 AddressSpace = 257;
1254 } else {
1255 // %gs:0x14 on i386
1256 Offset = 0x14;
1257 AddressSpace = 256;
1258 }
1259 return true;
1260}
1261
1262
Chris Lattner2b02a442007-02-25 08:29:00 +00001263//===----------------------------------------------------------------------===//
1264// Return Value Calling Convention Implementation
1265//===----------------------------------------------------------------------===//
1266
Chris Lattner59ed56b2007-02-28 04:55:35 +00001267#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001268
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001269bool
1270X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001271 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001272 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001273 SmallVector<CCValAssign, 16> RVLocs;
1274 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001275 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001276 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001277}
1278
Dan Gohman98ca4f22009-08-05 01:29:28 +00001279SDValue
1280X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001281 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001282 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001283 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001284 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001285 MachineFunction &MF = DAG.getMachineFunction();
1286 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001287
Chris Lattner9774c912007-02-27 05:28:59 +00001288 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001289 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1290 RVLocs, *DAG.getContext());
1291 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001292
Evan Chengdcea1632010-02-04 02:40:39 +00001293 // Add the regs to the liveout set for the function.
1294 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1295 for (unsigned i = 0; i != RVLocs.size(); ++i)
1296 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1297 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001298
Dan Gohman475871a2008-07-27 21:46:04 +00001299 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001300
Dan Gohman475871a2008-07-27 21:46:04 +00001301 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001302 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1303 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001304 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1305 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001306
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001307 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001308 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1309 CCValAssign &VA = RVLocs[i];
1310 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001311 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001312 EVT ValVT = ValToCopy.getValueType();
1313
1314 // If this is x86-64, and we disabled SSE, we can't return FP values
1315 if ((ValVT == MVT::f32 || ValVT == MVT::f64) &&
1316 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
1317 report_fatal_error("SSE register return with SSE disabled");
1318 }
1319 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1320 // llvm-gcc has never done it right and no one has noticed, so this
1321 // should be OK for now.
1322 if (ValVT == MVT::f64 &&
1323 (Subtarget->is64Bit() && !Subtarget->hasSSE2())) {
1324 report_fatal_error("SSE2 register return with SSE2 disabled");
1325 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001326
Chris Lattner447ff682008-03-11 03:23:40 +00001327 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1328 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001329 if (VA.getLocReg() == X86::ST0 ||
1330 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001331 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1332 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001333 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001334 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001335 RetOps.push_back(ValToCopy);
1336 // Don't emit a copytoreg.
1337 continue;
1338 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001339
Evan Cheng242b38b2009-02-23 09:03:22 +00001340 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1341 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001342 if (Subtarget->is64Bit()) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001343 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001344 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001345 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Eric Christopher90eb4022010-07-22 00:26:08 +00001346 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1347 ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001348 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001349 }
1350
Dale Johannesendd64c412009-02-04 00:33:20 +00001351 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001352 Flag = Chain.getValue(1);
1353 }
Dan Gohman61a92132008-04-21 23:59:07 +00001354
1355 // The x86-64 ABI for returning structs by value requires that we copy
1356 // the sret argument into %rax for the return. We saved the argument into
1357 // a virtual register in the entry block, so now we copy the value out
1358 // and into %rax.
1359 if (Subtarget->is64Bit() &&
1360 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1361 MachineFunction &MF = DAG.getMachineFunction();
1362 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1363 unsigned Reg = FuncInfo->getSRetReturnReg();
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001364 assert(Reg &&
1365 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001366 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001367
Dale Johannesendd64c412009-02-04 00:33:20 +00001368 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001369 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001370
1371 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001372 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001373 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001374
Chris Lattner447ff682008-03-11 03:23:40 +00001375 RetOps[0] = Chain; // Update chain.
1376
1377 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001378 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001379 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001380
1381 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001382 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001383}
1384
Dan Gohman98ca4f22009-08-05 01:29:28 +00001385/// LowerCallResult - Lower the result values of a call into the
1386/// appropriate copies out of appropriate physical registers.
1387///
1388SDValue
1389X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001390 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001391 const SmallVectorImpl<ISD::InputArg> &Ins,
1392 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001393 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001394
Chris Lattnere32bbf62007-02-28 07:09:55 +00001395 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001396 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001397 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001398 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001399 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001400 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001401
Chris Lattner3085e152007-02-25 08:59:22 +00001402 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001403 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001404 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001405 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001406
Torok Edwin3f142c32009-02-01 18:15:56 +00001407 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001408 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001409 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001410 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001411 }
1412
Evan Cheng79fb3b42009-02-20 20:43:02 +00001413 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001414
1415 // If this is a call to a function that returns an fp value on the floating
1416 // point stack, we must guarantee the the value is popped from the stack, so
1417 // a CopyFromReg is not good enough - the copy instruction may be eliminated
1418 // if the return value is not used. We use the FpGET_ST0 instructions
1419 // instead.
1420 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1421 // If we prefer to use the value in xmm registers, copy it out as f80 and
1422 // use a truncate to move it from fp stack reg to xmm reg.
1423 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
1424 bool isST0 = VA.getLocReg() == X86::ST0;
1425 unsigned Opc = 0;
1426 if (CopyVT == MVT::f32) Opc = isST0 ? X86::FpGET_ST0_32:X86::FpGET_ST1_32;
1427 if (CopyVT == MVT::f64) Opc = isST0 ? X86::FpGET_ST0_64:X86::FpGET_ST1_64;
1428 if (CopyVT == MVT::f80) Opc = isST0 ? X86::FpGET_ST0_80:X86::FpGET_ST1_80;
1429 SDValue Ops[] = { Chain, InFlag };
1430 Chain = SDValue(DAG.getMachineNode(Opc, dl, CopyVT, MVT::Other, MVT::Flag,
1431 Ops, 2), 1);
1432 Val = Chain.getValue(0);
1433
1434 // Round the f80 to the right size, which also moves it to the appropriate
1435 // xmm register.
1436 if (CopyVT != VA.getValVT())
1437 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1438 // This truncation won't change the value.
1439 DAG.getIntPtrConstant(1));
1440 } else if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001441 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1442 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1443 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001444 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001445 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001446 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1447 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001448 } else {
1449 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001450 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001451 Val = Chain.getValue(0);
1452 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001453 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1454 } else {
1455 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1456 CopyVT, InFlag).getValue(1);
1457 Val = Chain.getValue(0);
1458 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001459 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001460 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001461 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001462
Dan Gohman98ca4f22009-08-05 01:29:28 +00001463 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001464}
1465
1466
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001467//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001468// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001469//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001470// StdCall calling convention seems to be standard for many Windows' API
1471// routines and around. It differs from C calling convention just a little:
1472// callee should clean up the stack, not caller. Symbols should be also
1473// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001474// For info on fast calling convention see Fast Calling Convention (tail call)
1475// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001476
Dan Gohman98ca4f22009-08-05 01:29:28 +00001477/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001478/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001479static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1480 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001481 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001482
Dan Gohman98ca4f22009-08-05 01:29:28 +00001483 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001484}
1485
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001486/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001487/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001488static bool
1489ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1490 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001491 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001492
Dan Gohman98ca4f22009-08-05 01:29:28 +00001493 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001494}
1495
Dan Gohman095cc292008-09-13 01:54:27 +00001496/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1497/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001498CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001499 if (Subtarget->is64Bit()) {
Chris Lattner29689432010-03-11 00:22:57 +00001500 if (CC == CallingConv::GHC)
1501 return CC_X86_64_GHC;
1502 else if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001503 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001504 else
1505 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001506 }
1507
Gordon Henriksen86737662008-01-05 16:56:59 +00001508 if (CC == CallingConv::X86_FastCall)
1509 return CC_X86_32_FastCall;
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001510 else if (CC == CallingConv::X86_ThisCall)
1511 return CC_X86_32_ThisCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001512 else if (CC == CallingConv::Fast)
1513 return CC_X86_32_FastCC;
Chris Lattner29689432010-03-11 00:22:57 +00001514 else if (CC == CallingConv::GHC)
1515 return CC_X86_32_GHC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001516 else
1517 return CC_X86_32_C;
1518}
1519
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001520/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1521/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001522/// the specific parameter attribute. The copy will be passed as a byval
1523/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001524static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001525CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001526 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1527 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001528 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001529 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001530 /*isVolatile*/false, /*AlwaysInline=*/true,
1531 NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001532}
1533
Chris Lattner29689432010-03-11 00:22:57 +00001534/// IsTailCallConvention - Return true if the calling convention is one that
1535/// supports tail call optimization.
1536static bool IsTailCallConvention(CallingConv::ID CC) {
1537 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1538}
1539
Evan Cheng0c439eb2010-01-27 00:07:07 +00001540/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1541/// a tailcall target by changing its ABI.
1542static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001543 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001544}
1545
Dan Gohman98ca4f22009-08-05 01:29:28 +00001546SDValue
1547X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001548 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001549 const SmallVectorImpl<ISD::InputArg> &Ins,
1550 DebugLoc dl, SelectionDAG &DAG,
1551 const CCValAssign &VA,
1552 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001553 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001554 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001555 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001556 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001557 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001558 EVT ValVT;
1559
1560 // If value is passed by pointer we have address passed instead of the value
1561 // itself.
1562 if (VA.getLocInfo() == CCValAssign::Indirect)
1563 ValVT = VA.getLocVT();
1564 else
1565 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001566
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001567 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001568 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001569 // In case of tail call optimization mark all arguments mutable. Since they
1570 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001571 if (Flags.isByVal()) {
1572 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
Evan Chenged2ae132010-07-03 00:40:23 +00001573 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001574 return DAG.getFrameIndex(FI, getPointerTy());
1575 } else {
1576 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001577 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001578 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1579 return DAG.getLoad(ValVT, dl, Chain, FIN,
David Greene67c9d422010-02-15 16:53:33 +00001580 PseudoSourceValue::getFixedStack(FI), 0,
1581 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001582 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001583}
1584
Dan Gohman475871a2008-07-27 21:46:04 +00001585SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001586X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001587 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001588 bool isVarArg,
1589 const SmallVectorImpl<ISD::InputArg> &Ins,
1590 DebugLoc dl,
1591 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001592 SmallVectorImpl<SDValue> &InVals)
1593 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001594 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001595 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001596
Gordon Henriksen86737662008-01-05 16:56:59 +00001597 const Function* Fn = MF.getFunction();
1598 if (Fn->hasExternalLinkage() &&
1599 Subtarget->isTargetCygMing() &&
1600 Fn->getName() == "main")
1601 FuncInfo->setForceFramePointer(true);
1602
Evan Cheng1bc78042006-04-26 01:20:17 +00001603 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001604 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001605 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001606
Chris Lattner29689432010-03-11 00:22:57 +00001607 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1608 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001609
Chris Lattner638402b2007-02-28 07:00:42 +00001610 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001611 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001612 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1613 ArgLocs, *DAG.getContext());
1614 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001615
Chris Lattnerf39f7712007-02-28 05:46:49 +00001616 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001617 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001618 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1619 CCValAssign &VA = ArgLocs[i];
1620 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1621 // places.
1622 assert(VA.getValNo() != LastVal &&
1623 "Don't support value assigned to multiple locs yet");
1624 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001625
Chris Lattnerf39f7712007-02-28 05:46:49 +00001626 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001627 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001628 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001629 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001630 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001631 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001632 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001633 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001634 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001635 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001636 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001637 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1638 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001639 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001640 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001641 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1642 RC = X86::VR64RegisterClass;
1643 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001644 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001645
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001646 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001647 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001648
Chris Lattnerf39f7712007-02-28 05:46:49 +00001649 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1650 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1651 // right size.
1652 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001653 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001654 DAG.getValueType(VA.getValVT()));
1655 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001656 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001657 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001658 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001659 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001660
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001661 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001662 // Handle MMX values passed in XMM regs.
1663 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001664 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1665 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001666 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1667 } else
1668 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001669 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001670 } else {
1671 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001672 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001673 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001674
1675 // If value is passed via pointer - do a load.
1676 if (VA.getLocInfo() == CCValAssign::Indirect)
David Greene67c9d422010-02-15 16:53:33 +00001677 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0,
1678 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001679
Dan Gohman98ca4f22009-08-05 01:29:28 +00001680 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001681 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001682
Dan Gohman61a92132008-04-21 23:59:07 +00001683 // The x86-64 ABI for returning structs by value requires that we copy
1684 // the sret argument into %rax for the return. Save the argument into
1685 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001686 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001687 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1688 unsigned Reg = FuncInfo->getSRetReturnReg();
1689 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001690 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001691 FuncInfo->setSRetReturnReg(Reg);
1692 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001693 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001694 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001695 }
1696
Chris Lattnerf39f7712007-02-28 05:46:49 +00001697 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001698 // Align stack specially for tail calls.
1699 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001700 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001701
Evan Cheng1bc78042006-04-26 01:20:17 +00001702 // If the function takes variable number of arguments, make a frame index for
1703 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001704 if (isVarArg) {
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001705 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1706 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001707 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001708 }
1709 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001710 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1711
1712 // FIXME: We should really autogenerate these arrays
1713 static const unsigned GPR64ArgRegsWin64[] = {
1714 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001715 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001716 static const unsigned XMMArgRegsWin64[] = {
1717 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1718 };
1719 static const unsigned GPR64ArgRegs64Bit[] = {
1720 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1721 };
1722 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001723 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1724 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1725 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001726 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1727
1728 if (IsWin64) {
1729 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1730 GPR64ArgRegs = GPR64ArgRegsWin64;
1731 XMMArgRegs = XMMArgRegsWin64;
1732 } else {
1733 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1734 GPR64ArgRegs = GPR64ArgRegs64Bit;
1735 XMMArgRegs = XMMArgRegs64Bit;
1736 }
1737 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1738 TotalNumIntRegs);
1739 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1740 TotalNumXMMRegs);
1741
Devang Patel578efa92009-06-05 21:57:13 +00001742 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001743 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001744 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001745 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001746 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001747 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001748 // Kernel mode asks for SSE to be disabled, so don't push them
1749 // on the stack.
1750 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001751
Gordon Henriksen86737662008-01-05 16:56:59 +00001752 // For X86-64, if there are vararg parameters that are passed via
1753 // registers, then we must store them to their spots on the stack so they
1754 // may be loaded by deferencing the result of va_next.
Dan Gohman1e93df62010-04-17 14:41:14 +00001755 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1756 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1757 FuncInfo->setRegSaveFrameIndex(
1758 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
1759 false));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001760
Gordon Henriksen86737662008-01-05 16:56:59 +00001761 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001762 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001763 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1764 getPointerTy());
1765 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001766 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001767 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1768 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001769 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1770 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001771 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001772 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001773 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohman1e93df62010-04-17 14:41:14 +00001774 PseudoSourceValue::getFixedStack(
1775 FuncInfo->getRegSaveFrameIndex()),
David Greene67c9d422010-02-15 16:53:33 +00001776 Offset, false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001777 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001778 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001779 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001780
Dan Gohmanface41a2009-08-16 21:24:25 +00001781 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1782 // Now store the XMM (fp + vector) parameter registers.
1783 SmallVector<SDValue, 11> SaveXMMOps;
1784 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001785
Dan Gohmanface41a2009-08-16 21:24:25 +00001786 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1787 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1788 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001789
Dan Gohman1e93df62010-04-17 14:41:14 +00001790 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1791 FuncInfo->getRegSaveFrameIndex()));
1792 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1793 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001794
Dan Gohmanface41a2009-08-16 21:24:25 +00001795 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1796 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1797 X86::VR128RegisterClass);
1798 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1799 SaveXMMOps.push_back(Val);
1800 }
1801 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1802 MVT::Other,
1803 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001804 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001805
1806 if (!MemOps.empty())
1807 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1808 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001809 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001810 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001811
Gordon Henriksen86737662008-01-05 16:56:59 +00001812 // Some CCs need callee pop.
Dan Gohman4d3d6e12010-05-27 18:43:40 +00001813 if (Subtarget->IsCalleePop(isVarArg, CallConv)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001814 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001815 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00001816 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001817 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001818 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00001819 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001820 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001821
Gordon Henriksen86737662008-01-05 16:56:59 +00001822 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001823 // RegSaveFrameIndex is X86-64 only.
1824 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001825 if (CallConv == CallingConv::X86_FastCall ||
1826 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00001827 // fastcc functions can't have varargs.
1828 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00001829 }
Evan Cheng25caf632006-05-23 21:06:34 +00001830
Dan Gohman98ca4f22009-08-05 01:29:28 +00001831 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001832}
1833
Dan Gohman475871a2008-07-27 21:46:04 +00001834SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001835X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1836 SDValue StackPtr, SDValue Arg,
1837 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001838 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001839 ISD::ArgFlagsTy Flags) const {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001840 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001841 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001842 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001843 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001844 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001845 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001846 }
Dale Johannesenace16102009-02-03 19:33:06 +00001847 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene67c9d422010-02-15 16:53:33 +00001848 PseudoSourceValue::getStack(), LocMemOffset,
1849 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001850}
1851
Bill Wendling64e87322009-01-16 19:25:27 +00001852/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001853/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001854SDValue
1855X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001856 SDValue &OutRetAddr, SDValue Chain,
1857 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00001858 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001859 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001860 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001861 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001862
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001863 // Load the "old" Return address.
David Greene67c9d422010-02-15 16:53:33 +00001864 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001865 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001866}
1867
1868/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1869/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001870static SDValue
1871EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001872 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001873 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001874 // Store the return address to the appropriate stack slot.
1875 if (!FPDiff) return Chain;
1876 // Calculate the new stack slot for the return address.
1877 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001878 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00001879 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001880 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001881 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001882 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
David Greene67c9d422010-02-15 16:53:33 +00001883 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0,
1884 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001885 return Chain;
1886}
1887
Dan Gohman98ca4f22009-08-05 01:29:28 +00001888SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001889X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001890 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001891 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001892 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001893 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001894 const SmallVectorImpl<ISD::InputArg> &Ins,
1895 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001896 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001897 MachineFunction &MF = DAG.getMachineFunction();
1898 bool Is64Bit = Subtarget->is64Bit();
1899 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001900 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001901
Evan Cheng5f941932010-02-05 02:21:12 +00001902 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001903 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001904 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1905 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001906 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001907
1908 // Sibcalls are automatically detected tailcalls which do not require
1909 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001910 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001911 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001912
1913 if (isTailCall)
1914 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001915 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001916
Chris Lattner29689432010-03-11 00:22:57 +00001917 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1918 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001919
Chris Lattner638402b2007-02-28 07:00:42 +00001920 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001921 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001922 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1923 ArgLocs, *DAG.getContext());
1924 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001925
Chris Lattner423c5f42007-02-28 05:31:48 +00001926 // Get a count of how many bytes are to be pushed on the stack.
1927 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001928 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001929 // This is a sibcall. The memory operands are available in caller's
1930 // own caller's stack.
1931 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00001932 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00001933 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001934
Gordon Henriksen86737662008-01-05 16:56:59 +00001935 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001936 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001937 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001938 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001939 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1940 FPDiff = NumBytesCallerPushed - NumBytes;
1941
1942 // Set the delta of movement of the returnaddr stackslot.
1943 // But only set if delta is greater than previous delta.
1944 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1945 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1946 }
1947
Evan Chengf22f9b32010-02-06 03:28:46 +00001948 if (!IsSibcall)
1949 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001950
Dan Gohman475871a2008-07-27 21:46:04 +00001951 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001952 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00001953 if (isTailCall && FPDiff)
1954 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1955 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001956
Dan Gohman475871a2008-07-27 21:46:04 +00001957 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1958 SmallVector<SDValue, 8> MemOpChains;
1959 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001960
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001961 // Walk the register/memloc assignments, inserting copies/loads. In the case
1962 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001963 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1964 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001965 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001966 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001967 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001968 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001969
Chris Lattner423c5f42007-02-28 05:31:48 +00001970 // Promote the value if needed.
1971 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001972 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001973 case CCValAssign::Full: break;
1974 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001975 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001976 break;
1977 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001978 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001979 break;
1980 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001981 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1982 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001983 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1984 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1985 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001986 } else
1987 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1988 break;
1989 case CCValAssign::BCvt:
1990 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001991 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001992 case CCValAssign::Indirect: {
1993 // Store the argument.
1994 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001995 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001996 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
David Greene67c9d422010-02-15 16:53:33 +00001997 PseudoSourceValue::getFixedStack(FI), 0,
1998 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001999 Arg = SpillSlot;
2000 break;
2001 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002002 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002003
Chris Lattner423c5f42007-02-28 05:31:48 +00002004 if (VA.isRegLoc()) {
2005 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Evan Chengf22f9b32010-02-06 03:28:46 +00002006 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002007 assert(VA.isMemLoc());
2008 if (StackPtr.getNode() == 0)
2009 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2010 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2011 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002012 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002013 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002014
Evan Cheng32fe1032006-05-25 00:59:30 +00002015 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002016 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002017 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002018
Evan Cheng347d5f72006-04-28 21:29:37 +00002019 // Build a sequence of copy-to-reg nodes chained together with token chain
2020 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002021 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002022 // Tail call byval lowering might overwrite argument registers so in case of
2023 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002024 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002025 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002026 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002027 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002028 InFlag = Chain.getValue(1);
2029 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002030
Chris Lattner88e1fd52009-07-09 04:24:46 +00002031 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002032 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2033 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002034 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002035 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2036 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002037 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002038 InFlag);
2039 InFlag = Chain.getValue(1);
2040 } else {
2041 // If we are tail calling and generating PIC/GOT style code load the
2042 // address of the callee into ECX. The value in ecx is used as target of
2043 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2044 // for tail calls on PIC/GOT architectures. Normally we would just put the
2045 // address of GOT into ebx and then call target@PLT. But for tail calls
2046 // ebx would be restored (since ebx is callee saved) before jumping to the
2047 // target@PLT.
2048
2049 // Note: The actual moving to ECX is done further down.
2050 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2051 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2052 !G->getGlobal()->hasProtectedVisibility())
2053 Callee = LowerGlobalAddress(Callee, DAG);
2054 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002055 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002056 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002057 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002058
Nate Begemanc8ea6732010-07-21 20:49:52 +00002059 if (Is64Bit && isVarArg && !Subtarget->isTargetWin64()) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002060 // From AMD64 ABI document:
2061 // For calls that may call functions that use varargs or stdargs
2062 // (prototype-less calls or calls to functions containing ellipsis (...) in
2063 // the declaration) %al is used as hidden argument to specify the number
2064 // of SSE registers used. The contents of %al do not need to match exactly
2065 // the number of registers, but must be an ubound on the number of SSE
2066 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002067
Gordon Henriksen86737662008-01-05 16:56:59 +00002068 // Count the number of XMM registers allocated.
2069 static const unsigned XMMArgRegs[] = {
2070 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2071 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2072 };
2073 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00002074 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002075 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002076
Dale Johannesendd64c412009-02-04 00:33:20 +00002077 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002078 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002079 InFlag = Chain.getValue(1);
2080 }
2081
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002082
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002083 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002084 if (isTailCall) {
2085 // Force all the incoming stack arguments to be loaded from the stack
2086 // before any new outgoing arguments are stored to the stack, because the
2087 // outgoing stack slots may alias the incoming argument stack slots, and
2088 // the alias isn't otherwise explicit. This is slightly more conservative
2089 // than necessary, because it means that each store effectively depends
2090 // on every argument instead of just those arguments it would clobber.
2091 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2092
Dan Gohman475871a2008-07-27 21:46:04 +00002093 SmallVector<SDValue, 8> MemOpChains2;
2094 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002095 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002096 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002097 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002098 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002099 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2100 CCValAssign &VA = ArgLocs[i];
2101 if (VA.isRegLoc())
2102 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002103 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002104 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002105 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002106 // Create frame index.
2107 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002108 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002109 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002110 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002111
Duncan Sands276dcbd2008-03-21 09:14:45 +00002112 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002113 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002114 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002115 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002116 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002117 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002118 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002119
Dan Gohman98ca4f22009-08-05 01:29:28 +00002120 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2121 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002122 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002123 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002124 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002125 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002126 DAG.getStore(ArgChain, dl, Arg, FIN,
David Greene67c9d422010-02-15 16:53:33 +00002127 PseudoSourceValue::getFixedStack(FI), 0,
2128 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002129 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002130 }
2131 }
2132
2133 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002134 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002135 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002136
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002137 // Copy arguments to their registers.
2138 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002139 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002140 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002141 InFlag = Chain.getValue(1);
2142 }
Dan Gohman475871a2008-07-27 21:46:04 +00002143 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002144
Gordon Henriksen86737662008-01-05 16:56:59 +00002145 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002146 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002147 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002148 }
2149
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002150 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2151 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2152 // In the 64-bit large code model, we have to make all calls
2153 // through a register, since the call instruction's 32-bit
2154 // pc-relative offset may not be large enough to hold the whole
2155 // address.
2156 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002157 // If the callee is a GlobalAddress node (quite common, every direct call
2158 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2159 // it.
2160
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002161 // We should use extra load for direct calls to dllimported functions in
2162 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002163 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002164 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002165 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002166
Chris Lattner48a7d022009-07-09 05:02:21 +00002167 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2168 // external symbols most go through the PLT in PIC mode. If the symbol
2169 // has hidden or protected visibility, or if it is static or local, then
2170 // we don't need to use the PLT - we can directly call it.
2171 if (Subtarget->isTargetELF() &&
2172 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002173 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002174 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002175 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002176 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2177 Subtarget->getDarwinVers() < 9) {
2178 // PC-relative references to external symbols should go through $stub,
2179 // unless we're building with the leopard linker or later, which
2180 // automatically synthesizes these stubs.
2181 OpFlags = X86II::MO_DARWIN_STUB;
2182 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002183
Devang Patel0d881da2010-07-06 22:08:15 +00002184 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002185 G->getOffset(), OpFlags);
2186 }
Bill Wendling056292f2008-09-16 21:48:12 +00002187 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002188 unsigned char OpFlags = 0;
2189
2190 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2191 // symbols should go through the PLT.
2192 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002193 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002194 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002195 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002196 Subtarget->getDarwinVers() < 9) {
2197 // PC-relative references to external symbols should go through $stub,
2198 // unless we're building with the leopard linker or later, which
2199 // automatically synthesizes these stubs.
2200 OpFlags = X86II::MO_DARWIN_STUB;
2201 }
Eric Christopherfd179292009-08-27 18:07:15 +00002202
Chris Lattner48a7d022009-07-09 05:02:21 +00002203 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2204 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002205 }
2206
Chris Lattnerd96d0722007-02-25 06:40:16 +00002207 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002208 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002209 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002210
Evan Chengf22f9b32010-02-06 03:28:46 +00002211 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002212 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2213 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002214 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002215 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002216
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002217 Ops.push_back(Chain);
2218 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002219
Dan Gohman98ca4f22009-08-05 01:29:28 +00002220 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002221 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002222
Gordon Henriksen86737662008-01-05 16:56:59 +00002223 // Add argument registers to the end of the list so that they are known live
2224 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002225 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2226 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2227 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002228
Evan Cheng586ccac2008-03-18 23:36:35 +00002229 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002230 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002231 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2232
2233 // Add an implicit use of AL for x86 vararg functions.
2234 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002235 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002236
Gabor Greifba36cb52008-08-28 21:40:38 +00002237 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002238 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002239
Dan Gohman98ca4f22009-08-05 01:29:28 +00002240 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002241 // We used to do:
2242 //// If this is the first return lowered for this function, add the regs
2243 //// to the liveout set for the function.
2244 // This isn't right, although it's probably harmless on x86; liveouts
2245 // should be computed from returns not tail calls. Consider a void
2246 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002247 return DAG.getNode(X86ISD::TC_RETURN, dl,
2248 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002249 }
2250
Dale Johannesenace16102009-02-03 19:33:06 +00002251 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002252 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002253
Chris Lattner2d297092006-05-23 18:50:38 +00002254 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002255 unsigned NumBytesForCalleeToPush;
Dan Gohman4d3d6e12010-05-27 18:43:40 +00002256 if (Subtarget->IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002257 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002258 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002259 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002260 // pops the hidden struct pointer, so we have to push it back.
2261 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002262 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002263 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002264 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002265
Gordon Henriksenae636f82008-01-03 16:47:34 +00002266 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002267 if (!IsSibcall) {
2268 Chain = DAG.getCALLSEQ_END(Chain,
2269 DAG.getIntPtrConstant(NumBytes, true),
2270 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2271 true),
2272 InFlag);
2273 InFlag = Chain.getValue(1);
2274 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002275
Chris Lattner3085e152007-02-25 08:59:22 +00002276 // Handle result values, copying them out of physregs into vregs that we
2277 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002278 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2279 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002280}
2281
Evan Cheng25ab6902006-09-08 06:48:29 +00002282
2283//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002284// Fast Calling Convention (tail call) implementation
2285//===----------------------------------------------------------------------===//
2286
2287// Like std call, callee cleans arguments, convention except that ECX is
2288// reserved for storing the tail called function address. Only 2 registers are
2289// free for argument passing (inreg). Tail call optimization is performed
2290// provided:
2291// * tailcallopt is enabled
2292// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002293// On X86_64 architecture with GOT-style position independent code only local
2294// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002295// To keep the stack aligned according to platform abi the function
2296// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2297// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002298// If a tail called function callee has more arguments than the caller the
2299// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002300// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002301// original REtADDR, but before the saved framepointer or the spilled registers
2302// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2303// stack layout:
2304// arg1
2305// arg2
2306// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002307// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002308// move area ]
2309// (possible EBP)
2310// ESI
2311// EDI
2312// local1 ..
2313
2314/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2315/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002316unsigned
2317X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2318 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002319 MachineFunction &MF = DAG.getMachineFunction();
2320 const TargetMachine &TM = MF.getTarget();
2321 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2322 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002323 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002324 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002325 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002326 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2327 // Number smaller than 12 so just add the difference.
2328 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2329 } else {
2330 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002331 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002332 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002333 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002334 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002335}
2336
Evan Cheng5f941932010-02-05 02:21:12 +00002337/// MatchingStackOffset - Return true if the given stack call argument is
2338/// already available in the same position (relatively) of the caller's
2339/// incoming argument stack.
2340static
2341bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2342 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2343 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002344 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2345 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002346 if (Arg.getOpcode() == ISD::CopyFromReg) {
2347 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2348 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2349 return false;
2350 MachineInstr *Def = MRI->getVRegDef(VR);
2351 if (!Def)
2352 return false;
2353 if (!Flags.isByVal()) {
2354 if (!TII->isLoadFromStackSlot(Def, FI))
2355 return false;
2356 } else {
2357 unsigned Opcode = Def->getOpcode();
2358 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2359 Def->getOperand(1).isFI()) {
2360 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002361 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002362 } else
2363 return false;
2364 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002365 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2366 if (Flags.isByVal())
2367 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002368 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002369 // define @foo(%struct.X* %A) {
2370 // tail call @bar(%struct.X* byval %A)
2371 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002372 return false;
2373 SDValue Ptr = Ld->getBasePtr();
2374 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2375 if (!FINode)
2376 return false;
2377 FI = FINode->getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002378 } else
2379 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002380
Evan Cheng4cae1332010-03-05 08:38:04 +00002381 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002382 if (!MFI->isFixedObjectIndex(FI))
2383 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002384 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002385}
2386
Dan Gohman98ca4f22009-08-05 01:29:28 +00002387/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2388/// for tail call optimization. Targets which want to do tail call
2389/// optimization should implement this function.
2390bool
2391X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002392 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002393 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002394 bool isCalleeStructRet,
2395 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002396 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002397 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002398 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002399 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002400 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002401 CalleeCC != CallingConv::C)
2402 return false;
2403
Evan Cheng7096ae42010-01-29 06:45:59 +00002404 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002405 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002406 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002407 CallingConv::ID CallerCC = CallerF->getCallingConv();
2408 bool CCMatch = CallerCC == CalleeCC;
2409
Dan Gohman1797ed52010-02-08 20:27:50 +00002410 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002411 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002412 return true;
2413 return false;
2414 }
2415
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002416 // Look for obvious safe cases to perform tail call optimization that do not
2417 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002418
Evan Cheng2c12cb42010-03-26 16:26:03 +00002419 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2420 // emit a special epilogue.
2421 if (RegInfo->needsStackRealignment(MF))
2422 return false;
2423
Eric Christopher90eb4022010-07-22 00:26:08 +00002424 // Do not sibcall optimize vararg calls unless the call site is not passing
2425 // any arguments.
Evan Cheng3c262ee2010-03-26 02:13:13 +00002426 if (isVarArg && !Outs.empty())
Evan Cheng843bd692010-01-31 06:44:49 +00002427 return false;
2428
Evan Chenga375d472010-03-15 18:54:48 +00002429 // Also avoid sibcall optimization if either caller or callee uses struct
2430 // return semantics.
2431 if (isCalleeStructRet || isCallerStructRet)
2432 return false;
2433
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002434 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2435 // Therefore if it's not used by the call it is not safe to optimize this into
2436 // a sibcall.
2437 bool Unused = false;
2438 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2439 if (!Ins[i].Used) {
2440 Unused = true;
2441 break;
2442 }
2443 }
2444 if (Unused) {
2445 SmallVector<CCValAssign, 16> RVLocs;
2446 CCState CCInfo(CalleeCC, false, getTargetMachine(),
2447 RVLocs, *DAG.getContext());
2448 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002449 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002450 CCValAssign &VA = RVLocs[i];
2451 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2452 return false;
2453 }
2454 }
2455
Evan Cheng13617962010-04-30 01:12:32 +00002456 // If the calling conventions do not match, then we'd better make sure the
2457 // results are returned in the same way as what the caller expects.
2458 if (!CCMatch) {
2459 SmallVector<CCValAssign, 16> RVLocs1;
2460 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
2461 RVLocs1, *DAG.getContext());
2462 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2463
2464 SmallVector<CCValAssign, 16> RVLocs2;
2465 CCState CCInfo2(CallerCC, false, getTargetMachine(),
2466 RVLocs2, *DAG.getContext());
2467 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2468
2469 if (RVLocs1.size() != RVLocs2.size())
2470 return false;
2471 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2472 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2473 return false;
2474 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2475 return false;
2476 if (RVLocs1[i].isRegLoc()) {
2477 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2478 return false;
2479 } else {
2480 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2481 return false;
2482 }
2483 }
2484 }
2485
Evan Chenga6bff982010-01-30 01:22:00 +00002486 // If the callee takes no arguments then go on to check the results of the
2487 // call.
2488 if (!Outs.empty()) {
2489 // Check if stack adjustment is needed. For now, do not do this if any
2490 // argument is passed on the stack.
2491 SmallVector<CCValAssign, 16> ArgLocs;
2492 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2493 ArgLocs, *DAG.getContext());
2494 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengb2c92902010-02-02 02:22:50 +00002495 if (CCInfo.getNextStackOffset()) {
2496 MachineFunction &MF = DAG.getMachineFunction();
2497 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2498 return false;
2499 if (Subtarget->isTargetWin64())
2500 // Win64 ABI has additional complications.
2501 return false;
2502
2503 // Check if the arguments are already laid out in the right way as
2504 // the caller's fixed stack objects.
2505 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002506 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2507 const X86InstrInfo *TII =
2508 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002509 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2510 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002511 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002512 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002513 if (VA.getLocInfo() == CCValAssign::Indirect)
2514 return false;
2515 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002516 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2517 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002518 return false;
2519 }
2520 }
2521 }
Evan Cheng9c044672010-05-29 01:35:22 +00002522
2523 // If the tailcall address may be in a register, then make sure it's
2524 // possible to register allocate for it. In 32-bit, the call address can
2525 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002526 // callee-saved registers are restored. These happen to be the same
2527 // registers used to pass 'inreg' arguments so watch out for those.
2528 if (!Subtarget->is64Bit() &&
2529 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002530 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002531 unsigned NumInRegs = 0;
2532 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2533 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002534 if (!VA.isRegLoc())
2535 continue;
2536 unsigned Reg = VA.getLocReg();
2537 switch (Reg) {
2538 default: break;
2539 case X86::EAX: case X86::EDX: case X86::ECX:
2540 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002541 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002542 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002543 }
2544 }
2545 }
Evan Chenga6bff982010-01-30 01:22:00 +00002546 }
Evan Chengb1712452010-01-27 06:25:16 +00002547
Evan Cheng86809cc2010-02-03 03:28:02 +00002548 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002549}
2550
Dan Gohman3df24e62008-09-03 23:12:08 +00002551FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002552X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2553 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002554}
2555
2556
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002557//===----------------------------------------------------------------------===//
2558// Other Lowering Hooks
2559//===----------------------------------------------------------------------===//
2560
2561
Dan Gohmand858e902010-04-17 15:26:15 +00002562SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002563 MachineFunction &MF = DAG.getMachineFunction();
2564 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2565 int ReturnAddrIndex = FuncInfo->getRAIndex();
2566
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002567 if (ReturnAddrIndex == 0) {
2568 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002569 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002570 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002571 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002572 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002573 }
2574
Evan Cheng25ab6902006-09-08 06:48:29 +00002575 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002576}
2577
2578
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002579bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2580 bool hasSymbolicDisplacement) {
2581 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002582 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002583 return false;
2584
2585 // If we don't have a symbolic displacement - we don't have any extra
2586 // restrictions.
2587 if (!hasSymbolicDisplacement)
2588 return true;
2589
2590 // FIXME: Some tweaks might be needed for medium code model.
2591 if (M != CodeModel::Small && M != CodeModel::Kernel)
2592 return false;
2593
2594 // For small code model we assume that latest object is 16MB before end of 31
2595 // bits boundary. We may also accept pretty large negative constants knowing
2596 // that all objects are in the positive half of address space.
2597 if (M == CodeModel::Small && Offset < 16*1024*1024)
2598 return true;
2599
2600 // For kernel code model we know that all object resist in the negative half
2601 // of 32bits address space. We may not accept negative offsets, since they may
2602 // be just off and we may accept pretty large positive ones.
2603 if (M == CodeModel::Kernel && Offset > 0)
2604 return true;
2605
2606 return false;
2607}
2608
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002609/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2610/// specific condition code, returning the condition code and the LHS/RHS of the
2611/// comparison to make.
2612static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2613 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002614 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002615 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2616 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2617 // X > -1 -> X == 0, jump !sign.
2618 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002619 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002620 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2621 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002622 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002623 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002624 // X < 1 -> X <= 0
2625 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002626 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002627 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002628 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002629
Evan Chengd9558e02006-01-06 00:43:03 +00002630 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002631 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002632 case ISD::SETEQ: return X86::COND_E;
2633 case ISD::SETGT: return X86::COND_G;
2634 case ISD::SETGE: return X86::COND_GE;
2635 case ISD::SETLT: return X86::COND_L;
2636 case ISD::SETLE: return X86::COND_LE;
2637 case ISD::SETNE: return X86::COND_NE;
2638 case ISD::SETULT: return X86::COND_B;
2639 case ISD::SETUGT: return X86::COND_A;
2640 case ISD::SETULE: return X86::COND_BE;
2641 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002642 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002643 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002644
Chris Lattner4c78e022008-12-23 23:42:27 +00002645 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002646
Chris Lattner4c78e022008-12-23 23:42:27 +00002647 // If LHS is a foldable load, but RHS is not, flip the condition.
2648 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2649 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2650 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2651 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002652 }
2653
Chris Lattner4c78e022008-12-23 23:42:27 +00002654 switch (SetCCOpcode) {
2655 default: break;
2656 case ISD::SETOLT:
2657 case ISD::SETOLE:
2658 case ISD::SETUGT:
2659 case ISD::SETUGE:
2660 std::swap(LHS, RHS);
2661 break;
2662 }
2663
2664 // On a floating point condition, the flags are set as follows:
2665 // ZF PF CF op
2666 // 0 | 0 | 0 | X > Y
2667 // 0 | 0 | 1 | X < Y
2668 // 1 | 0 | 0 | X == Y
2669 // 1 | 1 | 1 | unordered
2670 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002671 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002672 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002673 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002674 case ISD::SETOLT: // flipped
2675 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002676 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002677 case ISD::SETOLE: // flipped
2678 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002679 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002680 case ISD::SETUGT: // flipped
2681 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002682 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002683 case ISD::SETUGE: // flipped
2684 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002685 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002686 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002687 case ISD::SETNE: return X86::COND_NE;
2688 case ISD::SETUO: return X86::COND_P;
2689 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002690 case ISD::SETOEQ:
2691 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002692 }
Evan Chengd9558e02006-01-06 00:43:03 +00002693}
2694
Evan Cheng4a460802006-01-11 00:33:36 +00002695/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2696/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002697/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002698static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002699 switch (X86CC) {
2700 default:
2701 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002702 case X86::COND_B:
2703 case X86::COND_BE:
2704 case X86::COND_E:
2705 case X86::COND_P:
2706 case X86::COND_A:
2707 case X86::COND_AE:
2708 case X86::COND_NE:
2709 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002710 return true;
2711 }
2712}
2713
Evan Chengeb2f9692009-10-27 19:56:55 +00002714/// isFPImmLegal - Returns true if the target can instruction select the
2715/// specified FP immediate natively. If false, the legalizer will
2716/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002717bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002718 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2719 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2720 return true;
2721 }
2722 return false;
2723}
2724
Nate Begeman9008ca62009-04-27 18:41:29 +00002725/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2726/// the specified range (L, H].
2727static bool isUndefOrInRange(int Val, int Low, int Hi) {
2728 return (Val < 0) || (Val >= Low && Val < Hi);
2729}
2730
2731/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2732/// specified value.
2733static bool isUndefOrEqual(int Val, int CmpVal) {
2734 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002735 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002736 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002737}
2738
Nate Begeman9008ca62009-04-27 18:41:29 +00002739/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2740/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2741/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002742static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002743 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002744 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002745 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002746 return (Mask[0] < 2 && Mask[1] < 2);
2747 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002748}
2749
Nate Begeman9008ca62009-04-27 18:41:29 +00002750bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002751 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002752 N->getMask(M);
2753 return ::isPSHUFDMask(M, N->getValueType(0));
2754}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002755
Nate Begeman9008ca62009-04-27 18:41:29 +00002756/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2757/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002758static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002759 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002760 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002761
Nate Begeman9008ca62009-04-27 18:41:29 +00002762 // Lower quadword copied in order or undef.
2763 for (int i = 0; i != 4; ++i)
2764 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002765 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002766
Evan Cheng506d3df2006-03-29 23:07:14 +00002767 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002768 for (int i = 4; i != 8; ++i)
2769 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002770 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002771
Evan Cheng506d3df2006-03-29 23:07:14 +00002772 return true;
2773}
2774
Nate Begeman9008ca62009-04-27 18:41:29 +00002775bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002776 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002777 N->getMask(M);
2778 return ::isPSHUFHWMask(M, N->getValueType(0));
2779}
Evan Cheng506d3df2006-03-29 23:07:14 +00002780
Nate Begeman9008ca62009-04-27 18:41:29 +00002781/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2782/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002783static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002784 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002785 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002786
Rafael Espindola15684b22009-04-24 12:40:33 +00002787 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002788 for (int i = 4; i != 8; ++i)
2789 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002790 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002791
Rafael Espindola15684b22009-04-24 12:40:33 +00002792 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002793 for (int i = 0; i != 4; ++i)
2794 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002795 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002796
Rafael Espindola15684b22009-04-24 12:40:33 +00002797 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002798}
2799
Nate Begeman9008ca62009-04-27 18:41:29 +00002800bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002801 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002802 N->getMask(M);
2803 return ::isPSHUFLWMask(M, N->getValueType(0));
2804}
2805
Nate Begemana09008b2009-10-19 02:17:23 +00002806/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2807/// is suitable for input to PALIGNR.
2808static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2809 bool hasSSSE3) {
2810 int i, e = VT.getVectorNumElements();
2811
2812 // Do not handle v2i64 / v2f64 shuffles with palignr.
2813 if (e < 4 || !hasSSSE3)
2814 return false;
2815
2816 for (i = 0; i != e; ++i)
2817 if (Mask[i] >= 0)
2818 break;
2819
2820 // All undef, not a palignr.
2821 if (i == e)
2822 return false;
2823
2824 // Determine if it's ok to perform a palignr with only the LHS, since we
2825 // don't have access to the actual shuffle elements to see if RHS is undef.
2826 bool Unary = Mask[i] < (int)e;
2827 bool NeedsUnary = false;
2828
2829 int s = Mask[i] - i;
2830
2831 // Check the rest of the elements to see if they are consecutive.
2832 for (++i; i != e; ++i) {
2833 int m = Mask[i];
2834 if (m < 0)
2835 continue;
2836
2837 Unary = Unary && (m < (int)e);
2838 NeedsUnary = NeedsUnary || (m < s);
2839
2840 if (NeedsUnary && !Unary)
2841 return false;
2842 if (Unary && m != ((s+i) & (e-1)))
2843 return false;
2844 if (!Unary && m != (s+i))
2845 return false;
2846 }
2847 return true;
2848}
2849
2850bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2851 SmallVector<int, 8> M;
2852 N->getMask(M);
2853 return ::isPALIGNRMask(M, N->getValueType(0), true);
2854}
2855
Evan Cheng14aed5e2006-03-24 01:18:28 +00002856/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2857/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002858static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002859 int NumElems = VT.getVectorNumElements();
2860 if (NumElems != 2 && NumElems != 4)
2861 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002862
Nate Begeman9008ca62009-04-27 18:41:29 +00002863 int Half = NumElems / 2;
2864 for (int i = 0; i < Half; ++i)
2865 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002866 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002867 for (int i = Half; i < NumElems; ++i)
2868 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002869 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002870
Evan Cheng14aed5e2006-03-24 01:18:28 +00002871 return true;
2872}
2873
Nate Begeman9008ca62009-04-27 18:41:29 +00002874bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2875 SmallVector<int, 8> M;
2876 N->getMask(M);
2877 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002878}
2879
Evan Cheng213d2cf2007-05-17 18:45:50 +00002880/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002881/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2882/// half elements to come from vector 1 (which would equal the dest.) and
2883/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002884static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002885 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002886
2887 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002888 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002889
Nate Begeman9008ca62009-04-27 18:41:29 +00002890 int Half = NumElems / 2;
2891 for (int i = 0; i < Half; ++i)
2892 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002893 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002894 for (int i = Half; i < NumElems; ++i)
2895 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002896 return false;
2897 return true;
2898}
2899
Nate Begeman9008ca62009-04-27 18:41:29 +00002900static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2901 SmallVector<int, 8> M;
2902 N->getMask(M);
2903 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002904}
2905
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002906/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2907/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002908bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2909 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002910 return false;
2911
Evan Cheng2064a2b2006-03-28 06:50:32 +00002912 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002913 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2914 isUndefOrEqual(N->getMaskElt(1), 7) &&
2915 isUndefOrEqual(N->getMaskElt(2), 2) &&
2916 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002917}
2918
Nate Begeman0b10b912009-11-07 23:17:15 +00002919/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2920/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2921/// <2, 3, 2, 3>
2922bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2923 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2924
2925 if (NumElems != 4)
2926 return false;
2927
2928 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2929 isUndefOrEqual(N->getMaskElt(1), 3) &&
2930 isUndefOrEqual(N->getMaskElt(2), 2) &&
2931 isUndefOrEqual(N->getMaskElt(3), 3);
2932}
2933
Evan Cheng5ced1d82006-04-06 23:23:56 +00002934/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2935/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002936bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2937 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002938
Evan Cheng5ced1d82006-04-06 23:23:56 +00002939 if (NumElems != 2 && NumElems != 4)
2940 return false;
2941
Evan Chengc5cdff22006-04-07 21:53:05 +00002942 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002943 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002944 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002945
Evan Chengc5cdff22006-04-07 21:53:05 +00002946 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002947 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002948 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002949
2950 return true;
2951}
2952
Nate Begeman0b10b912009-11-07 23:17:15 +00002953/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2954/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2955bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002956 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002957
Evan Cheng5ced1d82006-04-06 23:23:56 +00002958 if (NumElems != 2 && NumElems != 4)
2959 return false;
2960
Evan Chengc5cdff22006-04-07 21:53:05 +00002961 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002962 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002963 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002964
Nate Begeman9008ca62009-04-27 18:41:29 +00002965 for (unsigned i = 0; i < NumElems/2; ++i)
2966 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002967 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002968
2969 return true;
2970}
2971
Evan Cheng0038e592006-03-28 00:39:58 +00002972/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2973/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002974static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002975 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002976 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002977 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002978 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002979
Nate Begeman9008ca62009-04-27 18:41:29 +00002980 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2981 int BitI = Mask[i];
2982 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002983 if (!isUndefOrEqual(BitI, j))
2984 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002985 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002986 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002987 return false;
2988 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002989 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002990 return false;
2991 }
Evan Cheng0038e592006-03-28 00:39:58 +00002992 }
Evan Cheng0038e592006-03-28 00:39:58 +00002993 return true;
2994}
2995
Nate Begeman9008ca62009-04-27 18:41:29 +00002996bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2997 SmallVector<int, 8> M;
2998 N->getMask(M);
2999 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003000}
3001
Evan Cheng4fcb9222006-03-28 02:43:26 +00003002/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3003/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00003004static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003005 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003006 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003007 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00003008 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003009
Nate Begeman9008ca62009-04-27 18:41:29 +00003010 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
3011 int BitI = Mask[i];
3012 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00003013 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00003014 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00003015 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00003016 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003017 return false;
3018 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00003019 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003020 return false;
3021 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003022 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003023 return true;
3024}
3025
Nate Begeman9008ca62009-04-27 18:41:29 +00003026bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3027 SmallVector<int, 8> M;
3028 N->getMask(M);
3029 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003030}
3031
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003032/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3033/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3034/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00003035static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003036 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003037 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003038 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003039
Nate Begeman9008ca62009-04-27 18:41:29 +00003040 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
3041 int BitI = Mask[i];
3042 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00003043 if (!isUndefOrEqual(BitI, j))
3044 return false;
3045 if (!isUndefOrEqual(BitI1, j))
3046 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003047 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003048 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003049}
3050
Nate Begeman9008ca62009-04-27 18:41:29 +00003051bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
3052 SmallVector<int, 8> M;
3053 N->getMask(M);
3054 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
3055}
3056
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003057/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3058/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3059/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00003060static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003061 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003062 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
3063 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003064
Nate Begeman9008ca62009-04-27 18:41:29 +00003065 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
3066 int BitI = Mask[i];
3067 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003068 if (!isUndefOrEqual(BitI, j))
3069 return false;
3070 if (!isUndefOrEqual(BitI1, j))
3071 return false;
3072 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003073 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003074}
3075
Nate Begeman9008ca62009-04-27 18:41:29 +00003076bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
3077 SmallVector<int, 8> M;
3078 N->getMask(M);
3079 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
3080}
3081
Evan Cheng017dcc62006-04-21 01:05:10 +00003082/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3083/// specifies a shuffle of elements that is suitable for input to MOVSS,
3084/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003085static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003086 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003087 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003088
3089 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003090
Nate Begeman9008ca62009-04-27 18:41:29 +00003091 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003092 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003093
Nate Begeman9008ca62009-04-27 18:41:29 +00003094 for (int i = 1; i < NumElts; ++i)
3095 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003096 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003097
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003098 return true;
3099}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003100
Nate Begeman9008ca62009-04-27 18:41:29 +00003101bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3102 SmallVector<int, 8> M;
3103 N->getMask(M);
3104 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003105}
3106
Evan Cheng017dcc62006-04-21 01:05:10 +00003107/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3108/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003109/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003110static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003111 bool V2IsSplat = false, bool V2IsUndef = false) {
3112 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003113 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003114 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003115
Nate Begeman9008ca62009-04-27 18:41:29 +00003116 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003117 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003118
Nate Begeman9008ca62009-04-27 18:41:29 +00003119 for (int i = 1; i < NumOps; ++i)
3120 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3121 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3122 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003123 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003124
Evan Cheng39623da2006-04-20 08:58:49 +00003125 return true;
3126}
3127
Nate Begeman9008ca62009-04-27 18:41:29 +00003128static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003129 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003130 SmallVector<int, 8> M;
3131 N->getMask(M);
3132 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003133}
3134
Evan Chengd9539472006-04-14 21:59:03 +00003135/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3136/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003137bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
3138 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003139 return false;
3140
3141 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00003142 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003143 int Elt = N->getMaskElt(i);
3144 if (Elt >= 0 && Elt != 1)
3145 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00003146 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003147
3148 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003149 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003150 int Elt = N->getMaskElt(i);
3151 if (Elt >= 0 && Elt != 3)
3152 return false;
3153 if (Elt == 3)
3154 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003155 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003156 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00003157 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003158 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003159}
3160
3161/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3162/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003163bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
3164 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003165 return false;
3166
3167 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00003168 for (unsigned i = 0; i < 2; ++i)
3169 if (N->getMaskElt(i) > 0)
3170 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003171
3172 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003173 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003174 int Elt = N->getMaskElt(i);
3175 if (Elt >= 0 && Elt != 2)
3176 return false;
3177 if (Elt == 2)
3178 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003179 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003180 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003181 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003182}
3183
Evan Cheng0b457f02008-09-25 20:50:48 +00003184/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3185/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003186bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3187 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003188
Nate Begeman9008ca62009-04-27 18:41:29 +00003189 for (int i = 0; i < e; ++i)
3190 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003191 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003192 for (int i = 0; i < e; ++i)
3193 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003194 return false;
3195 return true;
3196}
3197
Evan Cheng63d33002006-03-22 08:01:21 +00003198/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003199/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003200unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003201 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3202 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3203
Evan Chengb9df0ca2006-03-22 02:53:00 +00003204 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3205 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003206 for (int i = 0; i < NumOperands; ++i) {
3207 int Val = SVOp->getMaskElt(NumOperands-i-1);
3208 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003209 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003210 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003211 if (i != NumOperands - 1)
3212 Mask <<= Shift;
3213 }
Evan Cheng63d33002006-03-22 08:01:21 +00003214 return Mask;
3215}
3216
Evan Cheng506d3df2006-03-29 23:07:14 +00003217/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003218/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003219unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003220 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003221 unsigned Mask = 0;
3222 // 8 nodes, but we only care about the last 4.
3223 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003224 int Val = SVOp->getMaskElt(i);
3225 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003226 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003227 if (i != 4)
3228 Mask <<= 2;
3229 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003230 return Mask;
3231}
3232
3233/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003234/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003235unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003236 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003237 unsigned Mask = 0;
3238 // 8 nodes, but we only care about the first 4.
3239 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003240 int Val = SVOp->getMaskElt(i);
3241 if (Val >= 0)
3242 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003243 if (i != 0)
3244 Mask <<= 2;
3245 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003246 return Mask;
3247}
3248
Nate Begemana09008b2009-10-19 02:17:23 +00003249/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3250/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3251unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3252 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3253 EVT VVT = N->getValueType(0);
3254 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3255 int Val = 0;
3256
3257 unsigned i, e;
3258 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3259 Val = SVOp->getMaskElt(i);
3260 if (Val >= 0)
3261 break;
3262 }
3263 return (Val - i) * EltSize;
3264}
3265
Evan Cheng37b73872009-07-30 08:33:02 +00003266/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3267/// constant +0.0.
3268bool X86::isZeroNode(SDValue Elt) {
3269 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00003270 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00003271 (isa<ConstantFPSDNode>(Elt) &&
3272 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3273}
3274
Nate Begeman9008ca62009-04-27 18:41:29 +00003275/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3276/// their permute mask.
3277static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3278 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003279 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003280 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003281 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003282
Nate Begeman5a5ca152009-04-29 05:20:52 +00003283 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003284 int idx = SVOp->getMaskElt(i);
3285 if (idx < 0)
3286 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003287 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003288 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003289 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003290 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003291 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003292 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3293 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003294}
3295
Evan Cheng779ccea2007-12-07 21:30:01 +00003296/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3297/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003298static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003299 unsigned NumElems = VT.getVectorNumElements();
3300 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003301 int idx = Mask[i];
3302 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003303 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003304 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003305 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003306 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003307 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003308 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003309}
3310
Evan Cheng533a0aa2006-04-19 20:35:22 +00003311/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3312/// match movhlps. The lower half elements should come from upper half of
3313/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003314/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003315static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3316 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003317 return false;
3318 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003319 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003320 return false;
3321 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003322 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003323 return false;
3324 return true;
3325}
3326
Evan Cheng5ced1d82006-04-06 23:23:56 +00003327/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003328/// is promoted to a vector. It also returns the LoadSDNode by reference if
3329/// required.
3330static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003331 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3332 return false;
3333 N = N->getOperand(0).getNode();
3334 if (!ISD::isNON_EXTLoad(N))
3335 return false;
3336 if (LD)
3337 *LD = cast<LoadSDNode>(N);
3338 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003339}
3340
Evan Cheng533a0aa2006-04-19 20:35:22 +00003341/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3342/// match movlp{s|d}. The lower half elements should come from lower half of
3343/// V1 (and in order), and the upper half elements should come from the upper
3344/// half of V2 (and in order). And since V1 will become the source of the
3345/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003346static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3347 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003348 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003349 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003350 // Is V2 is a vector load, don't do this transformation. We will try to use
3351 // load folding shufps op.
3352 if (ISD::isNON_EXTLoad(V2))
3353 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003354
Nate Begeman5a5ca152009-04-29 05:20:52 +00003355 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003356
Evan Cheng533a0aa2006-04-19 20:35:22 +00003357 if (NumElems != 2 && NumElems != 4)
3358 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003359 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003360 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003361 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003362 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003363 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003364 return false;
3365 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003366}
3367
Evan Cheng39623da2006-04-20 08:58:49 +00003368/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3369/// all the same.
3370static bool isSplatVector(SDNode *N) {
3371 if (N->getOpcode() != ISD::BUILD_VECTOR)
3372 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003373
Dan Gohman475871a2008-07-27 21:46:04 +00003374 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003375 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3376 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003377 return false;
3378 return true;
3379}
3380
Evan Cheng213d2cf2007-05-17 18:45:50 +00003381/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003382/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003383/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003384static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003385 SDValue V1 = N->getOperand(0);
3386 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003387 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3388 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003389 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003390 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003391 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003392 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3393 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003394 if (Opc != ISD::BUILD_VECTOR ||
3395 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003396 return false;
3397 } else if (Idx >= 0) {
3398 unsigned Opc = V1.getOpcode();
3399 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3400 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003401 if (Opc != ISD::BUILD_VECTOR ||
3402 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003403 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003404 }
3405 }
3406 return true;
3407}
3408
3409/// getZeroVector - Returns a vector of specified type with all zero elements.
3410///
Owen Andersone50ed302009-08-10 22:56:29 +00003411static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003412 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003413 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003414
Chris Lattner8a594482007-11-25 00:24:49 +00003415 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3416 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003417 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003418 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003419 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3420 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003421 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00003422 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3423 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003424 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00003425 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3426 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003427 }
Dale Johannesenace16102009-02-03 19:33:06 +00003428 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003429}
3430
Chris Lattner8a594482007-11-25 00:24:49 +00003431/// getOnesVector - Returns a vector of specified type with all bits set.
3432///
Owen Andersone50ed302009-08-10 22:56:29 +00003433static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003434 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003435
Chris Lattner8a594482007-11-25 00:24:49 +00003436 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3437 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003438 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003439 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003440 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003441 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00003442 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003443 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003444 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003445}
3446
3447
Evan Cheng39623da2006-04-20 08:58:49 +00003448/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3449/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003450static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003451 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003452 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003453
Evan Cheng39623da2006-04-20 08:58:49 +00003454 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003455 SmallVector<int, 8> MaskVec;
3456 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003457
Nate Begeman5a5ca152009-04-29 05:20:52 +00003458 for (unsigned i = 0; i != NumElems; ++i) {
3459 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003460 MaskVec[i] = NumElems;
3461 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003462 }
Evan Cheng39623da2006-04-20 08:58:49 +00003463 }
Evan Cheng39623da2006-04-20 08:58:49 +00003464 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003465 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3466 SVOp->getOperand(1), &MaskVec[0]);
3467 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003468}
3469
Evan Cheng017dcc62006-04-21 01:05:10 +00003470/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3471/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003472static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003473 SDValue V2) {
3474 unsigned NumElems = VT.getVectorNumElements();
3475 SmallVector<int, 8> Mask;
3476 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003477 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003478 Mask.push_back(i);
3479 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003480}
3481
Nate Begeman9008ca62009-04-27 18:41:29 +00003482/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003483static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003484 SDValue V2) {
3485 unsigned NumElems = VT.getVectorNumElements();
3486 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003487 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003488 Mask.push_back(i);
3489 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003490 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003491 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003492}
3493
Nate Begeman9008ca62009-04-27 18:41:29 +00003494/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003495static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003496 SDValue V2) {
3497 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003498 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003499 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003500 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003501 Mask.push_back(i + Half);
3502 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003503 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003504 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003505}
3506
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003507/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003508static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003509 bool HasSSE2) {
3510 if (SV->getValueType(0).getVectorNumElements() <= 4)
3511 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003512
Owen Anderson825b72b2009-08-11 20:47:22 +00003513 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003514 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003515 DebugLoc dl = SV->getDebugLoc();
3516 SDValue V1 = SV->getOperand(0);
3517 int NumElems = VT.getVectorNumElements();
3518 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003519
Nate Begeman9008ca62009-04-27 18:41:29 +00003520 // unpack elements to the correct location
3521 while (NumElems > 4) {
3522 if (EltNo < NumElems/2) {
3523 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3524 } else {
3525 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3526 EltNo -= NumElems/2;
3527 }
3528 NumElems >>= 1;
3529 }
Eric Christopherfd179292009-08-27 18:07:15 +00003530
Nate Begeman9008ca62009-04-27 18:41:29 +00003531 // Perform the splat.
3532 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003533 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003534 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3535 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003536}
3537
Evan Chengba05f722006-04-21 23:03:30 +00003538/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003539/// vector of zero or undef vector. This produces a shuffle where the low
3540/// element of V2 is swizzled into the zero/undef vector, landing at element
3541/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003542static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003543 bool isZero, bool HasSSE2,
3544 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003545 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003546 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003547 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3548 unsigned NumElems = VT.getVectorNumElements();
3549 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003550 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003551 // If this is the insertion idx, put the low elt of V2 here.
3552 MaskVec.push_back(i == Idx ? NumElems : i);
3553 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003554}
3555
Evan Chengf26ffe92008-05-29 08:22:04 +00003556/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3557/// a shuffle that is zero.
3558static
Nate Begeman9008ca62009-04-27 18:41:29 +00003559unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3560 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003561 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003562 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003563 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003564 int Idx = SVOp->getMaskElt(Index);
3565 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003566 ++NumZeros;
3567 continue;
3568 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003569 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003570 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003571 ++NumZeros;
3572 else
3573 break;
3574 }
3575 return NumZeros;
3576}
3577
3578/// isVectorShift - Returns true if the shuffle can be implemented as a
3579/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003580/// FIXME: split into pslldqi, psrldqi, palignr variants.
3581static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003582 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
John McCallb1fb4492010-04-07 01:49:15 +00003583 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003584
3585 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003586 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003587 if (!NumZeros) {
3588 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003589 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003590 if (!NumZeros)
3591 return false;
3592 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003593 bool SeenV1 = false;
3594 bool SeenV2 = false;
John McCallb1fb4492010-04-07 01:49:15 +00003595 for (unsigned i = NumZeros; i < NumElems; ++i) {
3596 unsigned Val = isLeft ? (i - NumZeros) : i;
3597 int Idx_ = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3598 if (Idx_ < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003599 continue;
John McCallb1fb4492010-04-07 01:49:15 +00003600 unsigned Idx = (unsigned) Idx_;
Nate Begeman9008ca62009-04-27 18:41:29 +00003601 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003602 SeenV1 = true;
3603 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003604 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003605 SeenV2 = true;
3606 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003607 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003608 return false;
3609 }
3610 if (SeenV1 && SeenV2)
3611 return false;
3612
Nate Begeman9008ca62009-04-27 18:41:29 +00003613 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003614 ShAmt = NumZeros;
3615 return true;
3616}
3617
3618
Evan Chengc78d3b42006-04-24 18:01:45 +00003619/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3620///
Dan Gohman475871a2008-07-27 21:46:04 +00003621static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003622 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00003623 SelectionDAG &DAG,
3624 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003625 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003626 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003627
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003628 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003629 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003630 bool First = true;
3631 for (unsigned i = 0; i < 16; ++i) {
3632 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3633 if (ThisIsNonZero && First) {
3634 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003635 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003636 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003637 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003638 First = false;
3639 }
3640
3641 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003642 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003643 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3644 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003645 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003646 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003647 }
3648 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003649 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3650 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3651 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003652 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003653 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003654 } else
3655 ThisElt = LastElt;
3656
Gabor Greifba36cb52008-08-28 21:40:38 +00003657 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003658 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003659 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003660 }
3661 }
3662
Owen Anderson825b72b2009-08-11 20:47:22 +00003663 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003664}
3665
Bill Wendlinga348c562007-03-22 18:42:45 +00003666/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003667///
Dan Gohman475871a2008-07-27 21:46:04 +00003668static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00003669 unsigned NumNonZero, unsigned NumZero,
3670 SelectionDAG &DAG,
3671 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003672 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003673 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003674
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003675 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003676 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003677 bool First = true;
3678 for (unsigned i = 0; i < 8; ++i) {
3679 bool isNonZero = (NonZeros & (1 << i)) != 0;
3680 if (isNonZero) {
3681 if (First) {
3682 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003683 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003684 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003685 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003686 First = false;
3687 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003688 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003689 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003690 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003691 }
3692 }
3693
3694 return V;
3695}
3696
Evan Chengf26ffe92008-05-29 08:22:04 +00003697/// getVShift - Return a vector logical shift node.
3698///
Owen Andersone50ed302009-08-10 22:56:29 +00003699static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003700 unsigned NumBits, SelectionDAG &DAG,
3701 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003702 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003703 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003704 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003705 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3706 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3707 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003708 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003709}
3710
Dan Gohman475871a2008-07-27 21:46:04 +00003711SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003712X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00003713 SelectionDAG &DAG) const {
Evan Chengc3630942009-12-09 21:00:30 +00003714
3715 // Check if the scalar load can be widened into a vector load. And if
3716 // the address is "base + cst" see if the cst can be "absorbed" into
3717 // the shuffle mask.
3718 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3719 SDValue Ptr = LD->getBasePtr();
3720 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3721 return SDValue();
3722 EVT PVT = LD->getValueType(0);
3723 if (PVT != MVT::i32 && PVT != MVT::f32)
3724 return SDValue();
3725
3726 int FI = -1;
3727 int64_t Offset = 0;
3728 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3729 FI = FINode->getIndex();
3730 Offset = 0;
3731 } else if (Ptr.getOpcode() == ISD::ADD &&
3732 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3733 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3734 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3735 Offset = Ptr.getConstantOperandVal(1);
3736 Ptr = Ptr.getOperand(0);
3737 } else {
3738 return SDValue();
3739 }
3740
3741 SDValue Chain = LD->getChain();
3742 // Make sure the stack object alignment is at least 16.
3743 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3744 if (DAG.InferPtrAlignment(Ptr) < 16) {
3745 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00003746 // Can't change the alignment. FIXME: It's possible to compute
3747 // the exact stack offset and reference FI + adjust offset instead.
3748 // If someone *really* cares about this. That's the way to implement it.
3749 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003750 } else {
3751 MFI->setObjectAlignment(FI, 16);
3752 }
3753 }
3754
3755 // (Offset % 16) must be multiple of 4. Then address is then
3756 // Ptr + (Offset & ~15).
3757 if (Offset < 0)
3758 return SDValue();
3759 if ((Offset % 16) & 3)
3760 return SDValue();
3761 int64_t StartOffset = Offset & ~15;
3762 if (StartOffset)
3763 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3764 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3765
3766 int EltNo = (Offset - StartOffset) >> 2;
3767 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3768 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
David Greene67c9d422010-02-15 16:53:33 +00003769 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0,
3770 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00003771 // Canonicalize it to a v4i32 shuffle.
3772 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3773 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3774 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3775 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3776 }
3777
3778 return SDValue();
3779}
3780
Nate Begeman1449f292010-03-24 22:19:06 +00003781/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
3782/// vector of type 'VT', see if the elements can be replaced by a single large
3783/// load which has the same value as a build_vector whose operands are 'elts'.
3784///
3785/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
3786///
3787/// FIXME: we'd also like to handle the case where the last elements are zero
3788/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
3789/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003790static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
3791 DebugLoc &dl, SelectionDAG &DAG) {
3792 EVT EltVT = VT.getVectorElementType();
3793 unsigned NumElems = Elts.size();
3794
Nate Begemanfdea31a2010-03-24 20:49:50 +00003795 LoadSDNode *LDBase = NULL;
3796 unsigned LastLoadedElt = -1U;
Nate Begeman1449f292010-03-24 22:19:06 +00003797
3798 // For each element in the initializer, see if we've found a load or an undef.
3799 // If we don't find an initial load element, or later load elements are
3800 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003801 for (unsigned i = 0; i < NumElems; ++i) {
3802 SDValue Elt = Elts[i];
3803
3804 if (!Elt.getNode() ||
3805 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
3806 return SDValue();
3807 if (!LDBase) {
3808 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
3809 return SDValue();
3810 LDBase = cast<LoadSDNode>(Elt.getNode());
3811 LastLoadedElt = i;
3812 continue;
3813 }
3814 if (Elt.getOpcode() == ISD::UNDEF)
3815 continue;
3816
3817 LoadSDNode *LD = cast<LoadSDNode>(Elt);
3818 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
3819 return SDValue();
3820 LastLoadedElt = i;
3821 }
Nate Begeman1449f292010-03-24 22:19:06 +00003822
3823 // If we have found an entire vector of loads and undefs, then return a large
3824 // load of the entire vector width starting at the base pointer. If we found
3825 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003826 if (LastLoadedElt == NumElems - 1) {
3827 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
3828 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3829 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3830 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
3831 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3832 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3833 LDBase->isVolatile(), LDBase->isNonTemporal(),
3834 LDBase->getAlignment());
3835 } else if (NumElems == 4 && LastLoadedElt == 1) {
3836 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
3837 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
3838 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
3839 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
3840 }
3841 return SDValue();
3842}
3843
Evan Chengc3630942009-12-09 21:00:30 +00003844SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00003845X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003846 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003847 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003848 if (ISD::isBuildVectorAllZeros(Op.getNode())
3849 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003850 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3851 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3852 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003853 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003854 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003855
Gabor Greifba36cb52008-08-28 21:40:38 +00003856 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003857 return getOnesVector(Op.getValueType(), DAG, dl);
3858 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003859 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003860
Owen Andersone50ed302009-08-10 22:56:29 +00003861 EVT VT = Op.getValueType();
3862 EVT ExtVT = VT.getVectorElementType();
3863 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003864
3865 unsigned NumElems = Op.getNumOperands();
3866 unsigned NumZero = 0;
3867 unsigned NumNonZero = 0;
3868 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003869 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003870 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003871 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003872 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003873 if (Elt.getOpcode() == ISD::UNDEF)
3874 continue;
3875 Values.insert(Elt);
3876 if (Elt.getOpcode() != ISD::Constant &&
3877 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003878 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003879 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003880 NumZero++;
3881 else {
3882 NonZeros |= (1 << i);
3883 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003884 }
3885 }
3886
Dan Gohman7f321562007-06-25 16:23:39 +00003887 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003888 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003889 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003890 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003891
Chris Lattner67f453a2008-03-09 05:42:06 +00003892 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003893 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003894 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003895 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003896
Chris Lattner62098042008-03-09 01:05:04 +00003897 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3898 // the value are obviously zero, truncate the value to i32 and do the
3899 // insertion that way. Only do this if the value is non-constant or if the
3900 // value is a constant being inserted into element 0. It is cheaper to do
3901 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003902 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003903 (!IsAllConstants || Idx == 0)) {
3904 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3905 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003906 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3907 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003908
Chris Lattner62098042008-03-09 01:05:04 +00003909 // Truncate the value (which may itself be a constant) to i32, and
3910 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003911 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003912 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003913 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3914 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003915
Chris Lattner62098042008-03-09 01:05:04 +00003916 // Now we have our 32-bit value zero extended in the low element of
3917 // a vector. If Idx != 0, swizzle it into place.
3918 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003919 SmallVector<int, 4> Mask;
3920 Mask.push_back(Idx);
3921 for (unsigned i = 1; i != VecElts; ++i)
3922 Mask.push_back(i);
3923 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003924 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003925 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003926 }
Dale Johannesenace16102009-02-03 19:33:06 +00003927 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003928 }
3929 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003930
Chris Lattner19f79692008-03-08 22:59:52 +00003931 // If we have a constant or non-constant insertion into the low element of
3932 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3933 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003934 // depending on what the source datatype is.
3935 if (Idx == 0) {
3936 if (NumZero == 0) {
3937 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003938 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3939 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003940 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3941 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3942 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3943 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003944 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3945 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3946 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003947 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3948 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3949 Subtarget->hasSSE2(), DAG);
3950 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3951 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003952 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003953
3954 // Is it a vector logical left shift?
3955 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003956 X86::isZeroNode(Op.getOperand(0)) &&
3957 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003958 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003959 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003960 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003961 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003962 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003963 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003964
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003965 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003966 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003967
Chris Lattner19f79692008-03-08 22:59:52 +00003968 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3969 // is a non-constant being inserted into an element other than the low one,
3970 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3971 // movd/movss) to move this into the low element, then shuffle it into
3972 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003973 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003974 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003975
Evan Cheng0db9fe62006-04-25 20:13:52 +00003976 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003977 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3978 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003979 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003980 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003981 MaskVec.push_back(i == Idx ? 0 : 1);
3982 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003983 }
3984 }
3985
Chris Lattner67f453a2008-03-09 05:42:06 +00003986 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00003987 if (Values.size() == 1) {
3988 if (EVTBits == 32) {
3989 // Instead of a shuffle like this:
3990 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
3991 // Check if it's possible to issue this instead.
3992 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
3993 unsigned Idx = CountTrailingZeros_32(NonZeros);
3994 SDValue Item = Op.getOperand(Idx);
3995 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
3996 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
3997 }
Dan Gohman475871a2008-07-27 21:46:04 +00003998 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003999 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004000
Dan Gohmana3941172007-07-24 22:55:08 +00004001 // A vector full of immediates; various special cases are already
4002 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004003 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00004004 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00004005
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00004006 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004007 if (EVTBits == 64) {
4008 if (NumNonZero == 1) {
4009 // One half is zero or undef.
4010 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00004011 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00004012 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00004013 return getShuffleVectorZeroOrUndef(V2, Idx, true,
4014 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00004015 }
Dan Gohman475871a2008-07-27 21:46:04 +00004016 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00004017 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004018
4019 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00004020 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004021 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00004022 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004023 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004024 }
4025
Bill Wendling826f36f2007-03-28 00:57:11 +00004026 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004027 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00004028 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004029 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004030 }
4031
4032 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004033 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00004034 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004035 if (NumElems == 4 && NumZero > 0) {
4036 for (unsigned i = 0; i < 4; ++i) {
4037 bool isZero = !(NonZeros & (1 << i));
4038 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00004039 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004040 else
Dale Johannesenace16102009-02-03 19:33:06 +00004041 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004042 }
4043
4044 for (unsigned i = 0; i < 2; ++i) {
4045 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
4046 default: break;
4047 case 0:
4048 V[i] = V[i*2]; // Must be a zero vector.
4049 break;
4050 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00004051 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004052 break;
4053 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00004054 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004055 break;
4056 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00004057 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004058 break;
4059 }
4060 }
4061
Nate Begeman9008ca62009-04-27 18:41:29 +00004062 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004063 bool Reverse = (NonZeros & 0x3) == 2;
4064 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004065 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004066 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
4067 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004068 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
4069 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004070 }
4071
Nate Begemanfdea31a2010-03-24 20:49:50 +00004072 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
4073 // Check for a build vector of consecutive loads.
4074 for (unsigned i = 0; i < NumElems; ++i)
4075 V[i] = Op.getOperand(i);
4076
4077 // Check for elements which are consecutive loads.
4078 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
4079 if (LD.getNode())
4080 return LD;
4081
4082 // For SSE 4.1, use inserts into undef.
4083 if (getSubtarget()->hasSSE41()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004084 V[0] = DAG.getUNDEF(VT);
4085 for (unsigned i = 0; i < NumElems; ++i)
4086 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
4087 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
4088 Op.getOperand(i), DAG.getIntPtrConstant(i));
4089 return V[0];
4090 }
Nate Begemanfdea31a2010-03-24 20:49:50 +00004091
4092 // Otherwise, expand into a number of unpckl*
Evan Cheng0db9fe62006-04-25 20:13:52 +00004093 // e.g. for v4f32
4094 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
4095 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
4096 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00004097 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00004098 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004099 NumElems >>= 1;
4100 while (NumElems != 0) {
4101 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004102 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004103 NumElems >>= 1;
4104 }
4105 return V[0];
4106 }
Dan Gohman475871a2008-07-27 21:46:04 +00004107 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004108}
4109
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004110SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004111X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004112 // We support concatenate two MMX registers and place them in a MMX
4113 // register. This is better than doing a stack convert.
4114 DebugLoc dl = Op.getDebugLoc();
4115 EVT ResVT = Op.getValueType();
4116 assert(Op.getNumOperands() == 2);
4117 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
4118 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
4119 int Mask[2];
4120 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
4121 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4122 InVec = Op.getOperand(1);
4123 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4124 unsigned NumElts = ResVT.getVectorNumElements();
4125 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4126 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
4127 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
4128 } else {
4129 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
4130 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4131 Mask[0] = 0; Mask[1] = 2;
4132 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
4133 }
4134 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4135}
4136
Nate Begemanb9a47b82009-02-23 08:49:38 +00004137// v8i16 shuffles - Prefer shuffles in the following order:
4138// 1. [all] pshuflw, pshufhw, optional move
4139// 2. [ssse3] 1 x pshufb
4140// 3. [ssse3] 2 x pshufb + 1 x por
4141// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004142static
Nate Begeman9008ca62009-04-27 18:41:29 +00004143SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004144 SelectionDAG &DAG,
4145 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004146 SDValue V1 = SVOp->getOperand(0);
4147 SDValue V2 = SVOp->getOperand(1);
4148 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004149 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00004150
Nate Begemanb9a47b82009-02-23 08:49:38 +00004151 // Determine if more than 1 of the words in each of the low and high quadwords
4152 // of the result come from the same quadword of one of the two inputs. Undef
4153 // mask values count as coming from any quadword, for better codegen.
4154 SmallVector<unsigned, 4> LoQuad(4);
4155 SmallVector<unsigned, 4> HiQuad(4);
4156 BitVector InputQuads(4);
4157 for (unsigned i = 0; i < 8; ++i) {
4158 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00004159 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004160 MaskVals.push_back(EltIdx);
4161 if (EltIdx < 0) {
4162 ++Quad[0];
4163 ++Quad[1];
4164 ++Quad[2];
4165 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00004166 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004167 }
4168 ++Quad[EltIdx / 4];
4169 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00004170 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004171
Nate Begemanb9a47b82009-02-23 08:49:38 +00004172 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004173 unsigned MaxQuad = 1;
4174 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004175 if (LoQuad[i] > MaxQuad) {
4176 BestLoQuad = i;
4177 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004178 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004179 }
4180
Nate Begemanb9a47b82009-02-23 08:49:38 +00004181 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004182 MaxQuad = 1;
4183 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004184 if (HiQuad[i] > MaxQuad) {
4185 BestHiQuad = i;
4186 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004187 }
4188 }
4189
Nate Begemanb9a47b82009-02-23 08:49:38 +00004190 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00004191 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00004192 // single pshufb instruction is necessary. If There are more than 2 input
4193 // quads, disable the next transformation since it does not help SSSE3.
4194 bool V1Used = InputQuads[0] || InputQuads[1];
4195 bool V2Used = InputQuads[2] || InputQuads[3];
4196 if (TLI.getSubtarget()->hasSSSE3()) {
4197 if (InputQuads.count() == 2 && V1Used && V2Used) {
4198 BestLoQuad = InputQuads.find_first();
4199 BestHiQuad = InputQuads.find_next(BestLoQuad);
4200 }
4201 if (InputQuads.count() > 2) {
4202 BestLoQuad = -1;
4203 BestHiQuad = -1;
4204 }
4205 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004206
Nate Begemanb9a47b82009-02-23 08:49:38 +00004207 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
4208 // the shuffle mask. If a quad is scored as -1, that means that it contains
4209 // words from all 4 input quadwords.
4210 SDValue NewV;
4211 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004212 SmallVector<int, 8> MaskV;
4213 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
4214 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00004215 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004216 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
4217 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
4218 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004219
Nate Begemanb9a47b82009-02-23 08:49:38 +00004220 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
4221 // source words for the shuffle, to aid later transformations.
4222 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00004223 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00004224 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004225 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00004226 if (idx != (int)i)
4227 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004228 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00004229 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004230 AllWordsInNewV = false;
4231 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00004232 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004233
Nate Begemanb9a47b82009-02-23 08:49:38 +00004234 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
4235 if (AllWordsInNewV) {
4236 for (int i = 0; i != 8; ++i) {
4237 int idx = MaskVals[i];
4238 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004239 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004240 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004241 if ((idx != i) && idx < 4)
4242 pshufhw = false;
4243 if ((idx != i) && idx > 3)
4244 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00004245 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00004246 V1 = NewV;
4247 V2Used = false;
4248 BestLoQuad = 0;
4249 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004250 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004251
Nate Begemanb9a47b82009-02-23 08:49:38 +00004252 // If we've eliminated the use of V2, and the new mask is a pshuflw or
4253 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00004254 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00004255 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00004256 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00004257 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004258 }
Eric Christopherfd179292009-08-27 18:07:15 +00004259
Nate Begemanb9a47b82009-02-23 08:49:38 +00004260 // If we have SSSE3, and all words of the result are from 1 input vector,
4261 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4262 // is present, fall back to case 4.
4263 if (TLI.getSubtarget()->hasSSSE3()) {
4264 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004265
Nate Begemanb9a47b82009-02-23 08:49:38 +00004266 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004267 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004268 // mask, and elements that come from V1 in the V2 mask, so that the two
4269 // results can be OR'd together.
4270 bool TwoInputs = V1Used && V2Used;
4271 for (unsigned i = 0; i != 8; ++i) {
4272 int EltIdx = MaskVals[i] * 2;
4273 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004274 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4275 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004276 continue;
4277 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004278 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4279 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004280 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004281 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004282 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004283 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004284 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004285 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00004286 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004287
Nate Begemanb9a47b82009-02-23 08:49:38 +00004288 // Calculate the shuffle mask for the second input, shuffle it, and
4289 // OR it with the first shuffled input.
4290 pshufbMask.clear();
4291 for (unsigned i = 0; i != 8; ++i) {
4292 int EltIdx = MaskVals[i] * 2;
4293 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004294 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4295 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004296 continue;
4297 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004298 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4299 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004300 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004301 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004302 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004303 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004304 MVT::v16i8, &pshufbMask[0], 16));
4305 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4306 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004307 }
4308
4309 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4310 // and update MaskVals with new element order.
4311 BitVector InOrder(8);
4312 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004313 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004314 for (int i = 0; i != 4; ++i) {
4315 int idx = MaskVals[i];
4316 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004317 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004318 InOrder.set(i);
4319 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004320 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004321 InOrder.set(i);
4322 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004323 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004324 }
4325 }
4326 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004327 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004328 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004329 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004330 }
Eric Christopherfd179292009-08-27 18:07:15 +00004331
Nate Begemanb9a47b82009-02-23 08:49:38 +00004332 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4333 // and update MaskVals with the new element order.
4334 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004335 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004336 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004337 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004338 for (unsigned i = 4; i != 8; ++i) {
4339 int idx = MaskVals[i];
4340 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004341 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004342 InOrder.set(i);
4343 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004344 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004345 InOrder.set(i);
4346 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004347 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004348 }
4349 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004350 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004351 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004352 }
Eric Christopherfd179292009-08-27 18:07:15 +00004353
Nate Begemanb9a47b82009-02-23 08:49:38 +00004354 // In case BestHi & BestLo were both -1, which means each quadword has a word
4355 // from each of the four input quadwords, calculate the InOrder bitvector now
4356 // before falling through to the insert/extract cleanup.
4357 if (BestLoQuad == -1 && BestHiQuad == -1) {
4358 NewV = V1;
4359 for (int i = 0; i != 8; ++i)
4360 if (MaskVals[i] < 0 || MaskVals[i] == i)
4361 InOrder.set(i);
4362 }
Eric Christopherfd179292009-08-27 18:07:15 +00004363
Nate Begemanb9a47b82009-02-23 08:49:38 +00004364 // The other elements are put in the right place using pextrw and pinsrw.
4365 for (unsigned i = 0; i != 8; ++i) {
4366 if (InOrder[i])
4367 continue;
4368 int EltIdx = MaskVals[i];
4369 if (EltIdx < 0)
4370 continue;
4371 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004372 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004373 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004374 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004375 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004376 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004377 DAG.getIntPtrConstant(i));
4378 }
4379 return NewV;
4380}
4381
4382// v16i8 shuffles - Prefer shuffles in the following order:
4383// 1. [ssse3] 1 x pshufb
4384// 2. [ssse3] 2 x pshufb + 1 x por
4385// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4386static
Nate Begeman9008ca62009-04-27 18:41:29 +00004387SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004388 SelectionDAG &DAG,
4389 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004390 SDValue V1 = SVOp->getOperand(0);
4391 SDValue V2 = SVOp->getOperand(1);
4392 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004393 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004394 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004395
Nate Begemanb9a47b82009-02-23 08:49:38 +00004396 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004397 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004398 // present, fall back to case 3.
4399 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4400 bool V1Only = true;
4401 bool V2Only = true;
4402 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004403 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004404 if (EltIdx < 0)
4405 continue;
4406 if (EltIdx < 16)
4407 V2Only = false;
4408 else
4409 V1Only = false;
4410 }
Eric Christopherfd179292009-08-27 18:07:15 +00004411
Nate Begemanb9a47b82009-02-23 08:49:38 +00004412 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4413 if (TLI.getSubtarget()->hasSSSE3()) {
4414 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004415
Nate Begemanb9a47b82009-02-23 08:49:38 +00004416 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004417 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004418 //
4419 // Otherwise, we have elements from both input vectors, and must zero out
4420 // elements that come from V2 in the first mask, and V1 in the second mask
4421 // so that we can OR them together.
4422 bool TwoInputs = !(V1Only || V2Only);
4423 for (unsigned i = 0; i != 16; ++i) {
4424 int EltIdx = MaskVals[i];
4425 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004426 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004427 continue;
4428 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004429 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004430 }
4431 // If all the elements are from V2, assign it to V1 and return after
4432 // building the first pshufb.
4433 if (V2Only)
4434 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004435 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004436 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004437 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004438 if (!TwoInputs)
4439 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004440
Nate Begemanb9a47b82009-02-23 08:49:38 +00004441 // Calculate the shuffle mask for the second input, shuffle it, and
4442 // OR it with the first shuffled input.
4443 pshufbMask.clear();
4444 for (unsigned i = 0; i != 16; ++i) {
4445 int EltIdx = MaskVals[i];
4446 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004447 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004448 continue;
4449 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004450 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004451 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004452 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004453 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004454 MVT::v16i8, &pshufbMask[0], 16));
4455 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004456 }
Eric Christopherfd179292009-08-27 18:07:15 +00004457
Nate Begemanb9a47b82009-02-23 08:49:38 +00004458 // No SSSE3 - Calculate in place words and then fix all out of place words
4459 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4460 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004461 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4462 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004463 SDValue NewV = V2Only ? V2 : V1;
4464 for (int i = 0; i != 8; ++i) {
4465 int Elt0 = MaskVals[i*2];
4466 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004467
Nate Begemanb9a47b82009-02-23 08:49:38 +00004468 // This word of the result is all undef, skip it.
4469 if (Elt0 < 0 && Elt1 < 0)
4470 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004471
Nate Begemanb9a47b82009-02-23 08:49:38 +00004472 // This word of the result is already in the correct place, skip it.
4473 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4474 continue;
4475 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4476 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004477
Nate Begemanb9a47b82009-02-23 08:49:38 +00004478 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4479 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4480 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004481
4482 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4483 // using a single extract together, load it and store it.
4484 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004485 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004486 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004487 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004488 DAG.getIntPtrConstant(i));
4489 continue;
4490 }
4491
Nate Begemanb9a47b82009-02-23 08:49:38 +00004492 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004493 // source byte is not also odd, shift the extracted word left 8 bits
4494 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004495 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004496 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004497 DAG.getIntPtrConstant(Elt1 / 2));
4498 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004499 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004500 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004501 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004502 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4503 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004504 }
4505 // If Elt0 is defined, extract it from the appropriate source. If the
4506 // source byte is not also even, shift the extracted word right 8 bits. If
4507 // Elt1 was also defined, OR the extracted values together before
4508 // inserting them in the result.
4509 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004510 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004511 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4512 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004513 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004514 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004515 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004516 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4517 DAG.getConstant(0x00FF, MVT::i16));
4518 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004519 : InsElt0;
4520 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004521 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004522 DAG.getIntPtrConstant(i));
4523 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004524 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004525}
4526
Evan Cheng7a831ce2007-12-15 03:00:47 +00004527/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Chris Lattnerf172ecd2010-07-04 23:07:25 +00004528/// ones, or rewriting v4i32 / v2i32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00004529/// done when every pair / quad of shuffle mask elements point to elements in
4530/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004531/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4532static
Nate Begeman9008ca62009-04-27 18:41:29 +00004533SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4534 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004535 const TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004536 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004537 SDValue V1 = SVOp->getOperand(0);
4538 SDValue V2 = SVOp->getOperand(1);
4539 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004540 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00004541 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00004542 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004543 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004544 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004545 case MVT::v4f32: NewVT = MVT::v2f64; break;
4546 case MVT::v4i32: NewVT = MVT::v2i64; break;
4547 case MVT::v8i16: NewVT = MVT::v4i32; break;
4548 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004549 }
4550
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004551 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004552 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004553 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004554 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004555 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004556 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004557 int Scale = NumElems / NewWidth;
4558 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004559 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004560 int StartIdx = -1;
4561 for (int j = 0; j < Scale; ++j) {
4562 int EltIdx = SVOp->getMaskElt(i+j);
4563 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004564 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004565 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004566 StartIdx = EltIdx - (EltIdx % Scale);
4567 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004568 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004569 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004570 if (StartIdx == -1)
4571 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004572 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004573 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004574 }
4575
Dale Johannesenace16102009-02-03 19:33:06 +00004576 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4577 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004578 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004579}
4580
Evan Chengd880b972008-05-09 21:53:03 +00004581/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004582///
Owen Andersone50ed302009-08-10 22:56:29 +00004583static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004584 SDValue SrcOp, SelectionDAG &DAG,
4585 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004586 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004587 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004588 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004589 LD = dyn_cast<LoadSDNode>(SrcOp);
4590 if (!LD) {
4591 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4592 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004593 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4594 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004595 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4596 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004597 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004598 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004599 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004600 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4601 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4602 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4603 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004604 SrcOp.getOperand(0)
4605 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004606 }
4607 }
4608 }
4609
Dale Johannesenace16102009-02-03 19:33:06 +00004610 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4611 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004612 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004613 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004614}
4615
Evan Chengace3c172008-07-22 21:13:36 +00004616/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4617/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004618static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004619LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4620 SDValue V1 = SVOp->getOperand(0);
4621 SDValue V2 = SVOp->getOperand(1);
4622 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004623 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004624
Evan Chengace3c172008-07-22 21:13:36 +00004625 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004626 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004627 SmallVector<int, 8> Mask1(4U, -1);
4628 SmallVector<int, 8> PermMask;
4629 SVOp->getMask(PermMask);
4630
Evan Chengace3c172008-07-22 21:13:36 +00004631 unsigned NumHi = 0;
4632 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004633 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004634 int Idx = PermMask[i];
4635 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004636 Locs[i] = std::make_pair(-1, -1);
4637 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004638 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4639 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004640 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004641 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004642 NumLo++;
4643 } else {
4644 Locs[i] = std::make_pair(1, NumHi);
4645 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004646 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004647 NumHi++;
4648 }
4649 }
4650 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004651
Evan Chengace3c172008-07-22 21:13:36 +00004652 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004653 // If no more than two elements come from either vector. This can be
4654 // implemented with two shuffles. First shuffle gather the elements.
4655 // The second shuffle, which takes the first shuffle as both of its
4656 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004657 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004658
Nate Begeman9008ca62009-04-27 18:41:29 +00004659 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004660
Evan Chengace3c172008-07-22 21:13:36 +00004661 for (unsigned i = 0; i != 4; ++i) {
4662 if (Locs[i].first == -1)
4663 continue;
4664 else {
4665 unsigned Idx = (i < 2) ? 0 : 4;
4666 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004667 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004668 }
4669 }
4670
Nate Begeman9008ca62009-04-27 18:41:29 +00004671 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004672 } else if (NumLo == 3 || NumHi == 3) {
4673 // Otherwise, we must have three elements from one vector, call it X, and
4674 // one element from the other, call it Y. First, use a shufps to build an
4675 // intermediate vector with the one element from Y and the element from X
4676 // that will be in the same half in the final destination (the indexes don't
4677 // matter). Then, use a shufps to build the final vector, taking the half
4678 // containing the element from Y from the intermediate, and the other half
4679 // from X.
4680 if (NumHi == 3) {
4681 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004682 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004683 std::swap(V1, V2);
4684 }
4685
4686 // Find the element from V2.
4687 unsigned HiIndex;
4688 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004689 int Val = PermMask[HiIndex];
4690 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004691 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004692 if (Val >= 4)
4693 break;
4694 }
4695
Nate Begeman9008ca62009-04-27 18:41:29 +00004696 Mask1[0] = PermMask[HiIndex];
4697 Mask1[1] = -1;
4698 Mask1[2] = PermMask[HiIndex^1];
4699 Mask1[3] = -1;
4700 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004701
4702 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004703 Mask1[0] = PermMask[0];
4704 Mask1[1] = PermMask[1];
4705 Mask1[2] = HiIndex & 1 ? 6 : 4;
4706 Mask1[3] = HiIndex & 1 ? 4 : 6;
4707 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004708 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004709 Mask1[0] = HiIndex & 1 ? 2 : 0;
4710 Mask1[1] = HiIndex & 1 ? 0 : 2;
4711 Mask1[2] = PermMask[2];
4712 Mask1[3] = PermMask[3];
4713 if (Mask1[2] >= 0)
4714 Mask1[2] += 4;
4715 if (Mask1[3] >= 0)
4716 Mask1[3] += 4;
4717 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004718 }
Evan Chengace3c172008-07-22 21:13:36 +00004719 }
4720
4721 // Break it into (shuffle shuffle_hi, shuffle_lo).
4722 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004723 SmallVector<int,8> LoMask(4U, -1);
4724 SmallVector<int,8> HiMask(4U, -1);
4725
4726 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004727 unsigned MaskIdx = 0;
4728 unsigned LoIdx = 0;
4729 unsigned HiIdx = 2;
4730 for (unsigned i = 0; i != 4; ++i) {
4731 if (i == 2) {
4732 MaskPtr = &HiMask;
4733 MaskIdx = 1;
4734 LoIdx = 0;
4735 HiIdx = 2;
4736 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004737 int Idx = PermMask[i];
4738 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004739 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004740 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004741 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004742 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004743 LoIdx++;
4744 } else {
4745 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004746 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004747 HiIdx++;
4748 }
4749 }
4750
Nate Begeman9008ca62009-04-27 18:41:29 +00004751 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4752 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4753 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004754 for (unsigned i = 0; i != 4; ++i) {
4755 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004756 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004757 } else {
4758 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004759 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004760 }
4761 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004762 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004763}
4764
Dan Gohman475871a2008-07-27 21:46:04 +00004765SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004766X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00004767 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004768 SDValue V1 = Op.getOperand(0);
4769 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004770 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004771 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004772 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004773 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004774 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4775 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004776 bool V1IsSplat = false;
4777 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004778
Nate Begeman9008ca62009-04-27 18:41:29 +00004779 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004780 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004781
Nate Begeman9008ca62009-04-27 18:41:29 +00004782 // Promote splats to v4f32.
4783 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004784 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004785 return Op;
4786 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004787 }
4788
Evan Cheng7a831ce2007-12-15 03:00:47 +00004789 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4790 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004791 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004792 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004793 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004794 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004795 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004796 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004797 // FIXME: Figure out a cleaner way to do this.
4798 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004799 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004800 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004801 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004802 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4803 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4804 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004805 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004806 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004807 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4808 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004809 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004810 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004811 }
4812 }
Eric Christopherfd179292009-08-27 18:07:15 +00004813
Nate Begeman9008ca62009-04-27 18:41:29 +00004814 if (X86::isPSHUFDMask(SVOp))
4815 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004816
Evan Chengf26ffe92008-05-29 08:22:04 +00004817 // Check if this can be converted into a logical shift.
4818 bool isLeft = false;
4819 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004820 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004821 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00004822 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004823 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004824 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004825 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004826 EVT EltVT = VT.getVectorElementType();
4827 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004828 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004829 }
Eric Christopherfd179292009-08-27 18:07:15 +00004830
Nate Begeman9008ca62009-04-27 18:41:29 +00004831 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004832 if (V1IsUndef)
4833 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004834 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004835 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004836 if (!isMMX)
4837 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004838 }
Eric Christopherfd179292009-08-27 18:07:15 +00004839
Nate Begeman9008ca62009-04-27 18:41:29 +00004840 // FIXME: fold these into legal mask.
4841 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4842 X86::isMOVSLDUPMask(SVOp) ||
4843 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00004844 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00004845 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004846 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004847
Nate Begeman9008ca62009-04-27 18:41:29 +00004848 if (ShouldXformToMOVHLPS(SVOp) ||
4849 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4850 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004851
Evan Chengf26ffe92008-05-29 08:22:04 +00004852 if (isShift) {
4853 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004854 EVT EltVT = VT.getVectorElementType();
4855 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004856 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004857 }
Eric Christopherfd179292009-08-27 18:07:15 +00004858
Evan Cheng9eca5e82006-10-25 21:49:50 +00004859 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004860 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4861 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004862 V1IsSplat = isSplatVector(V1.getNode());
4863 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004864
Chris Lattner8a594482007-11-25 00:24:49 +00004865 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004866 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004867 Op = CommuteVectorShuffle(SVOp, DAG);
4868 SVOp = cast<ShuffleVectorSDNode>(Op);
4869 V1 = SVOp->getOperand(0);
4870 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004871 std::swap(V1IsSplat, V2IsSplat);
4872 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004873 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004874 }
4875
Nate Begeman9008ca62009-04-27 18:41:29 +00004876 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4877 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004878 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004879 return V1;
4880 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4881 // the instruction selector will not match, so get a canonical MOVL with
4882 // swapped operands to undo the commute.
4883 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004884 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004885
Nate Begeman9008ca62009-04-27 18:41:29 +00004886 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4887 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4888 X86::isUNPCKLMask(SVOp) ||
4889 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004890 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004891
Evan Cheng9bbbb982006-10-25 20:48:19 +00004892 if (V2IsSplat) {
4893 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004894 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004895 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004896 SDValue NewMask = NormalizeMask(SVOp, DAG);
4897 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4898 if (NSVOp != SVOp) {
4899 if (X86::isUNPCKLMask(NSVOp, true)) {
4900 return NewMask;
4901 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4902 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004903 }
4904 }
4905 }
4906
Evan Cheng9eca5e82006-10-25 21:49:50 +00004907 if (Commuted) {
4908 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004909 // FIXME: this seems wrong.
4910 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4911 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4912 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4913 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4914 X86::isUNPCKLMask(NewSVOp) ||
4915 X86::isUNPCKHMask(NewSVOp))
4916 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004917 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004918
Nate Begemanb9a47b82009-02-23 08:49:38 +00004919 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004920
4921 // Normalize the node to match x86 shuffle ops if needed
4922 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4923 return CommuteVectorShuffle(SVOp, DAG);
4924
4925 // Check for legal shuffle and return?
4926 SmallVector<int, 16> PermMask;
4927 SVOp->getMask(PermMask);
4928 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004929 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004930
Evan Cheng14b32e12007-12-11 01:46:18 +00004931 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004932 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004933 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004934 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004935 return NewOp;
4936 }
4937
Owen Anderson825b72b2009-08-11 20:47:22 +00004938 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004939 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004940 if (NewOp.getNode())
4941 return NewOp;
4942 }
Eric Christopherfd179292009-08-27 18:07:15 +00004943
Evan Chengace3c172008-07-22 21:13:36 +00004944 // Handle all 4 wide cases with a number of shuffles except for MMX.
4945 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004946 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004947
Dan Gohman475871a2008-07-27 21:46:04 +00004948 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004949}
4950
Dan Gohman475871a2008-07-27 21:46:04 +00004951SDValue
4952X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004953 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004954 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004955 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004956 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004957 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004958 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004959 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004960 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004961 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004962 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004963 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4964 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4965 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004966 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4967 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004968 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004969 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004970 Op.getOperand(0)),
4971 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004972 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004973 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004974 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004975 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004976 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004977 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004978 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4979 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004980 // result has a single use which is a store or a bitcast to i32. And in
4981 // the case of a store, it's not worth it if the index is a constant 0,
4982 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004983 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004984 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004985 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004986 if ((User->getOpcode() != ISD::STORE ||
4987 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4988 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004989 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004990 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004991 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004992 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4993 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004994 Op.getOperand(0)),
4995 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004996 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4997 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004998 // ExtractPS works with constant index.
4999 if (isa<ConstantSDNode>(Op.getOperand(1)))
5000 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005001 }
Dan Gohman475871a2008-07-27 21:46:04 +00005002 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005003}
5004
5005
Dan Gohman475871a2008-07-27 21:46:04 +00005006SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005007X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
5008 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005009 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00005010 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005011
Evan Cheng62a3f152008-03-24 21:52:23 +00005012 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00005013 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00005014 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00005015 return Res;
5016 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00005017
Owen Andersone50ed302009-08-10 22:56:29 +00005018 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005019 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005020 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00005021 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005022 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005023 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005024 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005025 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
5026 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00005027 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005028 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00005029 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005030 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00005031 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00005032 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00005033 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00005034 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00005035 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005036 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005037 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005038 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005039 if (Idx == 0)
5040 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00005041
Evan Cheng0db9fe62006-04-25 20:13:52 +00005042 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00005043 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00005044 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00005045 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00005046 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00005047 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00005048 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00005049 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005050 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
5051 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
5052 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005053 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005054 if (Idx == 0)
5055 return Op;
5056
5057 // UNPCKHPD the element to the lowest double word, then movsd.
5058 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
5059 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00005060 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00005061 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00005062 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00005063 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00005064 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00005065 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005066 }
5067
Dan Gohman475871a2008-07-27 21:46:04 +00005068 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005069}
5070
Dan Gohman475871a2008-07-27 21:46:04 +00005071SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005072X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
5073 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005074 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005075 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005076 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005077
Dan Gohman475871a2008-07-27 21:46:04 +00005078 SDValue N0 = Op.getOperand(0);
5079 SDValue N1 = Op.getOperand(1);
5080 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00005081
Dan Gohman8a55ce42009-09-23 21:02:20 +00005082 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00005083 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005084 unsigned Opc;
5085 if (VT == MVT::v8i16)
5086 Opc = X86ISD::PINSRW;
5087 else if (VT == MVT::v4i16)
5088 Opc = X86ISD::MMX_PINSRW;
5089 else if (VT == MVT::v16i8)
5090 Opc = X86ISD::PINSRB;
5091 else
5092 Opc = X86ISD::PINSRB;
5093
Nate Begeman14d12ca2008-02-11 04:19:36 +00005094 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
5095 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005096 if (N1.getValueType() != MVT::i32)
5097 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5098 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005099 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00005100 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005101 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005102 // Bits [7:6] of the constant are the source select. This will always be
5103 // zero here. The DAG Combiner may combine an extract_elt index into these
5104 // bits. For example (insert (extract, 3), 2) could be matched by putting
5105 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00005106 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00005107 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00005108 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00005109 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005110 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00005111 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00005112 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00005113 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005114 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00005115 // PINSR* works with constant index.
5116 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005117 }
Dan Gohman475871a2008-07-27 21:46:04 +00005118 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005119}
5120
Dan Gohman475871a2008-07-27 21:46:04 +00005121SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005122X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005123 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005124 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005125
5126 if (Subtarget->hasSSE41())
5127 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
5128
Dan Gohman8a55ce42009-09-23 21:02:20 +00005129 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00005130 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00005131
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005132 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005133 SDValue N0 = Op.getOperand(0);
5134 SDValue N1 = Op.getOperand(1);
5135 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00005136
Dan Gohman8a55ce42009-09-23 21:02:20 +00005137 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00005138 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
5139 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005140 if (N1.getValueType() != MVT::i32)
5141 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5142 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005143 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005144 return DAG.getNode(VT == MVT::v8i16 ? X86ISD::PINSRW : X86ISD::MMX_PINSRW,
5145 dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005146 }
Dan Gohman475871a2008-07-27 21:46:04 +00005147 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005148}
5149
Dan Gohman475871a2008-07-27 21:46:04 +00005150SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005151X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005152 DebugLoc dl = Op.getDebugLoc();
Chris Lattnerf172ecd2010-07-04 23:07:25 +00005153
5154 if (Op.getValueType() == MVT::v1i64 &&
5155 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00005156 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00005157
Owen Anderson825b72b2009-08-11 20:47:22 +00005158 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
5159 EVT VT = MVT::v2i32;
5160 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00005161 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005162 case MVT::v16i8:
5163 case MVT::v8i16:
5164 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00005165 break;
5166 }
Dale Johannesenace16102009-02-03 19:33:06 +00005167 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
5168 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005169}
5170
Bill Wendling056292f2008-09-16 21:48:12 +00005171// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
5172// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
5173// one of the above mentioned nodes. It has to be wrapped because otherwise
5174// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
5175// be used to form addressing mode. These wrapped nodes will be selected
5176// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00005177SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005178X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005179 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005180
Chris Lattner41621a22009-06-26 19:22:52 +00005181 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5182 // global base reg.
5183 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005184 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005185 CodeModel::Model M = getTargetMachine().getCodeModel();
5186
Chris Lattner4f066492009-07-11 20:29:19 +00005187 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005188 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005189 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005190 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005191 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005192 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005193 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005194
Evan Cheng1606e8e2009-03-13 07:51:59 +00005195 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00005196 CP->getAlignment(),
5197 CP->getOffset(), OpFlag);
5198 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00005199 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005200 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00005201 if (OpFlag) {
5202 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005203 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005204 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005205 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005206 }
5207
5208 return Result;
5209}
5210
Dan Gohmand858e902010-04-17 15:26:15 +00005211SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005212 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005213
Chris Lattner18c59872009-06-27 04:16:01 +00005214 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5215 // global base reg.
5216 unsigned char OpFlag = 0;
5217 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005218 CodeModel::Model M = getTargetMachine().getCodeModel();
5219
Chris Lattner4f066492009-07-11 20:29:19 +00005220 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005221 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005222 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005223 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005224 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005225 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005226 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005227
Chris Lattner18c59872009-06-27 04:16:01 +00005228 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
5229 OpFlag);
5230 DebugLoc DL = JT->getDebugLoc();
5231 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005232
Chris Lattner18c59872009-06-27 04:16:01 +00005233 // With PIC, the address is actually $g + Offset.
5234 if (OpFlag) {
5235 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5236 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005237 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005238 Result);
5239 }
Eric Christopherfd179292009-08-27 18:07:15 +00005240
Chris Lattner18c59872009-06-27 04:16:01 +00005241 return Result;
5242}
5243
5244SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005245X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005246 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00005247
Chris Lattner18c59872009-06-27 04:16:01 +00005248 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5249 // global base reg.
5250 unsigned char OpFlag = 0;
5251 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005252 CodeModel::Model M = getTargetMachine().getCodeModel();
5253
Chris Lattner4f066492009-07-11 20:29:19 +00005254 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005255 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005256 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005257 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005258 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005259 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005260 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005261
Chris Lattner18c59872009-06-27 04:16:01 +00005262 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00005263
Chris Lattner18c59872009-06-27 04:16:01 +00005264 DebugLoc DL = Op.getDebugLoc();
5265 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005266
5267
Chris Lattner18c59872009-06-27 04:16:01 +00005268 // With PIC, the address is actually $g + Offset.
5269 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00005270 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00005271 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5272 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005273 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005274 Result);
5275 }
Eric Christopherfd179292009-08-27 18:07:15 +00005276
Chris Lattner18c59872009-06-27 04:16:01 +00005277 return Result;
5278}
5279
Dan Gohman475871a2008-07-27 21:46:04 +00005280SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005281X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00005282 // Create the TargetBlockAddressAddress node.
5283 unsigned char OpFlags =
5284 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00005285 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00005286 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00005287 DebugLoc dl = Op.getDebugLoc();
5288 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5289 /*isTarget=*/true, OpFlags);
5290
Dan Gohmanf705adb2009-10-30 01:28:02 +00005291 if (Subtarget->isPICStyleRIPRel() &&
5292 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005293 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5294 else
5295 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005296
Dan Gohman29cbade2009-11-20 23:18:13 +00005297 // With PIC, the address is actually $g + Offset.
5298 if (isGlobalRelativeToPICBase(OpFlags)) {
5299 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5300 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5301 Result);
5302 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005303
5304 return Result;
5305}
5306
5307SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005308X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005309 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005310 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005311 // Create the TargetGlobalAddress node, folding in the constant
5312 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005313 unsigned char OpFlags =
5314 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005315 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005316 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005317 if (OpFlags == X86II::MO_NO_FLAG &&
5318 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005319 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00005320 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005321 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005322 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00005323 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005324 }
Eric Christopherfd179292009-08-27 18:07:15 +00005325
Chris Lattner4f066492009-07-11 20:29:19 +00005326 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005327 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00005328 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5329 else
5330 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00005331
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005332 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00005333 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005334 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5335 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005336 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005337 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005338
Chris Lattner36c25012009-07-10 07:34:39 +00005339 // For globals that require a load from a stub to get the address, emit the
5340 // load.
5341 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00005342 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
David Greene67c9d422010-02-15 16:53:33 +00005343 PseudoSourceValue::getGOT(), 0, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005344
Dan Gohman6520e202008-10-18 02:06:02 +00005345 // If there was a non-zero offset that we didn't fold, create an explicit
5346 // addition for it.
5347 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005348 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00005349 DAG.getConstant(Offset, getPointerTy()));
5350
Evan Cheng0db9fe62006-04-25 20:13:52 +00005351 return Result;
5352}
5353
Evan Chengda43bcf2008-09-24 00:05:32 +00005354SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005355X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00005356 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00005357 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005358 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00005359}
5360
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005361static SDValue
5362GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00005363 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00005364 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005365 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00005366 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005367 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00005368 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005369 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005370 GA->getOffset(),
5371 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005372 if (InFlag) {
5373 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005374 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005375 } else {
5376 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005377 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005378 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005379
5380 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00005381 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005382
Rafael Espindola15f1b662009-04-24 12:59:40 +00005383 SDValue Flag = Chain.getValue(1);
5384 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005385}
5386
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005387// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005388static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005389LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005390 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00005391 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00005392 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5393 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005394 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005395 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005396 InFlag = Chain.getValue(1);
5397
Chris Lattnerb903bed2009-06-26 21:20:29 +00005398 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005399}
5400
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005401// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005402static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005403LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005404 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005405 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5406 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005407}
5408
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005409// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5410// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00005411static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005412 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005413 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005414 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005415 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00005416 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005417 DebugLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005418 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00005419 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00005420
5421 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
David Greene67c9d422010-02-15 16:53:33 +00005422 NULL, 0, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00005423
Chris Lattnerb903bed2009-06-26 21:20:29 +00005424 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005425 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5426 // initialexec.
5427 unsigned WrapperKind = X86ISD::Wrapper;
5428 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005429 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00005430 } else if (is64Bit) {
5431 assert(model == TLSModel::InitialExec);
5432 OperandFlags = X86II::MO_GOTTPOFF;
5433 WrapperKind = X86ISD::WrapperRIP;
5434 } else {
5435 assert(model == TLSModel::InitialExec);
5436 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00005437 }
Eric Christopherfd179292009-08-27 18:07:15 +00005438
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005439 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5440 // exec)
Devang Patel0d881da2010-07-06 22:08:15 +00005441 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
5442 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005443 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005444 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005445
Rafael Espindola9a580232009-02-27 13:37:18 +00005446 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005447 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
David Greene67c9d422010-02-15 16:53:33 +00005448 PseudoSourceValue::getGOT(), 0, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005449
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005450 // The address of the thread local variable is the add of the thread
5451 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005452 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005453}
5454
Dan Gohman475871a2008-07-27 21:46:04 +00005455SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005456X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Eric Christopher30ef0e52010-06-03 04:07:48 +00005457
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005458 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005459 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005460
Eric Christopher30ef0e52010-06-03 04:07:48 +00005461 if (Subtarget->isTargetELF()) {
5462 // TODO: implement the "local dynamic" model
5463 // TODO: implement the "initial exec"model for pic executables
5464
5465 // If GV is an alias then use the aliasee for determining
5466 // thread-localness.
5467 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5468 GV = GA->resolveAliasedGlobal(false);
5469
5470 TLSModel::Model model
5471 = getTLSModel(GV, getTargetMachine().getRelocationModel());
5472
5473 switch (model) {
5474 case TLSModel::GeneralDynamic:
5475 case TLSModel::LocalDynamic: // not implemented
5476 if (Subtarget->is64Bit())
5477 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
5478 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
5479
5480 case TLSModel::InitialExec:
5481 case TLSModel::LocalExec:
5482 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5483 Subtarget->is64Bit());
5484 }
5485 } else if (Subtarget->isTargetDarwin()) {
5486 // Darwin only has one model of TLS. Lower to that.
5487 unsigned char OpFlag = 0;
5488 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
5489 X86ISD::WrapperRIP : X86ISD::Wrapper;
5490
5491 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5492 // global base reg.
5493 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
5494 !Subtarget->is64Bit();
5495 if (PIC32)
5496 OpFlag = X86II::MO_TLVP_PIC_BASE;
5497 else
5498 OpFlag = X86II::MO_TLVP;
Devang Patel0d881da2010-07-06 22:08:15 +00005499 DebugLoc DL = Op.getDebugLoc();
5500 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopher30ef0e52010-06-03 04:07:48 +00005501 getPointerTy(),
5502 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00005503 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
5504
5505 // With PIC32, the address is actually $g + Offset.
5506 if (PIC32)
5507 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5508 DAG.getNode(X86ISD::GlobalBaseReg,
5509 DebugLoc(), getPointerTy()),
5510 Offset);
5511
5512 // Lowering the machine isd will make sure everything is in the right
5513 // location.
5514 SDValue Args[] = { Offset };
5515 SDValue Chain = DAG.getNode(X86ISD::TLSCALL, DL, MVT::Other, Args, 1);
5516
5517 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
5518 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
5519 MFI->setAdjustsStack(true);
Eric Christopherfd179292009-08-27 18:07:15 +00005520
Eric Christopher30ef0e52010-06-03 04:07:48 +00005521 // And our return value (tls address) is in the standard call return value
5522 // location.
5523 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
5524 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005525 }
Eric Christopher30ef0e52010-06-03 04:07:48 +00005526
5527 assert(false &&
5528 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00005529
Torok Edwinc23197a2009-07-14 16:55:14 +00005530 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00005531 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005532}
5533
Evan Cheng0db9fe62006-04-25 20:13:52 +00005534
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005535/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00005536/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00005537SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00005538 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00005539 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005540 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005541 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005542 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00005543 SDValue ShOpLo = Op.getOperand(0);
5544 SDValue ShOpHi = Op.getOperand(1);
5545 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00005546 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00005547 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00005548 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00005549
Dan Gohman475871a2008-07-27 21:46:04 +00005550 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005551 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005552 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5553 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005554 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005555 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5556 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005557 }
Evan Chenge3413162006-01-09 18:33:28 +00005558
Owen Anderson825b72b2009-08-11 20:47:22 +00005559 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5560 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00005561 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00005562 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00005563
Dan Gohman475871a2008-07-27 21:46:04 +00005564 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00005565 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00005566 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5567 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00005568
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005569 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005570 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5571 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005572 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005573 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5574 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005575 }
5576
Dan Gohman475871a2008-07-27 21:46:04 +00005577 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00005578 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005579}
Evan Chenga3195e82006-01-12 22:54:21 +00005580
Dan Gohmand858e902010-04-17 15:26:15 +00005581SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
5582 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005583 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00005584
5585 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005586 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005587 return Op;
5588 }
5589 return SDValue();
5590 }
5591
Owen Anderson825b72b2009-08-11 20:47:22 +00005592 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00005593 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005594
Eli Friedman36df4992009-05-27 00:47:34 +00005595 // These are really Legal; return the operand so the caller accepts it as
5596 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005597 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00005598 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00005599 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00005600 Subtarget->is64Bit()) {
5601 return Op;
5602 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005603
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005604 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005605 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005606 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005607 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005608 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005609 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005610 StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005611 PseudoSourceValue::getFixedStack(SSFI), 0,
5612 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005613 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5614}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005615
Owen Andersone50ed302009-08-10 22:56:29 +00005616SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005617 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00005618 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005619 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005620 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005621 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005622 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005623 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005624 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005625 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005626 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005627 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00005628 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005629 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005630
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005631 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005632 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005633 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005634
5635 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5636 // shouldn't be necessary except that RFP cannot be live across
5637 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005638 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005639 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005640 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005641 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005642 SDValue Ops[] = {
5643 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
5644 };
5645 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00005646 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005647 PseudoSourceValue::getFixedStack(SSFI), 0,
5648 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005649 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005650
Evan Cheng0db9fe62006-04-25 20:13:52 +00005651 return Result;
5652}
5653
Bill Wendling8b8a6362009-01-17 03:56:04 +00005654// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00005655SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
5656 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005657 // This algorithm is not obvious. Here it is in C code, more or less:
5658 /*
5659 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5660 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5661 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005662
Bill Wendling8b8a6362009-01-17 03:56:04 +00005663 // Copy ints to xmm registers.
5664 __m128i xh = _mm_cvtsi32_si128( hi );
5665 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005666
Bill Wendling8b8a6362009-01-17 03:56:04 +00005667 // Combine into low half of a single xmm register.
5668 __m128i x = _mm_unpacklo_epi32( xh, xl );
5669 __m128d d;
5670 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005671
Bill Wendling8b8a6362009-01-17 03:56:04 +00005672 // Merge in appropriate exponents to give the integer bits the right
5673 // magnitude.
5674 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005675
Bill Wendling8b8a6362009-01-17 03:56:04 +00005676 // Subtract away the biases to deal with the IEEE-754 double precision
5677 // implicit 1.
5678 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005679
Bill Wendling8b8a6362009-01-17 03:56:04 +00005680 // All conversions up to here are exact. The correctly rounded result is
5681 // calculated using the current rounding mode using the following
5682 // horizontal add.
5683 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5684 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5685 // store doesn't really need to be here (except
5686 // maybe to zero the other double)
5687 return sd;
5688 }
5689 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005690
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005691 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005692 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005693
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005694 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005695 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005696 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5697 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5698 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5699 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005700 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005701 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005702
Bill Wendling8b8a6362009-01-17 03:56:04 +00005703 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005704 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005705 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005706 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005707 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005708 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005709 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005710
Owen Anderson825b72b2009-08-11 20:47:22 +00005711 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5712 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005713 Op.getOperand(0),
5714 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005715 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5716 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005717 Op.getOperand(0),
5718 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005719 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5720 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005721 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005722 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005723 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5724 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5725 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005726 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005727 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005728 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005729
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005730 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005731 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005732 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5733 DAG.getUNDEF(MVT::v2f64), ShufMask);
5734 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5735 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005736 DAG.getIntPtrConstant(0));
5737}
5738
Bill Wendling8b8a6362009-01-17 03:56:04 +00005739// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00005740SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
5741 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005742 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005743 // FP constant to bias correct the final result.
5744 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005745 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005746
5747 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005748 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5749 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005750 Op.getOperand(0),
5751 DAG.getIntPtrConstant(0)));
5752
Owen Anderson825b72b2009-08-11 20:47:22 +00005753 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5754 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005755 DAG.getIntPtrConstant(0));
5756
5757 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005758 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5759 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005760 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005761 MVT::v2f64, Load)),
5762 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005763 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005764 MVT::v2f64, Bias)));
5765 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5766 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005767 DAG.getIntPtrConstant(0));
5768
5769 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005770 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005771
5772 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005773 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005774
Owen Anderson825b72b2009-08-11 20:47:22 +00005775 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005776 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005777 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005778 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005779 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005780 }
5781
5782 // Handle final rounding.
5783 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005784}
5785
Dan Gohmand858e902010-04-17 15:26:15 +00005786SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
5787 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005788 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005789 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005790
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005791 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00005792 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5793 // the optimization here.
5794 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005795 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005796
Owen Andersone50ed302009-08-10 22:56:29 +00005797 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005798 EVT DstVT = Op.getValueType();
5799 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00005800 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005801 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00005802 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00005803
5804 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005805 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005806 if (SrcVT == MVT::i32) {
5807 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5808 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5809 getPointerTy(), StackSlot, WordOff);
5810 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5811 StackSlot, NULL, 0, false, false, 0);
5812 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
5813 OffsetSlot, NULL, 0, false, false, 0);
5814 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
5815 return Fild;
5816 }
5817
5818 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
5819 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
David Greene67c9d422010-02-15 16:53:33 +00005820 StackSlot, NULL, 0, false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005821 // For i64 source, we need to add the appropriate power of 2 if the input
5822 // was negative. This is the same as the optimization in
5823 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
5824 // we must be careful to do the computation in x87 extended precision, not
5825 // in SSE. (The generic code can't know it's OK to do this, or how to.)
5826 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
5827 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
5828 SDValue Fild = DAG.getNode(X86ISD::FILD, dl, Tys, Ops, 3);
5829
5830 APInt FF(32, 0x5F800000ULL);
5831
5832 // Check whether the sign bit is set.
5833 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
5834 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
5835 ISD::SETLT);
5836
5837 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
5838 SDValue FudgePtr = DAG.getConstantPool(
5839 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
5840 getPointerTy());
5841
5842 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
5843 SDValue Zero = DAG.getIntPtrConstant(0);
5844 SDValue Four = DAG.getIntPtrConstant(4);
5845 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
5846 Zero, Four);
5847 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
5848
5849 // Load the value out, extending it from f32 to f80.
5850 // FIXME: Avoid the extend by constructing the right constant pool?
Evan Chengbcc80172010-07-07 22:15:37 +00005851 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, MVT::f80, dl, DAG.getEntryNode(),
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005852 FudgePtr, PseudoSourceValue::getConstantPool(),
5853 0, MVT::f32, false, false, 4);
5854 // Extend everything to 80 bits to force it to be done on x87.
5855 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
5856 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00005857}
5858
Dan Gohman475871a2008-07-27 21:46:04 +00005859std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00005860FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005861 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005862
Owen Andersone50ed302009-08-10 22:56:29 +00005863 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005864
5865 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005866 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5867 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005868 }
5869
Owen Anderson825b72b2009-08-11 20:47:22 +00005870 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5871 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005872 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005873
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005874 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005875 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005876 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005877 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005878 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005879 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005880 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005881 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005882
Evan Cheng87c89352007-10-15 20:11:21 +00005883 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5884 // stack slot.
5885 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005886 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00005887 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005888 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005889
Evan Cheng0db9fe62006-04-25 20:13:52 +00005890 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005891 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005892 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005893 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5894 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5895 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005896 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005897
Dan Gohman475871a2008-07-27 21:46:04 +00005898 SDValue Chain = DAG.getEntryNode();
5899 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005900 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005901 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005902 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005903 PseudoSourceValue::getFixedStack(SSFI), 0,
5904 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005905 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005906 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005907 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5908 };
Dale Johannesenace16102009-02-03 19:33:06 +00005909 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005910 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00005911 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005912 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5913 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005914
Evan Cheng0db9fe62006-04-25 20:13:52 +00005915 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005916 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005917 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005918
Chris Lattner27a6c732007-11-24 07:07:01 +00005919 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005920}
5921
Dan Gohmand858e902010-04-17 15:26:15 +00005922SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
5923 SelectionDAG &DAG) const {
Eli Friedman23ef1052009-06-06 03:57:58 +00005924 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005925 if (Op.getValueType() == MVT::v2i32 &&
5926 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005927 return Op;
5928 }
5929 return SDValue();
5930 }
5931
Eli Friedman948e95a2009-05-23 09:59:16 +00005932 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005933 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005934 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5935 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005936
Chris Lattner27a6c732007-11-24 07:07:01 +00005937 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005938 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005939 FIST, StackSlot, NULL, 0, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005940}
5941
Dan Gohmand858e902010-04-17 15:26:15 +00005942SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
5943 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00005944 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5945 SDValue FIST = Vals.first, StackSlot = Vals.second;
5946 assert(FIST.getNode() && "Unexpected failure");
5947
5948 // Load the result.
5949 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005950 FIST, StackSlot, NULL, 0, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005951}
5952
Dan Gohmand858e902010-04-17 15:26:15 +00005953SDValue X86TargetLowering::LowerFABS(SDValue Op,
5954 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005955 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005956 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005957 EVT VT = Op.getValueType();
5958 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005959 if (VT.isVector())
5960 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005961 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005962 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005963 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005964 CV.push_back(C);
5965 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005966 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005967 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005968 CV.push_back(C);
5969 CV.push_back(C);
5970 CV.push_back(C);
5971 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005972 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005973 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005974 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005975 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005976 PseudoSourceValue::getConstantPool(), 0,
5977 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005978 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005979}
5980
Dan Gohmand858e902010-04-17 15:26:15 +00005981SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005982 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005983 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005984 EVT VT = Op.getValueType();
5985 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005986 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005987 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005988 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005989 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005990 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005991 CV.push_back(C);
5992 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005993 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005994 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005995 CV.push_back(C);
5996 CV.push_back(C);
5997 CV.push_back(C);
5998 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005999 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006000 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006001 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006002 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006003 PseudoSourceValue::getConstantPool(), 0,
6004 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006005 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00006006 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006007 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
6008 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006009 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00006010 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00006011 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006012 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00006013 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006014}
6015
Dan Gohmand858e902010-04-17 15:26:15 +00006016SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006017 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00006018 SDValue Op0 = Op.getOperand(0);
6019 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006020 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006021 EVT VT = Op.getValueType();
6022 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00006023
6024 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006025 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006026 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00006027 SrcVT = VT;
6028 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006029 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006030 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006031 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006032 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006033 }
6034
6035 // At this point the operands and the result should have the same
6036 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00006037
Evan Cheng68c47cb2007-01-05 07:55:56 +00006038 // First get the sign bit of second operand.
6039 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006040 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006041 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
6042 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006043 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006044 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
6045 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6046 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6047 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006048 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006049 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006050 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006051 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006052 PseudoSourceValue::getConstantPool(), 0,
6053 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006054 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006055
6056 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006057 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006058 // Op0 is MVT::f32, Op1 is MVT::f64.
6059 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
6060 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
6061 DAG.getConstant(32, MVT::i32));
6062 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
6063 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00006064 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006065 }
6066
Evan Cheng73d6cf12007-01-05 21:37:56 +00006067 // Clear first operand sign bit.
6068 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00006069 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006070 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
6071 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006072 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006073 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
6074 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6075 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6076 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006077 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006078 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006079 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006080 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006081 PseudoSourceValue::getConstantPool(), 0,
6082 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006083 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00006084
6085 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00006086 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006087}
6088
Dan Gohman076aee32009-03-04 19:44:21 +00006089/// Emit nodes that will be selected as "test Op0,Op0", or something
6090/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006091SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006092 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006093 DebugLoc dl = Op.getDebugLoc();
6094
Dan Gohman31125812009-03-07 01:58:32 +00006095 // CF and OF aren't always set the way we want. Determine which
6096 // of these we need.
6097 bool NeedCF = false;
6098 bool NeedOF = false;
6099 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006100 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00006101 case X86::COND_A: case X86::COND_AE:
6102 case X86::COND_B: case X86::COND_BE:
6103 NeedCF = true;
6104 break;
6105 case X86::COND_G: case X86::COND_GE:
6106 case X86::COND_L: case X86::COND_LE:
6107 case X86::COND_O: case X86::COND_NO:
6108 NeedOF = true;
6109 break;
Dan Gohman31125812009-03-07 01:58:32 +00006110 }
6111
Dan Gohman076aee32009-03-04 19:44:21 +00006112 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00006113 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
6114 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006115 if (Op.getResNo() != 0 || NeedOF || NeedCF)
6116 // Emit a CMP with 0, which is the TEST pattern.
6117 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6118 DAG.getConstant(0, Op.getValueType()));
6119
6120 unsigned Opcode = 0;
6121 unsigned NumOperands = 0;
6122 switch (Op.getNode()->getOpcode()) {
6123 case ISD::ADD:
6124 // Due to an isel shortcoming, be conservative if this add is likely to be
6125 // selected as part of a load-modify-store instruction. When the root node
6126 // in a match is a store, isel doesn't know how to remap non-chain non-flag
6127 // uses of other nodes in the match, such as the ADD in this case. This
6128 // leads to the ADD being left around and reselected, with the result being
6129 // two adds in the output. Alas, even if none our users are stores, that
6130 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
6131 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
6132 // climbing the DAG back to the root, and it doesn't seem to be worth the
6133 // effort.
6134 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Dan Gohman076aee32009-03-04 19:44:21 +00006135 UE = Op.getNode()->use_end(); UI != UE; ++UI)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006136 if (UI->getOpcode() != ISD::CopyToReg && UI->getOpcode() != ISD::SETCC)
6137 goto default_case;
6138
6139 if (ConstantSDNode *C =
6140 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
6141 // An add of one will be selected as an INC.
6142 if (C->getAPIntValue() == 1) {
6143 Opcode = X86ISD::INC;
6144 NumOperands = 1;
6145 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00006146 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006147
6148 // An add of negative one (subtract of one) will be selected as a DEC.
6149 if (C->getAPIntValue().isAllOnesValue()) {
6150 Opcode = X86ISD::DEC;
6151 NumOperands = 1;
6152 break;
6153 }
Dan Gohman076aee32009-03-04 19:44:21 +00006154 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006155
6156 // Otherwise use a regular EFLAGS-setting add.
6157 Opcode = X86ISD::ADD;
6158 NumOperands = 2;
6159 break;
6160 case ISD::AND: {
6161 // If the primary and result isn't used, don't bother using X86ISD::AND,
6162 // because a TEST instruction will be better.
6163 bool NonFlagUse = false;
6164 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6165 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
6166 SDNode *User = *UI;
6167 unsigned UOpNo = UI.getOperandNo();
6168 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
6169 // Look pass truncate.
6170 UOpNo = User->use_begin().getOperandNo();
6171 User = *User->use_begin();
6172 }
6173
6174 if (User->getOpcode() != ISD::BRCOND &&
6175 User->getOpcode() != ISD::SETCC &&
6176 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
6177 NonFlagUse = true;
6178 break;
6179 }
Dan Gohman076aee32009-03-04 19:44:21 +00006180 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006181
6182 if (!NonFlagUse)
6183 break;
6184 }
6185 // FALL THROUGH
6186 case ISD::SUB:
6187 case ISD::OR:
6188 case ISD::XOR:
6189 // Due to the ISEL shortcoming noted above, be conservative if this op is
6190 // likely to be selected as part of a load-modify-store instruction.
6191 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6192 UE = Op.getNode()->use_end(); UI != UE; ++UI)
6193 if (UI->getOpcode() == ISD::STORE)
6194 goto default_case;
6195
6196 // Otherwise use a regular EFLAGS-setting instruction.
6197 switch (Op.getNode()->getOpcode()) {
6198 default: llvm_unreachable("unexpected operator!");
6199 case ISD::SUB: Opcode = X86ISD::SUB; break;
6200 case ISD::OR: Opcode = X86ISD::OR; break;
6201 case ISD::XOR: Opcode = X86ISD::XOR; break;
6202 case ISD::AND: Opcode = X86ISD::AND; break;
6203 }
6204
6205 NumOperands = 2;
6206 break;
6207 case X86ISD::ADD:
6208 case X86ISD::SUB:
6209 case X86ISD::INC:
6210 case X86ISD::DEC:
6211 case X86ISD::OR:
6212 case X86ISD::XOR:
6213 case X86ISD::AND:
6214 return SDValue(Op.getNode(), 1);
6215 default:
6216 default_case:
6217 break;
Dan Gohman076aee32009-03-04 19:44:21 +00006218 }
6219
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006220 if (Opcode == 0)
6221 // Emit a CMP with 0, which is the TEST pattern.
6222 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6223 DAG.getConstant(0, Op.getValueType()));
6224
6225 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
6226 SmallVector<SDValue, 4> Ops;
6227 for (unsigned i = 0; i != NumOperands; ++i)
6228 Ops.push_back(Op.getOperand(i));
6229
6230 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
6231 DAG.ReplaceAllUsesWith(Op, New);
6232 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00006233}
6234
6235/// Emit nodes that will be selected as "cmp Op0,Op1", or something
6236/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006237SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006238 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006239 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
6240 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00006241 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00006242
6243 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00006244 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00006245}
6246
Evan Chengd40d03e2010-01-06 19:38:29 +00006247/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
6248/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00006249SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
6250 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006251 SDValue Op0 = And.getOperand(0);
6252 SDValue Op1 = And.getOperand(1);
6253 if (Op0.getOpcode() == ISD::TRUNCATE)
6254 Op0 = Op0.getOperand(0);
6255 if (Op1.getOpcode() == ISD::TRUNCATE)
6256 Op1 = Op1.getOperand(0);
6257
Evan Chengd40d03e2010-01-06 19:38:29 +00006258 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006259 if (Op1.getOpcode() == ISD::SHL)
6260 std::swap(Op0, Op1);
6261 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006262 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
6263 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006264 // If we looked past a truncate, check that it's only truncating away
6265 // known zeros.
6266 unsigned BitWidth = Op0.getValueSizeInBits();
6267 unsigned AndBitWidth = And.getValueSizeInBits();
6268 if (BitWidth > AndBitWidth) {
6269 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
6270 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
6271 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
6272 return SDValue();
6273 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006274 LHS = Op1;
6275 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00006276 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006277 } else if (Op1.getOpcode() == ISD::Constant) {
6278 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
6279 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00006280 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
6281 LHS = AndLHS.getOperand(0);
6282 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006283 }
Evan Chengd40d03e2010-01-06 19:38:29 +00006284 }
Evan Cheng0488db92007-09-25 01:57:46 +00006285
Evan Chengd40d03e2010-01-06 19:38:29 +00006286 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00006287 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00006288 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00006289 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00006290 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00006291 // Also promote i16 to i32 for performance / code size reason.
6292 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00006293 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00006294 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00006295
Evan Chengd40d03e2010-01-06 19:38:29 +00006296 // If the operand types disagree, extend the shift amount to match. Since
6297 // BT ignores high bits (like shifts) we can use anyextend.
6298 if (LHS.getValueType() != RHS.getValueType())
6299 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006300
Evan Chengd40d03e2010-01-06 19:38:29 +00006301 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
6302 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
6303 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6304 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00006305 }
6306
Evan Cheng54de3ea2010-01-05 06:52:31 +00006307 return SDValue();
6308}
6309
Dan Gohmand858e902010-04-17 15:26:15 +00006310SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng54de3ea2010-01-05 06:52:31 +00006311 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
6312 SDValue Op0 = Op.getOperand(0);
6313 SDValue Op1 = Op.getOperand(1);
6314 DebugLoc dl = Op.getDebugLoc();
6315 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
6316
6317 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00006318 // Lower (X & (1 << N)) == 0 to BT(X, N).
6319 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
6320 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
6321 if (Op0.getOpcode() == ISD::AND &&
6322 Op0.hasOneUse() &&
6323 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00006324 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00006325 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6326 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
6327 if (NewSetCC.getNode())
6328 return NewSetCC;
6329 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00006330
Evan Cheng2c755ba2010-02-27 07:36:59 +00006331 // Look for "(setcc) == / != 1" to avoid unncessary setcc.
6332 if (Op0.getOpcode() == X86ISD::SETCC &&
6333 Op1.getOpcode() == ISD::Constant &&
6334 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
6335 cast<ConstantSDNode>(Op1)->isNullValue()) &&
6336 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6337 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
6338 bool Invert = (CC == ISD::SETNE) ^
6339 cast<ConstantSDNode>(Op1)->isNullValue();
6340 if (Invert)
6341 CCode = X86::GetOppositeBranchCondition(CCode);
6342 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6343 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
6344 }
6345
Evan Chenge5b51ac2010-04-17 06:13:15 +00006346 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00006347 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006348 if (X86CC == X86::COND_INVALID)
6349 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00006350
Evan Cheng552f09a2010-04-26 19:06:11 +00006351 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00006352
6353 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00006354 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00006355 return DAG.getNode(ISD::AND, dl, MVT::i8,
6356 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
6357 DAG.getConstant(X86CC, MVT::i8), Cond),
6358 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00006359
Owen Anderson825b72b2009-08-11 20:47:22 +00006360 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6361 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006362}
6363
Dan Gohmand858e902010-04-17 15:26:15 +00006364SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00006365 SDValue Cond;
6366 SDValue Op0 = Op.getOperand(0);
6367 SDValue Op1 = Op.getOperand(1);
6368 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00006369 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00006370 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
6371 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006372 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00006373
6374 if (isFP) {
6375 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00006376 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00006377 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
6378 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00006379 bool Swap = false;
6380
6381 switch (SetCCOpcode) {
6382 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006383 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00006384 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006385 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00006386 case ISD::SETGT: Swap = true; // Fallthrough
6387 case ISD::SETLT:
6388 case ISD::SETOLT: SSECC = 1; break;
6389 case ISD::SETOGE:
6390 case ISD::SETGE: Swap = true; // Fallthrough
6391 case ISD::SETLE:
6392 case ISD::SETOLE: SSECC = 2; break;
6393 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006394 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00006395 case ISD::SETNE: SSECC = 4; break;
6396 case ISD::SETULE: Swap = true;
6397 case ISD::SETUGE: SSECC = 5; break;
6398 case ISD::SETULT: Swap = true;
6399 case ISD::SETUGT: SSECC = 6; break;
6400 case ISD::SETO: SSECC = 7; break;
6401 }
6402 if (Swap)
6403 std::swap(Op0, Op1);
6404
Nate Begemanfb8ead02008-07-25 19:05:58 +00006405 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00006406 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00006407 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00006408 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006409 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
6410 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006411 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006412 }
6413 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00006414 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006415 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
6416 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006417 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006418 }
Torok Edwinc23197a2009-07-14 16:55:14 +00006419 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00006420 }
6421 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00006422 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00006423 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006424
Nate Begeman30a0de92008-07-17 16:51:19 +00006425 // We are handling one of the integer comparisons here. Since SSE only has
6426 // GT and EQ comparisons for integer, swapping operands and multiple
6427 // operations may be required for some comparisons.
6428 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
6429 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006430
Owen Anderson825b72b2009-08-11 20:47:22 +00006431 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00006432 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00006433 case MVT::v8i8:
6434 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
6435 case MVT::v4i16:
6436 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
6437 case MVT::v2i32:
6438 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
6439 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00006440 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006441
Nate Begeman30a0de92008-07-17 16:51:19 +00006442 switch (SetCCOpcode) {
6443 default: break;
6444 case ISD::SETNE: Invert = true;
6445 case ISD::SETEQ: Opc = EQOpc; break;
6446 case ISD::SETLT: Swap = true;
6447 case ISD::SETGT: Opc = GTOpc; break;
6448 case ISD::SETGE: Swap = true;
6449 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
6450 case ISD::SETULT: Swap = true;
6451 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
6452 case ISD::SETUGE: Swap = true;
6453 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
6454 }
6455 if (Swap)
6456 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006457
Nate Begeman30a0de92008-07-17 16:51:19 +00006458 // Since SSE has no unsigned integer comparisons, we need to flip the sign
6459 // bits of the inputs before performing those operations.
6460 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00006461 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00006462 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
6463 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00006464 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00006465 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
6466 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00006467 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
6468 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00006469 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006470
Dale Johannesenace16102009-02-03 19:33:06 +00006471 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00006472
6473 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00006474 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00006475 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00006476
Nate Begeman30a0de92008-07-17 16:51:19 +00006477 return Result;
6478}
Evan Cheng0488db92007-09-25 01:57:46 +00006479
Evan Cheng370e5342008-12-03 08:38:43 +00006480// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00006481static bool isX86LogicalCmp(SDValue Op) {
6482 unsigned Opc = Op.getNode()->getOpcode();
6483 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
6484 return true;
6485 if (Op.getResNo() == 1 &&
6486 (Opc == X86ISD::ADD ||
6487 Opc == X86ISD::SUB ||
6488 Opc == X86ISD::SMUL ||
6489 Opc == X86ISD::UMUL ||
6490 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00006491 Opc == X86ISD::DEC ||
6492 Opc == X86ISD::OR ||
6493 Opc == X86ISD::XOR ||
6494 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00006495 return true;
6496
6497 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00006498}
6499
Dan Gohmand858e902010-04-17 15:26:15 +00006500SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00006501 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006502 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006503 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006504 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00006505
Dan Gohman1a492952009-10-20 16:22:37 +00006506 if (Cond.getOpcode() == ISD::SETCC) {
6507 SDValue NewCond = LowerSETCC(Cond, DAG);
6508 if (NewCond.getNode())
6509 Cond = NewCond;
6510 }
Evan Cheng734503b2006-09-11 02:19:56 +00006511
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006512 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
6513 SDValue Op1 = Op.getOperand(1);
6514 SDValue Op2 = Op.getOperand(2);
6515 if (Cond.getOpcode() == X86ISD::SETCC &&
6516 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
6517 SDValue Cmp = Cond.getOperand(1);
6518 if (Cmp.getOpcode() == X86ISD::CMP) {
6519 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
6520 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
6521 ConstantSDNode *RHSC =
6522 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
6523 if (N1C && N1C->isAllOnesValue() &&
6524 N2C && N2C->isNullValue() &&
6525 RHSC && RHSC->isNullValue()) {
6526 SDValue CmpOp0 = Cmp.getOperand(0);
Chris Lattnerda0688e2010-03-14 18:44:35 +00006527 Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006528 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
6529 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
6530 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
6531 }
6532 }
6533 }
6534
Evan Chengad9c0a32009-12-15 00:53:42 +00006535 // Look pass (and (setcc_carry (cmp ...)), 1).
6536 if (Cond.getOpcode() == ISD::AND &&
6537 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6538 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6539 if (C && C->getAPIntValue() == 1)
6540 Cond = Cond.getOperand(0);
6541 }
6542
Evan Cheng3f41d662007-10-08 22:16:29 +00006543 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6544 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006545 if (Cond.getOpcode() == X86ISD::SETCC ||
6546 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006547 CC = Cond.getOperand(0);
6548
Dan Gohman475871a2008-07-27 21:46:04 +00006549 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006550 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00006551 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006552
Evan Cheng3f41d662007-10-08 22:16:29 +00006553 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006554 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00006555 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00006556 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00006557
Chris Lattnerd1980a52009-03-12 06:52:53 +00006558 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
6559 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00006560 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006561 addTest = false;
6562 }
6563 }
6564
6565 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006566 // Look pass the truncate.
6567 if (Cond.getOpcode() == ISD::TRUNCATE)
6568 Cond = Cond.getOperand(0);
6569
6570 // We know the result of AND is compared against zero. Try to match
6571 // it to BT.
6572 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6573 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6574 if (NewSetCC.getNode()) {
6575 CC = NewSetCC.getOperand(0);
6576 Cond = NewSetCC.getOperand(1);
6577 addTest = false;
6578 }
6579 }
6580 }
6581
6582 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006583 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00006584 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006585 }
6586
Evan Cheng0488db92007-09-25 01:57:46 +00006587 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
6588 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006589 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
6590 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006591 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00006592}
6593
Evan Cheng370e5342008-12-03 08:38:43 +00006594// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
6595// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
6596// from the AND / OR.
6597static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
6598 Opc = Op.getOpcode();
6599 if (Opc != ISD::OR && Opc != ISD::AND)
6600 return false;
6601 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6602 Op.getOperand(0).hasOneUse() &&
6603 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
6604 Op.getOperand(1).hasOneUse());
6605}
6606
Evan Cheng961d6d42009-02-02 08:19:07 +00006607// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
6608// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00006609static bool isXor1OfSetCC(SDValue Op) {
6610 if (Op.getOpcode() != ISD::XOR)
6611 return false;
6612 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6613 if (N1C && N1C->getAPIntValue() == 1) {
6614 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6615 Op.getOperand(0).hasOneUse();
6616 }
6617 return false;
6618}
6619
Dan Gohmand858e902010-04-17 15:26:15 +00006620SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00006621 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006622 SDValue Chain = Op.getOperand(0);
6623 SDValue Cond = Op.getOperand(1);
6624 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006625 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006626 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00006627
Dan Gohman1a492952009-10-20 16:22:37 +00006628 if (Cond.getOpcode() == ISD::SETCC) {
6629 SDValue NewCond = LowerSETCC(Cond, DAG);
6630 if (NewCond.getNode())
6631 Cond = NewCond;
6632 }
Chris Lattnere55484e2008-12-25 05:34:37 +00006633#if 0
6634 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00006635 else if (Cond.getOpcode() == X86ISD::ADD ||
6636 Cond.getOpcode() == X86ISD::SUB ||
6637 Cond.getOpcode() == X86ISD::SMUL ||
6638 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00006639 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00006640#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00006641
Evan Chengad9c0a32009-12-15 00:53:42 +00006642 // Look pass (and (setcc_carry (cmp ...)), 1).
6643 if (Cond.getOpcode() == ISD::AND &&
6644 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6645 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6646 if (C && C->getAPIntValue() == 1)
6647 Cond = Cond.getOperand(0);
6648 }
6649
Evan Cheng3f41d662007-10-08 22:16:29 +00006650 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6651 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006652 if (Cond.getOpcode() == X86ISD::SETCC ||
6653 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006654 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006655
Dan Gohman475871a2008-07-27 21:46:04 +00006656 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006657 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00006658 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00006659 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00006660 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006661 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00006662 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00006663 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006664 default: break;
6665 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00006666 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00006667 // These can only come from an arithmetic instruction with overflow,
6668 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006669 Cond = Cond.getNode()->getOperand(1);
6670 addTest = false;
6671 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006672 }
Evan Cheng0488db92007-09-25 01:57:46 +00006673 }
Evan Cheng370e5342008-12-03 08:38:43 +00006674 } else {
6675 unsigned CondOpc;
6676 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6677 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00006678 if (CondOpc == ISD::OR) {
6679 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6680 // two branches instead of an explicit OR instruction with a
6681 // separate test.
6682 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006683 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00006684 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006685 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006686 Chain, Dest, CC, Cmp);
6687 CC = Cond.getOperand(1).getOperand(0);
6688 Cond = Cmp;
6689 addTest = false;
6690 }
6691 } else { // ISD::AND
6692 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6693 // two branches instead of an explicit AND instruction with a
6694 // separate test. However, we only do this if this block doesn't
6695 // have a fall-through edge, because this requires an explicit
6696 // jmp when the condition is false.
6697 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006698 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00006699 Op.getNode()->hasOneUse()) {
6700 X86::CondCode CCode =
6701 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6702 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006703 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00006704 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00006705 // Look for an unconditional branch following this conditional branch.
6706 // We need this because we need to reverse the successors in order
6707 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00006708 if (User->getOpcode() == ISD::BR) {
6709 SDValue FalseBB = User->getOperand(1);
6710 SDNode *NewBR =
6711 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00006712 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00006713 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00006714 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00006715
Dale Johannesene4d209d2009-02-03 20:21:25 +00006716 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006717 Chain, Dest, CC, Cmp);
6718 X86::CondCode CCode =
6719 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6720 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006721 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006722 Cond = Cmp;
6723 addTest = false;
6724 }
6725 }
Dan Gohman279c22e2008-10-21 03:29:32 +00006726 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00006727 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6728 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6729 // It should be transformed during dag combiner except when the condition
6730 // is set by a arithmetics with overflow node.
6731 X86::CondCode CCode =
6732 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6733 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006734 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00006735 Cond = Cond.getOperand(0).getOperand(1);
6736 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00006737 }
Evan Cheng0488db92007-09-25 01:57:46 +00006738 }
6739
6740 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006741 // Look pass the truncate.
6742 if (Cond.getOpcode() == ISD::TRUNCATE)
6743 Cond = Cond.getOperand(0);
6744
6745 // We know the result of AND is compared against zero. Try to match
6746 // it to BT.
6747 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6748 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6749 if (NewSetCC.getNode()) {
6750 CC = NewSetCC.getOperand(0);
6751 Cond = NewSetCC.getOperand(1);
6752 addTest = false;
6753 }
6754 }
6755 }
6756
6757 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006758 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00006759 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006760 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00006761 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00006762 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006763}
6764
Anton Korobeynikove060b532007-04-17 19:34:00 +00006765
6766// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
6767// Calls to _alloca is needed to probe the stack when allocating more than 4k
6768// bytes in one go. Touching the stack at 4K increments is necessary to ensure
6769// that the guard pages used by the OS virtual memory manager are allocated in
6770// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00006771SDValue
6772X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006773 SelectionDAG &DAG) const {
Anton Korobeynikove060b532007-04-17 19:34:00 +00006774 assert(Subtarget->isTargetCygMing() &&
6775 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006776 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006777
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006778 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00006779 SDValue Chain = Op.getOperand(0);
6780 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006781 // FIXME: Ensure alignment here
6782
Dan Gohman475871a2008-07-27 21:46:04 +00006783 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006784
Owen Anderson825b72b2009-08-11 20:47:22 +00006785 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006786
Dale Johannesendd64c412009-02-04 00:33:20 +00006787 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006788 Flag = Chain.getValue(1);
6789
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006790 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006791
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006792 Chain = DAG.getNode(X86ISD::MINGW_ALLOCA, dl, NodeTys, Chain, Flag);
6793 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006794
Dale Johannesendd64c412009-02-04 00:33:20 +00006795 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006796
Dan Gohman475871a2008-07-27 21:46:04 +00006797 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006798 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006799}
6800
Dan Gohmand858e902010-04-17 15:26:15 +00006801SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00006802 MachineFunction &MF = DAG.getMachineFunction();
6803 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
6804
Dan Gohman69de1932008-02-06 22:27:42 +00006805 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006806 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006807
Evan Cheng25ab6902006-09-08 06:48:29 +00006808 if (!Subtarget->is64Bit()) {
6809 // vastart just stores the address of the VarArgsFrameIndex slot into the
6810 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00006811 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
6812 getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006813 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
6814 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006815 }
6816
6817 // __va_list_tag:
6818 // gp_offset (0 - 6 * 8)
6819 // fp_offset (48 - 48 + 8 * 16)
6820 // overflow_arg_area (point to parameters coming in memory).
6821 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006822 SmallVector<SDValue, 8> MemOps;
6823 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006824 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006825 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00006826 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
6827 MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00006828 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006829 MemOps.push_back(Store);
6830
6831 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006832 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006833 FIN, DAG.getIntPtrConstant(4));
6834 Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00006835 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
6836 MVT::i32),
Dan Gohman01dcb182010-07-09 01:06:48 +00006837 FIN, SV, 4, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006838 MemOps.push_back(Store);
6839
6840 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006841 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006842 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00006843 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
6844 getPointerTy());
Dan Gohman01dcb182010-07-09 01:06:48 +00006845 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 8,
David Greene67c9d422010-02-15 16:53:33 +00006846 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006847 MemOps.push_back(Store);
6848
6849 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006850 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006851 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00006852 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
6853 getPointerTy());
Dan Gohman01dcb182010-07-09 01:06:48 +00006854 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 16,
David Greene67c9d422010-02-15 16:53:33 +00006855 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006856 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006857 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006858 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006859}
6860
Dan Gohmand858e902010-04-17 15:26:15 +00006861SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman9018e832008-05-10 01:26:14 +00006862 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6863 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman9018e832008-05-10 01:26:14 +00006864
Chris Lattner75361b62010-04-07 22:58:41 +00006865 report_fatal_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006866 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006867}
6868
Dan Gohmand858e902010-04-17 15:26:15 +00006869SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00006870 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006871 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006872 SDValue Chain = Op.getOperand(0);
6873 SDValue DstPtr = Op.getOperand(1);
6874 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006875 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6876 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006877 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006878
Dale Johannesendd64c412009-02-04 00:33:20 +00006879 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00006880 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
6881 false, DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006882}
6883
Dan Gohman475871a2008-07-27 21:46:04 +00006884SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006885X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006886 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006887 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006888 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006889 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006890 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006891 case Intrinsic::x86_sse_comieq_ss:
6892 case Intrinsic::x86_sse_comilt_ss:
6893 case Intrinsic::x86_sse_comile_ss:
6894 case Intrinsic::x86_sse_comigt_ss:
6895 case Intrinsic::x86_sse_comige_ss:
6896 case Intrinsic::x86_sse_comineq_ss:
6897 case Intrinsic::x86_sse_ucomieq_ss:
6898 case Intrinsic::x86_sse_ucomilt_ss:
6899 case Intrinsic::x86_sse_ucomile_ss:
6900 case Intrinsic::x86_sse_ucomigt_ss:
6901 case Intrinsic::x86_sse_ucomige_ss:
6902 case Intrinsic::x86_sse_ucomineq_ss:
6903 case Intrinsic::x86_sse2_comieq_sd:
6904 case Intrinsic::x86_sse2_comilt_sd:
6905 case Intrinsic::x86_sse2_comile_sd:
6906 case Intrinsic::x86_sse2_comigt_sd:
6907 case Intrinsic::x86_sse2_comige_sd:
6908 case Intrinsic::x86_sse2_comineq_sd:
6909 case Intrinsic::x86_sse2_ucomieq_sd:
6910 case Intrinsic::x86_sse2_ucomilt_sd:
6911 case Intrinsic::x86_sse2_ucomile_sd:
6912 case Intrinsic::x86_sse2_ucomigt_sd:
6913 case Intrinsic::x86_sse2_ucomige_sd:
6914 case Intrinsic::x86_sse2_ucomineq_sd: {
6915 unsigned Opc = 0;
6916 ISD::CondCode CC = ISD::SETCC_INVALID;
6917 switch (IntNo) {
6918 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006919 case Intrinsic::x86_sse_comieq_ss:
6920 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006921 Opc = X86ISD::COMI;
6922 CC = ISD::SETEQ;
6923 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006924 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006925 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006926 Opc = X86ISD::COMI;
6927 CC = ISD::SETLT;
6928 break;
6929 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006930 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006931 Opc = X86ISD::COMI;
6932 CC = ISD::SETLE;
6933 break;
6934 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006935 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006936 Opc = X86ISD::COMI;
6937 CC = ISD::SETGT;
6938 break;
6939 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006940 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006941 Opc = X86ISD::COMI;
6942 CC = ISD::SETGE;
6943 break;
6944 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006945 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006946 Opc = X86ISD::COMI;
6947 CC = ISD::SETNE;
6948 break;
6949 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006950 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006951 Opc = X86ISD::UCOMI;
6952 CC = ISD::SETEQ;
6953 break;
6954 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006955 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006956 Opc = X86ISD::UCOMI;
6957 CC = ISD::SETLT;
6958 break;
6959 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006960 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006961 Opc = X86ISD::UCOMI;
6962 CC = ISD::SETLE;
6963 break;
6964 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006965 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006966 Opc = X86ISD::UCOMI;
6967 CC = ISD::SETGT;
6968 break;
6969 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006970 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006971 Opc = X86ISD::UCOMI;
6972 CC = ISD::SETGE;
6973 break;
6974 case Intrinsic::x86_sse_ucomineq_ss:
6975 case Intrinsic::x86_sse2_ucomineq_sd:
6976 Opc = X86ISD::UCOMI;
6977 CC = ISD::SETNE;
6978 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006979 }
Evan Cheng734503b2006-09-11 02:19:56 +00006980
Dan Gohman475871a2008-07-27 21:46:04 +00006981 SDValue LHS = Op.getOperand(1);
6982 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006983 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006984 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006985 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6986 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6987 DAG.getConstant(X86CC, MVT::i8), Cond);
6988 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006989 }
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00006990 // ptest and testp intrinsics. The intrinsic these come from are designed to
6991 // return an integer value, not just an instruction so lower it to the ptest
6992 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006993 case Intrinsic::x86_sse41_ptestz:
6994 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00006995 case Intrinsic::x86_sse41_ptestnzc:
6996 case Intrinsic::x86_avx_ptestz_256:
6997 case Intrinsic::x86_avx_ptestc_256:
6998 case Intrinsic::x86_avx_ptestnzc_256:
6999 case Intrinsic::x86_avx_vtestz_ps:
7000 case Intrinsic::x86_avx_vtestc_ps:
7001 case Intrinsic::x86_avx_vtestnzc_ps:
7002 case Intrinsic::x86_avx_vtestz_pd:
7003 case Intrinsic::x86_avx_vtestc_pd:
7004 case Intrinsic::x86_avx_vtestnzc_pd:
7005 case Intrinsic::x86_avx_vtestz_ps_256:
7006 case Intrinsic::x86_avx_vtestc_ps_256:
7007 case Intrinsic::x86_avx_vtestnzc_ps_256:
7008 case Intrinsic::x86_avx_vtestz_pd_256:
7009 case Intrinsic::x86_avx_vtestc_pd_256:
7010 case Intrinsic::x86_avx_vtestnzc_pd_256: {
7011 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00007012 unsigned X86CC = 0;
7013 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00007014 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007015 case Intrinsic::x86_avx_vtestz_ps:
7016 case Intrinsic::x86_avx_vtestz_pd:
7017 case Intrinsic::x86_avx_vtestz_ps_256:
7018 case Intrinsic::x86_avx_vtestz_pd_256:
7019 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00007020 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007021 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007022 // ZF = 1
7023 X86CC = X86::COND_E;
7024 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007025 case Intrinsic::x86_avx_vtestc_ps:
7026 case Intrinsic::x86_avx_vtestc_pd:
7027 case Intrinsic::x86_avx_vtestc_ps_256:
7028 case Intrinsic::x86_avx_vtestc_pd_256:
7029 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00007030 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007031 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007032 // CF = 1
7033 X86CC = X86::COND_B;
7034 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007035 case Intrinsic::x86_avx_vtestnzc_ps:
7036 case Intrinsic::x86_avx_vtestnzc_pd:
7037 case Intrinsic::x86_avx_vtestnzc_ps_256:
7038 case Intrinsic::x86_avx_vtestnzc_pd_256:
7039 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00007040 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007041 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007042 // ZF and CF = 0
7043 X86CC = X86::COND_A;
7044 break;
7045 }
Eric Christopherfd179292009-08-27 18:07:15 +00007046
Eric Christopher71c67532009-07-29 00:28:05 +00007047 SDValue LHS = Op.getOperand(1);
7048 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007049 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
7050 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00007051 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
7052 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
7053 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00007054 }
Evan Cheng5759f972008-05-04 09:15:50 +00007055
7056 // Fix vector shift instructions where the last operand is a non-immediate
7057 // i32 value.
7058 case Intrinsic::x86_sse2_pslli_w:
7059 case Intrinsic::x86_sse2_pslli_d:
7060 case Intrinsic::x86_sse2_pslli_q:
7061 case Intrinsic::x86_sse2_psrli_w:
7062 case Intrinsic::x86_sse2_psrli_d:
7063 case Intrinsic::x86_sse2_psrli_q:
7064 case Intrinsic::x86_sse2_psrai_w:
7065 case Intrinsic::x86_sse2_psrai_d:
7066 case Intrinsic::x86_mmx_pslli_w:
7067 case Intrinsic::x86_mmx_pslli_d:
7068 case Intrinsic::x86_mmx_pslli_q:
7069 case Intrinsic::x86_mmx_psrli_w:
7070 case Intrinsic::x86_mmx_psrli_d:
7071 case Intrinsic::x86_mmx_psrli_q:
7072 case Intrinsic::x86_mmx_psrai_w:
7073 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00007074 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00007075 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00007076 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00007077
7078 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007079 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007080 switch (IntNo) {
7081 case Intrinsic::x86_sse2_pslli_w:
7082 NewIntNo = Intrinsic::x86_sse2_psll_w;
7083 break;
7084 case Intrinsic::x86_sse2_pslli_d:
7085 NewIntNo = Intrinsic::x86_sse2_psll_d;
7086 break;
7087 case Intrinsic::x86_sse2_pslli_q:
7088 NewIntNo = Intrinsic::x86_sse2_psll_q;
7089 break;
7090 case Intrinsic::x86_sse2_psrli_w:
7091 NewIntNo = Intrinsic::x86_sse2_psrl_w;
7092 break;
7093 case Intrinsic::x86_sse2_psrli_d:
7094 NewIntNo = Intrinsic::x86_sse2_psrl_d;
7095 break;
7096 case Intrinsic::x86_sse2_psrli_q:
7097 NewIntNo = Intrinsic::x86_sse2_psrl_q;
7098 break;
7099 case Intrinsic::x86_sse2_psrai_w:
7100 NewIntNo = Intrinsic::x86_sse2_psra_w;
7101 break;
7102 case Intrinsic::x86_sse2_psrai_d:
7103 NewIntNo = Intrinsic::x86_sse2_psra_d;
7104 break;
7105 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007106 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007107 switch (IntNo) {
7108 case Intrinsic::x86_mmx_pslli_w:
7109 NewIntNo = Intrinsic::x86_mmx_psll_w;
7110 break;
7111 case Intrinsic::x86_mmx_pslli_d:
7112 NewIntNo = Intrinsic::x86_mmx_psll_d;
7113 break;
7114 case Intrinsic::x86_mmx_pslli_q:
7115 NewIntNo = Intrinsic::x86_mmx_psll_q;
7116 break;
7117 case Intrinsic::x86_mmx_psrli_w:
7118 NewIntNo = Intrinsic::x86_mmx_psrl_w;
7119 break;
7120 case Intrinsic::x86_mmx_psrli_d:
7121 NewIntNo = Intrinsic::x86_mmx_psrl_d;
7122 break;
7123 case Intrinsic::x86_mmx_psrli_q:
7124 NewIntNo = Intrinsic::x86_mmx_psrl_q;
7125 break;
7126 case Intrinsic::x86_mmx_psrai_w:
7127 NewIntNo = Intrinsic::x86_mmx_psra_w;
7128 break;
7129 case Intrinsic::x86_mmx_psrai_d:
7130 NewIntNo = Intrinsic::x86_mmx_psra_d;
7131 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00007132 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00007133 }
7134 break;
7135 }
7136 }
Mon P Wangefa42202009-09-03 19:56:25 +00007137
7138 // The vector shift intrinsics with scalars uses 32b shift amounts but
7139 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
7140 // to be zero.
7141 SDValue ShOps[4];
7142 ShOps[0] = ShAmt;
7143 ShOps[1] = DAG.getConstant(0, MVT::i32);
7144 if (ShAmtVT == MVT::v4i32) {
7145 ShOps[2] = DAG.getUNDEF(MVT::i32);
7146 ShOps[3] = DAG.getUNDEF(MVT::i32);
7147 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
7148 } else {
7149 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
7150 }
7151
Owen Andersone50ed302009-08-10 22:56:29 +00007152 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00007153 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007154 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007155 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00007156 Op.getOperand(1), ShAmt);
7157 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00007158 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007159}
Evan Cheng72261582005-12-20 06:22:03 +00007160
Dan Gohmand858e902010-04-17 15:26:15 +00007161SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
7162 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00007163 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7164 MFI->setReturnAddressIsTaken(true);
7165
Bill Wendling64e87322009-01-16 19:25:27 +00007166 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007167 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00007168
7169 if (Depth > 0) {
7170 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7171 SDValue Offset =
7172 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00007173 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007174 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00007175 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007176 FrameAddr, Offset),
David Greene67c9d422010-02-15 16:53:33 +00007177 NULL, 0, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00007178 }
7179
7180 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00007181 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00007182 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
David Greene67c9d422010-02-15 16:53:33 +00007183 RetAddrFI, NULL, 0, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007184}
7185
Dan Gohmand858e902010-04-17 15:26:15 +00007186SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00007187 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7188 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00007189
Owen Andersone50ed302009-08-10 22:56:29 +00007190 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007191 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00007192 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
7193 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00007194 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00007195 while (Depth--)
David Greene67c9d422010-02-15 16:53:33 +00007196 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
7197 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00007198 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00007199}
7200
Dan Gohman475871a2008-07-27 21:46:04 +00007201SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007202 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007203 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007204}
7205
Dan Gohmand858e902010-04-17 15:26:15 +00007206SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007207 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00007208 SDValue Chain = Op.getOperand(0);
7209 SDValue Offset = Op.getOperand(1);
7210 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007211 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007212
Dan Gohmand8816272010-08-11 18:14:00 +00007213 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
7214 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
7215 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007216 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007217
Dan Gohmand8816272010-08-11 18:14:00 +00007218 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
7219 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007220 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
David Greene67c9d422010-02-15 16:53:33 +00007221 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0, false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00007222 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007223 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007224
Dale Johannesene4d209d2009-02-03 20:21:25 +00007225 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007226 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007227 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007228}
7229
Dan Gohman475871a2008-07-27 21:46:04 +00007230SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007231 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007232 SDValue Root = Op.getOperand(0);
7233 SDValue Trmp = Op.getOperand(1); // trampoline
7234 SDValue FPtr = Op.getOperand(2); // nested function
7235 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007236 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007237
Dan Gohman69de1932008-02-06 22:27:42 +00007238 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007239
7240 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007241 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00007242
7243 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00007244 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
7245 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00007246
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007247 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7248 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00007249
7250 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7251
7252 // Load the pointer to the nested function into R11.
7253 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00007254 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00007255 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007256 Addr, TrmpAddr, 0, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007257
Owen Anderson825b72b2009-08-11 20:47:22 +00007258 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7259 DAG.getConstant(2, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007260 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2,
7261 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007262
7263 // Load the 'nest' parameter value into R10.
7264 // R10 is specified in X86CallingConv.td
7265 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00007266 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7267 DAG.getConstant(10, MVT::i64));
7268 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007269 Addr, TrmpAddr, 10, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007270
Owen Anderson825b72b2009-08-11 20:47:22 +00007271 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7272 DAG.getConstant(12, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007273 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12,
7274 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007275
7276 // Jump to the nested function.
7277 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00007278 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7279 DAG.getConstant(20, MVT::i64));
7280 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007281 Addr, TrmpAddr, 20, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007282
7283 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00007284 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7285 DAG.getConstant(22, MVT::i64));
7286 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007287 TrmpAddr, 22, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007288
Dan Gohman475871a2008-07-27 21:46:04 +00007289 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007290 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007291 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007292 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00007293 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00007294 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00007295 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00007296 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007297
7298 switch (CC) {
7299 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007300 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007301 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007302 case CallingConv::X86_StdCall: {
7303 // Pass 'nest' parameter in ECX.
7304 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007305 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007306
7307 // Check that ECX wasn't needed by an 'inreg' parameter.
7308 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00007309 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007310
Chris Lattner58d74912008-03-12 17:45:29 +00007311 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00007312 unsigned InRegCount = 0;
7313 unsigned Idx = 1;
7314
7315 for (FunctionType::param_iterator I = FTy->param_begin(),
7316 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00007317 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00007318 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007319 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007320
7321 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00007322 report_fatal_error("Nest register in use - reduce number of inreg"
7323 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007324 }
7325 }
7326 break;
7327 }
7328 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00007329 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00007330 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007331 // Pass 'nest' parameter in EAX.
7332 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007333 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007334 break;
7335 }
7336
Dan Gohman475871a2008-07-27 21:46:04 +00007337 SDValue OutChains[4];
7338 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007339
Owen Anderson825b72b2009-08-11 20:47:22 +00007340 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7341 DAG.getConstant(10, MVT::i32));
7342 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007343
Chris Lattnera62fe662010-02-05 19:20:30 +00007344 // This is storing the opcode for MOV32ri.
7345 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007346 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007347 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007348 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
David Greene67c9d422010-02-15 16:53:33 +00007349 Trmp, TrmpAddr, 0, false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007350
Owen Anderson825b72b2009-08-11 20:47:22 +00007351 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7352 DAG.getConstant(1, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007353 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1,
7354 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007355
Chris Lattnera62fe662010-02-05 19:20:30 +00007356 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00007357 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7358 DAG.getConstant(5, MVT::i32));
7359 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007360 TrmpAddr, 5, false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007361
Owen Anderson825b72b2009-08-11 20:47:22 +00007362 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7363 DAG.getConstant(6, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007364 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6,
7365 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007366
Dan Gohman475871a2008-07-27 21:46:04 +00007367 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007368 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007369 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007370 }
7371}
7372
Dan Gohmand858e902010-04-17 15:26:15 +00007373SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
7374 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007375 /*
7376 The rounding mode is in bits 11:10 of FPSR, and has the following
7377 settings:
7378 00 Round to nearest
7379 01 Round to -inf
7380 10 Round to +inf
7381 11 Round to 0
7382
7383 FLT_ROUNDS, on the other hand, expects the following:
7384 -1 Undefined
7385 0 Round to 0
7386 1 Round to nearest
7387 2 Round to +inf
7388 3 Round to -inf
7389
7390 To perform the conversion, we do:
7391 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7392 */
7393
7394 MachineFunction &MF = DAG.getMachineFunction();
7395 const TargetMachine &TM = MF.getTarget();
7396 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7397 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00007398 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007399 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007400
7401 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00007402 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007403 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007404
Owen Anderson825b72b2009-08-11 20:47:22 +00007405 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00007406 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007407
7408 // Load FP Control Word from stack slot
David Greene67c9d422010-02-15 16:53:33 +00007409 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0,
7410 false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007411
7412 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00007413 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007414 DAG.getNode(ISD::SRL, dl, MVT::i16,
7415 DAG.getNode(ISD::AND, dl, MVT::i16,
7416 CWD, DAG.getConstant(0x800, MVT::i16)),
7417 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00007418 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007419 DAG.getNode(ISD::SRL, dl, MVT::i16,
7420 DAG.getNode(ISD::AND, dl, MVT::i16,
7421 CWD, DAG.getConstant(0x400, MVT::i16)),
7422 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007423
Dan Gohman475871a2008-07-27 21:46:04 +00007424 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00007425 DAG.getNode(ISD::AND, dl, MVT::i16,
7426 DAG.getNode(ISD::ADD, dl, MVT::i16,
7427 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7428 DAG.getConstant(1, MVT::i16)),
7429 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007430
7431
Duncan Sands83ec4b62008-06-06 12:08:01 +00007432 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007433 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007434}
7435
Dan Gohmand858e902010-04-17 15:26:15 +00007436SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007437 EVT VT = Op.getValueType();
7438 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007439 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007440 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007441
7442 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007443 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00007444 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00007445 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007446 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007447 }
Evan Cheng18efe262007-12-14 02:13:44 +00007448
Evan Cheng152804e2007-12-14 08:30:15 +00007449 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007450 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007451 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007452
7453 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007454 SDValue Ops[] = {
7455 Op,
7456 DAG.getConstant(NumBits+NumBits-1, OpVT),
7457 DAG.getConstant(X86::COND_E, MVT::i8),
7458 Op.getValue(1)
7459 };
7460 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007461
7462 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007463 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00007464
Owen Anderson825b72b2009-08-11 20:47:22 +00007465 if (VT == MVT::i8)
7466 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007467 return Op;
7468}
7469
Dan Gohmand858e902010-04-17 15:26:15 +00007470SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007471 EVT VT = Op.getValueType();
7472 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007473 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007474 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007475
7476 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007477 if (VT == MVT::i8) {
7478 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007479 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007480 }
Evan Cheng152804e2007-12-14 08:30:15 +00007481
7482 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007483 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007484 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007485
7486 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007487 SDValue Ops[] = {
7488 Op,
7489 DAG.getConstant(NumBits, OpVT),
7490 DAG.getConstant(X86::COND_E, MVT::i8),
7491 Op.getValue(1)
7492 };
7493 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007494
Owen Anderson825b72b2009-08-11 20:47:22 +00007495 if (VT == MVT::i8)
7496 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007497 return Op;
7498}
7499
Dan Gohmand858e902010-04-17 15:26:15 +00007500SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007501 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007502 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007503 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00007504
Mon P Wangaf9b9522008-12-18 21:42:19 +00007505 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7506 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7507 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7508 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7509 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7510 //
7511 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7512 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7513 // return AloBlo + AloBhi + AhiBlo;
7514
7515 SDValue A = Op.getOperand(0);
7516 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007517
Dale Johannesene4d209d2009-02-03 20:21:25 +00007518 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007519 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7520 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007521 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007522 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7523 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007524 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007525 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007526 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007527 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007528 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007529 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007530 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007531 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007532 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007533 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007534 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7535 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007536 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007537 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7538 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007539 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7540 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007541 return Res;
7542}
7543
Nate Begemanbdcb5af2010-07-27 22:37:06 +00007544SDValue X86TargetLowering::LowerSHL(SDValue Op, SelectionDAG &DAG) const {
7545 EVT VT = Op.getValueType();
7546 DebugLoc dl = Op.getDebugLoc();
7547 SDValue R = Op.getOperand(0);
7548
Nate Begemanbdcb5af2010-07-27 22:37:06 +00007549 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00007550
Nate Begeman51409212010-07-28 00:21:48 +00007551 assert(Subtarget->hasSSE41() && "Cannot lower SHL without SSE4.1 or later");
7552
7553 if (VT == MVT::v4i32) {
7554 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7555 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
7556 Op.getOperand(1), DAG.getConstant(23, MVT::i32));
7557
7558 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
7559
7560 std::vector<Constant*> CV(4, CI);
7561 Constant *C = ConstantVector::get(CV);
7562 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
7563 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
7564 PseudoSourceValue::getConstantPool(), 0,
7565 false, false, 16);
7566
7567 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
7568 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, Op);
7569 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
7570 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
7571 }
7572 if (VT == MVT::v16i8) {
7573 // a = a << 5;
7574 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7575 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
7576 Op.getOperand(1), DAG.getConstant(5, MVT::i32));
7577
7578 ConstantInt *CM1 = ConstantInt::get(*Context, APInt(8, 15));
7579 ConstantInt *CM2 = ConstantInt::get(*Context, APInt(8, 63));
7580
7581 std::vector<Constant*> CVM1(16, CM1);
7582 std::vector<Constant*> CVM2(16, CM2);
7583 Constant *C = ConstantVector::get(CVM1);
7584 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
7585 SDValue M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
7586 PseudoSourceValue::getConstantPool(), 0,
7587 false, false, 16);
7588
7589 // r = pblendv(r, psllw(r & (char16)15, 4), a);
7590 M = DAG.getNode(ISD::AND, dl, VT, R, M);
7591 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7592 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
7593 DAG.getConstant(4, MVT::i32));
7594 R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7595 DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32),
7596 R, M, Op);
7597 // a += a
7598 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
7599
7600 C = ConstantVector::get(CVM2);
7601 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
7602 M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
7603 PseudoSourceValue::getConstantPool(), 0, false, false, 16);
7604
7605 // r = pblendv(r, psllw(r & (char16)63, 2), a);
7606 M = DAG.getNode(ISD::AND, dl, VT, R, M);
7607 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7608 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
7609 DAG.getConstant(2, MVT::i32));
7610 R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7611 DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32),
7612 R, M, Op);
7613 // a += a
7614 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
7615
7616 // return pblendv(r, r+r, a);
7617 R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7618 DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32),
7619 R, DAG.getNode(ISD::ADD, dl, VT, R, R), Op);
7620 return R;
7621 }
7622 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00007623}
Mon P Wangaf9b9522008-12-18 21:42:19 +00007624
Dan Gohmand858e902010-04-17 15:26:15 +00007625SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +00007626 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7627 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00007628 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7629 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00007630 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00007631 SDValue LHS = N->getOperand(0);
7632 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00007633 unsigned BaseOp = 0;
7634 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007635 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00007636
7637 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007638 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00007639 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00007640 // A subtract of one will be selected as a INC. Note that INC doesn't
7641 // set CF, so we can't do this for UADDO.
7642 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7643 if (C->getAPIntValue() == 1) {
7644 BaseOp = X86ISD::INC;
7645 Cond = X86::COND_O;
7646 break;
7647 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007648 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00007649 Cond = X86::COND_O;
7650 break;
7651 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007652 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00007653 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007654 break;
7655 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00007656 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7657 // set CF, so we can't do this for USUBO.
7658 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7659 if (C->getAPIntValue() == 1) {
7660 BaseOp = X86ISD::DEC;
7661 Cond = X86::COND_O;
7662 break;
7663 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007664 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00007665 Cond = X86::COND_O;
7666 break;
7667 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007668 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00007669 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007670 break;
7671 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007672 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00007673 Cond = X86::COND_O;
7674 break;
7675 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007676 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00007677 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007678 break;
7679 }
Bill Wendling3fafd932008-11-26 22:37:40 +00007680
Bill Wendling61edeb52008-12-02 01:06:39 +00007681 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007682 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007683 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00007684
Bill Wendling61edeb52008-12-02 01:06:39 +00007685 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00007686 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00007687 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00007688
Bill Wendling61edeb52008-12-02 01:06:39 +00007689 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7690 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00007691}
7692
Eric Christopher9a9d2752010-07-22 02:48:34 +00007693SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
7694 DebugLoc dl = Op.getDebugLoc();
7695
Eric Christopherb6729dc2010-08-04 23:03:04 +00007696 if (!Subtarget->hasSSE2()) {
7697 SDValue Zero = DAG.getConstant(0,
7698 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Eric Christopher9a9d2752010-07-22 02:48:34 +00007699 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0),
Eric Christopherb6729dc2010-08-04 23:03:04 +00007700 Zero);
7701 }
Eric Christopher9a9d2752010-07-22 02:48:34 +00007702
7703 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
7704 if(!isDev)
7705 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
7706 else {
7707 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
7708 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
7709 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
7710 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
7711
7712 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
7713 if (!Op1 && !Op2 && !Op3 && Op4)
7714 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
7715
7716 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
7717 if (Op1 && !Op2 && !Op3 && !Op4)
7718 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
7719
7720 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
7721 // (MFENCE)>;
7722 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
7723 }
7724}
7725
Dan Gohmand858e902010-04-17 15:26:15 +00007726SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007727 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007728 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00007729 unsigned Reg = 0;
7730 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007731 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007732 default:
7733 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007734 case MVT::i8: Reg = X86::AL; size = 1; break;
7735 case MVT::i16: Reg = X86::AX; size = 2; break;
7736 case MVT::i32: Reg = X86::EAX; size = 4; break;
7737 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00007738 assert(Subtarget->is64Bit() && "Node not type legal!");
7739 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00007740 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007741 }
Dale Johannesendd64c412009-02-04 00:33:20 +00007742 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00007743 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00007744 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007745 Op.getOperand(1),
7746 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00007747 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007748 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007749 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007750 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00007751 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00007752 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00007753 return cpOut;
7754}
7755
Duncan Sands1607f052008-12-01 11:39:25 +00007756SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007757 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +00007758 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00007759 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007760 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007761 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007762 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007763 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7764 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007765 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007766 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7767 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007768 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007769 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007770 rdx.getValue(1)
7771 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007772 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007773}
7774
Dale Johannesen7d07b482010-05-21 00:52:33 +00007775SDValue X86TargetLowering::LowerBIT_CONVERT(SDValue Op,
7776 SelectionDAG &DAG) const {
7777 EVT SrcVT = Op.getOperand(0).getValueType();
7778 EVT DstVT = Op.getValueType();
7779 assert((Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
7780 Subtarget->hasMMX() && !DisableMMX) &&
7781 "Unexpected custom BIT_CONVERT");
7782 assert((DstVT == MVT::i64 ||
7783 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
7784 "Unexpected custom BIT_CONVERT");
7785 // i64 <=> MMX conversions are Legal.
7786 if (SrcVT==MVT::i64 && DstVT.isVector())
7787 return Op;
7788 if (DstVT==MVT::i64 && SrcVT.isVector())
7789 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +00007790 // MMX <=> MMX conversions are Legal.
7791 if (SrcVT.isVector() && DstVT.isVector())
7792 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +00007793 // All other conversions need to be expanded.
7794 return SDValue();
7795}
Dan Gohmand858e902010-04-17 15:26:15 +00007796SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007797 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007798 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007799 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007800 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007801 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007802 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007803 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007804 Node->getOperand(0),
7805 Node->getOperand(1), negOp,
7806 cast<AtomicSDNode>(Node)->getSrcValue(),
7807 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007808}
7809
Evan Cheng0db9fe62006-04-25 20:13:52 +00007810/// LowerOperation - Provide custom lowering hooks for some operations.
7811///
Dan Gohmand858e902010-04-17 15:26:15 +00007812SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007813 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007814 default: llvm_unreachable("Should not custom lower this!");
Eric Christopher9a9d2752010-07-22 02:48:34 +00007815 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007816 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7817 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007818 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00007819 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007820 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7821 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7822 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7823 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7824 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7825 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007826 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007827 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007828 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007829 case ISD::SHL_PARTS:
7830 case ISD::SRA_PARTS:
7831 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7832 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007833 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007834 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007835 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007836 case ISD::FABS: return LowerFABS(Op, DAG);
7837 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007838 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007839 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007840 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007841 case ISD::SELECT: return LowerSELECT(Op, DAG);
7842 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007843 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007844 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007845 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007846 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007847 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007848 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7849 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007850 case ISD::FRAME_TO_ARGS_OFFSET:
7851 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007852 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007853 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007854 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007855 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007856 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7857 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007858 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Nate Begemanbdcb5af2010-07-27 22:37:06 +00007859 case ISD::SHL: return LowerSHL(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007860 case ISD::SADDO:
7861 case ISD::UADDO:
7862 case ISD::SSUBO:
7863 case ISD::USUBO:
7864 case ISD::SMULO:
7865 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007866 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Dale Johannesen7d07b482010-05-21 00:52:33 +00007867 case ISD::BIT_CONVERT: return LowerBIT_CONVERT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007868 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007869}
7870
Duncan Sands1607f052008-12-01 11:39:25 +00007871void X86TargetLowering::
7872ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00007873 SelectionDAG &DAG, unsigned NewOp) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007874 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007875 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007876 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007877
7878 SDValue Chain = Node->getOperand(0);
7879 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007880 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007881 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007882 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007883 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007884 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007885 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007886 SDValue Result =
7887 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7888 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007889 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007890 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007891 Results.push_back(Result.getValue(2));
7892}
7893
Duncan Sands126d9072008-07-04 11:47:58 +00007894/// ReplaceNodeResults - Replace a node with an illegal result type
7895/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007896void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7897 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00007898 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007899 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007900 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007901 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007902 assert(false && "Do not know how to custom type legalize this operation!");
7903 return;
7904 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007905 std::pair<SDValue,SDValue> Vals =
7906 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007907 SDValue FIST = Vals.first, StackSlot = Vals.second;
7908 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007909 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007910 // Return a load from the stack slot.
David Greene67c9d422010-02-15 16:53:33 +00007911 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0,
7912 false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007913 }
7914 return;
7915 }
7916 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007917 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007918 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007919 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007920 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007921 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007922 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007923 eax.getValue(2));
7924 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7925 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007926 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007927 Results.push_back(edx.getValue(1));
7928 return;
7929 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007930 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007931 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007932 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007933 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007934 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7935 DAG.getConstant(0, MVT::i32));
7936 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7937 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007938 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7939 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007940 cpInL.getValue(1));
7941 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007942 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7943 DAG.getConstant(0, MVT::i32));
7944 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7945 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007946 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007947 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007948 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007949 swapInL.getValue(1));
7950 SDValue Ops[] = { swapInH.getValue(0),
7951 N->getOperand(1),
7952 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007953 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007954 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007955 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007956 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007957 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007958 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007959 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007960 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007961 Results.push_back(cpOutH.getValue(1));
7962 return;
7963 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007964 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007965 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7966 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007967 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007968 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7969 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007970 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007971 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7972 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007973 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007974 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7975 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007976 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007977 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7978 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007979 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007980 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7981 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007982 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007983 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7984 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007985 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007986}
7987
Evan Cheng72261582005-12-20 06:22:03 +00007988const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7989 switch (Opcode) {
7990 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007991 case X86ISD::BSF: return "X86ISD::BSF";
7992 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007993 case X86ISD::SHLD: return "X86ISD::SHLD";
7994 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007995 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007996 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007997 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007998 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007999 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00008000 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00008001 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
8002 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
8003 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00008004 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00008005 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00008006 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00008007 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00008008 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00008009 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00008010 case X86ISD::COMI: return "X86ISD::COMI";
8011 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00008012 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00008013 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00008014 case X86ISD::CMOV: return "X86ISD::CMOV";
8015 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00008016 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00008017 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
8018 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00008019 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00008020 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00008021 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00008022 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00008023 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00008024 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
8025 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00008026 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00008027 case X86ISD::MMX_PINSRW: return "X86ISD::MMX_PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00008028 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00008029 case X86ISD::FMAX: return "X86ISD::FMAX";
8030 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00008031 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
8032 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008033 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +00008034 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Rafael Espindola094fad32009-04-08 21:14:34 +00008035 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008036 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00008037 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008038 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00008039 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
8040 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008041 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
8042 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
8043 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
8044 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
8045 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
8046 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00008047 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
8048 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00008049 case X86ISD::VSHL: return "X86ISD::VSHL";
8050 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00008051 case X86ISD::CMPPD: return "X86ISD::CMPPD";
8052 case X86ISD::CMPPS: return "X86ISD::CMPPS";
8053 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
8054 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
8055 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
8056 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
8057 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
8058 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
8059 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
8060 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008061 case X86ISD::ADD: return "X86ISD::ADD";
8062 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00008063 case X86ISD::SMUL: return "X86ISD::SMUL";
8064 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00008065 case X86ISD::INC: return "X86ISD::INC";
8066 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00008067 case X86ISD::OR: return "X86ISD::OR";
8068 case X86ISD::XOR: return "X86ISD::XOR";
8069 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00008070 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00008071 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008072 case X86ISD::TESTP: return "X86ISD::TESTP";
Dan Gohmand6708ea2009-08-15 01:38:56 +00008073 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008074 case X86ISD::MINGW_ALLOCA: return "X86ISD::MINGW_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +00008075 }
8076}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008077
Chris Lattnerc9addb72007-03-30 23:15:24 +00008078// isLegalAddressingMode - Return true if the addressing mode represented
8079// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00008080bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00008081 const Type *Ty) const {
8082 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008083 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00008084
Chris Lattnerc9addb72007-03-30 23:15:24 +00008085 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008086 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00008087 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008088
Chris Lattnerc9addb72007-03-30 23:15:24 +00008089 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00008090 unsigned GVFlags =
8091 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008092
Chris Lattnerdfed4132009-07-10 07:38:24 +00008093 // If a reference to this global requires an extra load, we can't fold it.
8094 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00008095 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008096
Chris Lattnerdfed4132009-07-10 07:38:24 +00008097 // If BaseGV requires a register for the PIC base, we cannot also have a
8098 // BaseReg specified.
8099 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00008100 return false;
Evan Cheng52787842007-08-01 23:46:47 +00008101
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008102 // If lower 4G is not available, then we must use rip-relative addressing.
8103 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
8104 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00008105 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008106
Chris Lattnerc9addb72007-03-30 23:15:24 +00008107 switch (AM.Scale) {
8108 case 0:
8109 case 1:
8110 case 2:
8111 case 4:
8112 case 8:
8113 // These scales always work.
8114 break;
8115 case 3:
8116 case 5:
8117 case 9:
8118 // These scales are formed with basereg+scalereg. Only accept if there is
8119 // no basereg yet.
8120 if (AM.HasBaseReg)
8121 return false;
8122 break;
8123 default: // Other stuff never works.
8124 return false;
8125 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008126
Chris Lattnerc9addb72007-03-30 23:15:24 +00008127 return true;
8128}
8129
8130
Evan Cheng2bd122c2007-10-26 01:56:11 +00008131bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00008132 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00008133 return false;
Evan Chenge127a732007-10-29 07:57:50 +00008134 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
8135 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00008136 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00008137 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00008138 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +00008139}
8140
Owen Andersone50ed302009-08-10 22:56:29 +00008141bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008142 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008143 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008144 unsigned NumBits1 = VT1.getSizeInBits();
8145 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00008146 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008147 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00008148 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008149}
Evan Cheng2bd122c2007-10-26 01:56:11 +00008150
Dan Gohman97121ba2009-04-08 00:15:30 +00008151bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00008152 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00008153 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00008154}
8155
Owen Andersone50ed302009-08-10 22:56:29 +00008156bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00008157 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00008158 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00008159}
8160
Owen Andersone50ed302009-08-10 22:56:29 +00008161bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00008162 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00008163 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00008164}
8165
Evan Cheng60c07e12006-07-05 22:17:51 +00008166/// isShuffleMaskLegal - Targets can use this to indicate that they only
8167/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
8168/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
8169/// are assumed to be legal.
8170bool
Eric Christopherfd179292009-08-27 18:07:15 +00008171X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00008172 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +00008173 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +00008174 if (VT.getSizeInBits() == 64)
Eric Christophercff6f852010-04-15 01:40:20 +00008175 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3());
Nate Begeman9008ca62009-04-27 18:41:29 +00008176
Nate Begemana09008b2009-10-19 02:17:23 +00008177 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00008178 return (VT.getVectorNumElements() == 2 ||
8179 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
8180 isMOVLMask(M, VT) ||
8181 isSHUFPMask(M, VT) ||
8182 isPSHUFDMask(M, VT) ||
8183 isPSHUFHWMask(M, VT) ||
8184 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00008185 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00008186 isUNPCKLMask(M, VT) ||
8187 isUNPCKHMask(M, VT) ||
8188 isUNPCKL_v_undef_Mask(M, VT) ||
8189 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00008190}
8191
Dan Gohman7d8143f2008-04-09 20:09:42 +00008192bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00008193X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00008194 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00008195 unsigned NumElts = VT.getVectorNumElements();
8196 // FIXME: This collection of masks seems suspect.
8197 if (NumElts == 2)
8198 return true;
8199 if (NumElts == 4 && VT.getSizeInBits() == 128) {
8200 return (isMOVLMask(Mask, VT) ||
8201 isCommutedMOVLMask(Mask, VT, true) ||
8202 isSHUFPMask(Mask, VT) ||
8203 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00008204 }
8205 return false;
8206}
8207
8208//===----------------------------------------------------------------------===//
8209// X86 Scheduler Hooks
8210//===----------------------------------------------------------------------===//
8211
Mon P Wang63307c32008-05-05 19:05:59 +00008212// private utility function
8213MachineBasicBlock *
8214X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
8215 MachineBasicBlock *MBB,
8216 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008217 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008218 unsigned LoadOpc,
8219 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008220 unsigned notOpc,
8221 unsigned EAXreg,
8222 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008223 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008224 // For the atomic bitwise operator, we generate
8225 // thisMBB:
8226 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008227 // ld t1 = [bitinstr.addr]
8228 // op t2 = t1, [bitinstr.val]
8229 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008230 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8231 // bz newMBB
8232 // fallthrough -->nextMBB
8233 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8234 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008235 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008236 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008237
Mon P Wang63307c32008-05-05 19:05:59 +00008238 /// First build the CFG
8239 MachineFunction *F = MBB->getParent();
8240 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008241 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8242 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8243 F->insert(MBBIter, newMBB);
8244 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008245
Dan Gohman14152b42010-07-06 20:24:04 +00008246 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8247 nextMBB->splice(nextMBB->begin(), thisMBB,
8248 llvm::next(MachineBasicBlock::iterator(bInstr)),
8249 thisMBB->end());
8250 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008251
Mon P Wang63307c32008-05-05 19:05:59 +00008252 // Update thisMBB to fall through to newMBB
8253 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008254
Mon P Wang63307c32008-05-05 19:05:59 +00008255 // newMBB jumps to itself and fall through to nextMBB
8256 newMBB->addSuccessor(nextMBB);
8257 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008258
Mon P Wang63307c32008-05-05 19:05:59 +00008259 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008260 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008261 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00008262 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008263 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008264 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008265 int numArgs = bInstr->getNumOperands() - 1;
8266 for (int i=0; i < numArgs; ++i)
8267 argOpers[i] = &bInstr->getOperand(i+1);
8268
8269 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008270 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008271 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008272
Dale Johannesen140be2d2008-08-19 18:47:28 +00008273 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008274 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008275 for (int i=0; i <= lastAddrIndx; ++i)
8276 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008277
Dale Johannesen140be2d2008-08-19 18:47:28 +00008278 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008279 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008280 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008281 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008282 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008283 tt = t1;
8284
Dale Johannesen140be2d2008-08-19 18:47:28 +00008285 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00008286 assert((argOpers[valArgIndx]->isReg() ||
8287 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008288 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00008289 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008290 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008291 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008292 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008293 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00008294 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008295
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008296 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00008297 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008298
Dale Johannesene4d209d2009-02-03 20:21:25 +00008299 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00008300 for (int i=0; i <= lastAddrIndx; ++i)
8301 (*MIB).addOperand(*argOpers[i]);
8302 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00008303 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008304 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8305 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00008306
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008307 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00008308 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00008309
Mon P Wang63307c32008-05-05 19:05:59 +00008310 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008311 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008312
Dan Gohman14152b42010-07-06 20:24:04 +00008313 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008314 return nextMBB;
8315}
8316
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00008317// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00008318MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008319X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
8320 MachineBasicBlock *MBB,
8321 unsigned regOpcL,
8322 unsigned regOpcH,
8323 unsigned immOpcL,
8324 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008325 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008326 // For the atomic bitwise operator, we generate
8327 // thisMBB (instructions are in pairs, except cmpxchg8b)
8328 // ld t1,t2 = [bitinstr.addr]
8329 // newMBB:
8330 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
8331 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00008332 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008333 // mov ECX, EBX <- t5, t6
8334 // mov EAX, EDX <- t1, t2
8335 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
8336 // mov t3, t4 <- EAX, EDX
8337 // bz newMBB
8338 // result in out1, out2
8339 // fallthrough -->nextMBB
8340
8341 const TargetRegisterClass *RC = X86::GR32RegisterClass;
8342 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008343 const unsigned NotOpc = X86::NOT32r;
8344 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8345 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8346 MachineFunction::iterator MBBIter = MBB;
8347 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008348
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008349 /// First build the CFG
8350 MachineFunction *F = MBB->getParent();
8351 MachineBasicBlock *thisMBB = MBB;
8352 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8353 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8354 F->insert(MBBIter, newMBB);
8355 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008356
Dan Gohman14152b42010-07-06 20:24:04 +00008357 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8358 nextMBB->splice(nextMBB->begin(), thisMBB,
8359 llvm::next(MachineBasicBlock::iterator(bInstr)),
8360 thisMBB->end());
8361 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008362
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008363 // Update thisMBB to fall through to newMBB
8364 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008365
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008366 // newMBB jumps to itself and fall through to nextMBB
8367 newMBB->addSuccessor(nextMBB);
8368 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008369
Dale Johannesene4d209d2009-02-03 20:21:25 +00008370 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008371 // Insert instructions into newMBB based on incoming instruction
8372 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008373 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008374 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008375 MachineOperand& dest1Oper = bInstr->getOperand(0);
8376 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008377 MachineOperand* argOpers[2 + X86::AddrNumOperands];
8378 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008379 argOpers[i] = &bInstr->getOperand(i+2);
8380
Dan Gohman71ea4e52010-05-14 21:01:44 +00008381 // We use some of the operands multiple times, so conservatively just
8382 // clear any kill flags that might be present.
8383 if (argOpers[i]->isReg() && argOpers[i]->isUse())
8384 argOpers[i]->setIsKill(false);
8385 }
8386
Evan Chengad5b52f2010-01-08 19:14:57 +00008387 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008388 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00008389
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008390 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008391 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008392 for (int i=0; i <= lastAddrIndx; ++i)
8393 (*MIB).addOperand(*argOpers[i]);
8394 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008395 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00008396 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00008397 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008398 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00008399 MachineOperand newOp3 = *(argOpers[3]);
8400 if (newOp3.isImm())
8401 newOp3.setImm(newOp3.getImm()+4);
8402 else
8403 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008404 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00008405 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008406
8407 // t3/4 are defined later, at the bottom of the loop
8408 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
8409 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008410 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008411 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008412 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008413 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
8414
Evan Cheng306b4ca2010-01-08 23:41:50 +00008415 // The subsequent operations should be using the destination registers of
8416 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00008417 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008418 t1 = F->getRegInfo().createVirtualRegister(RC);
8419 t2 = F->getRegInfo().createVirtualRegister(RC);
8420 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
8421 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008422 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008423 t1 = dest1Oper.getReg();
8424 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008425 }
8426
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008427 int valArgIndx = lastAddrIndx + 1;
8428 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00008429 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008430 "invalid operand");
8431 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
8432 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008433 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008434 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008435 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008436 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00008437 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008438 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008439 (*MIB).addOperand(*argOpers[valArgIndx]);
8440 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008441 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008442 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008443 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008444 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008445 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008446 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008447 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00008448 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008449 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008450 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008451
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008452 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008453 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008454 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008455 MIB.addReg(t2);
8456
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008457 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008458 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008459 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008460 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00008461
Dale Johannesene4d209d2009-02-03 20:21:25 +00008462 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008463 for (int i=0; i <= lastAddrIndx; ++i)
8464 (*MIB).addOperand(*argOpers[i]);
8465
8466 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008467 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8468 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008469
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008470 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008471 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008472 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008473 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008474
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008475 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008476 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008477
Dan Gohman14152b42010-07-06 20:24:04 +00008478 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008479 return nextMBB;
8480}
8481
8482// private utility function
8483MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00008484X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
8485 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008486 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008487 // For the atomic min/max operator, we generate
8488 // thisMBB:
8489 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008490 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00008491 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00008492 // cmp t1, t2
8493 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00008494 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008495 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8496 // bz newMBB
8497 // fallthrough -->nextMBB
8498 //
8499 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8500 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008501 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008502 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008503
Mon P Wang63307c32008-05-05 19:05:59 +00008504 /// First build the CFG
8505 MachineFunction *F = MBB->getParent();
8506 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008507 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8508 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8509 F->insert(MBBIter, newMBB);
8510 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008511
Dan Gohman14152b42010-07-06 20:24:04 +00008512 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8513 nextMBB->splice(nextMBB->begin(), thisMBB,
8514 llvm::next(MachineBasicBlock::iterator(mInstr)),
8515 thisMBB->end());
8516 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008517
Mon P Wang63307c32008-05-05 19:05:59 +00008518 // Update thisMBB to fall through to newMBB
8519 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008520
Mon P Wang63307c32008-05-05 19:05:59 +00008521 // newMBB jumps to newMBB and fall through to nextMBB
8522 newMBB->addSuccessor(nextMBB);
8523 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008524
Dale Johannesene4d209d2009-02-03 20:21:25 +00008525 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008526 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008527 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008528 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00008529 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008530 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008531 int numArgs = mInstr->getNumOperands() - 1;
8532 for (int i=0; i < numArgs; ++i)
8533 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008534
Mon P Wang63307c32008-05-05 19:05:59 +00008535 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008536 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008537 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008538
Mon P Wangab3e7472008-05-05 22:56:23 +00008539 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008540 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008541 for (int i=0; i <= lastAddrIndx; ++i)
8542 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00008543
Mon P Wang63307c32008-05-05 19:05:59 +00008544 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00008545 assert((argOpers[valArgIndx]->isReg() ||
8546 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008547 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00008548
8549 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00008550 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008551 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00008552 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008553 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008554 (*MIB).addOperand(*argOpers[valArgIndx]);
8555
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008556 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00008557 MIB.addReg(t1);
8558
Dale Johannesene4d209d2009-02-03 20:21:25 +00008559 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00008560 MIB.addReg(t1);
8561 MIB.addReg(t2);
8562
8563 // Generate movc
8564 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008565 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00008566 MIB.addReg(t2);
8567 MIB.addReg(t1);
8568
8569 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00008570 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00008571 for (int i=0; i <= lastAddrIndx; ++i)
8572 (*MIB).addOperand(*argOpers[i]);
8573 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00008574 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008575 (*MIB).setMemRefs(mInstr->memoperands_begin(),
8576 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00008577
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008578 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00008579 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008580
Mon P Wang63307c32008-05-05 19:05:59 +00008581 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008582 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008583
Dan Gohman14152b42010-07-06 20:24:04 +00008584 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008585 return nextMBB;
8586}
8587
Eric Christopherf83a5de2009-08-27 18:08:16 +00008588// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00008589// or XMM0_V32I8 in AVX all of this code can be replaced with that
8590// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008591MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00008592X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00008593 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00008594
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00008595 assert((Subtarget->hasSSE42() || Subtarget->hasAVX()) &&
8596 "Target must have SSE4.2 or AVX features enabled");
8597
Eric Christopherb120ab42009-08-18 22:50:32 +00008598 DebugLoc dl = MI->getDebugLoc();
8599 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8600
8601 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00008602
8603 if (!Subtarget->hasAVX()) {
8604 if (memArg)
8605 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
8606 else
8607 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
8608 } else {
8609 if (memArg)
8610 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
8611 else
8612 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
8613 }
Eric Christopherb120ab42009-08-18 22:50:32 +00008614
8615 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
8616
8617 for (unsigned i = 0; i < numArgs; ++i) {
8618 MachineOperand &Op = MI->getOperand(i+1);
8619
8620 if (!(Op.isReg() && Op.isImplicit()))
8621 MIB.addOperand(Op);
8622 }
8623
8624 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
8625 .addReg(X86::XMM0);
8626
Dan Gohman14152b42010-07-06 20:24:04 +00008627 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +00008628
8629 return BB;
8630}
8631
8632MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00008633X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
8634 MachineInstr *MI,
8635 MachineBasicBlock *MBB) const {
8636 // Emit code to save XMM registers to the stack. The ABI says that the
8637 // number of registers to save is given in %al, so it's theoretically
8638 // possible to do an indirect jump trick to avoid saving all of them,
8639 // however this code takes a simpler approach and just executes all
8640 // of the stores if %al is non-zero. It's less code, and it's probably
8641 // easier on the hardware branch predictor, and stores aren't all that
8642 // expensive anyway.
8643
8644 // Create the new basic blocks. One block contains all the XMM stores,
8645 // and one block is the final destination regardless of whether any
8646 // stores were performed.
8647 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8648 MachineFunction *F = MBB->getParent();
8649 MachineFunction::iterator MBBIter = MBB;
8650 ++MBBIter;
8651 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8652 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8653 F->insert(MBBIter, XMMSaveMBB);
8654 F->insert(MBBIter, EndMBB);
8655
Dan Gohman14152b42010-07-06 20:24:04 +00008656 // Transfer the remainder of MBB and its successor edges to EndMBB.
8657 EndMBB->splice(EndMBB->begin(), MBB,
8658 llvm::next(MachineBasicBlock::iterator(MI)),
8659 MBB->end());
8660 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
8661
Dan Gohmand6708ea2009-08-15 01:38:56 +00008662 // The original block will now fall through to the XMM save block.
8663 MBB->addSuccessor(XMMSaveMBB);
8664 // The XMMSaveMBB will fall through to the end block.
8665 XMMSaveMBB->addSuccessor(EndMBB);
8666
8667 // Now add the instructions.
8668 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8669 DebugLoc DL = MI->getDebugLoc();
8670
8671 unsigned CountReg = MI->getOperand(0).getReg();
8672 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
8673 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
8674
8675 if (!Subtarget->isTargetWin64()) {
8676 // If %al is 0, branch around the XMM save block.
8677 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008678 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008679 MBB->addSuccessor(EndMBB);
8680 }
8681
8682 // In the XMM save block, save all the XMM argument registers.
8683 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8684 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00008685 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00008686 F->getMachineMemOperand(
8687 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8688 MachineMemOperand::MOStore, Offset,
8689 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008690 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8691 .addFrameIndex(RegSaveFrameIndex)
8692 .addImm(/*Scale=*/1)
8693 .addReg(/*IndexReg=*/0)
8694 .addImm(/*Disp=*/Offset)
8695 .addReg(/*Segment=*/0)
8696 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00008697 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008698 }
8699
Dan Gohman14152b42010-07-06 20:24:04 +00008700 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008701
8702 return EndMBB;
8703}
Mon P Wang63307c32008-05-05 19:05:59 +00008704
Evan Cheng60c07e12006-07-05 22:17:51 +00008705MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00008706X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008707 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +00008708 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8709 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00008710
Chris Lattner52600972009-09-02 05:57:00 +00008711 // To "insert" a SELECT_CC instruction, we actually have to insert the
8712 // diamond control-flow pattern. The incoming instruction knows the
8713 // destination vreg to set, the condition code register to branch on, the
8714 // true/false values to select between, and a branch opcode to use.
8715 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8716 MachineFunction::iterator It = BB;
8717 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008718
Chris Lattner52600972009-09-02 05:57:00 +00008719 // thisMBB:
8720 // ...
8721 // TrueVal = ...
8722 // cmpTY ccX, r1, r2
8723 // bCC copy1MBB
8724 // fallthrough --> copy0MBB
8725 MachineBasicBlock *thisMBB = BB;
8726 MachineFunction *F = BB->getParent();
8727 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8728 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +00008729 F->insert(It, copy0MBB);
8730 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +00008731
Bill Wendling730c07e2010-06-25 20:48:10 +00008732 // If the EFLAGS register isn't dead in the terminator, then claim that it's
8733 // live into the sink and copy blocks.
8734 const MachineFunction *MF = BB->getParent();
8735 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
8736 BitVector ReservedRegs = TRI->getReservedRegs(*MF);
Bill Wendling730c07e2010-06-25 20:48:10 +00008737
Dan Gohman14152b42010-07-06 20:24:04 +00008738 for (unsigned I = 0, E = MI->getNumOperands(); I != E; ++I) {
8739 const MachineOperand &MO = MI->getOperand(I);
8740 if (!MO.isReg() || !MO.isUse() || MO.isKill()) continue;
Bill Wendling730c07e2010-06-25 20:48:10 +00008741 unsigned Reg = MO.getReg();
8742 if (Reg != X86::EFLAGS) continue;
8743 copy0MBB->addLiveIn(Reg);
8744 sinkMBB->addLiveIn(Reg);
8745 }
8746
Dan Gohman14152b42010-07-06 20:24:04 +00008747 // Transfer the remainder of BB and its successor edges to sinkMBB.
8748 sinkMBB->splice(sinkMBB->begin(), BB,
8749 llvm::next(MachineBasicBlock::iterator(MI)),
8750 BB->end());
8751 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
8752
8753 // Add the true and fallthrough blocks as its successors.
8754 BB->addSuccessor(copy0MBB);
8755 BB->addSuccessor(sinkMBB);
8756
8757 // Create the conditional branch instruction.
8758 unsigned Opc =
8759 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
8760 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
8761
Chris Lattner52600972009-09-02 05:57:00 +00008762 // copy0MBB:
8763 // %FalseValue = ...
8764 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +00008765 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008766
Chris Lattner52600972009-09-02 05:57:00 +00008767 // sinkMBB:
8768 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8769 // ...
Dan Gohman14152b42010-07-06 20:24:04 +00008770 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
8771 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +00008772 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
8773 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
8774
Dan Gohman14152b42010-07-06 20:24:04 +00008775 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +00008776 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +00008777}
8778
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008779MachineBasicBlock *
8780X86TargetLowering::EmitLoweredMingwAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008781 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008782 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8783 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008784
8785 // The lowering is pretty easy: we're just emitting the call to _alloca. The
8786 // non-trivial part is impdef of ESP.
8787 // FIXME: The code should be tweaked as soon as we'll try to do codegen for
8788 // mingw-w64.
8789
Dan Gohman14152b42010-07-06 20:24:04 +00008790 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008791 .addExternalSymbol("_alloca")
8792 .addReg(X86::EAX, RegState::Implicit)
8793 .addReg(X86::ESP, RegState::Implicit)
8794 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
8795 .addReg(X86::ESP, RegState::Define | RegState::Implicit);
8796
Dan Gohman14152b42010-07-06 20:24:04 +00008797 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008798 return BB;
8799}
Chris Lattner52600972009-09-02 05:57:00 +00008800
8801MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +00008802X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
8803 MachineBasicBlock *BB) const {
8804 // This is pretty easy. We're taking the value that we received from
8805 // our load from the relocation, sticking it in either RDI (x86-64)
8806 // or EAX and doing an indirect call. The return value will then
8807 // be in the normal return register.
Eric Christopher54415362010-06-08 22:04:25 +00008808 const X86InstrInfo *TII
8809 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +00008810 DebugLoc DL = MI->getDebugLoc();
8811 MachineFunction *F = BB->getParent();
8812
Eric Christopher54415362010-06-08 22:04:25 +00008813 assert(MI->getOperand(3).isGlobal() && "This should be a global");
8814
Eric Christopher30ef0e52010-06-03 04:07:48 +00008815 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +00008816 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
8817 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +00008818 .addReg(X86::RIP)
8819 .addImm(0).addReg(0)
8820 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
8821 MI->getOperand(3).getTargetFlags())
8822 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00008823 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +00008824 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +00008825 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +00008826 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
8827 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +00008828 .addReg(0)
8829 .addImm(0).addReg(0)
8830 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
8831 MI->getOperand(3).getTargetFlags())
8832 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00008833 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +00008834 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +00008835 } else {
Dan Gohman14152b42010-07-06 20:24:04 +00008836 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
8837 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +00008838 .addReg(TII->getGlobalBaseReg(F))
8839 .addImm(0).addReg(0)
8840 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
8841 MI->getOperand(3).getTargetFlags())
8842 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00008843 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +00008844 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +00008845 }
8846
Dan Gohman14152b42010-07-06 20:24:04 +00008847 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +00008848 return BB;
8849}
8850
8851MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00008852X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008853 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00008854 switch (MI->getOpcode()) {
8855 default: assert(false && "Unexpected instr type to insert");
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008856 case X86::MINGW_ALLOCA:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008857 return EmitLoweredMingwAlloca(MI, BB);
Eric Christopher30ef0e52010-06-03 04:07:48 +00008858 case X86::TLSCall_32:
8859 case X86::TLSCall_64:
8860 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +00008861 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00008862 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00008863 case X86::CMOV_FR32:
8864 case X86::CMOV_FR64:
8865 case X86::CMOV_V4F32:
8866 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00008867 case X86::CMOV_V2I64:
Chris Lattner314a1132010-03-14 18:31:44 +00008868 case X86::CMOV_GR16:
8869 case X86::CMOV_GR32:
8870 case X86::CMOV_RFP32:
8871 case X86::CMOV_RFP64:
8872 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008873 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008874
Dale Johannesen849f2142007-07-03 00:53:03 +00008875 case X86::FP32_TO_INT16_IN_MEM:
8876 case X86::FP32_TO_INT32_IN_MEM:
8877 case X86::FP32_TO_INT64_IN_MEM:
8878 case X86::FP64_TO_INT16_IN_MEM:
8879 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00008880 case X86::FP64_TO_INT64_IN_MEM:
8881 case X86::FP80_TO_INT16_IN_MEM:
8882 case X86::FP80_TO_INT32_IN_MEM:
8883 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00008884 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8885 DebugLoc DL = MI->getDebugLoc();
8886
Evan Cheng60c07e12006-07-05 22:17:51 +00008887 // Change the floating point control register to use "round towards zero"
8888 // mode when truncating to an integer value.
8889 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00008890 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +00008891 addFrameReference(BuildMI(*BB, MI, DL,
8892 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008893
8894 // Load the old value of the high byte of the control word...
8895 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00008896 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +00008897 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008898 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008899
8900 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +00008901 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008902 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00008903
8904 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +00008905 addFrameReference(BuildMI(*BB, MI, DL,
8906 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008907
8908 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +00008909 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008910 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00008911
8912 // Get the X86 opcode to use.
8913 unsigned Opc;
8914 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008915 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00008916 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8917 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8918 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8919 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8920 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8921 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00008922 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8923 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8924 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00008925 }
8926
8927 X86AddressMode AM;
8928 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00008929 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008930 AM.BaseType = X86AddressMode::RegBase;
8931 AM.Base.Reg = Op.getReg();
8932 } else {
8933 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00008934 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00008935 }
8936 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00008937 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008938 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008939 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00008940 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008941 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008942 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00008943 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008944 AM.GV = Op.getGlobal();
8945 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00008946 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008947 }
Dan Gohman14152b42010-07-06 20:24:04 +00008948 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008949 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00008950
8951 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +00008952 addFrameReference(BuildMI(*BB, MI, DL,
8953 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008954
Dan Gohman14152b42010-07-06 20:24:04 +00008955 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00008956 return BB;
8957 }
Eric Christopherb120ab42009-08-18 22:50:32 +00008958 // String/text processing lowering.
8959 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00008960 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +00008961 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8962 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00008963 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +00008964 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8965 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00008966 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +00008967 return EmitPCMP(MI, BB, 5, false /* in mem */);
8968 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00008969 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +00008970 return EmitPCMP(MI, BB, 5, true /* in mem */);
8971
8972 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00008973 case X86::ATOMAND32:
8974 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008975 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008976 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008977 X86::NOT32r, X86::EAX,
8978 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008979 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00008980 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8981 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008982 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008983 X86::NOT32r, X86::EAX,
8984 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008985 case X86::ATOMXOR32:
8986 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008987 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008988 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008989 X86::NOT32r, X86::EAX,
8990 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008991 case X86::ATOMNAND32:
8992 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008993 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008994 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008995 X86::NOT32r, X86::EAX,
8996 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00008997 case X86::ATOMMIN32:
8998 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8999 case X86::ATOMMAX32:
9000 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
9001 case X86::ATOMUMIN32:
9002 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
9003 case X86::ATOMUMAX32:
9004 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00009005
9006 case X86::ATOMAND16:
9007 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
9008 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009009 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009010 X86::NOT16r, X86::AX,
9011 X86::GR16RegisterClass);
9012 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00009013 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009014 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009015 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009016 X86::NOT16r, X86::AX,
9017 X86::GR16RegisterClass);
9018 case X86::ATOMXOR16:
9019 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
9020 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009021 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009022 X86::NOT16r, X86::AX,
9023 X86::GR16RegisterClass);
9024 case X86::ATOMNAND16:
9025 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
9026 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009027 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009028 X86::NOT16r, X86::AX,
9029 X86::GR16RegisterClass, true);
9030 case X86::ATOMMIN16:
9031 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
9032 case X86::ATOMMAX16:
9033 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
9034 case X86::ATOMUMIN16:
9035 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
9036 case X86::ATOMUMAX16:
9037 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
9038
9039 case X86::ATOMAND8:
9040 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
9041 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009042 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009043 X86::NOT8r, X86::AL,
9044 X86::GR8RegisterClass);
9045 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00009046 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009047 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009048 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009049 X86::NOT8r, X86::AL,
9050 X86::GR8RegisterClass);
9051 case X86::ATOMXOR8:
9052 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
9053 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009054 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009055 X86::NOT8r, X86::AL,
9056 X86::GR8RegisterClass);
9057 case X86::ATOMNAND8:
9058 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
9059 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009060 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009061 X86::NOT8r, X86::AL,
9062 X86::GR8RegisterClass, true);
9063 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009064 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00009065 case X86::ATOMAND64:
9066 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00009067 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009068 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00009069 X86::NOT64r, X86::RAX,
9070 X86::GR64RegisterClass);
9071 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00009072 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
9073 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009074 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00009075 X86::NOT64r, X86::RAX,
9076 X86::GR64RegisterClass);
9077 case X86::ATOMXOR64:
9078 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00009079 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009080 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00009081 X86::NOT64r, X86::RAX,
9082 X86::GR64RegisterClass);
9083 case X86::ATOMNAND64:
9084 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
9085 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009086 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00009087 X86::NOT64r, X86::RAX,
9088 X86::GR64RegisterClass, true);
9089 case X86::ATOMMIN64:
9090 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
9091 case X86::ATOMMAX64:
9092 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
9093 case X86::ATOMUMIN64:
9094 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
9095 case X86::ATOMUMAX64:
9096 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009097
9098 // This group does 64-bit operations on a 32-bit host.
9099 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009100 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009101 X86::AND32rr, X86::AND32rr,
9102 X86::AND32ri, X86::AND32ri,
9103 false);
9104 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009105 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009106 X86::OR32rr, X86::OR32rr,
9107 X86::OR32ri, X86::OR32ri,
9108 false);
9109 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009110 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009111 X86::XOR32rr, X86::XOR32rr,
9112 X86::XOR32ri, X86::XOR32ri,
9113 false);
9114 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009115 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009116 X86::AND32rr, X86::AND32rr,
9117 X86::AND32ri, X86::AND32ri,
9118 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009119 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009120 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009121 X86::ADD32rr, X86::ADC32rr,
9122 X86::ADD32ri, X86::ADC32ri,
9123 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009124 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009125 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009126 X86::SUB32rr, X86::SBB32rr,
9127 X86::SUB32ri, X86::SBB32ri,
9128 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00009129 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009130 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00009131 X86::MOV32rr, X86::MOV32rr,
9132 X86::MOV32ri, X86::MOV32ri,
9133 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009134 case X86::VASTART_SAVE_XMM_REGS:
9135 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00009136 }
9137}
9138
9139//===----------------------------------------------------------------------===//
9140// X86 Optimization Hooks
9141//===----------------------------------------------------------------------===//
9142
Dan Gohman475871a2008-07-27 21:46:04 +00009143void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00009144 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00009145 APInt &KnownZero,
9146 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00009147 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00009148 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009149 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00009150 assert((Opc >= ISD::BUILTIN_OP_END ||
9151 Opc == ISD::INTRINSIC_WO_CHAIN ||
9152 Opc == ISD::INTRINSIC_W_CHAIN ||
9153 Opc == ISD::INTRINSIC_VOID) &&
9154 "Should use MaskedValueIsZero if you don't know whether Op"
9155 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009156
Dan Gohmanf4f92f52008-02-13 23:07:24 +00009157 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009158 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00009159 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00009160 case X86ISD::ADD:
9161 case X86ISD::SUB:
9162 case X86ISD::SMUL:
9163 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00009164 case X86ISD::INC:
9165 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00009166 case X86ISD::OR:
9167 case X86ISD::XOR:
9168 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00009169 // These nodes' second result is a boolean.
9170 if (Op.getResNo() == 0)
9171 break;
9172 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009173 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00009174 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
9175 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00009176 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009177 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009178}
Chris Lattner259e97c2006-01-31 19:43:35 +00009179
Evan Cheng206ee9d2006-07-07 08:33:52 +00009180/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00009181/// node is a GlobalAddress + offset.
9182bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +00009183 const GlobalValue* &GA,
9184 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +00009185 if (N->getOpcode() == X86ISD::Wrapper) {
9186 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009187 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00009188 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009189 return true;
9190 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00009191 }
Evan Chengad4196b2008-05-12 19:56:52 +00009192 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009193}
9194
Evan Cheng206ee9d2006-07-07 08:33:52 +00009195/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
9196/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
9197/// if the load addresses are consecutive, non-overlapping, and in the right
Nate Begemanfdea31a2010-03-24 20:49:50 +00009198/// order.
Dan Gohman475871a2008-07-27 21:46:04 +00009199static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00009200 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00009201 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00009202 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00009203 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
Mon P Wang1e955802009-04-03 02:43:30 +00009204
Eli Friedman7a5e5552009-06-07 06:52:44 +00009205 if (VT.getSizeInBits() != 128)
9206 return SDValue();
9207
Nate Begemanfdea31a2010-03-24 20:49:50 +00009208 SmallVector<SDValue, 16> Elts;
9209 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
9210 Elts.push_back(DAG.getShuffleScalarElt(SVN, i));
9211
9212 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009213}
Evan Chengd880b972008-05-09 21:53:03 +00009214
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009215/// PerformShuffleCombine - Detect vector gather/scatter index generation
9216/// and convert it from being a bunch of shuffles and extracts to a simple
9217/// store and scalar loads to extract the elements.
9218static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
9219 const TargetLowering &TLI) {
9220 SDValue InputVector = N->getOperand(0);
9221
9222 // Only operate on vectors of 4 elements, where the alternative shuffling
9223 // gets to be more expensive.
9224 if (InputVector.getValueType() != MVT::v4i32)
9225 return SDValue();
9226
9227 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
9228 // single use which is a sign-extend or zero-extend, and all elements are
9229 // used.
9230 SmallVector<SDNode *, 4> Uses;
9231 unsigned ExtractedElements = 0;
9232 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
9233 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
9234 if (UI.getUse().getResNo() != InputVector.getResNo())
9235 return SDValue();
9236
9237 SDNode *Extract = *UI;
9238 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
9239 return SDValue();
9240
9241 if (Extract->getValueType(0) != MVT::i32)
9242 return SDValue();
9243 if (!Extract->hasOneUse())
9244 return SDValue();
9245 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
9246 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
9247 return SDValue();
9248 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
9249 return SDValue();
9250
9251 // Record which element was extracted.
9252 ExtractedElements |=
9253 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
9254
9255 Uses.push_back(Extract);
9256 }
9257
9258 // If not all the elements were used, this may not be worthwhile.
9259 if (ExtractedElements != 15)
9260 return SDValue();
9261
9262 // Ok, we've now decided to do the transformation.
9263 DebugLoc dl = InputVector.getDebugLoc();
9264
9265 // Store the value to a temporary stack slot.
9266 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Eric Christopher90eb4022010-07-22 00:26:08 +00009267 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr, NULL,
9268 0, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009269
9270 // Replace each use (extract) with a load of the appropriate element.
9271 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
9272 UE = Uses.end(); UI != UE; ++UI) {
9273 SDNode *Extract = *UI;
9274
9275 // Compute the element's address.
9276 SDValue Idx = Extract->getOperand(1);
9277 unsigned EltSize =
9278 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
9279 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
9280 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
9281
Eric Christopher90eb4022010-07-22 00:26:08 +00009282 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(),
9283 OffsetVal, StackPtr);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009284
9285 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +00009286 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
9287 ScalarAddr, NULL, 0, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009288
9289 // Replace the exact with the load.
9290 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
9291 }
9292
9293 // The replacement was made in place; don't return anything.
9294 return SDValue();
9295}
9296
Chris Lattner83e6c992006-10-04 06:57:07 +00009297/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009298static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00009299 const X86Subtarget *Subtarget) {
9300 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00009301 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00009302 // Get the LHS/RHS of the select.
9303 SDValue LHS = N->getOperand(1);
9304 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009305
Dan Gohman670e5392009-09-21 18:03:22 +00009306 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +00009307 // instructions match the semantics of the common C idiom x<y?x:y but not
9308 // x<=y?x:y, because of how they handle negative zero (which can be
9309 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +00009310 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00009311 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00009312 Cond.getOpcode() == ISD::SETCC) {
9313 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009314
Chris Lattner47b4ce82009-03-11 05:48:52 +00009315 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00009316 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +00009317 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
9318 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009319 switch (CC) {
9320 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009321 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009322 // Converting this to a min would handle NaNs incorrectly, and swapping
9323 // the operands would cause it to handle comparisons between positive
9324 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +00009325 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +00009326 if (!UnsafeFPMath &&
9327 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9328 break;
9329 std::swap(LHS, RHS);
9330 }
Dan Gohman670e5392009-09-21 18:03:22 +00009331 Opcode = X86ISD::FMIN;
9332 break;
9333 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009334 // Converting this to a min would handle comparisons between positive
9335 // and negative zero incorrectly.
9336 if (!UnsafeFPMath &&
9337 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
9338 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009339 Opcode = X86ISD::FMIN;
9340 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009341 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009342 // Converting this to a min would handle both negative zeros and NaNs
9343 // incorrectly, but we can swap the operands to fix both.
9344 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009345 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009346 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009347 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009348 Opcode = X86ISD::FMIN;
9349 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009350
Dan Gohman670e5392009-09-21 18:03:22 +00009351 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009352 // Converting this to a max would handle comparisons between positive
9353 // and negative zero incorrectly.
9354 if (!UnsafeFPMath &&
9355 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
9356 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009357 Opcode = X86ISD::FMAX;
9358 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009359 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009360 // Converting this to a max would handle NaNs incorrectly, and swapping
9361 // the operands would cause it to handle comparisons between positive
9362 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +00009363 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +00009364 if (!UnsafeFPMath &&
9365 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9366 break;
9367 std::swap(LHS, RHS);
9368 }
Dan Gohman670e5392009-09-21 18:03:22 +00009369 Opcode = X86ISD::FMAX;
9370 break;
9371 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009372 // Converting this to a max would handle both negative zeros and NaNs
9373 // incorrectly, but we can swap the operands to fix both.
9374 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009375 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009376 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009377 case ISD::SETGE:
9378 Opcode = X86ISD::FMAX;
9379 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00009380 }
Dan Gohman670e5392009-09-21 18:03:22 +00009381 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +00009382 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
9383 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009384 switch (CC) {
9385 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009386 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009387 // Converting this to a min would handle comparisons between positive
9388 // and negative zero incorrectly, and swapping the operands would
9389 // cause it to handle NaNs incorrectly.
9390 if (!UnsafeFPMath &&
9391 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +00009392 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +00009393 break;
9394 std::swap(LHS, RHS);
9395 }
Dan Gohman670e5392009-09-21 18:03:22 +00009396 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00009397 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009398 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009399 // Converting this to a min would handle NaNs incorrectly.
9400 if (!UnsafeFPMath &&
9401 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9402 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009403 Opcode = X86ISD::FMIN;
9404 break;
9405 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009406 // Converting this to a min would handle both negative zeros and NaNs
9407 // incorrectly, but we can swap the operands to fix both.
9408 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009409 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009410 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009411 case ISD::SETGE:
9412 Opcode = X86ISD::FMIN;
9413 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009414
Dan Gohman670e5392009-09-21 18:03:22 +00009415 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009416 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +00009417 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +00009418 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009419 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00009420 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009421 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009422 // Converting this to a max would handle comparisons between positive
9423 // and negative zero incorrectly, and swapping the operands would
9424 // cause it to handle NaNs incorrectly.
9425 if (!UnsafeFPMath &&
9426 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +00009427 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +00009428 break;
9429 std::swap(LHS, RHS);
9430 }
Dan Gohman670e5392009-09-21 18:03:22 +00009431 Opcode = X86ISD::FMAX;
9432 break;
9433 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009434 // Converting this to a max would handle both negative zeros and NaNs
9435 // incorrectly, but we can swap the operands to fix both.
9436 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009437 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009438 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009439 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009440 Opcode = X86ISD::FMAX;
9441 break;
9442 }
Chris Lattner83e6c992006-10-04 06:57:07 +00009443 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009444
Chris Lattner47b4ce82009-03-11 05:48:52 +00009445 if (Opcode)
9446 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00009447 }
Eric Christopherfd179292009-08-27 18:07:15 +00009448
Chris Lattnerd1980a52009-03-12 06:52:53 +00009449 // If this is a select between two integer constants, try to do some
9450 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00009451 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
9452 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00009453 // Don't do this for crazy integer types.
9454 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
9455 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00009456 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009457 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00009458
Chris Lattnercee56e72009-03-13 05:53:31 +00009459 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00009460 // Efficiently invertible.
9461 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
9462 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
9463 isa<ConstantSDNode>(Cond.getOperand(1))))) {
9464 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00009465 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009466 }
Eric Christopherfd179292009-08-27 18:07:15 +00009467
Chris Lattnerd1980a52009-03-12 06:52:53 +00009468 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009469 if (FalseC->getAPIntValue() == 0 &&
9470 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00009471 if (NeedsCondInvert) // Invert the condition if needed.
9472 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9473 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009474
Chris Lattnerd1980a52009-03-12 06:52:53 +00009475 // Zero extend the condition if needed.
9476 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009477
Chris Lattnercee56e72009-03-13 05:53:31 +00009478 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00009479 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009480 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009481 }
Eric Christopherfd179292009-08-27 18:07:15 +00009482
Chris Lattner97a29a52009-03-13 05:22:11 +00009483 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00009484 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00009485 if (NeedsCondInvert) // Invert the condition if needed.
9486 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9487 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009488
Chris Lattner97a29a52009-03-13 05:22:11 +00009489 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009490 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9491 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009492 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00009493 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00009494 }
Eric Christopherfd179292009-08-27 18:07:15 +00009495
Chris Lattnercee56e72009-03-13 05:53:31 +00009496 // Optimize cases that will turn into an LEA instruction. This requires
9497 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009498 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009499 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009500 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009501
Chris Lattnercee56e72009-03-13 05:53:31 +00009502 bool isFastMultiplier = false;
9503 if (Diff < 10) {
9504 switch ((unsigned char)Diff) {
9505 default: break;
9506 case 1: // result = add base, cond
9507 case 2: // result = lea base( , cond*2)
9508 case 3: // result = lea base(cond, cond*2)
9509 case 4: // result = lea base( , cond*4)
9510 case 5: // result = lea base(cond, cond*4)
9511 case 8: // result = lea base( , cond*8)
9512 case 9: // result = lea base(cond, cond*8)
9513 isFastMultiplier = true;
9514 break;
9515 }
9516 }
Eric Christopherfd179292009-08-27 18:07:15 +00009517
Chris Lattnercee56e72009-03-13 05:53:31 +00009518 if (isFastMultiplier) {
9519 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9520 if (NeedsCondInvert) // Invert the condition if needed.
9521 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9522 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009523
Chris Lattnercee56e72009-03-13 05:53:31 +00009524 // Zero extend the condition if needed.
9525 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9526 Cond);
9527 // Scale the condition by the difference.
9528 if (Diff != 1)
9529 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9530 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009531
Chris Lattnercee56e72009-03-13 05:53:31 +00009532 // Add the base if non-zero.
9533 if (FalseC->getAPIntValue() != 0)
9534 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9535 SDValue(FalseC, 0));
9536 return Cond;
9537 }
Eric Christopherfd179292009-08-27 18:07:15 +00009538 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009539 }
9540 }
Eric Christopherfd179292009-08-27 18:07:15 +00009541
Dan Gohman475871a2008-07-27 21:46:04 +00009542 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00009543}
9544
Chris Lattnerd1980a52009-03-12 06:52:53 +00009545/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
9546static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
9547 TargetLowering::DAGCombinerInfo &DCI) {
9548 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00009549
Chris Lattnerd1980a52009-03-12 06:52:53 +00009550 // If the flag operand isn't dead, don't touch this CMOV.
9551 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
9552 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009553
Chris Lattnerd1980a52009-03-12 06:52:53 +00009554 // If this is a select between two integer constants, try to do some
9555 // optimizations. Note that the operands are ordered the opposite of SELECT
9556 // operands.
9557 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
9558 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
9559 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
9560 // larger than FalseC (the false value).
9561 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009562
Chris Lattnerd1980a52009-03-12 06:52:53 +00009563 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
9564 CC = X86::GetOppositeBranchCondition(CC);
9565 std::swap(TrueC, FalseC);
9566 }
Eric Christopherfd179292009-08-27 18:07:15 +00009567
Chris Lattnerd1980a52009-03-12 06:52:53 +00009568 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009569 // This is efficient for any integer data type (including i8/i16) and
9570 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009571 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
9572 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009573 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9574 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009575
Chris Lattnerd1980a52009-03-12 06:52:53 +00009576 // Zero extend the condition if needed.
9577 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009578
Chris Lattnerd1980a52009-03-12 06:52:53 +00009579 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
9580 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009581 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009582 if (N->getNumValues() == 2) // Dead flag value?
9583 return DCI.CombineTo(N, Cond, SDValue());
9584 return Cond;
9585 }
Eric Christopherfd179292009-08-27 18:07:15 +00009586
Chris Lattnercee56e72009-03-13 05:53:31 +00009587 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
9588 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00009589 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
9590 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009591 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9592 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009593
Chris Lattner97a29a52009-03-13 05:22:11 +00009594 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009595 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9596 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009597 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9598 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00009599
Chris Lattner97a29a52009-03-13 05:22:11 +00009600 if (N->getNumValues() == 2) // Dead flag value?
9601 return DCI.CombineTo(N, Cond, SDValue());
9602 return Cond;
9603 }
Eric Christopherfd179292009-08-27 18:07:15 +00009604
Chris Lattnercee56e72009-03-13 05:53:31 +00009605 // Optimize cases that will turn into an LEA instruction. This requires
9606 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009607 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009608 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009609 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009610
Chris Lattnercee56e72009-03-13 05:53:31 +00009611 bool isFastMultiplier = false;
9612 if (Diff < 10) {
9613 switch ((unsigned char)Diff) {
9614 default: break;
9615 case 1: // result = add base, cond
9616 case 2: // result = lea base( , cond*2)
9617 case 3: // result = lea base(cond, cond*2)
9618 case 4: // result = lea base( , cond*4)
9619 case 5: // result = lea base(cond, cond*4)
9620 case 8: // result = lea base( , cond*8)
9621 case 9: // result = lea base(cond, cond*8)
9622 isFastMultiplier = true;
9623 break;
9624 }
9625 }
Eric Christopherfd179292009-08-27 18:07:15 +00009626
Chris Lattnercee56e72009-03-13 05:53:31 +00009627 if (isFastMultiplier) {
9628 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9629 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009630 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9631 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00009632 // Zero extend the condition if needed.
9633 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9634 Cond);
9635 // Scale the condition by the difference.
9636 if (Diff != 1)
9637 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9638 DAG.getConstant(Diff, Cond.getValueType()));
9639
9640 // Add the base if non-zero.
9641 if (FalseC->getAPIntValue() != 0)
9642 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9643 SDValue(FalseC, 0));
9644 if (N->getNumValues() == 2) // Dead flag value?
9645 return DCI.CombineTo(N, Cond, SDValue());
9646 return Cond;
9647 }
Eric Christopherfd179292009-08-27 18:07:15 +00009648 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009649 }
9650 }
9651 return SDValue();
9652}
9653
9654
Evan Cheng0b0cd912009-03-28 05:57:29 +00009655/// PerformMulCombine - Optimize a single multiply with constant into two
9656/// in order to implement it with two cheaper instructions, e.g.
9657/// LEA + SHL, LEA + LEA.
9658static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
9659 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +00009660 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9661 return SDValue();
9662
Owen Andersone50ed302009-08-10 22:56:29 +00009663 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009664 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00009665 return SDValue();
9666
9667 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
9668 if (!C)
9669 return SDValue();
9670 uint64_t MulAmt = C->getZExtValue();
9671 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
9672 return SDValue();
9673
9674 uint64_t MulAmt1 = 0;
9675 uint64_t MulAmt2 = 0;
9676 if ((MulAmt % 9) == 0) {
9677 MulAmt1 = 9;
9678 MulAmt2 = MulAmt / 9;
9679 } else if ((MulAmt % 5) == 0) {
9680 MulAmt1 = 5;
9681 MulAmt2 = MulAmt / 5;
9682 } else if ((MulAmt % 3) == 0) {
9683 MulAmt1 = 3;
9684 MulAmt2 = MulAmt / 3;
9685 }
9686 if (MulAmt2 &&
9687 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
9688 DebugLoc DL = N->getDebugLoc();
9689
9690 if (isPowerOf2_64(MulAmt2) &&
9691 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
9692 // If second multiplifer is pow2, issue it first. We want the multiply by
9693 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
9694 // is an add.
9695 std::swap(MulAmt1, MulAmt2);
9696
9697 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00009698 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009699 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00009700 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00009701 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009702 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00009703 DAG.getConstant(MulAmt1, VT));
9704
Eric Christopherfd179292009-08-27 18:07:15 +00009705 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009706 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00009707 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00009708 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009709 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00009710 DAG.getConstant(MulAmt2, VT));
9711
9712 // Do not add new nodes to DAG combiner worklist.
9713 DCI.CombineTo(N, NewMul, false);
9714 }
9715 return SDValue();
9716}
9717
Evan Chengad9c0a32009-12-15 00:53:42 +00009718static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
9719 SDValue N0 = N->getOperand(0);
9720 SDValue N1 = N->getOperand(1);
9721 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
9722 EVT VT = N0.getValueType();
9723
9724 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
9725 // since the result of setcc_c is all zero's or all ones.
9726 if (N1C && N0.getOpcode() == ISD::AND &&
9727 N0.getOperand(1).getOpcode() == ISD::Constant) {
9728 SDValue N00 = N0.getOperand(0);
9729 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
9730 ((N00.getOpcode() == ISD::ANY_EXTEND ||
9731 N00.getOpcode() == ISD::ZERO_EXTEND) &&
9732 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
9733 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
9734 APInt ShAmt = N1C->getAPIntValue();
9735 Mask = Mask.shl(ShAmt);
9736 if (Mask != 0)
9737 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
9738 N00, DAG.getConstant(Mask, VT));
9739 }
9740 }
9741
9742 return SDValue();
9743}
Evan Cheng0b0cd912009-03-28 05:57:29 +00009744
Nate Begeman740ab032009-01-26 00:52:55 +00009745/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
9746/// when possible.
9747static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
9748 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +00009749 EVT VT = N->getValueType(0);
9750 if (!VT.isVector() && VT.isInteger() &&
9751 N->getOpcode() == ISD::SHL)
9752 return PerformSHLCombine(N, DAG);
9753
Nate Begeman740ab032009-01-26 00:52:55 +00009754 // On X86 with SSE2 support, we can transform this to a vector shift if
9755 // all elements are shifted by the same amount. We can't do this in legalize
9756 // because the a constant vector is typically transformed to a constant pool
9757 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009758 if (!Subtarget->hasSSE2())
9759 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009760
Owen Anderson825b72b2009-08-11 20:47:22 +00009761 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009762 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009763
Mon P Wang3becd092009-01-28 08:12:05 +00009764 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00009765 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00009766 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00009767 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00009768 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
9769 unsigned NumElts = VT.getVectorNumElements();
9770 unsigned i = 0;
9771 for (; i != NumElts; ++i) {
9772 SDValue Arg = ShAmtOp.getOperand(i);
9773 if (Arg.getOpcode() == ISD::UNDEF) continue;
9774 BaseShAmt = Arg;
9775 break;
9776 }
9777 for (; i != NumElts; ++i) {
9778 SDValue Arg = ShAmtOp.getOperand(i);
9779 if (Arg.getOpcode() == ISD::UNDEF) continue;
9780 if (Arg != BaseShAmt) {
9781 return SDValue();
9782 }
9783 }
9784 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00009785 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00009786 SDValue InVec = ShAmtOp.getOperand(0);
9787 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
9788 unsigned NumElts = InVec.getValueType().getVectorNumElements();
9789 unsigned i = 0;
9790 for (; i != NumElts; ++i) {
9791 SDValue Arg = InVec.getOperand(i);
9792 if (Arg.getOpcode() == ISD::UNDEF) continue;
9793 BaseShAmt = Arg;
9794 break;
9795 }
9796 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
9797 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +00009798 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +00009799 if (C->getZExtValue() == SplatIdx)
9800 BaseShAmt = InVec.getOperand(1);
9801 }
9802 }
9803 if (BaseShAmt.getNode() == 0)
9804 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
9805 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00009806 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009807 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00009808
Mon P Wangefa42202009-09-03 19:56:25 +00009809 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00009810 if (EltVT.bitsGT(MVT::i32))
9811 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
9812 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00009813 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00009814
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009815 // The shift amount is identical so we can do a vector shift.
9816 SDValue ValOp = N->getOperand(0);
9817 switch (N->getOpcode()) {
9818 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009819 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009820 break;
9821 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009822 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009823 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009824 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009825 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009826 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009827 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009828 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009829 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009830 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009831 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009832 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009833 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009834 break;
9835 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00009836 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009837 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009838 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009839 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009840 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009841 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009842 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009843 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009844 break;
9845 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009846 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009847 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009848 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009849 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009850 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009851 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009852 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009853 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009854 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009855 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009856 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009857 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009858 break;
Nate Begeman740ab032009-01-26 00:52:55 +00009859 }
9860 return SDValue();
9861}
9862
Evan Cheng760d1942010-01-04 21:22:48 +00009863static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +00009864 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +00009865 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +00009866 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +00009867 return SDValue();
9868
Evan Cheng760d1942010-01-04 21:22:48 +00009869 EVT VT = N->getValueType(0);
Evan Cheng8b1190a2010-04-28 01:18:01 +00009870 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
Evan Cheng760d1942010-01-04 21:22:48 +00009871 return SDValue();
9872
9873 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
9874 SDValue N0 = N->getOperand(0);
9875 SDValue N1 = N->getOperand(1);
9876 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
9877 std::swap(N0, N1);
9878 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
9879 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +00009880 if (!N0.hasOneUse() || !N1.hasOneUse())
9881 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +00009882
9883 SDValue ShAmt0 = N0.getOperand(1);
9884 if (ShAmt0.getValueType() != MVT::i8)
9885 return SDValue();
9886 SDValue ShAmt1 = N1.getOperand(1);
9887 if (ShAmt1.getValueType() != MVT::i8)
9888 return SDValue();
9889 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
9890 ShAmt0 = ShAmt0.getOperand(0);
9891 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
9892 ShAmt1 = ShAmt1.getOperand(0);
9893
9894 DebugLoc DL = N->getDebugLoc();
9895 unsigned Opc = X86ISD::SHLD;
9896 SDValue Op0 = N0.getOperand(0);
9897 SDValue Op1 = N1.getOperand(0);
9898 if (ShAmt0.getOpcode() == ISD::SUB) {
9899 Opc = X86ISD::SHRD;
9900 std::swap(Op0, Op1);
9901 std::swap(ShAmt0, ShAmt1);
9902 }
9903
Evan Cheng8b1190a2010-04-28 01:18:01 +00009904 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +00009905 if (ShAmt1.getOpcode() == ISD::SUB) {
9906 SDValue Sum = ShAmt1.getOperand(0);
9907 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +00009908 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
9909 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
9910 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
9911 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +00009912 return DAG.getNode(Opc, DL, VT,
9913 Op0, Op1,
9914 DAG.getNode(ISD::TRUNCATE, DL,
9915 MVT::i8, ShAmt0));
9916 }
9917 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
9918 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
9919 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +00009920 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +00009921 return DAG.getNode(Opc, DL, VT,
9922 N0.getOperand(0), N1.getOperand(0),
9923 DAG.getNode(ISD::TRUNCATE, DL,
9924 MVT::i8, ShAmt0));
9925 }
9926
9927 return SDValue();
9928}
9929
Chris Lattner149a4e52008-02-22 02:09:43 +00009930/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009931static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00009932 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00009933 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
9934 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00009935 // A preferable solution to the general problem is to figure out the right
9936 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00009937
9938 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00009939 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00009940 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00009941 if (VT.getSizeInBits() != 64)
9942 return SDValue();
9943
Devang Patel578efa92009-06-05 21:57:13 +00009944 const Function *F = DAG.getMachineFunction().getFunction();
9945 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00009946 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00009947 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00009948 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00009949 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00009950 isa<LoadSDNode>(St->getValue()) &&
9951 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
9952 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009953 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009954 LoadSDNode *Ld = 0;
9955 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00009956 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00009957 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009958 // Must be a store of a load. We currently handle two cases: the load
9959 // is a direct child, and it's under an intervening TokenFactor. It is
9960 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00009961 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00009962 Ld = cast<LoadSDNode>(St->getChain());
9963 else if (St->getValue().hasOneUse() &&
9964 ChainVal->getOpcode() == ISD::TokenFactor) {
9965 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009966 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00009967 TokenFactorIndex = i;
9968 Ld = cast<LoadSDNode>(St->getValue());
9969 } else
9970 Ops.push_back(ChainVal->getOperand(i));
9971 }
9972 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00009973
Evan Cheng536e6672009-03-12 05:59:15 +00009974 if (!Ld || !ISD::isNormalLoad(Ld))
9975 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009976
Evan Cheng536e6672009-03-12 05:59:15 +00009977 // If this is not the MMX case, i.e. we are just turning i64 load/store
9978 // into f64 load/store, avoid the transformation if there are multiple
9979 // uses of the loaded value.
9980 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
9981 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009982
Evan Cheng536e6672009-03-12 05:59:15 +00009983 DebugLoc LdDL = Ld->getDebugLoc();
9984 DebugLoc StDL = N->getDebugLoc();
9985 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
9986 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
9987 // pair instead.
9988 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009989 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00009990 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
9991 Ld->getBasePtr(), Ld->getSrcValue(),
9992 Ld->getSrcValueOffset(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009993 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009994 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00009995 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00009996 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00009997 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00009998 Ops.size());
9999 }
Evan Cheng536e6672009-03-12 05:59:15 +000010000 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +000010001 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +000010002 St->isVolatile(), St->isNonTemporal(),
10003 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000010004 }
Evan Cheng536e6672009-03-12 05:59:15 +000010005
10006 // Otherwise, lower to two pairs of 32-bit loads / stores.
10007 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000010008 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
10009 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000010010
Owen Anderson825b72b2009-08-11 20:47:22 +000010011 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +000010012 Ld->getSrcValue(), Ld->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +000010013 Ld->isVolatile(), Ld->isNonTemporal(),
10014 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000010015 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +000010016 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
David Greene67c9d422010-02-15 16:53:33 +000010017 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000010018 MinAlign(Ld->getAlignment(), 4));
10019
10020 SDValue NewChain = LoLd.getValue(1);
10021 if (TokenFactorIndex != -1) {
10022 Ops.push_back(LoLd);
10023 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000010024 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000010025 Ops.size());
10026 }
10027
10028 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000010029 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
10030 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000010031
10032 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
10033 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +000010034 St->isVolatile(), St->isNonTemporal(),
10035 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000010036 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
10037 St->getSrcValue(),
10038 St->getSrcValueOffset() + 4,
10039 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000010040 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000010041 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000010042 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000010043 }
Dan Gohman475871a2008-07-27 21:46:04 +000010044 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000010045}
10046
Chris Lattner6cf73262008-01-25 06:14:17 +000010047/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
10048/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000010049static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000010050 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
10051 // F[X]OR(0.0, x) -> x
10052 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000010053 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
10054 if (C->getValueAPF().isPosZero())
10055 return N->getOperand(1);
10056 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
10057 if (C->getValueAPF().isPosZero())
10058 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000010059 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000010060}
10061
10062/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000010063static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000010064 // FAND(0.0, x) -> 0.0
10065 // FAND(x, 0.0) -> 0.0
10066 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
10067 if (C->getValueAPF().isPosZero())
10068 return N->getOperand(0);
10069 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
10070 if (C->getValueAPF().isPosZero())
10071 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000010072 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000010073}
10074
Dan Gohmane5af2d32009-01-29 01:59:02 +000010075static SDValue PerformBTCombine(SDNode *N,
10076 SelectionDAG &DAG,
10077 TargetLowering::DAGCombinerInfo &DCI) {
10078 // BT ignores high bits in the bit index operand.
10079 SDValue Op1 = N->getOperand(1);
10080 if (Op1.hasOneUse()) {
10081 unsigned BitWidth = Op1.getValueSizeInBits();
10082 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
10083 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000010084 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
10085 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000010086 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000010087 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
10088 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
10089 DCI.CommitTargetLoweringOpt(TLO);
10090 }
10091 return SDValue();
10092}
Chris Lattner83e6c992006-10-04 06:57:07 +000010093
Eli Friedman7a5e5552009-06-07 06:52:44 +000010094static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
10095 SDValue Op = N->getOperand(0);
10096 if (Op.getOpcode() == ISD::BIT_CONVERT)
10097 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000010098 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000010099 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000010100 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000010101 OpVT.getVectorElementType().getSizeInBits()) {
10102 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
10103 }
10104 return SDValue();
10105}
10106
Evan Cheng2e489c42009-12-16 00:53:11 +000010107static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
10108 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
10109 // (and (i32 x86isd::setcc_carry), 1)
10110 // This eliminates the zext. This transformation is necessary because
10111 // ISD::SETCC is always legalized to i8.
10112 DebugLoc dl = N->getDebugLoc();
10113 SDValue N0 = N->getOperand(0);
10114 EVT VT = N->getValueType(0);
10115 if (N0.getOpcode() == ISD::AND &&
10116 N0.hasOneUse() &&
10117 N0.getOperand(0).hasOneUse()) {
10118 SDValue N00 = N0.getOperand(0);
10119 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
10120 return SDValue();
10121 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
10122 if (!C || C->getZExtValue() != 1)
10123 return SDValue();
10124 return DAG.getNode(ISD::AND, dl, VT,
10125 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
10126 N00.getOperand(0), N00.getOperand(1)),
10127 DAG.getConstant(1, VT));
10128 }
10129
10130 return SDValue();
10131}
10132
Dan Gohman475871a2008-07-27 21:46:04 +000010133SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000010134 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000010135 SelectionDAG &DAG = DCI.DAG;
10136 switch (N->getOpcode()) {
10137 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +000010138 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010139 case ISD::EXTRACT_VECTOR_ELT:
10140 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +000010141 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000010142 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000010143 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000010144 case ISD::SHL:
10145 case ISD::SRA:
10146 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000010147 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000010148 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000010149 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000010150 case X86ISD::FOR: return PerformFORCombine(N, DAG);
10151 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000010152 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000010153 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +000010154 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +000010155 }
10156
Dan Gohman475871a2008-07-27 21:46:04 +000010157 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000010158}
10159
Evan Chenge5b51ac2010-04-17 06:13:15 +000010160/// isTypeDesirableForOp - Return true if the target has native support for
10161/// the specified value type and it is 'desirable' to use the type for the
10162/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
10163/// instruction encodings are longer and some i16 instructions are slow.
10164bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
10165 if (!isTypeLegal(VT))
10166 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000010167 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000010168 return true;
10169
10170 switch (Opc) {
10171 default:
10172 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000010173 case ISD::LOAD:
10174 case ISD::SIGN_EXTEND:
10175 case ISD::ZERO_EXTEND:
10176 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000010177 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000010178 case ISD::SRL:
10179 case ISD::SUB:
10180 case ISD::ADD:
10181 case ISD::MUL:
10182 case ISD::AND:
10183 case ISD::OR:
10184 case ISD::XOR:
10185 return false;
10186 }
10187}
10188
Evan Chengc82c20b2010-04-24 04:44:57 +000010189static bool MayFoldLoad(SDValue Op) {
10190 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
10191}
10192
10193static bool MayFoldIntoStore(SDValue Op) {
10194 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
10195}
10196
Evan Chenge5b51ac2010-04-17 06:13:15 +000010197/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000010198/// beneficial for dag combiner to promote the specified node. If true, it
10199/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000010200bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000010201 EVT VT = Op.getValueType();
10202 if (VT != MVT::i16)
10203 return false;
10204
Evan Cheng4c26e932010-04-19 19:29:22 +000010205 bool Promote = false;
10206 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010207 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000010208 default: break;
10209 case ISD::LOAD: {
10210 LoadSDNode *LD = cast<LoadSDNode>(Op);
10211 // If the non-extending load has a single use and it's not live out, then it
10212 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000010213 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
10214 Op.hasOneUse()*/) {
10215 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
10216 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
10217 // The only case where we'd want to promote LOAD (rather then it being
10218 // promoted as an operand is when it's only use is liveout.
10219 if (UI->getOpcode() != ISD::CopyToReg)
10220 return false;
10221 }
10222 }
Evan Cheng4c26e932010-04-19 19:29:22 +000010223 Promote = true;
10224 break;
10225 }
10226 case ISD::SIGN_EXTEND:
10227 case ISD::ZERO_EXTEND:
10228 case ISD::ANY_EXTEND:
10229 Promote = true;
10230 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000010231 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000010232 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000010233 SDValue N0 = Op.getOperand(0);
10234 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000010235 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000010236 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000010237 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000010238 break;
10239 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000010240 case ISD::ADD:
10241 case ISD::MUL:
10242 case ISD::AND:
10243 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000010244 case ISD::XOR:
10245 Commute = true;
10246 // fallthrough
10247 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000010248 SDValue N0 = Op.getOperand(0);
10249 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000010250 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010251 return false;
10252 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000010253 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010254 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000010255 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010256 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000010257 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010258 }
10259 }
10260
10261 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000010262 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010263}
10264
Evan Cheng60c07e12006-07-05 22:17:51 +000010265//===----------------------------------------------------------------------===//
10266// X86 Inline Assembly Support
10267//===----------------------------------------------------------------------===//
10268
Chris Lattnerb8105652009-07-20 17:51:36 +000010269static bool LowerToBSwap(CallInst *CI) {
10270 // FIXME: this should verify that we are targetting a 486 or better. If not,
10271 // we will turn this bswap into something that will be lowered to logical ops
10272 // instead of emitting the bswap asm. For now, we don't support 486 or lower
10273 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +000010274
Chris Lattnerb8105652009-07-20 17:51:36 +000010275 // Verify this is a simple bswap.
Gabor Greife1c2b9c2010-06-30 13:03:37 +000010276 if (CI->getNumArgOperands() != 1 ||
Gabor Greif1cfe44a2010-06-26 11:51:52 +000010277 CI->getType() != CI->getArgOperand(0)->getType() ||
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010278 !CI->getType()->isIntegerTy())
Chris Lattnerb8105652009-07-20 17:51:36 +000010279 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000010280
Chris Lattnerb8105652009-07-20 17:51:36 +000010281 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
10282 if (!Ty || Ty->getBitWidth() % 16 != 0)
10283 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000010284
Chris Lattnerb8105652009-07-20 17:51:36 +000010285 // Okay, we can do this xform, do so now.
10286 const Type *Tys[] = { Ty };
10287 Module *M = CI->getParent()->getParent()->getParent();
10288 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +000010289
Gabor Greif1cfe44a2010-06-26 11:51:52 +000010290 Value *Op = CI->getArgOperand(0);
Chris Lattnerb8105652009-07-20 17:51:36 +000010291 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +000010292
Chris Lattnerb8105652009-07-20 17:51:36 +000010293 CI->replaceAllUsesWith(Op);
10294 CI->eraseFromParent();
10295 return true;
10296}
10297
10298bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
10299 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
10300 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
10301
10302 std::string AsmStr = IA->getAsmString();
10303
10304 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000010305 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +000010306 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
10307
10308 switch (AsmPieces.size()) {
10309 default: return false;
10310 case 1:
10311 AsmStr = AsmPieces[0];
10312 AsmPieces.clear();
10313 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
10314
10315 // bswap $0
10316 if (AsmPieces.size() == 2 &&
10317 (AsmPieces[0] == "bswap" ||
10318 AsmPieces[0] == "bswapq" ||
10319 AsmPieces[0] == "bswapl") &&
10320 (AsmPieces[1] == "$0" ||
10321 AsmPieces[1] == "${0:q}")) {
10322 // No need to check constraints, nothing other than the equivalent of
10323 // "=r,0" would be valid here.
10324 return LowerToBSwap(CI);
10325 }
10326 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010327 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010328 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000010329 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010330 AsmPieces[1] == "$$8," &&
10331 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000010332 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
10333 AsmPieces.clear();
Benjamin Kramer018cbd52010-03-12 13:54:59 +000010334 const std::string &Constraints = IA->getConstraintString();
10335 SplitString(StringRef(Constraints).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000010336 std::sort(AsmPieces.begin(), AsmPieces.end());
10337 if (AsmPieces.size() == 4 &&
10338 AsmPieces[0] == "~{cc}" &&
10339 AsmPieces[1] == "~{dirflag}" &&
10340 AsmPieces[2] == "~{flags}" &&
10341 AsmPieces[3] == "~{fpsr}") {
10342 return LowerToBSwap(CI);
10343 }
Chris Lattnerb8105652009-07-20 17:51:36 +000010344 }
10345 break;
10346 case 3:
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010347 if (CI->getType()->isIntegerTy(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +000010348 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010349 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
10350 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
10351 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +000010352 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +000010353 SplitString(AsmPieces[0], Words, " \t");
10354 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
10355 Words.clear();
10356 SplitString(AsmPieces[1], Words, " \t");
10357 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
10358 Words.clear();
10359 SplitString(AsmPieces[2], Words, " \t,");
10360 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
10361 Words[2] == "%edx") {
10362 return LowerToBSwap(CI);
10363 }
10364 }
10365 }
10366 }
10367 break;
10368 }
10369 return false;
10370}
10371
10372
10373
Chris Lattnerf4dff842006-07-11 02:54:03 +000010374/// getConstraintType - Given a constraint letter, return the type of
10375/// constraint it is for this target.
10376X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000010377X86TargetLowering::getConstraintType(const std::string &Constraint) const {
10378 if (Constraint.size() == 1) {
10379 switch (Constraint[0]) {
10380 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +000010381 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010382 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +000010383 case 'r':
10384 case 'R':
10385 case 'l':
10386 case 'q':
10387 case 'Q':
10388 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000010389 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +000010390 case 'Y':
10391 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010392 case 'e':
10393 case 'Z':
10394 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000010395 default:
10396 break;
10397 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000010398 }
Chris Lattner4234f572007-03-25 02:14:49 +000010399 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000010400}
10401
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010402/// LowerXConstraint - try to replace an X constraint, which matches anything,
10403/// with another that has more specific requirements based on the type of the
10404/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000010405const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000010406LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000010407 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
10408 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000010409 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010410 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000010411 return "Y";
10412 if (Subtarget->hasSSE1())
10413 return "x";
10414 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010415
Chris Lattner5e764232008-04-26 23:02:14 +000010416 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010417}
10418
Chris Lattner48884cd2007-08-25 00:47:38 +000010419/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
10420/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000010421void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +000010422 char Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000010423 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000010424 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000010425 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000010426
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010427 switch (Constraint) {
10428 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000010429 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000010430 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010431 if (C->getZExtValue() <= 31) {
10432 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010433 break;
10434 }
Devang Patel84f7fd22007-03-17 00:13:28 +000010435 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010436 return;
Evan Cheng364091e2008-09-22 23:57:37 +000010437 case 'J':
10438 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010439 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000010440 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10441 break;
10442 }
10443 }
10444 return;
10445 case 'K':
10446 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010447 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000010448 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10449 break;
10450 }
10451 }
10452 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000010453 case 'N':
10454 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010455 if (C->getZExtValue() <= 255) {
10456 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010457 break;
10458 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000010459 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010460 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010461 case 'e': {
10462 // 32-bit signed value
10463 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000010464 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10465 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010466 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010467 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000010468 break;
10469 }
10470 // FIXME gcc accepts some relocatable values here too, but only in certain
10471 // memory models; it's complicated.
10472 }
10473 return;
10474 }
10475 case 'Z': {
10476 // 32-bit unsigned value
10477 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000010478 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10479 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010480 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10481 break;
10482 }
10483 }
10484 // FIXME gcc accepts some relocatable values here too, but only in certain
10485 // memory models; it's complicated.
10486 return;
10487 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010488 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010489 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000010490 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010491 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010492 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000010493 break;
10494 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010495
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000010496 // In any sort of PIC mode addresses need to be computed at runtime by
10497 // adding in a register or some sort of table lookup. These can't
10498 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000010499 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000010500 return;
10501
Chris Lattnerdc43a882007-05-03 16:52:29 +000010502 // If we are in non-pic codegen mode, we allow the address of a global (with
10503 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000010504 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010505 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000010506
Chris Lattner49921962009-05-08 18:23:14 +000010507 // Match either (GA), (GA+C), (GA+C1+C2), etc.
10508 while (1) {
10509 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
10510 Offset += GA->getOffset();
10511 break;
10512 } else if (Op.getOpcode() == ISD::ADD) {
10513 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10514 Offset += C->getZExtValue();
10515 Op = Op.getOperand(0);
10516 continue;
10517 }
10518 } else if (Op.getOpcode() == ISD::SUB) {
10519 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10520 Offset += -C->getZExtValue();
10521 Op = Op.getOperand(0);
10522 continue;
10523 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010524 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010525
Chris Lattner49921962009-05-08 18:23:14 +000010526 // Otherwise, this isn't something we can handle, reject it.
10527 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010528 }
Eric Christopherfd179292009-08-27 18:07:15 +000010529
Dan Gohman46510a72010-04-15 01:51:59 +000010530 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010531 // If we require an extra load to get this address, as in PIC mode, we
10532 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000010533 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
10534 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010535 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000010536
Devang Patel0d881da2010-07-06 22:08:15 +000010537 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
10538 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000010539 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010540 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010541 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010542
Gabor Greifba36cb52008-08-28 21:40:38 +000010543 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000010544 Ops.push_back(Result);
10545 return;
10546 }
Dale Johannesen1784d162010-06-25 21:55:36 +000010547 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010548}
10549
Chris Lattner259e97c2006-01-31 19:43:35 +000010550std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +000010551getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010552 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000010553 if (Constraint.size() == 1) {
10554 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000010555 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000010556 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000010557 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
10558 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010559 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010560 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
10561 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
10562 X86::R10D,X86::R11D,X86::R12D,
10563 X86::R13D,X86::R14D,X86::R15D,
10564 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010565 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010566 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
10567 X86::SI, X86::DI, X86::R8W,X86::R9W,
10568 X86::R10W,X86::R11W,X86::R12W,
10569 X86::R13W,X86::R14W,X86::R15W,
10570 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010571 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010572 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
10573 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
10574 X86::R10B,X86::R11B,X86::R12B,
10575 X86::R13B,X86::R14B,X86::R15B,
10576 X86::BPL, X86::SPL, 0);
10577
Owen Anderson825b72b2009-08-11 20:47:22 +000010578 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010579 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
10580 X86::RSI, X86::RDI, X86::R8, X86::R9,
10581 X86::R10, X86::R11, X86::R12,
10582 X86::R13, X86::R14, X86::R15,
10583 X86::RBP, X86::RSP, 0);
10584
10585 break;
10586 }
Eric Christopherfd179292009-08-27 18:07:15 +000010587 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000010588 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010589 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010590 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010591 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010592 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010593 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000010594 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010595 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000010596 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
10597 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000010598 }
10599 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010600
Chris Lattner1efa40f2006-02-22 00:56:39 +000010601 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000010602}
Chris Lattnerf76d1802006-07-31 23:26:50 +000010603
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010604std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000010605X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010606 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000010607 // First, see if this is a constraint that directly corresponds to an LLVM
10608 // register class.
10609 if (Constraint.size() == 1) {
10610 // GCC Constraint Letters
10611 switch (Constraint[0]) {
10612 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000010613 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000010614 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010615 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000010616 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010617 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000010618 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010619 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000010620 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000010621 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000010622 case 'R': // LEGACY_REGS
10623 if (VT == MVT::i8)
10624 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
10625 if (VT == MVT::i16)
10626 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
10627 if (VT == MVT::i32 || !Subtarget->is64Bit())
10628 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
10629 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010630 case 'f': // FP Stack registers.
10631 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
10632 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000010633 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010634 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010635 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010636 return std::make_pair(0U, X86::RFP64RegisterClass);
10637 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000010638 case 'y': // MMX_REGS if MMX allowed.
10639 if (!Subtarget->hasMMX()) break;
10640 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010641 case 'Y': // SSE_REGS if SSE2 allowed
10642 if (!Subtarget->hasSSE2()) break;
10643 // FALL THROUGH.
10644 case 'x': // SSE_REGS if SSE1 allowed
10645 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010646
Owen Anderson825b72b2009-08-11 20:47:22 +000010647 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000010648 default: break;
10649 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010650 case MVT::f32:
10651 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000010652 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010653 case MVT::f64:
10654 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000010655 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010656 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010657 case MVT::v16i8:
10658 case MVT::v8i16:
10659 case MVT::v4i32:
10660 case MVT::v2i64:
10661 case MVT::v4f32:
10662 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000010663 return std::make_pair(0U, X86::VR128RegisterClass);
10664 }
Chris Lattnerad043e82007-04-09 05:11:28 +000010665 break;
10666 }
10667 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010668
Chris Lattnerf76d1802006-07-31 23:26:50 +000010669 // Use the default implementation in TargetLowering to convert the register
10670 // constraint into a member of a register class.
10671 std::pair<unsigned, const TargetRegisterClass*> Res;
10672 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000010673
10674 // Not found as a standard register?
10675 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010676 // Map st(0) -> st(7) -> ST0
10677 if (Constraint.size() == 7 && Constraint[0] == '{' &&
10678 tolower(Constraint[1]) == 's' &&
10679 tolower(Constraint[2]) == 't' &&
10680 Constraint[3] == '(' &&
10681 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
10682 Constraint[5] == ')' &&
10683 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000010684
Chris Lattner56d77c72009-09-13 22:41:48 +000010685 Res.first = X86::ST0+Constraint[4]-'0';
10686 Res.second = X86::RFP80RegisterClass;
10687 return Res;
10688 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010689
Chris Lattner56d77c72009-09-13 22:41:48 +000010690 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010691 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000010692 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000010693 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010694 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000010695 }
Chris Lattner56d77c72009-09-13 22:41:48 +000010696
10697 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010698 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010699 Res.first = X86::EFLAGS;
10700 Res.second = X86::CCRRegisterClass;
10701 return Res;
10702 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010703
Dale Johannesen330169f2008-11-13 21:52:36 +000010704 // 'A' means EAX + EDX.
10705 if (Constraint == "A") {
10706 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000010707 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010708 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000010709 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000010710 return Res;
10711 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010712
Chris Lattnerf76d1802006-07-31 23:26:50 +000010713 // Otherwise, check to see if this is a register class of the wrong value
10714 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
10715 // turn into {ax},{dx}.
10716 if (Res.second->hasType(VT))
10717 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010718
Chris Lattnerf76d1802006-07-31 23:26:50 +000010719 // All of the single-register GCC register classes map their values onto
10720 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
10721 // really want an 8-bit or 32-bit register, map to the appropriate register
10722 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000010723 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010724 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010725 unsigned DestReg = 0;
10726 switch (Res.first) {
10727 default: break;
10728 case X86::AX: DestReg = X86::AL; break;
10729 case X86::DX: DestReg = X86::DL; break;
10730 case X86::CX: DestReg = X86::CL; break;
10731 case X86::BX: DestReg = X86::BL; break;
10732 }
10733 if (DestReg) {
10734 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010735 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010736 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010737 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010738 unsigned DestReg = 0;
10739 switch (Res.first) {
10740 default: break;
10741 case X86::AX: DestReg = X86::EAX; break;
10742 case X86::DX: DestReg = X86::EDX; break;
10743 case X86::CX: DestReg = X86::ECX; break;
10744 case X86::BX: DestReg = X86::EBX; break;
10745 case X86::SI: DestReg = X86::ESI; break;
10746 case X86::DI: DestReg = X86::EDI; break;
10747 case X86::BP: DestReg = X86::EBP; break;
10748 case X86::SP: DestReg = X86::ESP; break;
10749 }
10750 if (DestReg) {
10751 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010752 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010753 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010754 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010755 unsigned DestReg = 0;
10756 switch (Res.first) {
10757 default: break;
10758 case X86::AX: DestReg = X86::RAX; break;
10759 case X86::DX: DestReg = X86::RDX; break;
10760 case X86::CX: DestReg = X86::RCX; break;
10761 case X86::BX: DestReg = X86::RBX; break;
10762 case X86::SI: DestReg = X86::RSI; break;
10763 case X86::DI: DestReg = X86::RDI; break;
10764 case X86::BP: DestReg = X86::RBP; break;
10765 case X86::SP: DestReg = X86::RSP; break;
10766 }
10767 if (DestReg) {
10768 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010769 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010770 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000010771 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000010772 } else if (Res.second == X86::FR32RegisterClass ||
10773 Res.second == X86::FR64RegisterClass ||
10774 Res.second == X86::VR128RegisterClass) {
10775 // Handle references to XMM physical registers that got mapped into the
10776 // wrong class. This can happen with constraints like {xmm0} where the
10777 // target independent register mapper will just pick the first match it can
10778 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000010779 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010780 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000010781 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010782 Res.second = X86::FR64RegisterClass;
10783 else if (X86::VR128RegisterClass->hasType(VT))
10784 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000010785 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010786
Chris Lattnerf76d1802006-07-31 23:26:50 +000010787 return Res;
10788}