blob: 553b13938c9126ae3c0efc5d07656e86e809a461 [file] [log] [blame]
Chris Lattnere138b3d2008-01-01 20:36:19 +00001//===-- lib/CodeGen/MachineInstr.cpp --------------------------------------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Brian Gaeke21326fc2004-02-13 04:39:32 +00009//
10// Methods common to all machine instructions.
11//
Chris Lattner035dfbe2002-08-09 20:08:06 +000012//===----------------------------------------------------------------------===//
Vikram S. Adve70bc4b52001-07-21 12:41:50 +000013
Chris Lattner822b4fb2001-09-07 17:18:30 +000014#include "llvm/CodeGen/MachineInstr.h"
Evan Chengfb112882009-03-23 08:01:15 +000015#include "llvm/Constants.h"
Dan Gohman8c2b5252009-10-30 01:27:03 +000016#include "llvm/Function.h"
Evan Chengfb112882009-03-23 08:01:15 +000017#include "llvm/InlineAsm.h"
Chris Lattner72aaa3c2010-03-13 08:14:18 +000018#include "llvm/Metadata.h"
Chris Lattner5e9cd432009-12-28 08:30:43 +000019#include "llvm/Type.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000020#include "llvm/Value.h"
Dan Gohmancd26ec52009-09-23 01:33:16 +000021#include "llvm/Assembly/Writer.h"
Evan Cheng506049f2010-03-03 01:44:33 +000022#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattner8517e1f2004-02-19 16:17:08 +000023#include "llvm/CodeGen/MachineFunction.h"
Dan Gohmanc76909a2009-09-25 20:36:54 +000024#include "llvm/CodeGen/MachineMemOperand.h"
Chris Lattner62ed6b92008-01-01 01:12:31 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000026#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner72aaa3c2010-03-13 08:14:18 +000027#include "llvm/MC/MCSymbol.h"
Chris Lattner10491642002-10-30 00:48:05 +000028#include "llvm/Target/TargetMachine.h"
Evan Chengbb81d972008-01-31 09:59:15 +000029#include "llvm/Target/TargetInstrInfo.h"
Chris Lattnerf14cf852008-01-07 07:42:25 +000030#include "llvm/Target/TargetInstrDesc.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000031#include "llvm/Target/TargetRegisterInfo.h"
Dan Gohmane33f44c2009-10-07 17:38:06 +000032#include "llvm/Analysis/AliasAnalysis.h"
Argyrios Kyrtzidisa26eae62009-04-30 23:22:31 +000033#include "llvm/Analysis/DebugInfo.h"
David Greene3b325332010-01-04 23:48:20 +000034#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000035#include "llvm/Support/ErrorHandling.h"
Dan Gohman2c3f7ae2008-07-17 23:49:46 +000036#include "llvm/Support/LeakDetector.h"
Dan Gohmance42e402008-07-07 20:32:02 +000037#include "llvm/Support/MathExtras.h"
Chris Lattneredfb72c2008-08-24 20:37:32 +000038#include "llvm/Support/raw_ostream.h"
Dan Gohmanb8d2f552008-08-20 15:58:01 +000039#include "llvm/ADT/FoldingSet.h"
Chris Lattner0742b592004-02-23 18:38:20 +000040using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000041
Chris Lattnerf7382302007-12-30 21:56:09 +000042//===----------------------------------------------------------------------===//
43// MachineOperand Implementation
44//===----------------------------------------------------------------------===//
45
Chris Lattner62ed6b92008-01-01 01:12:31 +000046/// AddRegOperandToRegInfo - Add this register operand to the specified
47/// MachineRegisterInfo. If it is null, then the next/prev fields should be
48/// explicitly nulled out.
49void MachineOperand::AddRegOperandToRegInfo(MachineRegisterInfo *RegInfo) {
Dan Gohmand735b802008-10-03 15:45:36 +000050 assert(isReg() && "Can only add reg operand to use lists");
Chris Lattner62ed6b92008-01-01 01:12:31 +000051
52 // If the reginfo pointer is null, just explicitly null out or next/prev
53 // pointers, to ensure they are not garbage.
54 if (RegInfo == 0) {
55 Contents.Reg.Prev = 0;
56 Contents.Reg.Next = 0;
57 return;
58 }
59
60 // Otherwise, add this operand to the head of the registers use/def list.
Chris Lattner80fe5312008-01-01 21:08:22 +000061 MachineOperand **Head = &RegInfo->getRegUseDefListHead(getReg());
Chris Lattner62ed6b92008-01-01 01:12:31 +000062
Chris Lattner80fe5312008-01-01 21:08:22 +000063 // For SSA values, we prefer to keep the definition at the start of the list.
64 // we do this by skipping over the definition if it is at the head of the
65 // list.
66 if (*Head && (*Head)->isDef())
67 Head = &(*Head)->Contents.Reg.Next;
68
69 Contents.Reg.Next = *Head;
Chris Lattner62ed6b92008-01-01 01:12:31 +000070 if (Contents.Reg.Next) {
71 assert(getReg() == Contents.Reg.Next->getReg() &&
72 "Different regs on the same list!");
73 Contents.Reg.Next->Contents.Reg.Prev = &Contents.Reg.Next;
74 }
75
Chris Lattner80fe5312008-01-01 21:08:22 +000076 Contents.Reg.Prev = Head;
77 *Head = this;
Chris Lattner62ed6b92008-01-01 01:12:31 +000078}
79
Dan Gohman3bc1a372009-04-15 01:17:37 +000080/// RemoveRegOperandFromRegInfo - Remove this register operand from the
81/// MachineRegisterInfo it is linked with.
82void MachineOperand::RemoveRegOperandFromRegInfo() {
83 assert(isOnRegUseList() && "Reg operand is not on a use list");
84 // Unlink this from the doubly linked list of operands.
85 MachineOperand *NextOp = Contents.Reg.Next;
86 *Contents.Reg.Prev = NextOp;
87 if (NextOp) {
88 assert(NextOp->getReg() == getReg() && "Corrupt reg use/def chain!");
89 NextOp->Contents.Reg.Prev = Contents.Reg.Prev;
90 }
91 Contents.Reg.Prev = 0;
92 Contents.Reg.Next = 0;
93}
94
Chris Lattner62ed6b92008-01-01 01:12:31 +000095void MachineOperand::setReg(unsigned Reg) {
96 if (getReg() == Reg) return; // No change.
97
98 // Otherwise, we have to change the register. If this operand is embedded
99 // into a machine function, we need to update the old and new register's
100 // use/def lists.
101 if (MachineInstr *MI = getParent())
102 if (MachineBasicBlock *MBB = MI->getParent())
103 if (MachineFunction *MF = MBB->getParent()) {
104 RemoveRegOperandFromRegInfo();
105 Contents.Reg.RegNo = Reg;
106 AddRegOperandToRegInfo(&MF->getRegInfo());
107 return;
108 }
109
110 // Otherwise, just change the register, no problem. :)
111 Contents.Reg.RegNo = Reg;
112}
113
114/// ChangeToImmediate - Replace this operand with a new immediate operand of
115/// the specified value. If an operand is known to be an immediate already,
116/// the setImm method should be used.
117void MachineOperand::ChangeToImmediate(int64_t ImmVal) {
118 // If this operand is currently a register operand, and if this is in a
119 // function, deregister the operand from the register's use/def list.
Dan Gohmand735b802008-10-03 15:45:36 +0000120 if (isReg() && getParent() && getParent()->getParent() &&
Chris Lattner62ed6b92008-01-01 01:12:31 +0000121 getParent()->getParent()->getParent())
122 RemoveRegOperandFromRegInfo();
123
124 OpKind = MO_Immediate;
125 Contents.ImmVal = ImmVal;
126}
127
128/// ChangeToRegister - Replace this operand with a new register operand of
129/// the specified value. If an operand is known to be an register already,
130/// the setReg method should be used.
131void MachineOperand::ChangeToRegister(unsigned Reg, bool isDef, bool isImp,
Dale Johannesen9653f9e2010-02-10 00:41:49 +0000132 bool isKill, bool isDead, bool isUndef,
133 bool isDebug) {
Chris Lattner62ed6b92008-01-01 01:12:31 +0000134 // If this operand is already a register operand, use setReg to update the
135 // register's use/def lists.
Dan Gohmand735b802008-10-03 15:45:36 +0000136 if (isReg()) {
Dale Johannesene0091802008-09-14 01:44:36 +0000137 assert(!isEarlyClobber());
Chris Lattner62ed6b92008-01-01 01:12:31 +0000138 setReg(Reg);
139 } else {
140 // Otherwise, change this to a register and set the reg#.
141 OpKind = MO_Register;
142 Contents.Reg.RegNo = Reg;
143
144 // If this operand is embedded in a function, add the operand to the
145 // register's use/def list.
146 if (MachineInstr *MI = getParent())
147 if (MachineBasicBlock *MBB = MI->getParent())
148 if (MachineFunction *MF = MBB->getParent())
149 AddRegOperandToRegInfo(&MF->getRegInfo());
150 }
151
152 IsDef = isDef;
153 IsImp = isImp;
154 IsKill = isKill;
155 IsDead = isDead;
Evan Cheng4784f1f2009-06-30 08:49:04 +0000156 IsUndef = isUndef;
Dale Johannesene0091802008-09-14 01:44:36 +0000157 IsEarlyClobber = false;
Dale Johannesen9653f9e2010-02-10 00:41:49 +0000158 IsDebug = isDebug;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000159 SubReg = 0;
160}
161
Chris Lattnerf7382302007-12-30 21:56:09 +0000162/// isIdenticalTo - Return true if this operand is identical to the specified
163/// operand.
164bool MachineOperand::isIdenticalTo(const MachineOperand &Other) const {
Chris Lattner31530612009-06-24 17:54:48 +0000165 if (getType() != Other.getType() ||
166 getTargetFlags() != Other.getTargetFlags())
167 return false;
Chris Lattnerf7382302007-12-30 21:56:09 +0000168
169 switch (getType()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000170 default: llvm_unreachable("Unrecognized operand type");
Chris Lattnerf7382302007-12-30 21:56:09 +0000171 case MachineOperand::MO_Register:
172 return getReg() == Other.getReg() && isDef() == Other.isDef() &&
173 getSubReg() == Other.getSubReg();
174 case MachineOperand::MO_Immediate:
175 return getImm() == Other.getImm();
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000176 case MachineOperand::MO_FPImmediate:
177 return getFPImm() == Other.getFPImm();
Chris Lattnerf7382302007-12-30 21:56:09 +0000178 case MachineOperand::MO_MachineBasicBlock:
179 return getMBB() == Other.getMBB();
180 case MachineOperand::MO_FrameIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000181 return getIndex() == Other.getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000182 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000183 return getIndex() == Other.getIndex() && getOffset() == Other.getOffset();
Chris Lattnerf7382302007-12-30 21:56:09 +0000184 case MachineOperand::MO_JumpTableIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000185 return getIndex() == Other.getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000186 case MachineOperand::MO_GlobalAddress:
187 return getGlobal() == Other.getGlobal() && getOffset() == Other.getOffset();
188 case MachineOperand::MO_ExternalSymbol:
189 return !strcmp(getSymbolName(), Other.getSymbolName()) &&
190 getOffset() == Other.getOffset();
Dan Gohman8c2b5252009-10-30 01:27:03 +0000191 case MachineOperand::MO_BlockAddress:
192 return getBlockAddress() == Other.getBlockAddress();
Chris Lattner72aaa3c2010-03-13 08:14:18 +0000193 case MachineOperand::MO_MCSymbol:
194 return getMCSymbol() == Other.getMCSymbol();
Chris Lattner24ad3ed2010-04-07 18:03:19 +0000195 case MachineOperand::MO_Metadata:
196 return getMetadata() == Other.getMetadata();
Chris Lattnerf7382302007-12-30 21:56:09 +0000197 }
198}
199
200/// print - Print the specified machine operand.
201///
Mon P Wang5ca6bd12008-10-10 01:43:55 +0000202void MachineOperand::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman80f6c582009-11-09 19:38:45 +0000203 // If the instruction is embedded into a basic block, we can find the
204 // target info for the instruction.
205 if (!TM)
206 if (const MachineInstr *MI = getParent())
207 if (const MachineBasicBlock *MBB = MI->getParent())
208 if (const MachineFunction *MF = MBB->getParent())
209 TM = &MF->getTarget();
210
Chris Lattnerf7382302007-12-30 21:56:09 +0000211 switch (getType()) {
212 case MachineOperand::MO_Register:
Dan Gohman6f0d0242008-02-10 18:45:23 +0000213 if (getReg() == 0 || TargetRegisterInfo::isVirtualRegister(getReg())) {
Chris Lattnerf7382302007-12-30 21:56:09 +0000214 OS << "%reg" << getReg();
215 } else {
Chris Lattnerf7382302007-12-30 21:56:09 +0000216 if (TM)
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000217 OS << "%" << TM->getRegisterInfo()->get(getReg()).Name;
Chris Lattnerf7382302007-12-30 21:56:09 +0000218 else
Dan Gohman0ba90f32009-10-31 20:19:03 +0000219 OS << "%physreg" << getReg();
Chris Lattnerf7382302007-12-30 21:56:09 +0000220 }
Dan Gohman2ccc8392008-12-18 21:51:27 +0000221
Evan Cheng4784f1f2009-06-30 08:49:04 +0000222 if (getSubReg() != 0)
Chris Lattner31530612009-06-24 17:54:48 +0000223 OS << ':' << getSubReg();
Dan Gohman2ccc8392008-12-18 21:51:27 +0000224
Evan Cheng4784f1f2009-06-30 08:49:04 +0000225 if (isDef() || isKill() || isDead() || isImplicit() || isUndef() ||
226 isEarlyClobber()) {
Chris Lattner31530612009-06-24 17:54:48 +0000227 OS << '<';
Chris Lattnerf7382302007-12-30 21:56:09 +0000228 bool NeedComma = false;
Evan Cheng07897072009-10-14 23:37:31 +0000229 if (isDef()) {
Chris Lattner31530612009-06-24 17:54:48 +0000230 if (NeedComma) OS << ',';
Dale Johannesen913d3df2008-09-12 17:49:03 +0000231 if (isEarlyClobber())
232 OS << "earlyclobber,";
Evan Cheng07897072009-10-14 23:37:31 +0000233 if (isImplicit())
234 OS << "imp-";
Chris Lattnerf7382302007-12-30 21:56:09 +0000235 OS << "def";
236 NeedComma = true;
Evan Cheng5affca02009-10-21 07:56:02 +0000237 } else if (isImplicit()) {
Evan Cheng07897072009-10-14 23:37:31 +0000238 OS << "imp-use";
Evan Cheng5affca02009-10-21 07:56:02 +0000239 NeedComma = true;
240 }
Evan Cheng07897072009-10-14 23:37:31 +0000241
Evan Cheng4784f1f2009-06-30 08:49:04 +0000242 if (isKill() || isDead() || isUndef()) {
Chris Lattner31530612009-06-24 17:54:48 +0000243 if (NeedComma) OS << ',';
Bill Wendling181eb732008-02-24 00:56:13 +0000244 if (isKill()) OS << "kill";
245 if (isDead()) OS << "dead";
Evan Cheng4784f1f2009-06-30 08:49:04 +0000246 if (isUndef()) {
247 if (isKill() || isDead())
248 OS << ',';
249 OS << "undef";
250 }
Chris Lattnerf7382302007-12-30 21:56:09 +0000251 }
Chris Lattner31530612009-06-24 17:54:48 +0000252 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000253 }
254 break;
255 case MachineOperand::MO_Immediate:
256 OS << getImm();
257 break;
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000258 case MachineOperand::MO_FPImmediate:
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000259 if (getFPImm()->getType()->isFloatTy())
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000260 OS << getFPImm()->getValueAPF().convertToFloat();
Chris Lattner31530612009-06-24 17:54:48 +0000261 else
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000262 OS << getFPImm()->getValueAPF().convertToDouble();
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000263 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000264 case MachineOperand::MO_MachineBasicBlock:
Dan Gohman0ba90f32009-10-31 20:19:03 +0000265 OS << "<BB#" << getMBB()->getNumber() << ">";
Chris Lattnerf7382302007-12-30 21:56:09 +0000266 break;
267 case MachineOperand::MO_FrameIndex:
Chris Lattner31530612009-06-24 17:54:48 +0000268 OS << "<fi#" << getIndex() << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000269 break;
270 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000271 OS << "<cp#" << getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000272 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000273 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000274 break;
275 case MachineOperand::MO_JumpTableIndex:
Chris Lattner31530612009-06-24 17:54:48 +0000276 OS << "<jt#" << getIndex() << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000277 break;
278 case MachineOperand::MO_GlobalAddress:
Dan Gohman8d4e3b52009-11-06 18:03:10 +0000279 OS << "<ga:";
280 WriteAsOperand(OS, getGlobal(), /*PrintType=*/false);
Chris Lattnerf7382302007-12-30 21:56:09 +0000281 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000282 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000283 break;
284 case MachineOperand::MO_ExternalSymbol:
285 OS << "<es:" << getSymbolName();
286 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000287 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000288 break;
Dan Gohman8c2b5252009-10-30 01:27:03 +0000289 case MachineOperand::MO_BlockAddress:
Dale Johannesen5f72a5e2010-01-13 00:00:24 +0000290 OS << '<';
Dan Gohman0ba90f32009-10-31 20:19:03 +0000291 WriteAsOperand(OS, getBlockAddress(), /*PrintType=*/false);
Dan Gohman8c2b5252009-10-30 01:27:03 +0000292 OS << '>';
293 break;
Dale Johannesen5f72a5e2010-01-13 00:00:24 +0000294 case MachineOperand::MO_Metadata:
295 OS << '<';
296 WriteAsOperand(OS, getMetadata(), /*PrintType=*/false);
297 OS << '>';
298 break;
Chris Lattner72aaa3c2010-03-13 08:14:18 +0000299 case MachineOperand::MO_MCSymbol:
300 OS << "<MCSym=" << *getMCSymbol() << '>';
301 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000302 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000303 llvm_unreachable("Unrecognized operand type");
Chris Lattnerf7382302007-12-30 21:56:09 +0000304 }
Chris Lattner31530612009-06-24 17:54:48 +0000305
306 if (unsigned TF = getTargetFlags())
307 OS << "[TF=" << TF << ']';
Chris Lattnerf7382302007-12-30 21:56:09 +0000308}
309
310//===----------------------------------------------------------------------===//
Dan Gohmance42e402008-07-07 20:32:02 +0000311// MachineMemOperand Implementation
312//===----------------------------------------------------------------------===//
313
314MachineMemOperand::MachineMemOperand(const Value *v, unsigned int f,
315 int64_t o, uint64_t s, unsigned int a)
316 : Offset(o), Size(s), V(v),
David Greeneba2b2972010-02-15 16:48:31 +0000317 Flags((f & ((1 << MOMaxBits) - 1)) | ((Log2_32(a) + 1) << MOMaxBits)) {
Dan Gohman28f02fd2009-09-21 19:47:04 +0000318 assert(getBaseAlignment() == a && "Alignment is not a power of 2!");
Dan Gohmanc5e1f982008-07-16 15:56:42 +0000319 assert((isLoad() || isStore()) && "Not a load/store!");
Dan Gohmance42e402008-07-07 20:32:02 +0000320}
321
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000322/// Profile - Gather unique data for the object.
323///
324void MachineMemOperand::Profile(FoldingSetNodeID &ID) const {
325 ID.AddInteger(Offset);
326 ID.AddInteger(Size);
327 ID.AddPointer(V);
328 ID.AddInteger(Flags);
329}
330
Dan Gohmanc76909a2009-09-25 20:36:54 +0000331void MachineMemOperand::refineAlignment(const MachineMemOperand *MMO) {
332 // The Value and Offset may differ due to CSE. But the flags and size
333 // should be the same.
334 assert(MMO->getFlags() == getFlags() && "Flags mismatch!");
335 assert(MMO->getSize() == getSize() && "Size mismatch!");
336
337 if (MMO->getBaseAlignment() >= getBaseAlignment()) {
338 // Update the alignment value.
David Greeneba2b2972010-02-15 16:48:31 +0000339 Flags = (Flags & ((1 << MOMaxBits) - 1)) |
340 ((Log2_32(MMO->getBaseAlignment()) + 1) << MOMaxBits);
Dan Gohmanc76909a2009-09-25 20:36:54 +0000341 // Also update the base and offset, because the new alignment may
342 // not be applicable with the old ones.
343 V = MMO->getValue();
344 Offset = MMO->getOffset();
345 }
346}
347
Dan Gohman4b2ebc12009-09-25 23:33:20 +0000348/// getAlignment - Return the minimum known alignment in bytes of the
349/// actual memory reference.
350uint64_t MachineMemOperand::getAlignment() const {
351 return MinAlign(getBaseAlignment(), getOffset());
352}
353
Dan Gohmanc76909a2009-09-25 20:36:54 +0000354raw_ostream &llvm::operator<<(raw_ostream &OS, const MachineMemOperand &MMO) {
355 assert((MMO.isLoad() || MMO.isStore()) &&
Dan Gohmancd26ec52009-09-23 01:33:16 +0000356 "SV has to be a load, store or both.");
357
Dan Gohmanc76909a2009-09-25 20:36:54 +0000358 if (MMO.isVolatile())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000359 OS << "Volatile ";
360
Dan Gohmanc76909a2009-09-25 20:36:54 +0000361 if (MMO.isLoad())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000362 OS << "LD";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000363 if (MMO.isStore())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000364 OS << "ST";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000365 OS << MMO.getSize();
Dan Gohmancd26ec52009-09-23 01:33:16 +0000366
367 // Print the address information.
368 OS << "[";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000369 if (!MMO.getValue())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000370 OS << "<unknown>";
371 else
Dan Gohmanc76909a2009-09-25 20:36:54 +0000372 WriteAsOperand(OS, MMO.getValue(), /*PrintType=*/false);
Dan Gohmancd26ec52009-09-23 01:33:16 +0000373
374 // If the alignment of the memory reference itself differs from the alignment
375 // of the base pointer, print the base alignment explicitly, next to the base
376 // pointer.
Dan Gohmanc76909a2009-09-25 20:36:54 +0000377 if (MMO.getBaseAlignment() != MMO.getAlignment())
378 OS << "(align=" << MMO.getBaseAlignment() << ")";
Dan Gohmancd26ec52009-09-23 01:33:16 +0000379
Dan Gohmanc76909a2009-09-25 20:36:54 +0000380 if (MMO.getOffset() != 0)
381 OS << "+" << MMO.getOffset();
Dan Gohmancd26ec52009-09-23 01:33:16 +0000382 OS << "]";
383
384 // Print the alignment of the reference.
Dan Gohmanc76909a2009-09-25 20:36:54 +0000385 if (MMO.getBaseAlignment() != MMO.getAlignment() ||
386 MMO.getBaseAlignment() != MMO.getSize())
387 OS << "(align=" << MMO.getAlignment() << ")";
Dan Gohmancd26ec52009-09-23 01:33:16 +0000388
389 return OS;
390}
391
Dan Gohmance42e402008-07-07 20:32:02 +0000392//===----------------------------------------------------------------------===//
Chris Lattnerf7382302007-12-30 21:56:09 +0000393// MachineInstr Implementation
394//===----------------------------------------------------------------------===//
395
Evan Chengc0f64ff2006-11-27 23:37:22 +0000396/// MachineInstr ctor - This constructor creates a dummy MachineInstr with
Evan Cheng67f660c2006-11-30 07:08:44 +0000397/// TID NULL and no operands.
Evan Chengc0f64ff2006-11-27 23:37:22 +0000398MachineInstr::MachineInstr()
Dan Gohman834651c2009-11-16 22:49:38 +0000399 : TID(0), NumImplicitOps(0), AsmPrinterFlags(0), MemRefs(0), MemRefsEnd(0),
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000400 Parent(0) {
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000401 // Make sure that we get added to a machine basicblock
402 LeakDetector::addGarbageObject(this);
Chris Lattner72791222002-10-28 20:59:49 +0000403}
404
Evan Cheng67f660c2006-11-30 07:08:44 +0000405void MachineInstr::addImplicitDefUseOperands() {
406 if (TID->ImplicitDefs)
Chris Lattnera4161ee2007-12-30 00:12:25 +0000407 for (const unsigned *ImpDefs = TID->ImplicitDefs; *ImpDefs; ++ImpDefs)
Chris Lattner8019f412007-12-30 00:41:17 +0000408 addOperand(MachineOperand::CreateReg(*ImpDefs, true, true));
Evan Cheng67f660c2006-11-30 07:08:44 +0000409 if (TID->ImplicitUses)
Chris Lattnera4161ee2007-12-30 00:12:25 +0000410 for (const unsigned *ImpUses = TID->ImplicitUses; *ImpUses; ++ImpUses)
Chris Lattner8019f412007-12-30 00:41:17 +0000411 addOperand(MachineOperand::CreateReg(*ImpUses, false, true));
Evan Chengd7de4962006-11-13 23:34:06 +0000412}
413
Bob Wilson0855cad2010-04-09 04:34:03 +0000414/// MachineInstr ctor - This constructor creates a MachineInstr and adds the
415/// implicit operands. It reserves space for the number of operands specified by
416/// the TargetInstrDesc.
Chris Lattner749c6f62008-01-07 07:27:27 +0000417MachineInstr::MachineInstr(const TargetInstrDesc &tid, bool NoImp)
Dan Gohman834651c2009-11-16 22:49:38 +0000418 : TID(&tid), NumImplicitOps(0), AsmPrinterFlags(0),
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000419 MemRefs(0), MemRefsEnd(0), Parent(0) {
Bob Wilson1793ab92010-04-09 04:46:43 +0000420 if (!NoImp)
421 NumImplicitOps = TID->getNumImplicitDefs() + TID->getNumImplicitUses();
Chris Lattner349c4952008-01-07 03:13:06 +0000422 Operands.reserve(NumImplicitOps + TID->getNumOperands());
Evan Chengfa945722007-10-13 02:23:01 +0000423 if (!NoImp)
424 addImplicitDefUseOperands();
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000425 // Make sure that we get added to a machine basicblock
426 LeakDetector::addGarbageObject(this);
Evan Chengd7de4962006-11-13 23:34:06 +0000427}
428
Dale Johannesen06efc022009-01-27 23:20:29 +0000429/// MachineInstr ctor - As above, but with a DebugLoc.
430MachineInstr::MachineInstr(const TargetInstrDesc &tid, const DebugLoc dl,
431 bool NoImp)
Dan Gohman834651c2009-11-16 22:49:38 +0000432 : TID(&tid), NumImplicitOps(0), AsmPrinterFlags(0), MemRefs(0), MemRefsEnd(0),
Dan Gohmanc76909a2009-09-25 20:36:54 +0000433 Parent(0), debugLoc(dl) {
Bob Wilson1793ab92010-04-09 04:46:43 +0000434 if (!NoImp)
435 NumImplicitOps = TID->getNumImplicitDefs() + TID->getNumImplicitUses();
Dale Johannesen06efc022009-01-27 23:20:29 +0000436 Operands.reserve(NumImplicitOps + TID->getNumOperands());
437 if (!NoImp)
438 addImplicitDefUseOperands();
439 // Make sure that we get added to a machine basicblock
440 LeakDetector::addGarbageObject(this);
441}
442
443/// MachineInstr ctor - Work exactly the same as the ctor two above, except
444/// that the MachineInstr is created and added to the end of the specified
445/// basic block.
Dale Johannesen06efc022009-01-27 23:20:29 +0000446MachineInstr::MachineInstr(MachineBasicBlock *MBB, const TargetInstrDesc &tid)
Dan Gohman834651c2009-11-16 22:49:38 +0000447 : TID(&tid), NumImplicitOps(0), AsmPrinterFlags(0),
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000448 MemRefs(0), MemRefsEnd(0), Parent(0) {
Dale Johannesen06efc022009-01-27 23:20:29 +0000449 assert(MBB && "Cannot use inserting ctor with null basic block!");
Bob Wilson1793ab92010-04-09 04:46:43 +0000450 NumImplicitOps = TID->getNumImplicitDefs() + TID->getNumImplicitUses();
Dale Johannesen06efc022009-01-27 23:20:29 +0000451 Operands.reserve(NumImplicitOps + TID->getNumOperands());
452 addImplicitDefUseOperands();
453 // Make sure that we get added to a machine basicblock
454 LeakDetector::addGarbageObject(this);
455 MBB->push_back(this); // Add instruction to end of basic block!
456}
457
458/// MachineInstr ctor - As above, but with a DebugLoc.
459///
460MachineInstr::MachineInstr(MachineBasicBlock *MBB, const DebugLoc dl,
Chris Lattner749c6f62008-01-07 07:27:27 +0000461 const TargetInstrDesc &tid)
Dan Gohman834651c2009-11-16 22:49:38 +0000462 : TID(&tid), NumImplicitOps(0), AsmPrinterFlags(0), MemRefs(0), MemRefsEnd(0),
Dan Gohmanc76909a2009-09-25 20:36:54 +0000463 Parent(0), debugLoc(dl) {
Chris Lattnerddd7fcb2002-10-29 23:19:00 +0000464 assert(MBB && "Cannot use inserting ctor with null basic block!");
Bob Wilson1793ab92010-04-09 04:46:43 +0000465 NumImplicitOps = TID->getNumImplicitDefs() + TID->getNumImplicitUses();
Chris Lattner349c4952008-01-07 03:13:06 +0000466 Operands.reserve(NumImplicitOps + TID->getNumOperands());
Evan Cheng67f660c2006-11-30 07:08:44 +0000467 addImplicitDefUseOperands();
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000468 // Make sure that we get added to a machine basicblock
469 LeakDetector::addGarbageObject(this);
Chris Lattnerddd7fcb2002-10-29 23:19:00 +0000470 MBB->push_back(this); // Add instruction to end of basic block!
471}
472
Misha Brukmance22e762004-07-09 14:45:17 +0000473/// MachineInstr ctor - Copies MachineInstr arg exactly
474///
Evan Cheng1ed99222008-07-19 00:37:25 +0000475MachineInstr::MachineInstr(MachineFunction &MF, const MachineInstr &MI)
Dan Gohman834651c2009-11-16 22:49:38 +0000476 : TID(&MI.getDesc()), NumImplicitOps(0), AsmPrinterFlags(0),
Dan Gohmanc76909a2009-09-25 20:36:54 +0000477 MemRefs(MI.MemRefs), MemRefsEnd(MI.MemRefsEnd),
478 Parent(0), debugLoc(MI.getDebugLoc()) {
Chris Lattner943b5e12006-05-04 19:14:44 +0000479 Operands.reserve(MI.getNumOperands());
Tanya Lattnerb5159ed2004-05-23 20:58:02 +0000480
Misha Brukmance22e762004-07-09 14:45:17 +0000481 // Add operands
Evan Cheng1ed99222008-07-19 00:37:25 +0000482 for (unsigned i = 0; i != MI.getNumOperands(); ++i)
483 addOperand(MI.getOperand(i));
484 NumImplicitOps = MI.NumImplicitOps;
Tanya Lattner0c63e032004-05-24 03:14:18 +0000485
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000486 // Set parent to null.
Chris Lattnerf20c1a42007-12-31 04:56:33 +0000487 Parent = 0;
Dan Gohman6116a732008-07-21 18:47:29 +0000488
489 LeakDetector::addGarbageObject(this);
Tanya Lattner466b5342004-05-23 19:35:12 +0000490}
491
Misha Brukmance22e762004-07-09 14:45:17 +0000492MachineInstr::~MachineInstr() {
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000493 LeakDetector::removeGarbageObject(this);
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000494#ifndef NDEBUG
Chris Lattner62ed6b92008-01-01 01:12:31 +0000495 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000496 assert(Operands[i].ParentMI == this && "ParentMI mismatch!");
Dan Gohmand735b802008-10-03 15:45:36 +0000497 assert((!Operands[i].isReg() || !Operands[i].isOnRegUseList()) &&
Chris Lattner62ed6b92008-01-01 01:12:31 +0000498 "Reg operand def/use list corrupted");
499 }
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000500#endif
Alkis Evlogimenosaad5c052004-02-16 07:17:43 +0000501}
502
Chris Lattner62ed6b92008-01-01 01:12:31 +0000503/// getRegInfo - If this instruction is embedded into a MachineFunction,
504/// return the MachineRegisterInfo object for the current function, otherwise
505/// return null.
506MachineRegisterInfo *MachineInstr::getRegInfo() {
507 if (MachineBasicBlock *MBB = getParent())
Dan Gohman4e526b92008-07-08 23:59:09 +0000508 return &MBB->getParent()->getRegInfo();
Chris Lattner62ed6b92008-01-01 01:12:31 +0000509 return 0;
510}
511
512/// RemoveRegOperandsFromUseLists - Unlink all of the register operands in
513/// this instruction from their respective use lists. This requires that the
514/// operands already be on their use lists.
515void MachineInstr::RemoveRegOperandsFromUseLists() {
516 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000517 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000518 Operands[i].RemoveRegOperandFromRegInfo();
519 }
520}
521
522/// AddRegOperandsToUseLists - Add all of the register operands in
523/// this instruction from their respective use lists. This requires that the
524/// operands not be on their use lists yet.
525void MachineInstr::AddRegOperandsToUseLists(MachineRegisterInfo &RegInfo) {
526 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000527 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000528 Operands[i].AddRegOperandToRegInfo(&RegInfo);
529 }
530}
531
532
533/// addOperand - Add the specified operand to the instruction. If it is an
534/// implicit operand, it is added to the end of the operand list. If it is
535/// an explicit operand it is added at the end of the explicit operand list
536/// (before the first implicit operand).
537void MachineInstr::addOperand(const MachineOperand &Op) {
Dan Gohmand735b802008-10-03 15:45:36 +0000538 bool isImpReg = Op.isReg() && Op.isImplicit();
Chris Lattner62ed6b92008-01-01 01:12:31 +0000539 assert((isImpReg || !OperandsComplete()) &&
540 "Trying to add an operand to a machine instr that is already done!");
541
Dan Gohmanbcf28c02008-12-09 22:45:08 +0000542 MachineRegisterInfo *RegInfo = getRegInfo();
543
Chris Lattner62ed6b92008-01-01 01:12:31 +0000544 // If we are adding the operand to the end of the list, our job is simpler.
545 // This is true most of the time, so this is a reasonable optimization.
546 if (isImpReg || NumImplicitOps == 0) {
547 // We can only do this optimization if we know that the operand list won't
548 // reallocate.
549 if (Operands.empty() || Operands.size()+1 <= Operands.capacity()) {
550 Operands.push_back(Op);
551
552 // Set the parent of the operand.
553 Operands.back().ParentMI = this;
554
555 // If the operand is a register, update the operand's use list.
Jim Grosbach06801722009-12-16 19:43:02 +0000556 if (Op.isReg()) {
Dan Gohmanbcf28c02008-12-09 22:45:08 +0000557 Operands.back().AddRegOperandToRegInfo(RegInfo);
Jim Grosbach06801722009-12-16 19:43:02 +0000558 // If the register operand is flagged as early, mark the operand as such
559 unsigned OpNo = Operands.size() - 1;
560 if (TID->getOperandConstraint(OpNo, TOI::EARLY_CLOBBER) != -1)
561 Operands[OpNo].setIsEarlyClobber(true);
562 }
Chris Lattner62ed6b92008-01-01 01:12:31 +0000563 return;
564 }
565 }
566
567 // Otherwise, we have to insert a real operand before any implicit ones.
568 unsigned OpNo = Operands.size()-NumImplicitOps;
569
Chris Lattner62ed6b92008-01-01 01:12:31 +0000570 // If this instruction isn't embedded into a function, then we don't need to
571 // update any operand lists.
572 if (RegInfo == 0) {
573 // Simple insertion, no reginfo update needed for other register operands.
574 Operands.insert(Operands.begin()+OpNo, Op);
575 Operands[OpNo].ParentMI = this;
576
577 // Do explicitly set the reginfo for this operand though, to ensure the
578 // next/prev fields are properly nulled out.
Jim Grosbach06801722009-12-16 19:43:02 +0000579 if (Operands[OpNo].isReg()) {
Chris Lattner62ed6b92008-01-01 01:12:31 +0000580 Operands[OpNo].AddRegOperandToRegInfo(0);
Jim Grosbach06801722009-12-16 19:43:02 +0000581 // If the register operand is flagged as early, mark the operand as such
582 if (TID->getOperandConstraint(OpNo, TOI::EARLY_CLOBBER) != -1)
583 Operands[OpNo].setIsEarlyClobber(true);
584 }
Chris Lattner62ed6b92008-01-01 01:12:31 +0000585
586 } else if (Operands.size()+1 <= Operands.capacity()) {
587 // Otherwise, we have to remove register operands from their register use
588 // list, add the operand, then add the register operands back to their use
589 // list. This also must handle the case when the operand list reallocates
590 // to somewhere else.
591
592 // If insertion of this operand won't cause reallocation of the operand
593 // list, just remove the implicit operands, add the operand, then re-add all
594 // the rest of the operands.
595 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000596 assert(Operands[i].isReg() && "Should only be an implicit reg!");
Chris Lattner62ed6b92008-01-01 01:12:31 +0000597 Operands[i].RemoveRegOperandFromRegInfo();
598 }
599
600 // Add the operand. If it is a register, add it to the reg list.
601 Operands.insert(Operands.begin()+OpNo, Op);
602 Operands[OpNo].ParentMI = this;
603
Jim Grosbach06801722009-12-16 19:43:02 +0000604 if (Operands[OpNo].isReg()) {
Chris Lattner62ed6b92008-01-01 01:12:31 +0000605 Operands[OpNo].AddRegOperandToRegInfo(RegInfo);
Jim Grosbach06801722009-12-16 19:43:02 +0000606 // If the register operand is flagged as early, mark the operand as such
607 if (TID->getOperandConstraint(OpNo, TOI::EARLY_CLOBBER) != -1)
608 Operands[OpNo].setIsEarlyClobber(true);
609 }
Chris Lattner62ed6b92008-01-01 01:12:31 +0000610
611 // Re-add all the implicit ops.
612 for (unsigned i = OpNo+1, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000613 assert(Operands[i].isReg() && "Should only be an implicit reg!");
Chris Lattner62ed6b92008-01-01 01:12:31 +0000614 Operands[i].AddRegOperandToRegInfo(RegInfo);
615 }
616 } else {
617 // Otherwise, we will be reallocating the operand list. Remove all reg
618 // operands from their list, then readd them after the operand list is
619 // reallocated.
620 RemoveRegOperandsFromUseLists();
621
622 Operands.insert(Operands.begin()+OpNo, Op);
623 Operands[OpNo].ParentMI = this;
624
625 // Re-add all the operands.
626 AddRegOperandsToUseLists(*RegInfo);
Jim Grosbach06801722009-12-16 19:43:02 +0000627
628 // If the register operand is flagged as early, mark the operand as such
629 if (Operands[OpNo].isReg()
630 && TID->getOperandConstraint(OpNo, TOI::EARLY_CLOBBER) != -1)
631 Operands[OpNo].setIsEarlyClobber(true);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000632 }
633}
634
635/// RemoveOperand - Erase an operand from an instruction, leaving it with one
636/// fewer operand than it started with.
637///
638void MachineInstr::RemoveOperand(unsigned OpNo) {
639 assert(OpNo < Operands.size() && "Invalid operand number");
640
641 // Special case removing the last one.
642 if (OpNo == Operands.size()-1) {
643 // If needed, remove from the reg def/use list.
Dan Gohmand735b802008-10-03 15:45:36 +0000644 if (Operands.back().isReg() && Operands.back().isOnRegUseList())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000645 Operands.back().RemoveRegOperandFromRegInfo();
646
647 Operands.pop_back();
648 return;
649 }
650
651 // Otherwise, we are removing an interior operand. If we have reginfo to
652 // update, remove all operands that will be shifted down from their reg lists,
653 // move everything down, then re-add them.
654 MachineRegisterInfo *RegInfo = getRegInfo();
655 if (RegInfo) {
656 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000657 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000658 Operands[i].RemoveRegOperandFromRegInfo();
659 }
660 }
661
662 Operands.erase(Operands.begin()+OpNo);
663
664 if (RegInfo) {
665 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000666 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000667 Operands[i].AddRegOperandToRegInfo(RegInfo);
668 }
669 }
670}
671
Dan Gohmanc76909a2009-09-25 20:36:54 +0000672/// addMemOperand - Add a MachineMemOperand to the machine instruction.
673/// This function should be used only occasionally. The setMemRefs function
674/// is the primary method for setting up a MachineInstr's MemRefs list.
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000675void MachineInstr::addMemOperand(MachineFunction &MF,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000676 MachineMemOperand *MO) {
677 mmo_iterator OldMemRefs = MemRefs;
678 mmo_iterator OldMemRefsEnd = MemRefsEnd;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000679
Dan Gohmanc76909a2009-09-25 20:36:54 +0000680 size_t NewNum = (MemRefsEnd - MemRefs) + 1;
681 mmo_iterator NewMemRefs = MF.allocateMemRefsArray(NewNum);
682 mmo_iterator NewMemRefsEnd = NewMemRefs + NewNum;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000683
Dan Gohmanc76909a2009-09-25 20:36:54 +0000684 std::copy(OldMemRefs, OldMemRefsEnd, NewMemRefs);
685 NewMemRefs[NewNum - 1] = MO;
686
687 MemRefs = NewMemRefs;
688 MemRefsEnd = NewMemRefsEnd;
689}
Chris Lattner62ed6b92008-01-01 01:12:31 +0000690
Evan Cheng506049f2010-03-03 01:44:33 +0000691bool MachineInstr::isIdenticalTo(const MachineInstr *Other,
692 MICheckType Check) const {
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000693 // If opcodes or number of operands are not the same then the two
694 // instructions are obviously not identical.
695 if (Other->getOpcode() != getOpcode() ||
696 Other->getNumOperands() != getNumOperands())
697 return false;
698
699 // Check operands to make sure they match.
700 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
701 const MachineOperand &MO = getOperand(i);
702 const MachineOperand &OMO = Other->getOperand(i);
703 // Clients may or may not want to ignore defs when testing for equality.
704 // For example, machine CSE pass only cares about finding common
705 // subexpressions, so it's safe to ignore virtual register defs.
706 if (Check != CheckDefs && MO.isReg() && MO.isDef()) {
707 if (Check == IgnoreDefs)
708 continue;
709 // Check == IgnoreVRegDefs
710 if (TargetRegisterInfo::isPhysicalRegister(MO.getReg()) ||
711 TargetRegisterInfo::isPhysicalRegister(OMO.getReg()))
712 if (MO.getReg() != OMO.getReg())
713 return false;
714 } else if (!MO.isIdenticalTo(OMO))
Evan Cheng506049f2010-03-03 01:44:33 +0000715 return false;
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000716 }
717 return true;
Evan Cheng506049f2010-03-03 01:44:33 +0000718}
719
Chris Lattner48d7c062006-04-17 21:35:41 +0000720/// removeFromParent - This method unlinks 'this' from the containing basic
721/// block, and returns it, but does not delete it.
722MachineInstr *MachineInstr::removeFromParent() {
723 assert(getParent() && "Not embedded in a basic block!");
724 getParent()->remove(this);
725 return this;
726}
727
728
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000729/// eraseFromParent - This method unlinks 'this' from the containing basic
730/// block, and deletes it.
731void MachineInstr::eraseFromParent() {
732 assert(getParent() && "Not embedded in a basic block!");
733 getParent()->erase(this);
734}
735
736
Brian Gaeke21326fc2004-02-13 04:39:32 +0000737/// OperandComplete - Return true if it's illegal to add a new operand
738///
Chris Lattner2a90ba62004-02-12 16:09:53 +0000739bool MachineInstr::OperandsComplete() const {
Chris Lattner349c4952008-01-07 03:13:06 +0000740 unsigned short NumOperands = TID->getNumOperands();
Chris Lattner8f707e12008-01-07 05:19:29 +0000741 if (!TID->isVariadic() && getNumOperands()-NumImplicitOps >= NumOperands)
Vikram S. Adve34977822003-05-31 07:39:06 +0000742 return true; // Broken: we have all the operands of this instruction!
Chris Lattner413746e2002-10-28 20:48:39 +0000743 return false;
744}
745
Evan Cheng19e3f312007-05-15 01:26:09 +0000746/// getNumExplicitOperands - Returns the number of non-implicit operands.
747///
748unsigned MachineInstr::getNumExplicitOperands() const {
Chris Lattner349c4952008-01-07 03:13:06 +0000749 unsigned NumOperands = TID->getNumOperands();
Chris Lattner8f707e12008-01-07 05:19:29 +0000750 if (!TID->isVariadic())
Evan Cheng19e3f312007-05-15 01:26:09 +0000751 return NumOperands;
752
Dan Gohman9407cd42009-04-15 17:59:11 +0000753 for (unsigned i = NumOperands, e = getNumOperands(); i != e; ++i) {
754 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000755 if (!MO.isReg() || !MO.isImplicit())
Evan Cheng19e3f312007-05-15 01:26:09 +0000756 NumOperands++;
757 }
758 return NumOperands;
759}
760
Chris Lattner8ace2cd2006-10-20 22:39:59 +0000761
Evan Chengfaa51072007-04-26 19:00:32 +0000762/// findRegisterUseOperandIdx() - Returns the MachineOperand that is a use of
Jim Grosbachf9ca50e2009-09-17 17:57:26 +0000763/// the specific register or -1 if it is not found. It further tightens
Evan Cheng76d7e762007-02-23 01:04:26 +0000764/// the search criteria to a use that kills the register if isKill is true.
Evan Cheng6130f662008-03-05 00:59:57 +0000765int MachineInstr::findRegisterUseOperandIdx(unsigned Reg, bool isKill,
766 const TargetRegisterInfo *TRI) const {
Evan Cheng576d1232006-12-06 08:27:42 +0000767 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Chengf277ee42007-05-29 18:35:22 +0000768 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000769 if (!MO.isReg() || !MO.isUse())
Evan Cheng6130f662008-03-05 00:59:57 +0000770 continue;
771 unsigned MOReg = MO.getReg();
772 if (!MOReg)
773 continue;
774 if (MOReg == Reg ||
775 (TRI &&
776 TargetRegisterInfo::isPhysicalRegister(MOReg) &&
777 TargetRegisterInfo::isPhysicalRegister(Reg) &&
778 TRI->isSubRegister(MOReg, Reg)))
Evan Cheng76d7e762007-02-23 01:04:26 +0000779 if (!isKill || MO.isKill())
Evan Cheng32eb1f12007-03-26 22:37:45 +0000780 return i;
Evan Cheng576d1232006-12-06 08:27:42 +0000781 }
Evan Cheng32eb1f12007-03-26 22:37:45 +0000782 return -1;
Evan Cheng576d1232006-12-06 08:27:42 +0000783}
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +0000784
785/// readsVirtualRegister - Return true if the MachineInstr reads the specified
786/// virtual register. Take into account that a partial define is a
787/// read-modify-write operation.
788bool MachineInstr::readsVirtualRegister(unsigned Reg) const {
789 bool PartDef = false; // Partial redefine
790 bool FullDef = false; // Full define
791
792 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
793 const MachineOperand &MO = getOperand(i);
794 if (!MO.isReg() || MO.getReg() != Reg)
795 continue;
796 if (MO.isUse())
797 return true;
798 if (MO.getSubReg())
799 PartDef = true;
800 else
801 FullDef = true;
802 }
803 // A partial register definition causes a read unless the full register is
804 // also defined.
805 return PartDef && !FullDef;
806}
807
Evan Cheng6130f662008-03-05 00:59:57 +0000808/// findRegisterDefOperandIdx() - Returns the operand index that is a def of
Dan Gohman703bfe62008-05-06 00:20:10 +0000809/// the specified register or -1 if it is not found. If isDead is true, defs
810/// that are not dead are skipped. If TargetRegisterInfo is non-null, then it
811/// also checks if there is a def of a super-register.
Evan Cheng6130f662008-03-05 00:59:57 +0000812int MachineInstr::findRegisterDefOperandIdx(unsigned Reg, bool isDead,
813 const TargetRegisterInfo *TRI) const {
Evan Chengb371f452007-02-19 21:49:54 +0000814 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Cheng6130f662008-03-05 00:59:57 +0000815 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000816 if (!MO.isReg() || !MO.isDef())
Evan Cheng6130f662008-03-05 00:59:57 +0000817 continue;
818 unsigned MOReg = MO.getReg();
819 if (MOReg == Reg ||
820 (TRI &&
821 TargetRegisterInfo::isPhysicalRegister(MOReg) &&
822 TargetRegisterInfo::isPhysicalRegister(Reg) &&
823 TRI->isSubRegister(MOReg, Reg)))
824 if (!isDead || MO.isDead())
825 return i;
Evan Chengb371f452007-02-19 21:49:54 +0000826 }
Evan Cheng6130f662008-03-05 00:59:57 +0000827 return -1;
Evan Chengb371f452007-02-19 21:49:54 +0000828}
Evan Cheng19e3f312007-05-15 01:26:09 +0000829
Evan Chengf277ee42007-05-29 18:35:22 +0000830/// findFirstPredOperandIdx() - Find the index of the first operand in the
831/// operand list that is used to represent the predicate. It returns -1 if
832/// none is found.
833int MachineInstr::findFirstPredOperandIdx() const {
Chris Lattner749c6f62008-01-07 07:27:27 +0000834 const TargetInstrDesc &TID = getDesc();
835 if (TID.isPredicable()) {
Evan Cheng19e3f312007-05-15 01:26:09 +0000836 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Chris Lattner749c6f62008-01-07 07:27:27 +0000837 if (TID.OpInfo[i].isPredicate())
Evan Chengf277ee42007-05-29 18:35:22 +0000838 return i;
Evan Cheng19e3f312007-05-15 01:26:09 +0000839 }
840
Evan Chengf277ee42007-05-29 18:35:22 +0000841 return -1;
Evan Cheng19e3f312007-05-15 01:26:09 +0000842}
Evan Chengb371f452007-02-19 21:49:54 +0000843
Bob Wilsond9df5012009-04-09 17:16:43 +0000844/// isRegTiedToUseOperand - Given the index of a register def operand,
845/// check if the register def is tied to a source operand, due to either
846/// two-address elimination or inline assembly constraints. Returns the
847/// first tied use operand index by reference is UseOpIdx is not null.
Jakob Stoklund Olesence9be2c2009-04-29 20:57:16 +0000848bool MachineInstr::
849isRegTiedToUseOperand(unsigned DefOpIdx, unsigned *UseOpIdx) const {
Chris Lattner518bb532010-02-09 19:54:29 +0000850 if (isInlineAsm()) {
Bob Wilsond9df5012009-04-09 17:16:43 +0000851 assert(DefOpIdx >= 2);
852 const MachineOperand &MO = getOperand(DefOpIdx);
Chris Lattnerc30aa7b2009-04-09 23:33:34 +0000853 if (!MO.isReg() || !MO.isDef() || MO.getReg() == 0)
Evan Chengfb112882009-03-23 08:01:15 +0000854 return false;
Evan Chengef5d0702009-06-24 02:05:51 +0000855 // Determine the actual operand index that corresponds to this index.
Evan Chengfb112882009-03-23 08:01:15 +0000856 unsigned DefNo = 0;
Evan Chengef5d0702009-06-24 02:05:51 +0000857 unsigned DefPart = 0;
Evan Chengfb112882009-03-23 08:01:15 +0000858 for (unsigned i = 1, e = getNumOperands(); i < e; ) {
859 const MachineOperand &FMO = getOperand(i);
Jakob Stoklund Olesen45d34fe2009-07-19 19:09:59 +0000860 // After the normal asm operands there may be additional imp-def regs.
861 if (!FMO.isImm())
862 return false;
Evan Chengfb112882009-03-23 08:01:15 +0000863 // Skip over this def.
Evan Chengef5d0702009-06-24 02:05:51 +0000864 unsigned NumOps = InlineAsm::getNumOperandRegisters(FMO.getImm());
865 unsigned PrevDef = i + 1;
866 i = PrevDef + NumOps;
867 if (i > DefOpIdx) {
868 DefPart = DefOpIdx - PrevDef;
Evan Chengfb112882009-03-23 08:01:15 +0000869 break;
Evan Chengef5d0702009-06-24 02:05:51 +0000870 }
Evan Chengfb112882009-03-23 08:01:15 +0000871 ++DefNo;
872 }
Evan Chengef5d0702009-06-24 02:05:51 +0000873 for (unsigned i = 1, e = getNumOperands(); i != e; ++i) {
Evan Chengfb112882009-03-23 08:01:15 +0000874 const MachineOperand &FMO = getOperand(i);
875 if (!FMO.isImm())
876 continue;
877 if (i+1 >= e || !getOperand(i+1).isReg() || !getOperand(i+1).isUse())
878 continue;
879 unsigned Idx;
Evan Chengef5d0702009-06-24 02:05:51 +0000880 if (InlineAsm::isUseOperandTiedToDef(FMO.getImm(), Idx) &&
Bob Wilsond9df5012009-04-09 17:16:43 +0000881 Idx == DefNo) {
882 if (UseOpIdx)
Evan Chengef5d0702009-06-24 02:05:51 +0000883 *UseOpIdx = (unsigned)i + 1 + DefPart;
Evan Chengfb112882009-03-23 08:01:15 +0000884 return true;
Bob Wilsond9df5012009-04-09 17:16:43 +0000885 }
Evan Chengfb112882009-03-23 08:01:15 +0000886 }
Evan Chengef5d0702009-06-24 02:05:51 +0000887 return false;
Evan Chengfb112882009-03-23 08:01:15 +0000888 }
889
Bob Wilsond9df5012009-04-09 17:16:43 +0000890 assert(getOperand(DefOpIdx).isDef() && "DefOpIdx is not a def!");
Chris Lattner749c6f62008-01-07 07:27:27 +0000891 const TargetInstrDesc &TID = getDesc();
Evan Chengef0732d2008-07-10 07:35:43 +0000892 for (unsigned i = 0, e = TID.getNumOperands(); i != e; ++i) {
893 const MachineOperand &MO = getOperand(i);
Dan Gohman2ce7f202008-12-05 05:45:42 +0000894 if (MO.isReg() && MO.isUse() &&
Bob Wilsond9df5012009-04-09 17:16:43 +0000895 TID.getOperandConstraint(i, TOI::TIED_TO) == (int)DefOpIdx) {
896 if (UseOpIdx)
897 *UseOpIdx = (unsigned)i;
Evan Chengef0732d2008-07-10 07:35:43 +0000898 return true;
Bob Wilsond9df5012009-04-09 17:16:43 +0000899 }
Evan Cheng32dfbea2007-10-12 08:50:34 +0000900 }
901 return false;
902}
903
Evan Chenga24752f2009-03-19 20:30:06 +0000904/// isRegTiedToDefOperand - Return true if the operand of the specified index
905/// is a register use and it is tied to an def operand. It also returns the def
906/// operand index by reference.
Jakob Stoklund Olesence9be2c2009-04-29 20:57:16 +0000907bool MachineInstr::
908isRegTiedToDefOperand(unsigned UseOpIdx, unsigned *DefOpIdx) const {
Chris Lattner518bb532010-02-09 19:54:29 +0000909 if (isInlineAsm()) {
Evan Chengfb112882009-03-23 08:01:15 +0000910 const MachineOperand &MO = getOperand(UseOpIdx);
Chris Lattner0c8382c2009-04-09 16:50:43 +0000911 if (!MO.isReg() || !MO.isUse() || MO.getReg() == 0)
Evan Chengfb112882009-03-23 08:01:15 +0000912 return false;
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +0000913
914 // Find the flag operand corresponding to UseOpIdx
915 unsigned FlagIdx, NumOps=0;
916 for (FlagIdx = 1; FlagIdx < UseOpIdx; FlagIdx += NumOps+1) {
917 const MachineOperand &UFMO = getOperand(FlagIdx);
Jakob Stoklund Olesen45d34fe2009-07-19 19:09:59 +0000918 // After the normal asm operands there may be additional imp-def regs.
919 if (!UFMO.isImm())
920 return false;
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +0000921 NumOps = InlineAsm::getNumOperandRegisters(UFMO.getImm());
922 assert(NumOps < getNumOperands() && "Invalid inline asm flag");
923 if (UseOpIdx < FlagIdx+NumOps+1)
924 break;
Evan Chengef5d0702009-06-24 02:05:51 +0000925 }
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +0000926 if (FlagIdx >= UseOpIdx)
Evan Chengef5d0702009-06-24 02:05:51 +0000927 return false;
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +0000928 const MachineOperand &UFMO = getOperand(FlagIdx);
Evan Chengfb112882009-03-23 08:01:15 +0000929 unsigned DefNo;
930 if (InlineAsm::isUseOperandTiedToDef(UFMO.getImm(), DefNo)) {
931 if (!DefOpIdx)
932 return true;
933
934 unsigned DefIdx = 1;
935 // Remember to adjust the index. First operand is asm string, then there
936 // is a flag for each.
937 while (DefNo) {
938 const MachineOperand &FMO = getOperand(DefIdx);
939 assert(FMO.isImm());
940 // Skip over this def.
941 DefIdx += InlineAsm::getNumOperandRegisters(FMO.getImm()) + 1;
942 --DefNo;
943 }
Evan Chengef5d0702009-06-24 02:05:51 +0000944 *DefOpIdx = DefIdx + UseOpIdx - FlagIdx;
Evan Chengfb112882009-03-23 08:01:15 +0000945 return true;
946 }
947 return false;
948 }
949
Evan Chenga24752f2009-03-19 20:30:06 +0000950 const TargetInstrDesc &TID = getDesc();
951 if (UseOpIdx >= TID.getNumOperands())
952 return false;
953 const MachineOperand &MO = getOperand(UseOpIdx);
954 if (!MO.isReg() || !MO.isUse())
955 return false;
956 int DefIdx = TID.getOperandConstraint(UseOpIdx, TOI::TIED_TO);
957 if (DefIdx == -1)
958 return false;
959 if (DefOpIdx)
960 *DefOpIdx = (unsigned)DefIdx;
961 return true;
962}
963
Dan Gohmane6cd7572010-05-13 20:34:42 +0000964/// clearKillInfo - Clears kill flags on all operands.
965///
966void MachineInstr::clearKillInfo() {
967 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
968 MachineOperand &MO = getOperand(i);
969 if (MO.isReg() && MO.isUse())
970 MO.setIsKill(false);
971 }
972}
973
Evan Cheng576d1232006-12-06 08:27:42 +0000974/// copyKillDeadInfo - Copies kill / dead operand properties from MI.
975///
976void MachineInstr::copyKillDeadInfo(const MachineInstr *MI) {
977 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
978 const MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000979 if (!MO.isReg() || (!MO.isKill() && !MO.isDead()))
Evan Cheng576d1232006-12-06 08:27:42 +0000980 continue;
981 for (unsigned j = 0, ee = getNumOperands(); j != ee; ++j) {
982 MachineOperand &MOp = getOperand(j);
983 if (!MOp.isIdenticalTo(MO))
984 continue;
985 if (MO.isKill())
986 MOp.setIsKill();
987 else
988 MOp.setIsDead();
989 break;
990 }
991 }
992}
993
Evan Cheng19e3f312007-05-15 01:26:09 +0000994/// copyPredicates - Copies predicate operand(s) from MI.
995void MachineInstr::copyPredicates(const MachineInstr *MI) {
Chris Lattner749c6f62008-01-07 07:27:27 +0000996 const TargetInstrDesc &TID = MI->getDesc();
Evan Chengb27087f2008-03-13 00:44:09 +0000997 if (!TID.isPredicable())
998 return;
999 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1000 if (TID.OpInfo[i].isPredicate()) {
1001 // Predicated operands must be last operands.
1002 addOperand(MI->getOperand(i));
Evan Cheng19e3f312007-05-15 01:26:09 +00001003 }
1004 }
1005}
1006
Evan Cheng9f1c8312008-07-03 09:09:37 +00001007/// isSafeToMove - Return true if it is safe to move this instruction. If
1008/// SawStore is set to true, it means that there is a store (or call) between
1009/// the instruction's location and its intended destination.
Dan Gohmanb3b930a2008-11-18 19:04:29 +00001010bool MachineInstr::isSafeToMove(const TargetInstrInfo *TII,
Evan Chengac1abde2010-03-02 19:03:01 +00001011 AliasAnalysis *AA,
1012 bool &SawStore) const {
Evan Chengb27087f2008-03-13 00:44:09 +00001013 // Ignore stuff that we obviously can't move.
1014 if (TID->mayStore() || TID->isCall()) {
1015 SawStore = true;
1016 return false;
1017 }
Dan Gohman237dee12008-12-23 17:28:50 +00001018 if (TID->isTerminator() || TID->hasUnmodeledSideEffects())
Evan Chengb27087f2008-03-13 00:44:09 +00001019 return false;
1020
1021 // See if this instruction does a load. If so, we have to guarantee that the
1022 // loaded value doesn't change between the load and the its intended
1023 // destination. The check for isInvariantLoad gives the targe the chance to
1024 // classify the load as always returning a constant, e.g. a constant pool
1025 // load.
Dan Gohmana70dca12009-10-09 23:27:56 +00001026 if (TID->mayLoad() && !isInvariantLoad(AA))
Evan Chengb27087f2008-03-13 00:44:09 +00001027 // Otherwise, this is a real load. If there is a store between the load and
Evan Cheng7cc2c402009-07-28 21:49:18 +00001028 // end of block, or if the load is volatile, we can't move it.
Dan Gohmand790a5c2008-10-02 15:04:30 +00001029 return !SawStore && !hasVolatileMemoryRef();
Dan Gohman3e4fb702008-09-24 00:06:15 +00001030
Evan Chengb27087f2008-03-13 00:44:09 +00001031 return true;
1032}
1033
Evan Chengdf3b9932008-08-27 20:33:50 +00001034/// isSafeToReMat - Return true if it's safe to rematerialize the specified
1035/// instruction which defined the specified register instead of copying it.
Dan Gohmanb3b930a2008-11-18 19:04:29 +00001036bool MachineInstr::isSafeToReMat(const TargetInstrInfo *TII,
Evan Chengac1abde2010-03-02 19:03:01 +00001037 AliasAnalysis *AA,
1038 unsigned DstReg) const {
Evan Chengdf3b9932008-08-27 20:33:50 +00001039 bool SawStore = false;
Dan Gohmana70dca12009-10-09 23:27:56 +00001040 if (!TII->isTriviallyReMaterializable(this, AA) ||
Evan Chengac1abde2010-03-02 19:03:01 +00001041 !isSafeToMove(TII, AA, SawStore))
Evan Chengdf3b9932008-08-27 20:33:50 +00001042 return false;
1043 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Dan Gohmancbad42c2008-11-18 19:49:32 +00001044 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001045 if (!MO.isReg())
Evan Chengdf3b9932008-08-27 20:33:50 +00001046 continue;
1047 // FIXME: For now, do not remat any instruction with register operands.
1048 // Later on, we can loosen the restriction is the register operands have
1049 // not been modified between the def and use. Note, this is different from
Evan Cheng8763c1c2008-08-27 20:58:54 +00001050 // MachineSink because the code is no longer in two-address form (at least
Evan Chengdf3b9932008-08-27 20:33:50 +00001051 // partially).
1052 if (MO.isUse())
1053 return false;
1054 else if (!MO.isDead() && MO.getReg() != DstReg)
1055 return false;
1056 }
1057 return true;
1058}
1059
Dan Gohman3e4fb702008-09-24 00:06:15 +00001060/// hasVolatileMemoryRef - Return true if this instruction may have a
1061/// volatile memory reference, or if the information describing the
1062/// memory reference is not available. Return false if it is known to
1063/// have no volatile memory references.
1064bool MachineInstr::hasVolatileMemoryRef() const {
1065 // An instruction known never to access memory won't have a volatile access.
1066 if (!TID->mayStore() &&
1067 !TID->mayLoad() &&
1068 !TID->isCall() &&
1069 !TID->hasUnmodeledSideEffects())
1070 return false;
1071
1072 // Otherwise, if the instruction has no memory reference information,
1073 // conservatively assume it wasn't preserved.
1074 if (memoperands_empty())
1075 return true;
1076
1077 // Check the memory reference information for volatile references.
Dan Gohmanc76909a2009-09-25 20:36:54 +00001078 for (mmo_iterator I = memoperands_begin(), E = memoperands_end(); I != E; ++I)
1079 if ((*I)->isVolatile())
Dan Gohman3e4fb702008-09-24 00:06:15 +00001080 return true;
1081
1082 return false;
1083}
1084
Dan Gohmane33f44c2009-10-07 17:38:06 +00001085/// isInvariantLoad - Return true if this instruction is loading from a
1086/// location whose value is invariant across the function. For example,
Dan Gohmanf451cb82010-02-10 16:03:48 +00001087/// loading a value from the constant pool or from the argument area
Dan Gohmane33f44c2009-10-07 17:38:06 +00001088/// of a function if it does not change. This should only return true of
1089/// *all* loads the instruction does are invariant (if it does multiple loads).
1090bool MachineInstr::isInvariantLoad(AliasAnalysis *AA) const {
1091 // If the instruction doesn't load at all, it isn't an invariant load.
1092 if (!TID->mayLoad())
1093 return false;
1094
1095 // If the instruction has lost its memoperands, conservatively assume that
1096 // it may not be an invariant load.
1097 if (memoperands_empty())
1098 return false;
1099
1100 const MachineFrameInfo *MFI = getParent()->getParent()->getFrameInfo();
1101
1102 for (mmo_iterator I = memoperands_begin(),
1103 E = memoperands_end(); I != E; ++I) {
1104 if ((*I)->isVolatile()) return false;
1105 if ((*I)->isStore()) return false;
1106
1107 if (const Value *V = (*I)->getValue()) {
1108 // A load from a constant PseudoSourceValue is invariant.
1109 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V))
1110 if (PSV->isConstant(MFI))
1111 continue;
1112 // If we have an AliasAnalysis, ask it whether the memory is constant.
1113 if (AA && AA->pointsToConstantMemory(V))
1114 continue;
1115 }
1116
1117 // Otherwise assume conservatively.
1118 return false;
1119 }
1120
1121 // Everything checks out.
1122 return true;
1123}
1124
Evan Cheng229694f2009-12-03 02:31:43 +00001125/// isConstantValuePHI - If the specified instruction is a PHI that always
1126/// merges together the same virtual register, return the register, otherwise
1127/// return 0.
1128unsigned MachineInstr::isConstantValuePHI() const {
Chris Lattner518bb532010-02-09 19:54:29 +00001129 if (!isPHI())
Evan Cheng229694f2009-12-03 02:31:43 +00001130 return 0;
Evan Chengd8f079c2009-12-07 23:10:34 +00001131 assert(getNumOperands() >= 3 &&
1132 "It's illegal to have a PHI without source operands");
Evan Cheng229694f2009-12-03 02:31:43 +00001133
1134 unsigned Reg = getOperand(1).getReg();
1135 for (unsigned i = 3, e = getNumOperands(); i < e; i += 2)
1136 if (getOperand(i).getReg() != Reg)
1137 return 0;
1138 return Reg;
1139}
1140
Evan Chenga57fabe2010-04-08 20:02:37 +00001141/// allDefsAreDead - Return true if all the defs of this instruction are dead.
1142///
1143bool MachineInstr::allDefsAreDead() const {
1144 for (unsigned i = 0, e = getNumOperands(); i < e; ++i) {
1145 const MachineOperand &MO = getOperand(i);
1146 if (!MO.isReg() || MO.isUse())
1147 continue;
1148 if (!MO.isDead())
1149 return false;
1150 }
1151 return true;
1152}
1153
Brian Gaeke21326fc2004-02-13 04:39:32 +00001154void MachineInstr::dump() const {
David Greene3b325332010-01-04 23:48:20 +00001155 dbgs() << " " << *this;
Mon P Wang5ca6bd12008-10-10 01:43:55 +00001156}
1157
1158void MachineInstr::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman80f6c582009-11-09 19:38:45 +00001159 // We can be a bit tidier if we know the TargetMachine and/or MachineFunction.
1160 const MachineFunction *MF = 0;
1161 if (const MachineBasicBlock *MBB = getParent()) {
1162 MF = MBB->getParent();
1163 if (!TM && MF)
1164 TM = &MF->getTarget();
1165 }
Dan Gohman0ba90f32009-10-31 20:19:03 +00001166
1167 // Print explicitly defined operands on the left of an assignment syntax.
Dan Gohman80f6c582009-11-09 19:38:45 +00001168 unsigned StartOp = 0, e = getNumOperands();
Dan Gohman0ba90f32009-10-31 20:19:03 +00001169 for (; StartOp < e && getOperand(StartOp).isReg() &&
1170 getOperand(StartOp).isDef() &&
1171 !getOperand(StartOp).isImplicit();
1172 ++StartOp) {
1173 if (StartOp != 0) OS << ", ";
1174 getOperand(StartOp).print(OS, TM);
Chris Lattner6a592272002-10-30 01:55:38 +00001175 }
Tanya Lattnerb1407622004-06-25 00:13:11 +00001176
Dan Gohman0ba90f32009-10-31 20:19:03 +00001177 if (StartOp != 0)
1178 OS << " = ";
1179
1180 // Print the opcode name.
Chris Lattner749c6f62008-01-07 07:27:27 +00001181 OS << getDesc().getName();
Misha Brukmanedf128a2005-04-21 22:36:52 +00001182
Dan Gohman0ba90f32009-10-31 20:19:03 +00001183 // Print the rest of the operands.
Dan Gohman80f6c582009-11-09 19:38:45 +00001184 bool OmittedAnyCallClobbers = false;
1185 bool FirstOp = true;
Chris Lattner6a592272002-10-30 01:55:38 +00001186 for (unsigned i = StartOp, e = getNumOperands(); i != e; ++i) {
Dan Gohman80f6c582009-11-09 19:38:45 +00001187 const MachineOperand &MO = getOperand(i);
1188
1189 // Omit call-clobbered registers which aren't used anywhere. This makes
1190 // call instructions much less noisy on targets where calls clobber lots
1191 // of registers. Don't rely on MO.isDead() because we may be called before
1192 // LiveVariables is run, or we may be looking at a non-allocatable reg.
1193 if (MF && getDesc().isCall() &&
1194 MO.isReg() && MO.isImplicit() && MO.isDef()) {
1195 unsigned Reg = MO.getReg();
1196 if (Reg != 0 && TargetRegisterInfo::isPhysicalRegister(Reg)) {
1197 const MachineRegisterInfo &MRI = MF->getRegInfo();
1198 if (MRI.use_empty(Reg) && !MRI.isLiveOut(Reg)) {
1199 bool HasAliasLive = false;
1200 for (const unsigned *Alias = TM->getRegisterInfo()->getAliasSet(Reg);
1201 unsigned AliasReg = *Alias; ++Alias)
1202 if (!MRI.use_empty(AliasReg) || MRI.isLiveOut(AliasReg)) {
1203 HasAliasLive = true;
1204 break;
1205 }
1206 if (!HasAliasLive) {
1207 OmittedAnyCallClobbers = true;
1208 continue;
1209 }
1210 }
1211 }
1212 }
1213
1214 if (FirstOp) FirstOp = false; else OS << ",";
Chris Lattner6a592272002-10-30 01:55:38 +00001215 OS << " ";
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001216 if (i < getDesc().NumOperands) {
1217 const TargetOperandInfo &TOI = getDesc().OpInfo[i];
1218 if (TOI.isPredicate())
1219 OS << "pred:";
1220 if (TOI.isOptionalDef())
1221 OS << "opt:";
1222 }
Evan Cheng59b36552010-04-28 20:03:13 +00001223 if (isDebugValue() && MO.isMetadata()) {
1224 // Pretty print DBG_VALUE instructions.
1225 const MDNode *MD = MO.getMetadata();
1226 if (const MDString *MDS = dyn_cast<MDString>(MD->getOperand(2)))
1227 OS << "!\"" << MDS->getString() << '\"';
1228 else
1229 MO.print(OS, TM);
1230 } else
1231 MO.print(OS, TM);
Dan Gohman80f6c582009-11-09 19:38:45 +00001232 }
1233
1234 // Briefly indicate whether any call clobbers were omitted.
1235 if (OmittedAnyCallClobbers) {
Bill Wendling164558e2009-12-25 13:45:50 +00001236 if (!FirstOp) OS << ",";
Dan Gohman80f6c582009-11-09 19:38:45 +00001237 OS << " ...";
Chris Lattner10491642002-10-30 00:48:05 +00001238 }
Misha Brukmanedf128a2005-04-21 22:36:52 +00001239
Dan Gohman0ba90f32009-10-31 20:19:03 +00001240 bool HaveSemi = false;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001241 if (!memoperands_empty()) {
Dan Gohman0ba90f32009-10-31 20:19:03 +00001242 if (!HaveSemi) OS << ";"; HaveSemi = true;
1243
1244 OS << " mem:";
Dan Gohmanc76909a2009-09-25 20:36:54 +00001245 for (mmo_iterator i = memoperands_begin(), e = memoperands_end();
1246 i != e; ++i) {
1247 OS << **i;
Dan Gohmancd26ec52009-09-23 01:33:16 +00001248 if (next(i) != e)
1249 OS << " ";
Dan Gohman69de1932008-02-06 22:27:42 +00001250 }
1251 }
1252
Dan Gohman80f6c582009-11-09 19:38:45 +00001253 if (!debugLoc.isUnknown() && MF) {
Bill Wendlingad2cf9d2009-12-25 13:44:36 +00001254 if (!HaveSemi) OS << ";";
Dan Gohman0ba90f32009-10-31 20:19:03 +00001255
1256 // TODO: print InlinedAtLoc information
1257
Chris Lattnerde4845c2010-04-02 19:42:39 +00001258 DIScope Scope(debugLoc.getScope(MF->getFunction()->getContext()));
Dan Gohman75ae5932009-11-23 21:29:08 +00001259 OS << " dbg:";
Dan Gohman4b808b02009-12-05 00:20:51 +00001260 // Omit the directory, since it's usually long and uninteresting.
Devang Patel3c91b052010-03-08 20:52:55 +00001261 if (Scope.Verify())
Dan Gohman4b808b02009-12-05 00:20:51 +00001262 OS << Scope.getFilename();
1263 else
1264 OS << "<unknown>";
Chris Lattnerde4845c2010-04-02 19:42:39 +00001265 OS << ':' << debugLoc.getLine();
1266 if (debugLoc.getCol() != 0)
1267 OS << ':' << debugLoc.getCol();
Bill Wendlingb5ef2732009-02-19 21:44:55 +00001268 }
1269
Chris Lattner10491642002-10-30 00:48:05 +00001270 OS << "\n";
1271}
1272
Owen Andersonb487e722008-01-24 01:10:07 +00001273bool MachineInstr::addRegisterKilled(unsigned IncomingReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +00001274 const TargetRegisterInfo *RegInfo,
Owen Andersonb487e722008-01-24 01:10:07 +00001275 bool AddIfNotFound) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001276 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001277 bool hasAliases = isPhysReg && RegInfo->getAliasSet(IncomingReg);
Dan Gohman3f629402008-09-03 15:56:16 +00001278 bool Found = false;
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001279 SmallVector<unsigned,4> DeadOps;
Bill Wendling4a23d722008-03-03 22:14:33 +00001280 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1281 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesenefb8e3e2009-08-04 20:09:25 +00001282 if (!MO.isReg() || !MO.isUse() || MO.isUndef())
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001283 continue;
1284 unsigned Reg = MO.getReg();
1285 if (!Reg)
1286 continue;
Bill Wendling4a23d722008-03-03 22:14:33 +00001287
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001288 if (Reg == IncomingReg) {
Dan Gohman3f629402008-09-03 15:56:16 +00001289 if (!Found) {
1290 if (MO.isKill())
1291 // The register is already marked kill.
1292 return true;
Jakob Stoklund Olesenece48182009-08-02 19:13:03 +00001293 if (isPhysReg && isRegTiedToDefOperand(i))
1294 // Two-address uses of physregs must not be marked kill.
1295 return true;
Dan Gohman3f629402008-09-03 15:56:16 +00001296 MO.setIsKill();
1297 Found = true;
1298 }
1299 } else if (hasAliases && MO.isKill() &&
1300 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001301 // A super-register kill already exists.
1302 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001303 return true;
1304 if (RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001305 DeadOps.push_back(i);
Bill Wendling4a23d722008-03-03 22:14:33 +00001306 }
1307 }
1308
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001309 // Trim unneeded kill operands.
1310 while (!DeadOps.empty()) {
1311 unsigned OpIdx = DeadOps.back();
1312 if (getOperand(OpIdx).isImplicit())
1313 RemoveOperand(OpIdx);
1314 else
1315 getOperand(OpIdx).setIsKill(false);
1316 DeadOps.pop_back();
1317 }
1318
Bill Wendling4a23d722008-03-03 22:14:33 +00001319 // If not found, this means an alias of one of the operands is killed. Add a
Owen Andersonb487e722008-01-24 01:10:07 +00001320 // new implicit operand if required.
Dan Gohman3f629402008-09-03 15:56:16 +00001321 if (!Found && AddIfNotFound) {
Bill Wendling4a23d722008-03-03 22:14:33 +00001322 addOperand(MachineOperand::CreateReg(IncomingReg,
1323 false /*IsDef*/,
1324 true /*IsImp*/,
1325 true /*IsKill*/));
Owen Andersonb487e722008-01-24 01:10:07 +00001326 return true;
1327 }
Dan Gohman3f629402008-09-03 15:56:16 +00001328 return Found;
Owen Andersonb487e722008-01-24 01:10:07 +00001329}
1330
1331bool MachineInstr::addRegisterDead(unsigned IncomingReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +00001332 const TargetRegisterInfo *RegInfo,
Owen Andersonb487e722008-01-24 01:10:07 +00001333 bool AddIfNotFound) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001334 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Evan Cheng01b2e232008-06-27 22:11:49 +00001335 bool hasAliases = isPhysReg && RegInfo->getAliasSet(IncomingReg);
Dan Gohman3f629402008-09-03 15:56:16 +00001336 bool Found = false;
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001337 SmallVector<unsigned,4> DeadOps;
Owen Andersonb487e722008-01-24 01:10:07 +00001338 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1339 MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001340 if (!MO.isReg() || !MO.isDef())
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001341 continue;
1342 unsigned Reg = MO.getReg();
Dan Gohman3f629402008-09-03 15:56:16 +00001343 if (!Reg)
1344 continue;
1345
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001346 if (Reg == IncomingReg) {
Dan Gohman3f629402008-09-03 15:56:16 +00001347 if (!Found) {
1348 if (MO.isDead())
1349 // The register is already marked dead.
1350 return true;
1351 MO.setIsDead();
1352 Found = true;
1353 }
1354 } else if (hasAliases && MO.isDead() &&
1355 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001356 // There exists a super-register that's marked dead.
1357 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001358 return true;
Owen Anderson22ae9992008-08-14 18:34:18 +00001359 if (RegInfo->getSubRegisters(IncomingReg) &&
1360 RegInfo->getSuperRegisters(Reg) &&
1361 RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001362 DeadOps.push_back(i);
Owen Andersonb487e722008-01-24 01:10:07 +00001363 }
1364 }
1365
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001366 // Trim unneeded dead operands.
1367 while (!DeadOps.empty()) {
1368 unsigned OpIdx = DeadOps.back();
1369 if (getOperand(OpIdx).isImplicit())
1370 RemoveOperand(OpIdx);
1371 else
1372 getOperand(OpIdx).setIsDead(false);
1373 DeadOps.pop_back();
1374 }
1375
Dan Gohman3f629402008-09-03 15:56:16 +00001376 // If not found, this means an alias of one of the operands is dead. Add a
1377 // new implicit operand if required.
Chris Lattner31530612009-06-24 17:54:48 +00001378 if (Found || !AddIfNotFound)
1379 return Found;
1380
1381 addOperand(MachineOperand::CreateReg(IncomingReg,
1382 true /*IsDef*/,
1383 true /*IsImp*/,
1384 false /*IsKill*/,
1385 true /*IsDead*/));
1386 return true;
Owen Andersonb487e722008-01-24 01:10:07 +00001387}
Jakob Stoklund Olesen8efadf92010-01-06 00:29:28 +00001388
1389void MachineInstr::addRegisterDefined(unsigned IncomingReg,
1390 const TargetRegisterInfo *RegInfo) {
1391 MachineOperand *MO = findRegisterDefOperand(IncomingReg, false, RegInfo);
1392 if (!MO || MO->getSubReg())
1393 addOperand(MachineOperand::CreateReg(IncomingReg,
1394 true /*IsDef*/,
1395 true /*IsImp*/));
1396}
Evan Cheng67eaa082010-03-03 23:37:30 +00001397
1398unsigned
1399MachineInstrExpressionTrait::getHashValue(const MachineInstr* const &MI) {
1400 unsigned Hash = MI->getOpcode() * 37;
1401 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1402 const MachineOperand &MO = MI->getOperand(i);
1403 uint64_t Key = (uint64_t)MO.getType() << 32;
1404 switch (MO.getType()) {
Chris Lattner72aaa3c2010-03-13 08:14:18 +00001405 default: break;
1406 case MachineOperand::MO_Register:
1407 if (MO.isDef() && MO.getReg() &&
1408 TargetRegisterInfo::isVirtualRegister(MO.getReg()))
1409 continue; // Skip virtual register defs.
1410 Key |= MO.getReg();
1411 break;
1412 case MachineOperand::MO_Immediate:
1413 Key |= MO.getImm();
1414 break;
1415 case MachineOperand::MO_FrameIndex:
1416 case MachineOperand::MO_ConstantPoolIndex:
1417 case MachineOperand::MO_JumpTableIndex:
1418 Key |= MO.getIndex();
1419 break;
1420 case MachineOperand::MO_MachineBasicBlock:
1421 Key |= DenseMapInfo<void*>::getHashValue(MO.getMBB());
1422 break;
1423 case MachineOperand::MO_GlobalAddress:
1424 Key |= DenseMapInfo<void*>::getHashValue(MO.getGlobal());
1425 break;
1426 case MachineOperand::MO_BlockAddress:
1427 Key |= DenseMapInfo<void*>::getHashValue(MO.getBlockAddress());
1428 break;
1429 case MachineOperand::MO_MCSymbol:
1430 Key |= DenseMapInfo<void*>::getHashValue(MO.getMCSymbol());
1431 break;
Evan Cheng67eaa082010-03-03 23:37:30 +00001432 }
1433 Key += ~(Key << 32);
1434 Key ^= (Key >> 22);
1435 Key += ~(Key << 13);
1436 Key ^= (Key >> 8);
1437 Key += (Key << 3);
1438 Key ^= (Key >> 15);
1439 Key += ~(Key << 27);
1440 Key ^= (Key >> 31);
1441 Hash = (unsigned)Key + Hash * 37;
1442 }
1443 return Hash;
1444}