blob: 0d2d7d2ad4058cbc090fa22da12a7234cbbdd0d0 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "ARM.h"
16#include "ARMAddressingModes.h"
17#include "ARMConstantPoolValue.h"
18#include "ARMISelLowering.h"
19#include "ARMMachineFunctionInfo.h"
20#include "ARMRegisterInfo.h"
21#include "ARMSubtarget.h"
22#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000023#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000024#include "llvm/CallingConv.h"
25#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000026#include "llvm/Function.h"
Evan Cheng27707472007-03-16 08:43:56 +000027#include "llvm/Instruction.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000028#include "llvm/Intrinsics.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000029#include "llvm/GlobalValue.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000030#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000031#include "llvm/CodeGen/MachineBasicBlock.h"
32#include "llvm/CodeGen/MachineFrameInfo.h"
33#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000037#include "llvm/CodeGen/SelectionDAG.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000038#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000039#include "llvm/ADT/VectorExtras.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000040#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000041#include "llvm/Support/MathExtras.h"
Evan Chenga8e29892007-01-19 07:51:42 +000042using namespace llvm;
43
Owen Andersone50ed302009-08-10 22:56:29 +000044static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000045 CCValAssign::LocInfo &LocInfo,
46 ISD::ArgFlagsTy &ArgFlags,
47 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000048static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000049 CCValAssign::LocInfo &LocInfo,
50 ISD::ArgFlagsTy &ArgFlags,
51 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000052static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000053 CCValAssign::LocInfo &LocInfo,
54 ISD::ArgFlagsTy &ArgFlags,
55 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000056static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000057 CCValAssign::LocInfo &LocInfo,
58 ISD::ArgFlagsTy &ArgFlags,
59 CCState &State);
60
Owen Andersone50ed302009-08-10 22:56:29 +000061void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
62 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000063 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000064 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000065 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
66 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000067
Owen Anderson70671842009-08-10 20:18:46 +000068 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000069 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000070 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000071 }
72
Owen Andersone50ed302009-08-10 22:56:29 +000073 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +000074 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +000075 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +000076 if (ElemTy == MVT::i8 || ElemTy == MVT::i16)
Owen Anderson70671842009-08-10 20:18:46 +000077 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
78 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
79 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
80 setOperationAction(ISD::SCALAR_TO_VECTOR, VT.getSimpleVT(), Custom);
81 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Custom);
Bob Wilson5bafff32009-06-22 23:27:02 +000082 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +000083 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
84 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
85 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilson5bafff32009-06-22 23:27:02 +000086 }
87
88 // Promote all bit-wise operations.
89 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +000090 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000091 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
92 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +000093 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000094 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000095 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +000096 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000097 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000098 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000099 }
100}
101
Owen Andersone50ed302009-08-10 22:56:29 +0000102void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000103 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000104 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000105}
106
Owen Andersone50ed302009-08-10 22:56:29 +0000107void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000108 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000109 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000110}
111
Chris Lattnerf0144122009-07-28 03:13:23 +0000112static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
113 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Chris Lattnerf26e03b2009-07-31 17:42:42 +0000114 return new TargetLoweringObjectFileMachO();
Chris Lattner80ec2792009-08-02 00:34:36 +0000115 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000116}
117
Evan Chenga8e29892007-01-19 07:51:42 +0000118ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000119 : TargetLowering(TM, createTLOF(TM)), ARMPCLabelIndex(0) {
Evan Chenga8e29892007-01-19 07:51:42 +0000120 Subtarget = &TM.getSubtarget<ARMSubtarget>();
121
Evan Chengb1df8f22007-04-27 08:15:43 +0000122 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000123 // Uses VFP for Thumb libfuncs if available.
124 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
125 // Single-precision floating-point arithmetic.
126 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
127 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
128 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
129 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000130
Evan Chengb1df8f22007-04-27 08:15:43 +0000131 // Double-precision floating-point arithmetic.
132 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
133 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
134 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
135 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000136
Evan Chengb1df8f22007-04-27 08:15:43 +0000137 // Single-precision comparisons.
138 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
139 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
140 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
141 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
142 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
143 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
144 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
145 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000146
Evan Chengb1df8f22007-04-27 08:15:43 +0000147 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
148 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
149 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
150 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
151 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
152 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
153 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
154 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000155
Evan Chengb1df8f22007-04-27 08:15:43 +0000156 // Double-precision comparisons.
157 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
158 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
159 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
160 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
161 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
162 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
163 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
164 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000165
Evan Chengb1df8f22007-04-27 08:15:43 +0000166 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
167 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
168 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
169 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
170 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
171 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
172 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
173 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000174
Evan Chengb1df8f22007-04-27 08:15:43 +0000175 // Floating-point to integer conversions.
176 // i64 conversions are done via library routines even when generating VFP
177 // instructions, so use the same ones.
178 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
179 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
180 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
181 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000182
Evan Chengb1df8f22007-04-27 08:15:43 +0000183 // Conversions between floating types.
184 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
185 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
186
187 // Integer to floating-point conversions.
188 // i64 conversions are done via library routines even when generating VFP
189 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000190 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
191 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000192 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
193 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
194 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
195 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
196 }
Evan Chenga8e29892007-01-19 07:51:42 +0000197 }
198
Bob Wilson2f954612009-05-22 17:38:41 +0000199 // These libcalls are not available in 32-bit.
200 setLibcallName(RTLIB::SHL_I128, 0);
201 setLibcallName(RTLIB::SRL_I128, 0);
202 setLibcallName(RTLIB::SRA_I128, 0);
203
David Goodwinf1daf7d2009-07-08 23:10:31 +0000204 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000205 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000206 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000207 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000208 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000209 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
210 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000211
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000213 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000214
215 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000216 addDRTypeForNEON(MVT::v2f32);
217 addDRTypeForNEON(MVT::v8i8);
218 addDRTypeForNEON(MVT::v4i16);
219 addDRTypeForNEON(MVT::v2i32);
220 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000221
Owen Anderson825b72b2009-08-11 20:47:22 +0000222 addQRTypeForNEON(MVT::v4f32);
223 addQRTypeForNEON(MVT::v2f64);
224 addQRTypeForNEON(MVT::v16i8);
225 addQRTypeForNEON(MVT::v8i16);
226 addQRTypeForNEON(MVT::v4i32);
227 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000228
229 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
230 setTargetDAGCombine(ISD::SHL);
231 setTargetDAGCombine(ISD::SRL);
232 setTargetDAGCombine(ISD::SRA);
233 setTargetDAGCombine(ISD::SIGN_EXTEND);
234 setTargetDAGCombine(ISD::ZERO_EXTEND);
235 setTargetDAGCombine(ISD::ANY_EXTEND);
236 }
237
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000238 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000239
240 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000241 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000242
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000243 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000245
Evan Chenga8e29892007-01-19 07:51:42 +0000246 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000247 if (!Subtarget->isThumb1Only()) {
248 for (unsigned im = (unsigned)ISD::PRE_INC;
249 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000250 setIndexedLoadAction(im, MVT::i1, Legal);
251 setIndexedLoadAction(im, MVT::i8, Legal);
252 setIndexedLoadAction(im, MVT::i16, Legal);
253 setIndexedLoadAction(im, MVT::i32, Legal);
254 setIndexedStoreAction(im, MVT::i1, Legal);
255 setIndexedStoreAction(im, MVT::i8, Legal);
256 setIndexedStoreAction(im, MVT::i16, Legal);
257 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000258 }
Evan Chenga8e29892007-01-19 07:51:42 +0000259 }
260
261 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000262 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 setOperationAction(ISD::MUL, MVT::i64, Expand);
264 setOperationAction(ISD::MULHU, MVT::i32, Expand);
265 setOperationAction(ISD::MULHS, MVT::i32, Expand);
266 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
267 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000268 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000269 setOperationAction(ISD::MUL, MVT::i64, Expand);
270 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000271 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000273 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000274 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
275 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
276 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
277 setOperationAction(ISD::SRL, MVT::i64, Custom);
278 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000279
280 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000281 setOperationAction(ISD::ROTL, MVT::i32, Expand);
282 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
283 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000284 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000285 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000286
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000287 // Only ARMv6 has BSWAP.
288 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000289 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000290
Evan Chenga8e29892007-01-19 07:51:42 +0000291 // These are expanded into libcalls.
Owen Anderson825b72b2009-08-11 20:47:22 +0000292 setOperationAction(ISD::SDIV, MVT::i32, Expand);
293 setOperationAction(ISD::UDIV, MVT::i32, Expand);
294 setOperationAction(ISD::SREM, MVT::i32, Expand);
295 setOperationAction(ISD::UREM, MVT::i32, Expand);
296 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
297 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000298
Evan Chenga8e29892007-01-19 07:51:42 +0000299 // Support label based line numbers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000300 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
301 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000302
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
304 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
305 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
306 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000307
Evan Chenga8e29892007-01-19 07:51:42 +0000308 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000309 setOperationAction(ISD::VASTART, MVT::Other, Custom);
310 setOperationAction(ISD::VAARG, MVT::Other, Expand);
311 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
312 setOperationAction(ISD::VAEND, MVT::Other, Expand);
313 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
314 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000315 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
316 // FIXME: Shouldn't need this, since no register is used, but the legalizer
317 // doesn't yet know how to not do that for SjLj.
318 setExceptionSelectorRegister(ARM::R0);
Evan Cheng86198642009-08-07 00:34:42 +0000319 if (Subtarget->isThumb())
Owen Anderson825b72b2009-08-11 20:47:22 +0000320 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Evan Cheng86198642009-08-07 00:34:42 +0000321 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
323 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000324
Evan Chengd27c9fc2009-07-03 01:43:10 +0000325 if (!Subtarget->hasV6Ops() && !Subtarget->isThumb2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
327 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000328 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000330
David Goodwinf1daf7d2009-07-08 23:10:31 +0000331 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only())
Evan Chengc7c77292008-11-04 19:57:48 +0000332 // Turn f64->i64 into FMRRD, i64 -> f64 to FMDRR iff target supports vfp2.
Owen Anderson825b72b2009-08-11 20:47:22 +0000333 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000334
335 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
337 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::Other, Custom);
338 setOperationAction(ISD::INTRINSIC_VOID, MVT::Other, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000339
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 setOperationAction(ISD::SETCC, MVT::i32, Expand);
341 setOperationAction(ISD::SETCC, MVT::f32, Expand);
342 setOperationAction(ISD::SETCC, MVT::f64, Expand);
343 setOperationAction(ISD::SELECT, MVT::i32, Expand);
344 setOperationAction(ISD::SELECT, MVT::f32, Expand);
345 setOperationAction(ISD::SELECT, MVT::f64, Expand);
346 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
347 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
348 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000349
Owen Anderson825b72b2009-08-11 20:47:22 +0000350 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
351 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
352 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
353 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
354 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000355
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000356 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000357 setOperationAction(ISD::FSIN, MVT::f64, Expand);
358 setOperationAction(ISD::FSIN, MVT::f32, Expand);
359 setOperationAction(ISD::FCOS, MVT::f32, Expand);
360 setOperationAction(ISD::FCOS, MVT::f64, Expand);
361 setOperationAction(ISD::FREM, MVT::f64, Expand);
362 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000363 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000364 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
365 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000366 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::FPOW, MVT::f64, Expand);
368 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000369
Evan Chenga8e29892007-01-19 07:51:42 +0000370 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
David Goodwinf1daf7d2009-07-08 23:10:31 +0000371 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000372 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
373 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
374 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
375 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000376 }
Evan Chenga8e29892007-01-19 07:51:42 +0000377
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000378 // We have target-specific dag combine patterns for the following nodes:
379 // ARMISD::FMRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000380 setTargetDAGCombine(ISD::ADD);
381 setTargetDAGCombine(ISD::SUB);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000382
Evan Chenga8e29892007-01-19 07:51:42 +0000383 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Chenga8e29892007-01-19 07:51:42 +0000384 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000385 setIfCvtBlockSizeLimit(Subtarget->isThumb() ? 0 : 10);
Evan Cheng97e604e2007-06-19 23:55:02 +0000386 setIfCvtDupBlockSizeLimit(Subtarget->isThumb() ? 0 : 2);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000387
Evan Cheng8557c2b2009-06-19 01:51:50 +0000388 if (!Subtarget->isThumb()) {
389 // Use branch latency information to determine if-conversion limits.
Evan Chengb1019482009-06-19 07:06:07 +0000390 // FIXME: If-converter should use instruction latency of the branch being
391 // eliminated to compute the threshold. For ARMv6, the branch "latency"
392 // varies depending on whether it's dynamically or statically predicted
393 // and on whether the destination is in the prefetch buffer.
Evan Cheng8557c2b2009-06-19 01:51:50 +0000394 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
395 const InstrItineraryData &InstrItins = Subtarget->getInstrItineraryData();
Evan Cheng7a42b082009-06-19 06:56:26 +0000396 unsigned Latency= InstrItins.getLatency(TII->get(ARM::Bcc).getSchedClass());
Evan Cheng8557c2b2009-06-19 01:51:50 +0000397 if (Latency > 1) {
398 setIfCvtBlockSizeLimit(Latency-1);
399 if (Latency > 2)
400 setIfCvtDupBlockSizeLimit(Latency-2);
401 } else {
402 setIfCvtBlockSizeLimit(10);
403 setIfCvtDupBlockSizeLimit(2);
404 }
405 }
406
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000407 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Bob Wilsone6abdff2009-05-18 20:55:32 +0000408 // Do not enable CodePlacementOpt for now: it currently runs after the
409 // ARMConstantIslandPass and messes up branch relaxation and placement
410 // of constant islands.
411 // benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000412}
413
Evan Chenga8e29892007-01-19 07:51:42 +0000414const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
415 switch (Opcode) {
416 default: return 0;
417 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000418 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
419 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000420 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000421 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
422 case ARMISD::tCALL: return "ARMISD::tCALL";
423 case ARMISD::BRCOND: return "ARMISD::BRCOND";
424 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000425 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000426 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
427 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
428 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000429 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000430 case ARMISD::CMPFP: return "ARMISD::CMPFP";
431 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
432 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
433 case ARMISD::CMOV: return "ARMISD::CMOV";
434 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000435
Evan Chenga8e29892007-01-19 07:51:42 +0000436 case ARMISD::FTOSI: return "ARMISD::FTOSI";
437 case ARMISD::FTOUI: return "ARMISD::FTOUI";
438 case ARMISD::SITOF: return "ARMISD::SITOF";
439 case ARMISD::UITOF: return "ARMISD::UITOF";
Evan Chenga8e29892007-01-19 07:51:42 +0000440
441 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
442 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
443 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000444
Evan Chenga8e29892007-01-19 07:51:42 +0000445 case ARMISD::FMRRD: return "ARMISD::FMRRD";
446 case ARMISD::FMDRR: return "ARMISD::FMDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000447
448 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000449
Evan Cheng86198642009-08-07 00:34:42 +0000450 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
451
Bob Wilson5bafff32009-06-22 23:27:02 +0000452 case ARMISD::VCEQ: return "ARMISD::VCEQ";
453 case ARMISD::VCGE: return "ARMISD::VCGE";
454 case ARMISD::VCGEU: return "ARMISD::VCGEU";
455 case ARMISD::VCGT: return "ARMISD::VCGT";
456 case ARMISD::VCGTU: return "ARMISD::VCGTU";
457 case ARMISD::VTST: return "ARMISD::VTST";
458
459 case ARMISD::VSHL: return "ARMISD::VSHL";
460 case ARMISD::VSHRs: return "ARMISD::VSHRs";
461 case ARMISD::VSHRu: return "ARMISD::VSHRu";
462 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
463 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
464 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
465 case ARMISD::VSHRN: return "ARMISD::VSHRN";
466 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
467 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
468 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
469 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
470 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
471 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
472 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
473 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
474 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
475 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
476 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
477 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
478 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
479 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
480 case ARMISD::VDUPLANEQ: return "ARMISD::VDUPLANEQ";
Bob Wilsona599bff2009-08-04 00:36:16 +0000481 case ARMISD::VLD2D: return "ARMISD::VLD2D";
482 case ARMISD::VLD3D: return "ARMISD::VLD3D";
483 case ARMISD::VLD4D: return "ARMISD::VLD4D";
Bob Wilsonb36ec862009-08-06 18:47:44 +0000484 case ARMISD::VST2D: return "ARMISD::VST2D";
485 case ARMISD::VST3D: return "ARMISD::VST3D";
486 case ARMISD::VST4D: return "ARMISD::VST4D";
Evan Chenga8e29892007-01-19 07:51:42 +0000487 }
488}
489
Bill Wendlingb4202b82009-07-01 18:50:55 +0000490/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000491unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
492 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 1 : 2;
493}
494
Evan Chenga8e29892007-01-19 07:51:42 +0000495//===----------------------------------------------------------------------===//
496// Lowering Code
497//===----------------------------------------------------------------------===//
498
Evan Chenga8e29892007-01-19 07:51:42 +0000499/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
500static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
501 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000502 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000503 case ISD::SETNE: return ARMCC::NE;
504 case ISD::SETEQ: return ARMCC::EQ;
505 case ISD::SETGT: return ARMCC::GT;
506 case ISD::SETGE: return ARMCC::GE;
507 case ISD::SETLT: return ARMCC::LT;
508 case ISD::SETLE: return ARMCC::LE;
509 case ISD::SETUGT: return ARMCC::HI;
510 case ISD::SETUGE: return ARMCC::HS;
511 case ISD::SETULT: return ARMCC::LO;
512 case ISD::SETULE: return ARMCC::LS;
513 }
514}
515
516/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC. It
517/// returns true if the operands should be inverted to form the proper
518/// comparison.
519static bool FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
520 ARMCC::CondCodes &CondCode2) {
521 bool Invert = false;
522 CondCode2 = ARMCC::AL;
523 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000524 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000525 case ISD::SETEQ:
526 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
527 case ISD::SETGT:
528 case ISD::SETOGT: CondCode = ARMCC::GT; break;
529 case ISD::SETGE:
530 case ISD::SETOGE: CondCode = ARMCC::GE; break;
531 case ISD::SETOLT: CondCode = ARMCC::MI; break;
532 case ISD::SETOLE: CondCode = ARMCC::GT; Invert = true; break;
533 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
534 case ISD::SETO: CondCode = ARMCC::VC; break;
535 case ISD::SETUO: CondCode = ARMCC::VS; break;
536 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
537 case ISD::SETUGT: CondCode = ARMCC::HI; break;
538 case ISD::SETUGE: CondCode = ARMCC::PL; break;
539 case ISD::SETLT:
540 case ISD::SETULT: CondCode = ARMCC::LT; break;
541 case ISD::SETLE:
542 case ISD::SETULE: CondCode = ARMCC::LE; break;
543 case ISD::SETNE:
544 case ISD::SETUNE: CondCode = ARMCC::NE; break;
545 }
546 return Invert;
547}
548
Bob Wilson1f595bb2009-04-17 19:07:39 +0000549//===----------------------------------------------------------------------===//
550// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000551//===----------------------------------------------------------------------===//
552
553#include "ARMGenCallingConv.inc"
554
555// APCS f64 is in register pairs, possibly split to stack
Owen Andersone50ed302009-08-10 22:56:29 +0000556static bool f64AssignAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000557 CCValAssign::LocInfo &LocInfo,
558 CCState &State, bool CanFail) {
559 static const unsigned RegList[] = { ARM::R0, ARM::R1, ARM::R2, ARM::R3 };
560
561 // Try to get the first register.
562 if (unsigned Reg = State.AllocateReg(RegList, 4))
563 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
564 else {
565 // For the 2nd half of a v2f64, do not fail.
566 if (CanFail)
567 return false;
568
569 // Put the whole thing on the stack.
570 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
571 State.AllocateStack(8, 4),
572 LocVT, LocInfo));
573 return true;
574 }
575
576 // Try to get the second register.
577 if (unsigned Reg = State.AllocateReg(RegList, 4))
578 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
579 else
580 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
581 State.AllocateStack(4, 4),
582 LocVT, LocInfo));
583 return true;
584}
585
Owen Andersone50ed302009-08-10 22:56:29 +0000586static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000587 CCValAssign::LocInfo &LocInfo,
588 ISD::ArgFlagsTy &ArgFlags,
589 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000590 if (!f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
591 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000592 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000593 !f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
594 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000595 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000596}
597
598// AAPCS f64 is in aligned register pairs
Owen Andersone50ed302009-08-10 22:56:29 +0000599static bool f64AssignAAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000600 CCValAssign::LocInfo &LocInfo,
601 CCState &State, bool CanFail) {
602 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
603 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
604
605 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
606 if (Reg == 0) {
607 // For the 2nd half of a v2f64, do not just fail.
608 if (CanFail)
609 return false;
610
611 // Put the whole thing on the stack.
612 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
613 State.AllocateStack(8, 8),
614 LocVT, LocInfo));
615 return true;
616 }
617
618 unsigned i;
619 for (i = 0; i < 2; ++i)
620 if (HiRegList[i] == Reg)
621 break;
622
623 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
624 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
625 LocVT, LocInfo));
626 return true;
627}
628
Owen Andersone50ed302009-08-10 22:56:29 +0000629static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000630 CCValAssign::LocInfo &LocInfo,
631 ISD::ArgFlagsTy &ArgFlags,
632 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000633 if (!f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
634 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000635 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000636 !f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
637 return false;
638 return true; // we handled it
639}
640
Owen Andersone50ed302009-08-10 22:56:29 +0000641static bool f64RetAssign(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000642 CCValAssign::LocInfo &LocInfo, CCState &State) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000643 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
644 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
645
Bob Wilsone65586b2009-04-17 20:40:45 +0000646 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
647 if (Reg == 0)
648 return false; // we didn't handle it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000649
Bob Wilsone65586b2009-04-17 20:40:45 +0000650 unsigned i;
651 for (i = 0; i < 2; ++i)
652 if (HiRegList[i] == Reg)
653 break;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000654
Bob Wilson5bafff32009-06-22 23:27:02 +0000655 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bob Wilsone65586b2009-04-17 20:40:45 +0000656 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000657 LocVT, LocInfo));
658 return true;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000659}
660
Owen Andersone50ed302009-08-10 22:56:29 +0000661static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000662 CCValAssign::LocInfo &LocInfo,
663 ISD::ArgFlagsTy &ArgFlags,
664 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000665 if (!f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
666 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000667 if (LocVT == MVT::v2f64 && !f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
Bob Wilson5bafff32009-06-22 23:27:02 +0000668 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000669 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000670}
671
Owen Andersone50ed302009-08-10 22:56:29 +0000672static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000673 CCValAssign::LocInfo &LocInfo,
674 ISD::ArgFlagsTy &ArgFlags,
675 CCState &State) {
676 return RetCC_ARM_APCS_Custom_f64(ValNo, ValVT, LocVT, LocInfo, ArgFlags,
677 State);
678}
679
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000680/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
681/// given CallingConvention value.
682CCAssignFn *ARMTargetLowering::CCAssignFnForNode(unsigned CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000683 bool Return,
684 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000685 switch (CC) {
686 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000687 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000688 case CallingConv::C:
689 case CallingConv::Fast:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000690 // Use target triple & subtarget features to do actual dispatch.
691 if (Subtarget->isAAPCS_ABI()) {
692 if (Subtarget->hasVFP2() &&
693 FloatABIType == FloatABI::Hard && !isVarArg)
694 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
695 else
696 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
697 } else
698 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000699 case CallingConv::ARM_AAPCS_VFP:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000700 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000701 case CallingConv::ARM_AAPCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000702 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000703 case CallingConv::ARM_APCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000704 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000705 }
706}
707
Dan Gohman98ca4f22009-08-05 01:29:28 +0000708/// LowerCallResult - Lower the result values of a call into the
709/// appropriate copies out of appropriate physical registers.
710SDValue
711ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
712 unsigned CallConv, bool isVarArg,
713 const SmallVectorImpl<ISD::InputArg> &Ins,
714 DebugLoc dl, SelectionDAG &DAG,
715 SmallVectorImpl<SDValue> &InVals) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000716
Bob Wilson1f595bb2009-04-17 19:07:39 +0000717 // Assign locations to each value returned by this call.
718 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000719 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000720 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000721 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000722 CCAssignFnForNode(CallConv, /* Return*/ true,
723 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000724
725 // Copy all of the result registers out of their specified physreg.
726 for (unsigned i = 0; i != RVLocs.size(); ++i) {
727 CCValAssign VA = RVLocs[i];
728
Bob Wilson80915242009-04-25 00:33:20 +0000729 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000730 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000731 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000732 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000733 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000734 Chain = Lo.getValue(1);
735 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000736 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000737 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000738 InFlag);
739 Chain = Hi.getValue(1);
740 InFlag = Hi.getValue(2);
Owen Anderson825b72b2009-08-11 20:47:22 +0000741 Val = DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +0000742
Owen Anderson825b72b2009-08-11 20:47:22 +0000743 if (VA.getLocVT() == MVT::v2f64) {
744 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
745 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
746 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000747
748 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000749 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000750 Chain = Lo.getValue(1);
751 InFlag = Lo.getValue(2);
752 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000753 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000754 Chain = Hi.getValue(1);
755 InFlag = Hi.getValue(2);
Owen Anderson825b72b2009-08-11 20:47:22 +0000756 Val = DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, Lo, Hi);
757 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
758 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000759 }
Bob Wilson1f595bb2009-04-17 19:07:39 +0000760 } else {
Bob Wilson80915242009-04-25 00:33:20 +0000761 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
762 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000763 Chain = Val.getValue(1);
764 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000765 }
Bob Wilson80915242009-04-25 00:33:20 +0000766
767 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000768 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +0000769 case CCValAssign::Full: break;
770 case CCValAssign::BCvt:
771 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
772 break;
773 }
774
Dan Gohman98ca4f22009-08-05 01:29:28 +0000775 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000776 }
777
Dan Gohman98ca4f22009-08-05 01:29:28 +0000778 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000779}
780
781/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
782/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +0000783/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +0000784/// a byval function parameter.
785/// Sometimes what we are copying is the end of a larger object, the part that
786/// does not fit in registers.
787static SDValue
788CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
789 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
790 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000791 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000792 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
793 /*AlwaysInline=*/false, NULL, 0, NULL, 0);
794}
795
Bob Wilsondee46d72009-04-17 20:35:10 +0000796/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000797SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +0000798ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
799 SDValue StackPtr, SDValue Arg,
800 DebugLoc dl, SelectionDAG &DAG,
801 const CCValAssign &VA,
802 ISD::ArgFlagsTy Flags) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000803 unsigned LocMemOffset = VA.getLocMemOffset();
804 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
805 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
806 if (Flags.isByVal()) {
807 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
808 }
809 return DAG.getStore(Chain, dl, Arg, PtrOff,
810 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chenga8e29892007-01-19 07:51:42 +0000811}
812
Dan Gohman98ca4f22009-08-05 01:29:28 +0000813void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +0000814 SDValue Chain, SDValue &Arg,
815 RegsToPassVector &RegsToPass,
816 CCValAssign &VA, CCValAssign &NextVA,
817 SDValue &StackPtr,
818 SmallVector<SDValue, 8> &MemOpChains,
819 ISD::ArgFlagsTy Flags) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000820
821 SDValue fmrrd = DAG.getNode(ARMISD::FMRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000822 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +0000823 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
824
825 if (NextVA.isRegLoc())
826 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
827 else {
828 assert(NextVA.isMemLoc());
829 if (StackPtr.getNode() == 0)
830 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
831
Dan Gohman98ca4f22009-08-05 01:29:28 +0000832 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
833 dl, DAG, NextVA,
834 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +0000835 }
836}
837
Dan Gohman98ca4f22009-08-05 01:29:28 +0000838/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +0000839/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
840/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000841SDValue
842ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
843 unsigned CallConv, bool isVarArg,
844 bool isTailCall,
845 const SmallVectorImpl<ISD::OutputArg> &Outs,
846 const SmallVectorImpl<ISD::InputArg> &Ins,
847 DebugLoc dl, SelectionDAG &DAG,
848 SmallVectorImpl<SDValue> &InVals) {
Evan Chenga8e29892007-01-19 07:51:42 +0000849
Bob Wilson1f595bb2009-04-17 19:07:39 +0000850 // Analyze operands of the call, assigning locations to each operand.
851 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000852 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
853 *DAG.getContext());
854 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000855 CCAssignFnForNode(CallConv, /* Return*/ false,
856 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +0000857
Bob Wilson1f595bb2009-04-17 19:07:39 +0000858 // Get a count of how many bytes are to be pushed on the stack.
859 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +0000860
861 // Adjust the stack pointer for the new arguments...
862 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +0000863 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +0000864
Owen Anderson825b72b2009-08-11 20:47:22 +0000865 SDValue StackPtr = DAG.getRegister(ARM::SP, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000866
Bob Wilson5bafff32009-06-22 23:27:02 +0000867 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000868 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +0000869
Bob Wilson1f595bb2009-04-17 19:07:39 +0000870 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +0000871 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000872 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
873 i != e;
874 ++i, ++realArgIdx) {
875 CCValAssign &VA = ArgLocs[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +0000876 SDValue Arg = Outs[realArgIdx].Val;
877 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +0000878
Bob Wilson1f595bb2009-04-17 19:07:39 +0000879 // Promote the value if needed.
880 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000881 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +0000882 case CCValAssign::Full: break;
883 case CCValAssign::SExt:
884 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
885 break;
886 case CCValAssign::ZExt:
887 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
888 break;
889 case CCValAssign::AExt:
890 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
891 break;
892 case CCValAssign::BCvt:
893 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
894 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000895 }
896
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000897 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +0000898 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000899 if (VA.getLocVT() == MVT::v2f64) {
900 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
901 DAG.getConstant(0, MVT::i32));
902 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
903 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000904
Dan Gohman98ca4f22009-08-05 01:29:28 +0000905 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +0000906 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
907
908 VA = ArgLocs[++i]; // skip ahead to next loc
909 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000910 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +0000911 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
912 } else {
913 assert(VA.isMemLoc());
914 if (StackPtr.getNode() == 0)
915 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
916
Dan Gohman98ca4f22009-08-05 01:29:28 +0000917 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
918 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +0000919 }
920 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000921 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000922 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000923 }
924 } else if (VA.isRegLoc()) {
925 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
926 } else {
927 assert(VA.isMemLoc());
928 if (StackPtr.getNode() == 0)
929 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
930
Dan Gohman98ca4f22009-08-05 01:29:28 +0000931 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
932 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000933 }
Evan Chenga8e29892007-01-19 07:51:42 +0000934 }
935
936 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +0000937 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +0000938 &MemOpChains[0], MemOpChains.size());
939
940 // Build a sequence of copy-to-reg nodes chained together with token chain
941 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +0000942 SDValue InFlag;
Evan Chenga8e29892007-01-19 07:51:42 +0000943 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Bob Wilson2dc4f542009-03-20 22:42:55 +0000944 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen33c960f2009-02-04 20:06:27 +0000945 RegsToPass[i].second, InFlag);
Evan Chenga8e29892007-01-19 07:51:42 +0000946 InFlag = Chain.getValue(1);
947 }
948
Bill Wendling056292f2008-09-16 21:48:12 +0000949 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
950 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
951 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +0000952 bool isDirect = false;
953 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +0000954 bool isLocalARMFunc = false;
Evan Chenga8e29892007-01-19 07:51:42 +0000955 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
956 GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +0000957 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +0000958 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +0000959 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +0000960 getTargetMachine().getRelocationModel() != Reloc::Static;
961 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +0000962 // ARM call to a local ARM function is predicable.
963 isLocalARMFunc = !Subtarget->isThumb() && !isExt;
Evan Chengc60e76d2007-01-30 20:37:08 +0000964 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +0000965 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chengc60e76d2007-01-30 20:37:08 +0000966 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, ARMPCLabelIndex,
967 ARMCP::CPStub, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +0000968 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +0000969 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000970 Callee = DAG.getLoad(getPointerTy(), dl,
971 DAG.getEntryNode(), CPAddr, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000972 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000973 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +0000974 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +0000975 } else
976 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy());
Bill Wendling056292f2008-09-16 21:48:12 +0000977 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000978 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +0000979 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +0000980 getTargetMachine().getRelocationModel() != Reloc::Static;
981 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +0000982 // tBX takes a register source operand.
983 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +0000984 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chengc60e76d2007-01-30 20:37:08 +0000985 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(Sym, ARMPCLabelIndex,
986 ARMCP::CPStub, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +0000987 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +0000988 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000989 Callee = DAG.getLoad(getPointerTy(), dl,
Bob Wilson2dc4f542009-03-20 22:42:55 +0000990 DAG.getEntryNode(), CPAddr, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000991 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000992 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +0000993 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +0000994 } else
Bill Wendling056292f2008-09-16 21:48:12 +0000995 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +0000996 }
997
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000998 // FIXME: handle tail calls differently.
999 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001000 if (Subtarget->isThumb()) {
1001 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001002 CallOpc = ARMISD::CALL_NOLINK;
1003 else
1004 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1005 } else {
1006 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001007 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1008 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001009 }
David Goodwinf1daf7d2009-07-08 23:10:31 +00001010 if (CallOpc == ARMISD::CALL_NOLINK && !Subtarget->isThumb1Only()) {
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +00001011 // implicit def LR - LR mustn't be allocated as GRP:$dst of CALL_NOLINK
Owen Anderson825b72b2009-08-11 20:47:22 +00001012 Chain = DAG.getCopyToReg(Chain, dl, ARM::LR, DAG.getUNDEF(MVT::i32),InFlag);
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001013 InFlag = Chain.getValue(1);
1014 }
1015
Dan Gohman475871a2008-07-27 21:46:04 +00001016 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001017 Ops.push_back(Chain);
1018 Ops.push_back(Callee);
1019
1020 // Add argument registers to the end of the list so that they are known live
1021 // into the call.
1022 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1023 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1024 RegsToPass[i].second.getValueType()));
1025
Gabor Greifba36cb52008-08-28 21:40:38 +00001026 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001027 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +00001028 // Returns a chain and a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00001029 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Flag),
Duncan Sands4bdcb612008-07-02 17:40:58 +00001030 &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001031 InFlag = Chain.getValue(1);
1032
Chris Lattnere563bbc2008-10-11 22:08:30 +00001033 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1034 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001035 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001036 InFlag = Chain.getValue(1);
1037
Bob Wilson1f595bb2009-04-17 19:07:39 +00001038 // Handle result values, copying them out of physregs into vregs that we
1039 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001040 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1041 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001042}
1043
Dan Gohman98ca4f22009-08-05 01:29:28 +00001044SDValue
1045ARMTargetLowering::LowerReturn(SDValue Chain,
1046 unsigned CallConv, bool isVarArg,
1047 const SmallVectorImpl<ISD::OutputArg> &Outs,
1048 DebugLoc dl, SelectionDAG &DAG) {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001049
Bob Wilsondee46d72009-04-17 20:35:10 +00001050 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001051 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001052
Bob Wilsondee46d72009-04-17 20:35:10 +00001053 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001054 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1055 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001056
Dan Gohman98ca4f22009-08-05 01:29:28 +00001057 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001058 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1059 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001060
1061 // If this is the first return lowered for this function, add
1062 // the regs to the liveout set for the function.
1063 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1064 for (unsigned i = 0; i != RVLocs.size(); ++i)
1065 if (RVLocs[i].isRegLoc())
1066 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001067 }
1068
Bob Wilson1f595bb2009-04-17 19:07:39 +00001069 SDValue Flag;
1070
1071 // Copy the result values into the output registers.
1072 for (unsigned i = 0, realRVLocIdx = 0;
1073 i != RVLocs.size();
1074 ++i, ++realRVLocIdx) {
1075 CCValAssign &VA = RVLocs[i];
1076 assert(VA.isRegLoc() && "Can only return in registers!");
1077
Dan Gohman98ca4f22009-08-05 01:29:28 +00001078 SDValue Arg = Outs[realRVLocIdx].Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001079
1080 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001081 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001082 case CCValAssign::Full: break;
1083 case CCValAssign::BCvt:
1084 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1085 break;
1086 }
1087
Bob Wilson1f595bb2009-04-17 19:07:39 +00001088 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001089 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001090 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001091 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1092 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001093 SDValue HalfGPRs = DAG.getNode(ARMISD::FMRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001094 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001095
1096 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1097 Flag = Chain.getValue(1);
1098 VA = RVLocs[++i]; // skip ahead to next loc
1099 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1100 HalfGPRs.getValue(1), Flag);
1101 Flag = Chain.getValue(1);
1102 VA = RVLocs[++i]; // skip ahead to next loc
1103
1104 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001105 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1106 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001107 }
1108 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1109 // available.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001110 SDValue fmrrd = DAG.getNode(ARMISD::FMRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001111 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001112 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001113 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001114 VA = RVLocs[++i]; // skip ahead to next loc
1115 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1116 Flag);
1117 } else
1118 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1119
Bob Wilsondee46d72009-04-17 20:35:10 +00001120 // Guarantee that all emitted copies are
1121 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001122 Flag = Chain.getValue(1);
1123 }
1124
1125 SDValue result;
1126 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001127 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001128 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001129 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001130
1131 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001132}
1133
Bob Wilson2dc4f542009-03-20 22:42:55 +00001134// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
Bob Wilsond2559bf2009-07-13 18:11:36 +00001135// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
Bill Wendling056292f2008-09-16 21:48:12 +00001136// one of the above mentioned nodes. It has to be wrapped because otherwise
1137// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1138// be used to form addressing mode. These wrapped nodes will be selected
1139// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001140static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001141 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001142 // FIXME there is no actual debug info here
1143 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001144 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001145 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001146 if (CP->isMachineConstantPoolEntry())
1147 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1148 CP->getAlignment());
1149 else
1150 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1151 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001152 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001153}
1154
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001155// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001156SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001157ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
1158 SelectionDAG &DAG) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001159 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001160 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001161 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1162 ARMConstantPoolValue *CPV =
1163 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex, ARMCP::CPValue,
1164 PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001165 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001166 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001167 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001168 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001169
Owen Anderson825b72b2009-08-11 20:47:22 +00001170 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001171 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001172
1173 // call __tls_get_addr.
1174 ArgListTy Args;
1175 ArgListEntry Entry;
1176 Entry.Node = Argument;
1177 Entry.Ty = (const Type *) Type::Int32Ty;
1178 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001179 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001180 std::pair<SDValue, SDValue> CallResult =
Dale Johannesen86098bd2008-09-26 19:31:26 +00001181 LowerCallTo(Chain, (const Type *) Type::Int32Ty, false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001182 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001183 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001184 return CallResult.first;
1185}
1186
1187// Lower ISD::GlobalTLSAddress using the "initial exec" or
1188// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001189SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001190ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001191 SelectionDAG &DAG) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001192 GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001193 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001194 SDValue Offset;
1195 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001196 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001197 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001198 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001199
Chris Lattner4fb63d02009-07-15 04:12:33 +00001200 if (GV->isDeclaration()) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001201 // initial exec model
1202 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1203 ARMConstantPoolValue *CPV =
1204 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex, ARMCP::CPValue,
1205 PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001206 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001207 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001208 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset, NULL, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001209 Chain = Offset.getValue(1);
1210
Owen Anderson825b72b2009-08-11 20:47:22 +00001211 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001212 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001213
Dale Johannesen33c960f2009-02-04 20:06:27 +00001214 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset, NULL, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001215 } else {
1216 // local exec model
1217 ARMConstantPoolValue *CPV =
1218 new ARMConstantPoolValue(GV, ARMCP::CPValue, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001219 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001220 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001221 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset, NULL, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001222 }
1223
1224 // The address of the thread local variable is the add of the thread
1225 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001226 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001227}
1228
Dan Gohman475871a2008-07-27 21:46:04 +00001229SDValue
1230ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001231 // TODO: implement the "local dynamic" model
1232 assert(Subtarget->isTargetELF() &&
1233 "TLS not implemented for non-ELF targets");
1234 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1235 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1236 // otherwise use the "Local Exec" TLS Model
1237 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1238 return LowerToTLSGeneralDynamicModel(GA, DAG);
1239 else
1240 return LowerToTLSExecModels(GA, DAG);
1241}
1242
Dan Gohman475871a2008-07-27 21:46:04 +00001243SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001244 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001245 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001246 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001247 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
1248 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1249 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001250 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001251 ARMConstantPoolValue *CPV =
1252 new ARMConstantPoolValue(GV, ARMCP::CPValue, UseGOTOFF ? "GOTOFF":"GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001253 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001254 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001255 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Dale Johannesen33c960f2009-02-04 20:06:27 +00001256 CPAddr, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001257 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001258 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001259 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001260 if (!UseGOTOFF)
Dale Johannesen33c960f2009-02-04 20:06:27 +00001261 Result = DAG.getLoad(PtrVT, dl, Chain, Result, NULL, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001262 return Result;
1263 } else {
Evan Cheng1606e8e2009-03-13 07:51:59 +00001264 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001265 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001266 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr, NULL, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001267 }
1268}
1269
Evan Chenga8e29892007-01-19 07:51:42 +00001270/// GVIsIndirectSymbol - true if the GV will be accessed via an indirect symbol
Evan Cheng97c9bb52007-05-04 00:26:58 +00001271/// even in non-static mode.
1272static bool GVIsIndirectSymbol(GlobalValue *GV, Reloc::Model RelocM) {
Evan Chengae94e592008-12-05 01:06:39 +00001273 // If symbol visibility is hidden, the extra load is not needed if
1274 // the symbol is definitely defined in the current translation unit.
Chris Lattner4fb63d02009-07-15 04:12:33 +00001275 bool isDecl = GV->isDeclaration() || GV->hasAvailableExternallyLinkage();
Evan Chengae94e592008-12-05 01:06:39 +00001276 if (GV->hasHiddenVisibility() && (!isDecl && !GV->hasCommonLinkage()))
1277 return false;
Duncan Sands667d4b82009-03-07 15:45:40 +00001278 return RelocM != Reloc::Static && (isDecl || GV->isWeakForLinker());
Evan Chenga8e29892007-01-19 07:51:42 +00001279}
1280
Dan Gohman475871a2008-07-27 21:46:04 +00001281SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001282 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001283 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001284 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001285 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
1286 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Evan Cheng97c9bb52007-05-04 00:26:58 +00001287 bool IsIndirect = GVIsIndirectSymbol(GV, RelocM);
Dan Gohman475871a2008-07-27 21:46:04 +00001288 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001289 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001290 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001291 else {
1292 unsigned PCAdj = (RelocM != Reloc::PIC_)
1293 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Evan Chengc60e76d2007-01-30 20:37:08 +00001294 ARMCP::ARMCPKind Kind = IsIndirect ? ARMCP::CPNonLazyPtr
1295 : ARMCP::CPValue;
Evan Chenga8e29892007-01-19 07:51:42 +00001296 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, ARMPCLabelIndex,
Evan Chengc60e76d2007-01-30 20:37:08 +00001297 Kind, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001298 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001299 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001300 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001301
Dale Johannesen33c960f2009-02-04 20:06:27 +00001302 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001303 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001304
1305 if (RelocM == Reloc::PIC_) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001306 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001307 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001308 }
1309 if (IsIndirect)
Dale Johannesen33c960f2009-02-04 20:06:27 +00001310 Result = DAG.getLoad(PtrVT, dl, Chain, Result, NULL, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001311
1312 return Result;
1313}
1314
Dan Gohman475871a2008-07-27 21:46:04 +00001315SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001316 SelectionDAG &DAG){
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001317 assert(Subtarget->isTargetELF() &&
1318 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Owen Andersone50ed302009-08-10 22:56:29 +00001319 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001320 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001321 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
1322 ARMConstantPoolValue *CPV = new ARMConstantPoolValue("_GLOBAL_OFFSET_TABLE_",
1323 ARMPCLabelIndex,
1324 ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001325 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001326 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001327 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001328 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001329 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001330}
1331
Bob Wilsona599bff2009-08-04 00:36:16 +00001332static SDValue LowerNeonVLDIntrinsic(SDValue Op, SelectionDAG &DAG,
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001333 unsigned Opcode) {
Bob Wilsona599bff2009-08-04 00:36:16 +00001334 SDNode *Node = Op.getNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001335 EVT VT = Node->getValueType(0);
Bob Wilsona599bff2009-08-04 00:36:16 +00001336 DebugLoc dl = Op.getDebugLoc();
1337
1338 if (!VT.is64BitVector())
1339 return SDValue(); // unimplemented
1340
1341 SDValue Ops[] = { Node->getOperand(0),
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001342 Node->getOperand(2) };
1343 return DAG.getNode(Opcode, dl, Node->getVTList(), Ops, 2);
Bob Wilsona599bff2009-08-04 00:36:16 +00001344}
1345
Bob Wilsonb36ec862009-08-06 18:47:44 +00001346static SDValue LowerNeonVSTIntrinsic(SDValue Op, SelectionDAG &DAG,
1347 unsigned Opcode, unsigned NumVecs) {
1348 SDNode *Node = Op.getNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001349 EVT VT = Node->getOperand(3).getValueType();
Bob Wilsonb36ec862009-08-06 18:47:44 +00001350 DebugLoc dl = Op.getDebugLoc();
1351
1352 if (!VT.is64BitVector())
1353 return SDValue(); // unimplemented
1354
1355 SmallVector<SDValue, 6> Ops;
1356 Ops.push_back(Node->getOperand(0));
1357 Ops.push_back(Node->getOperand(2));
1358 for (unsigned N = 0; N < NumVecs; ++N)
1359 Ops.push_back(Node->getOperand(N + 3));
Owen Anderson825b72b2009-08-11 20:47:22 +00001360 return DAG.getNode(Opcode, dl, MVT::Other, Ops.data(), Ops.size());
Bob Wilsonb36ec862009-08-06 18:47:44 +00001361}
1362
Bob Wilsona599bff2009-08-04 00:36:16 +00001363SDValue
1364ARMTargetLowering::LowerINTRINSIC_W_CHAIN(SDValue Op, SelectionDAG &DAG) {
1365 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
1366 switch (IntNo) {
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00001367 case Intrinsic::arm_neon_vld2:
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001368 return LowerNeonVLDIntrinsic(Op, DAG, ARMISD::VLD2D);
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00001369 case Intrinsic::arm_neon_vld3:
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001370 return LowerNeonVLDIntrinsic(Op, DAG, ARMISD::VLD3D);
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00001371 case Intrinsic::arm_neon_vld4:
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001372 return LowerNeonVLDIntrinsic(Op, DAG, ARMISD::VLD4D);
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00001373 case Intrinsic::arm_neon_vst2:
Bob Wilsonb36ec862009-08-06 18:47:44 +00001374 return LowerNeonVSTIntrinsic(Op, DAG, ARMISD::VST2D, 2);
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00001375 case Intrinsic::arm_neon_vst3:
Bob Wilsonb36ec862009-08-06 18:47:44 +00001376 return LowerNeonVSTIntrinsic(Op, DAG, ARMISD::VST3D, 3);
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00001377 case Intrinsic::arm_neon_vst4:
Bob Wilsonb36ec862009-08-06 18:47:44 +00001378 return LowerNeonVSTIntrinsic(Op, DAG, ARMISD::VST4D, 4);
Bob Wilsona599bff2009-08-04 00:36:16 +00001379 default: return SDValue(); // Don't custom lower most intrinsics.
1380 }
1381}
1382
Jim Grosbach0e0da732009-05-12 23:59:14 +00001383SDValue
1384ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001385 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001386 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001387 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001388 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00001389 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00001390 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00001391 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
1392 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001393 case Intrinsic::eh_sjlj_lsda: {
1394 // blah. horrible, horrible hack with the forced magic name.
1395 // really need to clean this up. It belongs in the target-independent
1396 // layer somehow that doesn't require the coupling with the asm
1397 // printer.
1398 MachineFunction &MF = DAG.getMachineFunction();
1399 EVT PtrVT = getPointerTy();
1400 DebugLoc dl = Op.getDebugLoc();
1401 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1402 SDValue CPAddr;
1403 unsigned PCAdj = (RelocM != Reloc::PIC_)
1404 ? 0 : (Subtarget->isThumb() ? 4 : 8);
1405 ARMCP::ARMCPKind Kind = ARMCP::CPValue;
1406 // Save off the LSDA name for the AsmPrinter to use when it's time
1407 // to emit the table
1408 std::string LSDAName = "L_lsda_";
1409 LSDAName += MF.getFunction()->getName();
1410 ARMConstantPoolValue *CPV =
1411 new ARMConstantPoolValue(LSDAName.c_str(), ARMPCLabelIndex, Kind, PCAdj);
1412 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001413 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001414 SDValue Result =
1415 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr, NULL, 0);
1416 SDValue Chain = Result.getValue(1);
1417
1418 if (RelocM == Reloc::PIC_) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001419 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001420 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
1421 }
1422 return Result;
1423 }
Jim Grosbachf9570122009-05-14 00:46:35 +00001424 case Intrinsic::eh_sjlj_setjmp:
Owen Anderson825b72b2009-08-11 20:47:22 +00001425 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(1));
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001426 }
1427}
1428
Dan Gohman475871a2008-07-27 21:46:04 +00001429static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001430 unsigned VarArgsFrameIndex) {
Evan Chenga8e29892007-01-19 07:51:42 +00001431 // vastart just stores the address of the VarArgsFrameIndex slot into the
1432 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001433 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001434 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00001435 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001436 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001437 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001438}
1439
Dan Gohman475871a2008-07-27 21:46:04 +00001440SDValue
Evan Cheng86198642009-08-07 00:34:42 +00001441ARMTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) {
1442 SDNode *Node = Op.getNode();
1443 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001444 EVT VT = Node->getValueType(0);
Evan Cheng86198642009-08-07 00:34:42 +00001445 SDValue Chain = Op.getOperand(0);
1446 SDValue Size = Op.getOperand(1);
1447 SDValue Align = Op.getOperand(2);
1448
1449 // Chain the dynamic stack allocation so that it doesn't modify the stack
1450 // pointer when other instructions are using the stack.
1451 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
1452
1453 unsigned AlignVal = cast<ConstantSDNode>(Align)->getZExtValue();
1454 unsigned StackAlign = getTargetMachine().getFrameInfo()->getStackAlignment();
1455 if (AlignVal > StackAlign)
1456 // Do this now since selection pass cannot introduce new target
1457 // independent node.
1458 Align = DAG.getConstant(-(uint64_t)AlignVal, VT);
1459
1460 // In Thumb1 mode, there isn't a "sub r, sp, r" instruction, we will end up
1461 // using a "add r, sp, r" instead. Negate the size now so we don't have to
1462 // do even more horrible hack later.
1463 MachineFunction &MF = DAG.getMachineFunction();
1464 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1465 if (AFI->isThumb1OnlyFunction()) {
1466 bool Negate = true;
1467 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Size);
1468 if (C) {
1469 uint32_t Val = C->getZExtValue();
1470 if (Val <= 508 && ((Val & 3) == 0))
1471 Negate = false;
1472 }
1473 if (Negate)
1474 Size = DAG.getNode(ISD::SUB, dl, VT, DAG.getConstant(0, VT), Size);
1475 }
1476
Owen Anderson825b72b2009-08-11 20:47:22 +00001477 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
Evan Cheng86198642009-08-07 00:34:42 +00001478 SDValue Ops1[] = { Chain, Size, Align };
1479 SDValue Res = DAG.getNode(ARMISD::DYN_ALLOC, dl, VTList, Ops1, 3);
1480 Chain = Res.getValue(1);
1481 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(0, true),
1482 DAG.getIntPtrConstant(0, true), SDValue());
1483 SDValue Ops2[] = { Res, Chain };
1484 return DAG.getMergeValues(Ops2, 2, dl);
1485}
1486
1487SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00001488ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
1489 SDValue &Root, SelectionDAG &DAG,
1490 DebugLoc dl) {
1491 MachineFunction &MF = DAG.getMachineFunction();
1492 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1493
1494 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001495 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00001496 RC = ARM::tGPRRegisterClass;
1497 else
1498 RC = ARM::GPRRegisterClass;
1499
1500 // Transform the arguments stored in physical registers into virtual ones.
1501 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001502 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001503
1504 SDValue ArgValue2;
1505 if (NextVA.isMemLoc()) {
1506 unsigned ArgSize = NextVA.getLocVT().getSizeInBits()/8;
1507 MachineFrameInfo *MFI = MF.getFrameInfo();
1508 int FI = MFI->CreateFixedObject(ArgSize, NextVA.getLocMemOffset());
1509
1510 // Create load node to retrieve arguments from the stack.
1511 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00001512 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN, NULL, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00001513 } else {
1514 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001515 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001516 }
1517
Owen Anderson825b72b2009-08-11 20:47:22 +00001518 return DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00001519}
1520
1521SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001522ARMTargetLowering::LowerFormalArguments(SDValue Chain,
1523 unsigned CallConv, bool isVarArg,
1524 const SmallVectorImpl<ISD::InputArg>
1525 &Ins,
1526 DebugLoc dl, SelectionDAG &DAG,
1527 SmallVectorImpl<SDValue> &InVals) {
1528
Bob Wilson1f595bb2009-04-17 19:07:39 +00001529 MachineFunction &MF = DAG.getMachineFunction();
1530 MachineFrameInfo *MFI = MF.getFrameInfo();
1531
Bob Wilson1f595bb2009-04-17 19:07:39 +00001532 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1533
1534 // Assign locations to all of the incoming arguments.
1535 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001536 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1537 *DAG.getContext());
1538 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001539 CCAssignFnForNode(CallConv, /* Return*/ false,
1540 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001541
1542 SmallVector<SDValue, 16> ArgValues;
1543
1544 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1545 CCValAssign &VA = ArgLocs[i];
1546
Bob Wilsondee46d72009-04-17 20:35:10 +00001547 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001548 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001549 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00001550
Bob Wilson5bafff32009-06-22 23:27:02 +00001551 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001552 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001553 // f64 and vector types are split up into multiple registers or
1554 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00001555 RegVT = MVT::i32;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001556
Owen Anderson825b72b2009-08-11 20:47:22 +00001557 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001558 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00001559 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00001560 VA = ArgLocs[++i]; // skip ahead to next loc
1561 SDValue ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00001562 Chain, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001563 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1564 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001565 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00001566 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001567 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
1568 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00001569 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001570
Bob Wilson5bafff32009-06-22 23:27:02 +00001571 } else {
1572 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001573
Owen Anderson825b72b2009-08-11 20:47:22 +00001574 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00001575 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001576 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00001577 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001578 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001579 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001580 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00001581 RC = (AFI->isThumb1OnlyFunction() ?
1582 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00001583 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00001584 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00001585
1586 // Transform the arguments in physical registers into virtual ones.
1587 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001588 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001589 }
1590
1591 // If this is an 8 or 16-bit value, it is really passed promoted
1592 // to 32 bits. Insert an assert[sz]ext to capture this, then
1593 // truncate to the right size.
1594 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001595 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001596 case CCValAssign::Full: break;
1597 case CCValAssign::BCvt:
1598 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1599 break;
1600 case CCValAssign::SExt:
1601 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
1602 DAG.getValueType(VA.getValVT()));
1603 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1604 break;
1605 case CCValAssign::ZExt:
1606 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
1607 DAG.getValueType(VA.getValVT()));
1608 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1609 break;
1610 }
1611
Dan Gohman98ca4f22009-08-05 01:29:28 +00001612 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001613
1614 } else { // VA.isRegLoc()
1615
1616 // sanity check
1617 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00001618 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001619
1620 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
1621 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset());
1622
Bob Wilsondee46d72009-04-17 20:35:10 +00001623 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001624 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001625 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN, NULL, 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001626 }
1627 }
1628
1629 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00001630 if (isVarArg) {
1631 static const unsigned GPRArgRegs[] = {
1632 ARM::R0, ARM::R1, ARM::R2, ARM::R3
1633 };
1634
Bob Wilsondee46d72009-04-17 20:35:10 +00001635 unsigned NumGPRs = CCInfo.getFirstUnallocated
1636 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001637
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001638 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
1639 unsigned VARegSize = (4 - NumGPRs) * 4;
1640 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001641 unsigned ArgOffset = 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001642 if (VARegSaveSize) {
1643 // If this function is vararg, store any remaining integer argument regs
1644 // to their spots on the stack so that they may be loaded by deferencing
1645 // the result of va_next.
1646 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001647 ArgOffset = CCInfo.getNextStackOffset();
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001648 VarArgsFrameIndex = MFI->CreateFixedObject(VARegSaveSize, ArgOffset +
1649 VARegSaveSize - VARegSize);
Dan Gohman475871a2008-07-27 21:46:04 +00001650 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001651
Dan Gohman475871a2008-07-27 21:46:04 +00001652 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001653 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001654 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001655 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00001656 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00001657 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00001658 RC = ARM::GPRRegisterClass;
1659
Bob Wilson998e1252009-04-20 18:36:57 +00001660 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001661 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001662 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001663 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001664 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00001665 DAG.getConstant(4, getPointerTy()));
1666 }
1667 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001668 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001669 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001670 } else
1671 // This will point to the next argument passed via stack.
1672 VarArgsFrameIndex = MFI->CreateFixedObject(4, ArgOffset);
1673 }
1674
Dan Gohman98ca4f22009-08-05 01:29:28 +00001675 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00001676}
1677
1678/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00001679static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00001680 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001681 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00001682 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00001683 // Maybe this has already been legalized into the constant pool?
1684 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00001685 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001686 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
1687 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001688 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00001689 }
1690 }
1691 return false;
1692}
1693
David Goodwinf1daf7d2009-07-08 23:10:31 +00001694static bool isLegalCmpImmediate(unsigned C, bool isThumb1Only) {
1695 return ( isThumb1Only && (C & ~255U) == 0) ||
1696 (!isThumb1Only && ARM_AM::getSOImmVal(C) != -1);
Evan Chenga8e29892007-01-19 07:51:42 +00001697}
1698
1699/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
1700/// the given operands.
Dan Gohman475871a2008-07-27 21:46:04 +00001701static SDValue getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
David Goodwinf1daf7d2009-07-08 23:10:31 +00001702 SDValue &ARMCC, SelectionDAG &DAG, bool isThumb1Only,
Dale Johannesende064702009-02-06 21:50:26 +00001703 DebugLoc dl) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001704 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001705 unsigned C = RHSC->getZExtValue();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001706 if (!isLegalCmpImmediate(C, isThumb1Only)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001707 // Constant does not fit, try adjusting it by one?
1708 switch (CC) {
1709 default: break;
1710 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00001711 case ISD::SETGE:
David Goodwinf1daf7d2009-07-08 23:10:31 +00001712 if (isLegalCmpImmediate(C-1, isThumb1Only)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001713 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00001714 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00001715 }
1716 break;
1717 case ISD::SETULT:
1718 case ISD::SETUGE:
David Goodwinf1daf7d2009-07-08 23:10:31 +00001719 if (C > 0 && isLegalCmpImmediate(C-1, isThumb1Only)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001720 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00001721 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001722 }
1723 break;
1724 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00001725 case ISD::SETGT:
David Goodwinf1daf7d2009-07-08 23:10:31 +00001726 if (isLegalCmpImmediate(C+1, isThumb1Only)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001727 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00001728 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00001729 }
1730 break;
1731 case ISD::SETULE:
1732 case ISD::SETUGT:
David Goodwinf1daf7d2009-07-08 23:10:31 +00001733 if (C < 0xffffffff && isLegalCmpImmediate(C+1, isThumb1Only)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001734 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00001735 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001736 }
1737 break;
1738 }
1739 }
1740 }
1741
1742 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001743 ARMISD::NodeType CompareType;
1744 switch (CondCode) {
1745 default:
1746 CompareType = ARMISD::CMP;
1747 break;
1748 case ARMCC::EQ:
1749 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00001750 // Uses only Z Flag
1751 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001752 break;
1753 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001754 ARMCC = DAG.getConstant(CondCode, MVT::i32);
1755 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001756}
1757
1758/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Bob Wilson2dc4f542009-03-20 22:42:55 +00001759static SDValue getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Dale Johannesende064702009-02-06 21:50:26 +00001760 DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00001761 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00001762 if (!isFloatingPointZero(RHS))
Owen Anderson825b72b2009-08-11 20:47:22 +00001763 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001764 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001765 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
1766 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001767}
1768
Dan Gohman475871a2008-07-27 21:46:04 +00001769static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001770 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00001771 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001772 SDValue LHS = Op.getOperand(0);
1773 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001774 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001775 SDValue TrueVal = Op.getOperand(2);
1776 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00001777 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001778
Owen Anderson825b72b2009-08-11 20:47:22 +00001779 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001780 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001781 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
David Goodwinf1daf7d2009-07-08 23:10:31 +00001782 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, ST->isThumb1Only(), dl);
Dale Johannesende064702009-02-06 21:50:26 +00001783 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001784 }
1785
1786 ARMCC::CondCodes CondCode, CondCode2;
1787 if (FPCCToARMCC(CC, CondCode, CondCode2))
1788 std::swap(TrueVal, FalseVal);
1789
Owen Anderson825b72b2009-08-11 20:47:22 +00001790 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1791 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001792 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
1793 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng0e1d3792007-07-05 07:18:20 +00001794 ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001795 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001796 SDValue ARMCC2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001797 // FIXME: Needs another CMP because flag can have but one use.
Dale Johannesende064702009-02-06 21:50:26 +00001798 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001799 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Dale Johannesende064702009-02-06 21:50:26 +00001800 Result, TrueVal, ARMCC2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00001801 }
1802 return Result;
1803}
1804
Dan Gohman475871a2008-07-27 21:46:04 +00001805static SDValue LowerBR_CC(SDValue Op, SelectionDAG &DAG,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001806 const ARMSubtarget *ST) {
Dan Gohman475871a2008-07-27 21:46:04 +00001807 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001808 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001809 SDValue LHS = Op.getOperand(2);
1810 SDValue RHS = Op.getOperand(3);
1811 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00001812 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001813
Owen Anderson825b72b2009-08-11 20:47:22 +00001814 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001815 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001816 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
David Goodwinf1daf7d2009-07-08 23:10:31 +00001817 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, ST->isThumb1Only(), dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001818 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Dale Johannesende064702009-02-06 21:50:26 +00001819 Chain, Dest, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001820 }
1821
Owen Anderson825b72b2009-08-11 20:47:22 +00001822 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Chenga8e29892007-01-19 07:51:42 +00001823 ARMCC::CondCodes CondCode, CondCode2;
1824 if (FPCCToARMCC(CC, CondCode, CondCode2))
1825 // Swap the LHS/RHS of the comparison if needed.
1826 std::swap(LHS, RHS);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001827
Dale Johannesende064702009-02-06 21:50:26 +00001828 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001829 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1830 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
1831 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001832 SDValue Ops[] = { Chain, Dest, ARMCC, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00001833 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001834 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001835 ARMCC = DAG.getConstant(CondCode2, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001836 SDValue Ops[] = { Res, Dest, ARMCC, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00001837 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001838 }
1839 return Res;
1840}
1841
Dan Gohman475871a2008-07-27 21:46:04 +00001842SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) {
1843 SDValue Chain = Op.getOperand(0);
1844 SDValue Table = Op.getOperand(1);
1845 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001846 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001847
Owen Andersone50ed302009-08-10 22:56:29 +00001848 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00001849 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
1850 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00001851 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00001852 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00001853 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00001854 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
1855 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00001856 if (Subtarget->isThumb2()) {
1857 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
1858 // which does another jump to the destination. This also makes it easier
1859 // to translate it to TBB / TBH later.
1860 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00001861 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00001862 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001863 }
Evan Cheng66ac5312009-07-25 00:33:29 +00001864 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001865 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr, NULL, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00001866 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001867 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00001868 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001869 } else {
1870 Addr = DAG.getLoad(PTy, dl, Chain, Addr, NULL, 0);
1871 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00001872 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001873 }
Evan Chenga8e29892007-01-19 07:51:42 +00001874}
1875
Dan Gohman475871a2008-07-27 21:46:04 +00001876static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
Dale Johannesende064702009-02-06 21:50:26 +00001877 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001878 unsigned Opc =
1879 Op.getOpcode() == ISD::FP_TO_SINT ? ARMISD::FTOSI : ARMISD::FTOUI;
Owen Anderson825b72b2009-08-11 20:47:22 +00001880 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
1881 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Evan Chenga8e29892007-01-19 07:51:42 +00001882}
1883
Dan Gohman475871a2008-07-27 21:46:04 +00001884static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001885 EVT VT = Op.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00001886 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001887 unsigned Opc =
1888 Op.getOpcode() == ISD::SINT_TO_FP ? ARMISD::SITOF : ARMISD::UITOF;
1889
Owen Anderson825b72b2009-08-11 20:47:22 +00001890 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
Dale Johannesende064702009-02-06 21:50:26 +00001891 return DAG.getNode(Opc, dl, VT, Op);
Evan Chenga8e29892007-01-19 07:51:42 +00001892}
1893
Dan Gohman475871a2008-07-27 21:46:04 +00001894static SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00001895 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00001896 SDValue Tmp0 = Op.getOperand(0);
1897 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00001898 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001899 EVT VT = Op.getValueType();
1900 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00001901 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
1902 SDValue Cmp = getVFPCmp(Tmp1, DAG.getConstantFP(0.0, SrcVT), DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001903 SDValue ARMCC = DAG.getConstant(ARMCC::LT, MVT::i32);
1904 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001905 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001906}
1907
Jim Grosbach0e0da732009-05-12 23:59:14 +00001908SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
1909 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1910 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00001911 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001912 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
1913 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00001914 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00001915 ? ARM::R7 : ARM::R11;
1916 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
1917 while (Depth--)
1918 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
1919 return FrameAddr;
1920}
1921
Dan Gohman475871a2008-07-27 21:46:04 +00001922SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00001923ARMTargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Dan Gohman475871a2008-07-27 21:46:04 +00001924 SDValue Chain,
1925 SDValue Dst, SDValue Src,
1926 SDValue Size, unsigned Align,
Dan Gohman707e0182008-04-12 04:36:06 +00001927 bool AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00001928 const Value *DstSV, uint64_t DstSVOff,
1929 const Value *SrcSV, uint64_t SrcSVOff){
Evan Cheng4102eb52007-10-22 22:11:27 +00001930 // Do repeated 4-byte loads and stores. To be improved.
Dan Gohman707e0182008-04-12 04:36:06 +00001931 // This requires 4-byte alignment.
1932 if ((Align & 3) != 0)
Dan Gohman475871a2008-07-27 21:46:04 +00001933 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00001934 // This requires the copy size to be a constant, preferrably
1935 // within a subtarget-specific limit.
1936 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
1937 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00001938 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001939 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00001940 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00001941 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00001942
1943 unsigned BytesLeft = SizeVal & 3;
1944 unsigned NumMemOps = SizeVal >> 2;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001945 unsigned EmittedNumMemOps = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00001946 EVT VT = MVT::i32;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001947 unsigned VTSize = 4;
Evan Cheng4102eb52007-10-22 22:11:27 +00001948 unsigned i = 0;
Evan Chenge5e7ce42007-05-18 01:19:57 +00001949 const unsigned MAX_LOADS_IN_LDM = 6;
Dan Gohman475871a2008-07-27 21:46:04 +00001950 SDValue TFOps[MAX_LOADS_IN_LDM];
1951 SDValue Loads[MAX_LOADS_IN_LDM];
Dan Gohman1f13c682008-04-28 17:15:20 +00001952 uint64_t SrcOff = 0, DstOff = 0;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001953
Evan Cheng4102eb52007-10-22 22:11:27 +00001954 // Emit up to MAX_LOADS_IN_LDM loads, then a TokenFactor barrier, then the
1955 // same number of stores. The loads and stores will get combined into
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001956 // ldm/stm later on.
Evan Cheng4102eb52007-10-22 22:11:27 +00001957 while (EmittedNumMemOps < NumMemOps) {
1958 for (i = 0;
1959 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00001960 Loads[i] = DAG.getLoad(VT, dl, Chain,
Owen Anderson825b72b2009-08-11 20:47:22 +00001961 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
1962 DAG.getConstant(SrcOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00001963 SrcSV, SrcSVOff + SrcOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00001964 TFOps[i] = Loads[i].getValue(1);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001965 SrcOff += VTSize;
1966 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001967 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001968
Evan Cheng4102eb52007-10-22 22:11:27 +00001969 for (i = 0;
1970 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00001971 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
Owen Anderson825b72b2009-08-11 20:47:22 +00001972 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
1973 DAG.getConstant(DstOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00001974 DstSV, DstSVOff + DstOff);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001975 DstOff += VTSize;
1976 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001977 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00001978
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001979 EmittedNumMemOps += i;
1980 }
1981
Bob Wilson2dc4f542009-03-20 22:42:55 +00001982 if (BytesLeft == 0)
Evan Cheng4102eb52007-10-22 22:11:27 +00001983 return Chain;
1984
1985 // Issue loads / stores for the trailing (1 - 3) bytes.
1986 unsigned BytesLeftSave = BytesLeft;
1987 i = 0;
1988 while (BytesLeft) {
1989 if (BytesLeft >= 2) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001990 VT = MVT::i16;
Evan Cheng4102eb52007-10-22 22:11:27 +00001991 VTSize = 2;
1992 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00001993 VT = MVT::i8;
Evan Cheng4102eb52007-10-22 22:11:27 +00001994 VTSize = 1;
1995 }
1996
Dale Johannesen0f502f62009-02-03 22:26:09 +00001997 Loads[i] = DAG.getLoad(VT, dl, Chain,
Owen Anderson825b72b2009-08-11 20:47:22 +00001998 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
1999 DAG.getConstant(SrcOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00002000 SrcSV, SrcSVOff + SrcOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00002001 TFOps[i] = Loads[i].getValue(1);
2002 ++i;
2003 SrcOff += VTSize;
2004 BytesLeft -= VTSize;
2005 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002006 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00002007
2008 i = 0;
2009 BytesLeft = BytesLeftSave;
2010 while (BytesLeft) {
2011 if (BytesLeft >= 2) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002012 VT = MVT::i16;
Evan Cheng4102eb52007-10-22 22:11:27 +00002013 VTSize = 2;
2014 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00002015 VT = MVT::i8;
Evan Cheng4102eb52007-10-22 22:11:27 +00002016 VTSize = 1;
2017 }
2018
Dale Johannesen0f502f62009-02-03 22:26:09 +00002019 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
Owen Anderson825b72b2009-08-11 20:47:22 +00002020 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
2021 DAG.getConstant(DstOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00002022 DstSV, DstSVOff + DstOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00002023 ++i;
2024 DstOff += VTSize;
2025 BytesLeft -= VTSize;
2026 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002027 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002028}
2029
Duncan Sands1607f052008-12-01 11:39:25 +00002030static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00002031 SDValue Op = N->getOperand(0);
Dale Johannesende064702009-02-06 21:50:26 +00002032 DebugLoc dl = N->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00002033 if (N->getValueType(0) == MVT::f64) {
Evan Chengc7c77292008-11-04 19:57:48 +00002034 // Turn i64->f64 into FMDRR.
Owen Anderson825b72b2009-08-11 20:47:22 +00002035 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2036 DAG.getConstant(0, MVT::i32));
2037 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2038 DAG.getConstant(1, MVT::i32));
2039 return DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, Lo, Hi);
Evan Chengc7c77292008-11-04 19:57:48 +00002040 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002041
Evan Chengc7c77292008-11-04 19:57:48 +00002042 // Turn f64->i64 into FMRRD.
Bob Wilson2dc4f542009-03-20 22:42:55 +00002043 SDValue Cvt = DAG.getNode(ARMISD::FMRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002044 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002045
Chris Lattner27a6c732007-11-24 07:07:01 +00002046 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002047 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
Chris Lattner27a6c732007-11-24 07:07:01 +00002048}
2049
Bob Wilson5bafff32009-06-22 23:27:02 +00002050/// getZeroVector - Returns a vector of specified type with all zero elements.
2051///
Owen Andersone50ed302009-08-10 22:56:29 +00002052static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002053 assert(VT.isVector() && "Expected a vector type");
2054
2055 // Zero vectors are used to represent vector negation and in those cases
2056 // will be implemented with the NEON VNEG instruction. However, VNEG does
2057 // not support i64 elements, so sometimes the zero vectors will need to be
2058 // explicitly constructed. For those cases, and potentially other uses in
2059 // the future, always build zero vectors as <4 x i32> or <2 x i32> bitcasted
2060 // to their dest type. This ensures they get CSE'd.
2061 SDValue Vec;
Owen Anderson825b72b2009-08-11 20:47:22 +00002062 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002063 if (VT.getSizeInBits() == 64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002064 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Bob Wilson5bafff32009-06-22 23:27:02 +00002065 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002066 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Bob Wilson5bafff32009-06-22 23:27:02 +00002067
2068 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2069}
2070
2071/// getOnesVector - Returns a vector of specified type with all bits set.
2072///
Owen Andersone50ed302009-08-10 22:56:29 +00002073static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002074 assert(VT.isVector() && "Expected a vector type");
2075
2076 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2077 // type. This ensures they get CSE'd.
2078 SDValue Vec;
Owen Anderson825b72b2009-08-11 20:47:22 +00002079 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002080 if (VT.getSizeInBits() == 64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002081 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Bob Wilson5bafff32009-06-22 23:27:02 +00002082 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002083 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Bob Wilson5bafff32009-06-22 23:27:02 +00002084
2085 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2086}
2087
2088static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2089 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002090 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002091 DebugLoc dl = N->getDebugLoc();
2092
2093 // Lower vector shifts on NEON to use VSHL.
2094 if (VT.isVector()) {
2095 assert(ST->hasNEON() && "unexpected vector shift");
2096
2097 // Left shifts translate directly to the vshiftu intrinsic.
2098 if (N->getOpcode() == ISD::SHL)
2099 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002100 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002101 N->getOperand(0), N->getOperand(1));
2102
2103 assert((N->getOpcode() == ISD::SRA ||
2104 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2105
2106 // NEON uses the same intrinsics for both left and right shifts. For
2107 // right shifts, the shift amounts are negative, so negate the vector of
2108 // shift amounts.
Owen Andersone50ed302009-08-10 22:56:29 +00002109 EVT ShiftVT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002110 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2111 getZeroVector(ShiftVT, DAG, dl),
2112 N->getOperand(1));
2113 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2114 Intrinsic::arm_neon_vshifts :
2115 Intrinsic::arm_neon_vshiftu);
2116 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002117 DAG.getConstant(vshiftInt, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002118 N->getOperand(0), NegatedCount);
2119 }
2120
Owen Anderson825b72b2009-08-11 20:47:22 +00002121 assert(VT == MVT::i64 &&
Chris Lattner27a6c732007-11-24 07:07:01 +00002122 (N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
2123 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00002124
Chris Lattner27a6c732007-11-24 07:07:01 +00002125 // We only lower SRA, SRL of 1 here, all others use generic lowering.
2126 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002127 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00002128 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002129
Chris Lattner27a6c732007-11-24 07:07:01 +00002130 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00002131 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002132
Chris Lattner27a6c732007-11-24 07:07:01 +00002133 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00002134 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
2135 DAG.getConstant(0, MVT::i32));
2136 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
2137 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002138
Chris Lattner27a6c732007-11-24 07:07:01 +00002139 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
2140 // captures the result into a carry flag.
2141 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Owen Anderson825b72b2009-08-11 20:47:22 +00002142 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002143
Chris Lattner27a6c732007-11-24 07:07:01 +00002144 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00002145 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002146
Chris Lattner27a6c732007-11-24 07:07:01 +00002147 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002148 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002149}
2150
Bob Wilson5bafff32009-06-22 23:27:02 +00002151static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2152 SDValue TmpOp0, TmpOp1;
2153 bool Invert = false;
2154 bool Swap = false;
2155 unsigned Opc = 0;
2156
2157 SDValue Op0 = Op.getOperand(0);
2158 SDValue Op1 = Op.getOperand(1);
2159 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00002160 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002161 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2162 DebugLoc dl = Op.getDebugLoc();
2163
2164 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
2165 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002166 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002167 case ISD::SETUNE:
2168 case ISD::SETNE: Invert = true; // Fallthrough
2169 case ISD::SETOEQ:
2170 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2171 case ISD::SETOLT:
2172 case ISD::SETLT: Swap = true; // Fallthrough
2173 case ISD::SETOGT:
2174 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2175 case ISD::SETOLE:
2176 case ISD::SETLE: Swap = true; // Fallthrough
2177 case ISD::SETOGE:
2178 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2179 case ISD::SETUGE: Swap = true; // Fallthrough
2180 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
2181 case ISD::SETUGT: Swap = true; // Fallthrough
2182 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
2183 case ISD::SETUEQ: Invert = true; // Fallthrough
2184 case ISD::SETONE:
2185 // Expand this to (OLT | OGT).
2186 TmpOp0 = Op0;
2187 TmpOp1 = Op1;
2188 Opc = ISD::OR;
2189 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2190 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
2191 break;
2192 case ISD::SETUO: Invert = true; // Fallthrough
2193 case ISD::SETO:
2194 // Expand this to (OLT | OGE).
2195 TmpOp0 = Op0;
2196 TmpOp1 = Op1;
2197 Opc = ISD::OR;
2198 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2199 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
2200 break;
2201 }
2202 } else {
2203 // Integer comparisons.
2204 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002205 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002206 case ISD::SETNE: Invert = true;
2207 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2208 case ISD::SETLT: Swap = true;
2209 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2210 case ISD::SETLE: Swap = true;
2211 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2212 case ISD::SETULT: Swap = true;
2213 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
2214 case ISD::SETULE: Swap = true;
2215 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
2216 }
2217
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00002218 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00002219 if (Opc == ARMISD::VCEQ) {
2220
2221 SDValue AndOp;
2222 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
2223 AndOp = Op0;
2224 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
2225 AndOp = Op1;
2226
2227 // Ignore bitconvert.
2228 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BIT_CONVERT)
2229 AndOp = AndOp.getOperand(0);
2230
2231 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
2232 Opc = ARMISD::VTST;
2233 Op0 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(0));
2234 Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(1));
2235 Invert = !Invert;
2236 }
2237 }
2238 }
2239
2240 if (Swap)
2241 std::swap(Op0, Op1);
2242
2243 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
2244
2245 if (Invert)
2246 Result = DAG.getNOT(dl, Result, VT);
2247
2248 return Result;
2249}
2250
2251/// isVMOVSplat - Check if the specified splat value corresponds to an immediate
2252/// VMOV instruction, and if so, return the constant being splatted.
2253static SDValue isVMOVSplat(uint64_t SplatBits, uint64_t SplatUndef,
2254 unsigned SplatBitSize, SelectionDAG &DAG) {
2255 switch (SplatBitSize) {
2256 case 8:
2257 // Any 1-byte value is OK.
2258 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Owen Anderson825b72b2009-08-11 20:47:22 +00002259 return DAG.getTargetConstant(SplatBits, MVT::i8);
Bob Wilson5bafff32009-06-22 23:27:02 +00002260
2261 case 16:
2262 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
2263 if ((SplatBits & ~0xff) == 0 ||
2264 (SplatBits & ~0xff00) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00002265 return DAG.getTargetConstant(SplatBits, MVT::i16);
Bob Wilson5bafff32009-06-22 23:27:02 +00002266 break;
2267
2268 case 32:
2269 // NEON's 32-bit VMOV supports splat values where:
2270 // * only one byte is nonzero, or
2271 // * the least significant byte is 0xff and the second byte is nonzero, or
2272 // * the least significant 2 bytes are 0xff and the third is nonzero.
2273 if ((SplatBits & ~0xff) == 0 ||
2274 (SplatBits & ~0xff00) == 0 ||
2275 (SplatBits & ~0xff0000) == 0 ||
2276 (SplatBits & ~0xff000000) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00002277 return DAG.getTargetConstant(SplatBits, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002278
2279 if ((SplatBits & ~0xffff) == 0 &&
2280 ((SplatBits | SplatUndef) & 0xff) == 0xff)
Owen Anderson825b72b2009-08-11 20:47:22 +00002281 return DAG.getTargetConstant(SplatBits | 0xff, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002282
2283 if ((SplatBits & ~0xffffff) == 0 &&
2284 ((SplatBits | SplatUndef) & 0xffff) == 0xffff)
Owen Anderson825b72b2009-08-11 20:47:22 +00002285 return DAG.getTargetConstant(SplatBits | 0xffff, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002286
2287 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
2288 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
2289 // VMOV.I32. A (very) minor optimization would be to replicate the value
2290 // and fall through here to test for a valid 64-bit splat. But, then the
2291 // caller would also need to check and handle the change in size.
2292 break;
2293
2294 case 64: {
2295 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
2296 uint64_t BitMask = 0xff;
2297 uint64_t Val = 0;
2298 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
2299 if (((SplatBits | SplatUndef) & BitMask) == BitMask)
2300 Val |= BitMask;
2301 else if ((SplatBits & BitMask) != 0)
2302 return SDValue();
2303 BitMask <<= 8;
2304 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002305 return DAG.getTargetConstant(Val, MVT::i64);
Bob Wilson5bafff32009-06-22 23:27:02 +00002306 }
2307
2308 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002309 llvm_unreachable("unexpected size for isVMOVSplat");
Bob Wilson5bafff32009-06-22 23:27:02 +00002310 break;
2311 }
2312
2313 return SDValue();
2314}
2315
2316/// getVMOVImm - If this is a build_vector of constants which can be
2317/// formed by using a VMOV instruction of the specified element size,
2318/// return the constant being splatted. The ByteSize field indicates the
2319/// number of bytes of each element [1248].
2320SDValue ARM::getVMOVImm(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
2321 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N);
2322 APInt SplatBits, SplatUndef;
2323 unsigned SplatBitSize;
2324 bool HasAnyUndefs;
2325 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
2326 HasAnyUndefs, ByteSize * 8))
2327 return SDValue();
2328
2329 if (SplatBitSize > ByteSize * 8)
2330 return SDValue();
2331
2332 return isVMOVSplat(SplatBits.getZExtValue(), SplatUndef.getZExtValue(),
2333 SplatBitSize, DAG);
2334}
2335
Bob Wilson8bb9e482009-07-26 00:39:34 +00002336/// isVREVMask - Check if a vector shuffle corresponds to a VREV
2337/// instruction with the specified blocksize. (The order of the elements
2338/// within each block of the vector is reversed.)
2339bool ARM::isVREVMask(ShuffleVectorSDNode *N, unsigned BlockSize) {
2340 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
2341 "Only possible block sizes for VREV are: 16, 32, 64");
2342
Owen Andersone50ed302009-08-10 22:56:29 +00002343 EVT VT = N->getValueType(0);
Bob Wilson8bb9e482009-07-26 00:39:34 +00002344 unsigned NumElts = VT.getVectorNumElements();
2345 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2346 unsigned BlockElts = N->getMaskElt(0) + 1;
2347
2348 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
2349 return false;
2350
2351 for (unsigned i = 0; i < NumElts; ++i) {
2352 if ((unsigned) N->getMaskElt(i) !=
2353 (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
2354 return false;
2355 }
2356
2357 return true;
2358}
2359
Owen Andersone50ed302009-08-10 22:56:29 +00002360static SDValue BuildSplat(SDValue Val, EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002361 // Canonicalize all-zeros and all-ones vectors.
2362 ConstantSDNode *ConstVal = dyn_cast<ConstantSDNode>(Val.getNode());
2363 if (ConstVal->isNullValue())
2364 return getZeroVector(VT, DAG, dl);
2365 if (ConstVal->isAllOnesValue())
2366 return getOnesVector(VT, DAG, dl);
2367
Owen Andersone50ed302009-08-10 22:56:29 +00002368 EVT CanonicalVT;
Bob Wilson5bafff32009-06-22 23:27:02 +00002369 if (VT.is64BitVector()) {
2370 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002371 case 8: CanonicalVT = MVT::v8i8; break;
2372 case 16: CanonicalVT = MVT::v4i16; break;
2373 case 32: CanonicalVT = MVT::v2i32; break;
2374 case 64: CanonicalVT = MVT::v1i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002375 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002376 }
2377 } else {
2378 assert(VT.is128BitVector() && "unknown splat vector size");
2379 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002380 case 8: CanonicalVT = MVT::v16i8; break;
2381 case 16: CanonicalVT = MVT::v8i16; break;
2382 case 32: CanonicalVT = MVT::v4i32; break;
2383 case 64: CanonicalVT = MVT::v2i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002384 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002385 }
2386 }
2387
2388 // Build a canonical splat for this value.
2389 SmallVector<SDValue, 8> Ops;
2390 Ops.assign(CanonicalVT.getVectorNumElements(), Val);
2391 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT, &Ops[0],
2392 Ops.size());
2393 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Res);
2394}
2395
2396// If this is a case we can't handle, return null and let the default
2397// expansion code take care of it.
2398static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
2399 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
2400 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
2401 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002402 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002403
2404 APInt SplatBits, SplatUndef;
2405 unsigned SplatBitSize;
2406 bool HasAnyUndefs;
2407 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
2408 SDValue Val = isVMOVSplat(SplatBits.getZExtValue(),
2409 SplatUndef.getZExtValue(), SplatBitSize, DAG);
2410 if (Val.getNode())
Bob Wilsoncf661e22009-07-30 00:31:25 +00002411 return BuildSplat(Val, VT, DAG, dl);
2412 }
2413
2414 // If there are only 2 elements in a 128-bit vector, insert them into an
2415 // undef vector. This handles the common case for 128-bit vector argument
2416 // passing, where the insertions should be translated to subreg accesses
2417 // with no real instructions.
2418 if (VT.is128BitVector() && Op.getNumOperands() == 2) {
2419 SDValue Val = DAG.getUNDEF(VT);
2420 SDValue Op0 = Op.getOperand(0);
2421 SDValue Op1 = Op.getOperand(1);
2422 if (Op0.getOpcode() != ISD::UNDEF)
2423 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Val, Op0,
2424 DAG.getIntPtrConstant(0));
2425 if (Op1.getOpcode() != ISD::UNDEF)
2426 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Val, Op1,
2427 DAG.getIntPtrConstant(1));
2428 return Val;
Bob Wilson5bafff32009-06-22 23:27:02 +00002429 }
2430
2431 return SDValue();
2432}
2433
2434static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
2435 return Op;
2436}
2437
2438static SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
2439 return Op;
2440}
2441
2442static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002443 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002444 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00002445 assert((VT == MVT::i8 || VT == MVT::i16) &&
Bob Wilson5bafff32009-06-22 23:27:02 +00002446 "unexpected type for custom-lowering vector extract");
2447 SDValue Vec = Op.getOperand(0);
2448 SDValue Lane = Op.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002449 Op = DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
2450 Op = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Op, DAG.getValueType(VT));
Bob Wilson5bafff32009-06-22 23:27:02 +00002451 return DAG.getNode(ISD::TRUNCATE, dl, VT, Op);
2452}
2453
Bob Wilsona6d65862009-08-03 20:36:38 +00002454static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
2455 // The only time a CONCAT_VECTORS operation can have legal types is when
2456 // two 64-bit vectors are concatenated to a 128-bit vector.
2457 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
2458 "unexpected CONCAT_VECTORS");
2459 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00002460 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00002461 SDValue Op0 = Op.getOperand(0);
2462 SDValue Op1 = Op.getOperand(1);
2463 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00002464 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
2465 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00002466 DAG.getIntPtrConstant(0));
2467 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00002468 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
2469 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00002470 DAG.getIntPtrConstant(1));
2471 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00002472}
2473
Dan Gohman475871a2008-07-27 21:46:04 +00002474SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00002475 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002476 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00002477 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002478 case ISD::GlobalAddress:
2479 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
2480 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002481 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00002482 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG, Subtarget);
2483 case ISD::BR_CC: return LowerBR_CC(Op, DAG, Subtarget);
2484 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Evan Cheng86198642009-08-07 00:34:42 +00002485 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00002486 case ISD::VASTART: return LowerVASTART(Op, DAG, VarArgsFrameIndex);
2487 case ISD::SINT_TO_FP:
2488 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
2489 case ISD::FP_TO_SINT:
2490 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
2491 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00002492 case ISD::RETURNADDR: break;
Jim Grosbach0e0da732009-05-12 23:59:14 +00002493 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002494 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Bob Wilsonb36ec862009-08-06 18:47:44 +00002495 case ISD::INTRINSIC_VOID:
Bob Wilsona599bff2009-08-04 00:36:16 +00002496 case ISD::INTRINSIC_W_CHAIN: return LowerINTRINSIC_W_CHAIN(Op, DAG);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002497 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00002498 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00002499 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00002500 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00002501 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
2502 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
2503 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
2504 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
2505 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
2506 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00002507 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00002508 }
Dan Gohman475871a2008-07-27 21:46:04 +00002509 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00002510}
2511
Duncan Sands1607f052008-12-01 11:39:25 +00002512/// ReplaceNodeResults - Replace the results of node with an illegal result
2513/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00002514void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
2515 SmallVectorImpl<SDValue>&Results,
2516 SelectionDAG &DAG) {
Chris Lattner27a6c732007-11-24 07:07:01 +00002517 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00002518 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002519 llvm_unreachable("Don't know how to custom expand this!");
Duncan Sands1607f052008-12-01 11:39:25 +00002520 return;
2521 case ISD::BIT_CONVERT:
2522 Results.push_back(ExpandBIT_CONVERT(N, DAG));
2523 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00002524 case ISD::SRL:
Duncan Sands1607f052008-12-01 11:39:25 +00002525 case ISD::SRA: {
Bob Wilson5bafff32009-06-22 23:27:02 +00002526 SDValue Res = LowerShift(N, DAG, Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00002527 if (Res.getNode())
2528 Results.push_back(Res);
2529 return;
2530 }
Chris Lattner27a6c732007-11-24 07:07:01 +00002531 }
2532}
Chris Lattner27a6c732007-11-24 07:07:01 +00002533
Evan Chenga8e29892007-01-19 07:51:42 +00002534//===----------------------------------------------------------------------===//
2535// ARM Scheduler Hooks
2536//===----------------------------------------------------------------------===//
2537
2538MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00002539ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00002540 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00002541 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00002542 DebugLoc dl = MI->getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002543 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00002544 default:
2545 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng007ea272009-08-12 05:17:19 +00002546 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00002547 // To "insert" a SELECT_CC instruction, we actually have to insert the
2548 // diamond control-flow pattern. The incoming instruction knows the
2549 // destination vreg to set, the condition code register to branch on, the
2550 // true/false values to select between, and a branch opcode to use.
2551 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002552 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00002553 ++It;
2554
2555 // thisMBB:
2556 // ...
2557 // TrueVal = ...
2558 // cmpTY ccX, r1, r2
2559 // bCC copy1MBB
2560 // fallthrough --> copy0MBB
2561 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002562 MachineFunction *F = BB->getParent();
2563 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
2564 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesenb6728402009-02-13 02:25:56 +00002565 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
Evan Cheng0e1d3792007-07-05 07:18:20 +00002566 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002567 F->insert(It, copy0MBB);
2568 F->insert(It, sinkMBB);
Evan Chenga8e29892007-01-19 07:51:42 +00002569 // Update machine-CFG edges by first adding all successors of the current
2570 // block to the new block which will contain the Phi node for the select.
2571 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
2572 e = BB->succ_end(); i != e; ++i)
2573 sinkMBB->addSuccessor(*i);
2574 // Next, remove all successors of the current block, and add the true
2575 // and fallthrough blocks as its successors.
2576 while(!BB->succ_empty())
2577 BB->removeSuccessor(BB->succ_begin());
2578 BB->addSuccessor(copy0MBB);
2579 BB->addSuccessor(sinkMBB);
2580
2581 // copy0MBB:
2582 // %FalseValue = ...
2583 // # fallthrough to sinkMBB
2584 BB = copy0MBB;
2585
2586 // Update machine-CFG edges
2587 BB->addSuccessor(sinkMBB);
2588
2589 // sinkMBB:
2590 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
2591 // ...
2592 BB = sinkMBB;
Dale Johannesenb6728402009-02-13 02:25:56 +00002593 BuildMI(BB, dl, TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00002594 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
2595 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
2596
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002597 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00002598 return BB;
2599 }
Evan Cheng86198642009-08-07 00:34:42 +00002600
2601 case ARM::tANDsp:
2602 case ARM::tADDspr_:
2603 case ARM::tSUBspi_:
2604 case ARM::t2SUBrSPi_:
2605 case ARM::t2SUBrSPi12_:
2606 case ARM::t2SUBrSPs_: {
2607 MachineFunction *MF = BB->getParent();
2608 unsigned DstReg = MI->getOperand(0).getReg();
2609 unsigned SrcReg = MI->getOperand(1).getReg();
2610 bool DstIsDead = MI->getOperand(0).isDead();
2611 bool SrcIsKill = MI->getOperand(1).isKill();
2612
2613 if (SrcReg != ARM::SP) {
2614 // Copy the source to SP from virtual register.
2615 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(SrcReg);
2616 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
2617 ? ARM::tMOVtgpr2gpr : ARM::tMOVgpr2gpr;
2618 BuildMI(BB, dl, TII->get(CopyOpc), ARM::SP)
2619 .addReg(SrcReg, getKillRegState(SrcIsKill));
2620 }
2621
2622 unsigned OpOpc = 0;
2623 bool NeedPred = false, NeedCC = false, NeedOp3 = false;
2624 switch (MI->getOpcode()) {
2625 default:
2626 llvm_unreachable("Unexpected pseudo instruction!");
2627 case ARM::tANDsp:
2628 OpOpc = ARM::tAND;
2629 NeedPred = true;
2630 break;
2631 case ARM::tADDspr_:
2632 OpOpc = ARM::tADDspr;
2633 break;
2634 case ARM::tSUBspi_:
2635 OpOpc = ARM::tSUBspi;
2636 break;
2637 case ARM::t2SUBrSPi_:
2638 OpOpc = ARM::t2SUBrSPi;
2639 NeedPred = true; NeedCC = true;
2640 break;
2641 case ARM::t2SUBrSPi12_:
2642 OpOpc = ARM::t2SUBrSPi12;
2643 NeedPred = true;
2644 break;
2645 case ARM::t2SUBrSPs_:
2646 OpOpc = ARM::t2SUBrSPs;
2647 NeedPred = true; NeedCC = true; NeedOp3 = true;
2648 break;
2649 }
2650 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(OpOpc), ARM::SP);
2651 if (OpOpc == ARM::tAND)
2652 AddDefaultT1CC(MIB);
2653 MIB.addReg(ARM::SP);
2654 MIB.addOperand(MI->getOperand(2));
2655 if (NeedOp3)
2656 MIB.addOperand(MI->getOperand(3));
2657 if (NeedPred)
2658 AddDefaultPred(MIB);
2659 if (NeedCC)
2660 AddDefaultCC(MIB);
2661
2662 // Copy the result from SP to virtual register.
2663 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(DstReg);
2664 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
2665 ? ARM::tMOVgpr2tgpr : ARM::tMOVgpr2gpr;
2666 BuildMI(BB, dl, TII->get(CopyOpc))
2667 .addReg(DstReg, getDefRegState(true) | getDeadRegState(DstIsDead))
2668 .addReg(ARM::SP);
2669 MF->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
2670 return BB;
2671 }
Evan Chenga8e29892007-01-19 07:51:42 +00002672 }
2673}
2674
2675//===----------------------------------------------------------------------===//
2676// ARM Optimization Hooks
2677//===----------------------------------------------------------------------===//
2678
Chris Lattnerd1980a52009-03-12 06:52:53 +00002679static
2680SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
2681 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00002682 SelectionDAG &DAG = DCI.DAG;
2683 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00002684 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00002685 unsigned Opc = N->getOpcode();
2686 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
2687 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
2688 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
2689 ISD::CondCode CC = ISD::SETCC_INVALID;
2690
2691 if (isSlctCC) {
2692 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
2693 } else {
2694 SDValue CCOp = Slct.getOperand(0);
2695 if (CCOp.getOpcode() == ISD::SETCC)
2696 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
2697 }
2698
2699 bool DoXform = false;
2700 bool InvCC = false;
2701 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
2702 "Bad input!");
2703
2704 if (LHS.getOpcode() == ISD::Constant &&
2705 cast<ConstantSDNode>(LHS)->isNullValue()) {
2706 DoXform = true;
2707 } else if (CC != ISD::SETCC_INVALID &&
2708 RHS.getOpcode() == ISD::Constant &&
2709 cast<ConstantSDNode>(RHS)->isNullValue()) {
2710 std::swap(LHS, RHS);
2711 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002712 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00002713 Op0.getOperand(0).getValueType();
2714 bool isInt = OpVT.isInteger();
2715 CC = ISD::getSetCCInverse(CC, isInt);
2716
2717 if (!TLI.isCondCodeLegal(CC, OpVT))
2718 return SDValue(); // Inverse operator isn't legal.
2719
2720 DoXform = true;
2721 InvCC = true;
2722 }
2723
2724 if (DoXform) {
2725 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
2726 if (isSlctCC)
2727 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
2728 Slct.getOperand(0), Slct.getOperand(1), CC);
2729 SDValue CCOp = Slct.getOperand(0);
2730 if (InvCC)
2731 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
2732 CCOp.getOperand(0), CCOp.getOperand(1), CC);
2733 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
2734 CCOp, OtherOp, Result);
2735 }
2736 return SDValue();
2737}
2738
2739/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
2740static SDValue PerformADDCombine(SDNode *N,
2741 TargetLowering::DAGCombinerInfo &DCI) {
2742 // added by evan in r37685 with no testcase.
2743 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002744
Chris Lattnerd1980a52009-03-12 06:52:53 +00002745 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
2746 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
2747 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
2748 if (Result.getNode()) return Result;
2749 }
2750 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
2751 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
2752 if (Result.getNode()) return Result;
2753 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002754
Chris Lattnerd1980a52009-03-12 06:52:53 +00002755 return SDValue();
2756}
2757
2758/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
2759static SDValue PerformSUBCombine(SDNode *N,
2760 TargetLowering::DAGCombinerInfo &DCI) {
2761 // added by evan in r37685 with no testcase.
2762 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002763
Chris Lattnerd1980a52009-03-12 06:52:53 +00002764 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
2765 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
2766 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
2767 if (Result.getNode()) return Result;
2768 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002769
Chris Lattnerd1980a52009-03-12 06:52:53 +00002770 return SDValue();
2771}
2772
2773
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00002774/// PerformFMRRDCombine - Target-specific dag combine xforms for ARMISD::FMRRD.
Bob Wilson2dc4f542009-03-20 22:42:55 +00002775static SDValue PerformFMRRDCombine(SDNode *N,
2776 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00002777 // fmrrd(fmdrr x, y) -> x,y
Dan Gohman475871a2008-07-27 21:46:04 +00002778 SDValue InDouble = N->getOperand(0);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00002779 if (InDouble.getOpcode() == ARMISD::FMDRR)
2780 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Dan Gohman475871a2008-07-27 21:46:04 +00002781 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00002782}
2783
Bob Wilson5bafff32009-06-22 23:27:02 +00002784/// getVShiftImm - Check if this is a valid build_vector for the immediate
2785/// operand of a vector shift operation, where all the elements of the
2786/// build_vector must have the same constant integer value.
2787static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
2788 // Ignore bit_converts.
2789 while (Op.getOpcode() == ISD::BIT_CONVERT)
2790 Op = Op.getOperand(0);
2791 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
2792 APInt SplatBits, SplatUndef;
2793 unsigned SplatBitSize;
2794 bool HasAnyUndefs;
2795 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
2796 HasAnyUndefs, ElementBits) ||
2797 SplatBitSize > ElementBits)
2798 return false;
2799 Cnt = SplatBits.getSExtValue();
2800 return true;
2801}
2802
2803/// isVShiftLImm - Check if this is a valid build_vector for the immediate
2804/// operand of a vector shift left operation. That value must be in the range:
2805/// 0 <= Value < ElementBits for a left shift; or
2806/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00002807static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002808 assert(VT.isVector() && "vector shift count is not a vector type");
2809 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
2810 if (! getVShiftImm(Op, ElementBits, Cnt))
2811 return false;
2812 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
2813}
2814
2815/// isVShiftRImm - Check if this is a valid build_vector for the immediate
2816/// operand of a vector shift right operation. For a shift opcode, the value
2817/// is positive, but for an intrinsic the value count must be negative. The
2818/// absolute value must be in the range:
2819/// 1 <= |Value| <= ElementBits for a right shift; or
2820/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00002821static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00002822 int64_t &Cnt) {
2823 assert(VT.isVector() && "vector shift count is not a vector type");
2824 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
2825 if (! getVShiftImm(Op, ElementBits, Cnt))
2826 return false;
2827 if (isIntrinsic)
2828 Cnt = -Cnt;
2829 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
2830}
2831
2832/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
2833static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
2834 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
2835 switch (IntNo) {
2836 default:
2837 // Don't do anything for most intrinsics.
2838 break;
2839
2840 // Vector shifts: check for immediate versions and lower them.
2841 // Note: This is done during DAG combining instead of DAG legalizing because
2842 // the build_vectors for 64-bit vector element shift counts are generally
2843 // not legal, and it is hard to see their values after they get legalized to
2844 // loads from a constant pool.
2845 case Intrinsic::arm_neon_vshifts:
2846 case Intrinsic::arm_neon_vshiftu:
2847 case Intrinsic::arm_neon_vshiftls:
2848 case Intrinsic::arm_neon_vshiftlu:
2849 case Intrinsic::arm_neon_vshiftn:
2850 case Intrinsic::arm_neon_vrshifts:
2851 case Intrinsic::arm_neon_vrshiftu:
2852 case Intrinsic::arm_neon_vrshiftn:
2853 case Intrinsic::arm_neon_vqshifts:
2854 case Intrinsic::arm_neon_vqshiftu:
2855 case Intrinsic::arm_neon_vqshiftsu:
2856 case Intrinsic::arm_neon_vqshiftns:
2857 case Intrinsic::arm_neon_vqshiftnu:
2858 case Intrinsic::arm_neon_vqshiftnsu:
2859 case Intrinsic::arm_neon_vqrshiftns:
2860 case Intrinsic::arm_neon_vqrshiftnu:
2861 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00002862 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002863 int64_t Cnt;
2864 unsigned VShiftOpc = 0;
2865
2866 switch (IntNo) {
2867 case Intrinsic::arm_neon_vshifts:
2868 case Intrinsic::arm_neon_vshiftu:
2869 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
2870 VShiftOpc = ARMISD::VSHL;
2871 break;
2872 }
2873 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
2874 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
2875 ARMISD::VSHRs : ARMISD::VSHRu);
2876 break;
2877 }
2878 return SDValue();
2879
2880 case Intrinsic::arm_neon_vshiftls:
2881 case Intrinsic::arm_neon_vshiftlu:
2882 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
2883 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002884 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00002885
2886 case Intrinsic::arm_neon_vrshifts:
2887 case Intrinsic::arm_neon_vrshiftu:
2888 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
2889 break;
2890 return SDValue();
2891
2892 case Intrinsic::arm_neon_vqshifts:
2893 case Intrinsic::arm_neon_vqshiftu:
2894 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
2895 break;
2896 return SDValue();
2897
2898 case Intrinsic::arm_neon_vqshiftsu:
2899 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
2900 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002901 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00002902
2903 case Intrinsic::arm_neon_vshiftn:
2904 case Intrinsic::arm_neon_vrshiftn:
2905 case Intrinsic::arm_neon_vqshiftns:
2906 case Intrinsic::arm_neon_vqshiftnu:
2907 case Intrinsic::arm_neon_vqshiftnsu:
2908 case Intrinsic::arm_neon_vqrshiftns:
2909 case Intrinsic::arm_neon_vqrshiftnu:
2910 case Intrinsic::arm_neon_vqrshiftnsu:
2911 // Narrowing shifts require an immediate right shift.
2912 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
2913 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002914 llvm_unreachable("invalid shift count for narrowing vector shift intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00002915
2916 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002917 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00002918 }
2919
2920 switch (IntNo) {
2921 case Intrinsic::arm_neon_vshifts:
2922 case Intrinsic::arm_neon_vshiftu:
2923 // Opcode already set above.
2924 break;
2925 case Intrinsic::arm_neon_vshiftls:
2926 case Intrinsic::arm_neon_vshiftlu:
2927 if (Cnt == VT.getVectorElementType().getSizeInBits())
2928 VShiftOpc = ARMISD::VSHLLi;
2929 else
2930 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
2931 ARMISD::VSHLLs : ARMISD::VSHLLu);
2932 break;
2933 case Intrinsic::arm_neon_vshiftn:
2934 VShiftOpc = ARMISD::VSHRN; break;
2935 case Intrinsic::arm_neon_vrshifts:
2936 VShiftOpc = ARMISD::VRSHRs; break;
2937 case Intrinsic::arm_neon_vrshiftu:
2938 VShiftOpc = ARMISD::VRSHRu; break;
2939 case Intrinsic::arm_neon_vrshiftn:
2940 VShiftOpc = ARMISD::VRSHRN; break;
2941 case Intrinsic::arm_neon_vqshifts:
2942 VShiftOpc = ARMISD::VQSHLs; break;
2943 case Intrinsic::arm_neon_vqshiftu:
2944 VShiftOpc = ARMISD::VQSHLu; break;
2945 case Intrinsic::arm_neon_vqshiftsu:
2946 VShiftOpc = ARMISD::VQSHLsu; break;
2947 case Intrinsic::arm_neon_vqshiftns:
2948 VShiftOpc = ARMISD::VQSHRNs; break;
2949 case Intrinsic::arm_neon_vqshiftnu:
2950 VShiftOpc = ARMISD::VQSHRNu; break;
2951 case Intrinsic::arm_neon_vqshiftnsu:
2952 VShiftOpc = ARMISD::VQSHRNsu; break;
2953 case Intrinsic::arm_neon_vqrshiftns:
2954 VShiftOpc = ARMISD::VQRSHRNs; break;
2955 case Intrinsic::arm_neon_vqrshiftnu:
2956 VShiftOpc = ARMISD::VQRSHRNu; break;
2957 case Intrinsic::arm_neon_vqrshiftnsu:
2958 VShiftOpc = ARMISD::VQRSHRNsu; break;
2959 }
2960
2961 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00002962 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00002963 }
2964
2965 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00002966 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002967 int64_t Cnt;
2968 unsigned VShiftOpc = 0;
2969
2970 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
2971 VShiftOpc = ARMISD::VSLI;
2972 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
2973 VShiftOpc = ARMISD::VSRI;
2974 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00002975 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00002976 }
2977
2978 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
2979 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00002980 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00002981 }
2982
2983 case Intrinsic::arm_neon_vqrshifts:
2984 case Intrinsic::arm_neon_vqrshiftu:
2985 // No immediate versions of these to check for.
2986 break;
2987 }
2988
2989 return SDValue();
2990}
2991
2992/// PerformShiftCombine - Checks for immediate versions of vector shifts and
2993/// lowers them. As with the vector shift intrinsics, this is done during DAG
2994/// combining instead of DAG legalizing because the build_vectors for 64-bit
2995/// vector element shift counts are generally not legal, and it is hard to see
2996/// their values after they get legalized to loads from a constant pool.
2997static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
2998 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002999 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00003000
3001 // Nothing to be done for scalar shifts.
3002 if (! VT.isVector())
3003 return SDValue();
3004
3005 assert(ST->hasNEON() && "unexpected vector shift");
3006 int64_t Cnt;
3007
3008 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003009 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00003010
3011 case ISD::SHL:
3012 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
3013 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003014 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003015 break;
3016
3017 case ISD::SRA:
3018 case ISD::SRL:
3019 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
3020 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
3021 ARMISD::VSHRs : ARMISD::VSHRu);
3022 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003023 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003024 }
3025 }
3026 return SDValue();
3027}
3028
3029/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
3030/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
3031static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
3032 const ARMSubtarget *ST) {
3033 SDValue N0 = N->getOperand(0);
3034
3035 // Check for sign- and zero-extensions of vector extract operations of 8-
3036 // and 16-bit vector elements. NEON supports these directly. They are
3037 // handled during DAG combining because type legalization will promote them
3038 // to 32-bit types and it is messy to recognize the operations after that.
3039 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
3040 SDValue Vec = N0.getOperand(0);
3041 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00003042 EVT VT = N->getValueType(0);
3043 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003044 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3045
Owen Anderson825b72b2009-08-11 20:47:22 +00003046 if (VT == MVT::i32 &&
3047 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson5bafff32009-06-22 23:27:02 +00003048 TLI.isTypeLegal(Vec.getValueType())) {
3049
3050 unsigned Opc = 0;
3051 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003052 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00003053 case ISD::SIGN_EXTEND:
3054 Opc = ARMISD::VGETLANEs;
3055 break;
3056 case ISD::ZERO_EXTEND:
3057 case ISD::ANY_EXTEND:
3058 Opc = ARMISD::VGETLANEu;
3059 break;
3060 }
3061 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
3062 }
3063 }
3064
3065 return SDValue();
3066}
3067
Dan Gohman475871a2008-07-27 21:46:04 +00003068SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00003069 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003070 switch (N->getOpcode()) {
3071 default: break;
Chris Lattnerd1980a52009-03-12 06:52:53 +00003072 case ISD::ADD: return PerformADDCombine(N, DCI);
3073 case ISD::SUB: return PerformSUBCombine(N, DCI);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003074 case ARMISD::FMRRD: return PerformFMRRDCombine(N, DCI);
Bob Wilson5bafff32009-06-22 23:27:02 +00003075 case ISD::INTRINSIC_WO_CHAIN:
3076 return PerformIntrinsicCombine(N, DCI.DAG);
3077 case ISD::SHL:
3078 case ISD::SRA:
3079 case ISD::SRL:
3080 return PerformShiftCombine(N, DCI.DAG, Subtarget);
3081 case ISD::SIGN_EXTEND:
3082 case ISD::ZERO_EXTEND:
3083 case ISD::ANY_EXTEND:
3084 return PerformExtendCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003085 }
Dan Gohman475871a2008-07-27 21:46:04 +00003086 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003087}
3088
Evan Chengb01fad62007-03-12 23:30:29 +00003089/// isLegalAddressImmediate - Return true if the integer value can be used
3090/// as the offset of the target addressing mode for load / store of the
3091/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00003092static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00003093 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00003094 if (V == 0)
3095 return true;
3096
Evan Cheng65011532009-03-09 19:15:00 +00003097 if (!VT.isSimple())
3098 return false;
3099
David Goodwinf1daf7d2009-07-08 23:10:31 +00003100 if (Subtarget->isThumb()) { // FIXME for thumb2
Evan Chengb01fad62007-03-12 23:30:29 +00003101 if (V < 0)
3102 return false;
3103
3104 unsigned Scale = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00003105 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00003106 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00003107 case MVT::i1:
3108 case MVT::i8:
Evan Chengb01fad62007-03-12 23:30:29 +00003109 // Scale == 1;
3110 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003111 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00003112 // Scale == 2;
3113 Scale = 2;
3114 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003115 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00003116 // Scale == 4;
3117 Scale = 4;
3118 break;
3119 }
3120
3121 if ((V & (Scale - 1)) != 0)
3122 return false;
3123 V /= Scale;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003124 return V == (V & ((1LL << 5) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00003125 }
3126
3127 if (V < 0)
3128 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00003129 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00003130 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00003131 case MVT::i1:
3132 case MVT::i8:
3133 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00003134 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003135 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003136 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00003137 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003138 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003139 case MVT::f32:
3140 case MVT::f64:
Evan Chengb01fad62007-03-12 23:30:29 +00003141 if (!Subtarget->hasVFP2())
3142 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00003143 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00003144 return false;
3145 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003146 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00003147 }
Evan Chenga8e29892007-01-19 07:51:42 +00003148}
3149
Chris Lattner37caf8c2007-04-09 23:33:39 +00003150/// isLegalAddressingMode - Return true if the addressing mode represented
3151/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00003152bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00003153 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003154 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00003155 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00003156 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00003157
Chris Lattner37caf8c2007-04-09 23:33:39 +00003158 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00003159 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00003160 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00003161
Chris Lattner37caf8c2007-04-09 23:33:39 +00003162 switch (AM.Scale) {
3163 case 0: // no scale reg, must be "r+i" or "r", or "i".
3164 break;
3165 case 1:
David Goodwinf1daf7d2009-07-08 23:10:31 +00003166 if (Subtarget->isThumb()) // FIXME for thumb2
Chris Lattner37caf8c2007-04-09 23:33:39 +00003167 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00003168 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00003169 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00003170 // ARM doesn't support any R+R*scale+imm addr modes.
3171 if (AM.BaseOffs)
3172 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00003173
Bob Wilson2c7dab12009-04-08 17:55:28 +00003174 if (!VT.isSimple())
3175 return false;
3176
Chris Lattnereb13d1b2007-04-10 03:48:29 +00003177 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00003178 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00003179 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00003180 case MVT::i1:
3181 case MVT::i8:
3182 case MVT::i32:
3183 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00003184 // This assumes i64 is legalized to a pair of i32. If not (i.e.
3185 // ldrd / strd are used, then its address mode is same as i16.
3186 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00003187 if (Scale < 0) Scale = -Scale;
3188 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00003189 return true;
3190 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00003191 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00003192 case MVT::i16:
Chris Lattner37caf8c2007-04-09 23:33:39 +00003193 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00003194 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00003195 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00003196 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00003197
Owen Anderson825b72b2009-08-11 20:47:22 +00003198 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00003199 // Note, we allow "void" uses (basically, uses that aren't loads or
3200 // stores), because arm allows folding a scale into many arithmetic
3201 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00003202
Chris Lattner37caf8c2007-04-09 23:33:39 +00003203 // Allow r << imm, but the imm has to be a multiple of two.
3204 if (AM.Scale & 1) return false;
3205 return isPowerOf2_32(AM.Scale);
3206 }
3207 break;
Evan Chengb01fad62007-03-12 23:30:29 +00003208 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00003209 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00003210}
3211
Owen Andersone50ed302009-08-10 22:56:29 +00003212static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00003213 bool isSEXTLoad, SDValue &Base,
3214 SDValue &Offset, bool &isInc,
3215 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00003216 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
3217 return false;
3218
Owen Anderson825b72b2009-08-11 20:47:22 +00003219 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00003220 // AddressingMode 3
3221 Base = Ptr->getOperand(0);
3222 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003223 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003224 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00003225 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00003226 isInc = false;
3227 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
3228 return true;
3229 }
3230 }
3231 isInc = (Ptr->getOpcode() == ISD::ADD);
3232 Offset = Ptr->getOperand(1);
3233 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00003234 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00003235 // AddressingMode 2
3236 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003237 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003238 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00003239 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00003240 isInc = false;
3241 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
3242 Base = Ptr->getOperand(0);
3243 return true;
3244 }
3245 }
3246
3247 if (Ptr->getOpcode() == ISD::ADD) {
3248 isInc = true;
3249 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
3250 if (ShOpcVal != ARM_AM::no_shift) {
3251 Base = Ptr->getOperand(1);
3252 Offset = Ptr->getOperand(0);
3253 } else {
3254 Base = Ptr->getOperand(0);
3255 Offset = Ptr->getOperand(1);
3256 }
3257 return true;
3258 }
3259
3260 isInc = (Ptr->getOpcode() == ISD::ADD);
3261 Base = Ptr->getOperand(0);
3262 Offset = Ptr->getOperand(1);
3263 return true;
3264 }
3265
3266 // FIXME: Use FLDM / FSTM to emulate indexed FP load / store.
3267 return false;
3268}
3269
Owen Andersone50ed302009-08-10 22:56:29 +00003270static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00003271 bool isSEXTLoad, SDValue &Base,
3272 SDValue &Offset, bool &isInc,
3273 SelectionDAG &DAG) {
3274 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
3275 return false;
3276
3277 Base = Ptr->getOperand(0);
3278 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
3279 int RHSC = (int)RHS->getZExtValue();
3280 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
3281 assert(Ptr->getOpcode() == ISD::ADD);
3282 isInc = false;
3283 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
3284 return true;
3285 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
3286 isInc = Ptr->getOpcode() == ISD::ADD;
3287 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
3288 return true;
3289 }
3290 }
3291
3292 return false;
3293}
3294
Evan Chenga8e29892007-01-19 07:51:42 +00003295/// getPreIndexedAddressParts - returns true by value, base pointer and
3296/// offset pointer and addressing mode by reference if the node's address
3297/// can be legally represented as pre-indexed load / store address.
3298bool
Dan Gohman475871a2008-07-27 21:46:04 +00003299ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
3300 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00003301 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00003302 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00003303 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00003304 return false;
3305
Owen Andersone50ed302009-08-10 22:56:29 +00003306 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00003307 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00003308 bool isSEXTLoad = false;
3309 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
3310 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00003311 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00003312 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
3313 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
3314 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00003315 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00003316 } else
3317 return false;
3318
3319 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00003320 bool isLegal = false;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00003321 if (Subtarget->isThumb() && Subtarget->hasThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00003322 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
3323 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00003324 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00003325 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00003326 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00003327 if (!isLegal)
3328 return false;
3329
3330 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
3331 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00003332}
3333
3334/// getPostIndexedAddressParts - returns true by value, base pointer and
3335/// offset pointer and addressing mode by reference if this node can be
3336/// combined with a load / store to form a post-indexed load / store.
3337bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00003338 SDValue &Base,
3339 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00003340 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00003341 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00003342 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00003343 return false;
3344
Owen Andersone50ed302009-08-10 22:56:29 +00003345 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00003346 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00003347 bool isSEXTLoad = false;
3348 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00003349 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00003350 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
3351 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00003352 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00003353 } else
3354 return false;
3355
3356 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00003357 bool isLegal = false;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00003358 if (Subtarget->isThumb() && Subtarget->hasThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00003359 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00003360 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00003361 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00003362 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
3363 isInc, DAG);
3364 if (!isLegal)
3365 return false;
3366
3367 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
3368 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00003369}
3370
Dan Gohman475871a2008-07-27 21:46:04 +00003371void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00003372 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00003373 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003374 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00003375 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00003376 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003377 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00003378 switch (Op.getOpcode()) {
3379 default: break;
3380 case ARMISD::CMOV: {
3381 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00003382 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00003383 if (KnownZero == 0 && KnownOne == 0) return;
3384
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003385 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00003386 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
3387 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00003388 KnownZero &= KnownZeroRHS;
3389 KnownOne &= KnownOneRHS;
3390 return;
3391 }
3392 }
3393}
3394
3395//===----------------------------------------------------------------------===//
3396// ARM Inline Assembly Support
3397//===----------------------------------------------------------------------===//
3398
3399/// getConstraintType - Given a constraint letter, return the type of
3400/// constraint it is for this target.
3401ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00003402ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
3403 if (Constraint.size() == 1) {
3404 switch (Constraint[0]) {
3405 default: break;
3406 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003407 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00003408 }
Evan Chenga8e29892007-01-19 07:51:42 +00003409 }
Chris Lattner4234f572007-03-25 02:14:49 +00003410 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00003411}
3412
Bob Wilson2dc4f542009-03-20 22:42:55 +00003413std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00003414ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00003415 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003416 if (Constraint.size() == 1) {
3417 // GCC RS6000 Constraint Letters
3418 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003419 case 'l':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003420 if (Subtarget->isThumb1Only())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00003421 return std::make_pair(0U, ARM::tGPRRegisterClass);
3422 else
3423 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003424 case 'r':
3425 return std::make_pair(0U, ARM::GPRRegisterClass);
3426 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00003427 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003428 return std::make_pair(0U, ARM::SPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00003429 if (VT == MVT::f64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003430 return std::make_pair(0U, ARM::DPRRegisterClass);
3431 break;
Evan Chenga8e29892007-01-19 07:51:42 +00003432 }
3433 }
3434 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3435}
3436
3437std::vector<unsigned> ARMTargetLowering::
3438getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00003439 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003440 if (Constraint.size() != 1)
3441 return std::vector<unsigned>();
3442
3443 switch (Constraint[0]) { // GCC ARM Constraint Letters
3444 default: break;
3445 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00003446 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
3447 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
3448 0);
Evan Chenga8e29892007-01-19 07:51:42 +00003449 case 'r':
3450 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
3451 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
3452 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
3453 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003454 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00003455 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003456 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
3457 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
3458 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
3459 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
3460 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
3461 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
3462 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
3463 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00003464 if (VT == MVT::f64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003465 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
3466 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
3467 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
3468 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
3469 break;
Evan Chenga8e29892007-01-19 07:51:42 +00003470 }
3471
3472 return std::vector<unsigned>();
3473}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003474
3475/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3476/// vector. If it is invalid, don't add anything to Ops.
3477void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
3478 char Constraint,
3479 bool hasMemory,
3480 std::vector<SDValue>&Ops,
3481 SelectionDAG &DAG) const {
3482 SDValue Result(0, 0);
3483
3484 switch (Constraint) {
3485 default: break;
3486 case 'I': case 'J': case 'K': case 'L':
3487 case 'M': case 'N': case 'O':
3488 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
3489 if (!C)
3490 return;
3491
3492 int64_t CVal64 = C->getSExtValue();
3493 int CVal = (int) CVal64;
3494 // None of these constraints allow values larger than 32 bits. Check
3495 // that the value fits in an int.
3496 if (CVal != CVal64)
3497 return;
3498
3499 switch (Constraint) {
3500 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003501 if (Subtarget->isThumb1Only()) {
3502 // This must be a constant between 0 and 255, for ADD
3503 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003504 if (CVal >= 0 && CVal <= 255)
3505 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00003506 } else if (Subtarget->isThumb2()) {
3507 // A constant that can be used as an immediate value in a
3508 // data-processing instruction.
3509 if (ARM_AM::getT2SOImmVal(CVal) != -1)
3510 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003511 } else {
3512 // A constant that can be used as an immediate value in a
3513 // data-processing instruction.
3514 if (ARM_AM::getSOImmVal(CVal) != -1)
3515 break;
3516 }
3517 return;
3518
3519 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003520 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003521 // This must be a constant between -255 and -1, for negated ADD
3522 // immediates. This can be used in GCC with an "n" modifier that
3523 // prints the negated value, for use with SUB instructions. It is
3524 // not useful otherwise but is implemented for compatibility.
3525 if (CVal >= -255 && CVal <= -1)
3526 break;
3527 } else {
3528 // This must be a constant between -4095 and 4095. It is not clear
3529 // what this constraint is intended for. Implemented for
3530 // compatibility with GCC.
3531 if (CVal >= -4095 && CVal <= 4095)
3532 break;
3533 }
3534 return;
3535
3536 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003537 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003538 // A 32-bit value where only one byte has a nonzero value. Exclude
3539 // zero to match GCC. This constraint is used by GCC internally for
3540 // constants that can be loaded with a move/shift combination.
3541 // It is not useful otherwise but is implemented for compatibility.
3542 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
3543 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00003544 } else if (Subtarget->isThumb2()) {
3545 // A constant whose bitwise inverse can be used as an immediate
3546 // value in a data-processing instruction. This can be used in GCC
3547 // with a "B" modifier that prints the inverted value, for use with
3548 // BIC and MVN instructions. It is not useful otherwise but is
3549 // implemented for compatibility.
3550 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
3551 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003552 } else {
3553 // A constant whose bitwise inverse can be used as an immediate
3554 // value in a data-processing instruction. This can be used in GCC
3555 // with a "B" modifier that prints the inverted value, for use with
3556 // BIC and MVN instructions. It is not useful otherwise but is
3557 // implemented for compatibility.
3558 if (ARM_AM::getSOImmVal(~CVal) != -1)
3559 break;
3560 }
3561 return;
3562
3563 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003564 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003565 // This must be a constant between -7 and 7,
3566 // for 3-operand ADD/SUB immediate instructions.
3567 if (CVal >= -7 && CVal < 7)
3568 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00003569 } else if (Subtarget->isThumb2()) {
3570 // A constant whose negation can be used as an immediate value in a
3571 // data-processing instruction. This can be used in GCC with an "n"
3572 // modifier that prints the negated value, for use with SUB
3573 // instructions. It is not useful otherwise but is implemented for
3574 // compatibility.
3575 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
3576 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003577 } else {
3578 // A constant whose negation can be used as an immediate value in a
3579 // data-processing instruction. This can be used in GCC with an "n"
3580 // modifier that prints the negated value, for use with SUB
3581 // instructions. It is not useful otherwise but is implemented for
3582 // compatibility.
3583 if (ARM_AM::getSOImmVal(-CVal) != -1)
3584 break;
3585 }
3586 return;
3587
3588 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003589 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003590 // This must be a multiple of 4 between 0 and 1020, for
3591 // ADD sp + immediate.
3592 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
3593 break;
3594 } else {
3595 // A power of two or a constant between 0 and 32. This is used in
3596 // GCC for the shift amount on shifted register operands, but it is
3597 // useful in general for any shift amounts.
3598 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
3599 break;
3600 }
3601 return;
3602
3603 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003604 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003605 // This must be a constant between 0 and 31, for shift amounts.
3606 if (CVal >= 0 && CVal <= 31)
3607 break;
3608 }
3609 return;
3610
3611 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003612 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003613 // This must be a multiple of 4 between -508 and 508, for
3614 // ADD/SUB sp = sp + immediate.
3615 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
3616 break;
3617 }
3618 return;
3619 }
3620 Result = DAG.getTargetConstant(CVal, Op.getValueType());
3621 break;
3622 }
3623
3624 if (Result.getNode()) {
3625 Ops.push_back(Result);
3626 return;
3627 }
3628 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
3629 Ops, DAG);
3630}