blob: 947d1408b6db06e2b762af1de32961ad53247fe1 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===- PPCInstrInfo.td - The PowerPC Instruction Set -------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
12//
13//===----------------------------------------------------------------------===//
14
15include "PPCInstrFormats.td"
16
17//===----------------------------------------------------------------------===//
18// PowerPC specific type constraints.
19//
20def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx
21 SDTCisVT<0, f64>, SDTCisPtrTy<1>
22]>;
Bill Wendling7173da52007-11-13 09:19:02 +000023def SDT_PPCCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
24def SDT_PPCCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>,
25 SDTCisVT<1, i32> ]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000026def SDT_PPCvperm : SDTypeProfile<1, 3, [
27 SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>
28]>;
29
30def SDT_PPCvcmp : SDTypeProfile<1, 3, [
31 SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32>
32]>;
33
34def SDT_PPCcondbr : SDTypeProfile<0, 3, [
35 SDTCisVT<0, i32>, SDTCisVT<2, OtherVT>
36]>;
37
38def SDT_PPClbrx : SDTypeProfile<1, 3, [
39 SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>, SDTCisVT<3, OtherVT>
40]>;
41def SDT_PPCstbrx : SDTypeProfile<0, 4, [
42 SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>, SDTCisVT<3, OtherVT>
43]>;
44
Evan Chengaf964df2008-07-12 02:23:19 +000045def SDT_PPClarx : SDTypeProfile<1, 1, [
46 SDTCisInt<0>, SDTCisPtrTy<1>
Evan Cheng4df1f9d2008-04-19 01:30:48 +000047]>;
Evan Chengaf964df2008-07-12 02:23:19 +000048def SDT_PPCstcx : SDTypeProfile<0, 2, [
49 SDTCisInt<0>, SDTCisPtrTy<1>
Evan Cheng4df1f9d2008-04-19 01:30:48 +000050]>;
51
Arnold Schwaighofera0032722008-04-30 09:16:33 +000052def SDT_PPCTC_ret : SDTypeProfile<0, 2, [
53 SDTCisPtrTy<0>, SDTCisVT<1, i32>
54]>;
55
Dan Gohmanf17a25c2007-07-18 16:29:46 +000056//===----------------------------------------------------------------------===//
57// PowerPC specific DAG Nodes.
58//
59
60def PPCfcfid : SDNode<"PPCISD::FCFID" , SDTFPUnaryOp, []>;
61def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
62def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
Chris Lattneref8d6082008-01-06 06:44:58 +000063def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx,
64 [SDNPHasChain, SDNPMayStore]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000065
Dale Johannesen3d8578b2007-10-10 01:01:31 +000066// This sequence is used for long double->int conversions. It changes the
67// bits in the FPSCR which is not modelled.
68def PPCmffs : SDNode<"PPCISD::MFFS", SDTypeProfile<1, 0, [SDTCisVT<0, f64>]>,
69 [SDNPOutFlag]>;
70def PPCmtfsb0 : SDNode<"PPCISD::MTFSB0", SDTypeProfile<0, 1, [SDTCisInt<0>]>,
71 [SDNPInFlag, SDNPOutFlag]>;
72def PPCmtfsb1 : SDNode<"PPCISD::MTFSB1", SDTypeProfile<0, 1, [SDTCisInt<0>]>,
73 [SDNPInFlag, SDNPOutFlag]>;
74def PPCfaddrtz: SDNode<"PPCISD::FADDRTZ", SDTFPBinOp,
75 [SDNPInFlag, SDNPOutFlag]>;
76def PPCmtfsf : SDNode<"PPCISD::MTFSF", SDTypeProfile<1, 3,
77 [SDTCisVT<0, f64>, SDTCisInt<1>, SDTCisVT<2, f64>,
78 SDTCisVT<3, f64>]>,
79 [SDNPInFlag]>;
80
Dan Gohmanf17a25c2007-07-18 16:29:46 +000081def PPCfsel : SDNode<"PPCISD::FSEL",
82 // Type constraint for fsel.
83 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
84 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
85
86def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
87def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
88def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
89def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
90
91def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>;
92
93// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
94// amounts. These nodes are generated by the multi-precision shift code.
Chris Lattnerdfebab92008-03-07 20:18:24 +000095def PPCsrl : SDNode<"PPCISD::SRL" , SDTIntShiftOp>;
96def PPCsra : SDNode<"PPCISD::SRA" , SDTIntShiftOp>;
97def PPCshl : SDNode<"PPCISD::SHL" , SDTIntShiftOp>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000098
99def PPCextsw_32 : SDNode<"PPCISD::EXTSW_32" , SDTIntUnaryOp>;
Chris Lattneref8d6082008-01-06 06:44:58 +0000100def PPCstd_32 : SDNode<"PPCISD::STD_32" , SDTStore,
101 [SDNPHasChain, SDNPMayStore]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000102
103// These are target-independent nodes, but have target-specific formats.
Bill Wendling7173da52007-11-13 09:19:02 +0000104def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeqStart,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000105 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendling7173da52007-11-13 09:19:02 +0000106def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeqEnd,
Bill Wendling22f8deb2007-11-13 00:44:25 +0000107 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000108
109def SDT_PPCCall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
110def PPCcall_Macho : SDNode<"PPCISD::CALL_Macho", SDT_PPCCall,
111 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
112def PPCcall_ELF : SDNode<"PPCISD::CALL_ELF", SDT_PPCCall,
113 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
114def PPCmtctr : SDNode<"PPCISD::MTCTR", SDT_PPCCall,
115 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattner3d254552008-01-15 22:02:54 +0000116def PPCbctrl_Macho : SDNode<"PPCISD::BCTRL_Macho", SDTNone,
Bill Wendling6c02cd22008-02-27 06:33:05 +0000117 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000118
Chris Lattner3d254552008-01-15 22:02:54 +0000119def PPCbctrl_ELF : SDNode<"PPCISD::BCTRL_ELF", SDTNone,
Bill Wendling6c02cd22008-02-27 06:33:05 +0000120 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000121
Chris Lattner3d254552008-01-15 22:02:54 +0000122def retflag : SDNode<"PPCISD::RET_FLAG", SDTNone,
Bill Wendling6c02cd22008-02-27 06:33:05 +0000123 [SDNPHasChain, SDNPOptInFlag]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000124
Arnold Schwaighofera0032722008-04-30 09:16:33 +0000125def PPCtc_return : SDNode<"PPCISD::TC_RETURN", SDT_PPCTC_ret,
126 [SDNPHasChain, SDNPOptInFlag]>;
127
128def PPCtailcall : SDNode<"PPCISD::TAILCALL", SDT_PPCCall,
129 [SDNPHasChain, SDNPOutFlag, SDNPOptInFlag]>;
130
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000131def PPCvcmp : SDNode<"PPCISD::VCMP" , SDT_PPCvcmp, []>;
132def PPCvcmp_o : SDNode<"PPCISD::VCMPo", SDT_PPCvcmp, [SDNPOutFlag]>;
133
134def PPCcondbranch : SDNode<"PPCISD::COND_BRANCH", SDT_PPCcondbr,
135 [SDNPHasChain, SDNPOptInFlag]>;
136
Chris Lattnerca4e0fe2008-01-10 05:12:37 +0000137def PPClbrx : SDNode<"PPCISD::LBRX", SDT_PPClbrx,
138 [SDNPHasChain, SDNPMayLoad]>;
Chris Lattneref8d6082008-01-06 06:44:58 +0000139def PPCstbrx : SDNode<"PPCISD::STBRX", SDT_PPCstbrx,
140 [SDNPHasChain, SDNPMayStore]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000141
Evan Chengaf964df2008-07-12 02:23:19 +0000142// Instructions to support atomic operations
Evan Cheng0589b512008-04-19 02:30:38 +0000143def PPClarx : SDNode<"PPCISD::LARX", SDT_PPClarx,
144 [SDNPHasChain, SDNPMayLoad]>;
145def PPCstcx : SDNode<"PPCISD::STCX", SDT_PPCstcx,
146 [SDNPHasChain, SDNPMayStore]>;
Evan Cheng4df1f9d2008-04-19 01:30:48 +0000147
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000148// Instructions to support dynamic alloca.
149def SDTDynOp : SDTypeProfile<1, 2, []>;
150def PPCdynalloc : SDNode<"PPCISD::DYNALLOC", SDTDynOp, [SDNPHasChain]>;
151
152//===----------------------------------------------------------------------===//
153// PowerPC specific transformation functions and pattern fragments.
154//
155
156def SHL32 : SDNodeXForm<imm, [{
157 // Transformation function: 31 - imm
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000158 return getI32Imm(31 - N->getZExtValue());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000159}]>;
160
161def SRL32 : SDNodeXForm<imm, [{
162 // Transformation function: 32 - imm
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000163 return N->getZExtValue() ? getI32Imm(32 - N->getZExtValue()) : getI32Imm(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000164}]>;
165
166def LO16 : SDNodeXForm<imm, [{
167 // Transformation function: get the low 16 bits.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000168 return getI32Imm((unsigned short)N->getZExtValue());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000169}]>;
170
171def HI16 : SDNodeXForm<imm, [{
172 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000173 return getI32Imm((unsigned)N->getZExtValue() >> 16);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000174}]>;
175
176def HA16 : SDNodeXForm<imm, [{
177 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000178 signed int Val = N->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000179 return getI32Imm((Val - (signed short)Val) >> 16);
180}]>;
181def MB : SDNodeXForm<imm, [{
182 // Transformation function: get the start bit of a mask
183 unsigned mb, me;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000184 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000185 return getI32Imm(mb);
186}]>;
187
188def ME : SDNodeXForm<imm, [{
189 // Transformation function: get the end bit of a mask
190 unsigned mb, me;
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000191 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000192 return getI32Imm(me);
193}]>;
194def maskimm32 : PatLeaf<(imm), [{
195 // maskImm predicate - True if immediate is a run of ones.
196 unsigned mb, me;
197 if (N->getValueType(0) == MVT::i32)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000198 return isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000199 else
200 return false;
201}]>;
202
203def immSExt16 : PatLeaf<(imm), [{
204 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
205 // field. Used by instructions like 'addi'.
206 if (N->getValueType(0) == MVT::i32)
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000207 return (int32_t)N->getZExtValue() == (short)N->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000208 else
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000209 return (int64_t)N->getZExtValue() == (short)N->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000210}]>;
211def immZExt16 : PatLeaf<(imm), [{
212 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
213 // field. Used by instructions like 'ori'.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000214 return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000215}], LO16>;
216
217// imm16Shifted* - These match immediates where the low 16-bits are zero. There
218// are two forms: imm16ShiftedSExt and imm16ShiftedZExt. These two forms are
219// identical in 32-bit mode, but in 64-bit mode, they return true if the
220// immediate fits into a sign/zero extended 32-bit immediate (with the low bits
221// clear).
222def imm16ShiftedZExt : PatLeaf<(imm), [{
223 // imm16ShiftedZExt predicate - True if only bits in the top 16-bits of the
224 // immediate are set. Used by instructions like 'xoris'.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000225 return (N->getZExtValue() & ~uint64_t(0xFFFF0000)) == 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000226}], HI16>;
227
228def imm16ShiftedSExt : PatLeaf<(imm), [{
229 // imm16ShiftedSExt predicate - True if only bits in the top 16-bits of the
230 // immediate are set. Used by instructions like 'addis'. Identical to
231 // imm16ShiftedZExt in 32-bit mode.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000232 if (N->getZExtValue() & 0xFFFF) return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000233 if (N->getValueType(0) == MVT::i32)
234 return true;
235 // For 64-bit, make sure it is sext right.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000236 return N->getZExtValue() == (uint64_t)(int)N->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000237}], HI16>;
238
239
240//===----------------------------------------------------------------------===//
241// PowerPC Flag Definitions.
242
243class isPPC64 { bit PPC64 = 1; }
244class isDOT {
245 list<Register> Defs = [CR0];
246 bit RC = 1;
247}
248
249class RegConstraint<string C> {
250 string Constraints = C;
251}
252class NoEncode<string E> {
253 string DisableEncoding = E;
254}
255
256
257//===----------------------------------------------------------------------===//
258// PowerPC Operand Definitions.
259
260def s5imm : Operand<i32> {
261 let PrintMethod = "printS5ImmOperand";
262}
263def u5imm : Operand<i32> {
264 let PrintMethod = "printU5ImmOperand";
265}
266def u6imm : Operand<i32> {
267 let PrintMethod = "printU6ImmOperand";
268}
269def s16imm : Operand<i32> {
270 let PrintMethod = "printS16ImmOperand";
271}
272def u16imm : Operand<i32> {
273 let PrintMethod = "printU16ImmOperand";
274}
275def s16immX4 : Operand<i32> { // Multiply imm by 4 before printing.
276 let PrintMethod = "printS16X4ImmOperand";
277}
278def target : Operand<OtherVT> {
279 let PrintMethod = "printBranchOperand";
280}
281def calltarget : Operand<iPTR> {
282 let PrintMethod = "printCallOperand";
283}
284def aaddr : Operand<iPTR> {
285 let PrintMethod = "printAbsAddrOperand";
286}
287def piclabel: Operand<iPTR> {
288 let PrintMethod = "printPICLabel";
289}
290def symbolHi: Operand<i32> {
291 let PrintMethod = "printSymbolHi";
292}
293def symbolLo: Operand<i32> {
294 let PrintMethod = "printSymbolLo";
295}
296def crbitm: Operand<i8> {
297 let PrintMethod = "printcrbitm";
298}
299// Address operands
300def memri : Operand<iPTR> {
301 let PrintMethod = "printMemRegImm";
302 let MIOperandInfo = (ops i32imm:$imm, ptr_rc:$reg);
303}
304def memrr : Operand<iPTR> {
305 let PrintMethod = "printMemRegReg";
306 let MIOperandInfo = (ops ptr_rc, ptr_rc);
307}
308def memrix : Operand<iPTR> { // memri where the imm is shifted 2 bits.
309 let PrintMethod = "printMemRegImmShifted";
310 let MIOperandInfo = (ops i32imm:$imm, ptr_rc:$reg);
311}
312
313// PowerPC Predicate operand. 20 = (0<<5)|20 = always, CR0 is a dummy reg
314// that doesn't matter.
315def pred : PredicateOperand<OtherVT, (ops imm, CRRC),
Nate Begeman78297d82008-02-13 02:58:33 +0000316 (ops (i32 20), (i32 zero_reg))> {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000317 let PrintMethod = "printPredicateOperand";
318}
319
320// Define PowerPC specific addressing mode.
321def iaddr : ComplexPattern<iPTR, 2, "SelectAddrImm", [], []>;
322def xaddr : ComplexPattern<iPTR, 2, "SelectAddrIdx", [], []>;
323def xoaddr : ComplexPattern<iPTR, 2, "SelectAddrIdxOnly",[], []>;
324def ixaddr : ComplexPattern<iPTR, 2, "SelectAddrImmShift", [], []>; // "std"
325
326/// This is just the offset part of iaddr, used for preinc.
327def iaddroff : ComplexPattern<iPTR, 1, "SelectAddrImmOffs", [], []>;
328
329//===----------------------------------------------------------------------===//
330// PowerPC Instruction Predicate Definitions.
331def FPContractions : Predicate<"!NoExcessFPPrecision">;
Evan Cheng9d99c5e2007-10-23 06:42:42 +0000332def In32BitMode : Predicate<"!PPCSubTarget.isPPC64()">;
333def In64BitMode : Predicate<"PPCSubTarget.isPPC64()">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000334
335
336//===----------------------------------------------------------------------===//
337// PowerPC Instruction Definitions.
338
339// Pseudo-instructions:
340
341let hasCtrlDep = 1 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000342let Defs = [R1], Uses = [R1] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000343def ADJCALLSTACKDOWN : Pseudo<(outs), (ins u16imm:$amt),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000344 "${:comment} ADJCALLSTACKDOWN",
Chris Lattnerfe5d4022008-10-11 22:08:30 +0000345 [(callseq_start timm:$amt)]>;
Bill Wendling22f8deb2007-11-13 00:44:25 +0000346def ADJCALLSTACKUP : Pseudo<(outs), (ins u16imm:$amt1, u16imm:$amt2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000347 "${:comment} ADJCALLSTACKUP",
Chris Lattnerfe5d4022008-10-11 22:08:30 +0000348 [(callseq_end timm:$amt1, timm:$amt2)]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000349}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000350
Evan Chengb783fa32007-07-19 01:14:50 +0000351def UPDATE_VRSAVE : Pseudo<(outs GPRC:$rD), (ins GPRC:$rS),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000352 "UPDATE_VRSAVE $rD, $rS", []>;
353}
354
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000355let Defs = [R1], Uses = [R1] in
Evan Chengb783fa32007-07-19 01:14:50 +0000356def DYNALLOC : Pseudo<(outs GPRC:$result), (ins GPRC:$negsize, memri:$fpsi),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000357 "${:comment} DYNALLOC $result, $negsize, $fpsi",
358 [(set GPRC:$result,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000359 (PPCdynalloc GPRC:$negsize, iaddr:$fpsi))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000360
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000361// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
362// scheduler into a branch sequence.
363let usesCustomDAGSchedInserter = 1, // Expanded by the scheduler.
364 PPC970_Single = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000365 def SELECT_CC_I4 : Pseudo<(outs GPRC:$dst), (ins CRRC:$cond, GPRC:$T, GPRC:$F,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000366 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
367 []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000368 def SELECT_CC_I8 : Pseudo<(outs G8RC:$dst), (ins CRRC:$cond, G8RC:$T, G8RC:$F,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000369 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
370 []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000371 def SELECT_CC_F4 : Pseudo<(outs F4RC:$dst), (ins CRRC:$cond, F4RC:$T, F4RC:$F,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000372 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
373 []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000374 def SELECT_CC_F8 : Pseudo<(outs F8RC:$dst), (ins CRRC:$cond, F8RC:$T, F8RC:$F,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000375 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
376 []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000377 def SELECT_CC_VRRC: Pseudo<(outs VRRC:$dst), (ins CRRC:$cond, VRRC:$T, VRRC:$F,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000378 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
379 []>;
380}
381
Bill Wendlinga1877c52008-03-03 22:19:16 +0000382// SPILL_CR - Indicate that we're dumping the CR register, so we'll need to
383// scavenge a register for it.
384def SPILL_CR : Pseudo<(outs), (ins GPRC:$cond, memri:$F),
385 "${:comment} SPILL_CR $cond $F", []>;
386
Evan Cheng37e7c752007-07-21 00:34:19 +0000387let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000388 let isReturn = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000389 def BLR : XLForm_2_br<19, 16, 0, (outs), (ins pred:$p),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000390 "b${p:cc}lr ${p:reg}", BrB,
391 [(retflag)]>;
Owen Andersonf8053082007-11-12 07:39:39 +0000392 let isBranch = 1, isIndirectBranch = 1 in
393 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000394}
395
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000396let Defs = [LR] in
Evan Chengb783fa32007-07-19 01:14:50 +0000397 def MovePCtoLR : Pseudo<(outs), (ins piclabel:$label), "bl $label", []>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000398 PPC970_Unit_BRU;
399
Evan Cheng37e7c752007-07-21 00:34:19 +0000400let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000401 let isBarrier = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000402 def B : IForm<18, 0, 0, (outs), (ins target:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000403 "b $dst", BrB,
404 [(br bb:$dst)]>;
405 }
406
407 // BCC represents an arbitrary conditional branch on a predicate.
408 // FIXME: should be able to write a pattern for PPCcondbranch, but can't use
409 // a two-value operand where a dag node expects two operands. :(
Evan Chengb783fa32007-07-19 01:14:50 +0000410 def BCC : BForm<16, 0, 0, (outs), (ins pred:$cond, target:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000411 "b${cond:cc} ${cond:reg}, $dst"
412 /*[(PPCcondbranch CRRC:$crS, imm:$opc, bb:$dst)]*/>;
413}
414
415// Macho ABI Calls.
Evan Cheng37e7c752007-07-21 00:34:19 +0000416let isCall = 1, PPC970_Unit = 7,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000417 // All calls clobber the non-callee saved registers...
418 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
419 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
420 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
421 LR,CTR,
Nicolas Geoffrayd01feb22008-03-10 14:12:10 +0000422 CR0,CR1,CR5,CR6,CR7,
423 CR0LT,CR0GT,CR0EQ,CR0UN,CR1LT,CR1GT,CR1EQ,CR1UN,CR5LT,CR5GT,CR5EQ,
424 CR5UN,CR6LT,CR6GT,CR6EQ,CR6UN,CR7LT,CR7GT,CR7EQ,CR7UN] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000425 // Convenient aliases for call instructions
426 def BL_Macho : IForm<18, 0, 1,
Evan Chengb783fa32007-07-19 01:14:50 +0000427 (outs), (ins calltarget:$func, variable_ops),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000428 "bl $func", BrB, []>; // See Pat patterns below.
429 def BLA_Macho : IForm<18, 1, 1,
Evan Chengb783fa32007-07-19 01:14:50 +0000430 (outs), (ins aaddr:$func, variable_ops),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000431 "bla $func", BrB, [(PPCcall_Macho (i32 imm:$func))]>;
432 def BCTRL_Macho : XLForm_2_ext<19, 528, 20, 0, 1,
Evan Chengb783fa32007-07-19 01:14:50 +0000433 (outs), (ins variable_ops),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000434 "bctrl", BrB,
Evan Cheng9d99c5e2007-10-23 06:42:42 +0000435 [(PPCbctrl_Macho)]>, Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000436}
437
438// ELF ABI Calls.
Evan Cheng37e7c752007-07-21 00:34:19 +0000439let isCall = 1, PPC970_Unit = 7,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000440 // All calls clobber the non-callee saved registers...
441 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
442 F0,F1,F2,F3,F4,F5,F6,F7,F8,
443 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
444 LR,CTR,
Nicolas Geoffrayd01feb22008-03-10 14:12:10 +0000445 CR0,CR1,CR5,CR6,CR7,
446 CR0LT,CR0GT,CR0EQ,CR0UN,CR1LT,CR1GT,CR1EQ,CR1UN,CR5LT,CR5GT,CR5EQ,
447 CR5UN,CR6LT,CR6GT,CR6EQ,CR6UN,CR7LT,CR7GT,CR7EQ,CR7UN] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000448 // Convenient aliases for call instructions
449 def BL_ELF : IForm<18, 0, 1,
Evan Chengb783fa32007-07-19 01:14:50 +0000450 (outs), (ins calltarget:$func, variable_ops),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000451 "bl $func", BrB, []>; // See Pat patterns below.
452 def BLA_ELF : IForm<18, 1, 1,
Evan Chengb783fa32007-07-19 01:14:50 +0000453 (outs), (ins aaddr:$func, variable_ops),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000454 "bla $func", BrB,
455 [(PPCcall_ELF (i32 imm:$func))]>;
456 def BCTRL_ELF : XLForm_2_ext<19, 528, 20, 0, 1,
Evan Chengb783fa32007-07-19 01:14:50 +0000457 (outs), (ins variable_ops),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000458 "bctrl", BrB,
Evan Cheng9d99c5e2007-10-23 06:42:42 +0000459 [(PPCbctrl_ELF)]>, Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000460}
461
Arnold Schwaighofera0032722008-04-30 09:16:33 +0000462
463let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
464def TCRETURNdi :Pseudo< (outs),
465 (ins calltarget:$dst, i32imm:$offset, variable_ops),
466 "#TC_RETURNd $dst $offset",
467 []>;
468
469
470let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
471def TCRETURNai :Pseudo<(outs), (ins aaddr:$func, i32imm:$offset, variable_ops),
472 "#TC_RETURNa $func $offset",
473 [(PPCtc_return (i32 imm:$func), imm:$offset)]>;
474
475let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
476def TCRETURNri : Pseudo<(outs), (ins CTRRC:$dst, i32imm:$offset, variable_ops),
477 "#TC_RETURNr $dst $offset",
478 []>;
479
480
481let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7, isBranch = 1,
482 isIndirectBranch = 1, isCall = 1, isReturn = 1 in
483def TAILBCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>,
484 Requires<[In32BitMode]>;
485
486
487
488let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
489 isBarrier = 1, isCall = 1, isReturn = 1 in
490def TAILB : IForm<18, 0, 0, (outs), (ins calltarget:$dst),
491 "b $dst", BrB,
492 []>;
493
494
495let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
496 isBarrier = 1, isCall = 1, isReturn = 1 in
497def TAILBA : IForm<18, 0, 0, (outs), (ins aaddr:$dst),
498 "ba $dst", BrB,
499 []>;
500
501
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000502// DCB* instructions.
Evan Chengb783fa32007-07-19 01:14:50 +0000503def DCBA : DCB_Form<758, 0, (outs), (ins memrr:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000504 "dcba $dst", LdStDCBF, [(int_ppc_dcba xoaddr:$dst)]>,
505 PPC970_DGroup_Single;
Evan Chengb783fa32007-07-19 01:14:50 +0000506def DCBF : DCB_Form<86, 0, (outs), (ins memrr:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000507 "dcbf $dst", LdStDCBF, [(int_ppc_dcbf xoaddr:$dst)]>,
508 PPC970_DGroup_Single;
Evan Chengb783fa32007-07-19 01:14:50 +0000509def DCBI : DCB_Form<470, 0, (outs), (ins memrr:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000510 "dcbi $dst", LdStDCBF, [(int_ppc_dcbi xoaddr:$dst)]>,
511 PPC970_DGroup_Single;
Evan Chengb783fa32007-07-19 01:14:50 +0000512def DCBST : DCB_Form<54, 0, (outs), (ins memrr:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000513 "dcbst $dst", LdStDCBF, [(int_ppc_dcbst xoaddr:$dst)]>,
514 PPC970_DGroup_Single;
Evan Chengb783fa32007-07-19 01:14:50 +0000515def DCBT : DCB_Form<278, 0, (outs), (ins memrr:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000516 "dcbt $dst", LdStDCBF, [(int_ppc_dcbt xoaddr:$dst)]>,
517 PPC970_DGroup_Single;
Evan Chengb783fa32007-07-19 01:14:50 +0000518def DCBTST : DCB_Form<246, 0, (outs), (ins memrr:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000519 "dcbtst $dst", LdStDCBF, [(int_ppc_dcbtst xoaddr:$dst)]>,
520 PPC970_DGroup_Single;
Evan Chengb783fa32007-07-19 01:14:50 +0000521def DCBZ : DCB_Form<1014, 0, (outs), (ins memrr:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000522 "dcbz $dst", LdStDCBF, [(int_ppc_dcbz xoaddr:$dst)]>,
523 PPC970_DGroup_Single;
Evan Chengb783fa32007-07-19 01:14:50 +0000524def DCBZL : DCB_Form<1014, 1, (outs), (ins memrr:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000525 "dcbzl $dst", LdStDCBF, [(int_ppc_dcbzl xoaddr:$dst)]>,
526 PPC970_DGroup_Single;
527
Evan Chengaf964df2008-07-12 02:23:19 +0000528// Atomic operations
529let usesCustomDAGSchedInserter = 1 in {
530 let Uses = [CR0] in {
Dale Johannesen97ed14a2008-08-28 17:53:09 +0000531 def ATOMIC_LOAD_ADD_I8 : Pseudo<
532 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
533 "${:comment} ATOMIC_LOAD_ADD_I8 PSEUDO!",
534 [(set GPRC:$dst, (atomic_load_add_8 xoaddr:$ptr, GPRC:$incr))]>;
535 def ATOMIC_LOAD_SUB_I8 : Pseudo<
536 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
537 "${:comment} ATOMIC_LOAD_SUB_I8 PSEUDO!",
538 [(set GPRC:$dst, (atomic_load_sub_8 xoaddr:$ptr, GPRC:$incr))]>;
539 def ATOMIC_LOAD_AND_I8 : Pseudo<
540 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
541 "${:comment} ATOMIC_LOAD_AND_I8 PSEUDO!",
542 [(set GPRC:$dst, (atomic_load_and_8 xoaddr:$ptr, GPRC:$incr))]>;
543 def ATOMIC_LOAD_OR_I8 : Pseudo<
544 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
545 "${:comment} ATOMIC_LOAD_OR_I8 PSEUDO!",
546 [(set GPRC:$dst, (atomic_load_or_8 xoaddr:$ptr, GPRC:$incr))]>;
547 def ATOMIC_LOAD_XOR_I8 : Pseudo<
548 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
549 "${:comment} ATOMIC_LOAD_XOR_I8 PSEUDO!",
550 [(set GPRC:$dst, (atomic_load_xor_8 xoaddr:$ptr, GPRC:$incr))]>;
551 def ATOMIC_LOAD_NAND_I8 : Pseudo<
552 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
553 "${:comment} ATOMIC_LOAD_NAND_I8 PSEUDO!",
554 [(set GPRC:$dst, (atomic_load_nand_8 xoaddr:$ptr, GPRC:$incr))]>;
555 def ATOMIC_LOAD_ADD_I16 : Pseudo<
556 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
557 "${:comment} ATOMIC_LOAD_ADD_I16 PSEUDO!",
558 [(set GPRC:$dst, (atomic_load_add_16 xoaddr:$ptr, GPRC:$incr))]>;
559 def ATOMIC_LOAD_SUB_I16 : Pseudo<
560 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
561 "${:comment} ATOMIC_LOAD_SUB_I16 PSEUDO!",
562 [(set GPRC:$dst, (atomic_load_sub_16 xoaddr:$ptr, GPRC:$incr))]>;
563 def ATOMIC_LOAD_AND_I16 : Pseudo<
564 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
565 "${:comment} ATOMIC_LOAD_AND_I16 PSEUDO!",
566 [(set GPRC:$dst, (atomic_load_and_16 xoaddr:$ptr, GPRC:$incr))]>;
567 def ATOMIC_LOAD_OR_I16 : Pseudo<
568 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
569 "${:comment} ATOMIC_LOAD_OR_I16 PSEUDO!",
570 [(set GPRC:$dst, (atomic_load_or_16 xoaddr:$ptr, GPRC:$incr))]>;
571 def ATOMIC_LOAD_XOR_I16 : Pseudo<
572 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
573 "${:comment} ATOMIC_LOAD_XOR_I16 PSEUDO!",
574 [(set GPRC:$dst, (atomic_load_xor_16 xoaddr:$ptr, GPRC:$incr))]>;
575 def ATOMIC_LOAD_NAND_I16 : Pseudo<
576 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
577 "${:comment} ATOMIC_LOAD_NAND_I16 PSEUDO!",
578 [(set GPRC:$dst, (atomic_load_nand_16 xoaddr:$ptr, GPRC:$incr))]>;
Evan Chengaf964df2008-07-12 02:23:19 +0000579 def ATOMIC_LOAD_ADD_I32 : Pseudo<
580 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
581 "${:comment} ATOMIC_LOAD_ADD_I32 PSEUDO!",
Dale Johannesencdc7c752008-08-25 21:09:52 +0000582 [(set GPRC:$dst, (atomic_load_add_32 xoaddr:$ptr, GPRC:$incr))]>;
Dale Johannesene91a2d62008-08-25 22:34:37 +0000583 def ATOMIC_LOAD_SUB_I32 : Pseudo<
584 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
585 "${:comment} ATOMIC_LOAD_SUB_I32 PSEUDO!",
586 [(set GPRC:$dst, (atomic_load_sub_32 xoaddr:$ptr, GPRC:$incr))]>;
587 def ATOMIC_LOAD_AND_I32 : Pseudo<
588 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
589 "${:comment} ATOMIC_LOAD_AND_I32 PSEUDO!",
590 [(set GPRC:$dst, (atomic_load_and_32 xoaddr:$ptr, GPRC:$incr))]>;
591 def ATOMIC_LOAD_OR_I32 : Pseudo<
592 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
593 "${:comment} ATOMIC_LOAD_OR_I32 PSEUDO!",
594 [(set GPRC:$dst, (atomic_load_or_32 xoaddr:$ptr, GPRC:$incr))]>;
595 def ATOMIC_LOAD_XOR_I32 : Pseudo<
596 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
597 "${:comment} ATOMIC_LOAD_XOR_I32 PSEUDO!",
598 [(set GPRC:$dst, (atomic_load_xor_32 xoaddr:$ptr, GPRC:$incr))]>;
599 def ATOMIC_LOAD_NAND_I32 : Pseudo<
600 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
601 "${:comment} ATOMIC_LOAD_NAND_I32 PSEUDO!",
602 [(set GPRC:$dst, (atomic_load_nand_32 xoaddr:$ptr, GPRC:$incr))]>;
603
Dale Johannesen97ed14a2008-08-28 17:53:09 +0000604 def ATOMIC_CMP_SWAP_I8 : Pseudo<
605 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$old, GPRC:$new),
606 "${:comment} ATOMIC_CMP_SWAP_I8 PSEUDO!",
607 [(set GPRC:$dst,
608 (atomic_cmp_swap_8 xoaddr:$ptr, GPRC:$old, GPRC:$new))]>;
609 def ATOMIC_CMP_SWAP_I16 : Pseudo<
610 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$old, GPRC:$new),
611 "${:comment} ATOMIC_CMP_SWAP_I16 PSEUDO!",
612 [(set GPRC:$dst,
613 (atomic_cmp_swap_16 xoaddr:$ptr, GPRC:$old, GPRC:$new))]>;
Dale Johannesene6f1e442008-08-22 03:49:10 +0000614 def ATOMIC_CMP_SWAP_I32 : Pseudo<
615 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$old, GPRC:$new),
616 "${:comment} ATOMIC_CMP_SWAP_I32 PSEUDO!",
617 [(set GPRC:$dst,
Dale Johannesencdc7c752008-08-25 21:09:52 +0000618 (atomic_cmp_swap_32 xoaddr:$ptr, GPRC:$old, GPRC:$new))]>;
Dale Johannesene91a2d62008-08-25 22:34:37 +0000619
Dale Johannesen97ed14a2008-08-28 17:53:09 +0000620 def ATOMIC_SWAP_I8 : Pseudo<
621 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$new),
622 "${:comment} ATOMIC_SWAP_I8 PSEUDO!",
623 [(set GPRC:$dst, (atomic_swap_8 xoaddr:$ptr, GPRC:$new))]>;
624 def ATOMIC_SWAP_I16 : Pseudo<
625 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$new),
626 "${:comment} ATOMIC_SWAP_I16 PSEUDO!",
627 [(set GPRC:$dst, (atomic_swap_16 xoaddr:$ptr, GPRC:$new))]>;
Dale Johannesencdc7c752008-08-25 21:09:52 +0000628 def ATOMIC_SWAP_I32 : Pseudo<
629 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$new),
630 "${:comment} ATOMIC_SWAP_I32 PSEUDO!",
631 [(set GPRC:$dst, (atomic_swap_32 xoaddr:$ptr, GPRC:$new))]>;
Dale Johannesene6f1e442008-08-22 03:49:10 +0000632 }
Evan Cheng4df1f9d2008-04-19 01:30:48 +0000633}
634
Evan Chengaf964df2008-07-12 02:23:19 +0000635// Instructions to support atomic operations
636def LWARX : XForm_1<31, 20, (outs GPRC:$rD), (ins memrr:$src),
637 "lwarx $rD, $src", LdStLWARX,
638 [(set GPRC:$rD, (PPClarx xoaddr:$src))]>;
639
640let Defs = [CR0] in
641def STWCX : XForm_1<31, 150, (outs), (ins GPRC:$rS, memrr:$dst),
642 "stwcx. $rS, $dst", LdStSTWCX,
643 [(PPCstcx GPRC:$rS, xoaddr:$dst)]>,
644 isDOT;
645
Nate Begemanf46776e2008-08-11 17:36:31 +0000646let isBarrier = 1, hasCtrlDep = 1 in
647def TRAP : XForm_24<31, 4, (outs), (ins), "trap", LdStGeneral, [(trap)]>;
648
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000649//===----------------------------------------------------------------------===//
650// PPC32 Load Instructions.
651//
652
653// Unindexed (r+i) Loads.
Chris Lattner1a1932c2008-01-06 23:38:27 +0000654let isSimpleLoad = 1, PPC970_Unit = 2 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000655def LBZ : DForm_1<34, (outs GPRC:$rD), (ins memri:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000656 "lbz $rD, $src", LdStGeneral,
657 [(set GPRC:$rD, (zextloadi8 iaddr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000658def LHA : DForm_1<42, (outs GPRC:$rD), (ins memri:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000659 "lha $rD, $src", LdStLHA,
660 [(set GPRC:$rD, (sextloadi16 iaddr:$src))]>,
661 PPC970_DGroup_Cracked;
Evan Chengb783fa32007-07-19 01:14:50 +0000662def LHZ : DForm_1<40, (outs GPRC:$rD), (ins memri:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000663 "lhz $rD, $src", LdStGeneral,
664 [(set GPRC:$rD, (zextloadi16 iaddr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000665def LWZ : DForm_1<32, (outs GPRC:$rD), (ins memri:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000666 "lwz $rD, $src", LdStGeneral,
667 [(set GPRC:$rD, (load iaddr:$src))]>;
668
Evan Chengb783fa32007-07-19 01:14:50 +0000669def LFS : DForm_1<48, (outs F4RC:$rD), (ins memri:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000670 "lfs $rD, $src", LdStLFDU,
671 [(set F4RC:$rD, (load iaddr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000672def LFD : DForm_1<50, (outs F8RC:$rD), (ins memri:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000673 "lfd $rD, $src", LdStLFD,
674 [(set F8RC:$rD, (load iaddr:$src))]>;
675
676
677// Unindexed (r+i) Loads with Update (preinc).
Evan Chengdcfb5cb2007-08-01 23:07:38 +0000678def LBZU : DForm_1<35, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000679 "lbzu $rD, $addr", LdStGeneral,
680 []>, RegConstraint<"$addr.reg = $ea_result">,
681 NoEncode<"$ea_result">;
682
Evan Chengdcfb5cb2007-08-01 23:07:38 +0000683def LHAU : DForm_1<43, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000684 "lhau $rD, $addr", LdStGeneral,
685 []>, RegConstraint<"$addr.reg = $ea_result">,
686 NoEncode<"$ea_result">;
687
Evan Chengdcfb5cb2007-08-01 23:07:38 +0000688def LHZU : DForm_1<41, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000689 "lhzu $rD, $addr", LdStGeneral,
690 []>, RegConstraint<"$addr.reg = $ea_result">,
691 NoEncode<"$ea_result">;
692
Evan Chengdcfb5cb2007-08-01 23:07:38 +0000693def LWZU : DForm_1<33, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000694 "lwzu $rD, $addr", LdStGeneral,
695 []>, RegConstraint<"$addr.reg = $ea_result">,
696 NoEncode<"$ea_result">;
697
Evan Chengdcfb5cb2007-08-01 23:07:38 +0000698def LFSU : DForm_1<49, (outs F4RC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000699 "lfs $rD, $addr", LdStLFDU,
700 []>, RegConstraint<"$addr.reg = $ea_result">,
701 NoEncode<"$ea_result">;
702
Evan Chengdcfb5cb2007-08-01 23:07:38 +0000703def LFDU : DForm_1<51, (outs F8RC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000704 "lfd $rD, $addr", LdStLFD,
705 []>, RegConstraint<"$addr.reg = $ea_result">,
706 NoEncode<"$ea_result">;
707}
708
709// Indexed (r+r) Loads.
710//
Chris Lattner1a1932c2008-01-06 23:38:27 +0000711let isSimpleLoad = 1, PPC970_Unit = 2 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000712def LBZX : XForm_1<31, 87, (outs GPRC:$rD), (ins memrr:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000713 "lbzx $rD, $src", LdStGeneral,
714 [(set GPRC:$rD, (zextloadi8 xaddr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000715def LHAX : XForm_1<31, 343, (outs GPRC:$rD), (ins memrr:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000716 "lhax $rD, $src", LdStLHA,
717 [(set GPRC:$rD, (sextloadi16 xaddr:$src))]>,
718 PPC970_DGroup_Cracked;
Evan Chengb783fa32007-07-19 01:14:50 +0000719def LHZX : XForm_1<31, 279, (outs GPRC:$rD), (ins memrr:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000720 "lhzx $rD, $src", LdStGeneral,
721 [(set GPRC:$rD, (zextloadi16 xaddr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000722def LWZX : XForm_1<31, 23, (outs GPRC:$rD), (ins memrr:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000723 "lwzx $rD, $src", LdStGeneral,
724 [(set GPRC:$rD, (load xaddr:$src))]>;
725
726
Evan Chengb783fa32007-07-19 01:14:50 +0000727def LHBRX : XForm_1<31, 790, (outs GPRC:$rD), (ins memrr:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000728 "lhbrx $rD, $src", LdStGeneral,
729 [(set GPRC:$rD, (PPClbrx xoaddr:$src, srcvalue:$sv, i16))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000730def LWBRX : XForm_1<31, 534, (outs GPRC:$rD), (ins memrr:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000731 "lwbrx $rD, $src", LdStGeneral,
732 [(set GPRC:$rD, (PPClbrx xoaddr:$src, srcvalue:$sv, i32))]>;
733
Evan Chengb783fa32007-07-19 01:14:50 +0000734def LFSX : XForm_25<31, 535, (outs F4RC:$frD), (ins memrr:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000735 "lfsx $frD, $src", LdStLFDU,
736 [(set F4RC:$frD, (load xaddr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000737def LFDX : XForm_25<31, 599, (outs F8RC:$frD), (ins memrr:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000738 "lfdx $frD, $src", LdStLFDU,
739 [(set F8RC:$frD, (load xaddr:$src))]>;
740}
741
742//===----------------------------------------------------------------------===//
743// PPC32 Store Instructions.
744//
745
746// Unindexed (r+i) Stores.
Chris Lattner8f34d942008-01-06 05:53:26 +0000747let PPC970_Unit = 2 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000748def STB : DForm_1<38, (outs), (ins GPRC:$rS, memri:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000749 "stb $rS, $src", LdStGeneral,
750 [(truncstorei8 GPRC:$rS, iaddr:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000751def STH : DForm_1<44, (outs), (ins GPRC:$rS, memri:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000752 "sth $rS, $src", LdStGeneral,
753 [(truncstorei16 GPRC:$rS, iaddr:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000754def STW : DForm_1<36, (outs), (ins GPRC:$rS, memri:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000755 "stw $rS, $src", LdStGeneral,
756 [(store GPRC:$rS, iaddr:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000757def STFS : DForm_1<52, (outs), (ins F4RC:$rS, memri:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000758 "stfs $rS, $dst", LdStUX,
759 [(store F4RC:$rS, iaddr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000760def STFD : DForm_1<54, (outs), (ins F8RC:$rS, memri:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000761 "stfd $rS, $dst", LdStUX,
762 [(store F8RC:$rS, iaddr:$dst)]>;
763}
764
765// Unindexed (r+i) Stores with Update (preinc).
Chris Lattner8f34d942008-01-06 05:53:26 +0000766let PPC970_Unit = 2 in {
Evan Chengeface712007-07-20 00:20:46 +0000767def STBU : DForm_1<39, (outs ptr_rc:$ea_res), (ins GPRC:$rS,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000768 symbolLo:$ptroff, ptr_rc:$ptrreg),
769 "stbu $rS, $ptroff($ptrreg)", LdStGeneral,
770 [(set ptr_rc:$ea_res,
771 (pre_truncsti8 GPRC:$rS, ptr_rc:$ptrreg,
772 iaddroff:$ptroff))]>,
773 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Chengeface712007-07-20 00:20:46 +0000774def STHU : DForm_1<45, (outs ptr_rc:$ea_res), (ins GPRC:$rS,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000775 symbolLo:$ptroff, ptr_rc:$ptrreg),
776 "sthu $rS, $ptroff($ptrreg)", LdStGeneral,
777 [(set ptr_rc:$ea_res,
778 (pre_truncsti16 GPRC:$rS, ptr_rc:$ptrreg,
779 iaddroff:$ptroff))]>,
780 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Chengeface712007-07-20 00:20:46 +0000781def STWU : DForm_1<37, (outs ptr_rc:$ea_res), (ins GPRC:$rS,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000782 symbolLo:$ptroff, ptr_rc:$ptrreg),
783 "stwu $rS, $ptroff($ptrreg)", LdStGeneral,
784 [(set ptr_rc:$ea_res, (pre_store GPRC:$rS, ptr_rc:$ptrreg,
785 iaddroff:$ptroff))]>,
786 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Chengeface712007-07-20 00:20:46 +0000787def STFSU : DForm_1<37, (outs ptr_rc:$ea_res), (ins F4RC:$rS,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000788 symbolLo:$ptroff, ptr_rc:$ptrreg),
789 "stfsu $rS, $ptroff($ptrreg)", LdStGeneral,
790 [(set ptr_rc:$ea_res, (pre_store F4RC:$rS, ptr_rc:$ptrreg,
791 iaddroff:$ptroff))]>,
792 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Chengeface712007-07-20 00:20:46 +0000793def STFDU : DForm_1<37, (outs ptr_rc:$ea_res), (ins F8RC:$rS,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000794 symbolLo:$ptroff, ptr_rc:$ptrreg),
795 "stfdu $rS, $ptroff($ptrreg)", LdStGeneral,
796 [(set ptr_rc:$ea_res, (pre_store F8RC:$rS, ptr_rc:$ptrreg,
797 iaddroff:$ptroff))]>,
798 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
799}
800
801
802// Indexed (r+r) Stores.
803//
Chris Lattner8f34d942008-01-06 05:53:26 +0000804let PPC970_Unit = 2 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000805def STBX : XForm_8<31, 215, (outs), (ins GPRC:$rS, memrr:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000806 "stbx $rS, $dst", LdStGeneral,
807 [(truncstorei8 GPRC:$rS, xaddr:$dst)]>,
808 PPC970_DGroup_Cracked;
Evan Chengb783fa32007-07-19 01:14:50 +0000809def STHX : XForm_8<31, 407, (outs), (ins GPRC:$rS, memrr:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000810 "sthx $rS, $dst", LdStGeneral,
811 [(truncstorei16 GPRC:$rS, xaddr:$dst)]>,
812 PPC970_DGroup_Cracked;
Evan Chengb783fa32007-07-19 01:14:50 +0000813def STWX : XForm_8<31, 151, (outs), (ins GPRC:$rS, memrr:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000814 "stwx $rS, $dst", LdStGeneral,
815 [(store GPRC:$rS, xaddr:$dst)]>,
816 PPC970_DGroup_Cracked;
Chris Lattner8f34d942008-01-06 05:53:26 +0000817
Chris Lattner6887b142008-01-06 08:36:04 +0000818let mayStore = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000819def STWUX : XForm_8<31, 183, (outs), (ins GPRC:$rS, GPRC:$rA, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000820 "stwux $rS, $rA, $rB", LdStGeneral,
821 []>;
Chris Lattneref8d6082008-01-06 06:44:58 +0000822}
Evan Chengb783fa32007-07-19 01:14:50 +0000823def STHBRX: XForm_8<31, 918, (outs), (ins GPRC:$rS, memrr:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000824 "sthbrx $rS, $dst", LdStGeneral,
825 [(PPCstbrx GPRC:$rS, xoaddr:$dst, srcvalue:$dummy, i16)]>,
826 PPC970_DGroup_Cracked;
Evan Chengb783fa32007-07-19 01:14:50 +0000827def STWBRX: XForm_8<31, 662, (outs), (ins GPRC:$rS, memrr:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000828 "stwbrx $rS, $dst", LdStGeneral,
829 [(PPCstbrx GPRC:$rS, xoaddr:$dst, srcvalue:$dummy, i32)]>,
830 PPC970_DGroup_Cracked;
831
Evan Chengb783fa32007-07-19 01:14:50 +0000832def STFIWX: XForm_28<31, 983, (outs), (ins F8RC:$frS, memrr:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000833 "stfiwx $frS, $dst", LdStUX,
834 [(PPCstfiwx F8RC:$frS, xoaddr:$dst)]>;
Chris Lattneref8d6082008-01-06 06:44:58 +0000835
Evan Chengb783fa32007-07-19 01:14:50 +0000836def STFSX : XForm_28<31, 663, (outs), (ins F4RC:$frS, memrr:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000837 "stfsx $frS, $dst", LdStUX,
838 [(store F4RC:$frS, xaddr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000839def STFDX : XForm_28<31, 727, (outs), (ins F8RC:$frS, memrr:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000840 "stfdx $frS, $dst", LdStUX,
841 [(store F8RC:$frS, xaddr:$dst)]>;
842}
843
Dale Johannesen8d4de232008-08-22 17:20:54 +0000844let isBarrier = 1 in
845def SYNC : XForm_24_sync<31, 598, (outs), (ins),
846 "sync", LdStSync,
847 [(int_ppc_sync)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000848
849//===----------------------------------------------------------------------===//
850// PPC32 Arithmetic Instructions.
851//
852
853let PPC970_Unit = 1 in { // FXU Operations.
Evan Chengb783fa32007-07-19 01:14:50 +0000854def ADDI : DForm_2<14, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000855 "addi $rD, $rA, $imm", IntGeneral,
856 [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000857def ADDIC : DForm_2<12, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000858 "addic $rD, $rA, $imm", IntGeneral,
859 [(set GPRC:$rD, (addc GPRC:$rA, immSExt16:$imm))]>,
860 PPC970_DGroup_Cracked;
Evan Chengb783fa32007-07-19 01:14:50 +0000861def ADDICo : DForm_2<13, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000862 "addic. $rD, $rA, $imm", IntGeneral,
863 []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000864def ADDIS : DForm_2<15, (outs GPRC:$rD), (ins GPRC:$rA, symbolHi:$imm),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000865 "addis $rD, $rA, $imm", IntGeneral,
866 [(set GPRC:$rD, (add GPRC:$rA, imm16ShiftedSExt:$imm))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000867def LA : DForm_2<14, (outs GPRC:$rD), (ins GPRC:$rA, symbolLo:$sym),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000868 "la $rD, $sym($rA)", IntGeneral,
869 [(set GPRC:$rD, (add GPRC:$rA,
870 (PPClo tglobaladdr:$sym, 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000871def MULLI : DForm_2< 7, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000872 "mulli $rD, $rA, $imm", IntMulLI,
873 [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000874def SUBFIC : DForm_2< 8, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000875 "subfic $rD, $rA, $imm", IntGeneral,
876 [(set GPRC:$rD, (subc immSExt16:$imm, GPRC:$rA))]>;
Bill Wendlingb958b0d2007-12-07 21:42:31 +0000877
Chris Lattner17dab4a2008-01-10 05:45:39 +0000878let isReMaterializable = 1 in {
Bill Wendlingb958b0d2007-12-07 21:42:31 +0000879 def LI : DForm_2_r0<14, (outs GPRC:$rD), (ins symbolLo:$imm),
880 "li $rD, $imm", IntGeneral,
881 [(set GPRC:$rD, immSExt16:$imm)]>;
882 def LIS : DForm_2_r0<15, (outs GPRC:$rD), (ins symbolHi:$imm),
883 "lis $rD, $imm", IntGeneral,
884 [(set GPRC:$rD, imm16ShiftedSExt:$imm)]>;
885}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000886}
887
888let PPC970_Unit = 1 in { // FXU Operations.
Evan Chengb783fa32007-07-19 01:14:50 +0000889def ANDIo : DForm_4<28, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000890 "andi. $dst, $src1, $src2", IntGeneral,
891 [(set GPRC:$dst, (and GPRC:$src1, immZExt16:$src2))]>,
892 isDOT;
Evan Chengb783fa32007-07-19 01:14:50 +0000893def ANDISo : DForm_4<29, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000894 "andis. $dst, $src1, $src2", IntGeneral,
895 [(set GPRC:$dst, (and GPRC:$src1,imm16ShiftedZExt:$src2))]>,
896 isDOT;
Evan Chengb783fa32007-07-19 01:14:50 +0000897def ORI : DForm_4<24, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000898 "ori $dst, $src1, $src2", IntGeneral,
899 [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000900def ORIS : DForm_4<25, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000901 "oris $dst, $src1, $src2", IntGeneral,
902 [(set GPRC:$dst, (or GPRC:$src1, imm16ShiftedZExt:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000903def XORI : DForm_4<26, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000904 "xori $dst, $src1, $src2", IntGeneral,
905 [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000906def XORIS : DForm_4<27, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000907 "xoris $dst, $src1, $src2", IntGeneral,
908 [(set GPRC:$dst, (xor GPRC:$src1,imm16ShiftedZExt:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000909def NOP : DForm_4_zero<24, (outs), (ins), "nop", IntGeneral,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000910 []>;
Evan Chengdcfb5cb2007-08-01 23:07:38 +0000911def CMPWI : DForm_5_ext<11, (outs CRRC:$crD), (ins GPRC:$rA, s16imm:$imm),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000912 "cmpwi $crD, $rA, $imm", IntCompare>;
Evan Chengdcfb5cb2007-08-01 23:07:38 +0000913def CMPLWI : DForm_6_ext<10, (outs CRRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000914 "cmplwi $dst, $src1, $src2", IntCompare>;
915}
916
917
918let PPC970_Unit = 1 in { // FXU Operations.
Evan Chengb783fa32007-07-19 01:14:50 +0000919def NAND : XForm_6<31, 476, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000920 "nand $rA, $rS, $rB", IntGeneral,
921 [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000922def AND : XForm_6<31, 28, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000923 "and $rA, $rS, $rB", IntGeneral,
924 [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000925def ANDC : XForm_6<31, 60, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000926 "andc $rA, $rS, $rB", IntGeneral,
927 [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000928def OR : XForm_6<31, 444, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000929 "or $rA, $rS, $rB", IntGeneral,
930 [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000931def NOR : XForm_6<31, 124, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000932 "nor $rA, $rS, $rB", IntGeneral,
933 [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000934def ORC : XForm_6<31, 412, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000935 "orc $rA, $rS, $rB", IntGeneral,
936 [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000937def EQV : XForm_6<31, 284, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000938 "eqv $rA, $rS, $rB", IntGeneral,
939 [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000940def XOR : XForm_6<31, 316, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000941 "xor $rA, $rS, $rB", IntGeneral,
942 [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000943def SLW : XForm_6<31, 24, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000944 "slw $rA, $rS, $rB", IntGeneral,
945 [(set GPRC:$rA, (PPCshl GPRC:$rS, GPRC:$rB))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000946def SRW : XForm_6<31, 536, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000947 "srw $rA, $rS, $rB", IntGeneral,
948 [(set GPRC:$rA, (PPCsrl GPRC:$rS, GPRC:$rB))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000949def SRAW : XForm_6<31, 792, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000950 "sraw $rA, $rS, $rB", IntShift,
951 [(set GPRC:$rA, (PPCsra GPRC:$rS, GPRC:$rB))]>;
952}
953
954let PPC970_Unit = 1 in { // FXU Operations.
Evan Chengb783fa32007-07-19 01:14:50 +0000955def SRAWI : XForm_10<31, 824, (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000956 "srawi $rA, $rS, $SH", IntShift,
957 [(set GPRC:$rA, (sra GPRC:$rS, (i32 imm:$SH)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000958def CNTLZW : XForm_11<31, 26, (outs GPRC:$rA), (ins GPRC:$rS),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000959 "cntlzw $rA, $rS", IntGeneral,
960 [(set GPRC:$rA, (ctlz GPRC:$rS))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000961def EXTSB : XForm_11<31, 954, (outs GPRC:$rA), (ins GPRC:$rS),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000962 "extsb $rA, $rS", IntGeneral,
963 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000964def EXTSH : XForm_11<31, 922, (outs GPRC:$rA), (ins GPRC:$rS),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000965 "extsh $rA, $rS", IntGeneral,
966 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>;
967
Evan Chengb783fa32007-07-19 01:14:50 +0000968def CMPW : XForm_16_ext<31, 0, (outs CRRC:$crD), (ins GPRC:$rA, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000969 "cmpw $crD, $rA, $rB", IntCompare>;
Evan Chengb783fa32007-07-19 01:14:50 +0000970def CMPLW : XForm_16_ext<31, 32, (outs CRRC:$crD), (ins GPRC:$rA, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000971 "cmplw $crD, $rA, $rB", IntCompare>;
972}
973let PPC970_Unit = 3 in { // FPU Operations.
Evan Chengb783fa32007-07-19 01:14:50 +0000974//def FCMPO : XForm_17<63, 32, (outs CRRC:$crD), (ins FPRC:$fA, FPRC:$fB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000975// "fcmpo $crD, $fA, $fB", FPCompare>;
Evan Chengb783fa32007-07-19 01:14:50 +0000976def FCMPUS : XForm_17<63, 0, (outs CRRC:$crD), (ins F4RC:$fA, F4RC:$fB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000977 "fcmpu $crD, $fA, $fB", FPCompare>;
Evan Chengb783fa32007-07-19 01:14:50 +0000978def FCMPUD : XForm_17<63, 0, (outs CRRC:$crD), (ins F8RC:$fA, F8RC:$fB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000979 "fcmpu $crD, $fA, $fB", FPCompare>;
980
Evan Chengb783fa32007-07-19 01:14:50 +0000981def FCTIWZ : XForm_26<63, 15, (outs F8RC:$frD), (ins F8RC:$frB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000982 "fctiwz $frD, $frB", FPGeneral,
983 [(set F8RC:$frD, (PPCfctiwz F8RC:$frB))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000984def FRSP : XForm_26<63, 12, (outs F4RC:$frD), (ins F8RC:$frB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000985 "frsp $frD, $frB", FPGeneral,
986 [(set F4RC:$frD, (fround F8RC:$frB))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000987def FSQRT : XForm_26<63, 22, (outs F8RC:$frD), (ins F8RC:$frB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000988 "fsqrt $frD, $frB", FPSqrt,
989 [(set F8RC:$frD, (fsqrt F8RC:$frB))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000990def FSQRTS : XForm_26<59, 22, (outs F4RC:$frD), (ins F4RC:$frB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000991 "fsqrts $frD, $frB", FPSqrt,
992 [(set F4RC:$frD, (fsqrt F4RC:$frB))]>;
993}
994
995/// FMR is split into 3 versions, one for 4/8 byte FP, and one for extending.
996///
997/// Note that these are defined as pseudo-ops on the PPC970 because they are
998/// often coalesced away and we don't want the dispatch group builder to think
999/// that they will fill slots (which could cause the load of a LSU reject to
1000/// sneak into a d-group with a store).
Evan Chengb783fa32007-07-19 01:14:50 +00001001def FMRS : XForm_26<63, 72, (outs F4RC:$frD), (ins F4RC:$frB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001002 "fmr $frD, $frB", FPGeneral,
1003 []>, // (set F4RC:$frD, F4RC:$frB)
1004 PPC970_Unit_Pseudo;
Evan Chengb783fa32007-07-19 01:14:50 +00001005def FMRD : XForm_26<63, 72, (outs F8RC:$frD), (ins F8RC:$frB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001006 "fmr $frD, $frB", FPGeneral,
1007 []>, // (set F8RC:$frD, F8RC:$frB)
1008 PPC970_Unit_Pseudo;
Evan Chengb783fa32007-07-19 01:14:50 +00001009def FMRSD : XForm_26<63, 72, (outs F8RC:$frD), (ins F4RC:$frB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001010 "fmr $frD, $frB", FPGeneral,
1011 [(set F8RC:$frD, (fextend F4RC:$frB))]>,
1012 PPC970_Unit_Pseudo;
1013
1014let PPC970_Unit = 3 in { // FPU Operations.
1015// These are artificially split into two different forms, for 4/8 byte FP.
Evan Chengb783fa32007-07-19 01:14:50 +00001016def FABSS : XForm_26<63, 264, (outs F4RC:$frD), (ins F4RC:$frB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001017 "fabs $frD, $frB", FPGeneral,
1018 [(set F4RC:$frD, (fabs F4RC:$frB))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001019def FABSD : XForm_26<63, 264, (outs F8RC:$frD), (ins F8RC:$frB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001020 "fabs $frD, $frB", FPGeneral,
1021 [(set F8RC:$frD, (fabs F8RC:$frB))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001022def FNABSS : XForm_26<63, 136, (outs F4RC:$frD), (ins F4RC:$frB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001023 "fnabs $frD, $frB", FPGeneral,
1024 [(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001025def FNABSD : XForm_26<63, 136, (outs F8RC:$frD), (ins F8RC:$frB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001026 "fnabs $frD, $frB", FPGeneral,
1027 [(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001028def FNEGS : XForm_26<63, 40, (outs F4RC:$frD), (ins F4RC:$frB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001029 "fneg $frD, $frB", FPGeneral,
1030 [(set F4RC:$frD, (fneg F4RC:$frB))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001031def FNEGD : XForm_26<63, 40, (outs F8RC:$frD), (ins F8RC:$frB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001032 "fneg $frD, $frB", FPGeneral,
1033 [(set F8RC:$frD, (fneg F8RC:$frB))]>;
1034}
1035
1036
1037// XL-Form instructions. condition register logical ops.
1038//
Evan Chengb783fa32007-07-19 01:14:50 +00001039def MCRF : XLForm_3<19, 0, (outs CRRC:$BF), (ins CRRC:$BFA),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001040 "mcrf $BF, $BFA", BrMCR>,
1041 PPC970_DGroup_First, PPC970_Unit_CRU;
1042
Nicolas Geoffrayd01feb22008-03-10 14:12:10 +00001043def CREQV : XLForm_1<19, 289, (outs CRBITRC:$CRD),
1044 (ins CRBITRC:$CRA, CRBITRC:$CRB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001045 "creqv $CRD, $CRA, $CRB", BrCR,
1046 []>;
1047
Nicolas Geoffrayd01feb22008-03-10 14:12:10 +00001048def CROR : XLForm_1<19, 449, (outs CRBITRC:$CRD),
1049 (ins CRBITRC:$CRA, CRBITRC:$CRB),
1050 "cror $CRD, $CRA, $CRB", BrCR,
1051 []>;
1052
1053def CRSET : XLForm_1_ext<19, 289, (outs CRBITRC:$dst), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001054 "creqv $dst, $dst, $dst", BrCR,
1055 []>;
1056
1057// XFX-Form instructions. Instructions that deal with SPRs.
1058//
Evan Chengb783fa32007-07-19 01:14:50 +00001059def MFCTR : XFXForm_1_ext<31, 339, 9, (outs GPRC:$rT), (ins),
1060 "mfctr $rT", SprMFSPR>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001061 PPC970_DGroup_First, PPC970_Unit_FXU;
1062let Pattern = [(PPCmtctr GPRC:$rS)] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001063def MTCTR : XFXForm_7_ext<31, 467, 9, (outs), (ins GPRC:$rS),
1064 "mtctr $rS", SprMTSPR>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001065 PPC970_DGroup_First, PPC970_Unit_FXU;
1066}
1067
Evan Chengb783fa32007-07-19 01:14:50 +00001068def MTLR : XFXForm_7_ext<31, 467, 8, (outs), (ins GPRC:$rS),
1069 "mtlr $rS", SprMTSPR>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001070 PPC970_DGroup_First, PPC970_Unit_FXU;
Evan Chengb783fa32007-07-19 01:14:50 +00001071def MFLR : XFXForm_1_ext<31, 339, 8, (outs GPRC:$rT), (ins),
1072 "mflr $rT", SprMFSPR>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001073 PPC970_DGroup_First, PPC970_Unit_FXU;
1074
1075// Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed like
1076// a GPR on the PPC970. As such, copies in and out have the same performance
1077// characteristics as an OR instruction.
Evan Chengb783fa32007-07-19 01:14:50 +00001078def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (outs), (ins GPRC:$rS),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001079 "mtspr 256, $rS", IntGeneral>,
1080 PPC970_DGroup_Single, PPC970_Unit_FXU;
Evan Chengb783fa32007-07-19 01:14:50 +00001081def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (outs GPRC:$rT), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001082 "mfspr $rT, 256", IntGeneral>,
1083 PPC970_DGroup_First, PPC970_Unit_FXU;
1084
Evan Chengb783fa32007-07-19 01:14:50 +00001085def MTCRF : XFXForm_5<31, 144, (outs), (ins crbitm:$FXM, GPRC:$rS),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001086 "mtcrf $FXM, $rS", BrMCRX>,
1087 PPC970_MicroCode, PPC970_Unit_CRU;
Evan Chengb783fa32007-07-19 01:14:50 +00001088def MFCR : XFXForm_3<31, 19, (outs GPRC:$rT), (ins), "mfcr $rT", SprMFCR>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001089 PPC970_MicroCode, PPC970_Unit_CRU;
Evan Chengb783fa32007-07-19 01:14:50 +00001090def MFOCRF: XFXForm_5a<31, 19, (outs GPRC:$rT), (ins crbitm:$FXM),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001091 "mfcr $rT, $FXM", SprMFCR>,
1092 PPC970_DGroup_First, PPC970_Unit_CRU;
1093
Dale Johannesen3d8578b2007-10-10 01:01:31 +00001094// Instructions to manipulate FPSCR. Only long double handling uses these.
1095// FPSCR is not modelled; we use the SDNode Flag to keep things in order.
1096
1097def MFFS : XForm_42<63, 583, (outs F8RC:$rT), (ins),
1098 "mffs $rT", IntMFFS,
1099 [(set F8RC:$rT, (PPCmffs))]>,
1100 PPC970_DGroup_Single, PPC970_Unit_FPU;
1101def MTFSB0 : XForm_43<63, 70, (outs), (ins u5imm:$FM),
1102 "mtfsb0 $FM", IntMTFSB0,
1103 [(PPCmtfsb0 (i32 imm:$FM))]>,
1104 PPC970_DGroup_Single, PPC970_Unit_FPU;
1105def MTFSB1 : XForm_43<63, 38, (outs), (ins u5imm:$FM),
1106 "mtfsb1 $FM", IntMTFSB0,
1107 [(PPCmtfsb1 (i32 imm:$FM))]>,
1108 PPC970_DGroup_Single, PPC970_Unit_FPU;
1109def FADDrtz: AForm_2<63, 21,
1110 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
1111 "fadd $FRT, $FRA, $FRB", FPGeneral,
1112 [(set F8RC:$FRT, (PPCfaddrtz F8RC:$FRA, F8RC:$FRB))]>,
1113 PPC970_DGroup_Single, PPC970_Unit_FPU;
1114// MTFSF does not actually produce an FP result. We pretend it copies
1115// input reg B to the output. If we didn't do this it would look like the
1116// instruction had no outputs (because we aren't modelling the FPSCR) and
1117// it would be deleted.
1118def MTFSF : XFLForm<63, 711, (outs F8RC:$FRA),
1119 (ins i32imm:$FM, F8RC:$rT, F8RC:$FRB),
1120 "mtfsf $FM, $rT", "$FRB = $FRA", IntMTFSB0,
1121 [(set F8RC:$FRA, (PPCmtfsf (i32 imm:$FM),
1122 F8RC:$rT, F8RC:$FRB))]>,
1123 PPC970_DGroup_Single, PPC970_Unit_FPU;
1124
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001125let PPC970_Unit = 1 in { // FXU Operations.
1126
1127// XO-Form instructions. Arithmetic instructions that can set overflow bit
1128//
Evan Chengb783fa32007-07-19 01:14:50 +00001129def ADD4 : XOForm_1<31, 266, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001130 "add $rT, $rA, $rB", IntGeneral,
1131 [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001132def ADDC : XOForm_1<31, 10, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001133 "addc $rT, $rA, $rB", IntGeneral,
1134 [(set GPRC:$rT, (addc GPRC:$rA, GPRC:$rB))]>,
1135 PPC970_DGroup_Cracked;
Evan Chengb783fa32007-07-19 01:14:50 +00001136def ADDE : XOForm_1<31, 138, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001137 "adde $rT, $rA, $rB", IntGeneral,
1138 [(set GPRC:$rT, (adde GPRC:$rA, GPRC:$rB))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001139def DIVW : XOForm_1<31, 491, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001140 "divw $rT, $rA, $rB", IntDivW,
1141 [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>,
1142 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Chengb783fa32007-07-19 01:14:50 +00001143def DIVWU : XOForm_1<31, 459, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001144 "divwu $rT, $rA, $rB", IntDivW,
1145 [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>,
1146 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Chengb783fa32007-07-19 01:14:50 +00001147def MULHW : XOForm_1<31, 75, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001148 "mulhw $rT, $rA, $rB", IntMulHW,
1149 [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001150def MULHWU : XOForm_1<31, 11, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001151 "mulhwu $rT, $rA, $rB", IntMulHWU,
1152 [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001153def MULLW : XOForm_1<31, 235, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001154 "mullw $rT, $rA, $rB", IntMulHW,
1155 [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001156def SUBF : XOForm_1<31, 40, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001157 "subf $rT, $rA, $rB", IntGeneral,
1158 [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001159def SUBFC : XOForm_1<31, 8, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001160 "subfc $rT, $rA, $rB", IntGeneral,
1161 [(set GPRC:$rT, (subc GPRC:$rB, GPRC:$rA))]>,
1162 PPC970_DGroup_Cracked;
Evan Chengb783fa32007-07-19 01:14:50 +00001163def SUBFE : XOForm_1<31, 136, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001164 "subfe $rT, $rA, $rB", IntGeneral,
1165 [(set GPRC:$rT, (sube GPRC:$rB, GPRC:$rA))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001166def ADDME : XOForm_3<31, 234, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001167 "addme $rT, $rA", IntGeneral,
1168 [(set GPRC:$rT, (adde GPRC:$rA, immAllOnes))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001169def ADDZE : XOForm_3<31, 202, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001170 "addze $rT, $rA", IntGeneral,
1171 [(set GPRC:$rT, (adde GPRC:$rA, 0))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001172def NEG : XOForm_3<31, 104, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001173 "neg $rT, $rA", IntGeneral,
1174 [(set GPRC:$rT, (ineg GPRC:$rA))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001175def SUBFME : XOForm_3<31, 232, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001176 "subfme $rT, $rA", IntGeneral,
1177 [(set GPRC:$rT, (sube immAllOnes, GPRC:$rA))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001178def SUBFZE : XOForm_3<31, 200, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001179 "subfze $rT, $rA", IntGeneral,
1180 [(set GPRC:$rT, (sube 0, GPRC:$rA))]>;
1181}
1182
1183// A-Form instructions. Most of the instructions executed in the FPU are of
1184// this type.
1185//
1186let PPC970_Unit = 3 in { // FPU Operations.
1187def FMADD : AForm_1<63, 29,
Evan Chengb783fa32007-07-19 01:14:50 +00001188 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001189 "fmadd $FRT, $FRA, $FRC, $FRB", FPFused,
1190 [(set F8RC:$FRT, (fadd (fmul F8RC:$FRA, F8RC:$FRC),
1191 F8RC:$FRB))]>,
1192 Requires<[FPContractions]>;
1193def FMADDS : AForm_1<59, 29,
Evan Chengb783fa32007-07-19 01:14:50 +00001194 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001195 "fmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
1196 [(set F4RC:$FRT, (fadd (fmul F4RC:$FRA, F4RC:$FRC),
1197 F4RC:$FRB))]>,
1198 Requires<[FPContractions]>;
1199def FMSUB : AForm_1<63, 28,
Evan Chengb783fa32007-07-19 01:14:50 +00001200 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001201 "fmsub $FRT, $FRA, $FRC, $FRB", FPFused,
1202 [(set F8RC:$FRT, (fsub (fmul F8RC:$FRA, F8RC:$FRC),
1203 F8RC:$FRB))]>,
1204 Requires<[FPContractions]>;
1205def FMSUBS : AForm_1<59, 28,
Evan Chengb783fa32007-07-19 01:14:50 +00001206 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001207 "fmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
1208 [(set F4RC:$FRT, (fsub (fmul F4RC:$FRA, F4RC:$FRC),
1209 F4RC:$FRB))]>,
1210 Requires<[FPContractions]>;
1211def FNMADD : AForm_1<63, 31,
Evan Chengb783fa32007-07-19 01:14:50 +00001212 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001213 "fnmadd $FRT, $FRA, $FRC, $FRB", FPFused,
1214 [(set F8RC:$FRT, (fneg (fadd (fmul F8RC:$FRA, F8RC:$FRC),
1215 F8RC:$FRB)))]>,
1216 Requires<[FPContractions]>;
1217def FNMADDS : AForm_1<59, 31,
Evan Chengb783fa32007-07-19 01:14:50 +00001218 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001219 "fnmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
1220 [(set F4RC:$FRT, (fneg (fadd (fmul F4RC:$FRA, F4RC:$FRC),
1221 F4RC:$FRB)))]>,
1222 Requires<[FPContractions]>;
1223def FNMSUB : AForm_1<63, 30,
Evan Chengb783fa32007-07-19 01:14:50 +00001224 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001225 "fnmsub $FRT, $FRA, $FRC, $FRB", FPFused,
1226 [(set F8RC:$FRT, (fneg (fsub (fmul F8RC:$FRA, F8RC:$FRC),
1227 F8RC:$FRB)))]>,
1228 Requires<[FPContractions]>;
1229def FNMSUBS : AForm_1<59, 30,
Evan Chengb783fa32007-07-19 01:14:50 +00001230 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001231 "fnmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
1232 [(set F4RC:$FRT, (fneg (fsub (fmul F4RC:$FRA, F4RC:$FRC),
1233 F4RC:$FRB)))]>,
1234 Requires<[FPContractions]>;
1235// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
1236// having 4 of these, force the comparison to always be an 8-byte double (code
1237// should use an FMRSD if the input comparison value really wants to be a float)
1238// and 4/8 byte forms for the result and operand type..
1239def FSELD : AForm_1<63, 23,
Evan Chengb783fa32007-07-19 01:14:50 +00001240 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001241 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
1242 [(set F8RC:$FRT, (PPCfsel F8RC:$FRA,F8RC:$FRC,F8RC:$FRB))]>;
1243def FSELS : AForm_1<63, 23,
Evan Chengb783fa32007-07-19 01:14:50 +00001244 (outs F4RC:$FRT), (ins F8RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001245 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
1246 [(set F4RC:$FRT, (PPCfsel F8RC:$FRA,F4RC:$FRC,F4RC:$FRB))]>;
1247def FADD : AForm_2<63, 21,
Evan Chengb783fa32007-07-19 01:14:50 +00001248 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001249 "fadd $FRT, $FRA, $FRB", FPGeneral,
1250 [(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>;
1251def FADDS : AForm_2<59, 21,
Evan Chengb783fa32007-07-19 01:14:50 +00001252 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001253 "fadds $FRT, $FRA, $FRB", FPGeneral,
1254 [(set F4RC:$FRT, (fadd F4RC:$FRA, F4RC:$FRB))]>;
1255def FDIV : AForm_2<63, 18,
Evan Chengb783fa32007-07-19 01:14:50 +00001256 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001257 "fdiv $FRT, $FRA, $FRB", FPDivD,
1258 [(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>;
1259def FDIVS : AForm_2<59, 18,
Evan Chengb783fa32007-07-19 01:14:50 +00001260 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001261 "fdivs $FRT, $FRA, $FRB", FPDivS,
1262 [(set F4RC:$FRT, (fdiv F4RC:$FRA, F4RC:$FRB))]>;
1263def FMUL : AForm_3<63, 25,
Evan Chengb783fa32007-07-19 01:14:50 +00001264 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001265 "fmul $FRT, $FRA, $FRB", FPFused,
1266 [(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRB))]>;
1267def FMULS : AForm_3<59, 25,
Evan Chengb783fa32007-07-19 01:14:50 +00001268 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001269 "fmuls $FRT, $FRA, $FRB", FPGeneral,
1270 [(set F4RC:$FRT, (fmul F4RC:$FRA, F4RC:$FRB))]>;
1271def FSUB : AForm_2<63, 20,
Evan Chengb783fa32007-07-19 01:14:50 +00001272 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001273 "fsub $FRT, $FRA, $FRB", FPGeneral,
1274 [(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>;
1275def FSUBS : AForm_2<59, 20,
Evan Chengb783fa32007-07-19 01:14:50 +00001276 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001277 "fsubs $FRT, $FRA, $FRB", FPGeneral,
1278 [(set F4RC:$FRT, (fsub F4RC:$FRA, F4RC:$FRB))]>;
1279}
1280
1281let PPC970_Unit = 1 in { // FXU Operations.
1282// M-Form instructions. rotate and mask instructions.
1283//
1284let isCommutable = 1 in {
1285// RLWIMI can be commuted if the rotate amount is zero.
1286def RLWIMI : MForm_2<20,
Evan Chengb783fa32007-07-19 01:14:50 +00001287 (outs GPRC:$rA), (ins GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001288 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME", IntRotate,
1289 []>, PPC970_DGroup_Cracked, RegConstraint<"$rSi = $rA">,
1290 NoEncode<"$rSi">;
1291}
1292def RLWINM : MForm_2<21,
Evan Chengb783fa32007-07-19 01:14:50 +00001293 (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001294 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
1295 []>;
1296def RLWINMo : MForm_2<21,
Evan Chengb783fa32007-07-19 01:14:50 +00001297 (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001298 "rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral,
1299 []>, isDOT, PPC970_DGroup_Cracked;
1300def RLWNM : MForm_2<23,
Evan Chengb783fa32007-07-19 01:14:50 +00001301 (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001302 "rlwnm $rA, $rS, $rB, $MB, $ME", IntGeneral,
1303 []>;
1304}
1305
1306
1307//===----------------------------------------------------------------------===//
1308// DWARF Pseudo Instructions
1309//
1310
Evan Chengb783fa32007-07-19 01:14:50 +00001311def DWARF_LOC : Pseudo<(outs), (ins i32imm:$line, i32imm:$col, i32imm:$file),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001312 "${:comment} .loc $file, $line, $col",
1313 [(dwarf_loc (i32 imm:$line), (i32 imm:$col),
1314 (i32 imm:$file))]>;
1315
1316//===----------------------------------------------------------------------===//
1317// PowerPC Instruction Patterns
1318//
1319
1320// Arbitrary immediate support. Implement in terms of LIS/ORI.
1321def : Pat<(i32 imm:$imm),
1322 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
1323
1324// Implement the 'not' operation with the NOR instruction.
1325def NOT : Pat<(not GPRC:$in),
1326 (NOR GPRC:$in, GPRC:$in)>;
1327
1328// ADD an arbitrary immediate.
1329def : Pat<(add GPRC:$in, imm:$imm),
1330 (ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
1331// OR an arbitrary immediate.
1332def : Pat<(or GPRC:$in, imm:$imm),
1333 (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
1334// XOR an arbitrary immediate.
1335def : Pat<(xor GPRC:$in, imm:$imm),
1336 (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
1337// SUBFIC
1338def : Pat<(sub immSExt16:$imm, GPRC:$in),
1339 (SUBFIC GPRC:$in, imm:$imm)>;
1340
1341// SHL/SRL
1342def : Pat<(shl GPRC:$in, (i32 imm:$imm)),
1343 (RLWINM GPRC:$in, imm:$imm, 0, (SHL32 imm:$imm))>;
1344def : Pat<(srl GPRC:$in, (i32 imm:$imm)),
1345 (RLWINM GPRC:$in, (SRL32 imm:$imm), imm:$imm, 31)>;
1346
1347// ROTL
1348def : Pat<(rotl GPRC:$in, GPRC:$sh),
1349 (RLWNM GPRC:$in, GPRC:$sh, 0, 31)>;
1350def : Pat<(rotl GPRC:$in, (i32 imm:$imm)),
1351 (RLWINM GPRC:$in, imm:$imm, 0, 31)>;
1352
1353// RLWNM
1354def : Pat<(and (rotl GPRC:$in, GPRC:$sh), maskimm32:$imm),
1355 (RLWNM GPRC:$in, GPRC:$sh, (MB maskimm32:$imm), (ME maskimm32:$imm))>;
1356
1357// Calls
1358def : Pat<(PPCcall_Macho (i32 tglobaladdr:$dst)),
1359 (BL_Macho tglobaladdr:$dst)>;
1360def : Pat<(PPCcall_Macho (i32 texternalsym:$dst)),
1361 (BL_Macho texternalsym:$dst)>;
1362def : Pat<(PPCcall_ELF (i32 tglobaladdr:$dst)),
1363 (BL_ELF tglobaladdr:$dst)>;
1364def : Pat<(PPCcall_ELF (i32 texternalsym:$dst)),
1365 (BL_ELF texternalsym:$dst)>;
1366
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001367
1368def : Pat<(PPCtc_return (i32 tglobaladdr:$dst), imm:$imm),
1369 (TCRETURNdi tglobaladdr:$dst, imm:$imm)>;
1370
1371def : Pat<(PPCtc_return (i32 texternalsym:$dst), imm:$imm),
1372 (TCRETURNdi texternalsym:$dst, imm:$imm)>;
1373
1374def : Pat<(PPCtc_return CTRRC:$dst, imm:$imm),
1375 (TCRETURNri CTRRC:$dst, imm:$imm)>;
1376
1377
1378
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001379// Hi and Lo for Darwin Global Addresses.
1380def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
1381def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
1382def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
1383def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
1384def : Pat<(PPChi tjumptable:$in, 0), (LIS tjumptable:$in)>;
1385def : Pat<(PPClo tjumptable:$in, 0), (LI tjumptable:$in)>;
1386def : Pat<(add GPRC:$in, (PPChi tglobaladdr:$g, 0)),
1387 (ADDIS GPRC:$in, tglobaladdr:$g)>;
1388def : Pat<(add GPRC:$in, (PPChi tconstpool:$g, 0)),
1389 (ADDIS GPRC:$in, tconstpool:$g)>;
1390def : Pat<(add GPRC:$in, (PPChi tjumptable:$g, 0)),
1391 (ADDIS GPRC:$in, tjumptable:$g)>;
1392
1393// Fused negative multiply subtract, alternate pattern
1394def : Pat<(fsub F8RC:$B, (fmul F8RC:$A, F8RC:$C)),
1395 (FNMSUB F8RC:$A, F8RC:$C, F8RC:$B)>,
1396 Requires<[FPContractions]>;
1397def : Pat<(fsub F4RC:$B, (fmul F4RC:$A, F4RC:$C)),
1398 (FNMSUBS F4RC:$A, F4RC:$C, F4RC:$B)>,
1399 Requires<[FPContractions]>;
1400
1401// Standard shifts. These are represented separately from the real shifts above
1402// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
1403// amounts.
1404def : Pat<(sra GPRC:$rS, GPRC:$rB),
1405 (SRAW GPRC:$rS, GPRC:$rB)>;
1406def : Pat<(srl GPRC:$rS, GPRC:$rB),
1407 (SRW GPRC:$rS, GPRC:$rB)>;
1408def : Pat<(shl GPRC:$rS, GPRC:$rB),
1409 (SLW GPRC:$rS, GPRC:$rB)>;
1410
1411def : Pat<(zextloadi1 iaddr:$src),
1412 (LBZ iaddr:$src)>;
1413def : Pat<(zextloadi1 xaddr:$src),
1414 (LBZX xaddr:$src)>;
1415def : Pat<(extloadi1 iaddr:$src),
1416 (LBZ iaddr:$src)>;
1417def : Pat<(extloadi1 xaddr:$src),
1418 (LBZX xaddr:$src)>;
1419def : Pat<(extloadi8 iaddr:$src),
1420 (LBZ iaddr:$src)>;
1421def : Pat<(extloadi8 xaddr:$src),
1422 (LBZX xaddr:$src)>;
1423def : Pat<(extloadi16 iaddr:$src),
1424 (LHZ iaddr:$src)>;
1425def : Pat<(extloadi16 xaddr:$src),
1426 (LHZX xaddr:$src)>;
1427def : Pat<(extloadf32 iaddr:$src),
1428 (FMRSD (LFS iaddr:$src))>;
1429def : Pat<(extloadf32 xaddr:$src),
1430 (FMRSD (LFSX xaddr:$src))>;
1431
Dale Johannesen8d4de232008-08-22 17:20:54 +00001432// Memory barriers
1433def : Pat<(membarrier (i32 imm:$ll),
1434 (i32 imm:$ls),
1435 (i32 imm:$sl),
1436 (i32 imm:$ss),
1437 (i32 imm:$device)),
1438 (SYNC)>;
1439
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001440include "PPCInstrAltivec.td"
1441include "PPCInstr64Bit.td"