blob: c17e04276f3c5baff8631699df329bd51d7176a3 [file] [log] [blame]
Bill Wendling0480e282010-12-01 02:36:55 +00001//===- ARMInstrThumb.td - Thumb support for ARM ------------*- tablegen -*-===//
Evan Chenga8e29892007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Thumb specific DAG Nodes.
16//
17
18def ARMtcall : SDNode<"ARMISD::tCALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000019 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
20 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000023 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000024}]>;
25def imm_comp_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000026 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000027}]>;
28
29
30/// imm0_7 predicate - True if the 32-bit immediate is in the range [0,7].
31def imm0_7 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000032 return (uint32_t)N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000033}]>;
34def imm0_7_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000035 return (uint32_t)-N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000036}], imm_neg_XFORM>;
37
38def imm0_255 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000039 return (uint32_t)N->getZExtValue() < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000040}]>;
41def imm0_255_comp : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000042 return ~((uint32_t)N->getZExtValue()) < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000043}]>;
44
45def imm8_255 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000046 return (uint32_t)N->getZExtValue() >= 8 && (uint32_t)N->getZExtValue() < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000047}]>;
48def imm8_255_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000049 unsigned Val = -N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +000050 return Val >= 8 && Val < 256;
51}], imm_neg_XFORM>;
52
Bill Wendling0480e282010-12-01 02:36:55 +000053// Break imm's up into two pieces: an immediate + a left shift. This uses
54// thumb_immshifted to match and thumb_immshifted_val and thumb_immshifted_shamt
55// to get the val/shift pieces.
Evan Chenga8e29892007-01-19 07:51:42 +000056def thumb_immshifted : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000057 return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue());
Evan Chenga8e29892007-01-19 07:51:42 +000058}]>;
59
60def thumb_immshifted_val : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000061 unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000062 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000063}]>;
64
65def thumb_immshifted_shamt : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000066 unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000067 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000068}]>;
69
Evan Cheng2ef9c8a2009-11-19 06:57:41 +000070// Scaled 4 immediate.
71def t_imm_s4 : Operand<i32> {
72 let PrintMethod = "printThumbS4ImmOperand";
73}
74
Evan Chenga8e29892007-01-19 07:51:42 +000075// Define Thumb specific addressing modes.
76
Jim Grosbach662a8162010-12-06 23:57:07 +000077def t_bltarget : Operand<i32> {
78 let EncoderMethod = "getThumbBLTargetOpValue";
79}
80
Bill Wendlingef4a68b2010-11-30 07:44:32 +000081def MemModeThumbAsmOperand : AsmOperandClass {
82 let Name = "MemModeThumb";
83 let SuperClasses = [];
84}
85
Evan Chenga8e29892007-01-19 07:51:42 +000086// t_addrmode_rr := reg + reg
87//
88def t_addrmode_rr : Operand<i32>,
89 ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> {
90 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +000091 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +000092}
93
Evan Chengc38f2bc2007-01-23 22:59:13 +000094// t_addrmode_s4 := reg + reg
95// reg + imm5 * 4
Evan Chenga8e29892007-01-19 07:51:42 +000096//
Evan Chengc38f2bc2007-01-23 22:59:13 +000097def t_addrmode_s4 : Operand<i32>,
98 ComplexPattern<i32, 3, "SelectThumbAddrModeS4", []> {
Jim Grosbach0b951ce2010-12-03 19:31:00 +000099 let EncoderMethod = "getAddrModeS4OpValue";
Evan Chengc38f2bc2007-01-23 22:59:13 +0000100 let PrintMethod = "printThumbAddrModeS4Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000101 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000102 let ParserMatchClass = MemModeThumbAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000103}
Evan Chengc38f2bc2007-01-23 22:59:13 +0000104
105// t_addrmode_s2 := reg + reg
106// reg + imm5 * 2
107//
108def t_addrmode_s2 : Operand<i32>,
109 ComplexPattern<i32, 3, "SelectThumbAddrModeS2", []> {
Jim Grosbach0b951ce2010-12-03 19:31:00 +0000110 let EncoderMethod = "getAddrModeS2OpValue";
Evan Chengc38f2bc2007-01-23 22:59:13 +0000111 let PrintMethod = "printThumbAddrModeS2Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000112 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Bill Wendling1fd374e2010-11-30 22:57:21 +0000113 let ParserMatchClass = MemModeThumbAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000114}
Evan Chengc38f2bc2007-01-23 22:59:13 +0000115
116// t_addrmode_s1 := reg + reg
117// reg + imm5
118//
119def t_addrmode_s1 : Operand<i32>,
120 ComplexPattern<i32, 3, "SelectThumbAddrModeS1", []> {
Jim Grosbach0b951ce2010-12-03 19:31:00 +0000121 let EncoderMethod = "getAddrModeS1OpValue";
Evan Chengc38f2bc2007-01-23 22:59:13 +0000122 let PrintMethod = "printThumbAddrModeS1Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000123 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Bill Wendling1fd374e2010-11-30 22:57:21 +0000124 let ParserMatchClass = MemModeThumbAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000125}
126
127// t_addrmode_sp := sp + imm8 * 4
128//
129def t_addrmode_sp : Operand<i32>,
130 ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> {
Jim Grosbachd967cd02010-12-07 21:50:47 +0000131 let EncoderMethod = "getAddrModeThumbSPOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000132 let PrintMethod = "printThumbAddrModeSPOperand";
Jakob Stoklund Olesenc5b7ef12010-01-13 00:43:06 +0000133 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Bill Wendling1fd374e2010-11-30 22:57:21 +0000134 let ParserMatchClass = MemModeThumbAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000135}
136
137//===----------------------------------------------------------------------===//
138// Miscellaneous Instructions.
139//
140
Jim Grosbach4642ad32010-02-22 23:10:38 +0000141// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
142// from removing one half of the matched pairs. That breaks PEI, which assumes
143// these will always be in pairs, and asserts if it finds otherwise. Better way?
144let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Cheng44bec522007-05-15 01:29:07 +0000145def tADJCALLSTACKUP :
Bill Wendlinga8981662010-11-19 22:02:18 +0000146 PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), NoItinerary,
147 [(ARMcallseq_end imm:$amt1, imm:$amt2)]>,
148 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000149
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000150def tADJCALLSTACKDOWN :
Bill Wendlinga8981662010-11-19 22:02:18 +0000151 PseudoInst<(outs), (ins i32imm:$amt), NoItinerary,
152 [(ARMcallseq_start imm:$amt)]>,
153 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000154}
Evan Cheng44bec522007-05-15 01:29:07 +0000155
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000156// T1Disassembly - A simple class to make encoding some disassembly patterns
157// easier and less verbose.
Bill Wendlinga46a4932010-11-29 22:15:03 +0000158class T1Disassembly<bits<2> op1, bits<8> op2>
159 : T1Encoding<0b101111> {
160 let Inst{9-8} = op1;
161 let Inst{7-0} = op2;
162}
163
Johnny Chenbd2c6232010-02-25 03:28:51 +0000164def tNOP : T1pI<(outs), (ins), NoItinerary, "nop", "",
165 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000166 T1Disassembly<0b11, 0x00>; // A8.6.110
Johnny Chenbd2c6232010-02-25 03:28:51 +0000167
Johnny Chend86d2692010-02-25 17:51:03 +0000168def tYIELD : T1pI<(outs), (ins), NoItinerary, "yield", "",
169 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000170 T1Disassembly<0b11, 0x10>; // A8.6.410
Johnny Chend86d2692010-02-25 17:51:03 +0000171
172def tWFE : T1pI<(outs), (ins), NoItinerary, "wfe", "",
173 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000174 T1Disassembly<0b11, 0x20>; // A8.6.408
Johnny Chend86d2692010-02-25 17:51:03 +0000175
176def tWFI : T1pI<(outs), (ins), NoItinerary, "wfi", "",
177 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000178 T1Disassembly<0b11, 0x30>; // A8.6.409
Johnny Chend86d2692010-02-25 17:51:03 +0000179
180def tSEV : T1pI<(outs), (ins), NoItinerary, "sev", "",
181 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000182 T1Disassembly<0b11, 0x40>; // A8.6.157
183
184// The i32imm operand $val can be used by a debugger to store more information
185// about the breakpoint.
186def tBKPT : T1I<(outs), (ins i32imm:$val), NoItinerary, "bkpt\t$val",
187 [/* For disassembly only; pattern left blank */]>,
188 T1Disassembly<0b10, {?,?,?,?,?,?,?,?}> {
189 // A8.6.22
190 bits<8> val;
191 let Inst{7-0} = val;
192}
Johnny Chend86d2692010-02-25 17:51:03 +0000193
194def tSETENDBE : T1I<(outs), (ins), NoItinerary, "setend\tbe",
195 [/* For disassembly only; pattern left blank */]>,
196 T1Encoding<0b101101> {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000197 // A8.6.156
Johnny Chend86d2692010-02-25 17:51:03 +0000198 let Inst{9-5} = 0b10010;
Bill Wendlinga8981662010-11-19 22:02:18 +0000199 let Inst{4} = 1;
200 let Inst{3} = 1; // Big-Endian
201 let Inst{2-0} = 0b000;
Johnny Chend86d2692010-02-25 17:51:03 +0000202}
203
204def tSETENDLE : T1I<(outs), (ins), NoItinerary, "setend\tle",
205 [/* For disassembly only; pattern left blank */]>,
206 T1Encoding<0b101101> {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000207 // A8.6.156
Johnny Chend86d2692010-02-25 17:51:03 +0000208 let Inst{9-5} = 0b10010;
Bill Wendlinga8981662010-11-19 22:02:18 +0000209 let Inst{4} = 1;
210 let Inst{3} = 0; // Little-Endian
211 let Inst{2-0} = 0b000;
Johnny Chend86d2692010-02-25 17:51:03 +0000212}
213
Johnny Chen93042d12010-03-02 18:14:57 +0000214// Change Processor State is a system instruction -- for disassembly only.
215// The singleton $opt operand contains the following information:
Bill Wendling0480e282010-12-01 02:36:55 +0000216//
217// opt{4-0} = mode ==> don't care
218// opt{5} = changemode ==> 0 (false for 16-bit Thumb instr)
219// opt{8-6} = AIF from Inst{2-0}
220// opt{10-9} = 1:imod from Inst{4} with 0b10 as enable and 0b11 as disable
Johnny Chen93042d12010-03-02 18:14:57 +0000221//
222// The opt{4-0} and opt{5} sub-fields are to accommodate 32-bit Thumb and ARM
223// CPS which has more options.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000224def tCPS : T1I<(outs), (ins cps_opt:$opt), NoItinerary, "cps$opt",
Johnny Chen93042d12010-03-02 18:14:57 +0000225 [/* For disassembly only; pattern left blank */]>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000226 T1Misc<0b0110011> {
227 // A8.6.38 & B6.1.1
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000228 let Inst{3} = 0;
229 // FIXME: Finish encoding.
Bill Wendling849f2e32010-11-29 00:18:15 +0000230}
Johnny Chen93042d12010-03-02 18:14:57 +0000231
Evan Cheng35d6c412009-08-04 23:47:55 +0000232// For both thumb1 and thumb2.
Chris Lattnera4a3a5e2010-10-31 19:15:18 +0000233let isNotDuplicable = 1, isCodeGenOnly = 1 in
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000234def tPICADD : TIt<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp), IIC_iALUr, "",
Bill Wendling0ae28e42010-11-19 22:37:33 +0000235 [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000236 T1Special<{0,0,?,?}> {
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000237 // A8.6.6
Bill Wendling0ae28e42010-11-19 22:37:33 +0000238 bits<3> dst;
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000239 let Inst{6-3} = 0b1111; // Rm = pc
Bill Wendling0ae28e42010-11-19 22:37:33 +0000240 let Inst{2-0} = dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000241}
Evan Chenga8e29892007-01-19 07:51:42 +0000242
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000243// PC relative add (ADR).
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000244def tADDrPCi : T1I<(outs tGPR:$dst), (ins t_imm_s4:$rhs), IIC_iALUi,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000245 "add\t$dst, pc, $rhs", []>,
246 T1Encoding<{1,0,1,0,0,?}> {
247 // A6.2 & A8.6.10
248 bits<3> dst;
249 bits<8> rhs;
250 let Inst{10-8} = dst;
251 let Inst{7-0} = rhs;
Jim Grosbach663e3392010-08-30 19:49:58 +0000252}
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000253
Bill Wendling0ae28e42010-11-19 22:37:33 +0000254// ADD <Rd>, sp, #<imm8>
255// This is rematerializable, which is particularly useful for taking the
256// address of locals.
257let isReMaterializable = 1 in
258def tADDrSPi : T1I<(outs tGPR:$dst), (ins GPR:$sp, t_imm_s4:$rhs), IIC_iALUi,
259 "add\t$dst, $sp, $rhs", []>,
260 T1Encoding<{1,0,1,0,1,?}> {
261 // A6.2 & A8.6.8
262 bits<3> dst;
263 bits<8> rhs;
264 let Inst{10-8} = dst;
265 let Inst{7-0} = rhs;
266}
267
268// ADD sp, sp, #<imm7>
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000269def tADDspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000270 "add\t$dst, $rhs", []>,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000271 T1Misc<{0,0,0,0,0,?,?}> {
272 // A6.2.5 & A8.6.8
273 bits<7> rhs;
274 let Inst{6-0} = rhs;
275}
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000276
Bill Wendling0ae28e42010-11-19 22:37:33 +0000277// SUB sp, sp, #<imm7>
278// FIXME: The encoding and the ASM string don't match up.
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000279def tSUBspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000280 "sub\t$dst, $rhs", []>,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000281 T1Misc<{0,0,0,0,1,?,?}> {
282 // A6.2.5 & A8.6.214
283 bits<7> rhs;
284 let Inst{6-0} = rhs;
285}
Evan Cheng86198642009-08-07 00:34:42 +0000286
Bill Wendling0ae28e42010-11-19 22:37:33 +0000287// ADD <Rm>, sp
David Goodwin5d598aa2009-08-19 18:00:44 +0000288def tADDrSP : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000289 "add\t$dst, $rhs", []>,
290 T1Special<{0,0,?,?}> {
Bill Wendling0ae28e42010-11-19 22:37:33 +0000291 // A8.6.9 Encoding T1
292 bits<4> dst;
293 let Inst{7} = dst{3};
294 let Inst{6-3} = 0b1101;
295 let Inst{2-0} = dst{2-0};
Johnny Chend68e1192009-12-15 17:24:14 +0000296}
Evan Cheng86198642009-08-07 00:34:42 +0000297
Bill Wendling0ae28e42010-11-19 22:37:33 +0000298// ADD sp, <Rm>
David Goodwin5d598aa2009-08-19 18:00:44 +0000299def tADDspr : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000300 "add\t$dst, $rhs", []>,
301 T1Special<{0,0,?,?}> {
302 // A8.6.9 Encoding T2
Bill Wendling0ae28e42010-11-19 22:37:33 +0000303 bits<4> dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000304 let Inst{7} = 1;
Bill Wendling0ae28e42010-11-19 22:37:33 +0000305 let Inst{6-3} = dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000306 let Inst{2-0} = 0b101;
307}
Evan Cheng86198642009-08-07 00:34:42 +0000308
Evan Chenga8e29892007-01-19 07:51:42 +0000309//===----------------------------------------------------------------------===//
310// Control Flow Instructions.
311//
312
Jim Grosbachc732adf2009-09-30 01:35:11 +0000313let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
Bill Wendling602890d2010-11-19 01:33:10 +0000314 def tBX_RET : TI<(outs), (ins), IIC_Br, "bx\tlr",
315 [(ARMretflag)]>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000316 T1Special<{1,1,0,?}> {
317 // A6.2.3 & A8.6.25
Johnny Chend68e1192009-12-15 17:24:14 +0000318 let Inst{6-3} = 0b1110; // Rm = lr
Bill Wendling602890d2010-11-19 01:33:10 +0000319 let Inst{2-0} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +0000320 }
Bill Wendling602890d2010-11-19 01:33:10 +0000321
Evan Cheng9d945f72007-02-01 01:49:46 +0000322 // Alternative return instruction used by vararg functions.
Bill Wendling602890d2010-11-19 01:33:10 +0000323 def tBX_RET_vararg : TI<(outs), (ins tGPR:$Rm),
324 IIC_Br, "bx\t$Rm",
325 []>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000326 T1Special<{1,1,0,?}> {
327 // A6.2.3 & A8.6.25
Bill Wendling602890d2010-11-19 01:33:10 +0000328 bits<4> Rm;
329 let Inst{6-3} = Rm;
330 let Inst{2-0} = 0b000;
331 }
Evan Cheng9d945f72007-02-01 01:49:46 +0000332}
Evan Chenga8e29892007-01-19 07:51:42 +0000333
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000334// Indirect branches
335let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Bill Wendling534a5e42010-12-03 01:55:47 +0000336 def tBRIND : TI<(outs), (ins GPR:$Rm),
337 IIC_Br,
338 "mov\tpc, $Rm",
Bill Wendling602890d2010-11-19 01:33:10 +0000339 [(brind GPR:$Rm)]>,
Bill Wendling12280382010-11-19 23:14:32 +0000340 T1Special<{1,0,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000341 // A8.6.97
Bill Wendling602890d2010-11-19 01:33:10 +0000342 bits<4> Rm;
Bill Wendling849f2e32010-11-29 00:18:15 +0000343 let Inst{7} = 1; // <Rd> = Inst{7:2-0} = pc
Bill Wendling602890d2010-11-19 01:33:10 +0000344 let Inst{6-3} = Rm;
Bill Wendling12280382010-11-19 23:14:32 +0000345 let Inst{2-0} = 0b111;
Johnny Chend68e1192009-12-15 17:24:14 +0000346 }
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000347}
348
Evan Chenga8e29892007-01-19 07:51:42 +0000349// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000350let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
351 hasExtraDefRegAllocReq = 1 in
Bill Wendling602890d2010-11-19 01:33:10 +0000352def tPOP_RET : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000353 IIC_iPop_Br,
Bill Wendling602890d2010-11-19 01:33:10 +0000354 "pop${p}\t$regs", []>,
355 T1Misc<{1,1,0,?,?,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000356 // A8.6.121
Bill Wendling602890d2010-11-19 01:33:10 +0000357 bits<16> regs;
Bill Wendling849f2e32010-11-29 00:18:15 +0000358 let Inst{8} = regs{15}; // registers = P:'0000000':register_list
Bill Wendling602890d2010-11-19 01:33:10 +0000359 let Inst{7-0} = regs{7-0};
360}
Evan Chenga8e29892007-01-19 07:51:42 +0000361
Bill Wendling0480e282010-12-01 02:36:55 +0000362// All calls clobber the non-callee saved registers. SP is marked as a use to
363// prevent stack-pointer assignments that appear immediately before calls from
364// potentially appearing dead.
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000365let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000366 // On non-Darwin platforms R9 is callee-saved.
Evan Cheng756da122009-07-22 06:46:53 +0000367 Defs = [R0, R1, R2, R3, R12, LR,
368 D0, D1, D2, D3, D4, D5, D6, D7,
369 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000370 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
371 Uses = [SP] in {
Evan Chengb6207242009-08-01 00:16:10 +0000372 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000373 def tBL : TIx2<0b11110, 0b11, 1,
Jim Grosbach662a8162010-12-06 23:57:07 +0000374 (outs), (ins t_bltarget:$func, variable_ops), IIC_Br,
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000375 "bl\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000376 [(ARMtcall tglobaladdr:$func)]>,
Bill Wendling534a5e42010-12-03 01:55:47 +0000377 Requires<[IsThumb, IsNotDarwin]> {
Jim Grosbach662a8162010-12-06 23:57:07 +0000378 bits<21> func;
379 let Inst{25-16} = func{20-11};
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000380 let Inst{13} = 1;
381 let Inst{11} = 1;
Jim Grosbach662a8162010-12-06 23:57:07 +0000382 let Inst{10-0} = func{10-0};
Bill Wendling534a5e42010-12-03 01:55:47 +0000383 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000384
Evan Chengb6207242009-08-01 00:16:10 +0000385 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000386 def tBLXi : TIx2<0b11110, 0b11, 0,
Jim Grosbach662a8162010-12-06 23:57:07 +0000387 (outs), (ins t_bltarget:$func, variable_ops), IIC_Br,
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000388 "blx\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000389 [(ARMcall tglobaladdr:$func)]>,
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000390 Requires<[IsThumb, HasV5T, IsNotDarwin]> {
Jim Grosbach662a8162010-12-06 23:57:07 +0000391 bits<21> func;
392 let Inst{25-16} = func{20-11};
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000393 let Inst{13} = 1;
394 let Inst{11} = 1;
Jim Grosbach662a8162010-12-06 23:57:07 +0000395 let Inst{10-1} = func{10-1};
396 let Inst{0} = 0; // func{0} is assumed zero
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000397 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000398
Evan Chengb6207242009-08-01 00:16:10 +0000399 // Also used for Thumb2
Jim Grosbach64171712010-02-16 21:07:46 +0000400 def tBLXr : TI<(outs), (ins GPR:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000401 "blx\t$func",
Evan Chengb6207242009-08-01 00:16:10 +0000402 [(ARMtcall GPR:$func)]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000403 Requires<[IsThumb, HasV5T, IsNotDarwin]>,
404 T1Special<{1,1,1,?}>; // A6.2.3 & A8.6.24;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000405
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000406 // ARMv4T
Jim Grosbachd2535452010-12-03 18:37:17 +0000407 // FIXME: Should be a pseudo.
Chris Lattner4d1189f2010-11-01 00:46:16 +0000408 let isCodeGenOnly = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +0000409 def tBX : TIx2<{?,?,?,?,?}, {?,?}, ?,
Jim Grosbach64171712010-02-16 21:07:46 +0000410 (outs), (ins tGPR:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000411 "mov\tlr, pc\n\tbx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000412 [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000413 Requires<[IsThumb, IsThumb1Only, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000414}
415
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000416let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000417 // On Darwin R9 is call-clobbered.
418 // R7 is marked as a use to prevent frame-pointer assignments from being
419 // moved above / below calls.
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000420 Defs = [R0, R1, R2, R3, R9, R12, LR,
421 D0, D1, D2, D3, D4, D5, D6, D7,
422 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000423 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
424 Uses = [R7, SP] in {
Evan Chengb6207242009-08-01 00:16:10 +0000425 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000426 def tBLr9 : TIx2<0b11110, 0b11, 1,
Jim Grosbach662a8162010-12-06 23:57:07 +0000427 (outs), (ins pred:$p, t_bltarget:$func, variable_ops),
428 IIC_Br, "bl${p}\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000429 [(ARMtcall tglobaladdr:$func)]>,
Bill Wendling534a5e42010-12-03 01:55:47 +0000430 Requires<[IsThumb, IsDarwin]> {
Jim Grosbach662a8162010-12-06 23:57:07 +0000431 bits<21> func;
432 let Inst{25-16} = func{20-11};
433 let Inst{13} = 1;
434 let Inst{11} = 1;
435 let Inst{10-0} = func{10-0};
Bill Wendling534a5e42010-12-03 01:55:47 +0000436 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000437
Evan Chengb6207242009-08-01 00:16:10 +0000438 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000439 def tBLXi_r9 : TIx2<0b11110, 0b11, 0,
Jim Grosbach662a8162010-12-06 23:57:07 +0000440 (outs), (ins pred:$p, t_bltarget:$func, variable_ops),
441 IIC_Br, "blx${p}\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000442 [(ARMcall tglobaladdr:$func)]>,
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000443 Requires<[IsThumb, HasV5T, IsDarwin]> {
Jim Grosbach662a8162010-12-06 23:57:07 +0000444 bits<21> func;
445 let Inst{25-16} = func{20-11};
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000446 let Inst{13} = 1;
447 let Inst{11} = 1;
Jim Grosbach662a8162010-12-06 23:57:07 +0000448 let Inst{10-1} = func{10-1};
449 let Inst{0} = 0; // func{0} is assumed zero
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000450 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000451
Evan Chengb6207242009-08-01 00:16:10 +0000452 // Also used for Thumb2
Bill Wendling849f2e32010-11-29 00:18:15 +0000453 def tBLXr_r9 : TI<(outs), (ins pred:$p, GPR:$func, variable_ops), IIC_Br,
454 "blx${p}\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000455 [(ARMtcall GPR:$func)]>,
456 Requires<[IsThumb, HasV5T, IsDarwin]>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000457 T1Special<{1,1,1,?}> {
458 // A6.2.3 & A8.6.24
459 bits<4> func;
460 let Inst{6-3} = func;
461 let Inst{2-0} = 0b000;
462 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000463
464 // ARMv4T
Chris Lattner4d1189f2010-11-01 00:46:16 +0000465 let isCodeGenOnly = 1 in
Jim Grosbachd2535452010-12-03 18:37:17 +0000466 // FIXME: Should be a pseudo.
Johnny Chend68e1192009-12-15 17:24:14 +0000467 def tBXr9 : TIx2<{?,?,?,?,?}, {?,?}, ?,
Jim Grosbach64171712010-02-16 21:07:46 +0000468 (outs), (ins tGPR:$func, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000469 "mov\tlr, pc\n\tbx\t$func",
470 [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000471 Requires<[IsThumb, IsThumb1Only, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000472}
473
Bill Wendling0480e282010-12-01 02:36:55 +0000474let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
475 let isPredicable = 1 in
476 def tB : T1I<(outs), (ins brtarget:$target), IIC_Br,
477 "b\t$target", [(br bb:$target)]>,
478 T1Encoding<{1,1,1,0,0,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000479
Evan Cheng225dfe92007-01-30 01:13:37 +0000480 // Far jump
Evan Cheng53c67c02009-08-07 05:45:07 +0000481 let Defs = [LR] in
Jim Grosbach64171712010-02-16 21:07:46 +0000482 def tBfar : TIx2<0b11110, 0b11, 1, (outs), (ins brtarget:$target), IIC_Br,
Jim Grosbach78890f42010-10-01 23:21:38 +0000483 "bl\t$target",[]>;
Evan Cheng225dfe92007-01-30 01:13:37 +0000484
Jim Grosbachf1aa47d2010-11-29 19:32:47 +0000485 def tBR_JTr : tPseudoInst<(outs),
486 (ins tGPR:$target, i32imm:$jt, i32imm:$id),
487 Size2Bytes, IIC_Br,
488 [(ARMbrjt tGPR:$target, tjumptable:$jt, imm:$id)]> {
489 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Johnny Chenbbc71b22009-12-16 02:32:54 +0000490 }
Evan Chengd85ac4d2007-01-27 02:29:45 +0000491}
492
Evan Chengc85e8322007-07-05 07:13:32 +0000493// FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000494// a two-value operand where a dag node expects two operands. :(
Evan Chengffbacca2007-07-21 00:34:19 +0000495let isBranch = 1, isTerminator = 1 in
Jim Grosbachceab5012010-12-04 00:20:40 +0000496 def tBcc : T1I<(outs), (ins brtarget:$target, pred:$p), IIC_Br,
497 "b${p}\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +0000498 [/*(ARMbrcond bb:$target, imm:$cc)*/]>,
Jim Grosbachceab5012010-12-04 00:20:40 +0000499 T1Encoding<{1,1,0,1,?,?}> {
500 bits<4> p;
501 let Inst{11-8} = p;
502}
Evan Chenga8e29892007-01-19 07:51:42 +0000503
Evan Chengde17fb62009-10-31 23:46:45 +0000504// Compare and branch on zero / non-zero
505let isBranch = 1, isTerminator = 1 in {
Bill Wendling12280382010-11-19 23:14:32 +0000506 def tCBZ : T1I<(outs), (ins tGPR:$Rn, brtarget:$target), IIC_Br,
507 "cbz\t$Rn, $target", []>,
508 T1Misc<{0,0,?,1,?,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000509 // A8.6.27
Bill Wendling12280382010-11-19 23:14:32 +0000510 bits<6> target;
511 bits<3> Rn;
512 let Inst{9} = target{5};
513 let Inst{7-3} = target{4-0};
514 let Inst{2-0} = Rn;
515 }
Evan Chengde17fb62009-10-31 23:46:45 +0000516
517 def tCBNZ : T1I<(outs), (ins tGPR:$cmp, brtarget:$target), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000518 "cbnz\t$cmp, $target", []>,
Bill Wendling12280382010-11-19 23:14:32 +0000519 T1Misc<{1,0,?,1,?,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000520 // A8.6.27
Bill Wendling12280382010-11-19 23:14:32 +0000521 bits<6> target;
522 bits<3> Rn;
523 let Inst{9} = target{5};
524 let Inst{7-3} = target{4-0};
525 let Inst{2-0} = Rn;
526 }
Evan Chengde17fb62009-10-31 23:46:45 +0000527}
528
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000529// A8.6.218 Supervisor Call (Software Interrupt) -- for disassembly only
530// A8.6.16 B: Encoding T1
531// If Inst{11-8} == 0b1111 then SEE SVC
Evan Cheng1e0eab12010-11-29 22:43:27 +0000532let isCall = 1, Uses = [SP] in
Bill Wendling6179c312010-11-20 00:53:35 +0000533def tSVC : T1pI<(outs), (ins i32imm:$imm), IIC_Br,
534 "svc", "\t$imm", []>, Encoding16 {
535 bits<8> imm;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000536 let Inst{15-12} = 0b1101;
Bill Wendling6179c312010-11-20 00:53:35 +0000537 let Inst{11-8} = 0b1111;
538 let Inst{7-0} = imm;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000539}
540
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000541// The assembler uses 0xDEFE for a trap instruction.
Evan Chengfb3611d2010-05-11 07:26:32 +0000542let isBarrier = 1, isTerminator = 1 in
Anton Korobeynikov418d1d92010-05-15 17:19:20 +0000543def tTRAP : TI<(outs), (ins), IIC_Br,
Jim Grosbach2e6ae132010-09-23 18:05:37 +0000544 "trap", [(trap)]>, Encoding16 {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000545 let Inst = 0xdefe;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000546}
547
Evan Chenga8e29892007-01-19 07:51:42 +0000548//===----------------------------------------------------------------------===//
549// Load Store Instructions.
550//
551
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000552let canFoldAsLoad = 1, isReMaterializable = 1 in
Bill Wendling1fd374e2010-11-30 22:57:21 +0000553def tLDR : // A8.6.60
Bill Wendling40062fb2010-12-01 01:38:08 +0000554 T1pILdStEncode<0b100, (outs tGPR:$Rt), (ins t_addrmode_s4:$addr),
555 AddrModeT1_4, IIC_iLoad_r,
556 "ldr", "\t$Rt, $addr",
557 [(set tGPR:$Rt, (load t_addrmode_s4:$addr))]>;
Bill Wendling6179c312010-11-20 00:53:35 +0000558
Bill Wendling1fd374e2010-11-30 22:57:21 +0000559def tLDRi: // A8.6.57
Bill Wendling40062fb2010-12-01 01:38:08 +0000560 T1pILdStEncodeImm<0b0110, 1, (outs tGPR:$Rt), (ins t_addrmode_s4:$addr),
561 AddrModeT1_4, IIC_iLoad_r,
562 "ldr", "\t$Rt, $addr",
563 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000564
Bill Wendling1fd374e2010-11-30 22:57:21 +0000565def tLDRB : // A8.6.64
Bill Wendling40062fb2010-12-01 01:38:08 +0000566 T1pILdStEncode<0b110, (outs tGPR:$Rt), (ins t_addrmode_s1:$addr),
567 AddrModeT1_1, IIC_iLoad_bh_r,
568 "ldrb", "\t$Rt, $addr",
569 [(set tGPR:$Rt, (zextloadi8 t_addrmode_s1:$addr))]>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000570
571def tLDRBi : // A8.6.61
Bill Wendlingfb62d552010-12-03 23:44:24 +0000572 T1pILdStEncodeImm<0b0111, 1, (outs tGPR:$Rt), (ins t_addrmode_s1:$addr),
Bill Wendling40062fb2010-12-01 01:38:08 +0000573 AddrModeT1_1, IIC_iLoad_bh_r,
Bill Wendlingfb62d552010-12-03 23:44:24 +0000574 "ldrb", "\t$Rt, $addr",
Bill Wendling40062fb2010-12-01 01:38:08 +0000575 []>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000576
Bill Wendling1fd374e2010-11-30 22:57:21 +0000577def tLDRH : // A8.6.76
Bill Wendling40062fb2010-12-01 01:38:08 +0000578 T1pILdStEncode<0b101, (outs tGPR:$dst), (ins t_addrmode_s2:$addr),
579 AddrModeT1_2, IIC_iLoad_bh_r,
580 "ldrh", "\t$dst, $addr",
581 [(set tGPR:$dst, (zextloadi16 t_addrmode_s2:$addr))]>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000582
583def tLDRHi: // A8.6.73
Bill Wendlingfb62d552010-12-03 23:44:24 +0000584 T1pILdStEncodeImm<0b1000, 1, (outs tGPR:$Rt), (ins t_addrmode_s2:$addr),
Bill Wendling40062fb2010-12-01 01:38:08 +0000585 AddrModeT1_2, IIC_iLoad_bh_r,
Bill Wendlingfb62d552010-12-03 23:44:24 +0000586 "ldrh", "\t$Rt, $addr",
Bill Wendling40062fb2010-12-01 01:38:08 +0000587 []>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000588
Evan Cheng2f297df2009-07-11 07:08:13 +0000589let AddedComplexity = 10 in
Bill Wendling1fd374e2010-11-30 22:57:21 +0000590def tLDRSB : // A8.6.80
Bill Wendling40062fb2010-12-01 01:38:08 +0000591 T1pILdStEncode<0b011, (outs tGPR:$dst), (ins t_addrmode_rr:$addr),
592 AddrModeT1_1, IIC_iLoad_bh_r,
593 "ldrsb", "\t$dst, $addr",
594 [(set tGPR:$dst, (sextloadi8 t_addrmode_rr:$addr))]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000595
Evan Cheng2f297df2009-07-11 07:08:13 +0000596let AddedComplexity = 10 in
Bill Wendling1fd374e2010-11-30 22:57:21 +0000597def tLDRSH : // A8.6.84
Bill Wendling40062fb2010-12-01 01:38:08 +0000598 T1pILdStEncode<0b111, (outs tGPR:$dst), (ins t_addrmode_rr:$addr),
599 AddrModeT1_2, IIC_iLoad_bh_r,
600 "ldrsh", "\t$dst, $addr",
601 [(set tGPR:$dst, (sextloadi16 t_addrmode_rr:$addr))]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000602
Dan Gohman15511cf2008-12-03 18:15:48 +0000603let canFoldAsLoad = 1 in
Jim Grosbachd967cd02010-12-07 21:50:47 +0000604def tLDRspi : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_sp:$addr), IIC_iLoad_i,
605 "ldr", "\t$Rt, $addr",
606 [(set tGPR:$Rt, (load t_addrmode_sp:$addr))]>,
607 T1LdStSP<{1,?,?}> {
608 bits<3> Rt;
609 bits<8> addr;
610 let Inst{10-8} = Rt;
611 let Inst{7-0} = addr;
612}
Evan Cheng012f2d92007-01-24 08:53:17 +0000613
Evan Cheng8e59ea92007-02-07 00:06:56 +0000614// Special instruction for restore. It cannot clobber condition register
615// when it's expanded by eliminateCallFramePseudoInstr().
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000616let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1 in
Jim Grosbachd967cd02010-12-07 21:50:47 +0000617// FIXME: Pseudo for tLDRspi
Evan Cheng0e55fd62010-09-30 01:08:25 +0000618def tRestore : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoad_i,
Johnny Chend68e1192009-12-15 17:24:14 +0000619 "ldr", "\t$dst, $addr", []>,
620 T1LdStSP<{1,?,?}>;
Evan Cheng8e59ea92007-02-07 00:06:56 +0000621
Evan Cheng012f2d92007-01-24 08:53:17 +0000622// Load tconstpool
Evan Cheng7883fa92009-11-04 00:00:39 +0000623// FIXME: Use ldr.n to work around a Darwin assembler bug.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000624let canFoldAsLoad = 1, isReMaterializable = 1 in
Bill Wendling3f8c1102010-11-30 23:54:45 +0000625def tLDRpci : T1pIs<(outs tGPR:$Rt), (ins i32imm:$addr), IIC_iLoad_i,
626 "ldr", ".n\t$Rt, $addr",
627 [(set tGPR:$Rt, (load (ARMWrapper tconstpool:$addr)))]>,
628 T1Encoding<{0,1,0,0,1,?}> {
629 // A6.2 & A8.6.59
630 bits<3> Rt;
631 let Inst{10-8} = Rt;
632 // FIXME: Finish for the addr.
633}
Evan Chengfa775d02007-03-19 07:20:03 +0000634
635// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000636let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
637 isReMaterializable = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +0000638def tLDRcp : T1pIs<(outs tGPR:$dst), (ins i32imm:$addr), IIC_iLoad_i,
Johnny Chend68e1192009-12-15 17:24:14 +0000639 "ldr", "\t$dst, $addr", []>,
640 T1LdStSP<{1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000641
Bill Wendling1fd374e2010-11-30 22:57:21 +0000642def tSTR : // A8.6.194
Bill Wendling40062fb2010-12-01 01:38:08 +0000643 T1pILdStEncode<0b000, (outs), (ins tGPR:$src, t_addrmode_s4:$addr),
644 AddrModeT1_4, IIC_iStore_r,
645 "str", "\t$src, $addr",
646 [(store tGPR:$src, t_addrmode_s4:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000647
Bill Wendling1fd374e2010-11-30 22:57:21 +0000648def tSTRi : // A8.6.192
Bill Wendlingfb62d552010-12-03 23:44:24 +0000649 T1pILdStEncodeImm<0b0110, 0, (outs), (ins tGPR:$Rt, t_addrmode_s4:$addr),
Bill Wendling40062fb2010-12-01 01:38:08 +0000650 AddrModeT1_4, IIC_iStore_r,
Bill Wendlingfb62d552010-12-03 23:44:24 +0000651 "str", "\t$Rt, $addr",
Bill Wendling40062fb2010-12-01 01:38:08 +0000652 []>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000653
Bill Wendling1fd374e2010-11-30 22:57:21 +0000654def tSTRB : // A8.6.197
Bill Wendling40062fb2010-12-01 01:38:08 +0000655 T1pILdStEncode<0b010, (outs), (ins tGPR:$src, t_addrmode_s1:$addr),
656 AddrModeT1_1, IIC_iStore_bh_r,
657 "strb", "\t$src, $addr",
658 [(truncstorei8 tGPR:$src, t_addrmode_s1:$addr)]>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000659
660def tSTRBi : // A8.6.195
Bill Wendlingfb62d552010-12-03 23:44:24 +0000661 T1pILdStEncodeImm<0b0111, 0, (outs), (ins tGPR:$Rt, t_addrmode_s1:$addr),
Bill Wendling40062fb2010-12-01 01:38:08 +0000662 AddrModeT1_1, IIC_iStore_bh_r,
Bill Wendlingfb62d552010-12-03 23:44:24 +0000663 "strb", "\t$Rt, $addr",
Bill Wendling40062fb2010-12-01 01:38:08 +0000664 []>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000665
666def tSTRH : // A8.6.207
Bill Wendling40062fb2010-12-01 01:38:08 +0000667 T1pILdStEncode<0b001, (outs), (ins tGPR:$src, t_addrmode_s2:$addr),
668 AddrModeT1_2, IIC_iStore_bh_r,
669 "strh", "\t$src, $addr",
670 [(truncstorei16 tGPR:$src, t_addrmode_s2:$addr)]>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000671
672def tSTRHi : // A8.6.205
Bill Wendlingfb62d552010-12-03 23:44:24 +0000673 T1pILdStEncodeImm<0b1000, 0, (outs), (ins tGPR:$Rt, t_addrmode_s2:$addr),
Bill Wendling40062fb2010-12-01 01:38:08 +0000674 AddrModeT1_2, IIC_iStore_bh_r,
Bill Wendlingfb62d552010-12-03 23:44:24 +0000675 "strh", "\t$Rt, $addr",
Bill Wendling40062fb2010-12-01 01:38:08 +0000676 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000677
Jim Grosbachd967cd02010-12-07 21:50:47 +0000678def tSTRspi : T1pIs<(outs), (ins tGPR:$Rt, t_addrmode_sp:$addr), IIC_iStore_i,
679 "str", "\t$Rt, $addr",
680 [(store tGPR:$Rt, t_addrmode_sp:$addr)]>,
681 T1LdStSP<{0,?,?}> {
682 bits<3> Rt;
683 bits<8> addr;
684 let Inst{10-8} = Rt;
685 let Inst{7-0} = addr;
686}
Evan Cheng8e59ea92007-02-07 00:06:56 +0000687
Bill Wendling3f8c1102010-11-30 23:54:45 +0000688let mayStore = 1, neverHasSideEffects = 1 in
689// Special instruction for spill. It cannot clobber condition register when it's
690// expanded by eliminateCallFramePseudoInstr().
Jim Grosbachd967cd02010-12-07 21:50:47 +0000691// FIXME: Pseudo for tSTRspi
Evan Cheng0e55fd62010-09-30 01:08:25 +0000692def tSpill : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStore_i,
Johnny Chend68e1192009-12-15 17:24:14 +0000693 "str", "\t$src, $addr", []>,
694 T1LdStSP<{0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000695
696//===----------------------------------------------------------------------===//
697// Load / store multiple Instructions.
698//
699
Bill Wendling6c470b82010-11-13 09:09:38 +0000700multiclass thumb_ldst_mult<string asm, InstrItinClass itin,
701 InstrItinClass itin_upd, bits<6> T1Enc,
702 bit L_bit> {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000703 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +0000704 T1I<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +0000705 itin, !strconcat(asm, "ia${p}\t$Rn, $regs"), []>,
Bill Wendling6179c312010-11-20 00:53:35 +0000706 T1Encoding<T1Enc> {
707 bits<3> Rn;
708 bits<8> regs;
709 let Inst{10-8} = Rn;
710 let Inst{7-0} = regs;
711 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000712 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +0000713 T1It<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +0000714 itin_upd, !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []>,
Bill Wendling6179c312010-11-20 00:53:35 +0000715 T1Encoding<T1Enc> {
716 bits<3> Rn;
717 bits<8> regs;
718 let Inst{10-8} = Rn;
719 let Inst{7-0} = regs;
720 }
Bill Wendling6c470b82010-11-13 09:09:38 +0000721}
722
Bill Wendling73fe34a2010-11-16 01:16:36 +0000723// These require base address to be written back or one of the loaded regs.
Bill Wendlingddc918b2010-11-13 10:57:02 +0000724let neverHasSideEffects = 1 in {
725
726let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
727defm tLDM : thumb_ldst_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu,
728 {1,1,0,0,1,?}, 1>;
729
730let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
731defm tSTM : thumb_ldst_mult<"stm", IIC_iStore_m, IIC_iStore_mu,
732 {1,1,0,0,0,?}, 0>;
733
734} // neverHasSideEffects
Evan Cheng4b322e52009-08-11 21:11:32 +0000735
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000736let mayLoad = 1, Uses = [SP], Defs = [SP], hasExtraDefRegAllocReq = 1 in
Bill Wendling602890d2010-11-19 01:33:10 +0000737def tPOP : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000738 IIC_iPop,
Bill Wendling602890d2010-11-19 01:33:10 +0000739 "pop${p}\t$regs", []>,
740 T1Misc<{1,1,0,?,?,?,?}> {
741 bits<16> regs;
Bill Wendling602890d2010-11-19 01:33:10 +0000742 let Inst{8} = regs{15};
743 let Inst{7-0} = regs{7-0};
744}
Evan Cheng4b322e52009-08-11 21:11:32 +0000745
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000746let mayStore = 1, Uses = [SP], Defs = [SP], hasExtraSrcRegAllocReq = 1 in
Bill Wendling6179c312010-11-20 00:53:35 +0000747def tPUSH : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000748 IIC_iStore_m,
Bill Wendling6179c312010-11-20 00:53:35 +0000749 "push${p}\t$regs", []>,
750 T1Misc<{0,1,0,?,?,?,?}> {
751 bits<16> regs;
752 let Inst{8} = regs{14};
753 let Inst{7-0} = regs{7-0};
754}
Evan Chenga8e29892007-01-19 07:51:42 +0000755
756//===----------------------------------------------------------------------===//
757// Arithmetic Instructions.
758//
759
Bill Wendling1d045ee2010-12-01 02:28:08 +0000760// Helper classes for encoding T1pI patterns:
761class T1pIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
762 string opc, string asm, list<dag> pattern>
763 : T1pI<oops, iops, itin, opc, asm, pattern>,
764 T1DataProcessing<opA> {
765 bits<3> Rm;
766 bits<3> Rn;
767 let Inst{5-3} = Rm;
768 let Inst{2-0} = Rn;
769}
770class T1pIMiscEncode<bits<7> opA, dag oops, dag iops, InstrItinClass itin,
771 string opc, string asm, list<dag> pattern>
772 : T1pI<oops, iops, itin, opc, asm, pattern>,
773 T1Misc<opA> {
774 bits<3> Rm;
775 bits<3> Rd;
776 let Inst{5-3} = Rm;
777 let Inst{2-0} = Rd;
778}
779
Bill Wendling76f4e102010-12-01 01:20:15 +0000780// Helper classes for encoding T1sI patterns:
781class T1sIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
782 string opc, string asm, list<dag> pattern>
783 : T1sI<oops, iops, itin, opc, asm, pattern>,
784 T1DataProcessing<opA> {
785 bits<3> Rd;
786 bits<3> Rn;
787 let Inst{5-3} = Rn;
788 let Inst{2-0} = Rd;
789}
790class T1sIGenEncode<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
791 string opc, string asm, list<dag> pattern>
792 : T1sI<oops, iops, itin, opc, asm, pattern>,
793 T1General<opA> {
794 bits<3> Rm;
795 bits<3> Rn;
796 bits<3> Rd;
797 let Inst{8-6} = Rm;
798 let Inst{5-3} = Rn;
799 let Inst{2-0} = Rd;
800}
801class T1sIGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
802 string opc, string asm, list<dag> pattern>
803 : T1sI<oops, iops, itin, opc, asm, pattern>,
804 T1General<opA> {
805 bits<3> Rd;
806 bits<3> Rm;
807 let Inst{5-3} = Rm;
808 let Inst{2-0} = Rd;
809}
810
811// Helper classes for encoding T1sIt patterns:
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000812class T1sItDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
813 string opc, string asm, list<dag> pattern>
814 : T1sIt<oops, iops, itin, opc, asm, pattern>,
815 T1DataProcessing<opA> {
Bill Wendling3f8c1102010-11-30 23:54:45 +0000816 bits<3> Rdn;
817 bits<3> Rm;
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000818 let Inst{5-3} = Rm;
819 let Inst{2-0} = Rdn;
Bill Wendling95a6d172010-11-20 01:00:29 +0000820}
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000821class T1sItGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
822 string opc, string asm, list<dag> pattern>
823 : T1sIt<oops, iops, itin, opc, asm, pattern>,
824 T1General<opA> {
825 bits<3> Rdn;
826 bits<8> imm8;
827 let Inst{10-8} = Rdn;
828 let Inst{7-0} = imm8;
829}
830
831// Add with carry register
832let isCommutable = 1, Uses = [CPSR] in
833def tADC : // A8.6.2
834 T1sItDPEncode<0b0101, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), IIC_iALUr,
835 "adc", "\t$Rdn, $Rm",
836 [(set tGPR:$Rdn, (adde tGPR:$Rn, tGPR:$Rm))]>;
Evan Cheng53d7dba2007-01-27 00:07:15 +0000837
David Goodwinc9ee1182009-06-25 22:49:55 +0000838// Add immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000839def tADDi3 : // A8.6.4 T1
840 T1sIGenEncodeImm<0b01110, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm3), IIC_iALUi,
841 "add", "\t$Rd, $Rm, $imm3",
842 [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7:$imm3))]> {
Bill Wendling95a6d172010-11-20 01:00:29 +0000843 bits<3> imm3;
844 let Inst{8-6} = imm3;
Bill Wendling95a6d172010-11-20 01:00:29 +0000845}
Evan Chenga8e29892007-01-19 07:51:42 +0000846
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000847def tADDi8 : // A8.6.4 T2
848 T1sItGenEncodeImm<{1,1,0,?,?}, (outs tGPR:$Rdn), (ins tGPR:$Rn, i32imm:$imm8),
849 IIC_iALUi,
850 "add", "\t$Rdn, $imm8",
851 [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255:$imm8))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000852
David Goodwinc9ee1182009-06-25 22:49:55 +0000853// Add register
Evan Cheng446c4282009-07-11 06:43:01 +0000854let isCommutable = 1 in
Bill Wendling76f4e102010-12-01 01:20:15 +0000855def tADDrr : // A8.6.6 T1
856 T1sIGenEncode<0b01100, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm),
857 IIC_iALUr,
858 "add", "\t$Rd, $Rn, $Rm",
859 [(set tGPR:$Rd, (add tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000860
Evan Chengcd799b92009-06-12 20:46:18 +0000861let neverHasSideEffects = 1 in
Bill Wendling0b424dc2010-12-01 01:32:02 +0000862def tADDhirr : T1pIt<(outs GPR:$Rdn), (ins GPR:$Rn, GPR:$Rm), IIC_iALUr,
863 "add", "\t$Rdn, $Rm", []>,
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000864 T1Special<{0,0,?,?}> {
865 // A8.6.6 T2
Bill Wendling0b424dc2010-12-01 01:32:02 +0000866 bits<4> Rdn;
867 bits<4> Rm;
868 let Inst{7} = Rdn{3};
869 let Inst{6-3} = Rm;
870 let Inst{2-0} = Rdn{2-0};
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000871}
Evan Chenga8e29892007-01-19 07:51:42 +0000872
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000873// AND register
Evan Cheng446c4282009-07-11 06:43:01 +0000874let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000875def tAND : // A8.6.12
876 T1sItDPEncode<0b0000, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
877 IIC_iBITr,
878 "and", "\t$Rdn, $Rm",
879 [(set tGPR:$Rdn, (and tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000880
David Goodwinc9ee1182009-06-25 22:49:55 +0000881// ASR immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000882def tASRri : // A8.6.14
883 T1sIGenEncodeImm<{0,1,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5),
884 IIC_iMOVsi,
885 "asr", "\t$Rd, $Rm, $imm5",
886 [(set tGPR:$Rd, (sra tGPR:$Rm, (i32 imm:$imm5)))]> {
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000887 bits<5> imm5;
888 let Inst{10-6} = imm5;
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000889}
Evan Chenga8e29892007-01-19 07:51:42 +0000890
David Goodwinc9ee1182009-06-25 22:49:55 +0000891// ASR register
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000892def tASRrr : // A8.6.15
893 T1sItDPEncode<0b0100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
894 IIC_iMOVsr,
895 "asr", "\t$Rdn, $Rm",
896 [(set tGPR:$Rdn, (sra tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000897
David Goodwinc9ee1182009-06-25 22:49:55 +0000898// BIC register
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000899def tBIC : // A8.6.20
900 T1sItDPEncode<0b1110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
901 IIC_iBITr,
902 "bic", "\t$Rdn, $Rm",
903 [(set tGPR:$Rdn, (and tGPR:$Rn, (not tGPR:$Rm)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000904
David Goodwinc9ee1182009-06-25 22:49:55 +0000905// CMN register
Gabor Greiff7d10f52010-09-14 22:00:50 +0000906let isCompare = 1, Defs = [CPSR] in {
Jim Grosbachd5d2bae2010-01-22 00:08:13 +0000907//FIXME: Disable CMN, as CCodes are backwards from compare expectations
908// Compare-to-zero still works out, just not the relationals
Bill Wendling0480e282010-12-01 02:36:55 +0000909//def tCMN : // A8.6.33
910// T1pIDPEncode<0b1011, (outs), (ins tGPR:$lhs, tGPR:$rhs),
911// IIC_iCMPr,
912// "cmn", "\t$lhs, $rhs",
913// [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>;
Bill Wendling1d045ee2010-12-01 02:28:08 +0000914
915def tCMNz : // A8.6.33
916 T1pIDPEncode<0b1011, (outs), (ins tGPR:$Rn, tGPR:$Rm),
917 IIC_iCMPr,
918 "cmn", "\t$Rn, $Rm",
919 [(ARMcmpZ tGPR:$Rn, (ineg tGPR:$Rm))]>;
920
921} // isCompare = 1, Defs = [CPSR]
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000922
David Goodwinc9ee1182009-06-25 22:49:55 +0000923// CMP immediate
Gabor Greiff7d10f52010-09-14 22:00:50 +0000924let isCompare = 1, Defs = [CPSR] in {
Bill Wendling5cc88a22010-11-20 22:52:33 +0000925def tCMPi8 : T1pI<(outs), (ins tGPR:$Rn, i32imm:$imm8), IIC_iCMPi,
926 "cmp", "\t$Rn, $imm8",
927 [(ARMcmp tGPR:$Rn, imm0_255:$imm8)]>,
928 T1General<{1,0,1,?,?}> {
929 // A8.6.35
930 bits<3> Rn;
931 bits<8> imm8;
932 let Inst{10-8} = Rn;
933 let Inst{7-0} = imm8;
934}
935
David Goodwinc9ee1182009-06-25 22:49:55 +0000936// CMP register
Bill Wendling1d045ee2010-12-01 02:28:08 +0000937def tCMPr : // A8.6.36 T1
938 T1pIDPEncode<0b1010, (outs), (ins tGPR:$Rn, tGPR:$Rm),
939 IIC_iCMPr,
940 "cmp", "\t$Rn, $Rm",
941 [(ARMcmp tGPR:$Rn, tGPR:$Rm)]>;
942
Bill Wendling849f2e32010-11-29 00:18:15 +0000943def tCMPhir : T1pI<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_iCMPr,
944 "cmp", "\t$Rn, $Rm", []>,
945 T1Special<{0,1,?,?}> {
946 // A8.6.36 T2
947 bits<4> Rm;
948 bits<4> Rn;
949 let Inst{7} = Rn{3};
950 let Inst{6-3} = Rm;
951 let Inst{2-0} = Rn{2-0};
952}
Bill Wendling5cc88a22010-11-20 22:52:33 +0000953} // isCompare = 1, Defs = [CPSR]
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000954
Evan Chenga8e29892007-01-19 07:51:42 +0000955
David Goodwinc9ee1182009-06-25 22:49:55 +0000956// XOR register
Evan Cheng446c4282009-07-11 06:43:01 +0000957let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000958def tEOR : // A8.6.45
959 T1sItDPEncode<0b0001, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
960 IIC_iBITr,
961 "eor", "\t$Rdn, $Rm",
962 [(set tGPR:$Rdn, (xor tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000963
David Goodwinc9ee1182009-06-25 22:49:55 +0000964// LSL immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000965def tLSLri : // A8.6.88
966 T1sIGenEncodeImm<{0,0,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5),
967 IIC_iMOVsi,
968 "lsl", "\t$Rd, $Rm, $imm5",
969 [(set tGPR:$Rd, (shl tGPR:$Rm, (i32 imm:$imm5)))]> {
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000970 bits<5> imm5;
971 let Inst{10-6} = imm5;
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000972}
Evan Chenga8e29892007-01-19 07:51:42 +0000973
David Goodwinc9ee1182009-06-25 22:49:55 +0000974// LSL register
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000975def tLSLrr : // A8.6.89
976 T1sItDPEncode<0b0010, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
977 IIC_iMOVsr,
978 "lsl", "\t$Rdn, $Rm",
979 [(set tGPR:$Rdn, (shl tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000980
David Goodwinc9ee1182009-06-25 22:49:55 +0000981// LSR immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000982def tLSRri : // A8.6.90
983 T1sIGenEncodeImm<{0,0,1,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5),
984 IIC_iMOVsi,
985 "lsr", "\t$Rd, $Rm, $imm5",
986 [(set tGPR:$Rd, (srl tGPR:$Rm, (i32 imm:$imm5)))]> {
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000987 bits<5> imm5;
988 let Inst{10-6} = imm5;
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000989}
Evan Chenga8e29892007-01-19 07:51:42 +0000990
David Goodwinc9ee1182009-06-25 22:49:55 +0000991// LSR register
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000992def tLSRrr : // A8.6.91
993 T1sItDPEncode<0b0011, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
994 IIC_iMOVsr,
995 "lsr", "\t$Rdn, $Rm",
996 [(set tGPR:$Rdn, (srl tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000997
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000998// Move register
Evan Chengc4af4632010-11-17 20:13:28 +0000999let isMoveImm = 1 in
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001000def tMOVi8 : T1sI<(outs tGPR:$Rd), (ins i32imm:$imm8), IIC_iMOVi,
1001 "mov", "\t$Rd, $imm8",
1002 [(set tGPR:$Rd, imm0_255:$imm8)]>,
1003 T1General<{1,0,0,?,?}> {
1004 // A8.6.96
1005 bits<3> Rd;
1006 bits<8> imm8;
1007 let Inst{10-8} = Rd;
1008 let Inst{7-0} = imm8;
1009}
Evan Chenga8e29892007-01-19 07:51:42 +00001010
1011// TODO: A7-73: MOV(2) - mov setting flag.
1012
Evan Chengcd799b92009-06-12 20:46:18 +00001013let neverHasSideEffects = 1 in {
Evan Cheng446c4282009-07-11 06:43:01 +00001014// FIXME: Make this predicable.
Bill Wendling534a5e42010-12-03 01:55:47 +00001015def tMOVr : T1I<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iMOVr,
1016 "mov\t$Rd, $Rm", []>,
1017 T1Special<0b1000> {
1018 // A8.6.97
1019 bits<4> Rd;
1020 bits<4> Rm;
Bill Wendling278b6e82010-12-03 02:02:58 +00001021 // Bits {7-6} are encoded by the T1Special value.
1022 let Inst{5-3} = Rm{2-0};
Bill Wendling534a5e42010-12-03 01:55:47 +00001023 let Inst{2-0} = Rd{2-0};
1024}
Evan Cheng446c4282009-07-11 06:43:01 +00001025let Defs = [CPSR] in
Bill Wendling534a5e42010-12-03 01:55:47 +00001026def tMOVSr : T1I<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iMOVr,
1027 "movs\t$Rd, $Rm", []>, Encoding16 {
1028 // A8.6.97
1029 bits<3> Rd;
1030 bits<3> Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00001031 let Inst{15-6} = 0b0000000000;
Bill Wendling534a5e42010-12-03 01:55:47 +00001032 let Inst{5-3} = Rm;
1033 let Inst{2-0} = Rd;
Johnny Chend68e1192009-12-15 17:24:14 +00001034}
Evan Cheng446c4282009-07-11 06:43:01 +00001035
1036// FIXME: Make these predicable.
Bill Wendling534a5e42010-12-03 01:55:47 +00001037def tMOVgpr2tgpr : T1I<(outs tGPR:$Rd), (ins GPR:$Rm), IIC_iMOVr,
1038 "mov\t$Rd, $Rm", []>,
1039 T1Special<{1,0,0,?}> {
1040 // A8.6.97
1041 bits<4> Rd;
1042 bits<4> Rm;
Bill Wendling278b6e82010-12-03 02:02:58 +00001043 // Bit {7} is encoded by the T1Special value.
Bill Wendling534a5e42010-12-03 01:55:47 +00001044 let Inst{6-3} = Rm;
1045 let Inst{2-0} = Rd{2-0};
1046}
1047def tMOVtgpr2gpr : T1I<(outs GPR:$Rd), (ins tGPR:$Rm), IIC_iMOVr,
1048 "mov\t$Rd, $Rm", []>,
1049 T1Special<{1,0,?,0}> {
1050 // A8.6.97
1051 bits<4> Rd;
1052 bits<4> Rm;
Bill Wendling278b6e82010-12-03 02:02:58 +00001053 // Bit {6} is encoded by the T1Special value.
Bill Wendling534a5e42010-12-03 01:55:47 +00001054 let Inst{7} = Rd{3};
Bill Wendling278b6e82010-12-03 02:02:58 +00001055 let Inst{5-3} = Rm{2-0};
Bill Wendling534a5e42010-12-03 01:55:47 +00001056 let Inst{2-0} = Rd{2-0};
1057}
1058def tMOVgpr2gpr : T1I<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVr,
1059 "mov\t$Rd, $Rm", []>,
1060 T1Special<{1,0,?,?}> {
1061 // A8.6.97
1062 bits<4> Rd;
1063 bits<4> Rm;
1064 let Inst{7} = Rd{3};
1065 let Inst{6-3} = Rm;
1066 let Inst{2-0} = Rd{2-0};
1067}
Evan Chengcd799b92009-06-12 20:46:18 +00001068} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001069
Bill Wendling0480e282010-12-01 02:36:55 +00001070// Multiply register
Evan Cheng446c4282009-07-11 06:43:01 +00001071let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001072def tMUL : // A8.6.105 T1
1073 T1sItDPEncode<0b1101, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1074 IIC_iMUL32,
1075 "mul", "\t$Rdn, $Rm, $Rdn",
1076 [(set tGPR:$Rdn, (mul tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001077
Bill Wendling76f4e102010-12-01 01:20:15 +00001078// Move inverse register
1079def tMVN : // A8.6.107
1080 T1sIDPEncode<0b1111, (outs tGPR:$Rd), (ins tGPR:$Rn), IIC_iMVNr,
1081 "mvn", "\t$Rd, $Rn",
1082 [(set tGPR:$Rd, (not tGPR:$Rn))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001083
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001084// Bitwise or register
Evan Cheng446c4282009-07-11 06:43:01 +00001085let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001086def tORR : // A8.6.114
1087 T1sItDPEncode<0b1100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1088 IIC_iBITr,
1089 "orr", "\t$Rdn, $Rm",
1090 [(set tGPR:$Rdn, (or tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001091
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001092// Swaps
Bill Wendling1d045ee2010-12-01 02:28:08 +00001093def tREV : // A8.6.134
1094 T1pIMiscEncode<{1,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1095 IIC_iUNAr,
1096 "rev", "\t$Rd, $Rm",
1097 [(set tGPR:$Rd, (bswap tGPR:$Rm))]>,
1098 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001099
Bill Wendling1d045ee2010-12-01 02:28:08 +00001100def tREV16 : // A8.6.135
1101 T1pIMiscEncode<{1,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1102 IIC_iUNAr,
1103 "rev16", "\t$Rd, $Rm",
Bill Wendlingd19ac0c2010-11-29 00:42:50 +00001104 [(set tGPR:$Rd,
1105 (or (and (srl tGPR:$Rm, (i32 8)), 0xFF),
1106 (or (and (shl tGPR:$Rm, (i32 8)), 0xFF00),
1107 (or (and (srl tGPR:$Rm, (i32 8)), 0xFF0000),
1108 (and (shl tGPR:$Rm, (i32 8)), 0xFF000000)))))]>,
Bill Wendling1d045ee2010-12-01 02:28:08 +00001109 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001110
Bill Wendling1d045ee2010-12-01 02:28:08 +00001111def tREVSH : // A8.6.136
1112 T1pIMiscEncode<{1,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1113 IIC_iUNAr,
1114 "revsh", "\t$Rd, $Rm",
1115 [(set tGPR:$Rd,
1116 (sext_inreg
1117 (or (srl (and tGPR:$Rm, 0xFF00), (i32 8)),
1118 (shl tGPR:$Rm, (i32 8))), i16))]>,
1119 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng446c4282009-07-11 06:43:01 +00001120
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001121// Rotate right register
1122def tROR : // A8.6.139
1123 T1sItDPEncode<0b0111, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1124 IIC_iMOVsr,
1125 "ror", "\t$Rdn, $Rm",
1126 [(set tGPR:$Rdn, (rotr tGPR:$Rn, tGPR:$Rm))]>;
Evan Cheng446c4282009-07-11 06:43:01 +00001127
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001128// Negate register
Bill Wendling76f4e102010-12-01 01:20:15 +00001129def tRSB : // A8.6.141
1130 T1sIDPEncode<0b1001, (outs tGPR:$Rd), (ins tGPR:$Rn),
1131 IIC_iALUi,
1132 "rsb", "\t$Rd, $Rn, #0",
1133 [(set tGPR:$Rd, (ineg tGPR:$Rn))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001134
David Goodwinc9ee1182009-06-25 22:49:55 +00001135// Subtract with carry register
Evan Cheng446c4282009-07-11 06:43:01 +00001136let Uses = [CPSR] in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001137def tSBC : // A8.6.151
1138 T1sItDPEncode<0b0110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1139 IIC_iALUr,
1140 "sbc", "\t$Rdn, $Rm",
1141 [(set tGPR:$Rdn, (sube tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001142
David Goodwinc9ee1182009-06-25 22:49:55 +00001143// Subtract immediate
Bill Wendling76f4e102010-12-01 01:20:15 +00001144def tSUBi3 : // A8.6.210 T1
1145 T1sIGenEncodeImm<0b01111, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm3),
1146 IIC_iALUi,
1147 "sub", "\t$Rd, $Rm, $imm3",
1148 [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7_neg:$imm3))]> {
Bill Wendling5cbbf682010-11-29 01:00:43 +00001149 bits<3> imm3;
Bill Wendling5cbbf682010-11-29 01:00:43 +00001150 let Inst{8-6} = imm3;
Bill Wendling5cbbf682010-11-29 01:00:43 +00001151}
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001152
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001153def tSUBi8 : // A8.6.210 T2
1154 T1sItGenEncodeImm<{1,1,1,?,?}, (outs tGPR:$Rdn), (ins tGPR:$Rn, i32imm:$imm8),
1155 IIC_iALUi,
1156 "sub", "\t$Rdn, $imm8",
1157 [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255_neg:$imm8))]>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001158
Bill Wendling76f4e102010-12-01 01:20:15 +00001159// Subtract register
1160def tSUBrr : // A8.6.212
1161 T1sIGenEncode<0b01101, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm),
1162 IIC_iALUr,
1163 "sub", "\t$Rd, $Rn, $Rm",
1164 [(set tGPR:$Rd, (sub tGPR:$Rn, tGPR:$Rm))]>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001165
1166// TODO: A7-96: STMIA - store multiple.
Evan Chenga8e29892007-01-19 07:51:42 +00001167
Bill Wendling76f4e102010-12-01 01:20:15 +00001168// Sign-extend byte
Bill Wendling1d045ee2010-12-01 02:28:08 +00001169def tSXTB : // A8.6.222
1170 T1pIMiscEncode<{0,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1171 IIC_iUNAr,
1172 "sxtb", "\t$Rd, $Rm",
1173 [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i8))]>,
1174 Requires<[IsThumb, IsThumb1Only, HasV6]>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001175
Bill Wendling1d045ee2010-12-01 02:28:08 +00001176// Sign-extend short
1177def tSXTH : // A8.6.224
1178 T1pIMiscEncode<{0,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1179 IIC_iUNAr,
1180 "sxth", "\t$Rd, $Rm",
1181 [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i16))]>,
1182 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001183
Bill Wendling1d045ee2010-12-01 02:28:08 +00001184// Test
Gabor Greif007248b2010-09-14 20:47:43 +00001185let isCompare = 1, isCommutable = 1, Defs = [CPSR] in
Bill Wendling1d045ee2010-12-01 02:28:08 +00001186def tTST : // A8.6.230
1187 T1pIDPEncode<0b1000, (outs), (ins tGPR:$Rn, tGPR:$Rm), IIC_iTSTr,
1188 "tst", "\t$Rn, $Rm",
1189 [(ARMcmpZ (and_su tGPR:$Rn, tGPR:$Rm), 0)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001190
Bill Wendling1d045ee2010-12-01 02:28:08 +00001191// Zero-extend byte
1192def tUXTB : // A8.6.262
1193 T1pIMiscEncode<{0,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1194 IIC_iUNAr,
1195 "uxtb", "\t$Rd, $Rm",
1196 [(set tGPR:$Rd, (and tGPR:$Rm, 0xFF))]>,
1197 Requires<[IsThumb, IsThumb1Only, HasV6]>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001198
Bill Wendling1d045ee2010-12-01 02:28:08 +00001199// Zero-extend short
1200def tUXTH : // A8.6.264
1201 T1pIMiscEncode<{0,0,1,0,1,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1202 IIC_iUNAr,
1203 "uxth", "\t$Rd, $Rm",
1204 [(set tGPR:$Rd, (and tGPR:$Rm, 0xFFFF))]>,
1205 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001206
Jim Grosbach80dc1162010-02-16 21:23:02 +00001207// Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC operation.
Dan Gohman533297b2009-10-29 18:10:34 +00001208// Expanded after instruction selection into a branch sequence.
1209let usesCustomInserter = 1 in // Expanded after instruction selection.
Evan Cheng007ea272009-08-12 05:17:19 +00001210 def tMOVCCr_pseudo :
Evan Chengc9721652009-08-12 02:03:03 +00001211 PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, pred:$cc),
Jim Grosbach99594eb2010-11-18 01:38:26 +00001212 NoItinerary,
Evan Chengc9721652009-08-12 02:03:03 +00001213 [/*(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, imm:$cc))*/]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001214
Evan Cheng007ea272009-08-12 05:17:19 +00001215
1216// 16-bit movcc in IT blocks for Thumb2.
Owen Andersonf523e472010-09-23 23:45:25 +00001217let neverHasSideEffects = 1 in {
Bill Wendling0b424dc2010-12-01 01:32:02 +00001218def tMOVCCr : T1pIt<(outs GPR:$Rdn), (ins GPR:$Rn, GPR:$Rm), IIC_iCMOVr,
1219 "mov", "\t$Rdn, $Rm", []>,
Bill Wendling9b0e92c2010-11-29 22:37:46 +00001220 T1Special<{1,0,?,?}> {
Bill Wendling0b424dc2010-12-01 01:32:02 +00001221 bits<4> Rdn;
1222 bits<4> Rm;
1223 let Inst{7} = Rdn{3};
1224 let Inst{6-3} = Rm;
1225 let Inst{2-0} = Rdn{2-0};
Bill Wendling9b0e92c2010-11-29 22:37:46 +00001226}
Evan Cheng007ea272009-08-12 05:17:19 +00001227
Evan Chengc4af4632010-11-17 20:13:28 +00001228let isMoveImm = 1 in
Bill Wendling0b424dc2010-12-01 01:32:02 +00001229def tMOVCCi : T1pIt<(outs tGPR:$Rdn), (ins tGPR:$Rn, i32imm:$Rm), IIC_iCMOVi,
1230 "mov", "\t$Rdn, $Rm", []>,
Bill Wendling9b0e92c2010-11-29 22:37:46 +00001231 T1General<{1,0,0,?,?}> {
Bill Wendling0b424dc2010-12-01 01:32:02 +00001232 bits<3> Rdn;
1233 bits<8> Rm;
1234 let Inst{10-8} = Rdn;
1235 let Inst{7-0} = Rm;
Bill Wendling9b0e92c2010-11-29 22:37:46 +00001236}
1237
Owen Andersonf523e472010-09-23 23:45:25 +00001238} // neverHasSideEffects
Evan Cheng007ea272009-08-12 05:17:19 +00001239
Evan Chenga8e29892007-01-19 07:51:42 +00001240// tLEApcrel - Load a pc-relative address into a register without offending the
1241// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001242let neverHasSideEffects = 1, isReMaterializable = 1 in
Bill Wendling67077412010-11-30 00:18:30 +00001243def tLEApcrel : T1I<(outs tGPR:$Rd), (ins i32imm:$label, pred:$p), IIC_iALUi,
1244 "adr${p}\t$Rd, #$label", []>,
1245 T1Encoding<{1,0,1,0,0,?}> {
1246 // A6.2 & A8.6.10
1247 bits<3> Rd;
1248 let Inst{10-8} = Rd;
1249 // FIXME: Add label encoding/fixup
1250}
Evan Chenga8e29892007-01-19 07:51:42 +00001251
Bill Wendling67077412010-11-30 00:18:30 +00001252def tLEApcrelJT : T1I<(outs tGPR:$Rd),
Bob Wilson4f38b382009-08-21 21:58:55 +00001253 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Bill Wendling67077412010-11-30 00:18:30 +00001254 IIC_iALUi, "adr${p}\t$Rd, #${label}_${id}", []>,
1255 T1Encoding<{1,0,1,0,0,?}> {
1256 // A6.2 & A8.6.10
1257 bits<3> Rd;
1258 let Inst{10-8} = Rd;
1259 // FIXME: Add label encoding/fixup
1260}
Evan Chengd85ac4d2007-01-27 02:29:45 +00001261
Evan Chenga8e29892007-01-19 07:51:42 +00001262//===----------------------------------------------------------------------===//
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001263// TLS Instructions
1264//
1265
1266// __aeabi_read_tp preserves the registers r1-r3.
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001267let isCall = 1, Defs = [R0, LR], Uses = [SP] in
1268def tTPsoft : TIx2<0b11110, 0b11, 1, (outs), (ins), IIC_Br,
1269 "bl\t__aeabi_read_tp",
1270 [(set R0, ARMthread_pointer)]> {
1271 // Encoding is 0xf7fffffe.
1272 let Inst = 0xf7fffffe;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001273}
1274
Bill Wendling0480e282010-12-01 02:36:55 +00001275//===----------------------------------------------------------------------===//
Jim Grosbachd1228742009-12-01 18:10:36 +00001276// SJLJ Exception handling intrinsics
Bill Wendling0480e282010-12-01 02:36:55 +00001277//
1278
1279// eh_sjlj_setjmp() is an instruction sequence to store the return address and
1280// save #0 in R0 for the non-longjmp case. Since by its nature we may be coming
1281// from some other function to get here, and we're using the stack frame for the
1282// containing function to save/restore registers, we can't keep anything live in
1283// regs across the eh_sjlj_setjmp(), else it will almost certainly have been
1284// tromped upon when we get here from a longjmp(). We force everthing out of
1285// registers except for our own input by listing the relevant registers in
1286// Defs. By doing so, we also cause the prologue/epilogue code to actively
1287// preserve all of the callee-saved resgisters, which is exactly what we want.
1288// $val is a scratch register for our use.
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001289let Defs = [ R0, R1, R2, R3, R4, R5, R6, R7, R12 ],
1290 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in
1291def tInt_eh_sjlj_setjmp : ThumbXI<(outs),(ins tGPR:$src, tGPR:$val),
1292 AddrModeNone, SizeSpecial, NoItinerary, "","",
1293 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +00001294
1295// FIXME: Non-Darwin version(s)
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00001296let isBarrier = 1, hasSideEffects = 1, isTerminator = 1, isCodeGenOnly = 1,
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001297 Defs = [ R7, LR, SP ] in
Jim Grosbach5eb19512010-05-22 01:06:18 +00001298def tInt_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001299 AddrModeNone, SizeSpecial, IndexModeNone,
1300 Pseudo, NoItinerary, "", "",
1301 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
1302 Requires<[IsThumb, IsDarwin]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +00001303
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001304//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00001305// Non-Instruction Patterns
1306//
1307
Jim Grosbach97a884d2010-12-07 20:41:06 +00001308// Comparisons
1309def : T1Pat<(ARMcmpZ tGPR:$Rn, imm0_255:$imm8),
1310 (tCMPi8 tGPR:$Rn, imm0_255:$imm8)>;
1311def : T1Pat<(ARMcmpZ tGPR:$Rn, tGPR:$Rm),
1312 (tCMPr tGPR:$Rn, tGPR:$Rm)>;
1313
Evan Cheng892837a2009-07-10 02:09:04 +00001314// Add with carry
David Goodwinc9d138f2009-07-27 19:59:26 +00001315def : T1Pat<(addc tGPR:$lhs, imm0_7:$rhs),
1316 (tADDi3 tGPR:$lhs, imm0_7:$rhs)>;
1317def : T1Pat<(addc tGPR:$lhs, imm8_255:$rhs),
Evan Cheng89d177f2009-08-20 17:01:04 +00001318 (tADDi8 tGPR:$lhs, imm8_255:$rhs)>;
David Goodwinc9d138f2009-07-27 19:59:26 +00001319def : T1Pat<(addc tGPR:$lhs, tGPR:$rhs),
1320 (tADDrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +00001321
1322// Subtract with carry
David Goodwinc9d138f2009-07-27 19:59:26 +00001323def : T1Pat<(addc tGPR:$lhs, imm0_7_neg:$rhs),
1324 (tSUBi3 tGPR:$lhs, imm0_7_neg:$rhs)>;
1325def : T1Pat<(addc tGPR:$lhs, imm8_255_neg:$rhs),
1326 (tSUBi8 tGPR:$lhs, imm8_255_neg:$rhs)>;
1327def : T1Pat<(subc tGPR:$lhs, tGPR:$rhs),
1328 (tSUBrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +00001329
Evan Chenga8e29892007-01-19 07:51:42 +00001330// ConstantPool, GlobalAddress
David Goodwinc9d138f2009-07-27 19:59:26 +00001331def : T1Pat<(ARMWrapper tglobaladdr :$dst), (tLEApcrel tglobaladdr :$dst)>;
1332def : T1Pat<(ARMWrapper tconstpool :$dst), (tLEApcrel tconstpool :$dst)>;
Evan Chenga8e29892007-01-19 07:51:42 +00001333
Evan Chengd85ac4d2007-01-27 02:29:45 +00001334// JumpTable
David Goodwinc9d138f2009-07-27 19:59:26 +00001335def : T1Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
1336 (tLEApcrelJT tjumptable:$dst, imm:$id)>;
Evan Chengd85ac4d2007-01-27 02:29:45 +00001337
Evan Chenga8e29892007-01-19 07:51:42 +00001338// Direct calls
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001339def : T1Pat<(ARMtcall texternalsym:$func), (tBL texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001340 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001341def : T1Pat<(ARMtcall texternalsym:$func), (tBLr9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001342 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001343
1344def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001345 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001346def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi_r9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001347 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001348
1349// Indirect calls to ARM routines
Evan Chengb6207242009-08-01 00:16:10 +00001350def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr GPR:$dst)>,
1351 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
1352def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr_r9 GPR:$dst)>,
1353 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001354
1355// zextload i1 -> zextload i8
Evan Chengf3c21b82009-06-30 02:15:48 +00001356def : T1Pat<(zextloadi1 t_addrmode_s1:$addr),
1357 (tLDRB t_addrmode_s1:$addr)>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001358
Evan Chengb60c02e2007-01-26 19:13:16 +00001359// extload -> zextload
Evan Chengf3c21b82009-06-30 02:15:48 +00001360def : T1Pat<(extloadi1 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>;
1361def : T1Pat<(extloadi8 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>;
1362def : T1Pat<(extloadi16 t_addrmode_s2:$addr), (tLDRH t_addrmode_s2:$addr)>;
Evan Chengb60c02e2007-01-26 19:13:16 +00001363
Evan Cheng0e87e232009-08-28 00:31:43 +00001364// If it's impossible to use [r,r] address mode for sextload, select to
Evan Cheng2f297df2009-07-11 07:08:13 +00001365// ldr{b|h} + sxt{b|h} instead.
Evan Cheng3ecadc82009-07-21 18:15:26 +00001366def : T1Pat<(sextloadi8 t_addrmode_s1:$addr),
Evan Cheng0e87e232009-08-28 00:31:43 +00001367 (tSXTB (tLDRB t_addrmode_s1:$addr))>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001368 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng3ecadc82009-07-21 18:15:26 +00001369def : T1Pat<(sextloadi16 t_addrmode_s2:$addr),
Evan Cheng0e87e232009-08-28 00:31:43 +00001370 (tSXTH (tLDRH t_addrmode_s2:$addr))>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001371 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001372
Evan Cheng0e87e232009-08-28 00:31:43 +00001373def : T1Pat<(sextloadi8 t_addrmode_s1:$addr),
1374 (tASRri (tLSLri (tLDRB t_addrmode_s1:$addr), 24), 24)>;
1375def : T1Pat<(sextloadi16 t_addrmode_s1:$addr),
1376 (tASRri (tLSLri (tLDRH t_addrmode_s1:$addr), 16), 16)>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001377
Evan Chenga8e29892007-01-19 07:51:42 +00001378// Large immediate handling.
1379
1380// Two piece imms.
Evan Cheng9cb9e672009-06-27 02:26:13 +00001381def : T1Pat<(i32 thumb_immshifted:$src),
1382 (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)),
1383 (thumb_immshifted_shamt imm:$src))>;
Evan Chenga8e29892007-01-19 07:51:42 +00001384
Evan Cheng9cb9e672009-06-27 02:26:13 +00001385def : T1Pat<(i32 imm0_255_comp:$src),
1386 (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>;
Evan Chengb9803a82009-11-06 23:52:48 +00001387
1388// Pseudo instruction that combines ldr from constpool and add pc. This should
1389// be expanded into two instructions late to allow if-conversion and
1390// scheduling.
1391let isReMaterializable = 1 in
1392def tLDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Bill Wendling0480e282010-12-01 02:36:55 +00001393 NoItinerary,
Evan Chengb9803a82009-11-06 23:52:48 +00001394 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
1395 imm:$cp))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001396 Requires<[IsThumb, IsThumb1Only]>;