blob: ed14814dde873ed2611e69d0df9d76083987026b [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
19
20def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
21def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
22def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
23def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
24def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
25def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
26
27// Types for vector shift by immediates. The "SHX" version is for long and
28// narrow operations where the source and destination vectors have different
29// types. The "SHINS" version is for shift and insert operations.
30def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
31 SDTCisVT<2, i32>]>;
32def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
33 SDTCisVT<2, i32>]>;
34def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
36
37def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
38def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
39def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
40def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
41def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
42def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
43def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
44
45def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
46def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
47def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
48
49def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
50def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
51def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
52def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
53def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
54def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
55
56def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
57def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
58def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
59
60def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
61def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
62
63def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
64 SDTCisVT<2, i32>]>;
65def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
66def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
67
Bob Wilson7e3f0d22010-07-14 06:31:50 +000068def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
69def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
70def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
71
Bob Wilsonc1d287b2009-08-14 05:13:08 +000072def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
73
Bob Wilson0ce37102009-08-14 05:08:32 +000074// VDUPLANE can produce a quad-register result from a double-register source,
75// so the result is not constrained to match the source.
76def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
77 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
78 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +000079
Bob Wilsonde95c1b82009-08-19 17:03:43 +000080def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
81 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
82def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
83
Bob Wilsond8e17572009-08-12 22:31:50 +000084def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
85def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
86def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
87def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
88
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000089def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +000090 SDTCisSameAs<0, 2>,
91 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +000092def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
93def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
94def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000095
Bob Wilsond0b69cf2010-09-01 23:50:19 +000096def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
97 SDTCisSameAs<1, 2>]>;
98def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
99def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
100
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000101def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
102 SDTCisSameAs<0, 2>]>;
103def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
104def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
105
Bob Wilsoncba270d2010-07-13 21:16:48 +0000106def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
107 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000108 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000109 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
110 return (EltBits == 32 && EltVal == 0);
111}]>;
112
113def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
114 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000115 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000116 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
117 return (EltBits == 8 && EltVal == 0xff);
118}]>;
119
Bob Wilson5bafff32009-06-22 23:27:02 +0000120//===----------------------------------------------------------------------===//
121// NEON operand definitions
122//===----------------------------------------------------------------------===//
123
Bob Wilson1a913ed2010-06-11 21:34:50 +0000124def nModImm : Operand<i32> {
125 let PrintMethod = "printNEONModImmOperand";
Bob Wilson54c78ef2009-11-06 23:33:28 +0000126}
127
Bob Wilson5bafff32009-06-22 23:27:02 +0000128//===----------------------------------------------------------------------===//
129// NEON load / store instructions
130//===----------------------------------------------------------------------===//
131
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000132// Use VLDM to load a Q register as a D register pair.
133// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000134def VLDMQ
Evan Cheng5a50cee2010-10-07 01:50:48 +0000135 : PseudoVFPLdStM<(outs QPR:$dst), (ins addrmode4:$addr), IIC_fpLoad_m, "",
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000136 [(set QPR:$dst, (v2f64 (load addrmode4:$addr)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000137
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000138// Use VSTM to store a Q register as a D register pair.
139// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000140def VSTMQ
Evan Cheng5a50cee2010-10-07 01:50:48 +0000141 : PseudoVFPLdStM<(outs), (ins QPR:$src, addrmode4:$addr), IIC_fpStore_m, "",
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000142 [(store (v2f64 QPR:$src), addrmode4:$addr)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000143
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000144let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson621f1952010-03-23 05:25:43 +0000145
Bob Wilsonffde0802010-09-02 16:00:54 +0000146// Classes for VLD* pseudo-instructions with multi-register operands.
147// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000148class VLDQPseudo<InstrItinClass itin>
149 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
150class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000151 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000152 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000153 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000154class VLDQQPseudo<InstrItinClass itin>
155 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
156class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000157 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000158 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000159 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000160class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000161 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000162 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000163 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000164
Bob Wilson205a5ca2009-07-08 18:11:30 +0000165// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000166class VLD1D<bits<4> op7_4, string Dt>
167 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$dst),
168 (ins addrmode6:$addr), IIC_VLD1,
169 "vld1", Dt, "\\{$dst\\}, $addr", "", []>;
170class VLD1Q<bits<4> op7_4, string Dt>
171 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$dst1, DPR:$dst2),
Evan Chengd2ca8132010-10-09 01:03:04 +0000172 (ins addrmode6:$addr), IIC_VLD1x2,
Bob Wilson621f1952010-03-23 05:25:43 +0000173 "vld1", Dt, "\\{$dst1, $dst2\\}, $addr", "", []>;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000174
Bob Wilson621f1952010-03-23 05:25:43 +0000175def VLD1d8 : VLD1D<0b0000, "8">;
176def VLD1d16 : VLD1D<0b0100, "16">;
177def VLD1d32 : VLD1D<0b1000, "32">;
178def VLD1d64 : VLD1D<0b1100, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000179
Bob Wilson621f1952010-03-23 05:25:43 +0000180def VLD1q8 : VLD1Q<0b0000, "8">;
181def VLD1q16 : VLD1Q<0b0100, "16">;
182def VLD1q32 : VLD1Q<0b1000, "32">;
183def VLD1q64 : VLD1Q<0b1100, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000184
Evan Chengd2ca8132010-10-09 01:03:04 +0000185def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>;
186def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>;
187def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>;
188def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000189
Bob Wilson99493b22010-03-20 17:59:03 +0000190// ...with address register writeback:
191class VLD1DWB<bits<4> op7_4, string Dt>
192 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$dst, GPR:$wb),
Evan Chengd2ca8132010-10-09 01:03:04 +0000193 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1u,
Bob Wilson226036e2010-03-20 22:13:40 +0000194 "vld1", Dt, "\\{$dst\\}, $addr$offset",
Bob Wilson99493b22010-03-20 17:59:03 +0000195 "$addr.addr = $wb", []>;
196class VLD1QWB<bits<4> op7_4, string Dt>
Jim Grosbach05ae0c62010-09-14 23:54:06 +0000197 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$dst1, DPR:$dst2, GPR:$wb),
Evan Chengd2ca8132010-10-09 01:03:04 +0000198 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1x2u,
Jim Grosbach05ae0c62010-09-14 23:54:06 +0000199 "vld1", Dt, "\\{$dst1, $dst2\\}, $addr$offset",
Bob Wilson99493b22010-03-20 17:59:03 +0000200 "$addr.addr = $wb", []>;
201
202def VLD1d8_UPD : VLD1DWB<0b0000, "8">;
203def VLD1d16_UPD : VLD1DWB<0b0100, "16">;
204def VLD1d32_UPD : VLD1DWB<0b1000, "32">;
205def VLD1d64_UPD : VLD1DWB<0b1100, "64">;
206
207def VLD1q8_UPD : VLD1QWB<0b0000, "8">;
208def VLD1q16_UPD : VLD1QWB<0b0100, "16">;
209def VLD1q32_UPD : VLD1QWB<0b1000, "32">;
210def VLD1q64_UPD : VLD1QWB<0b1100, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000211
Evan Chengd2ca8132010-10-09 01:03:04 +0000212def VLD1q8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
213def VLD1q16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
214def VLD1q32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
215def VLD1q64Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000216
Bob Wilson052ba452010-03-22 18:22:06 +0000217// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000218class VLD1D3<bits<4> op7_4, string Dt>
Bob Wilson667a13e2010-03-20 19:57:03 +0000219 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Evan Chengd2ca8132010-10-09 01:03:04 +0000220 (ins addrmode6:$addr), IIC_VLD1x3, "vld1", Dt,
Bob Wilson58393bc2010-03-22 18:02:38 +0000221 "\\{$dst1, $dst2, $dst3\\}, $addr", "", []>;
Bob Wilson99493b22010-03-20 17:59:03 +0000222class VLD1D3WB<bits<4> op7_4, string Dt>
223 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Evan Chengd2ca8132010-10-09 01:03:04 +0000224 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1x3u, "vld1", Dt,
Bob Wilson58393bc2010-03-22 18:02:38 +0000225 "\\{$dst1, $dst2, $dst3\\}, $addr$offset", "$addr.addr = $wb", []>;
Bob Wilson052ba452010-03-22 18:22:06 +0000226
227def VLD1d8T : VLD1D3<0b0000, "8">;
228def VLD1d16T : VLD1D3<0b0100, "16">;
229def VLD1d32T : VLD1D3<0b1000, "32">;
230def VLD1d64T : VLD1D3<0b1100, "64">;
231
232def VLD1d8T_UPD : VLD1D3WB<0b0000, "8">;
233def VLD1d16T_UPD : VLD1D3WB<0b0100, "16">;
234def VLD1d32T_UPD : VLD1D3WB<0b1000, "32">;
Bob Wilson62ef3c82010-03-22 20:31:39 +0000235def VLD1d64T_UPD : VLD1D3WB<0b1100, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000236
Evan Chengd2ca8132010-10-09 01:03:04 +0000237def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
238def VLD1d64TPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x3u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000239
Bob Wilson052ba452010-03-22 18:22:06 +0000240// ...with 4 registers (some of these are only for the disassembler):
241class VLD1D4<bits<4> op7_4, string Dt>
242 : NLdSt<0,0b10,0b0010,op7_4,(outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Evan Chengd2ca8132010-10-09 01:03:04 +0000243 (ins addrmode6:$addr), IIC_VLD1x4, "vld1", Dt,
Bob Wilson052ba452010-03-22 18:22:06 +0000244 "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>;
Bob Wilson99493b22010-03-20 17:59:03 +0000245class VLD1D4WB<bits<4> op7_4, string Dt>
246 : NLdSt<0,0b10,0b0010,op7_4,
247 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000248 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD4, "vld1", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000249 "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset", "$addr.addr = $wb",
Bob Wilson58393bc2010-03-22 18:02:38 +0000250 []>;
Johnny Chend7283d92010-02-23 20:51:23 +0000251
Bob Wilson052ba452010-03-22 18:22:06 +0000252def VLD1d8Q : VLD1D4<0b0000, "8">;
253def VLD1d16Q : VLD1D4<0b0100, "16">;
254def VLD1d32Q : VLD1D4<0b1000, "32">;
255def VLD1d64Q : VLD1D4<0b1100, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000256
257def VLD1d8Q_UPD : VLD1D4WB<0b0000, "8">;
258def VLD1d16Q_UPD : VLD1D4WB<0b0100, "16">;
259def VLD1d32Q_UPD : VLD1D4WB<0b1000, "32">;
Bob Wilsona6979752010-03-22 18:13:18 +0000260def VLD1d64Q_UPD : VLD1D4WB<0b1100, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000261
Evan Chengd2ca8132010-10-09 01:03:04 +0000262def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
263def VLD1d64QPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x4u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000264
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000265// VLD2 : Vector Load (multiple 2-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000266class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt>
267 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000268 (ins addrmode6:$addr), IIC_VLD2,
Bob Wilson95808322010-03-18 20:18:39 +0000269 "vld2", Dt, "\\{$dst1, $dst2\\}, $addr", "", []>;
270class VLD2Q<bits<4> op7_4, string Dt>
Bob Wilson00bf1d92010-03-20 18:14:26 +0000271 : NLdSt<0, 0b10, 0b0011, op7_4,
Bob Wilsonb07c1712009-10-07 21:53:04 +0000272 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Evan Chengd2ca8132010-10-09 01:03:04 +0000273 (ins addrmode6:$addr), IIC_VLD2x2,
Bob Wilson95808322010-03-18 20:18:39 +0000274 "vld2", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000275
Bob Wilson00bf1d92010-03-20 18:14:26 +0000276def VLD2d8 : VLD2D<0b1000, 0b0000, "8">;
277def VLD2d16 : VLD2D<0b1000, 0b0100, "16">;
278def VLD2d32 : VLD2D<0b1000, 0b1000, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000279
Bob Wilson95808322010-03-18 20:18:39 +0000280def VLD2q8 : VLD2Q<0b0000, "8">;
281def VLD2q16 : VLD2Q<0b0100, "16">;
282def VLD2q32 : VLD2Q<0b1000, "32">;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000283
Bob Wilson9d84fb32010-09-14 20:59:49 +0000284def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
285def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
286def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000287
Evan Chengd2ca8132010-10-09 01:03:04 +0000288def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
289def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
290def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000291
Bob Wilson92cb9322010-03-20 20:10:51 +0000292// ...with address register writeback:
293class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
294 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, GPR:$wb),
Evan Chengd2ca8132010-10-09 01:03:04 +0000295 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD2u,
Bob Wilson226036e2010-03-20 22:13:40 +0000296 "vld2", Dt, "\\{$dst1, $dst2\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000297 "$addr.addr = $wb", []>;
298class VLD2QWB<bits<4> op7_4, string Dt>
299 : NLdSt<0, 0b10, 0b0011, op7_4,
300 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Evan Chengd2ca8132010-10-09 01:03:04 +0000301 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD2x2u,
Bob Wilson226036e2010-03-20 22:13:40 +0000302 "vld2", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000303 "$addr.addr = $wb", []>;
304
305def VLD2d8_UPD : VLD2DWB<0b1000, 0b0000, "8">;
306def VLD2d16_UPD : VLD2DWB<0b1000, 0b0100, "16">;
307def VLD2d32_UPD : VLD2DWB<0b1000, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000308
309def VLD2q8_UPD : VLD2QWB<0b0000, "8">;
310def VLD2q16_UPD : VLD2QWB<0b0100, "16">;
311def VLD2q32_UPD : VLD2QWB<0b1000, "32">;
312
Evan Chengd2ca8132010-10-09 01:03:04 +0000313def VLD2d8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
314def VLD2d16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
315def VLD2d32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000316
Evan Chengd2ca8132010-10-09 01:03:04 +0000317def VLD2q8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
318def VLD2q16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
319def VLD2q32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000320
Bob Wilson00bf1d92010-03-20 18:14:26 +0000321// ...with double-spaced registers (for disassembly only):
322def VLD2b8 : VLD2D<0b1001, 0b0000, "8">;
323def VLD2b16 : VLD2D<0b1001, 0b0100, "16">;
324def VLD2b32 : VLD2D<0b1001, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000325def VLD2b8_UPD : VLD2DWB<0b1001, 0b0000, "8">;
326def VLD2b16_UPD : VLD2DWB<0b1001, 0b0100, "16">;
327def VLD2b32_UPD : VLD2DWB<0b1001, 0b1000, "32">;
Johnny Chend7283d92010-02-23 20:51:23 +0000328
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000329// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000330class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
331 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000332 (ins addrmode6:$addr), IIC_VLD3,
Bob Wilson95808322010-03-18 20:18:39 +0000333 "vld3", Dt, "\\{$dst1, $dst2, $dst3\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000334
Bob Wilson00bf1d92010-03-20 18:14:26 +0000335def VLD3d8 : VLD3D<0b0100, 0b0000, "8">;
336def VLD3d16 : VLD3D<0b0100, 0b0100, "16">;
337def VLD3d32 : VLD3D<0b0100, 0b1000, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000338
Bob Wilson9d84fb32010-09-14 20:59:49 +0000339def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
340def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
341def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000342
Bob Wilson92cb9322010-03-20 20:10:51 +0000343// ...with address register writeback:
344class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
345 : NLdSt<0, 0b10, op11_8, op7_4,
346 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Evan Cheng84f69e82010-10-09 01:45:34 +0000347 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD3u,
Bob Wilson226036e2010-03-20 22:13:40 +0000348 "vld3", Dt, "\\{$dst1, $dst2, $dst3\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000349 "$addr.addr = $wb", []>;
350
351def VLD3d8_UPD : VLD3DWB<0b0100, 0b0000, "8">;
352def VLD3d16_UPD : VLD3DWB<0b0100, 0b0100, "16">;
353def VLD3d32_UPD : VLD3DWB<0b0100, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000354
Evan Cheng84f69e82010-10-09 01:45:34 +0000355def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
356def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
357def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000358
Bob Wilson92cb9322010-03-20 20:10:51 +0000359// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson00bf1d92010-03-20 18:14:26 +0000360def VLD3q8 : VLD3D<0b0101, 0b0000, "8">;
361def VLD3q16 : VLD3D<0b0101, 0b0100, "16">;
362def VLD3q32 : VLD3D<0b0101, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000363def VLD3q8_UPD : VLD3DWB<0b0101, 0b0000, "8">;
364def VLD3q16_UPD : VLD3DWB<0b0101, 0b0100, "16">;
365def VLD3q32_UPD : VLD3DWB<0b0101, 0b1000, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000366
Evan Cheng84f69e82010-10-09 01:45:34 +0000367def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
368def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
369def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000370
Bob Wilson92cb9322010-03-20 20:10:51 +0000371// ...alternate versions to be allocated odd register numbers:
Evan Cheng84f69e82010-10-09 01:45:34 +0000372def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
373def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
374def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000375
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000376// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000377class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
378 : NLdSt<0, 0b10, op11_8, op7_4,
Bob Wilsonb07c1712009-10-07 21:53:04 +0000379 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
David Goodwin127221f2009-09-23 21:38:08 +0000380 (ins addrmode6:$addr), IIC_VLD4,
Bob Wilson95808322010-03-18 20:18:39 +0000381 "vld4", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000382
Bob Wilson00bf1d92010-03-20 18:14:26 +0000383def VLD4d8 : VLD4D<0b0000, 0b0000, "8">;
384def VLD4d16 : VLD4D<0b0000, 0b0100, "16">;
385def VLD4d32 : VLD4D<0b0000, 0b1000, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000386
Bob Wilson9d84fb32010-09-14 20:59:49 +0000387def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
388def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
389def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000390
Bob Wilson92cb9322010-03-20 20:10:51 +0000391// ...with address register writeback:
392class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
393 : NLdSt<0, 0b10, op11_8, op7_4,
394 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000395 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD4,
396 "vld4", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000397 "$addr.addr = $wb", []>;
398
399def VLD4d8_UPD : VLD4DWB<0b0000, 0b0000, "8">;
400def VLD4d16_UPD : VLD4DWB<0b0000, 0b0100, "16">;
401def VLD4d32_UPD : VLD4DWB<0b0000, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000402
Bob Wilson9d84fb32010-09-14 20:59:49 +0000403def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
404def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
405def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000406
Bob Wilson92cb9322010-03-20 20:10:51 +0000407// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson00bf1d92010-03-20 18:14:26 +0000408def VLD4q8 : VLD4D<0b0001, 0b0000, "8">;
409def VLD4q16 : VLD4D<0b0001, 0b0100, "16">;
410def VLD4q32 : VLD4D<0b0001, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000411def VLD4q8_UPD : VLD4DWB<0b0001, 0b0000, "8">;
412def VLD4q16_UPD : VLD4DWB<0b0001, 0b0100, "16">;
413def VLD4q32_UPD : VLD4DWB<0b0001, 0b1000, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000414
Bob Wilson9d84fb32010-09-14 20:59:49 +0000415def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
416def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
417def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000418
Bob Wilson92cb9322010-03-20 20:10:51 +0000419// ...alternate versions to be allocated odd register numbers:
Bob Wilson9d84fb32010-09-14 20:59:49 +0000420def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
421def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
422def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000423
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000424} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
425
Bob Wilson8466fa12010-09-13 23:01:35 +0000426// Classes for VLD*LN pseudo-instructions with multi-register operands.
427// These are expanded to real instructions after register allocation.
428class VLDQLNPseudo<InstrItinClass itin>
429 : PseudoNLdSt<(outs QPR:$dst),
430 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
431 itin, "$src = $dst">;
432class VLDQLNWBPseudo<InstrItinClass itin>
433 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
434 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
435 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
436class VLDQQLNPseudo<InstrItinClass itin>
437 : PseudoNLdSt<(outs QQPR:$dst),
438 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
439 itin, "$src = $dst">;
440class VLDQQLNWBPseudo<InstrItinClass itin>
441 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
442 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
443 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
444class VLDQQQQLNPseudo<InstrItinClass itin>
445 : PseudoNLdSt<(outs QQQQPR:$dst),
446 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
447 itin, "$src = $dst">;
448class VLDQQQQLNWBPseudo<InstrItinClass itin>
449 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
450 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
451 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
452
Bob Wilsonb07c1712009-10-07 21:53:04 +0000453// VLD1LN : Vector Load (single element to one lane)
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000454class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
455 PatFrag LoadOp>
456 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst),
457 (ins addrmode6:$addr, DPR:$src, nohash_imm:$lane),
458 IIC_VLD1ln, "vld1", Dt, "\\{$dst[$lane]\\}, $addr",
459 "$src = $dst",
460 [(set DPR:$dst, (vector_insert (Ty DPR:$src),
461 (i32 (LoadOp addrmode6:$addr)),
462 imm:$lane))]>;
463class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
464 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
465 (i32 (LoadOp addrmode6:$addr)),
466 imm:$lane))];
467}
468
469def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8>;
470def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16>;
471def VLD1LNd32 : VLD1LN<0b1000, {?,0,?,?}, "32", v2i32, load>;
472
473def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
474def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
475def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
476
477let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
478
479// ...with address register writeback:
480class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
481 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst, GPR:$wb),
482 (ins addrmode6:$addr, am6offset:$offset,
483 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
484 "\\{$dst[$lane]\\}, $addr$offset",
485 "$src = $dst, $addr.addr = $wb", []>;
486
487def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8">;
488def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16">;
489def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32">;
490
491def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
492def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
493def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilson7708c222009-10-07 18:09:32 +0000494
Bob Wilson243fcc52009-09-01 04:26:28 +0000495// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000496class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
497 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2),
Bob Wilson41315282010-03-20 20:39:53 +0000498 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
Evan Chengd2ca8132010-10-09 01:03:04 +0000499 IIC_VLD2ln, "vld2", Dt, "\\{$dst1[$lane], $dst2[$lane]\\}, $addr",
Bob Wilson41315282010-03-20 20:39:53 +0000500 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000501
Bob Wilson39842552010-03-22 16:43:10 +0000502def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8">;
503def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16">;
504def VLD2LNd32 : VLD2LN<0b1001, {?,0,?,?}, "32">;
Bob Wilson30aea9d2009-10-08 18:56:10 +0000505
Evan Chengd2ca8132010-10-09 01:03:04 +0000506def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
507def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
508def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000509
Bob Wilson41315282010-03-20 20:39:53 +0000510// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000511def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16">;
512def VLD2LNq32 : VLD2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilson30aea9d2009-10-08 18:56:10 +0000513
Evan Chengd2ca8132010-10-09 01:03:04 +0000514def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
515def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000516
Bob Wilsona1023642010-03-20 20:47:18 +0000517// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000518class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
519 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000520 (ins addrmode6:$addr, am6offset:$offset,
Evan Chengd2ca8132010-10-09 01:03:04 +0000521 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000522 "\\{$dst1[$lane], $dst2[$lane]\\}, $addr$offset",
Bob Wilsona1023642010-03-20 20:47:18 +0000523 "$src1 = $dst1, $src2 = $dst2, $addr.addr = $wb", []>;
524
Bob Wilson39842552010-03-22 16:43:10 +0000525def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8">;
526def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16">;
527def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000528
Evan Chengd2ca8132010-10-09 01:03:04 +0000529def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
530def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
531def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000532
Bob Wilson39842552010-03-22 16:43:10 +0000533def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16">;
534def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000535
Evan Chengd2ca8132010-10-09 01:03:04 +0000536def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
537def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000538
Bob Wilson243fcc52009-09-01 04:26:28 +0000539// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000540class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
541 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Bob Wilson41315282010-03-20 20:39:53 +0000542 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +0000543 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Bob Wilson41315282010-03-20 20:39:53 +0000544 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane]\\}, $addr",
545 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000546
Bob Wilson39842552010-03-22 16:43:10 +0000547def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8">;
548def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16">;
549def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32">;
Bob Wilson0bf7d992009-10-08 22:27:33 +0000550
Evan Cheng84f69e82010-10-09 01:45:34 +0000551def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
552def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
553def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000554
Bob Wilson41315282010-03-20 20:39:53 +0000555// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000556def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16">;
557def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson0bf7d992009-10-08 22:27:33 +0000558
Evan Cheng84f69e82010-10-09 01:45:34 +0000559def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
560def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000561
Bob Wilsona1023642010-03-20 20:47:18 +0000562// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000563class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
564 : NLdSt<1, 0b10, op11_8, op7_4,
Bob Wilsona1023642010-03-20 20:47:18 +0000565 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000566 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsona1023642010-03-20 20:47:18 +0000567 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +0000568 IIC_VLD3lnu, "vld3", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000569 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane]\\}, $addr$offset",
Bob Wilsona1023642010-03-20 20:47:18 +0000570 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $addr.addr = $wb",
571 []>;
572
Bob Wilson39842552010-03-22 16:43:10 +0000573def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8">;
574def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16">;
575def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000576
Evan Cheng84f69e82010-10-09 01:45:34 +0000577def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
578def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
579def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000580
Bob Wilson39842552010-03-22 16:43:10 +0000581def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16">;
582def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000583
Evan Cheng84f69e82010-10-09 01:45:34 +0000584def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
585def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000586
Bob Wilson243fcc52009-09-01 04:26:28 +0000587// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000588class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
589 : NLdSt<1, 0b10, op11_8, op7_4,
Bob Wilson41315282010-03-20 20:39:53 +0000590 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
591 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +0000592 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +0000593 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $addr",
Bob Wilson41315282010-03-20 20:39:53 +0000594 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000595
Bob Wilson39842552010-03-22 16:43:10 +0000596def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8">;
597def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16">;
598def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32">;
Bob Wilson62e053e2009-10-08 22:53:57 +0000599
Evan Cheng10dc63f2010-10-09 04:07:58 +0000600def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
601def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
602def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000603
Bob Wilson41315282010-03-20 20:39:53 +0000604// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000605def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16">;
606def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilson62e053e2009-10-08 22:53:57 +0000607
Evan Cheng10dc63f2010-10-09 04:07:58 +0000608def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
609def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000610
Bob Wilsona1023642010-03-20 20:47:18 +0000611// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000612class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
613 : NLdSt<1, 0b10, op11_8, op7_4,
Bob Wilsona1023642010-03-20 20:47:18 +0000614 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000615 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsona1023642010-03-20 20:47:18 +0000616 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng10dc63f2010-10-09 04:07:58 +0000617 IIC_VLD4ln, "vld4", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000618"\\{$dst1[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $addr$offset",
Bob Wilsona1023642010-03-20 20:47:18 +0000619"$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $addr.addr = $wb",
620 []>;
621
Bob Wilson39842552010-03-22 16:43:10 +0000622def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8">;
623def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16">;
624def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000625
Evan Cheng10dc63f2010-10-09 04:07:58 +0000626def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
627def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
628def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000629
Bob Wilson39842552010-03-22 16:43:10 +0000630def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16">;
631def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000632
Evan Cheng10dc63f2010-10-09 04:07:58 +0000633def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
634def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000635
Bob Wilsonb07c1712009-10-07 21:53:04 +0000636// VLD1DUP : Vector Load (single element to all lanes)
637// VLD2DUP : Vector Load (single 2-element structure to all lanes)
638// VLD3DUP : Vector Load (single 3-element structure to all lanes)
639// VLD4DUP : Vector Load (single 4-element structure to all lanes)
640// FIXME: Not yet implemented.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000641} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +0000642
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000643let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +0000644
Bob Wilson709d5922010-08-25 23:27:42 +0000645// Classes for VST* pseudo-instructions with multi-register operands.
646// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000647class VSTQPseudo<InstrItinClass itin>
648 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
649class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000650 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000651 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000652 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000653class VSTQQPseudo<InstrItinClass itin>
654 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
655class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +0000656 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000657 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +0000658 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000659class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +0000660 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +0000661 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +0000662 "$addr.addr = $wb">;
663
Bob Wilson11d98992010-03-23 06:20:33 +0000664// VST1 : Vector Store (multiple single elements)
665class VST1D<bits<4> op7_4, string Dt>
Jim Grosbach95369592010-10-13 23:34:31 +0000666 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$addr, DPR:$src),
667 IIC_VST1, "vst1", Dt, "\\{$src\\}, $addr", "", []>;
Bob Wilson11d98992010-03-23 06:20:33 +0000668class VST1Q<bits<4> op7_4, string Dt>
669 : NLdSt<0,0b00,0b1010,op7_4, (outs),
Evan Cheng60ff8792010-10-11 22:03:18 +0000670 (ins addrmode6:$addr, DPR:$src1, DPR:$src2), IIC_VST1x2,
Bob Wilson11d98992010-03-23 06:20:33 +0000671 "vst1", Dt, "\\{$src1, $src2\\}, $addr", "", []>;
672
673def VST1d8 : VST1D<0b0000, "8">;
674def VST1d16 : VST1D<0b0100, "16">;
675def VST1d32 : VST1D<0b1000, "32">;
676def VST1d64 : VST1D<0b1100, "64">;
677
678def VST1q8 : VST1Q<0b0000, "8">;
679def VST1q16 : VST1Q<0b0100, "16">;
680def VST1q32 : VST1Q<0b1000, "32">;
681def VST1q64 : VST1Q<0b1100, "64">;
682
Evan Cheng60ff8792010-10-11 22:03:18 +0000683def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>;
684def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>;
685def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>;
686def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000687
Bob Wilson25eb5012010-03-20 20:54:36 +0000688// ...with address register writeback:
689class VST1DWB<bits<4> op7_4, string Dt>
690 : NLdSt<0, 0b00, 0b0111, op7_4, (outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +0000691 (ins addrmode6:$addr, am6offset:$offset, DPR:$src), IIC_VST1u,
Bob Wilson226036e2010-03-20 22:13:40 +0000692 "vst1", Dt, "\\{$src\\}, $addr$offset", "$addr.addr = $wb", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000693class VST1QWB<bits<4> op7_4, string Dt>
694 : NLdSt<0, 0b00, 0b1010, op7_4, (outs GPR:$wb),
Jim Grosbach05ae0c62010-09-14 23:54:06 +0000695 (ins addrmode6:$addr, am6offset:$offset, DPR:$src1, DPR:$src2),
Evan Cheng60ff8792010-10-11 22:03:18 +0000696 IIC_VST1x2u, "vst1", Dt, "\\{$src1, $src2\\}, $addr$offset",
Jim Grosbach05ae0c62010-09-14 23:54:06 +0000697 "$addr.addr = $wb", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000698
699def VST1d8_UPD : VST1DWB<0b0000, "8">;
700def VST1d16_UPD : VST1DWB<0b0100, "16">;
701def VST1d32_UPD : VST1DWB<0b1000, "32">;
702def VST1d64_UPD : VST1DWB<0b1100, "64">;
703
704def VST1q8_UPD : VST1QWB<0b0000, "8">;
705def VST1q16_UPD : VST1QWB<0b0100, "16">;
706def VST1q32_UPD : VST1QWB<0b1000, "32">;
707def VST1q64_UPD : VST1QWB<0b1100, "64">;
708
Evan Cheng60ff8792010-10-11 22:03:18 +0000709def VST1q8Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
710def VST1q16Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
711def VST1q32Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
712def VST1q64Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000713
Bob Wilson052ba452010-03-22 18:22:06 +0000714// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000715class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +0000716 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Bob Wilson667a13e2010-03-20 19:57:03 +0000717 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3),
Evan Cheng60ff8792010-10-11 22:03:18 +0000718 IIC_VST1x3, "vst1", Dt, "\\{$src1, $src2, $src3\\}, $addr", "", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000719class VST1D3WB<bits<4> op7_4, string Dt>
720 : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000721 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson25eb5012010-03-20 20:54:36 +0000722 DPR:$src1, DPR:$src2, DPR:$src3),
Evan Cheng60ff8792010-10-11 22:03:18 +0000723 IIC_VST1x3u, "vst1", Dt, "\\{$src1, $src2, $src3\\}, $addr$offset",
Bob Wilson58393bc2010-03-22 18:02:38 +0000724 "$addr.addr = $wb", []>;
Bob Wilson052ba452010-03-22 18:22:06 +0000725
726def VST1d8T : VST1D3<0b0000, "8">;
727def VST1d16T : VST1D3<0b0100, "16">;
728def VST1d32T : VST1D3<0b1000, "32">;
729def VST1d64T : VST1D3<0b1100, "64">;
730
731def VST1d8T_UPD : VST1D3WB<0b0000, "8">;
732def VST1d16T_UPD : VST1D3WB<0b0100, "16">;
733def VST1d32T_UPD : VST1D3WB<0b1000, "32">;
734def VST1d64T_UPD : VST1D3WB<0b1100, "64">;
735
Evan Cheng60ff8792010-10-11 22:03:18 +0000736def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
737def VST1d64TPseudo_UPD : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +0000738
Bob Wilson052ba452010-03-22 18:22:06 +0000739// ...with 4 registers (some of these are only for the disassembler):
740class VST1D4<bits<4> op7_4, string Dt>
741 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
742 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Evan Cheng60ff8792010-10-11 22:03:18 +0000743 IIC_VST1x4, "vst1", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr", "",
Bob Wilson052ba452010-03-22 18:22:06 +0000744 []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000745class VST1D4WB<bits<4> op7_4, string Dt>
746 : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000747 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +0000748 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST1x4u,
749 "vst1", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson58393bc2010-03-22 18:02:38 +0000750 "$addr.addr = $wb", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000751
Bob Wilson052ba452010-03-22 18:22:06 +0000752def VST1d8Q : VST1D4<0b0000, "8">;
753def VST1d16Q : VST1D4<0b0100, "16">;
754def VST1d32Q : VST1D4<0b1000, "32">;
755def VST1d64Q : VST1D4<0b1100, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +0000756
757def VST1d8Q_UPD : VST1D4WB<0b0000, "8">;
758def VST1d16Q_UPD : VST1D4WB<0b0100, "16">;
759def VST1d32Q_UPD : VST1D4WB<0b1000, "32">;
Bob Wilsona6979752010-03-22 18:13:18 +0000760def VST1d64Q_UPD : VST1D4WB<0b1100, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000761
Evan Cheng60ff8792010-10-11 22:03:18 +0000762def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
763def VST1d64QPseudo_UPD : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +0000764
Bob Wilsonb36ec862009-08-06 18:47:44 +0000765// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000766class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
767 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
768 (ins addrmode6:$addr, DPR:$src1, DPR:$src2),
Evan Cheng60ff8792010-10-11 22:03:18 +0000769 IIC_VST2, "vst2", Dt, "\\{$src1, $src2\\}, $addr", "", []>;
Bob Wilson95808322010-03-18 20:18:39 +0000770class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +0000771 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000772 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Evan Cheng60ff8792010-10-11 22:03:18 +0000773 IIC_VST2x2, "vst2", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Bob Wilsond2855752009-10-07 18:47:39 +0000774 "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000775
Bob Wilson068b18b2010-03-20 21:15:48 +0000776def VST2d8 : VST2D<0b1000, 0b0000, "8">;
777def VST2d16 : VST2D<0b1000, 0b0100, "16">;
778def VST2d32 : VST2D<0b1000, 0b1000, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000779
Bob Wilson95808322010-03-18 20:18:39 +0000780def VST2q8 : VST2Q<0b0000, "8">;
781def VST2q16 : VST2Q<0b0100, "16">;
782def VST2q32 : VST2Q<0b1000, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +0000783
Evan Cheng60ff8792010-10-11 22:03:18 +0000784def VST2d8Pseudo : VSTQPseudo<IIC_VST2>;
785def VST2d16Pseudo : VSTQPseudo<IIC_VST2>;
786def VST2d32Pseudo : VSTQPseudo<IIC_VST2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000787
Evan Cheng60ff8792010-10-11 22:03:18 +0000788def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
789def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
790def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000791
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000792// ...with address register writeback:
793class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
794 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000795 (ins addrmode6:$addr, am6offset:$offset, DPR:$src1, DPR:$src2),
Evan Cheng60ff8792010-10-11 22:03:18 +0000796 IIC_VST2u, "vst2", Dt, "\\{$src1, $src2\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000797 "$addr.addr = $wb", []>;
798class VST2QWB<bits<4> op7_4, string Dt>
799 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000800 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +0000801 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST2x2u,
802 "vst2", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000803 "$addr.addr = $wb", []>;
804
805def VST2d8_UPD : VST2DWB<0b1000, 0b0000, "8">;
806def VST2d16_UPD : VST2DWB<0b1000, 0b0100, "16">;
807def VST2d32_UPD : VST2DWB<0b1000, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000808
809def VST2q8_UPD : VST2QWB<0b0000, "8">;
810def VST2q16_UPD : VST2QWB<0b0100, "16">;
811def VST2q32_UPD : VST2QWB<0b1000, "32">;
812
Evan Cheng60ff8792010-10-11 22:03:18 +0000813def VST2d8Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
814def VST2d16Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
815def VST2d32Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000816
Evan Cheng60ff8792010-10-11 22:03:18 +0000817def VST2q8Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
818def VST2q16Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
819def VST2q32Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000820
Bob Wilson068b18b2010-03-20 21:15:48 +0000821// ...with double-spaced registers (for disassembly only):
822def VST2b8 : VST2D<0b1001, 0b0000, "8">;
823def VST2b16 : VST2D<0b1001, 0b0100, "16">;
824def VST2b32 : VST2D<0b1001, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000825def VST2b8_UPD : VST2DWB<0b1001, 0b0000, "8">;
826def VST2b16_UPD : VST2DWB<0b1001, 0b0100, "16">;
827def VST2b32_UPD : VST2DWB<0b1001, 0b1000, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +0000828
Bob Wilsonb36ec862009-08-06 18:47:44 +0000829// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000830class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
831 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Evan Cheng60ff8792010-10-11 22:03:18 +0000832 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST3,
Bob Wilson95808322010-03-18 20:18:39 +0000833 "vst3", Dt, "\\{$src1, $src2, $src3\\}, $addr", "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000834
Bob Wilson068b18b2010-03-20 21:15:48 +0000835def VST3d8 : VST3D<0b0100, 0b0000, "8">;
836def VST3d16 : VST3D<0b0100, 0b0100, "16">;
837def VST3d32 : VST3D<0b0100, 0b1000, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000838
Evan Cheng60ff8792010-10-11 22:03:18 +0000839def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
840def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
841def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +0000842
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000843// ...with address register writeback:
844class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
845 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000846 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +0000847 DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST3u,
Bob Wilson226036e2010-03-20 22:13:40 +0000848 "vst3", Dt, "\\{$src1, $src2, $src3\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000849 "$addr.addr = $wb", []>;
850
851def VST3d8_UPD : VST3DWB<0b0100, 0b0000, "8">;
852def VST3d16_UPD : VST3DWB<0b0100, 0b0100, "16">;
853def VST3d32_UPD : VST3DWB<0b0100, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000854
Evan Cheng60ff8792010-10-11 22:03:18 +0000855def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
856def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
857def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +0000858
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000859// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson068b18b2010-03-20 21:15:48 +0000860def VST3q8 : VST3D<0b0101, 0b0000, "8">;
861def VST3q16 : VST3D<0b0101, 0b0100, "16">;
862def VST3q32 : VST3D<0b0101, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000863def VST3q8_UPD : VST3DWB<0b0101, 0b0000, "8">;
864def VST3q16_UPD : VST3DWB<0b0101, 0b0100, "16">;
865def VST3q32_UPD : VST3DWB<0b0101, 0b1000, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +0000866
Evan Cheng60ff8792010-10-11 22:03:18 +0000867def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
868def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
869def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +0000870
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000871// ...alternate versions to be allocated odd register numbers:
Evan Cheng60ff8792010-10-11 22:03:18 +0000872def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
873def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
874def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +0000875
Bob Wilsonb36ec862009-08-06 18:47:44 +0000876// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000877class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
878 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000879 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Evan Cheng60ff8792010-10-11 22:03:18 +0000880 IIC_VST4, "vst4", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Bob Wilson2a9df472009-08-25 17:46:06 +0000881 "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000882
Bob Wilson068b18b2010-03-20 21:15:48 +0000883def VST4d8 : VST4D<0b0000, 0b0000, "8">;
884def VST4d16 : VST4D<0b0000, 0b0100, "16">;
885def VST4d32 : VST4D<0b0000, 0b1000, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000886
Evan Cheng60ff8792010-10-11 22:03:18 +0000887def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
888def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
889def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +0000890
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000891// ...with address register writeback:
892class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
893 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000894 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +0000895 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Bob Wilson226036e2010-03-20 22:13:40 +0000896 "vst4", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000897 "$addr.addr = $wb", []>;
898
899def VST4d8_UPD : VST4DWB<0b0000, 0b0000, "8">;
900def VST4d16_UPD : VST4DWB<0b0000, 0b0100, "16">;
901def VST4d32_UPD : VST4DWB<0b0000, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000902
Evan Cheng60ff8792010-10-11 22:03:18 +0000903def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
904def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
905def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +0000906
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000907// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson068b18b2010-03-20 21:15:48 +0000908def VST4q8 : VST4D<0b0001, 0b0000, "8">;
909def VST4q16 : VST4D<0b0001, 0b0100, "16">;
910def VST4q32 : VST4D<0b0001, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000911def VST4q8_UPD : VST4DWB<0b0001, 0b0000, "8">;
912def VST4q16_UPD : VST4DWB<0b0001, 0b0100, "16">;
913def VST4q32_UPD : VST4DWB<0b0001, 0b1000, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +0000914
Evan Cheng60ff8792010-10-11 22:03:18 +0000915def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
916def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
917def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +0000918
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000919// ...alternate versions to be allocated odd register numbers:
Evan Cheng60ff8792010-10-11 22:03:18 +0000920def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
921def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
922def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000923
Bob Wilson8466fa12010-09-13 23:01:35 +0000924// Classes for VST*LN pseudo-instructions with multi-register operands.
925// These are expanded to real instructions after register allocation.
926class VSTQLNPseudo<InstrItinClass itin>
927 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
928 itin, "">;
929class VSTQLNWBPseudo<InstrItinClass itin>
930 : PseudoNLdSt<(outs GPR:$wb),
931 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
932 nohash_imm:$lane), itin, "$addr.addr = $wb">;
933class VSTQQLNPseudo<InstrItinClass itin>
934 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
935 itin, "">;
936class VSTQQLNWBPseudo<InstrItinClass itin>
937 : PseudoNLdSt<(outs GPR:$wb),
938 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
939 nohash_imm:$lane), itin, "$addr.addr = $wb">;
940class VSTQQQQLNPseudo<InstrItinClass itin>
941 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
942 itin, "">;
943class VSTQQQQLNWBPseudo<InstrItinClass itin>
944 : PseudoNLdSt<(outs GPR:$wb),
945 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
946 nohash_imm:$lane), itin, "$addr.addr = $wb">;
947
Bob Wilsonb07c1712009-10-07 21:53:04 +0000948// VST1LN : Vector Store (single element from one lane)
949// FIXME: Not yet implemented.
Bob Wilson63c90632009-10-07 20:49:18 +0000950
Bob Wilson8a3198b2009-09-01 18:51:56 +0000951// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000952class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
953 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000954 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +0000955 IIC_VST2ln, "vst2", Dt, "\\{$src1[$lane], $src2[$lane]\\}, $addr",
Bob Wilson9abe19d2010-02-17 00:31:29 +0000956 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000957
Bob Wilson39842552010-03-22 16:43:10 +0000958def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8">;
959def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16">;
960def VST2LNd32 : VST2LN<0b1001, {?,0,?,?}, "32">;
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000961
Evan Cheng60ff8792010-10-11 22:03:18 +0000962def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
963def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
964def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000965
Bob Wilson41315282010-03-20 20:39:53 +0000966// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000967def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16">;
968def VST2LNq32 : VST2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000969
Evan Cheng60ff8792010-10-11 22:03:18 +0000970def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
971def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000972
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000973// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000974class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
975 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000976 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +0000977 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000978 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000979 "$addr.addr = $wb", []>;
980
Bob Wilson39842552010-03-22 16:43:10 +0000981def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8">;
982def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16">;
983def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000984
Evan Cheng60ff8792010-10-11 22:03:18 +0000985def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
986def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
987def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000988
Bob Wilson39842552010-03-22 16:43:10 +0000989def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16">;
990def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000991
Evan Cheng60ff8792010-10-11 22:03:18 +0000992def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
993def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000994
Bob Wilson8a3198b2009-09-01 18:51:56 +0000995// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000996class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
997 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000998 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +0000999 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001000 "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr", "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001001
Bob Wilson39842552010-03-22 16:43:10 +00001002def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8">;
1003def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16">;
1004def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32">;
Bob Wilson8cdb2692009-10-08 23:51:31 +00001005
Evan Cheng60ff8792010-10-11 22:03:18 +00001006def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1007def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1008def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001009
Bob Wilson41315282010-03-20 20:39:53 +00001010// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +00001011def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16">;
1012def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson8cdb2692009-10-08 23:51:31 +00001013
Evan Cheng60ff8792010-10-11 22:03:18 +00001014def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
1015def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001016
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001017// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001018class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1019 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001020 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001021 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001022 IIC_VST3lnu, "vst3", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +00001023 "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001024 "$addr.addr = $wb", []>;
1025
Bob Wilson39842552010-03-22 16:43:10 +00001026def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8">;
1027def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16">;
1028def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001029
Evan Cheng60ff8792010-10-11 22:03:18 +00001030def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1031def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1032def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001033
Bob Wilson39842552010-03-22 16:43:10 +00001034def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16">;
1035def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001036
Evan Cheng60ff8792010-10-11 22:03:18 +00001037def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
1038def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001039
Bob Wilson8a3198b2009-09-01 18:51:56 +00001040// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001041class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
1042 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001043 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00001044 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +00001045 "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr",
Bob Wilson9abe19d2010-02-17 00:31:29 +00001046 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001047
Bob Wilson39842552010-03-22 16:43:10 +00001048def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8">;
1049def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16">;
1050def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32">;
Bob Wilson56311392009-10-09 00:01:36 +00001051
Evan Cheng60ff8792010-10-11 22:03:18 +00001052def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1053def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1054def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001055
Bob Wilson41315282010-03-20 20:39:53 +00001056// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +00001057def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16">;
1058def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilson56311392009-10-09 00:01:36 +00001059
Evan Cheng60ff8792010-10-11 22:03:18 +00001060def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
1061def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00001062
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001063// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001064class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1065 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001066 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001067 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001068 IIC_VST4lnu, "vst4", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +00001069 "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001070 "$addr.addr = $wb", []>;
1071
Bob Wilson39842552010-03-22 16:43:10 +00001072def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8">;
1073def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16">;
1074def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001075
Evan Cheng60ff8792010-10-11 22:03:18 +00001076def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1077def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1078def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001079
Bob Wilson39842552010-03-22 16:43:10 +00001080def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16">;
1081def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001082
Evan Cheng60ff8792010-10-11 22:03:18 +00001083def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
1084def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001085
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001086} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00001087
Bob Wilson205a5ca2009-07-08 18:11:30 +00001088
Bob Wilson5bafff32009-06-22 23:27:02 +00001089//===----------------------------------------------------------------------===//
1090// NEON pattern fragments
1091//===----------------------------------------------------------------------===//
1092
1093// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001094def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001095 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1096 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001097}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001098def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001099 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1100 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001101}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001102def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001103 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1104 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001105}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001106def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001107 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1108 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001109}]>;
1110
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00001111// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001112def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001113 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
1114 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001115}]>;
1116
Bob Wilson5bafff32009-06-22 23:27:02 +00001117// Translate lane numbers from Q registers to D subregs.
1118def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001119 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001120}]>;
1121def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001122 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001123}]>;
1124def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001125 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001126}]>;
1127
1128//===----------------------------------------------------------------------===//
1129// Instruction Classes
1130//===----------------------------------------------------------------------===//
1131
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001132// Basic 2-register operations: single-, double- and quad-register.
1133class N2VS<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1134 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1135 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +00001136 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
1137 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src),
1138 IIC_VUNAD, OpcodeStr, Dt, "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001139class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001140 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1141 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +00001142 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
1143 (ins DPR:$src), IIC_VUNAD, OpcodeStr, Dt,"$dst, $src", "",
1144 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001145class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001146 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1147 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +00001148 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
1149 (ins QPR:$src), IIC_VUNAQ, OpcodeStr, Dt,"$dst, $src", "",
1150 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001151
Bob Wilson69bfbd62010-02-17 22:42:54 +00001152// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001153class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001154 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001155 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001156 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1157 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001158 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001159 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
1160class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00001161 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001162 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001163 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1164 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001165 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001166 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
1167
Bob Wilson973a0742010-08-30 20:02:30 +00001168// Narrow 2-register operations.
1169class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1170 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1171 InstrItinClass itin, string OpcodeStr, string Dt,
1172 ValueType TyD, ValueType TyQ, SDNode OpNode>
1173 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
1174 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
1175 [(set DPR:$dst, (TyD (OpNode (TyQ QPR:$src))))]>;
1176
Bob Wilson5bafff32009-06-22 23:27:02 +00001177// Narrow 2-register intrinsics.
1178class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1179 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001180 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00001181 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001182 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001183 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001184 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>;
1185
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001186// Long 2-register operations (currently only used for VMOVL).
1187class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1188 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1189 InstrItinClass itin, string OpcodeStr, string Dt,
1190 ValueType TyQ, ValueType TyD, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001191 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001192 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001193 [(set QPR:$dst, (TyQ (OpNode (TyD DPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001194
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001195// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00001196class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001197 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2),
David Goodwin127221f2009-09-23 21:38:08 +00001198 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Evan Chengf81bf152009-11-23 21:57:23 +00001199 OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001200 "$src1 = $dst1, $src2 = $dst2", []>;
David Goodwin127221f2009-09-23 21:38:08 +00001201class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00001202 InstrItinClass itin, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001203 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001204 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001205 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001206
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001207// Basic 3-register operations: single-, double- and quad-register.
1208class N3VS<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1209 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
1210 SDNode OpNode, bit Commutable>
1211 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001212 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm,
1213 IIC_VBIND, OpcodeStr, Dt, "$dst, $src1, $src2", "", []> {
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001214 let isCommutable = Commutable;
1215}
1216
Bob Wilson5bafff32009-06-22 23:27:02 +00001217class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001218 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001219 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001220 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001221 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1222 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1223 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001224 let isCommutable = Commutable;
1225}
1226// Same as N3VD but no data type.
1227class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1228 InstrItinClass itin, string OpcodeStr,
1229 ValueType ResTy, ValueType OpTy,
1230 SDNode OpNode, bit Commutable>
1231 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001232 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001233 OpcodeStr, "$dst, $src1, $src2", "",
1234 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001235 let isCommutable = Commutable;
1236}
Johnny Chen897dd0c2010-03-27 01:03:13 +00001237
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001238class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001239 InstrItinClass itin, string OpcodeStr, string Dt,
1240 ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001241 : N3V<0, 1, op21_20, op11_8, 1, 0,
1242 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1243 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1244 [(set (Ty DPR:$dst),
1245 (Ty (ShOp (Ty DPR:$src1),
1246 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001247 let isCommutable = 0;
1248}
1249class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001250 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001251 : N3V<0, 1, op21_20, op11_8, 1, 0,
1252 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1253 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","",
1254 [(set (Ty DPR:$dst),
1255 (Ty (ShOp (Ty DPR:$src1),
1256 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001257 let isCommutable = 0;
1258}
1259
Bob Wilson5bafff32009-06-22 23:27:02 +00001260class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001261 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001262 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001263 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersone0e6dc32010-10-21 18:09:17 +00001264 (outs QPR:$Qd), (ins QPR:$Qn, QPR:$Qm), N3RegFrm, itin,
1265 OpcodeStr, Dt, "$Qd, $Qn, $Qm", "",
1266 [(set QPR:$Qd, (ResTy (OpNode (OpTy QPR:$Qn), (OpTy QPR:$Qm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001267 let isCommutable = Commutable;
1268}
1269class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1270 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001271 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00001272 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001273 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, itin,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001274 OpcodeStr, "$dst, $src1, $src2", "",
1275 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001276 let isCommutable = Commutable;
1277}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001278class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001279 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001280 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001281 : N3V<1, 1, op21_20, op11_8, 1, 0,
1282 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1283 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1284 [(set (ResTy QPR:$dst),
1285 (ResTy (ShOp (ResTy QPR:$src1),
1286 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1287 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001288 let isCommutable = 0;
1289}
Bob Wilson9abe19d2010-02-17 00:31:29 +00001290class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001291 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001292 : N3V<1, 1, op21_20, op11_8, 1, 0,
1293 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1294 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","",
1295 [(set (ResTy QPR:$dst),
1296 (ResTy (ShOp (ResTy QPR:$src1),
1297 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1298 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001299 let isCommutable = 0;
1300}
Bob Wilson5bafff32009-06-22 23:27:02 +00001301
1302// Basic 3-register intrinsics, both double- and quad-register.
1303class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001304 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001305 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001306 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001307 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
1308 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1309 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001310 let isCommutable = Commutable;
1311}
David Goodwin658ea602009-09-25 18:38:29 +00001312class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001313 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001314 : N3V<0, 1, op21_20, op11_8, 1, 0,
1315 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1316 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1317 [(set (Ty DPR:$dst),
1318 (Ty (IntOp (Ty DPR:$src1),
1319 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),
1320 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001321 let isCommutable = 0;
1322}
David Goodwin658ea602009-09-25 18:38:29 +00001323class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001324 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001325 : N3V<0, 1, op21_20, op11_8, 1, 0,
1326 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1327 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1328 [(set (Ty DPR:$dst),
1329 (Ty (IntOp (Ty DPR:$src1),
1330 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001331 let isCommutable = 0;
1332}
Owen Anderson3557d002010-10-26 20:56:57 +00001333class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1334 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00001335 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00001336 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1337 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
1338 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
1339 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00001340 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00001341}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001342
Bob Wilson5bafff32009-06-22 23:27:02 +00001343class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001344 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001345 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001346 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001347 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
1348 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1349 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001350 let isCommutable = Commutable;
1351}
David Goodwin658ea602009-09-25 18:38:29 +00001352class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001353 string OpcodeStr, string Dt,
1354 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001355 : N3V<1, 1, op21_20, op11_8, 1, 0,
1356 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1357 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1358 [(set (ResTy QPR:$dst),
1359 (ResTy (IntOp (ResTy QPR:$src1),
1360 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1361 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001362 let isCommutable = 0;
1363}
David Goodwin658ea602009-09-25 18:38:29 +00001364class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001365 string OpcodeStr, string Dt,
1366 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001367 : N3V<1, 1, op21_20, op11_8, 1, 0,
1368 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1369 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1370 [(set (ResTy QPR:$dst),
1371 (ResTy (IntOp (ResTy QPR:$src1),
1372 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1373 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001374 let isCommutable = 0;
1375}
Owen Anderson3557d002010-10-26 20:56:57 +00001376class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1377 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00001378 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00001379 : N3V<op24, op23, op21_20, op11_8, 1, op4,
1380 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
1381 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
1382 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00001383 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00001384}
Bob Wilson5bafff32009-06-22 23:27:02 +00001385
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001386// Multiply-Add/Sub operations: single-, double- and quad-register.
1387class N3VSMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1388 InstrItinClass itin, string OpcodeStr, string Dt,
1389 ValueType Ty, SDNode MulOp, SDNode OpNode>
1390 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1391 (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001392 (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), N3RegFrm, itin,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001393 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", []>;
1394
Bob Wilson5bafff32009-06-22 23:27:02 +00001395class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001396 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001397 ValueType Ty, SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001398 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00001399 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1400 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1401 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
1402 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
1403
David Goodwin658ea602009-09-25 18:38:29 +00001404class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001405 string OpcodeStr, string Dt,
1406 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001407 : N3V<0, 1, op21_20, op11_8, 1, 0,
1408 (outs DPR:$dst),
1409 (ins DPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1410 NVMulSLFrm, itin,
1411 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1412 [(set (Ty DPR:$dst),
1413 (Ty (ShOp (Ty DPR:$src1),
1414 (Ty (MulOp DPR:$src2,
1415 (Ty (NEONvduplane (Ty DPR_VFP2:$src3),
1416 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001417class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001418 string OpcodeStr, string Dt,
1419 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001420 : N3V<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00001421 (outs DPR:$Vd),
1422 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001423 NVMulSLFrm, itin,
Owen Anderson18341e92010-10-22 18:54:37 +00001424 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
1425 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001426 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00001427 (Ty (MulOp DPR:$Vn,
1428 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001429 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001430
Bob Wilson5bafff32009-06-22 23:27:02 +00001431class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001432 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
David Goodwin658ea602009-09-25 18:38:29 +00001433 SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001434 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00001435 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1436 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1437 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
1438 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001439class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001440 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001441 SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001442 : N3V<1, 1, op21_20, op11_8, 1, 0,
1443 (outs QPR:$dst),
1444 (ins QPR:$src1, QPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1445 NVMulSLFrm, itin,
1446 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1447 [(set (ResTy QPR:$dst),
1448 (ResTy (ShOp (ResTy QPR:$src1),
1449 (ResTy (MulOp QPR:$src2,
1450 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1451 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001452class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001453 string OpcodeStr, string Dt,
1454 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001455 SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001456 : N3V<1, 1, op21_20, op11_8, 1, 0,
1457 (outs QPR:$dst),
1458 (ins QPR:$src1, QPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1459 NVMulSLFrm, itin,
1460 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1461 [(set (ResTy QPR:$dst),
1462 (ResTy (ShOp (ResTy QPR:$src1),
1463 (ResTy (MulOp QPR:$src2,
1464 (ResTy (NEONvduplane (OpTy DPR_8:$src3),
1465 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001466
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001467// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
1468class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1469 InstrItinClass itin, string OpcodeStr, string Dt,
1470 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
1471 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00001472 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1473 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1474 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
1475 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001476class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1477 InstrItinClass itin, string OpcodeStr, string Dt,
1478 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
1479 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00001480 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1481 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1482 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
1483 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001484
Bob Wilson5bafff32009-06-22 23:27:02 +00001485// Neon 3-argument intrinsics, both double- and quad-register.
1486// The destination register is also used as the first source operand register.
1487class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001488 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001489 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001490 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001491 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001492 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001493 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1),
1494 (OpTy DPR:$src2), (OpTy DPR:$src3))))]>;
1495class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001496 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001497 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001498 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001499 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001500 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001501 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1),
1502 (OpTy QPR:$src2), (OpTy QPR:$src3))))]>;
1503
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001504// Long Multiply-Add/Sub operations.
1505class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1506 InstrItinClass itin, string OpcodeStr, string Dt,
1507 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1508 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00001509 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1510 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1511 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
1512 (TyQ (MulOp (TyD DPR:$Vn),
1513 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001514class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
1515 InstrItinClass itin, string OpcodeStr, string Dt,
1516 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1517 : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$dst),
1518 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1519 NVMulSLFrm, itin,
1520 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1521 [(set QPR:$dst,
1522 (OpNode (TyQ QPR:$src1),
1523 (TyQ (MulOp (TyD DPR:$src2),
1524 (TyD (NEONvduplane (TyD DPR_VFP2:$src3),
1525 imm:$lane))))))]>;
1526class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1527 InstrItinClass itin, string OpcodeStr, string Dt,
1528 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1529 : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$dst),
1530 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1531 NVMulSLFrm, itin,
1532 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1533 [(set QPR:$dst,
1534 (OpNode (TyQ QPR:$src1),
1535 (TyQ (MulOp (TyD DPR:$src2),
1536 (TyD (NEONvduplane (TyD DPR_8:$src3),
1537 imm:$lane))))))]>;
1538
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001539// Long Intrinsic-Op vector operations with explicit extend (VABAL).
1540class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1541 InstrItinClass itin, string OpcodeStr, string Dt,
1542 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
1543 SDNode OpNode>
1544 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00001545 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1546 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1547 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
1548 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
1549 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001550
Bob Wilson5bafff32009-06-22 23:27:02 +00001551// Neon Long 3-argument intrinsic. The destination register is
1552// a quad-register and is also used as the first source operand register.
1553class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001554 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001555 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001556 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00001557 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1558 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1559 [(set QPR:$Vd,
1560 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001561class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001562 string OpcodeStr, string Dt,
1563 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001564 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1565 (outs QPR:$dst),
1566 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1567 NVMulSLFrm, itin,
1568 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1569 [(set (ResTy QPR:$dst),
1570 (ResTy (IntOp (ResTy QPR:$src1),
1571 (OpTy DPR:$src2),
1572 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1573 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001574class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1575 InstrItinClass itin, string OpcodeStr, string Dt,
1576 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001577 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1578 (outs QPR:$dst),
1579 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1580 NVMulSLFrm, itin,
1581 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1582 [(set (ResTy QPR:$dst),
1583 (ResTy (IntOp (ResTy QPR:$src1),
1584 (OpTy DPR:$src2),
1585 (OpTy (NEONvduplane (OpTy DPR_8:$src3),
1586 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001587
Bob Wilson5bafff32009-06-22 23:27:02 +00001588// Narrowing 3-register intrinsics.
1589class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001590 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00001591 Intrinsic IntOp, bit Commutable>
1592 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001593 (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINi4D,
Evan Chengf81bf152009-11-23 21:57:23 +00001594 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001595 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> {
1596 let isCommutable = Commutable;
1597}
1598
Bob Wilson04d6c282010-08-29 05:57:34 +00001599// Long 3-register operations.
1600class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1601 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001602 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
1603 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1604 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
1605 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1606 [(set QPR:$dst, (TyQ (OpNode (TyD DPR:$src1), (TyD DPR:$src2))))]> {
1607 let isCommutable = Commutable;
1608}
1609class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
1610 InstrItinClass itin, string OpcodeStr, string Dt,
1611 ValueType TyQ, ValueType TyD, SDNode OpNode>
1612 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1613 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1614 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1615 [(set QPR:$dst,
1616 (TyQ (OpNode (TyD DPR:$src1),
1617 (TyD (NEONvduplane (TyD DPR_VFP2:$src2),imm:$lane)))))]>;
1618class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1619 InstrItinClass itin, string OpcodeStr, string Dt,
1620 ValueType TyQ, ValueType TyD, SDNode OpNode>
1621 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1622 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1623 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1624 [(set QPR:$dst,
1625 (TyQ (OpNode (TyD DPR:$src1),
1626 (TyD (NEONvduplane (TyD DPR_8:$src2), imm:$lane)))))]>;
1627
1628// Long 3-register operations with explicitly extended operands.
1629class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1630 InstrItinClass itin, string OpcodeStr, string Dt,
1631 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
1632 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00001633 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersone0e6dc32010-10-21 18:09:17 +00001634 (outs QPR:$Qd), (ins DPR:$Dn, DPR:$Dm), N3RegFrm, itin,
1635 OpcodeStr, Dt, "$Qd, $Dn, $Dm", "",
1636 [(set QPR:$Qd, (OpNode (TyQ (ExtOp (TyD DPR:$Dn))),
1637 (TyQ (ExtOp (TyD DPR:$Dm)))))]> {
1638 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00001639}
1640
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001641// Long 3-register intrinsics with explicit extend (VABDL).
1642class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1643 InstrItinClass itin, string OpcodeStr, string Dt,
1644 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
1645 bit Commutable>
1646 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1647 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
1648 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1649 [(set QPR:$dst, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$src1),
1650 (TyD DPR:$src2))))))]> {
1651 let isCommutable = Commutable;
1652}
1653
Bob Wilson5bafff32009-06-22 23:27:02 +00001654// Long 3-register intrinsics.
1655class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001656 InstrItinClass itin, string OpcodeStr, string Dt,
1657 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001658 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001659 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001660 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001661 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> {
1662 let isCommutable = Commutable;
1663}
David Goodwin658ea602009-09-25 18:38:29 +00001664class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001665 string OpcodeStr, string Dt,
1666 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001667 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1668 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1669 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1670 [(set (ResTy QPR:$dst),
1671 (ResTy (IntOp (OpTy DPR:$src1),
1672 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1673 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001674class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1675 InstrItinClass itin, string OpcodeStr, string Dt,
1676 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001677 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1678 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1679 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1680 [(set (ResTy QPR:$dst),
1681 (ResTy (IntOp (OpTy DPR:$src1),
1682 (OpTy (NEONvduplane (OpTy DPR_8:$src2),
1683 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001684
Bob Wilson04d6c282010-08-29 05:57:34 +00001685// Wide 3-register operations.
1686class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1687 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
1688 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001689 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9d505592010-10-21 18:20:25 +00001690 (outs QPR:$Qd), (ins QPR:$Qn, DPR:$Dm), N3RegFrm, IIC_VSUBiD,
1691 OpcodeStr, Dt, "$Qd, $Qn, $Dm", "",
1692 [(set QPR:$Qd, (OpNode (TyQ QPR:$Qn),
1693 (TyQ (ExtOp (TyD DPR:$Dm)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001694 let isCommutable = Commutable;
1695}
1696
1697// Pairwise long 2-register intrinsics, both double- and quad-register.
1698class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001699 bits<2> op17_16, bits<5> op11_7, bit op4,
1700 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001701 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1702 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001703 (ins DPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001704 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
1705class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001706 bits<2> op17_16, bits<5> op11_7, bit op4,
1707 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001708 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1709 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001710 (ins QPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001711 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
1712
1713// Pairwise long 2-register accumulate intrinsics,
1714// both double- and quad-register.
1715// The destination register is also used as the first source operand register.
1716class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001717 bits<2> op17_16, bits<5> op11_7, bit op4,
1718 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001719 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1720 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00001721 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
1722 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
1723 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001724class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001725 bits<2> op17_16, bits<5> op11_7, bit op4,
1726 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001727 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1728 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00001729 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
1730 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
1731 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001732
1733// Shift by immediate,
1734// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001735class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001736 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001737 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001738 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001739 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001740 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001741 [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001742class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001743 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001744 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001745 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001746 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001747 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001748 [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>;
1749
Johnny Chen6c8648b2010-03-17 23:26:50 +00001750// Long shift by immediate.
1751class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
1752 string OpcodeStr, string Dt,
1753 ValueType ResTy, ValueType OpTy, SDNode OpNode>
1754 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001755 (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), N2RegVShLFrm,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001756 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001757 [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src),
1758 (i32 imm:$SIMM))))]>;
1759
Bob Wilson5bafff32009-06-22 23:27:02 +00001760// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001761class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001762 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001763 ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001764 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001765 (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), N2RegVShRFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001766 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001767 [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src),
1768 (i32 imm:$SIMM))))]>;
1769
1770// Shift right by immediate and accumulate,
1771// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001772class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001773 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00001774 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
1775 (ins DPR:$src1, DPR:$Vm, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
1776 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
1777 [(set DPR:$Vd, (Ty (add DPR:$src1,
1778 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001779class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001780 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00001781 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
1782 (ins QPR:$src1, QPR:$Vm, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
1783 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
1784 [(set QPR:$Vd, (Ty (add QPR:$src1,
1785 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001786
1787// Shift by immediate and insert,
1788// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001789class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001790 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00001791 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
1792 (ins DPR:$src1, DPR:$Vm, i32imm:$SIMM), f, IIC_VSHLiD,
1793 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
1794 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001795class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001796 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00001797 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
1798 (ins QPR:$src1, QPR:$Vm, i32imm:$SIMM), f, IIC_VSHLiQ,
1799 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
1800 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001801
1802// Convert, with fractional bits immediate,
1803// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001804class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001805 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001806 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001807 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00001808 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
1809 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
1810 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001811class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001812 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001813 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001814 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00001815 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
1816 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
1817 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001818
1819//===----------------------------------------------------------------------===//
1820// Multiclasses
1821//===----------------------------------------------------------------------===//
1822
Bob Wilson916ac5b2009-10-03 04:44:16 +00001823// Abbreviations used in multiclass suffixes:
1824// Q = quarter int (8 bit) elements
1825// H = half int (16 bit) elements
1826// S = single int (32 bit) elements
1827// D = double int (64 bit) elements
1828
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001829// Neon 2-register vector operations -- for disassembly only.
1830
1831// First with only element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00001832multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1833 bits<5> op11_7, bit op4, string opc, string Dt,
1834 string asm> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001835 // 64-bit vector types.
1836 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
1837 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001838 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001839 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
1840 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001841 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001842 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
1843 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001844 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001845 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
1846 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
1847 opc, "f32", asm, "", []> {
1848 let Inst{10} = 1; // overwrite F = 1
1849 }
1850
1851 // 128-bit vector types.
1852 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
1853 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001854 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001855 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
1856 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001857 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001858 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
1859 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001860 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001861 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
1862 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
1863 opc, "f32", asm, "", []> {
1864 let Inst{10} = 1; // overwrite F = 1
1865 }
1866}
1867
Bob Wilson5bafff32009-06-22 23:27:02 +00001868// Neon 3-register vector operations.
1869
1870// First with only element sizes of 8, 16 and 32 bits:
1871multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001872 InstrItinClass itinD16, InstrItinClass itinD32,
1873 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001874 string OpcodeStr, string Dt,
1875 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001876 // 64-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001877 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001878 OpcodeStr, !strconcat(Dt, "8"),
1879 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001880 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001881 OpcodeStr, !strconcat(Dt, "16"),
1882 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001883 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001884 OpcodeStr, !strconcat(Dt, "32"),
1885 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001886
1887 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001888 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001889 OpcodeStr, !strconcat(Dt, "8"),
1890 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001891 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001892 OpcodeStr, !strconcat(Dt, "16"),
1893 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001894 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001895 OpcodeStr, !strconcat(Dt, "32"),
1896 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001897}
1898
Evan Chengf81bf152009-11-23 21:57:23 +00001899multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
1900 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
1901 v4i16, ShOp>;
1902 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00001903 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00001904 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00001905 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00001906 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00001907 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001908}
1909
Bob Wilson5bafff32009-06-22 23:27:02 +00001910// ....then also with element size 64 bits:
1911multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001912 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001913 string OpcodeStr, string Dt,
1914 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00001915 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001916 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00001917 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00001918 OpcodeStr, !strconcat(Dt, "64"),
1919 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001920 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001921 OpcodeStr, !strconcat(Dt, "64"),
1922 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001923}
1924
1925
Bob Wilson973a0742010-08-30 20:02:30 +00001926// Neon Narrowing 2-register vector operations,
1927// source operand element sizes of 16, 32 and 64 bits:
1928multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1929 bits<5> op11_7, bit op6, bit op4,
1930 InstrItinClass itin, string OpcodeStr, string Dt,
1931 SDNode OpNode> {
1932 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
1933 itin, OpcodeStr, !strconcat(Dt, "16"),
1934 v8i8, v8i16, OpNode>;
1935 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
1936 itin, OpcodeStr, !strconcat(Dt, "32"),
1937 v4i16, v4i32, OpNode>;
1938 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
1939 itin, OpcodeStr, !strconcat(Dt, "64"),
1940 v2i32, v2i64, OpNode>;
1941}
1942
Bob Wilson5bafff32009-06-22 23:27:02 +00001943// Neon Narrowing 2-register vector intrinsics,
1944// source operand element sizes of 16, 32 and 64 bits:
1945multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00001946 bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001947 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001948 Intrinsic IntOp> {
1949 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001950 itin, OpcodeStr, !strconcat(Dt, "16"),
1951 v8i8, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001952 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001953 itin, OpcodeStr, !strconcat(Dt, "32"),
1954 v4i16, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001955 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001956 itin, OpcodeStr, !strconcat(Dt, "64"),
1957 v2i32, v2i64, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001958}
1959
1960
1961// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
1962// source operand element sizes of 16, 32 and 64 bits:
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001963multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
1964 string OpcodeStr, string Dt, SDNode OpNode> {
1965 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
1966 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
1967 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
1968 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
1969 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
1970 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001971}
1972
1973
1974// Neon 3-register vector intrinsics.
1975
1976// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001977multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00001978 InstrItinClass itinD16, InstrItinClass itinD32,
1979 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001980 string OpcodeStr, string Dt,
1981 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001982 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001983 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001984 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001985 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001986 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001987 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001988 v2i32, v2i32, IntOp, Commutable>;
1989
1990 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001991 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001992 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001993 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001994 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001995 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001996 v4i32, v4i32, IntOp, Commutable>;
1997}
Owen Anderson3557d002010-10-26 20:56:57 +00001998multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
1999 InstrItinClass itinD16, InstrItinClass itinD32,
2000 InstrItinClass itinQ16, InstrItinClass itinQ32,
2001 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002002 Intrinsic IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002003 // 64-bit vector types.
2004 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
2005 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002006 v4i16, v4i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002007 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
2008 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002009 v2i32, v2i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002010
2011 // 128-bit vector types.
2012 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
2013 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002014 v8i16, v8i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002015 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
2016 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002017 v4i32, v4i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002018}
Bob Wilson5bafff32009-06-22 23:27:02 +00002019
David Goodwin658ea602009-09-25 18:38:29 +00002020multiclass N3VIntSL_HS<bits<4> op11_8,
2021 InstrItinClass itinD16, InstrItinClass itinD32,
2022 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002023 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00002024 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002025 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002026 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002027 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002028 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002029 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002030 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002031 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002032}
2033
Bob Wilson5bafff32009-06-22 23:27:02 +00002034// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002035multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002036 InstrItinClass itinD16, InstrItinClass itinD32,
2037 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002038 string OpcodeStr, string Dt,
2039 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002040 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002041 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002042 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002043 OpcodeStr, !strconcat(Dt, "8"),
2044 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002045 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002046 OpcodeStr, !strconcat(Dt, "8"),
2047 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002048}
Owen Anderson3557d002010-10-26 20:56:57 +00002049multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2050 InstrItinClass itinD16, InstrItinClass itinD32,
2051 InstrItinClass itinQ16, InstrItinClass itinQ32,
2052 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002053 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002054 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002055 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002056 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
2057 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002058 v8i8, v8i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002059 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
2060 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002061 v16i8, v16i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002062}
2063
Bob Wilson5bafff32009-06-22 23:27:02 +00002064
2065// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002066multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002067 InstrItinClass itinD16, InstrItinClass itinD32,
2068 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002069 string OpcodeStr, string Dt,
2070 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002071 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002072 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002073 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002074 OpcodeStr, !strconcat(Dt, "64"),
2075 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002076 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002077 OpcodeStr, !strconcat(Dt, "64"),
2078 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002079}
Owen Anderson3557d002010-10-26 20:56:57 +00002080multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2081 InstrItinClass itinD16, InstrItinClass itinD32,
2082 InstrItinClass itinQ16, InstrItinClass itinQ32,
2083 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002084 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002085 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002086 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002087 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
2088 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002089 v1i64, v1i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002090 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
2091 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002092 v2i64, v2i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002093}
Bob Wilson5bafff32009-06-22 23:27:02 +00002094
Bob Wilson5bafff32009-06-22 23:27:02 +00002095// Neon Narrowing 3-register vector intrinsics,
2096// source operand element sizes of 16, 32 and 64 bits:
2097multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002098 string OpcodeStr, string Dt,
2099 Intrinsic IntOp, bit Commutable = 0> {
2100 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
2101 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002102 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002103 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
2104 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002105 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002106 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
2107 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002108 v2i32, v2i64, IntOp, Commutable>;
2109}
2110
2111
Bob Wilson04d6c282010-08-29 05:57:34 +00002112// Neon Long 3-register vector operations.
2113
2114multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2115 InstrItinClass itin16, InstrItinClass itin32,
2116 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002117 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00002118 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
2119 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002120 v8i16, v8i8, OpNode, Commutable>;
2121 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
2122 OpcodeStr, !strconcat(Dt, "16"),
2123 v4i32, v4i16, OpNode, Commutable>;
2124 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
2125 OpcodeStr, !strconcat(Dt, "32"),
2126 v2i64, v2i32, OpNode, Commutable>;
2127}
2128
2129multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
2130 InstrItinClass itin, string OpcodeStr, string Dt,
2131 SDNode OpNode> {
2132 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
2133 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2134 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
2135 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2136}
2137
2138multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2139 InstrItinClass itin16, InstrItinClass itin32,
2140 string OpcodeStr, string Dt,
2141 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2142 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
2143 OpcodeStr, !strconcat(Dt, "8"),
2144 v8i16, v8i8, OpNode, ExtOp, Commutable>;
2145 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
2146 OpcodeStr, !strconcat(Dt, "16"),
2147 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2148 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
2149 OpcodeStr, !strconcat(Dt, "32"),
2150 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00002151}
2152
Bob Wilson5bafff32009-06-22 23:27:02 +00002153// Neon Long 3-register vector intrinsics.
2154
2155// First with only element sizes of 16 and 32 bits:
2156multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002157 InstrItinClass itin16, InstrItinClass itin32,
2158 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002159 Intrinsic IntOp, bit Commutable = 0> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002160 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002161 OpcodeStr, !strconcat(Dt, "16"),
2162 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002163 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002164 OpcodeStr, !strconcat(Dt, "32"),
2165 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002166}
2167
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002168multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002169 InstrItinClass itin, string OpcodeStr, string Dt,
2170 Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002171 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002172 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002173 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002174 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002175}
2176
Bob Wilson5bafff32009-06-22 23:27:02 +00002177// ....then also with element size of 8 bits:
2178multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002179 InstrItinClass itin16, InstrItinClass itin32,
2180 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002181 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002182 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002183 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002184 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002185 OpcodeStr, !strconcat(Dt, "8"),
2186 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002187}
2188
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002189// ....with explicit extend (VABDL).
2190multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2191 InstrItinClass itin, string OpcodeStr, string Dt,
2192 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
2193 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
2194 OpcodeStr, !strconcat(Dt, "8"),
2195 v8i16, v8i8, IntOp, ExtOp, Commutable>;
2196 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
2197 OpcodeStr, !strconcat(Dt, "16"),
2198 v4i32, v4i16, IntOp, ExtOp, Commutable>;
2199 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
2200 OpcodeStr, !strconcat(Dt, "32"),
2201 v2i64, v2i32, IntOp, ExtOp, Commutable>;
2202}
2203
Bob Wilson5bafff32009-06-22 23:27:02 +00002204
2205// Neon Wide 3-register vector intrinsics,
2206// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00002207multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2208 string OpcodeStr, string Dt,
2209 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2210 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
2211 OpcodeStr, !strconcat(Dt, "8"),
2212 v8i16, v8i8, OpNode, ExtOp, Commutable>;
2213 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
2214 OpcodeStr, !strconcat(Dt, "16"),
2215 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2216 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
2217 OpcodeStr, !strconcat(Dt, "32"),
2218 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002219}
2220
2221
2222// Neon Multiply-Op vector operations,
2223// element sizes of 8, 16 and 32 bits:
2224multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00002225 InstrItinClass itinD16, InstrItinClass itinD32,
2226 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002227 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002228 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002229 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002230 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002231 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002232 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002233 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002234 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002235
2236 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002237 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002238 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002239 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002240 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002241 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002242 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002243}
2244
David Goodwin658ea602009-09-25 18:38:29 +00002245multiclass N3VMulOpSL_HS<bits<4> op11_8,
2246 InstrItinClass itinD16, InstrItinClass itinD32,
2247 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002248 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002249 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002250 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002251 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002252 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002253 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002254 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
2255 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002256 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002257 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
2258 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002259}
Bob Wilson5bafff32009-06-22 23:27:02 +00002260
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002261// Neon Intrinsic-Op vector operations,
2262// element sizes of 8, 16 and 32 bits:
2263multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2264 InstrItinClass itinD, InstrItinClass itinQ,
2265 string OpcodeStr, string Dt, Intrinsic IntOp,
2266 SDNode OpNode> {
2267 // 64-bit vector types.
2268 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
2269 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
2270 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
2271 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
2272 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
2273 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
2274
2275 // 128-bit vector types.
2276 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
2277 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
2278 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
2279 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
2280 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
2281 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
2282}
2283
Bob Wilson5bafff32009-06-22 23:27:02 +00002284// Neon 3-argument intrinsics,
2285// element sizes of 8, 16 and 32 bits:
2286multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002287 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002288 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002289 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002290 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002291 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002292 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002293 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002294 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002295 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002296
2297 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002298 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002299 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002300 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002301 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002302 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002303 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002304}
2305
2306
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002307// Neon Long Multiply-Op vector operations,
2308// element sizes of 8, 16 and 32 bits:
2309multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2310 InstrItinClass itin16, InstrItinClass itin32,
2311 string OpcodeStr, string Dt, SDNode MulOp,
2312 SDNode OpNode> {
2313 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
2314 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
2315 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
2316 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
2317 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
2318 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2319}
2320
2321multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
2322 string Dt, SDNode MulOp, SDNode OpNode> {
2323 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
2324 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
2325 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
2326 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2327}
2328
2329
Bob Wilson5bafff32009-06-22 23:27:02 +00002330// Neon Long 3-argument intrinsics.
2331
2332// First with only element sizes of 16 and 32 bits:
2333multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00002334 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002335 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00002336 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002337 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00002338 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002339 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002340}
2341
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002342multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002343 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002344 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00002345 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002346 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002347 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002348}
2349
Bob Wilson5bafff32009-06-22 23:27:02 +00002350// ....then also with element size of 8 bits:
2351multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00002352 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002353 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00002354 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
2355 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002356 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002357}
2358
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002359// ....with explicit extend (VABAL).
2360multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2361 InstrItinClass itin, string OpcodeStr, string Dt,
2362 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
2363 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
2364 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
2365 IntOp, ExtOp, OpNode>;
2366 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
2367 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
2368 IntOp, ExtOp, OpNode>;
2369 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
2370 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
2371 IntOp, ExtOp, OpNode>;
2372}
2373
Bob Wilson5bafff32009-06-22 23:27:02 +00002374
2375// Neon 2-register vector intrinsics,
2376// element sizes of 8, 16 and 32 bits:
2377multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00002378 bits<5> op11_7, bit op4,
2379 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002380 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002381 // 64-bit vector types.
2382 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002383 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002384 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002385 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002386 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002387 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002388
2389 // 128-bit vector types.
2390 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002391 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002392 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002393 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002394 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002395 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002396}
2397
2398
2399// Neon Pairwise long 2-register intrinsics,
2400// element sizes of 8, 16 and 32 bits:
2401multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2402 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002403 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002404 // 64-bit vector types.
2405 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002406 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002407 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002408 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002409 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002410 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002411
2412 // 128-bit vector types.
2413 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002414 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002415 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002416 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002417 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002418 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002419}
2420
2421
2422// Neon Pairwise long 2-register accumulate intrinsics,
2423// element sizes of 8, 16 and 32 bits:
2424multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2425 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002426 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002427 // 64-bit vector types.
2428 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002429 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002430 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002431 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002432 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002433 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002434
2435 // 128-bit vector types.
2436 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002437 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002438 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002439 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002440 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002441 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002442}
2443
2444
2445// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002446// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00002447// element sizes of 8, 16, 32 and 64 bits:
2448multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002449 InstrItinClass itin, string OpcodeStr, string Dt,
2450 SDNode OpNode, Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002451 // 64-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00002452 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002453 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002454 let Inst{21-19} = 0b001; // imm6 = 001xxx
2455 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002456 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002457 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002458 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2459 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002460 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002461 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002462 let Inst{21} = 0b1; // imm6 = 1xxxxx
2463 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002464 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002465 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00002466 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002467
2468 // 128-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00002469 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002470 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002471 let Inst{21-19} = 0b001; // imm6 = 001xxx
2472 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002473 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002474 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002475 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2476 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002477 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002478 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002479 let Inst{21} = 0b1; // imm6 = 1xxxxx
2480 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002481 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002482 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00002483 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002484}
2485
Bob Wilson5bafff32009-06-22 23:27:02 +00002486// Neon Shift-Accumulate vector operations,
2487// element sizes of 8, 16, 32 and 64 bits:
2488multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002489 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002490 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002491 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002492 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002493 let Inst{21-19} = 0b001; // imm6 = 001xxx
2494 }
2495 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002496 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002497 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2498 }
2499 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002500 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002501 let Inst{21} = 0b1; // imm6 = 1xxxxx
2502 }
2503 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002504 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002505 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002506
2507 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002508 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002509 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002510 let Inst{21-19} = 0b001; // imm6 = 001xxx
2511 }
2512 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002513 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002514 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2515 }
2516 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002517 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002518 let Inst{21} = 0b1; // imm6 = 1xxxxx
2519 }
2520 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002521 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002522 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002523}
2524
2525
2526// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002527// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00002528// element sizes of 8, 16, 32 and 64 bits:
2529multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002530 string OpcodeStr, SDNode ShOp,
2531 Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002532 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002533 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002534 f, OpcodeStr, "8", v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002535 let Inst{21-19} = 0b001; // imm6 = 001xxx
2536 }
2537 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002538 f, OpcodeStr, "16", v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002539 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2540 }
2541 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002542 f, OpcodeStr, "32", v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002543 let Inst{21} = 0b1; // imm6 = 1xxxxx
2544 }
2545 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002546 f, OpcodeStr, "64", v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002547 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002548
2549 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002550 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002551 f, OpcodeStr, "8", v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002552 let Inst{21-19} = 0b001; // imm6 = 001xxx
2553 }
2554 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002555 f, OpcodeStr, "16", v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002556 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2557 }
2558 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002559 f, OpcodeStr, "32", v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002560 let Inst{21} = 0b1; // imm6 = 1xxxxx
2561 }
2562 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002563 f, OpcodeStr, "64", v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002564 // imm6 = xxxxxx
2565}
2566
2567// Neon Shift Long operations,
2568// element sizes of 8, 16, 32 bits:
2569multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00002570 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002571 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002572 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002573 let Inst{21-19} = 0b001; // imm6 = 001xxx
2574 }
2575 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002576 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002577 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2578 }
2579 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002580 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002581 let Inst{21} = 0b1; // imm6 = 1xxxxx
2582 }
2583}
2584
2585// Neon Shift Narrow operations,
2586// element sizes of 16, 32, 64 bits:
2587multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00002588 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00002589 SDNode OpNode> {
2590 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002591 OpcodeStr, !strconcat(Dt, "16"), v8i8, v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002592 let Inst{21-19} = 0b001; // imm6 = 001xxx
2593 }
2594 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002595 OpcodeStr, !strconcat(Dt, "32"), v4i16, v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002596 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2597 }
2598 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002599 OpcodeStr, !strconcat(Dt, "64"), v2i32, v2i64, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002600 let Inst{21} = 0b1; // imm6 = 1xxxxx
2601 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002602}
2603
2604//===----------------------------------------------------------------------===//
2605// Instruction Definitions.
2606//===----------------------------------------------------------------------===//
2607
2608// Vector Add Operations.
2609
2610// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00002611defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00002612 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002613def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002614 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002615def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002616 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002617// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002618defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
2619 "vaddl", "s", add, sext, 1>;
2620defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
2621 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002622// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00002623defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
2624defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002625// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002626defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
2627 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2628 "vhadd", "s", int_arm_neon_vhadds, 1>;
2629defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
2630 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2631 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002632// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002633defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
2634 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2635 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
2636defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
2637 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2638 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002639// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002640defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
2641 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2642 "vqadd", "s", int_arm_neon_vqadds, 1>;
2643defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
2644 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2645 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002646// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002647defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
2648 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002649// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002650defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
2651 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002652
2653// Vector Multiply Operations.
2654
2655// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00002656defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002657 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002658def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
2659 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
2660def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
2661 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00002662def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00002663 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00002664def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00002665 v4f32, v4f32, fmul, 1>;
2666defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
2667def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
2668def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
2669 v2f32, fmul>;
2670
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002671def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
2672 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
2673 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
2674 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002675 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002676 (SubReg_i16_lane imm:$lane)))>;
2677def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
2678 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
2679 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
2680 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002681 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002682 (SubReg_i32_lane imm:$lane)))>;
2683def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
2684 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
2685 (v4f32 (VMULslfq (v4f32 QPR:$src1),
2686 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002687 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002688 (SubReg_i32_lane imm:$lane)))>;
2689
Bob Wilson5bafff32009-06-22 23:27:02 +00002690// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002691defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
David Goodwin658ea602009-09-25 18:38:29 +00002692 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002693 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002694defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
2695 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002696 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002697def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002698 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
2699 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002700 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
2701 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002702 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002703 (SubReg_i16_lane imm:$lane)))>;
2704def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002705 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
2706 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002707 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
2708 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002709 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002710 (SubReg_i32_lane imm:$lane)))>;
2711
Bob Wilson5bafff32009-06-22 23:27:02 +00002712// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002713defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
2714 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002715 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002716defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
2717 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002718 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002719def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002720 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
2721 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002722 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
2723 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002724 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002725 (SubReg_i16_lane imm:$lane)))>;
2726def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002727 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
2728 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002729 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
2730 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002731 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002732 (SubReg_i32_lane imm:$lane)))>;
2733
Bob Wilson5bafff32009-06-22 23:27:02 +00002734// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002735defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
2736 "vmull", "s", NEONvmulls, 1>;
2737defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
2738 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002739def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00002740 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002741defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
2742defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002743
Bob Wilson5bafff32009-06-22 23:27:02 +00002744// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002745defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
2746 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
2747defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
2748 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002749
2750// Vector Multiply-Accumulate and Multiply-Subtract Operations.
2751
2752// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00002753defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002754 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
2755def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002756 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00002757def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002758 v4f32, fmul, fadd>;
David Goodwin658ea602009-09-25 18:38:29 +00002759defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002760 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
2761def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002762 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00002763def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002764 v4f32, v2f32, fmul, fadd>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002765
2766def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002767 (mul (v8i16 QPR:$src2),
2768 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
2769 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002770 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002771 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002772 (SubReg_i16_lane imm:$lane)))>;
2773
2774def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002775 (mul (v4i32 QPR:$src2),
2776 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
2777 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002778 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002779 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002780 (SubReg_i32_lane imm:$lane)))>;
2781
2782def : Pat<(v4f32 (fadd (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002783 (fmul (v4f32 QPR:$src2),
2784 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002785 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
2786 (v4f32 QPR:$src2),
2787 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002788 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002789 (SubReg_i32_lane imm:$lane)))>;
2790
Bob Wilson5bafff32009-06-22 23:27:02 +00002791// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002792defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
2793 "vmlal", "s", NEONvmulls, add>;
2794defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
2795 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002796
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002797defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
2798defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002799
Bob Wilson5bafff32009-06-22 23:27:02 +00002800// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00002801defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002802 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00002803defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002804
Bob Wilson5bafff32009-06-22 23:27:02 +00002805// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00002806defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002807 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
2808def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002809 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00002810def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002811 v4f32, fmul, fsub>;
David Goodwin658ea602009-09-25 18:38:29 +00002812defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002813 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
2814def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002815 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00002816def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002817 v4f32, v2f32, fmul, fsub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002818
2819def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002820 (mul (v8i16 QPR:$src2),
2821 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
2822 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002823 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002824 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002825 (SubReg_i16_lane imm:$lane)))>;
2826
2827def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002828 (mul (v4i32 QPR:$src2),
2829 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
2830 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002831 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002832 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002833 (SubReg_i32_lane imm:$lane)))>;
2834
2835def : Pat<(v4f32 (fsub (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002836 (fmul (v4f32 QPR:$src2),
2837 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
2838 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002839 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002840 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002841 (SubReg_i32_lane imm:$lane)))>;
2842
Bob Wilson5bafff32009-06-22 23:27:02 +00002843// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002844defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
2845 "vmlsl", "s", NEONvmulls, sub>;
2846defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
2847 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002848
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002849defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
2850defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002851
Bob Wilson5bafff32009-06-22 23:27:02 +00002852// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00002853defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002854 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00002855defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002856
2857// Vector Subtract Operations.
2858
2859// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00002860defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002861 "vsub", "i", sub, 0>;
2862def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002863 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002864def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002865 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002866// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002867defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
2868 "vsubl", "s", sub, sext, 0>;
2869defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
2870 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002871// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00002872defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
2873defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002874// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002875defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002876 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002877 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002878defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002879 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002880 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002881// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002882defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002883 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002884 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002885defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002886 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002887 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002888// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002889defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
2890 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002891// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002892defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
2893 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002894
2895// Vector Comparisons.
2896
2897// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002898defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2899 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002900def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002901 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002902def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002903 NEONvceq, 1>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002904// For disassembly only.
Johnny Chen363ac582010-02-23 01:42:58 +00002905defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Bob Wilson8c605c62010-06-25 20:54:44 +00002906 "$dst, $src, #0">;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002907
Bob Wilson5bafff32009-06-22 23:27:02 +00002908// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002909defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2910 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
2911defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2912 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00002913def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
2914 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002915def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002916 NEONvcge, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00002917// For disassembly only.
Owen Anderson10c15e52010-10-25 17:49:32 +00002918// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen363ac582010-02-23 01:42:58 +00002919defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
2920 "$dst, $src, #0">;
2921// For disassembly only.
Owen Anderson4fe20bb2010-10-25 17:33:02 +00002922// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen363ac582010-02-23 01:42:58 +00002923defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
2924 "$dst, $src, #0">;
2925
Bob Wilson5bafff32009-06-22 23:27:02 +00002926// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002927defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2928 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
2929defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2930 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002931def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002932 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002933def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002934 NEONvcgt, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00002935// For disassembly only.
Owen Andersond0c5b612010-10-25 18:03:59 +00002936// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen363ac582010-02-23 01:42:58 +00002937defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
2938 "$dst, $src, #0">;
2939// For disassembly only.
Owen Andersond0c5b612010-10-25 18:03:59 +00002940// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen363ac582010-02-23 01:42:58 +00002941defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
2942 "$dst, $src, #0">;
2943
Bob Wilson5bafff32009-06-22 23:27:02 +00002944// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002945def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
2946 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
2947def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
2948 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002949// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002950def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
2951 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
2952def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
2953 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002954// VTST : Vector Test Bits
David Goodwin127221f2009-09-23 21:38:08 +00002955defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00002956 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002957
2958// Vector Bitwise Operations.
2959
Bob Wilsoncba270d2010-07-13 21:16:48 +00002960def vnotd : PatFrag<(ops node:$in),
2961 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
2962def vnotq : PatFrag<(ops node:$in),
2963 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00002964
2965
Bob Wilson5bafff32009-06-22 23:27:02 +00002966// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00002967def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
2968 v2i32, v2i32, and, 1>;
2969def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
2970 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002971
2972// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00002973def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
2974 v2i32, v2i32, xor, 1>;
2975def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
2976 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002977
2978// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00002979def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
2980 v2i32, v2i32, or, 1>;
2981def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
2982 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002983
2984// VBIC : Vector Bitwise Bit Clear (AND NOT)
Evan Chengf81bf152009-11-23 21:57:23 +00002985def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002986 (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD,
2987 "vbic", "$dst, $src1, $src2", "",
2988 [(set DPR:$dst, (v2i32 (and DPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00002989 (vnotd DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002990def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002991 (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ,
2992 "vbic", "$dst, $src1, $src2", "",
2993 [(set QPR:$dst, (v4i32 (and QPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00002994 (vnotq QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002995
2996// VORN : Vector Bitwise OR NOT
Evan Chengf81bf152009-11-23 21:57:23 +00002997def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002998 (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD,
2999 "vorn", "$dst, $src1, $src2", "",
3000 [(set DPR:$dst, (v2i32 (or DPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003001 (vnotd DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003002def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003003 (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ,
3004 "vorn", "$dst, $src1, $src2", "",
3005 [(set QPR:$dst, (v4i32 (or QPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003006 (vnotq QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003007
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003008// VMVN : Vector Bitwise NOT (Immediate)
3009
3010let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00003011
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003012def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$dst),
3013 (ins nModImm:$SIMM), IIC_VMOVImm,
3014 "vmvn", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003015 [(set DPR:$dst, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
3016 let Inst{9} = SIMM{9};
3017}
3018
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003019def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$dst),
3020 (ins nModImm:$SIMM), IIC_VMOVImm,
3021 "vmvn", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003022 [(set QPR:$dst, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
3023 let Inst{9} = SIMM{9};
3024}
3025
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003026def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$dst),
3027 (ins nModImm:$SIMM), IIC_VMOVImm,
3028 "vmvn", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003029 [(set DPR:$dst, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
3030 let Inst{11-8} = SIMM{11-8};
3031}
3032
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003033def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$dst),
3034 (ins nModImm:$SIMM), IIC_VMOVImm,
3035 "vmvn", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003036 [(set QPR:$dst, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
3037 let Inst{11-8} = SIMM{11-8};
3038}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003039}
3040
Bob Wilson5bafff32009-06-22 23:27:02 +00003041// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00003042def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Anton Korobeynikovfc2b0842010-04-07 18:20:36 +00003043 (outs DPR:$dst), (ins DPR:$src), IIC_VSUBiD,
Bob Wilson2cd1a122010-03-27 04:01:23 +00003044 "vmvn", "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003045 [(set DPR:$dst, (v2i32 (vnotd DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003046def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Anton Korobeynikovfc2b0842010-04-07 18:20:36 +00003047 (outs QPR:$dst), (ins QPR:$src), IIC_VSUBiD,
Bob Wilson2cd1a122010-03-27 04:01:23 +00003048 "vmvn", "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003049 [(set QPR:$dst, (v4i32 (vnotq QPR:$src)))]>;
3050def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
3051def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003052
3053// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00003054def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3055 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003056 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00003057 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
3058 [(set DPR:$Vd,
3059 (v2i32 (or (and DPR:$Vn, DPR:$src1),
3060 (and DPR:$Vm, (vnotd DPR:$src1)))))]>;
3061def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3062 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003063 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00003064 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
3065 [(set QPR:$Vd,
3066 (v4i32 (or (and QPR:$Vn, QPR:$src1),
3067 (and QPR:$Vm, (vnotq QPR:$src1)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003068
3069// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00003070// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003071// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003072def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003073 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003074 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003075 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003076 [/* For disassembly only; pattern left blank */]>;
3077def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003078 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003079 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003080 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003081 [/* For disassembly only; pattern left blank */]>;
3082
Bob Wilson5bafff32009-06-22 23:27:02 +00003083// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00003084// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003085// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003086def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003087 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003088 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003089 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003090 [/* For disassembly only; pattern left blank */]>;
3091def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003092 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003093 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003094 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003095 [/* For disassembly only; pattern left blank */]>;
3096
3097// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00003098// for equivalent operations with different register constraints; it just
3099// inserts copies.
3100
3101// Vector Absolute Differences.
3102
3103// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003104defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003105 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003106 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003107defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003108 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003109 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003110def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003111 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003112def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003113 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003114
3115// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003116defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
3117 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
3118defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
3119 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003120
3121// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003122defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3123 "vaba", "s", int_arm_neon_vabds, add>;
3124defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3125 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003126
3127// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003128defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
3129 "vabal", "s", int_arm_neon_vabds, zext, add>;
3130defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
3131 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003132
3133// Vector Maximum and Minimum.
3134
3135// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003136defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003137 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003138 "vmax", "s", int_arm_neon_vmaxs, 1>;
3139defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003140 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003141 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003142def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
3143 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003144 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003145def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3146 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003147 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
3148
3149// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003150defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
3151 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3152 "vmin", "s", int_arm_neon_vmins, 1>;
3153defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
3154 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3155 "vmin", "u", int_arm_neon_vminu, 1>;
3156def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
3157 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003158 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003159def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3160 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003161 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003162
3163// Vector Pairwise Operations.
3164
3165// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003166def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3167 "vpadd", "i8",
3168 v8i8, v8i8, int_arm_neon_vpadd, 0>;
3169def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3170 "vpadd", "i16",
3171 v4i16, v4i16, int_arm_neon_vpadd, 0>;
3172def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3173 "vpadd", "i32",
3174 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Anton Korobeynikove715b1e2010-04-07 18:20:29 +00003175def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00003176 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003177 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003178
3179// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00003180defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003181 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00003182defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00003183 int_arm_neon_vpaddlu>;
3184
3185// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00003186defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003187 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00003188defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00003189 int_arm_neon_vpadalu>;
3190
3191// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003192def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003193 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003194def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003195 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003196def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003197 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003198def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003199 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003200def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003201 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003202def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003203 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003204def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003205 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003206
3207// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003208def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003209 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003210def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003211 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003212def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003213 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003214def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003215 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003216def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003217 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003218def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003219 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003220def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003221 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003222
3223// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
3224
3225// VRECPE : Vector Reciprocal Estimate
David Goodwin127221f2009-09-23 21:38:08 +00003226def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003227 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003228 v2i32, v2i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003229def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003230 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003231 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003232def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003233 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003234 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003235def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003236 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003237 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003238
3239// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003240def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003241 IIC_VRECSD, "vrecps", "f32",
3242 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003243def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003244 IIC_VRECSQ, "vrecps", "f32",
3245 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003246
3247// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00003248def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003249 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00003250 v2i32, v2i32, int_arm_neon_vrsqrte>;
3251def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003252 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00003253 v4i32, v4i32, int_arm_neon_vrsqrte>;
3254def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003255 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00003256 v2f32, v2f32, int_arm_neon_vrsqrte>;
3257def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003258 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00003259 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003260
3261// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003262def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003263 IIC_VRECSD, "vrsqrts", "f32",
3264 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003265def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003266 IIC_VRECSQ, "vrsqrts", "f32",
3267 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003268
3269// Vector Shifts.
3270
3271// VSHL : Vector Shift
Owen Anderson3557d002010-10-26 20:56:57 +00003272defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003273 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00003274 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3557d002010-10-26 20:56:57 +00003275defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003276 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00003277 "vshl", "u", int_arm_neon_vshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003278// VSHL : Vector Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003279defm VSHLi : N2VSh_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl,
3280 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003281// VSHR : Vector Shift Right (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003282defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s", NEONvshrs,
3283 N2RegVShRFrm>;
3284defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u", NEONvshru,
3285 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003286
3287// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00003288defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
3289defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003290
3291// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00003292class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00003293 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00003294 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00003295 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
3296 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003297 let Inst{21-16} = op21_16;
3298}
Evan Chengf81bf152009-11-23 21:57:23 +00003299def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00003300 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00003301def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00003302 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00003303def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00003304 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003305
3306// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00003307defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003308 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003309
3310// VRSHL : Vector Rounding Shift
Owen Anderson632c2352010-10-26 21:58:41 +00003311defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003312 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00003313 "vrshl", "s", int_arm_neon_vrshifts>;
3314defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003315 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00003316 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003317// VRSHR : Vector Rounding Shift Right
Johnny Chen0a3dc102010-03-26 01:07:59 +00003318defm VRSHRs : N2VSh_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s", NEONvrshrs,
3319 N2RegVShRFrm>;
3320defm VRSHRu : N2VSh_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u", NEONvrshru,
3321 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003322
3323// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003324defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00003325 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003326
3327// VQSHL : Vector Saturating Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00003328defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003329 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003330 "vqshl", "s", int_arm_neon_vqshifts>;
3331defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003332 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003333 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003334// VQSHL : Vector Saturating Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003335defm VQSHLsi : N2VSh_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls,
3336 N2RegVShLFrm>;
3337defm VQSHLui : N2VSh_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu,
3338 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003339// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003340defm VQSHLsu : N2VSh_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu,
3341 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003342
3343// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003344defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003345 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00003346defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00003347 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003348
3349// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00003350defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003351 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003352
3353// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00003354defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003355 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003356 "vqrshl", "s", int_arm_neon_vqrshifts>;
3357defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003358 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003359 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003360
3361// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003362defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003363 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00003364defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00003365 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003366
3367// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00003368defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003369 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003370
3371// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00003372defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
3373defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003374// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00003375defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
3376defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003377
3378// VSLI : Vector Shift Left and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00003379defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli", NEONvsli, N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003380// VSRI : Vector Shift Right and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00003381defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri", NEONvsri, N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003382
3383// Vector Absolute and Saturating Absolute.
3384
3385// VABS : Vector Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00003386defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003387 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003388 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00003389def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003390 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003391 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00003392def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003393 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003394 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003395
3396// VQABS : Vector Saturating Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00003397defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003398 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003399 int_arm_neon_vqabs>;
3400
3401// Vector Negate.
3402
Bob Wilsoncba270d2010-07-13 21:16:48 +00003403def vnegd : PatFrag<(ops node:$in),
3404 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
3405def vnegq : PatFrag<(ops node:$in),
3406 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003407
Evan Chengf81bf152009-11-23 21:57:23 +00003408class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003409 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003410 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003411 [(set DPR:$dst, (Ty (vnegd DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003412class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003413 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src),
Evan Chengcae6a122010-10-01 20:50:58 +00003414 IIC_VSHLiQ, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003415 [(set QPR:$dst, (Ty (vnegq QPR:$src)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003416
Chris Lattner0a00ed92010-03-28 08:39:10 +00003417// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00003418def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
3419def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
3420def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
3421def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
3422def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
3423def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003424
3425// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003426def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00003427 (outs DPR:$dst), (ins DPR:$src), IIC_VUNAD,
Evan Chengf81bf152009-11-23 21:57:23 +00003428 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00003429 [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>;
3430def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00003431 (outs QPR:$dst), (ins QPR:$src), IIC_VUNAQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003432 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00003433 [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>;
3434
Bob Wilsoncba270d2010-07-13 21:16:48 +00003435def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
3436def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
3437def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
3438def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
3439def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
3440def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003441
3442// VQNEG : Vector Saturating Negate
David Goodwin127221f2009-09-23 21:38:08 +00003443defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003444 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003445 int_arm_neon_vqneg>;
3446
3447// Vector Bit Counting Operations.
3448
3449// VCLS : Vector Count Leading Sign Bits
David Goodwin127221f2009-09-23 21:38:08 +00003450defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003451 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003452 int_arm_neon_vcls>;
3453// VCLZ : Vector Count Leading Zeros
David Goodwin127221f2009-09-23 21:38:08 +00003454defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003455 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00003456 int_arm_neon_vclz>;
3457// VCNT : Vector Count One Bits
David Goodwin127221f2009-09-23 21:38:08 +00003458def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003459 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00003460 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00003461def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003462 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00003463 v16i8, v16i8, int_arm_neon_vcnt>;
3464
Johnny Chend8836042010-02-24 20:06:07 +00003465// Vector Swap -- for disassembly only.
3466def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
3467 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
3468 "vswp", "$dst, $src", "", []>;
3469def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
3470 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
3471 "vswp", "$dst, $src", "", []>;
3472
Bob Wilson5bafff32009-06-22 23:27:02 +00003473// Vector Move Operations.
3474
3475// VMOV : Vector Move (Register)
3476
Evan Cheng020cc1b2010-05-13 00:16:46 +00003477let neverHasSideEffects = 1 in {
Evan Chengf81bf152009-11-23 21:57:23 +00003478def VMOVDneon: N3VX<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$dst), (ins DPR:$src),
Evan Chengcae6a122010-10-01 20:50:58 +00003479 N3RegFrm, IIC_VMOV, "vmov", "$dst, $src", "", []>;
Evan Chengf81bf152009-11-23 21:57:23 +00003480def VMOVQ : N3VX<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$dst), (ins QPR:$src),
Evan Chengcae6a122010-10-01 20:50:58 +00003481 N3RegFrm, IIC_VMOV, "vmov", "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003482
Evan Cheng22c687b2010-05-14 02:13:41 +00003483// Pseudo vector move instructions for QQ and QQQQ registers. This should
Evan Chengb63387a2010-05-06 06:36:08 +00003484// be expanded after register allocation is completed.
3485def VMOVQQ : PseudoInst<(outs QQPR:$dst), (ins QQPR:$src),
Jim Grosbach78890f42010-10-01 23:21:38 +00003486 NoItinerary, "", []>;
Evan Cheng22c687b2010-05-14 02:13:41 +00003487
3488def VMOVQQQQ : PseudoInst<(outs QQQQPR:$dst), (ins QQQQPR:$src),
Jim Grosbach78890f42010-10-01 23:21:38 +00003489 NoItinerary, "", []>;
Evan Cheng020cc1b2010-05-13 00:16:46 +00003490} // neverHasSideEffects
Evan Chengb63387a2010-05-06 06:36:08 +00003491
Bob Wilson5bafff32009-06-22 23:27:02 +00003492// VMOV : Vector Move (Immediate)
3493
Evan Cheng47006be2010-05-17 21:54:50 +00003494let isReMaterializable = 1 in {
Bob Wilson5bafff32009-06-22 23:27:02 +00003495def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003496 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003497 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003498 [(set DPR:$dst, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003499def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003500 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003501 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003502 [(set QPR:$dst, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003503
Bob Wilson1a913ed2010-06-11 21:34:50 +00003504def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$dst),
3505 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003506 "vmov", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003507 [(set DPR:$dst, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
3508 let Inst{9} = SIMM{9};
3509}
3510
Bob Wilson1a913ed2010-06-11 21:34:50 +00003511def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$dst),
3512 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003513 "vmov", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003514 [(set QPR:$dst, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
3515 let Inst{9} = SIMM{9};
3516}
Bob Wilson5bafff32009-06-22 23:27:02 +00003517
Bob Wilson046afdb2010-07-14 06:30:44 +00003518def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003519 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003520 "vmov", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003521 [(set DPR:$dst, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
3522 let Inst{11-8} = SIMM{11-8};
3523}
3524
Bob Wilson046afdb2010-07-14 06:30:44 +00003525def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003526 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003527 "vmov", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003528 [(set QPR:$dst, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
3529 let Inst{11-8} = SIMM{11-8};
3530}
Bob Wilson5bafff32009-06-22 23:27:02 +00003531
3532def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003533 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003534 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003535 [(set DPR:$dst, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003536def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003537 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003538 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003539 [(set QPR:$dst, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00003540} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00003541
3542// VMOV : Vector Get Lane (move scalar to ARM core register)
3543
Johnny Chen131c4a52009-11-23 17:48:17 +00003544def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Owen Andersond2fbdb72010-10-27 21:28:09 +00003545 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3546 IIC_VMOVSI, "vmov", "s8", "$R, $V[$lane]",
3547 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
3548 imm:$lane))]> {
3549 let Inst{21} = lane{2};
3550 let Inst{6-5} = lane{1-0};
3551}
Johnny Chen131c4a52009-11-23 17:48:17 +00003552def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Owen Andersond2fbdb72010-10-27 21:28:09 +00003553 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3554 IIC_VMOVSI, "vmov", "s16", "$R, $V[$lane]",
3555 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
3556 imm:$lane))]> {
3557 let Inst{21} = lane{1};
3558 let Inst{6} = lane{0};
3559}
Johnny Chen131c4a52009-11-23 17:48:17 +00003560def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Owen Andersond2fbdb72010-10-27 21:28:09 +00003561 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3562 IIC_VMOVSI, "vmov", "u8", "$R, $V[$lane]",
3563 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
3564 imm:$lane))]> {
3565 let Inst{21} = lane{2};
3566 let Inst{6-5} = lane{1-0};
3567}
Johnny Chen131c4a52009-11-23 17:48:17 +00003568def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Owen Andersond2fbdb72010-10-27 21:28:09 +00003569 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3570 IIC_VMOVSI, "vmov", "u16", "$R, $V[$lane]",
3571 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
3572 imm:$lane))]> {
3573 let Inst{21} = lane{1};
3574 let Inst{6} = lane{0};
3575}
Johnny Chen131c4a52009-11-23 17:48:17 +00003576def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Owen Andersond2fbdb72010-10-27 21:28:09 +00003577 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3578 IIC_VMOVSI, "vmov", "32", "$R, $V[$lane]",
3579 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
3580 imm:$lane))]> {
3581 let Inst{21} = lane{0};
3582}
Bob Wilson5bafff32009-06-22 23:27:02 +00003583// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
3584def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
3585 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003586 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003587 (SubReg_i8_lane imm:$lane))>;
3588def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
3589 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003590 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003591 (SubReg_i16_lane imm:$lane))>;
3592def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
3593 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003594 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003595 (SubReg_i8_lane imm:$lane))>;
3596def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
3597 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003598 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003599 (SubReg_i16_lane imm:$lane))>;
3600def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
3601 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003602 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003603 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00003604def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003605 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00003606 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003607def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003608 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00003609 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003610//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003611// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003612def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003613 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003614
3615
3616// VMOV : Vector Set Lane (move ARM core register to scalar)
3617
Owen Andersond2fbdb72010-10-27 21:28:09 +00003618let Constraints = "$src1 = $V" in {
3619def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
3620 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
3621 IIC_VMOVISL, "vmov", "8", "$V[$lane], $R",
3622 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
3623 GPR:$R, imm:$lane))]> {
3624 let Inst{21} = lane{2};
3625 let Inst{6-5} = lane{1-0};
3626}
3627def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
3628 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
3629 IIC_VMOVISL, "vmov", "16", "$V[$lane], $R",
3630 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
3631 GPR:$R, imm:$lane))]> {
3632 let Inst{21} = lane{1};
3633 let Inst{6} = lane{0};
3634}
3635def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
3636 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
3637 IIC_VMOVISL, "vmov", "32", "$V[$lane], $R",
3638 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
3639 GPR:$R, imm:$lane))]> {
3640 let Inst{21} = lane{0};
3641}
Bob Wilson5bafff32009-06-22 23:27:02 +00003642}
3643def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
3644 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003645 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003646 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003647 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003648 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003649def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
3650 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003651 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003652 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003653 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003654 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003655def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
3656 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003657 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003658 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003659 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003660 (DSubReg_i32_reg imm:$lane)))>;
3661
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00003662def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00003663 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
3664 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003665def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00003666 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
3667 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003668
3669//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003670// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003671def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003672 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003673
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003674def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003675 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00003676def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003677 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003678def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003679 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003680
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003681def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
3682 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3683def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
3684 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3685def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
3686 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3687
3688def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
3689 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
3690 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003691 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003692def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
3693 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
3694 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003695 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003696def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
3697 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
3698 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003699 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003700
Bob Wilson5bafff32009-06-22 23:27:02 +00003701// VDUP : Vector Duplicate (from ARM core register to all elements)
3702
Evan Chengf81bf152009-11-23 21:57:23 +00003703class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003704 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003705 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003706 [(set DPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003707class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003708 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003709 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003710 [(set QPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003711
Evan Chengf81bf152009-11-23 21:57:23 +00003712def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
3713def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
3714def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
3715def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
3716def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
3717def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003718
3719def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003720 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003721 [(set DPR:$dst, (v2f32 (NEONvdup
3722 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003723def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003724 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003725 [(set QPR:$dst, (v4f32 (NEONvdup
3726 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003727
3728// VDUP : Vector Duplicate Lane (from scalar to all elements)
3729
Johnny Chene4614f72010-03-25 17:01:27 +00003730class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
3731 ValueType Ty>
3732 : NVDupLane<op19_16, 0, (outs DPR:$dst), (ins DPR:$src, nohash_imm:$lane),
3733 IIC_VMOVD, OpcodeStr, Dt, "$dst, $src[$lane]",
3734 [(set DPR:$dst, (Ty (NEONvduplane (Ty DPR:$src), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003735
Johnny Chene4614f72010-03-25 17:01:27 +00003736class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Johnny Chenda1aea42009-11-23 21:00:43 +00003737 ValueType ResTy, ValueType OpTy>
Johnny Chene4614f72010-03-25 17:01:27 +00003738 : NVDupLane<op19_16, 1, (outs QPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengcae6a122010-10-01 20:50:58 +00003739 IIC_VMOVQ, OpcodeStr, Dt, "$dst, $src[$lane]",
Johnny Chene4614f72010-03-25 17:01:27 +00003740 [(set QPR:$dst, (ResTy (NEONvduplane (OpTy DPR:$src),
3741 imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003742
Bob Wilson507df402009-10-21 02:15:46 +00003743// Inst{19-16} is partially specified depending on the element size.
3744
Owen Andersonf587a932010-10-27 19:25:54 +00003745def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8> {
3746 let Inst{19-17} = lane{2-0};
3747}
3748def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16> {
3749 let Inst{19-18} = lane{1-0};
3750}
3751def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32> {
3752 let Inst{19} = lane{0};
3753}
3754def VDUPLNfd : VDUPLND<{?,1,0,0}, "vdup", "32", v2f32> {
3755 let Inst{19} = lane{0};
3756}
3757def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8> {
3758 let Inst{19-17} = lane{2-0};
3759}
3760def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16> {
3761 let Inst{19-18} = lane{1-0};
3762}
3763def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32> {
3764 let Inst{19} = lane{0};
3765}
3766def VDUPLNfq : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4f32, v2f32> {
3767 let Inst{19} = lane{0};
3768}
Bob Wilson5bafff32009-06-22 23:27:02 +00003769
Bob Wilson0ce37102009-08-14 05:08:32 +00003770def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
3771 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
3772 (DSubReg_i8_reg imm:$lane))),
3773 (SubReg_i8_lane imm:$lane)))>;
3774def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
3775 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
3776 (DSubReg_i16_reg imm:$lane))),
3777 (SubReg_i16_lane imm:$lane)))>;
3778def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
3779 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
3780 (DSubReg_i32_reg imm:$lane))),
3781 (SubReg_i32_lane imm:$lane)))>;
3782def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
3783 (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src,
3784 (DSubReg_i32_reg imm:$lane))),
3785 (SubReg_i32_lane imm:$lane)))>;
3786
Jim Grosbach65dc3032010-10-06 21:16:16 +00003787def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00003788 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00003789def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00003790 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00003791
Bob Wilson5bafff32009-06-22 23:27:02 +00003792// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00003793defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00003794 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003795// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00003796defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
3797 "vqmovn", "s", int_arm_neon_vqmovns>;
3798defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
3799 "vqmovn", "u", int_arm_neon_vqmovnu>;
3800defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
3801 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003802// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00003803defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
3804defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003805
3806// Vector Conversions.
3807
Johnny Chen9e088762010-03-17 17:52:21 +00003808// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00003809def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3810 v2i32, v2f32, fp_to_sint>;
3811def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3812 v2i32, v2f32, fp_to_uint>;
3813def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3814 v2f32, v2i32, sint_to_fp>;
3815def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3816 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00003817
Johnny Chen6c8648b2010-03-17 23:26:50 +00003818def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3819 v4i32, v4f32, fp_to_sint>;
3820def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3821 v4i32, v4f32, fp_to_uint>;
3822def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3823 v4f32, v4i32, sint_to_fp>;
3824def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3825 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003826
3827// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00003828def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003829 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00003830def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003831 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00003832def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003833 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00003834def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003835 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
3836
Evan Chengf81bf152009-11-23 21:57:23 +00003837def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003838 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00003839def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003840 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00003841def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003842 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00003843def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003844 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
3845
Bob Wilsond8e17572009-08-12 22:31:50 +00003846// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00003847
3848// VREV64 : Vector Reverse elements within 64-bit doublewords
3849
Evan Chengf81bf152009-11-23 21:57:23 +00003850class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003851 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003852 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003853 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003854 [(set DPR:$dst, (Ty (NEONvrev64 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003855class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003856 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$dst),
Evan Chengcae6a122010-10-01 20:50:58 +00003857 (ins QPR:$src), IIC_VMOVQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003858 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003859 [(set QPR:$dst, (Ty (NEONvrev64 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003860
Evan Chengf81bf152009-11-23 21:57:23 +00003861def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
3862def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
3863def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
3864def VREV64df : VREV64D<0b10, "vrev64", "32", v2f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003865
Evan Chengf81bf152009-11-23 21:57:23 +00003866def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
3867def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
3868def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
3869def VREV64qf : VREV64Q<0b10, "vrev64", "32", v4f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003870
3871// VREV32 : Vector Reverse elements within 32-bit words
3872
Evan Chengf81bf152009-11-23 21:57:23 +00003873class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003874 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003875 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003876 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003877 [(set DPR:$dst, (Ty (NEONvrev32 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003878class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003879 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$dst),
Evan Chengcae6a122010-10-01 20:50:58 +00003880 (ins QPR:$src), IIC_VMOVQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003881 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003882 [(set QPR:$dst, (Ty (NEONvrev32 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003883
Evan Chengf81bf152009-11-23 21:57:23 +00003884def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
3885def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003886
Evan Chengf81bf152009-11-23 21:57:23 +00003887def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
3888def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003889
3890// VREV16 : Vector Reverse elements within 16-bit halfwords
3891
Evan Chengf81bf152009-11-23 21:57:23 +00003892class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003893 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003894 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003895 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003896 [(set DPR:$dst, (Ty (NEONvrev16 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003897class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003898 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$dst),
Evan Chengcae6a122010-10-01 20:50:58 +00003899 (ins QPR:$src), IIC_VMOVQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003900 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003901 [(set QPR:$dst, (Ty (NEONvrev16 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003902
Evan Chengf81bf152009-11-23 21:57:23 +00003903def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
3904def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003905
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003906// Other Vector Shuffles.
3907
3908// VEXT : Vector Extract
3909
Evan Chengf81bf152009-11-23 21:57:23 +00003910class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson10bc69c2010-03-27 03:56:52 +00003911 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$dst),
3912 (ins DPR:$lhs, DPR:$rhs, i32imm:$index), NVExtFrm,
3913 IIC_VEXTD, OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
3914 [(set DPR:$dst, (Ty (NEONvext (Ty DPR:$lhs),
Owen Anderson3eff4af2010-10-27 23:56:39 +00003915 (Ty DPR:$rhs), imm:$index)))]> {
3916 bits<4> index;
3917 let Inst{11-8} = index{3-0};
3918}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003919
Evan Chengf81bf152009-11-23 21:57:23 +00003920class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson10bc69c2010-03-27 03:56:52 +00003921 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$dst),
3922 (ins QPR:$lhs, QPR:$rhs, i32imm:$index), NVExtFrm,
3923 IIC_VEXTQ, OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
3924 [(set QPR:$dst, (Ty (NEONvext (Ty QPR:$lhs),
Owen Anderson3eff4af2010-10-27 23:56:39 +00003925 (Ty QPR:$rhs), imm:$index)))]> {
3926 bits<4> index;
3927 let Inst{11-8} = index{3-0};
3928}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003929
Evan Chengf81bf152009-11-23 21:57:23 +00003930def VEXTd8 : VEXTd<"vext", "8", v8i8>;
3931def VEXTd16 : VEXTd<"vext", "16", v4i16>;
3932def VEXTd32 : VEXTd<"vext", "32", v2i32>;
3933def VEXTdf : VEXTd<"vext", "32", v2f32>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003934
Evan Chengf81bf152009-11-23 21:57:23 +00003935def VEXTq8 : VEXTq<"vext", "8", v16i8>;
3936def VEXTq16 : VEXTq<"vext", "16", v8i16>;
3937def VEXTq32 : VEXTq<"vext", "32", v4i32>;
3938def VEXTqf : VEXTq<"vext", "32", v4f32>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003939
Bob Wilson64efd902009-08-08 05:53:00 +00003940// VTRN : Vector Transpose
3941
Evan Chengf81bf152009-11-23 21:57:23 +00003942def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
3943def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
3944def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003945
Evan Chengf81bf152009-11-23 21:57:23 +00003946def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
3947def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
3948def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003949
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003950// VUZP : Vector Unzip (Deinterleave)
3951
Evan Chengf81bf152009-11-23 21:57:23 +00003952def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
3953def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
3954def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003955
Evan Chengf81bf152009-11-23 21:57:23 +00003956def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
3957def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
3958def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003959
3960// VZIP : Vector Zip (Interleave)
3961
Evan Chengf81bf152009-11-23 21:57:23 +00003962def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
3963def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
3964def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003965
Evan Chengf81bf152009-11-23 21:57:23 +00003966def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
3967def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
3968def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003969
Bob Wilson114a2662009-08-12 20:51:55 +00003970// Vector Table Lookup and Table Extension.
3971
3972// VTBL : Vector Table Lookup
3973def VTBL1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00003974 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
3975 (ins DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
3976 "vtbl", "8", "$Vd, \\{$Vn\\}, $Vm", "",
3977 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 DPR:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003978let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00003979def VTBL2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00003980 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
3981 (ins DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTB2,
3982 "vtbl", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00003983def VTBL3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00003984 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
3985 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm), NVTBLFrm, IIC_VTB3,
3986 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00003987def VTBL4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00003988 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
3989 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00003990 NVTBLFrm, IIC_VTB4,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00003991 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003992} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00003993
Bob Wilsonbd916c52010-09-13 23:55:10 +00003994def VTBL2Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00003995 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00003996def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00003997 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00003998def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00003999 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004000
Bob Wilson114a2662009-08-12 20:51:55 +00004001// VTBX : Vector Table Extension
4002def VTBX1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004003 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
4004 (ins DPR:$orig, DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
4005 "vtbx", "8", "$Vd, \\{$Vn\\}, $Vm", "$orig = $Vd",
4006 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
4007 DPR:$orig, DPR:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004008let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004009def VTBX2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004010 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
4011 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
4012 "vtbx", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004013def VTBX3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004014 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
4015 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004016 NVTBLFrm, IIC_VTBX3,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004017 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm",
4018 "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004019def VTBX4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004020 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd), (ins DPR:$orig, DPR:$Vn,
4021 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
4022 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm",
4023 "$orig = $Vd", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004024} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004025
Bob Wilsonbd916c52010-09-13 23:55:10 +00004026def VTBX2Pseudo
4027 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004028 IIC_VTBX2, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004029def VTBX3Pseudo
4030 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004031 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004032def VTBX4Pseudo
4033 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004034 IIC_VTBX4, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004035
Bob Wilson5bafff32009-06-22 23:27:02 +00004036//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00004037// NEON instructions for single-precision FP math
4038//===----------------------------------------------------------------------===//
4039
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004040class N2VSPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst>
4041 : NEONFPPat<(ResTy (OpNode SPR:$a)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004042 (EXTRACT_SUBREG (OpTy (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004043 SPR:$a, ssub_0))),
4044 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004045
4046class N3VSPat<SDNode OpNode, NeonI Inst>
4047 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004048 (EXTRACT_SUBREG (v2f32
4049 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004050 SPR:$a, ssub_0),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004051 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004052 SPR:$b, ssub_0))),
4053 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004054
4055class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
4056 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
4057 (EXTRACT_SUBREG (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004058 SPR:$acc, ssub_0),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004059 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004060 SPR:$a, ssub_0),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004061 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004062 SPR:$b, ssub_0)),
4063 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004064
Evan Cheng1d2426c2009-08-07 19:30:41 +00004065// These need separate instructions because they must use DPR_VFP2 register
4066// class which have SPR sub-registers.
4067
4068// Vector Add Operations used for single-precision FP
4069let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004070def VADDfd_sfp : N3VS<0,0,0b00,0b1101,0, "vadd", "f32", v2f32, v2f32, fadd, 1>;
4071def : N3VSPat<fadd, VADDfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004072
David Goodwin338268c2009-08-10 22:17:39 +00004073// Vector Sub Operations used for single-precision FP
4074let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004075def VSUBfd_sfp : N3VS<0,0,0b10,0b1101,0, "vsub", "f32", v2f32, v2f32, fsub, 0>;
4076def : N3VSPat<fsub, VSUBfd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004077
Evan Cheng1d2426c2009-08-07 19:30:41 +00004078// Vector Multiply Operations used for single-precision FP
4079let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004080def VMULfd_sfp : N3VS<1,0,0b00,0b1101,1, "vmul", "f32", v2f32, v2f32, fmul, 1>;
4081def : N3VSPat<fmul, VMULfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004082
4083// Vector Multiply-Accumulate/Subtract used for single-precision FP
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00004084// vml[as].f32 can cause 4-8 cycle stalls in following ASIMD instructions, so
4085// we want to avoid them for now. e.g., alternating vmla/vadd instructions.
Evan Cheng1d2426c2009-08-07 19:30:41 +00004086
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00004087//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004088//def VMLAfd_sfp : N3VSMulOp<0,0,0b00,0b1101,1, IIC_VMACD, "vmla", "f32",
Bob Wilson10bc69c2010-03-27 03:56:52 +00004089// v2f32, fmul, fadd>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004090//def : N3VSMulOpPat<fmul, fadd, VMLAfd_sfp>;
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00004091
4092//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004093//def VMLSfd_sfp : N3VSMulOp<0,0,0b10,0b1101,1, IIC_VMACD, "vmls", "f32",
Bob Wilson10bc69c2010-03-27 03:56:52 +00004094// v2f32, fmul, fsub>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004095//def : N3VSMulOpPat<fmul, fsub, VMLSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004096
David Goodwin338268c2009-08-10 22:17:39 +00004097// Vector Absolute used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00004098let neverHasSideEffects = 1 in
Bob Wilson69bfbd62010-02-17 22:42:54 +00004099def VABSfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01110, 0, 0,
4100 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
4101 "vabs", "f32", "$dst, $src", "", []>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004102def : N2VSPat<fabs, f32, v2f32, VABSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004103
David Goodwin338268c2009-08-10 22:17:39 +00004104// Vector Negate used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00004105let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004106def VNEGfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
4107 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
4108 "vneg", "f32", "$dst, $src", "", []>;
4109def : N2VSPat<fneg, f32, v2f32, VNEGfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004110
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004111// Vector Maximum used for single-precision FP
4112let neverHasSideEffects = 1 in
4113def VMAXfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004114 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004115 "vmax", "f32", "$dst, $src1, $src2", "", []>;
4116def : N3VSPat<NEONfmax, VMAXfd_sfp>;
4117
4118// Vector Minimum used for single-precision FP
4119let neverHasSideEffects = 1 in
4120def VMINfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004121 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004122 "vmin", "f32", "$dst, $src1, $src2", "", []>;
4123def : N3VSPat<NEONfmin, VMINfd_sfp>;
4124
David Goodwin338268c2009-08-10 22:17:39 +00004125// Vector Convert between single-precision FP and integer
4126let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004127def VCVTf2sd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4128 v2i32, v2f32, fp_to_sint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004129def : N2VSPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004130
4131let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004132def VCVTf2ud_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4133 v2i32, v2f32, fp_to_uint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004134def : N2VSPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004135
4136let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004137def VCVTs2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4138 v2f32, v2i32, sint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004139def : N2VSPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004140
4141let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004142def VCVTu2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4143 v2f32, v2i32, uint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004144def : N2VSPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004145
Evan Cheng1d2426c2009-08-07 19:30:41 +00004146//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00004147// Non-Instruction Patterns
4148//===----------------------------------------------------------------------===//
4149
4150// bit_convert
4151def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
4152def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
4153def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
4154def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
4155def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
4156def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
4157def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
4158def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
4159def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
4160def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
4161def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
4162def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
4163def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
4164def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
4165def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
4166def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
4167def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
4168def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
4169def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
4170def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
4171def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
4172def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
4173def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
4174def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
4175def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
4176def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
4177def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
4178def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
4179def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
4180def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
4181
4182def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
4183def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
4184def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
4185def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
4186def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
4187def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
4188def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
4189def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
4190def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
4191def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
4192def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
4193def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
4194def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
4195def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
4196def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
4197def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
4198def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
4199def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
4200def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
4201def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
4202def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
4203def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
4204def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
4205def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
4206def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
4207def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
4208def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
4209def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
4210def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
4211def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;